Merge branch 'master' of git://git.kernel.org/pub/scm/linux/kernel/git/jkirsher/net...
[linux-2.6-block.git] / drivers / net / ethernet / mellanox / mlx4 / mlx4_en.h
CommitLineData
c27a02cd
YP
1/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
f1b553fb 37#include <linux/bitops.h>
c27a02cd
YP
38#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
f1b553fb 42#include <linux/if_vlan.h>
564c274c
AV
43#ifdef CONFIG_MLX4_EN_DCB
44#include <linux/dcbnl.h>
45#endif
1eb8c695 46#include <linux/cpu_rmap.h>
c27a02cd
YP
47
48#include <linux/mlx4/device.h>
49#include <linux/mlx4/qp.h>
50#include <linux/mlx4/cq.h>
51#include <linux/mlx4/srq.h>
52#include <linux/mlx4/doorbell.h>
e7c1c2c4 53#include <linux/mlx4/cmd.h>
c27a02cd
YP
54
55#include "en_port.h"
56
57#define DRV_NAME "mlx4_en"
6edf91da
YP
58#define DRV_VERSION "2.0"
59#define DRV_RELDATE "Dec 2011"
c27a02cd 60
c27a02cd
YP
61#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
62
c27a02cd
YP
63/*
64 * Device constants
65 */
66
67
68#define MLX4_EN_PAGE_SHIFT 12
69#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
d317966b
AV
70#define DEF_RX_RINGS 16
71#define MAX_RX_RINGS 128
1fb9876e 72#define MIN_RX_RINGS 4
c27a02cd
YP
73#define TXBB_SIZE 64
74#define HEADROOM (2048 / TXBB_SIZE + 1)
c27a02cd
YP
75#define STAMP_STRIDE 64
76#define STAMP_DWORDS (STAMP_STRIDE / 4)
77#define STAMP_SHIFT 31
78#define STAMP_VAL 0x7fffffff
79#define STATS_DELAY (HZ / 4)
82067281 80#define MAX_NUM_OF_FS_RULES 256
c27a02cd 81
1eb8c695
AV
82#define MLX4_EN_FILTER_HASH_SHIFT 4
83#define MLX4_EN_FILTER_EXPIRY_QUOTA 60
84
c27a02cd
YP
85/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
86#define MAX_DESC_SIZE 512
87#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
88
89/*
90 * OS related constants and tunables
91 */
92
93#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
94
117980c4
TLSC
95/* Use the maximum between 16384 and a single page */
96#define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
97#define MLX4_EN_ALLOC_ORDER get_order(MLX4_EN_ALLOC_SIZE)
c27a02cd 98
c27a02cd
YP
99/* Receive fragment sizes; we use at most 4 fragments (for 9600 byte MTU
100 * and 4K allocations) */
101enum {
102 FRAG_SZ0 = 512 - NET_IP_ALIGN,
103 FRAG_SZ1 = 1024,
104 FRAG_SZ2 = 4096,
105 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
106};
107#define MLX4_EN_MAX_RX_FRAGS 4
108
bd531e36
YP
109/* Maximum ring sizes */
110#define MLX4_EN_MAX_TX_SIZE 8192
111#define MLX4_EN_MAX_RX_SIZE 8192
112
4cce66cd 113/* Minimum ring size for our page-allocation scheme to work */
c27a02cd
YP
114#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
115#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
116
f813cad8 117#define MLX4_EN_SMALL_PKT_SIZE 64
bc6a4744 118#define MLX4_EN_MAX_TX_RING_P_UP 32
564c274c 119#define MLX4_EN_NUM_UP 8
f813cad8 120#define MLX4_EN_DEF_TX_RING_SIZE 512
c27a02cd 121#define MLX4_EN_DEF_RX_RING_SIZE 1024
d317966b
AV
122#define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
123 MLX4_EN_NUM_UP)
c27a02cd 124
3db36fb2
YP
125/* Target number of packets to coalesce with interrupt moderation */
126#define MLX4_EN_RX_COAL_TARGET 44
c27a02cd
YP
127#define MLX4_EN_RX_COAL_TIME 0x10
128
e22979d9 129#define MLX4_EN_TX_COAL_PKTS 16
ecfd2ce1 130#define MLX4_EN_TX_COAL_TIME 0x10
c27a02cd
YP
131
132#define MLX4_EN_RX_RATE_LOW 400000
133#define MLX4_EN_RX_COAL_TIME_LOW 0
134#define MLX4_EN_RX_RATE_HIGH 450000
135#define MLX4_EN_RX_COAL_TIME_HIGH 128
136#define MLX4_EN_RX_SIZE_THRESH 1024
137#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
138#define MLX4_EN_SAMPLE_INTERVAL 0
46afd0fb 139#define MLX4_EN_AVG_PKT_SMALL 256
c27a02cd
YP
140
141#define MLX4_EN_AUTO_CONF 0xffff
142
143#define MLX4_EN_DEF_RX_PAUSE 1
144#define MLX4_EN_DEF_TX_PAUSE 1
145
af901ca1 146/* Interval between successive polls in the Tx routine when polling is used
c27a02cd
YP
147 instead of interrupts (in per-core Tx rings) - should be power of 2 */
148#define MLX4_EN_TX_POLL_MODER 16
149#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
150
151#define ETH_LLC_SNAP_SIZE 8
152
153#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
154#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
e7c1c2c4 155#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
c27a02cd
YP
156
157#define MLX4_EN_MIN_MTU 46
158#define ETH_BCAST 0xffffffffffffULL
159
e7c1c2c4
YP
160#define MLX4_EN_LOOPBACK_RETRIES 5
161#define MLX4_EN_LOOPBACK_TIMEOUT 100
162
c27a02cd
YP
163#ifdef MLX4_EN_PERF_STAT
164/* Number of samples to 'average' */
165#define AVG_SIZE 128
166#define AVG_FACTOR 1024
167#define NUM_PERF_STATS NUM_PERF_COUNTERS
168
169#define INC_PERF_COUNTER(cnt) (++(cnt))
170#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
171#define AVG_PERF_COUNTER(cnt, sample) \
172 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
173#define GET_PERF_COUNTER(cnt) (cnt)
174#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
175
176#else
177
178#define NUM_PERF_STATS 0
179#define INC_PERF_COUNTER(cnt) do {} while (0)
180#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
181#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
182#define GET_PERF_COUNTER(cnt) (0)
183#define GET_AVG_PERF_COUNTER(cnt) (0)
184#endif /* MLX4_EN_PERF_STAT */
185
186/*
187 * Configurables
188 */
189
190enum cq_type {
191 RX = 0,
192 TX = 1,
193};
194
195
196/*
197 * Useful macros
198 */
199#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
200#define XNOR(x, y) (!(x) == !(y))
201#define ILLEGAL_MAC(addr) (addr == 0xffffffffffffULL || addr == 0x0)
202
203
204struct mlx4_en_tx_info {
205 struct sk_buff *skb;
206 u32 nr_txbb;
5b263f53 207 u32 nr_bytes;
c27a02cd
YP
208 u8 linear;
209 u8 data_offset;
41efea5a 210 u8 inl;
c27a02cd
YP
211};
212
213
214#define MLX4_EN_BIT_DESC_OWN 0x80000000
215#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
216#define MLX4_EN_MEMTYPE_PAD 0x100
217#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
218
219
220struct mlx4_en_tx_desc {
221 struct mlx4_wqe_ctrl_seg ctrl;
222 union {
223 struct mlx4_wqe_data_seg data; /* at least one data segment */
224 struct mlx4_wqe_lso_seg lso;
225 struct mlx4_wqe_inline_seg inl;
226 };
227};
228
229#define MLX4_EN_USE_SRQ 0x01000000
230
725c8999
YP
231#define MLX4_EN_CX3_LOW_ID 0x1000
232#define MLX4_EN_CX3_HIGH_ID 0x1005
233
c27a02cd
YP
234struct mlx4_en_rx_alloc {
235 struct page *page;
4cce66cd 236 dma_addr_t dma;
c27a02cd
YP
237 u16 offset;
238};
239
240struct mlx4_en_tx_ring {
241 struct mlx4_hwq_resources wqres;
242 u32 size ; /* number of TXBBs */
243 u32 size_mask;
244 u16 stride;
245 u16 cqn; /* index of port CQ associated with this ring */
246 u32 prod;
247 u32 cons;
248 u32 buf_size;
249 u32 doorbell_qpn;
250 void *buf;
251 u16 poll_cnt;
c27a02cd
YP
252 struct mlx4_en_tx_info *tx_info;
253 u8 *bounce_buf;
254 u32 last_nr_txbb;
255 struct mlx4_qp qp;
256 struct mlx4_qp_context context;
257 int qpn;
258 enum mlx4_qp_state qp_state;
259 struct mlx4_srq dummy;
260 unsigned long bytes;
261 unsigned long packets;
ad04378c 262 unsigned long tx_csum;
87a5c389
YP
263 struct mlx4_bf bf;
264 bool bf_enabled;
5b263f53 265 struct netdev_queue *tx_queue;
c27a02cd
YP
266};
267
268struct mlx4_en_rx_desc {
c27a02cd
YP
269 /* actual number of entries depends on rx ring stride */
270 struct mlx4_wqe_data_seg data[0];
271};
272
273struct mlx4_en_rx_ring {
c27a02cd
YP
274 struct mlx4_hwq_resources wqres;
275 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
c27a02cd
YP
276 u32 size ; /* number of Rx descs*/
277 u32 actual_size;
278 u32 size_mask;
279 u16 stride;
280 u16 log_stride;
281 u16 cqn; /* index of port CQ associated with this ring */
282 u32 prod;
283 u32 cons;
284 u32 buf_size;
4a5f4dd8 285 u8 fcs_del;
c27a02cd
YP
286 void *buf;
287 void *rx_info;
288 unsigned long bytes;
289 unsigned long packets;
ad04378c
YP
290 unsigned long csum_ok;
291 unsigned long csum_none;
c27a02cd
YP
292};
293
c27a02cd
YP
294struct mlx4_en_cq {
295 struct mlx4_cq mcq;
296 struct mlx4_hwq_resources wqres;
297 int ring;
298 spinlock_t lock;
299 struct net_device *dev;
300 struct napi_struct napi;
c27a02cd
YP
301 int size;
302 int buf_size;
303 unsigned vector;
304 enum cq_type is_tx;
305 u16 moder_time;
306 u16 moder_cnt;
c27a02cd
YP
307 struct mlx4_cqe *buf;
308#define MLX4_EN_OPCODE_ERROR 0x1e
309};
310
311struct mlx4_en_port_profile {
312 u32 flags;
313 u32 tx_ring_num;
314 u32 rx_ring_num;
315 u32 tx_ring_size;
316 u32 rx_ring_size;
d53b93f2
YP
317 u8 rx_pause;
318 u8 rx_ppp;
319 u8 tx_pause;
320 u8 tx_ppp;
93d3e367 321 int rss_rings;
c27a02cd
YP
322};
323
324struct mlx4_en_profile {
325 int rss_xor;
0533943c 326 int udp_rss;
c27a02cd
YP
327 u8 rss_mask;
328 u32 active_ports;
329 u32 small_pkt_int;
c27a02cd 330 u8 no_reset;
bc6a4744 331 u8 num_tx_rings_p_up;
c27a02cd
YP
332 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
333};
334
335struct mlx4_en_dev {
336 struct mlx4_dev *dev;
337 struct pci_dev *pdev;
338 struct mutex state_lock;
339 struct net_device *pndev[MLX4_MAX_PORTS + 1];
340 u32 port_cnt;
341 bool device_up;
342 struct mlx4_en_profile profile;
343 u32 LSO_support;
344 struct workqueue_struct *workqueue;
345 struct device *dma_device;
346 void __iomem *uar_map;
347 struct mlx4_uar priv_uar;
348 struct mlx4_mr mr;
349 u32 priv_pdn;
350 spinlock_t uar_lock;
d7e1a487 351 u8 mac_removed[MLX4_MAX_PORTS + 1];
c27a02cd
YP
352};
353
354
355struct mlx4_en_rss_map {
c27a02cd 356 int base_qpn;
b6b912e0
YP
357 struct mlx4_qp qps[MAX_RX_RINGS];
358 enum mlx4_qp_state state[MAX_RX_RINGS];
c27a02cd
YP
359 struct mlx4_qp indir_qp;
360 enum mlx4_qp_state indir_state;
361};
362
e7c1c2c4
YP
363struct mlx4_en_port_state {
364 int link_state;
365 int link_speed;
366 int transciver;
367};
368
c27a02cd
YP
369struct mlx4_en_pkt_stats {
370 unsigned long broadcast;
371 unsigned long rx_prio[8];
372 unsigned long tx_prio[8];
373#define NUM_PKT_STATS 17
374};
375
376struct mlx4_en_port_stats {
c27a02cd
YP
377 unsigned long tso_packets;
378 unsigned long queue_stopped;
379 unsigned long wake_queue;
380 unsigned long tx_timeout;
381 unsigned long rx_alloc_failed;
382 unsigned long rx_chksum_good;
383 unsigned long rx_chksum_none;
384 unsigned long tx_chksum_offload;
d61702f1 385#define NUM_PORT_STATS 8
c27a02cd
YP
386};
387
388struct mlx4_en_perf_stats {
389 u32 tx_poll;
390 u64 tx_pktsz_avg;
391 u32 inflight_avg;
392 u16 tx_coal_avg;
393 u16 rx_coal_avg;
394 u32 napi_quota;
395#define NUM_PERF_COUNTERS 6
396};
397
6d199937
YP
398enum mlx4_en_mclist_act {
399 MCLIST_NONE,
400 MCLIST_REM,
401 MCLIST_ADD,
402};
403
404struct mlx4_en_mc_list {
405 struct list_head list;
406 enum mlx4_en_mclist_act action;
407 u8 addr[ETH_ALEN];
0ff1fb65 408 u64 reg_id;
6d199937
YP
409};
410
c27a02cd
YP
411struct mlx4_en_frag_info {
412 u16 frag_size;
413 u16 frag_prefix_size;
414 u16 frag_stride;
415 u16 frag_align;
416 u16 last_offset;
417
418};
419
564c274c
AV
420#ifdef CONFIG_MLX4_EN_DCB
421/* Minimal TC BW - setting to 0 will block traffic */
422#define MLX4_EN_BW_MIN 1
423#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
424
425#define MLX4_EN_TC_ETS 7
426
427#endif
428
82067281 429struct ethtool_flow_id {
0d256c0e 430 struct list_head list;
82067281
HHZ
431 struct ethtool_rx_flow_spec flow_spec;
432 u64 id;
433};
434
c27a02cd
YP
435struct mlx4_en_priv {
436 struct mlx4_en_dev *mdev;
437 struct mlx4_en_port_profile *prof;
438 struct net_device *dev;
f1b553fb 439 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
c27a02cd
YP
440 struct net_device_stats stats;
441 struct net_device_stats ret_stats;
e7c1c2c4 442 struct mlx4_en_port_state port_state;
c27a02cd 443 spinlock_t stats_lock;
82067281 444 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
0d256c0e
HHZ
445 /* To allow rules removal while port is going down */
446 struct list_head ethtool_list;
c27a02cd 447
6b4d8d9f 448 unsigned long last_moder_packets[MAX_RX_RINGS];
c27a02cd 449 unsigned long last_moder_tx_packets;
6b4d8d9f 450 unsigned long last_moder_bytes[MAX_RX_RINGS];
c27a02cd 451 unsigned long last_moder_jiffies;
6b4d8d9f 452 int last_moder_time[MAX_RX_RINGS];
c27a02cd
YP
453 u16 rx_usecs;
454 u16 rx_frames;
455 u16 tx_usecs;
456 u16 tx_frames;
457 u32 pkt_rate_low;
458 u16 rx_usecs_low;
459 u32 pkt_rate_high;
460 u16 rx_usecs_high;
461 u16 sample_interval;
462 u16 adaptive_rx_coal;
463 u32 msg_enable;
e7c1c2c4
YP
464 u32 loopback_ok;
465 u32 validate_loopback;
c27a02cd
YP
466
467 struct mlx4_hwq_resources res;
468 int link_state;
469 int last_link_state;
470 bool port_up;
471 int port;
472 int registered;
473 int allocated;
474 int stride;
c27a02cd
YP
475 u64 mac;
476 int mac_index;
477 unsigned max_mtu;
478 int base_qpn;
08ff3235 479 int cqe_factor;
c27a02cd
YP
480
481 struct mlx4_en_rss_map rss_map;
4ef2a435 482 __be32 ctrl_flags;
c27a02cd
YP
483 u32 flags;
484#define MLX4_EN_FLAG_PROMISC 0x1
1679200f 485#define MLX4_EN_FLAG_MC_PROMISC 0x2
d317966b 486 u8 num_tx_rings_p_up;
c27a02cd
YP
487 u32 tx_ring_num;
488 u32 rx_ring_num;
489 u32 rx_skb_size;
490 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
491 u16 num_frags;
492 u16 log_rx_info;
493
bc6a4744 494 struct mlx4_en_tx_ring *tx_ring;
c27a02cd 495 struct mlx4_en_rx_ring rx_ring[MAX_RX_RINGS];
bc6a4744 496 struct mlx4_en_cq *tx_cq;
c27a02cd 497 struct mlx4_en_cq rx_cq[MAX_RX_RINGS];
cabdc8ee 498 struct mlx4_qp drop_qp;
c27a02cd
YP
499 struct work_struct mcast_task;
500 struct work_struct mac_task;
c27a02cd
YP
501 struct work_struct watchdog_task;
502 struct work_struct linkstate_task;
503 struct delayed_work stats_task;
504 struct mlx4_en_perf_stats pstats;
505 struct mlx4_en_pkt_stats pkstats;
506 struct mlx4_en_port_stats port_stats;
93ece0c1 507 u64 stats_bitmap;
6d199937
YP
508 struct list_head mc_list;
509 struct list_head curr_list;
0ff1fb65 510 u64 broadcast_id;
c27a02cd 511 struct mlx4_en_stat_out_mbox hw_stats;
4c3eb3ca 512 int vids[128];
14c07b13 513 bool wol;
ebf8c9aa 514 struct device *ddev;
044ca2a5 515 int base_tx_qpn;
564c274c
AV
516
517#ifdef CONFIG_MLX4_EN_DCB
518 struct ieee_ets ets;
109d2446 519 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
564c274c 520#endif
1eb8c695
AV
521#ifdef CONFIG_RFS_ACCEL
522 spinlock_t filters_lock;
523 int last_filter_id;
524 struct list_head filters;
525 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
526#endif
527
14c07b13
YP
528};
529
530enum mlx4_en_wol {
531 MLX4_EN_WOL_MAGIC = (1ULL << 61),
532 MLX4_EN_WOL_ENABLED = (1ULL << 62),
c27a02cd
YP
533};
534
0d9fdaa9 535#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
c27a02cd
YP
536
537void mlx4_en_destroy_netdev(struct net_device *dev);
538int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
539 struct mlx4_en_port_profile *prof);
540
18cc42a3 541int mlx4_en_start_port(struct net_device *dev);
3484aac1 542void mlx4_en_stop_port(struct net_device *dev, int detach);
18cc42a3 543
fe0af03c 544void mlx4_en_free_resources(struct mlx4_en_priv *priv);
18cc42a3
YP
545int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
546
c27a02cd
YP
547int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
548 int entries, int ring, enum cq_type mode);
fe0af03c 549void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
76532d0c
AG
550int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
551 int cq_idx);
c27a02cd
YP
552void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
553int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
554int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
555
c27a02cd 556void mlx4_en_tx_irq(struct mlx4_cq *mcq);
f813cad8 557u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb);
61357325 558netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
c27a02cd
YP
559
560int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring,
87a5c389 561 int qpn, u32 size, u16 stride);
c27a02cd
YP
562void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring);
563int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
564 struct mlx4_en_tx_ring *ring,
0e98b523 565 int cq, int user_prio);
c27a02cd
YP
566void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
567 struct mlx4_en_tx_ring *ring);
568
569int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
570 struct mlx4_en_rx_ring *ring,
571 u32 size, u16 stride);
572void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
68355f71
TLSC
573 struct mlx4_en_rx_ring *ring,
574 u32 size, u16 stride);
c27a02cd
YP
575int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
576void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
577 struct mlx4_en_rx_ring *ring);
578int mlx4_en_process_rx_cq(struct net_device *dev,
579 struct mlx4_en_cq *cq,
580 int budget);
581int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
582void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
0e98b523
AV
583 int is_tx, int rss, int qpn, int cqn, int user_prio,
584 struct mlx4_qp_context *context);
966508f7 585void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
c27a02cd
YP
586int mlx4_en_map_buffer(struct mlx4_buf *buf);
587void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
588
589void mlx4_en_calc_rx_buf(struct net_device *dev);
c27a02cd
YP
590int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
591void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
cabdc8ee
HHZ
592int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
593void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
c27a02cd 594int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
c27a02cd
YP
595void mlx4_en_rx_irq(struct mlx4_cq *mcq);
596
597int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
f1b553fb 598int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
c27a02cd
YP
599
600int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
e7c1c2c4
YP
601int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
602
564c274c
AV
603#ifdef CONFIG_MLX4_EN_DCB
604extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
605#endif
606
d317966b
AV
607int mlx4_en_setup_tc(struct net_device *dev, u8 up);
608
1eb8c695
AV
609#ifdef CONFIG_RFS_ACCEL
610void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv,
611 struct mlx4_en_rx_ring *rx_ring);
612#endif
613
e7c1c2c4
YP
614#define MLX4_EN_NUM_SELF_TEST 5
615void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
616u64 mlx4_en_mac_to_u64(u8 *addr);
c27a02cd
YP
617
618/*
619 * Globals
620 */
621extern const struct ethtool_ops mlx4_en_ethtool_ops;
0a645e80
JP
622
623
624
625/*
626 * printk / logging functions
627 */
628
b9075fa9 629__printf(3, 4)
0a645e80 630int en_print(const char *level, const struct mlx4_en_priv *priv,
b9075fa9 631 const char *format, ...);
0a645e80
JP
632
633#define en_dbg(mlevel, priv, format, arg...) \
634do { \
635 if (NETIF_MSG_##mlevel & priv->msg_enable) \
636 en_print(KERN_DEBUG, priv, format, ##arg); \
637} while (0)
638#define en_warn(priv, format, arg...) \
639 en_print(KERN_WARNING, priv, format, ##arg)
640#define en_err(priv, format, arg...) \
641 en_print(KERN_ERR, priv, format, ##arg)
e5cc44b2
YP
642#define en_info(priv, format, arg...) \
643 en_print(KERN_INFO, priv, format, ## arg)
0a645e80
JP
644
645#define mlx4_err(mdev, format, arg...) \
646 pr_err("%s %s: " format, DRV_NAME, \
647 dev_name(&mdev->pdev->dev), ##arg)
648#define mlx4_info(mdev, format, arg...) \
649 pr_info("%s %s: " format, DRV_NAME, \
650 dev_name(&mdev->pdev->dev), ##arg)
651#define mlx4_warn(mdev, format, arg...) \
652 pr_warning("%s %s: " format, DRV_NAME, \
653 dev_name(&mdev->pdev->dev), ##arg)
654
c27a02cd 655#endif