ixgbe: Refactor the RSS configuration code
[linux-2.6-block.git] / drivers / net / ethernet / intel / ixgbe / ixgbe.h
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
434c5e39 4 Copyright(c) 1999 - 2013 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
b89aae71 23 Linux NICS <linux.nics@intel.com>
9a799d71
AK
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _IXGBE_H_
30#define _IXGBE_H_
31
f62bbb5e 32#include <linux/bitops.h>
9a799d71
AK
33#include <linux/types.h>
34#include <linux/pci.h>
35#include <linux/netdevice.h>
b25ebfd2 36#include <linux/cpumask.h>
6fabd715 37#include <linux/aer.h>
f62bbb5e 38#include <linux/if_vlan.h>
6cb562d6 39#include <linux/jiffies.h>
9a799d71 40
74d23cc7 41#include <linux/timecounter.h>
3a6a4eda
JK
42#include <linux/net_tstamp.h>
43#include <linux/ptp_clock_kernel.h>
3a6a4eda 44
9a799d71
AK
45#include "ixgbe_type.h"
46#include "ixgbe_common.h"
2f90b865 47#include "ixgbe_dcb.h"
eacd73f7
YZ
48#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49#define IXGBE_FCOE
50#include "ixgbe_fcoe.h"
51#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
5dd2d332 52#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
53#include <linux/dca.h>
54#endif
9a799d71 55
076bb0c8 56#include <net/busy_poll.h>
5a85e737 57
e0d1095a 58#ifdef CONFIG_NET_RX_BUSY_POLL
b4640030 59#define BP_EXTENDED_STATS
7e15b90f 60#endif
849c4542
ET
61/* common prefix used by pr_<> macros */
62#undef pr_fmt
63#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9a799d71
AK
64
65/* TX/RX descriptor defines */
6bacb300 66#define IXGBE_DEFAULT_TXD 512
59224555 67#define IXGBE_DEFAULT_TX_WORK 256
9a799d71
AK
68#define IXGBE_MAX_TXD 4096
69#define IXGBE_MIN_TXD 64
70
fb44519d 71#if (PAGE_SIZE < 8192)
6bacb300 72#define IXGBE_DEFAULT_RXD 512
fb44519d
AB
73#else
74#define IXGBE_DEFAULT_RXD 128
75#endif
9a799d71
AK
76#define IXGBE_MAX_RXD 4096
77#define IXGBE_MIN_RXD 64
78
5b7f000f
DS
79#define IXGBE_ETH_P_LLDP 0x88CC
80
9a799d71 81/* flow control */
2b9ade93 82#define IXGBE_MIN_FCRTL 0x40
9a799d71 83#define IXGBE_MAX_FCRTL 0x7FF80
2b9ade93 84#define IXGBE_MIN_FCRTH 0x600
9a799d71 85#define IXGBE_MAX_FCRTH 0x7FFF0
2b9ade93 86#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
9a799d71
AK
87#define IXGBE_MIN_FCPAUSE 0
88#define IXGBE_MAX_FCPAUSE 0xFFFF
89
90/* Supported Rx Buffer Sizes */
252562c2 91#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
09816fbe
AD
92#define IXGBE_RXBUFFER_2K 2048
93#define IXGBE_RXBUFFER_3K 3072
94#define IXGBE_RXBUFFER_4K 4096
919e78a6 95#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
9a799d71 96
13958070 97/*
252562c2
AD
98 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
99 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
100 * this adds up to 448 bytes of extra data.
101 *
102 * Since netdev_alloc_skb now allocates a page fragment we can use a value
103 * of 256 and the resultant skb will have a truesize of 960 or less.
13958070 104 */
252562c2 105#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
9a799d71 106
9a799d71
AK
107/* How many Rx Buffers do we bundle into one write to the hardware ? */
108#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
109
472148c3
AD
110enum ixgbe_tx_flags {
111 /* cmd_type flags */
112 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
113 IXGBE_TX_FLAGS_TSO = 0x02,
114 IXGBE_TX_FLAGS_TSTAMP = 0x04,
115
116 /* olinfo flags */
117 IXGBE_TX_FLAGS_CC = 0x08,
118 IXGBE_TX_FLAGS_IPV4 = 0x10,
119 IXGBE_TX_FLAGS_CSUM = 0x20,
120
121 /* software defined flags */
122 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
123 IXGBE_TX_FLAGS_FCOE = 0x80,
124};
125
126/* VLAN info */
9a799d71 127#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
66f32a8b
AD
128#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
129#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
9a799d71
AK
130#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
131
7f870475
GR
132#define IXGBE_MAX_VF_MC_ENTRIES 30
133#define IXGBE_MAX_VF_FUNCTIONS 64
134#define IXGBE_MAX_VFTA_ENTRIES 128
135#define MAX_EMULATION_MAC_ADDRS 16
a1cbb15c 136#define IXGBE_MAX_PF_MACVLANS 15
1d9c0bfd 137#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
83c61fa9
GR
138#define IXGBE_82599_VF_DEVICE_ID 0x10ED
139#define IXGBE_X540_VF_DEVICE_ID 0x1515
7f870475
GR
140
141struct vf_data_storage {
142 unsigned char vf_mac_addresses[ETH_ALEN];
143 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
144 u16 num_vf_mc_hashes;
145 u16 default_vf_vlan_id;
146 u16 vlans_enabled;
7f870475 147 bool clear_to_send;
7f01648a 148 bool pf_set_mac;
7f01648a
GR
149 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
150 u16 pf_qos;
ff4ab206 151 u16 tx_rate;
de4c7f65
GR
152 u16 vlan_count;
153 u8 spoofchk_enabled;
374c65d6 154 unsigned int vf_api;
7f870475
GR
155};
156
a1cbb15c
GR
157struct vf_macvlans {
158 struct list_head l;
159 int vf;
a1cbb15c
GR
160 bool free;
161 bool is_macvlan;
162 u8 vf_macvlan[ETH_ALEN];
163};
164
a535c30e
AD
165#define IXGBE_MAX_TXD_PWR 14
166#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
167
168/* Tx Descriptors needed, worst case */
169#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
990a3158 170#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
a535c30e 171
9a799d71
AK
172/* wrapper around a pointer to a socket buffer,
173 * so a DMA handle can be stored along with the buffer */
174struct ixgbe_tx_buffer {
d3d00239 175 union ixgbe_adv_tx_desc *next_to_watch;
9a799d71 176 unsigned long time_stamp;
fd0db0ed
AD
177 struct sk_buff *skb;
178 unsigned int bytecount;
179 unsigned short gso_segs;
244e27ad 180 __be16 protocol;
729739b7
AD
181 DEFINE_DMA_UNMAP_ADDR(dma);
182 DEFINE_DMA_UNMAP_LEN(len);
d3d00239 183 u32 tx_flags;
9a799d71
AK
184};
185
186struct ixgbe_rx_buffer {
187 struct sk_buff *skb;
188 dma_addr_t dma;
189 struct page *page;
762f4c57 190 unsigned int page_offset;
9a799d71
AK
191};
192
193struct ixgbe_queue_stats {
194 u64 packets;
195 u64 bytes;
b4640030 196#ifdef BP_EXTENDED_STATS
7e15b90f
ET
197 u64 yields;
198 u64 misses;
199 u64 cleaned;
b4640030 200#endif /* BP_EXTENDED_STATS */
9a799d71
AK
201};
202
5b7da515
AD
203struct ixgbe_tx_queue_stats {
204 u64 restart_queue;
205 u64 tx_busy;
c84d324c 206 u64 tx_done_old;
5b7da515
AD
207};
208
209struct ixgbe_rx_queue_stats {
210 u64 rsc_count;
211 u64 rsc_flush;
212 u64 non_eop_descs;
213 u64 alloc_rx_page_failed;
214 u64 alloc_rx_buff_failed;
8a0da21b 215 u64 csum_err;
5b7da515
AD
216};
217
f800326d 218enum ixgbe_ring_state_t {
7d637bcc 219 __IXGBE_TX_FDIR_INIT_DONE,
fd786b7b 220 __IXGBE_TX_XPS_INIT_DONE,
7d637bcc 221 __IXGBE_TX_DETECT_HANG,
c84d324c 222 __IXGBE_HANG_CHECK_ARMED,
7d637bcc 223 __IXGBE_RX_RSC_ENABLED,
8a0da21b 224 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
57efd44c 225 __IXGBE_RX_FCOE,
7d637bcc
AD
226};
227
2a47fa45
JF
228struct ixgbe_fwd_adapter {
229 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
230 struct net_device *netdev;
231 struct ixgbe_adapter *real_adapter;
232 unsigned int tx_base_queue;
233 unsigned int rx_base_queue;
234 int pool;
235};
236
7d637bcc
AD
237#define check_for_tx_hang(ring) \
238 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
239#define set_check_for_tx_hang(ring) \
240 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
241#define clear_check_for_tx_hang(ring) \
242 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
243#define ring_is_rsc_enabled(ring) \
244 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
245#define set_ring_rsc_enabled(ring) \
246 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
247#define clear_ring_rsc_enabled(ring) \
248 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
9a799d71 249struct ixgbe_ring {
efe3d3c8 250 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
d3ee4294
AD
251 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
252 struct net_device *netdev; /* netdev ring belongs to */
253 struct device *dev; /* device for DMA mapping */
2a47fa45 254 struct ixgbe_fwd_adapter *l2_accel_priv;
9a799d71 255 void *desc; /* descriptor ring memory */
9a799d71
AK
256 union {
257 struct ixgbe_tx_buffer *tx_buffer_info;
258 struct ixgbe_rx_buffer *rx_buffer_info;
259 };
7d637bcc 260 unsigned long state;
bd198058 261 u8 __iomem *tail;
d3ee4294
AD
262 dma_addr_t dma; /* phys. address of descriptor ring */
263 unsigned int size; /* length in bytes */
bd198058 264
ae540af1 265 u16 count; /* amount of descriptors */
ae540af1
JB
266
267 u8 queue_index; /* needed for multiqueue queue management */
7d637bcc
AD
268 u8 reg_idx; /* holds the special value that gets
269 * the hardware register offset
270 * associated with this ring, which is
271 * different for DCB and RSS modes
272 */
d3ee4294
AD
273 u16 next_to_use;
274 u16 next_to_clean;
275
f800326d 276 union {
d3ee4294 277 u16 next_to_alloc;
f800326d
AD
278 struct {
279 u8 atr_sample_rate;
280 u8 atr_count;
281 };
f800326d 282 };
9a799d71 283
bd198058 284 u8 dcb_tc;
9a799d71 285 struct ixgbe_queue_stats stats;
de1036b1 286 struct u64_stats_sync syncp;
5b7da515
AD
287 union {
288 struct ixgbe_tx_queue_stats tx_stats;
289 struct ixgbe_rx_queue_stats rx_stats;
290 };
7ca3bc58 291} ____cacheline_internodealigned_in_smp;
9a799d71 292
c7e4358a
SN
293enum ixgbe_ring_f_enum {
294 RING_F_NONE = 0,
7f870475 295 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
c7e4358a 296 RING_F_RSS,
c4cf55e5 297 RING_F_FDIR,
0331a832
YZ
298#ifdef IXGBE_FCOE
299 RING_F_FCOE,
300#endif /* IXGBE_FCOE */
c7e4358a
SN
301
302 RING_F_ARRAY_SIZE /* must be last in enum set */
303};
304
0f9b232b
DS
305#define IXGBE_MAX_RSS_INDICES 16
306#define IXGBE_MAX_RSS_INDICES_X550 64
307#define IXGBE_MAX_VMDQ_INDICES 64
308#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
309#define IXGBE_MAX_FCOE_INDICES 8
310#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
311#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
312#define IXGBE_MAX_L2A_QUEUES 4
313#define IXGBE_BAD_L2A_QUEUE 3
314#define IXGBE_MAX_MACVLANS 31
315#define IXGBE_MAX_DCBMACVLANS 8
2a47fa45 316
021230d4 317struct ixgbe_ring_feature {
c087663e
AD
318 u16 limit; /* upper limit on feature indices */
319 u16 indices; /* current value of indices */
e4b317e9
AD
320 u16 mask; /* Mask used for feature to ring mapping */
321 u16 offset; /* offset to start of feature */
7ca3bc58 322} ____cacheline_internodealigned_in_smp;
021230d4 323
73079ea0
AD
324#define IXGBE_82599_VMDQ_8Q_MASK 0x78
325#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
326#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
327
f800326d
AD
328/*
329 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
330 * this is twice the size of a half page we need to double the page order
331 * for FCoE enabled Rx queues.
332 */
09816fbe 333static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
f800326d 334{
09816fbe
AD
335#ifdef IXGBE_FCOE
336 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
337 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
338 IXGBE_RXBUFFER_3K;
339#endif
340 return IXGBE_RXBUFFER_2K;
f800326d 341}
09816fbe
AD
342
343static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
344{
345#ifdef IXGBE_FCOE
346 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
347 return (PAGE_SIZE < 8192) ? 1 : 0;
f800326d 348#endif
09816fbe
AD
349 return 0;
350}
f800326d 351#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
f800326d 352
08c8833b 353struct ixgbe_ring_container {
efe3d3c8 354 struct ixgbe_ring *ring; /* pointer to linked list of rings */
bd198058
AD
355 unsigned int total_bytes; /* total bytes processed this int */
356 unsigned int total_packets; /* total packets processed this int */
357 u16 work_limit; /* total work allowed per interrupt */
08c8833b
AD
358 u8 count; /* total number of rings in vector */
359 u8 itr; /* current ITR setting for ring */
360};
021230d4 361
a557928e
AD
362/* iterator for handling rings in ring container */
363#define ixgbe_for_each_ring(pos, head) \
364 for (pos = (head).ring; pos != NULL; pos = pos->next)
365
2f90b865 366#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
e7cf745b 367 ? 8 : 1)
2f90b865
AD
368#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
369
49c7ffbe 370/* MAX_Q_VECTORS of these are allocated,
021230d4
AV
371 * but we only use one per queue-specific vector.
372 */
373struct ixgbe_q_vector {
374 struct ixgbe_adapter *adapter;
33cf09c9
AD
375#ifdef CONFIG_IXGBE_DCA
376 int cpu; /* CPU for DCA */
377#endif
d5bf4f67
ET
378 u16 v_idx; /* index of q_vector within array, also used for
379 * finding the bit in EICR and friends that
380 * represents the vector for this ring */
381 u16 itr; /* Interrupt throttle rate written to EITR */
08c8833b 382 struct ixgbe_ring_container rx, tx;
d5bf4f67
ET
383
384 struct napi_struct napi;
de88eeeb
AD
385 cpumask_t affinity_mask;
386 int numa_node;
387 struct rcu_head rcu; /* to avoid race with update stats on free */
d0759ebb 388 char name[IFNAMSIZ + 9];
de88eeeb 389
e0d1095a 390#ifdef CONFIG_NET_RX_BUSY_POLL
adc81090 391 atomic_t state;
e0d1095a 392#endif /* CONFIG_NET_RX_BUSY_POLL */
5a85e737 393
de88eeeb
AD
394 /* for dynamic allocation of rings associated with this q_vector */
395 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
021230d4 396};
adc81090 397
e0d1095a 398#ifdef CONFIG_NET_RX_BUSY_POLL
adc81090
AD
399enum ixgbe_qv_state_t {
400 IXGBE_QV_STATE_IDLE = 0,
401 IXGBE_QV_STATE_NAPI,
402 IXGBE_QV_STATE_POLL,
403 IXGBE_QV_STATE_DISABLE
404};
405
5a85e737
ET
406static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
407{
adc81090
AD
408 /* reset state to idle */
409 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
5a85e737
ET
410}
411
412/* called from the device poll routine to get ownership of a q_vector */
413static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
414{
adc81090
AD
415 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
416 IXGBE_QV_STATE_NAPI);
b4640030 417#ifdef BP_EXTENDED_STATS
adc81090 418 if (rc != IXGBE_QV_STATE_IDLE)
7e15b90f
ET
419 q_vector->tx.ring->stats.yields++;
420#endif
adc81090
AD
421
422 return rc == IXGBE_QV_STATE_IDLE;
5a85e737
ET
423}
424
425/* returns true is someone tried to get the qv while napi had it */
adc81090 426static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
5a85e737 427{
adc81090
AD
428 WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI);
429
430 /* flush any outstanding Rx frames */
431 if (q_vector->napi.gro_list)
432 napi_gro_flush(&q_vector->napi, false);
433
434 /* reset state to idle */
435 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
5a85e737
ET
436}
437
438/* called from ixgbe_low_latency_poll() */
439static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
440{
adc81090
AD
441 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
442 IXGBE_QV_STATE_POLL);
b4640030 443#ifdef BP_EXTENDED_STATS
adc81090
AD
444 if (rc != IXGBE_QV_STATE_IDLE)
445 q_vector->tx.ring->stats.yields++;
7e15b90f 446#endif
adc81090 447 return rc == IXGBE_QV_STATE_IDLE;
5a85e737
ET
448}
449
450/* returns true if someone tried to get the qv while it was locked */
adc81090 451static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
5a85e737 452{
adc81090
AD
453 WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL);
454
455 /* reset state to idle */
456 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
5a85e737
ET
457}
458
459/* true if a socket is polling, even if it did not get the lock */
b4640030 460static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
5a85e737 461{
adc81090 462 return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL;
5a85e737 463}
27d9ce4f
JK
464
465/* false if QV is currently owned */
466static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
467{
adc81090
AD
468 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
469 IXGBE_QV_STATE_DISABLE);
470
471 return rc == IXGBE_QV_STATE_IDLE;
27d9ce4f
JK
472}
473
e0d1095a 474#else /* CONFIG_NET_RX_BUSY_POLL */
5a85e737
ET
475static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
476{
477}
478
479static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
480{
481 return true;
482}
483
484static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
485{
486 return false;
487}
488
489static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
490{
491 return false;
492}
493
494static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
495{
496 return false;
497}
498
b4640030 499static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
5a85e737
ET
500{
501 return false;
502}
27d9ce4f
JK
503
504static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
505{
506 return true;
507}
508
e0d1095a 509#endif /* CONFIG_NET_RX_BUSY_POLL */
5a85e737 510
3ca8bc6d
DS
511#ifdef CONFIG_IXGBE_HWMON
512
513#define IXGBE_HWMON_TYPE_LOC 0
514#define IXGBE_HWMON_TYPE_TEMP 1
515#define IXGBE_HWMON_TYPE_CAUTION 2
516#define IXGBE_HWMON_TYPE_MAX 3
517
518struct hwmon_attr {
519 struct device_attribute dev_attr;
520 struct ixgbe_hw *hw;
521 struct ixgbe_thermal_diode_data *sensor;
522 char name[12];
523};
524
525struct hwmon_buff {
03b77d81
GR
526 struct attribute_group group;
527 const struct attribute_group *groups[2];
528 struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
529 struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
3ca8bc6d
DS
530 unsigned int n_hwmon;
531};
532#endif /* CONFIG_IXGBE_HWMON */
021230d4 533
d5bf4f67
ET
534/*
535 * microsecond values for various ITR rates shifted by 2 to fit itr register
536 * with the first 3 bits reserved 0
9a799d71 537 */
d5bf4f67
ET
538#define IXGBE_MIN_RSC_ITR 24
539#define IXGBE_100K_ITR 40
540#define IXGBE_20K_ITR 200
541#define IXGBE_10K_ITR 400
542#define IXGBE_8K_ITR 500
9a799d71 543
f56e0cb1
AD
544/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
545static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
546 const u32 stat_err_bits)
547{
548 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
549}
550
7d4987de
AD
551static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
552{
553 u16 ntc = ring->next_to_clean;
554 u16 ntu = ring->next_to_use;
555
556 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
557}
9a799d71 558
e4f74028 559#define IXGBE_RX_DESC(R, i) \
31f05a2d 560 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
e4f74028 561#define IXGBE_TX_DESC(R, i) \
31f05a2d 562 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
e4f74028 563#define IXGBE_TX_CTXTDESC(R, i) \
31f05a2d 564 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
9a799d71 565
c88887e0 566#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
63f39bd1
YZ
567#ifdef IXGBE_FCOE
568/* Use 3K as the baby jumbo frame size for FCoE */
569#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
570#endif /* IXGBE_FCOE */
9a799d71 571
021230d4
AV
572#define OTHER_VECTOR 1
573#define NON_Q_VECTORS (OTHER_VECTOR)
574
e8e26350 575#define MAX_MSIX_VECTORS_82599 64
49c7ffbe 576#define MAX_Q_VECTORS_82599 64
eb7f139c 577#define MAX_MSIX_VECTORS_82598 18
49c7ffbe 578#define MAX_Q_VECTORS_82598 16
eb7f139c 579
5d7daa35
JK
580struct ixgbe_mac_addr {
581 u8 addr[ETH_ALEN];
582 u16 queue;
583 u16 state; /* bitmask */
584};
585#define IXGBE_MAC_STATE_DEFAULT 0x1
586#define IXGBE_MAC_STATE_MODIFIED 0x2
587#define IXGBE_MAC_STATE_IN_USE 0x4
588
49c7ffbe 589#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
e8e26350 590#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
eb7f139c 591
8f15486d 592#define MIN_MSIX_Q_VECTORS 1
021230d4
AV
593#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
594
46646e61
AD
595/* default to trying for four seconds */
596#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
597
9a799d71
AK
598/* board specific private data structure */
599struct ixgbe_adapter {
46646e61
AD
600 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
601 /* OS defined structs */
602 struct net_device *netdev;
603 struct pci_dev *pdev;
604
e606bfe7
AD
605 unsigned long state;
606
607 /* Some features need tri-state capability,
608 * thus the additional *_CAPABLE flags.
609 */
610 u32 flags;
a16a0d2f 611#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
a16a0d2f
AD
612#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
613#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
614#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
615#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
a16a0d2f
AD
616#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
617#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
618#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
619#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
620#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
621#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
622#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
623#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
624#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
625#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
626#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
627#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
628#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
629#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
630#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
631#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
e606bfe7
AD
632
633 u32 flags2;
a16a0d2f 634#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
e606bfe7
AD
635#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
636#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
f0f9778d 637#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
7086400d
AD
638#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
639#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
c83c6cbd 640#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
d034acf1 641#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
ef6afc0c
AD
642#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
643#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
8fecf67c 644#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 10)
d033d526 645
46646e61
AD
646 /* Tx fast path data */
647 int num_tx_queues;
648 u16 tx_itr_setting;
bd198058
AD
649 u16 tx_work_limit;
650
46646e61
AD
651 /* Rx fast path data */
652 int num_rx_queues;
653 u16 rx_itr_setting;
654
9a799d71 655 /* TX */
4a0b9ca0 656 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
9a799d71 657
7ca3bc58
JB
658 u64 restart_queue;
659 u64 lsc_int;
46646e61 660 u32 tx_timeout_count;
7ca3bc58 661
9a799d71 662 /* RX */
46646e61 663 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
7f870475
GR
664 int num_rx_pools; /* == num_rx_queues in 82598 */
665 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
9a799d71 666 u64 hw_csum_rx_error;
e8e26350 667 u64 hw_rx_no_dma_resources;
46646e61
AD
668 u64 rsc_total_count;
669 u64 rsc_total_flush;
9a799d71 670 u64 non_eop_descs;
9a799d71
AK
671 u32 alloc_rx_page_failed;
672 u32 alloc_rx_buff_failed;
673
49c7ffbe 674 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
9a799d71 675
46646e61
AD
676 /* DCB parameters */
677 struct ieee_pfc *ixgbe_ieee_pfc;
678 struct ieee_ets *ixgbe_ieee_ets;
679 struct ixgbe_dcb_config dcb_cfg;
680 struct ixgbe_dcb_config temp_dcb_cfg;
681 u8 dcb_set_bitmap;
682 u8 dcbx_cap;
683 enum ixgbe_fc_mode last_lfc_mode;
684
49c7ffbe
AD
685 int num_q_vectors; /* current number of q_vectors for device */
686 int max_q_vectors; /* true count of q_vectors for device */
46646e61
AD
687 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
688 struct msix_entry *msix_entries;
9a799d71 689
da4dd0f7
PWJ
690 u32 test_icr;
691 struct ixgbe_ring test_tx_ring;
692 struct ixgbe_ring test_rx_ring;
693
9a799d71
AK
694 /* structs defined in ixgbe_hw.h */
695 struct ixgbe_hw hw;
696 u16 msg_enable;
697 struct ixgbe_hw_stats stats;
021230d4 698
9a799d71 699 u64 tx_busy;
30efa5a3
JB
700 unsigned int tx_ring_count;
701 unsigned int rx_ring_count;
cf8280ee
JB
702
703 u32 link_speed;
704 bool link_up;
705 unsigned long link_check_timeout;
706
7086400d 707 struct timer_list service_timer;
46646e61
AD
708 struct work_struct service_task;
709
710 struct hlist_head fdir_filter_list;
711 unsigned long fdir_overflow; /* number of times ATR was backed off */
712 union ixgbe_atr_input fdir_mask;
713 int fdir_filter_count;
c4cf55e5
PWJ
714 u32 fdir_pballoc;
715 u32 atr_sample_rate;
716 spinlock_t fdir_perfect_lock;
46646e61 717
d0ed8937
YZ
718#ifdef IXGBE_FCOE
719 struct ixgbe_fcoe fcoe;
720#endif /* IXGBE_FCOE */
2a1a091c 721 u8 __iomem *io_addr; /* Mainly for iounmap use */
e8e26350 722 u32 wol;
46646e61 723
aa2bacb6
DS
724 u16 bridge_mode;
725
15e5209f
ET
726 u16 eeprom_verh;
727 u16 eeprom_verl;
c23f5b6b 728 u16 eeprom_cap;
7f870475 729
119fc60a 730 u32 interrupt_event;
46646e61 731 u32 led_reg;
1a6c14a2 732
3a6a4eda
JK
733 struct ptp_clock *ptp_clock;
734 struct ptp_clock_info ptp_caps;
891dc082
JK
735 struct work_struct ptp_tx_work;
736 struct sk_buff *ptp_tx_skb;
93501d48 737 struct hwtstamp_config tstamp_config;
891dc082 738 unsigned long ptp_tx_start;
3a6a4eda 739 unsigned long last_overflow_check;
6cb562d6 740 unsigned long last_rx_ptp_check;
eda183c2 741 unsigned long last_rx_timestamp;
3a6a4eda
JK
742 spinlock_t tmreg_lock;
743 struct cyclecounter cc;
744 struct timecounter tc;
745 u32 base_incval;
3a6a4eda 746
7f870475
GR
747 /* SR-IOV */
748 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
749 unsigned int num_vfs;
750 struct vf_data_storage *vfinfo;
ff4ab206 751 int vf_rate_link_speed;
a1cbb15c
GR
752 struct vf_macvlans vf_mvs;
753 struct vf_macvlans *mv_list;
3e05334f 754
83c61fa9
GR
755 u32 timer_event_accumulator;
756 u32 vferr_refcount;
5d7daa35 757 struct ixgbe_mac_addr *mac_table;
3f207800 758 u16 vxlan_port;
3ca8bc6d
DS
759 struct kobject *info_kobj;
760#ifdef CONFIG_IXGBE_HWMON
03b77d81 761 struct hwmon_buff *ixgbe_hwmon_buff;
3ca8bc6d 762#endif /* CONFIG_IXGBE_HWMON */
00949167
CS
763#ifdef CONFIG_DEBUG_FS
764 struct dentry *ixgbe_dbg_adapter;
765#endif /*CONFIG_DEBUG_FS*/
107d3018
AD
766
767 u8 default_up;
2a47fa45 768 unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
dfaf891d
VZ
769
770/* maximum number of RETA entries among all devices supported by ixgbe
771 * driver: currently it's x550 device in non-SRIOV mode
772 */
773#define IXGBE_MAX_RETA_ENTRIES 512
774 u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];
775
776#define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */
777 u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)];
3e05334f
AD
778};
779
0f9b232b
DS
780static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
781{
782 switch (adapter->hw.mac.type) {
783 case ixgbe_mac_82598EB:
784 case ixgbe_mac_82599EB:
785 case ixgbe_mac_X540:
786 return IXGBE_MAX_RSS_INDICES;
787 case ixgbe_mac_X550:
788 case ixgbe_mac_X550EM_x:
789 return IXGBE_MAX_RSS_INDICES_X550;
790 default:
791 return 0;
792 }
793}
794
3e05334f
AD
795struct ixgbe_fdir_filter {
796 struct hlist_node fdir_node;
797 union ixgbe_atr_input filter;
798 u16 sw_idx;
799 u16 action;
9a799d71
AK
800};
801
70e5576c 802enum ixgbe_state_t {
9a799d71
AK
803 __IXGBE_TESTING,
804 __IXGBE_RESETTING,
c4900be0 805 __IXGBE_DOWN,
41c62843 806 __IXGBE_DISABLED,
09f40aed 807 __IXGBE_REMOVING,
7086400d 808 __IXGBE_SERVICE_SCHED,
58cf663f 809 __IXGBE_SERVICE_INITED,
7086400d 810 __IXGBE_IN_SFP_INIT,
8fecf67c 811 __IXGBE_PTP_RUNNING,
151b260c 812 __IXGBE_PTP_TX_IN_PROGRESS,
9a799d71
AK
813};
814
4c1975d7
AD
815struct ixgbe_cb {
816 union { /* Union defining head/tail partner */
817 struct sk_buff *head;
818 struct sk_buff *tail;
819 };
aa80175a 820 dma_addr_t dma;
4c1975d7 821 u16 append_cnt;
f800326d 822 bool page_released;
aa80175a 823};
4c1975d7 824#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
aa80175a 825
9a799d71 826enum ixgbe_boards {
3957d63d 827 board_82598,
e8e26350 828 board_82599,
fe15e8e1 829 board_X540,
6a14ee0c
DS
830 board_X550,
831 board_X550EM_x,
9a799d71
AK
832};
833
3957d63d 834extern struct ixgbe_info ixgbe_82598_info;
e8e26350 835extern struct ixgbe_info ixgbe_82599_info;
fe15e8e1 836extern struct ixgbe_info ixgbe_X540_info;
6a14ee0c
DS
837extern struct ixgbe_info ixgbe_X550_info;
838extern struct ixgbe_info ixgbe_X550EM_x_info;
7a6b6f51 839#ifdef CONFIG_IXGBE_DCB
32953543 840extern const struct dcbnl_rtnl_ops dcbnl_ops;
2f90b865 841#endif
9a799d71
AK
842
843extern char ixgbe_driver_name[];
9c8eb720 844extern const char ixgbe_driver_version[];
8af3c33f 845#ifdef IXGBE_FCOE
ea81875a 846extern char ixgbe_default_device_descr[];
8af3c33f 847#endif /* IXGBE_FCOE */
9a799d71 848
5ccc921a
JP
849void ixgbe_up(struct ixgbe_adapter *adapter);
850void ixgbe_down(struct ixgbe_adapter *adapter);
851void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
852void ixgbe_reset(struct ixgbe_adapter *adapter);
853void ixgbe_set_ethtool_ops(struct net_device *netdev);
854int ixgbe_setup_rx_resources(struct ixgbe_ring *);
855int ixgbe_setup_tx_resources(struct ixgbe_ring *);
856void ixgbe_free_rx_resources(struct ixgbe_ring *);
857void ixgbe_free_tx_resources(struct ixgbe_ring *);
858void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
859void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
860void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
861void ixgbe_update_stats(struct ixgbe_adapter *adapter);
862int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
863int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
8e2813f5 864 u16 subdevice_id);
5d7daa35
JK
865#ifdef CONFIG_PCI_IOV
866void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
867#endif
868int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
869 u8 *addr, u16 queue);
870int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
871 u8 *addr, u16 queue);
5ccc921a
JP
872void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
873netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
874 struct ixgbe_ring *);
875void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
876 struct ixgbe_tx_buffer *);
877void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
878void ixgbe_write_eitr(struct ixgbe_q_vector *);
879int ixgbe_poll(struct napi_struct *napi, int budget);
880int ethtool_ioctl(struct ifreq *ifr);
881s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
882s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
883s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
884s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
885 union ixgbe_atr_hash_dword input,
886 union ixgbe_atr_hash_dword common,
887 u8 queue);
888s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
889 union ixgbe_atr_input *input_mask);
890s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
891 union ixgbe_atr_input *input,
892 u16 soft_id, u8 queue);
893s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
894 union ixgbe_atr_input *input,
895 u16 soft_id);
896void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
897 union ixgbe_atr_input *mask);
5ccc921a 898void ixgbe_set_rx_mode(struct net_device *netdev);
8af3c33f 899#ifdef CONFIG_IXGBE_DCB
5ccc921a 900void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
8af3c33f 901#endif
5ccc921a
JP
902int ixgbe_setup_tc(struct net_device *dev, u8 tc);
903void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
904void ixgbe_do_reset(struct net_device *netdev);
1210982b 905#ifdef CONFIG_IXGBE_HWMON
5ccc921a
JP
906void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
907int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
1210982b 908#endif /* CONFIG_IXGBE_HWMON */
eacd73f7 909#ifdef IXGBE_FCOE
5ccc921a
JP
910void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
911int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
912 u8 *hdr_len);
913int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
914 union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
915int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
916 struct scatterlist *sgl, unsigned int sgc);
917int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
918 struct scatterlist *sgl, unsigned int sgc);
919int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
920int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
921void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
922int ixgbe_fcoe_enable(struct net_device *netdev);
923int ixgbe_fcoe_disable(struct net_device *netdev);
6ee16520 924#ifdef CONFIG_IXGBE_DCB
5ccc921a
JP
925u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
926u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
6ee16520 927#endif /* CONFIG_IXGBE_DCB */
5ccc921a
JP
928int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
929int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
930 struct netdev_fcoe_hbainfo *info);
931u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
eacd73f7 932#endif /* IXGBE_FCOE */
00949167 933#ifdef CONFIG_DEBUG_FS
5ccc921a
JP
934void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
935void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
936void ixgbe_dbg_init(void);
937void ixgbe_dbg_exit(void);
33243fb0
JP
938#else
939static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
940static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
941static inline void ixgbe_dbg_init(void) {}
942static inline void ixgbe_dbg_exit(void) {}
00949167 943#endif /* CONFIG_DEBUG_FS */
b2d96e0a
AD
944static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
945{
946 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
947}
948
5ccc921a 949void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
9966d1ee 950void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
5ccc921a
JP
951void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
952void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
953void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
eda183c2 954void ixgbe_ptp_rx_hwtstamp(struct ixgbe_adapter *adapter, struct sk_buff *skb);
93501d48
JK
955int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
956int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
5ccc921a
JP
957void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
958void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
959void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
da36b647
GR
960#ifdef CONFIG_PCI_IOV
961void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
962#endif
3a6a4eda 963
2a47fa45
JF
964netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
965 struct ixgbe_adapter *adapter,
966 struct ixgbe_ring *tx_ring);
9a799d71 967#endif /* _IXGBE_H_ */