ixgbe: Allocate rings as part of the q_vector
[linux-2.6-block.git] / drivers / net / ethernet / intel / ixgbe / ixgbe.h
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
94971820 4 Copyright(c) 1999 - 2012 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
9a799d71
AK
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
f62bbb5e 31#include <linux/bitops.h>
9a799d71
AK
32#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
b25ebfd2 35#include <linux/cpumask.h>
6fabd715 36#include <linux/aer.h>
f62bbb5e 37#include <linux/if_vlan.h>
9a799d71
AK
38
39#include "ixgbe_type.h"
40#include "ixgbe_common.h"
2f90b865 41#include "ixgbe_dcb.h"
eacd73f7
YZ
42#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
43#define IXGBE_FCOE
44#include "ixgbe_fcoe.h"
45#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
5dd2d332 46#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
47#include <linux/dca.h>
48#endif
9a799d71 49
849c4542
ET
50/* common prefix used by pr_<> macros */
51#undef pr_fmt
52#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9a799d71
AK
53
54/* TX/RX descriptor defines */
6bacb300 55#define IXGBE_DEFAULT_TXD 512
59224555 56#define IXGBE_DEFAULT_TX_WORK 256
9a799d71
AK
57#define IXGBE_MAX_TXD 4096
58#define IXGBE_MIN_TXD 64
59
6bacb300 60#define IXGBE_DEFAULT_RXD 512
9a799d71
AK
61#define IXGBE_MAX_RXD 4096
62#define IXGBE_MIN_RXD 64
63
9a799d71 64/* flow control */
2b9ade93 65#define IXGBE_MIN_FCRTL 0x40
9a799d71 66#define IXGBE_MAX_FCRTL 0x7FF80
2b9ade93 67#define IXGBE_MIN_FCRTH 0x600
9a799d71 68#define IXGBE_MAX_FCRTH 0x7FFF0
2b9ade93 69#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
9a799d71
AK
70#define IXGBE_MIN_FCPAUSE 0
71#define IXGBE_MAX_FCPAUSE 0xFFFF
72
73/* Supported Rx Buffer Sizes */
13958070 74#define IXGBE_RXBUFFER_512 512 /* Used for packet split */
919e78a6
AD
75#define IXGBE_RXBUFFER_2K 2048
76#define IXGBE_RXBUFFER_3K 3072
77#define IXGBE_RXBUFFER_4K 4096
78#define IXGBE_RXBUFFER_7K 7168
79#define IXGBE_RXBUFFER_8K 8192
80#define IXGBE_RXBUFFER_15K 15360
81#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
9a799d71 82
13958070
AD
83/*
84 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
85 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
86 * this adds up to 512 bytes of extra data meaning the smallest allocation
87 * we could have is 1K.
88 * i.e. RXBUFFER_512 --> size-1024 slab
89 */
90#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
9a799d71
AK
91
92#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
93
9a799d71
AK
94/* How many Rx Buffers do we bundle into one write to the hardware ? */
95#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
96
97#define IXGBE_TX_FLAGS_CSUM (u32)(1)
66f32a8b
AD
98#define IXGBE_TX_FLAGS_HW_VLAN (u32)(1 << 1)
99#define IXGBE_TX_FLAGS_SW_VLAN (u32)(1 << 2)
100#define IXGBE_TX_FLAGS_TSO (u32)(1 << 3)
101#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 4)
102#define IXGBE_TX_FLAGS_FCOE (u32)(1 << 5)
103#define IXGBE_TX_FLAGS_FSO (u32)(1 << 6)
7f9643fd
AD
104#define IXGBE_TX_FLAGS_TXSW (u32)(1 << 7)
105#define IXGBE_TX_FLAGS_MAPPED_AS_PAGE (u32)(1 << 8)
9a799d71 106#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
66f32a8b
AD
107#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
108#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
9a799d71
AK
109#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
110
0a924578
PWJ
111#define IXGBE_MAX_RSC_INT_RATE 162760
112
7f870475
GR
113#define IXGBE_MAX_VF_MC_ENTRIES 30
114#define IXGBE_MAX_VF_FUNCTIONS 64
115#define IXGBE_MAX_VFTA_ENTRIES 128
116#define MAX_EMULATION_MAC_ADDRS 16
a1cbb15c 117#define IXGBE_MAX_PF_MACVLANS 15
7f870475 118#define VMDQ_P(p) ((p) + adapter->num_vfs)
83c61fa9
GR
119#define IXGBE_82599_VF_DEVICE_ID 0x10ED
120#define IXGBE_X540_VF_DEVICE_ID 0x1515
7f870475
GR
121
122struct vf_data_storage {
123 unsigned char vf_mac_addresses[ETH_ALEN];
124 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
125 u16 num_vf_mc_hashes;
126 u16 default_vf_vlan_id;
127 u16 vlans_enabled;
7f870475 128 bool clear_to_send;
7f01648a 129 bool pf_set_mac;
7f01648a
GR
130 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
131 u16 pf_qos;
ff4ab206 132 u16 tx_rate;
de4c7f65
GR
133 u16 vlan_count;
134 u8 spoofchk_enabled;
c6bda30a 135 struct pci_dev *vfdev;
7f870475
GR
136};
137
a1cbb15c
GR
138struct vf_macvlans {
139 struct list_head l;
140 int vf;
141 int rar_entry;
142 bool free;
143 bool is_macvlan;
144 u8 vf_macvlan[ETH_ALEN];
145};
146
a535c30e
AD
147#define IXGBE_MAX_TXD_PWR 14
148#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
149
150/* Tx Descriptors needed, worst case */
151#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
152#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
153
9a799d71
AK
154/* wrapper around a pointer to a socket buffer,
155 * so a DMA handle can be stored along with the buffer */
156struct ixgbe_tx_buffer {
d3d00239 157 union ixgbe_adv_tx_desc *next_to_watch;
9a799d71 158 unsigned long time_stamp;
d3d00239
AD
159 dma_addr_t dma;
160 u32 length;
161 u32 tx_flags;
162 struct sk_buff *skb;
163 u32 bytecount;
8ad494b0 164 u16 gso_segs;
9a799d71
AK
165};
166
167struct ixgbe_rx_buffer {
168 struct sk_buff *skb;
169 dma_addr_t dma;
170 struct page *page;
171 dma_addr_t page_dma;
762f4c57 172 unsigned int page_offset;
9a799d71
AK
173};
174
175struct ixgbe_queue_stats {
176 u64 packets;
177 u64 bytes;
178};
179
5b7da515
AD
180struct ixgbe_tx_queue_stats {
181 u64 restart_queue;
182 u64 tx_busy;
c84d324c
JF
183 u64 completed;
184 u64 tx_done_old;
5b7da515
AD
185};
186
187struct ixgbe_rx_queue_stats {
188 u64 rsc_count;
189 u64 rsc_flush;
190 u64 non_eop_descs;
191 u64 alloc_rx_page_failed;
192 u64 alloc_rx_buff_failed;
8a0da21b 193 u64 csum_err;
5b7da515
AD
194};
195
7d637bcc
AD
196enum ixbge_ring_state_t {
197 __IXGBE_TX_FDIR_INIT_DONE,
198 __IXGBE_TX_DETECT_HANG,
c84d324c 199 __IXGBE_HANG_CHECK_ARMED,
7d637bcc
AD
200 __IXGBE_RX_PS_ENABLED,
201 __IXGBE_RX_RSC_ENABLED,
8a0da21b 202 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
7d637bcc
AD
203};
204
205#define ring_is_ps_enabled(ring) \
206 test_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
207#define set_ring_ps_enabled(ring) \
208 set_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
209#define clear_ring_ps_enabled(ring) \
210 clear_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
211#define check_for_tx_hang(ring) \
212 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
213#define set_check_for_tx_hang(ring) \
214 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
215#define clear_check_for_tx_hang(ring) \
216 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
217#define ring_is_rsc_enabled(ring) \
218 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
219#define set_ring_rsc_enabled(ring) \
220 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
221#define clear_ring_rsc_enabled(ring) \
222 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
9a799d71 223struct ixgbe_ring {
efe3d3c8 224 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
9a799d71 225 void *desc; /* descriptor ring memory */
b6ec895e 226 struct device *dev; /* device for DMA mapping */
fc77dc3c 227 struct net_device *netdev; /* netdev ring belongs to */
9a799d71
AK
228 union {
229 struct ixgbe_tx_buffer *tx_buffer_info;
230 struct ixgbe_rx_buffer *rx_buffer_info;
231 };
7d637bcc 232 unsigned long state;
bd198058
AD
233 u8 __iomem *tail;
234
ae540af1
JB
235 u16 count; /* amount of descriptors */
236 u16 rx_buf_len;
ae540af1
JB
237
238 u8 queue_index; /* needed for multiqueue queue management */
7d637bcc
AD
239 u8 reg_idx; /* holds the special value that gets
240 * the hardware register offset
241 * associated with this ring, which is
242 * different for DCB and RSS modes
243 */
bd198058
AD
244 u8 atr_sample_rate;
245 u8 atr_count;
9a799d71 246
bd198058
AD
247 u16 next_to_use;
248 u16 next_to_clean;
9a799d71 249
bd198058 250 u8 dcb_tc;
9a799d71 251 struct ixgbe_queue_stats stats;
de1036b1 252 struct u64_stats_sync syncp;
5b7da515
AD
253 union {
254 struct ixgbe_tx_queue_stats tx_stats;
255 struct ixgbe_rx_queue_stats rx_stats;
256 };
ae540af1
JB
257 unsigned int size; /* length in bytes */
258 dma_addr_t dma; /* phys. address of descriptor ring */
33cf09c9 259 struct ixgbe_q_vector *q_vector; /* back-pointer to host q_vector */
7ca3bc58 260} ____cacheline_internodealigned_in_smp;
9a799d71 261
c7e4358a
SN
262enum ixgbe_ring_f_enum {
263 RING_F_NONE = 0,
7f870475 264 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
c7e4358a 265 RING_F_RSS,
c4cf55e5 266 RING_F_FDIR,
0331a832
YZ
267#ifdef IXGBE_FCOE
268 RING_F_FCOE,
269#endif /* IXGBE_FCOE */
c7e4358a
SN
270
271 RING_F_ARRAY_SIZE /* must be last in enum set */
272};
273
021230d4 274#define IXGBE_MAX_RSS_INDICES 16
7f870475 275#define IXGBE_MAX_VMDQ_INDICES 64
c4cf55e5 276#define IXGBE_MAX_FDIR_INDICES 64
0331a832
YZ
277#ifdef IXGBE_FCOE
278#define IXGBE_MAX_FCOE_INDICES 8
e0fce695
JF
279#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
280#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
281#else
282#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
283#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
0331a832 284#endif /* IXGBE_FCOE */
021230d4
AV
285struct ixgbe_ring_feature {
286 int indices;
287 int mask;
7ca3bc58 288} ____cacheline_internodealigned_in_smp;
021230d4 289
08c8833b 290struct ixgbe_ring_container {
efe3d3c8 291 struct ixgbe_ring *ring; /* pointer to linked list of rings */
bd198058
AD
292 unsigned int total_bytes; /* total bytes processed this int */
293 unsigned int total_packets; /* total packets processed this int */
294 u16 work_limit; /* total work allowed per interrupt */
08c8833b
AD
295 u8 count; /* total number of rings in vector */
296 u8 itr; /* current ITR setting for ring */
297};
021230d4 298
2f90b865
AD
299#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
300 ? 8 : 1)
301#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
302
021230d4
AV
303/* MAX_MSIX_Q_VECTORS of these are allocated,
304 * but we only use one per queue-specific vector.
305 */
306struct ixgbe_q_vector {
307 struct ixgbe_adapter *adapter;
33cf09c9
AD
308#ifdef CONFIG_IXGBE_DCA
309 int cpu; /* CPU for DCA */
310#endif
d5bf4f67
ET
311 u16 v_idx; /* index of q_vector within array, also used for
312 * finding the bit in EICR and friends that
313 * represents the vector for this ring */
314 u16 itr; /* Interrupt throttle rate written to EITR */
08c8833b 315 struct ixgbe_ring_container rx, tx;
d5bf4f67
ET
316
317 struct napi_struct napi;
de88eeeb
AD
318 cpumask_t affinity_mask;
319 int numa_node;
320 struct rcu_head rcu; /* to avoid race with update stats on free */
d0759ebb 321 char name[IFNAMSIZ + 9];
de88eeeb
AD
322
323 /* for dynamic allocation of rings associated with this q_vector */
324 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
021230d4
AV
325};
326
d5bf4f67
ET
327/*
328 * microsecond values for various ITR rates shifted by 2 to fit itr register
329 * with the first 3 bits reserved 0
9a799d71 330 */
d5bf4f67
ET
331#define IXGBE_MIN_RSC_ITR 24
332#define IXGBE_100K_ITR 40
333#define IXGBE_20K_ITR 200
334#define IXGBE_10K_ITR 400
335#define IXGBE_8K_ITR 500
9a799d71 336
f56e0cb1
AD
337/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
338static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
339 const u32 stat_err_bits)
340{
341 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
342}
343
7d4987de
AD
344static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
345{
346 u16 ntc = ring->next_to_clean;
347 u16 ntu = ring->next_to_use;
348
349 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
350}
9a799d71 351
e4f74028 352#define IXGBE_RX_DESC(R, i) \
31f05a2d 353 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
e4f74028 354#define IXGBE_TX_DESC(R, i) \
31f05a2d 355 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
e4f74028 356#define IXGBE_TX_CTXTDESC(R, i) \
31f05a2d 357 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
9a799d71
AK
358
359#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
63f39bd1
YZ
360#ifdef IXGBE_FCOE
361/* Use 3K as the baby jumbo frame size for FCoE */
362#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
363#endif /* IXGBE_FCOE */
9a799d71 364
021230d4
AV
365#define OTHER_VECTOR 1
366#define NON_Q_VECTORS (OTHER_VECTOR)
367
e8e26350
PW
368#define MAX_MSIX_VECTORS_82599 64
369#define MAX_MSIX_Q_VECTORS_82599 64
eb7f139c
PWJ
370#define MAX_MSIX_VECTORS_82598 18
371#define MAX_MSIX_Q_VECTORS_82598 16
372
e8e26350
PW
373#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
374#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
eb7f139c 375
8f15486d 376#define MIN_MSIX_Q_VECTORS 1
021230d4
AV
377#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
378
46646e61
AD
379/* default to trying for four seconds */
380#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
381
9a799d71
AK
382/* board specific private data structure */
383struct ixgbe_adapter {
46646e61
AD
384 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
385 /* OS defined structs */
386 struct net_device *netdev;
387 struct pci_dev *pdev;
388
e606bfe7
AD
389 unsigned long state;
390
391 /* Some features need tri-state capability,
392 * thus the additional *_CAPABLE flags.
393 */
394 u32 flags;
e606bfe7
AD
395#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
396#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
397#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
398#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
399#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
400#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
401#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
402#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
403#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
404#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
405#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
406#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
407#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14)
408#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
409#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
410#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
411#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
412#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
413#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
7086400d
AD
414#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 23)
415#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 24)
416#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 25)
417#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 26)
418#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 27)
419#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 28)
420#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 29)
e606bfe7
AD
421
422 u32 flags2;
423#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1)
424#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
425#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
f0f9778d 426#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
7086400d
AD
427#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
428#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
c83c6cbd 429#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
d034acf1 430#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
e606bfe7 431
d033d526 432
46646e61
AD
433 /* Tx fast path data */
434 int num_tx_queues;
435 u16 tx_itr_setting;
bd198058
AD
436 u16 tx_work_limit;
437
46646e61
AD
438 /* Rx fast path data */
439 int num_rx_queues;
440 u16 rx_itr_setting;
441
9a799d71 442 /* TX */
4a0b9ca0 443 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
9a799d71 444
7ca3bc58
JB
445 u64 restart_queue;
446 u64 lsc_int;
46646e61 447 u32 tx_timeout_count;
7ca3bc58 448
9a799d71 449 /* RX */
46646e61 450 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
7f870475
GR
451 int num_rx_pools; /* == num_rx_queues in 82598 */
452 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
9a799d71 453 u64 hw_csum_rx_error;
e8e26350 454 u64 hw_rx_no_dma_resources;
46646e61
AD
455 u64 rsc_total_count;
456 u64 rsc_total_flush;
9a799d71 457 u64 non_eop_descs;
9a799d71
AK
458 u32 alloc_rx_page_failed;
459 u32 alloc_rx_buff_failed;
460
46646e61 461 struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
9a799d71 462
46646e61
AD
463 /* DCB parameters */
464 struct ieee_pfc *ixgbe_ieee_pfc;
465 struct ieee_ets *ixgbe_ieee_ets;
466 struct ixgbe_dcb_config dcb_cfg;
467 struct ixgbe_dcb_config temp_dcb_cfg;
468 u8 dcb_set_bitmap;
469 u8 dcbx_cap;
470 enum ixgbe_fc_mode last_lfc_mode;
471
472 int num_msix_vectors;
473 int max_msix_q_vectors; /* true count of q_vectors for device */
474 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
475 struct msix_entry *msix_entries;
9a799d71 476
da4dd0f7
PWJ
477 u32 test_icr;
478 struct ixgbe_ring test_tx_ring;
479 struct ixgbe_ring test_rx_ring;
480
9a799d71
AK
481 /* structs defined in ixgbe_hw.h */
482 struct ixgbe_hw hw;
483 u16 msg_enable;
484 struct ixgbe_hw_stats stats;
021230d4 485
9a799d71 486 u64 tx_busy;
30efa5a3
JB
487 unsigned int tx_ring_count;
488 unsigned int rx_ring_count;
cf8280ee
JB
489
490 u32 link_speed;
491 bool link_up;
492 unsigned long link_check_timeout;
493
7086400d 494 struct timer_list service_timer;
46646e61
AD
495 struct work_struct service_task;
496
497 struct hlist_head fdir_filter_list;
498 unsigned long fdir_overflow; /* number of times ATR was backed off */
499 union ixgbe_atr_input fdir_mask;
500 int fdir_filter_count;
c4cf55e5
PWJ
501 u32 fdir_pballoc;
502 u32 atr_sample_rate;
503 spinlock_t fdir_perfect_lock;
46646e61 504
d0ed8937
YZ
505#ifdef IXGBE_FCOE
506 struct ixgbe_fcoe fcoe;
507#endif /* IXGBE_FCOE */
e8e26350 508 u32 wol;
46646e61
AD
509
510 /* Interrupt Throttle Rate */
511 u16 eitr_low;
512 u16 eitr_high;
513
514 u16 bd_number;
515
15e5209f
ET
516 u16 eeprom_verh;
517 u16 eeprom_verl;
c23f5b6b 518 u16 eeprom_cap;
7f870475 519
119fc60a 520 u32 interrupt_event;
46646e61 521 u32 led_reg;
1a6c14a2 522
7f870475
GR
523 /* SR-IOV */
524 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
525 unsigned int num_vfs;
526 struct vf_data_storage *vfinfo;
ff4ab206 527 int vf_rate_link_speed;
a1cbb15c
GR
528 struct vf_macvlans vf_mvs;
529 struct vf_macvlans *mv_list;
3e05334f 530
83c61fa9
GR
531 u32 timer_event_accumulator;
532 u32 vferr_refcount;
3e05334f
AD
533};
534
535struct ixgbe_fdir_filter {
536 struct hlist_node fdir_node;
537 union ixgbe_atr_input filter;
538 u16 sw_idx;
539 u16 action;
9a799d71
AK
540};
541
542enum ixbge_state_t {
543 __IXGBE_TESTING,
544 __IXGBE_RESETTING,
c4900be0 545 __IXGBE_DOWN,
7086400d
AD
546 __IXGBE_SERVICE_SCHED,
547 __IXGBE_IN_SFP_INIT,
9a799d71
AK
548};
549
4c1975d7
AD
550struct ixgbe_cb {
551 union { /* Union defining head/tail partner */
552 struct sk_buff *head;
553 struct sk_buff *tail;
554 };
aa80175a 555 dma_addr_t dma;
4c1975d7 556 u16 append_cnt;
aa80175a
AD
557 bool delay_unmap;
558};
4c1975d7 559#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
aa80175a 560
9a799d71 561enum ixgbe_boards {
3957d63d 562 board_82598,
e8e26350 563 board_82599,
fe15e8e1 564 board_X540,
9a799d71
AK
565};
566
3957d63d 567extern struct ixgbe_info ixgbe_82598_info;
e8e26350 568extern struct ixgbe_info ixgbe_82599_info;
fe15e8e1 569extern struct ixgbe_info ixgbe_X540_info;
7a6b6f51 570#ifdef CONFIG_IXGBE_DCB
32953543 571extern const struct dcbnl_rtnl_ops dcbnl_ops;
2f90b865
AD
572extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
573 struct ixgbe_dcb_config *dst_dcb_cfg,
574 int tc_max);
575#endif
9a799d71
AK
576
577extern char ixgbe_driver_name[];
9c8eb720 578extern const char ixgbe_driver_version[];
ea81875a 579extern char ixgbe_default_device_descr[];
9a799d71 580
c7ccde0f 581extern void ixgbe_up(struct ixgbe_adapter *adapter);
9a799d71 582extern void ixgbe_down(struct ixgbe_adapter *adapter);
d4f80882 583extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
9a799d71 584extern void ixgbe_reset(struct ixgbe_adapter *adapter);
9a799d71 585extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
b6ec895e
AD
586extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
587extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
588extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
589extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
84418e3b
AD
590extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
591extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
2d39d576
YZ
592extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
593 struct ixgbe_ring *);
b4617240 594extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
2f90b865 595extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
7a921c93 596extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
84418e3b 597extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
84418e3b
AD
598 struct ixgbe_adapter *,
599 struct ixgbe_ring *);
b6ec895e 600extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
84418e3b 601 struct ixgbe_tx_buffer *);
fc77dc3c 602extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
fe49f04a
AD
603extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
604extern int ethtool_ioctl(struct ifreq *ifr);
ffff4772 605extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
c04f6ca8
AD
606extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
607extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
ffff4772 608extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
69830529
AD
609 union ixgbe_atr_hash_dword input,
610 union ixgbe_atr_hash_dword common,
ffff4772 611 u8 queue);
c04f6ca8
AD
612extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
613 union ixgbe_atr_input *input_mask);
614extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
615 union ixgbe_atr_input *input,
616 u16 soft_id, u8 queue);
617extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
618 union ixgbe_atr_input *input,
619 u16 soft_id);
620extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
621 union ixgbe_atr_input *mask);
7f870475 622extern void ixgbe_set_rx_mode(struct net_device *netdev);
e5b64635 623extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
897ab156 624extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
082757af 625extern void ixgbe_do_reset(struct net_device *netdev);
eacd73f7
YZ
626#ifdef IXGBE_FCOE
627extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
897ab156 628extern int ixgbe_fso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
eacd73f7 629 u32 tx_flags, u8 *hdr_len);
332d4a7d
YZ
630extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
631extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
ff886dfc 632 union ixgbe_adv_rx_desc *rx_desc,
f56e0cb1 633 struct sk_buff *skb);
332d4a7d
YZ
634extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
635 struct scatterlist *sgl, unsigned int sgc);
68a683cf
YZ
636extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
637 struct scatterlist *sgl, unsigned int sgc);
332d4a7d 638extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
8450ff8c
YZ
639extern int ixgbe_fcoe_enable(struct net_device *netdev);
640extern int ixgbe_fcoe_disable(struct net_device *netdev);
6ee16520
YZ
641#ifdef CONFIG_IXGBE_DCB
642extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
643extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
644#endif /* CONFIG_IXGBE_DCB */
61a1fa10 645extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
ea81875a
NP
646extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
647 struct netdev_fcoe_hbainfo *info);
eacd73f7 648#endif /* IXGBE_FCOE */
9a799d71 649
b2d96e0a
AD
650static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
651{
652 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
653}
654
9a799d71 655#endif /* _IXGBE_H_ */