ixgbe: Define FCoE and Flow director limits much sooner to allow for changes
[linux-2.6-block.git] / drivers / net / ethernet / intel / ixgbe / ixgbe.h
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
434c5e39 4 Copyright(c) 1999 - 2013 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
9a799d71
AK
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
f62bbb5e 31#include <linux/bitops.h>
9a799d71
AK
32#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
b25ebfd2 35#include <linux/cpumask.h>
6fabd715 36#include <linux/aer.h>
f62bbb5e 37#include <linux/if_vlan.h>
6cb562d6 38#include <linux/jiffies.h>
9a799d71 39
3a6a4eda
JK
40#include <linux/clocksource.h>
41#include <linux/net_tstamp.h>
42#include <linux/ptp_clock_kernel.h>
3a6a4eda 43
9a799d71
AK
44#include "ixgbe_type.h"
45#include "ixgbe_common.h"
2f90b865 46#include "ixgbe_dcb.h"
eacd73f7
YZ
47#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
48#define IXGBE_FCOE
49#include "ixgbe_fcoe.h"
50#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
5dd2d332 51#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
52#include <linux/dca.h>
53#endif
9a799d71 54
849c4542
ET
55/* common prefix used by pr_<> macros */
56#undef pr_fmt
57#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9a799d71
AK
58
59/* TX/RX descriptor defines */
6bacb300 60#define IXGBE_DEFAULT_TXD 512
59224555 61#define IXGBE_DEFAULT_TX_WORK 256
9a799d71
AK
62#define IXGBE_MAX_TXD 4096
63#define IXGBE_MIN_TXD 64
64
6bacb300 65#define IXGBE_DEFAULT_RXD 512
9a799d71
AK
66#define IXGBE_MAX_RXD 4096
67#define IXGBE_MIN_RXD 64
68
9a799d71 69/* flow control */
2b9ade93 70#define IXGBE_MIN_FCRTL 0x40
9a799d71 71#define IXGBE_MAX_FCRTL 0x7FF80
2b9ade93 72#define IXGBE_MIN_FCRTH 0x600
9a799d71 73#define IXGBE_MAX_FCRTH 0x7FFF0
2b9ade93 74#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
9a799d71
AK
75#define IXGBE_MIN_FCPAUSE 0
76#define IXGBE_MAX_FCPAUSE 0xFFFF
77
78/* Supported Rx Buffer Sizes */
252562c2 79#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
09816fbe
AD
80#define IXGBE_RXBUFFER_2K 2048
81#define IXGBE_RXBUFFER_3K 3072
82#define IXGBE_RXBUFFER_4K 4096
919e78a6 83#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
9a799d71 84
13958070 85/*
252562c2
AD
86 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
87 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
88 * this adds up to 448 bytes of extra data.
89 *
90 * Since netdev_alloc_skb now allocates a page fragment we can use a value
91 * of 256 and the resultant skb will have a truesize of 960 or less.
13958070 92 */
252562c2 93#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
9a799d71 94
9a799d71
AK
95/* How many Rx Buffers do we bundle into one write to the hardware ? */
96#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
97
472148c3
AD
98enum ixgbe_tx_flags {
99 /* cmd_type flags */
100 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
101 IXGBE_TX_FLAGS_TSO = 0x02,
102 IXGBE_TX_FLAGS_TSTAMP = 0x04,
103
104 /* olinfo flags */
105 IXGBE_TX_FLAGS_CC = 0x08,
106 IXGBE_TX_FLAGS_IPV4 = 0x10,
107 IXGBE_TX_FLAGS_CSUM = 0x20,
108
109 /* software defined flags */
110 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
111 IXGBE_TX_FLAGS_FCOE = 0x80,
112};
113
114/* VLAN info */
9a799d71 115#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
66f32a8b
AD
116#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
117#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
9a799d71
AK
118#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
119
7f870475
GR
120#define IXGBE_MAX_VF_MC_ENTRIES 30
121#define IXGBE_MAX_VF_FUNCTIONS 64
122#define IXGBE_MAX_VFTA_ENTRIES 128
123#define MAX_EMULATION_MAC_ADDRS 16
a1cbb15c 124#define IXGBE_MAX_PF_MACVLANS 15
1d9c0bfd 125#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
83c61fa9
GR
126#define IXGBE_82599_VF_DEVICE_ID 0x10ED
127#define IXGBE_X540_VF_DEVICE_ID 0x1515
7f870475
GR
128
129struct vf_data_storage {
130 unsigned char vf_mac_addresses[ETH_ALEN];
131 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
132 u16 num_vf_mc_hashes;
133 u16 default_vf_vlan_id;
134 u16 vlans_enabled;
7f870475 135 bool clear_to_send;
7f01648a 136 bool pf_set_mac;
7f01648a
GR
137 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
138 u16 pf_qos;
ff4ab206 139 u16 tx_rate;
de4c7f65
GR
140 u16 vlan_count;
141 u8 spoofchk_enabled;
374c65d6 142 unsigned int vf_api;
7f870475
GR
143};
144
a1cbb15c
GR
145struct vf_macvlans {
146 struct list_head l;
147 int vf;
148 int rar_entry;
149 bool free;
150 bool is_macvlan;
151 u8 vf_macvlan[ETH_ALEN];
152};
153
a535c30e
AD
154#define IXGBE_MAX_TXD_PWR 14
155#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
156
157/* Tx Descriptors needed, worst case */
158#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
159#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
160
9a799d71
AK
161/* wrapper around a pointer to a socket buffer,
162 * so a DMA handle can be stored along with the buffer */
163struct ixgbe_tx_buffer {
d3d00239 164 union ixgbe_adv_tx_desc *next_to_watch;
9a799d71 165 unsigned long time_stamp;
fd0db0ed
AD
166 struct sk_buff *skb;
167 unsigned int bytecount;
168 unsigned short gso_segs;
244e27ad 169 __be16 protocol;
729739b7
AD
170 DEFINE_DMA_UNMAP_ADDR(dma);
171 DEFINE_DMA_UNMAP_LEN(len);
d3d00239 172 u32 tx_flags;
9a799d71
AK
173};
174
175struct ixgbe_rx_buffer {
176 struct sk_buff *skb;
177 dma_addr_t dma;
178 struct page *page;
762f4c57 179 unsigned int page_offset;
9a799d71
AK
180};
181
182struct ixgbe_queue_stats {
183 u64 packets;
184 u64 bytes;
185};
186
5b7da515
AD
187struct ixgbe_tx_queue_stats {
188 u64 restart_queue;
189 u64 tx_busy;
c84d324c 190 u64 tx_done_old;
5b7da515
AD
191};
192
193struct ixgbe_rx_queue_stats {
194 u64 rsc_count;
195 u64 rsc_flush;
196 u64 non_eop_descs;
197 u64 alloc_rx_page_failed;
198 u64 alloc_rx_buff_failed;
8a0da21b 199 u64 csum_err;
5b7da515
AD
200};
201
f800326d 202enum ixgbe_ring_state_t {
7d637bcc
AD
203 __IXGBE_TX_FDIR_INIT_DONE,
204 __IXGBE_TX_DETECT_HANG,
c84d324c 205 __IXGBE_HANG_CHECK_ARMED,
7d637bcc 206 __IXGBE_RX_RSC_ENABLED,
8a0da21b 207 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
57efd44c 208 __IXGBE_RX_FCOE,
7d637bcc
AD
209};
210
7d637bcc
AD
211#define check_for_tx_hang(ring) \
212 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
213#define set_check_for_tx_hang(ring) \
214 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
215#define clear_check_for_tx_hang(ring) \
216 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
217#define ring_is_rsc_enabled(ring) \
218 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
219#define set_ring_rsc_enabled(ring) \
220 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
221#define clear_ring_rsc_enabled(ring) \
222 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
9a799d71 223struct ixgbe_ring {
efe3d3c8 224 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
d3ee4294
AD
225 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
226 struct net_device *netdev; /* netdev ring belongs to */
227 struct device *dev; /* device for DMA mapping */
9a799d71 228 void *desc; /* descriptor ring memory */
9a799d71
AK
229 union {
230 struct ixgbe_tx_buffer *tx_buffer_info;
231 struct ixgbe_rx_buffer *rx_buffer_info;
232 };
6cb562d6 233 unsigned long last_rx_timestamp;
7d637bcc 234 unsigned long state;
bd198058 235 u8 __iomem *tail;
d3ee4294
AD
236 dma_addr_t dma; /* phys. address of descriptor ring */
237 unsigned int size; /* length in bytes */
bd198058 238
ae540af1 239 u16 count; /* amount of descriptors */
ae540af1
JB
240
241 u8 queue_index; /* needed for multiqueue queue management */
7d637bcc
AD
242 u8 reg_idx; /* holds the special value that gets
243 * the hardware register offset
244 * associated with this ring, which is
245 * different for DCB and RSS modes
246 */
d3ee4294
AD
247 u16 next_to_use;
248 u16 next_to_clean;
249
f800326d 250 union {
d3ee4294 251 u16 next_to_alloc;
f800326d
AD
252 struct {
253 u8 atr_sample_rate;
254 u8 atr_count;
255 };
f800326d 256 };
9a799d71 257
bd198058 258 u8 dcb_tc;
9a799d71 259 struct ixgbe_queue_stats stats;
de1036b1 260 struct u64_stats_sync syncp;
5b7da515
AD
261 union {
262 struct ixgbe_tx_queue_stats tx_stats;
263 struct ixgbe_rx_queue_stats rx_stats;
264 };
7ca3bc58 265} ____cacheline_internodealigned_in_smp;
9a799d71 266
c7e4358a
SN
267enum ixgbe_ring_f_enum {
268 RING_F_NONE = 0,
7f870475 269 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
c7e4358a 270 RING_F_RSS,
c4cf55e5 271 RING_F_FDIR,
0331a832
YZ
272#ifdef IXGBE_FCOE
273 RING_F_FCOE,
274#endif /* IXGBE_FCOE */
c7e4358a
SN
275
276 RING_F_ARRAY_SIZE /* must be last in enum set */
277};
278
021230d4 279#define IXGBE_MAX_RSS_INDICES 16
7f870475 280#define IXGBE_MAX_VMDQ_INDICES 64
d3cb9869 281#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
0331a832 282#define IXGBE_MAX_FCOE_INDICES 8
d3cb9869
AD
283#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
284#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
021230d4 285struct ixgbe_ring_feature {
c087663e
AD
286 u16 limit; /* upper limit on feature indices */
287 u16 indices; /* current value of indices */
e4b317e9
AD
288 u16 mask; /* Mask used for feature to ring mapping */
289 u16 offset; /* offset to start of feature */
7ca3bc58 290} ____cacheline_internodealigned_in_smp;
021230d4 291
73079ea0
AD
292#define IXGBE_82599_VMDQ_8Q_MASK 0x78
293#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
294#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
295
f800326d
AD
296/*
297 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
298 * this is twice the size of a half page we need to double the page order
299 * for FCoE enabled Rx queues.
300 */
09816fbe 301static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
f800326d 302{
09816fbe
AD
303#ifdef IXGBE_FCOE
304 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
305 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
306 IXGBE_RXBUFFER_3K;
307#endif
308 return IXGBE_RXBUFFER_2K;
f800326d 309}
09816fbe
AD
310
311static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
312{
313#ifdef IXGBE_FCOE
314 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
315 return (PAGE_SIZE < 8192) ? 1 : 0;
f800326d 316#endif
09816fbe
AD
317 return 0;
318}
f800326d 319#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
f800326d 320
08c8833b 321struct ixgbe_ring_container {
efe3d3c8 322 struct ixgbe_ring *ring; /* pointer to linked list of rings */
bd198058
AD
323 unsigned int total_bytes; /* total bytes processed this int */
324 unsigned int total_packets; /* total packets processed this int */
325 u16 work_limit; /* total work allowed per interrupt */
08c8833b
AD
326 u8 count; /* total number of rings in vector */
327 u8 itr; /* current ITR setting for ring */
328};
021230d4 329
a557928e
AD
330/* iterator for handling rings in ring container */
331#define ixgbe_for_each_ring(pos, head) \
332 for (pos = (head).ring; pos != NULL; pos = pos->next)
333
2f90b865
AD
334#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
335 ? 8 : 1)
336#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
337
49c7ffbe 338/* MAX_Q_VECTORS of these are allocated,
021230d4
AV
339 * but we only use one per queue-specific vector.
340 */
341struct ixgbe_q_vector {
342 struct ixgbe_adapter *adapter;
33cf09c9
AD
343#ifdef CONFIG_IXGBE_DCA
344 int cpu; /* CPU for DCA */
345#endif
d5bf4f67
ET
346 u16 v_idx; /* index of q_vector within array, also used for
347 * finding the bit in EICR and friends that
348 * represents the vector for this ring */
349 u16 itr; /* Interrupt throttle rate written to EITR */
08c8833b 350 struct ixgbe_ring_container rx, tx;
d5bf4f67
ET
351
352 struct napi_struct napi;
de88eeeb
AD
353 cpumask_t affinity_mask;
354 int numa_node;
355 struct rcu_head rcu; /* to avoid race with update stats on free */
d0759ebb 356 char name[IFNAMSIZ + 9];
de88eeeb
AD
357
358 /* for dynamic allocation of rings associated with this q_vector */
359 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
021230d4 360};
3ca8bc6d
DS
361#ifdef CONFIG_IXGBE_HWMON
362
363#define IXGBE_HWMON_TYPE_LOC 0
364#define IXGBE_HWMON_TYPE_TEMP 1
365#define IXGBE_HWMON_TYPE_CAUTION 2
366#define IXGBE_HWMON_TYPE_MAX 3
367
368struct hwmon_attr {
369 struct device_attribute dev_attr;
370 struct ixgbe_hw *hw;
371 struct ixgbe_thermal_diode_data *sensor;
372 char name[12];
373};
374
375struct hwmon_buff {
376 struct device *device;
377 struct hwmon_attr *hwmon_list;
378 unsigned int n_hwmon;
379};
380#endif /* CONFIG_IXGBE_HWMON */
021230d4 381
d5bf4f67
ET
382/*
383 * microsecond values for various ITR rates shifted by 2 to fit itr register
384 * with the first 3 bits reserved 0
9a799d71 385 */
d5bf4f67
ET
386#define IXGBE_MIN_RSC_ITR 24
387#define IXGBE_100K_ITR 40
388#define IXGBE_20K_ITR 200
389#define IXGBE_10K_ITR 400
390#define IXGBE_8K_ITR 500
9a799d71 391
f56e0cb1
AD
392/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
393static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
394 const u32 stat_err_bits)
395{
396 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
397}
398
7d4987de
AD
399static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
400{
401 u16 ntc = ring->next_to_clean;
402 u16 ntu = ring->next_to_use;
403
404 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
405}
9a799d71 406
e4f74028 407#define IXGBE_RX_DESC(R, i) \
31f05a2d 408 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
e4f74028 409#define IXGBE_TX_DESC(R, i) \
31f05a2d 410 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
e4f74028 411#define IXGBE_TX_CTXTDESC(R, i) \
31f05a2d 412 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
9a799d71 413
c88887e0 414#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
63f39bd1
YZ
415#ifdef IXGBE_FCOE
416/* Use 3K as the baby jumbo frame size for FCoE */
417#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
418#endif /* IXGBE_FCOE */
9a799d71 419
021230d4
AV
420#define OTHER_VECTOR 1
421#define NON_Q_VECTORS (OTHER_VECTOR)
422
e8e26350 423#define MAX_MSIX_VECTORS_82599 64
49c7ffbe 424#define MAX_Q_VECTORS_82599 64
eb7f139c 425#define MAX_MSIX_VECTORS_82598 18
49c7ffbe 426#define MAX_Q_VECTORS_82598 16
eb7f139c 427
49c7ffbe 428#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
e8e26350 429#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
eb7f139c 430
8f15486d 431#define MIN_MSIX_Q_VECTORS 1
021230d4
AV
432#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
433
46646e61
AD
434/* default to trying for four seconds */
435#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
436
9a799d71
AK
437/* board specific private data structure */
438struct ixgbe_adapter {
46646e61
AD
439 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
440 /* OS defined structs */
441 struct net_device *netdev;
442 struct pci_dev *pdev;
443
e606bfe7
AD
444 unsigned long state;
445
446 /* Some features need tri-state capability,
447 * thus the additional *_CAPABLE flags.
448 */
449 u32 flags;
a16a0d2f
AD
450#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0)
451#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
452#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2)
453#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
454#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
455#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
456#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
457#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7)
458#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
459#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
460#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
461#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
462#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
463#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
464#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
465#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
466#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
467#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
468#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
469#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
470#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
471#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
472#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
473#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
e606bfe7
AD
474
475 u32 flags2;
a16a0d2f 476#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
e606bfe7
AD
477#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
478#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
f0f9778d 479#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
7086400d
AD
480#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
481#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
c83c6cbd 482#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
d034acf1 483#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
ef6afc0c
AD
484#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
485#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
1a71ab24 486#define IXGBE_FLAG2_PTP_ENABLED (u32)(1 << 10)
681ae1ad 487#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 11)
9b735984 488#define IXGBE_FLAG2_BRIDGE_MODE_VEB (u32)(1 << 12)
d033d526 489
46646e61
AD
490 /* Tx fast path data */
491 int num_tx_queues;
492 u16 tx_itr_setting;
bd198058
AD
493 u16 tx_work_limit;
494
46646e61
AD
495 /* Rx fast path data */
496 int num_rx_queues;
497 u16 rx_itr_setting;
498
9a799d71 499 /* TX */
4a0b9ca0 500 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
9a799d71 501
7ca3bc58
JB
502 u64 restart_queue;
503 u64 lsc_int;
46646e61 504 u32 tx_timeout_count;
7ca3bc58 505
9a799d71 506 /* RX */
46646e61 507 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
7f870475
GR
508 int num_rx_pools; /* == num_rx_queues in 82598 */
509 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
9a799d71 510 u64 hw_csum_rx_error;
e8e26350 511 u64 hw_rx_no_dma_resources;
46646e61
AD
512 u64 rsc_total_count;
513 u64 rsc_total_flush;
9a799d71 514 u64 non_eop_descs;
9a799d71
AK
515 u32 alloc_rx_page_failed;
516 u32 alloc_rx_buff_failed;
517
49c7ffbe 518 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
9a799d71 519
46646e61
AD
520 /* DCB parameters */
521 struct ieee_pfc *ixgbe_ieee_pfc;
522 struct ieee_ets *ixgbe_ieee_ets;
523 struct ixgbe_dcb_config dcb_cfg;
524 struct ixgbe_dcb_config temp_dcb_cfg;
525 u8 dcb_set_bitmap;
526 u8 dcbx_cap;
527 enum ixgbe_fc_mode last_lfc_mode;
528
49c7ffbe
AD
529 int num_q_vectors; /* current number of q_vectors for device */
530 int max_q_vectors; /* true count of q_vectors for device */
46646e61
AD
531 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
532 struct msix_entry *msix_entries;
9a799d71 533
da4dd0f7
PWJ
534 u32 test_icr;
535 struct ixgbe_ring test_tx_ring;
536 struct ixgbe_ring test_rx_ring;
537
9a799d71
AK
538 /* structs defined in ixgbe_hw.h */
539 struct ixgbe_hw hw;
540 u16 msg_enable;
541 struct ixgbe_hw_stats stats;
021230d4 542
9a799d71 543 u64 tx_busy;
30efa5a3
JB
544 unsigned int tx_ring_count;
545 unsigned int rx_ring_count;
cf8280ee
JB
546
547 u32 link_speed;
548 bool link_up;
549 unsigned long link_check_timeout;
550
7086400d 551 struct timer_list service_timer;
46646e61
AD
552 struct work_struct service_task;
553
554 struct hlist_head fdir_filter_list;
555 unsigned long fdir_overflow; /* number of times ATR was backed off */
556 union ixgbe_atr_input fdir_mask;
557 int fdir_filter_count;
c4cf55e5
PWJ
558 u32 fdir_pballoc;
559 u32 atr_sample_rate;
560 spinlock_t fdir_perfect_lock;
46646e61 561
d0ed8937
YZ
562#ifdef IXGBE_FCOE
563 struct ixgbe_fcoe fcoe;
564#endif /* IXGBE_FCOE */
e8e26350 565 u32 wol;
46646e61 566
46646e61
AD
567 u16 bd_number;
568
15e5209f
ET
569 u16 eeprom_verh;
570 u16 eeprom_verl;
c23f5b6b 571 u16 eeprom_cap;
7f870475 572
119fc60a 573 u32 interrupt_event;
46646e61 574 u32 led_reg;
1a6c14a2 575
3a6a4eda
JK
576 struct ptp_clock *ptp_clock;
577 struct ptp_clock_info ptp_caps;
891dc082
JK
578 struct work_struct ptp_tx_work;
579 struct sk_buff *ptp_tx_skb;
580 unsigned long ptp_tx_start;
3a6a4eda 581 unsigned long last_overflow_check;
6cb562d6 582 unsigned long last_rx_ptp_check;
3a6a4eda
JK
583 spinlock_t tmreg_lock;
584 struct cyclecounter cc;
585 struct timecounter tc;
586 u32 base_incval;
3a6a4eda 587
7f870475
GR
588 /* SR-IOV */
589 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
590 unsigned int num_vfs;
591 struct vf_data_storage *vfinfo;
ff4ab206 592 int vf_rate_link_speed;
a1cbb15c
GR
593 struct vf_macvlans vf_mvs;
594 struct vf_macvlans *mv_list;
3e05334f 595
83c61fa9
GR
596 u32 timer_event_accumulator;
597 u32 vferr_refcount;
3ca8bc6d
DS
598 struct kobject *info_kobj;
599#ifdef CONFIG_IXGBE_HWMON
600 struct hwmon_buff ixgbe_hwmon_buff;
601#endif /* CONFIG_IXGBE_HWMON */
00949167
CS
602#ifdef CONFIG_DEBUG_FS
603 struct dentry *ixgbe_dbg_adapter;
604#endif /*CONFIG_DEBUG_FS*/
107d3018
AD
605
606 u8 default_up;
3e05334f
AD
607};
608
609struct ixgbe_fdir_filter {
610 struct hlist_node fdir_node;
611 union ixgbe_atr_input filter;
612 u16 sw_idx;
613 u16 action;
9a799d71
AK
614};
615
70e5576c 616enum ixgbe_state_t {
9a799d71
AK
617 __IXGBE_TESTING,
618 __IXGBE_RESETTING,
c4900be0 619 __IXGBE_DOWN,
7086400d
AD
620 __IXGBE_SERVICE_SCHED,
621 __IXGBE_IN_SFP_INIT,
9a799d71
AK
622};
623
4c1975d7
AD
624struct ixgbe_cb {
625 union { /* Union defining head/tail partner */
626 struct sk_buff *head;
627 struct sk_buff *tail;
628 };
aa80175a 629 dma_addr_t dma;
4c1975d7 630 u16 append_cnt;
f800326d 631 bool page_released;
aa80175a 632};
4c1975d7 633#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
aa80175a 634
9a799d71 635enum ixgbe_boards {
3957d63d 636 board_82598,
e8e26350 637 board_82599,
fe15e8e1 638 board_X540,
9a799d71
AK
639};
640
3957d63d 641extern struct ixgbe_info ixgbe_82598_info;
e8e26350 642extern struct ixgbe_info ixgbe_82599_info;
fe15e8e1 643extern struct ixgbe_info ixgbe_X540_info;
7a6b6f51 644#ifdef CONFIG_IXGBE_DCB
32953543 645extern const struct dcbnl_rtnl_ops dcbnl_ops;
2f90b865 646#endif
9a799d71
AK
647
648extern char ixgbe_driver_name[];
9c8eb720 649extern const char ixgbe_driver_version[];
8af3c33f 650#ifdef IXGBE_FCOE
ea81875a 651extern char ixgbe_default_device_descr[];
8af3c33f 652#endif /* IXGBE_FCOE */
9a799d71 653
c7ccde0f 654extern void ixgbe_up(struct ixgbe_adapter *adapter);
9a799d71 655extern void ixgbe_down(struct ixgbe_adapter *adapter);
d4f80882 656extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
9a799d71 657extern void ixgbe_reset(struct ixgbe_adapter *adapter);
9a799d71 658extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
b6ec895e
AD
659extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
660extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
661extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
662extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
84418e3b
AD
663extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
664extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
2d39d576
YZ
665extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
666 struct ixgbe_ring *);
b4617240 667extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
2f90b865 668extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
8e2813f5
JK
669extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
670 u16 subdevice_id);
7a921c93 671extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
84418e3b 672extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
84418e3b
AD
673 struct ixgbe_adapter *,
674 struct ixgbe_ring *);
b6ec895e 675extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
84418e3b 676 struct ixgbe_tx_buffer *);
fc77dc3c 677extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
fe49f04a 678extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
8af3c33f 679extern int ixgbe_poll(struct napi_struct *napi, int budget);
fe49f04a 680extern int ethtool_ioctl(struct ifreq *ifr);
ffff4772 681extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
c04f6ca8
AD
682extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
683extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
ffff4772 684extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
69830529
AD
685 union ixgbe_atr_hash_dword input,
686 union ixgbe_atr_hash_dword common,
ffff4772 687 u8 queue);
c04f6ca8
AD
688extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
689 union ixgbe_atr_input *input_mask);
690extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
691 union ixgbe_atr_input *input,
692 u16 soft_id, u8 queue);
693extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
694 union ixgbe_atr_input *input,
695 u16 soft_id);
696extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
697 union ixgbe_atr_input *mask);
d7bbcd32 698extern bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
7f870475 699extern void ixgbe_set_rx_mode(struct net_device *netdev);
8af3c33f 700#ifdef CONFIG_IXGBE_DCB
3ebe8fde 701extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
e5b64635 702extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
8af3c33f 703#endif
897ab156 704extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
082757af 705extern void ixgbe_do_reset(struct net_device *netdev);
1210982b 706#ifdef CONFIG_IXGBE_HWMON
3ca8bc6d
DS
707extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
708extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
1210982b 709#endif /* CONFIG_IXGBE_HWMON */
eacd73f7
YZ
710#ifdef IXGBE_FCOE
711extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
fd0db0ed
AD
712extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
713 struct ixgbe_tx_buffer *first,
244e27ad 714 u8 *hdr_len);
332d4a7d 715extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
ff886dfc 716 union ixgbe_adv_rx_desc *rx_desc,
f56e0cb1 717 struct sk_buff *skb);
332d4a7d
YZ
718extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
719 struct scatterlist *sgl, unsigned int sgc);
68a683cf
YZ
720extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
721 struct scatterlist *sgl, unsigned int sgc);
332d4a7d 722extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
7c8ae65a
AD
723extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
724extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
8450ff8c
YZ
725extern int ixgbe_fcoe_enable(struct net_device *netdev);
726extern int ixgbe_fcoe_disable(struct net_device *netdev);
6ee16520
YZ
727#ifdef CONFIG_IXGBE_DCB
728extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
729extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
730#endif /* CONFIG_IXGBE_DCB */
61a1fa10 731extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
ea81875a
NP
732extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
733 struct netdev_fcoe_hbainfo *info);
800bd607 734extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
eacd73f7 735#endif /* IXGBE_FCOE */
00949167
CS
736#ifdef CONFIG_DEBUG_FS
737extern void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
738extern void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
739extern void ixgbe_dbg_init(void);
740extern void ixgbe_dbg_exit(void);
741#endif /* CONFIG_DEBUG_FS */
b2d96e0a
AD
742static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
743{
744 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
745}
746
3a6a4eda
JK
747extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
748extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
749extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
6cb562d6 750extern void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
39dfb71b
AD
751extern void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
752 struct sk_buff *skb);
753static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
754 union ixgbe_adv_rx_desc *rx_desc,
755 struct sk_buff *skb)
756{
757 if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
758 return;
759
760 __ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb);
761
762 /*
763 * Update the last_rx_timestamp timer in order to enable watchdog check
764 * for error case of latched timestamp on a dropped packet.
765 */
766 rx_ring->last_rx_timestamp = jiffies;
767}
768
3a6a4eda
JK
769extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
770 struct ifreq *ifr, int cmd);
771extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
1a71ab24 772extern void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
681ae1ad 773extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
da36b647
GR
774#ifdef CONFIG_PCI_IOV
775void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
776#endif
3a6a4eda 777
9a799d71 778#endif /* _IXGBE_H_ */