ixgbe: fix return values and memcpy parameters to eliminate Smatch warnings
[linux-2.6-block.git] / drivers / net / ethernet / intel / ixgbe / ixgbe.h
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
94971820 4 Copyright(c) 1999 - 2012 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
9a799d71
AK
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
f62bbb5e 31#include <linux/bitops.h>
9a799d71
AK
32#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
b25ebfd2 35#include <linux/cpumask.h>
6fabd715 36#include <linux/aer.h>
f62bbb5e 37#include <linux/if_vlan.h>
6cb562d6 38#include <linux/jiffies.h>
9a799d71 39
3a6a4eda
JK
40#include <linux/clocksource.h>
41#include <linux/net_tstamp.h>
42#include <linux/ptp_clock_kernel.h>
3a6a4eda 43
9a799d71
AK
44#include "ixgbe_type.h"
45#include "ixgbe_common.h"
2f90b865 46#include "ixgbe_dcb.h"
eacd73f7
YZ
47#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
48#define IXGBE_FCOE
49#include "ixgbe_fcoe.h"
50#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
5dd2d332 51#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
52#include <linux/dca.h>
53#endif
9a799d71 54
849c4542
ET
55/* common prefix used by pr_<> macros */
56#undef pr_fmt
57#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9a799d71
AK
58
59/* TX/RX descriptor defines */
6bacb300 60#define IXGBE_DEFAULT_TXD 512
59224555 61#define IXGBE_DEFAULT_TX_WORK 256
9a799d71
AK
62#define IXGBE_MAX_TXD 4096
63#define IXGBE_MIN_TXD 64
64
6bacb300 65#define IXGBE_DEFAULT_RXD 512
9a799d71
AK
66#define IXGBE_MAX_RXD 4096
67#define IXGBE_MIN_RXD 64
68
9a799d71 69/* flow control */
2b9ade93 70#define IXGBE_MIN_FCRTL 0x40
9a799d71 71#define IXGBE_MAX_FCRTL 0x7FF80
2b9ade93 72#define IXGBE_MIN_FCRTH 0x600
9a799d71 73#define IXGBE_MAX_FCRTH 0x7FFF0
2b9ade93 74#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
9a799d71
AK
75#define IXGBE_MIN_FCPAUSE 0
76#define IXGBE_MAX_FCPAUSE 0xFFFF
77
78/* Supported Rx Buffer Sizes */
252562c2 79#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
09816fbe
AD
80#define IXGBE_RXBUFFER_2K 2048
81#define IXGBE_RXBUFFER_3K 3072
82#define IXGBE_RXBUFFER_4K 4096
919e78a6 83#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
9a799d71 84
13958070 85/*
252562c2
AD
86 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
87 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
88 * this adds up to 448 bytes of extra data.
89 *
90 * Since netdev_alloc_skb now allocates a page fragment we can use a value
91 * of 256 and the resultant skb will have a truesize of 960 or less.
13958070 92 */
252562c2 93#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
9a799d71
AK
94
95#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
96
9a799d71
AK
97/* How many Rx Buffers do we bundle into one write to the hardware ? */
98#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
99
472148c3
AD
100enum ixgbe_tx_flags {
101 /* cmd_type flags */
102 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
103 IXGBE_TX_FLAGS_TSO = 0x02,
104 IXGBE_TX_FLAGS_TSTAMP = 0x04,
105
106 /* olinfo flags */
107 IXGBE_TX_FLAGS_CC = 0x08,
108 IXGBE_TX_FLAGS_IPV4 = 0x10,
109 IXGBE_TX_FLAGS_CSUM = 0x20,
110
111 /* software defined flags */
112 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
113 IXGBE_TX_FLAGS_FCOE = 0x80,
114};
115
116/* VLAN info */
9a799d71 117#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
66f32a8b
AD
118#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
119#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
9a799d71
AK
120#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
121
7f870475
GR
122#define IXGBE_MAX_VF_MC_ENTRIES 30
123#define IXGBE_MAX_VF_FUNCTIONS 64
124#define IXGBE_MAX_VFTA_ENTRIES 128
125#define MAX_EMULATION_MAC_ADDRS 16
a1cbb15c 126#define IXGBE_MAX_PF_MACVLANS 15
1d9c0bfd 127#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
83c61fa9
GR
128#define IXGBE_82599_VF_DEVICE_ID 0x10ED
129#define IXGBE_X540_VF_DEVICE_ID 0x1515
7f870475
GR
130
131struct vf_data_storage {
132 unsigned char vf_mac_addresses[ETH_ALEN];
133 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
134 u16 num_vf_mc_hashes;
135 u16 default_vf_vlan_id;
136 u16 vlans_enabled;
7f870475 137 bool clear_to_send;
7f01648a 138 bool pf_set_mac;
7f01648a
GR
139 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
140 u16 pf_qos;
ff4ab206 141 u16 tx_rate;
de4c7f65
GR
142 u16 vlan_count;
143 u8 spoofchk_enabled;
374c65d6 144 unsigned int vf_api;
7f870475
GR
145};
146
a1cbb15c
GR
147struct vf_macvlans {
148 struct list_head l;
149 int vf;
150 int rar_entry;
151 bool free;
152 bool is_macvlan;
153 u8 vf_macvlan[ETH_ALEN];
154};
155
a535c30e
AD
156#define IXGBE_MAX_TXD_PWR 14
157#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
158
159/* Tx Descriptors needed, worst case */
160#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
161#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
162
9a799d71
AK
163/* wrapper around a pointer to a socket buffer,
164 * so a DMA handle can be stored along with the buffer */
165struct ixgbe_tx_buffer {
d3d00239 166 union ixgbe_adv_tx_desc *next_to_watch;
9a799d71 167 unsigned long time_stamp;
fd0db0ed
AD
168 struct sk_buff *skb;
169 unsigned int bytecount;
170 unsigned short gso_segs;
244e27ad 171 __be16 protocol;
729739b7
AD
172 DEFINE_DMA_UNMAP_ADDR(dma);
173 DEFINE_DMA_UNMAP_LEN(len);
d3d00239 174 u32 tx_flags;
9a799d71
AK
175};
176
177struct ixgbe_rx_buffer {
178 struct sk_buff *skb;
179 dma_addr_t dma;
180 struct page *page;
762f4c57 181 unsigned int page_offset;
9a799d71
AK
182};
183
184struct ixgbe_queue_stats {
185 u64 packets;
186 u64 bytes;
187};
188
5b7da515
AD
189struct ixgbe_tx_queue_stats {
190 u64 restart_queue;
191 u64 tx_busy;
c84d324c 192 u64 tx_done_old;
5b7da515
AD
193};
194
195struct ixgbe_rx_queue_stats {
196 u64 rsc_count;
197 u64 rsc_flush;
198 u64 non_eop_descs;
199 u64 alloc_rx_page_failed;
200 u64 alloc_rx_buff_failed;
8a0da21b 201 u64 csum_err;
5b7da515
AD
202};
203
f800326d 204enum ixgbe_ring_state_t {
7d637bcc
AD
205 __IXGBE_TX_FDIR_INIT_DONE,
206 __IXGBE_TX_DETECT_HANG,
c84d324c 207 __IXGBE_HANG_CHECK_ARMED,
7d637bcc 208 __IXGBE_RX_RSC_ENABLED,
8a0da21b 209 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
57efd44c 210 __IXGBE_RX_FCOE,
7d637bcc
AD
211};
212
7d637bcc
AD
213#define check_for_tx_hang(ring) \
214 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
215#define set_check_for_tx_hang(ring) \
216 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
217#define clear_check_for_tx_hang(ring) \
218 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
219#define ring_is_rsc_enabled(ring) \
220 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
221#define set_ring_rsc_enabled(ring) \
222 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
223#define clear_ring_rsc_enabled(ring) \
224 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
9a799d71 225struct ixgbe_ring {
efe3d3c8 226 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
d3ee4294
AD
227 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
228 struct net_device *netdev; /* netdev ring belongs to */
229 struct device *dev; /* device for DMA mapping */
9a799d71 230 void *desc; /* descriptor ring memory */
9a799d71
AK
231 union {
232 struct ixgbe_tx_buffer *tx_buffer_info;
233 struct ixgbe_rx_buffer *rx_buffer_info;
234 };
6cb562d6 235 unsigned long last_rx_timestamp;
7d637bcc 236 unsigned long state;
bd198058 237 u8 __iomem *tail;
d3ee4294
AD
238 dma_addr_t dma; /* phys. address of descriptor ring */
239 unsigned int size; /* length in bytes */
bd198058 240
ae540af1 241 u16 count; /* amount of descriptors */
ae540af1
JB
242
243 u8 queue_index; /* needed for multiqueue queue management */
7d637bcc
AD
244 u8 reg_idx; /* holds the special value that gets
245 * the hardware register offset
246 * associated with this ring, which is
247 * different for DCB and RSS modes
248 */
d3ee4294
AD
249 u16 next_to_use;
250 u16 next_to_clean;
251
f800326d 252 union {
d3ee4294 253 u16 next_to_alloc;
f800326d
AD
254 struct {
255 u8 atr_sample_rate;
256 u8 atr_count;
257 };
f800326d 258 };
9a799d71 259
bd198058 260 u8 dcb_tc;
9a799d71 261 struct ixgbe_queue_stats stats;
de1036b1 262 struct u64_stats_sync syncp;
5b7da515
AD
263 union {
264 struct ixgbe_tx_queue_stats tx_stats;
265 struct ixgbe_rx_queue_stats rx_stats;
266 };
7ca3bc58 267} ____cacheline_internodealigned_in_smp;
9a799d71 268
c7e4358a
SN
269enum ixgbe_ring_f_enum {
270 RING_F_NONE = 0,
7f870475 271 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
c7e4358a 272 RING_F_RSS,
c4cf55e5 273 RING_F_FDIR,
0331a832
YZ
274#ifdef IXGBE_FCOE
275 RING_F_FCOE,
276#endif /* IXGBE_FCOE */
c7e4358a
SN
277
278 RING_F_ARRAY_SIZE /* must be last in enum set */
279};
280
021230d4 281#define IXGBE_MAX_RSS_INDICES 16
7f870475 282#define IXGBE_MAX_VMDQ_INDICES 64
c4cf55e5 283#define IXGBE_MAX_FDIR_INDICES 64
0331a832
YZ
284#ifdef IXGBE_FCOE
285#define IXGBE_MAX_FCOE_INDICES 8
e0fce695
JF
286#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
287#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
288#else
289#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
290#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
0331a832 291#endif /* IXGBE_FCOE */
021230d4 292struct ixgbe_ring_feature {
c087663e
AD
293 u16 limit; /* upper limit on feature indices */
294 u16 indices; /* current value of indices */
e4b317e9
AD
295 u16 mask; /* Mask used for feature to ring mapping */
296 u16 offset; /* offset to start of feature */
7ca3bc58 297} ____cacheline_internodealigned_in_smp;
021230d4 298
73079ea0
AD
299#define IXGBE_82599_VMDQ_8Q_MASK 0x78
300#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
301#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
302
f800326d
AD
303/*
304 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
305 * this is twice the size of a half page we need to double the page order
306 * for FCoE enabled Rx queues.
307 */
09816fbe 308static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
f800326d 309{
09816fbe
AD
310#ifdef IXGBE_FCOE
311 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
312 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
313 IXGBE_RXBUFFER_3K;
314#endif
315 return IXGBE_RXBUFFER_2K;
f800326d 316}
09816fbe
AD
317
318static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
319{
320#ifdef IXGBE_FCOE
321 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
322 return (PAGE_SIZE < 8192) ? 1 : 0;
f800326d 323#endif
09816fbe
AD
324 return 0;
325}
f800326d 326#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
f800326d 327
08c8833b 328struct ixgbe_ring_container {
efe3d3c8 329 struct ixgbe_ring *ring; /* pointer to linked list of rings */
bd198058
AD
330 unsigned int total_bytes; /* total bytes processed this int */
331 unsigned int total_packets; /* total packets processed this int */
332 u16 work_limit; /* total work allowed per interrupt */
08c8833b
AD
333 u8 count; /* total number of rings in vector */
334 u8 itr; /* current ITR setting for ring */
335};
021230d4 336
a557928e
AD
337/* iterator for handling rings in ring container */
338#define ixgbe_for_each_ring(pos, head) \
339 for (pos = (head).ring; pos != NULL; pos = pos->next)
340
2f90b865
AD
341#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
342 ? 8 : 1)
343#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
344
49c7ffbe 345/* MAX_Q_VECTORS of these are allocated,
021230d4
AV
346 * but we only use one per queue-specific vector.
347 */
348struct ixgbe_q_vector {
349 struct ixgbe_adapter *adapter;
33cf09c9
AD
350#ifdef CONFIG_IXGBE_DCA
351 int cpu; /* CPU for DCA */
352#endif
d5bf4f67
ET
353 u16 v_idx; /* index of q_vector within array, also used for
354 * finding the bit in EICR and friends that
355 * represents the vector for this ring */
356 u16 itr; /* Interrupt throttle rate written to EITR */
08c8833b 357 struct ixgbe_ring_container rx, tx;
d5bf4f67
ET
358
359 struct napi_struct napi;
de88eeeb
AD
360 cpumask_t affinity_mask;
361 int numa_node;
362 struct rcu_head rcu; /* to avoid race with update stats on free */
d0759ebb 363 char name[IFNAMSIZ + 9];
de88eeeb
AD
364
365 /* for dynamic allocation of rings associated with this q_vector */
366 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
021230d4 367};
3ca8bc6d
DS
368#ifdef CONFIG_IXGBE_HWMON
369
370#define IXGBE_HWMON_TYPE_LOC 0
371#define IXGBE_HWMON_TYPE_TEMP 1
372#define IXGBE_HWMON_TYPE_CAUTION 2
373#define IXGBE_HWMON_TYPE_MAX 3
374
375struct hwmon_attr {
376 struct device_attribute dev_attr;
377 struct ixgbe_hw *hw;
378 struct ixgbe_thermal_diode_data *sensor;
379 char name[12];
380};
381
382struct hwmon_buff {
383 struct device *device;
384 struct hwmon_attr *hwmon_list;
385 unsigned int n_hwmon;
386};
387#endif /* CONFIG_IXGBE_HWMON */
021230d4 388
d5bf4f67
ET
389/*
390 * microsecond values for various ITR rates shifted by 2 to fit itr register
391 * with the first 3 bits reserved 0
9a799d71 392 */
d5bf4f67
ET
393#define IXGBE_MIN_RSC_ITR 24
394#define IXGBE_100K_ITR 40
395#define IXGBE_20K_ITR 200
396#define IXGBE_10K_ITR 400
397#define IXGBE_8K_ITR 500
9a799d71 398
f56e0cb1
AD
399/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
400static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
401 const u32 stat_err_bits)
402{
403 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
404}
405
7d4987de
AD
406static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
407{
408 u16 ntc = ring->next_to_clean;
409 u16 ntu = ring->next_to_use;
410
411 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
412}
9a799d71 413
e4f74028 414#define IXGBE_RX_DESC(R, i) \
31f05a2d 415 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
e4f74028 416#define IXGBE_TX_DESC(R, i) \
31f05a2d 417 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
e4f74028 418#define IXGBE_TX_CTXTDESC(R, i) \
31f05a2d 419 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
9a799d71 420
c88887e0 421#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
63f39bd1
YZ
422#ifdef IXGBE_FCOE
423/* Use 3K as the baby jumbo frame size for FCoE */
424#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
425#endif /* IXGBE_FCOE */
9a799d71 426
021230d4
AV
427#define OTHER_VECTOR 1
428#define NON_Q_VECTORS (OTHER_VECTOR)
429
e8e26350 430#define MAX_MSIX_VECTORS_82599 64
49c7ffbe 431#define MAX_Q_VECTORS_82599 64
eb7f139c 432#define MAX_MSIX_VECTORS_82598 18
49c7ffbe 433#define MAX_Q_VECTORS_82598 16
eb7f139c 434
49c7ffbe 435#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
e8e26350 436#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
eb7f139c 437
8f15486d 438#define MIN_MSIX_Q_VECTORS 1
021230d4
AV
439#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
440
46646e61
AD
441/* default to trying for four seconds */
442#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
443
9a799d71
AK
444/* board specific private data structure */
445struct ixgbe_adapter {
46646e61
AD
446 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
447 /* OS defined structs */
448 struct net_device *netdev;
449 struct pci_dev *pdev;
450
e606bfe7
AD
451 unsigned long state;
452
453 /* Some features need tri-state capability,
454 * thus the additional *_CAPABLE flags.
455 */
456 u32 flags;
a16a0d2f
AD
457#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0)
458#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
459#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2)
460#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
461#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
462#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
463#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
464#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7)
465#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
466#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
467#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
468#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
469#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
470#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
471#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
472#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
473#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
474#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
475#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
476#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
477#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
478#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
479#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
480#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
e606bfe7
AD
481
482 u32 flags2;
a16a0d2f 483#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
e606bfe7
AD
484#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
485#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
f0f9778d 486#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
7086400d
AD
487#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
488#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
c83c6cbd 489#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
d034acf1 490#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
ef6afc0c
AD
491#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
492#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
1a71ab24 493#define IXGBE_FLAG2_PTP_ENABLED (u32)(1 << 10)
681ae1ad 494#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 11)
9b735984 495#define IXGBE_FLAG2_BRIDGE_MODE_VEB (u32)(1 << 12)
d033d526 496
46646e61
AD
497 /* Tx fast path data */
498 int num_tx_queues;
499 u16 tx_itr_setting;
bd198058
AD
500 u16 tx_work_limit;
501
46646e61
AD
502 /* Rx fast path data */
503 int num_rx_queues;
504 u16 rx_itr_setting;
505
9a799d71 506 /* TX */
4a0b9ca0 507 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
9a799d71 508
7ca3bc58
JB
509 u64 restart_queue;
510 u64 lsc_int;
46646e61 511 u32 tx_timeout_count;
7ca3bc58 512
9a799d71 513 /* RX */
46646e61 514 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
7f870475
GR
515 int num_rx_pools; /* == num_rx_queues in 82598 */
516 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
9a799d71 517 u64 hw_csum_rx_error;
e8e26350 518 u64 hw_rx_no_dma_resources;
46646e61
AD
519 u64 rsc_total_count;
520 u64 rsc_total_flush;
9a799d71 521 u64 non_eop_descs;
9a799d71
AK
522 u32 alloc_rx_page_failed;
523 u32 alloc_rx_buff_failed;
524
49c7ffbe 525 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
9a799d71 526
46646e61
AD
527 /* DCB parameters */
528 struct ieee_pfc *ixgbe_ieee_pfc;
529 struct ieee_ets *ixgbe_ieee_ets;
530 struct ixgbe_dcb_config dcb_cfg;
531 struct ixgbe_dcb_config temp_dcb_cfg;
532 u8 dcb_set_bitmap;
533 u8 dcbx_cap;
534 enum ixgbe_fc_mode last_lfc_mode;
535
49c7ffbe
AD
536 int num_q_vectors; /* current number of q_vectors for device */
537 int max_q_vectors; /* true count of q_vectors for device */
46646e61
AD
538 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
539 struct msix_entry *msix_entries;
9a799d71 540
da4dd0f7
PWJ
541 u32 test_icr;
542 struct ixgbe_ring test_tx_ring;
543 struct ixgbe_ring test_rx_ring;
544
9a799d71
AK
545 /* structs defined in ixgbe_hw.h */
546 struct ixgbe_hw hw;
547 u16 msg_enable;
548 struct ixgbe_hw_stats stats;
021230d4 549
9a799d71 550 u64 tx_busy;
30efa5a3
JB
551 unsigned int tx_ring_count;
552 unsigned int rx_ring_count;
cf8280ee
JB
553
554 u32 link_speed;
555 bool link_up;
556 unsigned long link_check_timeout;
557
7086400d 558 struct timer_list service_timer;
46646e61
AD
559 struct work_struct service_task;
560
561 struct hlist_head fdir_filter_list;
562 unsigned long fdir_overflow; /* number of times ATR was backed off */
563 union ixgbe_atr_input fdir_mask;
564 int fdir_filter_count;
c4cf55e5
PWJ
565 u32 fdir_pballoc;
566 u32 atr_sample_rate;
567 spinlock_t fdir_perfect_lock;
46646e61 568
d0ed8937
YZ
569#ifdef IXGBE_FCOE
570 struct ixgbe_fcoe fcoe;
571#endif /* IXGBE_FCOE */
e8e26350 572 u32 wol;
46646e61 573
46646e61
AD
574 u16 bd_number;
575
15e5209f
ET
576 u16 eeprom_verh;
577 u16 eeprom_verl;
c23f5b6b 578 u16 eeprom_cap;
7f870475 579
119fc60a 580 u32 interrupt_event;
46646e61 581 u32 led_reg;
1a6c14a2 582
3a6a4eda
JK
583 struct ptp_clock *ptp_clock;
584 struct ptp_clock_info ptp_caps;
891dc082
JK
585 struct work_struct ptp_tx_work;
586 struct sk_buff *ptp_tx_skb;
587 unsigned long ptp_tx_start;
3a6a4eda 588 unsigned long last_overflow_check;
6cb562d6 589 unsigned long last_rx_ptp_check;
3a6a4eda
JK
590 spinlock_t tmreg_lock;
591 struct cyclecounter cc;
592 struct timecounter tc;
593 u32 base_incval;
3a6a4eda 594
7f870475
GR
595 /* SR-IOV */
596 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
597 unsigned int num_vfs;
598 struct vf_data_storage *vfinfo;
ff4ab206 599 int vf_rate_link_speed;
a1cbb15c
GR
600 struct vf_macvlans vf_mvs;
601 struct vf_macvlans *mv_list;
3e05334f 602
83c61fa9
GR
603 u32 timer_event_accumulator;
604 u32 vferr_refcount;
3ca8bc6d
DS
605 struct kobject *info_kobj;
606#ifdef CONFIG_IXGBE_HWMON
607 struct hwmon_buff ixgbe_hwmon_buff;
608#endif /* CONFIG_IXGBE_HWMON */
00949167
CS
609#ifdef CONFIG_DEBUG_FS
610 struct dentry *ixgbe_dbg_adapter;
611#endif /*CONFIG_DEBUG_FS*/
107d3018
AD
612
613 u8 default_up;
3e05334f
AD
614};
615
616struct ixgbe_fdir_filter {
617 struct hlist_node fdir_node;
618 union ixgbe_atr_input filter;
619 u16 sw_idx;
620 u16 action;
9a799d71
AK
621};
622
70e5576c 623enum ixgbe_state_t {
9a799d71
AK
624 __IXGBE_TESTING,
625 __IXGBE_RESETTING,
c4900be0 626 __IXGBE_DOWN,
7086400d
AD
627 __IXGBE_SERVICE_SCHED,
628 __IXGBE_IN_SFP_INIT,
9a799d71
AK
629};
630
4c1975d7
AD
631struct ixgbe_cb {
632 union { /* Union defining head/tail partner */
633 struct sk_buff *head;
634 struct sk_buff *tail;
635 };
aa80175a 636 dma_addr_t dma;
4c1975d7 637 u16 append_cnt;
f800326d 638 bool page_released;
aa80175a 639};
4c1975d7 640#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
aa80175a 641
9a799d71 642enum ixgbe_boards {
3957d63d 643 board_82598,
e8e26350 644 board_82599,
fe15e8e1 645 board_X540,
9a799d71
AK
646};
647
3957d63d 648extern struct ixgbe_info ixgbe_82598_info;
e8e26350 649extern struct ixgbe_info ixgbe_82599_info;
fe15e8e1 650extern struct ixgbe_info ixgbe_X540_info;
7a6b6f51 651#ifdef CONFIG_IXGBE_DCB
32953543 652extern const struct dcbnl_rtnl_ops dcbnl_ops;
2f90b865 653#endif
9a799d71
AK
654
655extern char ixgbe_driver_name[];
9c8eb720 656extern const char ixgbe_driver_version[];
8af3c33f 657#ifdef IXGBE_FCOE
ea81875a 658extern char ixgbe_default_device_descr[];
8af3c33f 659#endif /* IXGBE_FCOE */
9a799d71 660
c7ccde0f 661extern void ixgbe_up(struct ixgbe_adapter *adapter);
9a799d71 662extern void ixgbe_down(struct ixgbe_adapter *adapter);
d4f80882 663extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
9a799d71 664extern void ixgbe_reset(struct ixgbe_adapter *adapter);
9a799d71 665extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
b6ec895e
AD
666extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
667extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
668extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
669extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
84418e3b
AD
670extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
671extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
2d39d576
YZ
672extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
673 struct ixgbe_ring *);
b4617240 674extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
2f90b865 675extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
8e2813f5
JK
676extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
677 u16 subdevice_id);
7a921c93 678extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
84418e3b 679extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
84418e3b
AD
680 struct ixgbe_adapter *,
681 struct ixgbe_ring *);
b6ec895e 682extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
84418e3b 683 struct ixgbe_tx_buffer *);
fc77dc3c 684extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
fe49f04a 685extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
8af3c33f 686extern int ixgbe_poll(struct napi_struct *napi, int budget);
fe49f04a 687extern int ethtool_ioctl(struct ifreq *ifr);
ffff4772 688extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
c04f6ca8
AD
689extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
690extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
ffff4772 691extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
69830529
AD
692 union ixgbe_atr_hash_dword input,
693 union ixgbe_atr_hash_dword common,
ffff4772 694 u8 queue);
c04f6ca8
AD
695extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
696 union ixgbe_atr_input *input_mask);
697extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
698 union ixgbe_atr_input *input,
699 u16 soft_id, u8 queue);
700extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
701 union ixgbe_atr_input *input,
702 u16 soft_id);
703extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
704 union ixgbe_atr_input *mask);
d7bbcd32 705extern bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
7f870475 706extern void ixgbe_set_rx_mode(struct net_device *netdev);
8af3c33f 707#ifdef CONFIG_IXGBE_DCB
3ebe8fde 708extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
e5b64635 709extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
8af3c33f 710#endif
897ab156 711extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
082757af 712extern void ixgbe_do_reset(struct net_device *netdev);
1210982b 713#ifdef CONFIG_IXGBE_HWMON
3ca8bc6d
DS
714extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
715extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
1210982b 716#endif /* CONFIG_IXGBE_HWMON */
eacd73f7
YZ
717#ifdef IXGBE_FCOE
718extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
fd0db0ed
AD
719extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
720 struct ixgbe_tx_buffer *first,
244e27ad 721 u8 *hdr_len);
332d4a7d 722extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
ff886dfc 723 union ixgbe_adv_rx_desc *rx_desc,
f56e0cb1 724 struct sk_buff *skb);
332d4a7d
YZ
725extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
726 struct scatterlist *sgl, unsigned int sgc);
68a683cf
YZ
727extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
728 struct scatterlist *sgl, unsigned int sgc);
332d4a7d 729extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
7c8ae65a
AD
730extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
731extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
8450ff8c
YZ
732extern int ixgbe_fcoe_enable(struct net_device *netdev);
733extern int ixgbe_fcoe_disable(struct net_device *netdev);
6ee16520
YZ
734#ifdef CONFIG_IXGBE_DCB
735extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
736extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
737#endif /* CONFIG_IXGBE_DCB */
61a1fa10 738extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
ea81875a
NP
739extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
740 struct netdev_fcoe_hbainfo *info);
800bd607 741extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
eacd73f7 742#endif /* IXGBE_FCOE */
00949167
CS
743#ifdef CONFIG_DEBUG_FS
744extern void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
745extern void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
746extern void ixgbe_dbg_init(void);
747extern void ixgbe_dbg_exit(void);
748#endif /* CONFIG_DEBUG_FS */
b2d96e0a
AD
749static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
750{
751 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
752}
753
3a6a4eda
JK
754extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
755extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
756extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
6cb562d6 757extern void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
39dfb71b
AD
758extern void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
759 struct sk_buff *skb);
760static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
761 union ixgbe_adv_rx_desc *rx_desc,
762 struct sk_buff *skb)
763{
764 if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
765 return;
766
767 __ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb);
768
769 /*
770 * Update the last_rx_timestamp timer in order to enable watchdog check
771 * for error case of latched timestamp on a dropped packet.
772 */
773 rx_ring->last_rx_timestamp = jiffies;
774}
775
3a6a4eda
JK
776extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
777 struct ifreq *ifr, int cmd);
778extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
1a71ab24 779extern void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
681ae1ad 780extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
da36b647
GR
781#ifdef CONFIG_PCI_IOV
782void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
783#endif
3a6a4eda 784
9a799d71 785#endif /* _IXGBE_H_ */