ixgbe: Avoid needless PHY access on copper phys
[linux-2.6-block.git] / drivers / net / ethernet / intel / ixgbe / ixgbe.h
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
434c5e39 4 Copyright(c) 1999 - 2013 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
b89aae71 23 Linux NICS <linux.nics@intel.com>
9a799d71
AK
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _IXGBE_H_
30#define _IXGBE_H_
31
f62bbb5e 32#include <linux/bitops.h>
9a799d71
AK
33#include <linux/types.h>
34#include <linux/pci.h>
35#include <linux/netdevice.h>
b25ebfd2 36#include <linux/cpumask.h>
6fabd715 37#include <linux/aer.h>
f62bbb5e 38#include <linux/if_vlan.h>
6cb562d6 39#include <linux/jiffies.h>
9a799d71 40
74d23cc7 41#include <linux/timecounter.h>
3a6a4eda
JK
42#include <linux/net_tstamp.h>
43#include <linux/ptp_clock_kernel.h>
3a6a4eda 44
9a799d71
AK
45#include "ixgbe_type.h"
46#include "ixgbe_common.h"
2f90b865 47#include "ixgbe_dcb.h"
eacd73f7
YZ
48#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49#define IXGBE_FCOE
50#include "ixgbe_fcoe.h"
51#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
5dd2d332 52#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
53#include <linux/dca.h>
54#endif
9a799d71 55
076bb0c8 56#include <net/busy_poll.h>
5a85e737 57
e0d1095a 58#ifdef CONFIG_NET_RX_BUSY_POLL
b4640030 59#define BP_EXTENDED_STATS
7e15b90f 60#endif
849c4542
ET
61/* common prefix used by pr_<> macros */
62#undef pr_fmt
63#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9a799d71
AK
64
65/* TX/RX descriptor defines */
6bacb300 66#define IXGBE_DEFAULT_TXD 512
59224555 67#define IXGBE_DEFAULT_TX_WORK 256
9a799d71
AK
68#define IXGBE_MAX_TXD 4096
69#define IXGBE_MIN_TXD 64
70
fb44519d 71#if (PAGE_SIZE < 8192)
6bacb300 72#define IXGBE_DEFAULT_RXD 512
fb44519d
AB
73#else
74#define IXGBE_DEFAULT_RXD 128
75#endif
9a799d71
AK
76#define IXGBE_MAX_RXD 4096
77#define IXGBE_MIN_RXD 64
78
5b7f000f
DS
79#define IXGBE_ETH_P_LLDP 0x88CC
80
9a799d71 81/* flow control */
2b9ade93 82#define IXGBE_MIN_FCRTL 0x40
9a799d71 83#define IXGBE_MAX_FCRTL 0x7FF80
2b9ade93 84#define IXGBE_MIN_FCRTH 0x600
9a799d71 85#define IXGBE_MAX_FCRTH 0x7FFF0
2b9ade93 86#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
9a799d71
AK
87#define IXGBE_MIN_FCPAUSE 0
88#define IXGBE_MAX_FCPAUSE 0xFFFF
89
90/* Supported Rx Buffer Sizes */
252562c2 91#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
09816fbe
AD
92#define IXGBE_RXBUFFER_2K 2048
93#define IXGBE_RXBUFFER_3K 3072
94#define IXGBE_RXBUFFER_4K 4096
919e78a6 95#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
9a799d71 96
13958070 97/*
252562c2
AD
98 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
99 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
100 * this adds up to 448 bytes of extra data.
101 *
102 * Since netdev_alloc_skb now allocates a page fragment we can use a value
103 * of 256 and the resultant skb will have a truesize of 960 or less.
13958070 104 */
252562c2 105#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
9a799d71 106
9a799d71
AK
107/* How many Rx Buffers do we bundle into one write to the hardware ? */
108#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
109
472148c3
AD
110enum ixgbe_tx_flags {
111 /* cmd_type flags */
112 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
113 IXGBE_TX_FLAGS_TSO = 0x02,
114 IXGBE_TX_FLAGS_TSTAMP = 0x04,
115
116 /* olinfo flags */
117 IXGBE_TX_FLAGS_CC = 0x08,
118 IXGBE_TX_FLAGS_IPV4 = 0x10,
119 IXGBE_TX_FLAGS_CSUM = 0x20,
120
121 /* software defined flags */
122 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
123 IXGBE_TX_FLAGS_FCOE = 0x80,
124};
125
126/* VLAN info */
9a799d71 127#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
66f32a8b
AD
128#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
129#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
9a799d71
AK
130#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
131
7f870475
GR
132#define IXGBE_MAX_VF_MC_ENTRIES 30
133#define IXGBE_MAX_VF_FUNCTIONS 64
134#define IXGBE_MAX_VFTA_ENTRIES 128
135#define MAX_EMULATION_MAC_ADDRS 16
a1cbb15c 136#define IXGBE_MAX_PF_MACVLANS 15
1d9c0bfd 137#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
83c61fa9
GR
138#define IXGBE_82599_VF_DEVICE_ID 0x10ED
139#define IXGBE_X540_VF_DEVICE_ID 0x1515
7f870475
GR
140
141struct vf_data_storage {
142 unsigned char vf_mac_addresses[ETH_ALEN];
143 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
144 u16 num_vf_mc_hashes;
145 u16 default_vf_vlan_id;
146 u16 vlans_enabled;
7f870475 147 bool clear_to_send;
7f01648a 148 bool pf_set_mac;
7f01648a
GR
149 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
150 u16 pf_qos;
ff4ab206 151 u16 tx_rate;
de4c7f65
GR
152 u16 vlan_count;
153 u8 spoofchk_enabled;
e65ce0d3 154 bool rss_query_enabled;
374c65d6 155 unsigned int vf_api;
7f870475
GR
156};
157
a1cbb15c
GR
158struct vf_macvlans {
159 struct list_head l;
160 int vf;
a1cbb15c
GR
161 bool free;
162 bool is_macvlan;
163 u8 vf_macvlan[ETH_ALEN];
164};
165
a535c30e
AD
166#define IXGBE_MAX_TXD_PWR 14
167#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
168
169/* Tx Descriptors needed, worst case */
170#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
990a3158 171#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
a535c30e 172
9a799d71
AK
173/* wrapper around a pointer to a socket buffer,
174 * so a DMA handle can be stored along with the buffer */
175struct ixgbe_tx_buffer {
d3d00239 176 union ixgbe_adv_tx_desc *next_to_watch;
9a799d71 177 unsigned long time_stamp;
fd0db0ed
AD
178 struct sk_buff *skb;
179 unsigned int bytecount;
180 unsigned short gso_segs;
244e27ad 181 __be16 protocol;
729739b7
AD
182 DEFINE_DMA_UNMAP_ADDR(dma);
183 DEFINE_DMA_UNMAP_LEN(len);
d3d00239 184 u32 tx_flags;
9a799d71
AK
185};
186
187struct ixgbe_rx_buffer {
188 struct sk_buff *skb;
189 dma_addr_t dma;
190 struct page *page;
762f4c57 191 unsigned int page_offset;
9a799d71
AK
192};
193
194struct ixgbe_queue_stats {
195 u64 packets;
196 u64 bytes;
b4640030 197#ifdef BP_EXTENDED_STATS
7e15b90f
ET
198 u64 yields;
199 u64 misses;
200 u64 cleaned;
b4640030 201#endif /* BP_EXTENDED_STATS */
9a799d71
AK
202};
203
5b7da515
AD
204struct ixgbe_tx_queue_stats {
205 u64 restart_queue;
206 u64 tx_busy;
c84d324c 207 u64 tx_done_old;
5b7da515
AD
208};
209
210struct ixgbe_rx_queue_stats {
211 u64 rsc_count;
212 u64 rsc_flush;
213 u64 non_eop_descs;
214 u64 alloc_rx_page_failed;
215 u64 alloc_rx_buff_failed;
8a0da21b 216 u64 csum_err;
5b7da515
AD
217};
218
f800326d 219enum ixgbe_ring_state_t {
7d637bcc 220 __IXGBE_TX_FDIR_INIT_DONE,
fd786b7b 221 __IXGBE_TX_XPS_INIT_DONE,
7d637bcc 222 __IXGBE_TX_DETECT_HANG,
c84d324c 223 __IXGBE_HANG_CHECK_ARMED,
7d637bcc 224 __IXGBE_RX_RSC_ENABLED,
8a0da21b 225 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
57efd44c 226 __IXGBE_RX_FCOE,
7d637bcc
AD
227};
228
2a47fa45
JF
229struct ixgbe_fwd_adapter {
230 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
231 struct net_device *netdev;
232 struct ixgbe_adapter *real_adapter;
233 unsigned int tx_base_queue;
234 unsigned int rx_base_queue;
235 int pool;
236};
237
7d637bcc
AD
238#define check_for_tx_hang(ring) \
239 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
240#define set_check_for_tx_hang(ring) \
241 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
242#define clear_check_for_tx_hang(ring) \
243 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
244#define ring_is_rsc_enabled(ring) \
245 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
246#define set_ring_rsc_enabled(ring) \
247 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
248#define clear_ring_rsc_enabled(ring) \
249 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
9a799d71 250struct ixgbe_ring {
efe3d3c8 251 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
d3ee4294
AD
252 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
253 struct net_device *netdev; /* netdev ring belongs to */
254 struct device *dev; /* device for DMA mapping */
2a47fa45 255 struct ixgbe_fwd_adapter *l2_accel_priv;
9a799d71 256 void *desc; /* descriptor ring memory */
9a799d71
AK
257 union {
258 struct ixgbe_tx_buffer *tx_buffer_info;
259 struct ixgbe_rx_buffer *rx_buffer_info;
260 };
7d637bcc 261 unsigned long state;
bd198058 262 u8 __iomem *tail;
d3ee4294
AD
263 dma_addr_t dma; /* phys. address of descriptor ring */
264 unsigned int size; /* length in bytes */
bd198058 265
ae540af1 266 u16 count; /* amount of descriptors */
ae540af1
JB
267
268 u8 queue_index; /* needed for multiqueue queue management */
7d637bcc
AD
269 u8 reg_idx; /* holds the special value that gets
270 * the hardware register offset
271 * associated with this ring, which is
272 * different for DCB and RSS modes
273 */
d3ee4294
AD
274 u16 next_to_use;
275 u16 next_to_clean;
276
f800326d 277 union {
d3ee4294 278 u16 next_to_alloc;
f800326d
AD
279 struct {
280 u8 atr_sample_rate;
281 u8 atr_count;
282 };
f800326d 283 };
9a799d71 284
bd198058 285 u8 dcb_tc;
9a799d71 286 struct ixgbe_queue_stats stats;
de1036b1 287 struct u64_stats_sync syncp;
5b7da515
AD
288 union {
289 struct ixgbe_tx_queue_stats tx_stats;
290 struct ixgbe_rx_queue_stats rx_stats;
291 };
7ca3bc58 292} ____cacheline_internodealigned_in_smp;
9a799d71 293
c7e4358a
SN
294enum ixgbe_ring_f_enum {
295 RING_F_NONE = 0,
7f870475 296 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
c7e4358a 297 RING_F_RSS,
c4cf55e5 298 RING_F_FDIR,
0331a832
YZ
299#ifdef IXGBE_FCOE
300 RING_F_FCOE,
301#endif /* IXGBE_FCOE */
c7e4358a
SN
302
303 RING_F_ARRAY_SIZE /* must be last in enum set */
304};
305
0f9b232b
DS
306#define IXGBE_MAX_RSS_INDICES 16
307#define IXGBE_MAX_RSS_INDICES_X550 64
308#define IXGBE_MAX_VMDQ_INDICES 64
309#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
310#define IXGBE_MAX_FCOE_INDICES 8
311#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
312#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
313#define IXGBE_MAX_L2A_QUEUES 4
314#define IXGBE_BAD_L2A_QUEUE 3
315#define IXGBE_MAX_MACVLANS 31
316#define IXGBE_MAX_DCBMACVLANS 8
2a47fa45 317
021230d4 318struct ixgbe_ring_feature {
c087663e
AD
319 u16 limit; /* upper limit on feature indices */
320 u16 indices; /* current value of indices */
e4b317e9
AD
321 u16 mask; /* Mask used for feature to ring mapping */
322 u16 offset; /* offset to start of feature */
7ca3bc58 323} ____cacheline_internodealigned_in_smp;
021230d4 324
73079ea0
AD
325#define IXGBE_82599_VMDQ_8Q_MASK 0x78
326#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
327#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
328
f800326d
AD
329/*
330 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
331 * this is twice the size of a half page we need to double the page order
332 * for FCoE enabled Rx queues.
333 */
09816fbe 334static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
f800326d 335{
09816fbe
AD
336#ifdef IXGBE_FCOE
337 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
338 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
339 IXGBE_RXBUFFER_3K;
340#endif
341 return IXGBE_RXBUFFER_2K;
f800326d 342}
09816fbe
AD
343
344static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
345{
346#ifdef IXGBE_FCOE
347 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
348 return (PAGE_SIZE < 8192) ? 1 : 0;
f800326d 349#endif
09816fbe
AD
350 return 0;
351}
f800326d 352#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
f800326d 353
08c8833b 354struct ixgbe_ring_container {
efe3d3c8 355 struct ixgbe_ring *ring; /* pointer to linked list of rings */
bd198058
AD
356 unsigned int total_bytes; /* total bytes processed this int */
357 unsigned int total_packets; /* total packets processed this int */
358 u16 work_limit; /* total work allowed per interrupt */
08c8833b
AD
359 u8 count; /* total number of rings in vector */
360 u8 itr; /* current ITR setting for ring */
361};
021230d4 362
a557928e
AD
363/* iterator for handling rings in ring container */
364#define ixgbe_for_each_ring(pos, head) \
365 for (pos = (head).ring; pos != NULL; pos = pos->next)
366
2f90b865 367#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
e7cf745b 368 ? 8 : 1)
2f90b865
AD
369#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
370
49c7ffbe 371/* MAX_Q_VECTORS of these are allocated,
021230d4
AV
372 * but we only use one per queue-specific vector.
373 */
374struct ixgbe_q_vector {
375 struct ixgbe_adapter *adapter;
33cf09c9
AD
376#ifdef CONFIG_IXGBE_DCA
377 int cpu; /* CPU for DCA */
378#endif
d5bf4f67
ET
379 u16 v_idx; /* index of q_vector within array, also used for
380 * finding the bit in EICR and friends that
381 * represents the vector for this ring */
382 u16 itr; /* Interrupt throttle rate written to EITR */
08c8833b 383 struct ixgbe_ring_container rx, tx;
d5bf4f67
ET
384
385 struct napi_struct napi;
de88eeeb
AD
386 cpumask_t affinity_mask;
387 int numa_node;
388 struct rcu_head rcu; /* to avoid race with update stats on free */
d0759ebb 389 char name[IFNAMSIZ + 9];
de88eeeb 390
e0d1095a 391#ifdef CONFIG_NET_RX_BUSY_POLL
adc81090 392 atomic_t state;
e0d1095a 393#endif /* CONFIG_NET_RX_BUSY_POLL */
5a85e737 394
de88eeeb
AD
395 /* for dynamic allocation of rings associated with this q_vector */
396 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
021230d4 397};
adc81090 398
e0d1095a 399#ifdef CONFIG_NET_RX_BUSY_POLL
adc81090
AD
400enum ixgbe_qv_state_t {
401 IXGBE_QV_STATE_IDLE = 0,
402 IXGBE_QV_STATE_NAPI,
403 IXGBE_QV_STATE_POLL,
404 IXGBE_QV_STATE_DISABLE
405};
406
5a85e737
ET
407static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
408{
adc81090
AD
409 /* reset state to idle */
410 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
5a85e737
ET
411}
412
413/* called from the device poll routine to get ownership of a q_vector */
414static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
415{
adc81090
AD
416 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
417 IXGBE_QV_STATE_NAPI);
b4640030 418#ifdef BP_EXTENDED_STATS
adc81090 419 if (rc != IXGBE_QV_STATE_IDLE)
7e15b90f
ET
420 q_vector->tx.ring->stats.yields++;
421#endif
adc81090
AD
422
423 return rc == IXGBE_QV_STATE_IDLE;
5a85e737
ET
424}
425
426/* returns true is someone tried to get the qv while napi had it */
adc81090 427static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
5a85e737 428{
adc81090
AD
429 WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI);
430
431 /* flush any outstanding Rx frames */
432 if (q_vector->napi.gro_list)
433 napi_gro_flush(&q_vector->napi, false);
434
435 /* reset state to idle */
436 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
5a85e737
ET
437}
438
439/* called from ixgbe_low_latency_poll() */
440static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
441{
adc81090
AD
442 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
443 IXGBE_QV_STATE_POLL);
b4640030 444#ifdef BP_EXTENDED_STATS
adc81090
AD
445 if (rc != IXGBE_QV_STATE_IDLE)
446 q_vector->tx.ring->stats.yields++;
7e15b90f 447#endif
adc81090 448 return rc == IXGBE_QV_STATE_IDLE;
5a85e737
ET
449}
450
451/* returns true if someone tried to get the qv while it was locked */
adc81090 452static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
5a85e737 453{
adc81090
AD
454 WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL);
455
456 /* reset state to idle */
457 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
5a85e737
ET
458}
459
460/* true if a socket is polling, even if it did not get the lock */
b4640030 461static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
5a85e737 462{
adc81090 463 return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL;
5a85e737 464}
27d9ce4f
JK
465
466/* false if QV is currently owned */
467static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
468{
adc81090
AD
469 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
470 IXGBE_QV_STATE_DISABLE);
471
472 return rc == IXGBE_QV_STATE_IDLE;
27d9ce4f
JK
473}
474
e0d1095a 475#else /* CONFIG_NET_RX_BUSY_POLL */
5a85e737
ET
476static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
477{
478}
479
480static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
481{
482 return true;
483}
484
485static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
486{
487 return false;
488}
489
490static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
491{
492 return false;
493}
494
495static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
496{
497 return false;
498}
499
b4640030 500static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
5a85e737
ET
501{
502 return false;
503}
27d9ce4f
JK
504
505static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
506{
507 return true;
508}
509
e0d1095a 510#endif /* CONFIG_NET_RX_BUSY_POLL */
5a85e737 511
3ca8bc6d
DS
512#ifdef CONFIG_IXGBE_HWMON
513
514#define IXGBE_HWMON_TYPE_LOC 0
515#define IXGBE_HWMON_TYPE_TEMP 1
516#define IXGBE_HWMON_TYPE_CAUTION 2
517#define IXGBE_HWMON_TYPE_MAX 3
518
519struct hwmon_attr {
520 struct device_attribute dev_attr;
521 struct ixgbe_hw *hw;
522 struct ixgbe_thermal_diode_data *sensor;
523 char name[12];
524};
525
526struct hwmon_buff {
03b77d81
GR
527 struct attribute_group group;
528 const struct attribute_group *groups[2];
529 struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
530 struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
3ca8bc6d
DS
531 unsigned int n_hwmon;
532};
533#endif /* CONFIG_IXGBE_HWMON */
021230d4 534
d5bf4f67
ET
535/*
536 * microsecond values for various ITR rates shifted by 2 to fit itr register
537 * with the first 3 bits reserved 0
9a799d71 538 */
d5bf4f67
ET
539#define IXGBE_MIN_RSC_ITR 24
540#define IXGBE_100K_ITR 40
541#define IXGBE_20K_ITR 200
542#define IXGBE_10K_ITR 400
543#define IXGBE_8K_ITR 500
9a799d71 544
f56e0cb1
AD
545/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
546static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
547 const u32 stat_err_bits)
548{
549 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
550}
551
7d4987de
AD
552static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
553{
554 u16 ntc = ring->next_to_clean;
555 u16 ntu = ring->next_to_use;
556
557 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
558}
9a799d71 559
e4f74028 560#define IXGBE_RX_DESC(R, i) \
31f05a2d 561 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
e4f74028 562#define IXGBE_TX_DESC(R, i) \
31f05a2d 563 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
e4f74028 564#define IXGBE_TX_CTXTDESC(R, i) \
31f05a2d 565 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
9a799d71 566
c88887e0 567#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
63f39bd1
YZ
568#ifdef IXGBE_FCOE
569/* Use 3K as the baby jumbo frame size for FCoE */
570#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
571#endif /* IXGBE_FCOE */
9a799d71 572
021230d4
AV
573#define OTHER_VECTOR 1
574#define NON_Q_VECTORS (OTHER_VECTOR)
575
e8e26350 576#define MAX_MSIX_VECTORS_82599 64
49c7ffbe 577#define MAX_Q_VECTORS_82599 64
eb7f139c 578#define MAX_MSIX_VECTORS_82598 18
49c7ffbe 579#define MAX_Q_VECTORS_82598 16
eb7f139c 580
5d7daa35
JK
581struct ixgbe_mac_addr {
582 u8 addr[ETH_ALEN];
583 u16 queue;
584 u16 state; /* bitmask */
585};
586#define IXGBE_MAC_STATE_DEFAULT 0x1
587#define IXGBE_MAC_STATE_MODIFIED 0x2
588#define IXGBE_MAC_STATE_IN_USE 0x4
589
49c7ffbe 590#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
e8e26350 591#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
eb7f139c 592
8f15486d 593#define MIN_MSIX_Q_VECTORS 1
021230d4
AV
594#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
595
46646e61
AD
596/* default to trying for four seconds */
597#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
598
9a799d71
AK
599/* board specific private data structure */
600struct ixgbe_adapter {
46646e61
AD
601 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
602 /* OS defined structs */
603 struct net_device *netdev;
604 struct pci_dev *pdev;
605
e606bfe7
AD
606 unsigned long state;
607
608 /* Some features need tri-state capability,
609 * thus the additional *_CAPABLE flags.
610 */
611 u32 flags;
a16a0d2f 612#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
a16a0d2f
AD
613#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
614#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
615#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
616#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
a16a0d2f
AD
617#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
618#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
619#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
620#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
621#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
622#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
623#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
624#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
625#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
626#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
627#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
628#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
629#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
630#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
631#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
632#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
67359c3c 633#define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24)
e606bfe7
AD
634
635 u32 flags2;
a16a0d2f 636#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
e606bfe7
AD
637#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
638#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
f0f9778d 639#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
7086400d
AD
640#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
641#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
c83c6cbd 642#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
d034acf1 643#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
ef6afc0c
AD
644#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
645#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
8fecf67c 646#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 10)
597f22d6 647#define IXGBE_FLAG2_PHY_INTERRUPT (u32)(1 << 11)
67359c3c
MR
648#ifdef CONFIG_IXGBE_VXLAN
649#define IXGBE_FLAG2_VXLAN_REREG_NEEDED BIT(12)
650#endif
d033d526 651
46646e61
AD
652 /* Tx fast path data */
653 int num_tx_queues;
654 u16 tx_itr_setting;
bd198058
AD
655 u16 tx_work_limit;
656
46646e61
AD
657 /* Rx fast path data */
658 int num_rx_queues;
659 u16 rx_itr_setting;
660
9a799d71 661 /* TX */
4a0b9ca0 662 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
9a799d71 663
7ca3bc58
JB
664 u64 restart_queue;
665 u64 lsc_int;
46646e61 666 u32 tx_timeout_count;
7ca3bc58 667
9a799d71 668 /* RX */
46646e61 669 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
7f870475
GR
670 int num_rx_pools; /* == num_rx_queues in 82598 */
671 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
9a799d71 672 u64 hw_csum_rx_error;
e8e26350 673 u64 hw_rx_no_dma_resources;
46646e61
AD
674 u64 rsc_total_count;
675 u64 rsc_total_flush;
9a799d71 676 u64 non_eop_descs;
9a799d71
AK
677 u32 alloc_rx_page_failed;
678 u32 alloc_rx_buff_failed;
679
49c7ffbe 680 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
9a799d71 681
46646e61
AD
682 /* DCB parameters */
683 struct ieee_pfc *ixgbe_ieee_pfc;
684 struct ieee_ets *ixgbe_ieee_ets;
685 struct ixgbe_dcb_config dcb_cfg;
686 struct ixgbe_dcb_config temp_dcb_cfg;
687 u8 dcb_set_bitmap;
688 u8 dcbx_cap;
689 enum ixgbe_fc_mode last_lfc_mode;
690
49c7ffbe
AD
691 int num_q_vectors; /* current number of q_vectors for device */
692 int max_q_vectors; /* true count of q_vectors for device */
46646e61
AD
693 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
694 struct msix_entry *msix_entries;
9a799d71 695
da4dd0f7
PWJ
696 u32 test_icr;
697 struct ixgbe_ring test_tx_ring;
698 struct ixgbe_ring test_rx_ring;
699
9a799d71
AK
700 /* structs defined in ixgbe_hw.h */
701 struct ixgbe_hw hw;
702 u16 msg_enable;
703 struct ixgbe_hw_stats stats;
021230d4 704
9a799d71 705 u64 tx_busy;
30efa5a3
JB
706 unsigned int tx_ring_count;
707 unsigned int rx_ring_count;
cf8280ee
JB
708
709 u32 link_speed;
710 bool link_up;
711 unsigned long link_check_timeout;
712
7086400d 713 struct timer_list service_timer;
46646e61
AD
714 struct work_struct service_task;
715
716 struct hlist_head fdir_filter_list;
717 unsigned long fdir_overflow; /* number of times ATR was backed off */
718 union ixgbe_atr_input fdir_mask;
719 int fdir_filter_count;
c4cf55e5
PWJ
720 u32 fdir_pballoc;
721 u32 atr_sample_rate;
722 spinlock_t fdir_perfect_lock;
46646e61 723
d0ed8937
YZ
724#ifdef IXGBE_FCOE
725 struct ixgbe_fcoe fcoe;
726#endif /* IXGBE_FCOE */
2a1a091c 727 u8 __iomem *io_addr; /* Mainly for iounmap use */
e8e26350 728 u32 wol;
46646e61 729
aa2bacb6
DS
730 u16 bridge_mode;
731
15e5209f
ET
732 u16 eeprom_verh;
733 u16 eeprom_verl;
c23f5b6b 734 u16 eeprom_cap;
7f870475 735
119fc60a 736 u32 interrupt_event;
46646e61 737 u32 led_reg;
1a6c14a2 738
3a6a4eda
JK
739 struct ptp_clock *ptp_clock;
740 struct ptp_clock_info ptp_caps;
891dc082
JK
741 struct work_struct ptp_tx_work;
742 struct sk_buff *ptp_tx_skb;
93501d48 743 struct hwtstamp_config tstamp_config;
891dc082 744 unsigned long ptp_tx_start;
3a6a4eda 745 unsigned long last_overflow_check;
6cb562d6 746 unsigned long last_rx_ptp_check;
eda183c2 747 unsigned long last_rx_timestamp;
3a6a4eda
JK
748 spinlock_t tmreg_lock;
749 struct cyclecounter cc;
750 struct timecounter tc;
751 u32 base_incval;
3a6a4eda 752
7f870475
GR
753 /* SR-IOV */
754 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
755 unsigned int num_vfs;
756 struct vf_data_storage *vfinfo;
ff4ab206 757 int vf_rate_link_speed;
a1cbb15c
GR
758 struct vf_macvlans vf_mvs;
759 struct vf_macvlans *mv_list;
3e05334f 760
83c61fa9
GR
761 u32 timer_event_accumulator;
762 u32 vferr_refcount;
5d7daa35 763 struct ixgbe_mac_addr *mac_table;
67359c3c 764#ifdef CONFIG_IXGBE_VXLAN
3f207800 765 u16 vxlan_port;
67359c3c 766#endif
3ca8bc6d
DS
767 struct kobject *info_kobj;
768#ifdef CONFIG_IXGBE_HWMON
03b77d81 769 struct hwmon_buff *ixgbe_hwmon_buff;
3ca8bc6d 770#endif /* CONFIG_IXGBE_HWMON */
00949167
CS
771#ifdef CONFIG_DEBUG_FS
772 struct dentry *ixgbe_dbg_adapter;
773#endif /*CONFIG_DEBUG_FS*/
107d3018
AD
774
775 u8 default_up;
2a47fa45 776 unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
dfaf891d
VZ
777
778/* maximum number of RETA entries among all devices supported by ixgbe
779 * driver: currently it's x550 device in non-SRIOV mode
780 */
781#define IXGBE_MAX_RETA_ENTRIES 512
782 u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];
783
784#define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */
785 u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)];
3e05334f
AD
786};
787
0f9b232b
DS
788static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
789{
790 switch (adapter->hw.mac.type) {
791 case ixgbe_mac_82598EB:
792 case ixgbe_mac_82599EB:
793 case ixgbe_mac_X540:
794 return IXGBE_MAX_RSS_INDICES;
795 case ixgbe_mac_X550:
796 case ixgbe_mac_X550EM_x:
797 return IXGBE_MAX_RSS_INDICES_X550;
798 default:
799 return 0;
800 }
801}
802
3e05334f
AD
803struct ixgbe_fdir_filter {
804 struct hlist_node fdir_node;
805 union ixgbe_atr_input filter;
806 u16 sw_idx;
807 u16 action;
9a799d71
AK
808};
809
70e5576c 810enum ixgbe_state_t {
9a799d71
AK
811 __IXGBE_TESTING,
812 __IXGBE_RESETTING,
c4900be0 813 __IXGBE_DOWN,
41c62843 814 __IXGBE_DISABLED,
09f40aed 815 __IXGBE_REMOVING,
7086400d 816 __IXGBE_SERVICE_SCHED,
58cf663f 817 __IXGBE_SERVICE_INITED,
7086400d 818 __IXGBE_IN_SFP_INIT,
8fecf67c 819 __IXGBE_PTP_RUNNING,
151b260c 820 __IXGBE_PTP_TX_IN_PROGRESS,
9a799d71
AK
821};
822
4c1975d7
AD
823struct ixgbe_cb {
824 union { /* Union defining head/tail partner */
825 struct sk_buff *head;
826 struct sk_buff *tail;
827 };
aa80175a 828 dma_addr_t dma;
4c1975d7 829 u16 append_cnt;
f800326d 830 bool page_released;
aa80175a 831};
4c1975d7 832#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
aa80175a 833
9a799d71 834enum ixgbe_boards {
3957d63d 835 board_82598,
e8e26350 836 board_82599,
fe15e8e1 837 board_X540,
6a14ee0c
DS
838 board_X550,
839 board_X550EM_x,
9a799d71
AK
840};
841
3957d63d 842extern struct ixgbe_info ixgbe_82598_info;
e8e26350 843extern struct ixgbe_info ixgbe_82599_info;
fe15e8e1 844extern struct ixgbe_info ixgbe_X540_info;
6a14ee0c
DS
845extern struct ixgbe_info ixgbe_X550_info;
846extern struct ixgbe_info ixgbe_X550EM_x_info;
7a6b6f51 847#ifdef CONFIG_IXGBE_DCB
32953543 848extern const struct dcbnl_rtnl_ops dcbnl_ops;
2f90b865 849#endif
9a799d71
AK
850
851extern char ixgbe_driver_name[];
9c8eb720 852extern const char ixgbe_driver_version[];
8af3c33f 853#ifdef IXGBE_FCOE
ea81875a 854extern char ixgbe_default_device_descr[];
8af3c33f 855#endif /* IXGBE_FCOE */
9a799d71 856
5ccc921a
JP
857void ixgbe_up(struct ixgbe_adapter *adapter);
858void ixgbe_down(struct ixgbe_adapter *adapter);
859void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
860void ixgbe_reset(struct ixgbe_adapter *adapter);
861void ixgbe_set_ethtool_ops(struct net_device *netdev);
862int ixgbe_setup_rx_resources(struct ixgbe_ring *);
863int ixgbe_setup_tx_resources(struct ixgbe_ring *);
864void ixgbe_free_rx_resources(struct ixgbe_ring *);
865void ixgbe_free_tx_resources(struct ixgbe_ring *);
866void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
867void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
868void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
869void ixgbe_update_stats(struct ixgbe_adapter *adapter);
870int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
871int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
8e2813f5 872 u16 subdevice_id);
5d7daa35
JK
873#ifdef CONFIG_PCI_IOV
874void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
875#endif
876int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
877 u8 *addr, u16 queue);
878int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
879 u8 *addr, u16 queue);
5ccc921a
JP
880void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
881netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
882 struct ixgbe_ring *);
883void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
884 struct ixgbe_tx_buffer *);
885void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
886void ixgbe_write_eitr(struct ixgbe_q_vector *);
887int ixgbe_poll(struct napi_struct *napi, int budget);
888int ethtool_ioctl(struct ifreq *ifr);
889s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
890s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
891s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
892s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
893 union ixgbe_atr_hash_dword input,
894 union ixgbe_atr_hash_dword common,
895 u8 queue);
896s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
897 union ixgbe_atr_input *input_mask);
898s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
899 union ixgbe_atr_input *input,
900 u16 soft_id, u8 queue);
901s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
902 union ixgbe_atr_input *input,
903 u16 soft_id);
904void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
905 union ixgbe_atr_input *mask);
5ccc921a 906void ixgbe_set_rx_mode(struct net_device *netdev);
8af3c33f 907#ifdef CONFIG_IXGBE_DCB
5ccc921a 908void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
8af3c33f 909#endif
5ccc921a
JP
910int ixgbe_setup_tc(struct net_device *dev, u8 tc);
911void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
912void ixgbe_do_reset(struct net_device *netdev);
1210982b 913#ifdef CONFIG_IXGBE_HWMON
5ccc921a
JP
914void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
915int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
1210982b 916#endif /* CONFIG_IXGBE_HWMON */
eacd73f7 917#ifdef IXGBE_FCOE
5ccc921a
JP
918void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
919int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
920 u8 *hdr_len);
921int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
922 union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
923int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
924 struct scatterlist *sgl, unsigned int sgc);
925int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
926 struct scatterlist *sgl, unsigned int sgc);
927int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
928int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
929void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
930int ixgbe_fcoe_enable(struct net_device *netdev);
931int ixgbe_fcoe_disable(struct net_device *netdev);
6ee16520 932#ifdef CONFIG_IXGBE_DCB
5ccc921a
JP
933u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
934u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
6ee16520 935#endif /* CONFIG_IXGBE_DCB */
5ccc921a
JP
936int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
937int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
938 struct netdev_fcoe_hbainfo *info);
939u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
eacd73f7 940#endif /* IXGBE_FCOE */
00949167 941#ifdef CONFIG_DEBUG_FS
5ccc921a
JP
942void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
943void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
944void ixgbe_dbg_init(void);
945void ixgbe_dbg_exit(void);
33243fb0
JP
946#else
947static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
948static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
949static inline void ixgbe_dbg_init(void) {}
950static inline void ixgbe_dbg_exit(void) {}
00949167 951#endif /* CONFIG_DEBUG_FS */
b2d96e0a
AD
952static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
953{
954 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
955}
956
5ccc921a 957void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
9966d1ee 958void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
5ccc921a
JP
959void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
960void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
961void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
eda183c2 962void ixgbe_ptp_rx_hwtstamp(struct ixgbe_adapter *adapter, struct sk_buff *skb);
93501d48
JK
963int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
964int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
5ccc921a
JP
965void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
966void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
967void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
da36b647
GR
968#ifdef CONFIG_PCI_IOV
969void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
970#endif
3a6a4eda 971
2a47fa45
JF
972netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
973 struct ixgbe_adapter *adapter,
974 struct ixgbe_ring *tx_ring);
7f276efb 975u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter);
9a799d71 976#endif /* _IXGBE_H_ */