net: add might_sleep() call to napi_disable
[linux-2.6-block.git] / drivers / net / ethernet / intel / ixgbe / ixgbe.h
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
434c5e39 4 Copyright(c) 1999 - 2013 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
9a799d71
AK
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
f62bbb5e 31#include <linux/bitops.h>
9a799d71
AK
32#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
b25ebfd2 35#include <linux/cpumask.h>
6fabd715 36#include <linux/aer.h>
f62bbb5e 37#include <linux/if_vlan.h>
6cb562d6 38#include <linux/jiffies.h>
9a799d71 39
3a6a4eda
JK
40#include <linux/clocksource.h>
41#include <linux/net_tstamp.h>
42#include <linux/ptp_clock_kernel.h>
3a6a4eda 43
9a799d71
AK
44#include "ixgbe_type.h"
45#include "ixgbe_common.h"
2f90b865 46#include "ixgbe_dcb.h"
eacd73f7
YZ
47#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
48#define IXGBE_FCOE
49#include "ixgbe_fcoe.h"
50#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
5dd2d332 51#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
52#include <linux/dca.h>
53#endif
9a799d71 54
076bb0c8 55#include <net/busy_poll.h>
5a85e737 56
e0d1095a 57#ifdef CONFIG_NET_RX_BUSY_POLL
b4640030 58#define BP_EXTENDED_STATS
7e15b90f 59#endif
849c4542
ET
60/* common prefix used by pr_<> macros */
61#undef pr_fmt
62#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9a799d71
AK
63
64/* TX/RX descriptor defines */
6bacb300 65#define IXGBE_DEFAULT_TXD 512
59224555 66#define IXGBE_DEFAULT_TX_WORK 256
9a799d71
AK
67#define IXGBE_MAX_TXD 4096
68#define IXGBE_MIN_TXD 64
69
6bacb300 70#define IXGBE_DEFAULT_RXD 512
9a799d71
AK
71#define IXGBE_MAX_RXD 4096
72#define IXGBE_MIN_RXD 64
73
9a799d71 74/* flow control */
2b9ade93 75#define IXGBE_MIN_FCRTL 0x40
9a799d71 76#define IXGBE_MAX_FCRTL 0x7FF80
2b9ade93 77#define IXGBE_MIN_FCRTH 0x600
9a799d71 78#define IXGBE_MAX_FCRTH 0x7FFF0
2b9ade93 79#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
9a799d71
AK
80#define IXGBE_MIN_FCPAUSE 0
81#define IXGBE_MAX_FCPAUSE 0xFFFF
82
83/* Supported Rx Buffer Sizes */
252562c2 84#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
09816fbe
AD
85#define IXGBE_RXBUFFER_2K 2048
86#define IXGBE_RXBUFFER_3K 3072
87#define IXGBE_RXBUFFER_4K 4096
919e78a6 88#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
9a799d71 89
13958070 90/*
252562c2
AD
91 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
92 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
93 * this adds up to 448 bytes of extra data.
94 *
95 * Since netdev_alloc_skb now allocates a page fragment we can use a value
96 * of 256 and the resultant skb will have a truesize of 960 or less.
13958070 97 */
252562c2 98#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
9a799d71 99
9a799d71
AK
100/* How many Rx Buffers do we bundle into one write to the hardware ? */
101#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
102
472148c3
AD
103enum ixgbe_tx_flags {
104 /* cmd_type flags */
105 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
106 IXGBE_TX_FLAGS_TSO = 0x02,
107 IXGBE_TX_FLAGS_TSTAMP = 0x04,
108
109 /* olinfo flags */
110 IXGBE_TX_FLAGS_CC = 0x08,
111 IXGBE_TX_FLAGS_IPV4 = 0x10,
112 IXGBE_TX_FLAGS_CSUM = 0x20,
113
114 /* software defined flags */
115 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
116 IXGBE_TX_FLAGS_FCOE = 0x80,
117};
118
119/* VLAN info */
9a799d71 120#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
66f32a8b
AD
121#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
122#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
9a799d71
AK
123#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
124
7f870475
GR
125#define IXGBE_MAX_VF_MC_ENTRIES 30
126#define IXGBE_MAX_VF_FUNCTIONS 64
127#define IXGBE_MAX_VFTA_ENTRIES 128
128#define MAX_EMULATION_MAC_ADDRS 16
a1cbb15c 129#define IXGBE_MAX_PF_MACVLANS 15
1d9c0bfd 130#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
83c61fa9
GR
131#define IXGBE_82599_VF_DEVICE_ID 0x10ED
132#define IXGBE_X540_VF_DEVICE_ID 0x1515
7f870475
GR
133
134struct vf_data_storage {
135 unsigned char vf_mac_addresses[ETH_ALEN];
136 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
137 u16 num_vf_mc_hashes;
138 u16 default_vf_vlan_id;
139 u16 vlans_enabled;
7f870475 140 bool clear_to_send;
7f01648a 141 bool pf_set_mac;
7f01648a
GR
142 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
143 u16 pf_qos;
ff4ab206 144 u16 tx_rate;
de4c7f65
GR
145 u16 vlan_count;
146 u8 spoofchk_enabled;
374c65d6 147 unsigned int vf_api;
7f870475
GR
148};
149
a1cbb15c
GR
150struct vf_macvlans {
151 struct list_head l;
152 int vf;
153 int rar_entry;
154 bool free;
155 bool is_macvlan;
156 u8 vf_macvlan[ETH_ALEN];
157};
158
a535c30e
AD
159#define IXGBE_MAX_TXD_PWR 14
160#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
161
162/* Tx Descriptors needed, worst case */
163#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
990a3158 164#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
a535c30e 165
9a799d71
AK
166/* wrapper around a pointer to a socket buffer,
167 * so a DMA handle can be stored along with the buffer */
168struct ixgbe_tx_buffer {
d3d00239 169 union ixgbe_adv_tx_desc *next_to_watch;
9a799d71 170 unsigned long time_stamp;
fd0db0ed
AD
171 struct sk_buff *skb;
172 unsigned int bytecount;
173 unsigned short gso_segs;
244e27ad 174 __be16 protocol;
729739b7
AD
175 DEFINE_DMA_UNMAP_ADDR(dma);
176 DEFINE_DMA_UNMAP_LEN(len);
d3d00239 177 u32 tx_flags;
9a799d71
AK
178};
179
180struct ixgbe_rx_buffer {
181 struct sk_buff *skb;
182 dma_addr_t dma;
183 struct page *page;
762f4c57 184 unsigned int page_offset;
9a799d71
AK
185};
186
187struct ixgbe_queue_stats {
188 u64 packets;
189 u64 bytes;
b4640030 190#ifdef BP_EXTENDED_STATS
7e15b90f
ET
191 u64 yields;
192 u64 misses;
193 u64 cleaned;
b4640030 194#endif /* BP_EXTENDED_STATS */
9a799d71
AK
195};
196
5b7da515
AD
197struct ixgbe_tx_queue_stats {
198 u64 restart_queue;
199 u64 tx_busy;
c84d324c 200 u64 tx_done_old;
5b7da515
AD
201};
202
203struct ixgbe_rx_queue_stats {
204 u64 rsc_count;
205 u64 rsc_flush;
206 u64 non_eop_descs;
207 u64 alloc_rx_page_failed;
208 u64 alloc_rx_buff_failed;
8a0da21b 209 u64 csum_err;
5b7da515
AD
210};
211
f800326d 212enum ixgbe_ring_state_t {
7d637bcc 213 __IXGBE_TX_FDIR_INIT_DONE,
fd786b7b 214 __IXGBE_TX_XPS_INIT_DONE,
7d637bcc 215 __IXGBE_TX_DETECT_HANG,
c84d324c 216 __IXGBE_HANG_CHECK_ARMED,
7d637bcc 217 __IXGBE_RX_RSC_ENABLED,
8a0da21b 218 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
57efd44c 219 __IXGBE_RX_FCOE,
7d637bcc
AD
220};
221
7d637bcc
AD
222#define check_for_tx_hang(ring) \
223 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
224#define set_check_for_tx_hang(ring) \
225 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
226#define clear_check_for_tx_hang(ring) \
227 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
228#define ring_is_rsc_enabled(ring) \
229 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
230#define set_ring_rsc_enabled(ring) \
231 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
232#define clear_ring_rsc_enabled(ring) \
233 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
9a799d71 234struct ixgbe_ring {
efe3d3c8 235 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
d3ee4294
AD
236 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
237 struct net_device *netdev; /* netdev ring belongs to */
238 struct device *dev; /* device for DMA mapping */
9a799d71 239 void *desc; /* descriptor ring memory */
9a799d71
AK
240 union {
241 struct ixgbe_tx_buffer *tx_buffer_info;
242 struct ixgbe_rx_buffer *rx_buffer_info;
243 };
6cb562d6 244 unsigned long last_rx_timestamp;
7d637bcc 245 unsigned long state;
bd198058 246 u8 __iomem *tail;
d3ee4294
AD
247 dma_addr_t dma; /* phys. address of descriptor ring */
248 unsigned int size; /* length in bytes */
bd198058 249
ae540af1 250 u16 count; /* amount of descriptors */
ae540af1
JB
251
252 u8 queue_index; /* needed for multiqueue queue management */
7d637bcc
AD
253 u8 reg_idx; /* holds the special value that gets
254 * the hardware register offset
255 * associated with this ring, which is
256 * different for DCB and RSS modes
257 */
d3ee4294
AD
258 u16 next_to_use;
259 u16 next_to_clean;
260
f800326d 261 union {
d3ee4294 262 u16 next_to_alloc;
f800326d
AD
263 struct {
264 u8 atr_sample_rate;
265 u8 atr_count;
266 };
f800326d 267 };
9a799d71 268
bd198058 269 u8 dcb_tc;
9a799d71 270 struct ixgbe_queue_stats stats;
de1036b1 271 struct u64_stats_sync syncp;
5b7da515
AD
272 union {
273 struct ixgbe_tx_queue_stats tx_stats;
274 struct ixgbe_rx_queue_stats rx_stats;
275 };
7ca3bc58 276} ____cacheline_internodealigned_in_smp;
9a799d71 277
c7e4358a
SN
278enum ixgbe_ring_f_enum {
279 RING_F_NONE = 0,
7f870475 280 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
c7e4358a 281 RING_F_RSS,
c4cf55e5 282 RING_F_FDIR,
0331a832
YZ
283#ifdef IXGBE_FCOE
284 RING_F_FCOE,
285#endif /* IXGBE_FCOE */
c7e4358a
SN
286
287 RING_F_ARRAY_SIZE /* must be last in enum set */
288};
289
021230d4 290#define IXGBE_MAX_RSS_INDICES 16
7f870475 291#define IXGBE_MAX_VMDQ_INDICES 64
d3cb9869 292#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
0331a832 293#define IXGBE_MAX_FCOE_INDICES 8
d3cb9869
AD
294#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
295#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
021230d4 296struct ixgbe_ring_feature {
c087663e
AD
297 u16 limit; /* upper limit on feature indices */
298 u16 indices; /* current value of indices */
e4b317e9
AD
299 u16 mask; /* Mask used for feature to ring mapping */
300 u16 offset; /* offset to start of feature */
7ca3bc58 301} ____cacheline_internodealigned_in_smp;
021230d4 302
73079ea0
AD
303#define IXGBE_82599_VMDQ_8Q_MASK 0x78
304#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
305#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
306
f800326d
AD
307/*
308 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
309 * this is twice the size of a half page we need to double the page order
310 * for FCoE enabled Rx queues.
311 */
09816fbe 312static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
f800326d 313{
09816fbe
AD
314#ifdef IXGBE_FCOE
315 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
316 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
317 IXGBE_RXBUFFER_3K;
318#endif
319 return IXGBE_RXBUFFER_2K;
f800326d 320}
09816fbe
AD
321
322static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
323{
324#ifdef IXGBE_FCOE
325 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
326 return (PAGE_SIZE < 8192) ? 1 : 0;
f800326d 327#endif
09816fbe
AD
328 return 0;
329}
f800326d 330#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
f800326d 331
08c8833b 332struct ixgbe_ring_container {
efe3d3c8 333 struct ixgbe_ring *ring; /* pointer to linked list of rings */
bd198058
AD
334 unsigned int total_bytes; /* total bytes processed this int */
335 unsigned int total_packets; /* total packets processed this int */
336 u16 work_limit; /* total work allowed per interrupt */
08c8833b
AD
337 u8 count; /* total number of rings in vector */
338 u8 itr; /* current ITR setting for ring */
339};
021230d4 340
a557928e
AD
341/* iterator for handling rings in ring container */
342#define ixgbe_for_each_ring(pos, head) \
343 for (pos = (head).ring; pos != NULL; pos = pos->next)
344
2f90b865
AD
345#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
346 ? 8 : 1)
347#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
348
49c7ffbe 349/* MAX_Q_VECTORS of these are allocated,
021230d4
AV
350 * but we only use one per queue-specific vector.
351 */
352struct ixgbe_q_vector {
353 struct ixgbe_adapter *adapter;
33cf09c9
AD
354#ifdef CONFIG_IXGBE_DCA
355 int cpu; /* CPU for DCA */
356#endif
d5bf4f67
ET
357 u16 v_idx; /* index of q_vector within array, also used for
358 * finding the bit in EICR and friends that
359 * represents the vector for this ring */
360 u16 itr; /* Interrupt throttle rate written to EITR */
08c8833b 361 struct ixgbe_ring_container rx, tx;
d5bf4f67
ET
362
363 struct napi_struct napi;
de88eeeb
AD
364 cpumask_t affinity_mask;
365 int numa_node;
366 struct rcu_head rcu; /* to avoid race with update stats on free */
d0759ebb 367 char name[IFNAMSIZ + 9];
de88eeeb 368
e0d1095a 369#ifdef CONFIG_NET_RX_BUSY_POLL
5a85e737
ET
370 unsigned int state;
371#define IXGBE_QV_STATE_IDLE 0
372#define IXGBE_QV_STATE_NAPI 1 /* NAPI owns this QV */
373#define IXGBE_QV_STATE_POLL 2 /* poll owns this QV */
374#define IXGBE_QV_LOCKED (IXGBE_QV_STATE_NAPI | IXGBE_QV_STATE_POLL)
375#define IXGBE_QV_STATE_NAPI_YIELD 4 /* NAPI yielded this QV */
376#define IXGBE_QV_STATE_POLL_YIELD 8 /* poll yielded this QV */
377#define IXGBE_QV_YIELD (IXGBE_QV_STATE_NAPI_YIELD | IXGBE_QV_STATE_POLL_YIELD)
378#define IXGBE_QV_USER_PEND (IXGBE_QV_STATE_POLL | IXGBE_QV_STATE_POLL_YIELD)
379 spinlock_t lock;
e0d1095a 380#endif /* CONFIG_NET_RX_BUSY_POLL */
5a85e737 381
de88eeeb
AD
382 /* for dynamic allocation of rings associated with this q_vector */
383 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
021230d4 384};
e0d1095a 385#ifdef CONFIG_NET_RX_BUSY_POLL
5a85e737
ET
386static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
387{
388
389 spin_lock_init(&q_vector->lock);
390 q_vector->state = IXGBE_QV_STATE_IDLE;
391}
392
393/* called from the device poll routine to get ownership of a q_vector */
394static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
395{
396 int rc = true;
397 spin_lock(&q_vector->lock);
398 if (q_vector->state & IXGBE_QV_LOCKED) {
399 WARN_ON(q_vector->state & IXGBE_QV_STATE_NAPI);
400 q_vector->state |= IXGBE_QV_STATE_NAPI_YIELD;
401 rc = false;
b4640030 402#ifdef BP_EXTENDED_STATS
7e15b90f
ET
403 q_vector->tx.ring->stats.yields++;
404#endif
5a85e737
ET
405 } else
406 /* we don't care if someone yielded */
407 q_vector->state = IXGBE_QV_STATE_NAPI;
408 spin_unlock(&q_vector->lock);
409 return rc;
410}
411
412/* returns true is someone tried to get the qv while napi had it */
413static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
414{
415 int rc = false;
416 spin_lock(&q_vector->lock);
417 WARN_ON(q_vector->state & (IXGBE_QV_STATE_POLL |
418 IXGBE_QV_STATE_NAPI_YIELD));
419
420 if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
421 rc = true;
422 q_vector->state = IXGBE_QV_STATE_IDLE;
423 spin_unlock(&q_vector->lock);
424 return rc;
425}
426
427/* called from ixgbe_low_latency_poll() */
428static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
429{
430 int rc = true;
431 spin_lock_bh(&q_vector->lock);
432 if ((q_vector->state & IXGBE_QV_LOCKED)) {
433 q_vector->state |= IXGBE_QV_STATE_POLL_YIELD;
434 rc = false;
b4640030 435#ifdef BP_EXTENDED_STATS
7e15b90f
ET
436 q_vector->rx.ring->stats.yields++;
437#endif
5a85e737
ET
438 } else
439 /* preserve yield marks */
440 q_vector->state |= IXGBE_QV_STATE_POLL;
441 spin_unlock_bh(&q_vector->lock);
442 return rc;
443}
444
445/* returns true if someone tried to get the qv while it was locked */
446static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
447{
448 int rc = false;
449 spin_lock_bh(&q_vector->lock);
450 WARN_ON(q_vector->state & (IXGBE_QV_STATE_NAPI));
451
452 if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
453 rc = true;
454 q_vector->state = IXGBE_QV_STATE_IDLE;
455 spin_unlock_bh(&q_vector->lock);
456 return rc;
457}
458
459/* true if a socket is polling, even if it did not get the lock */
b4640030 460static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
5a85e737
ET
461{
462 WARN_ON(!(q_vector->state & IXGBE_QV_LOCKED));
463 return q_vector->state & IXGBE_QV_USER_PEND;
464}
e0d1095a 465#else /* CONFIG_NET_RX_BUSY_POLL */
5a85e737
ET
466static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
467{
468}
469
470static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
471{
472 return true;
473}
474
475static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
476{
477 return false;
478}
479
480static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
481{
482 return false;
483}
484
485static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
486{
487 return false;
488}
489
b4640030 490static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
5a85e737
ET
491{
492 return false;
493}
e0d1095a 494#endif /* CONFIG_NET_RX_BUSY_POLL */
5a85e737 495
3ca8bc6d
DS
496#ifdef CONFIG_IXGBE_HWMON
497
498#define IXGBE_HWMON_TYPE_LOC 0
499#define IXGBE_HWMON_TYPE_TEMP 1
500#define IXGBE_HWMON_TYPE_CAUTION 2
501#define IXGBE_HWMON_TYPE_MAX 3
502
503struct hwmon_attr {
504 struct device_attribute dev_attr;
505 struct ixgbe_hw *hw;
506 struct ixgbe_thermal_diode_data *sensor;
507 char name[12];
508};
509
510struct hwmon_buff {
511 struct device *device;
512 struct hwmon_attr *hwmon_list;
513 unsigned int n_hwmon;
514};
515#endif /* CONFIG_IXGBE_HWMON */
021230d4 516
d5bf4f67
ET
517/*
518 * microsecond values for various ITR rates shifted by 2 to fit itr register
519 * with the first 3 bits reserved 0
9a799d71 520 */
d5bf4f67
ET
521#define IXGBE_MIN_RSC_ITR 24
522#define IXGBE_100K_ITR 40
523#define IXGBE_20K_ITR 200
524#define IXGBE_10K_ITR 400
525#define IXGBE_8K_ITR 500
9a799d71 526
f56e0cb1
AD
527/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
528static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
529 const u32 stat_err_bits)
530{
531 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
532}
533
7d4987de
AD
534static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
535{
536 u16 ntc = ring->next_to_clean;
537 u16 ntu = ring->next_to_use;
538
539 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
540}
9a799d71 541
e4f74028 542#define IXGBE_RX_DESC(R, i) \
31f05a2d 543 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
e4f74028 544#define IXGBE_TX_DESC(R, i) \
31f05a2d 545 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
e4f74028 546#define IXGBE_TX_CTXTDESC(R, i) \
31f05a2d 547 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
9a799d71 548
c88887e0 549#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
63f39bd1
YZ
550#ifdef IXGBE_FCOE
551/* Use 3K as the baby jumbo frame size for FCoE */
552#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
553#endif /* IXGBE_FCOE */
9a799d71 554
021230d4
AV
555#define OTHER_VECTOR 1
556#define NON_Q_VECTORS (OTHER_VECTOR)
557
e8e26350 558#define MAX_MSIX_VECTORS_82599 64
49c7ffbe 559#define MAX_Q_VECTORS_82599 64
eb7f139c 560#define MAX_MSIX_VECTORS_82598 18
49c7ffbe 561#define MAX_Q_VECTORS_82598 16
eb7f139c 562
49c7ffbe 563#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
e8e26350 564#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
eb7f139c 565
8f15486d 566#define MIN_MSIX_Q_VECTORS 1
021230d4
AV
567#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
568
46646e61
AD
569/* default to trying for four seconds */
570#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
571
9a799d71
AK
572/* board specific private data structure */
573struct ixgbe_adapter {
46646e61
AD
574 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
575 /* OS defined structs */
576 struct net_device *netdev;
577 struct pci_dev *pdev;
578
e606bfe7
AD
579 unsigned long state;
580
581 /* Some features need tri-state capability,
582 * thus the additional *_CAPABLE flags.
583 */
584 u32 flags;
a16a0d2f
AD
585#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0)
586#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
587#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2)
588#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
589#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
590#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
591#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
592#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7)
593#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
594#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
595#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
596#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
597#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
598#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
599#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
600#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
601#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
602#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
603#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
604#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
605#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
606#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
607#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
608#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
e606bfe7
AD
609
610 u32 flags2;
a16a0d2f 611#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
e606bfe7
AD
612#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
613#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
f0f9778d 614#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
7086400d
AD
615#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
616#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
c83c6cbd 617#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
d034acf1 618#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
ef6afc0c
AD
619#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
620#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
8fecf67c
JK
621#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 10)
622#define IXGBE_FLAG2_BRIDGE_MODE_VEB (u32)(1 << 11)
d033d526 623
46646e61
AD
624 /* Tx fast path data */
625 int num_tx_queues;
626 u16 tx_itr_setting;
bd198058
AD
627 u16 tx_work_limit;
628
46646e61
AD
629 /* Rx fast path data */
630 int num_rx_queues;
631 u16 rx_itr_setting;
632
9a799d71 633 /* TX */
4a0b9ca0 634 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
9a799d71 635
7ca3bc58
JB
636 u64 restart_queue;
637 u64 lsc_int;
46646e61 638 u32 tx_timeout_count;
7ca3bc58 639
9a799d71 640 /* RX */
46646e61 641 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
7f870475
GR
642 int num_rx_pools; /* == num_rx_queues in 82598 */
643 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
9a799d71 644 u64 hw_csum_rx_error;
e8e26350 645 u64 hw_rx_no_dma_resources;
46646e61
AD
646 u64 rsc_total_count;
647 u64 rsc_total_flush;
9a799d71 648 u64 non_eop_descs;
9a799d71
AK
649 u32 alloc_rx_page_failed;
650 u32 alloc_rx_buff_failed;
651
49c7ffbe 652 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
9a799d71 653
46646e61
AD
654 /* DCB parameters */
655 struct ieee_pfc *ixgbe_ieee_pfc;
656 struct ieee_ets *ixgbe_ieee_ets;
657 struct ixgbe_dcb_config dcb_cfg;
658 struct ixgbe_dcb_config temp_dcb_cfg;
659 u8 dcb_set_bitmap;
660 u8 dcbx_cap;
661 enum ixgbe_fc_mode last_lfc_mode;
662
49c7ffbe
AD
663 int num_q_vectors; /* current number of q_vectors for device */
664 int max_q_vectors; /* true count of q_vectors for device */
46646e61
AD
665 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
666 struct msix_entry *msix_entries;
9a799d71 667
da4dd0f7
PWJ
668 u32 test_icr;
669 struct ixgbe_ring test_tx_ring;
670 struct ixgbe_ring test_rx_ring;
671
9a799d71
AK
672 /* structs defined in ixgbe_hw.h */
673 struct ixgbe_hw hw;
674 u16 msg_enable;
675 struct ixgbe_hw_stats stats;
021230d4 676
9a799d71 677 u64 tx_busy;
30efa5a3
JB
678 unsigned int tx_ring_count;
679 unsigned int rx_ring_count;
cf8280ee
JB
680
681 u32 link_speed;
682 bool link_up;
683 unsigned long link_check_timeout;
684
7086400d 685 struct timer_list service_timer;
46646e61
AD
686 struct work_struct service_task;
687
688 struct hlist_head fdir_filter_list;
689 unsigned long fdir_overflow; /* number of times ATR was backed off */
690 union ixgbe_atr_input fdir_mask;
691 int fdir_filter_count;
c4cf55e5
PWJ
692 u32 fdir_pballoc;
693 u32 atr_sample_rate;
694 spinlock_t fdir_perfect_lock;
46646e61 695
d0ed8937
YZ
696#ifdef IXGBE_FCOE
697 struct ixgbe_fcoe fcoe;
698#endif /* IXGBE_FCOE */
e8e26350 699 u32 wol;
46646e61 700
46646e61
AD
701 u16 bd_number;
702
15e5209f
ET
703 u16 eeprom_verh;
704 u16 eeprom_verl;
c23f5b6b 705 u16 eeprom_cap;
7f870475 706
119fc60a 707 u32 interrupt_event;
46646e61 708 u32 led_reg;
1a6c14a2 709
3a6a4eda
JK
710 struct ptp_clock *ptp_clock;
711 struct ptp_clock_info ptp_caps;
891dc082
JK
712 struct work_struct ptp_tx_work;
713 struct sk_buff *ptp_tx_skb;
714 unsigned long ptp_tx_start;
3a6a4eda 715 unsigned long last_overflow_check;
6cb562d6 716 unsigned long last_rx_ptp_check;
3a6a4eda
JK
717 spinlock_t tmreg_lock;
718 struct cyclecounter cc;
719 struct timecounter tc;
720 u32 base_incval;
3a6a4eda 721
7f870475
GR
722 /* SR-IOV */
723 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
724 unsigned int num_vfs;
725 struct vf_data_storage *vfinfo;
ff4ab206 726 int vf_rate_link_speed;
a1cbb15c
GR
727 struct vf_macvlans vf_mvs;
728 struct vf_macvlans *mv_list;
3e05334f 729
83c61fa9
GR
730 u32 timer_event_accumulator;
731 u32 vferr_refcount;
3ca8bc6d
DS
732 struct kobject *info_kobj;
733#ifdef CONFIG_IXGBE_HWMON
734 struct hwmon_buff ixgbe_hwmon_buff;
735#endif /* CONFIG_IXGBE_HWMON */
00949167
CS
736#ifdef CONFIG_DEBUG_FS
737 struct dentry *ixgbe_dbg_adapter;
738#endif /*CONFIG_DEBUG_FS*/
107d3018
AD
739
740 u8 default_up;
3e05334f
AD
741};
742
743struct ixgbe_fdir_filter {
744 struct hlist_node fdir_node;
745 union ixgbe_atr_input filter;
746 u16 sw_idx;
747 u16 action;
9a799d71
AK
748};
749
70e5576c 750enum ixgbe_state_t {
9a799d71
AK
751 __IXGBE_TESTING,
752 __IXGBE_RESETTING,
c4900be0 753 __IXGBE_DOWN,
7086400d
AD
754 __IXGBE_SERVICE_SCHED,
755 __IXGBE_IN_SFP_INIT,
8fecf67c 756 __IXGBE_PTP_RUNNING,
9a799d71
AK
757};
758
4c1975d7
AD
759struct ixgbe_cb {
760 union { /* Union defining head/tail partner */
761 struct sk_buff *head;
762 struct sk_buff *tail;
763 };
aa80175a 764 dma_addr_t dma;
4c1975d7 765 u16 append_cnt;
f800326d 766 bool page_released;
aa80175a 767};
4c1975d7 768#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
aa80175a 769
9a799d71 770enum ixgbe_boards {
3957d63d 771 board_82598,
e8e26350 772 board_82599,
fe15e8e1 773 board_X540,
9a799d71
AK
774};
775
3957d63d 776extern struct ixgbe_info ixgbe_82598_info;
e8e26350 777extern struct ixgbe_info ixgbe_82599_info;
fe15e8e1 778extern struct ixgbe_info ixgbe_X540_info;
7a6b6f51 779#ifdef CONFIG_IXGBE_DCB
32953543 780extern const struct dcbnl_rtnl_ops dcbnl_ops;
2f90b865 781#endif
9a799d71
AK
782
783extern char ixgbe_driver_name[];
9c8eb720 784extern const char ixgbe_driver_version[];
8af3c33f 785#ifdef IXGBE_FCOE
ea81875a 786extern char ixgbe_default_device_descr[];
8af3c33f 787#endif /* IXGBE_FCOE */
9a799d71 788
5ccc921a
JP
789void ixgbe_up(struct ixgbe_adapter *adapter);
790void ixgbe_down(struct ixgbe_adapter *adapter);
791void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
792void ixgbe_reset(struct ixgbe_adapter *adapter);
793void ixgbe_set_ethtool_ops(struct net_device *netdev);
794int ixgbe_setup_rx_resources(struct ixgbe_ring *);
795int ixgbe_setup_tx_resources(struct ixgbe_ring *);
796void ixgbe_free_rx_resources(struct ixgbe_ring *);
797void ixgbe_free_tx_resources(struct ixgbe_ring *);
798void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
799void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
800void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
801void ixgbe_update_stats(struct ixgbe_adapter *adapter);
802int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
803int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
8e2813f5 804 u16 subdevice_id);
5ccc921a
JP
805void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
806netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
807 struct ixgbe_ring *);
808void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
809 struct ixgbe_tx_buffer *);
810void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
811void ixgbe_write_eitr(struct ixgbe_q_vector *);
812int ixgbe_poll(struct napi_struct *napi, int budget);
813int ethtool_ioctl(struct ifreq *ifr);
814s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
815s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
816s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
817s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
818 union ixgbe_atr_hash_dword input,
819 union ixgbe_atr_hash_dword common,
820 u8 queue);
821s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
822 union ixgbe_atr_input *input_mask);
823s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
824 union ixgbe_atr_input *input,
825 u16 soft_id, u8 queue);
826s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
827 union ixgbe_atr_input *input,
828 u16 soft_id);
829void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
830 union ixgbe_atr_input *mask);
831bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
832void ixgbe_set_rx_mode(struct net_device *netdev);
8af3c33f 833#ifdef CONFIG_IXGBE_DCB
5ccc921a 834void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
8af3c33f 835#endif
5ccc921a
JP
836int ixgbe_setup_tc(struct net_device *dev, u8 tc);
837void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
838void ixgbe_do_reset(struct net_device *netdev);
1210982b 839#ifdef CONFIG_IXGBE_HWMON
5ccc921a
JP
840void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
841int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
1210982b 842#endif /* CONFIG_IXGBE_HWMON */
eacd73f7 843#ifdef IXGBE_FCOE
5ccc921a
JP
844void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
845int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
846 u8 *hdr_len);
847int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
848 union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
849int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
850 struct scatterlist *sgl, unsigned int sgc);
851int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
852 struct scatterlist *sgl, unsigned int sgc);
853int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
854int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
855void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
856int ixgbe_fcoe_enable(struct net_device *netdev);
857int ixgbe_fcoe_disable(struct net_device *netdev);
6ee16520 858#ifdef CONFIG_IXGBE_DCB
5ccc921a
JP
859u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
860u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
6ee16520 861#endif /* CONFIG_IXGBE_DCB */
5ccc921a
JP
862int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
863int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
864 struct netdev_fcoe_hbainfo *info);
865u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
eacd73f7 866#endif /* IXGBE_FCOE */
00949167 867#ifdef CONFIG_DEBUG_FS
5ccc921a
JP
868void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
869void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
870void ixgbe_dbg_init(void);
871void ixgbe_dbg_exit(void);
33243fb0
JP
872#else
873static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
874static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
875static inline void ixgbe_dbg_init(void) {}
876static inline void ixgbe_dbg_exit(void) {}
00949167 877#endif /* CONFIG_DEBUG_FS */
b2d96e0a
AD
878static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
879{
880 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
881}
882
5ccc921a
JP
883void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
884void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
885void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
886void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
887void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
888 struct sk_buff *skb);
39dfb71b
AD
889static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
890 union ixgbe_adv_rx_desc *rx_desc,
891 struct sk_buff *skb)
892{
893 if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
894 return;
895
896 __ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb);
897
898 /*
899 * Update the last_rx_timestamp timer in order to enable watchdog check
900 * for error case of latched timestamp on a dropped packet.
901 */
902 rx_ring->last_rx_timestamp = jiffies;
903}
904
5ccc921a
JP
905int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter, struct ifreq *ifr,
906 int cmd);
907void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
908void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
909void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
da36b647
GR
910#ifdef CONFIG_PCI_IOV
911void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
912#endif
3a6a4eda 913
9a799d71 914#endif /* _IXGBE_H_ */