ixgbe: add support for ndo_ll_poll
[linux-2.6-block.git] / drivers / net / ethernet / intel / ixgbe / ixgbe.h
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
434c5e39 4 Copyright(c) 1999 - 2013 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
9a799d71
AK
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
f62bbb5e 31#include <linux/bitops.h>
9a799d71
AK
32#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
b25ebfd2 35#include <linux/cpumask.h>
6fabd715 36#include <linux/aer.h>
f62bbb5e 37#include <linux/if_vlan.h>
6cb562d6 38#include <linux/jiffies.h>
9a799d71 39
3a6a4eda
JK
40#include <linux/clocksource.h>
41#include <linux/net_tstamp.h>
42#include <linux/ptp_clock_kernel.h>
3a6a4eda 43
9a799d71
AK
44#include "ixgbe_type.h"
45#include "ixgbe_common.h"
2f90b865 46#include "ixgbe_dcb.h"
eacd73f7
YZ
47#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
48#define IXGBE_FCOE
49#include "ixgbe_fcoe.h"
50#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
5dd2d332 51#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
52#include <linux/dca.h>
53#endif
9a799d71 54
5a85e737
ET
55#include <net/ll_poll.h>
56
849c4542
ET
57/* common prefix used by pr_<> macros */
58#undef pr_fmt
59#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9a799d71
AK
60
61/* TX/RX descriptor defines */
6bacb300 62#define IXGBE_DEFAULT_TXD 512
59224555 63#define IXGBE_DEFAULT_TX_WORK 256
9a799d71
AK
64#define IXGBE_MAX_TXD 4096
65#define IXGBE_MIN_TXD 64
66
6bacb300 67#define IXGBE_DEFAULT_RXD 512
9a799d71
AK
68#define IXGBE_MAX_RXD 4096
69#define IXGBE_MIN_RXD 64
70
9a799d71 71/* flow control */
2b9ade93 72#define IXGBE_MIN_FCRTL 0x40
9a799d71 73#define IXGBE_MAX_FCRTL 0x7FF80
2b9ade93 74#define IXGBE_MIN_FCRTH 0x600
9a799d71 75#define IXGBE_MAX_FCRTH 0x7FFF0
2b9ade93 76#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
9a799d71
AK
77#define IXGBE_MIN_FCPAUSE 0
78#define IXGBE_MAX_FCPAUSE 0xFFFF
79
80/* Supported Rx Buffer Sizes */
252562c2 81#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
09816fbe
AD
82#define IXGBE_RXBUFFER_2K 2048
83#define IXGBE_RXBUFFER_3K 3072
84#define IXGBE_RXBUFFER_4K 4096
919e78a6 85#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
9a799d71 86
13958070 87/*
252562c2
AD
88 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
89 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
90 * this adds up to 448 bytes of extra data.
91 *
92 * Since netdev_alloc_skb now allocates a page fragment we can use a value
93 * of 256 and the resultant skb will have a truesize of 960 or less.
13958070 94 */
252562c2 95#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
9a799d71 96
9a799d71
AK
97/* How many Rx Buffers do we bundle into one write to the hardware ? */
98#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
99
472148c3
AD
100enum ixgbe_tx_flags {
101 /* cmd_type flags */
102 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
103 IXGBE_TX_FLAGS_TSO = 0x02,
104 IXGBE_TX_FLAGS_TSTAMP = 0x04,
105
106 /* olinfo flags */
107 IXGBE_TX_FLAGS_CC = 0x08,
108 IXGBE_TX_FLAGS_IPV4 = 0x10,
109 IXGBE_TX_FLAGS_CSUM = 0x20,
110
111 /* software defined flags */
112 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
113 IXGBE_TX_FLAGS_FCOE = 0x80,
114};
115
116/* VLAN info */
9a799d71 117#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
66f32a8b
AD
118#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
119#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
9a799d71
AK
120#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
121
7f870475
GR
122#define IXGBE_MAX_VF_MC_ENTRIES 30
123#define IXGBE_MAX_VF_FUNCTIONS 64
124#define IXGBE_MAX_VFTA_ENTRIES 128
125#define MAX_EMULATION_MAC_ADDRS 16
a1cbb15c 126#define IXGBE_MAX_PF_MACVLANS 15
1d9c0bfd 127#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
83c61fa9
GR
128#define IXGBE_82599_VF_DEVICE_ID 0x10ED
129#define IXGBE_X540_VF_DEVICE_ID 0x1515
7f870475
GR
130
131struct vf_data_storage {
132 unsigned char vf_mac_addresses[ETH_ALEN];
133 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
134 u16 num_vf_mc_hashes;
135 u16 default_vf_vlan_id;
136 u16 vlans_enabled;
7f870475 137 bool clear_to_send;
7f01648a 138 bool pf_set_mac;
7f01648a
GR
139 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
140 u16 pf_qos;
ff4ab206 141 u16 tx_rate;
de4c7f65
GR
142 u16 vlan_count;
143 u8 spoofchk_enabled;
374c65d6 144 unsigned int vf_api;
7f870475
GR
145};
146
a1cbb15c
GR
147struct vf_macvlans {
148 struct list_head l;
149 int vf;
150 int rar_entry;
151 bool free;
152 bool is_macvlan;
153 u8 vf_macvlan[ETH_ALEN];
154};
155
a535c30e
AD
156#define IXGBE_MAX_TXD_PWR 14
157#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
158
159/* Tx Descriptors needed, worst case */
160#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
990a3158 161#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
a535c30e 162
9a799d71
AK
163/* wrapper around a pointer to a socket buffer,
164 * so a DMA handle can be stored along with the buffer */
165struct ixgbe_tx_buffer {
d3d00239 166 union ixgbe_adv_tx_desc *next_to_watch;
9a799d71 167 unsigned long time_stamp;
fd0db0ed
AD
168 struct sk_buff *skb;
169 unsigned int bytecount;
170 unsigned short gso_segs;
244e27ad 171 __be16 protocol;
729739b7
AD
172 DEFINE_DMA_UNMAP_ADDR(dma);
173 DEFINE_DMA_UNMAP_LEN(len);
d3d00239 174 u32 tx_flags;
9a799d71
AK
175};
176
177struct ixgbe_rx_buffer {
178 struct sk_buff *skb;
179 dma_addr_t dma;
180 struct page *page;
762f4c57 181 unsigned int page_offset;
9a799d71
AK
182};
183
184struct ixgbe_queue_stats {
185 u64 packets;
186 u64 bytes;
187};
188
5b7da515
AD
189struct ixgbe_tx_queue_stats {
190 u64 restart_queue;
191 u64 tx_busy;
c84d324c 192 u64 tx_done_old;
5b7da515
AD
193};
194
195struct ixgbe_rx_queue_stats {
196 u64 rsc_count;
197 u64 rsc_flush;
198 u64 non_eop_descs;
199 u64 alloc_rx_page_failed;
200 u64 alloc_rx_buff_failed;
8a0da21b 201 u64 csum_err;
5b7da515
AD
202};
203
f800326d 204enum ixgbe_ring_state_t {
7d637bcc 205 __IXGBE_TX_FDIR_INIT_DONE,
fd786b7b 206 __IXGBE_TX_XPS_INIT_DONE,
7d637bcc 207 __IXGBE_TX_DETECT_HANG,
c84d324c 208 __IXGBE_HANG_CHECK_ARMED,
7d637bcc 209 __IXGBE_RX_RSC_ENABLED,
8a0da21b 210 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
57efd44c 211 __IXGBE_RX_FCOE,
7d637bcc
AD
212};
213
7d637bcc
AD
214#define check_for_tx_hang(ring) \
215 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
216#define set_check_for_tx_hang(ring) \
217 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
218#define clear_check_for_tx_hang(ring) \
219 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
220#define ring_is_rsc_enabled(ring) \
221 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
222#define set_ring_rsc_enabled(ring) \
223 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
224#define clear_ring_rsc_enabled(ring) \
225 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
9a799d71 226struct ixgbe_ring {
efe3d3c8 227 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
d3ee4294
AD
228 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
229 struct net_device *netdev; /* netdev ring belongs to */
230 struct device *dev; /* device for DMA mapping */
9a799d71 231 void *desc; /* descriptor ring memory */
9a799d71
AK
232 union {
233 struct ixgbe_tx_buffer *tx_buffer_info;
234 struct ixgbe_rx_buffer *rx_buffer_info;
235 };
6cb562d6 236 unsigned long last_rx_timestamp;
7d637bcc 237 unsigned long state;
bd198058 238 u8 __iomem *tail;
d3ee4294
AD
239 dma_addr_t dma; /* phys. address of descriptor ring */
240 unsigned int size; /* length in bytes */
bd198058 241
ae540af1 242 u16 count; /* amount of descriptors */
ae540af1
JB
243
244 u8 queue_index; /* needed for multiqueue queue management */
7d637bcc
AD
245 u8 reg_idx; /* holds the special value that gets
246 * the hardware register offset
247 * associated with this ring, which is
248 * different for DCB and RSS modes
249 */
d3ee4294
AD
250 u16 next_to_use;
251 u16 next_to_clean;
252
f800326d 253 union {
d3ee4294 254 u16 next_to_alloc;
f800326d
AD
255 struct {
256 u8 atr_sample_rate;
257 u8 atr_count;
258 };
f800326d 259 };
9a799d71 260
bd198058 261 u8 dcb_tc;
9a799d71 262 struct ixgbe_queue_stats stats;
de1036b1 263 struct u64_stats_sync syncp;
5b7da515
AD
264 union {
265 struct ixgbe_tx_queue_stats tx_stats;
266 struct ixgbe_rx_queue_stats rx_stats;
267 };
7ca3bc58 268} ____cacheline_internodealigned_in_smp;
9a799d71 269
c7e4358a
SN
270enum ixgbe_ring_f_enum {
271 RING_F_NONE = 0,
7f870475 272 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
c7e4358a 273 RING_F_RSS,
c4cf55e5 274 RING_F_FDIR,
0331a832
YZ
275#ifdef IXGBE_FCOE
276 RING_F_FCOE,
277#endif /* IXGBE_FCOE */
c7e4358a
SN
278
279 RING_F_ARRAY_SIZE /* must be last in enum set */
280};
281
021230d4 282#define IXGBE_MAX_RSS_INDICES 16
7f870475 283#define IXGBE_MAX_VMDQ_INDICES 64
d3cb9869 284#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
0331a832 285#define IXGBE_MAX_FCOE_INDICES 8
d3cb9869
AD
286#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
287#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
021230d4 288struct ixgbe_ring_feature {
c087663e
AD
289 u16 limit; /* upper limit on feature indices */
290 u16 indices; /* current value of indices */
e4b317e9
AD
291 u16 mask; /* Mask used for feature to ring mapping */
292 u16 offset; /* offset to start of feature */
7ca3bc58 293} ____cacheline_internodealigned_in_smp;
021230d4 294
73079ea0
AD
295#define IXGBE_82599_VMDQ_8Q_MASK 0x78
296#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
297#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
298
f800326d
AD
299/*
300 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
301 * this is twice the size of a half page we need to double the page order
302 * for FCoE enabled Rx queues.
303 */
09816fbe 304static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
f800326d 305{
09816fbe
AD
306#ifdef IXGBE_FCOE
307 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
308 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
309 IXGBE_RXBUFFER_3K;
310#endif
311 return IXGBE_RXBUFFER_2K;
f800326d 312}
09816fbe
AD
313
314static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
315{
316#ifdef IXGBE_FCOE
317 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
318 return (PAGE_SIZE < 8192) ? 1 : 0;
f800326d 319#endif
09816fbe
AD
320 return 0;
321}
f800326d 322#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
f800326d 323
08c8833b 324struct ixgbe_ring_container {
efe3d3c8 325 struct ixgbe_ring *ring; /* pointer to linked list of rings */
bd198058
AD
326 unsigned int total_bytes; /* total bytes processed this int */
327 unsigned int total_packets; /* total packets processed this int */
328 u16 work_limit; /* total work allowed per interrupt */
08c8833b
AD
329 u8 count; /* total number of rings in vector */
330 u8 itr; /* current ITR setting for ring */
331};
021230d4 332
a557928e
AD
333/* iterator for handling rings in ring container */
334#define ixgbe_for_each_ring(pos, head) \
335 for (pos = (head).ring; pos != NULL; pos = pos->next)
336
2f90b865
AD
337#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
338 ? 8 : 1)
339#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
340
49c7ffbe 341/* MAX_Q_VECTORS of these are allocated,
021230d4
AV
342 * but we only use one per queue-specific vector.
343 */
344struct ixgbe_q_vector {
345 struct ixgbe_adapter *adapter;
33cf09c9
AD
346#ifdef CONFIG_IXGBE_DCA
347 int cpu; /* CPU for DCA */
348#endif
d5bf4f67
ET
349 u16 v_idx; /* index of q_vector within array, also used for
350 * finding the bit in EICR and friends that
351 * represents the vector for this ring */
352 u16 itr; /* Interrupt throttle rate written to EITR */
08c8833b 353 struct ixgbe_ring_container rx, tx;
d5bf4f67
ET
354
355 struct napi_struct napi;
de88eeeb
AD
356 cpumask_t affinity_mask;
357 int numa_node;
358 struct rcu_head rcu; /* to avoid race with update stats on free */
d0759ebb 359 char name[IFNAMSIZ + 9];
de88eeeb 360
5a85e737
ET
361#ifdef CONFIG_NET_LL_RX_POLL
362 unsigned int state;
363#define IXGBE_QV_STATE_IDLE 0
364#define IXGBE_QV_STATE_NAPI 1 /* NAPI owns this QV */
365#define IXGBE_QV_STATE_POLL 2 /* poll owns this QV */
366#define IXGBE_QV_LOCKED (IXGBE_QV_STATE_NAPI | IXGBE_QV_STATE_POLL)
367#define IXGBE_QV_STATE_NAPI_YIELD 4 /* NAPI yielded this QV */
368#define IXGBE_QV_STATE_POLL_YIELD 8 /* poll yielded this QV */
369#define IXGBE_QV_YIELD (IXGBE_QV_STATE_NAPI_YIELD | IXGBE_QV_STATE_POLL_YIELD)
370#define IXGBE_QV_USER_PEND (IXGBE_QV_STATE_POLL | IXGBE_QV_STATE_POLL_YIELD)
371 spinlock_t lock;
372#endif /* CONFIG_NET_LL_RX_POLL */
373
de88eeeb
AD
374 /* for dynamic allocation of rings associated with this q_vector */
375 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
021230d4 376};
5a85e737
ET
377#ifdef CONFIG_NET_LL_RX_POLL
378static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
379{
380
381 spin_lock_init(&q_vector->lock);
382 q_vector->state = IXGBE_QV_STATE_IDLE;
383}
384
385/* called from the device poll routine to get ownership of a q_vector */
386static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
387{
388 int rc = true;
389 spin_lock(&q_vector->lock);
390 if (q_vector->state & IXGBE_QV_LOCKED) {
391 WARN_ON(q_vector->state & IXGBE_QV_STATE_NAPI);
392 q_vector->state |= IXGBE_QV_STATE_NAPI_YIELD;
393 rc = false;
394 } else
395 /* we don't care if someone yielded */
396 q_vector->state = IXGBE_QV_STATE_NAPI;
397 spin_unlock(&q_vector->lock);
398 return rc;
399}
400
401/* returns true is someone tried to get the qv while napi had it */
402static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
403{
404 int rc = false;
405 spin_lock(&q_vector->lock);
406 WARN_ON(q_vector->state & (IXGBE_QV_STATE_POLL |
407 IXGBE_QV_STATE_NAPI_YIELD));
408
409 if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
410 rc = true;
411 q_vector->state = IXGBE_QV_STATE_IDLE;
412 spin_unlock(&q_vector->lock);
413 return rc;
414}
415
416/* called from ixgbe_low_latency_poll() */
417static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
418{
419 int rc = true;
420 spin_lock_bh(&q_vector->lock);
421 if ((q_vector->state & IXGBE_QV_LOCKED)) {
422 q_vector->state |= IXGBE_QV_STATE_POLL_YIELD;
423 rc = false;
424 } else
425 /* preserve yield marks */
426 q_vector->state |= IXGBE_QV_STATE_POLL;
427 spin_unlock_bh(&q_vector->lock);
428 return rc;
429}
430
431/* returns true if someone tried to get the qv while it was locked */
432static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
433{
434 int rc = false;
435 spin_lock_bh(&q_vector->lock);
436 WARN_ON(q_vector->state & (IXGBE_QV_STATE_NAPI));
437
438 if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
439 rc = true;
440 q_vector->state = IXGBE_QV_STATE_IDLE;
441 spin_unlock_bh(&q_vector->lock);
442 return rc;
443}
444
445/* true if a socket is polling, even if it did not get the lock */
446static inline bool ixgbe_qv_ll_polling(struct ixgbe_q_vector *q_vector)
447{
448 WARN_ON(!(q_vector->state & IXGBE_QV_LOCKED));
449 return q_vector->state & IXGBE_QV_USER_PEND;
450}
451#else /* CONFIG_NET_LL_RX_POLL */
452static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
453{
454}
455
456static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
457{
458 return true;
459}
460
461static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
462{
463 return false;
464}
465
466static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
467{
468 return false;
469}
470
471static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
472{
473 return false;
474}
475
476static inline bool ixgbe_qv_ll_polling(struct ixgbe_q_vector *q_vector)
477{
478 return false;
479}
480#endif /* CONFIG_NET_LL_RX_POLL */
481
3ca8bc6d
DS
482#ifdef CONFIG_IXGBE_HWMON
483
484#define IXGBE_HWMON_TYPE_LOC 0
485#define IXGBE_HWMON_TYPE_TEMP 1
486#define IXGBE_HWMON_TYPE_CAUTION 2
487#define IXGBE_HWMON_TYPE_MAX 3
488
489struct hwmon_attr {
490 struct device_attribute dev_attr;
491 struct ixgbe_hw *hw;
492 struct ixgbe_thermal_diode_data *sensor;
493 char name[12];
494};
495
496struct hwmon_buff {
497 struct device *device;
498 struct hwmon_attr *hwmon_list;
499 unsigned int n_hwmon;
500};
501#endif /* CONFIG_IXGBE_HWMON */
021230d4 502
d5bf4f67
ET
503/*
504 * microsecond values for various ITR rates shifted by 2 to fit itr register
505 * with the first 3 bits reserved 0
9a799d71 506 */
d5bf4f67
ET
507#define IXGBE_MIN_RSC_ITR 24
508#define IXGBE_100K_ITR 40
509#define IXGBE_20K_ITR 200
510#define IXGBE_10K_ITR 400
511#define IXGBE_8K_ITR 500
9a799d71 512
f56e0cb1
AD
513/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
514static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
515 const u32 stat_err_bits)
516{
517 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
518}
519
7d4987de
AD
520static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
521{
522 u16 ntc = ring->next_to_clean;
523 u16 ntu = ring->next_to_use;
524
525 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
526}
9a799d71 527
e4f74028 528#define IXGBE_RX_DESC(R, i) \
31f05a2d 529 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
e4f74028 530#define IXGBE_TX_DESC(R, i) \
31f05a2d 531 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
e4f74028 532#define IXGBE_TX_CTXTDESC(R, i) \
31f05a2d 533 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
9a799d71 534
c88887e0 535#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
63f39bd1
YZ
536#ifdef IXGBE_FCOE
537/* Use 3K as the baby jumbo frame size for FCoE */
538#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
539#endif /* IXGBE_FCOE */
9a799d71 540
021230d4
AV
541#define OTHER_VECTOR 1
542#define NON_Q_VECTORS (OTHER_VECTOR)
543
e8e26350 544#define MAX_MSIX_VECTORS_82599 64
49c7ffbe 545#define MAX_Q_VECTORS_82599 64
eb7f139c 546#define MAX_MSIX_VECTORS_82598 18
49c7ffbe 547#define MAX_Q_VECTORS_82598 16
eb7f139c 548
49c7ffbe 549#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
e8e26350 550#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
eb7f139c 551
8f15486d 552#define MIN_MSIX_Q_VECTORS 1
021230d4
AV
553#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
554
46646e61
AD
555/* default to trying for four seconds */
556#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
557
9a799d71
AK
558/* board specific private data structure */
559struct ixgbe_adapter {
46646e61
AD
560 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
561 /* OS defined structs */
562 struct net_device *netdev;
563 struct pci_dev *pdev;
564
e606bfe7
AD
565 unsigned long state;
566
567 /* Some features need tri-state capability,
568 * thus the additional *_CAPABLE flags.
569 */
570 u32 flags;
a16a0d2f
AD
571#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0)
572#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
573#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2)
574#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
575#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
576#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
577#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
578#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7)
579#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
580#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
581#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
582#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
583#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
584#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
585#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
586#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
587#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
588#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
589#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
590#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
591#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
592#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
593#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
594#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
e606bfe7
AD
595
596 u32 flags2;
a16a0d2f 597#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
e606bfe7
AD
598#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
599#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
f0f9778d 600#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
7086400d
AD
601#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
602#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
c83c6cbd 603#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
d034acf1 604#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
ef6afc0c
AD
605#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
606#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
1a71ab24 607#define IXGBE_FLAG2_PTP_ENABLED (u32)(1 << 10)
681ae1ad 608#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 11)
9b735984 609#define IXGBE_FLAG2_BRIDGE_MODE_VEB (u32)(1 << 12)
d033d526 610
46646e61
AD
611 /* Tx fast path data */
612 int num_tx_queues;
613 u16 tx_itr_setting;
bd198058
AD
614 u16 tx_work_limit;
615
46646e61
AD
616 /* Rx fast path data */
617 int num_rx_queues;
618 u16 rx_itr_setting;
619
9a799d71 620 /* TX */
4a0b9ca0 621 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
9a799d71 622
7ca3bc58
JB
623 u64 restart_queue;
624 u64 lsc_int;
46646e61 625 u32 tx_timeout_count;
7ca3bc58 626
9a799d71 627 /* RX */
46646e61 628 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
7f870475
GR
629 int num_rx_pools; /* == num_rx_queues in 82598 */
630 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
9a799d71 631 u64 hw_csum_rx_error;
e8e26350 632 u64 hw_rx_no_dma_resources;
46646e61
AD
633 u64 rsc_total_count;
634 u64 rsc_total_flush;
9a799d71 635 u64 non_eop_descs;
9a799d71
AK
636 u32 alloc_rx_page_failed;
637 u32 alloc_rx_buff_failed;
638
49c7ffbe 639 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
9a799d71 640
46646e61
AD
641 /* DCB parameters */
642 struct ieee_pfc *ixgbe_ieee_pfc;
643 struct ieee_ets *ixgbe_ieee_ets;
644 struct ixgbe_dcb_config dcb_cfg;
645 struct ixgbe_dcb_config temp_dcb_cfg;
646 u8 dcb_set_bitmap;
647 u8 dcbx_cap;
648 enum ixgbe_fc_mode last_lfc_mode;
649
49c7ffbe
AD
650 int num_q_vectors; /* current number of q_vectors for device */
651 int max_q_vectors; /* true count of q_vectors for device */
46646e61
AD
652 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
653 struct msix_entry *msix_entries;
9a799d71 654
da4dd0f7
PWJ
655 u32 test_icr;
656 struct ixgbe_ring test_tx_ring;
657 struct ixgbe_ring test_rx_ring;
658
9a799d71
AK
659 /* structs defined in ixgbe_hw.h */
660 struct ixgbe_hw hw;
661 u16 msg_enable;
662 struct ixgbe_hw_stats stats;
021230d4 663
9a799d71 664 u64 tx_busy;
30efa5a3
JB
665 unsigned int tx_ring_count;
666 unsigned int rx_ring_count;
cf8280ee
JB
667
668 u32 link_speed;
669 bool link_up;
670 unsigned long link_check_timeout;
671
7086400d 672 struct timer_list service_timer;
46646e61
AD
673 struct work_struct service_task;
674
675 struct hlist_head fdir_filter_list;
676 unsigned long fdir_overflow; /* number of times ATR was backed off */
677 union ixgbe_atr_input fdir_mask;
678 int fdir_filter_count;
c4cf55e5
PWJ
679 u32 fdir_pballoc;
680 u32 atr_sample_rate;
681 spinlock_t fdir_perfect_lock;
46646e61 682
d0ed8937
YZ
683#ifdef IXGBE_FCOE
684 struct ixgbe_fcoe fcoe;
685#endif /* IXGBE_FCOE */
e8e26350 686 u32 wol;
46646e61 687
46646e61
AD
688 u16 bd_number;
689
15e5209f
ET
690 u16 eeprom_verh;
691 u16 eeprom_verl;
c23f5b6b 692 u16 eeprom_cap;
7f870475 693
119fc60a 694 u32 interrupt_event;
46646e61 695 u32 led_reg;
1a6c14a2 696
3a6a4eda
JK
697 struct ptp_clock *ptp_clock;
698 struct ptp_clock_info ptp_caps;
891dc082
JK
699 struct work_struct ptp_tx_work;
700 struct sk_buff *ptp_tx_skb;
701 unsigned long ptp_tx_start;
3a6a4eda 702 unsigned long last_overflow_check;
6cb562d6 703 unsigned long last_rx_ptp_check;
3a6a4eda
JK
704 spinlock_t tmreg_lock;
705 struct cyclecounter cc;
706 struct timecounter tc;
707 u32 base_incval;
3a6a4eda 708
7f870475
GR
709 /* SR-IOV */
710 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
711 unsigned int num_vfs;
712 struct vf_data_storage *vfinfo;
ff4ab206 713 int vf_rate_link_speed;
a1cbb15c
GR
714 struct vf_macvlans vf_mvs;
715 struct vf_macvlans *mv_list;
3e05334f 716
83c61fa9
GR
717 u32 timer_event_accumulator;
718 u32 vferr_refcount;
3ca8bc6d
DS
719 struct kobject *info_kobj;
720#ifdef CONFIG_IXGBE_HWMON
721 struct hwmon_buff ixgbe_hwmon_buff;
722#endif /* CONFIG_IXGBE_HWMON */
00949167
CS
723#ifdef CONFIG_DEBUG_FS
724 struct dentry *ixgbe_dbg_adapter;
725#endif /*CONFIG_DEBUG_FS*/
107d3018
AD
726
727 u8 default_up;
3e05334f
AD
728};
729
730struct ixgbe_fdir_filter {
731 struct hlist_node fdir_node;
732 union ixgbe_atr_input filter;
733 u16 sw_idx;
734 u16 action;
9a799d71
AK
735};
736
70e5576c 737enum ixgbe_state_t {
9a799d71
AK
738 __IXGBE_TESTING,
739 __IXGBE_RESETTING,
c4900be0 740 __IXGBE_DOWN,
7086400d
AD
741 __IXGBE_SERVICE_SCHED,
742 __IXGBE_IN_SFP_INIT,
71858acb 743 __IXGBE_READ_I2C,
9a799d71
AK
744};
745
4c1975d7
AD
746struct ixgbe_cb {
747 union { /* Union defining head/tail partner */
748 struct sk_buff *head;
749 struct sk_buff *tail;
750 };
aa80175a 751 dma_addr_t dma;
4c1975d7 752 u16 append_cnt;
f800326d 753 bool page_released;
aa80175a 754};
4c1975d7 755#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
aa80175a 756
9a799d71 757enum ixgbe_boards {
3957d63d 758 board_82598,
e8e26350 759 board_82599,
fe15e8e1 760 board_X540,
9a799d71
AK
761};
762
3957d63d 763extern struct ixgbe_info ixgbe_82598_info;
e8e26350 764extern struct ixgbe_info ixgbe_82599_info;
fe15e8e1 765extern struct ixgbe_info ixgbe_X540_info;
7a6b6f51 766#ifdef CONFIG_IXGBE_DCB
32953543 767extern const struct dcbnl_rtnl_ops dcbnl_ops;
2f90b865 768#endif
9a799d71
AK
769
770extern char ixgbe_driver_name[];
9c8eb720 771extern const char ixgbe_driver_version[];
8af3c33f 772#ifdef IXGBE_FCOE
ea81875a 773extern char ixgbe_default_device_descr[];
8af3c33f 774#endif /* IXGBE_FCOE */
9a799d71 775
c7ccde0f 776extern void ixgbe_up(struct ixgbe_adapter *adapter);
9a799d71 777extern void ixgbe_down(struct ixgbe_adapter *adapter);
d4f80882 778extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
9a799d71 779extern void ixgbe_reset(struct ixgbe_adapter *adapter);
9a799d71 780extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
b6ec895e
AD
781extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
782extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
783extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
784extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
84418e3b
AD
785extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
786extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
2d39d576
YZ
787extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
788 struct ixgbe_ring *);
b4617240 789extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
2f90b865 790extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
8e2813f5
JK
791extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
792 u16 subdevice_id);
7a921c93 793extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
84418e3b 794extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
84418e3b
AD
795 struct ixgbe_adapter *,
796 struct ixgbe_ring *);
b6ec895e 797extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
84418e3b 798 struct ixgbe_tx_buffer *);
fc77dc3c 799extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
fe49f04a 800extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
8af3c33f 801extern int ixgbe_poll(struct napi_struct *napi, int budget);
fe49f04a 802extern int ethtool_ioctl(struct ifreq *ifr);
ffff4772 803extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
c04f6ca8
AD
804extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
805extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
ffff4772 806extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
69830529
AD
807 union ixgbe_atr_hash_dword input,
808 union ixgbe_atr_hash_dword common,
ffff4772 809 u8 queue);
c04f6ca8
AD
810extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
811 union ixgbe_atr_input *input_mask);
812extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
813 union ixgbe_atr_input *input,
814 u16 soft_id, u8 queue);
815extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
816 union ixgbe_atr_input *input,
817 u16 soft_id);
818extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
819 union ixgbe_atr_input *mask);
d7bbcd32 820extern bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
7f870475 821extern void ixgbe_set_rx_mode(struct net_device *netdev);
8af3c33f 822#ifdef CONFIG_IXGBE_DCB
3ebe8fde 823extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
8af3c33f 824#endif
cca73c59 825extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
897ab156 826extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
082757af 827extern void ixgbe_do_reset(struct net_device *netdev);
1210982b 828#ifdef CONFIG_IXGBE_HWMON
3ca8bc6d
DS
829extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
830extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
1210982b 831#endif /* CONFIG_IXGBE_HWMON */
eacd73f7
YZ
832#ifdef IXGBE_FCOE
833extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
fd0db0ed
AD
834extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
835 struct ixgbe_tx_buffer *first,
244e27ad 836 u8 *hdr_len);
332d4a7d 837extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
ff886dfc 838 union ixgbe_adv_rx_desc *rx_desc,
f56e0cb1 839 struct sk_buff *skb);
332d4a7d
YZ
840extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
841 struct scatterlist *sgl, unsigned int sgc);
68a683cf
YZ
842extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
843 struct scatterlist *sgl, unsigned int sgc);
332d4a7d 844extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
7c8ae65a
AD
845extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
846extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
8450ff8c
YZ
847extern int ixgbe_fcoe_enable(struct net_device *netdev);
848extern int ixgbe_fcoe_disable(struct net_device *netdev);
6ee16520
YZ
849#ifdef CONFIG_IXGBE_DCB
850extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
851extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
852#endif /* CONFIG_IXGBE_DCB */
61a1fa10 853extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
ea81875a
NP
854extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
855 struct netdev_fcoe_hbainfo *info);
800bd607 856extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
eacd73f7 857#endif /* IXGBE_FCOE */
00949167
CS
858#ifdef CONFIG_DEBUG_FS
859extern void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
860extern void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
861extern void ixgbe_dbg_init(void);
862extern void ixgbe_dbg_exit(void);
33243fb0
JP
863#else
864static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
865static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
866static inline void ixgbe_dbg_init(void) {}
867static inline void ixgbe_dbg_exit(void) {}
00949167 868#endif /* CONFIG_DEBUG_FS */
b2d96e0a
AD
869static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
870{
871 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
872}
873
3a6a4eda
JK
874extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
875extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
876extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
6cb562d6 877extern void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
39dfb71b
AD
878extern void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
879 struct sk_buff *skb);
880static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
881 union ixgbe_adv_rx_desc *rx_desc,
882 struct sk_buff *skb)
883{
884 if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
885 return;
886
887 __ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb);
888
889 /*
890 * Update the last_rx_timestamp timer in order to enable watchdog check
891 * for error case of latched timestamp on a dropped packet.
892 */
893 rx_ring->last_rx_timestamp = jiffies;
894}
895
3a6a4eda
JK
896extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
897 struct ifreq *ifr, int cmd);
898extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
1a71ab24 899extern void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
681ae1ad 900extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
da36b647
GR
901#ifdef CONFIG_PCI_IOV
902void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
903#endif
3a6a4eda 904
9a799d71 905#endif /* _IXGBE_H_ */