e1000e: Use standard #defines for PCIe Capability ASPM fields
[linux-2.6-block.git] / drivers / net / ethernet / intel / e1000e / e1000.h
CommitLineData
bc7f75fa
AK
1/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
f5e261e6 4 Copyright(c) 1999 - 2012 Intel Corporation.
bc7f75fa
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/* Linux PRO/1000 Ethernet Driver main header file */
30
31#ifndef _E1000_H_
32#define _E1000_H_
33
86d70e53 34#include <linux/bitops.h>
bc7f75fa
AK
35#include <linux/types.h>
36#include <linux/timer.h>
37#include <linux/workqueue.h>
38#include <linux/io.h>
39#include <linux/netdevice.h>
d8014dbc 40#include <linux/pci.h>
6f461f6c 41#include <linux/pci-aspm.h>
fe46f58f 42#include <linux/crc32.h>
86d70e53 43#include <linux/if_vlan.h>
bc7f75fa
AK
44
45#include "hw.h"
46
47struct e1000_info;
48
44defeb3 49#define e_dbg(format, arg...) \
8544b9f7 50 netdev_dbg(hw->adapter->netdev, format, ## arg)
44defeb3 51#define e_err(format, arg...) \
8544b9f7 52 netdev_err(adapter->netdev, format, ## arg)
44defeb3 53#define e_info(format, arg...) \
8544b9f7 54 netdev_info(adapter->netdev, format, ## arg)
44defeb3 55#define e_warn(format, arg...) \
8544b9f7 56 netdev_warn(adapter->netdev, format, ## arg)
44defeb3 57#define e_notice(format, arg...) \
8544b9f7 58 netdev_notice(adapter->netdev, format, ## arg)
bc7f75fa
AK
59
60
98a1708d 61/* Interrupt modes, as used by the IntMode parameter */
4662e82b
BA
62#define E1000E_INT_MODE_LEGACY 0
63#define E1000E_INT_MODE_MSI 1
64#define E1000E_INT_MODE_MSIX 2
65
ad68076e 66/* Tx/Rx descriptor defines */
bc7f75fa
AK
67#define E1000_DEFAULT_TXD 256
68#define E1000_MAX_TXD 4096
7b1be198 69#define E1000_MIN_TXD 64
bc7f75fa
AK
70
71#define E1000_DEFAULT_RXD 256
72#define E1000_MAX_RXD 4096
7b1be198 73#define E1000_MIN_RXD 64
bc7f75fa 74
de5b3077
AK
75#define E1000_MIN_ITR_USECS 10 /* 100000 irq/sec */
76#define E1000_MAX_ITR_USECS 10000 /* 100 irq/sec */
77
bc7f75fa
AK
78/* Early Receive defines */
79#define E1000_ERT_2048 0x100
80
81#define E1000_FC_PAUSE_TIME 0x0680 /* 858 usec */
82
83/* How many Tx Descriptors do we need to call netif_wake_queue ? */
84/* How many Rx Buffers do we bundle into one write to the hardware ? */
85#define E1000_RX_BUFFER_WRITE 16 /* Must be power of 2 */
86
87#define AUTO_ALL_MODES 0
88#define E1000_EEPROM_APME 0x0400
89
90#define E1000_MNG_VLAN_NONE (-1)
91
92/* Number of packet split data buffers (not including the header buffer) */
93#define PS_PAGE_BUFFERS (MAX_PS_BUFFERS - 1)
94
2adc55c9
BA
95#define DEFAULT_JUMBO 9234
96
a4f58f54
BA
97/* BM/HV Specific Registers */
98#define BM_PORT_CTRL_PAGE 769
99
100#define PHY_UPPER_SHIFT 21
101#define BM_PHY_REG(page, reg) \
102 (((reg) & MAX_PHY_REG_ADDRESS) |\
103 (((page) & 0xFFFF) << PHY_PAGE_SHIFT) |\
104 (((reg) & ~MAX_PHY_REG_ADDRESS) << (PHY_UPPER_SHIFT - PHY_PAGE_SHIFT)))
105
106/* PHY Wakeup Registers and defines */
3ebfc7c9 107#define BM_PORT_GEN_CFG PHY_REG(BM_PORT_CTRL_PAGE, 17)
a4f58f54
BA
108#define BM_RCTL PHY_REG(BM_WUC_PAGE, 0)
109#define BM_WUC PHY_REG(BM_WUC_PAGE, 1)
110#define BM_WUFC PHY_REG(BM_WUC_PAGE, 2)
111#define BM_WUS PHY_REG(BM_WUC_PAGE, 3)
112#define BM_RAR_L(_i) (BM_PHY_REG(BM_WUC_PAGE, 16 + ((_i) << 2)))
113#define BM_RAR_M(_i) (BM_PHY_REG(BM_WUC_PAGE, 17 + ((_i) << 2)))
114#define BM_RAR_H(_i) (BM_PHY_REG(BM_WUC_PAGE, 18 + ((_i) << 2)))
115#define BM_RAR_CTRL(_i) (BM_PHY_REG(BM_WUC_PAGE, 19 + ((_i) << 2)))
116#define BM_MTA(_i) (BM_PHY_REG(BM_WUC_PAGE, 128 + ((_i) << 1)))
117
118#define BM_RCTL_UPE 0x0001 /* Unicast Promiscuous Mode */
119#define BM_RCTL_MPE 0x0002 /* Multicast Promiscuous Mode */
120#define BM_RCTL_MO_SHIFT 3 /* Multicast Offset Shift */
121#define BM_RCTL_MO_MASK (3 << 3) /* Multicast Offset Mask */
122#define BM_RCTL_BAM 0x0020 /* Broadcast Accept Mode */
123#define BM_RCTL_PMCF 0x0040 /* Pass MAC Control Frames */
124#define BM_RCTL_RFCE 0x0080 /* Rx Flow Control Enable */
125
2b6b168d
BA
126#define HV_STATS_PAGE 778
127#define HV_SCC_UPPER PHY_REG(HV_STATS_PAGE, 16) /* Single Collision Count */
128#define HV_SCC_LOWER PHY_REG(HV_STATS_PAGE, 17)
129#define HV_ECOL_UPPER PHY_REG(HV_STATS_PAGE, 18) /* Excessive Coll. Count */
130#define HV_ECOL_LOWER PHY_REG(HV_STATS_PAGE, 19)
131#define HV_MCC_UPPER PHY_REG(HV_STATS_PAGE, 20) /* Multiple Coll. Count */
132#define HV_MCC_LOWER PHY_REG(HV_STATS_PAGE, 21)
133#define HV_LATECOL_UPPER PHY_REG(HV_STATS_PAGE, 23) /* Late Collision Count */
134#define HV_LATECOL_LOWER PHY_REG(HV_STATS_PAGE, 24)
135#define HV_COLC_UPPER PHY_REG(HV_STATS_PAGE, 25) /* Collision Count */
136#define HV_COLC_LOWER PHY_REG(HV_STATS_PAGE, 26)
137#define HV_DC_UPPER PHY_REG(HV_STATS_PAGE, 27) /* Defer Count */
138#define HV_DC_LOWER PHY_REG(HV_STATS_PAGE, 28)
139#define HV_TNCRS_UPPER PHY_REG(HV_STATS_PAGE, 29) /* Transmit with no CRS */
140#define HV_TNCRS_LOWER PHY_REG(HV_STATS_PAGE, 30)
a4f58f54 141
38eb394e
BA
142#define E1000_FCRTV_PCH 0x05F40 /* PCH Flow Control Refresh Timer Value */
143
1d5846b9
BA
144/* BM PHY Copper Specific Status */
145#define BM_CS_STATUS 17
146#define BM_CS_STATUS_LINK_UP 0x0400
147#define BM_CS_STATUS_RESOLVED 0x0800
148#define BM_CS_STATUS_SPEED_MASK 0xC000
149#define BM_CS_STATUS_SPEED_1000 0x8000
150
151/* 82577 Mobile Phy Status Register */
152#define HV_M_STATUS 26
153#define HV_M_STATUS_AUTONEG_COMPLETE 0x1000
154#define HV_M_STATUS_SPEED_MASK 0x0300
155#define HV_M_STATUS_SPEED_1000 0x0200
156#define HV_M_STATUS_LINK_UP 0x0040
157
c6e7f51e
BA
158#define E1000_ICH_FWSM_PCIM2PCI 0x01000000 /* ME PCIm-to-PCI active */
159#define E1000_ICH_FWSM_PCIM2PCI_COUNT 2000
160
23606cf5
RW
161/* Time to wait before putting the device into D3 if there's no link (in ms). */
162#define LINK_TIMEOUT 100
163
e921eb1a 164/* Count for polling __E1000_RESET condition every 10-20msec.
bb9e44d0
BA
165 * Experimentation has shown the reset can take approximately 210msec.
166 */
167#define E1000_CHECK_RESET_COUNT 25
168
3a3b7586
JB
169#define DEFAULT_RDTR 0
170#define DEFAULT_RADV 8
171#define BURST_RDTR 0x20
172#define BURST_RADV 0x20
173
e921eb1a 174/* in the case of WTHRESH, it appears at least the 82571/2 hardware
3a3b7586 175 * writes back 4 descriptors when WTHRESH=5, and 3 descriptors when
8edc0e62
HS
176 * WTHRESH=4, so a setting of 5 gives the most efficient bus
177 * utilization but to avoid possible Tx stalls, set it to 1
3a3b7586
JB
178 */
179#define E1000_TXDCTL_DMA_BURST_ENABLE \
180 (E1000_TXDCTL_GRAN | /* set descriptor granularity */ \
181 E1000_TXDCTL_COUNT_DESC | \
8edc0e62 182 (1 << 16) | /* wthresh must be +1 more than desired */\
3a3b7586
JB
183 (1 << 8) | /* hthresh */ \
184 0x1f) /* pthresh */
185
186#define E1000_RXDCTL_DMA_BURST_ENABLE \
187 (0x01000000 | /* set descriptor granularity */ \
188 (4 << 16) | /* set writeback threshold */ \
189 (4 << 8) | /* set prefetch threshold */ \
190 0x20) /* set hthresh */
191
192#define E1000_TIDV_FPD (1 << 31)
193#define E1000_RDTR_FPD (1 << 31)
194
bc7f75fa
AK
195enum e1000_boards {
196 board_82571,
197 board_82572,
198 board_82573,
4662e82b 199 board_82574,
8c81c9c3 200 board_82583,
bc7f75fa
AK
201 board_80003es2lan,
202 board_ich8lan,
203 board_ich9lan,
f4187b56 204 board_ich10lan,
a4f58f54 205 board_pchlan,
d3738bb8 206 board_pch2lan,
2fbe4526 207 board_pch_lpt,
bc7f75fa
AK
208};
209
bc7f75fa
AK
210struct e1000_ps_page {
211 struct page *page;
212 u64 dma; /* must be u64 - written to hw */
213};
214
e921eb1a 215/* wrappers around a pointer to a socket buffer,
bc7f75fa
AK
216 * so a DMA handle can be stored along with the buffer
217 */
218struct e1000_buffer {
219 dma_addr_t dma;
220 struct sk_buff *skb;
221 union {
ad68076e 222 /* Tx */
bc7f75fa
AK
223 struct {
224 unsigned long time_stamp;
225 u16 length;
226 u16 next_to_watch;
9ed318d5
TH
227 unsigned int segs;
228 unsigned int bytecount;
03b1320d 229 u16 mapped_as_page;
bc7f75fa 230 };
ad68076e 231 /* Rx */
03b1320d
AD
232 struct {
233 /* arrays of page information for packet split */
234 struct e1000_ps_page *ps_pages;
235 struct page *page;
236 };
bc7f75fa 237 };
bc7f75fa
AK
238};
239
240struct e1000_ring {
55aa6985 241 struct e1000_adapter *adapter; /* back pointer to adapter */
bc7f75fa
AK
242 void *desc; /* pointer to ring memory */
243 dma_addr_t dma; /* phys address of ring */
244 unsigned int size; /* length of ring in bytes */
245 unsigned int count; /* number of desc. in ring */
246
247 u16 next_to_use;
248 u16 next_to_clean;
249
c5083cf6
BA
250 void __iomem *head;
251 void __iomem *tail;
bc7f75fa
AK
252
253 /* array of buffer information structs */
254 struct e1000_buffer *buffer_info;
255
4662e82b
BA
256 char name[IFNAMSIZ + 5];
257 u32 ims_val;
258 u32 itr_val;
c5083cf6 259 void __iomem *itr_register;
4662e82b
BA
260 int set_itr;
261
bc7f75fa 262 struct sk_buff *rx_skb_top;
bc7f75fa
AK
263};
264
7c25769f
BA
265/* PHY register snapshot values */
266struct e1000_phy_regs {
267 u16 bmcr; /* basic mode control register */
268 u16 bmsr; /* basic mode status register */
269 u16 advertise; /* auto-negotiation advertisement */
270 u16 lpa; /* link partner ability register */
271 u16 expansion; /* auto-negotiation expansion reg */
272 u16 ctrl1000; /* 1000BASE-T control register */
273 u16 stat1000; /* 1000BASE-T status register */
274 u16 estatus; /* extended status register */
275};
276
bc7f75fa
AK
277/* board specific private data structure */
278struct e1000_adapter {
279 struct timer_list watchdog_timer;
280 struct timer_list phy_info_timer;
281 struct timer_list blink_timer;
282
283 struct work_struct reset_task;
284 struct work_struct watchdog_task;
285
286 const struct e1000_info *ei;
287
86d70e53 288 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
bc7f75fa
AK
289 u32 bd_number;
290 u32 rx_buffer_len;
291 u16 mng_vlan_id;
292 u16 link_speed;
293 u16 link_duplex;
84527590 294 u16 eeprom_vers;
bc7f75fa 295
bc7f75fa
AK
296 /* track device up/down/testing state */
297 unsigned long state;
298
299 /* Interrupt Throttle Rate */
300 u32 itr;
301 u32 itr_setting;
302 u16 tx_itr;
303 u16 rx_itr;
304
e921eb1a 305 /* Tx */
bc7f75fa
AK
306 struct e1000_ring *tx_ring /* One per active queue */
307 ____cacheline_aligned_in_smp;
d821a4c4 308 u32 tx_fifo_limit;
bc7f75fa
AK
309
310 struct napi_struct napi;
311
bc7f75fa
AK
312 unsigned int restart_queue;
313 u32 txd_cmd;
314
315 bool detect_tx_hung;
09357b00 316 bool tx_hang_recheck;
bc7f75fa
AK
317 u8 tx_timeout_factor;
318
319 u32 tx_int_delay;
320 u32 tx_abs_int_delay;
321
322 unsigned int total_tx_bytes;
323 unsigned int total_tx_packets;
324 unsigned int total_rx_bytes;
325 unsigned int total_rx_packets;
326
ad68076e 327 /* Tx stats */
bc7f75fa
AK
328 u64 tpt_old;
329 u64 colc_old;
7c25769f
BA
330 u32 gotc;
331 u64 gotc_old;
bc7f75fa
AK
332 u32 tx_timeout_count;
333 u32 tx_fifo_head;
334 u32 tx_head_addr;
335 u32 tx_fifo_size;
336 u32 tx_dma_failed;
337
e921eb1a 338 /* Rx */
55aa6985
BA
339 bool (*clean_rx) (struct e1000_ring *ring, int *work_done,
340 int work_to_do) ____cacheline_aligned_in_smp;
341 void (*alloc_rx_buf) (struct e1000_ring *ring, int cleaned_count,
342 gfp_t gfp);
bc7f75fa
AK
343 struct e1000_ring *rx_ring;
344
345 u32 rx_int_delay;
346 u32 rx_abs_int_delay;
347
ad68076e 348 /* Rx stats */
bc7f75fa
AK
349 u64 hw_csum_err;
350 u64 hw_csum_good;
351 u64 rx_hdr_split;
7c25769f
BA
352 u32 gorc;
353 u64 gorc_old;
bc7f75fa
AK
354 u32 alloc_rx_buff_failed;
355 u32 rx_dma_failed;
356
357 unsigned int rx_ps_pages;
358 u16 rx_ps_bsize0;
318a94d6
JK
359 u32 max_frame_size;
360 u32 min_frame_size;
bc7f75fa
AK
361
362 /* OS defined structs */
363 struct net_device *netdev;
364 struct pci_dev *pdev;
bc7f75fa
AK
365
366 /* structs defined in e1000_hw.h */
367 struct e1000_hw hw;
368
67fd4fcb 369 spinlock_t stats64_lock;
bc7f75fa
AK
370 struct e1000_hw_stats stats;
371 struct e1000_phy_info phy_info;
372 struct e1000_phy_stats phy_stats;
373
7c25769f
BA
374 /* Snapshot of PHY registers */
375 struct e1000_phy_regs phy_regs;
376
bc7f75fa
AK
377 struct e1000_ring test_tx_ring;
378 struct e1000_ring test_rx_ring;
379 u32 test_icr;
380
381 u32 msg_enable;
8e86acd7 382 unsigned int num_vectors;
4662e82b
BA
383 struct msix_entry *msix_entries;
384 int int_mode;
385 u32 eiac_mask;
bc7f75fa
AK
386
387 u32 eeprom_wol;
388 u32 wol;
389 u32 pba;
2adc55c9 390 u32 max_hw_frame_size;
bc7f75fa 391
318a94d6 392 bool fc_autoneg;
bc7f75fa 393
bc7f75fa 394 unsigned int flags;
eb7c3adb 395 unsigned int flags2;
a8f88ff5
JB
396 struct work_struct downshift_task;
397 struct work_struct update_phy_task;
41cec6f1 398 struct work_struct print_hang_task;
23606cf5
RW
399
400 bool idle_check;
ff10e13c 401 int phy_hang_count;
55aa6985
BA
402
403 u16 tx_ring_count;
404 u16 rx_ring_count;
bc7f75fa
AK
405};
406
407struct e1000_info {
408 enum e1000_mac_type mac;
409 unsigned int flags;
6f461f6c 410 unsigned int flags2;
bc7f75fa 411 u32 pba;
2adc55c9 412 u32 max_hw_frame_size;
69e3fd8c 413 s32 (*get_variants)(struct e1000_adapter *);
8ce9d6c7
JK
414 const struct e1000_mac_operations *mac_ops;
415 const struct e1000_phy_operations *phy_ops;
416 const struct e1000_nvm_operations *nvm_ops;
bc7f75fa
AK
417};
418
419/* hardware capability, feature, and workaround flags */
420#define FLAG_HAS_AMT (1 << 0)
421#define FLAG_HAS_FLASH (1 << 1)
422#define FLAG_HAS_HW_VLAN_FILTER (1 << 2)
423#define FLAG_HAS_WOL (1 << 3)
79d4e908 424/* reserved bit4 */
bc7f75fa
AK
425#define FLAG_HAS_CTRLEXT_ON_LOAD (1 << 5)
426#define FLAG_HAS_SWSM_ON_LOAD (1 << 6)
427#define FLAG_HAS_JUMBO_FRAMES (1 << 7)
4a770358 428#define FLAG_READ_ONLY_NVM (1 << 8)
97ac8cae 429#define FLAG_IS_ICH (1 << 9)
4662e82b 430#define FLAG_HAS_MSIX (1 << 10)
bc7f75fa
AK
431#define FLAG_HAS_SMART_POWER_DOWN (1 << 11)
432#define FLAG_IS_QUAD_PORT_A (1 << 12)
433#define FLAG_IS_QUAD_PORT (1 << 13)
6a92f732 434/* reserved bit14 */
bc7f75fa
AK
435#define FLAG_APME_IN_WUC (1 << 15)
436#define FLAG_APME_IN_CTRL3 (1 << 16)
437#define FLAG_APME_CHECK_PORT_B (1 << 17)
438#define FLAG_DISABLE_FC_PAUSE_TIME (1 << 18)
439#define FLAG_NO_WAKE_UCAST (1 << 19)
440#define FLAG_MNG_PT_ENABLED (1 << 20)
441#define FLAG_RESET_OVERWRITES_LAA (1 << 21)
442#define FLAG_TARC_SPEED_MODE_BIT (1 << 22)
443#define FLAG_TARC_SET_BIT_ZERO (1 << 23)
444#define FLAG_RX_NEEDS_RESTART (1 << 24)
445#define FLAG_LSC_GIG_SPEED_DROP (1 << 25)
446#define FLAG_SMART_POWER_DOWN (1 << 26)
447#define FLAG_MSI_ENABLED (1 << 27)
dc221294 448/* reserved (1 << 28) */
bc7f75fa 449#define FLAG_TSO_FORCE (1 << 29)
12d43f7d 450#define FLAG_RESTART_NOW (1 << 30)
f8d59f78 451#define FLAG_MSI_TEST_FAILED (1 << 31)
bc7f75fa 452
eb7c3adb 453#define FLAG2_CRC_STRIPPING (1 << 0)
a4f58f54 454#define FLAG2_HAS_PHY_WAKEUP (1 << 1)
b94b5028 455#define FLAG2_IS_DISCARDING (1 << 2)
6f461f6c 456#define FLAG2_DISABLE_ASPM_L1 (1 << 3)
8c7bbb92 457#define FLAG2_HAS_PHY_STATS (1 << 4)
e52997f9 458#define FLAG2_HAS_EEE (1 << 5)
3a3b7586 459#define FLAG2_DMA_BURST (1 << 6)
78cd29d5 460#define FLAG2_DISABLE_ASPM_L0S (1 << 7)
828bac87 461#define FLAG2_DISABLE_AIM (1 << 8)
ff10e13c 462#define FLAG2_CHECK_PHY_HANG (1 << 9)
7f99ae63 463#define FLAG2_NO_DISABLE_RX (1 << 10)
c6e7f51e 464#define FLAG2_PCIM2PCI_ARBITER_WA (1 << 11)
0184039a 465#define FLAG2_DFLT_CRC_STRIPPING (1 << 12)
eb7c3adb 466
bc7f75fa
AK
467#define E1000_RX_DESC_PS(R, i) \
468 (&(((union e1000_rx_desc_packet_split *)((R).desc))[i]))
5f450212
BA
469#define E1000_RX_DESC_EXT(R, i) \
470 (&(((union e1000_rx_desc_extended *)((R).desc))[i]))
bc7f75fa 471#define E1000_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
bc7f75fa
AK
472#define E1000_TX_DESC(R, i) E1000_GET_DESC(R, i, e1000_tx_desc)
473#define E1000_CONTEXT_DESC(R, i) E1000_GET_DESC(R, i, e1000_context_desc)
474
475enum e1000_state_t {
476 __E1000_TESTING,
477 __E1000_RESETTING,
a90b412c 478 __E1000_ACCESS_SHARED_RESOURCE,
bc7f75fa
AK
479 __E1000_DOWN
480};
481
482enum latency_range {
483 lowest_latency = 0,
484 low_latency = 1,
485 bulk_latency = 2,
486 latency_invalid = 255
487};
488
489extern char e1000e_driver_name[];
490extern const char e1000e_driver_version[];
491
492extern void e1000e_check_options(struct e1000_adapter *adapter);
493extern void e1000e_set_ethtool_ops(struct net_device *netdev);
494
495extern int e1000e_up(struct e1000_adapter *adapter);
496extern void e1000e_down(struct e1000_adapter *adapter);
497extern void e1000e_reinit_locked(struct e1000_adapter *adapter);
498extern void e1000e_reset(struct e1000_adapter *adapter);
499extern void e1000e_power_up_phy(struct e1000_adapter *adapter);
55aa6985
BA
500extern int e1000e_setup_rx_resources(struct e1000_ring *ring);
501extern int e1000e_setup_tx_resources(struct e1000_ring *ring);
502extern void e1000e_free_rx_resources(struct e1000_ring *ring);
503extern void e1000e_free_tx_resources(struct e1000_ring *ring);
67fd4fcb
JK
504extern struct rtnl_link_stats64 *e1000e_get_stats64(struct net_device *netdev,
505 struct rtnl_link_stats64
506 *stats);
4662e82b
BA
507extern void e1000e_set_interrupt_capability(struct e1000_adapter *adapter);
508extern void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter);
31dbe5b4
BA
509extern void e1000e_get_hw_control(struct e1000_adapter *adapter);
510extern void e1000e_release_hw_control(struct e1000_adapter *adapter);
22a4cca2 511extern void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr);
bc7f75fa
AK
512
513extern unsigned int copybreak;
514
515extern char *e1000e_get_hw_dev_name(struct e1000_hw *hw);
516
8ce9d6c7
JK
517extern const struct e1000_info e1000_82571_info;
518extern const struct e1000_info e1000_82572_info;
519extern const struct e1000_info e1000_82573_info;
520extern const struct e1000_info e1000_82574_info;
521extern const struct e1000_info e1000_82583_info;
522extern const struct e1000_info e1000_ich8_info;
523extern const struct e1000_info e1000_ich9_info;
524extern const struct e1000_info e1000_ich10_info;
525extern const struct e1000_info e1000_pch_info;
526extern const struct e1000_info e1000_pch2_info;
2fbe4526 527extern const struct e1000_info e1000_pch_lpt_info;
8ce9d6c7 528extern const struct e1000_info e1000_es2_info;
bc7f75fa 529
073287c0
BA
530extern s32 e1000_read_pba_string_generic(struct e1000_hw *hw, u8 *pba_num,
531 u32 pba_num_size);
bc7f75fa
AK
532
533extern s32 e1000e_commit_phy(struct e1000_hw *hw);
534
535extern bool e1000e_enable_mng_pass_thru(struct e1000_hw *hw);
536
537extern bool e1000e_get_laa_state_82571(struct e1000_hw *hw);
538extern void e1000e_set_laa_state_82571(struct e1000_hw *hw, bool state);
539
4a770358 540extern void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw);
bc7f75fa
AK
541extern void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
542 bool state);
543extern void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw);
544extern void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw);
99730e4c
BA
545extern void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw);
546extern void e1000_resume_workarounds_pchlan(struct e1000_hw *hw);
bb436b20 547extern s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable);
d3738bb8
BA
548extern s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable);
549extern void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw);
bc7f75fa
AK
550
551extern s32 e1000e_check_for_copper_link(struct e1000_hw *hw);
552extern s32 e1000e_check_for_fiber_link(struct e1000_hw *hw);
553extern s32 e1000e_check_for_serdes_link(struct e1000_hw *hw);
a4f58f54 554extern s32 e1000e_setup_led_generic(struct e1000_hw *hw);
bc7f75fa
AK
555extern s32 e1000e_cleanup_led_generic(struct e1000_hw *hw);
556extern s32 e1000e_led_on_generic(struct e1000_hw *hw);
557extern s32 e1000e_led_off_generic(struct e1000_hw *hw);
558extern s32 e1000e_get_bus_info_pcie(struct e1000_hw *hw);
f4d2dd4c
BA
559extern void e1000_set_lan_id_multi_port_pcie(struct e1000_hw *hw);
560extern void e1000_set_lan_id_single_port(struct e1000_hw *hw);
bc7f75fa
AK
561extern s32 e1000e_get_speed_and_duplex_copper(struct e1000_hw *hw, u16 *speed, u16 *duplex);
562extern s32 e1000e_get_speed_and_duplex_fiber_serdes(struct e1000_hw *hw, u16 *speed, u16 *duplex);
563extern s32 e1000e_disable_pcie_master(struct e1000_hw *hw);
564extern s32 e1000e_get_auto_rd_done(struct e1000_hw *hw);
d1964eb1 565extern s32 e1000e_id_led_init_generic(struct e1000_hw *hw);
bc7f75fa
AK
566extern void e1000e_clear_hw_cntrs_base(struct e1000_hw *hw);
567extern s32 e1000e_setup_fiber_serdes_link(struct e1000_hw *hw);
568extern s32 e1000e_copper_link_setup_m88(struct e1000_hw *hw);
569extern s32 e1000e_copper_link_setup_igp(struct e1000_hw *hw);
1a46b40f 570extern s32 e1000e_setup_link_generic(struct e1000_hw *hw);
caaddaf8 571extern void e1000_clear_vfta_generic(struct e1000_hw *hw);
bc7f75fa 572extern void e1000e_init_rx_addrs(struct e1000_hw *hw, u16 rar_count);
e2de3eb6
JK
573extern void e1000e_update_mc_addr_list_generic(struct e1000_hw *hw,
574 u8 *mc_addr_list,
ab8932f3 575 u32 mc_addr_count);
69e1e019 576extern void e1000e_rar_set_generic(struct e1000_hw *hw, u8 *addr, u32 index);
bc7f75fa
AK
577extern s32 e1000e_set_fc_watermarks(struct e1000_hw *hw);
578extern void e1000e_set_pcie_no_snoop(struct e1000_hw *hw, u32 no_snoop);
579extern s32 e1000e_get_hw_semaphore(struct e1000_hw *hw);
580extern s32 e1000e_valid_led_default(struct e1000_hw *hw, u16 *data);
57cde763 581extern void e1000e_config_collision_dist_generic(struct e1000_hw *hw);
bc7f75fa
AK
582extern s32 e1000e_config_fc_after_link_up(struct e1000_hw *hw);
583extern s32 e1000e_force_mac_fc(struct e1000_hw *hw);
dbf80dcb 584extern s32 e1000e_blink_led_generic(struct e1000_hw *hw);
caaddaf8 585extern void e1000_write_vfta_generic(struct e1000_hw *hw, u32 offset, u32 value);
608f8a0d 586extern s32 e1000_check_alt_mac_addr_generic(struct e1000_hw *hw);
bc7f75fa
AK
587extern void e1000e_reset_adaptive(struct e1000_hw *hw);
588extern void e1000e_update_adaptive(struct e1000_hw *hw);
589
590extern s32 e1000e_setup_copper_link(struct e1000_hw *hw);
591extern s32 e1000e_get_phy_id(struct e1000_hw *hw);
592extern void e1000e_put_hw_semaphore(struct e1000_hw *hw);
593extern s32 e1000e_check_reset_block_generic(struct e1000_hw *hw);
594extern s32 e1000e_phy_force_speed_duplex_igp(struct e1000_hw *hw);
595extern s32 e1000e_get_cable_length_igp_2(struct e1000_hw *hw);
596extern s32 e1000e_get_phy_info_igp(struct e1000_hw *hw);
2b6b168d 597extern s32 e1000_set_page_igp(struct e1000_hw *hw, u16 page);
bc7f75fa 598extern s32 e1000e_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data);
5ccdcecb
BA
599extern s32 e1000e_read_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset,
600 u16 *data);
bc7f75fa
AK
601extern s32 e1000e_phy_hw_reset_generic(struct e1000_hw *hw);
602extern s32 e1000e_set_d3_lplu_state(struct e1000_hw *hw, bool active);
603extern s32 e1000e_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data);
5ccdcecb
BA
604extern s32 e1000e_write_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset,
605 u16 data);
bc7f75fa
AK
606extern s32 e1000e_phy_sw_reset(struct e1000_hw *hw);
607extern s32 e1000e_phy_force_speed_duplex_m88(struct e1000_hw *hw);
608extern s32 e1000e_get_cfg_done(struct e1000_hw *hw);
609extern s32 e1000e_get_cable_length_m88(struct e1000_hw *hw);
610extern s32 e1000e_get_phy_info_m88(struct e1000_hw *hw);
611extern s32 e1000e_read_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 *data);
612extern s32 e1000e_write_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 data);
f4187b56 613extern s32 e1000e_phy_init_script_igp3(struct e1000_hw *hw);
bc7f75fa 614extern enum e1000_phy_type e1000e_get_phy_type_from_id(u32 phy_id);
97ac8cae
BA
615extern s32 e1000e_determine_phy_address(struct e1000_hw *hw);
616extern s32 e1000e_write_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 data);
617extern s32 e1000e_read_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 *data);
2b6b168d
BA
618extern s32 e1000_enable_phy_wakeup_reg_access_bm(struct e1000_hw *hw,
619 u16 *phy_reg);
620extern s32 e1000_disable_phy_wakeup_reg_access_bm(struct e1000_hw *hw,
621 u16 *phy_reg);
4662e82b
BA
622extern s32 e1000e_read_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 *data);
623extern s32 e1000e_write_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 data);
bc7f75fa
AK
624extern void e1000e_phy_force_speed_duplex_setup(struct e1000_hw *hw, u16 *phy_ctrl);
625extern s32 e1000e_write_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 data);
5ccdcecb
BA
626extern s32 e1000e_write_kmrn_reg_locked(struct e1000_hw *hw, u32 offset,
627 u16 data);
bc7f75fa 628extern s32 e1000e_read_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 *data);
5ccdcecb
BA
629extern s32 e1000e_read_kmrn_reg_locked(struct e1000_hw *hw, u32 offset,
630 u16 *data);
bc7f75fa
AK
631extern s32 e1000e_phy_has_link_generic(struct e1000_hw *hw, u32 iterations,
632 u32 usec_interval, bool *success);
633extern s32 e1000e_phy_reset_dsp(struct e1000_hw *hw);
17f208de
BA
634extern void e1000_power_up_phy_copper(struct e1000_hw *hw);
635extern void e1000_power_down_phy_copper(struct e1000_hw *hw);
2d9498f3
DG
636extern s32 e1000e_read_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 *data);
637extern s32 e1000e_write_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 data);
bc7f75fa 638extern s32 e1000e_check_downshift(struct e1000_hw *hw);
a4f58f54 639extern s32 e1000_read_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 *data);
5ccdcecb
BA
640extern s32 e1000_read_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset,
641 u16 *data);
2b6b168d
BA
642extern s32 e1000_read_phy_reg_page_hv(struct e1000_hw *hw, u32 offset,
643 u16 *data);
a4f58f54 644extern s32 e1000_write_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 data);
5ccdcecb
BA
645extern s32 e1000_write_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset,
646 u16 data);
2b6b168d
BA
647extern s32 e1000_write_phy_reg_page_hv(struct e1000_hw *hw, u32 offset,
648 u16 data);
a4f58f54
BA
649extern s32 e1000_link_stall_workaround_hv(struct e1000_hw *hw);
650extern s32 e1000_copper_link_setup_82577(struct e1000_hw *hw);
651extern s32 e1000_check_polarity_82577(struct e1000_hw *hw);
652extern s32 e1000_get_phy_info_82577(struct e1000_hw *hw);
653extern s32 e1000_phy_force_speed_duplex_82577(struct e1000_hw *hw);
654extern s32 e1000_get_cable_length_82577(struct e1000_hw *hw);
bc7f75fa 655
0be84010
BA
656extern s32 e1000_check_polarity_m88(struct e1000_hw *hw);
657extern s32 e1000_get_phy_info_ife(struct e1000_hw *hw);
658extern s32 e1000_check_polarity_ife(struct e1000_hw *hw);
659extern s32 e1000_phy_force_speed_duplex_ife(struct e1000_hw *hw);
660extern s32 e1000_check_polarity_igp(struct e1000_hw *hw);
ff10e13c 661extern bool e1000_check_phy_82574(struct e1000_hw *hw);
203e4151 662extern s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data);
0be84010 663
bc7f75fa
AK
664static inline s32 e1000_phy_hw_reset(struct e1000_hw *hw)
665{
94d8186a 666 return hw->phy.ops.reset(hw);
bc7f75fa
AK
667}
668
bc7f75fa
AK
669static inline s32 e1e_rphy(struct e1000_hw *hw, u32 offset, u16 *data)
670{
94d8186a 671 return hw->phy.ops.read_reg(hw, offset, data);
bc7f75fa
AK
672}
673
f1430d69
BA
674static inline s32 e1e_rphy_locked(struct e1000_hw *hw, u32 offset, u16 *data)
675{
676 return hw->phy.ops.read_reg_locked(hw, offset, data);
677}
678
bc7f75fa
AK
679static inline s32 e1e_wphy(struct e1000_hw *hw, u32 offset, u16 data)
680{
94d8186a 681 return hw->phy.ops.write_reg(hw, offset, data);
bc7f75fa
AK
682}
683
f1430d69
BA
684static inline s32 e1e_wphy_locked(struct e1000_hw *hw, u32 offset, u16 data)
685{
686 return hw->phy.ops.write_reg_locked(hw, offset, data);
687}
688
bc7f75fa
AK
689static inline s32 e1000_get_cable_length(struct e1000_hw *hw)
690{
691 return hw->phy.ops.get_cable_length(hw);
692}
693
694extern s32 e1000e_acquire_nvm(struct e1000_hw *hw);
695extern s32 e1000e_write_nvm_spi(struct e1000_hw *hw, u16 offset, u16 words, u16 *data);
696extern s32 e1000e_update_nvm_checksum_generic(struct e1000_hw *hw);
697extern s32 e1000e_poll_eerd_eewr_done(struct e1000_hw *hw, int ee_reg);
bc7f75fa
AK
698extern s32 e1000e_read_nvm_eerd(struct e1000_hw *hw, u16 offset, u16 words, u16 *data);
699extern s32 e1000e_validate_nvm_checksum_generic(struct e1000_hw *hw);
700extern void e1000e_release_nvm(struct e1000_hw *hw);
e85e3639 701extern void e1000e_reload_nvm_generic(struct e1000_hw *hw);
608f8a0d
BA
702extern s32 e1000_read_mac_addr_generic(struct e1000_hw *hw);
703
704static inline s32 e1000e_read_mac_addr(struct e1000_hw *hw)
705{
706 if (hw->mac.ops.read_mac_addr)
707 return hw->mac.ops.read_mac_addr(hw);
708
709 return e1000_read_mac_addr_generic(hw);
710}
bc7f75fa
AK
711
712static inline s32 e1000_validate_nvm_checksum(struct e1000_hw *hw)
713{
94d8186a 714 return hw->nvm.ops.validate(hw);
bc7f75fa
AK
715}
716
717static inline s32 e1000e_update_nvm_checksum(struct e1000_hw *hw)
718{
94d8186a 719 return hw->nvm.ops.update(hw);
bc7f75fa
AK
720}
721
722static inline s32 e1000_read_nvm(struct e1000_hw *hw, u16 offset, u16 words, u16 *data)
723{
94d8186a 724 return hw->nvm.ops.read(hw, offset, words, data);
bc7f75fa
AK
725}
726
727static inline s32 e1000_write_nvm(struct e1000_hw *hw, u16 offset, u16 words, u16 *data)
728{
94d8186a 729 return hw->nvm.ops.write(hw, offset, words, data);
bc7f75fa
AK
730}
731
732static inline s32 e1000_get_phy_info(struct e1000_hw *hw)
733{
94d8186a 734 return hw->phy.ops.get_info(hw);
bc7f75fa
AK
735}
736
4662e82b 737extern bool e1000e_check_mng_mode_generic(struct e1000_hw *hw);
bc7f75fa
AK
738extern bool e1000e_enable_tx_pkt_filtering(struct e1000_hw *hw);
739extern s32 e1000e_mng_write_dhcp_info(struct e1000_hw *hw, u8 *buffer, u16 length);
740
741static inline u32 __er32(struct e1000_hw *hw, unsigned long reg)
742{
743 return readl(hw->hw_addr + reg);
744}
745
bdc125f7
BA
746#define er32(reg) __er32(hw, E1000_##reg)
747
748/**
749 * __ew32_prepare - prepare to write to MAC CSR register on certain parts
750 * @hw: pointer to the HW structure
751 *
752 * When updating the MAC CSR registers, the Manageability Engine (ME) could
753 * be accessing the registers at the same time. Normally, this is handled in
754 * h/w by an arbiter but on some parts there is a bug that acknowledges Host
755 * accesses later than it should which could result in the register to have
756 * an incorrect value. Workaround this by checking the FWSM register which
757 * has bit 24 set while ME is accessing MAC CSR registers, wait if it is set
758 * and try again a number of times.
759 **/
760static inline s32 __ew32_prepare(struct e1000_hw *hw)
761{
762 s32 i = E1000_ICH_FWSM_PCIM2PCI_COUNT;
763
764 while ((er32(FWSM) & E1000_ICH_FWSM_PCIM2PCI) && --i)
765 udelay(50);
766
767 return i;
768}
769
bc7f75fa
AK
770static inline void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val)
771{
bdc125f7
BA
772 if (hw->adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
773 __ew32_prepare(hw);
774
bc7f75fa
AK
775 writel(val, hw->hw_addr + reg);
776}
777
bdc125f7
BA
778#define ew32(reg, val) __ew32(hw, E1000_##reg, (val))
779
780#define e1e_flush() er32(STATUS)
781
782#define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \
783 (__ew32((a), (reg + ((offset) << 2)), (value)))
784
785#define E1000_READ_REG_ARRAY(a, reg, offset) \
786 (readl((a)->hw_addr + reg + ((offset) << 2)))
787
bc7f75fa 788#endif /* _E1000_H_ */