selinux/nlmsg: add a build time check for rtnl/xfrm cmds
[linux-2.6-block.git] / drivers / net / ethernet / intel / e1000e / e1000.h
CommitLineData
e78b80b1
DE
1/* Intel PRO/1000 Linux driver
2 * Copyright(c) 1999 - 2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20 */
bc7f75fa
AK
21
22/* Linux PRO/1000 Ethernet Driver main header file */
23
24#ifndef _E1000_H_
25#define _E1000_H_
26
86d70e53 27#include <linux/bitops.h>
bc7f75fa
AK
28#include <linux/types.h>
29#include <linux/timer.h>
30#include <linux/workqueue.h>
31#include <linux/io.h>
32#include <linux/netdevice.h>
d8014dbc 33#include <linux/pci.h>
6f461f6c 34#include <linux/pci-aspm.h>
fe46f58f 35#include <linux/crc32.h>
86d70e53 36#include <linux/if_vlan.h>
74d23cc7 37#include <linux/timecounter.h>
b67e1913 38#include <linux/net_tstamp.h>
d89777bf
BA
39#include <linux/ptp_clock_kernel.h>
40#include <linux/ptp_classify.h>
c2ade1a4 41#include <linux/mii.h>
d495bcb8 42#include <linux/mdio.h>
bc7f75fa
AK
43#include "hw.h"
44
45struct e1000_info;
46
44defeb3 47#define e_dbg(format, arg...) \
8544b9f7 48 netdev_dbg(hw->adapter->netdev, format, ## arg)
44defeb3 49#define e_err(format, arg...) \
8544b9f7 50 netdev_err(adapter->netdev, format, ## arg)
44defeb3 51#define e_info(format, arg...) \
8544b9f7 52 netdev_info(adapter->netdev, format, ## arg)
44defeb3 53#define e_warn(format, arg...) \
8544b9f7 54 netdev_warn(adapter->netdev, format, ## arg)
44defeb3 55#define e_notice(format, arg...) \
8544b9f7 56 netdev_notice(adapter->netdev, format, ## arg)
bc7f75fa 57
98a1708d 58/* Interrupt modes, as used by the IntMode parameter */
4662e82b
BA
59#define E1000E_INT_MODE_LEGACY 0
60#define E1000E_INT_MODE_MSI 1
61#define E1000E_INT_MODE_MSIX 2
62
ad68076e 63/* Tx/Rx descriptor defines */
bc7f75fa
AK
64#define E1000_DEFAULT_TXD 256
65#define E1000_MAX_TXD 4096
7b1be198 66#define E1000_MIN_TXD 64
bc7f75fa
AK
67
68#define E1000_DEFAULT_RXD 256
69#define E1000_MAX_RXD 4096
7b1be198 70#define E1000_MIN_RXD 64
bc7f75fa 71
de5b3077
AK
72#define E1000_MIN_ITR_USECS 10 /* 100000 irq/sec */
73#define E1000_MAX_ITR_USECS 10000 /* 100 irq/sec */
74
bc7f75fa
AK
75#define E1000_FC_PAUSE_TIME 0x0680 /* 858 usec */
76
77/* How many Tx Descriptors do we need to call netif_wake_queue ? */
78/* How many Rx Buffers do we bundle into one write to the hardware ? */
79#define E1000_RX_BUFFER_WRITE 16 /* Must be power of 2 */
80
81#define AUTO_ALL_MODES 0
82#define E1000_EEPROM_APME 0x0400
83
84#define E1000_MNG_VLAN_NONE (-1)
85
2adc55c9
BA
86#define DEFAULT_JUMBO 9234
87
23606cf5
RW
88/* Time to wait before putting the device into D3 if there's no link (in ms). */
89#define LINK_TIMEOUT 100
90
e921eb1a 91/* Count for polling __E1000_RESET condition every 10-20msec.
bb9e44d0
BA
92 * Experimentation has shown the reset can take approximately 210msec.
93 */
94#define E1000_CHECK_RESET_COUNT 25
95
3a3b7586
JB
96#define DEFAULT_RDTR 0
97#define DEFAULT_RADV 8
98#define BURST_RDTR 0x20
99#define BURST_RADV 0x20
100
e921eb1a 101/* in the case of WTHRESH, it appears at least the 82571/2 hardware
3a3b7586 102 * writes back 4 descriptors when WTHRESH=5, and 3 descriptors when
8edc0e62
HS
103 * WTHRESH=4, so a setting of 5 gives the most efficient bus
104 * utilization but to avoid possible Tx stalls, set it to 1
3a3b7586
JB
105 */
106#define E1000_TXDCTL_DMA_BURST_ENABLE \
107 (E1000_TXDCTL_GRAN | /* set descriptor granularity */ \
108 E1000_TXDCTL_COUNT_DESC | \
8edc0e62 109 (1 << 16) | /* wthresh must be +1 more than desired */\
3a3b7586
JB
110 (1 << 8) | /* hthresh */ \
111 0x1f) /* pthresh */
112
113#define E1000_RXDCTL_DMA_BURST_ENABLE \
114 (0x01000000 | /* set descriptor granularity */ \
115 (4 << 16) | /* set writeback threshold */ \
116 (4 << 8) | /* set prefetch threshold */ \
117 0x20) /* set hthresh */
118
119#define E1000_TIDV_FPD (1 << 31)
120#define E1000_RDTR_FPD (1 << 31)
121
bc7f75fa
AK
122enum e1000_boards {
123 board_82571,
124 board_82572,
125 board_82573,
4662e82b 126 board_82574,
8c81c9c3 127 board_82583,
bc7f75fa
AK
128 board_80003es2lan,
129 board_ich8lan,
130 board_ich9lan,
f4187b56 131 board_ich10lan,
a4f58f54 132 board_pchlan,
d3738bb8 133 board_pch2lan,
2fbe4526 134 board_pch_lpt,
79849ebc 135 board_pch_spt
bc7f75fa
AK
136};
137
bc7f75fa
AK
138struct e1000_ps_page {
139 struct page *page;
140 u64 dma; /* must be u64 - written to hw */
141};
142
e921eb1a 143/* wrappers around a pointer to a socket buffer,
bc7f75fa
AK
144 * so a DMA handle can be stored along with the buffer
145 */
146struct e1000_buffer {
147 dma_addr_t dma;
148 struct sk_buff *skb;
149 union {
ad68076e 150 /* Tx */
bc7f75fa
AK
151 struct {
152 unsigned long time_stamp;
153 u16 length;
154 u16 next_to_watch;
9ed318d5
TH
155 unsigned int segs;
156 unsigned int bytecount;
03b1320d 157 u16 mapped_as_page;
bc7f75fa 158 };
ad68076e 159 /* Rx */
03b1320d
AD
160 struct {
161 /* arrays of page information for packet split */
162 struct e1000_ps_page *ps_pages;
163 struct page *page;
164 };
bc7f75fa 165 };
bc7f75fa
AK
166};
167
168struct e1000_ring {
55aa6985 169 struct e1000_adapter *adapter; /* back pointer to adapter */
bc7f75fa
AK
170 void *desc; /* pointer to ring memory */
171 dma_addr_t dma; /* phys address of ring */
172 unsigned int size; /* length of ring in bytes */
173 unsigned int count; /* number of desc. in ring */
174
175 u16 next_to_use;
176 u16 next_to_clean;
177
c5083cf6
BA
178 void __iomem *head;
179 void __iomem *tail;
bc7f75fa
AK
180
181 /* array of buffer information structs */
182 struct e1000_buffer *buffer_info;
183
4662e82b
BA
184 char name[IFNAMSIZ + 5];
185 u32 ims_val;
186 u32 itr_val;
c5083cf6 187 void __iomem *itr_register;
4662e82b
BA
188 int set_itr;
189
bc7f75fa 190 struct sk_buff *rx_skb_top;
bc7f75fa
AK
191};
192
7c25769f
BA
193/* PHY register snapshot values */
194struct e1000_phy_regs {
195 u16 bmcr; /* basic mode control register */
196 u16 bmsr; /* basic mode status register */
197 u16 advertise; /* auto-negotiation advertisement */
198 u16 lpa; /* link partner ability register */
199 u16 expansion; /* auto-negotiation expansion reg */
200 u16 ctrl1000; /* 1000BASE-T control register */
201 u16 stat1000; /* 1000BASE-T status register */
202 u16 estatus; /* extended status register */
203};
204
bc7f75fa
AK
205/* board specific private data structure */
206struct e1000_adapter {
207 struct timer_list watchdog_timer;
208 struct timer_list phy_info_timer;
209 struct timer_list blink_timer;
210
211 struct work_struct reset_task;
212 struct work_struct watchdog_task;
213
214 const struct e1000_info *ei;
215
86d70e53 216 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
bc7f75fa
AK
217 u32 bd_number;
218 u32 rx_buffer_len;
219 u16 mng_vlan_id;
220 u16 link_speed;
221 u16 link_duplex;
84527590 222 u16 eeprom_vers;
bc7f75fa 223
bc7f75fa
AK
224 /* track device up/down/testing state */
225 unsigned long state;
226
227 /* Interrupt Throttle Rate */
228 u32 itr;
229 u32 itr_setting;
230 u16 tx_itr;
231 u16 rx_itr;
232
33550cec
BA
233 /* Tx - one ring per active queue */
234 struct e1000_ring *tx_ring ____cacheline_aligned_in_smp;
d821a4c4 235 u32 tx_fifo_limit;
bc7f75fa
AK
236
237 struct napi_struct napi;
238
94fb848b
BA
239 unsigned int uncorr_errors; /* uncorrectable ECC errors */
240 unsigned int corr_errors; /* correctable ECC errors */
bc7f75fa
AK
241 unsigned int restart_queue;
242 u32 txd_cmd;
243
244 bool detect_tx_hung;
09357b00 245 bool tx_hang_recheck;
bc7f75fa
AK
246 u8 tx_timeout_factor;
247
248 u32 tx_int_delay;
249 u32 tx_abs_int_delay;
250
251 unsigned int total_tx_bytes;
252 unsigned int total_tx_packets;
253 unsigned int total_rx_bytes;
254 unsigned int total_rx_packets;
255
ad68076e 256 /* Tx stats */
bc7f75fa
AK
257 u64 tpt_old;
258 u64 colc_old;
7c25769f
BA
259 u32 gotc;
260 u64 gotc_old;
bc7f75fa
AK
261 u32 tx_timeout_count;
262 u32 tx_fifo_head;
263 u32 tx_head_addr;
264 u32 tx_fifo_size;
265 u32 tx_dma_failed;
59c871c5 266 u32 tx_hwtstamp_timeouts;
bc7f75fa 267
e921eb1a 268 /* Rx */
b56083ea
DE
269 bool (*clean_rx)(struct e1000_ring *ring, int *work_done,
270 int work_to_do) ____cacheline_aligned_in_smp;
271 void (*alloc_rx_buf)(struct e1000_ring *ring, int cleaned_count,
272 gfp_t gfp);
bc7f75fa
AK
273 struct e1000_ring *rx_ring;
274
275 u32 rx_int_delay;
276 u32 rx_abs_int_delay;
277
ad68076e 278 /* Rx stats */
bc7f75fa
AK
279 u64 hw_csum_err;
280 u64 hw_csum_good;
281 u64 rx_hdr_split;
7c25769f
BA
282 u32 gorc;
283 u64 gorc_old;
bc7f75fa
AK
284 u32 alloc_rx_buff_failed;
285 u32 rx_dma_failed;
b67e1913 286 u32 rx_hwtstamp_cleared;
bc7f75fa
AK
287
288 unsigned int rx_ps_pages;
289 u16 rx_ps_bsize0;
318a94d6
JK
290 u32 max_frame_size;
291 u32 min_frame_size;
bc7f75fa
AK
292
293 /* OS defined structs */
294 struct net_device *netdev;
295 struct pci_dev *pdev;
bc7f75fa
AK
296
297 /* structs defined in e1000_hw.h */
298 struct e1000_hw hw;
299
9d57088b 300 spinlock_t stats64_lock; /* protects statistics counters */
bc7f75fa
AK
301 struct e1000_hw_stats stats;
302 struct e1000_phy_info phy_info;
303 struct e1000_phy_stats phy_stats;
304
7c25769f
BA
305 /* Snapshot of PHY registers */
306 struct e1000_phy_regs phy_regs;
307
bc7f75fa
AK
308 struct e1000_ring test_tx_ring;
309 struct e1000_ring test_rx_ring;
310 u32 test_icr;
311
312 u32 msg_enable;
8e86acd7 313 unsigned int num_vectors;
4662e82b
BA
314 struct msix_entry *msix_entries;
315 int int_mode;
316 u32 eiac_mask;
bc7f75fa
AK
317
318 u32 eeprom_wol;
319 u32 wol;
320 u32 pba;
2adc55c9 321 u32 max_hw_frame_size;
bc7f75fa 322
318a94d6 323 bool fc_autoneg;
bc7f75fa 324
bc7f75fa 325 unsigned int flags;
eb7c3adb 326 unsigned int flags2;
a8f88ff5
JB
327 struct work_struct downshift_task;
328 struct work_struct update_phy_task;
41cec6f1 329 struct work_struct print_hang_task;
23606cf5 330
ff10e13c 331 int phy_hang_count;
55aa6985
BA
332
333 u16 tx_ring_count;
334 u16 rx_ring_count;
b67e1913
BA
335
336 struct hwtstamp_config hwtstamp_config;
337 struct delayed_work systim_overflow_work;
338 struct sk_buff *tx_hwtstamp_skb;
59c871c5 339 unsigned long tx_hwtstamp_start;
b67e1913
BA
340 struct work_struct tx_hwtstamp_work;
341 spinlock_t systim_lock; /* protects SYSTIML/H regsters */
342 struct cyclecounter cc;
343 struct timecounter tc;
d89777bf
BA
344 struct ptp_clock *ptp_clock;
345 struct ptp_clock_info ptp_clock_info;
d495bcb8
BA
346
347 u16 eee_advert;
bc7f75fa
AK
348};
349
350struct e1000_info {
351 enum e1000_mac_type mac;
352 unsigned int flags;
6f461f6c 353 unsigned int flags2;
bc7f75fa 354 u32 pba;
2adc55c9 355 u32 max_hw_frame_size;
69e3fd8c 356 s32 (*get_variants)(struct e1000_adapter *);
8ce9d6c7
JK
357 const struct e1000_mac_operations *mac_ops;
358 const struct e1000_phy_operations *phy_ops;
359 const struct e1000_nvm_operations *nvm_ops;
bc7f75fa
AK
360};
361
d89777bf
BA
362s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca);
363
b67e1913
BA
364/* The system time is maintained by a 64-bit counter comprised of the 32-bit
365 * SYSTIMH and SYSTIML registers. How the counter increments (and therefore
366 * its resolution) is based on the contents of the TIMINCA register - it
367 * increments every incperiod (bits 31:24) clock ticks by incvalue (bits 23:0).
368 * For the best accuracy, the incperiod should be as small as possible. The
369 * incvalue is scaled by a factor as large as possible (while still fitting
370 * in bits 23:0) so that relatively small clock corrections can be made.
371 *
372 * As a result, a shift of INCVALUE_SHIFT_n is used to fit a value of
373 * INCVALUE_n into the TIMINCA register allowing 32+8+(24-INCVALUE_SHIFT_n)
374 * bits to count nanoseconds leaving the rest for fractional nonseconds.
375 */
376#define INCVALUE_96MHz 125
377#define INCVALUE_SHIFT_96MHz 17
378#define INCPERIOD_SHIFT_96MHz 2
379#define INCPERIOD_96MHz (12 >> INCPERIOD_SHIFT_96MHz)
380
381#define INCVALUE_25MHz 40
382#define INCVALUE_SHIFT_25MHz 18
383#define INCPERIOD_25MHz 1
384
385/* Another drawback of scaling the incvalue by a large factor is the
386 * 64-bit SYSTIM register overflows more quickly. This is dealt with
387 * by simply reading the clock before it overflows.
388 *
389 * Clock ns bits Overflows after
390 * ~~~~~~ ~~~~~~~ ~~~~~~~~~~~~~~~
391 * 96MHz 47-bit 2^(47-INCPERIOD_SHIFT_96MHz) / 10^9 / 3600 = 9.77 hrs
392 * 25MHz 46-bit 2^46 / 10^9 / 3600 = 19.55 hours
393 */
394#define E1000_SYSTIM_OVERFLOW_PERIOD (HZ * 60 * 60 * 4)
5e7ff970
TF
395#define E1000_MAX_82574_SYSTIM_REREADS 50
396#define E1000_82574_SYSTIM_EPSILON (1ULL << 35ULL)
b67e1913 397
bc7f75fa
AK
398/* hardware capability, feature, and workaround flags */
399#define FLAG_HAS_AMT (1 << 0)
400#define FLAG_HAS_FLASH (1 << 1)
401#define FLAG_HAS_HW_VLAN_FILTER (1 << 2)
402#define FLAG_HAS_WOL (1 << 3)
79d4e908 403/* reserved bit4 */
bc7f75fa
AK
404#define FLAG_HAS_CTRLEXT_ON_LOAD (1 << 5)
405#define FLAG_HAS_SWSM_ON_LOAD (1 << 6)
406#define FLAG_HAS_JUMBO_FRAMES (1 << 7)
4a770358 407#define FLAG_READ_ONLY_NVM (1 << 8)
97ac8cae 408#define FLAG_IS_ICH (1 << 9)
4662e82b 409#define FLAG_HAS_MSIX (1 << 10)
bc7f75fa
AK
410#define FLAG_HAS_SMART_POWER_DOWN (1 << 11)
411#define FLAG_IS_QUAD_PORT_A (1 << 12)
412#define FLAG_IS_QUAD_PORT (1 << 13)
b67e1913 413#define FLAG_HAS_HW_TIMESTAMP (1 << 14)
bc7f75fa
AK
414#define FLAG_APME_IN_WUC (1 << 15)
415#define FLAG_APME_IN_CTRL3 (1 << 16)
416#define FLAG_APME_CHECK_PORT_B (1 << 17)
417#define FLAG_DISABLE_FC_PAUSE_TIME (1 << 18)
418#define FLAG_NO_WAKE_UCAST (1 << 19)
419#define FLAG_MNG_PT_ENABLED (1 << 20)
420#define FLAG_RESET_OVERWRITES_LAA (1 << 21)
421#define FLAG_TARC_SPEED_MODE_BIT (1 << 22)
422#define FLAG_TARC_SET_BIT_ZERO (1 << 23)
423#define FLAG_RX_NEEDS_RESTART (1 << 24)
424#define FLAG_LSC_GIG_SPEED_DROP (1 << 25)
425#define FLAG_SMART_POWER_DOWN (1 << 26)
426#define FLAG_MSI_ENABLED (1 << 27)
dc221294 427/* reserved (1 << 28) */
bc7f75fa 428#define FLAG_TSO_FORCE (1 << 29)
12d43f7d 429#define FLAG_RESTART_NOW (1 << 30)
f8d59f78 430#define FLAG_MSI_TEST_FAILED (1 << 31)
bc7f75fa 431
eb7c3adb 432#define FLAG2_CRC_STRIPPING (1 << 0)
a4f58f54 433#define FLAG2_HAS_PHY_WAKEUP (1 << 1)
b94b5028 434#define FLAG2_IS_DISCARDING (1 << 2)
6f461f6c 435#define FLAG2_DISABLE_ASPM_L1 (1 << 3)
8c7bbb92 436#define FLAG2_HAS_PHY_STATS (1 << 4)
e52997f9 437#define FLAG2_HAS_EEE (1 << 5)
3a3b7586 438#define FLAG2_DMA_BURST (1 << 6)
78cd29d5 439#define FLAG2_DISABLE_ASPM_L0S (1 << 7)
828bac87 440#define FLAG2_DISABLE_AIM (1 << 8)
ff10e13c 441#define FLAG2_CHECK_PHY_HANG (1 << 9)
7f99ae63 442#define FLAG2_NO_DISABLE_RX (1 << 10)
c6e7f51e 443#define FLAG2_PCIM2PCI_ARBITER_WA (1 << 11)
0184039a 444#define FLAG2_DFLT_CRC_STRIPPING (1 << 12)
b67e1913 445#define FLAG2_CHECK_RX_HWTSTAMP (1 << 13)
eb7c3adb 446
bc7f75fa
AK
447#define E1000_RX_DESC_PS(R, i) \
448 (&(((union e1000_rx_desc_packet_split *)((R).desc))[i]))
5f450212
BA
449#define E1000_RX_DESC_EXT(R, i) \
450 (&(((union e1000_rx_desc_extended *)((R).desc))[i]))
bc7f75fa 451#define E1000_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
bc7f75fa
AK
452#define E1000_TX_DESC(R, i) E1000_GET_DESC(R, i, e1000_tx_desc)
453#define E1000_CONTEXT_DESC(R, i) E1000_GET_DESC(R, i, e1000_context_desc)
454
455enum e1000_state_t {
456 __E1000_TESTING,
457 __E1000_RESETTING,
a90b412c 458 __E1000_ACCESS_SHARED_RESOURCE,
bc7f75fa
AK
459 __E1000_DOWN
460};
461
462enum latency_range {
463 lowest_latency = 0,
464 low_latency = 1,
465 bulk_latency = 2,
466 latency_invalid = 255
467};
468
469extern char e1000e_driver_name[];
470extern const char e1000e_driver_version[];
471
5ccc921a
JP
472void e1000e_check_options(struct e1000_adapter *adapter);
473void e1000e_set_ethtool_ops(struct net_device *netdev);
474
475int e1000e_up(struct e1000_adapter *adapter);
28002099 476void e1000e_down(struct e1000_adapter *adapter, bool reset);
5ccc921a
JP
477void e1000e_reinit_locked(struct e1000_adapter *adapter);
478void e1000e_reset(struct e1000_adapter *adapter);
479void e1000e_power_up_phy(struct e1000_adapter *adapter);
480int e1000e_setup_rx_resources(struct e1000_ring *ring);
481int e1000e_setup_tx_resources(struct e1000_ring *ring);
482void e1000e_free_rx_resources(struct e1000_ring *ring);
483void e1000e_free_tx_resources(struct e1000_ring *ring);
484struct rtnl_link_stats64 *e1000e_get_stats64(struct net_device *netdev,
485 struct rtnl_link_stats64 *stats);
486void e1000e_set_interrupt_capability(struct e1000_adapter *adapter);
487void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter);
488void e1000e_get_hw_control(struct e1000_adapter *adapter);
489void e1000e_release_hw_control(struct e1000_adapter *adapter);
490void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr);
bc7f75fa
AK
491
492extern unsigned int copybreak;
493
8ce9d6c7
JK
494extern const struct e1000_info e1000_82571_info;
495extern const struct e1000_info e1000_82572_info;
496extern const struct e1000_info e1000_82573_info;
497extern const struct e1000_info e1000_82574_info;
498extern const struct e1000_info e1000_82583_info;
499extern const struct e1000_info e1000_ich8_info;
500extern const struct e1000_info e1000_ich9_info;
501extern const struct e1000_info e1000_ich10_info;
502extern const struct e1000_info e1000_pch_info;
503extern const struct e1000_info e1000_pch2_info;
2fbe4526 504extern const struct e1000_info e1000_pch_lpt_info;
79849ebc 505extern const struct e1000_info e1000_pch_spt_info;
8ce9d6c7 506extern const struct e1000_info e1000_es2_info;
bc7f75fa 507
5ccc921a
JP
508void e1000e_ptp_init(struct e1000_adapter *adapter);
509void e1000e_ptp_remove(struct e1000_adapter *adapter);
0be84010 510
bc7f75fa
AK
511static inline s32 e1000_phy_hw_reset(struct e1000_hw *hw)
512{
94d8186a 513 return hw->phy.ops.reset(hw);
bc7f75fa
AK
514}
515
bc7f75fa
AK
516static inline s32 e1e_rphy(struct e1000_hw *hw, u32 offset, u16 *data)
517{
94d8186a 518 return hw->phy.ops.read_reg(hw, offset, data);
bc7f75fa
AK
519}
520
f1430d69
BA
521static inline s32 e1e_rphy_locked(struct e1000_hw *hw, u32 offset, u16 *data)
522{
523 return hw->phy.ops.read_reg_locked(hw, offset, data);
524}
525
bc7f75fa
AK
526static inline s32 e1e_wphy(struct e1000_hw *hw, u32 offset, u16 data)
527{
94d8186a 528 return hw->phy.ops.write_reg(hw, offset, data);
bc7f75fa
AK
529}
530
f1430d69
BA
531static inline s32 e1e_wphy_locked(struct e1000_hw *hw, u32 offset, u16 data)
532{
533 return hw->phy.ops.write_reg_locked(hw, offset, data);
534}
535
5ccc921a 536void e1000e_reload_nvm_generic(struct e1000_hw *hw);
608f8a0d
BA
537
538static inline s32 e1000e_read_mac_addr(struct e1000_hw *hw)
539{
540 if (hw->mac.ops.read_mac_addr)
541 return hw->mac.ops.read_mac_addr(hw);
542
543 return e1000_read_mac_addr_generic(hw);
544}
bc7f75fa
AK
545
546static inline s32 e1000_validate_nvm_checksum(struct e1000_hw *hw)
547{
94d8186a 548 return hw->nvm.ops.validate(hw);
bc7f75fa
AK
549}
550
551static inline s32 e1000e_update_nvm_checksum(struct e1000_hw *hw)
552{
94d8186a 553 return hw->nvm.ops.update(hw);
bc7f75fa
AK
554}
555
c29c3ba5
BA
556static inline s32 e1000_read_nvm(struct e1000_hw *hw, u16 offset, u16 words,
557 u16 *data)
bc7f75fa 558{
94d8186a 559 return hw->nvm.ops.read(hw, offset, words, data);
bc7f75fa
AK
560}
561
c29c3ba5
BA
562static inline s32 e1000_write_nvm(struct e1000_hw *hw, u16 offset, u16 words,
563 u16 *data)
bc7f75fa 564{
94d8186a 565 return hw->nvm.ops.write(hw, offset, words, data);
bc7f75fa
AK
566}
567
568static inline s32 e1000_get_phy_info(struct e1000_hw *hw)
569{
94d8186a 570 return hw->phy.ops.get_info(hw);
bc7f75fa
AK
571}
572
bc7f75fa
AK
573static inline u32 __er32(struct e1000_hw *hw, unsigned long reg)
574{
575 return readl(hw->hw_addr + reg);
576}
577
bdc125f7
BA
578#define er32(reg) __er32(hw, E1000_##reg)
579
c6f3148c
AK
580s32 __ew32_prepare(struct e1000_hw *hw);
581void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val);
bc7f75fa 582
bdc125f7
BA
583#define ew32(reg, val) __ew32(hw, E1000_##reg, (val))
584
585#define e1e_flush() er32(STATUS)
586
587#define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \
588 (__ew32((a), (reg + ((offset) << 2)), (value)))
589
590#define E1000_READ_REG_ARRAY(a, reg, offset) \
591 (readl((a)->hw_addr + reg + ((offset) << 2)))
592
bc7f75fa 593#endif /* _E1000_H_ */