tg3: Move tg3_change_mtu to a better location
[linux-2.6-block.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
efab79c5 92#define TG3_MIN_NUM 122
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
efab79c5 95#define DRV_MODULE_RELDATE "December 7, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
138
139/* Do not place this n-ring entries value into the tp struct itself,
140 * we really want to expose these constants to GCC so that modulo et
141 * al. operations are done with shifts and masks instead of with
142 * hw multiply/modulo instructions. Another solution would be to
143 * replace things like '% foo' with '& (foo - 1)'.
144 */
1da177e4
LT
145
146#define TG3_TX_RING_SIZE 512
147#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
148
2c49a44d
MC
149#define TG3_RX_STD_RING_BYTES(tp) \
150 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
151#define TG3_RX_JMB_RING_BYTES(tp) \
152 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
153#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 154 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
155#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
156 TG3_TX_RING_SIZE)
1da177e4
LT
157#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
158
287be12e
MC
159#define TG3_DMA_BYTE_ENAB 64
160
161#define TG3_RX_STD_DMA_SZ 1536
162#define TG3_RX_JMB_DMA_SZ 9046
163
164#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
165
166#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
167#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 168
2c49a44d
MC
169#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
170 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 171
2c49a44d
MC
172#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
173 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 174
d2757fc4
MC
175/* Due to a hardware bug, the 5701 can only DMA to memory addresses
176 * that are at least dword aligned when used in PCIX mode. The driver
177 * works around this bug by double copying the packet. This workaround
178 * is built into the normal double copy length check for efficiency.
179 *
180 * However, the double copy is only necessary on those architectures
181 * where unaligned memory accesses are inefficient. For those architectures
182 * where unaligned memory accesses incur little penalty, we can reintegrate
183 * the 5701 in the normal rx path. Doing so saves a device structure
184 * dereference by hardcoding the double copy threshold in place.
185 */
186#define TG3_RX_COPY_THRESHOLD 256
187#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
188 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
189#else
190 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
191#endif
192
81389f57
MC
193#if (NET_IP_ALIGN != 0)
194#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
195#else
9205fd9c 196#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
197#endif
198
1da177e4 199/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 200#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 201#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 202#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
63c3a66f 1461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
f07e9af3 1485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
4ba526ce 1499 tg3_generate_fw_event(tp);
95e2869a
MC
1500}
1501
8d5a89b3
MC
1502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
fd6d3f0e
MC
1518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
95e2869a
MC
1645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1648 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
05dbe005
JP
1651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
1658
1659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
47007831
MC
1664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
95e2869a
MC
1669 tg3_ump_link_report(tp);
1670 }
1671}
1672
95e2869a
MC
1673static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
e18ce346 1677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1678 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1679 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1680 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1681 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1682 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
95e2869a
MC
1689static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1690{
1691 u8 cap = 0;
1692
f3791cdf
MC
1693 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1694 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1695 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1696 if (lcladv & ADVERTISE_1000XPAUSE)
1697 cap = FLOW_CTRL_RX;
1698 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1699 cap = FLOW_CTRL_TX;
95e2869a
MC
1700 }
1701
1702 return cap;
1703}
1704
f51f3562 1705static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1706{
b02fd9e3 1707 u8 autoneg;
f51f3562 1708 u8 flowctrl = 0;
95e2869a
MC
1709 u32 old_rx_mode = tp->rx_mode;
1710 u32 old_tx_mode = tp->tx_mode;
1711
63c3a66f 1712 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1713 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1714 else
1715 autoneg = tp->link_config.autoneg;
1716
63c3a66f 1717 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1718 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1719 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1720 else
bc02ff95 1721 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1722 } else
1723 flowctrl = tp->link_config.flowctrl;
95e2869a 1724
f51f3562 1725 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1726
e18ce346 1727 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1728 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1729 else
1730 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1731
f51f3562 1732 if (old_rx_mode != tp->rx_mode)
95e2869a 1733 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1734
e18ce346 1735 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1736 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1737 else
1738 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1739
f51f3562 1740 if (old_tx_mode != tp->tx_mode)
95e2869a 1741 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1742}
1743
b02fd9e3
MC
1744static void tg3_adjust_link(struct net_device *dev)
1745{
1746 u8 oldflowctrl, linkmesg = 0;
1747 u32 mac_mode, lcl_adv, rmt_adv;
1748 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1749 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1750
24bb4fb6 1751 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1752
1753 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1754 MAC_MODE_HALF_DUPLEX);
1755
1756 oldflowctrl = tp->link_config.active_flowctrl;
1757
1758 if (phydev->link) {
1759 lcl_adv = 0;
1760 rmt_adv = 0;
1761
1762 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1763 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1764 else if (phydev->speed == SPEED_1000 ||
1765 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1766 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1767 else
1768 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1769
1770 if (phydev->duplex == DUPLEX_HALF)
1771 mac_mode |= MAC_MODE_HALF_DUPLEX;
1772 else {
f88788f0 1773 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1774 tp->link_config.flowctrl);
1775
1776 if (phydev->pause)
1777 rmt_adv = LPA_PAUSE_CAP;
1778 if (phydev->asym_pause)
1779 rmt_adv |= LPA_PAUSE_ASYM;
1780 }
1781
1782 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1783 } else
1784 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1785
1786 if (mac_mode != tp->mac_mode) {
1787 tp->mac_mode = mac_mode;
1788 tw32_f(MAC_MODE, tp->mac_mode);
1789 udelay(40);
1790 }
1791
fcb389df
MC
1792 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1793 if (phydev->speed == SPEED_10)
1794 tw32(MAC_MI_STAT,
1795 MAC_MI_STAT_10MBPS_MODE |
1796 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1797 else
1798 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1799 }
1800
b02fd9e3
MC
1801 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1802 tw32(MAC_TX_LENGTHS,
1803 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1804 (6 << TX_LENGTHS_IPG_SHIFT) |
1805 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1806 else
1807 tw32(MAC_TX_LENGTHS,
1808 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1809 (6 << TX_LENGTHS_IPG_SHIFT) |
1810 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1811
1812 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1813 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1814 phydev->speed != tp->link_config.active_speed ||
1815 phydev->duplex != tp->link_config.active_duplex ||
1816 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1817 linkmesg = 1;
b02fd9e3
MC
1818
1819 tp->link_config.active_speed = phydev->speed;
1820 tp->link_config.active_duplex = phydev->duplex;
1821
24bb4fb6 1822 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1823
1824 if (linkmesg)
1825 tg3_link_report(tp);
1826}
1827
1828static int tg3_phy_init(struct tg3 *tp)
1829{
1830 struct phy_device *phydev;
1831
f07e9af3 1832 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1833 return 0;
1834
1835 /* Bring the PHY back to a known state. */
1836 tg3_bmcr_reset(tp);
1837
3f0e3ad7 1838 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1839
1840 /* Attach the MAC to the PHY. */
fb28ad35 1841 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1842 phydev->dev_flags, phydev->interface);
b02fd9e3 1843 if (IS_ERR(phydev)) {
ab96b241 1844 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1845 return PTR_ERR(phydev);
1846 }
1847
b02fd9e3 1848 /* Mask with MAC supported features. */
9c61d6bc
MC
1849 switch (phydev->interface) {
1850 case PHY_INTERFACE_MODE_GMII:
1851 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1852 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1853 phydev->supported &= (PHY_GBIT_FEATURES |
1854 SUPPORTED_Pause |
1855 SUPPORTED_Asym_Pause);
1856 break;
1857 }
1858 /* fallthru */
9c61d6bc
MC
1859 case PHY_INTERFACE_MODE_MII:
1860 phydev->supported &= (PHY_BASIC_FEATURES |
1861 SUPPORTED_Pause |
1862 SUPPORTED_Asym_Pause);
1863 break;
1864 default:
3f0e3ad7 1865 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1866 return -EINVAL;
1867 }
1868
f07e9af3 1869 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1870
1871 phydev->advertising = phydev->supported;
1872
b02fd9e3
MC
1873 return 0;
1874}
1875
1876static void tg3_phy_start(struct tg3 *tp)
1877{
1878 struct phy_device *phydev;
1879
f07e9af3 1880 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1881 return;
1882
3f0e3ad7 1883 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1884
80096068
MC
1885 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1886 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1887 phydev->speed = tp->link_config.orig_speed;
1888 phydev->duplex = tp->link_config.orig_duplex;
1889 phydev->autoneg = tp->link_config.orig_autoneg;
1890 phydev->advertising = tp->link_config.orig_advertising;
1891 }
1892
1893 phy_start(phydev);
1894
1895 phy_start_aneg(phydev);
1896}
1897
1898static void tg3_phy_stop(struct tg3 *tp)
1899{
f07e9af3 1900 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1901 return;
1902
3f0e3ad7 1903 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1904}
1905
1906static void tg3_phy_fini(struct tg3 *tp)
1907{
f07e9af3 1908 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1909 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1910 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1911 }
1912}
1913
941ec90f
MC
1914static int tg3_phy_set_extloopbk(struct tg3 *tp)
1915{
1916 int err;
1917 u32 val;
1918
1919 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1920 return 0;
1921
1922 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1923 /* Cannot do read-modify-write on 5401 */
1924 err = tg3_phy_auxctl_write(tp,
1925 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1926 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1927 0x4c20);
1928 goto done;
1929 }
1930
1931 err = tg3_phy_auxctl_read(tp,
1932 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1933 if (err)
1934 return err;
1935
1936 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1937 err = tg3_phy_auxctl_write(tp,
1938 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1939
1940done:
1941 return err;
1942}
1943
7f97a4bd
MC
1944static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1945{
1946 u32 phytest;
1947
1948 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1949 u32 phy;
1950
1951 tg3_writephy(tp, MII_TG3_FET_TEST,
1952 phytest | MII_TG3_FET_SHADOW_EN);
1953 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1954 if (enable)
1955 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1956 else
1957 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1958 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1959 }
1960 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1961 }
1962}
1963
6833c043
MC
1964static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1965{
1966 u32 reg;
1967
63c3a66f
JP
1968 if (!tg3_flag(tp, 5705_PLUS) ||
1969 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1970 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1971 return;
1972
f07e9af3 1973 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1974 tg3_phy_fet_toggle_apd(tp, enable);
1975 return;
1976 }
1977
6833c043
MC
1978 reg = MII_TG3_MISC_SHDW_WREN |
1979 MII_TG3_MISC_SHDW_SCR5_SEL |
1980 MII_TG3_MISC_SHDW_SCR5_LPED |
1981 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1982 MII_TG3_MISC_SHDW_SCR5_SDTL |
1983 MII_TG3_MISC_SHDW_SCR5_C125OE;
1984 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1985 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1986
1987 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1988
1989
1990 reg = MII_TG3_MISC_SHDW_WREN |
1991 MII_TG3_MISC_SHDW_APD_SEL |
1992 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1993 if (enable)
1994 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1995
1996 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1997}
1998
9ef8ca99
MC
1999static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2000{
2001 u32 phy;
2002
63c3a66f 2003 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2004 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2005 return;
2006
f07e9af3 2007 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2008 u32 ephy;
2009
535ef6e1
MC
2010 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2011 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2012
2013 tg3_writephy(tp, MII_TG3_FET_TEST,
2014 ephy | MII_TG3_FET_SHADOW_EN);
2015 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2016 if (enable)
535ef6e1 2017 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2018 else
535ef6e1
MC
2019 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2020 tg3_writephy(tp, reg, phy);
9ef8ca99 2021 }
535ef6e1 2022 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2023 }
2024 } else {
15ee95c3
MC
2025 int ret;
2026
2027 ret = tg3_phy_auxctl_read(tp,
2028 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2029 if (!ret) {
9ef8ca99
MC
2030 if (enable)
2031 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2032 else
2033 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2034 tg3_phy_auxctl_write(tp,
2035 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2036 }
2037 }
2038}
2039
1da177e4
LT
2040static void tg3_phy_set_wirespeed(struct tg3 *tp)
2041{
15ee95c3 2042 int ret;
1da177e4
LT
2043 u32 val;
2044
f07e9af3 2045 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2046 return;
2047
15ee95c3
MC
2048 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2049 if (!ret)
b4bd2929
MC
2050 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2051 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2052}
2053
b2a5c19c
MC
2054static void tg3_phy_apply_otp(struct tg3 *tp)
2055{
2056 u32 otp, phy;
2057
2058 if (!tp->phy_otp)
2059 return;
2060
2061 otp = tp->phy_otp;
2062
1d36ba45
MC
2063 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2064 return;
b2a5c19c
MC
2065
2066 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2067 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2068 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2069
2070 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2071 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2072 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2073
2074 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2075 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2076 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2077
2078 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2079 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2080
2081 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2082 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2083
2084 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2085 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2086 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2087
1d36ba45 2088 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2089}
2090
52b02d04
MC
2091static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2092{
2093 u32 val;
2094
2095 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2096 return;
2097
2098 tp->setlpicnt = 0;
2099
2100 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2101 current_link_up == 1 &&
a6b68dab
MC
2102 tp->link_config.active_duplex == DUPLEX_FULL &&
2103 (tp->link_config.active_speed == SPEED_100 ||
2104 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2105 u32 eeectl;
2106
2107 if (tp->link_config.active_speed == SPEED_1000)
2108 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2109 else
2110 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2111
2112 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2113
3110f5f5
MC
2114 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2115 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2116
b0c5943f
MC
2117 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2118 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2119 tp->setlpicnt = 2;
2120 }
2121
2122 if (!tp->setlpicnt) {
b715ce94
MC
2123 if (current_link_up == 1 &&
2124 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2125 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2126 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2127 }
2128
52b02d04
MC
2129 val = tr32(TG3_CPMU_EEE_MODE);
2130 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2131 }
2132}
2133
b0c5943f
MC
2134static void tg3_phy_eee_enable(struct tg3 *tp)
2135{
2136 u32 val;
2137
2138 if (tp->link_config.active_speed == SPEED_1000 &&
2139 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2140 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
55086ad9 2141 tg3_flag(tp, 57765_CLASS)) &&
b0c5943f 2142 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2143 val = MII_TG3_DSP_TAP26_ALNOKO |
2144 MII_TG3_DSP_TAP26_RMRXSTO;
2145 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2146 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2147 }
2148
2149 val = tr32(TG3_CPMU_EEE_MODE);
2150 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2151}
2152
1da177e4
LT
2153static int tg3_wait_macro_done(struct tg3 *tp)
2154{
2155 int limit = 100;
2156
2157 while (limit--) {
2158 u32 tmp32;
2159
f08aa1a8 2160 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2161 if ((tmp32 & 0x1000) == 0)
2162 break;
2163 }
2164 }
d4675b52 2165 if (limit < 0)
1da177e4
LT
2166 return -EBUSY;
2167
2168 return 0;
2169}
2170
2171static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2172{
2173 static const u32 test_pat[4][6] = {
2174 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2175 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2176 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2177 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2178 };
2179 int chan;
2180
2181 for (chan = 0; chan < 4; chan++) {
2182 int i;
2183
2184 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2185 (chan * 0x2000) | 0x0200);
f08aa1a8 2186 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2187
2188 for (i = 0; i < 6; i++)
2189 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2190 test_pat[chan][i]);
2191
f08aa1a8 2192 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2193 if (tg3_wait_macro_done(tp)) {
2194 *resetp = 1;
2195 return -EBUSY;
2196 }
2197
2198 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2199 (chan * 0x2000) | 0x0200);
f08aa1a8 2200 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2201 if (tg3_wait_macro_done(tp)) {
2202 *resetp = 1;
2203 return -EBUSY;
2204 }
2205
f08aa1a8 2206 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2207 if (tg3_wait_macro_done(tp)) {
2208 *resetp = 1;
2209 return -EBUSY;
2210 }
2211
2212 for (i = 0; i < 6; i += 2) {
2213 u32 low, high;
2214
2215 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2216 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2217 tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221 low &= 0x7fff;
2222 high &= 0x000f;
2223 if (low != test_pat[chan][i] ||
2224 high != test_pat[chan][i+1]) {
2225 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2226 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2227 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2228
2229 return -EBUSY;
2230 }
2231 }
2232 }
2233
2234 return 0;
2235}
2236
2237static int tg3_phy_reset_chanpat(struct tg3 *tp)
2238{
2239 int chan;
2240
2241 for (chan = 0; chan < 4; chan++) {
2242 int i;
2243
2244 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2245 (chan * 0x2000) | 0x0200);
f08aa1a8 2246 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2247 for (i = 0; i < 6; i++)
2248 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2249 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2250 if (tg3_wait_macro_done(tp))
2251 return -EBUSY;
2252 }
2253
2254 return 0;
2255}
2256
2257static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2258{
2259 u32 reg32, phy9_orig;
2260 int retries, do_phy_reset, err;
2261
2262 retries = 10;
2263 do_phy_reset = 1;
2264 do {
2265 if (do_phy_reset) {
2266 err = tg3_bmcr_reset(tp);
2267 if (err)
2268 return err;
2269 do_phy_reset = 0;
2270 }
2271
2272 /* Disable transmitter and interrupt. */
2273 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2274 continue;
2275
2276 reg32 |= 0x3000;
2277 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2278
2279 /* Set full-duplex, 1000 mbps. */
2280 tg3_writephy(tp, MII_BMCR,
221c5637 2281 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2282
2283 /* Set to master mode. */
221c5637 2284 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2285 continue;
2286
221c5637
MC
2287 tg3_writephy(tp, MII_CTRL1000,
2288 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2289
1d36ba45
MC
2290 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2291 if (err)
2292 return err;
1da177e4
LT
2293
2294 /* Block the PHY control access. */
6ee7c0a0 2295 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2296
2297 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2298 if (!err)
2299 break;
2300 } while (--retries);
2301
2302 err = tg3_phy_reset_chanpat(tp);
2303 if (err)
2304 return err;
2305
6ee7c0a0 2306 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2307
2308 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2309 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2310
1d36ba45 2311 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2312
221c5637 2313 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2314
2315 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2316 reg32 &= ~0x3000;
2317 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2318 } else if (!err)
2319 err = -EBUSY;
2320
2321 return err;
2322}
2323
2324/* This will reset the tigon3 PHY if there is no valid
2325 * link unless the FORCE argument is non-zero.
2326 */
2327static int tg3_phy_reset(struct tg3 *tp)
2328{
f833c4c1 2329 u32 val, cpmuctrl;
1da177e4
LT
2330 int err;
2331
60189ddf 2332 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2333 val = tr32(GRC_MISC_CFG);
2334 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2335 udelay(40);
2336 }
f833c4c1
MC
2337 err = tg3_readphy(tp, MII_BMSR, &val);
2338 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2339 if (err != 0)
2340 return -EBUSY;
2341
c8e1e82b
MC
2342 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2343 netif_carrier_off(tp->dev);
2344 tg3_link_report(tp);
2345 }
2346
1da177e4
LT
2347 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2348 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2349 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2350 err = tg3_phy_reset_5703_4_5(tp);
2351 if (err)
2352 return err;
2353 goto out;
2354 }
2355
b2a5c19c
MC
2356 cpmuctrl = 0;
2357 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2358 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2359 cpmuctrl = tr32(TG3_CPMU_CTRL);
2360 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2361 tw32(TG3_CPMU_CTRL,
2362 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2363 }
2364
1da177e4
LT
2365 err = tg3_bmcr_reset(tp);
2366 if (err)
2367 return err;
2368
b2a5c19c 2369 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2370 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2371 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2372
2373 tw32(TG3_CPMU_CTRL, cpmuctrl);
2374 }
2375
bcb37f6c
MC
2376 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2377 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2378 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2379 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2380 CPMU_LSPD_1000MB_MACCLK_12_5) {
2381 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2382 udelay(40);
2383 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2384 }
2385 }
2386
63c3a66f 2387 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2388 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2389 return 0;
2390
b2a5c19c
MC
2391 tg3_phy_apply_otp(tp);
2392
f07e9af3 2393 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2394 tg3_phy_toggle_apd(tp, true);
2395 else
2396 tg3_phy_toggle_apd(tp, false);
2397
1da177e4 2398out:
1d36ba45
MC
2399 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2400 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2401 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2402 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2403 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2404 }
1d36ba45 2405
f07e9af3 2406 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2407 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2408 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2409 }
1d36ba45 2410
f07e9af3 2411 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2412 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2413 tg3_phydsp_write(tp, 0x000a, 0x310b);
2414 tg3_phydsp_write(tp, 0x201f, 0x9506);
2415 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2416 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2417 }
f07e9af3 2418 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2419 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2420 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2421 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2422 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2423 tg3_writephy(tp, MII_TG3_TEST1,
2424 MII_TG3_TEST1_TRIM_EN | 0x4);
2425 } else
2426 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2427
2428 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2429 }
c424cb24 2430 }
1d36ba45 2431
1da177e4
LT
2432 /* Set Extended packet length bit (bit 14) on all chips that */
2433 /* support jumbo frames */
79eb6904 2434 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2435 /* Cannot do read-modify-write on 5401 */
b4bd2929 2436 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2437 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2438 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2439 err = tg3_phy_auxctl_read(tp,
2440 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2441 if (!err)
b4bd2929
MC
2442 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2443 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2444 }
2445
2446 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2447 * jumbo frames transmission.
2448 */
63c3a66f 2449 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2450 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2451 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2452 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2453 }
2454
715116a1 2455 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2456 /* adjust output voltage */
535ef6e1 2457 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2458 }
2459
9ef8ca99 2460 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2461 tg3_phy_set_wirespeed(tp);
2462 return 0;
2463}
2464
3a1e19d3
MC
2465#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2466#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2467#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2468 TG3_GPIO_MSG_NEED_VAUX)
2469#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2470 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2471 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2472 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2473 (TG3_GPIO_MSG_DRVR_PRES << 12))
2474
2475#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2476 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2477 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2478 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2479 (TG3_GPIO_MSG_NEED_VAUX << 12))
2480
2481static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2482{
2483 u32 status, shift;
2484
2485 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2486 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2487 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2488 else
2489 status = tr32(TG3_CPMU_DRV_STATUS);
2490
2491 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2492 status &= ~(TG3_GPIO_MSG_MASK << shift);
2493 status |= (newstat << shift);
2494
2495 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2496 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2497 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2498 else
2499 tw32(TG3_CPMU_DRV_STATUS, status);
2500
2501 return status >> TG3_APE_GPIO_MSG_SHIFT;
2502}
2503
520b2756
MC
2504static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2505{
2506 if (!tg3_flag(tp, IS_NIC))
2507 return 0;
2508
3a1e19d3
MC
2509 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2510 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2511 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2512 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2513 return -EIO;
520b2756 2514
3a1e19d3
MC
2515 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2516
2517 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2518 TG3_GRC_LCLCTL_PWRSW_DELAY);
2519
2520 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2521 } else {
2522 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2523 TG3_GRC_LCLCTL_PWRSW_DELAY);
2524 }
6f5c8f83 2525
520b2756
MC
2526 return 0;
2527}
2528
2529static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2530{
2531 u32 grc_local_ctrl;
2532
2533 if (!tg3_flag(tp, IS_NIC) ||
2534 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2535 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2536 return;
2537
2538 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2539
2540 tw32_wait_f(GRC_LOCAL_CTRL,
2541 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2542 TG3_GRC_LCLCTL_PWRSW_DELAY);
2543
2544 tw32_wait_f(GRC_LOCAL_CTRL,
2545 grc_local_ctrl,
2546 TG3_GRC_LCLCTL_PWRSW_DELAY);
2547
2548 tw32_wait_f(GRC_LOCAL_CTRL,
2549 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2550 TG3_GRC_LCLCTL_PWRSW_DELAY);
2551}
2552
2553static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2554{
2555 if (!tg3_flag(tp, IS_NIC))
2556 return;
2557
2558 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2559 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2560 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2561 (GRC_LCLCTRL_GPIO_OE0 |
2562 GRC_LCLCTRL_GPIO_OE1 |
2563 GRC_LCLCTRL_GPIO_OE2 |
2564 GRC_LCLCTRL_GPIO_OUTPUT0 |
2565 GRC_LCLCTRL_GPIO_OUTPUT1),
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2568 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2569 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2570 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2571 GRC_LCLCTRL_GPIO_OE1 |
2572 GRC_LCLCTRL_GPIO_OE2 |
2573 GRC_LCLCTRL_GPIO_OUTPUT0 |
2574 GRC_LCLCTRL_GPIO_OUTPUT1 |
2575 tp->grc_local_ctrl;
2576 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2577 TG3_GRC_LCLCTL_PWRSW_DELAY);
2578
2579 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2580 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2581 TG3_GRC_LCLCTL_PWRSW_DELAY);
2582
2583 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2584 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2585 TG3_GRC_LCLCTL_PWRSW_DELAY);
2586 } else {
2587 u32 no_gpio2;
2588 u32 grc_local_ctrl = 0;
2589
2590 /* Workaround to prevent overdrawing Amps. */
2591 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2592 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2593 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2594 grc_local_ctrl,
2595 TG3_GRC_LCLCTL_PWRSW_DELAY);
2596 }
2597
2598 /* On 5753 and variants, GPIO2 cannot be used. */
2599 no_gpio2 = tp->nic_sram_data_cfg &
2600 NIC_SRAM_DATA_CFG_NO_GPIO2;
2601
2602 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2603 GRC_LCLCTRL_GPIO_OE1 |
2604 GRC_LCLCTRL_GPIO_OE2 |
2605 GRC_LCLCTRL_GPIO_OUTPUT1 |
2606 GRC_LCLCTRL_GPIO_OUTPUT2;
2607 if (no_gpio2) {
2608 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2609 GRC_LCLCTRL_GPIO_OUTPUT2);
2610 }
2611 tw32_wait_f(GRC_LOCAL_CTRL,
2612 tp->grc_local_ctrl | grc_local_ctrl,
2613 TG3_GRC_LCLCTL_PWRSW_DELAY);
2614
2615 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2616
2617 tw32_wait_f(GRC_LOCAL_CTRL,
2618 tp->grc_local_ctrl | grc_local_ctrl,
2619 TG3_GRC_LCLCTL_PWRSW_DELAY);
2620
2621 if (!no_gpio2) {
2622 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2623 tw32_wait_f(GRC_LOCAL_CTRL,
2624 tp->grc_local_ctrl | grc_local_ctrl,
2625 TG3_GRC_LCLCTL_PWRSW_DELAY);
2626 }
2627 }
3a1e19d3
MC
2628}
2629
cd0d7228 2630static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2631{
2632 u32 msg = 0;
2633
2634 /* Serialize power state transitions */
2635 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2636 return;
2637
cd0d7228 2638 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2639 msg = TG3_GPIO_MSG_NEED_VAUX;
2640
2641 msg = tg3_set_function_status(tp, msg);
2642
2643 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2644 goto done;
6f5c8f83 2645
3a1e19d3
MC
2646 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2647 tg3_pwrsrc_switch_to_vaux(tp);
2648 else
2649 tg3_pwrsrc_die_with_vmain(tp);
2650
2651done:
6f5c8f83 2652 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2653}
2654
cd0d7228 2655static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2656{
683644b7 2657 bool need_vaux = false;
1da177e4 2658
334355aa 2659 /* The GPIOs do something completely different on 57765. */
55086ad9 2660 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2661 return;
2662
3a1e19d3
MC
2663 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2664 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2665 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2666 tg3_frob_aux_power_5717(tp, include_wol ?
2667 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2668 return;
2669 }
2670
2671 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2672 struct net_device *dev_peer;
2673
2674 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2675
bc1c7567 2676 /* remove_one() may have been run on the peer. */
683644b7
MC
2677 if (dev_peer) {
2678 struct tg3 *tp_peer = netdev_priv(dev_peer);
2679
63c3a66f 2680 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2681 return;
2682
cd0d7228 2683 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2684 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2685 need_vaux = true;
2686 }
1da177e4
LT
2687 }
2688
cd0d7228
MC
2689 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2690 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2691 need_vaux = true;
2692
520b2756
MC
2693 if (need_vaux)
2694 tg3_pwrsrc_switch_to_vaux(tp);
2695 else
2696 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2697}
2698
e8f3f6ca
MC
2699static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2700{
2701 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2702 return 1;
79eb6904 2703 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2704 if (speed != SPEED_10)
2705 return 1;
2706 } else if (speed == SPEED_10)
2707 return 1;
2708
2709 return 0;
2710}
2711
1da177e4 2712static int tg3_setup_phy(struct tg3 *, int);
1da177e4
LT
2713static int tg3_halt_cpu(struct tg3 *, u32);
2714
0a459aac 2715static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2716{
ce057f01
MC
2717 u32 val;
2718
f07e9af3 2719 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2720 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2721 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2722 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2723
2724 sg_dig_ctrl |=
2725 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2726 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2727 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2728 }
3f7045c1 2729 return;
5129724a 2730 }
3f7045c1 2731
60189ddf 2732 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2733 tg3_bmcr_reset(tp);
2734 val = tr32(GRC_MISC_CFG);
2735 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2736 udelay(40);
2737 return;
f07e9af3 2738 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2739 u32 phytest;
2740 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2741 u32 phy;
2742
2743 tg3_writephy(tp, MII_ADVERTISE, 0);
2744 tg3_writephy(tp, MII_BMCR,
2745 BMCR_ANENABLE | BMCR_ANRESTART);
2746
2747 tg3_writephy(tp, MII_TG3_FET_TEST,
2748 phytest | MII_TG3_FET_SHADOW_EN);
2749 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2750 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2751 tg3_writephy(tp,
2752 MII_TG3_FET_SHDW_AUXMODE4,
2753 phy);
2754 }
2755 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2756 }
2757 return;
0a459aac 2758 } else if (do_low_power) {
715116a1
MC
2759 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2760 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2761
b4bd2929
MC
2762 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2763 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2764 MII_TG3_AUXCTL_PCTL_VREG_11V;
2765 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2766 }
3f7045c1 2767
15c3b696
MC
2768 /* The PHY should not be powered down on some chips because
2769 * of bugs.
2770 */
2771 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2772 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2773 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2774 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2775 return;
ce057f01 2776
bcb37f6c
MC
2777 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2778 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2779 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2780 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2781 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2782 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2783 }
2784
15c3b696
MC
2785 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2786}
2787
ffbcfed4
MC
2788/* tp->lock is held. */
2789static int tg3_nvram_lock(struct tg3 *tp)
2790{
63c3a66f 2791 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2792 int i;
2793
2794 if (tp->nvram_lock_cnt == 0) {
2795 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2796 for (i = 0; i < 8000; i++) {
2797 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2798 break;
2799 udelay(20);
2800 }
2801 if (i == 8000) {
2802 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2803 return -ENODEV;
2804 }
2805 }
2806 tp->nvram_lock_cnt++;
2807 }
2808 return 0;
2809}
2810
2811/* tp->lock is held. */
2812static void tg3_nvram_unlock(struct tg3 *tp)
2813{
63c3a66f 2814 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2815 if (tp->nvram_lock_cnt > 0)
2816 tp->nvram_lock_cnt--;
2817 if (tp->nvram_lock_cnt == 0)
2818 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2819 }
2820}
2821
2822/* tp->lock is held. */
2823static void tg3_enable_nvram_access(struct tg3 *tp)
2824{
63c3a66f 2825 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2826 u32 nvaccess = tr32(NVRAM_ACCESS);
2827
2828 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2829 }
2830}
2831
2832/* tp->lock is held. */
2833static void tg3_disable_nvram_access(struct tg3 *tp)
2834{
63c3a66f 2835 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2836 u32 nvaccess = tr32(NVRAM_ACCESS);
2837
2838 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2839 }
2840}
2841
2842static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2843 u32 offset, u32 *val)
2844{
2845 u32 tmp;
2846 int i;
2847
2848 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2849 return -EINVAL;
2850
2851 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2852 EEPROM_ADDR_DEVID_MASK |
2853 EEPROM_ADDR_READ);
2854 tw32(GRC_EEPROM_ADDR,
2855 tmp |
2856 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2857 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2858 EEPROM_ADDR_ADDR_MASK) |
2859 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2860
2861 for (i = 0; i < 1000; i++) {
2862 tmp = tr32(GRC_EEPROM_ADDR);
2863
2864 if (tmp & EEPROM_ADDR_COMPLETE)
2865 break;
2866 msleep(1);
2867 }
2868 if (!(tmp & EEPROM_ADDR_COMPLETE))
2869 return -EBUSY;
2870
62cedd11
MC
2871 tmp = tr32(GRC_EEPROM_DATA);
2872
2873 /*
2874 * The data will always be opposite the native endian
2875 * format. Perform a blind byteswap to compensate.
2876 */
2877 *val = swab32(tmp);
2878
ffbcfed4
MC
2879 return 0;
2880}
2881
2882#define NVRAM_CMD_TIMEOUT 10000
2883
2884static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2885{
2886 int i;
2887
2888 tw32(NVRAM_CMD, nvram_cmd);
2889 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2890 udelay(10);
2891 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2892 udelay(10);
2893 break;
2894 }
2895 }
2896
2897 if (i == NVRAM_CMD_TIMEOUT)
2898 return -EBUSY;
2899
2900 return 0;
2901}
2902
2903static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2904{
63c3a66f
JP
2905 if (tg3_flag(tp, NVRAM) &&
2906 tg3_flag(tp, NVRAM_BUFFERED) &&
2907 tg3_flag(tp, FLASH) &&
2908 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2909 (tp->nvram_jedecnum == JEDEC_ATMEL))
2910
2911 addr = ((addr / tp->nvram_pagesize) <<
2912 ATMEL_AT45DB0X1B_PAGE_POS) +
2913 (addr % tp->nvram_pagesize);
2914
2915 return addr;
2916}
2917
2918static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2919{
63c3a66f
JP
2920 if (tg3_flag(tp, NVRAM) &&
2921 tg3_flag(tp, NVRAM_BUFFERED) &&
2922 tg3_flag(tp, FLASH) &&
2923 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2924 (tp->nvram_jedecnum == JEDEC_ATMEL))
2925
2926 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2927 tp->nvram_pagesize) +
2928 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2929
2930 return addr;
2931}
2932
e4f34110
MC
2933/* NOTE: Data read in from NVRAM is byteswapped according to
2934 * the byteswapping settings for all other register accesses.
2935 * tg3 devices are BE devices, so on a BE machine, the data
2936 * returned will be exactly as it is seen in NVRAM. On a LE
2937 * machine, the 32-bit value will be byteswapped.
2938 */
ffbcfed4
MC
2939static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2940{
2941 int ret;
2942
63c3a66f 2943 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2944 return tg3_nvram_read_using_eeprom(tp, offset, val);
2945
2946 offset = tg3_nvram_phys_addr(tp, offset);
2947
2948 if (offset > NVRAM_ADDR_MSK)
2949 return -EINVAL;
2950
2951 ret = tg3_nvram_lock(tp);
2952 if (ret)
2953 return ret;
2954
2955 tg3_enable_nvram_access(tp);
2956
2957 tw32(NVRAM_ADDR, offset);
2958 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2959 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2960
2961 if (ret == 0)
e4f34110 2962 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2963
2964 tg3_disable_nvram_access(tp);
2965
2966 tg3_nvram_unlock(tp);
2967
2968 return ret;
2969}
2970
a9dc529d
MC
2971/* Ensures NVRAM data is in bytestream format. */
2972static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2973{
2974 u32 v;
a9dc529d 2975 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2976 if (!res)
a9dc529d 2977 *val = cpu_to_be32(v);
ffbcfed4
MC
2978 return res;
2979}
2980
997b4f13
MC
2981#define RX_CPU_SCRATCH_BASE 0x30000
2982#define RX_CPU_SCRATCH_SIZE 0x04000
2983#define TX_CPU_SCRATCH_BASE 0x34000
2984#define TX_CPU_SCRATCH_SIZE 0x04000
2985
2986/* tp->lock is held. */
2987static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
2988{
2989 int i;
2990
2991 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
2992
2993 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2994 u32 val = tr32(GRC_VCPU_EXT_CTRL);
2995
2996 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
2997 return 0;
2998 }
2999 if (offset == RX_CPU_BASE) {
3000 for (i = 0; i < 10000; i++) {
3001 tw32(offset + CPU_STATE, 0xffffffff);
3002 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3003 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3004 break;
3005 }
3006
3007 tw32(offset + CPU_STATE, 0xffffffff);
3008 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3009 udelay(10);
3010 } else {
3011 for (i = 0; i < 10000; i++) {
3012 tw32(offset + CPU_STATE, 0xffffffff);
3013 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3014 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3015 break;
3016 }
3017 }
3018
3019 if (i >= 10000) {
3020 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3021 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3022 return -ENODEV;
3023 }
3024
3025 /* Clear firmware's nvram arbitration. */
3026 if (tg3_flag(tp, NVRAM))
3027 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3028 return 0;
3029}
3030
3031struct fw_info {
3032 unsigned int fw_base;
3033 unsigned int fw_len;
3034 const __be32 *fw_data;
3035};
3036
3037/* tp->lock is held. */
3038static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3039 u32 cpu_scratch_base, int cpu_scratch_size,
3040 struct fw_info *info)
3041{
3042 int err, lock_err, i;
3043 void (*write_op)(struct tg3 *, u32, u32);
3044
3045 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3046 netdev_err(tp->dev,
3047 "%s: Trying to load TX cpu firmware which is 5705\n",
3048 __func__);
3049 return -EINVAL;
3050 }
3051
3052 if (tg3_flag(tp, 5705_PLUS))
3053 write_op = tg3_write_mem;
3054 else
3055 write_op = tg3_write_indirect_reg32;
3056
3057 /* It is possible that bootcode is still loading at this point.
3058 * Get the nvram lock first before halting the cpu.
3059 */
3060 lock_err = tg3_nvram_lock(tp);
3061 err = tg3_halt_cpu(tp, cpu_base);
3062 if (!lock_err)
3063 tg3_nvram_unlock(tp);
3064 if (err)
3065 goto out;
3066
3067 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3068 write_op(tp, cpu_scratch_base + i, 0);
3069 tw32(cpu_base + CPU_STATE, 0xffffffff);
3070 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3071 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3072 write_op(tp, (cpu_scratch_base +
3073 (info->fw_base & 0xffff) +
3074 (i * sizeof(u32))),
3075 be32_to_cpu(info->fw_data[i]));
3076
3077 err = 0;
3078
3079out:
3080 return err;
3081}
3082
3083/* tp->lock is held. */
3084static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3085{
3086 struct fw_info info;
3087 const __be32 *fw_data;
3088 int err, i;
3089
3090 fw_data = (void *)tp->fw->data;
3091
3092 /* Firmware blob starts with version numbers, followed by
3093 start address and length. We are setting complete length.
3094 length = end_address_of_bss - start_address_of_text.
3095 Remainder is the blob to be loaded contiguously
3096 from start address. */
3097
3098 info.fw_base = be32_to_cpu(fw_data[1]);
3099 info.fw_len = tp->fw->size - 12;
3100 info.fw_data = &fw_data[3];
3101
3102 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3103 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3104 &info);
3105 if (err)
3106 return err;
3107
3108 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3109 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3110 &info);
3111 if (err)
3112 return err;
3113
3114 /* Now startup only the RX cpu. */
3115 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3116 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3117
3118 for (i = 0; i < 5; i++) {
3119 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3120 break;
3121 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3122 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3123 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3124 udelay(1000);
3125 }
3126 if (i >= 5) {
3127 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3128 "should be %08x\n", __func__,
3129 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3130 return -ENODEV;
3131 }
3132 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3133 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3134
3135 return 0;
3136}
3137
3138/* tp->lock is held. */
3139static int tg3_load_tso_firmware(struct tg3 *tp)
3140{
3141 struct fw_info info;
3142 const __be32 *fw_data;
3143 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3144 int err, i;
3145
3146 if (tg3_flag(tp, HW_TSO_1) ||
3147 tg3_flag(tp, HW_TSO_2) ||
3148 tg3_flag(tp, HW_TSO_3))
3149 return 0;
3150
3151 fw_data = (void *)tp->fw->data;
3152
3153 /* Firmware blob starts with version numbers, followed by
3154 start address and length. We are setting complete length.
3155 length = end_address_of_bss - start_address_of_text.
3156 Remainder is the blob to be loaded contiguously
3157 from start address. */
3158
3159 info.fw_base = be32_to_cpu(fw_data[1]);
3160 cpu_scratch_size = tp->fw_len;
3161 info.fw_len = tp->fw->size - 12;
3162 info.fw_data = &fw_data[3];
3163
3164 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3165 cpu_base = RX_CPU_BASE;
3166 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3167 } else {
3168 cpu_base = TX_CPU_BASE;
3169 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3170 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3171 }
3172
3173 err = tg3_load_firmware_cpu(tp, cpu_base,
3174 cpu_scratch_base, cpu_scratch_size,
3175 &info);
3176 if (err)
3177 return err;
3178
3179 /* Now startup the cpu. */
3180 tw32(cpu_base + CPU_STATE, 0xffffffff);
3181 tw32_f(cpu_base + CPU_PC, info.fw_base);
3182
3183 for (i = 0; i < 5; i++) {
3184 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3185 break;
3186 tw32(cpu_base + CPU_STATE, 0xffffffff);
3187 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3188 tw32_f(cpu_base + CPU_PC, info.fw_base);
3189 udelay(1000);
3190 }
3191 if (i >= 5) {
3192 netdev_err(tp->dev,
3193 "%s fails to set CPU PC, is %08x should be %08x\n",
3194 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3195 return -ENODEV;
3196 }
3197 tw32(cpu_base + CPU_STATE, 0xffffffff);
3198 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3199 return 0;
3200}
3201
3202
3f007891
MC
3203/* tp->lock is held. */
3204static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3205{
3206 u32 addr_high, addr_low;
3207 int i;
3208
3209 addr_high = ((tp->dev->dev_addr[0] << 8) |
3210 tp->dev->dev_addr[1]);
3211 addr_low = ((tp->dev->dev_addr[2] << 24) |
3212 (tp->dev->dev_addr[3] << 16) |
3213 (tp->dev->dev_addr[4] << 8) |
3214 (tp->dev->dev_addr[5] << 0));
3215 for (i = 0; i < 4; i++) {
3216 if (i == 1 && skip_mac_1)
3217 continue;
3218 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3219 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3220 }
3221
3222 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3223 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3224 for (i = 0; i < 12; i++) {
3225 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3226 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3227 }
3228 }
3229
3230 addr_high = (tp->dev->dev_addr[0] +
3231 tp->dev->dev_addr[1] +
3232 tp->dev->dev_addr[2] +
3233 tp->dev->dev_addr[3] +
3234 tp->dev->dev_addr[4] +
3235 tp->dev->dev_addr[5]) &
3236 TX_BACKOFF_SEED_MASK;
3237 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3238}
3239
c866b7ea 3240static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3241{
c866b7ea
RW
3242 /*
3243 * Make sure register accesses (indirect or otherwise) will function
3244 * correctly.
1da177e4
LT
3245 */
3246 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3247 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3248}
1da177e4 3249
c866b7ea
RW
3250static int tg3_power_up(struct tg3 *tp)
3251{
bed9829f 3252 int err;
8c6bda1a 3253
bed9829f 3254 tg3_enable_register_access(tp);
1da177e4 3255
bed9829f
MC
3256 err = pci_set_power_state(tp->pdev, PCI_D0);
3257 if (!err) {
3258 /* Switch out of Vaux if it is a NIC */
3259 tg3_pwrsrc_switch_to_vmain(tp);
3260 } else {
3261 netdev_err(tp->dev, "Transition to D0 failed\n");
3262 }
1da177e4 3263
bed9829f 3264 return err;
c866b7ea 3265}
1da177e4 3266
c866b7ea
RW
3267static int tg3_power_down_prepare(struct tg3 *tp)
3268{
3269 u32 misc_host_ctrl;
3270 bool device_should_wake, do_low_power;
3271
3272 tg3_enable_register_access(tp);
5e7dfd0f
MC
3273
3274 /* Restore the CLKREQ setting. */
63c3a66f 3275 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3276 u16 lnkctl;
3277
3278 pci_read_config_word(tp->pdev,
708ebb3a 3279 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3280 &lnkctl);
3281 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3282 pci_write_config_word(tp->pdev,
708ebb3a 3283 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3284 lnkctl);
3285 }
3286
1da177e4
LT
3287 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3288 tw32(TG3PCI_MISC_HOST_CTRL,
3289 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3290
c866b7ea 3291 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3292 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3293
63c3a66f 3294 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3295 do_low_power = false;
f07e9af3 3296 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3297 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3298 struct phy_device *phydev;
0a459aac 3299 u32 phyid, advertising;
b02fd9e3 3300
3f0e3ad7 3301 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3302
80096068 3303 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3304
3305 tp->link_config.orig_speed = phydev->speed;
3306 tp->link_config.orig_duplex = phydev->duplex;
3307 tp->link_config.orig_autoneg = phydev->autoneg;
3308 tp->link_config.orig_advertising = phydev->advertising;
3309
3310 advertising = ADVERTISED_TP |
3311 ADVERTISED_Pause |
3312 ADVERTISED_Autoneg |
3313 ADVERTISED_10baseT_Half;
3314
63c3a66f
JP
3315 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3316 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3317 advertising |=
3318 ADVERTISED_100baseT_Half |
3319 ADVERTISED_100baseT_Full |
3320 ADVERTISED_10baseT_Full;
3321 else
3322 advertising |= ADVERTISED_10baseT_Full;
3323 }
3324
3325 phydev->advertising = advertising;
3326
3327 phy_start_aneg(phydev);
0a459aac
MC
3328
3329 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3330 if (phyid != PHY_ID_BCMAC131) {
3331 phyid &= PHY_BCM_OUI_MASK;
3332 if (phyid == PHY_BCM_OUI_1 ||
3333 phyid == PHY_BCM_OUI_2 ||
3334 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3335 do_low_power = true;
3336 }
b02fd9e3 3337 }
dd477003 3338 } else {
2023276e 3339 do_low_power = true;
0a459aac 3340
80096068
MC
3341 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3342 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3343 tp->link_config.orig_speed = tp->link_config.speed;
3344 tp->link_config.orig_duplex = tp->link_config.duplex;
3345 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3346 }
1da177e4 3347
f07e9af3 3348 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
3349 tp->link_config.speed = SPEED_10;
3350 tp->link_config.duplex = DUPLEX_HALF;
3351 tp->link_config.autoneg = AUTONEG_ENABLE;
3352 tg3_setup_phy(tp, 0);
3353 }
1da177e4
LT
3354 }
3355
b5d3772c
MC
3356 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3357 u32 val;
3358
3359 val = tr32(GRC_VCPU_EXT_CTRL);
3360 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3361 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3362 int i;
3363 u32 val;
3364
3365 for (i = 0; i < 200; i++) {
3366 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3367 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3368 break;
3369 msleep(1);
3370 }
3371 }
63c3a66f 3372 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3373 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3374 WOL_DRV_STATE_SHUTDOWN |
3375 WOL_DRV_WOL |
3376 WOL_SET_MAGIC_PKT);
6921d201 3377
05ac4cb7 3378 if (device_should_wake) {
1da177e4
LT
3379 u32 mac_mode;
3380
f07e9af3 3381 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3382 if (do_low_power &&
3383 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3384 tg3_phy_auxctl_write(tp,
3385 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3386 MII_TG3_AUXCTL_PCTL_WOL_EN |
3387 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3388 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3389 udelay(40);
3390 }
1da177e4 3391
f07e9af3 3392 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3393 mac_mode = MAC_MODE_PORT_MODE_GMII;
3394 else
3395 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3396
e8f3f6ca
MC
3397 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3398 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3399 ASIC_REV_5700) {
63c3a66f 3400 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3401 SPEED_100 : SPEED_10;
3402 if (tg3_5700_link_polarity(tp, speed))
3403 mac_mode |= MAC_MODE_LINK_POLARITY;
3404 else
3405 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3406 }
1da177e4
LT
3407 } else {
3408 mac_mode = MAC_MODE_PORT_MODE_TBI;
3409 }
3410
63c3a66f 3411 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3412 tw32(MAC_LED_CTRL, tp->led_ctrl);
3413
05ac4cb7 3414 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3415 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3416 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3417 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3418
63c3a66f 3419 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3420 mac_mode |= MAC_MODE_APE_TX_EN |
3421 MAC_MODE_APE_RX_EN |
3422 MAC_MODE_TDE_ENABLE;
3bda1258 3423
1da177e4
LT
3424 tw32_f(MAC_MODE, mac_mode);
3425 udelay(100);
3426
3427 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3428 udelay(10);
3429 }
3430
63c3a66f 3431 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3432 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3433 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3434 u32 base_val;
3435
3436 base_val = tp->pci_clock_ctrl;
3437 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3438 CLOCK_CTRL_TXCLK_DISABLE);
3439
b401e9e2
MC
3440 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3441 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3442 } else if (tg3_flag(tp, 5780_CLASS) ||
3443 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3444 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3445 /* do nothing */
63c3a66f 3446 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3447 u32 newbits1, newbits2;
3448
3449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3451 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3452 CLOCK_CTRL_TXCLK_DISABLE |
3453 CLOCK_CTRL_ALTCLK);
3454 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3455 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3456 newbits1 = CLOCK_CTRL_625_CORE;
3457 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3458 } else {
3459 newbits1 = CLOCK_CTRL_ALTCLK;
3460 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3461 }
3462
b401e9e2
MC
3463 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3464 40);
1da177e4 3465
b401e9e2
MC
3466 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3467 40);
1da177e4 3468
63c3a66f 3469 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3470 u32 newbits3;
3471
3472 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3473 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3474 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3475 CLOCK_CTRL_TXCLK_DISABLE |
3476 CLOCK_CTRL_44MHZ_CORE);
3477 } else {
3478 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3479 }
3480
b401e9e2
MC
3481 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3482 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3483 }
3484 }
3485
63c3a66f 3486 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3487 tg3_power_down_phy(tp, do_low_power);
6921d201 3488
cd0d7228 3489 tg3_frob_aux_power(tp, true);
1da177e4
LT
3490
3491 /* Workaround for unstable PLL clock */
3492 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3493 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3494 u32 val = tr32(0x7d00);
3495
3496 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3497 tw32(0x7d00, val);
63c3a66f 3498 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3499 int err;
3500
3501 err = tg3_nvram_lock(tp);
1da177e4 3502 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3503 if (!err)
3504 tg3_nvram_unlock(tp);
6921d201 3505 }
1da177e4
LT
3506 }
3507
bbadf503
MC
3508 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3509
c866b7ea
RW
3510 return 0;
3511}
12dac075 3512
c866b7ea
RW
3513static void tg3_power_down(struct tg3 *tp)
3514{
3515 tg3_power_down_prepare(tp);
1da177e4 3516
63c3a66f 3517 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3518 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3519}
3520
1da177e4
LT
3521static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3522{
3523 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3524 case MII_TG3_AUX_STAT_10HALF:
3525 *speed = SPEED_10;
3526 *duplex = DUPLEX_HALF;
3527 break;
3528
3529 case MII_TG3_AUX_STAT_10FULL:
3530 *speed = SPEED_10;
3531 *duplex = DUPLEX_FULL;
3532 break;
3533
3534 case MII_TG3_AUX_STAT_100HALF:
3535 *speed = SPEED_100;
3536 *duplex = DUPLEX_HALF;
3537 break;
3538
3539 case MII_TG3_AUX_STAT_100FULL:
3540 *speed = SPEED_100;
3541 *duplex = DUPLEX_FULL;
3542 break;
3543
3544 case MII_TG3_AUX_STAT_1000HALF:
3545 *speed = SPEED_1000;
3546 *duplex = DUPLEX_HALF;
3547 break;
3548
3549 case MII_TG3_AUX_STAT_1000FULL:
3550 *speed = SPEED_1000;
3551 *duplex = DUPLEX_FULL;
3552 break;
3553
3554 default:
f07e9af3 3555 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3556 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3557 SPEED_10;
3558 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3559 DUPLEX_HALF;
3560 break;
3561 }
1da177e4
LT
3562 *speed = SPEED_INVALID;
3563 *duplex = DUPLEX_INVALID;
3564 break;
855e1111 3565 }
1da177e4
LT
3566}
3567
42b64a45 3568static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3569{
42b64a45
MC
3570 int err = 0;
3571 u32 val, new_adv;
1da177e4 3572
42b64a45 3573 new_adv = ADVERTISE_CSMA;
202ff1c2 3574 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 3575 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 3576
42b64a45
MC
3577 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3578 if (err)
3579 goto done;
ba4d07a8 3580
4f272096
MC
3581 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3582 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3583
4f272096
MC
3584 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3585 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3586 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3587
4f272096
MC
3588 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3589 if (err)
3590 goto done;
3591 }
1da177e4 3592
42b64a45
MC
3593 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3594 goto done;
52b02d04 3595
42b64a45
MC
3596 tw32(TG3_CPMU_EEE_MODE,
3597 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3598
42b64a45
MC
3599 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3600 if (!err) {
3601 u32 err2;
52b02d04 3602
b715ce94
MC
3603 val = 0;
3604 /* Advertise 100-BaseTX EEE ability */
3605 if (advertise & ADVERTISED_100baseT_Full)
3606 val |= MDIO_AN_EEE_ADV_100TX;
3607 /* Advertise 1000-BaseT EEE ability */
3608 if (advertise & ADVERTISED_1000baseT_Full)
3609 val |= MDIO_AN_EEE_ADV_1000T;
3610 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3611 if (err)
3612 val = 0;
3613
21a00ab2
MC
3614 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3615 case ASIC_REV_5717:
3616 case ASIC_REV_57765:
55086ad9 3617 case ASIC_REV_57766:
21a00ab2 3618 case ASIC_REV_5719:
b715ce94
MC
3619 /* If we advertised any eee advertisements above... */
3620 if (val)
3621 val = MII_TG3_DSP_TAP26_ALNOKO |
3622 MII_TG3_DSP_TAP26_RMRXSTO |
3623 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3624 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3625 /* Fall through */
3626 case ASIC_REV_5720:
3627 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3628 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3629 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3630 }
52b02d04 3631
42b64a45
MC
3632 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3633 if (!err)
3634 err = err2;
3635 }
3636
3637done:
3638 return err;
3639}
3640
3641static void tg3_phy_copper_begin(struct tg3 *tp)
3642{
3643 u32 new_adv;
3644 int i;
3645
3646 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3647 new_adv = ADVERTISED_10baseT_Half |
3648 ADVERTISED_10baseT_Full;
3649 if (tg3_flag(tp, WOL_SPEED_100MB))
3650 new_adv |= ADVERTISED_100baseT_Half |
3651 ADVERTISED_100baseT_Full;
3652
3653 tg3_phy_autoneg_cfg(tp, new_adv,
3654 FLOW_CTRL_TX | FLOW_CTRL_RX);
3655 } else if (tp->link_config.speed == SPEED_INVALID) {
3656 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3657 tp->link_config.advertising &=
3658 ~(ADVERTISED_1000baseT_Half |
3659 ADVERTISED_1000baseT_Full);
3660
3661 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3662 tp->link_config.flowctrl);
3663 } else {
3664 /* Asking for a specific link mode. */
3665 if (tp->link_config.speed == SPEED_1000) {
3666 if (tp->link_config.duplex == DUPLEX_FULL)
3667 new_adv = ADVERTISED_1000baseT_Full;
3668 else
3669 new_adv = ADVERTISED_1000baseT_Half;
3670 } else if (tp->link_config.speed == SPEED_100) {
3671 if (tp->link_config.duplex == DUPLEX_FULL)
3672 new_adv = ADVERTISED_100baseT_Full;
3673 else
3674 new_adv = ADVERTISED_100baseT_Half;
3675 } else {
3676 if (tp->link_config.duplex == DUPLEX_FULL)
3677 new_adv = ADVERTISED_10baseT_Full;
3678 else
3679 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3680 }
52b02d04 3681
42b64a45
MC
3682 tg3_phy_autoneg_cfg(tp, new_adv,
3683 tp->link_config.flowctrl);
52b02d04
MC
3684 }
3685
1da177e4
LT
3686 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3687 tp->link_config.speed != SPEED_INVALID) {
3688 u32 bmcr, orig_bmcr;
3689
3690 tp->link_config.active_speed = tp->link_config.speed;
3691 tp->link_config.active_duplex = tp->link_config.duplex;
3692
3693 bmcr = 0;
3694 switch (tp->link_config.speed) {
3695 default:
3696 case SPEED_10:
3697 break;
3698
3699 case SPEED_100:
3700 bmcr |= BMCR_SPEED100;
3701 break;
3702
3703 case SPEED_1000:
221c5637 3704 bmcr |= BMCR_SPEED1000;
1da177e4 3705 break;
855e1111 3706 }
1da177e4
LT
3707
3708 if (tp->link_config.duplex == DUPLEX_FULL)
3709 bmcr |= BMCR_FULLDPLX;
3710
3711 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3712 (bmcr != orig_bmcr)) {
3713 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3714 for (i = 0; i < 1500; i++) {
3715 u32 tmp;
3716
3717 udelay(10);
3718 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3719 tg3_readphy(tp, MII_BMSR, &tmp))
3720 continue;
3721 if (!(tmp & BMSR_LSTATUS)) {
3722 udelay(40);
3723 break;
3724 }
3725 }
3726 tg3_writephy(tp, MII_BMCR, bmcr);
3727 udelay(40);
3728 }
3729 } else {
3730 tg3_writephy(tp, MII_BMCR,
3731 BMCR_ANENABLE | BMCR_ANRESTART);
3732 }
3733}
3734
3735static int tg3_init_5401phy_dsp(struct tg3 *tp)
3736{
3737 int err;
3738
3739 /* Turn off tap power management. */
3740 /* Set Extended packet length bit */
b4bd2929 3741 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3742
6ee7c0a0
MC
3743 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3744 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3745 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3746 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3747 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3748
3749 udelay(40);
3750
3751 return err;
3752}
3753
e2bf73e7 3754static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 3755{
e2bf73e7 3756 u32 advmsk, tgtadv, advertising;
3600d918 3757
e2bf73e7
MC
3758 advertising = tp->link_config.advertising;
3759 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 3760
e2bf73e7
MC
3761 advmsk = ADVERTISE_ALL;
3762 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 3763 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
3764 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3765 }
1da177e4 3766
e2bf73e7
MC
3767 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3768 return false;
3769
3770 if ((*lcladv & advmsk) != tgtadv)
3771 return false;
b99d2a57 3772
f07e9af3 3773 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3774 u32 tg3_ctrl;
3775
e2bf73e7 3776 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 3777
221c5637 3778 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 3779 return false;
1da177e4 3780
b99d2a57 3781 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
e2bf73e7
MC
3782 if (tg3_ctrl != tgtadv)
3783 return false;
ef167e27
MC
3784 }
3785
e2bf73e7 3786 return true;
ef167e27
MC
3787}
3788
859edb26
MC
3789static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
3790{
3791 u32 lpeth = 0;
3792
3793 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3794 u32 val;
3795
3796 if (tg3_readphy(tp, MII_STAT1000, &val))
3797 return false;
3798
3799 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
3800 }
3801
3802 if (tg3_readphy(tp, MII_LPA, rmtadv))
3803 return false;
3804
3805 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
3806 tp->link_config.rmt_adv = lpeth;
3807
3808 return true;
3809}
3810
1da177e4
LT
3811static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3812{
3813 int current_link_up;
f833c4c1 3814 u32 bmsr, val;
ef167e27 3815 u32 lcl_adv, rmt_adv;
1da177e4
LT
3816 u16 current_speed;
3817 u8 current_duplex;
3818 int i, err;
3819
3820 tw32(MAC_EVENT, 0);
3821
3822 tw32_f(MAC_STATUS,
3823 (MAC_STATUS_SYNC_CHANGED |
3824 MAC_STATUS_CFG_CHANGED |
3825 MAC_STATUS_MI_COMPLETION |
3826 MAC_STATUS_LNKSTATE_CHANGED));
3827 udelay(40);
3828
8ef21428
MC
3829 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3830 tw32_f(MAC_MI_MODE,
3831 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3832 udelay(80);
3833 }
1da177e4 3834
b4bd2929 3835 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3836
3837 /* Some third-party PHYs need to be reset on link going
3838 * down.
3839 */
3840 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3841 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3842 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3843 netif_carrier_ok(tp->dev)) {
3844 tg3_readphy(tp, MII_BMSR, &bmsr);
3845 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3846 !(bmsr & BMSR_LSTATUS))
3847 force_reset = 1;
3848 }
3849 if (force_reset)
3850 tg3_phy_reset(tp);
3851
79eb6904 3852 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3853 tg3_readphy(tp, MII_BMSR, &bmsr);
3854 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3855 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3856 bmsr = 0;
3857
3858 if (!(bmsr & BMSR_LSTATUS)) {
3859 err = tg3_init_5401phy_dsp(tp);
3860 if (err)
3861 return err;
3862
3863 tg3_readphy(tp, MII_BMSR, &bmsr);
3864 for (i = 0; i < 1000; i++) {
3865 udelay(10);
3866 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3867 (bmsr & BMSR_LSTATUS)) {
3868 udelay(40);
3869 break;
3870 }
3871 }
3872
79eb6904
MC
3873 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3874 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3875 !(bmsr & BMSR_LSTATUS) &&
3876 tp->link_config.active_speed == SPEED_1000) {
3877 err = tg3_phy_reset(tp);
3878 if (!err)
3879 err = tg3_init_5401phy_dsp(tp);
3880 if (err)
3881 return err;
3882 }
3883 }
3884 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3885 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3886 /* 5701 {A0,B0} CRC bug workaround */
3887 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3888 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3889 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3890 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3891 }
3892
3893 /* Clear pending interrupts... */
f833c4c1
MC
3894 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3895 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3896
f07e9af3 3897 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3898 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3899 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3900 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3901
3902 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3903 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3904 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3905 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3906 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3907 else
3908 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3909 }
3910
3911 current_link_up = 0;
3912 current_speed = SPEED_INVALID;
3913 current_duplex = DUPLEX_INVALID;
e348c5e7 3914 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 3915 tp->link_config.rmt_adv = 0;
1da177e4 3916
f07e9af3 3917 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3918 err = tg3_phy_auxctl_read(tp,
3919 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3920 &val);
3921 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3922 tg3_phy_auxctl_write(tp,
3923 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3924 val | (1 << 10));
1da177e4
LT
3925 goto relink;
3926 }
3927 }
3928
3929 bmsr = 0;
3930 for (i = 0; i < 100; i++) {
3931 tg3_readphy(tp, MII_BMSR, &bmsr);
3932 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3933 (bmsr & BMSR_LSTATUS))
3934 break;
3935 udelay(40);
3936 }
3937
3938 if (bmsr & BMSR_LSTATUS) {
3939 u32 aux_stat, bmcr;
3940
3941 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3942 for (i = 0; i < 2000; i++) {
3943 udelay(10);
3944 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3945 aux_stat)
3946 break;
3947 }
3948
3949 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3950 &current_speed,
3951 &current_duplex);
3952
3953 bmcr = 0;
3954 for (i = 0; i < 200; i++) {
3955 tg3_readphy(tp, MII_BMCR, &bmcr);
3956 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3957 continue;
3958 if (bmcr && bmcr != 0x7fff)
3959 break;
3960 udelay(10);
3961 }
3962
ef167e27
MC
3963 lcl_adv = 0;
3964 rmt_adv = 0;
1da177e4 3965
ef167e27
MC
3966 tp->link_config.active_speed = current_speed;
3967 tp->link_config.active_duplex = current_duplex;
3968
3969 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3970 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 3971 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 3972 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 3973 current_link_up = 1;
1da177e4
LT
3974 } else {
3975 if (!(bmcr & BMCR_ANENABLE) &&
3976 tp->link_config.speed == current_speed &&
ef167e27
MC
3977 tp->link_config.duplex == current_duplex &&
3978 tp->link_config.flowctrl ==
3979 tp->link_config.active_flowctrl) {
1da177e4 3980 current_link_up = 1;
1da177e4
LT
3981 }
3982 }
3983
ef167e27 3984 if (current_link_up == 1 &&
e348c5e7
MC
3985 tp->link_config.active_duplex == DUPLEX_FULL) {
3986 u32 reg, bit;
3987
3988 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
3989 reg = MII_TG3_FET_GEN_STAT;
3990 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
3991 } else {
3992 reg = MII_TG3_EXT_STAT;
3993 bit = MII_TG3_EXT_STAT_MDIX;
3994 }
3995
3996 if (!tg3_readphy(tp, reg, &val) && (val & bit))
3997 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
3998
ef167e27 3999 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4000 }
1da177e4
LT
4001 }
4002
1da177e4 4003relink:
80096068 4004 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4005 tg3_phy_copper_begin(tp);
4006
f833c4c1 4007 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4008 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4009 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4010 current_link_up = 1;
4011 }
4012
4013 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4014 if (current_link_up == 1) {
4015 if (tp->link_config.active_speed == SPEED_100 ||
4016 tp->link_config.active_speed == SPEED_10)
4017 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4018 else
4019 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4020 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4021 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4022 else
1da177e4
LT
4023 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4024
4025 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4026 if (tp->link_config.active_duplex == DUPLEX_HALF)
4027 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4028
1da177e4 4029 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4030 if (current_link_up == 1 &&
4031 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4032 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4033 else
4034 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4035 }
4036
4037 /* ??? Without this setting Netgear GA302T PHY does not
4038 * ??? send/receive packets...
4039 */
79eb6904 4040 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4041 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4042 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4043 tw32_f(MAC_MI_MODE, tp->mi_mode);
4044 udelay(80);
4045 }
4046
4047 tw32_f(MAC_MODE, tp->mac_mode);
4048 udelay(40);
4049
52b02d04
MC
4050 tg3_phy_eee_adjust(tp, current_link_up);
4051
63c3a66f 4052 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4053 /* Polled via timer. */
4054 tw32_f(MAC_EVENT, 0);
4055 } else {
4056 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4057 }
4058 udelay(40);
4059
4060 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4061 current_link_up == 1 &&
4062 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4063 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4064 udelay(120);
4065 tw32_f(MAC_STATUS,
4066 (MAC_STATUS_SYNC_CHANGED |
4067 MAC_STATUS_CFG_CHANGED));
4068 udelay(40);
4069 tg3_write_mem(tp,
4070 NIC_SRAM_FIRMWARE_MBOX,
4071 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4072 }
4073
5e7dfd0f 4074 /* Prevent send BD corruption. */
63c3a66f 4075 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4076 u16 oldlnkctl, newlnkctl;
4077
4078 pci_read_config_word(tp->pdev,
708ebb3a 4079 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4080 &oldlnkctl);
4081 if (tp->link_config.active_speed == SPEED_100 ||
4082 tp->link_config.active_speed == SPEED_10)
4083 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4084 else
4085 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4086 if (newlnkctl != oldlnkctl)
4087 pci_write_config_word(tp->pdev,
93a700a9
MC
4088 pci_pcie_cap(tp->pdev) +
4089 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4090 }
4091
1da177e4
LT
4092 if (current_link_up != netif_carrier_ok(tp->dev)) {
4093 if (current_link_up)
4094 netif_carrier_on(tp->dev);
4095 else
4096 netif_carrier_off(tp->dev);
4097 tg3_link_report(tp);
4098 }
4099
4100 return 0;
4101}
4102
4103struct tg3_fiber_aneginfo {
4104 int state;
4105#define ANEG_STATE_UNKNOWN 0
4106#define ANEG_STATE_AN_ENABLE 1
4107#define ANEG_STATE_RESTART_INIT 2
4108#define ANEG_STATE_RESTART 3
4109#define ANEG_STATE_DISABLE_LINK_OK 4
4110#define ANEG_STATE_ABILITY_DETECT_INIT 5
4111#define ANEG_STATE_ABILITY_DETECT 6
4112#define ANEG_STATE_ACK_DETECT_INIT 7
4113#define ANEG_STATE_ACK_DETECT 8
4114#define ANEG_STATE_COMPLETE_ACK_INIT 9
4115#define ANEG_STATE_COMPLETE_ACK 10
4116#define ANEG_STATE_IDLE_DETECT_INIT 11
4117#define ANEG_STATE_IDLE_DETECT 12
4118#define ANEG_STATE_LINK_OK 13
4119#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4120#define ANEG_STATE_NEXT_PAGE_WAIT 15
4121
4122 u32 flags;
4123#define MR_AN_ENABLE 0x00000001
4124#define MR_RESTART_AN 0x00000002
4125#define MR_AN_COMPLETE 0x00000004
4126#define MR_PAGE_RX 0x00000008
4127#define MR_NP_LOADED 0x00000010
4128#define MR_TOGGLE_TX 0x00000020
4129#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4130#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4131#define MR_LP_ADV_SYM_PAUSE 0x00000100
4132#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4133#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4134#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4135#define MR_LP_ADV_NEXT_PAGE 0x00001000
4136#define MR_TOGGLE_RX 0x00002000
4137#define MR_NP_RX 0x00004000
4138
4139#define MR_LINK_OK 0x80000000
4140
4141 unsigned long link_time, cur_time;
4142
4143 u32 ability_match_cfg;
4144 int ability_match_count;
4145
4146 char ability_match, idle_match, ack_match;
4147
4148 u32 txconfig, rxconfig;
4149#define ANEG_CFG_NP 0x00000080
4150#define ANEG_CFG_ACK 0x00000040
4151#define ANEG_CFG_RF2 0x00000020
4152#define ANEG_CFG_RF1 0x00000010
4153#define ANEG_CFG_PS2 0x00000001
4154#define ANEG_CFG_PS1 0x00008000
4155#define ANEG_CFG_HD 0x00004000
4156#define ANEG_CFG_FD 0x00002000
4157#define ANEG_CFG_INVAL 0x00001f06
4158
4159};
4160#define ANEG_OK 0
4161#define ANEG_DONE 1
4162#define ANEG_TIMER_ENAB 2
4163#define ANEG_FAILED -1
4164
4165#define ANEG_STATE_SETTLE_TIME 10000
4166
4167static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4168 struct tg3_fiber_aneginfo *ap)
4169{
5be73b47 4170 u16 flowctrl;
1da177e4
LT
4171 unsigned long delta;
4172 u32 rx_cfg_reg;
4173 int ret;
4174
4175 if (ap->state == ANEG_STATE_UNKNOWN) {
4176 ap->rxconfig = 0;
4177 ap->link_time = 0;
4178 ap->cur_time = 0;
4179 ap->ability_match_cfg = 0;
4180 ap->ability_match_count = 0;
4181 ap->ability_match = 0;
4182 ap->idle_match = 0;
4183 ap->ack_match = 0;
4184 }
4185 ap->cur_time++;
4186
4187 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4188 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4189
4190 if (rx_cfg_reg != ap->ability_match_cfg) {
4191 ap->ability_match_cfg = rx_cfg_reg;
4192 ap->ability_match = 0;
4193 ap->ability_match_count = 0;
4194 } else {
4195 if (++ap->ability_match_count > 1) {
4196 ap->ability_match = 1;
4197 ap->ability_match_cfg = rx_cfg_reg;
4198 }
4199 }
4200 if (rx_cfg_reg & ANEG_CFG_ACK)
4201 ap->ack_match = 1;
4202 else
4203 ap->ack_match = 0;
4204
4205 ap->idle_match = 0;
4206 } else {
4207 ap->idle_match = 1;
4208 ap->ability_match_cfg = 0;
4209 ap->ability_match_count = 0;
4210 ap->ability_match = 0;
4211 ap->ack_match = 0;
4212
4213 rx_cfg_reg = 0;
4214 }
4215
4216 ap->rxconfig = rx_cfg_reg;
4217 ret = ANEG_OK;
4218
33f401ae 4219 switch (ap->state) {
1da177e4
LT
4220 case ANEG_STATE_UNKNOWN:
4221 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4222 ap->state = ANEG_STATE_AN_ENABLE;
4223
4224 /* fallthru */
4225 case ANEG_STATE_AN_ENABLE:
4226 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4227 if (ap->flags & MR_AN_ENABLE) {
4228 ap->link_time = 0;
4229 ap->cur_time = 0;
4230 ap->ability_match_cfg = 0;
4231 ap->ability_match_count = 0;
4232 ap->ability_match = 0;
4233 ap->idle_match = 0;
4234 ap->ack_match = 0;
4235
4236 ap->state = ANEG_STATE_RESTART_INIT;
4237 } else {
4238 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4239 }
4240 break;
4241
4242 case ANEG_STATE_RESTART_INIT:
4243 ap->link_time = ap->cur_time;
4244 ap->flags &= ~(MR_NP_LOADED);
4245 ap->txconfig = 0;
4246 tw32(MAC_TX_AUTO_NEG, 0);
4247 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4248 tw32_f(MAC_MODE, tp->mac_mode);
4249 udelay(40);
4250
4251 ret = ANEG_TIMER_ENAB;
4252 ap->state = ANEG_STATE_RESTART;
4253
4254 /* fallthru */
4255 case ANEG_STATE_RESTART:
4256 delta = ap->cur_time - ap->link_time;
859a5887 4257 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4258 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4259 else
1da177e4 4260 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4261 break;
4262
4263 case ANEG_STATE_DISABLE_LINK_OK:
4264 ret = ANEG_DONE;
4265 break;
4266
4267 case ANEG_STATE_ABILITY_DETECT_INIT:
4268 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4269 ap->txconfig = ANEG_CFG_FD;
4270 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4271 if (flowctrl & ADVERTISE_1000XPAUSE)
4272 ap->txconfig |= ANEG_CFG_PS1;
4273 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4274 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4275 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4276 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4277 tw32_f(MAC_MODE, tp->mac_mode);
4278 udelay(40);
4279
4280 ap->state = ANEG_STATE_ABILITY_DETECT;
4281 break;
4282
4283 case ANEG_STATE_ABILITY_DETECT:
859a5887 4284 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4285 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4286 break;
4287
4288 case ANEG_STATE_ACK_DETECT_INIT:
4289 ap->txconfig |= ANEG_CFG_ACK;
4290 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4291 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4292 tw32_f(MAC_MODE, tp->mac_mode);
4293 udelay(40);
4294
4295 ap->state = ANEG_STATE_ACK_DETECT;
4296
4297 /* fallthru */
4298 case ANEG_STATE_ACK_DETECT:
4299 if (ap->ack_match != 0) {
4300 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4301 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4302 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4303 } else {
4304 ap->state = ANEG_STATE_AN_ENABLE;
4305 }
4306 } else if (ap->ability_match != 0 &&
4307 ap->rxconfig == 0) {
4308 ap->state = ANEG_STATE_AN_ENABLE;
4309 }
4310 break;
4311
4312 case ANEG_STATE_COMPLETE_ACK_INIT:
4313 if (ap->rxconfig & ANEG_CFG_INVAL) {
4314 ret = ANEG_FAILED;
4315 break;
4316 }
4317 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4318 MR_LP_ADV_HALF_DUPLEX |
4319 MR_LP_ADV_SYM_PAUSE |
4320 MR_LP_ADV_ASYM_PAUSE |
4321 MR_LP_ADV_REMOTE_FAULT1 |
4322 MR_LP_ADV_REMOTE_FAULT2 |
4323 MR_LP_ADV_NEXT_PAGE |
4324 MR_TOGGLE_RX |
4325 MR_NP_RX);
4326 if (ap->rxconfig & ANEG_CFG_FD)
4327 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4328 if (ap->rxconfig & ANEG_CFG_HD)
4329 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4330 if (ap->rxconfig & ANEG_CFG_PS1)
4331 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4332 if (ap->rxconfig & ANEG_CFG_PS2)
4333 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4334 if (ap->rxconfig & ANEG_CFG_RF1)
4335 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4336 if (ap->rxconfig & ANEG_CFG_RF2)
4337 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4338 if (ap->rxconfig & ANEG_CFG_NP)
4339 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4340
4341 ap->link_time = ap->cur_time;
4342
4343 ap->flags ^= (MR_TOGGLE_TX);
4344 if (ap->rxconfig & 0x0008)
4345 ap->flags |= MR_TOGGLE_RX;
4346 if (ap->rxconfig & ANEG_CFG_NP)
4347 ap->flags |= MR_NP_RX;
4348 ap->flags |= MR_PAGE_RX;
4349
4350 ap->state = ANEG_STATE_COMPLETE_ACK;
4351 ret = ANEG_TIMER_ENAB;
4352 break;
4353
4354 case ANEG_STATE_COMPLETE_ACK:
4355 if (ap->ability_match != 0 &&
4356 ap->rxconfig == 0) {
4357 ap->state = ANEG_STATE_AN_ENABLE;
4358 break;
4359 }
4360 delta = ap->cur_time - ap->link_time;
4361 if (delta > ANEG_STATE_SETTLE_TIME) {
4362 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4363 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4364 } else {
4365 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4366 !(ap->flags & MR_NP_RX)) {
4367 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4368 } else {
4369 ret = ANEG_FAILED;
4370 }
4371 }
4372 }
4373 break;
4374
4375 case ANEG_STATE_IDLE_DETECT_INIT:
4376 ap->link_time = ap->cur_time;
4377 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4378 tw32_f(MAC_MODE, tp->mac_mode);
4379 udelay(40);
4380
4381 ap->state = ANEG_STATE_IDLE_DETECT;
4382 ret = ANEG_TIMER_ENAB;
4383 break;
4384
4385 case ANEG_STATE_IDLE_DETECT:
4386 if (ap->ability_match != 0 &&
4387 ap->rxconfig == 0) {
4388 ap->state = ANEG_STATE_AN_ENABLE;
4389 break;
4390 }
4391 delta = ap->cur_time - ap->link_time;
4392 if (delta > ANEG_STATE_SETTLE_TIME) {
4393 /* XXX another gem from the Broadcom driver :( */
4394 ap->state = ANEG_STATE_LINK_OK;
4395 }
4396 break;
4397
4398 case ANEG_STATE_LINK_OK:
4399 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4400 ret = ANEG_DONE;
4401 break;
4402
4403 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4404 /* ??? unimplemented */
4405 break;
4406
4407 case ANEG_STATE_NEXT_PAGE_WAIT:
4408 /* ??? unimplemented */
4409 break;
4410
4411 default:
4412 ret = ANEG_FAILED;
4413 break;
855e1111 4414 }
1da177e4
LT
4415
4416 return ret;
4417}
4418
5be73b47 4419static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4420{
4421 int res = 0;
4422 struct tg3_fiber_aneginfo aninfo;
4423 int status = ANEG_FAILED;
4424 unsigned int tick;
4425 u32 tmp;
4426
4427 tw32_f(MAC_TX_AUTO_NEG, 0);
4428
4429 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4430 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4431 udelay(40);
4432
4433 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4434 udelay(40);
4435
4436 memset(&aninfo, 0, sizeof(aninfo));
4437 aninfo.flags |= MR_AN_ENABLE;
4438 aninfo.state = ANEG_STATE_UNKNOWN;
4439 aninfo.cur_time = 0;
4440 tick = 0;
4441 while (++tick < 195000) {
4442 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4443 if (status == ANEG_DONE || status == ANEG_FAILED)
4444 break;
4445
4446 udelay(1);
4447 }
4448
4449 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4450 tw32_f(MAC_MODE, tp->mac_mode);
4451 udelay(40);
4452
5be73b47
MC
4453 *txflags = aninfo.txconfig;
4454 *rxflags = aninfo.flags;
1da177e4
LT
4455
4456 if (status == ANEG_DONE &&
4457 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4458 MR_LP_ADV_FULL_DUPLEX)))
4459 res = 1;
4460
4461 return res;
4462}
4463
4464static void tg3_init_bcm8002(struct tg3 *tp)
4465{
4466 u32 mac_status = tr32(MAC_STATUS);
4467 int i;
4468
4469 /* Reset when initting first time or we have a link. */
63c3a66f 4470 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4471 !(mac_status & MAC_STATUS_PCS_SYNCED))
4472 return;
4473
4474 /* Set PLL lock range. */
4475 tg3_writephy(tp, 0x16, 0x8007);
4476
4477 /* SW reset */
4478 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4479
4480 /* Wait for reset to complete. */
4481 /* XXX schedule_timeout() ... */
4482 for (i = 0; i < 500; i++)
4483 udelay(10);
4484
4485 /* Config mode; select PMA/Ch 1 regs. */
4486 tg3_writephy(tp, 0x10, 0x8411);
4487
4488 /* Enable auto-lock and comdet, select txclk for tx. */
4489 tg3_writephy(tp, 0x11, 0x0a10);
4490
4491 tg3_writephy(tp, 0x18, 0x00a0);
4492 tg3_writephy(tp, 0x16, 0x41ff);
4493
4494 /* Assert and deassert POR. */
4495 tg3_writephy(tp, 0x13, 0x0400);
4496 udelay(40);
4497 tg3_writephy(tp, 0x13, 0x0000);
4498
4499 tg3_writephy(tp, 0x11, 0x0a50);
4500 udelay(40);
4501 tg3_writephy(tp, 0x11, 0x0a10);
4502
4503 /* Wait for signal to stabilize */
4504 /* XXX schedule_timeout() ... */
4505 for (i = 0; i < 15000; i++)
4506 udelay(10);
4507
4508 /* Deselect the channel register so we can read the PHYID
4509 * later.
4510 */
4511 tg3_writephy(tp, 0x10, 0x8011);
4512}
4513
4514static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4515{
82cd3d11 4516 u16 flowctrl;
1da177e4
LT
4517 u32 sg_dig_ctrl, sg_dig_status;
4518 u32 serdes_cfg, expected_sg_dig_ctrl;
4519 int workaround, port_a;
4520 int current_link_up;
4521
4522 serdes_cfg = 0;
4523 expected_sg_dig_ctrl = 0;
4524 workaround = 0;
4525 port_a = 1;
4526 current_link_up = 0;
4527
4528 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4529 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4530 workaround = 1;
4531 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4532 port_a = 0;
4533
4534 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4535 /* preserve bits 20-23 for voltage regulator */
4536 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4537 }
4538
4539 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4540
4541 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4542 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4543 if (workaround) {
4544 u32 val = serdes_cfg;
4545
4546 if (port_a)
4547 val |= 0xc010000;
4548 else
4549 val |= 0x4010000;
4550 tw32_f(MAC_SERDES_CFG, val);
4551 }
c98f6e3b
MC
4552
4553 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4554 }
4555 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4556 tg3_setup_flow_control(tp, 0, 0);
4557 current_link_up = 1;
4558 }
4559 goto out;
4560 }
4561
4562 /* Want auto-negotiation. */
c98f6e3b 4563 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4564
82cd3d11
MC
4565 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4566 if (flowctrl & ADVERTISE_1000XPAUSE)
4567 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4568 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4569 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4570
4571 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4572 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4573 tp->serdes_counter &&
4574 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4575 MAC_STATUS_RCVD_CFG)) ==
4576 MAC_STATUS_PCS_SYNCED)) {
4577 tp->serdes_counter--;
4578 current_link_up = 1;
4579 goto out;
4580 }
4581restart_autoneg:
1da177e4
LT
4582 if (workaround)
4583 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4584 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4585 udelay(5);
4586 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4587
3d3ebe74 4588 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4589 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4590 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4591 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4592 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4593 mac_status = tr32(MAC_STATUS);
4594
c98f6e3b 4595 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4596 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4597 u32 local_adv = 0, remote_adv = 0;
4598
4599 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4600 local_adv |= ADVERTISE_1000XPAUSE;
4601 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4602 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4603
c98f6e3b 4604 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4605 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4606 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4607 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4608
859edb26
MC
4609 tp->link_config.rmt_adv =
4610 mii_adv_to_ethtool_adv_x(remote_adv);
4611
1da177e4
LT
4612 tg3_setup_flow_control(tp, local_adv, remote_adv);
4613 current_link_up = 1;
3d3ebe74 4614 tp->serdes_counter = 0;
f07e9af3 4615 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4616 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4617 if (tp->serdes_counter)
4618 tp->serdes_counter--;
1da177e4
LT
4619 else {
4620 if (workaround) {
4621 u32 val = serdes_cfg;
4622
4623 if (port_a)
4624 val |= 0xc010000;
4625 else
4626 val |= 0x4010000;
4627
4628 tw32_f(MAC_SERDES_CFG, val);
4629 }
4630
c98f6e3b 4631 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4632 udelay(40);
4633
4634 /* Link parallel detection - link is up */
4635 /* only if we have PCS_SYNC and not */
4636 /* receiving config code words */
4637 mac_status = tr32(MAC_STATUS);
4638 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4639 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4640 tg3_setup_flow_control(tp, 0, 0);
4641 current_link_up = 1;
f07e9af3
MC
4642 tp->phy_flags |=
4643 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4644 tp->serdes_counter =
4645 SERDES_PARALLEL_DET_TIMEOUT;
4646 } else
4647 goto restart_autoneg;
1da177e4
LT
4648 }
4649 }
3d3ebe74
MC
4650 } else {
4651 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4652 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4653 }
4654
4655out:
4656 return current_link_up;
4657}
4658
4659static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4660{
4661 int current_link_up = 0;
4662
5cf64b8a 4663 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4664 goto out;
1da177e4
LT
4665
4666 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4667 u32 txflags, rxflags;
1da177e4 4668 int i;
6aa20a22 4669
5be73b47
MC
4670 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4671 u32 local_adv = 0, remote_adv = 0;
1da177e4 4672
5be73b47
MC
4673 if (txflags & ANEG_CFG_PS1)
4674 local_adv |= ADVERTISE_1000XPAUSE;
4675 if (txflags & ANEG_CFG_PS2)
4676 local_adv |= ADVERTISE_1000XPSE_ASYM;
4677
4678 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4679 remote_adv |= LPA_1000XPAUSE;
4680 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4681 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4682
859edb26
MC
4683 tp->link_config.rmt_adv =
4684 mii_adv_to_ethtool_adv_x(remote_adv);
4685
1da177e4
LT
4686 tg3_setup_flow_control(tp, local_adv, remote_adv);
4687
1da177e4
LT
4688 current_link_up = 1;
4689 }
4690 for (i = 0; i < 30; i++) {
4691 udelay(20);
4692 tw32_f(MAC_STATUS,
4693 (MAC_STATUS_SYNC_CHANGED |
4694 MAC_STATUS_CFG_CHANGED));
4695 udelay(40);
4696 if ((tr32(MAC_STATUS) &
4697 (MAC_STATUS_SYNC_CHANGED |
4698 MAC_STATUS_CFG_CHANGED)) == 0)
4699 break;
4700 }
4701
4702 mac_status = tr32(MAC_STATUS);
4703 if (current_link_up == 0 &&
4704 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4705 !(mac_status & MAC_STATUS_RCVD_CFG))
4706 current_link_up = 1;
4707 } else {
5be73b47
MC
4708 tg3_setup_flow_control(tp, 0, 0);
4709
1da177e4
LT
4710 /* Forcing 1000FD link up. */
4711 current_link_up = 1;
1da177e4
LT
4712
4713 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4714 udelay(40);
e8f3f6ca
MC
4715
4716 tw32_f(MAC_MODE, tp->mac_mode);
4717 udelay(40);
1da177e4
LT
4718 }
4719
4720out:
4721 return current_link_up;
4722}
4723
4724static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4725{
4726 u32 orig_pause_cfg;
4727 u16 orig_active_speed;
4728 u8 orig_active_duplex;
4729 u32 mac_status;
4730 int current_link_up;
4731 int i;
4732
8d018621 4733 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4734 orig_active_speed = tp->link_config.active_speed;
4735 orig_active_duplex = tp->link_config.active_duplex;
4736
63c3a66f 4737 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4738 netif_carrier_ok(tp->dev) &&
63c3a66f 4739 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4740 mac_status = tr32(MAC_STATUS);
4741 mac_status &= (MAC_STATUS_PCS_SYNCED |
4742 MAC_STATUS_SIGNAL_DET |
4743 MAC_STATUS_CFG_CHANGED |
4744 MAC_STATUS_RCVD_CFG);
4745 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4746 MAC_STATUS_SIGNAL_DET)) {
4747 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4748 MAC_STATUS_CFG_CHANGED));
4749 return 0;
4750 }
4751 }
4752
4753 tw32_f(MAC_TX_AUTO_NEG, 0);
4754
4755 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4756 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4757 tw32_f(MAC_MODE, tp->mac_mode);
4758 udelay(40);
4759
79eb6904 4760 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4761 tg3_init_bcm8002(tp);
4762
4763 /* Enable link change event even when serdes polling. */
4764 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4765 udelay(40);
4766
4767 current_link_up = 0;
859edb26 4768 tp->link_config.rmt_adv = 0;
1da177e4
LT
4769 mac_status = tr32(MAC_STATUS);
4770
63c3a66f 4771 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4772 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4773 else
4774 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4775
898a56f8 4776 tp->napi[0].hw_status->status =
1da177e4 4777 (SD_STATUS_UPDATED |
898a56f8 4778 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4779
4780 for (i = 0; i < 100; i++) {
4781 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4782 MAC_STATUS_CFG_CHANGED));
4783 udelay(5);
4784 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4785 MAC_STATUS_CFG_CHANGED |
4786 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4787 break;
4788 }
4789
4790 mac_status = tr32(MAC_STATUS);
4791 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4792 current_link_up = 0;
3d3ebe74
MC
4793 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4794 tp->serdes_counter == 0) {
1da177e4
LT
4795 tw32_f(MAC_MODE, (tp->mac_mode |
4796 MAC_MODE_SEND_CONFIGS));
4797 udelay(1);
4798 tw32_f(MAC_MODE, tp->mac_mode);
4799 }
4800 }
4801
4802 if (current_link_up == 1) {
4803 tp->link_config.active_speed = SPEED_1000;
4804 tp->link_config.active_duplex = DUPLEX_FULL;
4805 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4806 LED_CTRL_LNKLED_OVERRIDE |
4807 LED_CTRL_1000MBPS_ON));
4808 } else {
4809 tp->link_config.active_speed = SPEED_INVALID;
4810 tp->link_config.active_duplex = DUPLEX_INVALID;
4811 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4812 LED_CTRL_LNKLED_OVERRIDE |
4813 LED_CTRL_TRAFFIC_OVERRIDE));
4814 }
4815
4816 if (current_link_up != netif_carrier_ok(tp->dev)) {
4817 if (current_link_up)
4818 netif_carrier_on(tp->dev);
4819 else
4820 netif_carrier_off(tp->dev);
4821 tg3_link_report(tp);
4822 } else {
8d018621 4823 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4824 if (orig_pause_cfg != now_pause_cfg ||
4825 orig_active_speed != tp->link_config.active_speed ||
4826 orig_active_duplex != tp->link_config.active_duplex)
4827 tg3_link_report(tp);
4828 }
4829
4830 return 0;
4831}
4832
747e8f8b
MC
4833static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4834{
4835 int current_link_up, err = 0;
4836 u32 bmsr, bmcr;
4837 u16 current_speed;
4838 u8 current_duplex;
ef167e27 4839 u32 local_adv, remote_adv;
747e8f8b
MC
4840
4841 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4842 tw32_f(MAC_MODE, tp->mac_mode);
4843 udelay(40);
4844
4845 tw32(MAC_EVENT, 0);
4846
4847 tw32_f(MAC_STATUS,
4848 (MAC_STATUS_SYNC_CHANGED |
4849 MAC_STATUS_CFG_CHANGED |
4850 MAC_STATUS_MI_COMPLETION |
4851 MAC_STATUS_LNKSTATE_CHANGED));
4852 udelay(40);
4853
4854 if (force_reset)
4855 tg3_phy_reset(tp);
4856
4857 current_link_up = 0;
4858 current_speed = SPEED_INVALID;
4859 current_duplex = DUPLEX_INVALID;
859edb26 4860 tp->link_config.rmt_adv = 0;
747e8f8b
MC
4861
4862 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4863 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4864 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4865 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4866 bmsr |= BMSR_LSTATUS;
4867 else
4868 bmsr &= ~BMSR_LSTATUS;
4869 }
747e8f8b
MC
4870
4871 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4872
4873 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4874 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4875 /* do nothing, just check for link up at the end */
4876 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 4877 u32 adv, newadv;
747e8f8b
MC
4878
4879 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
4880 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4881 ADVERTISE_1000XPAUSE |
4882 ADVERTISE_1000XPSE_ASYM |
4883 ADVERTISE_SLCT);
747e8f8b 4884
28011cf1 4885 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 4886 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 4887
28011cf1
MC
4888 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
4889 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
4890 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4891 tg3_writephy(tp, MII_BMCR, bmcr);
4892
4893 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4894 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4895 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4896
4897 return err;
4898 }
4899 } else {
4900 u32 new_bmcr;
4901
4902 bmcr &= ~BMCR_SPEED1000;
4903 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4904
4905 if (tp->link_config.duplex == DUPLEX_FULL)
4906 new_bmcr |= BMCR_FULLDPLX;
4907
4908 if (new_bmcr != bmcr) {
4909 /* BMCR_SPEED1000 is a reserved bit that needs
4910 * to be set on write.
4911 */
4912 new_bmcr |= BMCR_SPEED1000;
4913
4914 /* Force a linkdown */
4915 if (netif_carrier_ok(tp->dev)) {
4916 u32 adv;
4917
4918 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4919 adv &= ~(ADVERTISE_1000XFULL |
4920 ADVERTISE_1000XHALF |
4921 ADVERTISE_SLCT);
4922 tg3_writephy(tp, MII_ADVERTISE, adv);
4923 tg3_writephy(tp, MII_BMCR, bmcr |
4924 BMCR_ANRESTART |
4925 BMCR_ANENABLE);
4926 udelay(10);
4927 netif_carrier_off(tp->dev);
4928 }
4929 tg3_writephy(tp, MII_BMCR, new_bmcr);
4930 bmcr = new_bmcr;
4931 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4932 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4933 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4934 ASIC_REV_5714) {
4935 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4936 bmsr |= BMSR_LSTATUS;
4937 else
4938 bmsr &= ~BMSR_LSTATUS;
4939 }
f07e9af3 4940 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4941 }
4942 }
4943
4944 if (bmsr & BMSR_LSTATUS) {
4945 current_speed = SPEED_1000;
4946 current_link_up = 1;
4947 if (bmcr & BMCR_FULLDPLX)
4948 current_duplex = DUPLEX_FULL;
4949 else
4950 current_duplex = DUPLEX_HALF;
4951
ef167e27
MC
4952 local_adv = 0;
4953 remote_adv = 0;
4954
747e8f8b 4955 if (bmcr & BMCR_ANENABLE) {
ef167e27 4956 u32 common;
747e8f8b
MC
4957
4958 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4959 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4960 common = local_adv & remote_adv;
4961 if (common & (ADVERTISE_1000XHALF |
4962 ADVERTISE_1000XFULL)) {
4963 if (common & ADVERTISE_1000XFULL)
4964 current_duplex = DUPLEX_FULL;
4965 else
4966 current_duplex = DUPLEX_HALF;
859edb26
MC
4967
4968 tp->link_config.rmt_adv =
4969 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 4970 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4971 /* Link is up via parallel detect */
859a5887 4972 } else {
747e8f8b 4973 current_link_up = 0;
859a5887 4974 }
747e8f8b
MC
4975 }
4976 }
4977
ef167e27
MC
4978 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4979 tg3_setup_flow_control(tp, local_adv, remote_adv);
4980
747e8f8b
MC
4981 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4982 if (tp->link_config.active_duplex == DUPLEX_HALF)
4983 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4984
4985 tw32_f(MAC_MODE, tp->mac_mode);
4986 udelay(40);
4987
4988 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4989
4990 tp->link_config.active_speed = current_speed;
4991 tp->link_config.active_duplex = current_duplex;
4992
4993 if (current_link_up != netif_carrier_ok(tp->dev)) {
4994 if (current_link_up)
4995 netif_carrier_on(tp->dev);
4996 else {
4997 netif_carrier_off(tp->dev);
f07e9af3 4998 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4999 }
5000 tg3_link_report(tp);
5001 }
5002 return err;
5003}
5004
5005static void tg3_serdes_parallel_detect(struct tg3 *tp)
5006{
3d3ebe74 5007 if (tp->serdes_counter) {
747e8f8b 5008 /* Give autoneg time to complete. */
3d3ebe74 5009 tp->serdes_counter--;
747e8f8b
MC
5010 return;
5011 }
c6cdf436 5012
747e8f8b
MC
5013 if (!netif_carrier_ok(tp->dev) &&
5014 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5015 u32 bmcr;
5016
5017 tg3_readphy(tp, MII_BMCR, &bmcr);
5018 if (bmcr & BMCR_ANENABLE) {
5019 u32 phy1, phy2;
5020
5021 /* Select shadow register 0x1f */
f08aa1a8
MC
5022 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5023 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5024
5025 /* Select expansion interrupt status register */
f08aa1a8
MC
5026 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5027 MII_TG3_DSP_EXP1_INT_STAT);
5028 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5029 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5030
5031 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5032 /* We have signal detect and not receiving
5033 * config code words, link is up by parallel
5034 * detection.
5035 */
5036
5037 bmcr &= ~BMCR_ANENABLE;
5038 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5039 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5040 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5041 }
5042 }
859a5887
MC
5043 } else if (netif_carrier_ok(tp->dev) &&
5044 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5045 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5046 u32 phy2;
5047
5048 /* Select expansion interrupt status register */
f08aa1a8
MC
5049 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5050 MII_TG3_DSP_EXP1_INT_STAT);
5051 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5052 if (phy2 & 0x20) {
5053 u32 bmcr;
5054
5055 /* Config code words received, turn on autoneg. */
5056 tg3_readphy(tp, MII_BMCR, &bmcr);
5057 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5058
f07e9af3 5059 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5060
5061 }
5062 }
5063}
5064
1da177e4
LT
5065static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5066{
f2096f94 5067 u32 val;
1da177e4
LT
5068 int err;
5069
f07e9af3 5070 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5071 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5072 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5073 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5074 else
1da177e4 5075 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5076
bcb37f6c 5077 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5078 u32 scale;
aa6c91fe
MC
5079
5080 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5081 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5082 scale = 65;
5083 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5084 scale = 6;
5085 else
5086 scale = 12;
5087
5088 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5089 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5090 tw32(GRC_MISC_CFG, val);
5091 }
5092
f2096f94
MC
5093 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5094 (6 << TX_LENGTHS_IPG_SHIFT);
5095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5096 val |= tr32(MAC_TX_LENGTHS) &
5097 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5098 TX_LENGTHS_CNT_DWN_VAL_MSK);
5099
1da177e4
LT
5100 if (tp->link_config.active_speed == SPEED_1000 &&
5101 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5102 tw32(MAC_TX_LENGTHS, val |
5103 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5104 else
f2096f94
MC
5105 tw32(MAC_TX_LENGTHS, val |
5106 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5107
63c3a66f 5108 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5109 if (netif_carrier_ok(tp->dev)) {
5110 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5111 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5112 } else {
5113 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5114 }
5115 }
5116
63c3a66f 5117 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5118 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5119 if (!netif_carrier_ok(tp->dev))
5120 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5121 tp->pwrmgmt_thresh;
5122 else
5123 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5124 tw32(PCIE_PWR_MGMT_THRESH, val);
5125 }
5126
1da177e4
LT
5127 return err;
5128}
5129
66cfd1bd
MC
5130static inline int tg3_irq_sync(struct tg3 *tp)
5131{
5132 return tp->irq_sync;
5133}
5134
97bd8e49
MC
5135static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5136{
5137 int i;
5138
5139 dst = (u32 *)((u8 *)dst + off);
5140 for (i = 0; i < len; i += sizeof(u32))
5141 *dst++ = tr32(off + i);
5142}
5143
5144static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5145{
5146 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5147 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5148 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5149 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5150 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5151 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5152 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5153 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5154 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5155 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5156 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5157 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5158 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5159 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5160 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5161 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5162 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5163 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5164 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5165
63c3a66f 5166 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5167 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5168
5169 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5170 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5171 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5172 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5173 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5174 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5175 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5176 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5177
63c3a66f 5178 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5179 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5180 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5181 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5182 }
5183
5184 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5185 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5186 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5187 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5188 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5189
63c3a66f 5190 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5191 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5192}
5193
5194static void tg3_dump_state(struct tg3 *tp)
5195{
5196 int i;
5197 u32 *regs;
5198
5199 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5200 if (!regs) {
5201 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5202 return;
5203 }
5204
63c3a66f 5205 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5206 /* Read up to but not including private PCI registers */
5207 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5208 regs[i / sizeof(u32)] = tr32(i);
5209 } else
5210 tg3_dump_legacy_regs(tp, regs);
5211
5212 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5213 if (!regs[i + 0] && !regs[i + 1] &&
5214 !regs[i + 2] && !regs[i + 3])
5215 continue;
5216
5217 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5218 i * 4,
5219 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5220 }
5221
5222 kfree(regs);
5223
5224 for (i = 0; i < tp->irq_cnt; i++) {
5225 struct tg3_napi *tnapi = &tp->napi[i];
5226
5227 /* SW status block */
5228 netdev_err(tp->dev,
5229 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5230 i,
5231 tnapi->hw_status->status,
5232 tnapi->hw_status->status_tag,
5233 tnapi->hw_status->rx_jumbo_consumer,
5234 tnapi->hw_status->rx_consumer,
5235 tnapi->hw_status->rx_mini_consumer,
5236 tnapi->hw_status->idx[0].rx_producer,
5237 tnapi->hw_status->idx[0].tx_consumer);
5238
5239 netdev_err(tp->dev,
5240 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5241 i,
5242 tnapi->last_tag, tnapi->last_irq_tag,
5243 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5244 tnapi->rx_rcb_ptr,
5245 tnapi->prodring.rx_std_prod_idx,
5246 tnapi->prodring.rx_std_cons_idx,
5247 tnapi->prodring.rx_jmb_prod_idx,
5248 tnapi->prodring.rx_jmb_cons_idx);
5249 }
5250}
5251
df3e6548
MC
5252/* This is called whenever we suspect that the system chipset is re-
5253 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5254 * is bogus tx completions. We try to recover by setting the
5255 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5256 * in the workqueue.
5257 */
5258static void tg3_tx_recover(struct tg3 *tp)
5259{
63c3a66f 5260 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5261 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5262
5129c3a3
MC
5263 netdev_warn(tp->dev,
5264 "The system may be re-ordering memory-mapped I/O "
5265 "cycles to the network device, attempting to recover. "
5266 "Please report the problem to the driver maintainer "
5267 "and include system chipset information.\n");
df3e6548
MC
5268
5269 spin_lock(&tp->lock);
63c3a66f 5270 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5271 spin_unlock(&tp->lock);
5272}
5273
f3f3f27e 5274static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5275{
f65aac16
MC
5276 /* Tell compiler to fetch tx indices from memory. */
5277 barrier();
f3f3f27e
MC
5278 return tnapi->tx_pending -
5279 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5280}
5281
1da177e4
LT
5282/* Tigon3 never reports partial packet sends. So we do not
5283 * need special logic to handle SKBs that have not had all
5284 * of their frags sent yet, like SunGEM does.
5285 */
17375d25 5286static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5287{
17375d25 5288 struct tg3 *tp = tnapi->tp;
898a56f8 5289 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5290 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5291 struct netdev_queue *txq;
5292 int index = tnapi - tp->napi;
298376d3 5293 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5294
63c3a66f 5295 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5296 index--;
5297
5298 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5299
5300 while (sw_idx != hw_idx) {
df8944cf 5301 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5302 struct sk_buff *skb = ri->skb;
df3e6548
MC
5303 int i, tx_bug = 0;
5304
5305 if (unlikely(skb == NULL)) {
5306 tg3_tx_recover(tp);
5307 return;
5308 }
1da177e4 5309
f4188d8a 5310 pci_unmap_single(tp->pdev,
4e5e4f0d 5311 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5312 skb_headlen(skb),
5313 PCI_DMA_TODEVICE);
1da177e4
LT
5314
5315 ri->skb = NULL;
5316
e01ee14d
MC
5317 while (ri->fragmented) {
5318 ri->fragmented = false;
5319 sw_idx = NEXT_TX(sw_idx);
5320 ri = &tnapi->tx_buffers[sw_idx];
5321 }
5322
1da177e4
LT
5323 sw_idx = NEXT_TX(sw_idx);
5324
5325 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5326 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5327 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5328 tx_bug = 1;
f4188d8a
AD
5329
5330 pci_unmap_page(tp->pdev,
4e5e4f0d 5331 dma_unmap_addr(ri, mapping),
9e903e08 5332 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5333 PCI_DMA_TODEVICE);
e01ee14d
MC
5334
5335 while (ri->fragmented) {
5336 ri->fragmented = false;
5337 sw_idx = NEXT_TX(sw_idx);
5338 ri = &tnapi->tx_buffers[sw_idx];
5339 }
5340
1da177e4
LT
5341 sw_idx = NEXT_TX(sw_idx);
5342 }
5343
298376d3
TH
5344 pkts_compl++;
5345 bytes_compl += skb->len;
5346
f47c11ee 5347 dev_kfree_skb(skb);
df3e6548
MC
5348
5349 if (unlikely(tx_bug)) {
5350 tg3_tx_recover(tp);
5351 return;
5352 }
1da177e4
LT
5353 }
5354
298376d3
TH
5355 netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
5356
f3f3f27e 5357 tnapi->tx_cons = sw_idx;
1da177e4 5358
1b2a7205
MC
5359 /* Need to make the tx_cons update visible to tg3_start_xmit()
5360 * before checking for netif_queue_stopped(). Without the
5361 * memory barrier, there is a small possibility that tg3_start_xmit()
5362 * will miss it and cause the queue to be stopped forever.
5363 */
5364 smp_mb();
5365
fe5f5787 5366 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5367 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5368 __netif_tx_lock(txq, smp_processor_id());
5369 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5370 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5371 netif_tx_wake_queue(txq);
5372 __netif_tx_unlock(txq);
51b91468 5373 }
1da177e4
LT
5374}
5375
9205fd9c 5376static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5377{
9205fd9c 5378 if (!ri->data)
2b2cdb65
MC
5379 return;
5380
4e5e4f0d 5381 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5382 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5383 kfree(ri->data);
5384 ri->data = NULL;
2b2cdb65
MC
5385}
5386
1da177e4
LT
5387/* Returns size of skb allocated or < 0 on error.
5388 *
5389 * We only need to fill in the address because the other members
5390 * of the RX descriptor are invariant, see tg3_init_rings.
5391 *
5392 * Note the purposeful assymetry of cpu vs. chip accesses. For
5393 * posting buffers we only dirty the first cache line of the RX
5394 * descriptor (containing the address). Whereas for the RX status
5395 * buffers the cpu only reads the last cacheline of the RX descriptor
5396 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5397 */
9205fd9c 5398static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5399 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5400{
5401 struct tg3_rx_buffer_desc *desc;
f94e290e 5402 struct ring_info *map;
9205fd9c 5403 u8 *data;
1da177e4 5404 dma_addr_t mapping;
9205fd9c 5405 int skb_size, data_size, dest_idx;
1da177e4 5406
1da177e4
LT
5407 switch (opaque_key) {
5408 case RXD_OPAQUE_RING_STD:
2c49a44d 5409 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5410 desc = &tpr->rx_std[dest_idx];
5411 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5412 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5413 break;
5414
5415 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5416 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5417 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5418 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5419 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5420 break;
5421
5422 default:
5423 return -EINVAL;
855e1111 5424 }
1da177e4
LT
5425
5426 /* Do not overwrite any of the map or rp information
5427 * until we are sure we can commit to a new buffer.
5428 *
5429 * Callers depend upon this behavior and assume that
5430 * we leave everything unchanged if we fail.
5431 */
9205fd9c
ED
5432 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5433 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5434 data = kmalloc(skb_size, GFP_ATOMIC);
5435 if (!data)
1da177e4
LT
5436 return -ENOMEM;
5437
9205fd9c
ED
5438 mapping = pci_map_single(tp->pdev,
5439 data + TG3_RX_OFFSET(tp),
5440 data_size,
1da177e4 5441 PCI_DMA_FROMDEVICE);
a21771dd 5442 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5443 kfree(data);
a21771dd
MC
5444 return -EIO;
5445 }
1da177e4 5446
9205fd9c 5447 map->data = data;
4e5e4f0d 5448 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5449
1da177e4
LT
5450 desc->addr_hi = ((u64)mapping >> 32);
5451 desc->addr_lo = ((u64)mapping & 0xffffffff);
5452
9205fd9c 5453 return data_size;
1da177e4
LT
5454}
5455
5456/* We only need to move over in the address because the other
5457 * members of the RX descriptor are invariant. See notes above
9205fd9c 5458 * tg3_alloc_rx_data for full details.
1da177e4 5459 */
a3896167
MC
5460static void tg3_recycle_rx(struct tg3_napi *tnapi,
5461 struct tg3_rx_prodring_set *dpr,
5462 u32 opaque_key, int src_idx,
5463 u32 dest_idx_unmasked)
1da177e4 5464{
17375d25 5465 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5466 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5467 struct ring_info *src_map, *dest_map;
8fea32b9 5468 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5469 int dest_idx;
1da177e4
LT
5470
5471 switch (opaque_key) {
5472 case RXD_OPAQUE_RING_STD:
2c49a44d 5473 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5474 dest_desc = &dpr->rx_std[dest_idx];
5475 dest_map = &dpr->rx_std_buffers[dest_idx];
5476 src_desc = &spr->rx_std[src_idx];
5477 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5478 break;
5479
5480 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5481 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5482 dest_desc = &dpr->rx_jmb[dest_idx].std;
5483 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5484 src_desc = &spr->rx_jmb[src_idx].std;
5485 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5486 break;
5487
5488 default:
5489 return;
855e1111 5490 }
1da177e4 5491
9205fd9c 5492 dest_map->data = src_map->data;
4e5e4f0d
FT
5493 dma_unmap_addr_set(dest_map, mapping,
5494 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5495 dest_desc->addr_hi = src_desc->addr_hi;
5496 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5497
5498 /* Ensure that the update to the skb happens after the physical
5499 * addresses have been transferred to the new BD location.
5500 */
5501 smp_wmb();
5502
9205fd9c 5503 src_map->data = NULL;
1da177e4
LT
5504}
5505
1da177e4
LT
5506/* The RX ring scheme is composed of multiple rings which post fresh
5507 * buffers to the chip, and one special ring the chip uses to report
5508 * status back to the host.
5509 *
5510 * The special ring reports the status of received packets to the
5511 * host. The chip does not write into the original descriptor the
5512 * RX buffer was obtained from. The chip simply takes the original
5513 * descriptor as provided by the host, updates the status and length
5514 * field, then writes this into the next status ring entry.
5515 *
5516 * Each ring the host uses to post buffers to the chip is described
5517 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5518 * it is first placed into the on-chip ram. When the packet's length
5519 * is known, it walks down the TG3_BDINFO entries to select the ring.
5520 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5521 * which is within the range of the new packet's length is chosen.
5522 *
5523 * The "separate ring for rx status" scheme may sound queer, but it makes
5524 * sense from a cache coherency perspective. If only the host writes
5525 * to the buffer post rings, and only the chip writes to the rx status
5526 * rings, then cache lines never move beyond shared-modified state.
5527 * If both the host and chip were to write into the same ring, cache line
5528 * eviction could occur since both entities want it in an exclusive state.
5529 */
17375d25 5530static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5531{
17375d25 5532 struct tg3 *tp = tnapi->tp;
f92905de 5533 u32 work_mask, rx_std_posted = 0;
4361935a 5534 u32 std_prod_idx, jmb_prod_idx;
72334482 5535 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5536 u16 hw_idx;
1da177e4 5537 int received;
8fea32b9 5538 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5539
8d9d7cfc 5540 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5541 /*
5542 * We need to order the read of hw_idx and the read of
5543 * the opaque cookie.
5544 */
5545 rmb();
1da177e4
LT
5546 work_mask = 0;
5547 received = 0;
4361935a
MC
5548 std_prod_idx = tpr->rx_std_prod_idx;
5549 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5550 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5551 struct ring_info *ri;
72334482 5552 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5553 unsigned int len;
5554 struct sk_buff *skb;
5555 dma_addr_t dma_addr;
5556 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5557 u8 *data;
1da177e4
LT
5558
5559 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5560 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5561 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5562 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5563 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5564 data = ri->data;
4361935a 5565 post_ptr = &std_prod_idx;
f92905de 5566 rx_std_posted++;
1da177e4 5567 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5568 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5569 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5570 data = ri->data;
4361935a 5571 post_ptr = &jmb_prod_idx;
21f581a5 5572 } else
1da177e4 5573 goto next_pkt_nopost;
1da177e4
LT
5574
5575 work_mask |= opaque_key;
5576
5577 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5578 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5579 drop_it:
a3896167 5580 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5581 desc_idx, *post_ptr);
5582 drop_it_no_recycle:
5583 /* Other statistics kept track of by card. */
b0057c51 5584 tp->rx_dropped++;
1da177e4
LT
5585 goto next_pkt;
5586 }
5587
9205fd9c 5588 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5589 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5590 ETH_FCS_LEN;
1da177e4 5591
d2757fc4 5592 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5593 int skb_size;
5594
9205fd9c 5595 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5596 *post_ptr);
1da177e4
LT
5597 if (skb_size < 0)
5598 goto drop_it;
5599
287be12e 5600 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5601 PCI_DMA_FROMDEVICE);
5602
9205fd9c
ED
5603 skb = build_skb(data);
5604 if (!skb) {
5605 kfree(data);
5606 goto drop_it_no_recycle;
5607 }
5608 skb_reserve(skb, TG3_RX_OFFSET(tp));
5609 /* Ensure that the update to the data happens
61e800cf
MC
5610 * after the usage of the old DMA mapping.
5611 */
5612 smp_wmb();
5613
9205fd9c 5614 ri->data = NULL;
61e800cf 5615
1da177e4 5616 } else {
a3896167 5617 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5618 desc_idx, *post_ptr);
5619
9205fd9c
ED
5620 skb = netdev_alloc_skb(tp->dev,
5621 len + TG3_RAW_IP_ALIGN);
5622 if (skb == NULL)
1da177e4
LT
5623 goto drop_it_no_recycle;
5624
9205fd9c 5625 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5626 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5627 memcpy(skb->data,
5628 data + TG3_RX_OFFSET(tp),
5629 len);
1da177e4 5630 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5631 }
5632
9205fd9c 5633 skb_put(skb, len);
dc668910 5634 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5635 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5636 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5637 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5638 skb->ip_summed = CHECKSUM_UNNECESSARY;
5639 else
bc8acf2c 5640 skb_checksum_none_assert(skb);
1da177e4
LT
5641
5642 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5643
5644 if (len > (tp->dev->mtu + ETH_HLEN) &&
5645 skb->protocol != htons(ETH_P_8021Q)) {
5646 dev_kfree_skb(skb);
b0057c51 5647 goto drop_it_no_recycle;
f7b493e0
MC
5648 }
5649
9dc7a113 5650 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5651 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5652 __vlan_hwaccel_put_tag(skb,
5653 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5654
bf933c80 5655 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5656
1da177e4
LT
5657 received++;
5658 budget--;
5659
5660next_pkt:
5661 (*post_ptr)++;
f92905de
MC
5662
5663 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5664 tpr->rx_std_prod_idx = std_prod_idx &
5665 tp->rx_std_ring_mask;
86cfe4ff
MC
5666 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5667 tpr->rx_std_prod_idx);
f92905de
MC
5668 work_mask &= ~RXD_OPAQUE_RING_STD;
5669 rx_std_posted = 0;
5670 }
1da177e4 5671next_pkt_nopost:
483ba50b 5672 sw_idx++;
7cb32cf2 5673 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5674
5675 /* Refresh hw_idx to see if there is new work */
5676 if (sw_idx == hw_idx) {
8d9d7cfc 5677 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5678 rmb();
5679 }
1da177e4
LT
5680 }
5681
5682 /* ACK the status ring. */
72334482
MC
5683 tnapi->rx_rcb_ptr = sw_idx;
5684 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5685
5686 /* Refill RX ring(s). */
63c3a66f 5687 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5688 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5689 tpr->rx_std_prod_idx = std_prod_idx &
5690 tp->rx_std_ring_mask;
b196c7e4
MC
5691 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5692 tpr->rx_std_prod_idx);
5693 }
5694 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5695 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5696 tp->rx_jmb_ring_mask;
b196c7e4
MC
5697 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5698 tpr->rx_jmb_prod_idx);
5699 }
5700 mmiowb();
5701 } else if (work_mask) {
5702 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5703 * updated before the producer indices can be updated.
5704 */
5705 smp_wmb();
5706
2c49a44d
MC
5707 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5708 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5709
e4af1af9
MC
5710 if (tnapi != &tp->napi[1])
5711 napi_schedule(&tp->napi[1].napi);
1da177e4 5712 }
1da177e4
LT
5713
5714 return received;
5715}
5716
35f2d7d0 5717static void tg3_poll_link(struct tg3 *tp)
1da177e4 5718{
1da177e4 5719 /* handle link change and other phy events */
63c3a66f 5720 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5721 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5722
1da177e4
LT
5723 if (sblk->status & SD_STATUS_LINK_CHG) {
5724 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5725 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5726 spin_lock(&tp->lock);
63c3a66f 5727 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5728 tw32_f(MAC_STATUS,
5729 (MAC_STATUS_SYNC_CHANGED |
5730 MAC_STATUS_CFG_CHANGED |
5731 MAC_STATUS_MI_COMPLETION |
5732 MAC_STATUS_LNKSTATE_CHANGED));
5733 udelay(40);
5734 } else
5735 tg3_setup_phy(tp, 0);
f47c11ee 5736 spin_unlock(&tp->lock);
1da177e4
LT
5737 }
5738 }
35f2d7d0
MC
5739}
5740
f89f38b8
MC
5741static int tg3_rx_prodring_xfer(struct tg3 *tp,
5742 struct tg3_rx_prodring_set *dpr,
5743 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5744{
5745 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5746 int i, err = 0;
b196c7e4
MC
5747
5748 while (1) {
5749 src_prod_idx = spr->rx_std_prod_idx;
5750
5751 /* Make sure updates to the rx_std_buffers[] entries and the
5752 * standard producer index are seen in the correct order.
5753 */
5754 smp_rmb();
5755
5756 if (spr->rx_std_cons_idx == src_prod_idx)
5757 break;
5758
5759 if (spr->rx_std_cons_idx < src_prod_idx)
5760 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5761 else
2c49a44d
MC
5762 cpycnt = tp->rx_std_ring_mask + 1 -
5763 spr->rx_std_cons_idx;
b196c7e4 5764
2c49a44d
MC
5765 cpycnt = min(cpycnt,
5766 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5767
5768 si = spr->rx_std_cons_idx;
5769 di = dpr->rx_std_prod_idx;
5770
e92967bf 5771 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5772 if (dpr->rx_std_buffers[i].data) {
e92967bf 5773 cpycnt = i - di;
f89f38b8 5774 err = -ENOSPC;
e92967bf
MC
5775 break;
5776 }
5777 }
5778
5779 if (!cpycnt)
5780 break;
5781
5782 /* Ensure that updates to the rx_std_buffers ring and the
5783 * shadowed hardware producer ring from tg3_recycle_skb() are
5784 * ordered correctly WRT the skb check above.
5785 */
5786 smp_rmb();
5787
b196c7e4
MC
5788 memcpy(&dpr->rx_std_buffers[di],
5789 &spr->rx_std_buffers[si],
5790 cpycnt * sizeof(struct ring_info));
5791
5792 for (i = 0; i < cpycnt; i++, di++, si++) {
5793 struct tg3_rx_buffer_desc *sbd, *dbd;
5794 sbd = &spr->rx_std[si];
5795 dbd = &dpr->rx_std[di];
5796 dbd->addr_hi = sbd->addr_hi;
5797 dbd->addr_lo = sbd->addr_lo;
5798 }
5799
2c49a44d
MC
5800 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5801 tp->rx_std_ring_mask;
5802 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5803 tp->rx_std_ring_mask;
b196c7e4
MC
5804 }
5805
5806 while (1) {
5807 src_prod_idx = spr->rx_jmb_prod_idx;
5808
5809 /* Make sure updates to the rx_jmb_buffers[] entries and
5810 * the jumbo producer index are seen in the correct order.
5811 */
5812 smp_rmb();
5813
5814 if (spr->rx_jmb_cons_idx == src_prod_idx)
5815 break;
5816
5817 if (spr->rx_jmb_cons_idx < src_prod_idx)
5818 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5819 else
2c49a44d
MC
5820 cpycnt = tp->rx_jmb_ring_mask + 1 -
5821 spr->rx_jmb_cons_idx;
b196c7e4
MC
5822
5823 cpycnt = min(cpycnt,
2c49a44d 5824 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5825
5826 si = spr->rx_jmb_cons_idx;
5827 di = dpr->rx_jmb_prod_idx;
5828
e92967bf 5829 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5830 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 5831 cpycnt = i - di;
f89f38b8 5832 err = -ENOSPC;
e92967bf
MC
5833 break;
5834 }
5835 }
5836
5837 if (!cpycnt)
5838 break;
5839
5840 /* Ensure that updates to the rx_jmb_buffers ring and the
5841 * shadowed hardware producer ring from tg3_recycle_skb() are
5842 * ordered correctly WRT the skb check above.
5843 */
5844 smp_rmb();
5845
b196c7e4
MC
5846 memcpy(&dpr->rx_jmb_buffers[di],
5847 &spr->rx_jmb_buffers[si],
5848 cpycnt * sizeof(struct ring_info));
5849
5850 for (i = 0; i < cpycnt; i++, di++, si++) {
5851 struct tg3_rx_buffer_desc *sbd, *dbd;
5852 sbd = &spr->rx_jmb[si].std;
5853 dbd = &dpr->rx_jmb[di].std;
5854 dbd->addr_hi = sbd->addr_hi;
5855 dbd->addr_lo = sbd->addr_lo;
5856 }
5857
2c49a44d
MC
5858 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5859 tp->rx_jmb_ring_mask;
5860 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5861 tp->rx_jmb_ring_mask;
b196c7e4 5862 }
f89f38b8
MC
5863
5864 return err;
b196c7e4
MC
5865}
5866
35f2d7d0
MC
5867static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5868{
5869 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5870
5871 /* run TX completion thread */
f3f3f27e 5872 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5873 tg3_tx(tnapi);
63c3a66f 5874 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5875 return work_done;
1da177e4
LT
5876 }
5877
1da177e4
LT
5878 /* run RX thread, within the bounds set by NAPI.
5879 * All RX "locking" is done by ensuring outside
bea3348e 5880 * code synchronizes with tg3->napi.poll()
1da177e4 5881 */
8d9d7cfc 5882 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5883 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5884
63c3a66f 5885 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5886 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5887 int i, err = 0;
e4af1af9
MC
5888 u32 std_prod_idx = dpr->rx_std_prod_idx;
5889 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5890
e4af1af9 5891 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5892 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5893 &tp->napi[i].prodring);
b196c7e4
MC
5894
5895 wmb();
5896
e4af1af9
MC
5897 if (std_prod_idx != dpr->rx_std_prod_idx)
5898 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5899 dpr->rx_std_prod_idx);
b196c7e4 5900
e4af1af9
MC
5901 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5902 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5903 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5904
5905 mmiowb();
f89f38b8
MC
5906
5907 if (err)
5908 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5909 }
5910
6f535763
DM
5911 return work_done;
5912}
5913
db219973
MC
5914static inline void tg3_reset_task_schedule(struct tg3 *tp)
5915{
5916 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
5917 schedule_work(&tp->reset_task);
5918}
5919
5920static inline void tg3_reset_task_cancel(struct tg3 *tp)
5921{
5922 cancel_work_sync(&tp->reset_task);
5923 tg3_flag_clear(tp, RESET_TASK_PENDING);
5924}
5925
35f2d7d0
MC
5926static int tg3_poll_msix(struct napi_struct *napi, int budget)
5927{
5928 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5929 struct tg3 *tp = tnapi->tp;
5930 int work_done = 0;
5931 struct tg3_hw_status *sblk = tnapi->hw_status;
5932
5933 while (1) {
5934 work_done = tg3_poll_work(tnapi, work_done, budget);
5935
63c3a66f 5936 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5937 goto tx_recovery;
5938
5939 if (unlikely(work_done >= budget))
5940 break;
5941
c6cdf436 5942 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5943 * to tell the hw how much work has been processed,
5944 * so we must read it before checking for more work.
5945 */
5946 tnapi->last_tag = sblk->status_tag;
5947 tnapi->last_irq_tag = tnapi->last_tag;
5948 rmb();
5949
5950 /* check for RX/TX work to do */
6d40db7b
MC
5951 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5952 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5953 napi_complete(napi);
5954 /* Reenable interrupts. */
5955 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5956 mmiowb();
5957 break;
5958 }
5959 }
5960
5961 return work_done;
5962
5963tx_recovery:
5964 /* work_done is guaranteed to be less than budget. */
5965 napi_complete(napi);
db219973 5966 tg3_reset_task_schedule(tp);
35f2d7d0
MC
5967 return work_done;
5968}
5969
e64de4e6
MC
5970static void tg3_process_error(struct tg3 *tp)
5971{
5972 u32 val;
5973 bool real_error = false;
5974
63c3a66f 5975 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5976 return;
5977
5978 /* Check Flow Attention register */
5979 val = tr32(HOSTCC_FLOW_ATTN);
5980 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5981 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5982 real_error = true;
5983 }
5984
5985 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5986 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5987 real_error = true;
5988 }
5989
5990 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5991 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5992 real_error = true;
5993 }
5994
5995 if (!real_error)
5996 return;
5997
5998 tg3_dump_state(tp);
5999
63c3a66f 6000 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6001 tg3_reset_task_schedule(tp);
e64de4e6
MC
6002}
6003
6f535763
DM
6004static int tg3_poll(struct napi_struct *napi, int budget)
6005{
8ef0442f
MC
6006 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6007 struct tg3 *tp = tnapi->tp;
6f535763 6008 int work_done = 0;
898a56f8 6009 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6010
6011 while (1) {
e64de4e6
MC
6012 if (sblk->status & SD_STATUS_ERROR)
6013 tg3_process_error(tp);
6014
35f2d7d0
MC
6015 tg3_poll_link(tp);
6016
17375d25 6017 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6018
63c3a66f 6019 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6020 goto tx_recovery;
6021
6022 if (unlikely(work_done >= budget))
6023 break;
6024
63c3a66f 6025 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6026 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6027 * to tell the hw how much work has been processed,
6028 * so we must read it before checking for more work.
6029 */
898a56f8
MC
6030 tnapi->last_tag = sblk->status_tag;
6031 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6032 rmb();
6033 } else
6034 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6035
17375d25 6036 if (likely(!tg3_has_work(tnapi))) {
288379f0 6037 napi_complete(napi);
17375d25 6038 tg3_int_reenable(tnapi);
6f535763
DM
6039 break;
6040 }
1da177e4
LT
6041 }
6042
bea3348e 6043 return work_done;
6f535763
DM
6044
6045tx_recovery:
4fd7ab59 6046 /* work_done is guaranteed to be less than budget. */
288379f0 6047 napi_complete(napi);
db219973 6048 tg3_reset_task_schedule(tp);
4fd7ab59 6049 return work_done;
1da177e4
LT
6050}
6051
66cfd1bd
MC
6052static void tg3_napi_disable(struct tg3 *tp)
6053{
6054 int i;
6055
6056 for (i = tp->irq_cnt - 1; i >= 0; i--)
6057 napi_disable(&tp->napi[i].napi);
6058}
6059
6060static void tg3_napi_enable(struct tg3 *tp)
6061{
6062 int i;
6063
6064 for (i = 0; i < tp->irq_cnt; i++)
6065 napi_enable(&tp->napi[i].napi);
6066}
6067
6068static void tg3_napi_init(struct tg3 *tp)
6069{
6070 int i;
6071
6072 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6073 for (i = 1; i < tp->irq_cnt; i++)
6074 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6075}
6076
6077static void tg3_napi_fini(struct tg3 *tp)
6078{
6079 int i;
6080
6081 for (i = 0; i < tp->irq_cnt; i++)
6082 netif_napi_del(&tp->napi[i].napi);
6083}
6084
6085static inline void tg3_netif_stop(struct tg3 *tp)
6086{
6087 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6088 tg3_napi_disable(tp);
6089 netif_tx_disable(tp->dev);
6090}
6091
6092static inline void tg3_netif_start(struct tg3 *tp)
6093{
6094 /* NOTE: unconditional netif_tx_wake_all_queues is only
6095 * appropriate so long as all callers are assured to
6096 * have free tx slots (such as after tg3_init_hw)
6097 */
6098 netif_tx_wake_all_queues(tp->dev);
6099
6100 tg3_napi_enable(tp);
6101 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6102 tg3_enable_ints(tp);
6103}
6104
f47c11ee
DM
6105static void tg3_irq_quiesce(struct tg3 *tp)
6106{
4f125f42
MC
6107 int i;
6108
f47c11ee
DM
6109 BUG_ON(tp->irq_sync);
6110
6111 tp->irq_sync = 1;
6112 smp_mb();
6113
4f125f42
MC
6114 for (i = 0; i < tp->irq_cnt; i++)
6115 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6116}
6117
f47c11ee
DM
6118/* Fully shutdown all tg3 driver activity elsewhere in the system.
6119 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6120 * with as well. Most of the time, this is not necessary except when
6121 * shutting down the device.
6122 */
6123static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6124{
46966545 6125 spin_lock_bh(&tp->lock);
f47c11ee
DM
6126 if (irq_sync)
6127 tg3_irq_quiesce(tp);
f47c11ee
DM
6128}
6129
6130static inline void tg3_full_unlock(struct tg3 *tp)
6131{
f47c11ee
DM
6132 spin_unlock_bh(&tp->lock);
6133}
6134
fcfa0a32
MC
6135/* One-shot MSI handler - Chip automatically disables interrupt
6136 * after sending MSI so driver doesn't have to do it.
6137 */
7d12e780 6138static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6139{
09943a18
MC
6140 struct tg3_napi *tnapi = dev_id;
6141 struct tg3 *tp = tnapi->tp;
fcfa0a32 6142
898a56f8 6143 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6144 if (tnapi->rx_rcb)
6145 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6146
6147 if (likely(!tg3_irq_sync(tp)))
09943a18 6148 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6149
6150 return IRQ_HANDLED;
6151}
6152
88b06bc2
MC
6153/* MSI ISR - No need to check for interrupt sharing and no need to
6154 * flush status block and interrupt mailbox. PCI ordering rules
6155 * guarantee that MSI will arrive after the status block.
6156 */
7d12e780 6157static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6158{
09943a18
MC
6159 struct tg3_napi *tnapi = dev_id;
6160 struct tg3 *tp = tnapi->tp;
88b06bc2 6161
898a56f8 6162 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6163 if (tnapi->rx_rcb)
6164 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6165 /*
fac9b83e 6166 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6167 * chip-internal interrupt pending events.
fac9b83e 6168 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6169 * NIC to stop sending us irqs, engaging "in-intr-handler"
6170 * event coalescing.
6171 */
5b39de91 6172 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6173 if (likely(!tg3_irq_sync(tp)))
09943a18 6174 napi_schedule(&tnapi->napi);
61487480 6175
88b06bc2
MC
6176 return IRQ_RETVAL(1);
6177}
6178
7d12e780 6179static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6180{
09943a18
MC
6181 struct tg3_napi *tnapi = dev_id;
6182 struct tg3 *tp = tnapi->tp;
898a56f8 6183 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6184 unsigned int handled = 1;
6185
1da177e4
LT
6186 /* In INTx mode, it is possible for the interrupt to arrive at
6187 * the CPU before the status block posted prior to the interrupt.
6188 * Reading the PCI State register will confirm whether the
6189 * interrupt is ours and will flush the status block.
6190 */
d18edcb2 6191 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6192 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6193 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6194 handled = 0;
f47c11ee 6195 goto out;
fac9b83e 6196 }
d18edcb2
MC
6197 }
6198
6199 /*
6200 * Writing any value to intr-mbox-0 clears PCI INTA# and
6201 * chip-internal interrupt pending events.
6202 * Writing non-zero to intr-mbox-0 additional tells the
6203 * NIC to stop sending us irqs, engaging "in-intr-handler"
6204 * event coalescing.
c04cb347
MC
6205 *
6206 * Flush the mailbox to de-assert the IRQ immediately to prevent
6207 * spurious interrupts. The flush impacts performance but
6208 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6209 */
c04cb347 6210 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6211 if (tg3_irq_sync(tp))
6212 goto out;
6213 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6214 if (likely(tg3_has_work(tnapi))) {
72334482 6215 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6216 napi_schedule(&tnapi->napi);
d18edcb2
MC
6217 } else {
6218 /* No work, shared interrupt perhaps? re-enable
6219 * interrupts, and flush that PCI write
6220 */
6221 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6222 0x00000000);
fac9b83e 6223 }
f47c11ee 6224out:
fac9b83e
DM
6225 return IRQ_RETVAL(handled);
6226}
6227
7d12e780 6228static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6229{
09943a18
MC
6230 struct tg3_napi *tnapi = dev_id;
6231 struct tg3 *tp = tnapi->tp;
898a56f8 6232 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6233 unsigned int handled = 1;
6234
fac9b83e
DM
6235 /* In INTx mode, it is possible for the interrupt to arrive at
6236 * the CPU before the status block posted prior to the interrupt.
6237 * Reading the PCI State register will confirm whether the
6238 * interrupt is ours and will flush the status block.
6239 */
898a56f8 6240 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6241 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6242 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6243 handled = 0;
f47c11ee 6244 goto out;
1da177e4 6245 }
d18edcb2
MC
6246 }
6247
6248 /*
6249 * writing any value to intr-mbox-0 clears PCI INTA# and
6250 * chip-internal interrupt pending events.
6251 * writing non-zero to intr-mbox-0 additional tells the
6252 * NIC to stop sending us irqs, engaging "in-intr-handler"
6253 * event coalescing.
c04cb347
MC
6254 *
6255 * Flush the mailbox to de-assert the IRQ immediately to prevent
6256 * spurious interrupts. The flush impacts performance but
6257 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6258 */
c04cb347 6259 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6260
6261 /*
6262 * In a shared interrupt configuration, sometimes other devices'
6263 * interrupts will scream. We record the current status tag here
6264 * so that the above check can report that the screaming interrupts
6265 * are unhandled. Eventually they will be silenced.
6266 */
898a56f8 6267 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6268
d18edcb2
MC
6269 if (tg3_irq_sync(tp))
6270 goto out;
624f8e50 6271
72334482 6272 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6273
09943a18 6274 napi_schedule(&tnapi->napi);
624f8e50 6275
f47c11ee 6276out:
1da177e4
LT
6277 return IRQ_RETVAL(handled);
6278}
6279
7938109f 6280/* ISR for interrupt test */
7d12e780 6281static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6282{
09943a18
MC
6283 struct tg3_napi *tnapi = dev_id;
6284 struct tg3 *tp = tnapi->tp;
898a56f8 6285 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6286
f9804ddb
MC
6287 if ((sblk->status & SD_STATUS_UPDATED) ||
6288 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6289 tg3_disable_ints(tp);
7938109f
MC
6290 return IRQ_RETVAL(1);
6291 }
6292 return IRQ_RETVAL(0);
6293}
6294
1da177e4
LT
6295#ifdef CONFIG_NET_POLL_CONTROLLER
6296static void tg3_poll_controller(struct net_device *dev)
6297{
4f125f42 6298 int i;
88b06bc2
MC
6299 struct tg3 *tp = netdev_priv(dev);
6300
4f125f42 6301 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6302 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6303}
6304#endif
6305
1da177e4
LT
6306static void tg3_tx_timeout(struct net_device *dev)
6307{
6308 struct tg3 *tp = netdev_priv(dev);
6309
b0408751 6310 if (netif_msg_tx_err(tp)) {
05dbe005 6311 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6312 tg3_dump_state(tp);
b0408751 6313 }
1da177e4 6314
db219973 6315 tg3_reset_task_schedule(tp);
1da177e4
LT
6316}
6317
c58ec932
MC
6318/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6319static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6320{
6321 u32 base = (u32) mapping & 0xffffffff;
6322
807540ba 6323 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6324}
6325
72f2afb8
MC
6326/* Test for DMA addresses > 40-bit */
6327static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6328 int len)
6329{
6330#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6331 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6332 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6333 return 0;
6334#else
6335 return 0;
6336#endif
6337}
6338
d1a3b737 6339static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6340 dma_addr_t mapping, u32 len, u32 flags,
6341 u32 mss, u32 vlan)
2ffcc981 6342{
92cd3a17
MC
6343 txbd->addr_hi = ((u64) mapping >> 32);
6344 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6345 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6346 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6347}
1da177e4 6348
84b67b27 6349static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6350 dma_addr_t map, u32 len, u32 flags,
6351 u32 mss, u32 vlan)
6352{
6353 struct tg3 *tp = tnapi->tp;
6354 bool hwbug = false;
6355
6356 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 6357 hwbug = true;
d1a3b737
MC
6358
6359 if (tg3_4g_overflow_test(map, len))
3db1cd5c 6360 hwbug = true;
d1a3b737
MC
6361
6362 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 6363 hwbug = true;
d1a3b737 6364
a4cb428d 6365 if (tp->dma_limit) {
b9e45482 6366 u32 prvidx = *entry;
e31aa987 6367 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
6368 while (len > tp->dma_limit && *budget) {
6369 u32 frag_len = tp->dma_limit;
6370 len -= tp->dma_limit;
e31aa987 6371
b9e45482
MC
6372 /* Avoid the 8byte DMA problem */
6373 if (len <= 8) {
a4cb428d
MC
6374 len += tp->dma_limit / 2;
6375 frag_len = tp->dma_limit / 2;
e31aa987
MC
6376 }
6377
b9e45482
MC
6378 tnapi->tx_buffers[*entry].fragmented = true;
6379
6380 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6381 frag_len, tmp_flag, mss, vlan);
6382 *budget -= 1;
6383 prvidx = *entry;
6384 *entry = NEXT_TX(*entry);
6385
e31aa987
MC
6386 map += frag_len;
6387 }
6388
6389 if (len) {
6390 if (*budget) {
6391 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6392 len, flags, mss, vlan);
b9e45482 6393 *budget -= 1;
e31aa987
MC
6394 *entry = NEXT_TX(*entry);
6395 } else {
3db1cd5c 6396 hwbug = true;
b9e45482 6397 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6398 }
6399 }
6400 } else {
84b67b27
MC
6401 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6402 len, flags, mss, vlan);
e31aa987
MC
6403 *entry = NEXT_TX(*entry);
6404 }
d1a3b737
MC
6405
6406 return hwbug;
6407}
6408
0d681b27 6409static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6410{
6411 int i;
0d681b27 6412 struct sk_buff *skb;
df8944cf 6413 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6414
0d681b27
MC
6415 skb = txb->skb;
6416 txb->skb = NULL;
6417
432aa7ed
MC
6418 pci_unmap_single(tnapi->tp->pdev,
6419 dma_unmap_addr(txb, mapping),
6420 skb_headlen(skb),
6421 PCI_DMA_TODEVICE);
e01ee14d
MC
6422
6423 while (txb->fragmented) {
6424 txb->fragmented = false;
6425 entry = NEXT_TX(entry);
6426 txb = &tnapi->tx_buffers[entry];
6427 }
6428
ba1142e4 6429 for (i = 0; i <= last; i++) {
9e903e08 6430 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6431
6432 entry = NEXT_TX(entry);
6433 txb = &tnapi->tx_buffers[entry];
6434
6435 pci_unmap_page(tnapi->tp->pdev,
6436 dma_unmap_addr(txb, mapping),
9e903e08 6437 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6438
6439 while (txb->fragmented) {
6440 txb->fragmented = false;
6441 entry = NEXT_TX(entry);
6442 txb = &tnapi->tx_buffers[entry];
6443 }
432aa7ed
MC
6444 }
6445}
6446
72f2afb8 6447/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6448static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6449 struct sk_buff **pskb,
84b67b27 6450 u32 *entry, u32 *budget,
92cd3a17 6451 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6452{
24f4efd4 6453 struct tg3 *tp = tnapi->tp;
f7ff1987 6454 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6455 dma_addr_t new_addr = 0;
432aa7ed 6456 int ret = 0;
1da177e4 6457
41588ba1
MC
6458 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6459 new_skb = skb_copy(skb, GFP_ATOMIC);
6460 else {
6461 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6462
6463 new_skb = skb_copy_expand(skb,
6464 skb_headroom(skb) + more_headroom,
6465 skb_tailroom(skb), GFP_ATOMIC);
6466 }
6467
1da177e4 6468 if (!new_skb) {
c58ec932
MC
6469 ret = -1;
6470 } else {
6471 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6472 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6473 PCI_DMA_TODEVICE);
6474 /* Make sure the mapping succeeded */
6475 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6476 dev_kfree_skb(new_skb);
c58ec932 6477 ret = -1;
c58ec932 6478 } else {
b9e45482
MC
6479 u32 save_entry = *entry;
6480
92cd3a17
MC
6481 base_flags |= TXD_FLAG_END;
6482
84b67b27
MC
6483 tnapi->tx_buffers[*entry].skb = new_skb;
6484 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6485 mapping, new_addr);
6486
84b67b27 6487 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6488 new_skb->len, base_flags,
6489 mss, vlan)) {
ba1142e4 6490 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6491 dev_kfree_skb(new_skb);
6492 ret = -1;
6493 }
f4188d8a 6494 }
1da177e4
LT
6495 }
6496
6497 dev_kfree_skb(skb);
f7ff1987 6498 *pskb = new_skb;
c58ec932 6499 return ret;
1da177e4
LT
6500}
6501
2ffcc981 6502static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6503
6504/* Use GSO to workaround a rare TSO bug that may be triggered when the
6505 * TSO header is greater than 80 bytes.
6506 */
6507static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6508{
6509 struct sk_buff *segs, *nskb;
f3f3f27e 6510 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6511
6512 /* Estimate the number of fragments in the worst case */
f3f3f27e 6513 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6514 netif_stop_queue(tp->dev);
f65aac16
MC
6515
6516 /* netif_tx_stop_queue() must be done before checking
6517 * checking tx index in tg3_tx_avail() below, because in
6518 * tg3_tx(), we update tx index before checking for
6519 * netif_tx_queue_stopped().
6520 */
6521 smp_mb();
f3f3f27e 6522 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6523 return NETDEV_TX_BUSY;
6524
6525 netif_wake_queue(tp->dev);
52c0fd83
MC
6526 }
6527
6528 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6529 if (IS_ERR(segs))
52c0fd83
MC
6530 goto tg3_tso_bug_end;
6531
6532 do {
6533 nskb = segs;
6534 segs = segs->next;
6535 nskb->next = NULL;
2ffcc981 6536 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6537 } while (segs);
6538
6539tg3_tso_bug_end:
6540 dev_kfree_skb(skb);
6541
6542 return NETDEV_TX_OK;
6543}
52c0fd83 6544
5a6f3074 6545/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6546 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6547 */
2ffcc981 6548static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6549{
6550 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6551 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6552 u32 budget;
432aa7ed 6553 int i = -1, would_hit_hwbug;
90079ce8 6554 dma_addr_t mapping;
24f4efd4
MC
6555 struct tg3_napi *tnapi;
6556 struct netdev_queue *txq;
432aa7ed 6557 unsigned int last;
f4188d8a 6558
24f4efd4
MC
6559 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6560 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6561 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6562 tnapi++;
1da177e4 6563
84b67b27
MC
6564 budget = tg3_tx_avail(tnapi);
6565
00b70504 6566 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6567 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6568 * interrupt. Furthermore, IRQ processing runs lockless so we have
6569 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6570 */
84b67b27 6571 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6572 if (!netif_tx_queue_stopped(txq)) {
6573 netif_tx_stop_queue(txq);
1f064a87
SH
6574
6575 /* This is a hard error, log it. */
5129c3a3
MC
6576 netdev_err(dev,
6577 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6578 }
1da177e4
LT
6579 return NETDEV_TX_BUSY;
6580 }
6581
f3f3f27e 6582 entry = tnapi->tx_prod;
1da177e4 6583 base_flags = 0;
84fa7933 6584 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6585 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6586
be98da6a
MC
6587 mss = skb_shinfo(skb)->gso_size;
6588 if (mss) {
eddc9ec5 6589 struct iphdr *iph;
34195c3d 6590 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6591
6592 if (skb_header_cloned(skb) &&
48855432
ED
6593 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6594 goto drop;
1da177e4 6595
34195c3d 6596 iph = ip_hdr(skb);
ab6a5bb6 6597 tcp_opt_len = tcp_optlen(skb);
1da177e4 6598
a5a11955 6599 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 6600
a5a11955 6601 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
6602 iph->check = 0;
6603 iph->tot_len = htons(mss + hdr_len);
6604 }
6605
52c0fd83 6606 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6607 tg3_flag(tp, TSO_BUG))
de6f31eb 6608 return tg3_tso_bug(tp, skb);
52c0fd83 6609
1da177e4
LT
6610 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6611 TXD_FLAG_CPU_POST_DMA);
6612
63c3a66f
JP
6613 if (tg3_flag(tp, HW_TSO_1) ||
6614 tg3_flag(tp, HW_TSO_2) ||
6615 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6616 tcp_hdr(skb)->check = 0;
1da177e4 6617 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6618 } else
6619 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6620 iph->daddr, 0,
6621 IPPROTO_TCP,
6622 0);
1da177e4 6623
63c3a66f 6624 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6625 mss |= (hdr_len & 0xc) << 12;
6626 if (hdr_len & 0x10)
6627 base_flags |= 0x00000010;
6628 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6629 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6630 mss |= hdr_len << 9;
63c3a66f 6631 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6632 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6633 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6634 int tsflags;
6635
eddc9ec5 6636 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6637 mss |= (tsflags << 11);
6638 }
6639 } else {
eddc9ec5 6640 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6641 int tsflags;
6642
eddc9ec5 6643 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6644 base_flags |= tsflags << 12;
6645 }
6646 }
6647 }
bf933c80 6648
93a700a9
MC
6649 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6650 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6651 base_flags |= TXD_FLAG_JMB_PKT;
6652
92cd3a17
MC
6653 if (vlan_tx_tag_present(skb)) {
6654 base_flags |= TXD_FLAG_VLAN;
6655 vlan = vlan_tx_tag_get(skb);
6656 }
1da177e4 6657
f4188d8a
AD
6658 len = skb_headlen(skb);
6659
6660 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6661 if (pci_dma_mapping_error(tp->pdev, mapping))
6662 goto drop;
6663
90079ce8 6664
f3f3f27e 6665 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6666 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6667
6668 would_hit_hwbug = 0;
6669
63c3a66f 6670 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6671 would_hit_hwbug = 1;
1da177e4 6672
84b67b27 6673 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6674 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6675 mss, vlan)) {
d1a3b737 6676 would_hit_hwbug = 1;
1da177e4 6677 /* Now loop through additional data fragments, and queue them. */
ba1142e4 6678 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6679 u32 tmp_mss = mss;
6680
6681 if (!tg3_flag(tp, HW_TSO_1) &&
6682 !tg3_flag(tp, HW_TSO_2) &&
6683 !tg3_flag(tp, HW_TSO_3))
6684 tmp_mss = 0;
6685
1da177e4
LT
6686 last = skb_shinfo(skb)->nr_frags - 1;
6687 for (i = 0; i <= last; i++) {
6688 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6689
9e903e08 6690 len = skb_frag_size(frag);
dc234d0b 6691 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6692 len, DMA_TO_DEVICE);
1da177e4 6693
f3f3f27e 6694 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6695 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6696 mapping);
5d6bcdfe 6697 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6698 goto dma_error;
1da177e4 6699
b9e45482
MC
6700 if (!budget ||
6701 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6702 len, base_flags |
6703 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6704 tmp_mss, vlan)) {
72f2afb8 6705 would_hit_hwbug = 1;
b9e45482
MC
6706 break;
6707 }
1da177e4
LT
6708 }
6709 }
6710
6711 if (would_hit_hwbug) {
0d681b27 6712 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6713
6714 /* If the workaround fails due to memory/mapping
6715 * failure, silently drop this packet.
6716 */
84b67b27
MC
6717 entry = tnapi->tx_prod;
6718 budget = tg3_tx_avail(tnapi);
f7ff1987 6719 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6720 base_flags, mss, vlan))
48855432 6721 goto drop_nofree;
1da177e4
LT
6722 }
6723
d515b450 6724 skb_tx_timestamp(skb);
298376d3 6725 netdev_sent_queue(tp->dev, skb->len);
d515b450 6726
1da177e4 6727 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6728 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6729
f3f3f27e
MC
6730 tnapi->tx_prod = entry;
6731 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6732 netif_tx_stop_queue(txq);
f65aac16
MC
6733
6734 /* netif_tx_stop_queue() must be done before checking
6735 * checking tx index in tg3_tx_avail() below, because in
6736 * tg3_tx(), we update tx index before checking for
6737 * netif_tx_queue_stopped().
6738 */
6739 smp_mb();
f3f3f27e 6740 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6741 netif_tx_wake_queue(txq);
51b91468 6742 }
1da177e4 6743
cdd0db05 6744 mmiowb();
1da177e4 6745 return NETDEV_TX_OK;
f4188d8a
AD
6746
6747dma_error:
ba1142e4 6748 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 6749 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
6750drop:
6751 dev_kfree_skb(skb);
6752drop_nofree:
6753 tp->tx_dropped++;
f4188d8a 6754 return NETDEV_TX_OK;
1da177e4
LT
6755}
6756
6e01b20b
MC
6757static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6758{
6759 if (enable) {
6760 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6761 MAC_MODE_PORT_MODE_MASK);
6762
6763 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6764
6765 if (!tg3_flag(tp, 5705_PLUS))
6766 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6767
6768 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6769 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6770 else
6771 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6772 } else {
6773 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6774
6775 if (tg3_flag(tp, 5705_PLUS) ||
6776 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6777 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6778 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6779 }
6780
6781 tw32(MAC_MODE, tp->mac_mode);
6782 udelay(40);
6783}
6784
941ec90f 6785static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 6786{
941ec90f 6787 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
6788
6789 tg3_phy_toggle_apd(tp, false);
6790 tg3_phy_toggle_automdix(tp, 0);
6791
941ec90f
MC
6792 if (extlpbk && tg3_phy_set_extloopbk(tp))
6793 return -EIO;
6794
6795 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
6796 switch (speed) {
6797 case SPEED_10:
6798 break;
6799 case SPEED_100:
6800 bmcr |= BMCR_SPEED100;
6801 break;
6802 case SPEED_1000:
6803 default:
6804 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6805 speed = SPEED_100;
6806 bmcr |= BMCR_SPEED100;
6807 } else {
6808 speed = SPEED_1000;
6809 bmcr |= BMCR_SPEED1000;
6810 }
6811 }
6812
941ec90f
MC
6813 if (extlpbk) {
6814 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6815 tg3_readphy(tp, MII_CTRL1000, &val);
6816 val |= CTL1000_AS_MASTER |
6817 CTL1000_ENABLE_MASTER;
6818 tg3_writephy(tp, MII_CTRL1000, val);
6819 } else {
6820 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6821 MII_TG3_FET_PTEST_TRIM_2;
6822 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6823 }
6824 } else
6825 bmcr |= BMCR_LOOPBACK;
6826
5e5a7f37
MC
6827 tg3_writephy(tp, MII_BMCR, bmcr);
6828
6829 /* The write needs to be flushed for the FETs */
6830 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6831 tg3_readphy(tp, MII_BMCR, &bmcr);
6832
6833 udelay(40);
6834
6835 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6836 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 6837 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
6838 MII_TG3_FET_PTEST_FRC_TX_LINK |
6839 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6840
6841 /* The write needs to be flushed for the AC131 */
6842 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6843 }
6844
6845 /* Reset to prevent losing 1st rx packet intermittently */
6846 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6847 tg3_flag(tp, 5780_CLASS)) {
6848 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6849 udelay(10);
6850 tw32_f(MAC_RX_MODE, tp->rx_mode);
6851 }
6852
6853 mac_mode = tp->mac_mode &
6854 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6855 if (speed == SPEED_1000)
6856 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6857 else
6858 mac_mode |= MAC_MODE_PORT_MODE_MII;
6859
6860 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6861 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6862
6863 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6864 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6865 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6866 mac_mode |= MAC_MODE_LINK_POLARITY;
6867
6868 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6869 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6870 }
6871
6872 tw32(MAC_MODE, mac_mode);
6873 udelay(40);
941ec90f
MC
6874
6875 return 0;
5e5a7f37
MC
6876}
6877
c8f44aff 6878static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
6879{
6880 struct tg3 *tp = netdev_priv(dev);
6881
6882 if (features & NETIF_F_LOOPBACK) {
6883 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6884 return;
6885
06c03c02 6886 spin_lock_bh(&tp->lock);
6e01b20b 6887 tg3_mac_loopback(tp, true);
06c03c02
MB
6888 netif_carrier_on(tp->dev);
6889 spin_unlock_bh(&tp->lock);
6890 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6891 } else {
6892 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6893 return;
6894
06c03c02 6895 spin_lock_bh(&tp->lock);
6e01b20b 6896 tg3_mac_loopback(tp, false);
06c03c02
MB
6897 /* Force link status check */
6898 tg3_setup_phy(tp, 1);
6899 spin_unlock_bh(&tp->lock);
6900 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6901 }
6902}
6903
c8f44aff
MM
6904static netdev_features_t tg3_fix_features(struct net_device *dev,
6905 netdev_features_t features)
dc668910
MM
6906{
6907 struct tg3 *tp = netdev_priv(dev);
6908
63c3a66f 6909 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6910 features &= ~NETIF_F_ALL_TSO;
6911
6912 return features;
6913}
6914
c8f44aff 6915static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 6916{
c8f44aff 6917 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
6918
6919 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6920 tg3_set_loopback(dev, features);
6921
6922 return 0;
6923}
6924
21f581a5
MC
6925static void tg3_rx_prodring_free(struct tg3 *tp,
6926 struct tg3_rx_prodring_set *tpr)
1da177e4 6927{
1da177e4
LT
6928 int i;
6929
8fea32b9 6930 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6931 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6932 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 6933 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
6934 tp->rx_pkt_map_sz);
6935
63c3a66f 6936 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
6937 for (i = tpr->rx_jmb_cons_idx;
6938 i != tpr->rx_jmb_prod_idx;
2c49a44d 6939 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 6940 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
6941 TG3_RX_JMB_MAP_SZ);
6942 }
6943 }
6944
2b2cdb65 6945 return;
b196c7e4 6946 }
1da177e4 6947
2c49a44d 6948 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 6949 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 6950 tp->rx_pkt_map_sz);
1da177e4 6951
63c3a66f 6952 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6953 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 6954 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 6955 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6956 }
6957}
6958
c6cdf436 6959/* Initialize rx rings for packet processing.
1da177e4
LT
6960 *
6961 * The chip has been shut down and the driver detached from
6962 * the networking, so no interrupts or new tx packets will
6963 * end up in the driver. tp->{tx,}lock are held and thus
6964 * we may not sleep.
6965 */
21f581a5
MC
6966static int tg3_rx_prodring_alloc(struct tg3 *tp,
6967 struct tg3_rx_prodring_set *tpr)
1da177e4 6968{
287be12e 6969 u32 i, rx_pkt_dma_sz;
1da177e4 6970
b196c7e4
MC
6971 tpr->rx_std_cons_idx = 0;
6972 tpr->rx_std_prod_idx = 0;
6973 tpr->rx_jmb_cons_idx = 0;
6974 tpr->rx_jmb_prod_idx = 0;
6975
8fea32b9 6976 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6977 memset(&tpr->rx_std_buffers[0], 0,
6978 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6979 if (tpr->rx_jmb_buffers)
2b2cdb65 6980 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6981 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6982 goto done;
6983 }
6984
1da177e4 6985 /* Zero out all descriptors. */
2c49a44d 6986 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6987
287be12e 6988 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 6989 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
6990 tp->dev->mtu > ETH_DATA_LEN)
6991 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6992 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6993
1da177e4
LT
6994 /* Initialize invariants of the rings, we only set this
6995 * stuff once. This works because the card does not
6996 * write into the rx buffer posting rings.
6997 */
2c49a44d 6998 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6999 struct tg3_rx_buffer_desc *rxd;
7000
21f581a5 7001 rxd = &tpr->rx_std[i];
287be12e 7002 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7003 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7004 rxd->opaque = (RXD_OPAQUE_RING_STD |
7005 (i << RXD_OPAQUE_INDEX_SHIFT));
7006 }
7007
1da177e4
LT
7008 /* Now allocate fresh SKBs for each rx ring. */
7009 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7010 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7011 netdev_warn(tp->dev,
7012 "Using a smaller RX standard ring. Only "
7013 "%d out of %d buffers were allocated "
7014 "successfully\n", i, tp->rx_pending);
32d8c572 7015 if (i == 0)
cf7a7298 7016 goto initfail;
32d8c572 7017 tp->rx_pending = i;
1da177e4 7018 break;
32d8c572 7019 }
1da177e4
LT
7020 }
7021
63c3a66f 7022 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7023 goto done;
7024
2c49a44d 7025 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7026
63c3a66f 7027 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7028 goto done;
cf7a7298 7029
2c49a44d 7030 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7031 struct tg3_rx_buffer_desc *rxd;
7032
7033 rxd = &tpr->rx_jmb[i].std;
7034 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7035 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7036 RXD_FLAG_JUMBO;
7037 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7038 (i << RXD_OPAQUE_INDEX_SHIFT));
7039 }
7040
7041 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7042 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7043 netdev_warn(tp->dev,
7044 "Using a smaller RX jumbo ring. Only %d "
7045 "out of %d buffers were allocated "
7046 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7047 if (i == 0)
7048 goto initfail;
7049 tp->rx_jumbo_pending = i;
7050 break;
1da177e4
LT
7051 }
7052 }
cf7a7298
MC
7053
7054done:
32d8c572 7055 return 0;
cf7a7298
MC
7056
7057initfail:
21f581a5 7058 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7059 return -ENOMEM;
1da177e4
LT
7060}
7061
21f581a5
MC
7062static void tg3_rx_prodring_fini(struct tg3 *tp,
7063 struct tg3_rx_prodring_set *tpr)
1da177e4 7064{
21f581a5
MC
7065 kfree(tpr->rx_std_buffers);
7066 tpr->rx_std_buffers = NULL;
7067 kfree(tpr->rx_jmb_buffers);
7068 tpr->rx_jmb_buffers = NULL;
7069 if (tpr->rx_std) {
4bae65c8
MC
7070 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7071 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7072 tpr->rx_std = NULL;
1da177e4 7073 }
21f581a5 7074 if (tpr->rx_jmb) {
4bae65c8
MC
7075 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7076 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7077 tpr->rx_jmb = NULL;
1da177e4 7078 }
cf7a7298
MC
7079}
7080
21f581a5
MC
7081static int tg3_rx_prodring_init(struct tg3 *tp,
7082 struct tg3_rx_prodring_set *tpr)
cf7a7298 7083{
2c49a44d
MC
7084 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7085 GFP_KERNEL);
21f581a5 7086 if (!tpr->rx_std_buffers)
cf7a7298
MC
7087 return -ENOMEM;
7088
4bae65c8
MC
7089 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7090 TG3_RX_STD_RING_BYTES(tp),
7091 &tpr->rx_std_mapping,
7092 GFP_KERNEL);
21f581a5 7093 if (!tpr->rx_std)
cf7a7298
MC
7094 goto err_out;
7095
63c3a66f 7096 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7097 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7098 GFP_KERNEL);
7099 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7100 goto err_out;
7101
4bae65c8
MC
7102 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7103 TG3_RX_JMB_RING_BYTES(tp),
7104 &tpr->rx_jmb_mapping,
7105 GFP_KERNEL);
21f581a5 7106 if (!tpr->rx_jmb)
cf7a7298
MC
7107 goto err_out;
7108 }
7109
7110 return 0;
7111
7112err_out:
21f581a5 7113 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7114 return -ENOMEM;
7115}
7116
7117/* Free up pending packets in all rx/tx rings.
7118 *
7119 * The chip has been shut down and the driver detached from
7120 * the networking, so no interrupts or new tx packets will
7121 * end up in the driver. tp->{tx,}lock is not held and we are not
7122 * in an interrupt context and thus may sleep.
7123 */
7124static void tg3_free_rings(struct tg3 *tp)
7125{
f77a6a8e 7126 int i, j;
cf7a7298 7127
f77a6a8e
MC
7128 for (j = 0; j < tp->irq_cnt; j++) {
7129 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7130
8fea32b9 7131 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7132
0c1d0e2b
MC
7133 if (!tnapi->tx_buffers)
7134 continue;
7135
0d681b27
MC
7136 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7137 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7138
0d681b27 7139 if (!skb)
f77a6a8e 7140 continue;
cf7a7298 7141
ba1142e4
MC
7142 tg3_tx_skb_unmap(tnapi, i,
7143 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7144
7145 dev_kfree_skb_any(skb);
7146 }
2b2cdb65 7147 }
298376d3 7148 netdev_reset_queue(tp->dev);
cf7a7298
MC
7149}
7150
7151/* Initialize tx/rx rings for packet processing.
7152 *
7153 * The chip has been shut down and the driver detached from
7154 * the networking, so no interrupts or new tx packets will
7155 * end up in the driver. tp->{tx,}lock are held and thus
7156 * we may not sleep.
7157 */
7158static int tg3_init_rings(struct tg3 *tp)
7159{
f77a6a8e 7160 int i;
72334482 7161
cf7a7298
MC
7162 /* Free up all the SKBs. */
7163 tg3_free_rings(tp);
7164
f77a6a8e
MC
7165 for (i = 0; i < tp->irq_cnt; i++) {
7166 struct tg3_napi *tnapi = &tp->napi[i];
7167
7168 tnapi->last_tag = 0;
7169 tnapi->last_irq_tag = 0;
7170 tnapi->hw_status->status = 0;
7171 tnapi->hw_status->status_tag = 0;
7172 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7173
f77a6a8e
MC
7174 tnapi->tx_prod = 0;
7175 tnapi->tx_cons = 0;
0c1d0e2b
MC
7176 if (tnapi->tx_ring)
7177 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7178
7179 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7180 if (tnapi->rx_rcb)
7181 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7182
8fea32b9 7183 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7184 tg3_free_rings(tp);
2b2cdb65 7185 return -ENOMEM;
e4af1af9 7186 }
f77a6a8e 7187 }
72334482 7188
2b2cdb65 7189 return 0;
cf7a7298
MC
7190}
7191
7192/*
7193 * Must not be invoked with interrupt sources disabled and
7194 * the hardware shutdown down.
7195 */
7196static void tg3_free_consistent(struct tg3 *tp)
7197{
f77a6a8e 7198 int i;
898a56f8 7199
f77a6a8e
MC
7200 for (i = 0; i < tp->irq_cnt; i++) {
7201 struct tg3_napi *tnapi = &tp->napi[i];
7202
7203 if (tnapi->tx_ring) {
4bae65c8 7204 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7205 tnapi->tx_ring, tnapi->tx_desc_mapping);
7206 tnapi->tx_ring = NULL;
7207 }
7208
7209 kfree(tnapi->tx_buffers);
7210 tnapi->tx_buffers = NULL;
7211
7212 if (tnapi->rx_rcb) {
4bae65c8
MC
7213 dma_free_coherent(&tp->pdev->dev,
7214 TG3_RX_RCB_RING_BYTES(tp),
7215 tnapi->rx_rcb,
7216 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7217 tnapi->rx_rcb = NULL;
7218 }
7219
8fea32b9
MC
7220 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7221
f77a6a8e 7222 if (tnapi->hw_status) {
4bae65c8
MC
7223 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7224 tnapi->hw_status,
7225 tnapi->status_mapping);
f77a6a8e
MC
7226 tnapi->hw_status = NULL;
7227 }
1da177e4 7228 }
f77a6a8e 7229
1da177e4 7230 if (tp->hw_stats) {
4bae65c8
MC
7231 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7232 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7233 tp->hw_stats = NULL;
7234 }
7235}
7236
7237/*
7238 * Must not be invoked with interrupt sources disabled and
7239 * the hardware shutdown down. Can sleep.
7240 */
7241static int tg3_alloc_consistent(struct tg3 *tp)
7242{
f77a6a8e 7243 int i;
898a56f8 7244
4bae65c8
MC
7245 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7246 sizeof(struct tg3_hw_stats),
7247 &tp->stats_mapping,
7248 GFP_KERNEL);
f77a6a8e 7249 if (!tp->hw_stats)
1da177e4
LT
7250 goto err_out;
7251
f77a6a8e 7252 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7253
f77a6a8e
MC
7254 for (i = 0; i < tp->irq_cnt; i++) {
7255 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7256 struct tg3_hw_status *sblk;
1da177e4 7257
4bae65c8
MC
7258 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7259 TG3_HW_STATUS_SIZE,
7260 &tnapi->status_mapping,
7261 GFP_KERNEL);
f77a6a8e
MC
7262 if (!tnapi->hw_status)
7263 goto err_out;
898a56f8 7264
f77a6a8e 7265 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7266 sblk = tnapi->hw_status;
7267
8fea32b9
MC
7268 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7269 goto err_out;
7270
19cfaecc
MC
7271 /* If multivector TSS is enabled, vector 0 does not handle
7272 * tx interrupts. Don't allocate any resources for it.
7273 */
63c3a66f
JP
7274 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7275 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7276 tnapi->tx_buffers = kzalloc(
7277 sizeof(struct tg3_tx_ring_info) *
7278 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7279 if (!tnapi->tx_buffers)
7280 goto err_out;
7281
4bae65c8
MC
7282 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7283 TG3_TX_RING_BYTES,
7284 &tnapi->tx_desc_mapping,
7285 GFP_KERNEL);
19cfaecc
MC
7286 if (!tnapi->tx_ring)
7287 goto err_out;
7288 }
7289
8d9d7cfc
MC
7290 /*
7291 * When RSS is enabled, the status block format changes
7292 * slightly. The "rx_jumbo_consumer", "reserved",
7293 * and "rx_mini_consumer" members get mapped to the
7294 * other three rx return ring producer indexes.
7295 */
7296 switch (i) {
7297 default:
7298 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7299 break;
7300 case 2:
7301 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7302 break;
7303 case 3:
7304 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7305 break;
7306 case 4:
7307 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7308 break;
7309 }
72334482 7310
0c1d0e2b
MC
7311 /*
7312 * If multivector RSS is enabled, vector 0 does not handle
7313 * rx or tx interrupts. Don't allocate any resources for it.
7314 */
63c3a66f 7315 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7316 continue;
7317
4bae65c8
MC
7318 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7319 TG3_RX_RCB_RING_BYTES(tp),
7320 &tnapi->rx_rcb_mapping,
7321 GFP_KERNEL);
f77a6a8e
MC
7322 if (!tnapi->rx_rcb)
7323 goto err_out;
72334482 7324
f77a6a8e 7325 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7326 }
1da177e4
LT
7327
7328 return 0;
7329
7330err_out:
7331 tg3_free_consistent(tp);
7332 return -ENOMEM;
7333}
7334
7335#define MAX_WAIT_CNT 1000
7336
7337/* To stop a block, clear the enable bit and poll till it
7338 * clears. tp->lock is held.
7339 */
b3b7d6be 7340static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7341{
7342 unsigned int i;
7343 u32 val;
7344
63c3a66f 7345 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7346 switch (ofs) {
7347 case RCVLSC_MODE:
7348 case DMAC_MODE:
7349 case MBFREE_MODE:
7350 case BUFMGR_MODE:
7351 case MEMARB_MODE:
7352 /* We can't enable/disable these bits of the
7353 * 5705/5750, just say success.
7354 */
7355 return 0;
7356
7357 default:
7358 break;
855e1111 7359 }
1da177e4
LT
7360 }
7361
7362 val = tr32(ofs);
7363 val &= ~enable_bit;
7364 tw32_f(ofs, val);
7365
7366 for (i = 0; i < MAX_WAIT_CNT; i++) {
7367 udelay(100);
7368 val = tr32(ofs);
7369 if ((val & enable_bit) == 0)
7370 break;
7371 }
7372
b3b7d6be 7373 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7374 dev_err(&tp->pdev->dev,
7375 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7376 ofs, enable_bit);
1da177e4
LT
7377 return -ENODEV;
7378 }
7379
7380 return 0;
7381}
7382
7383/* tp->lock is held. */
b3b7d6be 7384static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7385{
7386 int i, err;
7387
7388 tg3_disable_ints(tp);
7389
7390 tp->rx_mode &= ~RX_MODE_ENABLE;
7391 tw32_f(MAC_RX_MODE, tp->rx_mode);
7392 udelay(10);
7393
b3b7d6be
DM
7394 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7395 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7396 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7397 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7398 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7399 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7400
7401 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7402 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7403 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7404 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7405 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7406 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7407 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7408
7409 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7410 tw32_f(MAC_MODE, tp->mac_mode);
7411 udelay(40);
7412
7413 tp->tx_mode &= ~TX_MODE_ENABLE;
7414 tw32_f(MAC_TX_MODE, tp->tx_mode);
7415
7416 for (i = 0; i < MAX_WAIT_CNT; i++) {
7417 udelay(100);
7418 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7419 break;
7420 }
7421 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7422 dev_err(&tp->pdev->dev,
7423 "%s timed out, TX_MODE_ENABLE will not clear "
7424 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7425 err |= -ENODEV;
1da177e4
LT
7426 }
7427
e6de8ad1 7428 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7429 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7430 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7431
7432 tw32(FTQ_RESET, 0xffffffff);
7433 tw32(FTQ_RESET, 0x00000000);
7434
b3b7d6be
DM
7435 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7436 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7437
f77a6a8e
MC
7438 for (i = 0; i < tp->irq_cnt; i++) {
7439 struct tg3_napi *tnapi = &tp->napi[i];
7440 if (tnapi->hw_status)
7441 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7442 }
1da177e4 7443
1da177e4
LT
7444 return err;
7445}
7446
ee6a99b5
MC
7447/* Save PCI command register before chip reset */
7448static void tg3_save_pci_state(struct tg3 *tp)
7449{
8a6eac90 7450 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7451}
7452
7453/* Restore PCI state after chip reset */
7454static void tg3_restore_pci_state(struct tg3 *tp)
7455{
7456 u32 val;
7457
7458 /* Re-enable indirect register accesses. */
7459 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7460 tp->misc_host_ctrl);
7461
7462 /* Set MAX PCI retry to zero. */
7463 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7464 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7465 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7466 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7467 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7468 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7469 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7470 PCISTATE_ALLOW_APE_SHMEM_WR |
7471 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7472 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7473
8a6eac90 7474 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7475
2c55a3d0
MC
7476 if (!tg3_flag(tp, PCI_EXPRESS)) {
7477 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7478 tp->pci_cacheline_sz);
7479 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7480 tp->pci_lat_timer);
114342f2 7481 }
5f5c51e3 7482
ee6a99b5 7483 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7484 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7485 u16 pcix_cmd;
7486
7487 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7488 &pcix_cmd);
7489 pcix_cmd &= ~PCI_X_CMD_ERO;
7490 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7491 pcix_cmd);
7492 }
ee6a99b5 7493
63c3a66f 7494 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7495
7496 /* Chip reset on 5780 will reset MSI enable bit,
7497 * so need to restore it.
7498 */
63c3a66f 7499 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7500 u16 ctrl;
7501
7502 pci_read_config_word(tp->pdev,
7503 tp->msi_cap + PCI_MSI_FLAGS,
7504 &ctrl);
7505 pci_write_config_word(tp->pdev,
7506 tp->msi_cap + PCI_MSI_FLAGS,
7507 ctrl | PCI_MSI_FLAGS_ENABLE);
7508 val = tr32(MSGINT_MODE);
7509 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7510 }
7511 }
7512}
7513
1da177e4
LT
7514/* tp->lock is held. */
7515static int tg3_chip_reset(struct tg3 *tp)
7516{
7517 u32 val;
1ee582d8 7518 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7519 int i, err;
1da177e4 7520
f49639e6
DM
7521 tg3_nvram_lock(tp);
7522
77b483f1
MC
7523 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7524
f49639e6
DM
7525 /* No matching tg3_nvram_unlock() after this because
7526 * chip reset below will undo the nvram lock.
7527 */
7528 tp->nvram_lock_cnt = 0;
1da177e4 7529
ee6a99b5
MC
7530 /* GRC_MISC_CFG core clock reset will clear the memory
7531 * enable bit in PCI register 4 and the MSI enable bit
7532 * on some chips, so we save relevant registers here.
7533 */
7534 tg3_save_pci_state(tp);
7535
d9ab5ad1 7536 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7537 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7538 tw32(GRC_FASTBOOT_PC, 0);
7539
1da177e4
LT
7540 /*
7541 * We must avoid the readl() that normally takes place.
7542 * It locks machines, causes machine checks, and other
7543 * fun things. So, temporarily disable the 5701
7544 * hardware workaround, while we do the reset.
7545 */
1ee582d8
MC
7546 write_op = tp->write32;
7547 if (write_op == tg3_write_flush_reg32)
7548 tp->write32 = tg3_write32;
1da177e4 7549
d18edcb2
MC
7550 /* Prevent the irq handler from reading or writing PCI registers
7551 * during chip reset when the memory enable bit in the PCI command
7552 * register may be cleared. The chip does not generate interrupt
7553 * at this time, but the irq handler may still be called due to irq
7554 * sharing or irqpoll.
7555 */
63c3a66f 7556 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7557 for (i = 0; i < tp->irq_cnt; i++) {
7558 struct tg3_napi *tnapi = &tp->napi[i];
7559 if (tnapi->hw_status) {
7560 tnapi->hw_status->status = 0;
7561 tnapi->hw_status->status_tag = 0;
7562 }
7563 tnapi->last_tag = 0;
7564 tnapi->last_irq_tag = 0;
b8fa2f3a 7565 }
d18edcb2 7566 smp_mb();
4f125f42
MC
7567
7568 for (i = 0; i < tp->irq_cnt; i++)
7569 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7570
255ca311
MC
7571 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7572 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7573 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7574 }
7575
1da177e4
LT
7576 /* do the reset */
7577 val = GRC_MISC_CFG_CORECLK_RESET;
7578
63c3a66f 7579 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7580 /* Force PCIe 1.0a mode */
7581 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7582 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7583 tr32(TG3_PCIE_PHY_TSTCTL) ==
7584 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7585 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7586
1da177e4
LT
7587 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7588 tw32(GRC_MISC_CFG, (1 << 29));
7589 val |= (1 << 29);
7590 }
7591 }
7592
b5d3772c
MC
7593 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7594 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7595 tw32(GRC_VCPU_EXT_CTRL,
7596 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7597 }
7598
f37500d3 7599 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7600 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7601 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7602
1da177e4
LT
7603 tw32(GRC_MISC_CFG, val);
7604
1ee582d8
MC
7605 /* restore 5701 hardware bug workaround write method */
7606 tp->write32 = write_op;
1da177e4
LT
7607
7608 /* Unfortunately, we have to delay before the PCI read back.
7609 * Some 575X chips even will not respond to a PCI cfg access
7610 * when the reset command is given to the chip.
7611 *
7612 * How do these hardware designers expect things to work
7613 * properly if the PCI write is posted for a long period
7614 * of time? It is always necessary to have some method by
7615 * which a register read back can occur to push the write
7616 * out which does the reset.
7617 *
7618 * For most tg3 variants the trick below was working.
7619 * Ho hum...
7620 */
7621 udelay(120);
7622
7623 /* Flush PCI posted writes. The normal MMIO registers
7624 * are inaccessible at this time so this is the only
7625 * way to make this reliably (actually, this is no longer
7626 * the case, see above). I tried to use indirect
7627 * register read/write but this upset some 5701 variants.
7628 */
7629 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7630
7631 udelay(120);
7632
708ebb3a 7633 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7634 u16 val16;
7635
1da177e4
LT
7636 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7637 int i;
7638 u32 cfg_val;
7639
7640 /* Wait for link training to complete. */
7641 for (i = 0; i < 5000; i++)
7642 udelay(100);
7643
7644 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7645 pci_write_config_dword(tp->pdev, 0xc4,
7646 cfg_val | (1 << 15));
7647 }
5e7dfd0f 7648
e7126997
MC
7649 /* Clear the "no snoop" and "relaxed ordering" bits. */
7650 pci_read_config_word(tp->pdev,
708ebb3a 7651 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7652 &val16);
7653 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7654 PCI_EXP_DEVCTL_NOSNOOP_EN);
7655 /*
7656 * Older PCIe devices only support the 128 byte
7657 * MPS setting. Enforce the restriction.
5e7dfd0f 7658 */
63c3a66f 7659 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7660 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7661 pci_write_config_word(tp->pdev,
708ebb3a 7662 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7663 val16);
5e7dfd0f 7664
5e7dfd0f
MC
7665 /* Clear error status */
7666 pci_write_config_word(tp->pdev,
708ebb3a 7667 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7668 PCI_EXP_DEVSTA_CED |
7669 PCI_EXP_DEVSTA_NFED |
7670 PCI_EXP_DEVSTA_FED |
7671 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7672 }
7673
ee6a99b5 7674 tg3_restore_pci_state(tp);
1da177e4 7675
63c3a66f
JP
7676 tg3_flag_clear(tp, CHIP_RESETTING);
7677 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7678
ee6a99b5 7679 val = 0;
63c3a66f 7680 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7681 val = tr32(MEMARB_MODE);
ee6a99b5 7682 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7683
7684 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7685 tg3_stop_fw(tp);
7686 tw32(0x5000, 0x400);
7687 }
7688
7689 tw32(GRC_MODE, tp->grc_mode);
7690
7691 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7692 val = tr32(0xc4);
1da177e4
LT
7693
7694 tw32(0xc4, val | (1 << 15));
7695 }
7696
7697 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7698 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7699 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7700 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7701 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7702 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7703 }
7704
f07e9af3 7705 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7706 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7707 val = tp->mac_mode;
f07e9af3 7708 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7709 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7710 val = tp->mac_mode;
1da177e4 7711 } else
d2394e6b
MC
7712 val = 0;
7713
7714 tw32_f(MAC_MODE, val);
1da177e4
LT
7715 udelay(40);
7716
77b483f1
MC
7717 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7718
7a6f4369
MC
7719 err = tg3_poll_fw(tp);
7720 if (err)
7721 return err;
1da177e4 7722
0a9140cf
MC
7723 tg3_mdio_start(tp);
7724
63c3a66f 7725 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7726 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7727 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7728 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7729 val = tr32(0x7c00);
1da177e4
LT
7730
7731 tw32(0x7c00, val | (1 << 25));
7732 }
7733
d78b59f5
MC
7734 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7735 val = tr32(TG3_CPMU_CLCK_ORIDE);
7736 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7737 }
7738
1da177e4 7739 /* Reprobe ASF enable state. */
63c3a66f
JP
7740 tg3_flag_clear(tp, ENABLE_ASF);
7741 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7742 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7743 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7744 u32 nic_cfg;
7745
7746 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7747 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7748 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7749 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7750 if (tg3_flag(tp, 5750_PLUS))
7751 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7752 }
7753 }
7754
7755 return 0;
7756}
7757
92feeabf
MC
7758static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
7759 struct rtnl_link_stats64 *);
7760static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *,
7761 struct tg3_ethtool_stats *);
7762
1da177e4 7763/* tp->lock is held. */
944d980e 7764static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7765{
7766 int err;
7767
7768 tg3_stop_fw(tp);
7769
944d980e 7770 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7771
b3b7d6be 7772 tg3_abort_hw(tp, silent);
1da177e4
LT
7773 err = tg3_chip_reset(tp);
7774
daba2a63
MC
7775 __tg3_set_mac_addr(tp, 0);
7776
944d980e
MC
7777 tg3_write_sig_legacy(tp, kind);
7778 tg3_write_sig_post_reset(tp, kind);
1da177e4 7779
92feeabf
MC
7780 if (tp->hw_stats) {
7781 /* Save the stats across chip resets... */
7782 tg3_get_stats64(tp->dev, &tp->net_stats_prev),
7783 tg3_get_estats(tp, &tp->estats_prev);
7784
7785 /* And make sure the next sample is new data */
7786 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7787 }
7788
1da177e4
LT
7789 if (err)
7790 return err;
7791
7792 return 0;
7793}
7794
1da177e4
LT
7795static int tg3_set_mac_addr(struct net_device *dev, void *p)
7796{
7797 struct tg3 *tp = netdev_priv(dev);
7798 struct sockaddr *addr = p;
986e0aeb 7799 int err = 0, skip_mac_1 = 0;
1da177e4 7800
f9804ddb
MC
7801 if (!is_valid_ether_addr(addr->sa_data))
7802 return -EINVAL;
7803
1da177e4
LT
7804 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7805
e75f7c90
MC
7806 if (!netif_running(dev))
7807 return 0;
7808
63c3a66f 7809 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7810 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7811
986e0aeb
MC
7812 addr0_high = tr32(MAC_ADDR_0_HIGH);
7813 addr0_low = tr32(MAC_ADDR_0_LOW);
7814 addr1_high = tr32(MAC_ADDR_1_HIGH);
7815 addr1_low = tr32(MAC_ADDR_1_LOW);
7816
7817 /* Skip MAC addr 1 if ASF is using it. */
7818 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7819 !(addr1_high == 0 && addr1_low == 0))
7820 skip_mac_1 = 1;
58712ef9 7821 }
986e0aeb
MC
7822 spin_lock_bh(&tp->lock);
7823 __tg3_set_mac_addr(tp, skip_mac_1);
7824 spin_unlock_bh(&tp->lock);
1da177e4 7825
b9ec6c1b 7826 return err;
1da177e4
LT
7827}
7828
7829/* tp->lock is held. */
7830static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7831 dma_addr_t mapping, u32 maxlen_flags,
7832 u32 nic_addr)
7833{
7834 tg3_write_mem(tp,
7835 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7836 ((u64) mapping >> 32));
7837 tg3_write_mem(tp,
7838 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7839 ((u64) mapping & 0xffffffff));
7840 tg3_write_mem(tp,
7841 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7842 maxlen_flags);
7843
63c3a66f 7844 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7845 tg3_write_mem(tp,
7846 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7847 nic_addr);
7848}
7849
7850static void __tg3_set_rx_mode(struct net_device *);
d244c892 7851static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7852{
b6080e12
MC
7853 int i;
7854
63c3a66f 7855 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7856 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7857 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7858 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7859 } else {
7860 tw32(HOSTCC_TXCOL_TICKS, 0);
7861 tw32(HOSTCC_TXMAX_FRAMES, 0);
7862 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7863 }
b6080e12 7864
63c3a66f 7865 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
7866 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7867 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7868 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7869 } else {
b6080e12
MC
7870 tw32(HOSTCC_RXCOL_TICKS, 0);
7871 tw32(HOSTCC_RXMAX_FRAMES, 0);
7872 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7873 }
b6080e12 7874
63c3a66f 7875 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
7876 u32 val = ec->stats_block_coalesce_usecs;
7877
b6080e12
MC
7878 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7879 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7880
15f9850d
DM
7881 if (!netif_carrier_ok(tp->dev))
7882 val = 0;
7883
7884 tw32(HOSTCC_STAT_COAL_TICKS, val);
7885 }
b6080e12
MC
7886
7887 for (i = 0; i < tp->irq_cnt - 1; i++) {
7888 u32 reg;
7889
7890 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7891 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7892 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7893 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7894 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7895 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 7896
63c3a66f 7897 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
7898 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7899 tw32(reg, ec->tx_coalesce_usecs);
7900 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7901 tw32(reg, ec->tx_max_coalesced_frames);
7902 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7903 tw32(reg, ec->tx_max_coalesced_frames_irq);
7904 }
b6080e12
MC
7905 }
7906
7907 for (; i < tp->irq_max - 1; i++) {
7908 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7909 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7910 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 7911
63c3a66f 7912 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
7913 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7914 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7915 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7916 }
b6080e12 7917 }
15f9850d 7918}
1da177e4 7919
2d31ecaf
MC
7920/* tp->lock is held. */
7921static void tg3_rings_reset(struct tg3 *tp)
7922{
7923 int i;
f77a6a8e 7924 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7925 struct tg3_napi *tnapi = &tp->napi[0];
7926
7927 /* Disable all transmit rings but the first. */
63c3a66f 7928 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 7929 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 7930 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 7931 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
55086ad9 7932 else if (tg3_flag(tp, 57765_CLASS))
b703df6f 7933 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7934 else
7935 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7936
7937 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7938 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7939 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7940 BDINFO_FLAGS_DISABLED);
7941
7942
7943 /* Disable all receive return rings but the first. */
63c3a66f 7944 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 7945 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 7946 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 7947 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f 7948 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
55086ad9 7949 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
7950 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7951 else
7952 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7953
7954 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7955 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7956 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7957 BDINFO_FLAGS_DISABLED);
7958
7959 /* Disable interrupts */
7960 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
7961 tp->napi[0].chk_msi_cnt = 0;
7962 tp->napi[0].last_rx_cons = 0;
7963 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
7964
7965 /* Zero mailbox registers. */
63c3a66f 7966 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 7967 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7968 tp->napi[i].tx_prod = 0;
7969 tp->napi[i].tx_cons = 0;
63c3a66f 7970 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 7971 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7972 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7973 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 7974 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
7975 tp->napi[i].last_rx_cons = 0;
7976 tp->napi[i].last_tx_cons = 0;
f77a6a8e 7977 }
63c3a66f 7978 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 7979 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7980 } else {
7981 tp->napi[0].tx_prod = 0;
7982 tp->napi[0].tx_cons = 0;
7983 tw32_mailbox(tp->napi[0].prodmbox, 0);
7984 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7985 }
2d31ecaf
MC
7986
7987 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 7988 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
7989 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7990 for (i = 0; i < 16; i++)
7991 tw32_tx_mbox(mbox + i * 8, 0);
7992 }
7993
7994 txrcb = NIC_SRAM_SEND_RCB;
7995 rxrcb = NIC_SRAM_RCV_RET_RCB;
7996
7997 /* Clear status block in ram. */
7998 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7999
8000 /* Set status block DMA address */
8001 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8002 ((u64) tnapi->status_mapping >> 32));
8003 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8004 ((u64) tnapi->status_mapping & 0xffffffff));
8005
f77a6a8e
MC
8006 if (tnapi->tx_ring) {
8007 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8008 (TG3_TX_RING_SIZE <<
8009 BDINFO_FLAGS_MAXLEN_SHIFT),
8010 NIC_SRAM_TX_BUFFER_DESC);
8011 txrcb += TG3_BDINFO_SIZE;
8012 }
8013
8014 if (tnapi->rx_rcb) {
8015 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8016 (tp->rx_ret_ring_mask + 1) <<
8017 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8018 rxrcb += TG3_BDINFO_SIZE;
8019 }
8020
8021 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8022
f77a6a8e
MC
8023 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8024 u64 mapping = (u64)tnapi->status_mapping;
8025 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8026 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8027
8028 /* Clear status block in ram. */
8029 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8030
19cfaecc
MC
8031 if (tnapi->tx_ring) {
8032 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8033 (TG3_TX_RING_SIZE <<
8034 BDINFO_FLAGS_MAXLEN_SHIFT),
8035 NIC_SRAM_TX_BUFFER_DESC);
8036 txrcb += TG3_BDINFO_SIZE;
8037 }
f77a6a8e
MC
8038
8039 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8040 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8041 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8042
8043 stblk += 8;
f77a6a8e
MC
8044 rxrcb += TG3_BDINFO_SIZE;
8045 }
2d31ecaf
MC
8046}
8047
eb07a940
MC
8048static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8049{
8050 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8051
63c3a66f
JP
8052 if (!tg3_flag(tp, 5750_PLUS) ||
8053 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8054 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8055 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8056 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8057 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8058 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8059 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8060 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8061 else
8062 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8063
8064 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8065 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8066
8067 val = min(nic_rep_thresh, host_rep_thresh);
8068 tw32(RCVBDI_STD_THRESH, val);
8069
63c3a66f 8070 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8071 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8072
63c3a66f 8073 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8074 return;
8075
513aa6ea 8076 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8077
8078 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8079
8080 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8081 tw32(RCVBDI_JUMBO_THRESH, val);
8082
63c3a66f 8083 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8084 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8085}
8086
90415477
MC
8087static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
8088{
8089 int i;
8090
8091 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
8092 tp->rss_ind_tbl[i] =
8093 ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
8094}
8095
8096static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8097{
8098 int i;
8099
8100 if (!tg3_flag(tp, SUPPORT_MSIX))
8101 return;
8102
90415477 8103 if (tp->irq_cnt <= 2) {
bcebcc46 8104 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
8105 return;
8106 }
8107
8108 /* Validate table against current IRQ count */
8109 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8110 if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
8111 break;
8112 }
8113
8114 if (i != TG3_RSS_INDIR_TBL_SIZE)
8115 tg3_rss_init_dflt_indir_tbl(tp);
bcebcc46
MC
8116}
8117
90415477 8118static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8119{
8120 int i = 0;
8121 u32 reg = MAC_RSS_INDIR_TBL_0;
8122
8123 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8124 u32 val = tp->rss_ind_tbl[i];
8125 i++;
8126 for (; i % 8; i++) {
8127 val <<= 4;
8128 val |= tp->rss_ind_tbl[i];
8129 }
8130 tw32(reg, val);
8131 reg += 4;
8132 }
8133}
8134
1da177e4 8135/* tp->lock is held. */
8e7a22e3 8136static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8137{
8138 u32 val, rdmac_mode;
8139 int i, err, limit;
8fea32b9 8140 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8141
8142 tg3_disable_ints(tp);
8143
8144 tg3_stop_fw(tp);
8145
8146 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8147
63c3a66f 8148 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8149 tg3_abort_hw(tp, 1);
1da177e4 8150
699c0193
MC
8151 /* Enable MAC control of LPI */
8152 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8153 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8154 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8155 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8156
8157 tw32_f(TG3_CPMU_EEE_CTRL,
8158 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8159
a386b901
MC
8160 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8161 TG3_CPMU_EEEMD_LPI_IN_TX |
8162 TG3_CPMU_EEEMD_LPI_IN_RX |
8163 TG3_CPMU_EEEMD_EEE_ENABLE;
8164
8165 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8166 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8167
63c3a66f 8168 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8169 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8170
8171 tw32_f(TG3_CPMU_EEE_MODE, val);
8172
8173 tw32_f(TG3_CPMU_EEE_DBTMR1,
8174 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8175 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8176
8177 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8178 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8179 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8180 }
8181
603f1173 8182 if (reset_phy)
d4d2c558
MC
8183 tg3_phy_reset(tp);
8184
1da177e4
LT
8185 err = tg3_chip_reset(tp);
8186 if (err)
8187 return err;
8188
8189 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8190
bcb37f6c 8191 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8192 val = tr32(TG3_CPMU_CTRL);
8193 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8194 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8195
8196 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8197 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8198 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8199 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8200
8201 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8202 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8203 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8204 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8205
8206 val = tr32(TG3_CPMU_HST_ACC);
8207 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8208 val |= CPMU_HST_ACC_MACCLK_6_25;
8209 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8210 }
8211
33466d93
MC
8212 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8213 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8214 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8215 PCIE_PWR_MGMT_L1_THRESH_4MS;
8216 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8217
8218 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8219 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8220
8221 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8222
f40386c8
MC
8223 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8224 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8225 }
8226
63c3a66f 8227 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8228 u32 grc_mode = tr32(GRC_MODE);
8229
8230 /* Access the lower 1K of PL PCIE block registers. */
8231 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8232 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8233
8234 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8235 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8236 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8237
8238 tw32(GRC_MODE, grc_mode);
8239 }
8240
55086ad9 8241 if (tg3_flag(tp, 57765_CLASS)) {
5093eedc
MC
8242 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8243 u32 grc_mode = tr32(GRC_MODE);
cea46462 8244
5093eedc
MC
8245 /* Access the lower 1K of PL PCIE block registers. */
8246 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8247 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8248
5093eedc
MC
8249 val = tr32(TG3_PCIE_TLDLPL_PORT +
8250 TG3_PCIE_PL_LO_PHYCTL5);
8251 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8252 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8253
5093eedc
MC
8254 tw32(GRC_MODE, grc_mode);
8255 }
a977dbe8 8256
1ff30a59
MC
8257 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8258 u32 grc_mode = tr32(GRC_MODE);
8259
8260 /* Access the lower 1K of DL PCIE block registers. */
8261 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8262 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8263
8264 val = tr32(TG3_PCIE_TLDLPL_PORT +
8265 TG3_PCIE_DL_LO_FTSMAX);
8266 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8267 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8268 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8269
8270 tw32(GRC_MODE, grc_mode);
8271 }
8272
a977dbe8
MC
8273 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8274 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8275 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8276 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8277 }
8278
1da177e4
LT
8279 /* This works around an issue with Athlon chipsets on
8280 * B3 tigon3 silicon. This bit has no effect on any
8281 * other revision. But do not set this on PCI Express
795d01c5 8282 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8283 */
63c3a66f
JP
8284 if (!tg3_flag(tp, CPMU_PRESENT)) {
8285 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8286 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8287 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8288 }
1da177e4
LT
8289
8290 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8291 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8292 val = tr32(TG3PCI_PCISTATE);
8293 val |= PCISTATE_RETRY_SAME_DMA;
8294 tw32(TG3PCI_PCISTATE, val);
8295 }
8296
63c3a66f 8297 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8298 /* Allow reads and writes to the
8299 * APE register and memory space.
8300 */
8301 val = tr32(TG3PCI_PCISTATE);
8302 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8303 PCISTATE_ALLOW_APE_SHMEM_WR |
8304 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8305 tw32(TG3PCI_PCISTATE, val);
8306 }
8307
1da177e4
LT
8308 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8309 /* Enable some hw fixes. */
8310 val = tr32(TG3PCI_MSI_DATA);
8311 val |= (1 << 26) | (1 << 28) | (1 << 29);
8312 tw32(TG3PCI_MSI_DATA, val);
8313 }
8314
8315 /* Descriptor ring init may make accesses to the
8316 * NIC SRAM area to setup the TX descriptors, so we
8317 * can only do this after the hardware has been
8318 * successfully reset.
8319 */
32d8c572
MC
8320 err = tg3_init_rings(tp);
8321 if (err)
8322 return err;
1da177e4 8323
63c3a66f 8324 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8325 val = tr32(TG3PCI_DMA_RW_CTRL) &
8326 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8327 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8328 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 8329 if (!tg3_flag(tp, 57765_CLASS) &&
0aebff48
MC
8330 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8331 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8332 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8333 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8334 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8335 /* This value is determined during the probe time DMA
8336 * engine test, tg3_test_dma.
8337 */
8338 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8339 }
1da177e4
LT
8340
8341 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8342 GRC_MODE_4X_NIC_SEND_RINGS |
8343 GRC_MODE_NO_TX_PHDR_CSUM |
8344 GRC_MODE_NO_RX_PHDR_CSUM);
8345 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8346
8347 /* Pseudo-header checksum is done by hardware logic and not
8348 * the offload processers, so make the chip do the pseudo-
8349 * header checksums on receive. For transmit it is more
8350 * convenient to do the pseudo-header checksum in software
8351 * as Linux does that on transmit for us in all cases.
8352 */
8353 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8354
8355 tw32(GRC_MODE,
8356 tp->grc_mode |
8357 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8358
8359 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8360 val = tr32(GRC_MISC_CFG);
8361 val &= ~0xff;
8362 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8363 tw32(GRC_MISC_CFG, val);
8364
8365 /* Initialize MBUF/DESC pool. */
63c3a66f 8366 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8367 /* Do nothing. */
8368 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8369 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8370 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8371 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8372 else
8373 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8374 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8375 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8376 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8377 int fw_len;
8378
077f849d 8379 fw_len = tp->fw_len;
1da177e4
LT
8380 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8381 tw32(BUFMGR_MB_POOL_ADDR,
8382 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8383 tw32(BUFMGR_MB_POOL_SIZE,
8384 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8385 }
1da177e4 8386
0f893dc6 8387 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8388 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8389 tp->bufmgr_config.mbuf_read_dma_low_water);
8390 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8391 tp->bufmgr_config.mbuf_mac_rx_low_water);
8392 tw32(BUFMGR_MB_HIGH_WATER,
8393 tp->bufmgr_config.mbuf_high_water);
8394 } else {
8395 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8396 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8397 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8398 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8399 tw32(BUFMGR_MB_HIGH_WATER,
8400 tp->bufmgr_config.mbuf_high_water_jumbo);
8401 }
8402 tw32(BUFMGR_DMA_LOW_WATER,
8403 tp->bufmgr_config.dma_low_water);
8404 tw32(BUFMGR_DMA_HIGH_WATER,
8405 tp->bufmgr_config.dma_high_water);
8406
d309a46e
MC
8407 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8408 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8409 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8410 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8411 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8412 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8413 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8414 tw32(BUFMGR_MODE, val);
1da177e4
LT
8415 for (i = 0; i < 2000; i++) {
8416 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8417 break;
8418 udelay(10);
8419 }
8420 if (i >= 2000) {
05dbe005 8421 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8422 return -ENODEV;
8423 }
8424
eb07a940
MC
8425 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8426 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8427
eb07a940 8428 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8429
8430 /* Initialize TG3_BDINFO's at:
8431 * RCVDBDI_STD_BD: standard eth size rx ring
8432 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8433 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8434 *
8435 * like so:
8436 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8437 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8438 * ring attribute flags
8439 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8440 *
8441 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8442 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8443 *
8444 * The size of each ring is fixed in the firmware, but the location is
8445 * configurable.
8446 */
8447 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8448 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8449 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8450 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8451 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8452 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8453 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8454
fdb72b38 8455 /* Disable the mini ring */
63c3a66f 8456 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8457 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8458 BDINFO_FLAGS_DISABLED);
8459
fdb72b38
MC
8460 /* Program the jumbo buffer descriptor ring control
8461 * blocks on those devices that have them.
8462 */
a0512944 8463 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8464 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8465
63c3a66f 8466 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8467 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8468 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8469 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8470 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8471 val = TG3_RX_JMB_RING_SIZE(tp) <<
8472 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8473 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8474 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8475 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
55086ad9 8476 tg3_flag(tp, 57765_CLASS))
87668d35
MC
8477 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8478 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8479 } else {
8480 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8481 BDINFO_FLAGS_DISABLED);
8482 }
8483
63c3a66f 8484 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8485 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8486 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8487 val |= (TG3_RX_STD_DMA_SZ << 2);
8488 } else
04380d40 8489 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8490 } else
de9f5230 8491 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8492
8493 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8494
411da640 8495 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8496 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8497
63c3a66f
JP
8498 tpr->rx_jmb_prod_idx =
8499 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8500 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8501
2d31ecaf
MC
8502 tg3_rings_reset(tp);
8503
1da177e4 8504 /* Initialize MAC address and backoff seed. */
986e0aeb 8505 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8506
8507 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8508 tw32(MAC_RX_MTU_SIZE,
8509 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8510
8511 /* The slot time is changed by tg3_setup_phy if we
8512 * run at gigabit with half duplex.
8513 */
f2096f94
MC
8514 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8515 (6 << TX_LENGTHS_IPG_SHIFT) |
8516 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8517
8518 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8519 val |= tr32(MAC_TX_LENGTHS) &
8520 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8521 TX_LENGTHS_CNT_DWN_VAL_MSK);
8522
8523 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8524
8525 /* Receive rules. */
8526 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8527 tw32(RCVLPC_CONFIG, 0x0181);
8528
8529 /* Calculate RDMAC_MODE setting early, we need it to determine
8530 * the RCVLPC_STATE_ENABLE mask.
8531 */
8532 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8533 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8534 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8535 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8536 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8537
deabaac8 8538 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8539 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8540
57e6983c 8541 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8542 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8543 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8544 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8545 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8546 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8547
c5908939
MC
8548 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8549 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8550 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8551 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8552 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8553 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8554 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8555 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8556 }
8557 }
8558
63c3a66f 8559 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8560 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8561
55086ad9
MC
8562 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
8563 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
8564
63c3a66f
JP
8565 if (tg3_flag(tp, HW_TSO_1) ||
8566 tg3_flag(tp, HW_TSO_2) ||
8567 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8568 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8569
108a6c16 8570 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8571 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8572 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8573 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8574
f2096f94
MC
8575 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8576 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8577
41a8a7ee
MC
8578 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8579 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8580 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8581 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8582 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8583 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8584 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8585 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8586 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8587 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8588 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8589 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8590 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8591 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8592 }
41a8a7ee
MC
8593 tw32(TG3_RDMA_RSRVCTRL_REG,
8594 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8595 }
8596
d78b59f5
MC
8597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8598 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8599 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8600 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8601 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8602 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8603 }
8604
1da177e4 8605 /* Receive/send statistics. */
63c3a66f 8606 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8607 val = tr32(RCVLPC_STATS_ENABLE);
8608 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8609 tw32(RCVLPC_STATS_ENABLE, val);
8610 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8611 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8612 val = tr32(RCVLPC_STATS_ENABLE);
8613 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8614 tw32(RCVLPC_STATS_ENABLE, val);
8615 } else {
8616 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8617 }
8618 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8619 tw32(SNDDATAI_STATSENAB, 0xffffff);
8620 tw32(SNDDATAI_STATSCTRL,
8621 (SNDDATAI_SCTRL_ENABLE |
8622 SNDDATAI_SCTRL_FASTUPD));
8623
8624 /* Setup host coalescing engine. */
8625 tw32(HOSTCC_MODE, 0);
8626 for (i = 0; i < 2000; i++) {
8627 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8628 break;
8629 udelay(10);
8630 }
8631
d244c892 8632 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8633
63c3a66f 8634 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8635 /* Status/statistics block address. See tg3_timer,
8636 * the tg3_periodic_fetch_stats call there, and
8637 * tg3_get_stats to see how this works for 5705/5750 chips.
8638 */
1da177e4
LT
8639 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8640 ((u64) tp->stats_mapping >> 32));
8641 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8642 ((u64) tp->stats_mapping & 0xffffffff));
8643 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8644
1da177e4 8645 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8646
8647 /* Clear statistics and status block memory areas */
8648 for (i = NIC_SRAM_STATS_BLK;
8649 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8650 i += sizeof(u32)) {
8651 tg3_write_mem(tp, i, 0);
8652 udelay(40);
8653 }
1da177e4
LT
8654 }
8655
8656 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8657
8658 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8659 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8660 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8661 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8662
f07e9af3
MC
8663 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8664 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8665 /* reset to prevent losing 1st rx packet intermittently */
8666 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8667 udelay(10);
8668 }
8669
3bda1258 8670 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8671 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8672 MAC_MODE_FHDE_ENABLE;
8673 if (tg3_flag(tp, ENABLE_APE))
8674 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8675 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8676 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8677 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8678 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8679 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8680 udelay(40);
8681
314fba34 8682 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8683 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8684 * register to preserve the GPIO settings for LOMs. The GPIOs,
8685 * whether used as inputs or outputs, are set by boot code after
8686 * reset.
8687 */
63c3a66f 8688 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8689 u32 gpio_mask;
8690
9d26e213
MC
8691 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8692 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8693 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8694
8695 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8696 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8697 GRC_LCLCTRL_GPIO_OUTPUT3;
8698
af36e6b6
MC
8699 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8700 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8701
aaf84465 8702 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8703 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8704
8705 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8706 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8707 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8708 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8709 }
1da177e4
LT
8710 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8711 udelay(100);
8712
c3b5003b 8713 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 8714 val = tr32(MSGINT_MODE);
c3b5003b
MC
8715 val |= MSGINT_MODE_ENABLE;
8716 if (tp->irq_cnt > 1)
8717 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
8718 if (!tg3_flag(tp, 1SHOT_MSI))
8719 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
8720 tw32(MSGINT_MODE, val);
8721 }
8722
63c3a66f 8723 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8724 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8725 udelay(40);
8726 }
8727
8728 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8729 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8730 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8731 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8732 WDMAC_MODE_LNGREAD_ENAB);
8733
c5908939
MC
8734 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8735 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8736 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8737 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8738 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8739 /* nothing */
8740 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8741 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8742 val |= WDMAC_MODE_RX_ACCEL;
8743 }
8744 }
8745
d9ab5ad1 8746 /* Enable host coalescing bug fix */
63c3a66f 8747 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8748 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8749
788a035e
MC
8750 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8751 val |= WDMAC_MODE_BURST_ALL_DATA;
8752
1da177e4
LT
8753 tw32_f(WDMAC_MODE, val);
8754 udelay(40);
8755
63c3a66f 8756 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8757 u16 pcix_cmd;
8758
8759 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8760 &pcix_cmd);
1da177e4 8761 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8762 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8763 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8764 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8765 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8766 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8767 }
9974a356
MC
8768 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8769 pcix_cmd);
1da177e4
LT
8770 }
8771
8772 tw32_f(RDMAC_MODE, rdmac_mode);
8773 udelay(40);
8774
8775 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8776 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8777 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8778
8779 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8780 tw32(SNDDATAC_MODE,
8781 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8782 else
8783 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8784
1da177e4
LT
8785 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8786 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8787 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8788 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8789 val |= RCVDBDI_MODE_LRG_RING_SZ;
8790 tw32(RCVDBDI_MODE, val);
1da177e4 8791 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8792 if (tg3_flag(tp, HW_TSO_1) ||
8793 tg3_flag(tp, HW_TSO_2) ||
8794 tg3_flag(tp, HW_TSO_3))
1da177e4 8795 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8796 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8797 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8798 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8799 tw32(SNDBDI_MODE, val);
1da177e4
LT
8800 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8801
8802 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8803 err = tg3_load_5701_a0_firmware_fix(tp);
8804 if (err)
8805 return err;
8806 }
8807
63c3a66f 8808 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8809 err = tg3_load_tso_firmware(tp);
8810 if (err)
8811 return err;
8812 }
1da177e4
LT
8813
8814 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8815
63c3a66f 8816 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8817 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8818 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8819
8820 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8821 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8822 tp->tx_mode &= ~val;
8823 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8824 }
8825
1da177e4
LT
8826 tw32_f(MAC_TX_MODE, tp->tx_mode);
8827 udelay(100);
8828
63c3a66f 8829 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 8830 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
8831
8832 /* Setup the "secret" hash key. */
8833 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8834 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8835 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8836 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8837 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8838 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8839 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8840 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8841 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8842 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8843 }
8844
1da177e4 8845 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8846 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8847 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8848
63c3a66f 8849 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8850 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8851 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8852 RX_MODE_RSS_IPV6_HASH_EN |
8853 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8854 RX_MODE_RSS_IPV4_HASH_EN |
8855 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8856
1da177e4
LT
8857 tw32_f(MAC_RX_MODE, tp->rx_mode);
8858 udelay(10);
8859
1da177e4
LT
8860 tw32(MAC_LED_CTRL, tp->led_ctrl);
8861
8862 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8863 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8864 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8865 udelay(10);
8866 }
8867 tw32_f(MAC_RX_MODE, tp->rx_mode);
8868 udelay(10);
8869
f07e9af3 8870 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8871 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8872 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8873 /* Set drive transmission level to 1.2V */
8874 /* only if the signal pre-emphasis bit is not set */
8875 val = tr32(MAC_SERDES_CFG);
8876 val &= 0xfffff000;
8877 val |= 0x880;
8878 tw32(MAC_SERDES_CFG, val);
8879 }
8880 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8881 tw32(MAC_SERDES_CFG, 0x616000);
8882 }
8883
8884 /* Prevent chip from dropping frames when flow control
8885 * is enabled.
8886 */
55086ad9 8887 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
8888 val = 1;
8889 else
8890 val = 2;
8891 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8892
8893 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8894 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 8895 /* Use hardware link auto-negotiation */
63c3a66f 8896 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
8897 }
8898
f07e9af3 8899 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 8900 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
8901 u32 tmp;
8902
8903 tmp = tr32(SERDES_RX_CTRL);
8904 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8905 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8906 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8907 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8908 }
8909
63c3a66f 8910 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
8911 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8912 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8913 tp->link_config.speed = tp->link_config.orig_speed;
8914 tp->link_config.duplex = tp->link_config.orig_duplex;
8915 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8916 }
1da177e4 8917
dd477003
MC
8918 err = tg3_setup_phy(tp, 0);
8919 if (err)
8920 return err;
1da177e4 8921
f07e9af3
MC
8922 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8923 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8924 u32 tmp;
8925
8926 /* Clear CRC stats. */
8927 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8928 tg3_writephy(tp, MII_TG3_TEST1,
8929 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8930 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8931 }
1da177e4
LT
8932 }
8933 }
8934
8935 __tg3_set_rx_mode(tp->dev);
8936
8937 /* Initialize receive rules. */
8938 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8939 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8940 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8941 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8942
63c3a66f 8943 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
8944 limit = 8;
8945 else
8946 limit = 16;
63c3a66f 8947 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
8948 limit -= 4;
8949 switch (limit) {
8950 case 16:
8951 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8952 case 15:
8953 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8954 case 14:
8955 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8956 case 13:
8957 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8958 case 12:
8959 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8960 case 11:
8961 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8962 case 10:
8963 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8964 case 9:
8965 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8966 case 8:
8967 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8968 case 7:
8969 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8970 case 6:
8971 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8972 case 5:
8973 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8974 case 4:
8975 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8976 case 3:
8977 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8978 case 2:
8979 case 1:
8980
8981 default:
8982 break;
855e1111 8983 }
1da177e4 8984
63c3a66f 8985 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
8986 /* Write our heartbeat update interval to APE. */
8987 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8988 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8989
1da177e4
LT
8990 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8991
1da177e4
LT
8992 return 0;
8993}
8994
8995/* Called at device open time to get the chip ready for
8996 * packet processing. Invoked with tp->lock held.
8997 */
8e7a22e3 8998static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8999{
1da177e4
LT
9000 tg3_switch_clocks(tp);
9001
9002 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9003
2f751b67 9004 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9005}
9006
ebf3312e
MC
9007/* Restart hardware after configuration changes, self-test, etc.
9008 * Invoked with tp->lock held.
9009 */
9010static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
9011 __releases(tp->lock)
9012 __acquires(tp->lock)
9013{
9014 int err;
9015
9016 err = tg3_init_hw(tp, reset_phy);
9017 if (err) {
9018 netdev_err(tp->dev,
9019 "Failed to re-initialize device, aborting\n");
9020 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9021 tg3_full_unlock(tp);
9022 del_timer_sync(&tp->timer);
9023 tp->irq_sync = 0;
9024 tg3_napi_enable(tp);
9025 dev_close(tp->dev);
9026 tg3_full_lock(tp, 0);
9027 }
9028 return err;
9029}
9030
9a21fb8f
MC
9031static void tg3_reset_task(struct work_struct *work)
9032{
9033 struct tg3 *tp = container_of(work, struct tg3, reset_task);
9034 int err;
9035
9036 tg3_full_lock(tp, 0);
9037
9038 if (!netif_running(tp->dev)) {
9039 tg3_flag_clear(tp, RESET_TASK_PENDING);
9040 tg3_full_unlock(tp);
9041 return;
9042 }
9043
9044 tg3_full_unlock(tp);
9045
9046 tg3_phy_stop(tp);
9047
9048 tg3_netif_stop(tp);
9049
9050 tg3_full_lock(tp, 1);
9051
9052 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
9053 tp->write32_tx_mbox = tg3_write32_tx_mbox;
9054 tp->write32_rx_mbox = tg3_write_flush_reg32;
9055 tg3_flag_set(tp, MBOX_WRITE_REORDER);
9056 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
9057 }
9058
9059 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
9060 err = tg3_init_hw(tp, 1);
9061 if (err)
9062 goto out;
9063
9064 tg3_netif_start(tp);
9065
9066out:
9067 tg3_full_unlock(tp);
9068
9069 if (!err)
9070 tg3_phy_start(tp);
9071
9072 tg3_flag_clear(tp, RESET_TASK_PENDING);
9073}
9074
1da177e4
LT
9075#define TG3_STAT_ADD32(PSTAT, REG) \
9076do { u32 __val = tr32(REG); \
9077 (PSTAT)->low += __val; \
9078 if ((PSTAT)->low < __val) \
9079 (PSTAT)->high += 1; \
9080} while (0)
9081
9082static void tg3_periodic_fetch_stats(struct tg3 *tp)
9083{
9084 struct tg3_hw_stats *sp = tp->hw_stats;
9085
9086 if (!netif_carrier_ok(tp->dev))
9087 return;
9088
9089 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9090 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9091 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9092 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9093 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9094 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9095 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9096 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9097 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9098 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9099 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9100 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9101 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9102
9103 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9104 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9105 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9106 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9107 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9108 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9109 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9110 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9111 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9112 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9113 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9114 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9115 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9116 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9117
9118 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9119 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9120 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9121 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9122 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9123 } else {
9124 u32 val = tr32(HOSTCC_FLOW_ATTN);
9125 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9126 if (val) {
9127 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9128 sp->rx_discards.low += val;
9129 if (sp->rx_discards.low < val)
9130 sp->rx_discards.high += 1;
9131 }
9132 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9133 }
463d305b 9134 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9135}
9136
0e6cf6a9
MC
9137static void tg3_chk_missed_msi(struct tg3 *tp)
9138{
9139 u32 i;
9140
9141 for (i = 0; i < tp->irq_cnt; i++) {
9142 struct tg3_napi *tnapi = &tp->napi[i];
9143
9144 if (tg3_has_work(tnapi)) {
9145 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9146 tnapi->last_tx_cons == tnapi->tx_cons) {
9147 if (tnapi->chk_msi_cnt < 1) {
9148 tnapi->chk_msi_cnt++;
9149 return;
9150 }
7f230735 9151 tg3_msi(0, tnapi);
0e6cf6a9
MC
9152 }
9153 }
9154 tnapi->chk_msi_cnt = 0;
9155 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9156 tnapi->last_tx_cons = tnapi->tx_cons;
9157 }
9158}
9159
1da177e4
LT
9160static void tg3_timer(unsigned long __opaque)
9161{
9162 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9163
5b190624 9164 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9165 goto restart_timer;
9166
f47c11ee 9167 spin_lock(&tp->lock);
1da177e4 9168
0e6cf6a9 9169 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
55086ad9 9170 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
9171 tg3_chk_missed_msi(tp);
9172
63c3a66f 9173 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9174 /* All of this garbage is because when using non-tagged
9175 * IRQ status the mailbox/status_block protocol the chip
9176 * uses with the cpu is race prone.
9177 */
898a56f8 9178 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9179 tw32(GRC_LOCAL_CTRL,
9180 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9181 } else {
9182 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9183 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9184 }
1da177e4 9185
fac9b83e 9186 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9187 spin_unlock(&tp->lock);
db219973 9188 tg3_reset_task_schedule(tp);
5b190624 9189 goto restart_timer;
fac9b83e 9190 }
1da177e4
LT
9191 }
9192
1da177e4
LT
9193 /* This part only runs once per second. */
9194 if (!--tp->timer_counter) {
63c3a66f 9195 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9196 tg3_periodic_fetch_stats(tp);
9197
b0c5943f
MC
9198 if (tp->setlpicnt && !--tp->setlpicnt)
9199 tg3_phy_eee_enable(tp);
52b02d04 9200
63c3a66f 9201 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9202 u32 mac_stat;
9203 int phy_event;
9204
9205 mac_stat = tr32(MAC_STATUS);
9206
9207 phy_event = 0;
f07e9af3 9208 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9209 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9210 phy_event = 1;
9211 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9212 phy_event = 1;
9213
9214 if (phy_event)
9215 tg3_setup_phy(tp, 0);
63c3a66f 9216 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9217 u32 mac_stat = tr32(MAC_STATUS);
9218 int need_setup = 0;
9219
9220 if (netif_carrier_ok(tp->dev) &&
9221 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9222 need_setup = 1;
9223 }
be98da6a 9224 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9225 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9226 MAC_STATUS_SIGNAL_DET))) {
9227 need_setup = 1;
9228 }
9229 if (need_setup) {
3d3ebe74
MC
9230 if (!tp->serdes_counter) {
9231 tw32_f(MAC_MODE,
9232 (tp->mac_mode &
9233 ~MAC_MODE_PORT_MODE_MASK));
9234 udelay(40);
9235 tw32_f(MAC_MODE, tp->mac_mode);
9236 udelay(40);
9237 }
1da177e4
LT
9238 tg3_setup_phy(tp, 0);
9239 }
f07e9af3 9240 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9241 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9242 tg3_serdes_parallel_detect(tp);
57d8b880 9243 }
1da177e4
LT
9244
9245 tp->timer_counter = tp->timer_multiplier;
9246 }
9247
130b8e4d
MC
9248 /* Heartbeat is only sent once every 2 seconds.
9249 *
9250 * The heartbeat is to tell the ASF firmware that the host
9251 * driver is still alive. In the event that the OS crashes,
9252 * ASF needs to reset the hardware to free up the FIFO space
9253 * that may be filled with rx packets destined for the host.
9254 * If the FIFO is full, ASF will no longer function properly.
9255 *
9256 * Unintended resets have been reported on real time kernels
9257 * where the timer doesn't run on time. Netpoll will also have
9258 * same problem.
9259 *
9260 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9261 * to check the ring condition when the heartbeat is expiring
9262 * before doing the reset. This will prevent most unintended
9263 * resets.
9264 */
1da177e4 9265 if (!--tp->asf_counter) {
63c3a66f 9266 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9267 tg3_wait_for_event_ack(tp);
9268
bbadf503 9269 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9270 FWCMD_NICDRV_ALIVE3);
bbadf503 9271 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9272 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9273 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9274
9275 tg3_generate_fw_event(tp);
1da177e4
LT
9276 }
9277 tp->asf_counter = tp->asf_multiplier;
9278 }
9279
f47c11ee 9280 spin_unlock(&tp->lock);
1da177e4 9281
f475f163 9282restart_timer:
1da177e4
LT
9283 tp->timer.expires = jiffies + tp->timer_offset;
9284 add_timer(&tp->timer);
9285}
9286
4f125f42 9287static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9288{
7d12e780 9289 irq_handler_t fn;
fcfa0a32 9290 unsigned long flags;
4f125f42
MC
9291 char *name;
9292 struct tg3_napi *tnapi = &tp->napi[irq_num];
9293
9294 if (tp->irq_cnt == 1)
9295 name = tp->dev->name;
9296 else {
9297 name = &tnapi->irq_lbl[0];
9298 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9299 name[IFNAMSIZ-1] = 0;
9300 }
fcfa0a32 9301
63c3a66f 9302 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9303 fn = tg3_msi;
63c3a66f 9304 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9305 fn = tg3_msi_1shot;
ab392d2d 9306 flags = 0;
fcfa0a32
MC
9307 } else {
9308 fn = tg3_interrupt;
63c3a66f 9309 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9310 fn = tg3_interrupt_tagged;
ab392d2d 9311 flags = IRQF_SHARED;
fcfa0a32 9312 }
4f125f42
MC
9313
9314 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9315}
9316
7938109f
MC
9317static int tg3_test_interrupt(struct tg3 *tp)
9318{
09943a18 9319 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9320 struct net_device *dev = tp->dev;
b16250e3 9321 int err, i, intr_ok = 0;
f6eb9b1f 9322 u32 val;
7938109f 9323
d4bc3927
MC
9324 if (!netif_running(dev))
9325 return -ENODEV;
9326
7938109f
MC
9327 tg3_disable_ints(tp);
9328
4f125f42 9329 free_irq(tnapi->irq_vec, tnapi);
7938109f 9330
f6eb9b1f
MC
9331 /*
9332 * Turn off MSI one shot mode. Otherwise this test has no
9333 * observable way to know whether the interrupt was delivered.
9334 */
3aa1cdf8 9335 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9336 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9337 tw32(MSGINT_MODE, val);
9338 }
9339
4f125f42 9340 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9341 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9342 if (err)
9343 return err;
9344
898a56f8 9345 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9346 tg3_enable_ints(tp);
9347
9348 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9349 tnapi->coal_now);
7938109f
MC
9350
9351 for (i = 0; i < 5; i++) {
b16250e3
MC
9352 u32 int_mbox, misc_host_ctrl;
9353
898a56f8 9354 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9355 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9356
9357 if ((int_mbox != 0) ||
9358 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9359 intr_ok = 1;
7938109f 9360 break;
b16250e3
MC
9361 }
9362
3aa1cdf8
MC
9363 if (tg3_flag(tp, 57765_PLUS) &&
9364 tnapi->hw_status->status_tag != tnapi->last_tag)
9365 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9366
7938109f
MC
9367 msleep(10);
9368 }
9369
9370 tg3_disable_ints(tp);
9371
4f125f42 9372 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9373
4f125f42 9374 err = tg3_request_irq(tp, 0);
7938109f
MC
9375
9376 if (err)
9377 return err;
9378
f6eb9b1f
MC
9379 if (intr_ok) {
9380 /* Reenable MSI one shot mode. */
5b39de91 9381 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9382 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9383 tw32(MSGINT_MODE, val);
9384 }
7938109f 9385 return 0;
f6eb9b1f 9386 }
7938109f
MC
9387
9388 return -EIO;
9389}
9390
9391/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9392 * successfully restored
9393 */
9394static int tg3_test_msi(struct tg3 *tp)
9395{
7938109f
MC
9396 int err;
9397 u16 pci_cmd;
9398
63c3a66f 9399 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9400 return 0;
9401
9402 /* Turn off SERR reporting in case MSI terminates with Master
9403 * Abort.
9404 */
9405 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9406 pci_write_config_word(tp->pdev, PCI_COMMAND,
9407 pci_cmd & ~PCI_COMMAND_SERR);
9408
9409 err = tg3_test_interrupt(tp);
9410
9411 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9412
9413 if (!err)
9414 return 0;
9415
9416 /* other failures */
9417 if (err != -EIO)
9418 return err;
9419
9420 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9421 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9422 "to INTx mode. Please report this failure to the PCI "
9423 "maintainer and include system chipset information\n");
7938109f 9424
4f125f42 9425 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9426
7938109f
MC
9427 pci_disable_msi(tp->pdev);
9428
63c3a66f 9429 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9430 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9431
4f125f42 9432 err = tg3_request_irq(tp, 0);
7938109f
MC
9433 if (err)
9434 return err;
9435
9436 /* Need to reset the chip because the MSI cycle may have terminated
9437 * with Master Abort.
9438 */
f47c11ee 9439 tg3_full_lock(tp, 1);
7938109f 9440
944d980e 9441 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9442 err = tg3_init_hw(tp, 1);
7938109f 9443
f47c11ee 9444 tg3_full_unlock(tp);
7938109f
MC
9445
9446 if (err)
4f125f42 9447 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9448
9449 return err;
9450}
9451
9e9fd12d
MC
9452static int tg3_request_firmware(struct tg3 *tp)
9453{
9454 const __be32 *fw_data;
9455
9456 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9457 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9458 tp->fw_needed);
9e9fd12d
MC
9459 return -ENOENT;
9460 }
9461
9462 fw_data = (void *)tp->fw->data;
9463
9464 /* Firmware blob starts with version numbers, followed by
9465 * start address and _full_ length including BSS sections
9466 * (which must be longer than the actual data, of course
9467 */
9468
9469 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9470 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9471 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9472 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9473 release_firmware(tp->fw);
9474 tp->fw = NULL;
9475 return -EINVAL;
9476 }
9477
9478 /* We no longer need firmware; we have it. */
9479 tp->fw_needed = NULL;
9480 return 0;
9481}
9482
679563f4
MC
9483static bool tg3_enable_msix(struct tg3 *tp)
9484{
c3b5003b 9485 int i, rc;
679563f4
MC
9486 struct msix_entry msix_ent[tp->irq_max];
9487
c3b5003b
MC
9488 tp->irq_cnt = num_online_cpus();
9489 if (tp->irq_cnt > 1) {
9490 /* We want as many rx rings enabled as there are cpus.
9491 * In multiqueue MSI-X mode, the first MSI-X vector
9492 * only deals with link interrupts, etc, so we add
9493 * one to the number of vectors we are requesting.
9494 */
9495 tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
9496 }
679563f4
MC
9497
9498 for (i = 0; i < tp->irq_max; i++) {
9499 msix_ent[i].entry = i;
9500 msix_ent[i].vector = 0;
9501 }
9502
9503 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9504 if (rc < 0) {
9505 return false;
9506 } else if (rc != 0) {
679563f4
MC
9507 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9508 return false;
05dbe005
JP
9509 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9510 tp->irq_cnt, rc);
679563f4
MC
9511 tp->irq_cnt = rc;
9512 }
9513
9514 for (i = 0; i < tp->irq_max; i++)
9515 tp->napi[i].irq_vec = msix_ent[i].vector;
9516
2ddaad39
BH
9517 netif_set_real_num_tx_queues(tp->dev, 1);
9518 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9519 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9520 pci_disable_msix(tp->pdev);
9521 return false;
9522 }
b92b9040
MC
9523
9524 if (tp->irq_cnt > 1) {
63c3a66f 9525 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9526
9527 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9528 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9529 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9530 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9531 }
9532 }
2430b031 9533
679563f4
MC
9534 return true;
9535}
9536
07b0173c
MC
9537static void tg3_ints_init(struct tg3 *tp)
9538{
63c3a66f
JP
9539 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9540 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9541 /* All MSI supporting chips should support tagged
9542 * status. Assert that this is the case.
9543 */
5129c3a3
MC
9544 netdev_warn(tp->dev,
9545 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9546 goto defcfg;
07b0173c 9547 }
4f125f42 9548
63c3a66f
JP
9549 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9550 tg3_flag_set(tp, USING_MSIX);
9551 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9552 tg3_flag_set(tp, USING_MSI);
679563f4 9553
63c3a66f 9554 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9555 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9556 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9557 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9558 if (!tg3_flag(tp, 1SHOT_MSI))
9559 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9560 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9561 }
9562defcfg:
63c3a66f 9563 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9564 tp->irq_cnt = 1;
9565 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9566 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9567 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9568 }
07b0173c
MC
9569}
9570
9571static void tg3_ints_fini(struct tg3 *tp)
9572{
63c3a66f 9573 if (tg3_flag(tp, USING_MSIX))
679563f4 9574 pci_disable_msix(tp->pdev);
63c3a66f 9575 else if (tg3_flag(tp, USING_MSI))
679563f4 9576 pci_disable_msi(tp->pdev);
63c3a66f
JP
9577 tg3_flag_clear(tp, USING_MSI);
9578 tg3_flag_clear(tp, USING_MSIX);
9579 tg3_flag_clear(tp, ENABLE_RSS);
9580 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9581}
9582
1da177e4
LT
9583static int tg3_open(struct net_device *dev)
9584{
9585 struct tg3 *tp = netdev_priv(dev);
4f125f42 9586 int i, err;
1da177e4 9587
9e9fd12d
MC
9588 if (tp->fw_needed) {
9589 err = tg3_request_firmware(tp);
9590 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9591 if (err)
9592 return err;
9593 } else if (err) {
05dbe005 9594 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9595 tg3_flag_clear(tp, TSO_CAPABLE);
9596 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9597 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9598 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9599 }
9600 }
9601
c49a1561
MC
9602 netif_carrier_off(tp->dev);
9603
c866b7ea 9604 err = tg3_power_up(tp);
2f751b67 9605 if (err)
bc1c7567 9606 return err;
2f751b67
MC
9607
9608 tg3_full_lock(tp, 0);
bc1c7567 9609
1da177e4 9610 tg3_disable_ints(tp);
63c3a66f 9611 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9612
f47c11ee 9613 tg3_full_unlock(tp);
1da177e4 9614
679563f4
MC
9615 /*
9616 * Setup interrupts first so we know how
9617 * many NAPI resources to allocate
9618 */
9619 tg3_ints_init(tp);
9620
90415477 9621 tg3_rss_check_indir_tbl(tp);
bcebcc46 9622
1da177e4
LT
9623 /* The placement of this call is tied
9624 * to the setup and use of Host TX descriptors.
9625 */
9626 err = tg3_alloc_consistent(tp);
9627 if (err)
679563f4 9628 goto err_out1;
88b06bc2 9629
66cfd1bd
MC
9630 tg3_napi_init(tp);
9631
fed97810 9632 tg3_napi_enable(tp);
1da177e4 9633
4f125f42
MC
9634 for (i = 0; i < tp->irq_cnt; i++) {
9635 struct tg3_napi *tnapi = &tp->napi[i];
9636 err = tg3_request_irq(tp, i);
9637 if (err) {
5bc09186
MC
9638 for (i--; i >= 0; i--) {
9639 tnapi = &tp->napi[i];
4f125f42 9640 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9641 }
9642 goto err_out2;
4f125f42
MC
9643 }
9644 }
1da177e4 9645
f47c11ee 9646 tg3_full_lock(tp, 0);
1da177e4 9647
8e7a22e3 9648 err = tg3_init_hw(tp, 1);
1da177e4 9649 if (err) {
944d980e 9650 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9651 tg3_free_rings(tp);
9652 } else {
0e6cf6a9 9653 if (tg3_flag(tp, TAGGED_STATUS) &&
55086ad9
MC
9654 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9655 !tg3_flag(tp, 57765_CLASS))
fac9b83e
DM
9656 tp->timer_offset = HZ;
9657 else
9658 tp->timer_offset = HZ / 10;
9659
9660 BUG_ON(tp->timer_offset > HZ);
9661 tp->timer_counter = tp->timer_multiplier =
9662 (HZ / tp->timer_offset);
9663 tp->asf_counter = tp->asf_multiplier =
28fbef78 9664 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9665
9666 init_timer(&tp->timer);
9667 tp->timer.expires = jiffies + tp->timer_offset;
9668 tp->timer.data = (unsigned long) tp;
9669 tp->timer.function = tg3_timer;
1da177e4
LT
9670 }
9671
f47c11ee 9672 tg3_full_unlock(tp);
1da177e4 9673
07b0173c 9674 if (err)
679563f4 9675 goto err_out3;
1da177e4 9676
63c3a66f 9677 if (tg3_flag(tp, USING_MSI)) {
7938109f 9678 err = tg3_test_msi(tp);
fac9b83e 9679
7938109f 9680 if (err) {
f47c11ee 9681 tg3_full_lock(tp, 0);
944d980e 9682 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9683 tg3_free_rings(tp);
f47c11ee 9684 tg3_full_unlock(tp);
7938109f 9685
679563f4 9686 goto err_out2;
7938109f 9687 }
fcfa0a32 9688
63c3a66f 9689 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9690 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9691
f6eb9b1f
MC
9692 tw32(PCIE_TRANSACTION_CFG,
9693 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9694 }
7938109f
MC
9695 }
9696
b02fd9e3
MC
9697 tg3_phy_start(tp);
9698
f47c11ee 9699 tg3_full_lock(tp, 0);
1da177e4 9700
7938109f 9701 add_timer(&tp->timer);
63c3a66f 9702 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9703 tg3_enable_ints(tp);
9704
f47c11ee 9705 tg3_full_unlock(tp);
1da177e4 9706
fe5f5787 9707 netif_tx_start_all_queues(dev);
1da177e4 9708
06c03c02
MB
9709 /*
9710 * Reset loopback feature if it was turned on while the device was down
9711 * make sure that it's installed properly now.
9712 */
9713 if (dev->features & NETIF_F_LOOPBACK)
9714 tg3_set_loopback(dev, dev->features);
9715
1da177e4 9716 return 0;
07b0173c 9717
679563f4 9718err_out3:
4f125f42
MC
9719 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9720 struct tg3_napi *tnapi = &tp->napi[i];
9721 free_irq(tnapi->irq_vec, tnapi);
9722 }
07b0173c 9723
679563f4 9724err_out2:
fed97810 9725 tg3_napi_disable(tp);
66cfd1bd 9726 tg3_napi_fini(tp);
07b0173c 9727 tg3_free_consistent(tp);
679563f4
MC
9728
9729err_out1:
9730 tg3_ints_fini(tp);
cd0d7228
MC
9731 tg3_frob_aux_power(tp, false);
9732 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9733 return err;
1da177e4
LT
9734}
9735
1da177e4
LT
9736static int tg3_close(struct net_device *dev)
9737{
4f125f42 9738 int i;
1da177e4
LT
9739 struct tg3 *tp = netdev_priv(dev);
9740
fed97810 9741 tg3_napi_disable(tp);
db219973 9742 tg3_reset_task_cancel(tp);
7faa006f 9743
fe5f5787 9744 netif_tx_stop_all_queues(dev);
1da177e4
LT
9745
9746 del_timer_sync(&tp->timer);
9747
24bb4fb6
MC
9748 tg3_phy_stop(tp);
9749
f47c11ee 9750 tg3_full_lock(tp, 1);
1da177e4
LT
9751
9752 tg3_disable_ints(tp);
9753
944d980e 9754 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9755 tg3_free_rings(tp);
63c3a66f 9756 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9757
f47c11ee 9758 tg3_full_unlock(tp);
1da177e4 9759
4f125f42
MC
9760 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9761 struct tg3_napi *tnapi = &tp->napi[i];
9762 free_irq(tnapi->irq_vec, tnapi);
9763 }
07b0173c
MC
9764
9765 tg3_ints_fini(tp);
1da177e4 9766
92feeabf
MC
9767 /* Clear stats across close / open calls */
9768 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
9769 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 9770
66cfd1bd
MC
9771 tg3_napi_fini(tp);
9772
1da177e4
LT
9773 tg3_free_consistent(tp);
9774
c866b7ea 9775 tg3_power_down(tp);
bc1c7567
MC
9776
9777 netif_carrier_off(tp->dev);
9778
1da177e4
LT
9779 return 0;
9780}
9781
511d2224 9782static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9783{
9784 return ((u64)val->high << 32) | ((u64)val->low);
9785}
9786
511d2224 9787static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9788{
9789 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9790
f07e9af3 9791 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9792 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9793 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9794 u32 val;
9795
f47c11ee 9796 spin_lock_bh(&tp->lock);
569a5df8
MC
9797 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9798 tg3_writephy(tp, MII_TG3_TEST1,
9799 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9800 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9801 } else
9802 val = 0;
f47c11ee 9803 spin_unlock_bh(&tp->lock);
1da177e4
LT
9804
9805 tp->phy_crc_errors += val;
9806
9807 return tp->phy_crc_errors;
9808 }
9809
9810 return get_stat64(&hw_stats->rx_fcs_errors);
9811}
9812
9813#define ESTAT_ADD(member) \
9814 estats->member = old_estats->member + \
511d2224 9815 get_stat64(&hw_stats->member)
1da177e4 9816
0e6c9da3
MC
9817static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp,
9818 struct tg3_ethtool_stats *estats)
1da177e4 9819{
1da177e4
LT
9820 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9821 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9822
9823 if (!hw_stats)
9824 return old_estats;
9825
9826 ESTAT_ADD(rx_octets);
9827 ESTAT_ADD(rx_fragments);
9828 ESTAT_ADD(rx_ucast_packets);
9829 ESTAT_ADD(rx_mcast_packets);
9830 ESTAT_ADD(rx_bcast_packets);
9831 ESTAT_ADD(rx_fcs_errors);
9832 ESTAT_ADD(rx_align_errors);
9833 ESTAT_ADD(rx_xon_pause_rcvd);
9834 ESTAT_ADD(rx_xoff_pause_rcvd);
9835 ESTAT_ADD(rx_mac_ctrl_rcvd);
9836 ESTAT_ADD(rx_xoff_entered);
9837 ESTAT_ADD(rx_frame_too_long_errors);
9838 ESTAT_ADD(rx_jabbers);
9839 ESTAT_ADD(rx_undersize_packets);
9840 ESTAT_ADD(rx_in_length_errors);
9841 ESTAT_ADD(rx_out_length_errors);
9842 ESTAT_ADD(rx_64_or_less_octet_packets);
9843 ESTAT_ADD(rx_65_to_127_octet_packets);
9844 ESTAT_ADD(rx_128_to_255_octet_packets);
9845 ESTAT_ADD(rx_256_to_511_octet_packets);
9846 ESTAT_ADD(rx_512_to_1023_octet_packets);
9847 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9848 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9849 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9850 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9851 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9852
9853 ESTAT_ADD(tx_octets);
9854 ESTAT_ADD(tx_collisions);
9855 ESTAT_ADD(tx_xon_sent);
9856 ESTAT_ADD(tx_xoff_sent);
9857 ESTAT_ADD(tx_flow_control);
9858 ESTAT_ADD(tx_mac_errors);
9859 ESTAT_ADD(tx_single_collisions);
9860 ESTAT_ADD(tx_mult_collisions);
9861 ESTAT_ADD(tx_deferred);
9862 ESTAT_ADD(tx_excessive_collisions);
9863 ESTAT_ADD(tx_late_collisions);
9864 ESTAT_ADD(tx_collide_2times);
9865 ESTAT_ADD(tx_collide_3times);
9866 ESTAT_ADD(tx_collide_4times);
9867 ESTAT_ADD(tx_collide_5times);
9868 ESTAT_ADD(tx_collide_6times);
9869 ESTAT_ADD(tx_collide_7times);
9870 ESTAT_ADD(tx_collide_8times);
9871 ESTAT_ADD(tx_collide_9times);
9872 ESTAT_ADD(tx_collide_10times);
9873 ESTAT_ADD(tx_collide_11times);
9874 ESTAT_ADD(tx_collide_12times);
9875 ESTAT_ADD(tx_collide_13times);
9876 ESTAT_ADD(tx_collide_14times);
9877 ESTAT_ADD(tx_collide_15times);
9878 ESTAT_ADD(tx_ucast_packets);
9879 ESTAT_ADD(tx_mcast_packets);
9880 ESTAT_ADD(tx_bcast_packets);
9881 ESTAT_ADD(tx_carrier_sense_errors);
9882 ESTAT_ADD(tx_discards);
9883 ESTAT_ADD(tx_errors);
9884
9885 ESTAT_ADD(dma_writeq_full);
9886 ESTAT_ADD(dma_write_prioq_full);
9887 ESTAT_ADD(rxbds_empty);
9888 ESTAT_ADD(rx_discards);
9889 ESTAT_ADD(rx_errors);
9890 ESTAT_ADD(rx_threshold_hit);
9891
9892 ESTAT_ADD(dma_readq_full);
9893 ESTAT_ADD(dma_read_prioq_full);
9894 ESTAT_ADD(tx_comp_queue_full);
9895
9896 ESTAT_ADD(ring_set_send_prod_index);
9897 ESTAT_ADD(ring_status_update);
9898 ESTAT_ADD(nic_irqs);
9899 ESTAT_ADD(nic_avoided_irqs);
9900 ESTAT_ADD(nic_tx_threshold_hit);
9901
4452d099
MC
9902 ESTAT_ADD(mbuf_lwm_thresh_hit);
9903
1da177e4
LT
9904 return estats;
9905}
9906
511d2224
ED
9907static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9908 struct rtnl_link_stats64 *stats)
1da177e4
LT
9909{
9910 struct tg3 *tp = netdev_priv(dev);
511d2224 9911 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9912 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9913
9914 if (!hw_stats)
9915 return old_stats;
9916
9917 stats->rx_packets = old_stats->rx_packets +
9918 get_stat64(&hw_stats->rx_ucast_packets) +
9919 get_stat64(&hw_stats->rx_mcast_packets) +
9920 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9921
1da177e4
LT
9922 stats->tx_packets = old_stats->tx_packets +
9923 get_stat64(&hw_stats->tx_ucast_packets) +
9924 get_stat64(&hw_stats->tx_mcast_packets) +
9925 get_stat64(&hw_stats->tx_bcast_packets);
9926
9927 stats->rx_bytes = old_stats->rx_bytes +
9928 get_stat64(&hw_stats->rx_octets);
9929 stats->tx_bytes = old_stats->tx_bytes +
9930 get_stat64(&hw_stats->tx_octets);
9931
9932 stats->rx_errors = old_stats->rx_errors +
4f63b877 9933 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9934 stats->tx_errors = old_stats->tx_errors +
9935 get_stat64(&hw_stats->tx_errors) +
9936 get_stat64(&hw_stats->tx_mac_errors) +
9937 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9938 get_stat64(&hw_stats->tx_discards);
9939
9940 stats->multicast = old_stats->multicast +
9941 get_stat64(&hw_stats->rx_mcast_packets);
9942 stats->collisions = old_stats->collisions +
9943 get_stat64(&hw_stats->tx_collisions);
9944
9945 stats->rx_length_errors = old_stats->rx_length_errors +
9946 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9947 get_stat64(&hw_stats->rx_undersize_packets);
9948
9949 stats->rx_over_errors = old_stats->rx_over_errors +
9950 get_stat64(&hw_stats->rxbds_empty);
9951 stats->rx_frame_errors = old_stats->rx_frame_errors +
9952 get_stat64(&hw_stats->rx_align_errors);
9953 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9954 get_stat64(&hw_stats->tx_discards);
9955 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9956 get_stat64(&hw_stats->tx_carrier_sense_errors);
9957
9958 stats->rx_crc_errors = old_stats->rx_crc_errors +
9959 calc_crc_errors(tp);
9960
4f63b877
JL
9961 stats->rx_missed_errors = old_stats->rx_missed_errors +
9962 get_stat64(&hw_stats->rx_discards);
9963
b0057c51 9964 stats->rx_dropped = tp->rx_dropped;
48855432 9965 stats->tx_dropped = tp->tx_dropped;
b0057c51 9966
1da177e4
LT
9967 return stats;
9968}
9969
9970static inline u32 calc_crc(unsigned char *buf, int len)
9971{
9972 u32 reg;
9973 u32 tmp;
9974 int j, k;
9975
9976 reg = 0xffffffff;
9977
9978 for (j = 0; j < len; j++) {
9979 reg ^= buf[j];
9980
9981 for (k = 0; k < 8; k++) {
9982 tmp = reg & 0x01;
9983
9984 reg >>= 1;
9985
859a5887 9986 if (tmp)
1da177e4 9987 reg ^= 0xedb88320;
1da177e4
LT
9988 }
9989 }
9990
9991 return ~reg;
9992}
9993
9994static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9995{
9996 /* accept or reject all multicast frames */
9997 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9998 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9999 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10000 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10001}
10002
10003static void __tg3_set_rx_mode(struct net_device *dev)
10004{
10005 struct tg3 *tp = netdev_priv(dev);
10006 u32 rx_mode;
10007
10008 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10009 RX_MODE_KEEP_VLAN_TAG);
10010
bf933c80 10011#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
10012 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10013 * flag clear.
10014 */
63c3a66f 10015 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10016 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10017#endif
10018
10019 if (dev->flags & IFF_PROMISC) {
10020 /* Promiscuous mode. */
10021 rx_mode |= RX_MODE_PROMISC;
10022 } else if (dev->flags & IFF_ALLMULTI) {
10023 /* Accept all multicast. */
de6f31eb 10024 tg3_set_multi(tp, 1);
4cd24eaf 10025 } else if (netdev_mc_empty(dev)) {
1da177e4 10026 /* Reject all multicast. */
de6f31eb 10027 tg3_set_multi(tp, 0);
1da177e4
LT
10028 } else {
10029 /* Accept one or more multicast(s). */
22bedad3 10030 struct netdev_hw_addr *ha;
1da177e4
LT
10031 u32 mc_filter[4] = { 0, };
10032 u32 regidx;
10033 u32 bit;
10034 u32 crc;
10035
22bedad3
JP
10036 netdev_for_each_mc_addr(ha, dev) {
10037 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
10038 bit = ~crc & 0x7f;
10039 regidx = (bit & 0x60) >> 5;
10040 bit &= 0x1f;
10041 mc_filter[regidx] |= (1 << bit);
10042 }
10043
10044 tw32(MAC_HASH_REG_0, mc_filter[0]);
10045 tw32(MAC_HASH_REG_1, mc_filter[1]);
10046 tw32(MAC_HASH_REG_2, mc_filter[2]);
10047 tw32(MAC_HASH_REG_3, mc_filter[3]);
10048 }
10049
10050 if (rx_mode != tp->rx_mode) {
10051 tp->rx_mode = rx_mode;
10052 tw32_f(MAC_RX_MODE, rx_mode);
10053 udelay(10);
10054 }
10055}
10056
10057static void tg3_set_rx_mode(struct net_device *dev)
10058{
10059 struct tg3 *tp = netdev_priv(dev);
10060
e75f7c90
MC
10061 if (!netif_running(dev))
10062 return;
10063
f47c11ee 10064 tg3_full_lock(tp, 0);
1da177e4 10065 __tg3_set_rx_mode(dev);
f47c11ee 10066 tg3_full_unlock(tp);
1da177e4
LT
10067}
10068
1da177e4
LT
10069static int tg3_get_regs_len(struct net_device *dev)
10070{
97bd8e49 10071 return TG3_REG_BLK_SIZE;
1da177e4
LT
10072}
10073
10074static void tg3_get_regs(struct net_device *dev,
10075 struct ethtool_regs *regs, void *_p)
10076{
1da177e4 10077 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10078
10079 regs->version = 0;
10080
97bd8e49 10081 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10082
80096068 10083 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10084 return;
10085
f47c11ee 10086 tg3_full_lock(tp, 0);
1da177e4 10087
97bd8e49 10088 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10089
f47c11ee 10090 tg3_full_unlock(tp);
1da177e4
LT
10091}
10092
10093static int tg3_get_eeprom_len(struct net_device *dev)
10094{
10095 struct tg3 *tp = netdev_priv(dev);
10096
10097 return tp->nvram_size;
10098}
10099
1da177e4
LT
10100static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10101{
10102 struct tg3 *tp = netdev_priv(dev);
10103 int ret;
10104 u8 *pd;
b9fc7dc5 10105 u32 i, offset, len, b_offset, b_count;
a9dc529d 10106 __be32 val;
1da177e4 10107
63c3a66f 10108 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10109 return -EINVAL;
10110
80096068 10111 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10112 return -EAGAIN;
10113
1da177e4
LT
10114 offset = eeprom->offset;
10115 len = eeprom->len;
10116 eeprom->len = 0;
10117
10118 eeprom->magic = TG3_EEPROM_MAGIC;
10119
10120 if (offset & 3) {
10121 /* adjustments to start on required 4 byte boundary */
10122 b_offset = offset & 3;
10123 b_count = 4 - b_offset;
10124 if (b_count > len) {
10125 /* i.e. offset=1 len=2 */
10126 b_count = len;
10127 }
a9dc529d 10128 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10129 if (ret)
10130 return ret;
be98da6a 10131 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10132 len -= b_count;
10133 offset += b_count;
c6cdf436 10134 eeprom->len += b_count;
1da177e4
LT
10135 }
10136
25985edc 10137 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10138 pd = &data[eeprom->len];
10139 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10140 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10141 if (ret) {
10142 eeprom->len += i;
10143 return ret;
10144 }
1da177e4
LT
10145 memcpy(pd + i, &val, 4);
10146 }
10147 eeprom->len += i;
10148
10149 if (len & 3) {
10150 /* read last bytes not ending on 4 byte boundary */
10151 pd = &data[eeprom->len];
10152 b_count = len & 3;
10153 b_offset = offset + len - b_count;
a9dc529d 10154 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10155 if (ret)
10156 return ret;
b9fc7dc5 10157 memcpy(pd, &val, b_count);
1da177e4
LT
10158 eeprom->len += b_count;
10159 }
10160 return 0;
10161}
10162
6aa20a22 10163static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10164
10165static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10166{
10167 struct tg3 *tp = netdev_priv(dev);
10168 int ret;
b9fc7dc5 10169 u32 offset, len, b_offset, odd_len;
1da177e4 10170 u8 *buf;
a9dc529d 10171 __be32 start, end;
1da177e4 10172
80096068 10173 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10174 return -EAGAIN;
10175
63c3a66f 10176 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10177 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10178 return -EINVAL;
10179
10180 offset = eeprom->offset;
10181 len = eeprom->len;
10182
10183 if ((b_offset = (offset & 3))) {
10184 /* adjustments to start on required 4 byte boundary */
a9dc529d 10185 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10186 if (ret)
10187 return ret;
1da177e4
LT
10188 len += b_offset;
10189 offset &= ~3;
1c8594b4
MC
10190 if (len < 4)
10191 len = 4;
1da177e4
LT
10192 }
10193
10194 odd_len = 0;
1c8594b4 10195 if (len & 3) {
1da177e4
LT
10196 /* adjustments to end on required 4 byte boundary */
10197 odd_len = 1;
10198 len = (len + 3) & ~3;
a9dc529d 10199 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10200 if (ret)
10201 return ret;
1da177e4
LT
10202 }
10203
10204 buf = data;
10205 if (b_offset || odd_len) {
10206 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10207 if (!buf)
1da177e4
LT
10208 return -ENOMEM;
10209 if (b_offset)
10210 memcpy(buf, &start, 4);
10211 if (odd_len)
10212 memcpy(buf+len-4, &end, 4);
10213 memcpy(buf + b_offset, data, eeprom->len);
10214 }
10215
10216 ret = tg3_nvram_write_block(tp, offset, len, buf);
10217
10218 if (buf != data)
10219 kfree(buf);
10220
10221 return ret;
10222}
10223
10224static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10225{
b02fd9e3
MC
10226 struct tg3 *tp = netdev_priv(dev);
10227
63c3a66f 10228 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10229 struct phy_device *phydev;
f07e9af3 10230 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10231 return -EAGAIN;
3f0e3ad7
MC
10232 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10233 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10234 }
6aa20a22 10235
1da177e4
LT
10236 cmd->supported = (SUPPORTED_Autoneg);
10237
f07e9af3 10238 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10239 cmd->supported |= (SUPPORTED_1000baseT_Half |
10240 SUPPORTED_1000baseT_Full);
10241
f07e9af3 10242 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10243 cmd->supported |= (SUPPORTED_100baseT_Half |
10244 SUPPORTED_100baseT_Full |
10245 SUPPORTED_10baseT_Half |
10246 SUPPORTED_10baseT_Full |
3bebab59 10247 SUPPORTED_TP);
ef348144
KK
10248 cmd->port = PORT_TP;
10249 } else {
1da177e4 10250 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10251 cmd->port = PORT_FIBRE;
10252 }
6aa20a22 10253
1da177e4 10254 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10255 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10256 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10257 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10258 cmd->advertising |= ADVERTISED_Pause;
10259 } else {
10260 cmd->advertising |= ADVERTISED_Pause |
10261 ADVERTISED_Asym_Pause;
10262 }
10263 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10264 cmd->advertising |= ADVERTISED_Asym_Pause;
10265 }
10266 }
859edb26 10267 if (netif_running(dev) && netif_carrier_ok(dev)) {
70739497 10268 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10269 cmd->duplex = tp->link_config.active_duplex;
859edb26 10270 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
10271 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10272 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10273 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10274 else
10275 cmd->eth_tp_mdix = ETH_TP_MDI;
10276 }
64c22182 10277 } else {
70739497 10278 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10279 cmd->duplex = DUPLEX_INVALID;
e348c5e7 10280 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10281 }
882e9793 10282 cmd->phy_address = tp->phy_addr;
7e5856bd 10283 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10284 cmd->autoneg = tp->link_config.autoneg;
10285 cmd->maxtxpkt = 0;
10286 cmd->maxrxpkt = 0;
10287 return 0;
10288}
6aa20a22 10289
1da177e4
LT
10290static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10291{
10292 struct tg3 *tp = netdev_priv(dev);
25db0338 10293 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10294
63c3a66f 10295 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10296 struct phy_device *phydev;
f07e9af3 10297 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10298 return -EAGAIN;
3f0e3ad7
MC
10299 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10300 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10301 }
10302
7e5856bd
MC
10303 if (cmd->autoneg != AUTONEG_ENABLE &&
10304 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10305 return -EINVAL;
7e5856bd
MC
10306
10307 if (cmd->autoneg == AUTONEG_DISABLE &&
10308 cmd->duplex != DUPLEX_FULL &&
10309 cmd->duplex != DUPLEX_HALF)
37ff238d 10310 return -EINVAL;
1da177e4 10311
7e5856bd
MC
10312 if (cmd->autoneg == AUTONEG_ENABLE) {
10313 u32 mask = ADVERTISED_Autoneg |
10314 ADVERTISED_Pause |
10315 ADVERTISED_Asym_Pause;
10316
f07e9af3 10317 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10318 mask |= ADVERTISED_1000baseT_Half |
10319 ADVERTISED_1000baseT_Full;
10320
f07e9af3 10321 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10322 mask |= ADVERTISED_100baseT_Half |
10323 ADVERTISED_100baseT_Full |
10324 ADVERTISED_10baseT_Half |
10325 ADVERTISED_10baseT_Full |
10326 ADVERTISED_TP;
10327 else
10328 mask |= ADVERTISED_FIBRE;
10329
10330 if (cmd->advertising & ~mask)
10331 return -EINVAL;
10332
10333 mask &= (ADVERTISED_1000baseT_Half |
10334 ADVERTISED_1000baseT_Full |
10335 ADVERTISED_100baseT_Half |
10336 ADVERTISED_100baseT_Full |
10337 ADVERTISED_10baseT_Half |
10338 ADVERTISED_10baseT_Full);
10339
10340 cmd->advertising &= mask;
10341 } else {
f07e9af3 10342 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10343 if (speed != SPEED_1000)
7e5856bd
MC
10344 return -EINVAL;
10345
10346 if (cmd->duplex != DUPLEX_FULL)
10347 return -EINVAL;
10348 } else {
25db0338
DD
10349 if (speed != SPEED_100 &&
10350 speed != SPEED_10)
7e5856bd
MC
10351 return -EINVAL;
10352 }
10353 }
10354
f47c11ee 10355 tg3_full_lock(tp, 0);
1da177e4
LT
10356
10357 tp->link_config.autoneg = cmd->autoneg;
10358 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10359 tp->link_config.advertising = (cmd->advertising |
10360 ADVERTISED_Autoneg);
1da177e4
LT
10361 tp->link_config.speed = SPEED_INVALID;
10362 tp->link_config.duplex = DUPLEX_INVALID;
10363 } else {
10364 tp->link_config.advertising = 0;
25db0338 10365 tp->link_config.speed = speed;
1da177e4 10366 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10367 }
6aa20a22 10368
24fcad6b
MC
10369 tp->link_config.orig_speed = tp->link_config.speed;
10370 tp->link_config.orig_duplex = tp->link_config.duplex;
10371 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10372
1da177e4
LT
10373 if (netif_running(dev))
10374 tg3_setup_phy(tp, 1);
10375
f47c11ee 10376 tg3_full_unlock(tp);
6aa20a22 10377
1da177e4
LT
10378 return 0;
10379}
6aa20a22 10380
1da177e4
LT
10381static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10382{
10383 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10384
68aad78c
RJ
10385 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10386 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10387 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10388 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10389}
6aa20a22 10390
1da177e4
LT
10391static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10392{
10393 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10394
63c3a66f 10395 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10396 wol->supported = WAKE_MAGIC;
10397 else
10398 wol->supported = 0;
1da177e4 10399 wol->wolopts = 0;
63c3a66f 10400 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10401 wol->wolopts = WAKE_MAGIC;
10402 memset(&wol->sopass, 0, sizeof(wol->sopass));
10403}
6aa20a22 10404
1da177e4
LT
10405static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10406{
10407 struct tg3 *tp = netdev_priv(dev);
12dac075 10408 struct device *dp = &tp->pdev->dev;
6aa20a22 10409
1da177e4
LT
10410 if (wol->wolopts & ~WAKE_MAGIC)
10411 return -EINVAL;
10412 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10413 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10414 return -EINVAL;
6aa20a22 10415
f2dc0d18
RW
10416 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10417
f47c11ee 10418 spin_lock_bh(&tp->lock);
f2dc0d18 10419 if (device_may_wakeup(dp))
63c3a66f 10420 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10421 else
63c3a66f 10422 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10423 spin_unlock_bh(&tp->lock);
6aa20a22 10424
1da177e4
LT
10425 return 0;
10426}
6aa20a22 10427
1da177e4
LT
10428static u32 tg3_get_msglevel(struct net_device *dev)
10429{
10430 struct tg3 *tp = netdev_priv(dev);
10431 return tp->msg_enable;
10432}
6aa20a22 10433
1da177e4
LT
10434static void tg3_set_msglevel(struct net_device *dev, u32 value)
10435{
10436 struct tg3 *tp = netdev_priv(dev);
10437 tp->msg_enable = value;
10438}
6aa20a22 10439
1da177e4
LT
10440static int tg3_nway_reset(struct net_device *dev)
10441{
10442 struct tg3 *tp = netdev_priv(dev);
1da177e4 10443 int r;
6aa20a22 10444
1da177e4
LT
10445 if (!netif_running(dev))
10446 return -EAGAIN;
10447
f07e9af3 10448 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10449 return -EINVAL;
10450
63c3a66f 10451 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10452 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10453 return -EAGAIN;
3f0e3ad7 10454 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10455 } else {
10456 u32 bmcr;
10457
10458 spin_lock_bh(&tp->lock);
10459 r = -EINVAL;
10460 tg3_readphy(tp, MII_BMCR, &bmcr);
10461 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10462 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10463 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10464 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10465 BMCR_ANENABLE);
10466 r = 0;
10467 }
10468 spin_unlock_bh(&tp->lock);
1da177e4 10469 }
6aa20a22 10470
1da177e4
LT
10471 return r;
10472}
6aa20a22 10473
1da177e4
LT
10474static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10475{
10476 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10477
2c49a44d 10478 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10479 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10480 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10481 else
10482 ering->rx_jumbo_max_pending = 0;
10483
10484 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10485
10486 ering->rx_pending = tp->rx_pending;
63c3a66f 10487 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10488 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10489 else
10490 ering->rx_jumbo_pending = 0;
10491
f3f3f27e 10492 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10493}
6aa20a22 10494
1da177e4
LT
10495static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10496{
10497 struct tg3 *tp = netdev_priv(dev);
646c9edd 10498 int i, irq_sync = 0, err = 0;
6aa20a22 10499
2c49a44d
MC
10500 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10501 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10502 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10503 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10504 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10505 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10506 return -EINVAL;
6aa20a22 10507
bbe832c0 10508 if (netif_running(dev)) {
b02fd9e3 10509 tg3_phy_stop(tp);
1da177e4 10510 tg3_netif_stop(tp);
bbe832c0
MC
10511 irq_sync = 1;
10512 }
1da177e4 10513
bbe832c0 10514 tg3_full_lock(tp, irq_sync);
6aa20a22 10515
1da177e4
LT
10516 tp->rx_pending = ering->rx_pending;
10517
63c3a66f 10518 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10519 tp->rx_pending > 63)
10520 tp->rx_pending = 63;
10521 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10522
6fd45cb8 10523 for (i = 0; i < tp->irq_max; i++)
646c9edd 10524 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10525
10526 if (netif_running(dev)) {
944d980e 10527 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10528 err = tg3_restart_hw(tp, 1);
10529 if (!err)
10530 tg3_netif_start(tp);
1da177e4
LT
10531 }
10532
f47c11ee 10533 tg3_full_unlock(tp);
6aa20a22 10534
b02fd9e3
MC
10535 if (irq_sync && !err)
10536 tg3_phy_start(tp);
10537
b9ec6c1b 10538 return err;
1da177e4 10539}
6aa20a22 10540
1da177e4
LT
10541static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10542{
10543 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10544
63c3a66f 10545 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10546
4a2db503 10547 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
10548 epause->rx_pause = 1;
10549 else
10550 epause->rx_pause = 0;
10551
4a2db503 10552 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
10553 epause->tx_pause = 1;
10554 else
10555 epause->tx_pause = 0;
1da177e4 10556}
6aa20a22 10557
1da177e4
LT
10558static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10559{
10560 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10561 int err = 0;
6aa20a22 10562
63c3a66f 10563 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10564 u32 newadv;
10565 struct phy_device *phydev;
1da177e4 10566
2712168f 10567 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10568
2712168f
MC
10569 if (!(phydev->supported & SUPPORTED_Pause) ||
10570 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10571 (epause->rx_pause != epause->tx_pause)))
2712168f 10572 return -EINVAL;
1da177e4 10573
2712168f
MC
10574 tp->link_config.flowctrl = 0;
10575 if (epause->rx_pause) {
10576 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10577
10578 if (epause->tx_pause) {
10579 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10580 newadv = ADVERTISED_Pause;
b02fd9e3 10581 } else
2712168f
MC
10582 newadv = ADVERTISED_Pause |
10583 ADVERTISED_Asym_Pause;
10584 } else if (epause->tx_pause) {
10585 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10586 newadv = ADVERTISED_Asym_Pause;
10587 } else
10588 newadv = 0;
10589
10590 if (epause->autoneg)
63c3a66f 10591 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10592 else
63c3a66f 10593 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10594
f07e9af3 10595 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10596 u32 oldadv = phydev->advertising &
10597 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10598 if (oldadv != newadv) {
10599 phydev->advertising &=
10600 ~(ADVERTISED_Pause |
10601 ADVERTISED_Asym_Pause);
10602 phydev->advertising |= newadv;
10603 if (phydev->autoneg) {
10604 /*
10605 * Always renegotiate the link to
10606 * inform our link partner of our
10607 * flow control settings, even if the
10608 * flow control is forced. Let
10609 * tg3_adjust_link() do the final
10610 * flow control setup.
10611 */
10612 return phy_start_aneg(phydev);
b02fd9e3 10613 }
b02fd9e3 10614 }
b02fd9e3 10615
2712168f 10616 if (!epause->autoneg)
b02fd9e3 10617 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10618 } else {
10619 tp->link_config.orig_advertising &=
10620 ~(ADVERTISED_Pause |
10621 ADVERTISED_Asym_Pause);
10622 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10623 }
10624 } else {
10625 int irq_sync = 0;
10626
10627 if (netif_running(dev)) {
10628 tg3_netif_stop(tp);
10629 irq_sync = 1;
10630 }
10631
10632 tg3_full_lock(tp, irq_sync);
10633
10634 if (epause->autoneg)
63c3a66f 10635 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10636 else
63c3a66f 10637 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10638 if (epause->rx_pause)
e18ce346 10639 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10640 else
e18ce346 10641 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10642 if (epause->tx_pause)
e18ce346 10643 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10644 else
e18ce346 10645 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10646
10647 if (netif_running(dev)) {
10648 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10649 err = tg3_restart_hw(tp, 1);
10650 if (!err)
10651 tg3_netif_start(tp);
10652 }
10653
10654 tg3_full_unlock(tp);
10655 }
6aa20a22 10656
b9ec6c1b 10657 return err;
1da177e4 10658}
6aa20a22 10659
de6f31eb 10660static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10661{
b9f2c044
JG
10662 switch (sset) {
10663 case ETH_SS_TEST:
10664 return TG3_NUM_TEST;
10665 case ETH_SS_STATS:
10666 return TG3_NUM_STATS;
10667 default:
10668 return -EOPNOTSUPP;
10669 }
4cafd3f5
MC
10670}
10671
90415477
MC
10672static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
10673 u32 *rules __always_unused)
10674{
10675 struct tg3 *tp = netdev_priv(dev);
10676
10677 if (!tg3_flag(tp, SUPPORT_MSIX))
10678 return -EOPNOTSUPP;
10679
10680 switch (info->cmd) {
10681 case ETHTOOL_GRXRINGS:
10682 if (netif_running(tp->dev))
10683 info->data = tp->irq_cnt;
10684 else {
10685 info->data = num_online_cpus();
10686 if (info->data > TG3_IRQ_MAX_VECS_RSS)
10687 info->data = TG3_IRQ_MAX_VECS_RSS;
10688 }
10689
10690 /* The first interrupt vector only
10691 * handles link interrupts.
10692 */
10693 info->data -= 1;
10694 return 0;
10695
10696 default:
10697 return -EOPNOTSUPP;
10698 }
10699}
10700
10701static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
10702{
10703 u32 size = 0;
10704 struct tg3 *tp = netdev_priv(dev);
10705
10706 if (tg3_flag(tp, SUPPORT_MSIX))
10707 size = TG3_RSS_INDIR_TBL_SIZE;
10708
10709 return size;
10710}
10711
10712static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
10713{
10714 struct tg3 *tp = netdev_priv(dev);
10715 int i;
10716
10717 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10718 indir[i] = tp->rss_ind_tbl[i];
10719
10720 return 0;
10721}
10722
10723static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
10724{
10725 struct tg3 *tp = netdev_priv(dev);
10726 size_t i;
10727
10728 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10729 tp->rss_ind_tbl[i] = indir[i];
10730
10731 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
10732 return 0;
10733
10734 /* It is legal to write the indirection
10735 * table while the device is running.
10736 */
10737 tg3_full_lock(tp, 0);
10738 tg3_rss_write_indir_tbl(tp);
10739 tg3_full_unlock(tp);
10740
10741 return 0;
10742}
10743
de6f31eb 10744static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10745{
10746 switch (stringset) {
10747 case ETH_SS_STATS:
10748 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10749 break;
4cafd3f5
MC
10750 case ETH_SS_TEST:
10751 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10752 break;
1da177e4
LT
10753 default:
10754 WARN_ON(1); /* we need a WARN() */
10755 break;
10756 }
10757}
10758
81b8709c 10759static int tg3_set_phys_id(struct net_device *dev,
10760 enum ethtool_phys_id_state state)
4009a93d
MC
10761{
10762 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10763
10764 if (!netif_running(tp->dev))
10765 return -EAGAIN;
10766
81b8709c 10767 switch (state) {
10768 case ETHTOOL_ID_ACTIVE:
fce55922 10769 return 1; /* cycle on/off once per second */
4009a93d 10770
81b8709c 10771 case ETHTOOL_ID_ON:
10772 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10773 LED_CTRL_1000MBPS_ON |
10774 LED_CTRL_100MBPS_ON |
10775 LED_CTRL_10MBPS_ON |
10776 LED_CTRL_TRAFFIC_OVERRIDE |
10777 LED_CTRL_TRAFFIC_BLINK |
10778 LED_CTRL_TRAFFIC_LED);
10779 break;
6aa20a22 10780
81b8709c 10781 case ETHTOOL_ID_OFF:
10782 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10783 LED_CTRL_TRAFFIC_OVERRIDE);
10784 break;
4009a93d 10785
81b8709c 10786 case ETHTOOL_ID_INACTIVE:
10787 tw32(MAC_LED_CTRL, tp->led_ctrl);
10788 break;
4009a93d 10789 }
81b8709c 10790
4009a93d
MC
10791 return 0;
10792}
10793
de6f31eb 10794static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10795 struct ethtool_stats *estats, u64 *tmp_stats)
10796{
10797 struct tg3 *tp = netdev_priv(dev);
0e6c9da3
MC
10798
10799 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
1da177e4
LT
10800}
10801
535a490e 10802static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
10803{
10804 int i;
10805 __be32 *buf;
10806 u32 offset = 0, len = 0;
10807 u32 magic, val;
10808
63c3a66f 10809 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10810 return NULL;
10811
10812 if (magic == TG3_EEPROM_MAGIC) {
10813 for (offset = TG3_NVM_DIR_START;
10814 offset < TG3_NVM_DIR_END;
10815 offset += TG3_NVM_DIRENT_SIZE) {
10816 if (tg3_nvram_read(tp, offset, &val))
10817 return NULL;
10818
10819 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10820 TG3_NVM_DIRTYPE_EXTVPD)
10821 break;
10822 }
10823
10824 if (offset != TG3_NVM_DIR_END) {
10825 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10826 if (tg3_nvram_read(tp, offset + 4, &offset))
10827 return NULL;
10828
10829 offset = tg3_nvram_logical_addr(tp, offset);
10830 }
10831 }
10832
10833 if (!offset || !len) {
10834 offset = TG3_NVM_VPD_OFF;
10835 len = TG3_NVM_VPD_LEN;
10836 }
10837
10838 buf = kmalloc(len, GFP_KERNEL);
10839 if (buf == NULL)
10840 return NULL;
10841
10842 if (magic == TG3_EEPROM_MAGIC) {
10843 for (i = 0; i < len; i += 4) {
10844 /* The data is in little-endian format in NVRAM.
10845 * Use the big-endian read routines to preserve
10846 * the byte order as it exists in NVRAM.
10847 */
10848 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10849 goto error;
10850 }
10851 } else {
10852 u8 *ptr;
10853 ssize_t cnt;
10854 unsigned int pos = 0;
10855
10856 ptr = (u8 *)&buf[0];
10857 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10858 cnt = pci_read_vpd(tp->pdev, pos,
10859 len - pos, ptr);
10860 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10861 cnt = 0;
10862 else if (cnt < 0)
10863 goto error;
10864 }
10865 if (pos != len)
10866 goto error;
10867 }
10868
535a490e
MC
10869 *vpdlen = len;
10870
c3e94500
MC
10871 return buf;
10872
10873error:
10874 kfree(buf);
10875 return NULL;
10876}
10877
566f86ad 10878#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10879#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10880#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10881#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10882#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10883#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 10884#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
10885#define NVRAM_SELFBOOT_HW_SIZE 0x20
10886#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10887
10888static int tg3_test_nvram(struct tg3 *tp)
10889{
535a490e 10890 u32 csum, magic, len;
a9dc529d 10891 __be32 *buf;
ab0049b4 10892 int i, j, k, err = 0, size;
566f86ad 10893
63c3a66f 10894 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10895 return 0;
10896
e4f34110 10897 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10898 return -EIO;
10899
1b27777a
MC
10900 if (magic == TG3_EEPROM_MAGIC)
10901 size = NVRAM_TEST_SIZE;
b16250e3 10902 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10903 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10904 TG3_EEPROM_SB_FORMAT_1) {
10905 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10906 case TG3_EEPROM_SB_REVISION_0:
10907 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10908 break;
10909 case TG3_EEPROM_SB_REVISION_2:
10910 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10911 break;
10912 case TG3_EEPROM_SB_REVISION_3:
10913 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10914 break;
727a6d9f
MC
10915 case TG3_EEPROM_SB_REVISION_4:
10916 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10917 break;
10918 case TG3_EEPROM_SB_REVISION_5:
10919 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10920 break;
10921 case TG3_EEPROM_SB_REVISION_6:
10922 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10923 break;
a5767dec 10924 default:
727a6d9f 10925 return -EIO;
a5767dec
MC
10926 }
10927 } else
1b27777a 10928 return 0;
b16250e3
MC
10929 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10930 size = NVRAM_SELFBOOT_HW_SIZE;
10931 else
1b27777a
MC
10932 return -EIO;
10933
10934 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10935 if (buf == NULL)
10936 return -ENOMEM;
10937
1b27777a
MC
10938 err = -EIO;
10939 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10940 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10941 if (err)
566f86ad 10942 break;
566f86ad 10943 }
1b27777a 10944 if (i < size)
566f86ad
MC
10945 goto out;
10946
1b27777a 10947 /* Selfboot format */
a9dc529d 10948 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10949 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10950 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10951 u8 *buf8 = (u8 *) buf, csum8 = 0;
10952
b9fc7dc5 10953 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10954 TG3_EEPROM_SB_REVISION_2) {
10955 /* For rev 2, the csum doesn't include the MBA. */
10956 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10957 csum8 += buf8[i];
10958 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10959 csum8 += buf8[i];
10960 } else {
10961 for (i = 0; i < size; i++)
10962 csum8 += buf8[i];
10963 }
1b27777a 10964
ad96b485
AB
10965 if (csum8 == 0) {
10966 err = 0;
10967 goto out;
10968 }
10969
10970 err = -EIO;
10971 goto out;
1b27777a 10972 }
566f86ad 10973
b9fc7dc5 10974 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10975 TG3_EEPROM_MAGIC_HW) {
10976 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10977 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10978 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10979
10980 /* Separate the parity bits and the data bytes. */
10981 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10982 if ((i == 0) || (i == 8)) {
10983 int l;
10984 u8 msk;
10985
10986 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10987 parity[k++] = buf8[i] & msk;
10988 i++;
859a5887 10989 } else if (i == 16) {
b16250e3
MC
10990 int l;
10991 u8 msk;
10992
10993 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10994 parity[k++] = buf8[i] & msk;
10995 i++;
10996
10997 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10998 parity[k++] = buf8[i] & msk;
10999 i++;
11000 }
11001 data[j++] = buf8[i];
11002 }
11003
11004 err = -EIO;
11005 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
11006 u8 hw8 = hweight8(data[i]);
11007
11008 if ((hw8 & 0x1) && parity[i])
11009 goto out;
11010 else if (!(hw8 & 0x1) && !parity[i])
11011 goto out;
11012 }
11013 err = 0;
11014 goto out;
11015 }
11016
01c3a392
MC
11017 err = -EIO;
11018
566f86ad
MC
11019 /* Bootstrap checksum at offset 0x10 */
11020 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 11021 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
11022 goto out;
11023
11024 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
11025 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 11026 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 11027 goto out;
566f86ad 11028
c3e94500
MC
11029 kfree(buf);
11030
535a490e 11031 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
11032 if (!buf)
11033 return -ENOMEM;
d4894f3e 11034
535a490e 11035 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11036 if (i > 0) {
11037 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11038 if (j < 0)
11039 goto out;
11040
535a490e 11041 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11042 goto out;
11043
11044 i += PCI_VPD_LRDT_TAG_SIZE;
11045 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11046 PCI_VPD_RO_KEYWORD_CHKSUM);
11047 if (j > 0) {
11048 u8 csum8 = 0;
11049
11050 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11051
11052 for (i = 0; i <= j; i++)
11053 csum8 += ((u8 *)buf)[i];
11054
11055 if (csum8)
11056 goto out;
11057 }
11058 }
11059
566f86ad
MC
11060 err = 0;
11061
11062out:
11063 kfree(buf);
11064 return err;
11065}
11066
ca43007a
MC
11067#define TG3_SERDES_TIMEOUT_SEC 2
11068#define TG3_COPPER_TIMEOUT_SEC 6
11069
11070static int tg3_test_link(struct tg3 *tp)
11071{
11072 int i, max;
11073
11074 if (!netif_running(tp->dev))
11075 return -ENODEV;
11076
f07e9af3 11077 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11078 max = TG3_SERDES_TIMEOUT_SEC;
11079 else
11080 max = TG3_COPPER_TIMEOUT_SEC;
11081
11082 for (i = 0; i < max; i++) {
11083 if (netif_carrier_ok(tp->dev))
11084 return 0;
11085
11086 if (msleep_interruptible(1000))
11087 break;
11088 }
11089
11090 return -EIO;
11091}
11092
a71116d1 11093/* Only test the commonly used registers */
30ca3e37 11094static int tg3_test_registers(struct tg3 *tp)
a71116d1 11095{
b16250e3 11096 int i, is_5705, is_5750;
a71116d1
MC
11097 u32 offset, read_mask, write_mask, val, save_val, read_val;
11098 static struct {
11099 u16 offset;
11100 u16 flags;
11101#define TG3_FL_5705 0x1
11102#define TG3_FL_NOT_5705 0x2
11103#define TG3_FL_NOT_5788 0x4
b16250e3 11104#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11105 u32 read_mask;
11106 u32 write_mask;
11107 } reg_tbl[] = {
11108 /* MAC Control Registers */
11109 { MAC_MODE, TG3_FL_NOT_5705,
11110 0x00000000, 0x00ef6f8c },
11111 { MAC_MODE, TG3_FL_5705,
11112 0x00000000, 0x01ef6b8c },
11113 { MAC_STATUS, TG3_FL_NOT_5705,
11114 0x03800107, 0x00000000 },
11115 { MAC_STATUS, TG3_FL_5705,
11116 0x03800100, 0x00000000 },
11117 { MAC_ADDR_0_HIGH, 0x0000,
11118 0x00000000, 0x0000ffff },
11119 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11120 0x00000000, 0xffffffff },
a71116d1
MC
11121 { MAC_RX_MTU_SIZE, 0x0000,
11122 0x00000000, 0x0000ffff },
11123 { MAC_TX_MODE, 0x0000,
11124 0x00000000, 0x00000070 },
11125 { MAC_TX_LENGTHS, 0x0000,
11126 0x00000000, 0x00003fff },
11127 { MAC_RX_MODE, TG3_FL_NOT_5705,
11128 0x00000000, 0x000007fc },
11129 { MAC_RX_MODE, TG3_FL_5705,
11130 0x00000000, 0x000007dc },
11131 { MAC_HASH_REG_0, 0x0000,
11132 0x00000000, 0xffffffff },
11133 { MAC_HASH_REG_1, 0x0000,
11134 0x00000000, 0xffffffff },
11135 { MAC_HASH_REG_2, 0x0000,
11136 0x00000000, 0xffffffff },
11137 { MAC_HASH_REG_3, 0x0000,
11138 0x00000000, 0xffffffff },
11139
11140 /* Receive Data and Receive BD Initiator Control Registers. */
11141 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11142 0x00000000, 0xffffffff },
11143 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11144 0x00000000, 0xffffffff },
11145 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11146 0x00000000, 0x00000003 },
11147 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11148 0x00000000, 0xffffffff },
11149 { RCVDBDI_STD_BD+0, 0x0000,
11150 0x00000000, 0xffffffff },
11151 { RCVDBDI_STD_BD+4, 0x0000,
11152 0x00000000, 0xffffffff },
11153 { RCVDBDI_STD_BD+8, 0x0000,
11154 0x00000000, 0xffff0002 },
11155 { RCVDBDI_STD_BD+0xc, 0x0000,
11156 0x00000000, 0xffffffff },
6aa20a22 11157
a71116d1
MC
11158 /* Receive BD Initiator Control Registers. */
11159 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11160 0x00000000, 0xffffffff },
11161 { RCVBDI_STD_THRESH, TG3_FL_5705,
11162 0x00000000, 0x000003ff },
11163 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11164 0x00000000, 0xffffffff },
6aa20a22 11165
a71116d1
MC
11166 /* Host Coalescing Control Registers. */
11167 { HOSTCC_MODE, TG3_FL_NOT_5705,
11168 0x00000000, 0x00000004 },
11169 { HOSTCC_MODE, TG3_FL_5705,
11170 0x00000000, 0x000000f6 },
11171 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11172 0x00000000, 0xffffffff },
11173 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11174 0x00000000, 0x000003ff },
11175 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11176 0x00000000, 0xffffffff },
11177 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11178 0x00000000, 0x000003ff },
11179 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11180 0x00000000, 0xffffffff },
11181 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11182 0x00000000, 0x000000ff },
11183 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11184 0x00000000, 0xffffffff },
11185 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11186 0x00000000, 0x000000ff },
11187 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11188 0x00000000, 0xffffffff },
11189 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11190 0x00000000, 0xffffffff },
11191 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11192 0x00000000, 0xffffffff },
11193 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11194 0x00000000, 0x000000ff },
11195 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11196 0x00000000, 0xffffffff },
11197 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11198 0x00000000, 0x000000ff },
11199 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11200 0x00000000, 0xffffffff },
11201 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11202 0x00000000, 0xffffffff },
11203 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11204 0x00000000, 0xffffffff },
11205 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11206 0x00000000, 0xffffffff },
11207 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11208 0x00000000, 0xffffffff },
11209 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11210 0xffffffff, 0x00000000 },
11211 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11212 0xffffffff, 0x00000000 },
11213
11214 /* Buffer Manager Control Registers. */
b16250e3 11215 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11216 0x00000000, 0x007fff80 },
b16250e3 11217 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11218 0x00000000, 0x007fffff },
11219 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11220 0x00000000, 0x0000003f },
11221 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11222 0x00000000, 0x000001ff },
11223 { BUFMGR_MB_HIGH_WATER, 0x0000,
11224 0x00000000, 0x000001ff },
11225 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11226 0xffffffff, 0x00000000 },
11227 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11228 0xffffffff, 0x00000000 },
6aa20a22 11229
a71116d1
MC
11230 /* Mailbox Registers */
11231 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11232 0x00000000, 0x000001ff },
11233 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11234 0x00000000, 0x000001ff },
11235 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11236 0x00000000, 0x000007ff },
11237 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11238 0x00000000, 0x000001ff },
11239
11240 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11241 };
11242
b16250e3 11243 is_5705 = is_5750 = 0;
63c3a66f 11244 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11245 is_5705 = 1;
63c3a66f 11246 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11247 is_5750 = 1;
11248 }
a71116d1
MC
11249
11250 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11251 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11252 continue;
11253
11254 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11255 continue;
11256
63c3a66f 11257 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11258 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11259 continue;
11260
b16250e3
MC
11261 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11262 continue;
11263
a71116d1
MC
11264 offset = (u32) reg_tbl[i].offset;
11265 read_mask = reg_tbl[i].read_mask;
11266 write_mask = reg_tbl[i].write_mask;
11267
11268 /* Save the original register content */
11269 save_val = tr32(offset);
11270
11271 /* Determine the read-only value. */
11272 read_val = save_val & read_mask;
11273
11274 /* Write zero to the register, then make sure the read-only bits
11275 * are not changed and the read/write bits are all zeros.
11276 */
11277 tw32(offset, 0);
11278
11279 val = tr32(offset);
11280
11281 /* Test the read-only and read/write bits. */
11282 if (((val & read_mask) != read_val) || (val & write_mask))
11283 goto out;
11284
11285 /* Write ones to all the bits defined by RdMask and WrMask, then
11286 * make sure the read-only bits are not changed and the
11287 * read/write bits are all ones.
11288 */
11289 tw32(offset, read_mask | write_mask);
11290
11291 val = tr32(offset);
11292
11293 /* Test the read-only bits. */
11294 if ((val & read_mask) != read_val)
11295 goto out;
11296
11297 /* Test the read/write bits. */
11298 if ((val & write_mask) != write_mask)
11299 goto out;
11300
11301 tw32(offset, save_val);
11302 }
11303
11304 return 0;
11305
11306out:
9f88f29f 11307 if (netif_msg_hw(tp))
2445e461
MC
11308 netdev_err(tp->dev,
11309 "Register test failed at offset %x\n", offset);
a71116d1
MC
11310 tw32(offset, save_val);
11311 return -EIO;
11312}
11313
7942e1db
MC
11314static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11315{
f71e1309 11316 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11317 int i;
11318 u32 j;
11319
e9edda69 11320 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11321 for (j = 0; j < len; j += 4) {
11322 u32 val;
11323
11324 tg3_write_mem(tp, offset + j, test_pattern[i]);
11325 tg3_read_mem(tp, offset + j, &val);
11326 if (val != test_pattern[i])
11327 return -EIO;
11328 }
11329 }
11330 return 0;
11331}
11332
11333static int tg3_test_memory(struct tg3 *tp)
11334{
11335 static struct mem_entry {
11336 u32 offset;
11337 u32 len;
11338 } mem_tbl_570x[] = {
38690194 11339 { 0x00000000, 0x00b50},
7942e1db
MC
11340 { 0x00002000, 0x1c000},
11341 { 0xffffffff, 0x00000}
11342 }, mem_tbl_5705[] = {
11343 { 0x00000100, 0x0000c},
11344 { 0x00000200, 0x00008},
7942e1db
MC
11345 { 0x00004000, 0x00800},
11346 { 0x00006000, 0x01000},
11347 { 0x00008000, 0x02000},
11348 { 0x00010000, 0x0e000},
11349 { 0xffffffff, 0x00000}
79f4d13a
MC
11350 }, mem_tbl_5755[] = {
11351 { 0x00000200, 0x00008},
11352 { 0x00004000, 0x00800},
11353 { 0x00006000, 0x00800},
11354 { 0x00008000, 0x02000},
11355 { 0x00010000, 0x0c000},
11356 { 0xffffffff, 0x00000}
b16250e3
MC
11357 }, mem_tbl_5906[] = {
11358 { 0x00000200, 0x00008},
11359 { 0x00004000, 0x00400},
11360 { 0x00006000, 0x00400},
11361 { 0x00008000, 0x01000},
11362 { 0x00010000, 0x01000},
11363 { 0xffffffff, 0x00000}
8b5a6c42
MC
11364 }, mem_tbl_5717[] = {
11365 { 0x00000200, 0x00008},
11366 { 0x00010000, 0x0a000},
11367 { 0x00020000, 0x13c00},
11368 { 0xffffffff, 0x00000}
11369 }, mem_tbl_57765[] = {
11370 { 0x00000200, 0x00008},
11371 { 0x00004000, 0x00800},
11372 { 0x00006000, 0x09800},
11373 { 0x00010000, 0x0a000},
11374 { 0xffffffff, 0x00000}
7942e1db
MC
11375 };
11376 struct mem_entry *mem_tbl;
11377 int err = 0;
11378 int i;
11379
63c3a66f 11380 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 11381 mem_tbl = mem_tbl_5717;
55086ad9 11382 else if (tg3_flag(tp, 57765_CLASS))
8b5a6c42 11383 mem_tbl = mem_tbl_57765;
63c3a66f 11384 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11385 mem_tbl = mem_tbl_5755;
11386 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11387 mem_tbl = mem_tbl_5906;
63c3a66f 11388 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11389 mem_tbl = mem_tbl_5705;
11390 else
7942e1db
MC
11391 mem_tbl = mem_tbl_570x;
11392
11393 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11394 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11395 if (err)
7942e1db
MC
11396 break;
11397 }
6aa20a22 11398
7942e1db
MC
11399 return err;
11400}
11401
bb158d69
MC
11402#define TG3_TSO_MSS 500
11403
11404#define TG3_TSO_IP_HDR_LEN 20
11405#define TG3_TSO_TCP_HDR_LEN 20
11406#define TG3_TSO_TCP_OPT_LEN 12
11407
11408static const u8 tg3_tso_header[] = {
114090x08, 0x00,
114100x45, 0x00, 0x00, 0x00,
114110x00, 0x00, 0x40, 0x00,
114120x40, 0x06, 0x00, 0x00,
114130x0a, 0x00, 0x00, 0x01,
114140x0a, 0x00, 0x00, 0x02,
114150x0d, 0x00, 0xe0, 0x00,
114160x00, 0x00, 0x01, 0x00,
114170x00, 0x00, 0x02, 0x00,
114180x80, 0x10, 0x10, 0x00,
114190x14, 0x09, 0x00, 0x00,
114200x01, 0x01, 0x08, 0x0a,
114210x11, 0x11, 0x11, 0x11,
114220x11, 0x11, 0x11, 0x11,
11423};
9f40dead 11424
28a45957 11425static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11426{
5e5a7f37 11427 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11428 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11429 u32 budget;
9205fd9c
ED
11430 struct sk_buff *skb;
11431 u8 *tx_data, *rx_data;
c76949a6
MC
11432 dma_addr_t map;
11433 int num_pkts, tx_len, rx_len, i, err;
11434 struct tg3_rx_buffer_desc *desc;
898a56f8 11435 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11436 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11437
c8873405
MC
11438 tnapi = &tp->napi[0];
11439 rnapi = &tp->napi[0];
0c1d0e2b 11440 if (tp->irq_cnt > 1) {
63c3a66f 11441 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11442 rnapi = &tp->napi[1];
63c3a66f 11443 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11444 tnapi = &tp->napi[1];
0c1d0e2b 11445 }
fd2ce37f 11446 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11447
c76949a6
MC
11448 err = -EIO;
11449
4852a861 11450 tx_len = pktsz;
a20e9c62 11451 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11452 if (!skb)
11453 return -ENOMEM;
11454
c76949a6
MC
11455 tx_data = skb_put(skb, tx_len);
11456 memcpy(tx_data, tp->dev->dev_addr, 6);
11457 memset(tx_data + 6, 0x0, 8);
11458
4852a861 11459 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11460
28a45957 11461 if (tso_loopback) {
bb158d69
MC
11462 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11463
11464 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11465 TG3_TSO_TCP_OPT_LEN;
11466
11467 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11468 sizeof(tg3_tso_header));
11469 mss = TG3_TSO_MSS;
11470
11471 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11472 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11473
11474 /* Set the total length field in the IP header */
11475 iph->tot_len = htons((u16)(mss + hdr_len));
11476
11477 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11478 TXD_FLAG_CPU_POST_DMA);
11479
63c3a66f
JP
11480 if (tg3_flag(tp, HW_TSO_1) ||
11481 tg3_flag(tp, HW_TSO_2) ||
11482 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11483 struct tcphdr *th;
11484 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11485 th = (struct tcphdr *)&tx_data[val];
11486 th->check = 0;
11487 } else
11488 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11489
63c3a66f 11490 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11491 mss |= (hdr_len & 0xc) << 12;
11492 if (hdr_len & 0x10)
11493 base_flags |= 0x00000010;
11494 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11495 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11496 mss |= hdr_len << 9;
63c3a66f 11497 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11498 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11499 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11500 } else {
11501 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11502 }
11503
11504 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11505 } else {
11506 num_pkts = 1;
11507 data_off = ETH_HLEN;
11508 }
11509
11510 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11511 tx_data[i] = (u8) (i & 0xff);
11512
f4188d8a
AD
11513 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11514 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11515 dev_kfree_skb(skb);
11516 return -EIO;
11517 }
c76949a6 11518
0d681b27
MC
11519 val = tnapi->tx_prod;
11520 tnapi->tx_buffers[val].skb = skb;
11521 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11522
c76949a6 11523 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11524 rnapi->coal_now);
c76949a6
MC
11525
11526 udelay(10);
11527
898a56f8 11528 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11529
84b67b27
MC
11530 budget = tg3_tx_avail(tnapi);
11531 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11532 base_flags | TXD_FLAG_END, mss, 0)) {
11533 tnapi->tx_buffers[val].skb = NULL;
11534 dev_kfree_skb(skb);
11535 return -EIO;
11536 }
c76949a6 11537
f3f3f27e 11538 tnapi->tx_prod++;
c76949a6 11539
f3f3f27e
MC
11540 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11541 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11542
11543 udelay(10);
11544
303fc921
MC
11545 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11546 for (i = 0; i < 35; i++) {
c76949a6 11547 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11548 coal_now);
c76949a6
MC
11549
11550 udelay(10);
11551
898a56f8
MC
11552 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11553 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11554 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11555 (rx_idx == (rx_start_idx + num_pkts)))
11556 break;
11557 }
11558
ba1142e4 11559 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11560 dev_kfree_skb(skb);
11561
f3f3f27e 11562 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11563 goto out;
11564
11565 if (rx_idx != rx_start_idx + num_pkts)
11566 goto out;
11567
bb158d69
MC
11568 val = data_off;
11569 while (rx_idx != rx_start_idx) {
11570 desc = &rnapi->rx_rcb[rx_start_idx++];
11571 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11572 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11573
bb158d69
MC
11574 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11575 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11576 goto out;
c76949a6 11577
bb158d69
MC
11578 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11579 - ETH_FCS_LEN;
c76949a6 11580
28a45957 11581 if (!tso_loopback) {
bb158d69
MC
11582 if (rx_len != tx_len)
11583 goto out;
4852a861 11584
bb158d69
MC
11585 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11586 if (opaque_key != RXD_OPAQUE_RING_STD)
11587 goto out;
11588 } else {
11589 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11590 goto out;
11591 }
11592 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11593 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11594 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11595 goto out;
bb158d69 11596 }
4852a861 11597
bb158d69 11598 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11599 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11600 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11601 mapping);
11602 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11603 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11604 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11605 mapping);
11606 } else
11607 goto out;
c76949a6 11608
bb158d69
MC
11609 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11610 PCI_DMA_FROMDEVICE);
c76949a6 11611
9205fd9c 11612 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11613 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11614 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11615 goto out;
11616 }
c76949a6 11617 }
bb158d69 11618
c76949a6 11619 err = 0;
6aa20a22 11620
9205fd9c 11621 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11622out:
11623 return err;
11624}
11625
00c266b7
MC
11626#define TG3_STD_LOOPBACK_FAILED 1
11627#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11628#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11629#define TG3_LOOPBACK_FAILED \
11630 (TG3_STD_LOOPBACK_FAILED | \
11631 TG3_JMB_LOOPBACK_FAILED | \
11632 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11633
941ec90f 11634static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11635{
28a45957 11636 int err = -EIO;
2215e24c 11637 u32 eee_cap;
9f40dead 11638
ab789046
MC
11639 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11640 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11641
28a45957
MC
11642 if (!netif_running(tp->dev)) {
11643 data[0] = TG3_LOOPBACK_FAILED;
11644 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11645 if (do_extlpbk)
11646 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11647 goto done;
11648 }
11649
b9ec6c1b 11650 err = tg3_reset_hw(tp, 1);
ab789046 11651 if (err) {
28a45957
MC
11652 data[0] = TG3_LOOPBACK_FAILED;
11653 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11654 if (do_extlpbk)
11655 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11656 goto done;
11657 }
9f40dead 11658
63c3a66f 11659 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11660 int i;
11661
11662 /* Reroute all rx packets to the 1st queue */
11663 for (i = MAC_RSS_INDIR_TBL_0;
11664 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11665 tw32(i, 0x0);
11666 }
11667
6e01b20b
MC
11668 /* HW errata - mac loopback fails in some cases on 5780.
11669 * Normal traffic and PHY loopback are not affected by
11670 * errata. Also, the MAC loopback test is deprecated for
11671 * all newer ASIC revisions.
11672 */
11673 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11674 !tg3_flag(tp, CPMU_PRESENT)) {
11675 tg3_mac_loopback(tp, true);
9936bcf6 11676
28a45957
MC
11677 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11678 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11679
11680 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11681 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11682 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11683
11684 tg3_mac_loopback(tp, false);
11685 }
4852a861 11686
f07e9af3 11687 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11688 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11689 int i;
11690
941ec90f 11691 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11692
11693 /* Wait for link */
11694 for (i = 0; i < 100; i++) {
11695 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11696 break;
11697 mdelay(1);
11698 }
11699
28a45957
MC
11700 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11701 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11702 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11703 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11704 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11705 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11706 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11707 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11708
941ec90f
MC
11709 if (do_extlpbk) {
11710 tg3_phy_lpbk_set(tp, 0, true);
11711
11712 /* All link indications report up, but the hardware
11713 * isn't really ready for about 20 msec. Double it
11714 * to be sure.
11715 */
11716 mdelay(40);
11717
11718 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11719 data[2] |= TG3_STD_LOOPBACK_FAILED;
11720 if (tg3_flag(tp, TSO_CAPABLE) &&
11721 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11722 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11723 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11724 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11725 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11726 }
11727
5e5a7f37
MC
11728 /* Re-enable gphy autopowerdown. */
11729 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11730 tg3_phy_toggle_apd(tp, true);
11731 }
6833c043 11732
941ec90f 11733 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11734
ab789046
MC
11735done:
11736 tp->phy_flags |= eee_cap;
11737
9f40dead
MC
11738 return err;
11739}
11740
4cafd3f5
MC
11741static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11742 u64 *data)
11743{
566f86ad 11744 struct tg3 *tp = netdev_priv(dev);
941ec90f 11745 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11746
bed9829f
MC
11747 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11748 tg3_power_up(tp)) {
11749 etest->flags |= ETH_TEST_FL_FAILED;
11750 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11751 return;
11752 }
bc1c7567 11753
566f86ad
MC
11754 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11755
11756 if (tg3_test_nvram(tp) != 0) {
11757 etest->flags |= ETH_TEST_FL_FAILED;
11758 data[0] = 1;
11759 }
941ec90f 11760 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11761 etest->flags |= ETH_TEST_FL_FAILED;
11762 data[1] = 1;
11763 }
a71116d1 11764 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11765 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11766
11767 if (netif_running(dev)) {
b02fd9e3 11768 tg3_phy_stop(tp);
a71116d1 11769 tg3_netif_stop(tp);
bbe832c0
MC
11770 irq_sync = 1;
11771 }
a71116d1 11772
bbe832c0 11773 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11774
11775 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11776 err = tg3_nvram_lock(tp);
a71116d1 11777 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11778 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11779 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11780 if (!err)
11781 tg3_nvram_unlock(tp);
a71116d1 11782
f07e9af3 11783 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11784 tg3_phy_reset(tp);
11785
a71116d1
MC
11786 if (tg3_test_registers(tp) != 0) {
11787 etest->flags |= ETH_TEST_FL_FAILED;
11788 data[2] = 1;
11789 }
28a45957 11790
7942e1db
MC
11791 if (tg3_test_memory(tp) != 0) {
11792 etest->flags |= ETH_TEST_FL_FAILED;
11793 data[3] = 1;
11794 }
28a45957 11795
941ec90f
MC
11796 if (doextlpbk)
11797 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11798
11799 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 11800 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11801
f47c11ee
DM
11802 tg3_full_unlock(tp);
11803
d4bc3927
MC
11804 if (tg3_test_interrupt(tp) != 0) {
11805 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 11806 data[7] = 1;
d4bc3927 11807 }
f47c11ee
DM
11808
11809 tg3_full_lock(tp, 0);
d4bc3927 11810
a71116d1
MC
11811 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11812 if (netif_running(dev)) {
63c3a66f 11813 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11814 err2 = tg3_restart_hw(tp, 1);
11815 if (!err2)
b9ec6c1b 11816 tg3_netif_start(tp);
a71116d1 11817 }
f47c11ee
DM
11818
11819 tg3_full_unlock(tp);
b02fd9e3
MC
11820
11821 if (irq_sync && !err2)
11822 tg3_phy_start(tp);
a71116d1 11823 }
80096068 11824 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11825 tg3_power_down(tp);
bc1c7567 11826
4cafd3f5
MC
11827}
11828
1da177e4
LT
11829static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11830{
11831 struct mii_ioctl_data *data = if_mii(ifr);
11832 struct tg3 *tp = netdev_priv(dev);
11833 int err;
11834
63c3a66f 11835 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11836 struct phy_device *phydev;
f07e9af3 11837 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11838 return -EAGAIN;
3f0e3ad7 11839 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11840 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11841 }
11842
33f401ae 11843 switch (cmd) {
1da177e4 11844 case SIOCGMIIPHY:
882e9793 11845 data->phy_id = tp->phy_addr;
1da177e4
LT
11846
11847 /* fallthru */
11848 case SIOCGMIIREG: {
11849 u32 mii_regval;
11850
f07e9af3 11851 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11852 break; /* We have no PHY */
11853
34eea5ac 11854 if (!netif_running(dev))
bc1c7567
MC
11855 return -EAGAIN;
11856
f47c11ee 11857 spin_lock_bh(&tp->lock);
1da177e4 11858 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11859 spin_unlock_bh(&tp->lock);
1da177e4
LT
11860
11861 data->val_out = mii_regval;
11862
11863 return err;
11864 }
11865
11866 case SIOCSMIIREG:
f07e9af3 11867 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11868 break; /* We have no PHY */
11869
34eea5ac 11870 if (!netif_running(dev))
bc1c7567
MC
11871 return -EAGAIN;
11872
f47c11ee 11873 spin_lock_bh(&tp->lock);
1da177e4 11874 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11875 spin_unlock_bh(&tp->lock);
1da177e4
LT
11876
11877 return err;
11878
11879 default:
11880 /* do nothing */
11881 break;
11882 }
11883 return -EOPNOTSUPP;
11884}
11885
15f9850d
DM
11886static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11887{
11888 struct tg3 *tp = netdev_priv(dev);
11889
11890 memcpy(ec, &tp->coal, sizeof(*ec));
11891 return 0;
11892}
11893
d244c892
MC
11894static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11895{
11896 struct tg3 *tp = netdev_priv(dev);
11897 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11898 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11899
63c3a66f 11900 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11901 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11902 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11903 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11904 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11905 }
11906
11907 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11908 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11909 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11910 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11911 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11912 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11913 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11914 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11915 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11916 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11917 return -EINVAL;
11918
11919 /* No rx interrupts will be generated if both are zero */
11920 if ((ec->rx_coalesce_usecs == 0) &&
11921 (ec->rx_max_coalesced_frames == 0))
11922 return -EINVAL;
11923
11924 /* No tx interrupts will be generated if both are zero */
11925 if ((ec->tx_coalesce_usecs == 0) &&
11926 (ec->tx_max_coalesced_frames == 0))
11927 return -EINVAL;
11928
11929 /* Only copy relevant parameters, ignore all others. */
11930 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11931 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11932 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11933 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11934 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11935 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11936 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11937 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11938 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11939
11940 if (netif_running(dev)) {
11941 tg3_full_lock(tp, 0);
11942 __tg3_set_coalesce(tp, &tp->coal);
11943 tg3_full_unlock(tp);
11944 }
11945 return 0;
11946}
11947
7282d491 11948static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11949 .get_settings = tg3_get_settings,
11950 .set_settings = tg3_set_settings,
11951 .get_drvinfo = tg3_get_drvinfo,
11952 .get_regs_len = tg3_get_regs_len,
11953 .get_regs = tg3_get_regs,
11954 .get_wol = tg3_get_wol,
11955 .set_wol = tg3_set_wol,
11956 .get_msglevel = tg3_get_msglevel,
11957 .set_msglevel = tg3_set_msglevel,
11958 .nway_reset = tg3_nway_reset,
11959 .get_link = ethtool_op_get_link,
11960 .get_eeprom_len = tg3_get_eeprom_len,
11961 .get_eeprom = tg3_get_eeprom,
11962 .set_eeprom = tg3_set_eeprom,
11963 .get_ringparam = tg3_get_ringparam,
11964 .set_ringparam = tg3_set_ringparam,
11965 .get_pauseparam = tg3_get_pauseparam,
11966 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11967 .self_test = tg3_self_test,
1da177e4 11968 .get_strings = tg3_get_strings,
81b8709c 11969 .set_phys_id = tg3_set_phys_id,
1da177e4 11970 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11971 .get_coalesce = tg3_get_coalesce,
d244c892 11972 .set_coalesce = tg3_set_coalesce,
b9f2c044 11973 .get_sset_count = tg3_get_sset_count,
90415477
MC
11974 .get_rxnfc = tg3_get_rxnfc,
11975 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
11976 .get_rxfh_indir = tg3_get_rxfh_indir,
11977 .set_rxfh_indir = tg3_set_rxfh_indir,
1da177e4
LT
11978};
11979
faf1627a
MC
11980static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
11981 int new_mtu)
11982{
11983 dev->mtu = new_mtu;
11984
11985 if (new_mtu > ETH_DATA_LEN) {
11986 if (tg3_flag(tp, 5780_CLASS)) {
11987 netdev_update_features(dev);
11988 tg3_flag_clear(tp, TSO_CAPABLE);
11989 } else {
11990 tg3_flag_set(tp, JUMBO_RING_ENABLE);
11991 }
11992 } else {
11993 if (tg3_flag(tp, 5780_CLASS)) {
11994 tg3_flag_set(tp, TSO_CAPABLE);
11995 netdev_update_features(dev);
11996 }
11997 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
11998 }
11999}
12000
12001static int tg3_change_mtu(struct net_device *dev, int new_mtu)
12002{
12003 struct tg3 *tp = netdev_priv(dev);
12004 int err;
12005
12006 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
12007 return -EINVAL;
12008
12009 if (!netif_running(dev)) {
12010 /* We'll just catch it later when the
12011 * device is up'd.
12012 */
12013 tg3_set_mtu(dev, tp, new_mtu);
12014 return 0;
12015 }
12016
12017 tg3_phy_stop(tp);
12018
12019 tg3_netif_stop(tp);
12020
12021 tg3_full_lock(tp, 1);
12022
12023 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12024
12025 tg3_set_mtu(dev, tp, new_mtu);
12026
12027 err = tg3_restart_hw(tp, 0);
12028
12029 if (!err)
12030 tg3_netif_start(tp);
12031
12032 tg3_full_unlock(tp);
12033
12034 if (!err)
12035 tg3_phy_start(tp);
12036
12037 return err;
12038}
12039
12040static const struct net_device_ops tg3_netdev_ops = {
12041 .ndo_open = tg3_open,
12042 .ndo_stop = tg3_close,
12043 .ndo_start_xmit = tg3_start_xmit,
12044 .ndo_get_stats64 = tg3_get_stats64,
12045 .ndo_validate_addr = eth_validate_addr,
12046 .ndo_set_rx_mode = tg3_set_rx_mode,
12047 .ndo_set_mac_address = tg3_set_mac_addr,
12048 .ndo_do_ioctl = tg3_ioctl,
12049 .ndo_tx_timeout = tg3_tx_timeout,
12050 .ndo_change_mtu = tg3_change_mtu,
12051 .ndo_fix_features = tg3_fix_features,
12052 .ndo_set_features = tg3_set_features,
12053#ifdef CONFIG_NET_POLL_CONTROLLER
12054 .ndo_poll_controller = tg3_poll_controller,
12055#endif
12056};
12057
1da177e4
LT
12058static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
12059{
1b27777a 12060 u32 cursize, val, magic;
1da177e4
LT
12061
12062 tp->nvram_size = EEPROM_CHIP_SIZE;
12063
e4f34110 12064 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
12065 return;
12066
b16250e3
MC
12067 if ((magic != TG3_EEPROM_MAGIC) &&
12068 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
12069 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
12070 return;
12071
12072 /*
12073 * Size the chip by reading offsets at increasing powers of two.
12074 * When we encounter our validation signature, we know the addressing
12075 * has wrapped around, and thus have our chip size.
12076 */
1b27777a 12077 cursize = 0x10;
1da177e4
LT
12078
12079 while (cursize < tp->nvram_size) {
e4f34110 12080 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
12081 return;
12082
1820180b 12083 if (val == magic)
1da177e4
LT
12084 break;
12085
12086 cursize <<= 1;
12087 }
12088
12089 tp->nvram_size = cursize;
12090}
6aa20a22 12091
1da177e4
LT
12092static void __devinit tg3_get_nvram_size(struct tg3 *tp)
12093{
12094 u32 val;
12095
63c3a66f 12096 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
12097 return;
12098
12099 /* Selfboot format */
1820180b 12100 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
12101 tg3_get_eeprom_size(tp);
12102 return;
12103 }
12104
6d348f2c 12105 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 12106 if (val != 0) {
6d348f2c
MC
12107 /* This is confusing. We want to operate on the
12108 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12109 * call will read from NVRAM and byteswap the data
12110 * according to the byteswapping settings for all
12111 * other register accesses. This ensures the data we
12112 * want will always reside in the lower 16-bits.
12113 * However, the data in NVRAM is in LE format, which
12114 * means the data from the NVRAM read will always be
12115 * opposite the endianness of the CPU. The 16-bit
12116 * byteswap then brings the data to CPU endianness.
12117 */
12118 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12119 return;
12120 }
12121 }
fd1122a2 12122 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12123}
12124
12125static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12126{
12127 u32 nvcfg1;
12128
12129 nvcfg1 = tr32(NVRAM_CFG1);
12130 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12131 tg3_flag_set(tp, FLASH);
8590a603 12132 } else {
1da177e4
LT
12133 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12134 tw32(NVRAM_CFG1, nvcfg1);
12135 }
12136
6ff6f81d 12137 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12138 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12139 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12140 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12141 tp->nvram_jedecnum = JEDEC_ATMEL;
12142 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12143 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12144 break;
12145 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12146 tp->nvram_jedecnum = JEDEC_ATMEL;
12147 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12148 break;
12149 case FLASH_VENDOR_ATMEL_EEPROM:
12150 tp->nvram_jedecnum = JEDEC_ATMEL;
12151 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12152 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12153 break;
12154 case FLASH_VENDOR_ST:
12155 tp->nvram_jedecnum = JEDEC_ST;
12156 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12157 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12158 break;
12159 case FLASH_VENDOR_SAIFUN:
12160 tp->nvram_jedecnum = JEDEC_SAIFUN;
12161 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12162 break;
12163 case FLASH_VENDOR_SST_SMALL:
12164 case FLASH_VENDOR_SST_LARGE:
12165 tp->nvram_jedecnum = JEDEC_SST;
12166 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12167 break;
1da177e4 12168 }
8590a603 12169 } else {
1da177e4
LT
12170 tp->nvram_jedecnum = JEDEC_ATMEL;
12171 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12172 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12173 }
12174}
12175
a1b950d5
MC
12176static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12177{
12178 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12179 case FLASH_5752PAGE_SIZE_256:
12180 tp->nvram_pagesize = 256;
12181 break;
12182 case FLASH_5752PAGE_SIZE_512:
12183 tp->nvram_pagesize = 512;
12184 break;
12185 case FLASH_5752PAGE_SIZE_1K:
12186 tp->nvram_pagesize = 1024;
12187 break;
12188 case FLASH_5752PAGE_SIZE_2K:
12189 tp->nvram_pagesize = 2048;
12190 break;
12191 case FLASH_5752PAGE_SIZE_4K:
12192 tp->nvram_pagesize = 4096;
12193 break;
12194 case FLASH_5752PAGE_SIZE_264:
12195 tp->nvram_pagesize = 264;
12196 break;
12197 case FLASH_5752PAGE_SIZE_528:
12198 tp->nvram_pagesize = 528;
12199 break;
12200 }
12201}
12202
361b4ac2
MC
12203static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12204{
12205 u32 nvcfg1;
12206
12207 nvcfg1 = tr32(NVRAM_CFG1);
12208
e6af301b
MC
12209 /* NVRAM protection for TPM */
12210 if (nvcfg1 & (1 << 27))
63c3a66f 12211 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12212
361b4ac2 12213 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12214 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12215 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12216 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12217 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12218 break;
12219 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12220 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12221 tg3_flag_set(tp, NVRAM_BUFFERED);
12222 tg3_flag_set(tp, FLASH);
8590a603
MC
12223 break;
12224 case FLASH_5752VENDOR_ST_M45PE10:
12225 case FLASH_5752VENDOR_ST_M45PE20:
12226 case FLASH_5752VENDOR_ST_M45PE40:
12227 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12228 tg3_flag_set(tp, NVRAM_BUFFERED);
12229 tg3_flag_set(tp, FLASH);
8590a603 12230 break;
361b4ac2
MC
12231 }
12232
63c3a66f 12233 if (tg3_flag(tp, FLASH)) {
a1b950d5 12234 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12235 } else {
361b4ac2
MC
12236 /* For eeprom, set pagesize to maximum eeprom size */
12237 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12238
12239 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12240 tw32(NVRAM_CFG1, nvcfg1);
12241 }
12242}
12243
d3c7b886
MC
12244static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12245{
989a9d23 12246 u32 nvcfg1, protect = 0;
d3c7b886
MC
12247
12248 nvcfg1 = tr32(NVRAM_CFG1);
12249
12250 /* NVRAM protection for TPM */
989a9d23 12251 if (nvcfg1 & (1 << 27)) {
63c3a66f 12252 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12253 protect = 1;
12254 }
d3c7b886 12255
989a9d23
MC
12256 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12257 switch (nvcfg1) {
8590a603
MC
12258 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12259 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12260 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12261 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12262 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12263 tg3_flag_set(tp, NVRAM_BUFFERED);
12264 tg3_flag_set(tp, FLASH);
8590a603
MC
12265 tp->nvram_pagesize = 264;
12266 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12267 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12268 tp->nvram_size = (protect ? 0x3e200 :
12269 TG3_NVRAM_SIZE_512KB);
12270 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12271 tp->nvram_size = (protect ? 0x1f200 :
12272 TG3_NVRAM_SIZE_256KB);
12273 else
12274 tp->nvram_size = (protect ? 0x1f200 :
12275 TG3_NVRAM_SIZE_128KB);
12276 break;
12277 case FLASH_5752VENDOR_ST_M45PE10:
12278 case FLASH_5752VENDOR_ST_M45PE20:
12279 case FLASH_5752VENDOR_ST_M45PE40:
12280 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12281 tg3_flag_set(tp, NVRAM_BUFFERED);
12282 tg3_flag_set(tp, FLASH);
8590a603
MC
12283 tp->nvram_pagesize = 256;
12284 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12285 tp->nvram_size = (protect ?
12286 TG3_NVRAM_SIZE_64KB :
12287 TG3_NVRAM_SIZE_128KB);
12288 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12289 tp->nvram_size = (protect ?
12290 TG3_NVRAM_SIZE_64KB :
12291 TG3_NVRAM_SIZE_256KB);
12292 else
12293 tp->nvram_size = (protect ?
12294 TG3_NVRAM_SIZE_128KB :
12295 TG3_NVRAM_SIZE_512KB);
12296 break;
d3c7b886
MC
12297 }
12298}
12299
1b27777a
MC
12300static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12301{
12302 u32 nvcfg1;
12303
12304 nvcfg1 = tr32(NVRAM_CFG1);
12305
12306 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12307 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12308 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12309 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12310 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12311 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12312 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12313 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12314
8590a603
MC
12315 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12316 tw32(NVRAM_CFG1, nvcfg1);
12317 break;
12318 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12319 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12320 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12321 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12322 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12323 tg3_flag_set(tp, NVRAM_BUFFERED);
12324 tg3_flag_set(tp, FLASH);
8590a603
MC
12325 tp->nvram_pagesize = 264;
12326 break;
12327 case FLASH_5752VENDOR_ST_M45PE10:
12328 case FLASH_5752VENDOR_ST_M45PE20:
12329 case FLASH_5752VENDOR_ST_M45PE40:
12330 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12331 tg3_flag_set(tp, NVRAM_BUFFERED);
12332 tg3_flag_set(tp, FLASH);
8590a603
MC
12333 tp->nvram_pagesize = 256;
12334 break;
1b27777a
MC
12335 }
12336}
12337
6b91fa02
MC
12338static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12339{
12340 u32 nvcfg1, protect = 0;
12341
12342 nvcfg1 = tr32(NVRAM_CFG1);
12343
12344 /* NVRAM protection for TPM */
12345 if (nvcfg1 & (1 << 27)) {
63c3a66f 12346 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12347 protect = 1;
12348 }
12349
12350 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12351 switch (nvcfg1) {
8590a603
MC
12352 case FLASH_5761VENDOR_ATMEL_ADB021D:
12353 case FLASH_5761VENDOR_ATMEL_ADB041D:
12354 case FLASH_5761VENDOR_ATMEL_ADB081D:
12355 case FLASH_5761VENDOR_ATMEL_ADB161D:
12356 case FLASH_5761VENDOR_ATMEL_MDB021D:
12357 case FLASH_5761VENDOR_ATMEL_MDB041D:
12358 case FLASH_5761VENDOR_ATMEL_MDB081D:
12359 case FLASH_5761VENDOR_ATMEL_MDB161D:
12360 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12361 tg3_flag_set(tp, NVRAM_BUFFERED);
12362 tg3_flag_set(tp, FLASH);
12363 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12364 tp->nvram_pagesize = 256;
12365 break;
12366 case FLASH_5761VENDOR_ST_A_M45PE20:
12367 case FLASH_5761VENDOR_ST_A_M45PE40:
12368 case FLASH_5761VENDOR_ST_A_M45PE80:
12369 case FLASH_5761VENDOR_ST_A_M45PE16:
12370 case FLASH_5761VENDOR_ST_M_M45PE20:
12371 case FLASH_5761VENDOR_ST_M_M45PE40:
12372 case FLASH_5761VENDOR_ST_M_M45PE80:
12373 case FLASH_5761VENDOR_ST_M_M45PE16:
12374 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12375 tg3_flag_set(tp, NVRAM_BUFFERED);
12376 tg3_flag_set(tp, FLASH);
8590a603
MC
12377 tp->nvram_pagesize = 256;
12378 break;
6b91fa02
MC
12379 }
12380
12381 if (protect) {
12382 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12383 } else {
12384 switch (nvcfg1) {
8590a603
MC
12385 case FLASH_5761VENDOR_ATMEL_ADB161D:
12386 case FLASH_5761VENDOR_ATMEL_MDB161D:
12387 case FLASH_5761VENDOR_ST_A_M45PE16:
12388 case FLASH_5761VENDOR_ST_M_M45PE16:
12389 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12390 break;
12391 case FLASH_5761VENDOR_ATMEL_ADB081D:
12392 case FLASH_5761VENDOR_ATMEL_MDB081D:
12393 case FLASH_5761VENDOR_ST_A_M45PE80:
12394 case FLASH_5761VENDOR_ST_M_M45PE80:
12395 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12396 break;
12397 case FLASH_5761VENDOR_ATMEL_ADB041D:
12398 case FLASH_5761VENDOR_ATMEL_MDB041D:
12399 case FLASH_5761VENDOR_ST_A_M45PE40:
12400 case FLASH_5761VENDOR_ST_M_M45PE40:
12401 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12402 break;
12403 case FLASH_5761VENDOR_ATMEL_ADB021D:
12404 case FLASH_5761VENDOR_ATMEL_MDB021D:
12405 case FLASH_5761VENDOR_ST_A_M45PE20:
12406 case FLASH_5761VENDOR_ST_M_M45PE20:
12407 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12408 break;
6b91fa02
MC
12409 }
12410 }
12411}
12412
b5d3772c
MC
12413static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12414{
12415 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12416 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12417 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12418}
12419
321d32a0
MC
12420static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12421{
12422 u32 nvcfg1;
12423
12424 nvcfg1 = tr32(NVRAM_CFG1);
12425
12426 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12427 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12428 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12429 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12430 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12431 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12432
12433 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12434 tw32(NVRAM_CFG1, nvcfg1);
12435 return;
12436 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12437 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12438 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12439 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12440 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12441 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12442 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12443 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12444 tg3_flag_set(tp, NVRAM_BUFFERED);
12445 tg3_flag_set(tp, FLASH);
321d32a0
MC
12446
12447 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12448 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12449 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12450 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12451 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12452 break;
12453 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12454 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12455 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12456 break;
12457 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12458 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12459 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12460 break;
12461 }
12462 break;
12463 case FLASH_5752VENDOR_ST_M45PE10:
12464 case FLASH_5752VENDOR_ST_M45PE20:
12465 case FLASH_5752VENDOR_ST_M45PE40:
12466 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12467 tg3_flag_set(tp, NVRAM_BUFFERED);
12468 tg3_flag_set(tp, FLASH);
321d32a0
MC
12469
12470 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12471 case FLASH_5752VENDOR_ST_M45PE10:
12472 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12473 break;
12474 case FLASH_5752VENDOR_ST_M45PE20:
12475 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12476 break;
12477 case FLASH_5752VENDOR_ST_M45PE40:
12478 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12479 break;
12480 }
12481 break;
12482 default:
63c3a66f 12483 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12484 return;
12485 }
12486
a1b950d5
MC
12487 tg3_nvram_get_pagesize(tp, nvcfg1);
12488 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12489 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12490}
12491
12492
12493static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12494{
12495 u32 nvcfg1;
12496
12497 nvcfg1 = tr32(NVRAM_CFG1);
12498
12499 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12500 case FLASH_5717VENDOR_ATMEL_EEPROM:
12501 case FLASH_5717VENDOR_MICRO_EEPROM:
12502 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12503 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12504 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12505
12506 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12507 tw32(NVRAM_CFG1, nvcfg1);
12508 return;
12509 case FLASH_5717VENDOR_ATMEL_MDB011D:
12510 case FLASH_5717VENDOR_ATMEL_ADB011B:
12511 case FLASH_5717VENDOR_ATMEL_ADB011D:
12512 case FLASH_5717VENDOR_ATMEL_MDB021D:
12513 case FLASH_5717VENDOR_ATMEL_ADB021B:
12514 case FLASH_5717VENDOR_ATMEL_ADB021D:
12515 case FLASH_5717VENDOR_ATMEL_45USPT:
12516 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12517 tg3_flag_set(tp, NVRAM_BUFFERED);
12518 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12519
12520 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12521 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12522 /* Detect size with tg3_nvram_get_size() */
12523 break;
a1b950d5
MC
12524 case FLASH_5717VENDOR_ATMEL_ADB021B:
12525 case FLASH_5717VENDOR_ATMEL_ADB021D:
12526 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12527 break;
12528 default:
12529 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12530 break;
12531 }
321d32a0 12532 break;
a1b950d5
MC
12533 case FLASH_5717VENDOR_ST_M_M25PE10:
12534 case FLASH_5717VENDOR_ST_A_M25PE10:
12535 case FLASH_5717VENDOR_ST_M_M45PE10:
12536 case FLASH_5717VENDOR_ST_A_M45PE10:
12537 case FLASH_5717VENDOR_ST_M_M25PE20:
12538 case FLASH_5717VENDOR_ST_A_M25PE20:
12539 case FLASH_5717VENDOR_ST_M_M45PE20:
12540 case FLASH_5717VENDOR_ST_A_M45PE20:
12541 case FLASH_5717VENDOR_ST_25USPT:
12542 case FLASH_5717VENDOR_ST_45USPT:
12543 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12544 tg3_flag_set(tp, NVRAM_BUFFERED);
12545 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12546
12547 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12548 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12549 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12550 /* Detect size with tg3_nvram_get_size() */
12551 break;
12552 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12553 case FLASH_5717VENDOR_ST_A_M45PE20:
12554 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12555 break;
12556 default:
12557 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12558 break;
12559 }
321d32a0 12560 break;
a1b950d5 12561 default:
63c3a66f 12562 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12563 return;
321d32a0 12564 }
a1b950d5
MC
12565
12566 tg3_nvram_get_pagesize(tp, nvcfg1);
12567 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12568 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12569}
12570
9b91b5f1
MC
12571static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12572{
12573 u32 nvcfg1, nvmpinstrp;
12574
12575 nvcfg1 = tr32(NVRAM_CFG1);
12576 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12577
12578 switch (nvmpinstrp) {
12579 case FLASH_5720_EEPROM_HD:
12580 case FLASH_5720_EEPROM_LD:
12581 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12582 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12583
12584 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12585 tw32(NVRAM_CFG1, nvcfg1);
12586 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12587 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12588 else
12589 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12590 return;
12591 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12592 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12593 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12594 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12595 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12596 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12597 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12598 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12599 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12600 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12601 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12602 case FLASH_5720VENDOR_ATMEL_45USPT:
12603 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12604 tg3_flag_set(tp, NVRAM_BUFFERED);
12605 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12606
12607 switch (nvmpinstrp) {
12608 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12609 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12610 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12611 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12612 break;
12613 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12614 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12615 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12616 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12617 break;
12618 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12619 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12620 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12621 break;
12622 default:
12623 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12624 break;
12625 }
12626 break;
12627 case FLASH_5720VENDOR_M_ST_M25PE10:
12628 case FLASH_5720VENDOR_M_ST_M45PE10:
12629 case FLASH_5720VENDOR_A_ST_M25PE10:
12630 case FLASH_5720VENDOR_A_ST_M45PE10:
12631 case FLASH_5720VENDOR_M_ST_M25PE20:
12632 case FLASH_5720VENDOR_M_ST_M45PE20:
12633 case FLASH_5720VENDOR_A_ST_M25PE20:
12634 case FLASH_5720VENDOR_A_ST_M45PE20:
12635 case FLASH_5720VENDOR_M_ST_M25PE40:
12636 case FLASH_5720VENDOR_M_ST_M45PE40:
12637 case FLASH_5720VENDOR_A_ST_M25PE40:
12638 case FLASH_5720VENDOR_A_ST_M45PE40:
12639 case FLASH_5720VENDOR_M_ST_M25PE80:
12640 case FLASH_5720VENDOR_M_ST_M45PE80:
12641 case FLASH_5720VENDOR_A_ST_M25PE80:
12642 case FLASH_5720VENDOR_A_ST_M45PE80:
12643 case FLASH_5720VENDOR_ST_25USPT:
12644 case FLASH_5720VENDOR_ST_45USPT:
12645 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12646 tg3_flag_set(tp, NVRAM_BUFFERED);
12647 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12648
12649 switch (nvmpinstrp) {
12650 case FLASH_5720VENDOR_M_ST_M25PE20:
12651 case FLASH_5720VENDOR_M_ST_M45PE20:
12652 case FLASH_5720VENDOR_A_ST_M25PE20:
12653 case FLASH_5720VENDOR_A_ST_M45PE20:
12654 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12655 break;
12656 case FLASH_5720VENDOR_M_ST_M25PE40:
12657 case FLASH_5720VENDOR_M_ST_M45PE40:
12658 case FLASH_5720VENDOR_A_ST_M25PE40:
12659 case FLASH_5720VENDOR_A_ST_M45PE40:
12660 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12661 break;
12662 case FLASH_5720VENDOR_M_ST_M25PE80:
12663 case FLASH_5720VENDOR_M_ST_M45PE80:
12664 case FLASH_5720VENDOR_A_ST_M25PE80:
12665 case FLASH_5720VENDOR_A_ST_M45PE80:
12666 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12667 break;
12668 default:
12669 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12670 break;
12671 }
12672 break;
12673 default:
63c3a66f 12674 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12675 return;
12676 }
12677
12678 tg3_nvram_get_pagesize(tp, nvcfg1);
12679 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12680 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12681}
12682
1da177e4
LT
12683/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12684static void __devinit tg3_nvram_init(struct tg3 *tp)
12685{
1da177e4
LT
12686 tw32_f(GRC_EEPROM_ADDR,
12687 (EEPROM_ADDR_FSM_RESET |
12688 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12689 EEPROM_ADDR_CLKPERD_SHIFT)));
12690
9d57f01c 12691 msleep(1);
1da177e4
LT
12692
12693 /* Enable seeprom accesses. */
12694 tw32_f(GRC_LOCAL_CTRL,
12695 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12696 udelay(100);
12697
12698 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12699 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12700 tg3_flag_set(tp, NVRAM);
1da177e4 12701
ec41c7df 12702 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12703 netdev_warn(tp->dev,
12704 "Cannot get nvram lock, %s failed\n",
05dbe005 12705 __func__);
ec41c7df
MC
12706 return;
12707 }
e6af301b 12708 tg3_enable_nvram_access(tp);
1da177e4 12709
989a9d23
MC
12710 tp->nvram_size = 0;
12711
361b4ac2
MC
12712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12713 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12714 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12715 tg3_get_5755_nvram_info(tp);
d30cdd28 12716 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12717 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12718 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12719 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12720 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12721 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12722 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12723 tg3_get_5906_nvram_info(tp);
b703df6f 12724 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 12725 tg3_flag(tp, 57765_CLASS))
321d32a0 12726 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12727 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12728 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12729 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12730 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12731 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12732 else
12733 tg3_get_nvram_info(tp);
12734
989a9d23
MC
12735 if (tp->nvram_size == 0)
12736 tg3_get_nvram_size(tp);
1da177e4 12737
e6af301b 12738 tg3_disable_nvram_access(tp);
381291b7 12739 tg3_nvram_unlock(tp);
1da177e4
LT
12740
12741 } else {
63c3a66f
JP
12742 tg3_flag_clear(tp, NVRAM);
12743 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12744
12745 tg3_get_eeprom_size(tp);
12746 }
12747}
12748
1da177e4
LT
12749static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12750 u32 offset, u32 len, u8 *buf)
12751{
12752 int i, j, rc = 0;
12753 u32 val;
12754
12755 for (i = 0; i < len; i += 4) {
b9fc7dc5 12756 u32 addr;
a9dc529d 12757 __be32 data;
1da177e4
LT
12758
12759 addr = offset + i;
12760
12761 memcpy(&data, buf + i, 4);
12762
62cedd11
MC
12763 /*
12764 * The SEEPROM interface expects the data to always be opposite
12765 * the native endian format. We accomplish this by reversing
12766 * all the operations that would have been performed on the
12767 * data from a call to tg3_nvram_read_be32().
12768 */
12769 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12770
12771 val = tr32(GRC_EEPROM_ADDR);
12772 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12773
12774 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12775 EEPROM_ADDR_READ);
12776 tw32(GRC_EEPROM_ADDR, val |
12777 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12778 (addr & EEPROM_ADDR_ADDR_MASK) |
12779 EEPROM_ADDR_START |
12780 EEPROM_ADDR_WRITE);
6aa20a22 12781
9d57f01c 12782 for (j = 0; j < 1000; j++) {
1da177e4
LT
12783 val = tr32(GRC_EEPROM_ADDR);
12784
12785 if (val & EEPROM_ADDR_COMPLETE)
12786 break;
9d57f01c 12787 msleep(1);
1da177e4
LT
12788 }
12789 if (!(val & EEPROM_ADDR_COMPLETE)) {
12790 rc = -EBUSY;
12791 break;
12792 }
12793 }
12794
12795 return rc;
12796}
12797
12798/* offset and length are dword aligned */
12799static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12800 u8 *buf)
12801{
12802 int ret = 0;
12803 u32 pagesize = tp->nvram_pagesize;
12804 u32 pagemask = pagesize - 1;
12805 u32 nvram_cmd;
12806 u8 *tmp;
12807
12808 tmp = kmalloc(pagesize, GFP_KERNEL);
12809 if (tmp == NULL)
12810 return -ENOMEM;
12811
12812 while (len) {
12813 int j;
e6af301b 12814 u32 phy_addr, page_off, size;
1da177e4
LT
12815
12816 phy_addr = offset & ~pagemask;
6aa20a22 12817
1da177e4 12818 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12819 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12820 (__be32 *) (tmp + j));
12821 if (ret)
1da177e4
LT
12822 break;
12823 }
12824 if (ret)
12825 break;
12826
c6cdf436 12827 page_off = offset & pagemask;
1da177e4
LT
12828 size = pagesize;
12829 if (len < size)
12830 size = len;
12831
12832 len -= size;
12833
12834 memcpy(tmp + page_off, buf, size);
12835
12836 offset = offset + (pagesize - page_off);
12837
e6af301b 12838 tg3_enable_nvram_access(tp);
1da177e4
LT
12839
12840 /*
12841 * Before we can erase the flash page, we need
12842 * to issue a special "write enable" command.
12843 */
12844 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12845
12846 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12847 break;
12848
12849 /* Erase the target page */
12850 tw32(NVRAM_ADDR, phy_addr);
12851
12852 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12853 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12854
c6cdf436 12855 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12856 break;
12857
12858 /* Issue another write enable to start the write. */
12859 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12860
12861 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12862 break;
12863
12864 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12865 __be32 data;
1da177e4 12866
b9fc7dc5 12867 data = *((__be32 *) (tmp + j));
a9dc529d 12868
b9fc7dc5 12869 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12870
12871 tw32(NVRAM_ADDR, phy_addr + j);
12872
12873 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12874 NVRAM_CMD_WR;
12875
12876 if (j == 0)
12877 nvram_cmd |= NVRAM_CMD_FIRST;
12878 else if (j == (pagesize - 4))
12879 nvram_cmd |= NVRAM_CMD_LAST;
12880
12881 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12882 break;
12883 }
12884 if (ret)
12885 break;
12886 }
12887
12888 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12889 tg3_nvram_exec_cmd(tp, nvram_cmd);
12890
12891 kfree(tmp);
12892
12893 return ret;
12894}
12895
12896/* offset and length are dword aligned */
12897static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12898 u8 *buf)
12899{
12900 int i, ret = 0;
12901
12902 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12903 u32 page_off, phy_addr, nvram_cmd;
12904 __be32 data;
1da177e4
LT
12905
12906 memcpy(&data, buf + i, 4);
b9fc7dc5 12907 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12908
c6cdf436 12909 page_off = offset % tp->nvram_pagesize;
1da177e4 12910
1820180b 12911 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12912
12913 tw32(NVRAM_ADDR, phy_addr);
12914
12915 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12916
c6cdf436 12917 if (page_off == 0 || i == 0)
1da177e4 12918 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12919 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12920 nvram_cmd |= NVRAM_CMD_LAST;
12921
12922 if (i == (len - 4))
12923 nvram_cmd |= NVRAM_CMD_LAST;
12924
321d32a0 12925 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12926 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12927 (tp->nvram_jedecnum == JEDEC_ST) &&
12928 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12929
12930 if ((ret = tg3_nvram_exec_cmd(tp,
12931 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12932 NVRAM_CMD_DONE)))
12933
12934 break;
12935 }
63c3a66f 12936 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12937 /* We always do complete word writes to eeprom. */
12938 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12939 }
12940
12941 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12942 break;
12943 }
12944 return ret;
12945}
12946
12947/* offset and length are dword aligned */
12948static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12949{
12950 int ret;
12951
63c3a66f 12952 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12953 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12954 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12955 udelay(40);
12956 }
12957
63c3a66f 12958 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12959 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12960 } else {
1da177e4
LT
12961 u32 grc_mode;
12962
ec41c7df
MC
12963 ret = tg3_nvram_lock(tp);
12964 if (ret)
12965 return ret;
1da177e4 12966
e6af301b 12967 tg3_enable_nvram_access(tp);
63c3a66f 12968 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12969 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12970
12971 grc_mode = tr32(GRC_MODE);
12972 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12973
63c3a66f 12974 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12975 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12976 buf);
859a5887 12977 } else {
1da177e4
LT
12978 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12979 buf);
12980 }
12981
12982 grc_mode = tr32(GRC_MODE);
12983 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12984
e6af301b 12985 tg3_disable_nvram_access(tp);
1da177e4
LT
12986 tg3_nvram_unlock(tp);
12987 }
12988
63c3a66f 12989 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12990 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12991 udelay(40);
12992 }
12993
12994 return ret;
12995}
12996
12997struct subsys_tbl_ent {
12998 u16 subsys_vendor, subsys_devid;
12999 u32 phy_id;
13000};
13001
24daf2b0 13002static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 13003 /* Broadcom boards. */
24daf2b0 13004 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13005 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 13006 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13007 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 13008 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13009 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
13010 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13011 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
13012 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13013 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 13014 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13015 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13016 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13017 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
13018 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13019 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 13020 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13021 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 13022 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13023 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 13024 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13025 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
13026
13027 /* 3com boards. */
24daf2b0 13028 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13029 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 13030 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13031 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13032 { TG3PCI_SUBVENDOR_ID_3COM,
13033 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
13034 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13035 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 13036 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13037 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13038
13039 /* DELL boards. */
24daf2b0 13040 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13041 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 13042 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13043 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 13044 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13045 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 13046 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13047 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
13048
13049 /* Compaq boards. */
24daf2b0 13050 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13051 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 13052 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13053 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13054 { TG3PCI_SUBVENDOR_ID_COMPAQ,
13055 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
13056 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13057 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 13058 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13059 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13060
13061 /* IBM boards. */
24daf2b0
MC
13062 { TG3PCI_SUBVENDOR_ID_IBM,
13063 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
13064};
13065
24daf2b0 13066static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
13067{
13068 int i;
13069
13070 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
13071 if ((subsys_id_to_phy_id[i].subsys_vendor ==
13072 tp->pdev->subsystem_vendor) &&
13073 (subsys_id_to_phy_id[i].subsys_devid ==
13074 tp->pdev->subsystem_device))
13075 return &subsys_id_to_phy_id[i];
13076 }
13077 return NULL;
13078}
13079
7d0c41ef 13080static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 13081{
1da177e4 13082 u32 val;
f49639e6 13083
79eb6904 13084 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
13085 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13086
a85feb8c 13087 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
13088 tg3_flag_set(tp, EEPROM_WRITE_PROT);
13089 tg3_flag_set(tp, WOL_CAP);
72b845e0 13090
b5d3772c 13091 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 13092 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
13093 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13094 tg3_flag_set(tp, IS_NIC);
9d26e213 13095 }
0527ba35
MC
13096 val = tr32(VCPU_CFGSHDW);
13097 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 13098 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 13099 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 13100 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 13101 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13102 device_set_wakeup_enable(&tp->pdev->dev, true);
13103 }
05ac4cb7 13104 goto done;
b5d3772c
MC
13105 }
13106
1da177e4
LT
13107 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13108 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13109 u32 nic_cfg, led_cfg;
a9daf367 13110 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 13111 int eeprom_phy_serdes = 0;
1da177e4
LT
13112
13113 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13114 tp->nic_sram_data_cfg = nic_cfg;
13115
13116 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13117 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13118 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13119 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13120 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13121 (ver > 0) && (ver < 0x100))
13122 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13123
a9daf367
MC
13124 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13125 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13126
1da177e4
LT
13127 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13128 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13129 eeprom_phy_serdes = 1;
13130
13131 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13132 if (nic_phy_id != 0) {
13133 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13134 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13135
13136 eeprom_phy_id = (id1 >> 16) << 10;
13137 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13138 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13139 } else
13140 eeprom_phy_id = 0;
13141
7d0c41ef 13142 tp->phy_id = eeprom_phy_id;
747e8f8b 13143 if (eeprom_phy_serdes) {
63c3a66f 13144 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13145 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13146 else
f07e9af3 13147 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13148 }
7d0c41ef 13149
63c3a66f 13150 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13151 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13152 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13153 else
1da177e4
LT
13154 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13155
13156 switch (led_cfg) {
13157 default:
13158 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13159 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13160 break;
13161
13162 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13163 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13164 break;
13165
13166 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13167 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13168
13169 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13170 * read on some older 5700/5701 bootcode.
13171 */
13172 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13173 ASIC_REV_5700 ||
13174 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13175 ASIC_REV_5701)
13176 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13177
1da177e4
LT
13178 break;
13179
13180 case SHASTA_EXT_LED_SHARED:
13181 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13182 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13183 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13184 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13185 LED_CTRL_MODE_PHY_2);
13186 break;
13187
13188 case SHASTA_EXT_LED_MAC:
13189 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13190 break;
13191
13192 case SHASTA_EXT_LED_COMBO:
13193 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13194 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13195 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13196 LED_CTRL_MODE_PHY_2);
13197 break;
13198
855e1111 13199 }
1da177e4
LT
13200
13201 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13202 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13203 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13204 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13205
b2a5c19c
MC
13206 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13207 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13208
9d26e213 13209 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13210 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13211 if ((tp->pdev->subsystem_vendor ==
13212 PCI_VENDOR_ID_ARIMA) &&
13213 (tp->pdev->subsystem_device == 0x205a ||
13214 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13215 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13216 } else {
63c3a66f
JP
13217 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13218 tg3_flag_set(tp, IS_NIC);
9d26e213 13219 }
1da177e4
LT
13220
13221 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13222 tg3_flag_set(tp, ENABLE_ASF);
13223 if (tg3_flag(tp, 5750_PLUS))
13224 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13225 }
b2b98d4a
MC
13226
13227 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13228 tg3_flag(tp, 5750_PLUS))
13229 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13230
f07e9af3 13231 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13232 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13233 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13234
63c3a66f 13235 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13236 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13237 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13238 device_set_wakeup_enable(&tp->pdev->dev, true);
13239 }
0527ba35 13240
1da177e4 13241 if (cfg2 & (1 << 17))
f07e9af3 13242 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13243
13244 /* serdes signal pre-emphasis in register 0x590 set by */
13245 /* bootcode if bit 18 is set */
13246 if (cfg2 & (1 << 18))
f07e9af3 13247 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13248
63c3a66f
JP
13249 if ((tg3_flag(tp, 57765_PLUS) ||
13250 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13251 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13252 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13253 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13254
63c3a66f 13255 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13256 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13257 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13258 u32 cfg3;
13259
13260 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13261 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13262 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13263 }
a9daf367 13264
14417063 13265 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13266 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13267 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13268 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13269 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13270 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13271 }
05ac4cb7 13272done:
63c3a66f 13273 if (tg3_flag(tp, WOL_CAP))
43067ed8 13274 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13275 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13276 else
13277 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13278}
13279
b2a5c19c
MC
13280static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13281{
13282 int i;
13283 u32 val;
13284
13285 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13286 tw32(OTP_CTRL, cmd);
13287
13288 /* Wait for up to 1 ms for command to execute. */
13289 for (i = 0; i < 100; i++) {
13290 val = tr32(OTP_STATUS);
13291 if (val & OTP_STATUS_CMD_DONE)
13292 break;
13293 udelay(10);
13294 }
13295
13296 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13297}
13298
13299/* Read the gphy configuration from the OTP region of the chip. The gphy
13300 * configuration is a 32-bit value that straddles the alignment boundary.
13301 * We do two 32-bit reads and then shift and merge the results.
13302 */
13303static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13304{
13305 u32 bhalf_otp, thalf_otp;
13306
13307 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13308
13309 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13310 return 0;
13311
13312 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13313
13314 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13315 return 0;
13316
13317 thalf_otp = tr32(OTP_READ_DATA);
13318
13319 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13320
13321 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13322 return 0;
13323
13324 bhalf_otp = tr32(OTP_READ_DATA);
13325
13326 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13327}
13328
e256f8a3
MC
13329static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13330{
202ff1c2 13331 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13332
13333 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13334 adv |= ADVERTISED_1000baseT_Half |
13335 ADVERTISED_1000baseT_Full;
13336
13337 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13338 adv |= ADVERTISED_100baseT_Half |
13339 ADVERTISED_100baseT_Full |
13340 ADVERTISED_10baseT_Half |
13341 ADVERTISED_10baseT_Full |
13342 ADVERTISED_TP;
13343 else
13344 adv |= ADVERTISED_FIBRE;
13345
13346 tp->link_config.advertising = adv;
13347 tp->link_config.speed = SPEED_INVALID;
13348 tp->link_config.duplex = DUPLEX_INVALID;
13349 tp->link_config.autoneg = AUTONEG_ENABLE;
13350 tp->link_config.active_speed = SPEED_INVALID;
13351 tp->link_config.active_duplex = DUPLEX_INVALID;
13352 tp->link_config.orig_speed = SPEED_INVALID;
13353 tp->link_config.orig_duplex = DUPLEX_INVALID;
13354 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13355}
13356
7d0c41ef
MC
13357static int __devinit tg3_phy_probe(struct tg3 *tp)
13358{
13359 u32 hw_phy_id_1, hw_phy_id_2;
13360 u32 hw_phy_id, hw_phy_id_masked;
13361 int err;
1da177e4 13362
e256f8a3 13363 /* flow control autonegotiation is default behavior */
63c3a66f 13364 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13365 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13366
63c3a66f 13367 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13368 return tg3_phy_init(tp);
13369
1da177e4 13370 /* Reading the PHY ID register can conflict with ASF
877d0310 13371 * firmware access to the PHY hardware.
1da177e4
LT
13372 */
13373 err = 0;
63c3a66f 13374 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13375 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13376 } else {
13377 /* Now read the physical PHY_ID from the chip and verify
13378 * that it is sane. If it doesn't look good, we fall back
13379 * to either the hard-coded table based PHY_ID and failing
13380 * that the value found in the eeprom area.
13381 */
13382 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13383 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13384
13385 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13386 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13387 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13388
79eb6904 13389 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13390 }
13391
79eb6904 13392 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13393 tp->phy_id = hw_phy_id;
79eb6904 13394 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13395 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13396 else
f07e9af3 13397 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13398 } else {
79eb6904 13399 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13400 /* Do nothing, phy ID already set up in
13401 * tg3_get_eeprom_hw_cfg().
13402 */
1da177e4
LT
13403 } else {
13404 struct subsys_tbl_ent *p;
13405
13406 /* No eeprom signature? Try the hardcoded
13407 * subsys device table.
13408 */
24daf2b0 13409 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13410 if (!p)
13411 return -ENODEV;
13412
13413 tp->phy_id = p->phy_id;
13414 if (!tp->phy_id ||
79eb6904 13415 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13416 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13417 }
13418 }
13419
a6b68dab 13420 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13421 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13422 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13423 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13424 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13425 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13426 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13427 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13428
e256f8a3
MC
13429 tg3_phy_init_link_config(tp);
13430
f07e9af3 13431 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13432 !tg3_flag(tp, ENABLE_APE) &&
13433 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 13434 u32 bmsr, dummy;
1da177e4
LT
13435
13436 tg3_readphy(tp, MII_BMSR, &bmsr);
13437 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13438 (bmsr & BMSR_LSTATUS))
13439 goto skip_phy_reset;
6aa20a22 13440
1da177e4
LT
13441 err = tg3_phy_reset(tp);
13442 if (err)
13443 return err;
13444
42b64a45 13445 tg3_phy_set_wirespeed(tp);
1da177e4 13446
e2bf73e7 13447 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
13448 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13449 tp->link_config.flowctrl);
1da177e4
LT
13450
13451 tg3_writephy(tp, MII_BMCR,
13452 BMCR_ANENABLE | BMCR_ANRESTART);
13453 }
1da177e4
LT
13454 }
13455
13456skip_phy_reset:
79eb6904 13457 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13458 err = tg3_init_5401phy_dsp(tp);
13459 if (err)
13460 return err;
1da177e4 13461
1da177e4
LT
13462 err = tg3_init_5401phy_dsp(tp);
13463 }
13464
1da177e4
LT
13465 return err;
13466}
13467
184b8904 13468static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13469{
a4a8bb15 13470 u8 *vpd_data;
4181b2c8 13471 unsigned int block_end, rosize, len;
535a490e 13472 u32 vpdlen;
184b8904 13473 int j, i = 0;
a4a8bb15 13474
535a490e 13475 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13476 if (!vpd_data)
13477 goto out_no_vpd;
1da177e4 13478
535a490e 13479 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13480 if (i < 0)
13481 goto out_not_found;
1da177e4 13482
4181b2c8
MC
13483 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13484 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13485 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13486
535a490e 13487 if (block_end > vpdlen)
4181b2c8 13488 goto out_not_found;
af2c6a4a 13489
184b8904
MC
13490 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13491 PCI_VPD_RO_KEYWORD_MFR_ID);
13492 if (j > 0) {
13493 len = pci_vpd_info_field_size(&vpd_data[j]);
13494
13495 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13496 if (j + len > block_end || len != 4 ||
13497 memcmp(&vpd_data[j], "1028", 4))
13498 goto partno;
13499
13500 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13501 PCI_VPD_RO_KEYWORD_VENDOR0);
13502 if (j < 0)
13503 goto partno;
13504
13505 len = pci_vpd_info_field_size(&vpd_data[j]);
13506
13507 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13508 if (j + len > block_end)
13509 goto partno;
13510
13511 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13512 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13513 }
13514
13515partno:
4181b2c8
MC
13516 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13517 PCI_VPD_RO_KEYWORD_PARTNO);
13518 if (i < 0)
13519 goto out_not_found;
af2c6a4a 13520
4181b2c8 13521 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13522
4181b2c8
MC
13523 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13524 if (len > TG3_BPN_SIZE ||
535a490e 13525 (len + i) > vpdlen)
4181b2c8 13526 goto out_not_found;
1da177e4 13527
4181b2c8 13528 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13529
1da177e4 13530out_not_found:
a4a8bb15 13531 kfree(vpd_data);
37a949c5 13532 if (tp->board_part_number[0])
a4a8bb15
MC
13533 return;
13534
13535out_no_vpd:
37a949c5
MC
13536 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13537 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13538 strcpy(tp->board_part_number, "BCM5717");
13539 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13540 strcpy(tp->board_part_number, "BCM5718");
13541 else
13542 goto nomatch;
13543 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13544 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13545 strcpy(tp->board_part_number, "BCM57780");
13546 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13547 strcpy(tp->board_part_number, "BCM57760");
13548 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13549 strcpy(tp->board_part_number, "BCM57790");
13550 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13551 strcpy(tp->board_part_number, "BCM57788");
13552 else
13553 goto nomatch;
13554 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13555 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13556 strcpy(tp->board_part_number, "BCM57761");
13557 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13558 strcpy(tp->board_part_number, "BCM57765");
13559 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13560 strcpy(tp->board_part_number, "BCM57781");
13561 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13562 strcpy(tp->board_part_number, "BCM57785");
13563 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13564 strcpy(tp->board_part_number, "BCM57791");
13565 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13566 strcpy(tp->board_part_number, "BCM57795");
13567 else
13568 goto nomatch;
55086ad9
MC
13569 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
13570 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
13571 strcpy(tp->board_part_number, "BCM57762");
13572 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
13573 strcpy(tp->board_part_number, "BCM57766");
13574 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
13575 strcpy(tp->board_part_number, "BCM57782");
13576 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13577 strcpy(tp->board_part_number, "BCM57786");
13578 else
13579 goto nomatch;
37a949c5 13580 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13581 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13582 } else {
13583nomatch:
b5d3772c 13584 strcpy(tp->board_part_number, "none");
37a949c5 13585 }
1da177e4
LT
13586}
13587
9c8a620e
MC
13588static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13589{
13590 u32 val;
13591
e4f34110 13592 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13593 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13594 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13595 val != 0)
13596 return 0;
13597
13598 return 1;
13599}
13600
acd9c119
MC
13601static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13602{
ff3a7cb2 13603 u32 val, offset, start, ver_offset;
75f9936e 13604 int i, dst_off;
ff3a7cb2 13605 bool newver = false;
acd9c119
MC
13606
13607 if (tg3_nvram_read(tp, 0xc, &offset) ||
13608 tg3_nvram_read(tp, 0x4, &start))
13609 return;
13610
13611 offset = tg3_nvram_logical_addr(tp, offset);
13612
ff3a7cb2 13613 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13614 return;
13615
ff3a7cb2
MC
13616 if ((val & 0xfc000000) == 0x0c000000) {
13617 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13618 return;
13619
ff3a7cb2
MC
13620 if (val == 0)
13621 newver = true;
13622 }
13623
75f9936e
MC
13624 dst_off = strlen(tp->fw_ver);
13625
ff3a7cb2 13626 if (newver) {
75f9936e
MC
13627 if (TG3_VER_SIZE - dst_off < 16 ||
13628 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13629 return;
13630
13631 offset = offset + ver_offset - start;
13632 for (i = 0; i < 16; i += 4) {
13633 __be32 v;
13634 if (tg3_nvram_read_be32(tp, offset + i, &v))
13635 return;
13636
75f9936e 13637 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13638 }
13639 } else {
13640 u32 major, minor;
13641
13642 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13643 return;
13644
13645 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13646 TG3_NVM_BCVER_MAJSFT;
13647 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13648 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13649 "v%d.%02d", major, minor);
acd9c119
MC
13650 }
13651}
13652
a6f6cb1c
MC
13653static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13654{
13655 u32 val, major, minor;
13656
13657 /* Use native endian representation */
13658 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13659 return;
13660
13661 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13662 TG3_NVM_HWSB_CFG1_MAJSFT;
13663 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13664 TG3_NVM_HWSB_CFG1_MINSFT;
13665
13666 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13667}
13668
dfe00d7d
MC
13669static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13670{
13671 u32 offset, major, minor, build;
13672
75f9936e 13673 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13674
13675 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13676 return;
13677
13678 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13679 case TG3_EEPROM_SB_REVISION_0:
13680 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13681 break;
13682 case TG3_EEPROM_SB_REVISION_2:
13683 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13684 break;
13685 case TG3_EEPROM_SB_REVISION_3:
13686 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13687 break;
a4153d40
MC
13688 case TG3_EEPROM_SB_REVISION_4:
13689 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13690 break;
13691 case TG3_EEPROM_SB_REVISION_5:
13692 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13693 break;
bba226ac
MC
13694 case TG3_EEPROM_SB_REVISION_6:
13695 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13696 break;
dfe00d7d
MC
13697 default:
13698 return;
13699 }
13700
e4f34110 13701 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13702 return;
13703
13704 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13705 TG3_EEPROM_SB_EDH_BLD_SHFT;
13706 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13707 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13708 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13709
13710 if (minor > 99 || build > 26)
13711 return;
13712
75f9936e
MC
13713 offset = strlen(tp->fw_ver);
13714 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13715 " v%d.%02d", major, minor);
dfe00d7d
MC
13716
13717 if (build > 0) {
75f9936e
MC
13718 offset = strlen(tp->fw_ver);
13719 if (offset < TG3_VER_SIZE - 1)
13720 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13721 }
13722}
13723
acd9c119 13724static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13725{
13726 u32 val, offset, start;
acd9c119 13727 int i, vlen;
9c8a620e
MC
13728
13729 for (offset = TG3_NVM_DIR_START;
13730 offset < TG3_NVM_DIR_END;
13731 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13732 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13733 return;
13734
9c8a620e
MC
13735 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13736 break;
13737 }
13738
13739 if (offset == TG3_NVM_DIR_END)
13740 return;
13741
63c3a66f 13742 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13743 start = 0x08000000;
e4f34110 13744 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13745 return;
13746
e4f34110 13747 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13748 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13749 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13750 return;
13751
13752 offset += val - start;
13753
acd9c119 13754 vlen = strlen(tp->fw_ver);
9c8a620e 13755
acd9c119
MC
13756 tp->fw_ver[vlen++] = ',';
13757 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13758
13759 for (i = 0; i < 4; i++) {
a9dc529d
MC
13760 __be32 v;
13761 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13762 return;
13763
b9fc7dc5 13764 offset += sizeof(v);
c4e6575c 13765
acd9c119
MC
13766 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13767 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13768 break;
c4e6575c 13769 }
9c8a620e 13770
acd9c119
MC
13771 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13772 vlen += sizeof(v);
c4e6575c 13773 }
acd9c119
MC
13774}
13775
7fd76445
MC
13776static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13777{
13778 int vlen;
13779 u32 apedata;
ecc79648 13780 char *fwtype;
7fd76445 13781
63c3a66f 13782 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13783 return;
13784
13785 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13786 if (apedata != APE_SEG_SIG_MAGIC)
13787 return;
13788
13789 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13790 if (!(apedata & APE_FW_STATUS_READY))
13791 return;
13792
13793 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13794
dc6d0744 13795 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13796 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13797 fwtype = "NCSI";
dc6d0744 13798 } else {
ecc79648 13799 fwtype = "DASH";
dc6d0744 13800 }
ecc79648 13801
7fd76445
MC
13802 vlen = strlen(tp->fw_ver);
13803
ecc79648
MC
13804 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13805 fwtype,
7fd76445
MC
13806 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13807 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13808 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13809 (apedata & APE_FW_VERSION_BLDMSK));
13810}
13811
acd9c119
MC
13812static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13813{
13814 u32 val;
75f9936e 13815 bool vpd_vers = false;
acd9c119 13816
75f9936e
MC
13817 if (tp->fw_ver[0] != 0)
13818 vpd_vers = true;
df259d8c 13819
63c3a66f 13820 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13821 strcat(tp->fw_ver, "sb");
df259d8c
MC
13822 return;
13823 }
13824
acd9c119
MC
13825 if (tg3_nvram_read(tp, 0, &val))
13826 return;
13827
13828 if (val == TG3_EEPROM_MAGIC)
13829 tg3_read_bc_ver(tp);
13830 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13831 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13832 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13833 tg3_read_hwsb_ver(tp);
acd9c119
MC
13834 else
13835 return;
13836
c9cab24e 13837 if (vpd_vers)
75f9936e 13838 goto done;
acd9c119 13839
c9cab24e
MC
13840 if (tg3_flag(tp, ENABLE_APE)) {
13841 if (tg3_flag(tp, ENABLE_ASF))
13842 tg3_read_dash_ver(tp);
13843 } else if (tg3_flag(tp, ENABLE_ASF)) {
13844 tg3_read_mgmtfw_ver(tp);
13845 }
9c8a620e 13846
75f9936e 13847done:
9c8a620e 13848 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13849}
13850
7544b097
MC
13851static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13852
7cb32cf2
MC
13853static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13854{
63c3a66f 13855 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13856 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13857 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13858 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13859 else
de9f5230 13860 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13861}
13862
4143470c 13863static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13864 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13865 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13866 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13867 { },
13868};
13869
1da177e4
LT
13870static int __devinit tg3_get_invariants(struct tg3 *tp)
13871{
1da177e4 13872 u32 misc_ctrl_reg;
1da177e4
LT
13873 u32 pci_state_reg, grc_misc_cfg;
13874 u32 val;
13875 u16 pci_cmd;
5e7dfd0f 13876 int err;
1da177e4 13877
1da177e4
LT
13878 /* Force memory write invalidate off. If we leave it on,
13879 * then on 5700_BX chips we have to enable a workaround.
13880 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13881 * to match the cacheline size. The Broadcom driver have this
13882 * workaround but turns MWI off all the times so never uses
13883 * it. This seems to suggest that the workaround is insufficient.
13884 */
13885 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13886 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13887 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13888
16821285
MC
13889 /* Important! -- Make sure register accesses are byteswapped
13890 * correctly. Also, for those chips that require it, make
13891 * sure that indirect register accesses are enabled before
13892 * the first operation.
1da177e4
LT
13893 */
13894 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13895 &misc_ctrl_reg);
16821285
MC
13896 tp->misc_host_ctrl |= (misc_ctrl_reg &
13897 MISC_HOST_CTRL_CHIPREV);
13898 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13899 tp->misc_host_ctrl);
1da177e4
LT
13900
13901 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13902 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13903 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13904 u32 prod_id_asic_rev;
13905
5001e2f6
MC
13906 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13907 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13908 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13909 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13910 pci_read_config_dword(tp->pdev,
13911 TG3PCI_GEN2_PRODID_ASICREV,
13912 &prod_id_asic_rev);
b703df6f
MC
13913 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13914 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13915 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13916 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13917 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
55086ad9
MC
13918 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
13919 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
13920 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
13921 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
13922 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
b703df6f
MC
13923 pci_read_config_dword(tp->pdev,
13924 TG3PCI_GEN15_PRODID_ASICREV,
13925 &prod_id_asic_rev);
f6eb9b1f
MC
13926 else
13927 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13928 &prod_id_asic_rev);
13929
321d32a0 13930 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13931 }
1da177e4 13932
ff645bec
MC
13933 /* Wrong chip ID in 5752 A0. This code can be removed later
13934 * as A0 is not in production.
13935 */
13936 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13937 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13938
6892914f
MC
13939 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13940 * we need to disable memory and use config. cycles
13941 * only to access all registers. The 5702/03 chips
13942 * can mistakenly decode the special cycles from the
13943 * ICH chipsets as memory write cycles, causing corruption
13944 * of register and memory space. Only certain ICH bridges
13945 * will drive special cycles with non-zero data during the
13946 * address phase which can fall within the 5703's address
13947 * range. This is not an ICH bug as the PCI spec allows
13948 * non-zero address during special cycles. However, only
13949 * these ICH bridges are known to drive non-zero addresses
13950 * during special cycles.
13951 *
13952 * Since special cycles do not cross PCI bridges, we only
13953 * enable this workaround if the 5703 is on the secondary
13954 * bus of these ICH bridges.
13955 */
13956 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13957 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13958 static struct tg3_dev_id {
13959 u32 vendor;
13960 u32 device;
13961 u32 rev;
13962 } ich_chipsets[] = {
13963 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13964 PCI_ANY_ID },
13965 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13966 PCI_ANY_ID },
13967 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13968 0xa },
13969 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13970 PCI_ANY_ID },
13971 { },
13972 };
13973 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13974 struct pci_dev *bridge = NULL;
13975
13976 while (pci_id->vendor != 0) {
13977 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13978 bridge);
13979 if (!bridge) {
13980 pci_id++;
13981 continue;
13982 }
13983 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13984 if (bridge->revision > pci_id->rev)
6892914f
MC
13985 continue;
13986 }
13987 if (bridge->subordinate &&
13988 (bridge->subordinate->number ==
13989 tp->pdev->bus->number)) {
63c3a66f 13990 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13991 pci_dev_put(bridge);
13992 break;
13993 }
13994 }
13995 }
13996
6ff6f81d 13997 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13998 static struct tg3_dev_id {
13999 u32 vendor;
14000 u32 device;
14001 } bridge_chipsets[] = {
14002 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
14003 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
14004 { },
14005 };
14006 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
14007 struct pci_dev *bridge = NULL;
14008
14009 while (pci_id->vendor != 0) {
14010 bridge = pci_get_device(pci_id->vendor,
14011 pci_id->device,
14012 bridge);
14013 if (!bridge) {
14014 pci_id++;
14015 continue;
14016 }
14017 if (bridge->subordinate &&
14018 (bridge->subordinate->number <=
14019 tp->pdev->bus->number) &&
14020 (bridge->subordinate->subordinate >=
14021 tp->pdev->bus->number)) {
63c3a66f 14022 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
14023 pci_dev_put(bridge);
14024 break;
14025 }
14026 }
14027 }
14028
4a29cc2e
MC
14029 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
14030 * DMA addresses > 40-bit. This bridge may have other additional
14031 * 57xx devices behind it in some 4-port NIC designs for example.
14032 * Any tg3 device found behind the bridge will also need the 40-bit
14033 * DMA workaround.
14034 */
a4e2b347
MC
14035 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
14036 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
14037 tg3_flag_set(tp, 5780_CLASS);
14038 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 14039 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 14040 } else {
4a29cc2e
MC
14041 struct pci_dev *bridge = NULL;
14042
14043 do {
14044 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
14045 PCI_DEVICE_ID_SERVERWORKS_EPB,
14046 bridge);
14047 if (bridge && bridge->subordinate &&
14048 (bridge->subordinate->number <=
14049 tp->pdev->bus->number) &&
14050 (bridge->subordinate->subordinate >=
14051 tp->pdev->bus->number)) {
63c3a66f 14052 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
14053 pci_dev_put(bridge);
14054 break;
14055 }
14056 } while (bridge);
14057 }
4cf78e4f 14058
f6eb9b1f 14059 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 14060 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
14061 tp->pdev_peer = tg3_find_peer(tp);
14062
c885e824 14063 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
14064 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14065 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14066 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
14067
14068 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
55086ad9
MC
14069 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
14070 tg3_flag_set(tp, 57765_CLASS);
14071
14072 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
63c3a66f 14073 tg3_flag_set(tp, 57765_PLUS);
c885e824 14074
321d32a0
MC
14075 /* Intentionally exclude ASIC_REV_5906 */
14076 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 14077 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 14078 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 14079 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 14080 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14081 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14082 tg3_flag(tp, 57765_PLUS))
14083 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
14084
14085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 14087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
14088 tg3_flag(tp, 5755_PLUS) ||
14089 tg3_flag(tp, 5780_CLASS))
14090 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 14091
6ff6f81d 14092 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
14093 tg3_flag(tp, 5750_PLUS))
14094 tg3_flag_set(tp, 5705_PLUS);
1b440c56 14095
507399f1 14096 /* Determine TSO capabilities */
a0512944 14097 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 14098 ; /* Do nothing. HW bug. */
63c3a66f
JP
14099 else if (tg3_flag(tp, 57765_PLUS))
14100 tg3_flag_set(tp, HW_TSO_3);
14101 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 14102 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
14103 tg3_flag_set(tp, HW_TSO_2);
14104 else if (tg3_flag(tp, 5750_PLUS)) {
14105 tg3_flag_set(tp, HW_TSO_1);
14106 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
14108 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 14109 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
14110 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14111 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14112 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 14113 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14114 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
14115 tp->fw_needed = FIRMWARE_TG3TSO5;
14116 else
14117 tp->fw_needed = FIRMWARE_TG3TSO;
14118 }
14119
dabc5c67 14120 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
14121 if (tg3_flag(tp, HW_TSO_1) ||
14122 tg3_flag(tp, HW_TSO_2) ||
14123 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
14124 tp->fw_needed) {
14125 /* For firmware TSO, assume ASF is disabled.
14126 * We'll disable TSO later if we discover ASF
14127 * is enabled in tg3_get_eeprom_hw_cfg().
14128 */
dabc5c67 14129 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 14130 } else {
dabc5c67
MC
14131 tg3_flag_clear(tp, TSO_CAPABLE);
14132 tg3_flag_clear(tp, TSO_BUG);
14133 tp->fw_needed = NULL;
14134 }
14135
14136 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14137 tp->fw_needed = FIRMWARE_TG3;
14138
507399f1
MC
14139 tp->irq_max = 1;
14140
63c3a66f
JP
14141 if (tg3_flag(tp, 5750_PLUS)) {
14142 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14143 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14144 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14145 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14146 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14147 tp->pdev_peer == tp->pdev))
63c3a66f 14148 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14149
63c3a66f 14150 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14151 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14152 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14153 }
4f125f42 14154
63c3a66f
JP
14155 if (tg3_flag(tp, 57765_PLUS)) {
14156 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1 14157 tp->irq_max = TG3_IRQ_MAX_VECS;
90415477 14158 tg3_rss_init_dflt_indir_tbl(tp);
507399f1 14159 }
f6eb9b1f 14160 }
0e1406dd 14161
2ffcc981 14162 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14163 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14164
e31aa987 14165 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a4cb428d 14166 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
55086ad9
MC
14167 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
14168 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
e31aa987 14169
fa6b2aae
MC
14170 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14171 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14172 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14173 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14174
63c3a66f 14175 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14176 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14177 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14178
63c3a66f
JP
14179 if (!tg3_flag(tp, 5705_PLUS) ||
14180 tg3_flag(tp, 5780_CLASS) ||
14181 tg3_flag(tp, USE_JUMBO_BDFLAG))
14182 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14183
52f4490c
MC
14184 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14185 &pci_state_reg);
14186
708ebb3a 14187 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14188 u16 lnkctl;
14189
63c3a66f 14190 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14191
2c55a3d0
MC
14192 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14193 int readrq = pcie_get_readrq(tp->pdev);
14194 if (readrq > 2048)
14195 pcie_set_readrq(tp->pdev, 2048);
14196 }
5f5c51e3 14197
5e7dfd0f 14198 pci_read_config_word(tp->pdev,
708ebb3a 14199 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14200 &lnkctl);
14201 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14202 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14203 ASIC_REV_5906) {
63c3a66f 14204 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14205 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14206 }
5e7dfd0f 14207 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14208 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14209 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14210 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14211 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14212 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14213 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14214 }
52f4490c 14215 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14216 /* BCM5785 devices are effectively PCIe devices, and should
14217 * follow PCIe codepaths, but do not have a PCIe capabilities
14218 * section.
93a700a9 14219 */
63c3a66f
JP
14220 tg3_flag_set(tp, PCI_EXPRESS);
14221 } else if (!tg3_flag(tp, 5705_PLUS) ||
14222 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14223 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14224 if (!tp->pcix_cap) {
2445e461
MC
14225 dev_err(&tp->pdev->dev,
14226 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14227 return -EIO;
14228 }
14229
14230 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14231 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14232 }
1da177e4 14233
399de50b
MC
14234 /* If we have an AMD 762 or VIA K8T800 chipset, write
14235 * reordering to the mailbox registers done by the host
14236 * controller can cause major troubles. We read back from
14237 * every mailbox register write to force the writes to be
14238 * posted to the chip in order.
14239 */
4143470c 14240 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14241 !tg3_flag(tp, PCI_EXPRESS))
14242 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14243
69fc4053
MC
14244 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14245 &tp->pci_cacheline_sz);
14246 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14247 &tp->pci_lat_timer);
1da177e4
LT
14248 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14249 tp->pci_lat_timer < 64) {
14250 tp->pci_lat_timer = 64;
69fc4053
MC
14251 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14252 tp->pci_lat_timer);
1da177e4
LT
14253 }
14254
16821285
MC
14255 /* Important! -- It is critical that the PCI-X hw workaround
14256 * situation is decided before the first MMIO register access.
14257 */
52f4490c
MC
14258 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14259 /* 5700 BX chips need to have their TX producer index
14260 * mailboxes written twice to workaround a bug.
14261 */
63c3a66f 14262 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14263
52f4490c 14264 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14265 *
14266 * The workaround is to use indirect register accesses
14267 * for all chip writes not to mailbox registers.
14268 */
63c3a66f 14269 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14270 u32 pm_reg;
1da177e4 14271
63c3a66f 14272 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14273
14274 /* The chip can have it's power management PCI config
14275 * space registers clobbered due to this bug.
14276 * So explicitly force the chip into D0 here.
14277 */
9974a356
MC
14278 pci_read_config_dword(tp->pdev,
14279 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14280 &pm_reg);
14281 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14282 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14283 pci_write_config_dword(tp->pdev,
14284 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14285 pm_reg);
14286
14287 /* Also, force SERR#/PERR# in PCI command. */
14288 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14289 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14290 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14291 }
14292 }
14293
1da177e4 14294 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14295 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14296 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14297 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14298
14299 /* Chip-specific fixup from Broadcom driver */
14300 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14301 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14302 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14303 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14304 }
14305
1ee582d8 14306 /* Default fast path register access methods */
20094930 14307 tp->read32 = tg3_read32;
1ee582d8 14308 tp->write32 = tg3_write32;
09ee929c 14309 tp->read32_mbox = tg3_read32;
20094930 14310 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14311 tp->write32_tx_mbox = tg3_write32;
14312 tp->write32_rx_mbox = tg3_write32;
14313
14314 /* Various workaround register access methods */
63c3a66f 14315 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14316 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14317 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14318 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14319 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14320 /*
14321 * Back to back register writes can cause problems on these
14322 * chips, the workaround is to read back all reg writes
14323 * except those to mailbox regs.
14324 *
14325 * See tg3_write_indirect_reg32().
14326 */
1ee582d8 14327 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14328 }
14329
63c3a66f 14330 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14331 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14332 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14333 tp->write32_rx_mbox = tg3_write_flush_reg32;
14334 }
20094930 14335
63c3a66f 14336 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14337 tp->read32 = tg3_read_indirect_reg32;
14338 tp->write32 = tg3_write_indirect_reg32;
14339 tp->read32_mbox = tg3_read_indirect_mbox;
14340 tp->write32_mbox = tg3_write_indirect_mbox;
14341 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14342 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14343
14344 iounmap(tp->regs);
22abe310 14345 tp->regs = NULL;
6892914f
MC
14346
14347 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14348 pci_cmd &= ~PCI_COMMAND_MEMORY;
14349 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14350 }
b5d3772c
MC
14351 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14352 tp->read32_mbox = tg3_read32_mbox_5906;
14353 tp->write32_mbox = tg3_write32_mbox_5906;
14354 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14355 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14356 }
6892914f 14357
bbadf503 14358 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14359 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14360 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14361 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14362 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14363
16821285
MC
14364 /* The memory arbiter has to be enabled in order for SRAM accesses
14365 * to succeed. Normally on powerup the tg3 chip firmware will make
14366 * sure it is enabled, but other entities such as system netboot
14367 * code might disable it.
14368 */
14369 val = tr32(MEMARB_MODE);
14370 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14371
9dc5e342
MC
14372 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14374 tg3_flag(tp, 5780_CLASS)) {
14375 if (tg3_flag(tp, PCIX_MODE)) {
14376 pci_read_config_dword(tp->pdev,
14377 tp->pcix_cap + PCI_X_STATUS,
14378 &val);
14379 tp->pci_fn = val & 0x7;
14380 }
14381 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14382 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14383 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14384 NIC_SRAM_CPMUSTAT_SIG) {
14385 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14386 tp->pci_fn = tp->pci_fn ? 1 : 0;
14387 }
14388 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14389 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14390 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14391 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14392 NIC_SRAM_CPMUSTAT_SIG) {
14393 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14394 TG3_CPMU_STATUS_FSHFT_5719;
14395 }
69f11c99
MC
14396 }
14397
7d0c41ef 14398 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14399 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14400 * determined before calling tg3_set_power_state() so that
14401 * we know whether or not to switch out of Vaux power.
14402 * When the flag is set, it means that GPIO1 is used for eeprom
14403 * write protect and also implies that it is a LOM where GPIOs
14404 * are not used to switch power.
6aa20a22 14405 */
7d0c41ef
MC
14406 tg3_get_eeprom_hw_cfg(tp);
14407
cf9ecf4b
MC
14408 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14409 tg3_flag_clear(tp, TSO_CAPABLE);
14410 tg3_flag_clear(tp, TSO_BUG);
14411 tp->fw_needed = NULL;
14412 }
14413
63c3a66f 14414 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14415 /* Allow reads and writes to the
14416 * APE register and memory space.
14417 */
14418 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14419 PCISTATE_ALLOW_APE_SHMEM_WR |
14420 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14421 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14422 pci_state_reg);
c9cab24e
MC
14423
14424 tg3_ape_lock_init(tp);
0d3031d9
MC
14425 }
14426
9936bcf6 14427 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14428 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14429 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14430 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14431 tg3_flag(tp, 57765_PLUS))
14432 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14433
16821285
MC
14434 /* Set up tp->grc_local_ctrl before calling
14435 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14436 * will bring 5700's external PHY out of reset.
314fba34
MC
14437 * It is also used as eeprom write protect on LOMs.
14438 */
14439 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14440 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14441 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14442 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14443 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14444 /* Unused GPIO3 must be driven as output on 5752 because there
14445 * are no pull-up resistors on unused GPIO pins.
14446 */
14447 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14448 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14449
321d32a0 14450 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd 14451 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 14452 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
14453 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14454
8d519ab2
MC
14455 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14456 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14457 /* Turn off the debug UART. */
14458 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14459 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14460 /* Keep VMain power. */
14461 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14462 GRC_LCLCTRL_GPIO_OUTPUT0;
14463 }
14464
16821285
MC
14465 /* Switch out of Vaux if it is a NIC */
14466 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14467
1da177e4
LT
14468 /* Derive initial jumbo mode from MTU assigned in
14469 * ether_setup() via the alloc_etherdev() call
14470 */
63c3a66f
JP
14471 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14472 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14473
14474 /* Determine WakeOnLan speed to use. */
14475 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14476 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14477 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14478 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14479 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14480 } else {
63c3a66f 14481 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14482 }
14483
7f97a4bd 14484 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14485 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14486
1da177e4 14487 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14488 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14489 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14490 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14491 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14492 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14493 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14494 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14495
14496 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14497 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14498 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14499 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14500 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14501
63c3a66f 14502 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14503 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14504 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14505 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14506 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14507 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14508 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14509 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14510 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14511 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14512 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14513 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14514 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14515 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14516 } else
f07e9af3 14517 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14518 }
1da177e4 14519
b2a5c19c
MC
14520 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14521 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14522 tp->phy_otp = tg3_read_otp_phycfg(tp);
14523 if (tp->phy_otp == 0)
14524 tp->phy_otp = TG3_OTP_DEFAULT;
14525 }
14526
63c3a66f 14527 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14528 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14529 else
14530 tp->mi_mode = MAC_MI_MODE_BASE;
14531
1da177e4 14532 tp->coalesce_mode = 0;
1da177e4
LT
14533 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14534 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14535 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14536
4d958473
MC
14537 /* Set these bits to enable statistics workaround. */
14538 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14539 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14540 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14541 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14542 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14543 }
14544
321d32a0
MC
14545 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14546 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14547 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14548
158d7abd
MC
14549 err = tg3_mdio_init(tp);
14550 if (err)
14551 return err;
1da177e4
LT
14552
14553 /* Initialize data/descriptor byte/word swapping. */
14554 val = tr32(GRC_MODE);
f2096f94
MC
14555 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14556 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14557 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14558 GRC_MODE_B2HRX_ENABLE |
14559 GRC_MODE_HTX2B_ENABLE |
14560 GRC_MODE_HOST_STACKUP);
14561 else
14562 val &= GRC_MODE_HOST_STACKUP;
14563
1da177e4
LT
14564 tw32(GRC_MODE, val | tp->grc_mode);
14565
14566 tg3_switch_clocks(tp);
14567
14568 /* Clear this out for sanity. */
14569 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14570
14571 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14572 &pci_state_reg);
14573 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14574 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14575 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14576
14577 if (chiprevid == CHIPREV_ID_5701_A0 ||
14578 chiprevid == CHIPREV_ID_5701_B0 ||
14579 chiprevid == CHIPREV_ID_5701_B2 ||
14580 chiprevid == CHIPREV_ID_5701_B5) {
14581 void __iomem *sram_base;
14582
14583 /* Write some dummy words into the SRAM status block
14584 * area, see if it reads back correctly. If the return
14585 * value is bad, force enable the PCIX workaround.
14586 */
14587 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14588
14589 writel(0x00000000, sram_base);
14590 writel(0x00000000, sram_base + 4);
14591 writel(0xffffffff, sram_base + 4);
14592 if (readl(sram_base) != 0x00000000)
63c3a66f 14593 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14594 }
14595 }
14596
14597 udelay(50);
14598 tg3_nvram_init(tp);
14599
14600 grc_misc_cfg = tr32(GRC_MISC_CFG);
14601 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14602
1da177e4
LT
14603 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14604 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14605 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14606 tg3_flag_set(tp, IS_5788);
1da177e4 14607
63c3a66f 14608 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14609 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14610 tg3_flag_set(tp, TAGGED_STATUS);
14611 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14612 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14613 HOSTCC_MODE_CLRTICK_TXBD);
14614
14615 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14616 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14617 tp->misc_host_ctrl);
14618 }
14619
3bda1258 14620 /* Preserve the APE MAC_MODE bits */
63c3a66f 14621 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14622 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14623 else
6e01b20b 14624 tp->mac_mode = 0;
3bda1258 14625
1da177e4
LT
14626 /* these are limited to 10/100 only */
14627 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14628 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14629 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14630 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14631 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14632 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14633 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14634 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14635 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14636 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14637 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14638 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14639 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14640 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14641 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14642 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14643
14644 err = tg3_phy_probe(tp);
14645 if (err) {
2445e461 14646 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14647 /* ... but do not return immediately ... */
b02fd9e3 14648 tg3_mdio_fini(tp);
1da177e4
LT
14649 }
14650
184b8904 14651 tg3_read_vpd(tp);
c4e6575c 14652 tg3_read_fw_ver(tp);
1da177e4 14653
f07e9af3
MC
14654 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14655 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14656 } else {
14657 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14658 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14659 else
f07e9af3 14660 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14661 }
14662
14663 /* 5700 {AX,BX} chips have a broken status block link
14664 * change bit implementation, so we must use the
14665 * status register in those cases.
14666 */
14667 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14668 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14669 else
63c3a66f 14670 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14671
14672 /* The led_ctrl is set during tg3_phy_probe, here we might
14673 * have to force the link status polling mechanism based
14674 * upon subsystem IDs.
14675 */
14676 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14677 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14678 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14679 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14680 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14681 }
14682
14683 /* For all SERDES we poll the MAC status register. */
f07e9af3 14684 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14685 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14686 else
63c3a66f 14687 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14688
9205fd9c 14689 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14690 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14691 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14692 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14693 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14694#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14695 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14696#endif
14697 }
1da177e4 14698
2c49a44d
MC
14699 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14700 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14701 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14702
2c49a44d 14703 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14704
14705 /* Increment the rx prod index on the rx std ring by at most
14706 * 8 for these chips to workaround hw errata.
14707 */
14708 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14709 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14710 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14711 tp->rx_std_max_post = 8;
14712
63c3a66f 14713 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14714 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14715 PCIE_PWR_MGMT_L1_THRESH_MSK;
14716
1da177e4
LT
14717 return err;
14718}
14719
49b6e95f 14720#ifdef CONFIG_SPARC
1da177e4
LT
14721static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14722{
14723 struct net_device *dev = tp->dev;
14724 struct pci_dev *pdev = tp->pdev;
49b6e95f 14725 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14726 const unsigned char *addr;
49b6e95f
DM
14727 int len;
14728
14729 addr = of_get_property(dp, "local-mac-address", &len);
14730 if (addr && len == 6) {
14731 memcpy(dev->dev_addr, addr, 6);
14732 memcpy(dev->perm_addr, dev->dev_addr, 6);
14733 return 0;
1da177e4
LT
14734 }
14735 return -ENODEV;
14736}
14737
14738static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14739{
14740 struct net_device *dev = tp->dev;
14741
14742 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14743 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14744 return 0;
14745}
14746#endif
14747
14748static int __devinit tg3_get_device_address(struct tg3 *tp)
14749{
14750 struct net_device *dev = tp->dev;
14751 u32 hi, lo, mac_offset;
008652b3 14752 int addr_ok = 0;
1da177e4 14753
49b6e95f 14754#ifdef CONFIG_SPARC
1da177e4
LT
14755 if (!tg3_get_macaddr_sparc(tp))
14756 return 0;
14757#endif
14758
14759 mac_offset = 0x7c;
6ff6f81d 14760 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14761 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14762 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14763 mac_offset = 0xcc;
14764 if (tg3_nvram_lock(tp))
14765 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14766 else
14767 tg3_nvram_unlock(tp);
63c3a66f 14768 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14769 if (tp->pci_fn & 1)
a1b950d5 14770 mac_offset = 0xcc;
69f11c99 14771 if (tp->pci_fn > 1)
a50d0796 14772 mac_offset += 0x18c;
a1b950d5 14773 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14774 mac_offset = 0x10;
1da177e4
LT
14775
14776 /* First try to get it from MAC address mailbox. */
14777 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14778 if ((hi >> 16) == 0x484b) {
14779 dev->dev_addr[0] = (hi >> 8) & 0xff;
14780 dev->dev_addr[1] = (hi >> 0) & 0xff;
14781
14782 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14783 dev->dev_addr[2] = (lo >> 24) & 0xff;
14784 dev->dev_addr[3] = (lo >> 16) & 0xff;
14785 dev->dev_addr[4] = (lo >> 8) & 0xff;
14786 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14787
008652b3
MC
14788 /* Some old bootcode may report a 0 MAC address in SRAM */
14789 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14790 }
14791 if (!addr_ok) {
14792 /* Next, try NVRAM. */
63c3a66f 14793 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14794 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14795 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14796 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14797 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14798 }
14799 /* Finally just fetch it out of the MAC control regs. */
14800 else {
14801 hi = tr32(MAC_ADDR_0_HIGH);
14802 lo = tr32(MAC_ADDR_0_LOW);
14803
14804 dev->dev_addr[5] = lo & 0xff;
14805 dev->dev_addr[4] = (lo >> 8) & 0xff;
14806 dev->dev_addr[3] = (lo >> 16) & 0xff;
14807 dev->dev_addr[2] = (lo >> 24) & 0xff;
14808 dev->dev_addr[1] = hi & 0xff;
14809 dev->dev_addr[0] = (hi >> 8) & 0xff;
14810 }
1da177e4
LT
14811 }
14812
14813 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14814#ifdef CONFIG_SPARC
1da177e4
LT
14815 if (!tg3_get_default_macaddr_sparc(tp))
14816 return 0;
14817#endif
14818 return -EINVAL;
14819 }
2ff43697 14820 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14821 return 0;
14822}
14823
59e6b434
DM
14824#define BOUNDARY_SINGLE_CACHELINE 1
14825#define BOUNDARY_MULTI_CACHELINE 2
14826
14827static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14828{
14829 int cacheline_size;
14830 u8 byte;
14831 int goal;
14832
14833 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14834 if (byte == 0)
14835 cacheline_size = 1024;
14836 else
14837 cacheline_size = (int) byte * 4;
14838
14839 /* On 5703 and later chips, the boundary bits have no
14840 * effect.
14841 */
14842 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14843 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14844 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14845 goto out;
14846
14847#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14848 goal = BOUNDARY_MULTI_CACHELINE;
14849#else
14850#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14851 goal = BOUNDARY_SINGLE_CACHELINE;
14852#else
14853 goal = 0;
14854#endif
14855#endif
14856
63c3a66f 14857 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14858 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14859 goto out;
14860 }
14861
59e6b434
DM
14862 if (!goal)
14863 goto out;
14864
14865 /* PCI controllers on most RISC systems tend to disconnect
14866 * when a device tries to burst across a cache-line boundary.
14867 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14868 *
14869 * Unfortunately, for PCI-E there are only limited
14870 * write-side controls for this, and thus for reads
14871 * we will still get the disconnects. We'll also waste
14872 * these PCI cycles for both read and write for chips
14873 * other than 5700 and 5701 which do not implement the
14874 * boundary bits.
14875 */
63c3a66f 14876 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14877 switch (cacheline_size) {
14878 case 16:
14879 case 32:
14880 case 64:
14881 case 128:
14882 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14883 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14884 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14885 } else {
14886 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14887 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14888 }
14889 break;
14890
14891 case 256:
14892 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14893 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14894 break;
14895
14896 default:
14897 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14898 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14899 break;
855e1111 14900 }
63c3a66f 14901 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14902 switch (cacheline_size) {
14903 case 16:
14904 case 32:
14905 case 64:
14906 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14907 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14908 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14909 break;
14910 }
14911 /* fallthrough */
14912 case 128:
14913 default:
14914 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14915 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14916 break;
855e1111 14917 }
59e6b434
DM
14918 } else {
14919 switch (cacheline_size) {
14920 case 16:
14921 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14922 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14923 DMA_RWCTRL_WRITE_BNDRY_16);
14924 break;
14925 }
14926 /* fallthrough */
14927 case 32:
14928 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14929 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14930 DMA_RWCTRL_WRITE_BNDRY_32);
14931 break;
14932 }
14933 /* fallthrough */
14934 case 64:
14935 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14936 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14937 DMA_RWCTRL_WRITE_BNDRY_64);
14938 break;
14939 }
14940 /* fallthrough */
14941 case 128:
14942 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14943 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14944 DMA_RWCTRL_WRITE_BNDRY_128);
14945 break;
14946 }
14947 /* fallthrough */
14948 case 256:
14949 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14950 DMA_RWCTRL_WRITE_BNDRY_256);
14951 break;
14952 case 512:
14953 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14954 DMA_RWCTRL_WRITE_BNDRY_512);
14955 break;
14956 case 1024:
14957 default:
14958 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14959 DMA_RWCTRL_WRITE_BNDRY_1024);
14960 break;
855e1111 14961 }
59e6b434
DM
14962 }
14963
14964out:
14965 return val;
14966}
14967
1da177e4
LT
14968static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14969{
14970 struct tg3_internal_buffer_desc test_desc;
14971 u32 sram_dma_descs;
14972 int i, ret;
14973
14974 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14975
14976 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14977 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14978 tw32(RDMAC_STATUS, 0);
14979 tw32(WDMAC_STATUS, 0);
14980
14981 tw32(BUFMGR_MODE, 0);
14982 tw32(FTQ_RESET, 0);
14983
14984 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14985 test_desc.addr_lo = buf_dma & 0xffffffff;
14986 test_desc.nic_mbuf = 0x00002100;
14987 test_desc.len = size;
14988
14989 /*
14990 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14991 * the *second* time the tg3 driver was getting loaded after an
14992 * initial scan.
14993 *
14994 * Broadcom tells me:
14995 * ...the DMA engine is connected to the GRC block and a DMA
14996 * reset may affect the GRC block in some unpredictable way...
14997 * The behavior of resets to individual blocks has not been tested.
14998 *
14999 * Broadcom noted the GRC reset will also reset all sub-components.
15000 */
15001 if (to_device) {
15002 test_desc.cqid_sqid = (13 << 8) | 2;
15003
15004 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
15005 udelay(40);
15006 } else {
15007 test_desc.cqid_sqid = (16 << 8) | 7;
15008
15009 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
15010 udelay(40);
15011 }
15012 test_desc.flags = 0x00000005;
15013
15014 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
15015 u32 val;
15016
15017 val = *(((u32 *)&test_desc) + i);
15018 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
15019 sram_dma_descs + (i * sizeof(u32)));
15020 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
15021 }
15022 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
15023
859a5887 15024 if (to_device)
1da177e4 15025 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 15026 else
1da177e4 15027 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
15028
15029 ret = -ENODEV;
15030 for (i = 0; i < 40; i++) {
15031 u32 val;
15032
15033 if (to_device)
15034 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
15035 else
15036 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
15037 if ((val & 0xffff) == sram_dma_descs) {
15038 ret = 0;
15039 break;
15040 }
15041
15042 udelay(100);
15043 }
15044
15045 return ret;
15046}
15047
ded7340d 15048#define TEST_BUFFER_SIZE 0x2000
1da177e4 15049
4143470c 15050static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
15051 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
15052 { },
15053};
15054
1da177e4
LT
15055static int __devinit tg3_test_dma(struct tg3 *tp)
15056{
15057 dma_addr_t buf_dma;
59e6b434 15058 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 15059 int ret = 0;
1da177e4 15060
4bae65c8
MC
15061 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
15062 &buf_dma, GFP_KERNEL);
1da177e4
LT
15063 if (!buf) {
15064 ret = -ENOMEM;
15065 goto out_nofree;
15066 }
15067
15068 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
15069 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
15070
59e6b434 15071 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 15072
63c3a66f 15073 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
15074 goto out;
15075
63c3a66f 15076 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
15077 /* DMA read watermark not used on PCIE */
15078 tp->dma_rwctrl |= 0x00180000;
63c3a66f 15079 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
15080 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
15081 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
15082 tp->dma_rwctrl |= 0x003f0000;
15083 else
15084 tp->dma_rwctrl |= 0x003f000f;
15085 } else {
15086 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
15088 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 15089 u32 read_water = 0x7;
1da177e4 15090
4a29cc2e
MC
15091 /* If the 5704 is behind the EPB bridge, we can
15092 * do the less restrictive ONE_DMA workaround for
15093 * better performance.
15094 */
63c3a66f 15095 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
15096 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15097 tp->dma_rwctrl |= 0x8000;
15098 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
15099 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
15100
49afdeb6
MC
15101 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
15102 read_water = 4;
59e6b434 15103 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
15104 tp->dma_rwctrl |=
15105 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
15106 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
15107 (1 << 23);
4cf78e4f
MC
15108 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
15109 /* 5780 always in PCIX mode */
15110 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
15111 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
15112 /* 5714 always in PCIX mode */
15113 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
15114 } else {
15115 tp->dma_rwctrl |= 0x001b000f;
15116 }
15117 }
15118
15119 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15120 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15121 tp->dma_rwctrl &= 0xfffffff0;
15122
15123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15124 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15125 /* Remove this if it causes problems for some boards. */
15126 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15127
15128 /* On 5700/5701 chips, we need to set this bit.
15129 * Otherwise the chip will issue cacheline transactions
15130 * to streamable DMA memory with not all the byte
15131 * enables turned on. This is an error on several
15132 * RISC PCI controllers, in particular sparc64.
15133 *
15134 * On 5703/5704 chips, this bit has been reassigned
15135 * a different meaning. In particular, it is used
15136 * on those chips to enable a PCI-X workaround.
15137 */
15138 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15139 }
15140
15141 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15142
15143#if 0
15144 /* Unneeded, already done by tg3_get_invariants. */
15145 tg3_switch_clocks(tp);
15146#endif
15147
1da177e4
LT
15148 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15149 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15150 goto out;
15151
59e6b434
DM
15152 /* It is best to perform DMA test with maximum write burst size
15153 * to expose the 5700/5701 write DMA bug.
15154 */
15155 saved_dma_rwctrl = tp->dma_rwctrl;
15156 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15157 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15158
1da177e4
LT
15159 while (1) {
15160 u32 *p = buf, i;
15161
15162 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15163 p[i] = i;
15164
15165 /* Send the buffer to the chip. */
15166 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15167 if (ret) {
2445e461
MC
15168 dev_err(&tp->pdev->dev,
15169 "%s: Buffer write failed. err = %d\n",
15170 __func__, ret);
1da177e4
LT
15171 break;
15172 }
15173
15174#if 0
15175 /* validate data reached card RAM correctly. */
15176 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15177 u32 val;
15178 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15179 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15180 dev_err(&tp->pdev->dev,
15181 "%s: Buffer corrupted on device! "
15182 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15183 /* ret = -ENODEV here? */
15184 }
15185 p[i] = 0;
15186 }
15187#endif
15188 /* Now read it back. */
15189 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15190 if (ret) {
5129c3a3
MC
15191 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15192 "err = %d\n", __func__, ret);
1da177e4
LT
15193 break;
15194 }
15195
15196 /* Verify it. */
15197 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15198 if (p[i] == i)
15199 continue;
15200
59e6b434
DM
15201 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15202 DMA_RWCTRL_WRITE_BNDRY_16) {
15203 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15204 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15205 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15206 break;
15207 } else {
2445e461
MC
15208 dev_err(&tp->pdev->dev,
15209 "%s: Buffer corrupted on read back! "
15210 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15211 ret = -ENODEV;
15212 goto out;
15213 }
15214 }
15215
15216 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15217 /* Success. */
15218 ret = 0;
15219 break;
15220 }
15221 }
59e6b434
DM
15222 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15223 DMA_RWCTRL_WRITE_BNDRY_16) {
15224 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15225 * now look for chipsets that are known to expose the
15226 * DMA bug without failing the test.
59e6b434 15227 */
4143470c 15228 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15229 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15230 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15231 } else {
6d1cfbab
MC
15232 /* Safe to use the calculated DMA boundary. */
15233 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15234 }
6d1cfbab 15235
59e6b434
DM
15236 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15237 }
1da177e4
LT
15238
15239out:
4bae65c8 15240 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15241out_nofree:
15242 return ret;
15243}
15244
1da177e4
LT
15245static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15246{
63c3a66f 15247 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15248 tp->bufmgr_config.mbuf_read_dma_low_water =
15249 DEFAULT_MB_RDMA_LOW_WATER_5705;
15250 tp->bufmgr_config.mbuf_mac_rx_low_water =
15251 DEFAULT_MB_MACRX_LOW_WATER_57765;
15252 tp->bufmgr_config.mbuf_high_water =
15253 DEFAULT_MB_HIGH_WATER_57765;
15254
15255 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15256 DEFAULT_MB_RDMA_LOW_WATER_5705;
15257 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15258 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15259 tp->bufmgr_config.mbuf_high_water_jumbo =
15260 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15261 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15262 tp->bufmgr_config.mbuf_read_dma_low_water =
15263 DEFAULT_MB_RDMA_LOW_WATER_5705;
15264 tp->bufmgr_config.mbuf_mac_rx_low_water =
15265 DEFAULT_MB_MACRX_LOW_WATER_5705;
15266 tp->bufmgr_config.mbuf_high_water =
15267 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15268 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15269 tp->bufmgr_config.mbuf_mac_rx_low_water =
15270 DEFAULT_MB_MACRX_LOW_WATER_5906;
15271 tp->bufmgr_config.mbuf_high_water =
15272 DEFAULT_MB_HIGH_WATER_5906;
15273 }
fdfec172
MC
15274
15275 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15276 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15277 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15278 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15279 tp->bufmgr_config.mbuf_high_water_jumbo =
15280 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15281 } else {
15282 tp->bufmgr_config.mbuf_read_dma_low_water =
15283 DEFAULT_MB_RDMA_LOW_WATER;
15284 tp->bufmgr_config.mbuf_mac_rx_low_water =
15285 DEFAULT_MB_MACRX_LOW_WATER;
15286 tp->bufmgr_config.mbuf_high_water =
15287 DEFAULT_MB_HIGH_WATER;
15288
15289 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15290 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15291 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15292 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15293 tp->bufmgr_config.mbuf_high_water_jumbo =
15294 DEFAULT_MB_HIGH_WATER_JUMBO;
15295 }
1da177e4
LT
15296
15297 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15298 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15299}
15300
15301static char * __devinit tg3_phy_string(struct tg3 *tp)
15302{
79eb6904
MC
15303 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15304 case TG3_PHY_ID_BCM5400: return "5400";
15305 case TG3_PHY_ID_BCM5401: return "5401";
15306 case TG3_PHY_ID_BCM5411: return "5411";
15307 case TG3_PHY_ID_BCM5701: return "5701";
15308 case TG3_PHY_ID_BCM5703: return "5703";
15309 case TG3_PHY_ID_BCM5704: return "5704";
15310 case TG3_PHY_ID_BCM5705: return "5705";
15311 case TG3_PHY_ID_BCM5750: return "5750";
15312 case TG3_PHY_ID_BCM5752: return "5752";
15313 case TG3_PHY_ID_BCM5714: return "5714";
15314 case TG3_PHY_ID_BCM5780: return "5780";
15315 case TG3_PHY_ID_BCM5755: return "5755";
15316 case TG3_PHY_ID_BCM5787: return "5787";
15317 case TG3_PHY_ID_BCM5784: return "5784";
15318 case TG3_PHY_ID_BCM5756: return "5722/5756";
15319 case TG3_PHY_ID_BCM5906: return "5906";
15320 case TG3_PHY_ID_BCM5761: return "5761";
15321 case TG3_PHY_ID_BCM5718C: return "5718C";
15322 case TG3_PHY_ID_BCM5718S: return "5718S";
15323 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15324 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15325 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15326 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15327 case 0: return "serdes";
15328 default: return "unknown";
855e1111 15329 }
1da177e4
LT
15330}
15331
f9804ddb
MC
15332static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15333{
63c3a66f 15334 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15335 strcpy(str, "PCI Express");
15336 return str;
63c3a66f 15337 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15338 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15339
15340 strcpy(str, "PCIX:");
15341
15342 if ((clock_ctrl == 7) ||
15343 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15344 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15345 strcat(str, "133MHz");
15346 else if (clock_ctrl == 0)
15347 strcat(str, "33MHz");
15348 else if (clock_ctrl == 2)
15349 strcat(str, "50MHz");
15350 else if (clock_ctrl == 4)
15351 strcat(str, "66MHz");
15352 else if (clock_ctrl == 6)
15353 strcat(str, "100MHz");
f9804ddb
MC
15354 } else {
15355 strcpy(str, "PCI:");
63c3a66f 15356 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15357 strcat(str, "66MHz");
15358 else
15359 strcat(str, "33MHz");
15360 }
63c3a66f 15361 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15362 strcat(str, ":32-bit");
15363 else
15364 strcat(str, ":64-bit");
15365 return str;
15366}
15367
8c2dc7e1 15368static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15369{
15370 struct pci_dev *peer;
15371 unsigned int func, devnr = tp->pdev->devfn & ~7;
15372
15373 for (func = 0; func < 8; func++) {
15374 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15375 if (peer && peer != tp->pdev)
15376 break;
15377 pci_dev_put(peer);
15378 }
16fe9d74
MC
15379 /* 5704 can be configured in single-port mode, set peer to
15380 * tp->pdev in that case.
15381 */
15382 if (!peer) {
15383 peer = tp->pdev;
15384 return peer;
15385 }
1da177e4
LT
15386
15387 /*
15388 * We don't need to keep the refcount elevated; there's no way
15389 * to remove one half of this device without removing the other
15390 */
15391 pci_dev_put(peer);
15392
15393 return peer;
15394}
15395
15f9850d
DM
15396static void __devinit tg3_init_coal(struct tg3 *tp)
15397{
15398 struct ethtool_coalesce *ec = &tp->coal;
15399
15400 memset(ec, 0, sizeof(*ec));
15401 ec->cmd = ETHTOOL_GCOALESCE;
15402 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15403 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15404 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15405 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15406 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15407 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15408 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15409 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15410 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15411
15412 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15413 HOSTCC_MODE_CLRTICK_TXBD)) {
15414 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15415 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15416 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15417 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15418 }
d244c892 15419
63c3a66f 15420 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15421 ec->rx_coalesce_usecs_irq = 0;
15422 ec->tx_coalesce_usecs_irq = 0;
15423 ec->stats_block_coalesce_usecs = 0;
15424 }
15f9850d
DM
15425}
15426
1da177e4
LT
15427static int __devinit tg3_init_one(struct pci_dev *pdev,
15428 const struct pci_device_id *ent)
15429{
1da177e4
LT
15430 struct net_device *dev;
15431 struct tg3 *tp;
646c9edd
MC
15432 int i, err, pm_cap;
15433 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15434 char str[40];
72f2afb8 15435 u64 dma_mask, persist_dma_mask;
c8f44aff 15436 netdev_features_t features = 0;
1da177e4 15437
05dbe005 15438 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15439
15440 err = pci_enable_device(pdev);
15441 if (err) {
2445e461 15442 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15443 return err;
15444 }
15445
1da177e4
LT
15446 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15447 if (err) {
2445e461 15448 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15449 goto err_out_disable_pdev;
15450 }
15451
15452 pci_set_master(pdev);
15453
15454 /* Find power-management capability. */
15455 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15456 if (pm_cap == 0) {
2445e461
MC
15457 dev_err(&pdev->dev,
15458 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15459 err = -EIO;
15460 goto err_out_free_res;
15461 }
15462
16821285
MC
15463 err = pci_set_power_state(pdev, PCI_D0);
15464 if (err) {
15465 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15466 goto err_out_free_res;
15467 }
15468
fe5f5787 15469 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15470 if (!dev) {
1da177e4 15471 err = -ENOMEM;
16821285 15472 goto err_out_power_down;
1da177e4
LT
15473 }
15474
1da177e4
LT
15475 SET_NETDEV_DEV(dev, &pdev->dev);
15476
1da177e4
LT
15477 tp = netdev_priv(dev);
15478 tp->pdev = pdev;
15479 tp->dev = dev;
15480 tp->pm_cap = pm_cap;
1da177e4
LT
15481 tp->rx_mode = TG3_DEF_RX_MODE;
15482 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15483
1da177e4
LT
15484 if (tg3_debug > 0)
15485 tp->msg_enable = tg3_debug;
15486 else
15487 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15488
15489 /* The word/byte swap controls here control register access byte
15490 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15491 * setting below.
15492 */
15493 tp->misc_host_ctrl =
15494 MISC_HOST_CTRL_MASK_PCI_INT |
15495 MISC_HOST_CTRL_WORD_SWAP |
15496 MISC_HOST_CTRL_INDIR_ACCESS |
15497 MISC_HOST_CTRL_PCISTATE_RW;
15498
15499 /* The NONFRM (non-frame) byte/word swap controls take effect
15500 * on descriptor entries, anything which isn't packet data.
15501 *
15502 * The StrongARM chips on the board (one for tx, one for rx)
15503 * are running in big-endian mode.
15504 */
15505 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15506 GRC_MODE_WSWAP_NONFRM_DATA);
15507#ifdef __BIG_ENDIAN
15508 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15509#endif
15510 spin_lock_init(&tp->lock);
1da177e4 15511 spin_lock_init(&tp->indirect_lock);
c4028958 15512 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15513
d5fe488a 15514 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15515 if (!tp->regs) {
ab96b241 15516 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15517 err = -ENOMEM;
15518 goto err_out_free_dev;
15519 }
15520
c9cab24e
MC
15521 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15522 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15523 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15524 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15525 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15526 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15527 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15528 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15529 tg3_flag_set(tp, ENABLE_APE);
15530 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15531 if (!tp->aperegs) {
15532 dev_err(&pdev->dev,
15533 "Cannot map APE registers, aborting\n");
15534 err = -ENOMEM;
15535 goto err_out_iounmap;
15536 }
15537 }
15538
1da177e4
LT
15539 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15540 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15541
1da177e4 15542 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15543 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15544 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15545 dev->irq = pdev->irq;
1da177e4
LT
15546
15547 err = tg3_get_invariants(tp);
15548 if (err) {
ab96b241
MC
15549 dev_err(&pdev->dev,
15550 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15551 goto err_out_apeunmap;
1da177e4
LT
15552 }
15553
4a29cc2e
MC
15554 /* The EPB bridge inside 5714, 5715, and 5780 and any
15555 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15556 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15557 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15558 * do DMA address check in tg3_start_xmit().
15559 */
63c3a66f 15560 if (tg3_flag(tp, IS_5788))
284901a9 15561 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15562 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15563 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15564#ifdef CONFIG_HIGHMEM
6a35528a 15565 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15566#endif
4a29cc2e 15567 } else
6a35528a 15568 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15569
15570 /* Configure DMA attributes. */
284901a9 15571 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15572 err = pci_set_dma_mask(pdev, dma_mask);
15573 if (!err) {
0da0606f 15574 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15575 err = pci_set_consistent_dma_mask(pdev,
15576 persist_dma_mask);
15577 if (err < 0) {
ab96b241
MC
15578 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15579 "DMA for consistent allocations\n");
c9cab24e 15580 goto err_out_apeunmap;
72f2afb8
MC
15581 }
15582 }
15583 }
284901a9
YH
15584 if (err || dma_mask == DMA_BIT_MASK(32)) {
15585 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15586 if (err) {
ab96b241
MC
15587 dev_err(&pdev->dev,
15588 "No usable DMA configuration, aborting\n");
c9cab24e 15589 goto err_out_apeunmap;
72f2afb8
MC
15590 }
15591 }
15592
fdfec172 15593 tg3_init_bufmgr_config(tp);
1da177e4 15594
0da0606f
MC
15595 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15596
15597 /* 5700 B0 chips do not support checksumming correctly due
15598 * to hardware bugs.
15599 */
15600 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15601 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15602
15603 if (tg3_flag(tp, 5755_PLUS))
15604 features |= NETIF_F_IPV6_CSUM;
15605 }
15606
4e3a7aaa
MC
15607 /* TSO is on by default on chips that support hardware TSO.
15608 * Firmware TSO on older chips gives lower performance, so it
15609 * is off by default, but can be enabled using ethtool.
15610 */
63c3a66f
JP
15611 if ((tg3_flag(tp, HW_TSO_1) ||
15612 tg3_flag(tp, HW_TSO_2) ||
15613 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15614 (features & NETIF_F_IP_CSUM))
15615 features |= NETIF_F_TSO;
63c3a66f 15616 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15617 if (features & NETIF_F_IPV6_CSUM)
15618 features |= NETIF_F_TSO6;
63c3a66f 15619 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15620 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15621 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15622 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15623 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15624 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15625 features |= NETIF_F_TSO_ECN;
b0026624 15626 }
1da177e4 15627
d542fe27
MC
15628 dev->features |= features;
15629 dev->vlan_features |= features;
15630
06c03c02
MB
15631 /*
15632 * Add loopback capability only for a subset of devices that support
15633 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15634 * loopback for the remaining devices.
15635 */
15636 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15637 !tg3_flag(tp, CPMU_PRESENT))
15638 /* Add the loopback capability */
0da0606f
MC
15639 features |= NETIF_F_LOOPBACK;
15640
0da0606f 15641 dev->hw_features |= features;
06c03c02 15642
1da177e4 15643 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15644 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15645 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15646 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15647 tp->rx_pending = 63;
15648 }
15649
1da177e4
LT
15650 err = tg3_get_device_address(tp);
15651 if (err) {
ab96b241
MC
15652 dev_err(&pdev->dev,
15653 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15654 goto err_out_apeunmap;
c88864df
MC
15655 }
15656
1da177e4
LT
15657 /*
15658 * Reset chip in case UNDI or EFI driver did not shutdown
15659 * DMA self test will enable WDMAC and we'll see (spurious)
15660 * pending DMA on the PCI bus at that point.
15661 */
15662 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15663 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15664 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15665 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15666 }
15667
15668 err = tg3_test_dma(tp);
15669 if (err) {
ab96b241 15670 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15671 goto err_out_apeunmap;
1da177e4
LT
15672 }
15673
78f90dcf
MC
15674 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15675 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15676 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15677 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15678 struct tg3_napi *tnapi = &tp->napi[i];
15679
15680 tnapi->tp = tp;
15681 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15682
15683 tnapi->int_mbox = intmbx;
93a700a9 15684 if (i <= 4)
78f90dcf
MC
15685 intmbx += 0x8;
15686 else
15687 intmbx += 0x4;
15688
15689 tnapi->consmbox = rcvmbx;
15690 tnapi->prodmbox = sndmbx;
15691
66cfd1bd 15692 if (i)
78f90dcf 15693 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15694 else
78f90dcf 15695 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15696
63c3a66f 15697 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15698 break;
15699
15700 /*
15701 * If we support MSIX, we'll be using RSS. If we're using
15702 * RSS, the first vector only handles link interrupts and the
15703 * remaining vectors handle rx and tx interrupts. Reuse the
15704 * mailbox values for the next iteration. The values we setup
15705 * above are still useful for the single vectored mode.
15706 */
15707 if (!i)
15708 continue;
15709
15710 rcvmbx += 0x8;
15711
15712 if (sndmbx & 0x4)
15713 sndmbx -= 0x4;
15714 else
15715 sndmbx += 0xc;
15716 }
15717
15f9850d
DM
15718 tg3_init_coal(tp);
15719
c49a1561
MC
15720 pci_set_drvdata(pdev, dev);
15721
cd0d7228
MC
15722 if (tg3_flag(tp, 5717_PLUS)) {
15723 /* Resume a low-power mode */
15724 tg3_frob_aux_power(tp, false);
15725 }
15726
1da177e4
LT
15727 err = register_netdev(dev);
15728 if (err) {
ab96b241 15729 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15730 goto err_out_apeunmap;
1da177e4
LT
15731 }
15732
05dbe005
JP
15733 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15734 tp->board_part_number,
15735 tp->pci_chip_rev_id,
15736 tg3_bus_string(tp, str),
15737 dev->dev_addr);
1da177e4 15738
f07e9af3 15739 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15740 struct phy_device *phydev;
15741 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15742 netdev_info(dev,
15743 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15744 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15745 } else {
15746 char *ethtype;
15747
15748 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15749 ethtype = "10/100Base-TX";
15750 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15751 ethtype = "1000Base-SX";
15752 else
15753 ethtype = "10/100/1000Base-T";
15754
5129c3a3 15755 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15756 "(WireSpeed[%d], EEE[%d])\n",
15757 tg3_phy_string(tp), ethtype,
15758 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15759 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15760 }
05dbe005
JP
15761
15762 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15763 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15764 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15765 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15766 tg3_flag(tp, ENABLE_ASF) != 0,
15767 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15768 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15769 tp->dma_rwctrl,
15770 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15771 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15772
b45aa2f6
MC
15773 pci_save_state(pdev);
15774
1da177e4
LT
15775 return 0;
15776
0d3031d9
MC
15777err_out_apeunmap:
15778 if (tp->aperegs) {
15779 iounmap(tp->aperegs);
15780 tp->aperegs = NULL;
15781 }
15782
1da177e4 15783err_out_iounmap:
6892914f
MC
15784 if (tp->regs) {
15785 iounmap(tp->regs);
22abe310 15786 tp->regs = NULL;
6892914f 15787 }
1da177e4
LT
15788
15789err_out_free_dev:
15790 free_netdev(dev);
15791
16821285
MC
15792err_out_power_down:
15793 pci_set_power_state(pdev, PCI_D3hot);
15794
1da177e4
LT
15795err_out_free_res:
15796 pci_release_regions(pdev);
15797
15798err_out_disable_pdev:
15799 pci_disable_device(pdev);
15800 pci_set_drvdata(pdev, NULL);
15801 return err;
15802}
15803
15804static void __devexit tg3_remove_one(struct pci_dev *pdev)
15805{
15806 struct net_device *dev = pci_get_drvdata(pdev);
15807
15808 if (dev) {
15809 struct tg3 *tp = netdev_priv(dev);
15810
077f849d
JSR
15811 if (tp->fw)
15812 release_firmware(tp->fw);
15813
db219973 15814 tg3_reset_task_cancel(tp);
158d7abd 15815
e730c823 15816 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15817 tg3_phy_fini(tp);
158d7abd 15818 tg3_mdio_fini(tp);
b02fd9e3 15819 }
158d7abd 15820
1da177e4 15821 unregister_netdev(dev);
0d3031d9
MC
15822 if (tp->aperegs) {
15823 iounmap(tp->aperegs);
15824 tp->aperegs = NULL;
15825 }
6892914f
MC
15826 if (tp->regs) {
15827 iounmap(tp->regs);
22abe310 15828 tp->regs = NULL;
6892914f 15829 }
1da177e4
LT
15830 free_netdev(dev);
15831 pci_release_regions(pdev);
15832 pci_disable_device(pdev);
15833 pci_set_drvdata(pdev, NULL);
15834 }
15835}
15836
aa6027ca 15837#ifdef CONFIG_PM_SLEEP
c866b7ea 15838static int tg3_suspend(struct device *device)
1da177e4 15839{
c866b7ea 15840 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15841 struct net_device *dev = pci_get_drvdata(pdev);
15842 struct tg3 *tp = netdev_priv(dev);
15843 int err;
15844
15845 if (!netif_running(dev))
15846 return 0;
15847
db219973 15848 tg3_reset_task_cancel(tp);
b02fd9e3 15849 tg3_phy_stop(tp);
1da177e4
LT
15850 tg3_netif_stop(tp);
15851
15852 del_timer_sync(&tp->timer);
15853
f47c11ee 15854 tg3_full_lock(tp, 1);
1da177e4 15855 tg3_disable_ints(tp);
f47c11ee 15856 tg3_full_unlock(tp);
1da177e4
LT
15857
15858 netif_device_detach(dev);
15859
f47c11ee 15860 tg3_full_lock(tp, 0);
944d980e 15861 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15862 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15863 tg3_full_unlock(tp);
1da177e4 15864
c866b7ea 15865 err = tg3_power_down_prepare(tp);
1da177e4 15866 if (err) {
b02fd9e3
MC
15867 int err2;
15868
f47c11ee 15869 tg3_full_lock(tp, 0);
1da177e4 15870
63c3a66f 15871 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15872 err2 = tg3_restart_hw(tp, 1);
15873 if (err2)
b9ec6c1b 15874 goto out;
1da177e4
LT
15875
15876 tp->timer.expires = jiffies + tp->timer_offset;
15877 add_timer(&tp->timer);
15878
15879 netif_device_attach(dev);
15880 tg3_netif_start(tp);
15881
b9ec6c1b 15882out:
f47c11ee 15883 tg3_full_unlock(tp);
b02fd9e3
MC
15884
15885 if (!err2)
15886 tg3_phy_start(tp);
1da177e4
LT
15887 }
15888
15889 return err;
15890}
15891
c866b7ea 15892static int tg3_resume(struct device *device)
1da177e4 15893{
c866b7ea 15894 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15895 struct net_device *dev = pci_get_drvdata(pdev);
15896 struct tg3 *tp = netdev_priv(dev);
15897 int err;
15898
15899 if (!netif_running(dev))
15900 return 0;
15901
1da177e4
LT
15902 netif_device_attach(dev);
15903
f47c11ee 15904 tg3_full_lock(tp, 0);
1da177e4 15905
63c3a66f 15906 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15907 err = tg3_restart_hw(tp, 1);
15908 if (err)
15909 goto out;
1da177e4
LT
15910
15911 tp->timer.expires = jiffies + tp->timer_offset;
15912 add_timer(&tp->timer);
15913
1da177e4
LT
15914 tg3_netif_start(tp);
15915
b9ec6c1b 15916out:
f47c11ee 15917 tg3_full_unlock(tp);
1da177e4 15918
b02fd9e3
MC
15919 if (!err)
15920 tg3_phy_start(tp);
15921
b9ec6c1b 15922 return err;
1da177e4
LT
15923}
15924
c866b7ea 15925static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15926#define TG3_PM_OPS (&tg3_pm_ops)
15927
15928#else
15929
15930#define TG3_PM_OPS NULL
15931
15932#endif /* CONFIG_PM_SLEEP */
c866b7ea 15933
b45aa2f6
MC
15934/**
15935 * tg3_io_error_detected - called when PCI error is detected
15936 * @pdev: Pointer to PCI device
15937 * @state: The current pci connection state
15938 *
15939 * This function is called after a PCI bus error affecting
15940 * this device has been detected.
15941 */
15942static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15943 pci_channel_state_t state)
15944{
15945 struct net_device *netdev = pci_get_drvdata(pdev);
15946 struct tg3 *tp = netdev_priv(netdev);
15947 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15948
15949 netdev_info(netdev, "PCI I/O error detected\n");
15950
15951 rtnl_lock();
15952
15953 if (!netif_running(netdev))
15954 goto done;
15955
15956 tg3_phy_stop(tp);
15957
15958 tg3_netif_stop(tp);
15959
15960 del_timer_sync(&tp->timer);
b45aa2f6
MC
15961
15962 /* Want to make sure that the reset task doesn't run */
db219973 15963 tg3_reset_task_cancel(tp);
63c3a66f 15964 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
b45aa2f6
MC
15965
15966 netif_device_detach(netdev);
15967
15968 /* Clean up software state, even if MMIO is blocked */
15969 tg3_full_lock(tp, 0);
15970 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15971 tg3_full_unlock(tp);
15972
15973done:
15974 if (state == pci_channel_io_perm_failure)
15975 err = PCI_ERS_RESULT_DISCONNECT;
15976 else
15977 pci_disable_device(pdev);
15978
15979 rtnl_unlock();
15980
15981 return err;
15982}
15983
15984/**
15985 * tg3_io_slot_reset - called after the pci bus has been reset.
15986 * @pdev: Pointer to PCI device
15987 *
15988 * Restart the card from scratch, as if from a cold-boot.
15989 * At this point, the card has exprienced a hard reset,
15990 * followed by fixups by BIOS, and has its config space
15991 * set up identically to what it was at cold boot.
15992 */
15993static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15994{
15995 struct net_device *netdev = pci_get_drvdata(pdev);
15996 struct tg3 *tp = netdev_priv(netdev);
15997 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15998 int err;
15999
16000 rtnl_lock();
16001
16002 if (pci_enable_device(pdev)) {
16003 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
16004 goto done;
16005 }
16006
16007 pci_set_master(pdev);
16008 pci_restore_state(pdev);
16009 pci_save_state(pdev);
16010
16011 if (!netif_running(netdev)) {
16012 rc = PCI_ERS_RESULT_RECOVERED;
16013 goto done;
16014 }
16015
16016 err = tg3_power_up(tp);
bed9829f 16017 if (err)
b45aa2f6 16018 goto done;
b45aa2f6
MC
16019
16020 rc = PCI_ERS_RESULT_RECOVERED;
16021
16022done:
16023 rtnl_unlock();
16024
16025 return rc;
16026}
16027
16028/**
16029 * tg3_io_resume - called when traffic can start flowing again.
16030 * @pdev: Pointer to PCI device
16031 *
16032 * This callback is called when the error recovery driver tells
16033 * us that its OK to resume normal operation.
16034 */
16035static void tg3_io_resume(struct pci_dev *pdev)
16036{
16037 struct net_device *netdev = pci_get_drvdata(pdev);
16038 struct tg3 *tp = netdev_priv(netdev);
16039 int err;
16040
16041 rtnl_lock();
16042
16043 if (!netif_running(netdev))
16044 goto done;
16045
16046 tg3_full_lock(tp, 0);
63c3a66f 16047 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
16048 err = tg3_restart_hw(tp, 1);
16049 tg3_full_unlock(tp);
16050 if (err) {
16051 netdev_err(netdev, "Cannot restart hardware after reset.\n");
16052 goto done;
16053 }
16054
16055 netif_device_attach(netdev);
16056
16057 tp->timer.expires = jiffies + tp->timer_offset;
16058 add_timer(&tp->timer);
16059
16060 tg3_netif_start(tp);
16061
16062 tg3_phy_start(tp);
16063
16064done:
16065 rtnl_unlock();
16066}
16067
16068static struct pci_error_handlers tg3_err_handler = {
16069 .error_detected = tg3_io_error_detected,
16070 .slot_reset = tg3_io_slot_reset,
16071 .resume = tg3_io_resume
16072};
16073
1da177e4
LT
16074static struct pci_driver tg3_driver = {
16075 .name = DRV_MODULE_NAME,
16076 .id_table = tg3_pci_tbl,
16077 .probe = tg3_init_one,
16078 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 16079 .err_handler = &tg3_err_handler,
aa6027ca 16080 .driver.pm = TG3_PM_OPS,
1da177e4
LT
16081};
16082
16083static int __init tg3_init(void)
16084{
29917620 16085 return pci_register_driver(&tg3_driver);
1da177e4
LT
16086}
16087
16088static void __exit tg3_cleanup(void)
16089{
16090 pci_unregister_driver(&tg3_driver);
16091}
16092
16093module_init(tg3_init);
16094module_exit(tg3_cleanup);