tg3: Move tg3_nvram_write_block functions
[linux-2.6-block.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
efab79c5 92#define TG3_MIN_NUM 122
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
efab79c5 95#define DRV_MODULE_RELDATE "December 7, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
138
139/* Do not place this n-ring entries value into the tp struct itself,
140 * we really want to expose these constants to GCC so that modulo et
141 * al. operations are done with shifts and masks instead of with
142 * hw multiply/modulo instructions. Another solution would be to
143 * replace things like '% foo' with '& (foo - 1)'.
144 */
1da177e4
LT
145
146#define TG3_TX_RING_SIZE 512
147#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
148
2c49a44d
MC
149#define TG3_RX_STD_RING_BYTES(tp) \
150 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
151#define TG3_RX_JMB_RING_BYTES(tp) \
152 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
153#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 154 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
155#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
156 TG3_TX_RING_SIZE)
1da177e4
LT
157#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
158
287be12e
MC
159#define TG3_DMA_BYTE_ENAB 64
160
161#define TG3_RX_STD_DMA_SZ 1536
162#define TG3_RX_JMB_DMA_SZ 9046
163
164#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
165
166#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
167#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 168
2c49a44d
MC
169#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
170 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 171
2c49a44d
MC
172#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
173 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 174
d2757fc4
MC
175/* Due to a hardware bug, the 5701 can only DMA to memory addresses
176 * that are at least dword aligned when used in PCIX mode. The driver
177 * works around this bug by double copying the packet. This workaround
178 * is built into the normal double copy length check for efficiency.
179 *
180 * However, the double copy is only necessary on those architectures
181 * where unaligned memory accesses are inefficient. For those architectures
182 * where unaligned memory accesses incur little penalty, we can reintegrate
183 * the 5701 in the normal rx path. Doing so saves a device structure
184 * dereference by hardcoding the double copy threshold in place.
185 */
186#define TG3_RX_COPY_THRESHOLD 256
187#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
188 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
189#else
190 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
191#endif
192
81389f57
MC
193#if (NET_IP_ALIGN != 0)
194#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
195#else
9205fd9c 196#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
197#endif
198
1da177e4 199/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 200#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 201#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 202#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
63c3a66f 1461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
f07e9af3 1485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
4ba526ce 1499 tg3_generate_fw_event(tp);
95e2869a
MC
1500}
1501
8d5a89b3
MC
1502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
fd6d3f0e
MC
1518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
95e2869a
MC
1645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1648 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
05dbe005
JP
1651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
1658
1659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
47007831
MC
1664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
95e2869a
MC
1669 tg3_ump_link_report(tp);
1670 }
1671}
1672
95e2869a
MC
1673static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
e18ce346 1677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1678 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1679 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1680 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1681 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1682 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
95e2869a
MC
1689static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1690{
1691 u8 cap = 0;
1692
f3791cdf
MC
1693 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1694 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1695 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1696 if (lcladv & ADVERTISE_1000XPAUSE)
1697 cap = FLOW_CTRL_RX;
1698 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1699 cap = FLOW_CTRL_TX;
95e2869a
MC
1700 }
1701
1702 return cap;
1703}
1704
f51f3562 1705static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1706{
b02fd9e3 1707 u8 autoneg;
f51f3562 1708 u8 flowctrl = 0;
95e2869a
MC
1709 u32 old_rx_mode = tp->rx_mode;
1710 u32 old_tx_mode = tp->tx_mode;
1711
63c3a66f 1712 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1713 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1714 else
1715 autoneg = tp->link_config.autoneg;
1716
63c3a66f 1717 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1718 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1719 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1720 else
bc02ff95 1721 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1722 } else
1723 flowctrl = tp->link_config.flowctrl;
95e2869a 1724
f51f3562 1725 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1726
e18ce346 1727 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1728 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1729 else
1730 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1731
f51f3562 1732 if (old_rx_mode != tp->rx_mode)
95e2869a 1733 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1734
e18ce346 1735 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1736 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1737 else
1738 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1739
f51f3562 1740 if (old_tx_mode != tp->tx_mode)
95e2869a 1741 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1742}
1743
b02fd9e3
MC
1744static void tg3_adjust_link(struct net_device *dev)
1745{
1746 u8 oldflowctrl, linkmesg = 0;
1747 u32 mac_mode, lcl_adv, rmt_adv;
1748 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1749 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1750
24bb4fb6 1751 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1752
1753 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1754 MAC_MODE_HALF_DUPLEX);
1755
1756 oldflowctrl = tp->link_config.active_flowctrl;
1757
1758 if (phydev->link) {
1759 lcl_adv = 0;
1760 rmt_adv = 0;
1761
1762 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1763 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1764 else if (phydev->speed == SPEED_1000 ||
1765 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1766 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1767 else
1768 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1769
1770 if (phydev->duplex == DUPLEX_HALF)
1771 mac_mode |= MAC_MODE_HALF_DUPLEX;
1772 else {
f88788f0 1773 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1774 tp->link_config.flowctrl);
1775
1776 if (phydev->pause)
1777 rmt_adv = LPA_PAUSE_CAP;
1778 if (phydev->asym_pause)
1779 rmt_adv |= LPA_PAUSE_ASYM;
1780 }
1781
1782 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1783 } else
1784 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1785
1786 if (mac_mode != tp->mac_mode) {
1787 tp->mac_mode = mac_mode;
1788 tw32_f(MAC_MODE, tp->mac_mode);
1789 udelay(40);
1790 }
1791
fcb389df
MC
1792 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1793 if (phydev->speed == SPEED_10)
1794 tw32(MAC_MI_STAT,
1795 MAC_MI_STAT_10MBPS_MODE |
1796 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1797 else
1798 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1799 }
1800
b02fd9e3
MC
1801 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1802 tw32(MAC_TX_LENGTHS,
1803 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1804 (6 << TX_LENGTHS_IPG_SHIFT) |
1805 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1806 else
1807 tw32(MAC_TX_LENGTHS,
1808 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1809 (6 << TX_LENGTHS_IPG_SHIFT) |
1810 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1811
1812 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1813 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1814 phydev->speed != tp->link_config.active_speed ||
1815 phydev->duplex != tp->link_config.active_duplex ||
1816 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1817 linkmesg = 1;
b02fd9e3
MC
1818
1819 tp->link_config.active_speed = phydev->speed;
1820 tp->link_config.active_duplex = phydev->duplex;
1821
24bb4fb6 1822 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1823
1824 if (linkmesg)
1825 tg3_link_report(tp);
1826}
1827
1828static int tg3_phy_init(struct tg3 *tp)
1829{
1830 struct phy_device *phydev;
1831
f07e9af3 1832 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1833 return 0;
1834
1835 /* Bring the PHY back to a known state. */
1836 tg3_bmcr_reset(tp);
1837
3f0e3ad7 1838 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1839
1840 /* Attach the MAC to the PHY. */
fb28ad35 1841 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1842 phydev->dev_flags, phydev->interface);
b02fd9e3 1843 if (IS_ERR(phydev)) {
ab96b241 1844 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1845 return PTR_ERR(phydev);
1846 }
1847
b02fd9e3 1848 /* Mask with MAC supported features. */
9c61d6bc
MC
1849 switch (phydev->interface) {
1850 case PHY_INTERFACE_MODE_GMII:
1851 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1852 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1853 phydev->supported &= (PHY_GBIT_FEATURES |
1854 SUPPORTED_Pause |
1855 SUPPORTED_Asym_Pause);
1856 break;
1857 }
1858 /* fallthru */
9c61d6bc
MC
1859 case PHY_INTERFACE_MODE_MII:
1860 phydev->supported &= (PHY_BASIC_FEATURES |
1861 SUPPORTED_Pause |
1862 SUPPORTED_Asym_Pause);
1863 break;
1864 default:
3f0e3ad7 1865 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1866 return -EINVAL;
1867 }
1868
f07e9af3 1869 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1870
1871 phydev->advertising = phydev->supported;
1872
b02fd9e3
MC
1873 return 0;
1874}
1875
1876static void tg3_phy_start(struct tg3 *tp)
1877{
1878 struct phy_device *phydev;
1879
f07e9af3 1880 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1881 return;
1882
3f0e3ad7 1883 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1884
80096068
MC
1885 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1886 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1887 phydev->speed = tp->link_config.orig_speed;
1888 phydev->duplex = tp->link_config.orig_duplex;
1889 phydev->autoneg = tp->link_config.orig_autoneg;
1890 phydev->advertising = tp->link_config.orig_advertising;
1891 }
1892
1893 phy_start(phydev);
1894
1895 phy_start_aneg(phydev);
1896}
1897
1898static void tg3_phy_stop(struct tg3 *tp)
1899{
f07e9af3 1900 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1901 return;
1902
3f0e3ad7 1903 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1904}
1905
1906static void tg3_phy_fini(struct tg3 *tp)
1907{
f07e9af3 1908 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1909 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1910 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1911 }
1912}
1913
941ec90f
MC
1914static int tg3_phy_set_extloopbk(struct tg3 *tp)
1915{
1916 int err;
1917 u32 val;
1918
1919 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1920 return 0;
1921
1922 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1923 /* Cannot do read-modify-write on 5401 */
1924 err = tg3_phy_auxctl_write(tp,
1925 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1926 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1927 0x4c20);
1928 goto done;
1929 }
1930
1931 err = tg3_phy_auxctl_read(tp,
1932 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1933 if (err)
1934 return err;
1935
1936 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1937 err = tg3_phy_auxctl_write(tp,
1938 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1939
1940done:
1941 return err;
1942}
1943
7f97a4bd
MC
1944static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1945{
1946 u32 phytest;
1947
1948 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1949 u32 phy;
1950
1951 tg3_writephy(tp, MII_TG3_FET_TEST,
1952 phytest | MII_TG3_FET_SHADOW_EN);
1953 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1954 if (enable)
1955 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1956 else
1957 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1958 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1959 }
1960 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1961 }
1962}
1963
6833c043
MC
1964static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1965{
1966 u32 reg;
1967
63c3a66f
JP
1968 if (!tg3_flag(tp, 5705_PLUS) ||
1969 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1970 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1971 return;
1972
f07e9af3 1973 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1974 tg3_phy_fet_toggle_apd(tp, enable);
1975 return;
1976 }
1977
6833c043
MC
1978 reg = MII_TG3_MISC_SHDW_WREN |
1979 MII_TG3_MISC_SHDW_SCR5_SEL |
1980 MII_TG3_MISC_SHDW_SCR5_LPED |
1981 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1982 MII_TG3_MISC_SHDW_SCR5_SDTL |
1983 MII_TG3_MISC_SHDW_SCR5_C125OE;
1984 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1985 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1986
1987 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1988
1989
1990 reg = MII_TG3_MISC_SHDW_WREN |
1991 MII_TG3_MISC_SHDW_APD_SEL |
1992 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1993 if (enable)
1994 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1995
1996 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1997}
1998
9ef8ca99
MC
1999static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2000{
2001 u32 phy;
2002
63c3a66f 2003 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2004 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2005 return;
2006
f07e9af3 2007 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2008 u32 ephy;
2009
535ef6e1
MC
2010 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2011 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2012
2013 tg3_writephy(tp, MII_TG3_FET_TEST,
2014 ephy | MII_TG3_FET_SHADOW_EN);
2015 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2016 if (enable)
535ef6e1 2017 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2018 else
535ef6e1
MC
2019 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2020 tg3_writephy(tp, reg, phy);
9ef8ca99 2021 }
535ef6e1 2022 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2023 }
2024 } else {
15ee95c3
MC
2025 int ret;
2026
2027 ret = tg3_phy_auxctl_read(tp,
2028 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2029 if (!ret) {
9ef8ca99
MC
2030 if (enable)
2031 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2032 else
2033 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2034 tg3_phy_auxctl_write(tp,
2035 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2036 }
2037 }
2038}
2039
1da177e4
LT
2040static void tg3_phy_set_wirespeed(struct tg3 *tp)
2041{
15ee95c3 2042 int ret;
1da177e4
LT
2043 u32 val;
2044
f07e9af3 2045 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2046 return;
2047
15ee95c3
MC
2048 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2049 if (!ret)
b4bd2929
MC
2050 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2051 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2052}
2053
b2a5c19c
MC
2054static void tg3_phy_apply_otp(struct tg3 *tp)
2055{
2056 u32 otp, phy;
2057
2058 if (!tp->phy_otp)
2059 return;
2060
2061 otp = tp->phy_otp;
2062
1d36ba45
MC
2063 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2064 return;
b2a5c19c
MC
2065
2066 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2067 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2068 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2069
2070 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2071 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2072 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2073
2074 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2075 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2076 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2077
2078 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2079 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2080
2081 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2082 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2083
2084 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2085 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2086 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2087
1d36ba45 2088 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2089}
2090
52b02d04
MC
2091static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2092{
2093 u32 val;
2094
2095 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2096 return;
2097
2098 tp->setlpicnt = 0;
2099
2100 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2101 current_link_up == 1 &&
a6b68dab
MC
2102 tp->link_config.active_duplex == DUPLEX_FULL &&
2103 (tp->link_config.active_speed == SPEED_100 ||
2104 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2105 u32 eeectl;
2106
2107 if (tp->link_config.active_speed == SPEED_1000)
2108 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2109 else
2110 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2111
2112 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2113
3110f5f5
MC
2114 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2115 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2116
b0c5943f
MC
2117 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2118 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2119 tp->setlpicnt = 2;
2120 }
2121
2122 if (!tp->setlpicnt) {
b715ce94
MC
2123 if (current_link_up == 1 &&
2124 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2125 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2126 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2127 }
2128
52b02d04
MC
2129 val = tr32(TG3_CPMU_EEE_MODE);
2130 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2131 }
2132}
2133
b0c5943f
MC
2134static void tg3_phy_eee_enable(struct tg3 *tp)
2135{
2136 u32 val;
2137
2138 if (tp->link_config.active_speed == SPEED_1000 &&
2139 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2140 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
55086ad9 2141 tg3_flag(tp, 57765_CLASS)) &&
b0c5943f 2142 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2143 val = MII_TG3_DSP_TAP26_ALNOKO |
2144 MII_TG3_DSP_TAP26_RMRXSTO;
2145 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2146 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2147 }
2148
2149 val = tr32(TG3_CPMU_EEE_MODE);
2150 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2151}
2152
1da177e4
LT
2153static int tg3_wait_macro_done(struct tg3 *tp)
2154{
2155 int limit = 100;
2156
2157 while (limit--) {
2158 u32 tmp32;
2159
f08aa1a8 2160 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2161 if ((tmp32 & 0x1000) == 0)
2162 break;
2163 }
2164 }
d4675b52 2165 if (limit < 0)
1da177e4
LT
2166 return -EBUSY;
2167
2168 return 0;
2169}
2170
2171static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2172{
2173 static const u32 test_pat[4][6] = {
2174 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2175 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2176 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2177 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2178 };
2179 int chan;
2180
2181 for (chan = 0; chan < 4; chan++) {
2182 int i;
2183
2184 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2185 (chan * 0x2000) | 0x0200);
f08aa1a8 2186 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2187
2188 for (i = 0; i < 6; i++)
2189 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2190 test_pat[chan][i]);
2191
f08aa1a8 2192 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2193 if (tg3_wait_macro_done(tp)) {
2194 *resetp = 1;
2195 return -EBUSY;
2196 }
2197
2198 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2199 (chan * 0x2000) | 0x0200);
f08aa1a8 2200 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2201 if (tg3_wait_macro_done(tp)) {
2202 *resetp = 1;
2203 return -EBUSY;
2204 }
2205
f08aa1a8 2206 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2207 if (tg3_wait_macro_done(tp)) {
2208 *resetp = 1;
2209 return -EBUSY;
2210 }
2211
2212 for (i = 0; i < 6; i += 2) {
2213 u32 low, high;
2214
2215 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2216 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2217 tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221 low &= 0x7fff;
2222 high &= 0x000f;
2223 if (low != test_pat[chan][i] ||
2224 high != test_pat[chan][i+1]) {
2225 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2226 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2227 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2228
2229 return -EBUSY;
2230 }
2231 }
2232 }
2233
2234 return 0;
2235}
2236
2237static int tg3_phy_reset_chanpat(struct tg3 *tp)
2238{
2239 int chan;
2240
2241 for (chan = 0; chan < 4; chan++) {
2242 int i;
2243
2244 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2245 (chan * 0x2000) | 0x0200);
f08aa1a8 2246 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2247 for (i = 0; i < 6; i++)
2248 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2249 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2250 if (tg3_wait_macro_done(tp))
2251 return -EBUSY;
2252 }
2253
2254 return 0;
2255}
2256
2257static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2258{
2259 u32 reg32, phy9_orig;
2260 int retries, do_phy_reset, err;
2261
2262 retries = 10;
2263 do_phy_reset = 1;
2264 do {
2265 if (do_phy_reset) {
2266 err = tg3_bmcr_reset(tp);
2267 if (err)
2268 return err;
2269 do_phy_reset = 0;
2270 }
2271
2272 /* Disable transmitter and interrupt. */
2273 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2274 continue;
2275
2276 reg32 |= 0x3000;
2277 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2278
2279 /* Set full-duplex, 1000 mbps. */
2280 tg3_writephy(tp, MII_BMCR,
221c5637 2281 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2282
2283 /* Set to master mode. */
221c5637 2284 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2285 continue;
2286
221c5637
MC
2287 tg3_writephy(tp, MII_CTRL1000,
2288 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2289
1d36ba45
MC
2290 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2291 if (err)
2292 return err;
1da177e4
LT
2293
2294 /* Block the PHY control access. */
6ee7c0a0 2295 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2296
2297 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2298 if (!err)
2299 break;
2300 } while (--retries);
2301
2302 err = tg3_phy_reset_chanpat(tp);
2303 if (err)
2304 return err;
2305
6ee7c0a0 2306 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2307
2308 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2309 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2310
1d36ba45 2311 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2312
221c5637 2313 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2314
2315 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2316 reg32 &= ~0x3000;
2317 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2318 } else if (!err)
2319 err = -EBUSY;
2320
2321 return err;
2322}
2323
2324/* This will reset the tigon3 PHY if there is no valid
2325 * link unless the FORCE argument is non-zero.
2326 */
2327static int tg3_phy_reset(struct tg3 *tp)
2328{
f833c4c1 2329 u32 val, cpmuctrl;
1da177e4
LT
2330 int err;
2331
60189ddf 2332 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2333 val = tr32(GRC_MISC_CFG);
2334 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2335 udelay(40);
2336 }
f833c4c1
MC
2337 err = tg3_readphy(tp, MII_BMSR, &val);
2338 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2339 if (err != 0)
2340 return -EBUSY;
2341
c8e1e82b
MC
2342 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2343 netif_carrier_off(tp->dev);
2344 tg3_link_report(tp);
2345 }
2346
1da177e4
LT
2347 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2348 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2349 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2350 err = tg3_phy_reset_5703_4_5(tp);
2351 if (err)
2352 return err;
2353 goto out;
2354 }
2355
b2a5c19c
MC
2356 cpmuctrl = 0;
2357 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2358 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2359 cpmuctrl = tr32(TG3_CPMU_CTRL);
2360 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2361 tw32(TG3_CPMU_CTRL,
2362 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2363 }
2364
1da177e4
LT
2365 err = tg3_bmcr_reset(tp);
2366 if (err)
2367 return err;
2368
b2a5c19c 2369 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2370 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2371 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2372
2373 tw32(TG3_CPMU_CTRL, cpmuctrl);
2374 }
2375
bcb37f6c
MC
2376 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2377 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2378 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2379 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2380 CPMU_LSPD_1000MB_MACCLK_12_5) {
2381 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2382 udelay(40);
2383 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2384 }
2385 }
2386
63c3a66f 2387 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2388 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2389 return 0;
2390
b2a5c19c
MC
2391 tg3_phy_apply_otp(tp);
2392
f07e9af3 2393 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2394 tg3_phy_toggle_apd(tp, true);
2395 else
2396 tg3_phy_toggle_apd(tp, false);
2397
1da177e4 2398out:
1d36ba45
MC
2399 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2400 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2401 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2402 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2403 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2404 }
1d36ba45 2405
f07e9af3 2406 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2407 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2408 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2409 }
1d36ba45 2410
f07e9af3 2411 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2412 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2413 tg3_phydsp_write(tp, 0x000a, 0x310b);
2414 tg3_phydsp_write(tp, 0x201f, 0x9506);
2415 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2416 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2417 }
f07e9af3 2418 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2419 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2420 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2421 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2422 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2423 tg3_writephy(tp, MII_TG3_TEST1,
2424 MII_TG3_TEST1_TRIM_EN | 0x4);
2425 } else
2426 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2427
2428 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2429 }
c424cb24 2430 }
1d36ba45 2431
1da177e4
LT
2432 /* Set Extended packet length bit (bit 14) on all chips that */
2433 /* support jumbo frames */
79eb6904 2434 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2435 /* Cannot do read-modify-write on 5401 */
b4bd2929 2436 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2437 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2438 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2439 err = tg3_phy_auxctl_read(tp,
2440 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2441 if (!err)
b4bd2929
MC
2442 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2443 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2444 }
2445
2446 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2447 * jumbo frames transmission.
2448 */
63c3a66f 2449 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2450 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2451 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2452 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2453 }
2454
715116a1 2455 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2456 /* adjust output voltage */
535ef6e1 2457 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2458 }
2459
9ef8ca99 2460 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2461 tg3_phy_set_wirespeed(tp);
2462 return 0;
2463}
2464
3a1e19d3
MC
2465#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2466#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2467#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2468 TG3_GPIO_MSG_NEED_VAUX)
2469#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2470 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2471 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2472 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2473 (TG3_GPIO_MSG_DRVR_PRES << 12))
2474
2475#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2476 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2477 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2478 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2479 (TG3_GPIO_MSG_NEED_VAUX << 12))
2480
2481static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2482{
2483 u32 status, shift;
2484
2485 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2486 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2487 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2488 else
2489 status = tr32(TG3_CPMU_DRV_STATUS);
2490
2491 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2492 status &= ~(TG3_GPIO_MSG_MASK << shift);
2493 status |= (newstat << shift);
2494
2495 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2496 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2497 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2498 else
2499 tw32(TG3_CPMU_DRV_STATUS, status);
2500
2501 return status >> TG3_APE_GPIO_MSG_SHIFT;
2502}
2503
520b2756
MC
2504static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2505{
2506 if (!tg3_flag(tp, IS_NIC))
2507 return 0;
2508
3a1e19d3
MC
2509 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2510 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2511 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2512 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2513 return -EIO;
520b2756 2514
3a1e19d3
MC
2515 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2516
2517 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2518 TG3_GRC_LCLCTL_PWRSW_DELAY);
2519
2520 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2521 } else {
2522 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2523 TG3_GRC_LCLCTL_PWRSW_DELAY);
2524 }
6f5c8f83 2525
520b2756
MC
2526 return 0;
2527}
2528
2529static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2530{
2531 u32 grc_local_ctrl;
2532
2533 if (!tg3_flag(tp, IS_NIC) ||
2534 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2535 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2536 return;
2537
2538 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2539
2540 tw32_wait_f(GRC_LOCAL_CTRL,
2541 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2542 TG3_GRC_LCLCTL_PWRSW_DELAY);
2543
2544 tw32_wait_f(GRC_LOCAL_CTRL,
2545 grc_local_ctrl,
2546 TG3_GRC_LCLCTL_PWRSW_DELAY);
2547
2548 tw32_wait_f(GRC_LOCAL_CTRL,
2549 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2550 TG3_GRC_LCLCTL_PWRSW_DELAY);
2551}
2552
2553static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2554{
2555 if (!tg3_flag(tp, IS_NIC))
2556 return;
2557
2558 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2559 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2560 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2561 (GRC_LCLCTRL_GPIO_OE0 |
2562 GRC_LCLCTRL_GPIO_OE1 |
2563 GRC_LCLCTRL_GPIO_OE2 |
2564 GRC_LCLCTRL_GPIO_OUTPUT0 |
2565 GRC_LCLCTRL_GPIO_OUTPUT1),
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2568 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2569 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2570 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2571 GRC_LCLCTRL_GPIO_OE1 |
2572 GRC_LCLCTRL_GPIO_OE2 |
2573 GRC_LCLCTRL_GPIO_OUTPUT0 |
2574 GRC_LCLCTRL_GPIO_OUTPUT1 |
2575 tp->grc_local_ctrl;
2576 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2577 TG3_GRC_LCLCTL_PWRSW_DELAY);
2578
2579 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2580 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2581 TG3_GRC_LCLCTL_PWRSW_DELAY);
2582
2583 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2584 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2585 TG3_GRC_LCLCTL_PWRSW_DELAY);
2586 } else {
2587 u32 no_gpio2;
2588 u32 grc_local_ctrl = 0;
2589
2590 /* Workaround to prevent overdrawing Amps. */
2591 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2592 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2593 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2594 grc_local_ctrl,
2595 TG3_GRC_LCLCTL_PWRSW_DELAY);
2596 }
2597
2598 /* On 5753 and variants, GPIO2 cannot be used. */
2599 no_gpio2 = tp->nic_sram_data_cfg &
2600 NIC_SRAM_DATA_CFG_NO_GPIO2;
2601
2602 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2603 GRC_LCLCTRL_GPIO_OE1 |
2604 GRC_LCLCTRL_GPIO_OE2 |
2605 GRC_LCLCTRL_GPIO_OUTPUT1 |
2606 GRC_LCLCTRL_GPIO_OUTPUT2;
2607 if (no_gpio2) {
2608 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2609 GRC_LCLCTRL_GPIO_OUTPUT2);
2610 }
2611 tw32_wait_f(GRC_LOCAL_CTRL,
2612 tp->grc_local_ctrl | grc_local_ctrl,
2613 TG3_GRC_LCLCTL_PWRSW_DELAY);
2614
2615 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2616
2617 tw32_wait_f(GRC_LOCAL_CTRL,
2618 tp->grc_local_ctrl | grc_local_ctrl,
2619 TG3_GRC_LCLCTL_PWRSW_DELAY);
2620
2621 if (!no_gpio2) {
2622 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2623 tw32_wait_f(GRC_LOCAL_CTRL,
2624 tp->grc_local_ctrl | grc_local_ctrl,
2625 TG3_GRC_LCLCTL_PWRSW_DELAY);
2626 }
2627 }
3a1e19d3
MC
2628}
2629
cd0d7228 2630static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2631{
2632 u32 msg = 0;
2633
2634 /* Serialize power state transitions */
2635 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2636 return;
2637
cd0d7228 2638 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2639 msg = TG3_GPIO_MSG_NEED_VAUX;
2640
2641 msg = tg3_set_function_status(tp, msg);
2642
2643 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2644 goto done;
6f5c8f83 2645
3a1e19d3
MC
2646 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2647 tg3_pwrsrc_switch_to_vaux(tp);
2648 else
2649 tg3_pwrsrc_die_with_vmain(tp);
2650
2651done:
6f5c8f83 2652 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2653}
2654
cd0d7228 2655static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2656{
683644b7 2657 bool need_vaux = false;
1da177e4 2658
334355aa 2659 /* The GPIOs do something completely different on 57765. */
55086ad9 2660 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2661 return;
2662
3a1e19d3
MC
2663 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2664 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2665 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2666 tg3_frob_aux_power_5717(tp, include_wol ?
2667 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2668 return;
2669 }
2670
2671 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2672 struct net_device *dev_peer;
2673
2674 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2675
bc1c7567 2676 /* remove_one() may have been run on the peer. */
683644b7
MC
2677 if (dev_peer) {
2678 struct tg3 *tp_peer = netdev_priv(dev_peer);
2679
63c3a66f 2680 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2681 return;
2682
cd0d7228 2683 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2684 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2685 need_vaux = true;
2686 }
1da177e4
LT
2687 }
2688
cd0d7228
MC
2689 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2690 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2691 need_vaux = true;
2692
520b2756
MC
2693 if (need_vaux)
2694 tg3_pwrsrc_switch_to_vaux(tp);
2695 else
2696 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2697}
2698
e8f3f6ca
MC
2699static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2700{
2701 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2702 return 1;
79eb6904 2703 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2704 if (speed != SPEED_10)
2705 return 1;
2706 } else if (speed == SPEED_10)
2707 return 1;
2708
2709 return 0;
2710}
2711
1da177e4 2712static int tg3_setup_phy(struct tg3 *, int);
1da177e4
LT
2713static int tg3_halt_cpu(struct tg3 *, u32);
2714
0a459aac 2715static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2716{
ce057f01
MC
2717 u32 val;
2718
f07e9af3 2719 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2720 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2721 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2722 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2723
2724 sg_dig_ctrl |=
2725 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2726 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2727 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2728 }
3f7045c1 2729 return;
5129724a 2730 }
3f7045c1 2731
60189ddf 2732 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2733 tg3_bmcr_reset(tp);
2734 val = tr32(GRC_MISC_CFG);
2735 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2736 udelay(40);
2737 return;
f07e9af3 2738 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2739 u32 phytest;
2740 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2741 u32 phy;
2742
2743 tg3_writephy(tp, MII_ADVERTISE, 0);
2744 tg3_writephy(tp, MII_BMCR,
2745 BMCR_ANENABLE | BMCR_ANRESTART);
2746
2747 tg3_writephy(tp, MII_TG3_FET_TEST,
2748 phytest | MII_TG3_FET_SHADOW_EN);
2749 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2750 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2751 tg3_writephy(tp,
2752 MII_TG3_FET_SHDW_AUXMODE4,
2753 phy);
2754 }
2755 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2756 }
2757 return;
0a459aac 2758 } else if (do_low_power) {
715116a1
MC
2759 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2760 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2761
b4bd2929
MC
2762 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2763 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2764 MII_TG3_AUXCTL_PCTL_VREG_11V;
2765 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2766 }
3f7045c1 2767
15c3b696
MC
2768 /* The PHY should not be powered down on some chips because
2769 * of bugs.
2770 */
2771 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2772 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2773 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2774 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2775 return;
ce057f01 2776
bcb37f6c
MC
2777 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2778 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2779 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2780 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2781 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2782 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2783 }
2784
15c3b696
MC
2785 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2786}
2787
ffbcfed4
MC
2788/* tp->lock is held. */
2789static int tg3_nvram_lock(struct tg3 *tp)
2790{
63c3a66f 2791 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2792 int i;
2793
2794 if (tp->nvram_lock_cnt == 0) {
2795 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2796 for (i = 0; i < 8000; i++) {
2797 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2798 break;
2799 udelay(20);
2800 }
2801 if (i == 8000) {
2802 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2803 return -ENODEV;
2804 }
2805 }
2806 tp->nvram_lock_cnt++;
2807 }
2808 return 0;
2809}
2810
2811/* tp->lock is held. */
2812static void tg3_nvram_unlock(struct tg3 *tp)
2813{
63c3a66f 2814 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2815 if (tp->nvram_lock_cnt > 0)
2816 tp->nvram_lock_cnt--;
2817 if (tp->nvram_lock_cnt == 0)
2818 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2819 }
2820}
2821
2822/* tp->lock is held. */
2823static void tg3_enable_nvram_access(struct tg3 *tp)
2824{
63c3a66f 2825 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2826 u32 nvaccess = tr32(NVRAM_ACCESS);
2827
2828 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2829 }
2830}
2831
2832/* tp->lock is held. */
2833static void tg3_disable_nvram_access(struct tg3 *tp)
2834{
63c3a66f 2835 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2836 u32 nvaccess = tr32(NVRAM_ACCESS);
2837
2838 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2839 }
2840}
2841
2842static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2843 u32 offset, u32 *val)
2844{
2845 u32 tmp;
2846 int i;
2847
2848 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2849 return -EINVAL;
2850
2851 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2852 EEPROM_ADDR_DEVID_MASK |
2853 EEPROM_ADDR_READ);
2854 tw32(GRC_EEPROM_ADDR,
2855 tmp |
2856 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2857 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2858 EEPROM_ADDR_ADDR_MASK) |
2859 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2860
2861 for (i = 0; i < 1000; i++) {
2862 tmp = tr32(GRC_EEPROM_ADDR);
2863
2864 if (tmp & EEPROM_ADDR_COMPLETE)
2865 break;
2866 msleep(1);
2867 }
2868 if (!(tmp & EEPROM_ADDR_COMPLETE))
2869 return -EBUSY;
2870
62cedd11
MC
2871 tmp = tr32(GRC_EEPROM_DATA);
2872
2873 /*
2874 * The data will always be opposite the native endian
2875 * format. Perform a blind byteswap to compensate.
2876 */
2877 *val = swab32(tmp);
2878
ffbcfed4
MC
2879 return 0;
2880}
2881
2882#define NVRAM_CMD_TIMEOUT 10000
2883
2884static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2885{
2886 int i;
2887
2888 tw32(NVRAM_CMD, nvram_cmd);
2889 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2890 udelay(10);
2891 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2892 udelay(10);
2893 break;
2894 }
2895 }
2896
2897 if (i == NVRAM_CMD_TIMEOUT)
2898 return -EBUSY;
2899
2900 return 0;
2901}
2902
2903static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2904{
63c3a66f
JP
2905 if (tg3_flag(tp, NVRAM) &&
2906 tg3_flag(tp, NVRAM_BUFFERED) &&
2907 tg3_flag(tp, FLASH) &&
2908 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2909 (tp->nvram_jedecnum == JEDEC_ATMEL))
2910
2911 addr = ((addr / tp->nvram_pagesize) <<
2912 ATMEL_AT45DB0X1B_PAGE_POS) +
2913 (addr % tp->nvram_pagesize);
2914
2915 return addr;
2916}
2917
2918static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2919{
63c3a66f
JP
2920 if (tg3_flag(tp, NVRAM) &&
2921 tg3_flag(tp, NVRAM_BUFFERED) &&
2922 tg3_flag(tp, FLASH) &&
2923 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2924 (tp->nvram_jedecnum == JEDEC_ATMEL))
2925
2926 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2927 tp->nvram_pagesize) +
2928 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2929
2930 return addr;
2931}
2932
e4f34110
MC
2933/* NOTE: Data read in from NVRAM is byteswapped according to
2934 * the byteswapping settings for all other register accesses.
2935 * tg3 devices are BE devices, so on a BE machine, the data
2936 * returned will be exactly as it is seen in NVRAM. On a LE
2937 * machine, the 32-bit value will be byteswapped.
2938 */
ffbcfed4
MC
2939static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2940{
2941 int ret;
2942
63c3a66f 2943 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2944 return tg3_nvram_read_using_eeprom(tp, offset, val);
2945
2946 offset = tg3_nvram_phys_addr(tp, offset);
2947
2948 if (offset > NVRAM_ADDR_MSK)
2949 return -EINVAL;
2950
2951 ret = tg3_nvram_lock(tp);
2952 if (ret)
2953 return ret;
2954
2955 tg3_enable_nvram_access(tp);
2956
2957 tw32(NVRAM_ADDR, offset);
2958 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2959 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2960
2961 if (ret == 0)
e4f34110 2962 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2963
2964 tg3_disable_nvram_access(tp);
2965
2966 tg3_nvram_unlock(tp);
2967
2968 return ret;
2969}
2970
a9dc529d
MC
2971/* Ensures NVRAM data is in bytestream format. */
2972static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2973{
2974 u32 v;
a9dc529d 2975 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2976 if (!res)
a9dc529d 2977 *val = cpu_to_be32(v);
ffbcfed4
MC
2978 return res;
2979}
2980
dbe9b92a
MC
2981static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
2982 u32 offset, u32 len, u8 *buf)
2983{
2984 int i, j, rc = 0;
2985 u32 val;
2986
2987 for (i = 0; i < len; i += 4) {
2988 u32 addr;
2989 __be32 data;
2990
2991 addr = offset + i;
2992
2993 memcpy(&data, buf + i, 4);
2994
2995 /*
2996 * The SEEPROM interface expects the data to always be opposite
2997 * the native endian format. We accomplish this by reversing
2998 * all the operations that would have been performed on the
2999 * data from a call to tg3_nvram_read_be32().
3000 */
3001 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3002
3003 val = tr32(GRC_EEPROM_ADDR);
3004 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3005
3006 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3007 EEPROM_ADDR_READ);
3008 tw32(GRC_EEPROM_ADDR, val |
3009 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3010 (addr & EEPROM_ADDR_ADDR_MASK) |
3011 EEPROM_ADDR_START |
3012 EEPROM_ADDR_WRITE);
3013
3014 for (j = 0; j < 1000; j++) {
3015 val = tr32(GRC_EEPROM_ADDR);
3016
3017 if (val & EEPROM_ADDR_COMPLETE)
3018 break;
3019 msleep(1);
3020 }
3021 if (!(val & EEPROM_ADDR_COMPLETE)) {
3022 rc = -EBUSY;
3023 break;
3024 }
3025 }
3026
3027 return rc;
3028}
3029
3030/* offset and length are dword aligned */
3031static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3032 u8 *buf)
3033{
3034 int ret = 0;
3035 u32 pagesize = tp->nvram_pagesize;
3036 u32 pagemask = pagesize - 1;
3037 u32 nvram_cmd;
3038 u8 *tmp;
3039
3040 tmp = kmalloc(pagesize, GFP_KERNEL);
3041 if (tmp == NULL)
3042 return -ENOMEM;
3043
3044 while (len) {
3045 int j;
3046 u32 phy_addr, page_off, size;
3047
3048 phy_addr = offset & ~pagemask;
3049
3050 for (j = 0; j < pagesize; j += 4) {
3051 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3052 (__be32 *) (tmp + j));
3053 if (ret)
3054 break;
3055 }
3056 if (ret)
3057 break;
3058
3059 page_off = offset & pagemask;
3060 size = pagesize;
3061 if (len < size)
3062 size = len;
3063
3064 len -= size;
3065
3066 memcpy(tmp + page_off, buf, size);
3067
3068 offset = offset + (pagesize - page_off);
3069
3070 tg3_enable_nvram_access(tp);
3071
3072 /*
3073 * Before we can erase the flash page, we need
3074 * to issue a special "write enable" command.
3075 */
3076 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3077
3078 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3079 break;
3080
3081 /* Erase the target page */
3082 tw32(NVRAM_ADDR, phy_addr);
3083
3084 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3085 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3086
3087 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3088 break;
3089
3090 /* Issue another write enable to start the write. */
3091 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3092
3093 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3094 break;
3095
3096 for (j = 0; j < pagesize; j += 4) {
3097 __be32 data;
3098
3099 data = *((__be32 *) (tmp + j));
3100
3101 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3102
3103 tw32(NVRAM_ADDR, phy_addr + j);
3104
3105 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3106 NVRAM_CMD_WR;
3107
3108 if (j == 0)
3109 nvram_cmd |= NVRAM_CMD_FIRST;
3110 else if (j == (pagesize - 4))
3111 nvram_cmd |= NVRAM_CMD_LAST;
3112
3113 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3114 if (ret)
3115 break;
3116 }
3117 if (ret)
3118 break;
3119 }
3120
3121 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3122 tg3_nvram_exec_cmd(tp, nvram_cmd);
3123
3124 kfree(tmp);
3125
3126 return ret;
3127}
3128
3129/* offset and length are dword aligned */
3130static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3131 u8 *buf)
3132{
3133 int i, ret = 0;
3134
3135 for (i = 0; i < len; i += 4, offset += 4) {
3136 u32 page_off, phy_addr, nvram_cmd;
3137 __be32 data;
3138
3139 memcpy(&data, buf + i, 4);
3140 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3141
3142 page_off = offset % tp->nvram_pagesize;
3143
3144 phy_addr = tg3_nvram_phys_addr(tp, offset);
3145
3146 tw32(NVRAM_ADDR, phy_addr);
3147
3148 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3149
3150 if (page_off == 0 || i == 0)
3151 nvram_cmd |= NVRAM_CMD_FIRST;
3152 if (page_off == (tp->nvram_pagesize - 4))
3153 nvram_cmd |= NVRAM_CMD_LAST;
3154
3155 if (i == (len - 4))
3156 nvram_cmd |= NVRAM_CMD_LAST;
3157
3158 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
3159 !tg3_flag(tp, 5755_PLUS) &&
3160 (tp->nvram_jedecnum == JEDEC_ST) &&
3161 (nvram_cmd & NVRAM_CMD_FIRST)) {
3162 u32 cmd;
3163
3164 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3165 ret = tg3_nvram_exec_cmd(tp, cmd);
3166 if (ret)
3167 break;
3168 }
3169 if (!tg3_flag(tp, FLASH)) {
3170 /* We always do complete word writes to eeprom. */
3171 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3172 }
3173
3174 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3175 if (ret)
3176 break;
3177 }
3178 return ret;
3179}
3180
3181/* offset and length are dword aligned */
3182static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3183{
3184 int ret;
3185
3186 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3187 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3188 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3189 udelay(40);
3190 }
3191
3192 if (!tg3_flag(tp, NVRAM)) {
3193 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3194 } else {
3195 u32 grc_mode;
3196
3197 ret = tg3_nvram_lock(tp);
3198 if (ret)
3199 return ret;
3200
3201 tg3_enable_nvram_access(tp);
3202 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3203 tw32(NVRAM_WRITE1, 0x406);
3204
3205 grc_mode = tr32(GRC_MODE);
3206 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3207
3208 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3209 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3210 buf);
3211 } else {
3212 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3213 buf);
3214 }
3215
3216 grc_mode = tr32(GRC_MODE);
3217 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3218
3219 tg3_disable_nvram_access(tp);
3220 tg3_nvram_unlock(tp);
3221 }
3222
3223 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3224 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3225 udelay(40);
3226 }
3227
3228 return ret;
3229}
3230
997b4f13
MC
3231#define RX_CPU_SCRATCH_BASE 0x30000
3232#define RX_CPU_SCRATCH_SIZE 0x04000
3233#define TX_CPU_SCRATCH_BASE 0x34000
3234#define TX_CPU_SCRATCH_SIZE 0x04000
3235
3236/* tp->lock is held. */
3237static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3238{
3239 int i;
3240
3241 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3242
3243 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3244 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3245
3246 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3247 return 0;
3248 }
3249 if (offset == RX_CPU_BASE) {
3250 for (i = 0; i < 10000; i++) {
3251 tw32(offset + CPU_STATE, 0xffffffff);
3252 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3253 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3254 break;
3255 }
3256
3257 tw32(offset + CPU_STATE, 0xffffffff);
3258 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3259 udelay(10);
3260 } else {
3261 for (i = 0; i < 10000; i++) {
3262 tw32(offset + CPU_STATE, 0xffffffff);
3263 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3264 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3265 break;
3266 }
3267 }
3268
3269 if (i >= 10000) {
3270 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3271 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3272 return -ENODEV;
3273 }
3274
3275 /* Clear firmware's nvram arbitration. */
3276 if (tg3_flag(tp, NVRAM))
3277 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3278 return 0;
3279}
3280
3281struct fw_info {
3282 unsigned int fw_base;
3283 unsigned int fw_len;
3284 const __be32 *fw_data;
3285};
3286
3287/* tp->lock is held. */
3288static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3289 u32 cpu_scratch_base, int cpu_scratch_size,
3290 struct fw_info *info)
3291{
3292 int err, lock_err, i;
3293 void (*write_op)(struct tg3 *, u32, u32);
3294
3295 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3296 netdev_err(tp->dev,
3297 "%s: Trying to load TX cpu firmware which is 5705\n",
3298 __func__);
3299 return -EINVAL;
3300 }
3301
3302 if (tg3_flag(tp, 5705_PLUS))
3303 write_op = tg3_write_mem;
3304 else
3305 write_op = tg3_write_indirect_reg32;
3306
3307 /* It is possible that bootcode is still loading at this point.
3308 * Get the nvram lock first before halting the cpu.
3309 */
3310 lock_err = tg3_nvram_lock(tp);
3311 err = tg3_halt_cpu(tp, cpu_base);
3312 if (!lock_err)
3313 tg3_nvram_unlock(tp);
3314 if (err)
3315 goto out;
3316
3317 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3318 write_op(tp, cpu_scratch_base + i, 0);
3319 tw32(cpu_base + CPU_STATE, 0xffffffff);
3320 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3321 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3322 write_op(tp, (cpu_scratch_base +
3323 (info->fw_base & 0xffff) +
3324 (i * sizeof(u32))),
3325 be32_to_cpu(info->fw_data[i]));
3326
3327 err = 0;
3328
3329out:
3330 return err;
3331}
3332
3333/* tp->lock is held. */
3334static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3335{
3336 struct fw_info info;
3337 const __be32 *fw_data;
3338 int err, i;
3339
3340 fw_data = (void *)tp->fw->data;
3341
3342 /* Firmware blob starts with version numbers, followed by
3343 start address and length. We are setting complete length.
3344 length = end_address_of_bss - start_address_of_text.
3345 Remainder is the blob to be loaded contiguously
3346 from start address. */
3347
3348 info.fw_base = be32_to_cpu(fw_data[1]);
3349 info.fw_len = tp->fw->size - 12;
3350 info.fw_data = &fw_data[3];
3351
3352 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3353 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3354 &info);
3355 if (err)
3356 return err;
3357
3358 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3359 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3360 &info);
3361 if (err)
3362 return err;
3363
3364 /* Now startup only the RX cpu. */
3365 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3366 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3367
3368 for (i = 0; i < 5; i++) {
3369 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3370 break;
3371 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3372 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3373 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3374 udelay(1000);
3375 }
3376 if (i >= 5) {
3377 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3378 "should be %08x\n", __func__,
3379 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3380 return -ENODEV;
3381 }
3382 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3383 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3384
3385 return 0;
3386}
3387
3388/* tp->lock is held. */
3389static int tg3_load_tso_firmware(struct tg3 *tp)
3390{
3391 struct fw_info info;
3392 const __be32 *fw_data;
3393 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3394 int err, i;
3395
3396 if (tg3_flag(tp, HW_TSO_1) ||
3397 tg3_flag(tp, HW_TSO_2) ||
3398 tg3_flag(tp, HW_TSO_3))
3399 return 0;
3400
3401 fw_data = (void *)tp->fw->data;
3402
3403 /* Firmware blob starts with version numbers, followed by
3404 start address and length. We are setting complete length.
3405 length = end_address_of_bss - start_address_of_text.
3406 Remainder is the blob to be loaded contiguously
3407 from start address. */
3408
3409 info.fw_base = be32_to_cpu(fw_data[1]);
3410 cpu_scratch_size = tp->fw_len;
3411 info.fw_len = tp->fw->size - 12;
3412 info.fw_data = &fw_data[3];
3413
3414 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3415 cpu_base = RX_CPU_BASE;
3416 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3417 } else {
3418 cpu_base = TX_CPU_BASE;
3419 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3420 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3421 }
3422
3423 err = tg3_load_firmware_cpu(tp, cpu_base,
3424 cpu_scratch_base, cpu_scratch_size,
3425 &info);
3426 if (err)
3427 return err;
3428
3429 /* Now startup the cpu. */
3430 tw32(cpu_base + CPU_STATE, 0xffffffff);
3431 tw32_f(cpu_base + CPU_PC, info.fw_base);
3432
3433 for (i = 0; i < 5; i++) {
3434 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3435 break;
3436 tw32(cpu_base + CPU_STATE, 0xffffffff);
3437 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3438 tw32_f(cpu_base + CPU_PC, info.fw_base);
3439 udelay(1000);
3440 }
3441 if (i >= 5) {
3442 netdev_err(tp->dev,
3443 "%s fails to set CPU PC, is %08x should be %08x\n",
3444 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3445 return -ENODEV;
3446 }
3447 tw32(cpu_base + CPU_STATE, 0xffffffff);
3448 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3449 return 0;
3450}
3451
3452
3f007891
MC
3453/* tp->lock is held. */
3454static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3455{
3456 u32 addr_high, addr_low;
3457 int i;
3458
3459 addr_high = ((tp->dev->dev_addr[0] << 8) |
3460 tp->dev->dev_addr[1]);
3461 addr_low = ((tp->dev->dev_addr[2] << 24) |
3462 (tp->dev->dev_addr[3] << 16) |
3463 (tp->dev->dev_addr[4] << 8) |
3464 (tp->dev->dev_addr[5] << 0));
3465 for (i = 0; i < 4; i++) {
3466 if (i == 1 && skip_mac_1)
3467 continue;
3468 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3469 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3470 }
3471
3472 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3473 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3474 for (i = 0; i < 12; i++) {
3475 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3476 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3477 }
3478 }
3479
3480 addr_high = (tp->dev->dev_addr[0] +
3481 tp->dev->dev_addr[1] +
3482 tp->dev->dev_addr[2] +
3483 tp->dev->dev_addr[3] +
3484 tp->dev->dev_addr[4] +
3485 tp->dev->dev_addr[5]) &
3486 TX_BACKOFF_SEED_MASK;
3487 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3488}
3489
c866b7ea 3490static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3491{
c866b7ea
RW
3492 /*
3493 * Make sure register accesses (indirect or otherwise) will function
3494 * correctly.
1da177e4
LT
3495 */
3496 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3497 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3498}
1da177e4 3499
c866b7ea
RW
3500static int tg3_power_up(struct tg3 *tp)
3501{
bed9829f 3502 int err;
8c6bda1a 3503
bed9829f 3504 tg3_enable_register_access(tp);
1da177e4 3505
bed9829f
MC
3506 err = pci_set_power_state(tp->pdev, PCI_D0);
3507 if (!err) {
3508 /* Switch out of Vaux if it is a NIC */
3509 tg3_pwrsrc_switch_to_vmain(tp);
3510 } else {
3511 netdev_err(tp->dev, "Transition to D0 failed\n");
3512 }
1da177e4 3513
bed9829f 3514 return err;
c866b7ea 3515}
1da177e4 3516
c866b7ea
RW
3517static int tg3_power_down_prepare(struct tg3 *tp)
3518{
3519 u32 misc_host_ctrl;
3520 bool device_should_wake, do_low_power;
3521
3522 tg3_enable_register_access(tp);
5e7dfd0f
MC
3523
3524 /* Restore the CLKREQ setting. */
63c3a66f 3525 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3526 u16 lnkctl;
3527
3528 pci_read_config_word(tp->pdev,
708ebb3a 3529 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3530 &lnkctl);
3531 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3532 pci_write_config_word(tp->pdev,
708ebb3a 3533 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3534 lnkctl);
3535 }
3536
1da177e4
LT
3537 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3538 tw32(TG3PCI_MISC_HOST_CTRL,
3539 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3540
c866b7ea 3541 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3542 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3543
63c3a66f 3544 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3545 do_low_power = false;
f07e9af3 3546 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3547 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3548 struct phy_device *phydev;
0a459aac 3549 u32 phyid, advertising;
b02fd9e3 3550
3f0e3ad7 3551 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3552
80096068 3553 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3554
3555 tp->link_config.orig_speed = phydev->speed;
3556 tp->link_config.orig_duplex = phydev->duplex;
3557 tp->link_config.orig_autoneg = phydev->autoneg;
3558 tp->link_config.orig_advertising = phydev->advertising;
3559
3560 advertising = ADVERTISED_TP |
3561 ADVERTISED_Pause |
3562 ADVERTISED_Autoneg |
3563 ADVERTISED_10baseT_Half;
3564
63c3a66f
JP
3565 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3566 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3567 advertising |=
3568 ADVERTISED_100baseT_Half |
3569 ADVERTISED_100baseT_Full |
3570 ADVERTISED_10baseT_Full;
3571 else
3572 advertising |= ADVERTISED_10baseT_Full;
3573 }
3574
3575 phydev->advertising = advertising;
3576
3577 phy_start_aneg(phydev);
0a459aac
MC
3578
3579 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3580 if (phyid != PHY_ID_BCMAC131) {
3581 phyid &= PHY_BCM_OUI_MASK;
3582 if (phyid == PHY_BCM_OUI_1 ||
3583 phyid == PHY_BCM_OUI_2 ||
3584 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3585 do_low_power = true;
3586 }
b02fd9e3 3587 }
dd477003 3588 } else {
2023276e 3589 do_low_power = true;
0a459aac 3590
80096068
MC
3591 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3592 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3593 tp->link_config.orig_speed = tp->link_config.speed;
3594 tp->link_config.orig_duplex = tp->link_config.duplex;
3595 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3596 }
1da177e4 3597
f07e9af3 3598 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
3599 tp->link_config.speed = SPEED_10;
3600 tp->link_config.duplex = DUPLEX_HALF;
3601 tp->link_config.autoneg = AUTONEG_ENABLE;
3602 tg3_setup_phy(tp, 0);
3603 }
1da177e4
LT
3604 }
3605
b5d3772c
MC
3606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3607 u32 val;
3608
3609 val = tr32(GRC_VCPU_EXT_CTRL);
3610 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3611 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3612 int i;
3613 u32 val;
3614
3615 for (i = 0; i < 200; i++) {
3616 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3617 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3618 break;
3619 msleep(1);
3620 }
3621 }
63c3a66f 3622 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3623 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3624 WOL_DRV_STATE_SHUTDOWN |
3625 WOL_DRV_WOL |
3626 WOL_SET_MAGIC_PKT);
6921d201 3627
05ac4cb7 3628 if (device_should_wake) {
1da177e4
LT
3629 u32 mac_mode;
3630
f07e9af3 3631 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3632 if (do_low_power &&
3633 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3634 tg3_phy_auxctl_write(tp,
3635 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3636 MII_TG3_AUXCTL_PCTL_WOL_EN |
3637 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3638 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3639 udelay(40);
3640 }
1da177e4 3641
f07e9af3 3642 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3643 mac_mode = MAC_MODE_PORT_MODE_GMII;
3644 else
3645 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3646
e8f3f6ca
MC
3647 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3648 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3649 ASIC_REV_5700) {
63c3a66f 3650 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3651 SPEED_100 : SPEED_10;
3652 if (tg3_5700_link_polarity(tp, speed))
3653 mac_mode |= MAC_MODE_LINK_POLARITY;
3654 else
3655 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3656 }
1da177e4
LT
3657 } else {
3658 mac_mode = MAC_MODE_PORT_MODE_TBI;
3659 }
3660
63c3a66f 3661 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3662 tw32(MAC_LED_CTRL, tp->led_ctrl);
3663
05ac4cb7 3664 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3665 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3666 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3667 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3668
63c3a66f 3669 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3670 mac_mode |= MAC_MODE_APE_TX_EN |
3671 MAC_MODE_APE_RX_EN |
3672 MAC_MODE_TDE_ENABLE;
3bda1258 3673
1da177e4
LT
3674 tw32_f(MAC_MODE, mac_mode);
3675 udelay(100);
3676
3677 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3678 udelay(10);
3679 }
3680
63c3a66f 3681 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3682 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3683 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3684 u32 base_val;
3685
3686 base_val = tp->pci_clock_ctrl;
3687 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3688 CLOCK_CTRL_TXCLK_DISABLE);
3689
b401e9e2
MC
3690 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3691 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3692 } else if (tg3_flag(tp, 5780_CLASS) ||
3693 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3694 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3695 /* do nothing */
63c3a66f 3696 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3697 u32 newbits1, newbits2;
3698
3699 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3700 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3701 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3702 CLOCK_CTRL_TXCLK_DISABLE |
3703 CLOCK_CTRL_ALTCLK);
3704 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3705 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3706 newbits1 = CLOCK_CTRL_625_CORE;
3707 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3708 } else {
3709 newbits1 = CLOCK_CTRL_ALTCLK;
3710 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3711 }
3712
b401e9e2
MC
3713 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3714 40);
1da177e4 3715
b401e9e2
MC
3716 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3717 40);
1da177e4 3718
63c3a66f 3719 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3720 u32 newbits3;
3721
3722 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3723 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3724 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3725 CLOCK_CTRL_TXCLK_DISABLE |
3726 CLOCK_CTRL_44MHZ_CORE);
3727 } else {
3728 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3729 }
3730
b401e9e2
MC
3731 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3732 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3733 }
3734 }
3735
63c3a66f 3736 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3737 tg3_power_down_phy(tp, do_low_power);
6921d201 3738
cd0d7228 3739 tg3_frob_aux_power(tp, true);
1da177e4
LT
3740
3741 /* Workaround for unstable PLL clock */
3742 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3743 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3744 u32 val = tr32(0x7d00);
3745
3746 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3747 tw32(0x7d00, val);
63c3a66f 3748 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3749 int err;
3750
3751 err = tg3_nvram_lock(tp);
1da177e4 3752 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3753 if (!err)
3754 tg3_nvram_unlock(tp);
6921d201 3755 }
1da177e4
LT
3756 }
3757
bbadf503
MC
3758 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3759
c866b7ea
RW
3760 return 0;
3761}
12dac075 3762
c866b7ea
RW
3763static void tg3_power_down(struct tg3 *tp)
3764{
3765 tg3_power_down_prepare(tp);
1da177e4 3766
63c3a66f 3767 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3768 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3769}
3770
1da177e4
LT
3771static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3772{
3773 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3774 case MII_TG3_AUX_STAT_10HALF:
3775 *speed = SPEED_10;
3776 *duplex = DUPLEX_HALF;
3777 break;
3778
3779 case MII_TG3_AUX_STAT_10FULL:
3780 *speed = SPEED_10;
3781 *duplex = DUPLEX_FULL;
3782 break;
3783
3784 case MII_TG3_AUX_STAT_100HALF:
3785 *speed = SPEED_100;
3786 *duplex = DUPLEX_HALF;
3787 break;
3788
3789 case MII_TG3_AUX_STAT_100FULL:
3790 *speed = SPEED_100;
3791 *duplex = DUPLEX_FULL;
3792 break;
3793
3794 case MII_TG3_AUX_STAT_1000HALF:
3795 *speed = SPEED_1000;
3796 *duplex = DUPLEX_HALF;
3797 break;
3798
3799 case MII_TG3_AUX_STAT_1000FULL:
3800 *speed = SPEED_1000;
3801 *duplex = DUPLEX_FULL;
3802 break;
3803
3804 default:
f07e9af3 3805 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3806 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3807 SPEED_10;
3808 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3809 DUPLEX_HALF;
3810 break;
3811 }
1da177e4
LT
3812 *speed = SPEED_INVALID;
3813 *duplex = DUPLEX_INVALID;
3814 break;
855e1111 3815 }
1da177e4
LT
3816}
3817
42b64a45 3818static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3819{
42b64a45
MC
3820 int err = 0;
3821 u32 val, new_adv;
1da177e4 3822
42b64a45 3823 new_adv = ADVERTISE_CSMA;
202ff1c2 3824 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 3825 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 3826
42b64a45
MC
3827 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3828 if (err)
3829 goto done;
ba4d07a8 3830
4f272096
MC
3831 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3832 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3833
4f272096
MC
3834 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3835 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3836 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3837
4f272096
MC
3838 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3839 if (err)
3840 goto done;
3841 }
1da177e4 3842
42b64a45
MC
3843 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3844 goto done;
52b02d04 3845
42b64a45
MC
3846 tw32(TG3_CPMU_EEE_MODE,
3847 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3848
42b64a45
MC
3849 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3850 if (!err) {
3851 u32 err2;
52b02d04 3852
b715ce94
MC
3853 val = 0;
3854 /* Advertise 100-BaseTX EEE ability */
3855 if (advertise & ADVERTISED_100baseT_Full)
3856 val |= MDIO_AN_EEE_ADV_100TX;
3857 /* Advertise 1000-BaseT EEE ability */
3858 if (advertise & ADVERTISED_1000baseT_Full)
3859 val |= MDIO_AN_EEE_ADV_1000T;
3860 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3861 if (err)
3862 val = 0;
3863
21a00ab2
MC
3864 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3865 case ASIC_REV_5717:
3866 case ASIC_REV_57765:
55086ad9 3867 case ASIC_REV_57766:
21a00ab2 3868 case ASIC_REV_5719:
b715ce94
MC
3869 /* If we advertised any eee advertisements above... */
3870 if (val)
3871 val = MII_TG3_DSP_TAP26_ALNOKO |
3872 MII_TG3_DSP_TAP26_RMRXSTO |
3873 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3874 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3875 /* Fall through */
3876 case ASIC_REV_5720:
3877 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3878 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3879 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3880 }
52b02d04 3881
42b64a45
MC
3882 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3883 if (!err)
3884 err = err2;
3885 }
3886
3887done:
3888 return err;
3889}
3890
3891static void tg3_phy_copper_begin(struct tg3 *tp)
3892{
3893 u32 new_adv;
3894 int i;
3895
3896 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3897 new_adv = ADVERTISED_10baseT_Half |
3898 ADVERTISED_10baseT_Full;
3899 if (tg3_flag(tp, WOL_SPEED_100MB))
3900 new_adv |= ADVERTISED_100baseT_Half |
3901 ADVERTISED_100baseT_Full;
3902
3903 tg3_phy_autoneg_cfg(tp, new_adv,
3904 FLOW_CTRL_TX | FLOW_CTRL_RX);
3905 } else if (tp->link_config.speed == SPEED_INVALID) {
3906 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3907 tp->link_config.advertising &=
3908 ~(ADVERTISED_1000baseT_Half |
3909 ADVERTISED_1000baseT_Full);
3910
3911 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3912 tp->link_config.flowctrl);
3913 } else {
3914 /* Asking for a specific link mode. */
3915 if (tp->link_config.speed == SPEED_1000) {
3916 if (tp->link_config.duplex == DUPLEX_FULL)
3917 new_adv = ADVERTISED_1000baseT_Full;
3918 else
3919 new_adv = ADVERTISED_1000baseT_Half;
3920 } else if (tp->link_config.speed == SPEED_100) {
3921 if (tp->link_config.duplex == DUPLEX_FULL)
3922 new_adv = ADVERTISED_100baseT_Full;
3923 else
3924 new_adv = ADVERTISED_100baseT_Half;
3925 } else {
3926 if (tp->link_config.duplex == DUPLEX_FULL)
3927 new_adv = ADVERTISED_10baseT_Full;
3928 else
3929 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3930 }
52b02d04 3931
42b64a45
MC
3932 tg3_phy_autoneg_cfg(tp, new_adv,
3933 tp->link_config.flowctrl);
52b02d04
MC
3934 }
3935
1da177e4
LT
3936 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3937 tp->link_config.speed != SPEED_INVALID) {
3938 u32 bmcr, orig_bmcr;
3939
3940 tp->link_config.active_speed = tp->link_config.speed;
3941 tp->link_config.active_duplex = tp->link_config.duplex;
3942
3943 bmcr = 0;
3944 switch (tp->link_config.speed) {
3945 default:
3946 case SPEED_10:
3947 break;
3948
3949 case SPEED_100:
3950 bmcr |= BMCR_SPEED100;
3951 break;
3952
3953 case SPEED_1000:
221c5637 3954 bmcr |= BMCR_SPEED1000;
1da177e4 3955 break;
855e1111 3956 }
1da177e4
LT
3957
3958 if (tp->link_config.duplex == DUPLEX_FULL)
3959 bmcr |= BMCR_FULLDPLX;
3960
3961 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3962 (bmcr != orig_bmcr)) {
3963 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3964 for (i = 0; i < 1500; i++) {
3965 u32 tmp;
3966
3967 udelay(10);
3968 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3969 tg3_readphy(tp, MII_BMSR, &tmp))
3970 continue;
3971 if (!(tmp & BMSR_LSTATUS)) {
3972 udelay(40);
3973 break;
3974 }
3975 }
3976 tg3_writephy(tp, MII_BMCR, bmcr);
3977 udelay(40);
3978 }
3979 } else {
3980 tg3_writephy(tp, MII_BMCR,
3981 BMCR_ANENABLE | BMCR_ANRESTART);
3982 }
3983}
3984
3985static int tg3_init_5401phy_dsp(struct tg3 *tp)
3986{
3987 int err;
3988
3989 /* Turn off tap power management. */
3990 /* Set Extended packet length bit */
b4bd2929 3991 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3992
6ee7c0a0
MC
3993 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3994 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3995 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3996 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3997 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3998
3999 udelay(40);
4000
4001 return err;
4002}
4003
e2bf73e7 4004static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4005{
e2bf73e7 4006 u32 advmsk, tgtadv, advertising;
3600d918 4007
e2bf73e7
MC
4008 advertising = tp->link_config.advertising;
4009 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4010
e2bf73e7
MC
4011 advmsk = ADVERTISE_ALL;
4012 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4013 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4014 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4015 }
1da177e4 4016
e2bf73e7
MC
4017 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4018 return false;
4019
4020 if ((*lcladv & advmsk) != tgtadv)
4021 return false;
b99d2a57 4022
f07e9af3 4023 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4024 u32 tg3_ctrl;
4025
e2bf73e7 4026 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4027
221c5637 4028 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4029 return false;
1da177e4 4030
b99d2a57 4031 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
e2bf73e7
MC
4032 if (tg3_ctrl != tgtadv)
4033 return false;
ef167e27
MC
4034 }
4035
e2bf73e7 4036 return true;
ef167e27
MC
4037}
4038
859edb26
MC
4039static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4040{
4041 u32 lpeth = 0;
4042
4043 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4044 u32 val;
4045
4046 if (tg3_readphy(tp, MII_STAT1000, &val))
4047 return false;
4048
4049 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4050 }
4051
4052 if (tg3_readphy(tp, MII_LPA, rmtadv))
4053 return false;
4054
4055 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4056 tp->link_config.rmt_adv = lpeth;
4057
4058 return true;
4059}
4060
1da177e4
LT
4061static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
4062{
4063 int current_link_up;
f833c4c1 4064 u32 bmsr, val;
ef167e27 4065 u32 lcl_adv, rmt_adv;
1da177e4
LT
4066 u16 current_speed;
4067 u8 current_duplex;
4068 int i, err;
4069
4070 tw32(MAC_EVENT, 0);
4071
4072 tw32_f(MAC_STATUS,
4073 (MAC_STATUS_SYNC_CHANGED |
4074 MAC_STATUS_CFG_CHANGED |
4075 MAC_STATUS_MI_COMPLETION |
4076 MAC_STATUS_LNKSTATE_CHANGED));
4077 udelay(40);
4078
8ef21428
MC
4079 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4080 tw32_f(MAC_MI_MODE,
4081 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4082 udelay(80);
4083 }
1da177e4 4084
b4bd2929 4085 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4086
4087 /* Some third-party PHYs need to be reset on link going
4088 * down.
4089 */
4090 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
4091 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
4092 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
4093 netif_carrier_ok(tp->dev)) {
4094 tg3_readphy(tp, MII_BMSR, &bmsr);
4095 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4096 !(bmsr & BMSR_LSTATUS))
4097 force_reset = 1;
4098 }
4099 if (force_reset)
4100 tg3_phy_reset(tp);
4101
79eb6904 4102 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4103 tg3_readphy(tp, MII_BMSR, &bmsr);
4104 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4105 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4106 bmsr = 0;
4107
4108 if (!(bmsr & BMSR_LSTATUS)) {
4109 err = tg3_init_5401phy_dsp(tp);
4110 if (err)
4111 return err;
4112
4113 tg3_readphy(tp, MII_BMSR, &bmsr);
4114 for (i = 0; i < 1000; i++) {
4115 udelay(10);
4116 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4117 (bmsr & BMSR_LSTATUS)) {
4118 udelay(40);
4119 break;
4120 }
4121 }
4122
79eb6904
MC
4123 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4124 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4125 !(bmsr & BMSR_LSTATUS) &&
4126 tp->link_config.active_speed == SPEED_1000) {
4127 err = tg3_phy_reset(tp);
4128 if (!err)
4129 err = tg3_init_5401phy_dsp(tp);
4130 if (err)
4131 return err;
4132 }
4133 }
4134 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4135 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
4136 /* 5701 {A0,B0} CRC bug workaround */
4137 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4138 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4139 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4140 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4141 }
4142
4143 /* Clear pending interrupts... */
f833c4c1
MC
4144 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4145 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4146
f07e9af3 4147 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4148 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4149 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4150 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4151
4152 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
4153 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
4154 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4155 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4156 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4157 else
4158 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4159 }
4160
4161 current_link_up = 0;
4162 current_speed = SPEED_INVALID;
4163 current_duplex = DUPLEX_INVALID;
e348c5e7 4164 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4165 tp->link_config.rmt_adv = 0;
1da177e4 4166
f07e9af3 4167 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4168 err = tg3_phy_auxctl_read(tp,
4169 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4170 &val);
4171 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4172 tg3_phy_auxctl_write(tp,
4173 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4174 val | (1 << 10));
1da177e4
LT
4175 goto relink;
4176 }
4177 }
4178
4179 bmsr = 0;
4180 for (i = 0; i < 100; i++) {
4181 tg3_readphy(tp, MII_BMSR, &bmsr);
4182 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4183 (bmsr & BMSR_LSTATUS))
4184 break;
4185 udelay(40);
4186 }
4187
4188 if (bmsr & BMSR_LSTATUS) {
4189 u32 aux_stat, bmcr;
4190
4191 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4192 for (i = 0; i < 2000; i++) {
4193 udelay(10);
4194 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4195 aux_stat)
4196 break;
4197 }
4198
4199 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4200 &current_speed,
4201 &current_duplex);
4202
4203 bmcr = 0;
4204 for (i = 0; i < 200; i++) {
4205 tg3_readphy(tp, MII_BMCR, &bmcr);
4206 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4207 continue;
4208 if (bmcr && bmcr != 0x7fff)
4209 break;
4210 udelay(10);
4211 }
4212
ef167e27
MC
4213 lcl_adv = 0;
4214 rmt_adv = 0;
1da177e4 4215
ef167e27
MC
4216 tp->link_config.active_speed = current_speed;
4217 tp->link_config.active_duplex = current_duplex;
4218
4219 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4220 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 4221 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4222 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 4223 current_link_up = 1;
1da177e4
LT
4224 } else {
4225 if (!(bmcr & BMCR_ANENABLE) &&
4226 tp->link_config.speed == current_speed &&
ef167e27
MC
4227 tp->link_config.duplex == current_duplex &&
4228 tp->link_config.flowctrl ==
4229 tp->link_config.active_flowctrl) {
1da177e4 4230 current_link_up = 1;
1da177e4
LT
4231 }
4232 }
4233
ef167e27 4234 if (current_link_up == 1 &&
e348c5e7
MC
4235 tp->link_config.active_duplex == DUPLEX_FULL) {
4236 u32 reg, bit;
4237
4238 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4239 reg = MII_TG3_FET_GEN_STAT;
4240 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4241 } else {
4242 reg = MII_TG3_EXT_STAT;
4243 bit = MII_TG3_EXT_STAT_MDIX;
4244 }
4245
4246 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4247 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4248
ef167e27 4249 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4250 }
1da177e4
LT
4251 }
4252
1da177e4 4253relink:
80096068 4254 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4255 tg3_phy_copper_begin(tp);
4256
f833c4c1 4257 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4258 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4259 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4260 current_link_up = 1;
4261 }
4262
4263 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4264 if (current_link_up == 1) {
4265 if (tp->link_config.active_speed == SPEED_100 ||
4266 tp->link_config.active_speed == SPEED_10)
4267 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4268 else
4269 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4270 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4271 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4272 else
1da177e4
LT
4273 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4274
4275 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4276 if (tp->link_config.active_duplex == DUPLEX_HALF)
4277 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4278
1da177e4 4279 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4280 if (current_link_up == 1 &&
4281 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4282 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4283 else
4284 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4285 }
4286
4287 /* ??? Without this setting Netgear GA302T PHY does not
4288 * ??? send/receive packets...
4289 */
79eb6904 4290 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4291 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4292 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4293 tw32_f(MAC_MI_MODE, tp->mi_mode);
4294 udelay(80);
4295 }
4296
4297 tw32_f(MAC_MODE, tp->mac_mode);
4298 udelay(40);
4299
52b02d04
MC
4300 tg3_phy_eee_adjust(tp, current_link_up);
4301
63c3a66f 4302 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4303 /* Polled via timer. */
4304 tw32_f(MAC_EVENT, 0);
4305 } else {
4306 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4307 }
4308 udelay(40);
4309
4310 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4311 current_link_up == 1 &&
4312 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4313 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4314 udelay(120);
4315 tw32_f(MAC_STATUS,
4316 (MAC_STATUS_SYNC_CHANGED |
4317 MAC_STATUS_CFG_CHANGED));
4318 udelay(40);
4319 tg3_write_mem(tp,
4320 NIC_SRAM_FIRMWARE_MBOX,
4321 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4322 }
4323
5e7dfd0f 4324 /* Prevent send BD corruption. */
63c3a66f 4325 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4326 u16 oldlnkctl, newlnkctl;
4327
4328 pci_read_config_word(tp->pdev,
708ebb3a 4329 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4330 &oldlnkctl);
4331 if (tp->link_config.active_speed == SPEED_100 ||
4332 tp->link_config.active_speed == SPEED_10)
4333 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4334 else
4335 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4336 if (newlnkctl != oldlnkctl)
4337 pci_write_config_word(tp->pdev,
93a700a9
MC
4338 pci_pcie_cap(tp->pdev) +
4339 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4340 }
4341
1da177e4
LT
4342 if (current_link_up != netif_carrier_ok(tp->dev)) {
4343 if (current_link_up)
4344 netif_carrier_on(tp->dev);
4345 else
4346 netif_carrier_off(tp->dev);
4347 tg3_link_report(tp);
4348 }
4349
4350 return 0;
4351}
4352
4353struct tg3_fiber_aneginfo {
4354 int state;
4355#define ANEG_STATE_UNKNOWN 0
4356#define ANEG_STATE_AN_ENABLE 1
4357#define ANEG_STATE_RESTART_INIT 2
4358#define ANEG_STATE_RESTART 3
4359#define ANEG_STATE_DISABLE_LINK_OK 4
4360#define ANEG_STATE_ABILITY_DETECT_INIT 5
4361#define ANEG_STATE_ABILITY_DETECT 6
4362#define ANEG_STATE_ACK_DETECT_INIT 7
4363#define ANEG_STATE_ACK_DETECT 8
4364#define ANEG_STATE_COMPLETE_ACK_INIT 9
4365#define ANEG_STATE_COMPLETE_ACK 10
4366#define ANEG_STATE_IDLE_DETECT_INIT 11
4367#define ANEG_STATE_IDLE_DETECT 12
4368#define ANEG_STATE_LINK_OK 13
4369#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4370#define ANEG_STATE_NEXT_PAGE_WAIT 15
4371
4372 u32 flags;
4373#define MR_AN_ENABLE 0x00000001
4374#define MR_RESTART_AN 0x00000002
4375#define MR_AN_COMPLETE 0x00000004
4376#define MR_PAGE_RX 0x00000008
4377#define MR_NP_LOADED 0x00000010
4378#define MR_TOGGLE_TX 0x00000020
4379#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4380#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4381#define MR_LP_ADV_SYM_PAUSE 0x00000100
4382#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4383#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4384#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4385#define MR_LP_ADV_NEXT_PAGE 0x00001000
4386#define MR_TOGGLE_RX 0x00002000
4387#define MR_NP_RX 0x00004000
4388
4389#define MR_LINK_OK 0x80000000
4390
4391 unsigned long link_time, cur_time;
4392
4393 u32 ability_match_cfg;
4394 int ability_match_count;
4395
4396 char ability_match, idle_match, ack_match;
4397
4398 u32 txconfig, rxconfig;
4399#define ANEG_CFG_NP 0x00000080
4400#define ANEG_CFG_ACK 0x00000040
4401#define ANEG_CFG_RF2 0x00000020
4402#define ANEG_CFG_RF1 0x00000010
4403#define ANEG_CFG_PS2 0x00000001
4404#define ANEG_CFG_PS1 0x00008000
4405#define ANEG_CFG_HD 0x00004000
4406#define ANEG_CFG_FD 0x00002000
4407#define ANEG_CFG_INVAL 0x00001f06
4408
4409};
4410#define ANEG_OK 0
4411#define ANEG_DONE 1
4412#define ANEG_TIMER_ENAB 2
4413#define ANEG_FAILED -1
4414
4415#define ANEG_STATE_SETTLE_TIME 10000
4416
4417static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4418 struct tg3_fiber_aneginfo *ap)
4419{
5be73b47 4420 u16 flowctrl;
1da177e4
LT
4421 unsigned long delta;
4422 u32 rx_cfg_reg;
4423 int ret;
4424
4425 if (ap->state == ANEG_STATE_UNKNOWN) {
4426 ap->rxconfig = 0;
4427 ap->link_time = 0;
4428 ap->cur_time = 0;
4429 ap->ability_match_cfg = 0;
4430 ap->ability_match_count = 0;
4431 ap->ability_match = 0;
4432 ap->idle_match = 0;
4433 ap->ack_match = 0;
4434 }
4435 ap->cur_time++;
4436
4437 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4438 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4439
4440 if (rx_cfg_reg != ap->ability_match_cfg) {
4441 ap->ability_match_cfg = rx_cfg_reg;
4442 ap->ability_match = 0;
4443 ap->ability_match_count = 0;
4444 } else {
4445 if (++ap->ability_match_count > 1) {
4446 ap->ability_match = 1;
4447 ap->ability_match_cfg = rx_cfg_reg;
4448 }
4449 }
4450 if (rx_cfg_reg & ANEG_CFG_ACK)
4451 ap->ack_match = 1;
4452 else
4453 ap->ack_match = 0;
4454
4455 ap->idle_match = 0;
4456 } else {
4457 ap->idle_match = 1;
4458 ap->ability_match_cfg = 0;
4459 ap->ability_match_count = 0;
4460 ap->ability_match = 0;
4461 ap->ack_match = 0;
4462
4463 rx_cfg_reg = 0;
4464 }
4465
4466 ap->rxconfig = rx_cfg_reg;
4467 ret = ANEG_OK;
4468
33f401ae 4469 switch (ap->state) {
1da177e4
LT
4470 case ANEG_STATE_UNKNOWN:
4471 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4472 ap->state = ANEG_STATE_AN_ENABLE;
4473
4474 /* fallthru */
4475 case ANEG_STATE_AN_ENABLE:
4476 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4477 if (ap->flags & MR_AN_ENABLE) {
4478 ap->link_time = 0;
4479 ap->cur_time = 0;
4480 ap->ability_match_cfg = 0;
4481 ap->ability_match_count = 0;
4482 ap->ability_match = 0;
4483 ap->idle_match = 0;
4484 ap->ack_match = 0;
4485
4486 ap->state = ANEG_STATE_RESTART_INIT;
4487 } else {
4488 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4489 }
4490 break;
4491
4492 case ANEG_STATE_RESTART_INIT:
4493 ap->link_time = ap->cur_time;
4494 ap->flags &= ~(MR_NP_LOADED);
4495 ap->txconfig = 0;
4496 tw32(MAC_TX_AUTO_NEG, 0);
4497 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4498 tw32_f(MAC_MODE, tp->mac_mode);
4499 udelay(40);
4500
4501 ret = ANEG_TIMER_ENAB;
4502 ap->state = ANEG_STATE_RESTART;
4503
4504 /* fallthru */
4505 case ANEG_STATE_RESTART:
4506 delta = ap->cur_time - ap->link_time;
859a5887 4507 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4508 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4509 else
1da177e4 4510 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4511 break;
4512
4513 case ANEG_STATE_DISABLE_LINK_OK:
4514 ret = ANEG_DONE;
4515 break;
4516
4517 case ANEG_STATE_ABILITY_DETECT_INIT:
4518 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4519 ap->txconfig = ANEG_CFG_FD;
4520 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4521 if (flowctrl & ADVERTISE_1000XPAUSE)
4522 ap->txconfig |= ANEG_CFG_PS1;
4523 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4524 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4525 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4526 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4527 tw32_f(MAC_MODE, tp->mac_mode);
4528 udelay(40);
4529
4530 ap->state = ANEG_STATE_ABILITY_DETECT;
4531 break;
4532
4533 case ANEG_STATE_ABILITY_DETECT:
859a5887 4534 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4535 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4536 break;
4537
4538 case ANEG_STATE_ACK_DETECT_INIT:
4539 ap->txconfig |= ANEG_CFG_ACK;
4540 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4541 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4542 tw32_f(MAC_MODE, tp->mac_mode);
4543 udelay(40);
4544
4545 ap->state = ANEG_STATE_ACK_DETECT;
4546
4547 /* fallthru */
4548 case ANEG_STATE_ACK_DETECT:
4549 if (ap->ack_match != 0) {
4550 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4551 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4552 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4553 } else {
4554 ap->state = ANEG_STATE_AN_ENABLE;
4555 }
4556 } else if (ap->ability_match != 0 &&
4557 ap->rxconfig == 0) {
4558 ap->state = ANEG_STATE_AN_ENABLE;
4559 }
4560 break;
4561
4562 case ANEG_STATE_COMPLETE_ACK_INIT:
4563 if (ap->rxconfig & ANEG_CFG_INVAL) {
4564 ret = ANEG_FAILED;
4565 break;
4566 }
4567 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4568 MR_LP_ADV_HALF_DUPLEX |
4569 MR_LP_ADV_SYM_PAUSE |
4570 MR_LP_ADV_ASYM_PAUSE |
4571 MR_LP_ADV_REMOTE_FAULT1 |
4572 MR_LP_ADV_REMOTE_FAULT2 |
4573 MR_LP_ADV_NEXT_PAGE |
4574 MR_TOGGLE_RX |
4575 MR_NP_RX);
4576 if (ap->rxconfig & ANEG_CFG_FD)
4577 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4578 if (ap->rxconfig & ANEG_CFG_HD)
4579 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4580 if (ap->rxconfig & ANEG_CFG_PS1)
4581 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4582 if (ap->rxconfig & ANEG_CFG_PS2)
4583 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4584 if (ap->rxconfig & ANEG_CFG_RF1)
4585 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4586 if (ap->rxconfig & ANEG_CFG_RF2)
4587 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4588 if (ap->rxconfig & ANEG_CFG_NP)
4589 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4590
4591 ap->link_time = ap->cur_time;
4592
4593 ap->flags ^= (MR_TOGGLE_TX);
4594 if (ap->rxconfig & 0x0008)
4595 ap->flags |= MR_TOGGLE_RX;
4596 if (ap->rxconfig & ANEG_CFG_NP)
4597 ap->flags |= MR_NP_RX;
4598 ap->flags |= MR_PAGE_RX;
4599
4600 ap->state = ANEG_STATE_COMPLETE_ACK;
4601 ret = ANEG_TIMER_ENAB;
4602 break;
4603
4604 case ANEG_STATE_COMPLETE_ACK:
4605 if (ap->ability_match != 0 &&
4606 ap->rxconfig == 0) {
4607 ap->state = ANEG_STATE_AN_ENABLE;
4608 break;
4609 }
4610 delta = ap->cur_time - ap->link_time;
4611 if (delta > ANEG_STATE_SETTLE_TIME) {
4612 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4613 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4614 } else {
4615 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4616 !(ap->flags & MR_NP_RX)) {
4617 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4618 } else {
4619 ret = ANEG_FAILED;
4620 }
4621 }
4622 }
4623 break;
4624
4625 case ANEG_STATE_IDLE_DETECT_INIT:
4626 ap->link_time = ap->cur_time;
4627 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4628 tw32_f(MAC_MODE, tp->mac_mode);
4629 udelay(40);
4630
4631 ap->state = ANEG_STATE_IDLE_DETECT;
4632 ret = ANEG_TIMER_ENAB;
4633 break;
4634
4635 case ANEG_STATE_IDLE_DETECT:
4636 if (ap->ability_match != 0 &&
4637 ap->rxconfig == 0) {
4638 ap->state = ANEG_STATE_AN_ENABLE;
4639 break;
4640 }
4641 delta = ap->cur_time - ap->link_time;
4642 if (delta > ANEG_STATE_SETTLE_TIME) {
4643 /* XXX another gem from the Broadcom driver :( */
4644 ap->state = ANEG_STATE_LINK_OK;
4645 }
4646 break;
4647
4648 case ANEG_STATE_LINK_OK:
4649 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4650 ret = ANEG_DONE;
4651 break;
4652
4653 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4654 /* ??? unimplemented */
4655 break;
4656
4657 case ANEG_STATE_NEXT_PAGE_WAIT:
4658 /* ??? unimplemented */
4659 break;
4660
4661 default:
4662 ret = ANEG_FAILED;
4663 break;
855e1111 4664 }
1da177e4
LT
4665
4666 return ret;
4667}
4668
5be73b47 4669static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4670{
4671 int res = 0;
4672 struct tg3_fiber_aneginfo aninfo;
4673 int status = ANEG_FAILED;
4674 unsigned int tick;
4675 u32 tmp;
4676
4677 tw32_f(MAC_TX_AUTO_NEG, 0);
4678
4679 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4680 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4681 udelay(40);
4682
4683 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4684 udelay(40);
4685
4686 memset(&aninfo, 0, sizeof(aninfo));
4687 aninfo.flags |= MR_AN_ENABLE;
4688 aninfo.state = ANEG_STATE_UNKNOWN;
4689 aninfo.cur_time = 0;
4690 tick = 0;
4691 while (++tick < 195000) {
4692 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4693 if (status == ANEG_DONE || status == ANEG_FAILED)
4694 break;
4695
4696 udelay(1);
4697 }
4698
4699 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4700 tw32_f(MAC_MODE, tp->mac_mode);
4701 udelay(40);
4702
5be73b47
MC
4703 *txflags = aninfo.txconfig;
4704 *rxflags = aninfo.flags;
1da177e4
LT
4705
4706 if (status == ANEG_DONE &&
4707 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4708 MR_LP_ADV_FULL_DUPLEX)))
4709 res = 1;
4710
4711 return res;
4712}
4713
4714static void tg3_init_bcm8002(struct tg3 *tp)
4715{
4716 u32 mac_status = tr32(MAC_STATUS);
4717 int i;
4718
4719 /* Reset when initting first time or we have a link. */
63c3a66f 4720 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4721 !(mac_status & MAC_STATUS_PCS_SYNCED))
4722 return;
4723
4724 /* Set PLL lock range. */
4725 tg3_writephy(tp, 0x16, 0x8007);
4726
4727 /* SW reset */
4728 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4729
4730 /* Wait for reset to complete. */
4731 /* XXX schedule_timeout() ... */
4732 for (i = 0; i < 500; i++)
4733 udelay(10);
4734
4735 /* Config mode; select PMA/Ch 1 regs. */
4736 tg3_writephy(tp, 0x10, 0x8411);
4737
4738 /* Enable auto-lock and comdet, select txclk for tx. */
4739 tg3_writephy(tp, 0x11, 0x0a10);
4740
4741 tg3_writephy(tp, 0x18, 0x00a0);
4742 tg3_writephy(tp, 0x16, 0x41ff);
4743
4744 /* Assert and deassert POR. */
4745 tg3_writephy(tp, 0x13, 0x0400);
4746 udelay(40);
4747 tg3_writephy(tp, 0x13, 0x0000);
4748
4749 tg3_writephy(tp, 0x11, 0x0a50);
4750 udelay(40);
4751 tg3_writephy(tp, 0x11, 0x0a10);
4752
4753 /* Wait for signal to stabilize */
4754 /* XXX schedule_timeout() ... */
4755 for (i = 0; i < 15000; i++)
4756 udelay(10);
4757
4758 /* Deselect the channel register so we can read the PHYID
4759 * later.
4760 */
4761 tg3_writephy(tp, 0x10, 0x8011);
4762}
4763
4764static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4765{
82cd3d11 4766 u16 flowctrl;
1da177e4
LT
4767 u32 sg_dig_ctrl, sg_dig_status;
4768 u32 serdes_cfg, expected_sg_dig_ctrl;
4769 int workaround, port_a;
4770 int current_link_up;
4771
4772 serdes_cfg = 0;
4773 expected_sg_dig_ctrl = 0;
4774 workaround = 0;
4775 port_a = 1;
4776 current_link_up = 0;
4777
4778 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4779 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4780 workaround = 1;
4781 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4782 port_a = 0;
4783
4784 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4785 /* preserve bits 20-23 for voltage regulator */
4786 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4787 }
4788
4789 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4790
4791 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4792 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4793 if (workaround) {
4794 u32 val = serdes_cfg;
4795
4796 if (port_a)
4797 val |= 0xc010000;
4798 else
4799 val |= 0x4010000;
4800 tw32_f(MAC_SERDES_CFG, val);
4801 }
c98f6e3b
MC
4802
4803 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4804 }
4805 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4806 tg3_setup_flow_control(tp, 0, 0);
4807 current_link_up = 1;
4808 }
4809 goto out;
4810 }
4811
4812 /* Want auto-negotiation. */
c98f6e3b 4813 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4814
82cd3d11
MC
4815 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4816 if (flowctrl & ADVERTISE_1000XPAUSE)
4817 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4818 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4819 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4820
4821 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4822 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4823 tp->serdes_counter &&
4824 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4825 MAC_STATUS_RCVD_CFG)) ==
4826 MAC_STATUS_PCS_SYNCED)) {
4827 tp->serdes_counter--;
4828 current_link_up = 1;
4829 goto out;
4830 }
4831restart_autoneg:
1da177e4
LT
4832 if (workaround)
4833 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4834 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4835 udelay(5);
4836 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4837
3d3ebe74 4838 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4839 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4840 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4841 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4842 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4843 mac_status = tr32(MAC_STATUS);
4844
c98f6e3b 4845 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4846 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4847 u32 local_adv = 0, remote_adv = 0;
4848
4849 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4850 local_adv |= ADVERTISE_1000XPAUSE;
4851 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4852 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4853
c98f6e3b 4854 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4855 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4856 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4857 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4858
859edb26
MC
4859 tp->link_config.rmt_adv =
4860 mii_adv_to_ethtool_adv_x(remote_adv);
4861
1da177e4
LT
4862 tg3_setup_flow_control(tp, local_adv, remote_adv);
4863 current_link_up = 1;
3d3ebe74 4864 tp->serdes_counter = 0;
f07e9af3 4865 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4866 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4867 if (tp->serdes_counter)
4868 tp->serdes_counter--;
1da177e4
LT
4869 else {
4870 if (workaround) {
4871 u32 val = serdes_cfg;
4872
4873 if (port_a)
4874 val |= 0xc010000;
4875 else
4876 val |= 0x4010000;
4877
4878 tw32_f(MAC_SERDES_CFG, val);
4879 }
4880
c98f6e3b 4881 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4882 udelay(40);
4883
4884 /* Link parallel detection - link is up */
4885 /* only if we have PCS_SYNC and not */
4886 /* receiving config code words */
4887 mac_status = tr32(MAC_STATUS);
4888 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4889 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4890 tg3_setup_flow_control(tp, 0, 0);
4891 current_link_up = 1;
f07e9af3
MC
4892 tp->phy_flags |=
4893 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4894 tp->serdes_counter =
4895 SERDES_PARALLEL_DET_TIMEOUT;
4896 } else
4897 goto restart_autoneg;
1da177e4
LT
4898 }
4899 }
3d3ebe74
MC
4900 } else {
4901 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4902 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4903 }
4904
4905out:
4906 return current_link_up;
4907}
4908
4909static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4910{
4911 int current_link_up = 0;
4912
5cf64b8a 4913 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4914 goto out;
1da177e4
LT
4915
4916 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4917 u32 txflags, rxflags;
1da177e4 4918 int i;
6aa20a22 4919
5be73b47
MC
4920 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4921 u32 local_adv = 0, remote_adv = 0;
1da177e4 4922
5be73b47
MC
4923 if (txflags & ANEG_CFG_PS1)
4924 local_adv |= ADVERTISE_1000XPAUSE;
4925 if (txflags & ANEG_CFG_PS2)
4926 local_adv |= ADVERTISE_1000XPSE_ASYM;
4927
4928 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4929 remote_adv |= LPA_1000XPAUSE;
4930 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4931 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4932
859edb26
MC
4933 tp->link_config.rmt_adv =
4934 mii_adv_to_ethtool_adv_x(remote_adv);
4935
1da177e4
LT
4936 tg3_setup_flow_control(tp, local_adv, remote_adv);
4937
1da177e4
LT
4938 current_link_up = 1;
4939 }
4940 for (i = 0; i < 30; i++) {
4941 udelay(20);
4942 tw32_f(MAC_STATUS,
4943 (MAC_STATUS_SYNC_CHANGED |
4944 MAC_STATUS_CFG_CHANGED));
4945 udelay(40);
4946 if ((tr32(MAC_STATUS) &
4947 (MAC_STATUS_SYNC_CHANGED |
4948 MAC_STATUS_CFG_CHANGED)) == 0)
4949 break;
4950 }
4951
4952 mac_status = tr32(MAC_STATUS);
4953 if (current_link_up == 0 &&
4954 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4955 !(mac_status & MAC_STATUS_RCVD_CFG))
4956 current_link_up = 1;
4957 } else {
5be73b47
MC
4958 tg3_setup_flow_control(tp, 0, 0);
4959
1da177e4
LT
4960 /* Forcing 1000FD link up. */
4961 current_link_up = 1;
1da177e4
LT
4962
4963 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4964 udelay(40);
e8f3f6ca
MC
4965
4966 tw32_f(MAC_MODE, tp->mac_mode);
4967 udelay(40);
1da177e4
LT
4968 }
4969
4970out:
4971 return current_link_up;
4972}
4973
4974static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4975{
4976 u32 orig_pause_cfg;
4977 u16 orig_active_speed;
4978 u8 orig_active_duplex;
4979 u32 mac_status;
4980 int current_link_up;
4981 int i;
4982
8d018621 4983 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4984 orig_active_speed = tp->link_config.active_speed;
4985 orig_active_duplex = tp->link_config.active_duplex;
4986
63c3a66f 4987 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4988 netif_carrier_ok(tp->dev) &&
63c3a66f 4989 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4990 mac_status = tr32(MAC_STATUS);
4991 mac_status &= (MAC_STATUS_PCS_SYNCED |
4992 MAC_STATUS_SIGNAL_DET |
4993 MAC_STATUS_CFG_CHANGED |
4994 MAC_STATUS_RCVD_CFG);
4995 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4996 MAC_STATUS_SIGNAL_DET)) {
4997 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4998 MAC_STATUS_CFG_CHANGED));
4999 return 0;
5000 }
5001 }
5002
5003 tw32_f(MAC_TX_AUTO_NEG, 0);
5004
5005 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5006 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5007 tw32_f(MAC_MODE, tp->mac_mode);
5008 udelay(40);
5009
79eb6904 5010 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5011 tg3_init_bcm8002(tp);
5012
5013 /* Enable link change event even when serdes polling. */
5014 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5015 udelay(40);
5016
5017 current_link_up = 0;
859edb26 5018 tp->link_config.rmt_adv = 0;
1da177e4
LT
5019 mac_status = tr32(MAC_STATUS);
5020
63c3a66f 5021 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5022 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5023 else
5024 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5025
898a56f8 5026 tp->napi[0].hw_status->status =
1da177e4 5027 (SD_STATUS_UPDATED |
898a56f8 5028 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5029
5030 for (i = 0; i < 100; i++) {
5031 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5032 MAC_STATUS_CFG_CHANGED));
5033 udelay(5);
5034 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5035 MAC_STATUS_CFG_CHANGED |
5036 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5037 break;
5038 }
5039
5040 mac_status = tr32(MAC_STATUS);
5041 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5042 current_link_up = 0;
3d3ebe74
MC
5043 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5044 tp->serdes_counter == 0) {
1da177e4
LT
5045 tw32_f(MAC_MODE, (tp->mac_mode |
5046 MAC_MODE_SEND_CONFIGS));
5047 udelay(1);
5048 tw32_f(MAC_MODE, tp->mac_mode);
5049 }
5050 }
5051
5052 if (current_link_up == 1) {
5053 tp->link_config.active_speed = SPEED_1000;
5054 tp->link_config.active_duplex = DUPLEX_FULL;
5055 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5056 LED_CTRL_LNKLED_OVERRIDE |
5057 LED_CTRL_1000MBPS_ON));
5058 } else {
5059 tp->link_config.active_speed = SPEED_INVALID;
5060 tp->link_config.active_duplex = DUPLEX_INVALID;
5061 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5062 LED_CTRL_LNKLED_OVERRIDE |
5063 LED_CTRL_TRAFFIC_OVERRIDE));
5064 }
5065
5066 if (current_link_up != netif_carrier_ok(tp->dev)) {
5067 if (current_link_up)
5068 netif_carrier_on(tp->dev);
5069 else
5070 netif_carrier_off(tp->dev);
5071 tg3_link_report(tp);
5072 } else {
8d018621 5073 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5074 if (orig_pause_cfg != now_pause_cfg ||
5075 orig_active_speed != tp->link_config.active_speed ||
5076 orig_active_duplex != tp->link_config.active_duplex)
5077 tg3_link_report(tp);
5078 }
5079
5080 return 0;
5081}
5082
747e8f8b
MC
5083static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
5084{
5085 int current_link_up, err = 0;
5086 u32 bmsr, bmcr;
5087 u16 current_speed;
5088 u8 current_duplex;
ef167e27 5089 u32 local_adv, remote_adv;
747e8f8b
MC
5090
5091 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5092 tw32_f(MAC_MODE, tp->mac_mode);
5093 udelay(40);
5094
5095 tw32(MAC_EVENT, 0);
5096
5097 tw32_f(MAC_STATUS,
5098 (MAC_STATUS_SYNC_CHANGED |
5099 MAC_STATUS_CFG_CHANGED |
5100 MAC_STATUS_MI_COMPLETION |
5101 MAC_STATUS_LNKSTATE_CHANGED));
5102 udelay(40);
5103
5104 if (force_reset)
5105 tg3_phy_reset(tp);
5106
5107 current_link_up = 0;
5108 current_speed = SPEED_INVALID;
5109 current_duplex = DUPLEX_INVALID;
859edb26 5110 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5111
5112 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5113 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5114 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
5115 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5116 bmsr |= BMSR_LSTATUS;
5117 else
5118 bmsr &= ~BMSR_LSTATUS;
5119 }
747e8f8b
MC
5120
5121 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5122
5123 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5124 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5125 /* do nothing, just check for link up at the end */
5126 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5127 u32 adv, newadv;
747e8f8b
MC
5128
5129 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5130 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5131 ADVERTISE_1000XPAUSE |
5132 ADVERTISE_1000XPSE_ASYM |
5133 ADVERTISE_SLCT);
747e8f8b 5134
28011cf1 5135 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5136 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5137
28011cf1
MC
5138 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5139 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5140 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5141 tg3_writephy(tp, MII_BMCR, bmcr);
5142
5143 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5144 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5145 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5146
5147 return err;
5148 }
5149 } else {
5150 u32 new_bmcr;
5151
5152 bmcr &= ~BMCR_SPEED1000;
5153 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5154
5155 if (tp->link_config.duplex == DUPLEX_FULL)
5156 new_bmcr |= BMCR_FULLDPLX;
5157
5158 if (new_bmcr != bmcr) {
5159 /* BMCR_SPEED1000 is a reserved bit that needs
5160 * to be set on write.
5161 */
5162 new_bmcr |= BMCR_SPEED1000;
5163
5164 /* Force a linkdown */
5165 if (netif_carrier_ok(tp->dev)) {
5166 u32 adv;
5167
5168 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5169 adv &= ~(ADVERTISE_1000XFULL |
5170 ADVERTISE_1000XHALF |
5171 ADVERTISE_SLCT);
5172 tg3_writephy(tp, MII_ADVERTISE, adv);
5173 tg3_writephy(tp, MII_BMCR, bmcr |
5174 BMCR_ANRESTART |
5175 BMCR_ANENABLE);
5176 udelay(10);
5177 netif_carrier_off(tp->dev);
5178 }
5179 tg3_writephy(tp, MII_BMCR, new_bmcr);
5180 bmcr = new_bmcr;
5181 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5182 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5183 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
5184 ASIC_REV_5714) {
5185 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5186 bmsr |= BMSR_LSTATUS;
5187 else
5188 bmsr &= ~BMSR_LSTATUS;
5189 }
f07e9af3 5190 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5191 }
5192 }
5193
5194 if (bmsr & BMSR_LSTATUS) {
5195 current_speed = SPEED_1000;
5196 current_link_up = 1;
5197 if (bmcr & BMCR_FULLDPLX)
5198 current_duplex = DUPLEX_FULL;
5199 else
5200 current_duplex = DUPLEX_HALF;
5201
ef167e27
MC
5202 local_adv = 0;
5203 remote_adv = 0;
5204
747e8f8b 5205 if (bmcr & BMCR_ANENABLE) {
ef167e27 5206 u32 common;
747e8f8b
MC
5207
5208 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5209 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5210 common = local_adv & remote_adv;
5211 if (common & (ADVERTISE_1000XHALF |
5212 ADVERTISE_1000XFULL)) {
5213 if (common & ADVERTISE_1000XFULL)
5214 current_duplex = DUPLEX_FULL;
5215 else
5216 current_duplex = DUPLEX_HALF;
859edb26
MC
5217
5218 tp->link_config.rmt_adv =
5219 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5220 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5221 /* Link is up via parallel detect */
859a5887 5222 } else {
747e8f8b 5223 current_link_up = 0;
859a5887 5224 }
747e8f8b
MC
5225 }
5226 }
5227
ef167e27
MC
5228 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5229 tg3_setup_flow_control(tp, local_adv, remote_adv);
5230
747e8f8b
MC
5231 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5232 if (tp->link_config.active_duplex == DUPLEX_HALF)
5233 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5234
5235 tw32_f(MAC_MODE, tp->mac_mode);
5236 udelay(40);
5237
5238 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5239
5240 tp->link_config.active_speed = current_speed;
5241 tp->link_config.active_duplex = current_duplex;
5242
5243 if (current_link_up != netif_carrier_ok(tp->dev)) {
5244 if (current_link_up)
5245 netif_carrier_on(tp->dev);
5246 else {
5247 netif_carrier_off(tp->dev);
f07e9af3 5248 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5249 }
5250 tg3_link_report(tp);
5251 }
5252 return err;
5253}
5254
5255static void tg3_serdes_parallel_detect(struct tg3 *tp)
5256{
3d3ebe74 5257 if (tp->serdes_counter) {
747e8f8b 5258 /* Give autoneg time to complete. */
3d3ebe74 5259 tp->serdes_counter--;
747e8f8b
MC
5260 return;
5261 }
c6cdf436 5262
747e8f8b
MC
5263 if (!netif_carrier_ok(tp->dev) &&
5264 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5265 u32 bmcr;
5266
5267 tg3_readphy(tp, MII_BMCR, &bmcr);
5268 if (bmcr & BMCR_ANENABLE) {
5269 u32 phy1, phy2;
5270
5271 /* Select shadow register 0x1f */
f08aa1a8
MC
5272 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5273 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5274
5275 /* Select expansion interrupt status register */
f08aa1a8
MC
5276 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5277 MII_TG3_DSP_EXP1_INT_STAT);
5278 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5279 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5280
5281 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5282 /* We have signal detect and not receiving
5283 * config code words, link is up by parallel
5284 * detection.
5285 */
5286
5287 bmcr &= ~BMCR_ANENABLE;
5288 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5289 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5290 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5291 }
5292 }
859a5887
MC
5293 } else if (netif_carrier_ok(tp->dev) &&
5294 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5295 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5296 u32 phy2;
5297
5298 /* Select expansion interrupt status register */
f08aa1a8
MC
5299 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5300 MII_TG3_DSP_EXP1_INT_STAT);
5301 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5302 if (phy2 & 0x20) {
5303 u32 bmcr;
5304
5305 /* Config code words received, turn on autoneg. */
5306 tg3_readphy(tp, MII_BMCR, &bmcr);
5307 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5308
f07e9af3 5309 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5310
5311 }
5312 }
5313}
5314
1da177e4
LT
5315static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5316{
f2096f94 5317 u32 val;
1da177e4
LT
5318 int err;
5319
f07e9af3 5320 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5321 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5322 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5323 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5324 else
1da177e4 5325 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5326
bcb37f6c 5327 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5328 u32 scale;
aa6c91fe
MC
5329
5330 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5331 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5332 scale = 65;
5333 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5334 scale = 6;
5335 else
5336 scale = 12;
5337
5338 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5339 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5340 tw32(GRC_MISC_CFG, val);
5341 }
5342
f2096f94
MC
5343 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5344 (6 << TX_LENGTHS_IPG_SHIFT);
5345 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5346 val |= tr32(MAC_TX_LENGTHS) &
5347 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5348 TX_LENGTHS_CNT_DWN_VAL_MSK);
5349
1da177e4
LT
5350 if (tp->link_config.active_speed == SPEED_1000 &&
5351 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5352 tw32(MAC_TX_LENGTHS, val |
5353 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5354 else
f2096f94
MC
5355 tw32(MAC_TX_LENGTHS, val |
5356 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5357
63c3a66f 5358 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5359 if (netif_carrier_ok(tp->dev)) {
5360 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5361 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5362 } else {
5363 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5364 }
5365 }
5366
63c3a66f 5367 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5368 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5369 if (!netif_carrier_ok(tp->dev))
5370 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5371 tp->pwrmgmt_thresh;
5372 else
5373 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5374 tw32(PCIE_PWR_MGMT_THRESH, val);
5375 }
5376
1da177e4
LT
5377 return err;
5378}
5379
66cfd1bd
MC
5380static inline int tg3_irq_sync(struct tg3 *tp)
5381{
5382 return tp->irq_sync;
5383}
5384
97bd8e49
MC
5385static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5386{
5387 int i;
5388
5389 dst = (u32 *)((u8 *)dst + off);
5390 for (i = 0; i < len; i += sizeof(u32))
5391 *dst++ = tr32(off + i);
5392}
5393
5394static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5395{
5396 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5397 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5398 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5399 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5400 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5401 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5402 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5403 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5404 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5405 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5406 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5407 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5408 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5409 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5410 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5411 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5412 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5413 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5414 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5415
63c3a66f 5416 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5417 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5418
5419 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5420 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5421 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5422 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5423 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5424 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5425 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5426 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5427
63c3a66f 5428 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5429 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5430 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5431 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5432 }
5433
5434 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5435 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5436 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5437 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5438 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5439
63c3a66f 5440 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5441 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5442}
5443
5444static void tg3_dump_state(struct tg3 *tp)
5445{
5446 int i;
5447 u32 *regs;
5448
5449 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5450 if (!regs) {
5451 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5452 return;
5453 }
5454
63c3a66f 5455 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5456 /* Read up to but not including private PCI registers */
5457 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5458 regs[i / sizeof(u32)] = tr32(i);
5459 } else
5460 tg3_dump_legacy_regs(tp, regs);
5461
5462 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5463 if (!regs[i + 0] && !regs[i + 1] &&
5464 !regs[i + 2] && !regs[i + 3])
5465 continue;
5466
5467 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5468 i * 4,
5469 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5470 }
5471
5472 kfree(regs);
5473
5474 for (i = 0; i < tp->irq_cnt; i++) {
5475 struct tg3_napi *tnapi = &tp->napi[i];
5476
5477 /* SW status block */
5478 netdev_err(tp->dev,
5479 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5480 i,
5481 tnapi->hw_status->status,
5482 tnapi->hw_status->status_tag,
5483 tnapi->hw_status->rx_jumbo_consumer,
5484 tnapi->hw_status->rx_consumer,
5485 tnapi->hw_status->rx_mini_consumer,
5486 tnapi->hw_status->idx[0].rx_producer,
5487 tnapi->hw_status->idx[0].tx_consumer);
5488
5489 netdev_err(tp->dev,
5490 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5491 i,
5492 tnapi->last_tag, tnapi->last_irq_tag,
5493 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5494 tnapi->rx_rcb_ptr,
5495 tnapi->prodring.rx_std_prod_idx,
5496 tnapi->prodring.rx_std_cons_idx,
5497 tnapi->prodring.rx_jmb_prod_idx,
5498 tnapi->prodring.rx_jmb_cons_idx);
5499 }
5500}
5501
df3e6548
MC
5502/* This is called whenever we suspect that the system chipset is re-
5503 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5504 * is bogus tx completions. We try to recover by setting the
5505 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5506 * in the workqueue.
5507 */
5508static void tg3_tx_recover(struct tg3 *tp)
5509{
63c3a66f 5510 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5511 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5512
5129c3a3
MC
5513 netdev_warn(tp->dev,
5514 "The system may be re-ordering memory-mapped I/O "
5515 "cycles to the network device, attempting to recover. "
5516 "Please report the problem to the driver maintainer "
5517 "and include system chipset information.\n");
df3e6548
MC
5518
5519 spin_lock(&tp->lock);
63c3a66f 5520 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5521 spin_unlock(&tp->lock);
5522}
5523
f3f3f27e 5524static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5525{
f65aac16
MC
5526 /* Tell compiler to fetch tx indices from memory. */
5527 barrier();
f3f3f27e
MC
5528 return tnapi->tx_pending -
5529 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5530}
5531
1da177e4
LT
5532/* Tigon3 never reports partial packet sends. So we do not
5533 * need special logic to handle SKBs that have not had all
5534 * of their frags sent yet, like SunGEM does.
5535 */
17375d25 5536static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5537{
17375d25 5538 struct tg3 *tp = tnapi->tp;
898a56f8 5539 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5540 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5541 struct netdev_queue *txq;
5542 int index = tnapi - tp->napi;
298376d3 5543 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5544
63c3a66f 5545 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5546 index--;
5547
5548 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5549
5550 while (sw_idx != hw_idx) {
df8944cf 5551 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5552 struct sk_buff *skb = ri->skb;
df3e6548
MC
5553 int i, tx_bug = 0;
5554
5555 if (unlikely(skb == NULL)) {
5556 tg3_tx_recover(tp);
5557 return;
5558 }
1da177e4 5559
f4188d8a 5560 pci_unmap_single(tp->pdev,
4e5e4f0d 5561 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5562 skb_headlen(skb),
5563 PCI_DMA_TODEVICE);
1da177e4
LT
5564
5565 ri->skb = NULL;
5566
e01ee14d
MC
5567 while (ri->fragmented) {
5568 ri->fragmented = false;
5569 sw_idx = NEXT_TX(sw_idx);
5570 ri = &tnapi->tx_buffers[sw_idx];
5571 }
5572
1da177e4
LT
5573 sw_idx = NEXT_TX(sw_idx);
5574
5575 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5576 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5577 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5578 tx_bug = 1;
f4188d8a
AD
5579
5580 pci_unmap_page(tp->pdev,
4e5e4f0d 5581 dma_unmap_addr(ri, mapping),
9e903e08 5582 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5583 PCI_DMA_TODEVICE);
e01ee14d
MC
5584
5585 while (ri->fragmented) {
5586 ri->fragmented = false;
5587 sw_idx = NEXT_TX(sw_idx);
5588 ri = &tnapi->tx_buffers[sw_idx];
5589 }
5590
1da177e4
LT
5591 sw_idx = NEXT_TX(sw_idx);
5592 }
5593
298376d3
TH
5594 pkts_compl++;
5595 bytes_compl += skb->len;
5596
f47c11ee 5597 dev_kfree_skb(skb);
df3e6548
MC
5598
5599 if (unlikely(tx_bug)) {
5600 tg3_tx_recover(tp);
5601 return;
5602 }
1da177e4
LT
5603 }
5604
298376d3
TH
5605 netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
5606
f3f3f27e 5607 tnapi->tx_cons = sw_idx;
1da177e4 5608
1b2a7205
MC
5609 /* Need to make the tx_cons update visible to tg3_start_xmit()
5610 * before checking for netif_queue_stopped(). Without the
5611 * memory barrier, there is a small possibility that tg3_start_xmit()
5612 * will miss it and cause the queue to be stopped forever.
5613 */
5614 smp_mb();
5615
fe5f5787 5616 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5617 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5618 __netif_tx_lock(txq, smp_processor_id());
5619 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5620 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5621 netif_tx_wake_queue(txq);
5622 __netif_tx_unlock(txq);
51b91468 5623 }
1da177e4
LT
5624}
5625
9205fd9c 5626static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5627{
9205fd9c 5628 if (!ri->data)
2b2cdb65
MC
5629 return;
5630
4e5e4f0d 5631 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5632 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5633 kfree(ri->data);
5634 ri->data = NULL;
2b2cdb65
MC
5635}
5636
1da177e4
LT
5637/* Returns size of skb allocated or < 0 on error.
5638 *
5639 * We only need to fill in the address because the other members
5640 * of the RX descriptor are invariant, see tg3_init_rings.
5641 *
5642 * Note the purposeful assymetry of cpu vs. chip accesses. For
5643 * posting buffers we only dirty the first cache line of the RX
5644 * descriptor (containing the address). Whereas for the RX status
5645 * buffers the cpu only reads the last cacheline of the RX descriptor
5646 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5647 */
9205fd9c 5648static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5649 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5650{
5651 struct tg3_rx_buffer_desc *desc;
f94e290e 5652 struct ring_info *map;
9205fd9c 5653 u8 *data;
1da177e4 5654 dma_addr_t mapping;
9205fd9c 5655 int skb_size, data_size, dest_idx;
1da177e4 5656
1da177e4
LT
5657 switch (opaque_key) {
5658 case RXD_OPAQUE_RING_STD:
2c49a44d 5659 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5660 desc = &tpr->rx_std[dest_idx];
5661 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5662 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5663 break;
5664
5665 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5666 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5667 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5668 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5669 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5670 break;
5671
5672 default:
5673 return -EINVAL;
855e1111 5674 }
1da177e4
LT
5675
5676 /* Do not overwrite any of the map or rp information
5677 * until we are sure we can commit to a new buffer.
5678 *
5679 * Callers depend upon this behavior and assume that
5680 * we leave everything unchanged if we fail.
5681 */
9205fd9c
ED
5682 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5683 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5684 data = kmalloc(skb_size, GFP_ATOMIC);
5685 if (!data)
1da177e4
LT
5686 return -ENOMEM;
5687
9205fd9c
ED
5688 mapping = pci_map_single(tp->pdev,
5689 data + TG3_RX_OFFSET(tp),
5690 data_size,
1da177e4 5691 PCI_DMA_FROMDEVICE);
a21771dd 5692 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5693 kfree(data);
a21771dd
MC
5694 return -EIO;
5695 }
1da177e4 5696
9205fd9c 5697 map->data = data;
4e5e4f0d 5698 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5699
1da177e4
LT
5700 desc->addr_hi = ((u64)mapping >> 32);
5701 desc->addr_lo = ((u64)mapping & 0xffffffff);
5702
9205fd9c 5703 return data_size;
1da177e4
LT
5704}
5705
5706/* We only need to move over in the address because the other
5707 * members of the RX descriptor are invariant. See notes above
9205fd9c 5708 * tg3_alloc_rx_data for full details.
1da177e4 5709 */
a3896167
MC
5710static void tg3_recycle_rx(struct tg3_napi *tnapi,
5711 struct tg3_rx_prodring_set *dpr,
5712 u32 opaque_key, int src_idx,
5713 u32 dest_idx_unmasked)
1da177e4 5714{
17375d25 5715 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5716 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5717 struct ring_info *src_map, *dest_map;
8fea32b9 5718 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5719 int dest_idx;
1da177e4
LT
5720
5721 switch (opaque_key) {
5722 case RXD_OPAQUE_RING_STD:
2c49a44d 5723 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5724 dest_desc = &dpr->rx_std[dest_idx];
5725 dest_map = &dpr->rx_std_buffers[dest_idx];
5726 src_desc = &spr->rx_std[src_idx];
5727 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5728 break;
5729
5730 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5731 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5732 dest_desc = &dpr->rx_jmb[dest_idx].std;
5733 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5734 src_desc = &spr->rx_jmb[src_idx].std;
5735 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5736 break;
5737
5738 default:
5739 return;
855e1111 5740 }
1da177e4 5741
9205fd9c 5742 dest_map->data = src_map->data;
4e5e4f0d
FT
5743 dma_unmap_addr_set(dest_map, mapping,
5744 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5745 dest_desc->addr_hi = src_desc->addr_hi;
5746 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5747
5748 /* Ensure that the update to the skb happens after the physical
5749 * addresses have been transferred to the new BD location.
5750 */
5751 smp_wmb();
5752
9205fd9c 5753 src_map->data = NULL;
1da177e4
LT
5754}
5755
1da177e4
LT
5756/* The RX ring scheme is composed of multiple rings which post fresh
5757 * buffers to the chip, and one special ring the chip uses to report
5758 * status back to the host.
5759 *
5760 * The special ring reports the status of received packets to the
5761 * host. The chip does not write into the original descriptor the
5762 * RX buffer was obtained from. The chip simply takes the original
5763 * descriptor as provided by the host, updates the status and length
5764 * field, then writes this into the next status ring entry.
5765 *
5766 * Each ring the host uses to post buffers to the chip is described
5767 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5768 * it is first placed into the on-chip ram. When the packet's length
5769 * is known, it walks down the TG3_BDINFO entries to select the ring.
5770 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5771 * which is within the range of the new packet's length is chosen.
5772 *
5773 * The "separate ring for rx status" scheme may sound queer, but it makes
5774 * sense from a cache coherency perspective. If only the host writes
5775 * to the buffer post rings, and only the chip writes to the rx status
5776 * rings, then cache lines never move beyond shared-modified state.
5777 * If both the host and chip were to write into the same ring, cache line
5778 * eviction could occur since both entities want it in an exclusive state.
5779 */
17375d25 5780static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5781{
17375d25 5782 struct tg3 *tp = tnapi->tp;
f92905de 5783 u32 work_mask, rx_std_posted = 0;
4361935a 5784 u32 std_prod_idx, jmb_prod_idx;
72334482 5785 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5786 u16 hw_idx;
1da177e4 5787 int received;
8fea32b9 5788 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5789
8d9d7cfc 5790 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5791 /*
5792 * We need to order the read of hw_idx and the read of
5793 * the opaque cookie.
5794 */
5795 rmb();
1da177e4
LT
5796 work_mask = 0;
5797 received = 0;
4361935a
MC
5798 std_prod_idx = tpr->rx_std_prod_idx;
5799 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5800 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5801 struct ring_info *ri;
72334482 5802 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5803 unsigned int len;
5804 struct sk_buff *skb;
5805 dma_addr_t dma_addr;
5806 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5807 u8 *data;
1da177e4
LT
5808
5809 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5810 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5811 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5812 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5813 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5814 data = ri->data;
4361935a 5815 post_ptr = &std_prod_idx;
f92905de 5816 rx_std_posted++;
1da177e4 5817 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5818 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5819 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5820 data = ri->data;
4361935a 5821 post_ptr = &jmb_prod_idx;
21f581a5 5822 } else
1da177e4 5823 goto next_pkt_nopost;
1da177e4
LT
5824
5825 work_mask |= opaque_key;
5826
5827 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5828 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5829 drop_it:
a3896167 5830 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5831 desc_idx, *post_ptr);
5832 drop_it_no_recycle:
5833 /* Other statistics kept track of by card. */
b0057c51 5834 tp->rx_dropped++;
1da177e4
LT
5835 goto next_pkt;
5836 }
5837
9205fd9c 5838 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5839 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5840 ETH_FCS_LEN;
1da177e4 5841
d2757fc4 5842 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5843 int skb_size;
5844
9205fd9c 5845 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5846 *post_ptr);
1da177e4
LT
5847 if (skb_size < 0)
5848 goto drop_it;
5849
287be12e 5850 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5851 PCI_DMA_FROMDEVICE);
5852
9205fd9c
ED
5853 skb = build_skb(data);
5854 if (!skb) {
5855 kfree(data);
5856 goto drop_it_no_recycle;
5857 }
5858 skb_reserve(skb, TG3_RX_OFFSET(tp));
5859 /* Ensure that the update to the data happens
61e800cf
MC
5860 * after the usage of the old DMA mapping.
5861 */
5862 smp_wmb();
5863
9205fd9c 5864 ri->data = NULL;
61e800cf 5865
1da177e4 5866 } else {
a3896167 5867 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5868 desc_idx, *post_ptr);
5869
9205fd9c
ED
5870 skb = netdev_alloc_skb(tp->dev,
5871 len + TG3_RAW_IP_ALIGN);
5872 if (skb == NULL)
1da177e4
LT
5873 goto drop_it_no_recycle;
5874
9205fd9c 5875 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5876 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5877 memcpy(skb->data,
5878 data + TG3_RX_OFFSET(tp),
5879 len);
1da177e4 5880 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5881 }
5882
9205fd9c 5883 skb_put(skb, len);
dc668910 5884 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5885 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5886 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5887 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5888 skb->ip_summed = CHECKSUM_UNNECESSARY;
5889 else
bc8acf2c 5890 skb_checksum_none_assert(skb);
1da177e4
LT
5891
5892 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5893
5894 if (len > (tp->dev->mtu + ETH_HLEN) &&
5895 skb->protocol != htons(ETH_P_8021Q)) {
5896 dev_kfree_skb(skb);
b0057c51 5897 goto drop_it_no_recycle;
f7b493e0
MC
5898 }
5899
9dc7a113 5900 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5901 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5902 __vlan_hwaccel_put_tag(skb,
5903 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5904
bf933c80 5905 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5906
1da177e4
LT
5907 received++;
5908 budget--;
5909
5910next_pkt:
5911 (*post_ptr)++;
f92905de
MC
5912
5913 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5914 tpr->rx_std_prod_idx = std_prod_idx &
5915 tp->rx_std_ring_mask;
86cfe4ff
MC
5916 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5917 tpr->rx_std_prod_idx);
f92905de
MC
5918 work_mask &= ~RXD_OPAQUE_RING_STD;
5919 rx_std_posted = 0;
5920 }
1da177e4 5921next_pkt_nopost:
483ba50b 5922 sw_idx++;
7cb32cf2 5923 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5924
5925 /* Refresh hw_idx to see if there is new work */
5926 if (sw_idx == hw_idx) {
8d9d7cfc 5927 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5928 rmb();
5929 }
1da177e4
LT
5930 }
5931
5932 /* ACK the status ring. */
72334482
MC
5933 tnapi->rx_rcb_ptr = sw_idx;
5934 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5935
5936 /* Refill RX ring(s). */
63c3a66f 5937 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5938 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5939 tpr->rx_std_prod_idx = std_prod_idx &
5940 tp->rx_std_ring_mask;
b196c7e4
MC
5941 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5942 tpr->rx_std_prod_idx);
5943 }
5944 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5945 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5946 tp->rx_jmb_ring_mask;
b196c7e4
MC
5947 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5948 tpr->rx_jmb_prod_idx);
5949 }
5950 mmiowb();
5951 } else if (work_mask) {
5952 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5953 * updated before the producer indices can be updated.
5954 */
5955 smp_wmb();
5956
2c49a44d
MC
5957 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5958 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5959
e4af1af9
MC
5960 if (tnapi != &tp->napi[1])
5961 napi_schedule(&tp->napi[1].napi);
1da177e4 5962 }
1da177e4
LT
5963
5964 return received;
5965}
5966
35f2d7d0 5967static void tg3_poll_link(struct tg3 *tp)
1da177e4 5968{
1da177e4 5969 /* handle link change and other phy events */
63c3a66f 5970 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5971 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5972
1da177e4
LT
5973 if (sblk->status & SD_STATUS_LINK_CHG) {
5974 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5975 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5976 spin_lock(&tp->lock);
63c3a66f 5977 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5978 tw32_f(MAC_STATUS,
5979 (MAC_STATUS_SYNC_CHANGED |
5980 MAC_STATUS_CFG_CHANGED |
5981 MAC_STATUS_MI_COMPLETION |
5982 MAC_STATUS_LNKSTATE_CHANGED));
5983 udelay(40);
5984 } else
5985 tg3_setup_phy(tp, 0);
f47c11ee 5986 spin_unlock(&tp->lock);
1da177e4
LT
5987 }
5988 }
35f2d7d0
MC
5989}
5990
f89f38b8
MC
5991static int tg3_rx_prodring_xfer(struct tg3 *tp,
5992 struct tg3_rx_prodring_set *dpr,
5993 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5994{
5995 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5996 int i, err = 0;
b196c7e4
MC
5997
5998 while (1) {
5999 src_prod_idx = spr->rx_std_prod_idx;
6000
6001 /* Make sure updates to the rx_std_buffers[] entries and the
6002 * standard producer index are seen in the correct order.
6003 */
6004 smp_rmb();
6005
6006 if (spr->rx_std_cons_idx == src_prod_idx)
6007 break;
6008
6009 if (spr->rx_std_cons_idx < src_prod_idx)
6010 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6011 else
2c49a44d
MC
6012 cpycnt = tp->rx_std_ring_mask + 1 -
6013 spr->rx_std_cons_idx;
b196c7e4 6014
2c49a44d
MC
6015 cpycnt = min(cpycnt,
6016 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6017
6018 si = spr->rx_std_cons_idx;
6019 di = dpr->rx_std_prod_idx;
6020
e92967bf 6021 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6022 if (dpr->rx_std_buffers[i].data) {
e92967bf 6023 cpycnt = i - di;
f89f38b8 6024 err = -ENOSPC;
e92967bf
MC
6025 break;
6026 }
6027 }
6028
6029 if (!cpycnt)
6030 break;
6031
6032 /* Ensure that updates to the rx_std_buffers ring and the
6033 * shadowed hardware producer ring from tg3_recycle_skb() are
6034 * ordered correctly WRT the skb check above.
6035 */
6036 smp_rmb();
6037
b196c7e4
MC
6038 memcpy(&dpr->rx_std_buffers[di],
6039 &spr->rx_std_buffers[si],
6040 cpycnt * sizeof(struct ring_info));
6041
6042 for (i = 0; i < cpycnt; i++, di++, si++) {
6043 struct tg3_rx_buffer_desc *sbd, *dbd;
6044 sbd = &spr->rx_std[si];
6045 dbd = &dpr->rx_std[di];
6046 dbd->addr_hi = sbd->addr_hi;
6047 dbd->addr_lo = sbd->addr_lo;
6048 }
6049
2c49a44d
MC
6050 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6051 tp->rx_std_ring_mask;
6052 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6053 tp->rx_std_ring_mask;
b196c7e4
MC
6054 }
6055
6056 while (1) {
6057 src_prod_idx = spr->rx_jmb_prod_idx;
6058
6059 /* Make sure updates to the rx_jmb_buffers[] entries and
6060 * the jumbo producer index are seen in the correct order.
6061 */
6062 smp_rmb();
6063
6064 if (spr->rx_jmb_cons_idx == src_prod_idx)
6065 break;
6066
6067 if (spr->rx_jmb_cons_idx < src_prod_idx)
6068 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6069 else
2c49a44d
MC
6070 cpycnt = tp->rx_jmb_ring_mask + 1 -
6071 spr->rx_jmb_cons_idx;
b196c7e4
MC
6072
6073 cpycnt = min(cpycnt,
2c49a44d 6074 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6075
6076 si = spr->rx_jmb_cons_idx;
6077 di = dpr->rx_jmb_prod_idx;
6078
e92967bf 6079 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6080 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6081 cpycnt = i - di;
f89f38b8 6082 err = -ENOSPC;
e92967bf
MC
6083 break;
6084 }
6085 }
6086
6087 if (!cpycnt)
6088 break;
6089
6090 /* Ensure that updates to the rx_jmb_buffers ring and the
6091 * shadowed hardware producer ring from tg3_recycle_skb() are
6092 * ordered correctly WRT the skb check above.
6093 */
6094 smp_rmb();
6095
b196c7e4
MC
6096 memcpy(&dpr->rx_jmb_buffers[di],
6097 &spr->rx_jmb_buffers[si],
6098 cpycnt * sizeof(struct ring_info));
6099
6100 for (i = 0; i < cpycnt; i++, di++, si++) {
6101 struct tg3_rx_buffer_desc *sbd, *dbd;
6102 sbd = &spr->rx_jmb[si].std;
6103 dbd = &dpr->rx_jmb[di].std;
6104 dbd->addr_hi = sbd->addr_hi;
6105 dbd->addr_lo = sbd->addr_lo;
6106 }
6107
2c49a44d
MC
6108 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6109 tp->rx_jmb_ring_mask;
6110 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6111 tp->rx_jmb_ring_mask;
b196c7e4 6112 }
f89f38b8
MC
6113
6114 return err;
b196c7e4
MC
6115}
6116
35f2d7d0
MC
6117static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6118{
6119 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6120
6121 /* run TX completion thread */
f3f3f27e 6122 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6123 tg3_tx(tnapi);
63c3a66f 6124 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6125 return work_done;
1da177e4
LT
6126 }
6127
1da177e4
LT
6128 /* run RX thread, within the bounds set by NAPI.
6129 * All RX "locking" is done by ensuring outside
bea3348e 6130 * code synchronizes with tg3->napi.poll()
1da177e4 6131 */
8d9d7cfc 6132 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 6133 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 6134
63c3a66f 6135 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 6136 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 6137 int i, err = 0;
e4af1af9
MC
6138 u32 std_prod_idx = dpr->rx_std_prod_idx;
6139 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 6140
e4af1af9 6141 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 6142 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 6143 &tp->napi[i].prodring);
b196c7e4
MC
6144
6145 wmb();
6146
e4af1af9
MC
6147 if (std_prod_idx != dpr->rx_std_prod_idx)
6148 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6149 dpr->rx_std_prod_idx);
b196c7e4 6150
e4af1af9
MC
6151 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
6152 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6153 dpr->rx_jmb_prod_idx);
b196c7e4
MC
6154
6155 mmiowb();
f89f38b8
MC
6156
6157 if (err)
6158 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
6159 }
6160
6f535763
DM
6161 return work_done;
6162}
6163
db219973
MC
6164static inline void tg3_reset_task_schedule(struct tg3 *tp)
6165{
6166 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
6167 schedule_work(&tp->reset_task);
6168}
6169
6170static inline void tg3_reset_task_cancel(struct tg3 *tp)
6171{
6172 cancel_work_sync(&tp->reset_task);
6173 tg3_flag_clear(tp, RESET_TASK_PENDING);
6174}
6175
35f2d7d0
MC
6176static int tg3_poll_msix(struct napi_struct *napi, int budget)
6177{
6178 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6179 struct tg3 *tp = tnapi->tp;
6180 int work_done = 0;
6181 struct tg3_hw_status *sblk = tnapi->hw_status;
6182
6183 while (1) {
6184 work_done = tg3_poll_work(tnapi, work_done, budget);
6185
63c3a66f 6186 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
6187 goto tx_recovery;
6188
6189 if (unlikely(work_done >= budget))
6190 break;
6191
c6cdf436 6192 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
6193 * to tell the hw how much work has been processed,
6194 * so we must read it before checking for more work.
6195 */
6196 tnapi->last_tag = sblk->status_tag;
6197 tnapi->last_irq_tag = tnapi->last_tag;
6198 rmb();
6199
6200 /* check for RX/TX work to do */
6d40db7b
MC
6201 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
6202 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
6203 napi_complete(napi);
6204 /* Reenable interrupts. */
6205 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
6206 mmiowb();
6207 break;
6208 }
6209 }
6210
6211 return work_done;
6212
6213tx_recovery:
6214 /* work_done is guaranteed to be less than budget. */
6215 napi_complete(napi);
db219973 6216 tg3_reset_task_schedule(tp);
35f2d7d0
MC
6217 return work_done;
6218}
6219
e64de4e6
MC
6220static void tg3_process_error(struct tg3 *tp)
6221{
6222 u32 val;
6223 bool real_error = false;
6224
63c3a66f 6225 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
6226 return;
6227
6228 /* Check Flow Attention register */
6229 val = tr32(HOSTCC_FLOW_ATTN);
6230 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
6231 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
6232 real_error = true;
6233 }
6234
6235 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
6236 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
6237 real_error = true;
6238 }
6239
6240 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6241 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6242 real_error = true;
6243 }
6244
6245 if (!real_error)
6246 return;
6247
6248 tg3_dump_state(tp);
6249
63c3a66f 6250 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6251 tg3_reset_task_schedule(tp);
e64de4e6
MC
6252}
6253
6f535763
DM
6254static int tg3_poll(struct napi_struct *napi, int budget)
6255{
8ef0442f
MC
6256 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6257 struct tg3 *tp = tnapi->tp;
6f535763 6258 int work_done = 0;
898a56f8 6259 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6260
6261 while (1) {
e64de4e6
MC
6262 if (sblk->status & SD_STATUS_ERROR)
6263 tg3_process_error(tp);
6264
35f2d7d0
MC
6265 tg3_poll_link(tp);
6266
17375d25 6267 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6268
63c3a66f 6269 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6270 goto tx_recovery;
6271
6272 if (unlikely(work_done >= budget))
6273 break;
6274
63c3a66f 6275 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6276 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6277 * to tell the hw how much work has been processed,
6278 * so we must read it before checking for more work.
6279 */
898a56f8
MC
6280 tnapi->last_tag = sblk->status_tag;
6281 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6282 rmb();
6283 } else
6284 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6285
17375d25 6286 if (likely(!tg3_has_work(tnapi))) {
288379f0 6287 napi_complete(napi);
17375d25 6288 tg3_int_reenable(tnapi);
6f535763
DM
6289 break;
6290 }
1da177e4
LT
6291 }
6292
bea3348e 6293 return work_done;
6f535763
DM
6294
6295tx_recovery:
4fd7ab59 6296 /* work_done is guaranteed to be less than budget. */
288379f0 6297 napi_complete(napi);
db219973 6298 tg3_reset_task_schedule(tp);
4fd7ab59 6299 return work_done;
1da177e4
LT
6300}
6301
66cfd1bd
MC
6302static void tg3_napi_disable(struct tg3 *tp)
6303{
6304 int i;
6305
6306 for (i = tp->irq_cnt - 1; i >= 0; i--)
6307 napi_disable(&tp->napi[i].napi);
6308}
6309
6310static void tg3_napi_enable(struct tg3 *tp)
6311{
6312 int i;
6313
6314 for (i = 0; i < tp->irq_cnt; i++)
6315 napi_enable(&tp->napi[i].napi);
6316}
6317
6318static void tg3_napi_init(struct tg3 *tp)
6319{
6320 int i;
6321
6322 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6323 for (i = 1; i < tp->irq_cnt; i++)
6324 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6325}
6326
6327static void tg3_napi_fini(struct tg3 *tp)
6328{
6329 int i;
6330
6331 for (i = 0; i < tp->irq_cnt; i++)
6332 netif_napi_del(&tp->napi[i].napi);
6333}
6334
6335static inline void tg3_netif_stop(struct tg3 *tp)
6336{
6337 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6338 tg3_napi_disable(tp);
6339 netif_tx_disable(tp->dev);
6340}
6341
6342static inline void tg3_netif_start(struct tg3 *tp)
6343{
6344 /* NOTE: unconditional netif_tx_wake_all_queues is only
6345 * appropriate so long as all callers are assured to
6346 * have free tx slots (such as after tg3_init_hw)
6347 */
6348 netif_tx_wake_all_queues(tp->dev);
6349
6350 tg3_napi_enable(tp);
6351 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6352 tg3_enable_ints(tp);
6353}
6354
f47c11ee
DM
6355static void tg3_irq_quiesce(struct tg3 *tp)
6356{
4f125f42
MC
6357 int i;
6358
f47c11ee
DM
6359 BUG_ON(tp->irq_sync);
6360
6361 tp->irq_sync = 1;
6362 smp_mb();
6363
4f125f42
MC
6364 for (i = 0; i < tp->irq_cnt; i++)
6365 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6366}
6367
f47c11ee
DM
6368/* Fully shutdown all tg3 driver activity elsewhere in the system.
6369 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6370 * with as well. Most of the time, this is not necessary except when
6371 * shutting down the device.
6372 */
6373static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6374{
46966545 6375 spin_lock_bh(&tp->lock);
f47c11ee
DM
6376 if (irq_sync)
6377 tg3_irq_quiesce(tp);
f47c11ee
DM
6378}
6379
6380static inline void tg3_full_unlock(struct tg3 *tp)
6381{
f47c11ee
DM
6382 spin_unlock_bh(&tp->lock);
6383}
6384
fcfa0a32
MC
6385/* One-shot MSI handler - Chip automatically disables interrupt
6386 * after sending MSI so driver doesn't have to do it.
6387 */
7d12e780 6388static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6389{
09943a18
MC
6390 struct tg3_napi *tnapi = dev_id;
6391 struct tg3 *tp = tnapi->tp;
fcfa0a32 6392
898a56f8 6393 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6394 if (tnapi->rx_rcb)
6395 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6396
6397 if (likely(!tg3_irq_sync(tp)))
09943a18 6398 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6399
6400 return IRQ_HANDLED;
6401}
6402
88b06bc2
MC
6403/* MSI ISR - No need to check for interrupt sharing and no need to
6404 * flush status block and interrupt mailbox. PCI ordering rules
6405 * guarantee that MSI will arrive after the status block.
6406 */
7d12e780 6407static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6408{
09943a18
MC
6409 struct tg3_napi *tnapi = dev_id;
6410 struct tg3 *tp = tnapi->tp;
88b06bc2 6411
898a56f8 6412 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6413 if (tnapi->rx_rcb)
6414 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6415 /*
fac9b83e 6416 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6417 * chip-internal interrupt pending events.
fac9b83e 6418 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6419 * NIC to stop sending us irqs, engaging "in-intr-handler"
6420 * event coalescing.
6421 */
5b39de91 6422 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6423 if (likely(!tg3_irq_sync(tp)))
09943a18 6424 napi_schedule(&tnapi->napi);
61487480 6425
88b06bc2
MC
6426 return IRQ_RETVAL(1);
6427}
6428
7d12e780 6429static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6430{
09943a18
MC
6431 struct tg3_napi *tnapi = dev_id;
6432 struct tg3 *tp = tnapi->tp;
898a56f8 6433 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6434 unsigned int handled = 1;
6435
1da177e4
LT
6436 /* In INTx mode, it is possible for the interrupt to arrive at
6437 * the CPU before the status block posted prior to the interrupt.
6438 * Reading the PCI State register will confirm whether the
6439 * interrupt is ours and will flush the status block.
6440 */
d18edcb2 6441 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6442 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6443 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6444 handled = 0;
f47c11ee 6445 goto out;
fac9b83e 6446 }
d18edcb2
MC
6447 }
6448
6449 /*
6450 * Writing any value to intr-mbox-0 clears PCI INTA# and
6451 * chip-internal interrupt pending events.
6452 * Writing non-zero to intr-mbox-0 additional tells the
6453 * NIC to stop sending us irqs, engaging "in-intr-handler"
6454 * event coalescing.
c04cb347
MC
6455 *
6456 * Flush the mailbox to de-assert the IRQ immediately to prevent
6457 * spurious interrupts. The flush impacts performance but
6458 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6459 */
c04cb347 6460 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6461 if (tg3_irq_sync(tp))
6462 goto out;
6463 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6464 if (likely(tg3_has_work(tnapi))) {
72334482 6465 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6466 napi_schedule(&tnapi->napi);
d18edcb2
MC
6467 } else {
6468 /* No work, shared interrupt perhaps? re-enable
6469 * interrupts, and flush that PCI write
6470 */
6471 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6472 0x00000000);
fac9b83e 6473 }
f47c11ee 6474out:
fac9b83e
DM
6475 return IRQ_RETVAL(handled);
6476}
6477
7d12e780 6478static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6479{
09943a18
MC
6480 struct tg3_napi *tnapi = dev_id;
6481 struct tg3 *tp = tnapi->tp;
898a56f8 6482 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6483 unsigned int handled = 1;
6484
fac9b83e
DM
6485 /* In INTx mode, it is possible for the interrupt to arrive at
6486 * the CPU before the status block posted prior to the interrupt.
6487 * Reading the PCI State register will confirm whether the
6488 * interrupt is ours and will flush the status block.
6489 */
898a56f8 6490 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6491 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6492 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6493 handled = 0;
f47c11ee 6494 goto out;
1da177e4 6495 }
d18edcb2
MC
6496 }
6497
6498 /*
6499 * writing any value to intr-mbox-0 clears PCI INTA# and
6500 * chip-internal interrupt pending events.
6501 * writing non-zero to intr-mbox-0 additional tells the
6502 * NIC to stop sending us irqs, engaging "in-intr-handler"
6503 * event coalescing.
c04cb347
MC
6504 *
6505 * Flush the mailbox to de-assert the IRQ immediately to prevent
6506 * spurious interrupts. The flush impacts performance but
6507 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6508 */
c04cb347 6509 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6510
6511 /*
6512 * In a shared interrupt configuration, sometimes other devices'
6513 * interrupts will scream. We record the current status tag here
6514 * so that the above check can report that the screaming interrupts
6515 * are unhandled. Eventually they will be silenced.
6516 */
898a56f8 6517 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6518
d18edcb2
MC
6519 if (tg3_irq_sync(tp))
6520 goto out;
624f8e50 6521
72334482 6522 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6523
09943a18 6524 napi_schedule(&tnapi->napi);
624f8e50 6525
f47c11ee 6526out:
1da177e4
LT
6527 return IRQ_RETVAL(handled);
6528}
6529
7938109f 6530/* ISR for interrupt test */
7d12e780 6531static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6532{
09943a18
MC
6533 struct tg3_napi *tnapi = dev_id;
6534 struct tg3 *tp = tnapi->tp;
898a56f8 6535 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6536
f9804ddb
MC
6537 if ((sblk->status & SD_STATUS_UPDATED) ||
6538 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6539 tg3_disable_ints(tp);
7938109f
MC
6540 return IRQ_RETVAL(1);
6541 }
6542 return IRQ_RETVAL(0);
6543}
6544
1da177e4
LT
6545#ifdef CONFIG_NET_POLL_CONTROLLER
6546static void tg3_poll_controller(struct net_device *dev)
6547{
4f125f42 6548 int i;
88b06bc2
MC
6549 struct tg3 *tp = netdev_priv(dev);
6550
4f125f42 6551 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6552 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6553}
6554#endif
6555
1da177e4
LT
6556static void tg3_tx_timeout(struct net_device *dev)
6557{
6558 struct tg3 *tp = netdev_priv(dev);
6559
b0408751 6560 if (netif_msg_tx_err(tp)) {
05dbe005 6561 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6562 tg3_dump_state(tp);
b0408751 6563 }
1da177e4 6564
db219973 6565 tg3_reset_task_schedule(tp);
1da177e4
LT
6566}
6567
c58ec932
MC
6568/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6569static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6570{
6571 u32 base = (u32) mapping & 0xffffffff;
6572
807540ba 6573 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6574}
6575
72f2afb8
MC
6576/* Test for DMA addresses > 40-bit */
6577static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6578 int len)
6579{
6580#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6581 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6582 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6583 return 0;
6584#else
6585 return 0;
6586#endif
6587}
6588
d1a3b737 6589static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6590 dma_addr_t mapping, u32 len, u32 flags,
6591 u32 mss, u32 vlan)
2ffcc981 6592{
92cd3a17
MC
6593 txbd->addr_hi = ((u64) mapping >> 32);
6594 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6595 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6596 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6597}
1da177e4 6598
84b67b27 6599static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6600 dma_addr_t map, u32 len, u32 flags,
6601 u32 mss, u32 vlan)
6602{
6603 struct tg3 *tp = tnapi->tp;
6604 bool hwbug = false;
6605
6606 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 6607 hwbug = true;
d1a3b737
MC
6608
6609 if (tg3_4g_overflow_test(map, len))
3db1cd5c 6610 hwbug = true;
d1a3b737
MC
6611
6612 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 6613 hwbug = true;
d1a3b737 6614
a4cb428d 6615 if (tp->dma_limit) {
b9e45482 6616 u32 prvidx = *entry;
e31aa987 6617 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
6618 while (len > tp->dma_limit && *budget) {
6619 u32 frag_len = tp->dma_limit;
6620 len -= tp->dma_limit;
e31aa987 6621
b9e45482
MC
6622 /* Avoid the 8byte DMA problem */
6623 if (len <= 8) {
a4cb428d
MC
6624 len += tp->dma_limit / 2;
6625 frag_len = tp->dma_limit / 2;
e31aa987
MC
6626 }
6627
b9e45482
MC
6628 tnapi->tx_buffers[*entry].fragmented = true;
6629
6630 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6631 frag_len, tmp_flag, mss, vlan);
6632 *budget -= 1;
6633 prvidx = *entry;
6634 *entry = NEXT_TX(*entry);
6635
e31aa987
MC
6636 map += frag_len;
6637 }
6638
6639 if (len) {
6640 if (*budget) {
6641 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6642 len, flags, mss, vlan);
b9e45482 6643 *budget -= 1;
e31aa987
MC
6644 *entry = NEXT_TX(*entry);
6645 } else {
3db1cd5c 6646 hwbug = true;
b9e45482 6647 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6648 }
6649 }
6650 } else {
84b67b27
MC
6651 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6652 len, flags, mss, vlan);
e31aa987
MC
6653 *entry = NEXT_TX(*entry);
6654 }
d1a3b737
MC
6655
6656 return hwbug;
6657}
6658
0d681b27 6659static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6660{
6661 int i;
0d681b27 6662 struct sk_buff *skb;
df8944cf 6663 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6664
0d681b27
MC
6665 skb = txb->skb;
6666 txb->skb = NULL;
6667
432aa7ed
MC
6668 pci_unmap_single(tnapi->tp->pdev,
6669 dma_unmap_addr(txb, mapping),
6670 skb_headlen(skb),
6671 PCI_DMA_TODEVICE);
e01ee14d
MC
6672
6673 while (txb->fragmented) {
6674 txb->fragmented = false;
6675 entry = NEXT_TX(entry);
6676 txb = &tnapi->tx_buffers[entry];
6677 }
6678
ba1142e4 6679 for (i = 0; i <= last; i++) {
9e903e08 6680 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6681
6682 entry = NEXT_TX(entry);
6683 txb = &tnapi->tx_buffers[entry];
6684
6685 pci_unmap_page(tnapi->tp->pdev,
6686 dma_unmap_addr(txb, mapping),
9e903e08 6687 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6688
6689 while (txb->fragmented) {
6690 txb->fragmented = false;
6691 entry = NEXT_TX(entry);
6692 txb = &tnapi->tx_buffers[entry];
6693 }
432aa7ed
MC
6694 }
6695}
6696
72f2afb8 6697/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6698static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6699 struct sk_buff **pskb,
84b67b27 6700 u32 *entry, u32 *budget,
92cd3a17 6701 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6702{
24f4efd4 6703 struct tg3 *tp = tnapi->tp;
f7ff1987 6704 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6705 dma_addr_t new_addr = 0;
432aa7ed 6706 int ret = 0;
1da177e4 6707
41588ba1
MC
6708 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6709 new_skb = skb_copy(skb, GFP_ATOMIC);
6710 else {
6711 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6712
6713 new_skb = skb_copy_expand(skb,
6714 skb_headroom(skb) + more_headroom,
6715 skb_tailroom(skb), GFP_ATOMIC);
6716 }
6717
1da177e4 6718 if (!new_skb) {
c58ec932
MC
6719 ret = -1;
6720 } else {
6721 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6722 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6723 PCI_DMA_TODEVICE);
6724 /* Make sure the mapping succeeded */
6725 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6726 dev_kfree_skb(new_skb);
c58ec932 6727 ret = -1;
c58ec932 6728 } else {
b9e45482
MC
6729 u32 save_entry = *entry;
6730
92cd3a17
MC
6731 base_flags |= TXD_FLAG_END;
6732
84b67b27
MC
6733 tnapi->tx_buffers[*entry].skb = new_skb;
6734 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6735 mapping, new_addr);
6736
84b67b27 6737 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6738 new_skb->len, base_flags,
6739 mss, vlan)) {
ba1142e4 6740 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6741 dev_kfree_skb(new_skb);
6742 ret = -1;
6743 }
f4188d8a 6744 }
1da177e4
LT
6745 }
6746
6747 dev_kfree_skb(skb);
f7ff1987 6748 *pskb = new_skb;
c58ec932 6749 return ret;
1da177e4
LT
6750}
6751
2ffcc981 6752static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6753
6754/* Use GSO to workaround a rare TSO bug that may be triggered when the
6755 * TSO header is greater than 80 bytes.
6756 */
6757static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6758{
6759 struct sk_buff *segs, *nskb;
f3f3f27e 6760 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6761
6762 /* Estimate the number of fragments in the worst case */
f3f3f27e 6763 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6764 netif_stop_queue(tp->dev);
f65aac16
MC
6765
6766 /* netif_tx_stop_queue() must be done before checking
6767 * checking tx index in tg3_tx_avail() below, because in
6768 * tg3_tx(), we update tx index before checking for
6769 * netif_tx_queue_stopped().
6770 */
6771 smp_mb();
f3f3f27e 6772 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6773 return NETDEV_TX_BUSY;
6774
6775 netif_wake_queue(tp->dev);
52c0fd83
MC
6776 }
6777
6778 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6779 if (IS_ERR(segs))
52c0fd83
MC
6780 goto tg3_tso_bug_end;
6781
6782 do {
6783 nskb = segs;
6784 segs = segs->next;
6785 nskb->next = NULL;
2ffcc981 6786 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6787 } while (segs);
6788
6789tg3_tso_bug_end:
6790 dev_kfree_skb(skb);
6791
6792 return NETDEV_TX_OK;
6793}
52c0fd83 6794
5a6f3074 6795/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6796 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6797 */
2ffcc981 6798static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6799{
6800 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6801 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6802 u32 budget;
432aa7ed 6803 int i = -1, would_hit_hwbug;
90079ce8 6804 dma_addr_t mapping;
24f4efd4
MC
6805 struct tg3_napi *tnapi;
6806 struct netdev_queue *txq;
432aa7ed 6807 unsigned int last;
f4188d8a 6808
24f4efd4
MC
6809 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6810 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6811 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6812 tnapi++;
1da177e4 6813
84b67b27
MC
6814 budget = tg3_tx_avail(tnapi);
6815
00b70504 6816 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6817 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6818 * interrupt. Furthermore, IRQ processing runs lockless so we have
6819 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6820 */
84b67b27 6821 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6822 if (!netif_tx_queue_stopped(txq)) {
6823 netif_tx_stop_queue(txq);
1f064a87
SH
6824
6825 /* This is a hard error, log it. */
5129c3a3
MC
6826 netdev_err(dev,
6827 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6828 }
1da177e4
LT
6829 return NETDEV_TX_BUSY;
6830 }
6831
f3f3f27e 6832 entry = tnapi->tx_prod;
1da177e4 6833 base_flags = 0;
84fa7933 6834 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6835 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6836
be98da6a
MC
6837 mss = skb_shinfo(skb)->gso_size;
6838 if (mss) {
eddc9ec5 6839 struct iphdr *iph;
34195c3d 6840 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6841
6842 if (skb_header_cloned(skb) &&
48855432
ED
6843 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6844 goto drop;
1da177e4 6845
34195c3d 6846 iph = ip_hdr(skb);
ab6a5bb6 6847 tcp_opt_len = tcp_optlen(skb);
1da177e4 6848
a5a11955 6849 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 6850
a5a11955 6851 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
6852 iph->check = 0;
6853 iph->tot_len = htons(mss + hdr_len);
6854 }
6855
52c0fd83 6856 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6857 tg3_flag(tp, TSO_BUG))
de6f31eb 6858 return tg3_tso_bug(tp, skb);
52c0fd83 6859
1da177e4
LT
6860 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6861 TXD_FLAG_CPU_POST_DMA);
6862
63c3a66f
JP
6863 if (tg3_flag(tp, HW_TSO_1) ||
6864 tg3_flag(tp, HW_TSO_2) ||
6865 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6866 tcp_hdr(skb)->check = 0;
1da177e4 6867 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6868 } else
6869 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6870 iph->daddr, 0,
6871 IPPROTO_TCP,
6872 0);
1da177e4 6873
63c3a66f 6874 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6875 mss |= (hdr_len & 0xc) << 12;
6876 if (hdr_len & 0x10)
6877 base_flags |= 0x00000010;
6878 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6879 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6880 mss |= hdr_len << 9;
63c3a66f 6881 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6882 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6883 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6884 int tsflags;
6885
eddc9ec5 6886 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6887 mss |= (tsflags << 11);
6888 }
6889 } else {
eddc9ec5 6890 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6891 int tsflags;
6892
eddc9ec5 6893 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6894 base_flags |= tsflags << 12;
6895 }
6896 }
6897 }
bf933c80 6898
93a700a9
MC
6899 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6900 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6901 base_flags |= TXD_FLAG_JMB_PKT;
6902
92cd3a17
MC
6903 if (vlan_tx_tag_present(skb)) {
6904 base_flags |= TXD_FLAG_VLAN;
6905 vlan = vlan_tx_tag_get(skb);
6906 }
1da177e4 6907
f4188d8a
AD
6908 len = skb_headlen(skb);
6909
6910 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6911 if (pci_dma_mapping_error(tp->pdev, mapping))
6912 goto drop;
6913
90079ce8 6914
f3f3f27e 6915 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6916 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6917
6918 would_hit_hwbug = 0;
6919
63c3a66f 6920 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6921 would_hit_hwbug = 1;
1da177e4 6922
84b67b27 6923 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6924 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6925 mss, vlan)) {
d1a3b737 6926 would_hit_hwbug = 1;
1da177e4 6927 /* Now loop through additional data fragments, and queue them. */
ba1142e4 6928 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6929 u32 tmp_mss = mss;
6930
6931 if (!tg3_flag(tp, HW_TSO_1) &&
6932 !tg3_flag(tp, HW_TSO_2) &&
6933 !tg3_flag(tp, HW_TSO_3))
6934 tmp_mss = 0;
6935
1da177e4
LT
6936 last = skb_shinfo(skb)->nr_frags - 1;
6937 for (i = 0; i <= last; i++) {
6938 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6939
9e903e08 6940 len = skb_frag_size(frag);
dc234d0b 6941 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6942 len, DMA_TO_DEVICE);
1da177e4 6943
f3f3f27e 6944 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6945 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6946 mapping);
5d6bcdfe 6947 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6948 goto dma_error;
1da177e4 6949
b9e45482
MC
6950 if (!budget ||
6951 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6952 len, base_flags |
6953 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6954 tmp_mss, vlan)) {
72f2afb8 6955 would_hit_hwbug = 1;
b9e45482
MC
6956 break;
6957 }
1da177e4
LT
6958 }
6959 }
6960
6961 if (would_hit_hwbug) {
0d681b27 6962 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6963
6964 /* If the workaround fails due to memory/mapping
6965 * failure, silently drop this packet.
6966 */
84b67b27
MC
6967 entry = tnapi->tx_prod;
6968 budget = tg3_tx_avail(tnapi);
f7ff1987 6969 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6970 base_flags, mss, vlan))
48855432 6971 goto drop_nofree;
1da177e4
LT
6972 }
6973
d515b450 6974 skb_tx_timestamp(skb);
298376d3 6975 netdev_sent_queue(tp->dev, skb->len);
d515b450 6976
1da177e4 6977 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6978 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6979
f3f3f27e
MC
6980 tnapi->tx_prod = entry;
6981 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6982 netif_tx_stop_queue(txq);
f65aac16
MC
6983
6984 /* netif_tx_stop_queue() must be done before checking
6985 * checking tx index in tg3_tx_avail() below, because in
6986 * tg3_tx(), we update tx index before checking for
6987 * netif_tx_queue_stopped().
6988 */
6989 smp_mb();
f3f3f27e 6990 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6991 netif_tx_wake_queue(txq);
51b91468 6992 }
1da177e4 6993
cdd0db05 6994 mmiowb();
1da177e4 6995 return NETDEV_TX_OK;
f4188d8a
AD
6996
6997dma_error:
ba1142e4 6998 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 6999 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7000drop:
7001 dev_kfree_skb(skb);
7002drop_nofree:
7003 tp->tx_dropped++;
f4188d8a 7004 return NETDEV_TX_OK;
1da177e4
LT
7005}
7006
6e01b20b
MC
7007static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7008{
7009 if (enable) {
7010 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7011 MAC_MODE_PORT_MODE_MASK);
7012
7013 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7014
7015 if (!tg3_flag(tp, 5705_PLUS))
7016 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7017
7018 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7019 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7020 else
7021 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7022 } else {
7023 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7024
7025 if (tg3_flag(tp, 5705_PLUS) ||
7026 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
7027 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
7028 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7029 }
7030
7031 tw32(MAC_MODE, tp->mac_mode);
7032 udelay(40);
7033}
7034
941ec90f 7035static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7036{
941ec90f 7037 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7038
7039 tg3_phy_toggle_apd(tp, false);
7040 tg3_phy_toggle_automdix(tp, 0);
7041
941ec90f
MC
7042 if (extlpbk && tg3_phy_set_extloopbk(tp))
7043 return -EIO;
7044
7045 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7046 switch (speed) {
7047 case SPEED_10:
7048 break;
7049 case SPEED_100:
7050 bmcr |= BMCR_SPEED100;
7051 break;
7052 case SPEED_1000:
7053 default:
7054 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7055 speed = SPEED_100;
7056 bmcr |= BMCR_SPEED100;
7057 } else {
7058 speed = SPEED_1000;
7059 bmcr |= BMCR_SPEED1000;
7060 }
7061 }
7062
941ec90f
MC
7063 if (extlpbk) {
7064 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7065 tg3_readphy(tp, MII_CTRL1000, &val);
7066 val |= CTL1000_AS_MASTER |
7067 CTL1000_ENABLE_MASTER;
7068 tg3_writephy(tp, MII_CTRL1000, val);
7069 } else {
7070 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7071 MII_TG3_FET_PTEST_TRIM_2;
7072 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7073 }
7074 } else
7075 bmcr |= BMCR_LOOPBACK;
7076
5e5a7f37
MC
7077 tg3_writephy(tp, MII_BMCR, bmcr);
7078
7079 /* The write needs to be flushed for the FETs */
7080 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7081 tg3_readphy(tp, MII_BMCR, &bmcr);
7082
7083 udelay(40);
7084
7085 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
7086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 7087 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
7088 MII_TG3_FET_PTEST_FRC_TX_LINK |
7089 MII_TG3_FET_PTEST_FRC_TX_LOCK);
7090
7091 /* The write needs to be flushed for the AC131 */
7092 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
7093 }
7094
7095 /* Reset to prevent losing 1st rx packet intermittently */
7096 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
7097 tg3_flag(tp, 5780_CLASS)) {
7098 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7099 udelay(10);
7100 tw32_f(MAC_RX_MODE, tp->rx_mode);
7101 }
7102
7103 mac_mode = tp->mac_mode &
7104 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
7105 if (speed == SPEED_1000)
7106 mac_mode |= MAC_MODE_PORT_MODE_GMII;
7107 else
7108 mac_mode |= MAC_MODE_PORT_MODE_MII;
7109
7110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
7111 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
7112
7113 if (masked_phy_id == TG3_PHY_ID_BCM5401)
7114 mac_mode &= ~MAC_MODE_LINK_POLARITY;
7115 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
7116 mac_mode |= MAC_MODE_LINK_POLARITY;
7117
7118 tg3_writephy(tp, MII_TG3_EXT_CTRL,
7119 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
7120 }
7121
7122 tw32(MAC_MODE, mac_mode);
7123 udelay(40);
941ec90f
MC
7124
7125 return 0;
5e5a7f37
MC
7126}
7127
c8f44aff 7128static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
7129{
7130 struct tg3 *tp = netdev_priv(dev);
7131
7132 if (features & NETIF_F_LOOPBACK) {
7133 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
7134 return;
7135
06c03c02 7136 spin_lock_bh(&tp->lock);
6e01b20b 7137 tg3_mac_loopback(tp, true);
06c03c02
MB
7138 netif_carrier_on(tp->dev);
7139 spin_unlock_bh(&tp->lock);
7140 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
7141 } else {
7142 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
7143 return;
7144
06c03c02 7145 spin_lock_bh(&tp->lock);
6e01b20b 7146 tg3_mac_loopback(tp, false);
06c03c02
MB
7147 /* Force link status check */
7148 tg3_setup_phy(tp, 1);
7149 spin_unlock_bh(&tp->lock);
7150 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
7151 }
7152}
7153
c8f44aff
MM
7154static netdev_features_t tg3_fix_features(struct net_device *dev,
7155 netdev_features_t features)
dc668910
MM
7156{
7157 struct tg3 *tp = netdev_priv(dev);
7158
63c3a66f 7159 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
7160 features &= ~NETIF_F_ALL_TSO;
7161
7162 return features;
7163}
7164
c8f44aff 7165static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7166{
c8f44aff 7167 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7168
7169 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7170 tg3_set_loopback(dev, features);
7171
7172 return 0;
7173}
7174
21f581a5
MC
7175static void tg3_rx_prodring_free(struct tg3 *tp,
7176 struct tg3_rx_prodring_set *tpr)
1da177e4 7177{
1da177e4
LT
7178 int i;
7179
8fea32b9 7180 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7181 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7182 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7183 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7184 tp->rx_pkt_map_sz);
7185
63c3a66f 7186 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7187 for (i = tpr->rx_jmb_cons_idx;
7188 i != tpr->rx_jmb_prod_idx;
2c49a44d 7189 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7190 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7191 TG3_RX_JMB_MAP_SZ);
7192 }
7193 }
7194
2b2cdb65 7195 return;
b196c7e4 7196 }
1da177e4 7197
2c49a44d 7198 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7199 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7200 tp->rx_pkt_map_sz);
1da177e4 7201
63c3a66f 7202 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7203 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7204 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7205 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7206 }
7207}
7208
c6cdf436 7209/* Initialize rx rings for packet processing.
1da177e4
LT
7210 *
7211 * The chip has been shut down and the driver detached from
7212 * the networking, so no interrupts or new tx packets will
7213 * end up in the driver. tp->{tx,}lock are held and thus
7214 * we may not sleep.
7215 */
21f581a5
MC
7216static int tg3_rx_prodring_alloc(struct tg3 *tp,
7217 struct tg3_rx_prodring_set *tpr)
1da177e4 7218{
287be12e 7219 u32 i, rx_pkt_dma_sz;
1da177e4 7220
b196c7e4
MC
7221 tpr->rx_std_cons_idx = 0;
7222 tpr->rx_std_prod_idx = 0;
7223 tpr->rx_jmb_cons_idx = 0;
7224 tpr->rx_jmb_prod_idx = 0;
7225
8fea32b9 7226 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7227 memset(&tpr->rx_std_buffers[0], 0,
7228 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7229 if (tpr->rx_jmb_buffers)
2b2cdb65 7230 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7231 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7232 goto done;
7233 }
7234
1da177e4 7235 /* Zero out all descriptors. */
2c49a44d 7236 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7237
287be12e 7238 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7239 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7240 tp->dev->mtu > ETH_DATA_LEN)
7241 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7242 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7243
1da177e4
LT
7244 /* Initialize invariants of the rings, we only set this
7245 * stuff once. This works because the card does not
7246 * write into the rx buffer posting rings.
7247 */
2c49a44d 7248 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7249 struct tg3_rx_buffer_desc *rxd;
7250
21f581a5 7251 rxd = &tpr->rx_std[i];
287be12e 7252 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7253 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7254 rxd->opaque = (RXD_OPAQUE_RING_STD |
7255 (i << RXD_OPAQUE_INDEX_SHIFT));
7256 }
7257
1da177e4
LT
7258 /* Now allocate fresh SKBs for each rx ring. */
7259 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7260 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7261 netdev_warn(tp->dev,
7262 "Using a smaller RX standard ring. Only "
7263 "%d out of %d buffers were allocated "
7264 "successfully\n", i, tp->rx_pending);
32d8c572 7265 if (i == 0)
cf7a7298 7266 goto initfail;
32d8c572 7267 tp->rx_pending = i;
1da177e4 7268 break;
32d8c572 7269 }
1da177e4
LT
7270 }
7271
63c3a66f 7272 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7273 goto done;
7274
2c49a44d 7275 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7276
63c3a66f 7277 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7278 goto done;
cf7a7298 7279
2c49a44d 7280 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7281 struct tg3_rx_buffer_desc *rxd;
7282
7283 rxd = &tpr->rx_jmb[i].std;
7284 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7285 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7286 RXD_FLAG_JUMBO;
7287 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7288 (i << RXD_OPAQUE_INDEX_SHIFT));
7289 }
7290
7291 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7292 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7293 netdev_warn(tp->dev,
7294 "Using a smaller RX jumbo ring. Only %d "
7295 "out of %d buffers were allocated "
7296 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7297 if (i == 0)
7298 goto initfail;
7299 tp->rx_jumbo_pending = i;
7300 break;
1da177e4
LT
7301 }
7302 }
cf7a7298
MC
7303
7304done:
32d8c572 7305 return 0;
cf7a7298
MC
7306
7307initfail:
21f581a5 7308 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7309 return -ENOMEM;
1da177e4
LT
7310}
7311
21f581a5
MC
7312static void tg3_rx_prodring_fini(struct tg3 *tp,
7313 struct tg3_rx_prodring_set *tpr)
1da177e4 7314{
21f581a5
MC
7315 kfree(tpr->rx_std_buffers);
7316 tpr->rx_std_buffers = NULL;
7317 kfree(tpr->rx_jmb_buffers);
7318 tpr->rx_jmb_buffers = NULL;
7319 if (tpr->rx_std) {
4bae65c8
MC
7320 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7321 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7322 tpr->rx_std = NULL;
1da177e4 7323 }
21f581a5 7324 if (tpr->rx_jmb) {
4bae65c8
MC
7325 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7326 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7327 tpr->rx_jmb = NULL;
1da177e4 7328 }
cf7a7298
MC
7329}
7330
21f581a5
MC
7331static int tg3_rx_prodring_init(struct tg3 *tp,
7332 struct tg3_rx_prodring_set *tpr)
cf7a7298 7333{
2c49a44d
MC
7334 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7335 GFP_KERNEL);
21f581a5 7336 if (!tpr->rx_std_buffers)
cf7a7298
MC
7337 return -ENOMEM;
7338
4bae65c8
MC
7339 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7340 TG3_RX_STD_RING_BYTES(tp),
7341 &tpr->rx_std_mapping,
7342 GFP_KERNEL);
21f581a5 7343 if (!tpr->rx_std)
cf7a7298
MC
7344 goto err_out;
7345
63c3a66f 7346 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7347 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7348 GFP_KERNEL);
7349 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7350 goto err_out;
7351
4bae65c8
MC
7352 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7353 TG3_RX_JMB_RING_BYTES(tp),
7354 &tpr->rx_jmb_mapping,
7355 GFP_KERNEL);
21f581a5 7356 if (!tpr->rx_jmb)
cf7a7298
MC
7357 goto err_out;
7358 }
7359
7360 return 0;
7361
7362err_out:
21f581a5 7363 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7364 return -ENOMEM;
7365}
7366
7367/* Free up pending packets in all rx/tx rings.
7368 *
7369 * The chip has been shut down and the driver detached from
7370 * the networking, so no interrupts or new tx packets will
7371 * end up in the driver. tp->{tx,}lock is not held and we are not
7372 * in an interrupt context and thus may sleep.
7373 */
7374static void tg3_free_rings(struct tg3 *tp)
7375{
f77a6a8e 7376 int i, j;
cf7a7298 7377
f77a6a8e
MC
7378 for (j = 0; j < tp->irq_cnt; j++) {
7379 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7380
8fea32b9 7381 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7382
0c1d0e2b
MC
7383 if (!tnapi->tx_buffers)
7384 continue;
7385
0d681b27
MC
7386 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7387 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7388
0d681b27 7389 if (!skb)
f77a6a8e 7390 continue;
cf7a7298 7391
ba1142e4
MC
7392 tg3_tx_skb_unmap(tnapi, i,
7393 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7394
7395 dev_kfree_skb_any(skb);
7396 }
2b2cdb65 7397 }
298376d3 7398 netdev_reset_queue(tp->dev);
cf7a7298
MC
7399}
7400
7401/* Initialize tx/rx rings for packet processing.
7402 *
7403 * The chip has been shut down and the driver detached from
7404 * the networking, so no interrupts or new tx packets will
7405 * end up in the driver. tp->{tx,}lock are held and thus
7406 * we may not sleep.
7407 */
7408static int tg3_init_rings(struct tg3 *tp)
7409{
f77a6a8e 7410 int i;
72334482 7411
cf7a7298
MC
7412 /* Free up all the SKBs. */
7413 tg3_free_rings(tp);
7414
f77a6a8e
MC
7415 for (i = 0; i < tp->irq_cnt; i++) {
7416 struct tg3_napi *tnapi = &tp->napi[i];
7417
7418 tnapi->last_tag = 0;
7419 tnapi->last_irq_tag = 0;
7420 tnapi->hw_status->status = 0;
7421 tnapi->hw_status->status_tag = 0;
7422 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7423
f77a6a8e
MC
7424 tnapi->tx_prod = 0;
7425 tnapi->tx_cons = 0;
0c1d0e2b
MC
7426 if (tnapi->tx_ring)
7427 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7428
7429 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7430 if (tnapi->rx_rcb)
7431 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7432
8fea32b9 7433 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7434 tg3_free_rings(tp);
2b2cdb65 7435 return -ENOMEM;
e4af1af9 7436 }
f77a6a8e 7437 }
72334482 7438
2b2cdb65 7439 return 0;
cf7a7298
MC
7440}
7441
7442/*
7443 * Must not be invoked with interrupt sources disabled and
7444 * the hardware shutdown down.
7445 */
7446static void tg3_free_consistent(struct tg3 *tp)
7447{
f77a6a8e 7448 int i;
898a56f8 7449
f77a6a8e
MC
7450 for (i = 0; i < tp->irq_cnt; i++) {
7451 struct tg3_napi *tnapi = &tp->napi[i];
7452
7453 if (tnapi->tx_ring) {
4bae65c8 7454 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7455 tnapi->tx_ring, tnapi->tx_desc_mapping);
7456 tnapi->tx_ring = NULL;
7457 }
7458
7459 kfree(tnapi->tx_buffers);
7460 tnapi->tx_buffers = NULL;
7461
7462 if (tnapi->rx_rcb) {
4bae65c8
MC
7463 dma_free_coherent(&tp->pdev->dev,
7464 TG3_RX_RCB_RING_BYTES(tp),
7465 tnapi->rx_rcb,
7466 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7467 tnapi->rx_rcb = NULL;
7468 }
7469
8fea32b9
MC
7470 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7471
f77a6a8e 7472 if (tnapi->hw_status) {
4bae65c8
MC
7473 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7474 tnapi->hw_status,
7475 tnapi->status_mapping);
f77a6a8e
MC
7476 tnapi->hw_status = NULL;
7477 }
1da177e4 7478 }
f77a6a8e 7479
1da177e4 7480 if (tp->hw_stats) {
4bae65c8
MC
7481 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7482 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7483 tp->hw_stats = NULL;
7484 }
7485}
7486
7487/*
7488 * Must not be invoked with interrupt sources disabled and
7489 * the hardware shutdown down. Can sleep.
7490 */
7491static int tg3_alloc_consistent(struct tg3 *tp)
7492{
f77a6a8e 7493 int i;
898a56f8 7494
4bae65c8
MC
7495 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7496 sizeof(struct tg3_hw_stats),
7497 &tp->stats_mapping,
7498 GFP_KERNEL);
f77a6a8e 7499 if (!tp->hw_stats)
1da177e4
LT
7500 goto err_out;
7501
f77a6a8e 7502 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7503
f77a6a8e
MC
7504 for (i = 0; i < tp->irq_cnt; i++) {
7505 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7506 struct tg3_hw_status *sblk;
1da177e4 7507
4bae65c8
MC
7508 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7509 TG3_HW_STATUS_SIZE,
7510 &tnapi->status_mapping,
7511 GFP_KERNEL);
f77a6a8e
MC
7512 if (!tnapi->hw_status)
7513 goto err_out;
898a56f8 7514
f77a6a8e 7515 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7516 sblk = tnapi->hw_status;
7517
8fea32b9
MC
7518 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7519 goto err_out;
7520
19cfaecc
MC
7521 /* If multivector TSS is enabled, vector 0 does not handle
7522 * tx interrupts. Don't allocate any resources for it.
7523 */
63c3a66f
JP
7524 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7525 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7526 tnapi->tx_buffers = kzalloc(
7527 sizeof(struct tg3_tx_ring_info) *
7528 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7529 if (!tnapi->tx_buffers)
7530 goto err_out;
7531
4bae65c8
MC
7532 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7533 TG3_TX_RING_BYTES,
7534 &tnapi->tx_desc_mapping,
7535 GFP_KERNEL);
19cfaecc
MC
7536 if (!tnapi->tx_ring)
7537 goto err_out;
7538 }
7539
8d9d7cfc
MC
7540 /*
7541 * When RSS is enabled, the status block format changes
7542 * slightly. The "rx_jumbo_consumer", "reserved",
7543 * and "rx_mini_consumer" members get mapped to the
7544 * other three rx return ring producer indexes.
7545 */
7546 switch (i) {
7547 default:
7548 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7549 break;
7550 case 2:
7551 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7552 break;
7553 case 3:
7554 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7555 break;
7556 case 4:
7557 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7558 break;
7559 }
72334482 7560
0c1d0e2b
MC
7561 /*
7562 * If multivector RSS is enabled, vector 0 does not handle
7563 * rx or tx interrupts. Don't allocate any resources for it.
7564 */
63c3a66f 7565 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7566 continue;
7567
4bae65c8
MC
7568 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7569 TG3_RX_RCB_RING_BYTES(tp),
7570 &tnapi->rx_rcb_mapping,
7571 GFP_KERNEL);
f77a6a8e
MC
7572 if (!tnapi->rx_rcb)
7573 goto err_out;
72334482 7574
f77a6a8e 7575 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7576 }
1da177e4
LT
7577
7578 return 0;
7579
7580err_out:
7581 tg3_free_consistent(tp);
7582 return -ENOMEM;
7583}
7584
7585#define MAX_WAIT_CNT 1000
7586
7587/* To stop a block, clear the enable bit and poll till it
7588 * clears. tp->lock is held.
7589 */
b3b7d6be 7590static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7591{
7592 unsigned int i;
7593 u32 val;
7594
63c3a66f 7595 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7596 switch (ofs) {
7597 case RCVLSC_MODE:
7598 case DMAC_MODE:
7599 case MBFREE_MODE:
7600 case BUFMGR_MODE:
7601 case MEMARB_MODE:
7602 /* We can't enable/disable these bits of the
7603 * 5705/5750, just say success.
7604 */
7605 return 0;
7606
7607 default:
7608 break;
855e1111 7609 }
1da177e4
LT
7610 }
7611
7612 val = tr32(ofs);
7613 val &= ~enable_bit;
7614 tw32_f(ofs, val);
7615
7616 for (i = 0; i < MAX_WAIT_CNT; i++) {
7617 udelay(100);
7618 val = tr32(ofs);
7619 if ((val & enable_bit) == 0)
7620 break;
7621 }
7622
b3b7d6be 7623 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7624 dev_err(&tp->pdev->dev,
7625 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7626 ofs, enable_bit);
1da177e4
LT
7627 return -ENODEV;
7628 }
7629
7630 return 0;
7631}
7632
7633/* tp->lock is held. */
b3b7d6be 7634static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7635{
7636 int i, err;
7637
7638 tg3_disable_ints(tp);
7639
7640 tp->rx_mode &= ~RX_MODE_ENABLE;
7641 tw32_f(MAC_RX_MODE, tp->rx_mode);
7642 udelay(10);
7643
b3b7d6be
DM
7644 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7645 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7646 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7647 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7648 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7649 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7650
7651 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7652 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7653 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7654 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7655 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7656 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7657 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7658
7659 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7660 tw32_f(MAC_MODE, tp->mac_mode);
7661 udelay(40);
7662
7663 tp->tx_mode &= ~TX_MODE_ENABLE;
7664 tw32_f(MAC_TX_MODE, tp->tx_mode);
7665
7666 for (i = 0; i < MAX_WAIT_CNT; i++) {
7667 udelay(100);
7668 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7669 break;
7670 }
7671 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7672 dev_err(&tp->pdev->dev,
7673 "%s timed out, TX_MODE_ENABLE will not clear "
7674 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7675 err |= -ENODEV;
1da177e4
LT
7676 }
7677
e6de8ad1 7678 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7679 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7680 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7681
7682 tw32(FTQ_RESET, 0xffffffff);
7683 tw32(FTQ_RESET, 0x00000000);
7684
b3b7d6be
DM
7685 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7686 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7687
f77a6a8e
MC
7688 for (i = 0; i < tp->irq_cnt; i++) {
7689 struct tg3_napi *tnapi = &tp->napi[i];
7690 if (tnapi->hw_status)
7691 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7692 }
1da177e4 7693
1da177e4
LT
7694 return err;
7695}
7696
ee6a99b5
MC
7697/* Save PCI command register before chip reset */
7698static void tg3_save_pci_state(struct tg3 *tp)
7699{
8a6eac90 7700 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7701}
7702
7703/* Restore PCI state after chip reset */
7704static void tg3_restore_pci_state(struct tg3 *tp)
7705{
7706 u32 val;
7707
7708 /* Re-enable indirect register accesses. */
7709 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7710 tp->misc_host_ctrl);
7711
7712 /* Set MAX PCI retry to zero. */
7713 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7714 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7715 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7716 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7717 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7718 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7719 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7720 PCISTATE_ALLOW_APE_SHMEM_WR |
7721 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7722 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7723
8a6eac90 7724 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7725
2c55a3d0
MC
7726 if (!tg3_flag(tp, PCI_EXPRESS)) {
7727 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7728 tp->pci_cacheline_sz);
7729 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7730 tp->pci_lat_timer);
114342f2 7731 }
5f5c51e3 7732
ee6a99b5 7733 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7734 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7735 u16 pcix_cmd;
7736
7737 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7738 &pcix_cmd);
7739 pcix_cmd &= ~PCI_X_CMD_ERO;
7740 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7741 pcix_cmd);
7742 }
ee6a99b5 7743
63c3a66f 7744 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7745
7746 /* Chip reset on 5780 will reset MSI enable bit,
7747 * so need to restore it.
7748 */
63c3a66f 7749 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7750 u16 ctrl;
7751
7752 pci_read_config_word(tp->pdev,
7753 tp->msi_cap + PCI_MSI_FLAGS,
7754 &ctrl);
7755 pci_write_config_word(tp->pdev,
7756 tp->msi_cap + PCI_MSI_FLAGS,
7757 ctrl | PCI_MSI_FLAGS_ENABLE);
7758 val = tr32(MSGINT_MODE);
7759 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7760 }
7761 }
7762}
7763
1da177e4
LT
7764/* tp->lock is held. */
7765static int tg3_chip_reset(struct tg3 *tp)
7766{
7767 u32 val;
1ee582d8 7768 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7769 int i, err;
1da177e4 7770
f49639e6
DM
7771 tg3_nvram_lock(tp);
7772
77b483f1
MC
7773 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7774
f49639e6
DM
7775 /* No matching tg3_nvram_unlock() after this because
7776 * chip reset below will undo the nvram lock.
7777 */
7778 tp->nvram_lock_cnt = 0;
1da177e4 7779
ee6a99b5
MC
7780 /* GRC_MISC_CFG core clock reset will clear the memory
7781 * enable bit in PCI register 4 and the MSI enable bit
7782 * on some chips, so we save relevant registers here.
7783 */
7784 tg3_save_pci_state(tp);
7785
d9ab5ad1 7786 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7787 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7788 tw32(GRC_FASTBOOT_PC, 0);
7789
1da177e4
LT
7790 /*
7791 * We must avoid the readl() that normally takes place.
7792 * It locks machines, causes machine checks, and other
7793 * fun things. So, temporarily disable the 5701
7794 * hardware workaround, while we do the reset.
7795 */
1ee582d8
MC
7796 write_op = tp->write32;
7797 if (write_op == tg3_write_flush_reg32)
7798 tp->write32 = tg3_write32;
1da177e4 7799
d18edcb2
MC
7800 /* Prevent the irq handler from reading or writing PCI registers
7801 * during chip reset when the memory enable bit in the PCI command
7802 * register may be cleared. The chip does not generate interrupt
7803 * at this time, but the irq handler may still be called due to irq
7804 * sharing or irqpoll.
7805 */
63c3a66f 7806 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7807 for (i = 0; i < tp->irq_cnt; i++) {
7808 struct tg3_napi *tnapi = &tp->napi[i];
7809 if (tnapi->hw_status) {
7810 tnapi->hw_status->status = 0;
7811 tnapi->hw_status->status_tag = 0;
7812 }
7813 tnapi->last_tag = 0;
7814 tnapi->last_irq_tag = 0;
b8fa2f3a 7815 }
d18edcb2 7816 smp_mb();
4f125f42
MC
7817
7818 for (i = 0; i < tp->irq_cnt; i++)
7819 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7820
255ca311
MC
7821 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7822 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7823 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7824 }
7825
1da177e4
LT
7826 /* do the reset */
7827 val = GRC_MISC_CFG_CORECLK_RESET;
7828
63c3a66f 7829 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7830 /* Force PCIe 1.0a mode */
7831 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7832 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7833 tr32(TG3_PCIE_PHY_TSTCTL) ==
7834 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7835 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7836
1da177e4
LT
7837 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7838 tw32(GRC_MISC_CFG, (1 << 29));
7839 val |= (1 << 29);
7840 }
7841 }
7842
b5d3772c
MC
7843 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7844 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7845 tw32(GRC_VCPU_EXT_CTRL,
7846 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7847 }
7848
f37500d3 7849 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7850 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7851 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7852
1da177e4
LT
7853 tw32(GRC_MISC_CFG, val);
7854
1ee582d8
MC
7855 /* restore 5701 hardware bug workaround write method */
7856 tp->write32 = write_op;
1da177e4
LT
7857
7858 /* Unfortunately, we have to delay before the PCI read back.
7859 * Some 575X chips even will not respond to a PCI cfg access
7860 * when the reset command is given to the chip.
7861 *
7862 * How do these hardware designers expect things to work
7863 * properly if the PCI write is posted for a long period
7864 * of time? It is always necessary to have some method by
7865 * which a register read back can occur to push the write
7866 * out which does the reset.
7867 *
7868 * For most tg3 variants the trick below was working.
7869 * Ho hum...
7870 */
7871 udelay(120);
7872
7873 /* Flush PCI posted writes. The normal MMIO registers
7874 * are inaccessible at this time so this is the only
7875 * way to make this reliably (actually, this is no longer
7876 * the case, see above). I tried to use indirect
7877 * register read/write but this upset some 5701 variants.
7878 */
7879 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7880
7881 udelay(120);
7882
708ebb3a 7883 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7884 u16 val16;
7885
1da177e4
LT
7886 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7887 int i;
7888 u32 cfg_val;
7889
7890 /* Wait for link training to complete. */
7891 for (i = 0; i < 5000; i++)
7892 udelay(100);
7893
7894 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7895 pci_write_config_dword(tp->pdev, 0xc4,
7896 cfg_val | (1 << 15));
7897 }
5e7dfd0f 7898
e7126997
MC
7899 /* Clear the "no snoop" and "relaxed ordering" bits. */
7900 pci_read_config_word(tp->pdev,
708ebb3a 7901 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7902 &val16);
7903 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7904 PCI_EXP_DEVCTL_NOSNOOP_EN);
7905 /*
7906 * Older PCIe devices only support the 128 byte
7907 * MPS setting. Enforce the restriction.
5e7dfd0f 7908 */
63c3a66f 7909 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7910 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7911 pci_write_config_word(tp->pdev,
708ebb3a 7912 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7913 val16);
5e7dfd0f 7914
5e7dfd0f
MC
7915 /* Clear error status */
7916 pci_write_config_word(tp->pdev,
708ebb3a 7917 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7918 PCI_EXP_DEVSTA_CED |
7919 PCI_EXP_DEVSTA_NFED |
7920 PCI_EXP_DEVSTA_FED |
7921 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7922 }
7923
ee6a99b5 7924 tg3_restore_pci_state(tp);
1da177e4 7925
63c3a66f
JP
7926 tg3_flag_clear(tp, CHIP_RESETTING);
7927 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7928
ee6a99b5 7929 val = 0;
63c3a66f 7930 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7931 val = tr32(MEMARB_MODE);
ee6a99b5 7932 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7933
7934 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7935 tg3_stop_fw(tp);
7936 tw32(0x5000, 0x400);
7937 }
7938
7939 tw32(GRC_MODE, tp->grc_mode);
7940
7941 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7942 val = tr32(0xc4);
1da177e4
LT
7943
7944 tw32(0xc4, val | (1 << 15));
7945 }
7946
7947 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7949 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7950 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7951 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7952 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7953 }
7954
f07e9af3 7955 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7956 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7957 val = tp->mac_mode;
f07e9af3 7958 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7959 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7960 val = tp->mac_mode;
1da177e4 7961 } else
d2394e6b
MC
7962 val = 0;
7963
7964 tw32_f(MAC_MODE, val);
1da177e4
LT
7965 udelay(40);
7966
77b483f1
MC
7967 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7968
7a6f4369
MC
7969 err = tg3_poll_fw(tp);
7970 if (err)
7971 return err;
1da177e4 7972
0a9140cf
MC
7973 tg3_mdio_start(tp);
7974
63c3a66f 7975 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7976 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7977 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7978 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7979 val = tr32(0x7c00);
1da177e4
LT
7980
7981 tw32(0x7c00, val | (1 << 25));
7982 }
7983
d78b59f5
MC
7984 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7985 val = tr32(TG3_CPMU_CLCK_ORIDE);
7986 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7987 }
7988
1da177e4 7989 /* Reprobe ASF enable state. */
63c3a66f
JP
7990 tg3_flag_clear(tp, ENABLE_ASF);
7991 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7992 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7993 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7994 u32 nic_cfg;
7995
7996 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7997 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7998 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7999 tp->last_event_jiffies = jiffies;
63c3a66f
JP
8000 if (tg3_flag(tp, 5750_PLUS))
8001 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8002 }
8003 }
8004
8005 return 0;
8006}
8007
92feeabf
MC
8008static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
8009 struct rtnl_link_stats64 *);
8010static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *,
8011 struct tg3_ethtool_stats *);
8012
1da177e4 8013/* tp->lock is held. */
944d980e 8014static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
8015{
8016 int err;
8017
8018 tg3_stop_fw(tp);
8019
944d980e 8020 tg3_write_sig_pre_reset(tp, kind);
1da177e4 8021
b3b7d6be 8022 tg3_abort_hw(tp, silent);
1da177e4
LT
8023 err = tg3_chip_reset(tp);
8024
daba2a63
MC
8025 __tg3_set_mac_addr(tp, 0);
8026
944d980e
MC
8027 tg3_write_sig_legacy(tp, kind);
8028 tg3_write_sig_post_reset(tp, kind);
1da177e4 8029
92feeabf
MC
8030 if (tp->hw_stats) {
8031 /* Save the stats across chip resets... */
8032 tg3_get_stats64(tp->dev, &tp->net_stats_prev),
8033 tg3_get_estats(tp, &tp->estats_prev);
8034
8035 /* And make sure the next sample is new data */
8036 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
8037 }
8038
1da177e4
LT
8039 if (err)
8040 return err;
8041
8042 return 0;
8043}
8044
1da177e4
LT
8045static int tg3_set_mac_addr(struct net_device *dev, void *p)
8046{
8047 struct tg3 *tp = netdev_priv(dev);
8048 struct sockaddr *addr = p;
986e0aeb 8049 int err = 0, skip_mac_1 = 0;
1da177e4 8050
f9804ddb
MC
8051 if (!is_valid_ether_addr(addr->sa_data))
8052 return -EINVAL;
8053
1da177e4
LT
8054 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8055
e75f7c90
MC
8056 if (!netif_running(dev))
8057 return 0;
8058
63c3a66f 8059 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 8060 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 8061
986e0aeb
MC
8062 addr0_high = tr32(MAC_ADDR_0_HIGH);
8063 addr0_low = tr32(MAC_ADDR_0_LOW);
8064 addr1_high = tr32(MAC_ADDR_1_HIGH);
8065 addr1_low = tr32(MAC_ADDR_1_LOW);
8066
8067 /* Skip MAC addr 1 if ASF is using it. */
8068 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
8069 !(addr1_high == 0 && addr1_low == 0))
8070 skip_mac_1 = 1;
58712ef9 8071 }
986e0aeb
MC
8072 spin_lock_bh(&tp->lock);
8073 __tg3_set_mac_addr(tp, skip_mac_1);
8074 spin_unlock_bh(&tp->lock);
1da177e4 8075
b9ec6c1b 8076 return err;
1da177e4
LT
8077}
8078
8079/* tp->lock is held. */
8080static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
8081 dma_addr_t mapping, u32 maxlen_flags,
8082 u32 nic_addr)
8083{
8084 tg3_write_mem(tp,
8085 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
8086 ((u64) mapping >> 32));
8087 tg3_write_mem(tp,
8088 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
8089 ((u64) mapping & 0xffffffff));
8090 tg3_write_mem(tp,
8091 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
8092 maxlen_flags);
8093
63c3a66f 8094 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8095 tg3_write_mem(tp,
8096 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
8097 nic_addr);
8098}
8099
d244c892 8100static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8101{
b6080e12
MC
8102 int i;
8103
63c3a66f 8104 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8105 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8106 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8107 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8108 } else {
8109 tw32(HOSTCC_TXCOL_TICKS, 0);
8110 tw32(HOSTCC_TXMAX_FRAMES, 0);
8111 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 8112 }
b6080e12 8113
63c3a66f 8114 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8115 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8116 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8117 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8118 } else {
b6080e12
MC
8119 tw32(HOSTCC_RXCOL_TICKS, 0);
8120 tw32(HOSTCC_RXMAX_FRAMES, 0);
8121 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8122 }
b6080e12 8123
63c3a66f 8124 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8125 u32 val = ec->stats_block_coalesce_usecs;
8126
b6080e12
MC
8127 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8128 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8129
15f9850d
DM
8130 if (!netif_carrier_ok(tp->dev))
8131 val = 0;
8132
8133 tw32(HOSTCC_STAT_COAL_TICKS, val);
8134 }
b6080e12
MC
8135
8136 for (i = 0; i < tp->irq_cnt - 1; i++) {
8137 u32 reg;
8138
8139 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8140 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8141 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8142 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8143 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8144 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8145
63c3a66f 8146 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8147 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8148 tw32(reg, ec->tx_coalesce_usecs);
8149 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8150 tw32(reg, ec->tx_max_coalesced_frames);
8151 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8152 tw32(reg, ec->tx_max_coalesced_frames_irq);
8153 }
b6080e12
MC
8154 }
8155
8156 for (; i < tp->irq_max - 1; i++) {
8157 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8158 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8159 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8160
63c3a66f 8161 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8162 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8163 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8164 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8165 }
b6080e12 8166 }
15f9850d 8167}
1da177e4 8168
2d31ecaf
MC
8169/* tp->lock is held. */
8170static void tg3_rings_reset(struct tg3 *tp)
8171{
8172 int i;
f77a6a8e 8173 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8174 struct tg3_napi *tnapi = &tp->napi[0];
8175
8176 /* Disable all transmit rings but the first. */
63c3a66f 8177 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8178 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8179 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8180 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
55086ad9 8181 else if (tg3_flag(tp, 57765_CLASS))
b703df6f 8182 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8183 else
8184 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8185
8186 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8187 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8188 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8189 BDINFO_FLAGS_DISABLED);
8190
8191
8192 /* Disable all receive return rings but the first. */
63c3a66f 8193 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8194 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8195 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8196 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f 8197 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
55086ad9 8198 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
8199 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8200 else
8201 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8202
8203 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8204 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8205 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8206 BDINFO_FLAGS_DISABLED);
8207
8208 /* Disable interrupts */
8209 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8210 tp->napi[0].chk_msi_cnt = 0;
8211 tp->napi[0].last_rx_cons = 0;
8212 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8213
8214 /* Zero mailbox registers. */
63c3a66f 8215 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8216 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8217 tp->napi[i].tx_prod = 0;
8218 tp->napi[i].tx_cons = 0;
63c3a66f 8219 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8220 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8221 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8222 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8223 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8224 tp->napi[i].last_rx_cons = 0;
8225 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8226 }
63c3a66f 8227 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8228 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8229 } else {
8230 tp->napi[0].tx_prod = 0;
8231 tp->napi[0].tx_cons = 0;
8232 tw32_mailbox(tp->napi[0].prodmbox, 0);
8233 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8234 }
2d31ecaf
MC
8235
8236 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8237 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8238 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8239 for (i = 0; i < 16; i++)
8240 tw32_tx_mbox(mbox + i * 8, 0);
8241 }
8242
8243 txrcb = NIC_SRAM_SEND_RCB;
8244 rxrcb = NIC_SRAM_RCV_RET_RCB;
8245
8246 /* Clear status block in ram. */
8247 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8248
8249 /* Set status block DMA address */
8250 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8251 ((u64) tnapi->status_mapping >> 32));
8252 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8253 ((u64) tnapi->status_mapping & 0xffffffff));
8254
f77a6a8e
MC
8255 if (tnapi->tx_ring) {
8256 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8257 (TG3_TX_RING_SIZE <<
8258 BDINFO_FLAGS_MAXLEN_SHIFT),
8259 NIC_SRAM_TX_BUFFER_DESC);
8260 txrcb += TG3_BDINFO_SIZE;
8261 }
8262
8263 if (tnapi->rx_rcb) {
8264 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8265 (tp->rx_ret_ring_mask + 1) <<
8266 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8267 rxrcb += TG3_BDINFO_SIZE;
8268 }
8269
8270 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8271
f77a6a8e
MC
8272 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8273 u64 mapping = (u64)tnapi->status_mapping;
8274 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8275 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8276
8277 /* Clear status block in ram. */
8278 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8279
19cfaecc
MC
8280 if (tnapi->tx_ring) {
8281 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8282 (TG3_TX_RING_SIZE <<
8283 BDINFO_FLAGS_MAXLEN_SHIFT),
8284 NIC_SRAM_TX_BUFFER_DESC);
8285 txrcb += TG3_BDINFO_SIZE;
8286 }
f77a6a8e
MC
8287
8288 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8289 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8290 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8291
8292 stblk += 8;
f77a6a8e
MC
8293 rxrcb += TG3_BDINFO_SIZE;
8294 }
2d31ecaf
MC
8295}
8296
eb07a940
MC
8297static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8298{
8299 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8300
63c3a66f
JP
8301 if (!tg3_flag(tp, 5750_PLUS) ||
8302 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8303 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8304 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8305 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8306 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8307 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8308 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8309 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8310 else
8311 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8312
8313 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8314 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8315
8316 val = min(nic_rep_thresh, host_rep_thresh);
8317 tw32(RCVBDI_STD_THRESH, val);
8318
63c3a66f 8319 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8320 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8321
63c3a66f 8322 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8323 return;
8324
513aa6ea 8325 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8326
8327 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8328
8329 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8330 tw32(RCVBDI_JUMBO_THRESH, val);
8331
63c3a66f 8332 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8333 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8334}
8335
ccd5ba9d
MC
8336static inline u32 calc_crc(unsigned char *buf, int len)
8337{
8338 u32 reg;
8339 u32 tmp;
8340 int j, k;
8341
8342 reg = 0xffffffff;
8343
8344 for (j = 0; j < len; j++) {
8345 reg ^= buf[j];
8346
8347 for (k = 0; k < 8; k++) {
8348 tmp = reg & 0x01;
8349
8350 reg >>= 1;
8351
8352 if (tmp)
8353 reg ^= 0xedb88320;
8354 }
8355 }
8356
8357 return ~reg;
8358}
8359
8360static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8361{
8362 /* accept or reject all multicast frames */
8363 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8364 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8365 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8366 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8367}
8368
8369static void __tg3_set_rx_mode(struct net_device *dev)
8370{
8371 struct tg3 *tp = netdev_priv(dev);
8372 u32 rx_mode;
8373
8374 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8375 RX_MODE_KEEP_VLAN_TAG);
8376
8377#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
8378 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8379 * flag clear.
8380 */
8381 if (!tg3_flag(tp, ENABLE_ASF))
8382 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8383#endif
8384
8385 if (dev->flags & IFF_PROMISC) {
8386 /* Promiscuous mode. */
8387 rx_mode |= RX_MODE_PROMISC;
8388 } else if (dev->flags & IFF_ALLMULTI) {
8389 /* Accept all multicast. */
8390 tg3_set_multi(tp, 1);
8391 } else if (netdev_mc_empty(dev)) {
8392 /* Reject all multicast. */
8393 tg3_set_multi(tp, 0);
8394 } else {
8395 /* Accept one or more multicast(s). */
8396 struct netdev_hw_addr *ha;
8397 u32 mc_filter[4] = { 0, };
8398 u32 regidx;
8399 u32 bit;
8400 u32 crc;
8401
8402 netdev_for_each_mc_addr(ha, dev) {
8403 crc = calc_crc(ha->addr, ETH_ALEN);
8404 bit = ~crc & 0x7f;
8405 regidx = (bit & 0x60) >> 5;
8406 bit &= 0x1f;
8407 mc_filter[regidx] |= (1 << bit);
8408 }
8409
8410 tw32(MAC_HASH_REG_0, mc_filter[0]);
8411 tw32(MAC_HASH_REG_1, mc_filter[1]);
8412 tw32(MAC_HASH_REG_2, mc_filter[2]);
8413 tw32(MAC_HASH_REG_3, mc_filter[3]);
8414 }
8415
8416 if (rx_mode != tp->rx_mode) {
8417 tp->rx_mode = rx_mode;
8418 tw32_f(MAC_RX_MODE, rx_mode);
8419 udelay(10);
8420 }
8421}
8422
90415477
MC
8423static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
8424{
8425 int i;
8426
8427 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
8428 tp->rss_ind_tbl[i] =
8429 ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
8430}
8431
8432static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8433{
8434 int i;
8435
8436 if (!tg3_flag(tp, SUPPORT_MSIX))
8437 return;
8438
90415477 8439 if (tp->irq_cnt <= 2) {
bcebcc46 8440 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
8441 return;
8442 }
8443
8444 /* Validate table against current IRQ count */
8445 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8446 if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
8447 break;
8448 }
8449
8450 if (i != TG3_RSS_INDIR_TBL_SIZE)
8451 tg3_rss_init_dflt_indir_tbl(tp);
bcebcc46
MC
8452}
8453
90415477 8454static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8455{
8456 int i = 0;
8457 u32 reg = MAC_RSS_INDIR_TBL_0;
8458
8459 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8460 u32 val = tp->rss_ind_tbl[i];
8461 i++;
8462 for (; i % 8; i++) {
8463 val <<= 4;
8464 val |= tp->rss_ind_tbl[i];
8465 }
8466 tw32(reg, val);
8467 reg += 4;
8468 }
8469}
8470
1da177e4 8471/* tp->lock is held. */
8e7a22e3 8472static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8473{
8474 u32 val, rdmac_mode;
8475 int i, err, limit;
8fea32b9 8476 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8477
8478 tg3_disable_ints(tp);
8479
8480 tg3_stop_fw(tp);
8481
8482 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8483
63c3a66f 8484 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8485 tg3_abort_hw(tp, 1);
1da177e4 8486
699c0193
MC
8487 /* Enable MAC control of LPI */
8488 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8489 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8490 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8491 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8492
8493 tw32_f(TG3_CPMU_EEE_CTRL,
8494 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8495
a386b901
MC
8496 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8497 TG3_CPMU_EEEMD_LPI_IN_TX |
8498 TG3_CPMU_EEEMD_LPI_IN_RX |
8499 TG3_CPMU_EEEMD_EEE_ENABLE;
8500
8501 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8502 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8503
63c3a66f 8504 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8505 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8506
8507 tw32_f(TG3_CPMU_EEE_MODE, val);
8508
8509 tw32_f(TG3_CPMU_EEE_DBTMR1,
8510 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8511 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8512
8513 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8514 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8515 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8516 }
8517
603f1173 8518 if (reset_phy)
d4d2c558
MC
8519 tg3_phy_reset(tp);
8520
1da177e4
LT
8521 err = tg3_chip_reset(tp);
8522 if (err)
8523 return err;
8524
8525 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8526
bcb37f6c 8527 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8528 val = tr32(TG3_CPMU_CTRL);
8529 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8530 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8531
8532 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8533 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8534 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8535 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8536
8537 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8538 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8539 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8540 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8541
8542 val = tr32(TG3_CPMU_HST_ACC);
8543 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8544 val |= CPMU_HST_ACC_MACCLK_6_25;
8545 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8546 }
8547
33466d93
MC
8548 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8549 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8550 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8551 PCIE_PWR_MGMT_L1_THRESH_4MS;
8552 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8553
8554 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8555 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8556
8557 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8558
f40386c8
MC
8559 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8560 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8561 }
8562
63c3a66f 8563 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8564 u32 grc_mode = tr32(GRC_MODE);
8565
8566 /* Access the lower 1K of PL PCIE block registers. */
8567 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8568 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8569
8570 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8571 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8572 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8573
8574 tw32(GRC_MODE, grc_mode);
8575 }
8576
55086ad9 8577 if (tg3_flag(tp, 57765_CLASS)) {
5093eedc
MC
8578 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8579 u32 grc_mode = tr32(GRC_MODE);
cea46462 8580
5093eedc
MC
8581 /* Access the lower 1K of PL PCIE block registers. */
8582 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8583 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8584
5093eedc
MC
8585 val = tr32(TG3_PCIE_TLDLPL_PORT +
8586 TG3_PCIE_PL_LO_PHYCTL5);
8587 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8588 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8589
5093eedc
MC
8590 tw32(GRC_MODE, grc_mode);
8591 }
a977dbe8 8592
1ff30a59
MC
8593 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8594 u32 grc_mode = tr32(GRC_MODE);
8595
8596 /* Access the lower 1K of DL PCIE block registers. */
8597 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8598 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8599
8600 val = tr32(TG3_PCIE_TLDLPL_PORT +
8601 TG3_PCIE_DL_LO_FTSMAX);
8602 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8603 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8604 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8605
8606 tw32(GRC_MODE, grc_mode);
8607 }
8608
a977dbe8
MC
8609 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8610 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8611 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8612 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8613 }
8614
1da177e4
LT
8615 /* This works around an issue with Athlon chipsets on
8616 * B3 tigon3 silicon. This bit has no effect on any
8617 * other revision. But do not set this on PCI Express
795d01c5 8618 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8619 */
63c3a66f
JP
8620 if (!tg3_flag(tp, CPMU_PRESENT)) {
8621 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8622 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8623 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8624 }
1da177e4
LT
8625
8626 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8627 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8628 val = tr32(TG3PCI_PCISTATE);
8629 val |= PCISTATE_RETRY_SAME_DMA;
8630 tw32(TG3PCI_PCISTATE, val);
8631 }
8632
63c3a66f 8633 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8634 /* Allow reads and writes to the
8635 * APE register and memory space.
8636 */
8637 val = tr32(TG3PCI_PCISTATE);
8638 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8639 PCISTATE_ALLOW_APE_SHMEM_WR |
8640 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8641 tw32(TG3PCI_PCISTATE, val);
8642 }
8643
1da177e4
LT
8644 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8645 /* Enable some hw fixes. */
8646 val = tr32(TG3PCI_MSI_DATA);
8647 val |= (1 << 26) | (1 << 28) | (1 << 29);
8648 tw32(TG3PCI_MSI_DATA, val);
8649 }
8650
8651 /* Descriptor ring init may make accesses to the
8652 * NIC SRAM area to setup the TX descriptors, so we
8653 * can only do this after the hardware has been
8654 * successfully reset.
8655 */
32d8c572
MC
8656 err = tg3_init_rings(tp);
8657 if (err)
8658 return err;
1da177e4 8659
63c3a66f 8660 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8661 val = tr32(TG3PCI_DMA_RW_CTRL) &
8662 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8663 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8664 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 8665 if (!tg3_flag(tp, 57765_CLASS) &&
0aebff48
MC
8666 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8667 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8668 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8669 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8670 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8671 /* This value is determined during the probe time DMA
8672 * engine test, tg3_test_dma.
8673 */
8674 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8675 }
1da177e4
LT
8676
8677 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8678 GRC_MODE_4X_NIC_SEND_RINGS |
8679 GRC_MODE_NO_TX_PHDR_CSUM |
8680 GRC_MODE_NO_RX_PHDR_CSUM);
8681 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8682
8683 /* Pseudo-header checksum is done by hardware logic and not
8684 * the offload processers, so make the chip do the pseudo-
8685 * header checksums on receive. For transmit it is more
8686 * convenient to do the pseudo-header checksum in software
8687 * as Linux does that on transmit for us in all cases.
8688 */
8689 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8690
8691 tw32(GRC_MODE,
8692 tp->grc_mode |
8693 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8694
8695 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8696 val = tr32(GRC_MISC_CFG);
8697 val &= ~0xff;
8698 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8699 tw32(GRC_MISC_CFG, val);
8700
8701 /* Initialize MBUF/DESC pool. */
63c3a66f 8702 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8703 /* Do nothing. */
8704 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8705 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8706 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8707 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8708 else
8709 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8710 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8711 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8712 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8713 int fw_len;
8714
077f849d 8715 fw_len = tp->fw_len;
1da177e4
LT
8716 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8717 tw32(BUFMGR_MB_POOL_ADDR,
8718 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8719 tw32(BUFMGR_MB_POOL_SIZE,
8720 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8721 }
1da177e4 8722
0f893dc6 8723 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8724 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8725 tp->bufmgr_config.mbuf_read_dma_low_water);
8726 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8727 tp->bufmgr_config.mbuf_mac_rx_low_water);
8728 tw32(BUFMGR_MB_HIGH_WATER,
8729 tp->bufmgr_config.mbuf_high_water);
8730 } else {
8731 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8732 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8733 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8734 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8735 tw32(BUFMGR_MB_HIGH_WATER,
8736 tp->bufmgr_config.mbuf_high_water_jumbo);
8737 }
8738 tw32(BUFMGR_DMA_LOW_WATER,
8739 tp->bufmgr_config.dma_low_water);
8740 tw32(BUFMGR_DMA_HIGH_WATER,
8741 tp->bufmgr_config.dma_high_water);
8742
d309a46e
MC
8743 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8744 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8745 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8746 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8747 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8748 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8749 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8750 tw32(BUFMGR_MODE, val);
1da177e4
LT
8751 for (i = 0; i < 2000; i++) {
8752 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8753 break;
8754 udelay(10);
8755 }
8756 if (i >= 2000) {
05dbe005 8757 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8758 return -ENODEV;
8759 }
8760
eb07a940
MC
8761 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8762 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8763
eb07a940 8764 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8765
8766 /* Initialize TG3_BDINFO's at:
8767 * RCVDBDI_STD_BD: standard eth size rx ring
8768 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8769 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8770 *
8771 * like so:
8772 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8773 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8774 * ring attribute flags
8775 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8776 *
8777 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8778 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8779 *
8780 * The size of each ring is fixed in the firmware, but the location is
8781 * configurable.
8782 */
8783 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8784 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8785 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8786 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8787 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8788 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8789 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8790
fdb72b38 8791 /* Disable the mini ring */
63c3a66f 8792 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8793 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8794 BDINFO_FLAGS_DISABLED);
8795
fdb72b38
MC
8796 /* Program the jumbo buffer descriptor ring control
8797 * blocks on those devices that have them.
8798 */
a0512944 8799 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8800 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8801
63c3a66f 8802 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8803 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8804 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8805 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8806 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8807 val = TG3_RX_JMB_RING_SIZE(tp) <<
8808 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8809 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8810 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8811 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
55086ad9 8812 tg3_flag(tp, 57765_CLASS))
87668d35
MC
8813 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8814 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8815 } else {
8816 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8817 BDINFO_FLAGS_DISABLED);
8818 }
8819
63c3a66f 8820 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8821 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8822 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8823 val |= (TG3_RX_STD_DMA_SZ << 2);
8824 } else
04380d40 8825 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8826 } else
de9f5230 8827 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8828
8829 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8830
411da640 8831 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8832 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8833
63c3a66f
JP
8834 tpr->rx_jmb_prod_idx =
8835 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8836 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8837
2d31ecaf
MC
8838 tg3_rings_reset(tp);
8839
1da177e4 8840 /* Initialize MAC address and backoff seed. */
986e0aeb 8841 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8842
8843 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8844 tw32(MAC_RX_MTU_SIZE,
8845 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8846
8847 /* The slot time is changed by tg3_setup_phy if we
8848 * run at gigabit with half duplex.
8849 */
f2096f94
MC
8850 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8851 (6 << TX_LENGTHS_IPG_SHIFT) |
8852 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8853
8854 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8855 val |= tr32(MAC_TX_LENGTHS) &
8856 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8857 TX_LENGTHS_CNT_DWN_VAL_MSK);
8858
8859 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8860
8861 /* Receive rules. */
8862 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8863 tw32(RCVLPC_CONFIG, 0x0181);
8864
8865 /* Calculate RDMAC_MODE setting early, we need it to determine
8866 * the RCVLPC_STATE_ENABLE mask.
8867 */
8868 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8869 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8870 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8871 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8872 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8873
deabaac8 8874 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8875 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8876
57e6983c 8877 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8878 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8879 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8880 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8881 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8882 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8883
c5908939
MC
8884 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8885 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8886 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8887 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8888 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8889 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8890 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8891 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8892 }
8893 }
8894
63c3a66f 8895 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8896 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8897
55086ad9
MC
8898 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
8899 rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
8900
63c3a66f
JP
8901 if (tg3_flag(tp, HW_TSO_1) ||
8902 tg3_flag(tp, HW_TSO_2) ||
8903 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8904 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8905
108a6c16 8906 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8907 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8908 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8909 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8910
f2096f94
MC
8911 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8912 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8913
41a8a7ee
MC
8914 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8915 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8916 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8917 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8918 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8919 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8920 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8921 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8922 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8923 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8924 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8925 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8926 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8927 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8928 }
41a8a7ee
MC
8929 tw32(TG3_RDMA_RSRVCTRL_REG,
8930 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8931 }
8932
d78b59f5
MC
8933 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8934 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8935 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8936 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8937 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8938 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8939 }
8940
1da177e4 8941 /* Receive/send statistics. */
63c3a66f 8942 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8943 val = tr32(RCVLPC_STATS_ENABLE);
8944 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8945 tw32(RCVLPC_STATS_ENABLE, val);
8946 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8947 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8948 val = tr32(RCVLPC_STATS_ENABLE);
8949 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8950 tw32(RCVLPC_STATS_ENABLE, val);
8951 } else {
8952 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8953 }
8954 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8955 tw32(SNDDATAI_STATSENAB, 0xffffff);
8956 tw32(SNDDATAI_STATSCTRL,
8957 (SNDDATAI_SCTRL_ENABLE |
8958 SNDDATAI_SCTRL_FASTUPD));
8959
8960 /* Setup host coalescing engine. */
8961 tw32(HOSTCC_MODE, 0);
8962 for (i = 0; i < 2000; i++) {
8963 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8964 break;
8965 udelay(10);
8966 }
8967
d244c892 8968 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8969
63c3a66f 8970 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8971 /* Status/statistics block address. See tg3_timer,
8972 * the tg3_periodic_fetch_stats call there, and
8973 * tg3_get_stats to see how this works for 5705/5750 chips.
8974 */
1da177e4
LT
8975 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8976 ((u64) tp->stats_mapping >> 32));
8977 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8978 ((u64) tp->stats_mapping & 0xffffffff));
8979 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8980
1da177e4 8981 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8982
8983 /* Clear statistics and status block memory areas */
8984 for (i = NIC_SRAM_STATS_BLK;
8985 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8986 i += sizeof(u32)) {
8987 tg3_write_mem(tp, i, 0);
8988 udelay(40);
8989 }
1da177e4
LT
8990 }
8991
8992 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8993
8994 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8995 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8996 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8997 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8998
f07e9af3
MC
8999 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9000 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
9001 /* reset to prevent losing 1st rx packet intermittently */
9002 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9003 udelay(10);
9004 }
9005
3bda1258 9006 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
9007 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
9008 MAC_MODE_FHDE_ENABLE;
9009 if (tg3_flag(tp, ENABLE_APE))
9010 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 9011 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 9012 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
9013 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
9014 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
9015 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
9016 udelay(40);
9017
314fba34 9018 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 9019 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
9020 * register to preserve the GPIO settings for LOMs. The GPIOs,
9021 * whether used as inputs or outputs, are set by boot code after
9022 * reset.
9023 */
63c3a66f 9024 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
9025 u32 gpio_mask;
9026
9d26e213
MC
9027 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
9028 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
9029 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
9030
9031 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
9032 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
9033 GRC_LCLCTRL_GPIO_OUTPUT3;
9034
af36e6b6
MC
9035 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
9036 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
9037
aaf84465 9038 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
9039 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
9040
9041 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 9042 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
9043 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
9044 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 9045 }
1da177e4
LT
9046 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9047 udelay(100);
9048
c3b5003b 9049 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 9050 val = tr32(MSGINT_MODE);
c3b5003b
MC
9051 val |= MSGINT_MODE_ENABLE;
9052 if (tp->irq_cnt > 1)
9053 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9054 if (!tg3_flag(tp, 1SHOT_MSI))
9055 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
9056 tw32(MSGINT_MODE, val);
9057 }
9058
63c3a66f 9059 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9060 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
9061 udelay(40);
9062 }
9063
9064 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
9065 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
9066 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
9067 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
9068 WDMAC_MODE_LNGREAD_ENAB);
9069
c5908939
MC
9070 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
9071 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 9072 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
9073 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
9074 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
9075 /* nothing */
9076 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9077 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9078 val |= WDMAC_MODE_RX_ACCEL;
9079 }
9080 }
9081
d9ab5ad1 9082 /* Enable host coalescing bug fix */
63c3a66f 9083 if (tg3_flag(tp, 5755_PLUS))
f51f3562 9084 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 9085
788a035e
MC
9086 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
9087 val |= WDMAC_MODE_BURST_ALL_DATA;
9088
1da177e4
LT
9089 tw32_f(WDMAC_MODE, val);
9090 udelay(40);
9091
63c3a66f 9092 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
9093 u16 pcix_cmd;
9094
9095 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9096 &pcix_cmd);
1da177e4 9097 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
9098 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
9099 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9100 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
9101 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
9102 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9103 }
9974a356
MC
9104 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9105 pcix_cmd);
1da177e4
LT
9106 }
9107
9108 tw32_f(RDMAC_MODE, rdmac_mode);
9109 udelay(40);
9110
9111 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 9112 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 9113 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
9114
9115 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
9116 tw32(SNDDATAC_MODE,
9117 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
9118 else
9119 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
9120
1da177e4
LT
9121 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
9122 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 9123 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 9124 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
9125 val |= RCVDBDI_MODE_LRG_RING_SZ;
9126 tw32(RCVDBDI_MODE, val);
1da177e4 9127 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
9128 if (tg3_flag(tp, HW_TSO_1) ||
9129 tg3_flag(tp, HW_TSO_2) ||
9130 tg3_flag(tp, HW_TSO_3))
1da177e4 9131 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 9132 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 9133 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
9134 val |= SNDBDI_MODE_MULTI_TXQ_EN;
9135 tw32(SNDBDI_MODE, val);
1da177e4
LT
9136 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
9137
9138 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9139 err = tg3_load_5701_a0_firmware_fix(tp);
9140 if (err)
9141 return err;
9142 }
9143
63c3a66f 9144 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9145 err = tg3_load_tso_firmware(tp);
9146 if (err)
9147 return err;
9148 }
1da177e4
LT
9149
9150 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 9151
63c3a66f 9152 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
9153 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9154 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
9155
9156 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
9157 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
9158 tp->tx_mode &= ~val;
9159 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
9160 }
9161
1da177e4
LT
9162 tw32_f(MAC_TX_MODE, tp->tx_mode);
9163 udelay(100);
9164
63c3a66f 9165 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 9166 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
9167
9168 /* Setup the "secret" hash key. */
9169 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
9170 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
9171 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
9172 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
9173 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
9174 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
9175 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
9176 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
9177 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
9178 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
9179 }
9180
1da177e4 9181 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 9182 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
9183 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
9184
63c3a66f 9185 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
9186 tp->rx_mode |= RX_MODE_RSS_ENABLE |
9187 RX_MODE_RSS_ITBL_HASH_BITS_7 |
9188 RX_MODE_RSS_IPV6_HASH_EN |
9189 RX_MODE_RSS_TCP_IPV6_HASH_EN |
9190 RX_MODE_RSS_IPV4_HASH_EN |
9191 RX_MODE_RSS_TCP_IPV4_HASH_EN;
9192
1da177e4
LT
9193 tw32_f(MAC_RX_MODE, tp->rx_mode);
9194 udelay(10);
9195
1da177e4
LT
9196 tw32(MAC_LED_CTRL, tp->led_ctrl);
9197
9198 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 9199 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
9200 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9201 udelay(10);
9202 }
9203 tw32_f(MAC_RX_MODE, tp->rx_mode);
9204 udelay(10);
9205
f07e9af3 9206 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 9207 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 9208 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
9209 /* Set drive transmission level to 1.2V */
9210 /* only if the signal pre-emphasis bit is not set */
9211 val = tr32(MAC_SERDES_CFG);
9212 val &= 0xfffff000;
9213 val |= 0x880;
9214 tw32(MAC_SERDES_CFG, val);
9215 }
9216 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
9217 tw32(MAC_SERDES_CFG, 0x616000);
9218 }
9219
9220 /* Prevent chip from dropping frames when flow control
9221 * is enabled.
9222 */
55086ad9 9223 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
9224 val = 1;
9225 else
9226 val = 2;
9227 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9228
9229 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9230 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9231 /* Use hardware link auto-negotiation */
63c3a66f 9232 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9233 }
9234
f07e9af3 9235 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9236 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9237 u32 tmp;
9238
9239 tmp = tr32(SERDES_RX_CTRL);
9240 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9241 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9242 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9243 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9244 }
9245
63c3a66f 9246 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9247 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9248 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9249 tp->link_config.speed = tp->link_config.orig_speed;
9250 tp->link_config.duplex = tp->link_config.orig_duplex;
9251 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9252 }
1da177e4 9253
dd477003
MC
9254 err = tg3_setup_phy(tp, 0);
9255 if (err)
9256 return err;
1da177e4 9257
f07e9af3
MC
9258 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9259 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9260 u32 tmp;
9261
9262 /* Clear CRC stats. */
9263 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9264 tg3_writephy(tp, MII_TG3_TEST1,
9265 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9266 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9267 }
1da177e4
LT
9268 }
9269 }
9270
9271 __tg3_set_rx_mode(tp->dev);
9272
9273 /* Initialize receive rules. */
9274 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9275 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9276 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9277 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9278
63c3a66f 9279 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9280 limit = 8;
9281 else
9282 limit = 16;
63c3a66f 9283 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9284 limit -= 4;
9285 switch (limit) {
9286 case 16:
9287 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9288 case 15:
9289 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9290 case 14:
9291 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9292 case 13:
9293 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9294 case 12:
9295 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9296 case 11:
9297 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9298 case 10:
9299 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9300 case 9:
9301 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9302 case 8:
9303 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9304 case 7:
9305 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9306 case 6:
9307 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9308 case 5:
9309 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9310 case 4:
9311 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9312 case 3:
9313 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9314 case 2:
9315 case 1:
9316
9317 default:
9318 break;
855e1111 9319 }
1da177e4 9320
63c3a66f 9321 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9322 /* Write our heartbeat update interval to APE. */
9323 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9324 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9325
1da177e4
LT
9326 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9327
1da177e4
LT
9328 return 0;
9329}
9330
9331/* Called at device open time to get the chip ready for
9332 * packet processing. Invoked with tp->lock held.
9333 */
8e7a22e3 9334static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9335{
1da177e4
LT
9336 tg3_switch_clocks(tp);
9337
9338 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9339
2f751b67 9340 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9341}
9342
ebf3312e
MC
9343/* Restart hardware after configuration changes, self-test, etc.
9344 * Invoked with tp->lock held.
9345 */
9346static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
9347 __releases(tp->lock)
9348 __acquires(tp->lock)
9349{
9350 int err;
9351
9352 err = tg3_init_hw(tp, reset_phy);
9353 if (err) {
9354 netdev_err(tp->dev,
9355 "Failed to re-initialize device, aborting\n");
9356 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9357 tg3_full_unlock(tp);
9358 del_timer_sync(&tp->timer);
9359 tp->irq_sync = 0;
9360 tg3_napi_enable(tp);
9361 dev_close(tp->dev);
9362 tg3_full_lock(tp, 0);
9363 }
9364 return err;
9365}
9366
9a21fb8f
MC
9367static void tg3_reset_task(struct work_struct *work)
9368{
9369 struct tg3 *tp = container_of(work, struct tg3, reset_task);
9370 int err;
9371
9372 tg3_full_lock(tp, 0);
9373
9374 if (!netif_running(tp->dev)) {
9375 tg3_flag_clear(tp, RESET_TASK_PENDING);
9376 tg3_full_unlock(tp);
9377 return;
9378 }
9379
9380 tg3_full_unlock(tp);
9381
9382 tg3_phy_stop(tp);
9383
9384 tg3_netif_stop(tp);
9385
9386 tg3_full_lock(tp, 1);
9387
9388 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
9389 tp->write32_tx_mbox = tg3_write32_tx_mbox;
9390 tp->write32_rx_mbox = tg3_write_flush_reg32;
9391 tg3_flag_set(tp, MBOX_WRITE_REORDER);
9392 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
9393 }
9394
9395 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
9396 err = tg3_init_hw(tp, 1);
9397 if (err)
9398 goto out;
9399
9400 tg3_netif_start(tp);
9401
9402out:
9403 tg3_full_unlock(tp);
9404
9405 if (!err)
9406 tg3_phy_start(tp);
9407
9408 tg3_flag_clear(tp, RESET_TASK_PENDING);
9409}
9410
1da177e4
LT
9411#define TG3_STAT_ADD32(PSTAT, REG) \
9412do { u32 __val = tr32(REG); \
9413 (PSTAT)->low += __val; \
9414 if ((PSTAT)->low < __val) \
9415 (PSTAT)->high += 1; \
9416} while (0)
9417
9418static void tg3_periodic_fetch_stats(struct tg3 *tp)
9419{
9420 struct tg3_hw_stats *sp = tp->hw_stats;
9421
9422 if (!netif_carrier_ok(tp->dev))
9423 return;
9424
9425 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9426 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9427 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9428 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9429 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9430 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9431 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9432 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9433 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9434 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9435 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9436 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9437 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9438
9439 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9440 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9441 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9442 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9443 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9444 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9445 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9446 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9447 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9448 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9449 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9450 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9451 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9452 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9453
9454 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9455 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9456 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9457 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9458 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9459 } else {
9460 u32 val = tr32(HOSTCC_FLOW_ATTN);
9461 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9462 if (val) {
9463 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9464 sp->rx_discards.low += val;
9465 if (sp->rx_discards.low < val)
9466 sp->rx_discards.high += 1;
9467 }
9468 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9469 }
463d305b 9470 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9471}
9472
0e6cf6a9
MC
9473static void tg3_chk_missed_msi(struct tg3 *tp)
9474{
9475 u32 i;
9476
9477 for (i = 0; i < tp->irq_cnt; i++) {
9478 struct tg3_napi *tnapi = &tp->napi[i];
9479
9480 if (tg3_has_work(tnapi)) {
9481 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9482 tnapi->last_tx_cons == tnapi->tx_cons) {
9483 if (tnapi->chk_msi_cnt < 1) {
9484 tnapi->chk_msi_cnt++;
9485 return;
9486 }
7f230735 9487 tg3_msi(0, tnapi);
0e6cf6a9
MC
9488 }
9489 }
9490 tnapi->chk_msi_cnt = 0;
9491 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9492 tnapi->last_tx_cons = tnapi->tx_cons;
9493 }
9494}
9495
1da177e4
LT
9496static void tg3_timer(unsigned long __opaque)
9497{
9498 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9499
5b190624 9500 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9501 goto restart_timer;
9502
f47c11ee 9503 spin_lock(&tp->lock);
1da177e4 9504
0e6cf6a9 9505 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
55086ad9 9506 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
9507 tg3_chk_missed_msi(tp);
9508
63c3a66f 9509 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9510 /* All of this garbage is because when using non-tagged
9511 * IRQ status the mailbox/status_block protocol the chip
9512 * uses with the cpu is race prone.
9513 */
898a56f8 9514 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9515 tw32(GRC_LOCAL_CTRL,
9516 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9517 } else {
9518 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9519 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9520 }
1da177e4 9521
fac9b83e 9522 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9523 spin_unlock(&tp->lock);
db219973 9524 tg3_reset_task_schedule(tp);
5b190624 9525 goto restart_timer;
fac9b83e 9526 }
1da177e4
LT
9527 }
9528
1da177e4
LT
9529 /* This part only runs once per second. */
9530 if (!--tp->timer_counter) {
63c3a66f 9531 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9532 tg3_periodic_fetch_stats(tp);
9533
b0c5943f
MC
9534 if (tp->setlpicnt && !--tp->setlpicnt)
9535 tg3_phy_eee_enable(tp);
52b02d04 9536
63c3a66f 9537 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9538 u32 mac_stat;
9539 int phy_event;
9540
9541 mac_stat = tr32(MAC_STATUS);
9542
9543 phy_event = 0;
f07e9af3 9544 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9545 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9546 phy_event = 1;
9547 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9548 phy_event = 1;
9549
9550 if (phy_event)
9551 tg3_setup_phy(tp, 0);
63c3a66f 9552 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9553 u32 mac_stat = tr32(MAC_STATUS);
9554 int need_setup = 0;
9555
9556 if (netif_carrier_ok(tp->dev) &&
9557 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9558 need_setup = 1;
9559 }
be98da6a 9560 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9561 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9562 MAC_STATUS_SIGNAL_DET))) {
9563 need_setup = 1;
9564 }
9565 if (need_setup) {
3d3ebe74
MC
9566 if (!tp->serdes_counter) {
9567 tw32_f(MAC_MODE,
9568 (tp->mac_mode &
9569 ~MAC_MODE_PORT_MODE_MASK));
9570 udelay(40);
9571 tw32_f(MAC_MODE, tp->mac_mode);
9572 udelay(40);
9573 }
1da177e4
LT
9574 tg3_setup_phy(tp, 0);
9575 }
f07e9af3 9576 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9577 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9578 tg3_serdes_parallel_detect(tp);
57d8b880 9579 }
1da177e4
LT
9580
9581 tp->timer_counter = tp->timer_multiplier;
9582 }
9583
130b8e4d
MC
9584 /* Heartbeat is only sent once every 2 seconds.
9585 *
9586 * The heartbeat is to tell the ASF firmware that the host
9587 * driver is still alive. In the event that the OS crashes,
9588 * ASF needs to reset the hardware to free up the FIFO space
9589 * that may be filled with rx packets destined for the host.
9590 * If the FIFO is full, ASF will no longer function properly.
9591 *
9592 * Unintended resets have been reported on real time kernels
9593 * where the timer doesn't run on time. Netpoll will also have
9594 * same problem.
9595 *
9596 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9597 * to check the ring condition when the heartbeat is expiring
9598 * before doing the reset. This will prevent most unintended
9599 * resets.
9600 */
1da177e4 9601 if (!--tp->asf_counter) {
63c3a66f 9602 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9603 tg3_wait_for_event_ack(tp);
9604
bbadf503 9605 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9606 FWCMD_NICDRV_ALIVE3);
bbadf503 9607 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9608 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9609 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9610
9611 tg3_generate_fw_event(tp);
1da177e4
LT
9612 }
9613 tp->asf_counter = tp->asf_multiplier;
9614 }
9615
f47c11ee 9616 spin_unlock(&tp->lock);
1da177e4 9617
f475f163 9618restart_timer:
1da177e4
LT
9619 tp->timer.expires = jiffies + tp->timer_offset;
9620 add_timer(&tp->timer);
9621}
9622
4f125f42 9623static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9624{
7d12e780 9625 irq_handler_t fn;
fcfa0a32 9626 unsigned long flags;
4f125f42
MC
9627 char *name;
9628 struct tg3_napi *tnapi = &tp->napi[irq_num];
9629
9630 if (tp->irq_cnt == 1)
9631 name = tp->dev->name;
9632 else {
9633 name = &tnapi->irq_lbl[0];
9634 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9635 name[IFNAMSIZ-1] = 0;
9636 }
fcfa0a32 9637
63c3a66f 9638 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9639 fn = tg3_msi;
63c3a66f 9640 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9641 fn = tg3_msi_1shot;
ab392d2d 9642 flags = 0;
fcfa0a32
MC
9643 } else {
9644 fn = tg3_interrupt;
63c3a66f 9645 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9646 fn = tg3_interrupt_tagged;
ab392d2d 9647 flags = IRQF_SHARED;
fcfa0a32 9648 }
4f125f42
MC
9649
9650 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9651}
9652
7938109f
MC
9653static int tg3_test_interrupt(struct tg3 *tp)
9654{
09943a18 9655 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9656 struct net_device *dev = tp->dev;
b16250e3 9657 int err, i, intr_ok = 0;
f6eb9b1f 9658 u32 val;
7938109f 9659
d4bc3927
MC
9660 if (!netif_running(dev))
9661 return -ENODEV;
9662
7938109f
MC
9663 tg3_disable_ints(tp);
9664
4f125f42 9665 free_irq(tnapi->irq_vec, tnapi);
7938109f 9666
f6eb9b1f
MC
9667 /*
9668 * Turn off MSI one shot mode. Otherwise this test has no
9669 * observable way to know whether the interrupt was delivered.
9670 */
3aa1cdf8 9671 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9672 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9673 tw32(MSGINT_MODE, val);
9674 }
9675
4f125f42 9676 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9677 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9678 if (err)
9679 return err;
9680
898a56f8 9681 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9682 tg3_enable_ints(tp);
9683
9684 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9685 tnapi->coal_now);
7938109f
MC
9686
9687 for (i = 0; i < 5; i++) {
b16250e3
MC
9688 u32 int_mbox, misc_host_ctrl;
9689
898a56f8 9690 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9691 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9692
9693 if ((int_mbox != 0) ||
9694 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9695 intr_ok = 1;
7938109f 9696 break;
b16250e3
MC
9697 }
9698
3aa1cdf8
MC
9699 if (tg3_flag(tp, 57765_PLUS) &&
9700 tnapi->hw_status->status_tag != tnapi->last_tag)
9701 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9702
7938109f
MC
9703 msleep(10);
9704 }
9705
9706 tg3_disable_ints(tp);
9707
4f125f42 9708 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9709
4f125f42 9710 err = tg3_request_irq(tp, 0);
7938109f
MC
9711
9712 if (err)
9713 return err;
9714
f6eb9b1f
MC
9715 if (intr_ok) {
9716 /* Reenable MSI one shot mode. */
5b39de91 9717 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9718 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9719 tw32(MSGINT_MODE, val);
9720 }
7938109f 9721 return 0;
f6eb9b1f 9722 }
7938109f
MC
9723
9724 return -EIO;
9725}
9726
9727/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9728 * successfully restored
9729 */
9730static int tg3_test_msi(struct tg3 *tp)
9731{
7938109f
MC
9732 int err;
9733 u16 pci_cmd;
9734
63c3a66f 9735 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9736 return 0;
9737
9738 /* Turn off SERR reporting in case MSI terminates with Master
9739 * Abort.
9740 */
9741 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9742 pci_write_config_word(tp->pdev, PCI_COMMAND,
9743 pci_cmd & ~PCI_COMMAND_SERR);
9744
9745 err = tg3_test_interrupt(tp);
9746
9747 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9748
9749 if (!err)
9750 return 0;
9751
9752 /* other failures */
9753 if (err != -EIO)
9754 return err;
9755
9756 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9757 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9758 "to INTx mode. Please report this failure to the PCI "
9759 "maintainer and include system chipset information\n");
7938109f 9760
4f125f42 9761 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9762
7938109f
MC
9763 pci_disable_msi(tp->pdev);
9764
63c3a66f 9765 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9766 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9767
4f125f42 9768 err = tg3_request_irq(tp, 0);
7938109f
MC
9769 if (err)
9770 return err;
9771
9772 /* Need to reset the chip because the MSI cycle may have terminated
9773 * with Master Abort.
9774 */
f47c11ee 9775 tg3_full_lock(tp, 1);
7938109f 9776
944d980e 9777 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9778 err = tg3_init_hw(tp, 1);
7938109f 9779
f47c11ee 9780 tg3_full_unlock(tp);
7938109f
MC
9781
9782 if (err)
4f125f42 9783 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9784
9785 return err;
9786}
9787
9e9fd12d
MC
9788static int tg3_request_firmware(struct tg3 *tp)
9789{
9790 const __be32 *fw_data;
9791
9792 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9793 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9794 tp->fw_needed);
9e9fd12d
MC
9795 return -ENOENT;
9796 }
9797
9798 fw_data = (void *)tp->fw->data;
9799
9800 /* Firmware blob starts with version numbers, followed by
9801 * start address and _full_ length including BSS sections
9802 * (which must be longer than the actual data, of course
9803 */
9804
9805 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9806 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9807 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9808 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9809 release_firmware(tp->fw);
9810 tp->fw = NULL;
9811 return -EINVAL;
9812 }
9813
9814 /* We no longer need firmware; we have it. */
9815 tp->fw_needed = NULL;
9816 return 0;
9817}
9818
679563f4
MC
9819static bool tg3_enable_msix(struct tg3 *tp)
9820{
c3b5003b 9821 int i, rc;
679563f4
MC
9822 struct msix_entry msix_ent[tp->irq_max];
9823
c3b5003b
MC
9824 tp->irq_cnt = num_online_cpus();
9825 if (tp->irq_cnt > 1) {
9826 /* We want as many rx rings enabled as there are cpus.
9827 * In multiqueue MSI-X mode, the first MSI-X vector
9828 * only deals with link interrupts, etc, so we add
9829 * one to the number of vectors we are requesting.
9830 */
9831 tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
9832 }
679563f4
MC
9833
9834 for (i = 0; i < tp->irq_max; i++) {
9835 msix_ent[i].entry = i;
9836 msix_ent[i].vector = 0;
9837 }
9838
9839 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9840 if (rc < 0) {
9841 return false;
9842 } else if (rc != 0) {
679563f4
MC
9843 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9844 return false;
05dbe005
JP
9845 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9846 tp->irq_cnt, rc);
679563f4
MC
9847 tp->irq_cnt = rc;
9848 }
9849
9850 for (i = 0; i < tp->irq_max; i++)
9851 tp->napi[i].irq_vec = msix_ent[i].vector;
9852
2ddaad39
BH
9853 netif_set_real_num_tx_queues(tp->dev, 1);
9854 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9855 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9856 pci_disable_msix(tp->pdev);
9857 return false;
9858 }
b92b9040
MC
9859
9860 if (tp->irq_cnt > 1) {
63c3a66f 9861 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9862
9863 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9864 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9865 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9866 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9867 }
9868 }
2430b031 9869
679563f4
MC
9870 return true;
9871}
9872
07b0173c
MC
9873static void tg3_ints_init(struct tg3 *tp)
9874{
63c3a66f
JP
9875 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9876 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9877 /* All MSI supporting chips should support tagged
9878 * status. Assert that this is the case.
9879 */
5129c3a3
MC
9880 netdev_warn(tp->dev,
9881 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9882 goto defcfg;
07b0173c 9883 }
4f125f42 9884
63c3a66f
JP
9885 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9886 tg3_flag_set(tp, USING_MSIX);
9887 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9888 tg3_flag_set(tp, USING_MSI);
679563f4 9889
63c3a66f 9890 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9891 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9892 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9893 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9894 if (!tg3_flag(tp, 1SHOT_MSI))
9895 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9896 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9897 }
9898defcfg:
63c3a66f 9899 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9900 tp->irq_cnt = 1;
9901 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9902 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9903 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9904 }
07b0173c
MC
9905}
9906
9907static void tg3_ints_fini(struct tg3 *tp)
9908{
63c3a66f 9909 if (tg3_flag(tp, USING_MSIX))
679563f4 9910 pci_disable_msix(tp->pdev);
63c3a66f 9911 else if (tg3_flag(tp, USING_MSI))
679563f4 9912 pci_disable_msi(tp->pdev);
63c3a66f
JP
9913 tg3_flag_clear(tp, USING_MSI);
9914 tg3_flag_clear(tp, USING_MSIX);
9915 tg3_flag_clear(tp, ENABLE_RSS);
9916 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9917}
9918
1da177e4
LT
9919static int tg3_open(struct net_device *dev)
9920{
9921 struct tg3 *tp = netdev_priv(dev);
4f125f42 9922 int i, err;
1da177e4 9923
9e9fd12d
MC
9924 if (tp->fw_needed) {
9925 err = tg3_request_firmware(tp);
9926 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9927 if (err)
9928 return err;
9929 } else if (err) {
05dbe005 9930 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9931 tg3_flag_clear(tp, TSO_CAPABLE);
9932 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9933 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9934 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9935 }
9936 }
9937
c49a1561
MC
9938 netif_carrier_off(tp->dev);
9939
c866b7ea 9940 err = tg3_power_up(tp);
2f751b67 9941 if (err)
bc1c7567 9942 return err;
2f751b67
MC
9943
9944 tg3_full_lock(tp, 0);
bc1c7567 9945
1da177e4 9946 tg3_disable_ints(tp);
63c3a66f 9947 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9948
f47c11ee 9949 tg3_full_unlock(tp);
1da177e4 9950
679563f4
MC
9951 /*
9952 * Setup interrupts first so we know how
9953 * many NAPI resources to allocate
9954 */
9955 tg3_ints_init(tp);
9956
90415477 9957 tg3_rss_check_indir_tbl(tp);
bcebcc46 9958
1da177e4
LT
9959 /* The placement of this call is tied
9960 * to the setup and use of Host TX descriptors.
9961 */
9962 err = tg3_alloc_consistent(tp);
9963 if (err)
679563f4 9964 goto err_out1;
88b06bc2 9965
66cfd1bd
MC
9966 tg3_napi_init(tp);
9967
fed97810 9968 tg3_napi_enable(tp);
1da177e4 9969
4f125f42
MC
9970 for (i = 0; i < tp->irq_cnt; i++) {
9971 struct tg3_napi *tnapi = &tp->napi[i];
9972 err = tg3_request_irq(tp, i);
9973 if (err) {
5bc09186
MC
9974 for (i--; i >= 0; i--) {
9975 tnapi = &tp->napi[i];
4f125f42 9976 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9977 }
9978 goto err_out2;
4f125f42
MC
9979 }
9980 }
1da177e4 9981
f47c11ee 9982 tg3_full_lock(tp, 0);
1da177e4 9983
8e7a22e3 9984 err = tg3_init_hw(tp, 1);
1da177e4 9985 if (err) {
944d980e 9986 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9987 tg3_free_rings(tp);
9988 } else {
0e6cf6a9 9989 if (tg3_flag(tp, TAGGED_STATUS) &&
55086ad9
MC
9990 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9991 !tg3_flag(tp, 57765_CLASS))
fac9b83e
DM
9992 tp->timer_offset = HZ;
9993 else
9994 tp->timer_offset = HZ / 10;
9995
9996 BUG_ON(tp->timer_offset > HZ);
9997 tp->timer_counter = tp->timer_multiplier =
9998 (HZ / tp->timer_offset);
9999 tp->asf_counter = tp->asf_multiplier =
28fbef78 10000 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
10001
10002 init_timer(&tp->timer);
10003 tp->timer.expires = jiffies + tp->timer_offset;
10004 tp->timer.data = (unsigned long) tp;
10005 tp->timer.function = tg3_timer;
1da177e4
LT
10006 }
10007
f47c11ee 10008 tg3_full_unlock(tp);
1da177e4 10009
07b0173c 10010 if (err)
679563f4 10011 goto err_out3;
1da177e4 10012
63c3a66f 10013 if (tg3_flag(tp, USING_MSI)) {
7938109f 10014 err = tg3_test_msi(tp);
fac9b83e 10015
7938109f 10016 if (err) {
f47c11ee 10017 tg3_full_lock(tp, 0);
944d980e 10018 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 10019 tg3_free_rings(tp);
f47c11ee 10020 tg3_full_unlock(tp);
7938109f 10021
679563f4 10022 goto err_out2;
7938109f 10023 }
fcfa0a32 10024
63c3a66f 10025 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 10026 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 10027
f6eb9b1f
MC
10028 tw32(PCIE_TRANSACTION_CFG,
10029 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 10030 }
7938109f
MC
10031 }
10032
b02fd9e3
MC
10033 tg3_phy_start(tp);
10034
f47c11ee 10035 tg3_full_lock(tp, 0);
1da177e4 10036
7938109f 10037 add_timer(&tp->timer);
63c3a66f 10038 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
10039 tg3_enable_ints(tp);
10040
f47c11ee 10041 tg3_full_unlock(tp);
1da177e4 10042
fe5f5787 10043 netif_tx_start_all_queues(dev);
1da177e4 10044
06c03c02
MB
10045 /*
10046 * Reset loopback feature if it was turned on while the device was down
10047 * make sure that it's installed properly now.
10048 */
10049 if (dev->features & NETIF_F_LOOPBACK)
10050 tg3_set_loopback(dev, dev->features);
10051
1da177e4 10052 return 0;
07b0173c 10053
679563f4 10054err_out3:
4f125f42
MC
10055 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10056 struct tg3_napi *tnapi = &tp->napi[i];
10057 free_irq(tnapi->irq_vec, tnapi);
10058 }
07b0173c 10059
679563f4 10060err_out2:
fed97810 10061 tg3_napi_disable(tp);
66cfd1bd 10062 tg3_napi_fini(tp);
07b0173c 10063 tg3_free_consistent(tp);
679563f4
MC
10064
10065err_out1:
10066 tg3_ints_fini(tp);
cd0d7228
MC
10067 tg3_frob_aux_power(tp, false);
10068 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 10069 return err;
1da177e4
LT
10070}
10071
1da177e4
LT
10072static int tg3_close(struct net_device *dev)
10073{
4f125f42 10074 int i;
1da177e4
LT
10075 struct tg3 *tp = netdev_priv(dev);
10076
fed97810 10077 tg3_napi_disable(tp);
db219973 10078 tg3_reset_task_cancel(tp);
7faa006f 10079
fe5f5787 10080 netif_tx_stop_all_queues(dev);
1da177e4
LT
10081
10082 del_timer_sync(&tp->timer);
10083
24bb4fb6
MC
10084 tg3_phy_stop(tp);
10085
f47c11ee 10086 tg3_full_lock(tp, 1);
1da177e4
LT
10087
10088 tg3_disable_ints(tp);
10089
944d980e 10090 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10091 tg3_free_rings(tp);
63c3a66f 10092 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 10093
f47c11ee 10094 tg3_full_unlock(tp);
1da177e4 10095
4f125f42
MC
10096 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10097 struct tg3_napi *tnapi = &tp->napi[i];
10098 free_irq(tnapi->irq_vec, tnapi);
10099 }
07b0173c
MC
10100
10101 tg3_ints_fini(tp);
1da177e4 10102
92feeabf
MC
10103 /* Clear stats across close / open calls */
10104 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
10105 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 10106
66cfd1bd
MC
10107 tg3_napi_fini(tp);
10108
1da177e4
LT
10109 tg3_free_consistent(tp);
10110
c866b7ea 10111 tg3_power_down(tp);
bc1c7567
MC
10112
10113 netif_carrier_off(tp->dev);
10114
1da177e4
LT
10115 return 0;
10116}
10117
511d2224 10118static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
10119{
10120 return ((u64)val->high << 32) | ((u64)val->low);
10121}
10122
511d2224 10123static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
10124{
10125 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10126
f07e9af3 10127 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
10128 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
10129 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
10130 u32 val;
10131
f47c11ee 10132 spin_lock_bh(&tp->lock);
569a5df8
MC
10133 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
10134 tg3_writephy(tp, MII_TG3_TEST1,
10135 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10136 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
10137 } else
10138 val = 0;
f47c11ee 10139 spin_unlock_bh(&tp->lock);
1da177e4
LT
10140
10141 tp->phy_crc_errors += val;
10142
10143 return tp->phy_crc_errors;
10144 }
10145
10146 return get_stat64(&hw_stats->rx_fcs_errors);
10147}
10148
10149#define ESTAT_ADD(member) \
10150 estats->member = old_estats->member + \
511d2224 10151 get_stat64(&hw_stats->member)
1da177e4 10152
0e6c9da3
MC
10153static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp,
10154 struct tg3_ethtool_stats *estats)
1da177e4 10155{
1da177e4
LT
10156 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
10157 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10158
10159 if (!hw_stats)
10160 return old_estats;
10161
10162 ESTAT_ADD(rx_octets);
10163 ESTAT_ADD(rx_fragments);
10164 ESTAT_ADD(rx_ucast_packets);
10165 ESTAT_ADD(rx_mcast_packets);
10166 ESTAT_ADD(rx_bcast_packets);
10167 ESTAT_ADD(rx_fcs_errors);
10168 ESTAT_ADD(rx_align_errors);
10169 ESTAT_ADD(rx_xon_pause_rcvd);
10170 ESTAT_ADD(rx_xoff_pause_rcvd);
10171 ESTAT_ADD(rx_mac_ctrl_rcvd);
10172 ESTAT_ADD(rx_xoff_entered);
10173 ESTAT_ADD(rx_frame_too_long_errors);
10174 ESTAT_ADD(rx_jabbers);
10175 ESTAT_ADD(rx_undersize_packets);
10176 ESTAT_ADD(rx_in_length_errors);
10177 ESTAT_ADD(rx_out_length_errors);
10178 ESTAT_ADD(rx_64_or_less_octet_packets);
10179 ESTAT_ADD(rx_65_to_127_octet_packets);
10180 ESTAT_ADD(rx_128_to_255_octet_packets);
10181 ESTAT_ADD(rx_256_to_511_octet_packets);
10182 ESTAT_ADD(rx_512_to_1023_octet_packets);
10183 ESTAT_ADD(rx_1024_to_1522_octet_packets);
10184 ESTAT_ADD(rx_1523_to_2047_octet_packets);
10185 ESTAT_ADD(rx_2048_to_4095_octet_packets);
10186 ESTAT_ADD(rx_4096_to_8191_octet_packets);
10187 ESTAT_ADD(rx_8192_to_9022_octet_packets);
10188
10189 ESTAT_ADD(tx_octets);
10190 ESTAT_ADD(tx_collisions);
10191 ESTAT_ADD(tx_xon_sent);
10192 ESTAT_ADD(tx_xoff_sent);
10193 ESTAT_ADD(tx_flow_control);
10194 ESTAT_ADD(tx_mac_errors);
10195 ESTAT_ADD(tx_single_collisions);
10196 ESTAT_ADD(tx_mult_collisions);
10197 ESTAT_ADD(tx_deferred);
10198 ESTAT_ADD(tx_excessive_collisions);
10199 ESTAT_ADD(tx_late_collisions);
10200 ESTAT_ADD(tx_collide_2times);
10201 ESTAT_ADD(tx_collide_3times);
10202 ESTAT_ADD(tx_collide_4times);
10203 ESTAT_ADD(tx_collide_5times);
10204 ESTAT_ADD(tx_collide_6times);
10205 ESTAT_ADD(tx_collide_7times);
10206 ESTAT_ADD(tx_collide_8times);
10207 ESTAT_ADD(tx_collide_9times);
10208 ESTAT_ADD(tx_collide_10times);
10209 ESTAT_ADD(tx_collide_11times);
10210 ESTAT_ADD(tx_collide_12times);
10211 ESTAT_ADD(tx_collide_13times);
10212 ESTAT_ADD(tx_collide_14times);
10213 ESTAT_ADD(tx_collide_15times);
10214 ESTAT_ADD(tx_ucast_packets);
10215 ESTAT_ADD(tx_mcast_packets);
10216 ESTAT_ADD(tx_bcast_packets);
10217 ESTAT_ADD(tx_carrier_sense_errors);
10218 ESTAT_ADD(tx_discards);
10219 ESTAT_ADD(tx_errors);
10220
10221 ESTAT_ADD(dma_writeq_full);
10222 ESTAT_ADD(dma_write_prioq_full);
10223 ESTAT_ADD(rxbds_empty);
10224 ESTAT_ADD(rx_discards);
10225 ESTAT_ADD(rx_errors);
10226 ESTAT_ADD(rx_threshold_hit);
10227
10228 ESTAT_ADD(dma_readq_full);
10229 ESTAT_ADD(dma_read_prioq_full);
10230 ESTAT_ADD(tx_comp_queue_full);
10231
10232 ESTAT_ADD(ring_set_send_prod_index);
10233 ESTAT_ADD(ring_status_update);
10234 ESTAT_ADD(nic_irqs);
10235 ESTAT_ADD(nic_avoided_irqs);
10236 ESTAT_ADD(nic_tx_threshold_hit);
10237
4452d099
MC
10238 ESTAT_ADD(mbuf_lwm_thresh_hit);
10239
1da177e4
LT
10240 return estats;
10241}
10242
511d2224
ED
10243static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
10244 struct rtnl_link_stats64 *stats)
1da177e4
LT
10245{
10246 struct tg3 *tp = netdev_priv(dev);
511d2224 10247 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
10248 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10249
10250 if (!hw_stats)
10251 return old_stats;
10252
10253 stats->rx_packets = old_stats->rx_packets +
10254 get_stat64(&hw_stats->rx_ucast_packets) +
10255 get_stat64(&hw_stats->rx_mcast_packets) +
10256 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 10257
1da177e4
LT
10258 stats->tx_packets = old_stats->tx_packets +
10259 get_stat64(&hw_stats->tx_ucast_packets) +
10260 get_stat64(&hw_stats->tx_mcast_packets) +
10261 get_stat64(&hw_stats->tx_bcast_packets);
10262
10263 stats->rx_bytes = old_stats->rx_bytes +
10264 get_stat64(&hw_stats->rx_octets);
10265 stats->tx_bytes = old_stats->tx_bytes +
10266 get_stat64(&hw_stats->tx_octets);
10267
10268 stats->rx_errors = old_stats->rx_errors +
4f63b877 10269 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
10270 stats->tx_errors = old_stats->tx_errors +
10271 get_stat64(&hw_stats->tx_errors) +
10272 get_stat64(&hw_stats->tx_mac_errors) +
10273 get_stat64(&hw_stats->tx_carrier_sense_errors) +
10274 get_stat64(&hw_stats->tx_discards);
10275
10276 stats->multicast = old_stats->multicast +
10277 get_stat64(&hw_stats->rx_mcast_packets);
10278 stats->collisions = old_stats->collisions +
10279 get_stat64(&hw_stats->tx_collisions);
10280
10281 stats->rx_length_errors = old_stats->rx_length_errors +
10282 get_stat64(&hw_stats->rx_frame_too_long_errors) +
10283 get_stat64(&hw_stats->rx_undersize_packets);
10284
10285 stats->rx_over_errors = old_stats->rx_over_errors +
10286 get_stat64(&hw_stats->rxbds_empty);
10287 stats->rx_frame_errors = old_stats->rx_frame_errors +
10288 get_stat64(&hw_stats->rx_align_errors);
10289 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10290 get_stat64(&hw_stats->tx_discards);
10291 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10292 get_stat64(&hw_stats->tx_carrier_sense_errors);
10293
10294 stats->rx_crc_errors = old_stats->rx_crc_errors +
10295 calc_crc_errors(tp);
10296
4f63b877
JL
10297 stats->rx_missed_errors = old_stats->rx_missed_errors +
10298 get_stat64(&hw_stats->rx_discards);
10299
b0057c51 10300 stats->rx_dropped = tp->rx_dropped;
48855432 10301 stats->tx_dropped = tp->tx_dropped;
b0057c51 10302
1da177e4
LT
10303 return stats;
10304}
10305
1da177e4
LT
10306static int tg3_get_regs_len(struct net_device *dev)
10307{
97bd8e49 10308 return TG3_REG_BLK_SIZE;
1da177e4
LT
10309}
10310
10311static void tg3_get_regs(struct net_device *dev,
10312 struct ethtool_regs *regs, void *_p)
10313{
1da177e4 10314 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10315
10316 regs->version = 0;
10317
97bd8e49 10318 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10319
80096068 10320 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10321 return;
10322
f47c11ee 10323 tg3_full_lock(tp, 0);
1da177e4 10324
97bd8e49 10325 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10326
f47c11ee 10327 tg3_full_unlock(tp);
1da177e4
LT
10328}
10329
10330static int tg3_get_eeprom_len(struct net_device *dev)
10331{
10332 struct tg3 *tp = netdev_priv(dev);
10333
10334 return tp->nvram_size;
10335}
10336
1da177e4
LT
10337static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10338{
10339 struct tg3 *tp = netdev_priv(dev);
10340 int ret;
10341 u8 *pd;
b9fc7dc5 10342 u32 i, offset, len, b_offset, b_count;
a9dc529d 10343 __be32 val;
1da177e4 10344
63c3a66f 10345 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10346 return -EINVAL;
10347
80096068 10348 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10349 return -EAGAIN;
10350
1da177e4
LT
10351 offset = eeprom->offset;
10352 len = eeprom->len;
10353 eeprom->len = 0;
10354
10355 eeprom->magic = TG3_EEPROM_MAGIC;
10356
10357 if (offset & 3) {
10358 /* adjustments to start on required 4 byte boundary */
10359 b_offset = offset & 3;
10360 b_count = 4 - b_offset;
10361 if (b_count > len) {
10362 /* i.e. offset=1 len=2 */
10363 b_count = len;
10364 }
a9dc529d 10365 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10366 if (ret)
10367 return ret;
be98da6a 10368 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10369 len -= b_count;
10370 offset += b_count;
c6cdf436 10371 eeprom->len += b_count;
1da177e4
LT
10372 }
10373
25985edc 10374 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10375 pd = &data[eeprom->len];
10376 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10377 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10378 if (ret) {
10379 eeprom->len += i;
10380 return ret;
10381 }
1da177e4
LT
10382 memcpy(pd + i, &val, 4);
10383 }
10384 eeprom->len += i;
10385
10386 if (len & 3) {
10387 /* read last bytes not ending on 4 byte boundary */
10388 pd = &data[eeprom->len];
10389 b_count = len & 3;
10390 b_offset = offset + len - b_count;
a9dc529d 10391 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10392 if (ret)
10393 return ret;
b9fc7dc5 10394 memcpy(pd, &val, b_count);
1da177e4
LT
10395 eeprom->len += b_count;
10396 }
10397 return 0;
10398}
10399
1da177e4
LT
10400static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10401{
10402 struct tg3 *tp = netdev_priv(dev);
10403 int ret;
b9fc7dc5 10404 u32 offset, len, b_offset, odd_len;
1da177e4 10405 u8 *buf;
a9dc529d 10406 __be32 start, end;
1da177e4 10407
80096068 10408 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10409 return -EAGAIN;
10410
63c3a66f 10411 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10412 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10413 return -EINVAL;
10414
10415 offset = eeprom->offset;
10416 len = eeprom->len;
10417
10418 if ((b_offset = (offset & 3))) {
10419 /* adjustments to start on required 4 byte boundary */
a9dc529d 10420 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10421 if (ret)
10422 return ret;
1da177e4
LT
10423 len += b_offset;
10424 offset &= ~3;
1c8594b4
MC
10425 if (len < 4)
10426 len = 4;
1da177e4
LT
10427 }
10428
10429 odd_len = 0;
1c8594b4 10430 if (len & 3) {
1da177e4
LT
10431 /* adjustments to end on required 4 byte boundary */
10432 odd_len = 1;
10433 len = (len + 3) & ~3;
a9dc529d 10434 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10435 if (ret)
10436 return ret;
1da177e4
LT
10437 }
10438
10439 buf = data;
10440 if (b_offset || odd_len) {
10441 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10442 if (!buf)
1da177e4
LT
10443 return -ENOMEM;
10444 if (b_offset)
10445 memcpy(buf, &start, 4);
10446 if (odd_len)
10447 memcpy(buf+len-4, &end, 4);
10448 memcpy(buf + b_offset, data, eeprom->len);
10449 }
10450
10451 ret = tg3_nvram_write_block(tp, offset, len, buf);
10452
10453 if (buf != data)
10454 kfree(buf);
10455
10456 return ret;
10457}
10458
10459static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10460{
b02fd9e3
MC
10461 struct tg3 *tp = netdev_priv(dev);
10462
63c3a66f 10463 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10464 struct phy_device *phydev;
f07e9af3 10465 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10466 return -EAGAIN;
3f0e3ad7
MC
10467 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10468 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10469 }
6aa20a22 10470
1da177e4
LT
10471 cmd->supported = (SUPPORTED_Autoneg);
10472
f07e9af3 10473 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10474 cmd->supported |= (SUPPORTED_1000baseT_Half |
10475 SUPPORTED_1000baseT_Full);
10476
f07e9af3 10477 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10478 cmd->supported |= (SUPPORTED_100baseT_Half |
10479 SUPPORTED_100baseT_Full |
10480 SUPPORTED_10baseT_Half |
10481 SUPPORTED_10baseT_Full |
3bebab59 10482 SUPPORTED_TP);
ef348144
KK
10483 cmd->port = PORT_TP;
10484 } else {
1da177e4 10485 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10486 cmd->port = PORT_FIBRE;
10487 }
6aa20a22 10488
1da177e4 10489 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10490 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10491 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10492 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10493 cmd->advertising |= ADVERTISED_Pause;
10494 } else {
10495 cmd->advertising |= ADVERTISED_Pause |
10496 ADVERTISED_Asym_Pause;
10497 }
10498 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10499 cmd->advertising |= ADVERTISED_Asym_Pause;
10500 }
10501 }
859edb26 10502 if (netif_running(dev) && netif_carrier_ok(dev)) {
70739497 10503 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10504 cmd->duplex = tp->link_config.active_duplex;
859edb26 10505 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
10506 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10507 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10508 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10509 else
10510 cmd->eth_tp_mdix = ETH_TP_MDI;
10511 }
64c22182 10512 } else {
70739497 10513 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10514 cmd->duplex = DUPLEX_INVALID;
e348c5e7 10515 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10516 }
882e9793 10517 cmd->phy_address = tp->phy_addr;
7e5856bd 10518 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10519 cmd->autoneg = tp->link_config.autoneg;
10520 cmd->maxtxpkt = 0;
10521 cmd->maxrxpkt = 0;
10522 return 0;
10523}
6aa20a22 10524
1da177e4
LT
10525static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10526{
10527 struct tg3 *tp = netdev_priv(dev);
25db0338 10528 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10529
63c3a66f 10530 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10531 struct phy_device *phydev;
f07e9af3 10532 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10533 return -EAGAIN;
3f0e3ad7
MC
10534 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10535 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10536 }
10537
7e5856bd
MC
10538 if (cmd->autoneg != AUTONEG_ENABLE &&
10539 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10540 return -EINVAL;
7e5856bd
MC
10541
10542 if (cmd->autoneg == AUTONEG_DISABLE &&
10543 cmd->duplex != DUPLEX_FULL &&
10544 cmd->duplex != DUPLEX_HALF)
37ff238d 10545 return -EINVAL;
1da177e4 10546
7e5856bd
MC
10547 if (cmd->autoneg == AUTONEG_ENABLE) {
10548 u32 mask = ADVERTISED_Autoneg |
10549 ADVERTISED_Pause |
10550 ADVERTISED_Asym_Pause;
10551
f07e9af3 10552 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10553 mask |= ADVERTISED_1000baseT_Half |
10554 ADVERTISED_1000baseT_Full;
10555
f07e9af3 10556 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10557 mask |= ADVERTISED_100baseT_Half |
10558 ADVERTISED_100baseT_Full |
10559 ADVERTISED_10baseT_Half |
10560 ADVERTISED_10baseT_Full |
10561 ADVERTISED_TP;
10562 else
10563 mask |= ADVERTISED_FIBRE;
10564
10565 if (cmd->advertising & ~mask)
10566 return -EINVAL;
10567
10568 mask &= (ADVERTISED_1000baseT_Half |
10569 ADVERTISED_1000baseT_Full |
10570 ADVERTISED_100baseT_Half |
10571 ADVERTISED_100baseT_Full |
10572 ADVERTISED_10baseT_Half |
10573 ADVERTISED_10baseT_Full);
10574
10575 cmd->advertising &= mask;
10576 } else {
f07e9af3 10577 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10578 if (speed != SPEED_1000)
7e5856bd
MC
10579 return -EINVAL;
10580
10581 if (cmd->duplex != DUPLEX_FULL)
10582 return -EINVAL;
10583 } else {
25db0338
DD
10584 if (speed != SPEED_100 &&
10585 speed != SPEED_10)
7e5856bd
MC
10586 return -EINVAL;
10587 }
10588 }
10589
f47c11ee 10590 tg3_full_lock(tp, 0);
1da177e4
LT
10591
10592 tp->link_config.autoneg = cmd->autoneg;
10593 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10594 tp->link_config.advertising = (cmd->advertising |
10595 ADVERTISED_Autoneg);
1da177e4
LT
10596 tp->link_config.speed = SPEED_INVALID;
10597 tp->link_config.duplex = DUPLEX_INVALID;
10598 } else {
10599 tp->link_config.advertising = 0;
25db0338 10600 tp->link_config.speed = speed;
1da177e4 10601 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10602 }
6aa20a22 10603
24fcad6b
MC
10604 tp->link_config.orig_speed = tp->link_config.speed;
10605 tp->link_config.orig_duplex = tp->link_config.duplex;
10606 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10607
1da177e4
LT
10608 if (netif_running(dev))
10609 tg3_setup_phy(tp, 1);
10610
f47c11ee 10611 tg3_full_unlock(tp);
6aa20a22 10612
1da177e4
LT
10613 return 0;
10614}
6aa20a22 10615
1da177e4
LT
10616static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10617{
10618 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10619
68aad78c
RJ
10620 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10621 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10622 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10623 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10624}
6aa20a22 10625
1da177e4
LT
10626static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10627{
10628 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10629
63c3a66f 10630 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10631 wol->supported = WAKE_MAGIC;
10632 else
10633 wol->supported = 0;
1da177e4 10634 wol->wolopts = 0;
63c3a66f 10635 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10636 wol->wolopts = WAKE_MAGIC;
10637 memset(&wol->sopass, 0, sizeof(wol->sopass));
10638}
6aa20a22 10639
1da177e4
LT
10640static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10641{
10642 struct tg3 *tp = netdev_priv(dev);
12dac075 10643 struct device *dp = &tp->pdev->dev;
6aa20a22 10644
1da177e4
LT
10645 if (wol->wolopts & ~WAKE_MAGIC)
10646 return -EINVAL;
10647 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10648 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10649 return -EINVAL;
6aa20a22 10650
f2dc0d18
RW
10651 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10652
f47c11ee 10653 spin_lock_bh(&tp->lock);
f2dc0d18 10654 if (device_may_wakeup(dp))
63c3a66f 10655 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10656 else
63c3a66f 10657 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10658 spin_unlock_bh(&tp->lock);
6aa20a22 10659
1da177e4
LT
10660 return 0;
10661}
6aa20a22 10662
1da177e4
LT
10663static u32 tg3_get_msglevel(struct net_device *dev)
10664{
10665 struct tg3 *tp = netdev_priv(dev);
10666 return tp->msg_enable;
10667}
6aa20a22 10668
1da177e4
LT
10669static void tg3_set_msglevel(struct net_device *dev, u32 value)
10670{
10671 struct tg3 *tp = netdev_priv(dev);
10672 tp->msg_enable = value;
10673}
6aa20a22 10674
1da177e4
LT
10675static int tg3_nway_reset(struct net_device *dev)
10676{
10677 struct tg3 *tp = netdev_priv(dev);
1da177e4 10678 int r;
6aa20a22 10679
1da177e4
LT
10680 if (!netif_running(dev))
10681 return -EAGAIN;
10682
f07e9af3 10683 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10684 return -EINVAL;
10685
63c3a66f 10686 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10687 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10688 return -EAGAIN;
3f0e3ad7 10689 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10690 } else {
10691 u32 bmcr;
10692
10693 spin_lock_bh(&tp->lock);
10694 r = -EINVAL;
10695 tg3_readphy(tp, MII_BMCR, &bmcr);
10696 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10697 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10698 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10699 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10700 BMCR_ANENABLE);
10701 r = 0;
10702 }
10703 spin_unlock_bh(&tp->lock);
1da177e4 10704 }
6aa20a22 10705
1da177e4
LT
10706 return r;
10707}
6aa20a22 10708
1da177e4
LT
10709static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10710{
10711 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10712
2c49a44d 10713 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10714 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10715 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10716 else
10717 ering->rx_jumbo_max_pending = 0;
10718
10719 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10720
10721 ering->rx_pending = tp->rx_pending;
63c3a66f 10722 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10723 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10724 else
10725 ering->rx_jumbo_pending = 0;
10726
f3f3f27e 10727 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10728}
6aa20a22 10729
1da177e4
LT
10730static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10731{
10732 struct tg3 *tp = netdev_priv(dev);
646c9edd 10733 int i, irq_sync = 0, err = 0;
6aa20a22 10734
2c49a44d
MC
10735 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10736 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10737 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10738 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10739 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10740 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10741 return -EINVAL;
6aa20a22 10742
bbe832c0 10743 if (netif_running(dev)) {
b02fd9e3 10744 tg3_phy_stop(tp);
1da177e4 10745 tg3_netif_stop(tp);
bbe832c0
MC
10746 irq_sync = 1;
10747 }
1da177e4 10748
bbe832c0 10749 tg3_full_lock(tp, irq_sync);
6aa20a22 10750
1da177e4
LT
10751 tp->rx_pending = ering->rx_pending;
10752
63c3a66f 10753 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10754 tp->rx_pending > 63)
10755 tp->rx_pending = 63;
10756 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10757
6fd45cb8 10758 for (i = 0; i < tp->irq_max; i++)
646c9edd 10759 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10760
10761 if (netif_running(dev)) {
944d980e 10762 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10763 err = tg3_restart_hw(tp, 1);
10764 if (!err)
10765 tg3_netif_start(tp);
1da177e4
LT
10766 }
10767
f47c11ee 10768 tg3_full_unlock(tp);
6aa20a22 10769
b02fd9e3
MC
10770 if (irq_sync && !err)
10771 tg3_phy_start(tp);
10772
b9ec6c1b 10773 return err;
1da177e4 10774}
6aa20a22 10775
1da177e4
LT
10776static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10777{
10778 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10779
63c3a66f 10780 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10781
4a2db503 10782 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
10783 epause->rx_pause = 1;
10784 else
10785 epause->rx_pause = 0;
10786
4a2db503 10787 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
10788 epause->tx_pause = 1;
10789 else
10790 epause->tx_pause = 0;
1da177e4 10791}
6aa20a22 10792
1da177e4
LT
10793static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10794{
10795 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10796 int err = 0;
6aa20a22 10797
63c3a66f 10798 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10799 u32 newadv;
10800 struct phy_device *phydev;
1da177e4 10801
2712168f 10802 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10803
2712168f
MC
10804 if (!(phydev->supported & SUPPORTED_Pause) ||
10805 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10806 (epause->rx_pause != epause->tx_pause)))
2712168f 10807 return -EINVAL;
1da177e4 10808
2712168f
MC
10809 tp->link_config.flowctrl = 0;
10810 if (epause->rx_pause) {
10811 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10812
10813 if (epause->tx_pause) {
10814 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10815 newadv = ADVERTISED_Pause;
b02fd9e3 10816 } else
2712168f
MC
10817 newadv = ADVERTISED_Pause |
10818 ADVERTISED_Asym_Pause;
10819 } else if (epause->tx_pause) {
10820 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10821 newadv = ADVERTISED_Asym_Pause;
10822 } else
10823 newadv = 0;
10824
10825 if (epause->autoneg)
63c3a66f 10826 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10827 else
63c3a66f 10828 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10829
f07e9af3 10830 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10831 u32 oldadv = phydev->advertising &
10832 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10833 if (oldadv != newadv) {
10834 phydev->advertising &=
10835 ~(ADVERTISED_Pause |
10836 ADVERTISED_Asym_Pause);
10837 phydev->advertising |= newadv;
10838 if (phydev->autoneg) {
10839 /*
10840 * Always renegotiate the link to
10841 * inform our link partner of our
10842 * flow control settings, even if the
10843 * flow control is forced. Let
10844 * tg3_adjust_link() do the final
10845 * flow control setup.
10846 */
10847 return phy_start_aneg(phydev);
b02fd9e3 10848 }
b02fd9e3 10849 }
b02fd9e3 10850
2712168f 10851 if (!epause->autoneg)
b02fd9e3 10852 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10853 } else {
10854 tp->link_config.orig_advertising &=
10855 ~(ADVERTISED_Pause |
10856 ADVERTISED_Asym_Pause);
10857 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10858 }
10859 } else {
10860 int irq_sync = 0;
10861
10862 if (netif_running(dev)) {
10863 tg3_netif_stop(tp);
10864 irq_sync = 1;
10865 }
10866
10867 tg3_full_lock(tp, irq_sync);
10868
10869 if (epause->autoneg)
63c3a66f 10870 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10871 else
63c3a66f 10872 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10873 if (epause->rx_pause)
e18ce346 10874 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10875 else
e18ce346 10876 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10877 if (epause->tx_pause)
e18ce346 10878 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10879 else
e18ce346 10880 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10881
10882 if (netif_running(dev)) {
10883 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10884 err = tg3_restart_hw(tp, 1);
10885 if (!err)
10886 tg3_netif_start(tp);
10887 }
10888
10889 tg3_full_unlock(tp);
10890 }
6aa20a22 10891
b9ec6c1b 10892 return err;
1da177e4 10893}
6aa20a22 10894
de6f31eb 10895static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10896{
b9f2c044
JG
10897 switch (sset) {
10898 case ETH_SS_TEST:
10899 return TG3_NUM_TEST;
10900 case ETH_SS_STATS:
10901 return TG3_NUM_STATS;
10902 default:
10903 return -EOPNOTSUPP;
10904 }
4cafd3f5
MC
10905}
10906
90415477
MC
10907static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
10908 u32 *rules __always_unused)
10909{
10910 struct tg3 *tp = netdev_priv(dev);
10911
10912 if (!tg3_flag(tp, SUPPORT_MSIX))
10913 return -EOPNOTSUPP;
10914
10915 switch (info->cmd) {
10916 case ETHTOOL_GRXRINGS:
10917 if (netif_running(tp->dev))
10918 info->data = tp->irq_cnt;
10919 else {
10920 info->data = num_online_cpus();
10921 if (info->data > TG3_IRQ_MAX_VECS_RSS)
10922 info->data = TG3_IRQ_MAX_VECS_RSS;
10923 }
10924
10925 /* The first interrupt vector only
10926 * handles link interrupts.
10927 */
10928 info->data -= 1;
10929 return 0;
10930
10931 default:
10932 return -EOPNOTSUPP;
10933 }
10934}
10935
10936static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
10937{
10938 u32 size = 0;
10939 struct tg3 *tp = netdev_priv(dev);
10940
10941 if (tg3_flag(tp, SUPPORT_MSIX))
10942 size = TG3_RSS_INDIR_TBL_SIZE;
10943
10944 return size;
10945}
10946
10947static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
10948{
10949 struct tg3 *tp = netdev_priv(dev);
10950 int i;
10951
10952 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10953 indir[i] = tp->rss_ind_tbl[i];
10954
10955 return 0;
10956}
10957
10958static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
10959{
10960 struct tg3 *tp = netdev_priv(dev);
10961 size_t i;
10962
10963 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10964 tp->rss_ind_tbl[i] = indir[i];
10965
10966 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
10967 return 0;
10968
10969 /* It is legal to write the indirection
10970 * table while the device is running.
10971 */
10972 tg3_full_lock(tp, 0);
10973 tg3_rss_write_indir_tbl(tp);
10974 tg3_full_unlock(tp);
10975
10976 return 0;
10977}
10978
de6f31eb 10979static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10980{
10981 switch (stringset) {
10982 case ETH_SS_STATS:
10983 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10984 break;
4cafd3f5
MC
10985 case ETH_SS_TEST:
10986 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10987 break;
1da177e4
LT
10988 default:
10989 WARN_ON(1); /* we need a WARN() */
10990 break;
10991 }
10992}
10993
81b8709c 10994static int tg3_set_phys_id(struct net_device *dev,
10995 enum ethtool_phys_id_state state)
4009a93d
MC
10996{
10997 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10998
10999 if (!netif_running(tp->dev))
11000 return -EAGAIN;
11001
81b8709c 11002 switch (state) {
11003 case ETHTOOL_ID_ACTIVE:
fce55922 11004 return 1; /* cycle on/off once per second */
4009a93d 11005
81b8709c 11006 case ETHTOOL_ID_ON:
11007 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11008 LED_CTRL_1000MBPS_ON |
11009 LED_CTRL_100MBPS_ON |
11010 LED_CTRL_10MBPS_ON |
11011 LED_CTRL_TRAFFIC_OVERRIDE |
11012 LED_CTRL_TRAFFIC_BLINK |
11013 LED_CTRL_TRAFFIC_LED);
11014 break;
6aa20a22 11015
81b8709c 11016 case ETHTOOL_ID_OFF:
11017 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11018 LED_CTRL_TRAFFIC_OVERRIDE);
11019 break;
4009a93d 11020
81b8709c 11021 case ETHTOOL_ID_INACTIVE:
11022 tw32(MAC_LED_CTRL, tp->led_ctrl);
11023 break;
4009a93d 11024 }
81b8709c 11025
4009a93d
MC
11026 return 0;
11027}
11028
de6f31eb 11029static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
11030 struct ethtool_stats *estats, u64 *tmp_stats)
11031{
11032 struct tg3 *tp = netdev_priv(dev);
0e6c9da3
MC
11033
11034 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
1da177e4
LT
11035}
11036
535a490e 11037static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
11038{
11039 int i;
11040 __be32 *buf;
11041 u32 offset = 0, len = 0;
11042 u32 magic, val;
11043
63c3a66f 11044 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
11045 return NULL;
11046
11047 if (magic == TG3_EEPROM_MAGIC) {
11048 for (offset = TG3_NVM_DIR_START;
11049 offset < TG3_NVM_DIR_END;
11050 offset += TG3_NVM_DIRENT_SIZE) {
11051 if (tg3_nvram_read(tp, offset, &val))
11052 return NULL;
11053
11054 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
11055 TG3_NVM_DIRTYPE_EXTVPD)
11056 break;
11057 }
11058
11059 if (offset != TG3_NVM_DIR_END) {
11060 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
11061 if (tg3_nvram_read(tp, offset + 4, &offset))
11062 return NULL;
11063
11064 offset = tg3_nvram_logical_addr(tp, offset);
11065 }
11066 }
11067
11068 if (!offset || !len) {
11069 offset = TG3_NVM_VPD_OFF;
11070 len = TG3_NVM_VPD_LEN;
11071 }
11072
11073 buf = kmalloc(len, GFP_KERNEL);
11074 if (buf == NULL)
11075 return NULL;
11076
11077 if (magic == TG3_EEPROM_MAGIC) {
11078 for (i = 0; i < len; i += 4) {
11079 /* The data is in little-endian format in NVRAM.
11080 * Use the big-endian read routines to preserve
11081 * the byte order as it exists in NVRAM.
11082 */
11083 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
11084 goto error;
11085 }
11086 } else {
11087 u8 *ptr;
11088 ssize_t cnt;
11089 unsigned int pos = 0;
11090
11091 ptr = (u8 *)&buf[0];
11092 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
11093 cnt = pci_read_vpd(tp->pdev, pos,
11094 len - pos, ptr);
11095 if (cnt == -ETIMEDOUT || cnt == -EINTR)
11096 cnt = 0;
11097 else if (cnt < 0)
11098 goto error;
11099 }
11100 if (pos != len)
11101 goto error;
11102 }
11103
535a490e
MC
11104 *vpdlen = len;
11105
c3e94500
MC
11106 return buf;
11107
11108error:
11109 kfree(buf);
11110 return NULL;
11111}
11112
566f86ad 11113#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
11114#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
11115#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
11116#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
11117#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
11118#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 11119#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
11120#define NVRAM_SELFBOOT_HW_SIZE 0x20
11121#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
11122
11123static int tg3_test_nvram(struct tg3 *tp)
11124{
535a490e 11125 u32 csum, magic, len;
a9dc529d 11126 __be32 *buf;
ab0049b4 11127 int i, j, k, err = 0, size;
566f86ad 11128
63c3a66f 11129 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11130 return 0;
11131
e4f34110 11132 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
11133 return -EIO;
11134
1b27777a
MC
11135 if (magic == TG3_EEPROM_MAGIC)
11136 size = NVRAM_TEST_SIZE;
b16250e3 11137 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
11138 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
11139 TG3_EEPROM_SB_FORMAT_1) {
11140 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
11141 case TG3_EEPROM_SB_REVISION_0:
11142 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
11143 break;
11144 case TG3_EEPROM_SB_REVISION_2:
11145 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
11146 break;
11147 case TG3_EEPROM_SB_REVISION_3:
11148 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
11149 break;
727a6d9f
MC
11150 case TG3_EEPROM_SB_REVISION_4:
11151 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
11152 break;
11153 case TG3_EEPROM_SB_REVISION_5:
11154 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
11155 break;
11156 case TG3_EEPROM_SB_REVISION_6:
11157 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
11158 break;
a5767dec 11159 default:
727a6d9f 11160 return -EIO;
a5767dec
MC
11161 }
11162 } else
1b27777a 11163 return 0;
b16250e3
MC
11164 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
11165 size = NVRAM_SELFBOOT_HW_SIZE;
11166 else
1b27777a
MC
11167 return -EIO;
11168
11169 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
11170 if (buf == NULL)
11171 return -ENOMEM;
11172
1b27777a
MC
11173 err = -EIO;
11174 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
11175 err = tg3_nvram_read_be32(tp, i, &buf[j]);
11176 if (err)
566f86ad 11177 break;
566f86ad 11178 }
1b27777a 11179 if (i < size)
566f86ad
MC
11180 goto out;
11181
1b27777a 11182 /* Selfboot format */
a9dc529d 11183 magic = be32_to_cpu(buf[0]);
b9fc7dc5 11184 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 11185 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
11186 u8 *buf8 = (u8 *) buf, csum8 = 0;
11187
b9fc7dc5 11188 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
11189 TG3_EEPROM_SB_REVISION_2) {
11190 /* For rev 2, the csum doesn't include the MBA. */
11191 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
11192 csum8 += buf8[i];
11193 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
11194 csum8 += buf8[i];
11195 } else {
11196 for (i = 0; i < size; i++)
11197 csum8 += buf8[i];
11198 }
1b27777a 11199
ad96b485
AB
11200 if (csum8 == 0) {
11201 err = 0;
11202 goto out;
11203 }
11204
11205 err = -EIO;
11206 goto out;
1b27777a 11207 }
566f86ad 11208
b9fc7dc5 11209 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
11210 TG3_EEPROM_MAGIC_HW) {
11211 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 11212 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 11213 u8 *buf8 = (u8 *) buf;
b16250e3
MC
11214
11215 /* Separate the parity bits and the data bytes. */
11216 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
11217 if ((i == 0) || (i == 8)) {
11218 int l;
11219 u8 msk;
11220
11221 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
11222 parity[k++] = buf8[i] & msk;
11223 i++;
859a5887 11224 } else if (i == 16) {
b16250e3
MC
11225 int l;
11226 u8 msk;
11227
11228 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
11229 parity[k++] = buf8[i] & msk;
11230 i++;
11231
11232 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
11233 parity[k++] = buf8[i] & msk;
11234 i++;
11235 }
11236 data[j++] = buf8[i];
11237 }
11238
11239 err = -EIO;
11240 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
11241 u8 hw8 = hweight8(data[i]);
11242
11243 if ((hw8 & 0x1) && parity[i])
11244 goto out;
11245 else if (!(hw8 & 0x1) && !parity[i])
11246 goto out;
11247 }
11248 err = 0;
11249 goto out;
11250 }
11251
01c3a392
MC
11252 err = -EIO;
11253
566f86ad
MC
11254 /* Bootstrap checksum at offset 0x10 */
11255 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 11256 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
11257 goto out;
11258
11259 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
11260 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 11261 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 11262 goto out;
566f86ad 11263
c3e94500
MC
11264 kfree(buf);
11265
535a490e 11266 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
11267 if (!buf)
11268 return -ENOMEM;
d4894f3e 11269
535a490e 11270 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11271 if (i > 0) {
11272 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11273 if (j < 0)
11274 goto out;
11275
535a490e 11276 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11277 goto out;
11278
11279 i += PCI_VPD_LRDT_TAG_SIZE;
11280 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11281 PCI_VPD_RO_KEYWORD_CHKSUM);
11282 if (j > 0) {
11283 u8 csum8 = 0;
11284
11285 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11286
11287 for (i = 0; i <= j; i++)
11288 csum8 += ((u8 *)buf)[i];
11289
11290 if (csum8)
11291 goto out;
11292 }
11293 }
11294
566f86ad
MC
11295 err = 0;
11296
11297out:
11298 kfree(buf);
11299 return err;
11300}
11301
ca43007a
MC
11302#define TG3_SERDES_TIMEOUT_SEC 2
11303#define TG3_COPPER_TIMEOUT_SEC 6
11304
11305static int tg3_test_link(struct tg3 *tp)
11306{
11307 int i, max;
11308
11309 if (!netif_running(tp->dev))
11310 return -ENODEV;
11311
f07e9af3 11312 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11313 max = TG3_SERDES_TIMEOUT_SEC;
11314 else
11315 max = TG3_COPPER_TIMEOUT_SEC;
11316
11317 for (i = 0; i < max; i++) {
11318 if (netif_carrier_ok(tp->dev))
11319 return 0;
11320
11321 if (msleep_interruptible(1000))
11322 break;
11323 }
11324
11325 return -EIO;
11326}
11327
a71116d1 11328/* Only test the commonly used registers */
30ca3e37 11329static int tg3_test_registers(struct tg3 *tp)
a71116d1 11330{
b16250e3 11331 int i, is_5705, is_5750;
a71116d1
MC
11332 u32 offset, read_mask, write_mask, val, save_val, read_val;
11333 static struct {
11334 u16 offset;
11335 u16 flags;
11336#define TG3_FL_5705 0x1
11337#define TG3_FL_NOT_5705 0x2
11338#define TG3_FL_NOT_5788 0x4
b16250e3 11339#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11340 u32 read_mask;
11341 u32 write_mask;
11342 } reg_tbl[] = {
11343 /* MAC Control Registers */
11344 { MAC_MODE, TG3_FL_NOT_5705,
11345 0x00000000, 0x00ef6f8c },
11346 { MAC_MODE, TG3_FL_5705,
11347 0x00000000, 0x01ef6b8c },
11348 { MAC_STATUS, TG3_FL_NOT_5705,
11349 0x03800107, 0x00000000 },
11350 { MAC_STATUS, TG3_FL_5705,
11351 0x03800100, 0x00000000 },
11352 { MAC_ADDR_0_HIGH, 0x0000,
11353 0x00000000, 0x0000ffff },
11354 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11355 0x00000000, 0xffffffff },
a71116d1
MC
11356 { MAC_RX_MTU_SIZE, 0x0000,
11357 0x00000000, 0x0000ffff },
11358 { MAC_TX_MODE, 0x0000,
11359 0x00000000, 0x00000070 },
11360 { MAC_TX_LENGTHS, 0x0000,
11361 0x00000000, 0x00003fff },
11362 { MAC_RX_MODE, TG3_FL_NOT_5705,
11363 0x00000000, 0x000007fc },
11364 { MAC_RX_MODE, TG3_FL_5705,
11365 0x00000000, 0x000007dc },
11366 { MAC_HASH_REG_0, 0x0000,
11367 0x00000000, 0xffffffff },
11368 { MAC_HASH_REG_1, 0x0000,
11369 0x00000000, 0xffffffff },
11370 { MAC_HASH_REG_2, 0x0000,
11371 0x00000000, 0xffffffff },
11372 { MAC_HASH_REG_3, 0x0000,
11373 0x00000000, 0xffffffff },
11374
11375 /* Receive Data and Receive BD Initiator Control Registers. */
11376 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11377 0x00000000, 0xffffffff },
11378 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11379 0x00000000, 0xffffffff },
11380 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11381 0x00000000, 0x00000003 },
11382 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11383 0x00000000, 0xffffffff },
11384 { RCVDBDI_STD_BD+0, 0x0000,
11385 0x00000000, 0xffffffff },
11386 { RCVDBDI_STD_BD+4, 0x0000,
11387 0x00000000, 0xffffffff },
11388 { RCVDBDI_STD_BD+8, 0x0000,
11389 0x00000000, 0xffff0002 },
11390 { RCVDBDI_STD_BD+0xc, 0x0000,
11391 0x00000000, 0xffffffff },
6aa20a22 11392
a71116d1
MC
11393 /* Receive BD Initiator Control Registers. */
11394 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11395 0x00000000, 0xffffffff },
11396 { RCVBDI_STD_THRESH, TG3_FL_5705,
11397 0x00000000, 0x000003ff },
11398 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11399 0x00000000, 0xffffffff },
6aa20a22 11400
a71116d1
MC
11401 /* Host Coalescing Control Registers. */
11402 { HOSTCC_MODE, TG3_FL_NOT_5705,
11403 0x00000000, 0x00000004 },
11404 { HOSTCC_MODE, TG3_FL_5705,
11405 0x00000000, 0x000000f6 },
11406 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11407 0x00000000, 0xffffffff },
11408 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11409 0x00000000, 0x000003ff },
11410 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11411 0x00000000, 0xffffffff },
11412 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11413 0x00000000, 0x000003ff },
11414 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11415 0x00000000, 0xffffffff },
11416 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11417 0x00000000, 0x000000ff },
11418 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11419 0x00000000, 0xffffffff },
11420 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11421 0x00000000, 0x000000ff },
11422 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11423 0x00000000, 0xffffffff },
11424 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11425 0x00000000, 0xffffffff },
11426 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11427 0x00000000, 0xffffffff },
11428 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11429 0x00000000, 0x000000ff },
11430 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11431 0x00000000, 0xffffffff },
11432 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11433 0x00000000, 0x000000ff },
11434 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11435 0x00000000, 0xffffffff },
11436 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11437 0x00000000, 0xffffffff },
11438 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11439 0x00000000, 0xffffffff },
11440 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11441 0x00000000, 0xffffffff },
11442 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11443 0x00000000, 0xffffffff },
11444 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11445 0xffffffff, 0x00000000 },
11446 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11447 0xffffffff, 0x00000000 },
11448
11449 /* Buffer Manager Control Registers. */
b16250e3 11450 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11451 0x00000000, 0x007fff80 },
b16250e3 11452 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11453 0x00000000, 0x007fffff },
11454 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11455 0x00000000, 0x0000003f },
11456 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11457 0x00000000, 0x000001ff },
11458 { BUFMGR_MB_HIGH_WATER, 0x0000,
11459 0x00000000, 0x000001ff },
11460 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11461 0xffffffff, 0x00000000 },
11462 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11463 0xffffffff, 0x00000000 },
6aa20a22 11464
a71116d1
MC
11465 /* Mailbox Registers */
11466 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11467 0x00000000, 0x000001ff },
11468 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11469 0x00000000, 0x000001ff },
11470 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11471 0x00000000, 0x000007ff },
11472 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11473 0x00000000, 0x000001ff },
11474
11475 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11476 };
11477
b16250e3 11478 is_5705 = is_5750 = 0;
63c3a66f 11479 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11480 is_5705 = 1;
63c3a66f 11481 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11482 is_5750 = 1;
11483 }
a71116d1
MC
11484
11485 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11486 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11487 continue;
11488
11489 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11490 continue;
11491
63c3a66f 11492 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11493 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11494 continue;
11495
b16250e3
MC
11496 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11497 continue;
11498
a71116d1
MC
11499 offset = (u32) reg_tbl[i].offset;
11500 read_mask = reg_tbl[i].read_mask;
11501 write_mask = reg_tbl[i].write_mask;
11502
11503 /* Save the original register content */
11504 save_val = tr32(offset);
11505
11506 /* Determine the read-only value. */
11507 read_val = save_val & read_mask;
11508
11509 /* Write zero to the register, then make sure the read-only bits
11510 * are not changed and the read/write bits are all zeros.
11511 */
11512 tw32(offset, 0);
11513
11514 val = tr32(offset);
11515
11516 /* Test the read-only and read/write bits. */
11517 if (((val & read_mask) != read_val) || (val & write_mask))
11518 goto out;
11519
11520 /* Write ones to all the bits defined by RdMask and WrMask, then
11521 * make sure the read-only bits are not changed and the
11522 * read/write bits are all ones.
11523 */
11524 tw32(offset, read_mask | write_mask);
11525
11526 val = tr32(offset);
11527
11528 /* Test the read-only bits. */
11529 if ((val & read_mask) != read_val)
11530 goto out;
11531
11532 /* Test the read/write bits. */
11533 if ((val & write_mask) != write_mask)
11534 goto out;
11535
11536 tw32(offset, save_val);
11537 }
11538
11539 return 0;
11540
11541out:
9f88f29f 11542 if (netif_msg_hw(tp))
2445e461
MC
11543 netdev_err(tp->dev,
11544 "Register test failed at offset %x\n", offset);
a71116d1
MC
11545 tw32(offset, save_val);
11546 return -EIO;
11547}
11548
7942e1db
MC
11549static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11550{
f71e1309 11551 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11552 int i;
11553 u32 j;
11554
e9edda69 11555 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11556 for (j = 0; j < len; j += 4) {
11557 u32 val;
11558
11559 tg3_write_mem(tp, offset + j, test_pattern[i]);
11560 tg3_read_mem(tp, offset + j, &val);
11561 if (val != test_pattern[i])
11562 return -EIO;
11563 }
11564 }
11565 return 0;
11566}
11567
11568static int tg3_test_memory(struct tg3 *tp)
11569{
11570 static struct mem_entry {
11571 u32 offset;
11572 u32 len;
11573 } mem_tbl_570x[] = {
38690194 11574 { 0x00000000, 0x00b50},
7942e1db
MC
11575 { 0x00002000, 0x1c000},
11576 { 0xffffffff, 0x00000}
11577 }, mem_tbl_5705[] = {
11578 { 0x00000100, 0x0000c},
11579 { 0x00000200, 0x00008},
7942e1db
MC
11580 { 0x00004000, 0x00800},
11581 { 0x00006000, 0x01000},
11582 { 0x00008000, 0x02000},
11583 { 0x00010000, 0x0e000},
11584 { 0xffffffff, 0x00000}
79f4d13a
MC
11585 }, mem_tbl_5755[] = {
11586 { 0x00000200, 0x00008},
11587 { 0x00004000, 0x00800},
11588 { 0x00006000, 0x00800},
11589 { 0x00008000, 0x02000},
11590 { 0x00010000, 0x0c000},
11591 { 0xffffffff, 0x00000}
b16250e3
MC
11592 }, mem_tbl_5906[] = {
11593 { 0x00000200, 0x00008},
11594 { 0x00004000, 0x00400},
11595 { 0x00006000, 0x00400},
11596 { 0x00008000, 0x01000},
11597 { 0x00010000, 0x01000},
11598 { 0xffffffff, 0x00000}
8b5a6c42
MC
11599 }, mem_tbl_5717[] = {
11600 { 0x00000200, 0x00008},
11601 { 0x00010000, 0x0a000},
11602 { 0x00020000, 0x13c00},
11603 { 0xffffffff, 0x00000}
11604 }, mem_tbl_57765[] = {
11605 { 0x00000200, 0x00008},
11606 { 0x00004000, 0x00800},
11607 { 0x00006000, 0x09800},
11608 { 0x00010000, 0x0a000},
11609 { 0xffffffff, 0x00000}
7942e1db
MC
11610 };
11611 struct mem_entry *mem_tbl;
11612 int err = 0;
11613 int i;
11614
63c3a66f 11615 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 11616 mem_tbl = mem_tbl_5717;
55086ad9 11617 else if (tg3_flag(tp, 57765_CLASS))
8b5a6c42 11618 mem_tbl = mem_tbl_57765;
63c3a66f 11619 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11620 mem_tbl = mem_tbl_5755;
11621 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11622 mem_tbl = mem_tbl_5906;
63c3a66f 11623 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11624 mem_tbl = mem_tbl_5705;
11625 else
7942e1db
MC
11626 mem_tbl = mem_tbl_570x;
11627
11628 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11629 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11630 if (err)
7942e1db
MC
11631 break;
11632 }
6aa20a22 11633
7942e1db
MC
11634 return err;
11635}
11636
bb158d69
MC
11637#define TG3_TSO_MSS 500
11638
11639#define TG3_TSO_IP_HDR_LEN 20
11640#define TG3_TSO_TCP_HDR_LEN 20
11641#define TG3_TSO_TCP_OPT_LEN 12
11642
11643static const u8 tg3_tso_header[] = {
116440x08, 0x00,
116450x45, 0x00, 0x00, 0x00,
116460x00, 0x00, 0x40, 0x00,
116470x40, 0x06, 0x00, 0x00,
116480x0a, 0x00, 0x00, 0x01,
116490x0a, 0x00, 0x00, 0x02,
116500x0d, 0x00, 0xe0, 0x00,
116510x00, 0x00, 0x01, 0x00,
116520x00, 0x00, 0x02, 0x00,
116530x80, 0x10, 0x10, 0x00,
116540x14, 0x09, 0x00, 0x00,
116550x01, 0x01, 0x08, 0x0a,
116560x11, 0x11, 0x11, 0x11,
116570x11, 0x11, 0x11, 0x11,
11658};
9f40dead 11659
28a45957 11660static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11661{
5e5a7f37 11662 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11663 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11664 u32 budget;
9205fd9c
ED
11665 struct sk_buff *skb;
11666 u8 *tx_data, *rx_data;
c76949a6
MC
11667 dma_addr_t map;
11668 int num_pkts, tx_len, rx_len, i, err;
11669 struct tg3_rx_buffer_desc *desc;
898a56f8 11670 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11671 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11672
c8873405
MC
11673 tnapi = &tp->napi[0];
11674 rnapi = &tp->napi[0];
0c1d0e2b 11675 if (tp->irq_cnt > 1) {
63c3a66f 11676 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11677 rnapi = &tp->napi[1];
63c3a66f 11678 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11679 tnapi = &tp->napi[1];
0c1d0e2b 11680 }
fd2ce37f 11681 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11682
c76949a6
MC
11683 err = -EIO;
11684
4852a861 11685 tx_len = pktsz;
a20e9c62 11686 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11687 if (!skb)
11688 return -ENOMEM;
11689
c76949a6
MC
11690 tx_data = skb_put(skb, tx_len);
11691 memcpy(tx_data, tp->dev->dev_addr, 6);
11692 memset(tx_data + 6, 0x0, 8);
11693
4852a861 11694 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11695
28a45957 11696 if (tso_loopback) {
bb158d69
MC
11697 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11698
11699 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11700 TG3_TSO_TCP_OPT_LEN;
11701
11702 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11703 sizeof(tg3_tso_header));
11704 mss = TG3_TSO_MSS;
11705
11706 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11707 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11708
11709 /* Set the total length field in the IP header */
11710 iph->tot_len = htons((u16)(mss + hdr_len));
11711
11712 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11713 TXD_FLAG_CPU_POST_DMA);
11714
63c3a66f
JP
11715 if (tg3_flag(tp, HW_TSO_1) ||
11716 tg3_flag(tp, HW_TSO_2) ||
11717 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11718 struct tcphdr *th;
11719 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11720 th = (struct tcphdr *)&tx_data[val];
11721 th->check = 0;
11722 } else
11723 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11724
63c3a66f 11725 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11726 mss |= (hdr_len & 0xc) << 12;
11727 if (hdr_len & 0x10)
11728 base_flags |= 0x00000010;
11729 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11730 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11731 mss |= hdr_len << 9;
63c3a66f 11732 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11733 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11734 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11735 } else {
11736 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11737 }
11738
11739 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11740 } else {
11741 num_pkts = 1;
11742 data_off = ETH_HLEN;
11743 }
11744
11745 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11746 tx_data[i] = (u8) (i & 0xff);
11747
f4188d8a
AD
11748 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11749 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11750 dev_kfree_skb(skb);
11751 return -EIO;
11752 }
c76949a6 11753
0d681b27
MC
11754 val = tnapi->tx_prod;
11755 tnapi->tx_buffers[val].skb = skb;
11756 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11757
c76949a6 11758 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11759 rnapi->coal_now);
c76949a6
MC
11760
11761 udelay(10);
11762
898a56f8 11763 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11764
84b67b27
MC
11765 budget = tg3_tx_avail(tnapi);
11766 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11767 base_flags | TXD_FLAG_END, mss, 0)) {
11768 tnapi->tx_buffers[val].skb = NULL;
11769 dev_kfree_skb(skb);
11770 return -EIO;
11771 }
c76949a6 11772
f3f3f27e 11773 tnapi->tx_prod++;
c76949a6 11774
f3f3f27e
MC
11775 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11776 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11777
11778 udelay(10);
11779
303fc921
MC
11780 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11781 for (i = 0; i < 35; i++) {
c76949a6 11782 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11783 coal_now);
c76949a6
MC
11784
11785 udelay(10);
11786
898a56f8
MC
11787 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11788 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11789 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11790 (rx_idx == (rx_start_idx + num_pkts)))
11791 break;
11792 }
11793
ba1142e4 11794 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11795 dev_kfree_skb(skb);
11796
f3f3f27e 11797 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11798 goto out;
11799
11800 if (rx_idx != rx_start_idx + num_pkts)
11801 goto out;
11802
bb158d69
MC
11803 val = data_off;
11804 while (rx_idx != rx_start_idx) {
11805 desc = &rnapi->rx_rcb[rx_start_idx++];
11806 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11807 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11808
bb158d69
MC
11809 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11810 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11811 goto out;
c76949a6 11812
bb158d69
MC
11813 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11814 - ETH_FCS_LEN;
c76949a6 11815
28a45957 11816 if (!tso_loopback) {
bb158d69
MC
11817 if (rx_len != tx_len)
11818 goto out;
4852a861 11819
bb158d69
MC
11820 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11821 if (opaque_key != RXD_OPAQUE_RING_STD)
11822 goto out;
11823 } else {
11824 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11825 goto out;
11826 }
11827 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11828 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11829 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11830 goto out;
bb158d69 11831 }
4852a861 11832
bb158d69 11833 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11834 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11835 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11836 mapping);
11837 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11838 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11839 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11840 mapping);
11841 } else
11842 goto out;
c76949a6 11843
bb158d69
MC
11844 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11845 PCI_DMA_FROMDEVICE);
c76949a6 11846
9205fd9c 11847 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11848 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11849 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11850 goto out;
11851 }
c76949a6 11852 }
bb158d69 11853
c76949a6 11854 err = 0;
6aa20a22 11855
9205fd9c 11856 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11857out:
11858 return err;
11859}
11860
00c266b7
MC
11861#define TG3_STD_LOOPBACK_FAILED 1
11862#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11863#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11864#define TG3_LOOPBACK_FAILED \
11865 (TG3_STD_LOOPBACK_FAILED | \
11866 TG3_JMB_LOOPBACK_FAILED | \
11867 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11868
941ec90f 11869static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11870{
28a45957 11871 int err = -EIO;
2215e24c 11872 u32 eee_cap;
9f40dead 11873
ab789046
MC
11874 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11875 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11876
28a45957
MC
11877 if (!netif_running(tp->dev)) {
11878 data[0] = TG3_LOOPBACK_FAILED;
11879 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11880 if (do_extlpbk)
11881 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11882 goto done;
11883 }
11884
b9ec6c1b 11885 err = tg3_reset_hw(tp, 1);
ab789046 11886 if (err) {
28a45957
MC
11887 data[0] = TG3_LOOPBACK_FAILED;
11888 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11889 if (do_extlpbk)
11890 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11891 goto done;
11892 }
9f40dead 11893
63c3a66f 11894 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11895 int i;
11896
11897 /* Reroute all rx packets to the 1st queue */
11898 for (i = MAC_RSS_INDIR_TBL_0;
11899 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11900 tw32(i, 0x0);
11901 }
11902
6e01b20b
MC
11903 /* HW errata - mac loopback fails in some cases on 5780.
11904 * Normal traffic and PHY loopback are not affected by
11905 * errata. Also, the MAC loopback test is deprecated for
11906 * all newer ASIC revisions.
11907 */
11908 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11909 !tg3_flag(tp, CPMU_PRESENT)) {
11910 tg3_mac_loopback(tp, true);
9936bcf6 11911
28a45957
MC
11912 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11913 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11914
11915 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11916 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11917 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11918
11919 tg3_mac_loopback(tp, false);
11920 }
4852a861 11921
f07e9af3 11922 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11923 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11924 int i;
11925
941ec90f 11926 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11927
11928 /* Wait for link */
11929 for (i = 0; i < 100; i++) {
11930 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11931 break;
11932 mdelay(1);
11933 }
11934
28a45957
MC
11935 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11936 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11937 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11938 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11939 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11940 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11941 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11942 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11943
941ec90f
MC
11944 if (do_extlpbk) {
11945 tg3_phy_lpbk_set(tp, 0, true);
11946
11947 /* All link indications report up, but the hardware
11948 * isn't really ready for about 20 msec. Double it
11949 * to be sure.
11950 */
11951 mdelay(40);
11952
11953 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11954 data[2] |= TG3_STD_LOOPBACK_FAILED;
11955 if (tg3_flag(tp, TSO_CAPABLE) &&
11956 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11957 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11958 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11959 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11960 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11961 }
11962
5e5a7f37
MC
11963 /* Re-enable gphy autopowerdown. */
11964 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11965 tg3_phy_toggle_apd(tp, true);
11966 }
6833c043 11967
941ec90f 11968 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11969
ab789046
MC
11970done:
11971 tp->phy_flags |= eee_cap;
11972
9f40dead
MC
11973 return err;
11974}
11975
4cafd3f5
MC
11976static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11977 u64 *data)
11978{
566f86ad 11979 struct tg3 *tp = netdev_priv(dev);
941ec90f 11980 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11981
bed9829f
MC
11982 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11983 tg3_power_up(tp)) {
11984 etest->flags |= ETH_TEST_FL_FAILED;
11985 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11986 return;
11987 }
bc1c7567 11988
566f86ad
MC
11989 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11990
11991 if (tg3_test_nvram(tp) != 0) {
11992 etest->flags |= ETH_TEST_FL_FAILED;
11993 data[0] = 1;
11994 }
941ec90f 11995 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11996 etest->flags |= ETH_TEST_FL_FAILED;
11997 data[1] = 1;
11998 }
a71116d1 11999 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 12000 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
12001
12002 if (netif_running(dev)) {
b02fd9e3 12003 tg3_phy_stop(tp);
a71116d1 12004 tg3_netif_stop(tp);
bbe832c0
MC
12005 irq_sync = 1;
12006 }
a71116d1 12007
bbe832c0 12008 tg3_full_lock(tp, irq_sync);
a71116d1
MC
12009
12010 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 12011 err = tg3_nvram_lock(tp);
a71116d1 12012 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 12013 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 12014 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
12015 if (!err)
12016 tg3_nvram_unlock(tp);
a71116d1 12017
f07e9af3 12018 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
12019 tg3_phy_reset(tp);
12020
a71116d1
MC
12021 if (tg3_test_registers(tp) != 0) {
12022 etest->flags |= ETH_TEST_FL_FAILED;
12023 data[2] = 1;
12024 }
28a45957 12025
7942e1db
MC
12026 if (tg3_test_memory(tp) != 0) {
12027 etest->flags |= ETH_TEST_FL_FAILED;
12028 data[3] = 1;
12029 }
28a45957 12030
941ec90f
MC
12031 if (doextlpbk)
12032 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
12033
12034 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 12035 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 12036
f47c11ee
DM
12037 tg3_full_unlock(tp);
12038
d4bc3927
MC
12039 if (tg3_test_interrupt(tp) != 0) {
12040 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 12041 data[7] = 1;
d4bc3927 12042 }
f47c11ee
DM
12043
12044 tg3_full_lock(tp, 0);
d4bc3927 12045
a71116d1
MC
12046 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12047 if (netif_running(dev)) {
63c3a66f 12048 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
12049 err2 = tg3_restart_hw(tp, 1);
12050 if (!err2)
b9ec6c1b 12051 tg3_netif_start(tp);
a71116d1 12052 }
f47c11ee
DM
12053
12054 tg3_full_unlock(tp);
b02fd9e3
MC
12055
12056 if (irq_sync && !err2)
12057 tg3_phy_start(tp);
a71116d1 12058 }
80096068 12059 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 12060 tg3_power_down(tp);
bc1c7567 12061
4cafd3f5
MC
12062}
12063
1da177e4
LT
12064static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12065{
12066 struct mii_ioctl_data *data = if_mii(ifr);
12067 struct tg3 *tp = netdev_priv(dev);
12068 int err;
12069
63c3a66f 12070 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 12071 struct phy_device *phydev;
f07e9af3 12072 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12073 return -EAGAIN;
3f0e3ad7 12074 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 12075 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
12076 }
12077
33f401ae 12078 switch (cmd) {
1da177e4 12079 case SIOCGMIIPHY:
882e9793 12080 data->phy_id = tp->phy_addr;
1da177e4
LT
12081
12082 /* fallthru */
12083 case SIOCGMIIREG: {
12084 u32 mii_regval;
12085
f07e9af3 12086 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12087 break; /* We have no PHY */
12088
34eea5ac 12089 if (!netif_running(dev))
bc1c7567
MC
12090 return -EAGAIN;
12091
f47c11ee 12092 spin_lock_bh(&tp->lock);
1da177e4 12093 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 12094 spin_unlock_bh(&tp->lock);
1da177e4
LT
12095
12096 data->val_out = mii_regval;
12097
12098 return err;
12099 }
12100
12101 case SIOCSMIIREG:
f07e9af3 12102 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12103 break; /* We have no PHY */
12104
34eea5ac 12105 if (!netif_running(dev))
bc1c7567
MC
12106 return -EAGAIN;
12107
f47c11ee 12108 spin_lock_bh(&tp->lock);
1da177e4 12109 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 12110 spin_unlock_bh(&tp->lock);
1da177e4
LT
12111
12112 return err;
12113
12114 default:
12115 /* do nothing */
12116 break;
12117 }
12118 return -EOPNOTSUPP;
12119}
12120
15f9850d
DM
12121static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12122{
12123 struct tg3 *tp = netdev_priv(dev);
12124
12125 memcpy(ec, &tp->coal, sizeof(*ec));
12126 return 0;
12127}
12128
d244c892
MC
12129static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12130{
12131 struct tg3 *tp = netdev_priv(dev);
12132 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
12133 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
12134
63c3a66f 12135 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
12136 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
12137 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
12138 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
12139 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
12140 }
12141
12142 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
12143 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
12144 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
12145 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
12146 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
12147 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
12148 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
12149 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
12150 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
12151 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
12152 return -EINVAL;
12153
12154 /* No rx interrupts will be generated if both are zero */
12155 if ((ec->rx_coalesce_usecs == 0) &&
12156 (ec->rx_max_coalesced_frames == 0))
12157 return -EINVAL;
12158
12159 /* No tx interrupts will be generated if both are zero */
12160 if ((ec->tx_coalesce_usecs == 0) &&
12161 (ec->tx_max_coalesced_frames == 0))
12162 return -EINVAL;
12163
12164 /* Only copy relevant parameters, ignore all others. */
12165 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
12166 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
12167 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
12168 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
12169 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
12170 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
12171 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
12172 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
12173 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
12174
12175 if (netif_running(dev)) {
12176 tg3_full_lock(tp, 0);
12177 __tg3_set_coalesce(tp, &tp->coal);
12178 tg3_full_unlock(tp);
12179 }
12180 return 0;
12181}
12182
7282d491 12183static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
12184 .get_settings = tg3_get_settings,
12185 .set_settings = tg3_set_settings,
12186 .get_drvinfo = tg3_get_drvinfo,
12187 .get_regs_len = tg3_get_regs_len,
12188 .get_regs = tg3_get_regs,
12189 .get_wol = tg3_get_wol,
12190 .set_wol = tg3_set_wol,
12191 .get_msglevel = tg3_get_msglevel,
12192 .set_msglevel = tg3_set_msglevel,
12193 .nway_reset = tg3_nway_reset,
12194 .get_link = ethtool_op_get_link,
12195 .get_eeprom_len = tg3_get_eeprom_len,
12196 .get_eeprom = tg3_get_eeprom,
12197 .set_eeprom = tg3_set_eeprom,
12198 .get_ringparam = tg3_get_ringparam,
12199 .set_ringparam = tg3_set_ringparam,
12200 .get_pauseparam = tg3_get_pauseparam,
12201 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 12202 .self_test = tg3_self_test,
1da177e4 12203 .get_strings = tg3_get_strings,
81b8709c 12204 .set_phys_id = tg3_set_phys_id,
1da177e4 12205 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 12206 .get_coalesce = tg3_get_coalesce,
d244c892 12207 .set_coalesce = tg3_set_coalesce,
b9f2c044 12208 .get_sset_count = tg3_get_sset_count,
90415477
MC
12209 .get_rxnfc = tg3_get_rxnfc,
12210 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
12211 .get_rxfh_indir = tg3_get_rxfh_indir,
12212 .set_rxfh_indir = tg3_set_rxfh_indir,
1da177e4
LT
12213};
12214
ccd5ba9d
MC
12215static void tg3_set_rx_mode(struct net_device *dev)
12216{
12217 struct tg3 *tp = netdev_priv(dev);
12218
12219 if (!netif_running(dev))
12220 return;
12221
12222 tg3_full_lock(tp, 0);
12223 __tg3_set_rx_mode(dev);
12224 tg3_full_unlock(tp);
12225}
12226
faf1627a
MC
12227static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
12228 int new_mtu)
12229{
12230 dev->mtu = new_mtu;
12231
12232 if (new_mtu > ETH_DATA_LEN) {
12233 if (tg3_flag(tp, 5780_CLASS)) {
12234 netdev_update_features(dev);
12235 tg3_flag_clear(tp, TSO_CAPABLE);
12236 } else {
12237 tg3_flag_set(tp, JUMBO_RING_ENABLE);
12238 }
12239 } else {
12240 if (tg3_flag(tp, 5780_CLASS)) {
12241 tg3_flag_set(tp, TSO_CAPABLE);
12242 netdev_update_features(dev);
12243 }
12244 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
12245 }
12246}
12247
12248static int tg3_change_mtu(struct net_device *dev, int new_mtu)
12249{
12250 struct tg3 *tp = netdev_priv(dev);
12251 int err;
12252
12253 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
12254 return -EINVAL;
12255
12256 if (!netif_running(dev)) {
12257 /* We'll just catch it later when the
12258 * device is up'd.
12259 */
12260 tg3_set_mtu(dev, tp, new_mtu);
12261 return 0;
12262 }
12263
12264 tg3_phy_stop(tp);
12265
12266 tg3_netif_stop(tp);
12267
12268 tg3_full_lock(tp, 1);
12269
12270 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12271
12272 tg3_set_mtu(dev, tp, new_mtu);
12273
12274 err = tg3_restart_hw(tp, 0);
12275
12276 if (!err)
12277 tg3_netif_start(tp);
12278
12279 tg3_full_unlock(tp);
12280
12281 if (!err)
12282 tg3_phy_start(tp);
12283
12284 return err;
12285}
12286
12287static const struct net_device_ops tg3_netdev_ops = {
12288 .ndo_open = tg3_open,
12289 .ndo_stop = tg3_close,
12290 .ndo_start_xmit = tg3_start_xmit,
12291 .ndo_get_stats64 = tg3_get_stats64,
12292 .ndo_validate_addr = eth_validate_addr,
12293 .ndo_set_rx_mode = tg3_set_rx_mode,
12294 .ndo_set_mac_address = tg3_set_mac_addr,
12295 .ndo_do_ioctl = tg3_ioctl,
12296 .ndo_tx_timeout = tg3_tx_timeout,
12297 .ndo_change_mtu = tg3_change_mtu,
12298 .ndo_fix_features = tg3_fix_features,
12299 .ndo_set_features = tg3_set_features,
12300#ifdef CONFIG_NET_POLL_CONTROLLER
12301 .ndo_poll_controller = tg3_poll_controller,
12302#endif
12303};
12304
1da177e4
LT
12305static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
12306{
1b27777a 12307 u32 cursize, val, magic;
1da177e4
LT
12308
12309 tp->nvram_size = EEPROM_CHIP_SIZE;
12310
e4f34110 12311 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
12312 return;
12313
b16250e3
MC
12314 if ((magic != TG3_EEPROM_MAGIC) &&
12315 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
12316 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
12317 return;
12318
12319 /*
12320 * Size the chip by reading offsets at increasing powers of two.
12321 * When we encounter our validation signature, we know the addressing
12322 * has wrapped around, and thus have our chip size.
12323 */
1b27777a 12324 cursize = 0x10;
1da177e4
LT
12325
12326 while (cursize < tp->nvram_size) {
e4f34110 12327 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
12328 return;
12329
1820180b 12330 if (val == magic)
1da177e4
LT
12331 break;
12332
12333 cursize <<= 1;
12334 }
12335
12336 tp->nvram_size = cursize;
12337}
6aa20a22 12338
1da177e4
LT
12339static void __devinit tg3_get_nvram_size(struct tg3 *tp)
12340{
12341 u32 val;
12342
63c3a66f 12343 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
12344 return;
12345
12346 /* Selfboot format */
1820180b 12347 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
12348 tg3_get_eeprom_size(tp);
12349 return;
12350 }
12351
6d348f2c 12352 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 12353 if (val != 0) {
6d348f2c
MC
12354 /* This is confusing. We want to operate on the
12355 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12356 * call will read from NVRAM and byteswap the data
12357 * according to the byteswapping settings for all
12358 * other register accesses. This ensures the data we
12359 * want will always reside in the lower 16-bits.
12360 * However, the data in NVRAM is in LE format, which
12361 * means the data from the NVRAM read will always be
12362 * opposite the endianness of the CPU. The 16-bit
12363 * byteswap then brings the data to CPU endianness.
12364 */
12365 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12366 return;
12367 }
12368 }
fd1122a2 12369 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12370}
12371
12372static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12373{
12374 u32 nvcfg1;
12375
12376 nvcfg1 = tr32(NVRAM_CFG1);
12377 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12378 tg3_flag_set(tp, FLASH);
8590a603 12379 } else {
1da177e4
LT
12380 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12381 tw32(NVRAM_CFG1, nvcfg1);
12382 }
12383
6ff6f81d 12384 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12385 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12386 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12387 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12388 tp->nvram_jedecnum = JEDEC_ATMEL;
12389 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12390 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12391 break;
12392 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12393 tp->nvram_jedecnum = JEDEC_ATMEL;
12394 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12395 break;
12396 case FLASH_VENDOR_ATMEL_EEPROM:
12397 tp->nvram_jedecnum = JEDEC_ATMEL;
12398 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12399 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12400 break;
12401 case FLASH_VENDOR_ST:
12402 tp->nvram_jedecnum = JEDEC_ST;
12403 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12404 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12405 break;
12406 case FLASH_VENDOR_SAIFUN:
12407 tp->nvram_jedecnum = JEDEC_SAIFUN;
12408 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12409 break;
12410 case FLASH_VENDOR_SST_SMALL:
12411 case FLASH_VENDOR_SST_LARGE:
12412 tp->nvram_jedecnum = JEDEC_SST;
12413 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12414 break;
1da177e4 12415 }
8590a603 12416 } else {
1da177e4
LT
12417 tp->nvram_jedecnum = JEDEC_ATMEL;
12418 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12419 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12420 }
12421}
12422
a1b950d5
MC
12423static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12424{
12425 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12426 case FLASH_5752PAGE_SIZE_256:
12427 tp->nvram_pagesize = 256;
12428 break;
12429 case FLASH_5752PAGE_SIZE_512:
12430 tp->nvram_pagesize = 512;
12431 break;
12432 case FLASH_5752PAGE_SIZE_1K:
12433 tp->nvram_pagesize = 1024;
12434 break;
12435 case FLASH_5752PAGE_SIZE_2K:
12436 tp->nvram_pagesize = 2048;
12437 break;
12438 case FLASH_5752PAGE_SIZE_4K:
12439 tp->nvram_pagesize = 4096;
12440 break;
12441 case FLASH_5752PAGE_SIZE_264:
12442 tp->nvram_pagesize = 264;
12443 break;
12444 case FLASH_5752PAGE_SIZE_528:
12445 tp->nvram_pagesize = 528;
12446 break;
12447 }
12448}
12449
361b4ac2
MC
12450static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12451{
12452 u32 nvcfg1;
12453
12454 nvcfg1 = tr32(NVRAM_CFG1);
12455
e6af301b
MC
12456 /* NVRAM protection for TPM */
12457 if (nvcfg1 & (1 << 27))
63c3a66f 12458 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12459
361b4ac2 12460 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12461 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12462 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12463 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12464 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12465 break;
12466 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12467 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12468 tg3_flag_set(tp, NVRAM_BUFFERED);
12469 tg3_flag_set(tp, FLASH);
8590a603
MC
12470 break;
12471 case FLASH_5752VENDOR_ST_M45PE10:
12472 case FLASH_5752VENDOR_ST_M45PE20:
12473 case FLASH_5752VENDOR_ST_M45PE40:
12474 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12475 tg3_flag_set(tp, NVRAM_BUFFERED);
12476 tg3_flag_set(tp, FLASH);
8590a603 12477 break;
361b4ac2
MC
12478 }
12479
63c3a66f 12480 if (tg3_flag(tp, FLASH)) {
a1b950d5 12481 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12482 } else {
361b4ac2
MC
12483 /* For eeprom, set pagesize to maximum eeprom size */
12484 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12485
12486 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12487 tw32(NVRAM_CFG1, nvcfg1);
12488 }
12489}
12490
d3c7b886
MC
12491static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12492{
989a9d23 12493 u32 nvcfg1, protect = 0;
d3c7b886
MC
12494
12495 nvcfg1 = tr32(NVRAM_CFG1);
12496
12497 /* NVRAM protection for TPM */
989a9d23 12498 if (nvcfg1 & (1 << 27)) {
63c3a66f 12499 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12500 protect = 1;
12501 }
d3c7b886 12502
989a9d23
MC
12503 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12504 switch (nvcfg1) {
8590a603
MC
12505 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12506 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12507 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12508 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12509 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12510 tg3_flag_set(tp, NVRAM_BUFFERED);
12511 tg3_flag_set(tp, FLASH);
8590a603
MC
12512 tp->nvram_pagesize = 264;
12513 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12514 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12515 tp->nvram_size = (protect ? 0x3e200 :
12516 TG3_NVRAM_SIZE_512KB);
12517 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12518 tp->nvram_size = (protect ? 0x1f200 :
12519 TG3_NVRAM_SIZE_256KB);
12520 else
12521 tp->nvram_size = (protect ? 0x1f200 :
12522 TG3_NVRAM_SIZE_128KB);
12523 break;
12524 case FLASH_5752VENDOR_ST_M45PE10:
12525 case FLASH_5752VENDOR_ST_M45PE20:
12526 case FLASH_5752VENDOR_ST_M45PE40:
12527 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12528 tg3_flag_set(tp, NVRAM_BUFFERED);
12529 tg3_flag_set(tp, FLASH);
8590a603
MC
12530 tp->nvram_pagesize = 256;
12531 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12532 tp->nvram_size = (protect ?
12533 TG3_NVRAM_SIZE_64KB :
12534 TG3_NVRAM_SIZE_128KB);
12535 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12536 tp->nvram_size = (protect ?
12537 TG3_NVRAM_SIZE_64KB :
12538 TG3_NVRAM_SIZE_256KB);
12539 else
12540 tp->nvram_size = (protect ?
12541 TG3_NVRAM_SIZE_128KB :
12542 TG3_NVRAM_SIZE_512KB);
12543 break;
d3c7b886
MC
12544 }
12545}
12546
1b27777a
MC
12547static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12548{
12549 u32 nvcfg1;
12550
12551 nvcfg1 = tr32(NVRAM_CFG1);
12552
12553 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12554 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12555 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12556 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12557 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12558 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12559 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12560 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12561
8590a603
MC
12562 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12563 tw32(NVRAM_CFG1, nvcfg1);
12564 break;
12565 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12566 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12567 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12568 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12569 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12570 tg3_flag_set(tp, NVRAM_BUFFERED);
12571 tg3_flag_set(tp, FLASH);
8590a603
MC
12572 tp->nvram_pagesize = 264;
12573 break;
12574 case FLASH_5752VENDOR_ST_M45PE10:
12575 case FLASH_5752VENDOR_ST_M45PE20:
12576 case FLASH_5752VENDOR_ST_M45PE40:
12577 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12578 tg3_flag_set(tp, NVRAM_BUFFERED);
12579 tg3_flag_set(tp, FLASH);
8590a603
MC
12580 tp->nvram_pagesize = 256;
12581 break;
1b27777a
MC
12582 }
12583}
12584
6b91fa02
MC
12585static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12586{
12587 u32 nvcfg1, protect = 0;
12588
12589 nvcfg1 = tr32(NVRAM_CFG1);
12590
12591 /* NVRAM protection for TPM */
12592 if (nvcfg1 & (1 << 27)) {
63c3a66f 12593 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12594 protect = 1;
12595 }
12596
12597 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12598 switch (nvcfg1) {
8590a603
MC
12599 case FLASH_5761VENDOR_ATMEL_ADB021D:
12600 case FLASH_5761VENDOR_ATMEL_ADB041D:
12601 case FLASH_5761VENDOR_ATMEL_ADB081D:
12602 case FLASH_5761VENDOR_ATMEL_ADB161D:
12603 case FLASH_5761VENDOR_ATMEL_MDB021D:
12604 case FLASH_5761VENDOR_ATMEL_MDB041D:
12605 case FLASH_5761VENDOR_ATMEL_MDB081D:
12606 case FLASH_5761VENDOR_ATMEL_MDB161D:
12607 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12608 tg3_flag_set(tp, NVRAM_BUFFERED);
12609 tg3_flag_set(tp, FLASH);
12610 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12611 tp->nvram_pagesize = 256;
12612 break;
12613 case FLASH_5761VENDOR_ST_A_M45PE20:
12614 case FLASH_5761VENDOR_ST_A_M45PE40:
12615 case FLASH_5761VENDOR_ST_A_M45PE80:
12616 case FLASH_5761VENDOR_ST_A_M45PE16:
12617 case FLASH_5761VENDOR_ST_M_M45PE20:
12618 case FLASH_5761VENDOR_ST_M_M45PE40:
12619 case FLASH_5761VENDOR_ST_M_M45PE80:
12620 case FLASH_5761VENDOR_ST_M_M45PE16:
12621 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12622 tg3_flag_set(tp, NVRAM_BUFFERED);
12623 tg3_flag_set(tp, FLASH);
8590a603
MC
12624 tp->nvram_pagesize = 256;
12625 break;
6b91fa02
MC
12626 }
12627
12628 if (protect) {
12629 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12630 } else {
12631 switch (nvcfg1) {
8590a603
MC
12632 case FLASH_5761VENDOR_ATMEL_ADB161D:
12633 case FLASH_5761VENDOR_ATMEL_MDB161D:
12634 case FLASH_5761VENDOR_ST_A_M45PE16:
12635 case FLASH_5761VENDOR_ST_M_M45PE16:
12636 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12637 break;
12638 case FLASH_5761VENDOR_ATMEL_ADB081D:
12639 case FLASH_5761VENDOR_ATMEL_MDB081D:
12640 case FLASH_5761VENDOR_ST_A_M45PE80:
12641 case FLASH_5761VENDOR_ST_M_M45PE80:
12642 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12643 break;
12644 case FLASH_5761VENDOR_ATMEL_ADB041D:
12645 case FLASH_5761VENDOR_ATMEL_MDB041D:
12646 case FLASH_5761VENDOR_ST_A_M45PE40:
12647 case FLASH_5761VENDOR_ST_M_M45PE40:
12648 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12649 break;
12650 case FLASH_5761VENDOR_ATMEL_ADB021D:
12651 case FLASH_5761VENDOR_ATMEL_MDB021D:
12652 case FLASH_5761VENDOR_ST_A_M45PE20:
12653 case FLASH_5761VENDOR_ST_M_M45PE20:
12654 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12655 break;
6b91fa02
MC
12656 }
12657 }
12658}
12659
b5d3772c
MC
12660static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12661{
12662 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12663 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12664 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12665}
12666
321d32a0
MC
12667static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12668{
12669 u32 nvcfg1;
12670
12671 nvcfg1 = tr32(NVRAM_CFG1);
12672
12673 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12674 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12675 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12676 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12677 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12678 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12679
12680 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12681 tw32(NVRAM_CFG1, nvcfg1);
12682 return;
12683 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12684 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12685 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12686 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12687 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12688 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12689 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12690 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12691 tg3_flag_set(tp, NVRAM_BUFFERED);
12692 tg3_flag_set(tp, FLASH);
321d32a0
MC
12693
12694 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12695 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12696 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12697 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12698 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12699 break;
12700 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12701 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12702 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12703 break;
12704 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12705 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12706 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12707 break;
12708 }
12709 break;
12710 case FLASH_5752VENDOR_ST_M45PE10:
12711 case FLASH_5752VENDOR_ST_M45PE20:
12712 case FLASH_5752VENDOR_ST_M45PE40:
12713 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12714 tg3_flag_set(tp, NVRAM_BUFFERED);
12715 tg3_flag_set(tp, FLASH);
321d32a0
MC
12716
12717 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12718 case FLASH_5752VENDOR_ST_M45PE10:
12719 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12720 break;
12721 case FLASH_5752VENDOR_ST_M45PE20:
12722 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12723 break;
12724 case FLASH_5752VENDOR_ST_M45PE40:
12725 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12726 break;
12727 }
12728 break;
12729 default:
63c3a66f 12730 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12731 return;
12732 }
12733
a1b950d5
MC
12734 tg3_nvram_get_pagesize(tp, nvcfg1);
12735 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12736 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12737}
12738
12739
12740static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12741{
12742 u32 nvcfg1;
12743
12744 nvcfg1 = tr32(NVRAM_CFG1);
12745
12746 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12747 case FLASH_5717VENDOR_ATMEL_EEPROM:
12748 case FLASH_5717VENDOR_MICRO_EEPROM:
12749 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12750 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12751 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12752
12753 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12754 tw32(NVRAM_CFG1, nvcfg1);
12755 return;
12756 case FLASH_5717VENDOR_ATMEL_MDB011D:
12757 case FLASH_5717VENDOR_ATMEL_ADB011B:
12758 case FLASH_5717VENDOR_ATMEL_ADB011D:
12759 case FLASH_5717VENDOR_ATMEL_MDB021D:
12760 case FLASH_5717VENDOR_ATMEL_ADB021B:
12761 case FLASH_5717VENDOR_ATMEL_ADB021D:
12762 case FLASH_5717VENDOR_ATMEL_45USPT:
12763 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12764 tg3_flag_set(tp, NVRAM_BUFFERED);
12765 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12766
12767 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12768 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12769 /* Detect size with tg3_nvram_get_size() */
12770 break;
a1b950d5
MC
12771 case FLASH_5717VENDOR_ATMEL_ADB021B:
12772 case FLASH_5717VENDOR_ATMEL_ADB021D:
12773 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12774 break;
12775 default:
12776 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12777 break;
12778 }
321d32a0 12779 break;
a1b950d5
MC
12780 case FLASH_5717VENDOR_ST_M_M25PE10:
12781 case FLASH_5717VENDOR_ST_A_M25PE10:
12782 case FLASH_5717VENDOR_ST_M_M45PE10:
12783 case FLASH_5717VENDOR_ST_A_M45PE10:
12784 case FLASH_5717VENDOR_ST_M_M25PE20:
12785 case FLASH_5717VENDOR_ST_A_M25PE20:
12786 case FLASH_5717VENDOR_ST_M_M45PE20:
12787 case FLASH_5717VENDOR_ST_A_M45PE20:
12788 case FLASH_5717VENDOR_ST_25USPT:
12789 case FLASH_5717VENDOR_ST_45USPT:
12790 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12791 tg3_flag_set(tp, NVRAM_BUFFERED);
12792 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12793
12794 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12795 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12796 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12797 /* Detect size with tg3_nvram_get_size() */
12798 break;
12799 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12800 case FLASH_5717VENDOR_ST_A_M45PE20:
12801 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12802 break;
12803 default:
12804 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12805 break;
12806 }
321d32a0 12807 break;
a1b950d5 12808 default:
63c3a66f 12809 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12810 return;
321d32a0 12811 }
a1b950d5
MC
12812
12813 tg3_nvram_get_pagesize(tp, nvcfg1);
12814 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12815 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12816}
12817
9b91b5f1
MC
12818static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12819{
12820 u32 nvcfg1, nvmpinstrp;
12821
12822 nvcfg1 = tr32(NVRAM_CFG1);
12823 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12824
12825 switch (nvmpinstrp) {
12826 case FLASH_5720_EEPROM_HD:
12827 case FLASH_5720_EEPROM_LD:
12828 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12829 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12830
12831 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12832 tw32(NVRAM_CFG1, nvcfg1);
12833 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12834 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12835 else
12836 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12837 return;
12838 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12839 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12840 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12841 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12842 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12843 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12844 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12845 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12846 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12847 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12848 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12849 case FLASH_5720VENDOR_ATMEL_45USPT:
12850 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12851 tg3_flag_set(tp, NVRAM_BUFFERED);
12852 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12853
12854 switch (nvmpinstrp) {
12855 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12856 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12857 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12858 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12859 break;
12860 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12861 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12862 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12863 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12864 break;
12865 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12866 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12867 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12868 break;
12869 default:
12870 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12871 break;
12872 }
12873 break;
12874 case FLASH_5720VENDOR_M_ST_M25PE10:
12875 case FLASH_5720VENDOR_M_ST_M45PE10:
12876 case FLASH_5720VENDOR_A_ST_M25PE10:
12877 case FLASH_5720VENDOR_A_ST_M45PE10:
12878 case FLASH_5720VENDOR_M_ST_M25PE20:
12879 case FLASH_5720VENDOR_M_ST_M45PE20:
12880 case FLASH_5720VENDOR_A_ST_M25PE20:
12881 case FLASH_5720VENDOR_A_ST_M45PE20:
12882 case FLASH_5720VENDOR_M_ST_M25PE40:
12883 case FLASH_5720VENDOR_M_ST_M45PE40:
12884 case FLASH_5720VENDOR_A_ST_M25PE40:
12885 case FLASH_5720VENDOR_A_ST_M45PE40:
12886 case FLASH_5720VENDOR_M_ST_M25PE80:
12887 case FLASH_5720VENDOR_M_ST_M45PE80:
12888 case FLASH_5720VENDOR_A_ST_M25PE80:
12889 case FLASH_5720VENDOR_A_ST_M45PE80:
12890 case FLASH_5720VENDOR_ST_25USPT:
12891 case FLASH_5720VENDOR_ST_45USPT:
12892 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12893 tg3_flag_set(tp, NVRAM_BUFFERED);
12894 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12895
12896 switch (nvmpinstrp) {
12897 case FLASH_5720VENDOR_M_ST_M25PE20:
12898 case FLASH_5720VENDOR_M_ST_M45PE20:
12899 case FLASH_5720VENDOR_A_ST_M25PE20:
12900 case FLASH_5720VENDOR_A_ST_M45PE20:
12901 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12902 break;
12903 case FLASH_5720VENDOR_M_ST_M25PE40:
12904 case FLASH_5720VENDOR_M_ST_M45PE40:
12905 case FLASH_5720VENDOR_A_ST_M25PE40:
12906 case FLASH_5720VENDOR_A_ST_M45PE40:
12907 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12908 break;
12909 case FLASH_5720VENDOR_M_ST_M25PE80:
12910 case FLASH_5720VENDOR_M_ST_M45PE80:
12911 case FLASH_5720VENDOR_A_ST_M25PE80:
12912 case FLASH_5720VENDOR_A_ST_M45PE80:
12913 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12914 break;
12915 default:
12916 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12917 break;
12918 }
12919 break;
12920 default:
63c3a66f 12921 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12922 return;
12923 }
12924
12925 tg3_nvram_get_pagesize(tp, nvcfg1);
12926 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12927 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12928}
12929
1da177e4
LT
12930/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12931static void __devinit tg3_nvram_init(struct tg3 *tp)
12932{
1da177e4
LT
12933 tw32_f(GRC_EEPROM_ADDR,
12934 (EEPROM_ADDR_FSM_RESET |
12935 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12936 EEPROM_ADDR_CLKPERD_SHIFT)));
12937
9d57f01c 12938 msleep(1);
1da177e4
LT
12939
12940 /* Enable seeprom accesses. */
12941 tw32_f(GRC_LOCAL_CTRL,
12942 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12943 udelay(100);
12944
12945 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12946 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12947 tg3_flag_set(tp, NVRAM);
1da177e4 12948
ec41c7df 12949 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12950 netdev_warn(tp->dev,
12951 "Cannot get nvram lock, %s failed\n",
05dbe005 12952 __func__);
ec41c7df
MC
12953 return;
12954 }
e6af301b 12955 tg3_enable_nvram_access(tp);
1da177e4 12956
989a9d23
MC
12957 tp->nvram_size = 0;
12958
361b4ac2
MC
12959 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12960 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12961 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12962 tg3_get_5755_nvram_info(tp);
d30cdd28 12963 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12964 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12965 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12966 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12967 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12968 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12969 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12970 tg3_get_5906_nvram_info(tp);
b703df6f 12971 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 12972 tg3_flag(tp, 57765_CLASS))
321d32a0 12973 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12974 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12975 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12976 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12977 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12978 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12979 else
12980 tg3_get_nvram_info(tp);
12981
989a9d23
MC
12982 if (tp->nvram_size == 0)
12983 tg3_get_nvram_size(tp);
1da177e4 12984
e6af301b 12985 tg3_disable_nvram_access(tp);
381291b7 12986 tg3_nvram_unlock(tp);
1da177e4
LT
12987
12988 } else {
63c3a66f
JP
12989 tg3_flag_clear(tp, NVRAM);
12990 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12991
12992 tg3_get_eeprom_size(tp);
12993 }
12994}
12995
1da177e4
LT
12996struct subsys_tbl_ent {
12997 u16 subsys_vendor, subsys_devid;
12998 u32 phy_id;
12999};
13000
24daf2b0 13001static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 13002 /* Broadcom boards. */
24daf2b0 13003 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13004 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 13005 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13006 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 13007 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13008 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
13009 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13010 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
13011 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13012 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 13013 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13014 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13015 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13016 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
13017 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13018 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 13019 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13020 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 13021 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13022 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 13023 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13024 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
13025
13026 /* 3com boards. */
24daf2b0 13027 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13028 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 13029 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13030 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13031 { TG3PCI_SUBVENDOR_ID_3COM,
13032 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
13033 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13034 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 13035 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13036 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13037
13038 /* DELL boards. */
24daf2b0 13039 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13040 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 13041 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13042 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 13043 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13044 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 13045 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13046 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
13047
13048 /* Compaq boards. */
24daf2b0 13049 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13050 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 13051 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13052 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13053 { TG3PCI_SUBVENDOR_ID_COMPAQ,
13054 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
13055 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13056 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 13057 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13058 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13059
13060 /* IBM boards. */
24daf2b0
MC
13061 { TG3PCI_SUBVENDOR_ID_IBM,
13062 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
13063};
13064
24daf2b0 13065static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
13066{
13067 int i;
13068
13069 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
13070 if ((subsys_id_to_phy_id[i].subsys_vendor ==
13071 tp->pdev->subsystem_vendor) &&
13072 (subsys_id_to_phy_id[i].subsys_devid ==
13073 tp->pdev->subsystem_device))
13074 return &subsys_id_to_phy_id[i];
13075 }
13076 return NULL;
13077}
13078
7d0c41ef 13079static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 13080{
1da177e4 13081 u32 val;
f49639e6 13082
79eb6904 13083 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
13084 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13085
a85feb8c 13086 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
13087 tg3_flag_set(tp, EEPROM_WRITE_PROT);
13088 tg3_flag_set(tp, WOL_CAP);
72b845e0 13089
b5d3772c 13090 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 13091 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
13092 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13093 tg3_flag_set(tp, IS_NIC);
9d26e213 13094 }
0527ba35
MC
13095 val = tr32(VCPU_CFGSHDW);
13096 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 13097 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 13098 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 13099 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 13100 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13101 device_set_wakeup_enable(&tp->pdev->dev, true);
13102 }
05ac4cb7 13103 goto done;
b5d3772c
MC
13104 }
13105
1da177e4
LT
13106 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13107 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13108 u32 nic_cfg, led_cfg;
a9daf367 13109 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 13110 int eeprom_phy_serdes = 0;
1da177e4
LT
13111
13112 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13113 tp->nic_sram_data_cfg = nic_cfg;
13114
13115 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13116 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13117 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13118 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13119 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13120 (ver > 0) && (ver < 0x100))
13121 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13122
a9daf367
MC
13123 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13124 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13125
1da177e4
LT
13126 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13127 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13128 eeprom_phy_serdes = 1;
13129
13130 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13131 if (nic_phy_id != 0) {
13132 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13133 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13134
13135 eeprom_phy_id = (id1 >> 16) << 10;
13136 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13137 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13138 } else
13139 eeprom_phy_id = 0;
13140
7d0c41ef 13141 tp->phy_id = eeprom_phy_id;
747e8f8b 13142 if (eeprom_phy_serdes) {
63c3a66f 13143 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13144 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13145 else
f07e9af3 13146 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13147 }
7d0c41ef 13148
63c3a66f 13149 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13150 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13151 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13152 else
1da177e4
LT
13153 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13154
13155 switch (led_cfg) {
13156 default:
13157 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13158 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13159 break;
13160
13161 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13162 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13163 break;
13164
13165 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13166 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13167
13168 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13169 * read on some older 5700/5701 bootcode.
13170 */
13171 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13172 ASIC_REV_5700 ||
13173 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13174 ASIC_REV_5701)
13175 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13176
1da177e4
LT
13177 break;
13178
13179 case SHASTA_EXT_LED_SHARED:
13180 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13181 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13182 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13183 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13184 LED_CTRL_MODE_PHY_2);
13185 break;
13186
13187 case SHASTA_EXT_LED_MAC:
13188 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13189 break;
13190
13191 case SHASTA_EXT_LED_COMBO:
13192 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13193 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13194 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13195 LED_CTRL_MODE_PHY_2);
13196 break;
13197
855e1111 13198 }
1da177e4
LT
13199
13200 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13201 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13202 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13203 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13204
b2a5c19c
MC
13205 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13206 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13207
9d26e213 13208 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13209 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13210 if ((tp->pdev->subsystem_vendor ==
13211 PCI_VENDOR_ID_ARIMA) &&
13212 (tp->pdev->subsystem_device == 0x205a ||
13213 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13214 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13215 } else {
63c3a66f
JP
13216 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13217 tg3_flag_set(tp, IS_NIC);
9d26e213 13218 }
1da177e4
LT
13219
13220 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13221 tg3_flag_set(tp, ENABLE_ASF);
13222 if (tg3_flag(tp, 5750_PLUS))
13223 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13224 }
b2b98d4a
MC
13225
13226 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13227 tg3_flag(tp, 5750_PLUS))
13228 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13229
f07e9af3 13230 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13231 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13232 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13233
63c3a66f 13234 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13235 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13236 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13237 device_set_wakeup_enable(&tp->pdev->dev, true);
13238 }
0527ba35 13239
1da177e4 13240 if (cfg2 & (1 << 17))
f07e9af3 13241 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13242
13243 /* serdes signal pre-emphasis in register 0x590 set by */
13244 /* bootcode if bit 18 is set */
13245 if (cfg2 & (1 << 18))
f07e9af3 13246 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13247
63c3a66f
JP
13248 if ((tg3_flag(tp, 57765_PLUS) ||
13249 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13250 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13251 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13252 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13253
63c3a66f 13254 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13255 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13256 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13257 u32 cfg3;
13258
13259 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13260 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13261 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13262 }
a9daf367 13263
14417063 13264 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13265 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13266 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13267 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13268 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13269 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13270 }
05ac4cb7 13271done:
63c3a66f 13272 if (tg3_flag(tp, WOL_CAP))
43067ed8 13273 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13274 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13275 else
13276 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13277}
13278
b2a5c19c
MC
13279static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13280{
13281 int i;
13282 u32 val;
13283
13284 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13285 tw32(OTP_CTRL, cmd);
13286
13287 /* Wait for up to 1 ms for command to execute. */
13288 for (i = 0; i < 100; i++) {
13289 val = tr32(OTP_STATUS);
13290 if (val & OTP_STATUS_CMD_DONE)
13291 break;
13292 udelay(10);
13293 }
13294
13295 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13296}
13297
13298/* Read the gphy configuration from the OTP region of the chip. The gphy
13299 * configuration is a 32-bit value that straddles the alignment boundary.
13300 * We do two 32-bit reads and then shift and merge the results.
13301 */
13302static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13303{
13304 u32 bhalf_otp, thalf_otp;
13305
13306 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13307
13308 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13309 return 0;
13310
13311 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13312
13313 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13314 return 0;
13315
13316 thalf_otp = tr32(OTP_READ_DATA);
13317
13318 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13319
13320 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13321 return 0;
13322
13323 bhalf_otp = tr32(OTP_READ_DATA);
13324
13325 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13326}
13327
e256f8a3
MC
13328static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13329{
202ff1c2 13330 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13331
13332 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13333 adv |= ADVERTISED_1000baseT_Half |
13334 ADVERTISED_1000baseT_Full;
13335
13336 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13337 adv |= ADVERTISED_100baseT_Half |
13338 ADVERTISED_100baseT_Full |
13339 ADVERTISED_10baseT_Half |
13340 ADVERTISED_10baseT_Full |
13341 ADVERTISED_TP;
13342 else
13343 adv |= ADVERTISED_FIBRE;
13344
13345 tp->link_config.advertising = adv;
13346 tp->link_config.speed = SPEED_INVALID;
13347 tp->link_config.duplex = DUPLEX_INVALID;
13348 tp->link_config.autoneg = AUTONEG_ENABLE;
13349 tp->link_config.active_speed = SPEED_INVALID;
13350 tp->link_config.active_duplex = DUPLEX_INVALID;
13351 tp->link_config.orig_speed = SPEED_INVALID;
13352 tp->link_config.orig_duplex = DUPLEX_INVALID;
13353 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13354}
13355
7d0c41ef
MC
13356static int __devinit tg3_phy_probe(struct tg3 *tp)
13357{
13358 u32 hw_phy_id_1, hw_phy_id_2;
13359 u32 hw_phy_id, hw_phy_id_masked;
13360 int err;
1da177e4 13361
e256f8a3 13362 /* flow control autonegotiation is default behavior */
63c3a66f 13363 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13364 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13365
63c3a66f 13366 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13367 return tg3_phy_init(tp);
13368
1da177e4 13369 /* Reading the PHY ID register can conflict with ASF
877d0310 13370 * firmware access to the PHY hardware.
1da177e4
LT
13371 */
13372 err = 0;
63c3a66f 13373 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13374 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13375 } else {
13376 /* Now read the physical PHY_ID from the chip and verify
13377 * that it is sane. If it doesn't look good, we fall back
13378 * to either the hard-coded table based PHY_ID and failing
13379 * that the value found in the eeprom area.
13380 */
13381 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13382 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13383
13384 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13385 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13386 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13387
79eb6904 13388 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13389 }
13390
79eb6904 13391 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13392 tp->phy_id = hw_phy_id;
79eb6904 13393 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13394 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13395 else
f07e9af3 13396 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13397 } else {
79eb6904 13398 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13399 /* Do nothing, phy ID already set up in
13400 * tg3_get_eeprom_hw_cfg().
13401 */
1da177e4
LT
13402 } else {
13403 struct subsys_tbl_ent *p;
13404
13405 /* No eeprom signature? Try the hardcoded
13406 * subsys device table.
13407 */
24daf2b0 13408 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13409 if (!p)
13410 return -ENODEV;
13411
13412 tp->phy_id = p->phy_id;
13413 if (!tp->phy_id ||
79eb6904 13414 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13415 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13416 }
13417 }
13418
a6b68dab 13419 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13420 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13421 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13422 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13423 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13424 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13425 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13426 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13427
e256f8a3
MC
13428 tg3_phy_init_link_config(tp);
13429
f07e9af3 13430 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13431 !tg3_flag(tp, ENABLE_APE) &&
13432 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 13433 u32 bmsr, dummy;
1da177e4
LT
13434
13435 tg3_readphy(tp, MII_BMSR, &bmsr);
13436 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13437 (bmsr & BMSR_LSTATUS))
13438 goto skip_phy_reset;
6aa20a22 13439
1da177e4
LT
13440 err = tg3_phy_reset(tp);
13441 if (err)
13442 return err;
13443
42b64a45 13444 tg3_phy_set_wirespeed(tp);
1da177e4 13445
e2bf73e7 13446 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
13447 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13448 tp->link_config.flowctrl);
1da177e4
LT
13449
13450 tg3_writephy(tp, MII_BMCR,
13451 BMCR_ANENABLE | BMCR_ANRESTART);
13452 }
1da177e4
LT
13453 }
13454
13455skip_phy_reset:
79eb6904 13456 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13457 err = tg3_init_5401phy_dsp(tp);
13458 if (err)
13459 return err;
1da177e4 13460
1da177e4
LT
13461 err = tg3_init_5401phy_dsp(tp);
13462 }
13463
1da177e4
LT
13464 return err;
13465}
13466
184b8904 13467static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13468{
a4a8bb15 13469 u8 *vpd_data;
4181b2c8 13470 unsigned int block_end, rosize, len;
535a490e 13471 u32 vpdlen;
184b8904 13472 int j, i = 0;
a4a8bb15 13473
535a490e 13474 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13475 if (!vpd_data)
13476 goto out_no_vpd;
1da177e4 13477
535a490e 13478 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13479 if (i < 0)
13480 goto out_not_found;
1da177e4 13481
4181b2c8
MC
13482 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13483 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13484 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13485
535a490e 13486 if (block_end > vpdlen)
4181b2c8 13487 goto out_not_found;
af2c6a4a 13488
184b8904
MC
13489 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13490 PCI_VPD_RO_KEYWORD_MFR_ID);
13491 if (j > 0) {
13492 len = pci_vpd_info_field_size(&vpd_data[j]);
13493
13494 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13495 if (j + len > block_end || len != 4 ||
13496 memcmp(&vpd_data[j], "1028", 4))
13497 goto partno;
13498
13499 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13500 PCI_VPD_RO_KEYWORD_VENDOR0);
13501 if (j < 0)
13502 goto partno;
13503
13504 len = pci_vpd_info_field_size(&vpd_data[j]);
13505
13506 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13507 if (j + len > block_end)
13508 goto partno;
13509
13510 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13511 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13512 }
13513
13514partno:
4181b2c8
MC
13515 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13516 PCI_VPD_RO_KEYWORD_PARTNO);
13517 if (i < 0)
13518 goto out_not_found;
af2c6a4a 13519
4181b2c8 13520 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13521
4181b2c8
MC
13522 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13523 if (len > TG3_BPN_SIZE ||
535a490e 13524 (len + i) > vpdlen)
4181b2c8 13525 goto out_not_found;
1da177e4 13526
4181b2c8 13527 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13528
1da177e4 13529out_not_found:
a4a8bb15 13530 kfree(vpd_data);
37a949c5 13531 if (tp->board_part_number[0])
a4a8bb15
MC
13532 return;
13533
13534out_no_vpd:
37a949c5
MC
13535 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13536 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13537 strcpy(tp->board_part_number, "BCM5717");
13538 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13539 strcpy(tp->board_part_number, "BCM5718");
13540 else
13541 goto nomatch;
13542 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13543 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13544 strcpy(tp->board_part_number, "BCM57780");
13545 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13546 strcpy(tp->board_part_number, "BCM57760");
13547 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13548 strcpy(tp->board_part_number, "BCM57790");
13549 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13550 strcpy(tp->board_part_number, "BCM57788");
13551 else
13552 goto nomatch;
13553 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13554 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13555 strcpy(tp->board_part_number, "BCM57761");
13556 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13557 strcpy(tp->board_part_number, "BCM57765");
13558 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13559 strcpy(tp->board_part_number, "BCM57781");
13560 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13561 strcpy(tp->board_part_number, "BCM57785");
13562 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13563 strcpy(tp->board_part_number, "BCM57791");
13564 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13565 strcpy(tp->board_part_number, "BCM57795");
13566 else
13567 goto nomatch;
55086ad9
MC
13568 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
13569 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
13570 strcpy(tp->board_part_number, "BCM57762");
13571 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
13572 strcpy(tp->board_part_number, "BCM57766");
13573 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
13574 strcpy(tp->board_part_number, "BCM57782");
13575 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13576 strcpy(tp->board_part_number, "BCM57786");
13577 else
13578 goto nomatch;
37a949c5 13579 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13580 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13581 } else {
13582nomatch:
b5d3772c 13583 strcpy(tp->board_part_number, "none");
37a949c5 13584 }
1da177e4
LT
13585}
13586
9c8a620e
MC
13587static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13588{
13589 u32 val;
13590
e4f34110 13591 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13592 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13593 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13594 val != 0)
13595 return 0;
13596
13597 return 1;
13598}
13599
acd9c119
MC
13600static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13601{
ff3a7cb2 13602 u32 val, offset, start, ver_offset;
75f9936e 13603 int i, dst_off;
ff3a7cb2 13604 bool newver = false;
acd9c119
MC
13605
13606 if (tg3_nvram_read(tp, 0xc, &offset) ||
13607 tg3_nvram_read(tp, 0x4, &start))
13608 return;
13609
13610 offset = tg3_nvram_logical_addr(tp, offset);
13611
ff3a7cb2 13612 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13613 return;
13614
ff3a7cb2
MC
13615 if ((val & 0xfc000000) == 0x0c000000) {
13616 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13617 return;
13618
ff3a7cb2
MC
13619 if (val == 0)
13620 newver = true;
13621 }
13622
75f9936e
MC
13623 dst_off = strlen(tp->fw_ver);
13624
ff3a7cb2 13625 if (newver) {
75f9936e
MC
13626 if (TG3_VER_SIZE - dst_off < 16 ||
13627 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13628 return;
13629
13630 offset = offset + ver_offset - start;
13631 for (i = 0; i < 16; i += 4) {
13632 __be32 v;
13633 if (tg3_nvram_read_be32(tp, offset + i, &v))
13634 return;
13635
75f9936e 13636 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13637 }
13638 } else {
13639 u32 major, minor;
13640
13641 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13642 return;
13643
13644 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13645 TG3_NVM_BCVER_MAJSFT;
13646 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13647 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13648 "v%d.%02d", major, minor);
acd9c119
MC
13649 }
13650}
13651
a6f6cb1c
MC
13652static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13653{
13654 u32 val, major, minor;
13655
13656 /* Use native endian representation */
13657 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13658 return;
13659
13660 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13661 TG3_NVM_HWSB_CFG1_MAJSFT;
13662 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13663 TG3_NVM_HWSB_CFG1_MINSFT;
13664
13665 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13666}
13667
dfe00d7d
MC
13668static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13669{
13670 u32 offset, major, minor, build;
13671
75f9936e 13672 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13673
13674 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13675 return;
13676
13677 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13678 case TG3_EEPROM_SB_REVISION_0:
13679 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13680 break;
13681 case TG3_EEPROM_SB_REVISION_2:
13682 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13683 break;
13684 case TG3_EEPROM_SB_REVISION_3:
13685 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13686 break;
a4153d40
MC
13687 case TG3_EEPROM_SB_REVISION_4:
13688 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13689 break;
13690 case TG3_EEPROM_SB_REVISION_5:
13691 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13692 break;
bba226ac
MC
13693 case TG3_EEPROM_SB_REVISION_6:
13694 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13695 break;
dfe00d7d
MC
13696 default:
13697 return;
13698 }
13699
e4f34110 13700 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13701 return;
13702
13703 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13704 TG3_EEPROM_SB_EDH_BLD_SHFT;
13705 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13706 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13707 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13708
13709 if (minor > 99 || build > 26)
13710 return;
13711
75f9936e
MC
13712 offset = strlen(tp->fw_ver);
13713 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13714 " v%d.%02d", major, minor);
dfe00d7d
MC
13715
13716 if (build > 0) {
75f9936e
MC
13717 offset = strlen(tp->fw_ver);
13718 if (offset < TG3_VER_SIZE - 1)
13719 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13720 }
13721}
13722
acd9c119 13723static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13724{
13725 u32 val, offset, start;
acd9c119 13726 int i, vlen;
9c8a620e
MC
13727
13728 for (offset = TG3_NVM_DIR_START;
13729 offset < TG3_NVM_DIR_END;
13730 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13731 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13732 return;
13733
9c8a620e
MC
13734 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13735 break;
13736 }
13737
13738 if (offset == TG3_NVM_DIR_END)
13739 return;
13740
63c3a66f 13741 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13742 start = 0x08000000;
e4f34110 13743 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13744 return;
13745
e4f34110 13746 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13747 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13748 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13749 return;
13750
13751 offset += val - start;
13752
acd9c119 13753 vlen = strlen(tp->fw_ver);
9c8a620e 13754
acd9c119
MC
13755 tp->fw_ver[vlen++] = ',';
13756 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13757
13758 for (i = 0; i < 4; i++) {
a9dc529d
MC
13759 __be32 v;
13760 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13761 return;
13762
b9fc7dc5 13763 offset += sizeof(v);
c4e6575c 13764
acd9c119
MC
13765 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13766 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13767 break;
c4e6575c 13768 }
9c8a620e 13769
acd9c119
MC
13770 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13771 vlen += sizeof(v);
c4e6575c 13772 }
acd9c119
MC
13773}
13774
7fd76445
MC
13775static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13776{
13777 int vlen;
13778 u32 apedata;
ecc79648 13779 char *fwtype;
7fd76445 13780
63c3a66f 13781 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13782 return;
13783
13784 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13785 if (apedata != APE_SEG_SIG_MAGIC)
13786 return;
13787
13788 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13789 if (!(apedata & APE_FW_STATUS_READY))
13790 return;
13791
13792 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13793
dc6d0744 13794 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13795 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13796 fwtype = "NCSI";
dc6d0744 13797 } else {
ecc79648 13798 fwtype = "DASH";
dc6d0744 13799 }
ecc79648 13800
7fd76445
MC
13801 vlen = strlen(tp->fw_ver);
13802
ecc79648
MC
13803 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13804 fwtype,
7fd76445
MC
13805 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13806 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13807 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13808 (apedata & APE_FW_VERSION_BLDMSK));
13809}
13810
acd9c119
MC
13811static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13812{
13813 u32 val;
75f9936e 13814 bool vpd_vers = false;
acd9c119 13815
75f9936e
MC
13816 if (tp->fw_ver[0] != 0)
13817 vpd_vers = true;
df259d8c 13818
63c3a66f 13819 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13820 strcat(tp->fw_ver, "sb");
df259d8c
MC
13821 return;
13822 }
13823
acd9c119
MC
13824 if (tg3_nvram_read(tp, 0, &val))
13825 return;
13826
13827 if (val == TG3_EEPROM_MAGIC)
13828 tg3_read_bc_ver(tp);
13829 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13830 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13831 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13832 tg3_read_hwsb_ver(tp);
acd9c119
MC
13833 else
13834 return;
13835
c9cab24e 13836 if (vpd_vers)
75f9936e 13837 goto done;
acd9c119 13838
c9cab24e
MC
13839 if (tg3_flag(tp, ENABLE_APE)) {
13840 if (tg3_flag(tp, ENABLE_ASF))
13841 tg3_read_dash_ver(tp);
13842 } else if (tg3_flag(tp, ENABLE_ASF)) {
13843 tg3_read_mgmtfw_ver(tp);
13844 }
9c8a620e 13845
75f9936e 13846done:
9c8a620e 13847 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13848}
13849
7544b097
MC
13850static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13851
7cb32cf2
MC
13852static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13853{
63c3a66f 13854 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13855 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13856 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13857 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13858 else
de9f5230 13859 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13860}
13861
4143470c 13862static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13863 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13864 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13865 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13866 { },
13867};
13868
1da177e4
LT
13869static int __devinit tg3_get_invariants(struct tg3 *tp)
13870{
1da177e4 13871 u32 misc_ctrl_reg;
1da177e4
LT
13872 u32 pci_state_reg, grc_misc_cfg;
13873 u32 val;
13874 u16 pci_cmd;
5e7dfd0f 13875 int err;
1da177e4 13876
1da177e4
LT
13877 /* Force memory write invalidate off. If we leave it on,
13878 * then on 5700_BX chips we have to enable a workaround.
13879 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13880 * to match the cacheline size. The Broadcom driver have this
13881 * workaround but turns MWI off all the times so never uses
13882 * it. This seems to suggest that the workaround is insufficient.
13883 */
13884 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13885 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13886 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13887
16821285
MC
13888 /* Important! -- Make sure register accesses are byteswapped
13889 * correctly. Also, for those chips that require it, make
13890 * sure that indirect register accesses are enabled before
13891 * the first operation.
1da177e4
LT
13892 */
13893 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13894 &misc_ctrl_reg);
16821285
MC
13895 tp->misc_host_ctrl |= (misc_ctrl_reg &
13896 MISC_HOST_CTRL_CHIPREV);
13897 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13898 tp->misc_host_ctrl);
1da177e4
LT
13899
13900 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13901 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13902 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13903 u32 prod_id_asic_rev;
13904
5001e2f6
MC
13905 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13906 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13907 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13908 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13909 pci_read_config_dword(tp->pdev,
13910 TG3PCI_GEN2_PRODID_ASICREV,
13911 &prod_id_asic_rev);
b703df6f
MC
13912 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13913 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13914 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13915 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13916 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
55086ad9
MC
13917 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
13918 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
13919 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
13920 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
13921 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
b703df6f
MC
13922 pci_read_config_dword(tp->pdev,
13923 TG3PCI_GEN15_PRODID_ASICREV,
13924 &prod_id_asic_rev);
f6eb9b1f
MC
13925 else
13926 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13927 &prod_id_asic_rev);
13928
321d32a0 13929 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13930 }
1da177e4 13931
ff645bec
MC
13932 /* Wrong chip ID in 5752 A0. This code can be removed later
13933 * as A0 is not in production.
13934 */
13935 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13936 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13937
6892914f
MC
13938 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13939 * we need to disable memory and use config. cycles
13940 * only to access all registers. The 5702/03 chips
13941 * can mistakenly decode the special cycles from the
13942 * ICH chipsets as memory write cycles, causing corruption
13943 * of register and memory space. Only certain ICH bridges
13944 * will drive special cycles with non-zero data during the
13945 * address phase which can fall within the 5703's address
13946 * range. This is not an ICH bug as the PCI spec allows
13947 * non-zero address during special cycles. However, only
13948 * these ICH bridges are known to drive non-zero addresses
13949 * during special cycles.
13950 *
13951 * Since special cycles do not cross PCI bridges, we only
13952 * enable this workaround if the 5703 is on the secondary
13953 * bus of these ICH bridges.
13954 */
13955 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13956 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13957 static struct tg3_dev_id {
13958 u32 vendor;
13959 u32 device;
13960 u32 rev;
13961 } ich_chipsets[] = {
13962 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13963 PCI_ANY_ID },
13964 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13965 PCI_ANY_ID },
13966 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13967 0xa },
13968 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13969 PCI_ANY_ID },
13970 { },
13971 };
13972 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13973 struct pci_dev *bridge = NULL;
13974
13975 while (pci_id->vendor != 0) {
13976 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13977 bridge);
13978 if (!bridge) {
13979 pci_id++;
13980 continue;
13981 }
13982 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13983 if (bridge->revision > pci_id->rev)
6892914f
MC
13984 continue;
13985 }
13986 if (bridge->subordinate &&
13987 (bridge->subordinate->number ==
13988 tp->pdev->bus->number)) {
63c3a66f 13989 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13990 pci_dev_put(bridge);
13991 break;
13992 }
13993 }
13994 }
13995
6ff6f81d 13996 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13997 static struct tg3_dev_id {
13998 u32 vendor;
13999 u32 device;
14000 } bridge_chipsets[] = {
14001 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
14002 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
14003 { },
14004 };
14005 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
14006 struct pci_dev *bridge = NULL;
14007
14008 while (pci_id->vendor != 0) {
14009 bridge = pci_get_device(pci_id->vendor,
14010 pci_id->device,
14011 bridge);
14012 if (!bridge) {
14013 pci_id++;
14014 continue;
14015 }
14016 if (bridge->subordinate &&
14017 (bridge->subordinate->number <=
14018 tp->pdev->bus->number) &&
14019 (bridge->subordinate->subordinate >=
14020 tp->pdev->bus->number)) {
63c3a66f 14021 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
14022 pci_dev_put(bridge);
14023 break;
14024 }
14025 }
14026 }
14027
4a29cc2e
MC
14028 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
14029 * DMA addresses > 40-bit. This bridge may have other additional
14030 * 57xx devices behind it in some 4-port NIC designs for example.
14031 * Any tg3 device found behind the bridge will also need the 40-bit
14032 * DMA workaround.
14033 */
a4e2b347
MC
14034 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
14035 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
14036 tg3_flag_set(tp, 5780_CLASS);
14037 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 14038 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 14039 } else {
4a29cc2e
MC
14040 struct pci_dev *bridge = NULL;
14041
14042 do {
14043 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
14044 PCI_DEVICE_ID_SERVERWORKS_EPB,
14045 bridge);
14046 if (bridge && bridge->subordinate &&
14047 (bridge->subordinate->number <=
14048 tp->pdev->bus->number) &&
14049 (bridge->subordinate->subordinate >=
14050 tp->pdev->bus->number)) {
63c3a66f 14051 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
14052 pci_dev_put(bridge);
14053 break;
14054 }
14055 } while (bridge);
14056 }
4cf78e4f 14057
f6eb9b1f 14058 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 14059 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
14060 tp->pdev_peer = tg3_find_peer(tp);
14061
c885e824 14062 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
14063 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14064 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14065 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
14066
14067 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
55086ad9
MC
14068 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
14069 tg3_flag_set(tp, 57765_CLASS);
14070
14071 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
63c3a66f 14072 tg3_flag_set(tp, 57765_PLUS);
c885e824 14073
321d32a0
MC
14074 /* Intentionally exclude ASIC_REV_5906 */
14075 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 14076 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 14077 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 14078 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 14079 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14080 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14081 tg3_flag(tp, 57765_PLUS))
14082 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
14083
14084 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14085 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 14086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
14087 tg3_flag(tp, 5755_PLUS) ||
14088 tg3_flag(tp, 5780_CLASS))
14089 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 14090
6ff6f81d 14091 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
14092 tg3_flag(tp, 5750_PLUS))
14093 tg3_flag_set(tp, 5705_PLUS);
1b440c56 14094
507399f1 14095 /* Determine TSO capabilities */
a0512944 14096 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 14097 ; /* Do nothing. HW bug. */
63c3a66f
JP
14098 else if (tg3_flag(tp, 57765_PLUS))
14099 tg3_flag_set(tp, HW_TSO_3);
14100 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 14101 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
14102 tg3_flag_set(tp, HW_TSO_2);
14103 else if (tg3_flag(tp, 5750_PLUS)) {
14104 tg3_flag_set(tp, HW_TSO_1);
14105 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
14107 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 14108 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
14109 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14110 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14111 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 14112 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14113 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
14114 tp->fw_needed = FIRMWARE_TG3TSO5;
14115 else
14116 tp->fw_needed = FIRMWARE_TG3TSO;
14117 }
14118
dabc5c67 14119 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
14120 if (tg3_flag(tp, HW_TSO_1) ||
14121 tg3_flag(tp, HW_TSO_2) ||
14122 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
14123 tp->fw_needed) {
14124 /* For firmware TSO, assume ASF is disabled.
14125 * We'll disable TSO later if we discover ASF
14126 * is enabled in tg3_get_eeprom_hw_cfg().
14127 */
dabc5c67 14128 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 14129 } else {
dabc5c67
MC
14130 tg3_flag_clear(tp, TSO_CAPABLE);
14131 tg3_flag_clear(tp, TSO_BUG);
14132 tp->fw_needed = NULL;
14133 }
14134
14135 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14136 tp->fw_needed = FIRMWARE_TG3;
14137
507399f1
MC
14138 tp->irq_max = 1;
14139
63c3a66f
JP
14140 if (tg3_flag(tp, 5750_PLUS)) {
14141 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14142 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14143 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14144 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14145 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14146 tp->pdev_peer == tp->pdev))
63c3a66f 14147 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14148
63c3a66f 14149 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14150 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14151 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14152 }
4f125f42 14153
63c3a66f
JP
14154 if (tg3_flag(tp, 57765_PLUS)) {
14155 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1 14156 tp->irq_max = TG3_IRQ_MAX_VECS;
90415477 14157 tg3_rss_init_dflt_indir_tbl(tp);
507399f1 14158 }
f6eb9b1f 14159 }
0e1406dd 14160
2ffcc981 14161 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14162 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14163
e31aa987 14164 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a4cb428d 14165 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
55086ad9
MC
14166 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
14167 tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
e31aa987 14168
fa6b2aae
MC
14169 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14170 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14171 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14172 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14173
63c3a66f 14174 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14175 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14176 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14177
63c3a66f
JP
14178 if (!tg3_flag(tp, 5705_PLUS) ||
14179 tg3_flag(tp, 5780_CLASS) ||
14180 tg3_flag(tp, USE_JUMBO_BDFLAG))
14181 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14182
52f4490c
MC
14183 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14184 &pci_state_reg);
14185
708ebb3a 14186 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14187 u16 lnkctl;
14188
63c3a66f 14189 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14190
2c55a3d0
MC
14191 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14192 int readrq = pcie_get_readrq(tp->pdev);
14193 if (readrq > 2048)
14194 pcie_set_readrq(tp->pdev, 2048);
14195 }
5f5c51e3 14196
5e7dfd0f 14197 pci_read_config_word(tp->pdev,
708ebb3a 14198 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14199 &lnkctl);
14200 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14201 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14202 ASIC_REV_5906) {
63c3a66f 14203 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14204 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14205 }
5e7dfd0f 14206 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14207 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14208 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14209 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14210 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14211 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14212 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14213 }
52f4490c 14214 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14215 /* BCM5785 devices are effectively PCIe devices, and should
14216 * follow PCIe codepaths, but do not have a PCIe capabilities
14217 * section.
93a700a9 14218 */
63c3a66f
JP
14219 tg3_flag_set(tp, PCI_EXPRESS);
14220 } else if (!tg3_flag(tp, 5705_PLUS) ||
14221 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14222 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14223 if (!tp->pcix_cap) {
2445e461
MC
14224 dev_err(&tp->pdev->dev,
14225 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14226 return -EIO;
14227 }
14228
14229 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14230 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14231 }
1da177e4 14232
399de50b
MC
14233 /* If we have an AMD 762 or VIA K8T800 chipset, write
14234 * reordering to the mailbox registers done by the host
14235 * controller can cause major troubles. We read back from
14236 * every mailbox register write to force the writes to be
14237 * posted to the chip in order.
14238 */
4143470c 14239 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14240 !tg3_flag(tp, PCI_EXPRESS))
14241 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14242
69fc4053
MC
14243 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14244 &tp->pci_cacheline_sz);
14245 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14246 &tp->pci_lat_timer);
1da177e4
LT
14247 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14248 tp->pci_lat_timer < 64) {
14249 tp->pci_lat_timer = 64;
69fc4053
MC
14250 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14251 tp->pci_lat_timer);
1da177e4
LT
14252 }
14253
16821285
MC
14254 /* Important! -- It is critical that the PCI-X hw workaround
14255 * situation is decided before the first MMIO register access.
14256 */
52f4490c
MC
14257 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14258 /* 5700 BX chips need to have their TX producer index
14259 * mailboxes written twice to workaround a bug.
14260 */
63c3a66f 14261 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14262
52f4490c 14263 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14264 *
14265 * The workaround is to use indirect register accesses
14266 * for all chip writes not to mailbox registers.
14267 */
63c3a66f 14268 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14269 u32 pm_reg;
1da177e4 14270
63c3a66f 14271 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14272
14273 /* The chip can have it's power management PCI config
14274 * space registers clobbered due to this bug.
14275 * So explicitly force the chip into D0 here.
14276 */
9974a356
MC
14277 pci_read_config_dword(tp->pdev,
14278 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14279 &pm_reg);
14280 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14281 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14282 pci_write_config_dword(tp->pdev,
14283 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14284 pm_reg);
14285
14286 /* Also, force SERR#/PERR# in PCI command. */
14287 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14288 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14289 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14290 }
14291 }
14292
1da177e4 14293 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14294 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14295 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14296 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14297
14298 /* Chip-specific fixup from Broadcom driver */
14299 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14300 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14301 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14302 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14303 }
14304
1ee582d8 14305 /* Default fast path register access methods */
20094930 14306 tp->read32 = tg3_read32;
1ee582d8 14307 tp->write32 = tg3_write32;
09ee929c 14308 tp->read32_mbox = tg3_read32;
20094930 14309 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14310 tp->write32_tx_mbox = tg3_write32;
14311 tp->write32_rx_mbox = tg3_write32;
14312
14313 /* Various workaround register access methods */
63c3a66f 14314 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14315 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14316 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14317 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14318 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14319 /*
14320 * Back to back register writes can cause problems on these
14321 * chips, the workaround is to read back all reg writes
14322 * except those to mailbox regs.
14323 *
14324 * See tg3_write_indirect_reg32().
14325 */
1ee582d8 14326 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14327 }
14328
63c3a66f 14329 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14330 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14331 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14332 tp->write32_rx_mbox = tg3_write_flush_reg32;
14333 }
20094930 14334
63c3a66f 14335 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14336 tp->read32 = tg3_read_indirect_reg32;
14337 tp->write32 = tg3_write_indirect_reg32;
14338 tp->read32_mbox = tg3_read_indirect_mbox;
14339 tp->write32_mbox = tg3_write_indirect_mbox;
14340 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14341 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14342
14343 iounmap(tp->regs);
22abe310 14344 tp->regs = NULL;
6892914f
MC
14345
14346 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14347 pci_cmd &= ~PCI_COMMAND_MEMORY;
14348 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14349 }
b5d3772c
MC
14350 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14351 tp->read32_mbox = tg3_read32_mbox_5906;
14352 tp->write32_mbox = tg3_write32_mbox_5906;
14353 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14354 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14355 }
6892914f 14356
bbadf503 14357 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14358 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14359 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14360 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14361 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14362
16821285
MC
14363 /* The memory arbiter has to be enabled in order for SRAM accesses
14364 * to succeed. Normally on powerup the tg3 chip firmware will make
14365 * sure it is enabled, but other entities such as system netboot
14366 * code might disable it.
14367 */
14368 val = tr32(MEMARB_MODE);
14369 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14370
9dc5e342
MC
14371 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14372 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14373 tg3_flag(tp, 5780_CLASS)) {
14374 if (tg3_flag(tp, PCIX_MODE)) {
14375 pci_read_config_dword(tp->pdev,
14376 tp->pcix_cap + PCI_X_STATUS,
14377 &val);
14378 tp->pci_fn = val & 0x7;
14379 }
14380 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14381 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14382 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14383 NIC_SRAM_CPMUSTAT_SIG) {
14384 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14385 tp->pci_fn = tp->pci_fn ? 1 : 0;
14386 }
14387 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14388 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14389 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14390 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14391 NIC_SRAM_CPMUSTAT_SIG) {
14392 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14393 TG3_CPMU_STATUS_FSHFT_5719;
14394 }
69f11c99
MC
14395 }
14396
7d0c41ef 14397 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14398 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14399 * determined before calling tg3_set_power_state() so that
14400 * we know whether or not to switch out of Vaux power.
14401 * When the flag is set, it means that GPIO1 is used for eeprom
14402 * write protect and also implies that it is a LOM where GPIOs
14403 * are not used to switch power.
6aa20a22 14404 */
7d0c41ef
MC
14405 tg3_get_eeprom_hw_cfg(tp);
14406
cf9ecf4b
MC
14407 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14408 tg3_flag_clear(tp, TSO_CAPABLE);
14409 tg3_flag_clear(tp, TSO_BUG);
14410 tp->fw_needed = NULL;
14411 }
14412
63c3a66f 14413 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14414 /* Allow reads and writes to the
14415 * APE register and memory space.
14416 */
14417 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14418 PCISTATE_ALLOW_APE_SHMEM_WR |
14419 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14420 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14421 pci_state_reg);
c9cab24e
MC
14422
14423 tg3_ape_lock_init(tp);
0d3031d9
MC
14424 }
14425
9936bcf6 14426 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14427 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14428 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14429 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14430 tg3_flag(tp, 57765_PLUS))
14431 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14432
16821285
MC
14433 /* Set up tp->grc_local_ctrl before calling
14434 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14435 * will bring 5700's external PHY out of reset.
314fba34
MC
14436 * It is also used as eeprom write protect on LOMs.
14437 */
14438 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14439 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14440 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14441 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14442 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14443 /* Unused GPIO3 must be driven as output on 5752 because there
14444 * are no pull-up resistors on unused GPIO pins.
14445 */
14446 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14447 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14448
321d32a0 14449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd 14450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 14451 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
14452 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14453
8d519ab2
MC
14454 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14455 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14456 /* Turn off the debug UART. */
14457 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14458 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14459 /* Keep VMain power. */
14460 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14461 GRC_LCLCTRL_GPIO_OUTPUT0;
14462 }
14463
16821285
MC
14464 /* Switch out of Vaux if it is a NIC */
14465 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14466
1da177e4
LT
14467 /* Derive initial jumbo mode from MTU assigned in
14468 * ether_setup() via the alloc_etherdev() call
14469 */
63c3a66f
JP
14470 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14471 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14472
14473 /* Determine WakeOnLan speed to use. */
14474 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14475 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14476 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14477 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14478 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14479 } else {
63c3a66f 14480 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14481 }
14482
7f97a4bd 14483 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14484 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14485
1da177e4 14486 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14487 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14488 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14489 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14490 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14491 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14492 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14493 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14494
14495 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14496 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14497 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14498 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14499 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14500
63c3a66f 14501 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14502 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14503 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14504 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14505 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14506 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14507 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14508 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14509 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14510 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14511 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14512 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14513 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14514 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14515 } else
f07e9af3 14516 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14517 }
1da177e4 14518
b2a5c19c
MC
14519 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14520 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14521 tp->phy_otp = tg3_read_otp_phycfg(tp);
14522 if (tp->phy_otp == 0)
14523 tp->phy_otp = TG3_OTP_DEFAULT;
14524 }
14525
63c3a66f 14526 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14527 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14528 else
14529 tp->mi_mode = MAC_MI_MODE_BASE;
14530
1da177e4 14531 tp->coalesce_mode = 0;
1da177e4
LT
14532 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14533 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14534 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14535
4d958473
MC
14536 /* Set these bits to enable statistics workaround. */
14537 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14538 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14539 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14540 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14541 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14542 }
14543
321d32a0
MC
14544 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14545 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14546 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14547
158d7abd
MC
14548 err = tg3_mdio_init(tp);
14549 if (err)
14550 return err;
1da177e4
LT
14551
14552 /* Initialize data/descriptor byte/word swapping. */
14553 val = tr32(GRC_MODE);
f2096f94
MC
14554 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14555 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14556 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14557 GRC_MODE_B2HRX_ENABLE |
14558 GRC_MODE_HTX2B_ENABLE |
14559 GRC_MODE_HOST_STACKUP);
14560 else
14561 val &= GRC_MODE_HOST_STACKUP;
14562
1da177e4
LT
14563 tw32(GRC_MODE, val | tp->grc_mode);
14564
14565 tg3_switch_clocks(tp);
14566
14567 /* Clear this out for sanity. */
14568 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14569
14570 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14571 &pci_state_reg);
14572 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14573 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14574 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14575
14576 if (chiprevid == CHIPREV_ID_5701_A0 ||
14577 chiprevid == CHIPREV_ID_5701_B0 ||
14578 chiprevid == CHIPREV_ID_5701_B2 ||
14579 chiprevid == CHIPREV_ID_5701_B5) {
14580 void __iomem *sram_base;
14581
14582 /* Write some dummy words into the SRAM status block
14583 * area, see if it reads back correctly. If the return
14584 * value is bad, force enable the PCIX workaround.
14585 */
14586 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14587
14588 writel(0x00000000, sram_base);
14589 writel(0x00000000, sram_base + 4);
14590 writel(0xffffffff, sram_base + 4);
14591 if (readl(sram_base) != 0x00000000)
63c3a66f 14592 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14593 }
14594 }
14595
14596 udelay(50);
14597 tg3_nvram_init(tp);
14598
14599 grc_misc_cfg = tr32(GRC_MISC_CFG);
14600 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14601
1da177e4
LT
14602 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14603 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14604 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14605 tg3_flag_set(tp, IS_5788);
1da177e4 14606
63c3a66f 14607 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14608 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14609 tg3_flag_set(tp, TAGGED_STATUS);
14610 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14611 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14612 HOSTCC_MODE_CLRTICK_TXBD);
14613
14614 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14615 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14616 tp->misc_host_ctrl);
14617 }
14618
3bda1258 14619 /* Preserve the APE MAC_MODE bits */
63c3a66f 14620 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14621 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14622 else
6e01b20b 14623 tp->mac_mode = 0;
3bda1258 14624
1da177e4
LT
14625 /* these are limited to 10/100 only */
14626 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14627 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14628 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14629 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14630 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14631 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14632 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14633 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14634 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14635 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14636 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14637 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14638 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14639 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14640 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14641 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14642
14643 err = tg3_phy_probe(tp);
14644 if (err) {
2445e461 14645 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14646 /* ... but do not return immediately ... */
b02fd9e3 14647 tg3_mdio_fini(tp);
1da177e4
LT
14648 }
14649
184b8904 14650 tg3_read_vpd(tp);
c4e6575c 14651 tg3_read_fw_ver(tp);
1da177e4 14652
f07e9af3
MC
14653 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14654 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14655 } else {
14656 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14657 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14658 else
f07e9af3 14659 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14660 }
14661
14662 /* 5700 {AX,BX} chips have a broken status block link
14663 * change bit implementation, so we must use the
14664 * status register in those cases.
14665 */
14666 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14667 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14668 else
63c3a66f 14669 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14670
14671 /* The led_ctrl is set during tg3_phy_probe, here we might
14672 * have to force the link status polling mechanism based
14673 * upon subsystem IDs.
14674 */
14675 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14676 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14677 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14678 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14679 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14680 }
14681
14682 /* For all SERDES we poll the MAC status register. */
f07e9af3 14683 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14684 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14685 else
63c3a66f 14686 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14687
9205fd9c 14688 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14689 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14690 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14691 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14692 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14693#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14694 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14695#endif
14696 }
1da177e4 14697
2c49a44d
MC
14698 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14699 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14700 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14701
2c49a44d 14702 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14703
14704 /* Increment the rx prod index on the rx std ring by at most
14705 * 8 for these chips to workaround hw errata.
14706 */
14707 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14708 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14709 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14710 tp->rx_std_max_post = 8;
14711
63c3a66f 14712 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14713 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14714 PCIE_PWR_MGMT_L1_THRESH_MSK;
14715
1da177e4
LT
14716 return err;
14717}
14718
49b6e95f 14719#ifdef CONFIG_SPARC
1da177e4
LT
14720static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14721{
14722 struct net_device *dev = tp->dev;
14723 struct pci_dev *pdev = tp->pdev;
49b6e95f 14724 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14725 const unsigned char *addr;
49b6e95f
DM
14726 int len;
14727
14728 addr = of_get_property(dp, "local-mac-address", &len);
14729 if (addr && len == 6) {
14730 memcpy(dev->dev_addr, addr, 6);
14731 memcpy(dev->perm_addr, dev->dev_addr, 6);
14732 return 0;
1da177e4
LT
14733 }
14734 return -ENODEV;
14735}
14736
14737static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14738{
14739 struct net_device *dev = tp->dev;
14740
14741 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14742 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14743 return 0;
14744}
14745#endif
14746
14747static int __devinit tg3_get_device_address(struct tg3 *tp)
14748{
14749 struct net_device *dev = tp->dev;
14750 u32 hi, lo, mac_offset;
008652b3 14751 int addr_ok = 0;
1da177e4 14752
49b6e95f 14753#ifdef CONFIG_SPARC
1da177e4
LT
14754 if (!tg3_get_macaddr_sparc(tp))
14755 return 0;
14756#endif
14757
14758 mac_offset = 0x7c;
6ff6f81d 14759 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14760 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14761 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14762 mac_offset = 0xcc;
14763 if (tg3_nvram_lock(tp))
14764 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14765 else
14766 tg3_nvram_unlock(tp);
63c3a66f 14767 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14768 if (tp->pci_fn & 1)
a1b950d5 14769 mac_offset = 0xcc;
69f11c99 14770 if (tp->pci_fn > 1)
a50d0796 14771 mac_offset += 0x18c;
a1b950d5 14772 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14773 mac_offset = 0x10;
1da177e4
LT
14774
14775 /* First try to get it from MAC address mailbox. */
14776 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14777 if ((hi >> 16) == 0x484b) {
14778 dev->dev_addr[0] = (hi >> 8) & 0xff;
14779 dev->dev_addr[1] = (hi >> 0) & 0xff;
14780
14781 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14782 dev->dev_addr[2] = (lo >> 24) & 0xff;
14783 dev->dev_addr[3] = (lo >> 16) & 0xff;
14784 dev->dev_addr[4] = (lo >> 8) & 0xff;
14785 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14786
008652b3
MC
14787 /* Some old bootcode may report a 0 MAC address in SRAM */
14788 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14789 }
14790 if (!addr_ok) {
14791 /* Next, try NVRAM. */
63c3a66f 14792 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14793 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14794 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14795 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14796 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14797 }
14798 /* Finally just fetch it out of the MAC control regs. */
14799 else {
14800 hi = tr32(MAC_ADDR_0_HIGH);
14801 lo = tr32(MAC_ADDR_0_LOW);
14802
14803 dev->dev_addr[5] = lo & 0xff;
14804 dev->dev_addr[4] = (lo >> 8) & 0xff;
14805 dev->dev_addr[3] = (lo >> 16) & 0xff;
14806 dev->dev_addr[2] = (lo >> 24) & 0xff;
14807 dev->dev_addr[1] = hi & 0xff;
14808 dev->dev_addr[0] = (hi >> 8) & 0xff;
14809 }
1da177e4
LT
14810 }
14811
14812 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14813#ifdef CONFIG_SPARC
1da177e4
LT
14814 if (!tg3_get_default_macaddr_sparc(tp))
14815 return 0;
14816#endif
14817 return -EINVAL;
14818 }
2ff43697 14819 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14820 return 0;
14821}
14822
59e6b434
DM
14823#define BOUNDARY_SINGLE_CACHELINE 1
14824#define BOUNDARY_MULTI_CACHELINE 2
14825
14826static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14827{
14828 int cacheline_size;
14829 u8 byte;
14830 int goal;
14831
14832 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14833 if (byte == 0)
14834 cacheline_size = 1024;
14835 else
14836 cacheline_size = (int) byte * 4;
14837
14838 /* On 5703 and later chips, the boundary bits have no
14839 * effect.
14840 */
14841 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14842 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14843 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14844 goto out;
14845
14846#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14847 goal = BOUNDARY_MULTI_CACHELINE;
14848#else
14849#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14850 goal = BOUNDARY_SINGLE_CACHELINE;
14851#else
14852 goal = 0;
14853#endif
14854#endif
14855
63c3a66f 14856 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14857 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14858 goto out;
14859 }
14860
59e6b434
DM
14861 if (!goal)
14862 goto out;
14863
14864 /* PCI controllers on most RISC systems tend to disconnect
14865 * when a device tries to burst across a cache-line boundary.
14866 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14867 *
14868 * Unfortunately, for PCI-E there are only limited
14869 * write-side controls for this, and thus for reads
14870 * we will still get the disconnects. We'll also waste
14871 * these PCI cycles for both read and write for chips
14872 * other than 5700 and 5701 which do not implement the
14873 * boundary bits.
14874 */
63c3a66f 14875 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14876 switch (cacheline_size) {
14877 case 16:
14878 case 32:
14879 case 64:
14880 case 128:
14881 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14882 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14883 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14884 } else {
14885 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14886 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14887 }
14888 break;
14889
14890 case 256:
14891 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14892 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14893 break;
14894
14895 default:
14896 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14897 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14898 break;
855e1111 14899 }
63c3a66f 14900 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14901 switch (cacheline_size) {
14902 case 16:
14903 case 32:
14904 case 64:
14905 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14906 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14907 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14908 break;
14909 }
14910 /* fallthrough */
14911 case 128:
14912 default:
14913 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14914 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14915 break;
855e1111 14916 }
59e6b434
DM
14917 } else {
14918 switch (cacheline_size) {
14919 case 16:
14920 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14921 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14922 DMA_RWCTRL_WRITE_BNDRY_16);
14923 break;
14924 }
14925 /* fallthrough */
14926 case 32:
14927 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14928 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14929 DMA_RWCTRL_WRITE_BNDRY_32);
14930 break;
14931 }
14932 /* fallthrough */
14933 case 64:
14934 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14935 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14936 DMA_RWCTRL_WRITE_BNDRY_64);
14937 break;
14938 }
14939 /* fallthrough */
14940 case 128:
14941 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14942 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14943 DMA_RWCTRL_WRITE_BNDRY_128);
14944 break;
14945 }
14946 /* fallthrough */
14947 case 256:
14948 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14949 DMA_RWCTRL_WRITE_BNDRY_256);
14950 break;
14951 case 512:
14952 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14953 DMA_RWCTRL_WRITE_BNDRY_512);
14954 break;
14955 case 1024:
14956 default:
14957 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14958 DMA_RWCTRL_WRITE_BNDRY_1024);
14959 break;
855e1111 14960 }
59e6b434
DM
14961 }
14962
14963out:
14964 return val;
14965}
14966
1da177e4
LT
14967static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14968{
14969 struct tg3_internal_buffer_desc test_desc;
14970 u32 sram_dma_descs;
14971 int i, ret;
14972
14973 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14974
14975 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14976 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14977 tw32(RDMAC_STATUS, 0);
14978 tw32(WDMAC_STATUS, 0);
14979
14980 tw32(BUFMGR_MODE, 0);
14981 tw32(FTQ_RESET, 0);
14982
14983 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14984 test_desc.addr_lo = buf_dma & 0xffffffff;
14985 test_desc.nic_mbuf = 0x00002100;
14986 test_desc.len = size;
14987
14988 /*
14989 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14990 * the *second* time the tg3 driver was getting loaded after an
14991 * initial scan.
14992 *
14993 * Broadcom tells me:
14994 * ...the DMA engine is connected to the GRC block and a DMA
14995 * reset may affect the GRC block in some unpredictable way...
14996 * The behavior of resets to individual blocks has not been tested.
14997 *
14998 * Broadcom noted the GRC reset will also reset all sub-components.
14999 */
15000 if (to_device) {
15001 test_desc.cqid_sqid = (13 << 8) | 2;
15002
15003 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
15004 udelay(40);
15005 } else {
15006 test_desc.cqid_sqid = (16 << 8) | 7;
15007
15008 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
15009 udelay(40);
15010 }
15011 test_desc.flags = 0x00000005;
15012
15013 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
15014 u32 val;
15015
15016 val = *(((u32 *)&test_desc) + i);
15017 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
15018 sram_dma_descs + (i * sizeof(u32)));
15019 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
15020 }
15021 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
15022
859a5887 15023 if (to_device)
1da177e4 15024 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 15025 else
1da177e4 15026 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
15027
15028 ret = -ENODEV;
15029 for (i = 0; i < 40; i++) {
15030 u32 val;
15031
15032 if (to_device)
15033 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
15034 else
15035 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
15036 if ((val & 0xffff) == sram_dma_descs) {
15037 ret = 0;
15038 break;
15039 }
15040
15041 udelay(100);
15042 }
15043
15044 return ret;
15045}
15046
ded7340d 15047#define TEST_BUFFER_SIZE 0x2000
1da177e4 15048
4143470c 15049static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
15050 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
15051 { },
15052};
15053
1da177e4
LT
15054static int __devinit tg3_test_dma(struct tg3 *tp)
15055{
15056 dma_addr_t buf_dma;
59e6b434 15057 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 15058 int ret = 0;
1da177e4 15059
4bae65c8
MC
15060 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
15061 &buf_dma, GFP_KERNEL);
1da177e4
LT
15062 if (!buf) {
15063 ret = -ENOMEM;
15064 goto out_nofree;
15065 }
15066
15067 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
15068 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
15069
59e6b434 15070 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 15071
63c3a66f 15072 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
15073 goto out;
15074
63c3a66f 15075 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
15076 /* DMA read watermark not used on PCIE */
15077 tp->dma_rwctrl |= 0x00180000;
63c3a66f 15078 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
15079 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
15080 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
15081 tp->dma_rwctrl |= 0x003f0000;
15082 else
15083 tp->dma_rwctrl |= 0x003f000f;
15084 } else {
15085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
15087 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 15088 u32 read_water = 0x7;
1da177e4 15089
4a29cc2e
MC
15090 /* If the 5704 is behind the EPB bridge, we can
15091 * do the less restrictive ONE_DMA workaround for
15092 * better performance.
15093 */
63c3a66f 15094 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
15095 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15096 tp->dma_rwctrl |= 0x8000;
15097 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
15098 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
15099
49afdeb6
MC
15100 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
15101 read_water = 4;
59e6b434 15102 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
15103 tp->dma_rwctrl |=
15104 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
15105 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
15106 (1 << 23);
4cf78e4f
MC
15107 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
15108 /* 5780 always in PCIX mode */
15109 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
15110 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
15111 /* 5714 always in PCIX mode */
15112 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
15113 } else {
15114 tp->dma_rwctrl |= 0x001b000f;
15115 }
15116 }
15117
15118 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15119 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15120 tp->dma_rwctrl &= 0xfffffff0;
15121
15122 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15123 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15124 /* Remove this if it causes problems for some boards. */
15125 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15126
15127 /* On 5700/5701 chips, we need to set this bit.
15128 * Otherwise the chip will issue cacheline transactions
15129 * to streamable DMA memory with not all the byte
15130 * enables turned on. This is an error on several
15131 * RISC PCI controllers, in particular sparc64.
15132 *
15133 * On 5703/5704 chips, this bit has been reassigned
15134 * a different meaning. In particular, it is used
15135 * on those chips to enable a PCI-X workaround.
15136 */
15137 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15138 }
15139
15140 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15141
15142#if 0
15143 /* Unneeded, already done by tg3_get_invariants. */
15144 tg3_switch_clocks(tp);
15145#endif
15146
1da177e4
LT
15147 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15148 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15149 goto out;
15150
59e6b434
DM
15151 /* It is best to perform DMA test with maximum write burst size
15152 * to expose the 5700/5701 write DMA bug.
15153 */
15154 saved_dma_rwctrl = tp->dma_rwctrl;
15155 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15156 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15157
1da177e4
LT
15158 while (1) {
15159 u32 *p = buf, i;
15160
15161 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15162 p[i] = i;
15163
15164 /* Send the buffer to the chip. */
15165 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15166 if (ret) {
2445e461
MC
15167 dev_err(&tp->pdev->dev,
15168 "%s: Buffer write failed. err = %d\n",
15169 __func__, ret);
1da177e4
LT
15170 break;
15171 }
15172
15173#if 0
15174 /* validate data reached card RAM correctly. */
15175 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15176 u32 val;
15177 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15178 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15179 dev_err(&tp->pdev->dev,
15180 "%s: Buffer corrupted on device! "
15181 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15182 /* ret = -ENODEV here? */
15183 }
15184 p[i] = 0;
15185 }
15186#endif
15187 /* Now read it back. */
15188 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15189 if (ret) {
5129c3a3
MC
15190 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15191 "err = %d\n", __func__, ret);
1da177e4
LT
15192 break;
15193 }
15194
15195 /* Verify it. */
15196 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15197 if (p[i] == i)
15198 continue;
15199
59e6b434
DM
15200 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15201 DMA_RWCTRL_WRITE_BNDRY_16) {
15202 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15203 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15204 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15205 break;
15206 } else {
2445e461
MC
15207 dev_err(&tp->pdev->dev,
15208 "%s: Buffer corrupted on read back! "
15209 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15210 ret = -ENODEV;
15211 goto out;
15212 }
15213 }
15214
15215 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15216 /* Success. */
15217 ret = 0;
15218 break;
15219 }
15220 }
59e6b434
DM
15221 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15222 DMA_RWCTRL_WRITE_BNDRY_16) {
15223 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15224 * now look for chipsets that are known to expose the
15225 * DMA bug without failing the test.
59e6b434 15226 */
4143470c 15227 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15228 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15229 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15230 } else {
6d1cfbab
MC
15231 /* Safe to use the calculated DMA boundary. */
15232 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15233 }
6d1cfbab 15234
59e6b434
DM
15235 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15236 }
1da177e4
LT
15237
15238out:
4bae65c8 15239 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15240out_nofree:
15241 return ret;
15242}
15243
1da177e4
LT
15244static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15245{
63c3a66f 15246 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15247 tp->bufmgr_config.mbuf_read_dma_low_water =
15248 DEFAULT_MB_RDMA_LOW_WATER_5705;
15249 tp->bufmgr_config.mbuf_mac_rx_low_water =
15250 DEFAULT_MB_MACRX_LOW_WATER_57765;
15251 tp->bufmgr_config.mbuf_high_water =
15252 DEFAULT_MB_HIGH_WATER_57765;
15253
15254 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15255 DEFAULT_MB_RDMA_LOW_WATER_5705;
15256 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15257 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15258 tp->bufmgr_config.mbuf_high_water_jumbo =
15259 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15260 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15261 tp->bufmgr_config.mbuf_read_dma_low_water =
15262 DEFAULT_MB_RDMA_LOW_WATER_5705;
15263 tp->bufmgr_config.mbuf_mac_rx_low_water =
15264 DEFAULT_MB_MACRX_LOW_WATER_5705;
15265 tp->bufmgr_config.mbuf_high_water =
15266 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15267 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15268 tp->bufmgr_config.mbuf_mac_rx_low_water =
15269 DEFAULT_MB_MACRX_LOW_WATER_5906;
15270 tp->bufmgr_config.mbuf_high_water =
15271 DEFAULT_MB_HIGH_WATER_5906;
15272 }
fdfec172
MC
15273
15274 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15275 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15276 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15277 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15278 tp->bufmgr_config.mbuf_high_water_jumbo =
15279 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15280 } else {
15281 tp->bufmgr_config.mbuf_read_dma_low_water =
15282 DEFAULT_MB_RDMA_LOW_WATER;
15283 tp->bufmgr_config.mbuf_mac_rx_low_water =
15284 DEFAULT_MB_MACRX_LOW_WATER;
15285 tp->bufmgr_config.mbuf_high_water =
15286 DEFAULT_MB_HIGH_WATER;
15287
15288 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15289 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15290 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15291 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15292 tp->bufmgr_config.mbuf_high_water_jumbo =
15293 DEFAULT_MB_HIGH_WATER_JUMBO;
15294 }
1da177e4
LT
15295
15296 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15297 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15298}
15299
15300static char * __devinit tg3_phy_string(struct tg3 *tp)
15301{
79eb6904
MC
15302 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15303 case TG3_PHY_ID_BCM5400: return "5400";
15304 case TG3_PHY_ID_BCM5401: return "5401";
15305 case TG3_PHY_ID_BCM5411: return "5411";
15306 case TG3_PHY_ID_BCM5701: return "5701";
15307 case TG3_PHY_ID_BCM5703: return "5703";
15308 case TG3_PHY_ID_BCM5704: return "5704";
15309 case TG3_PHY_ID_BCM5705: return "5705";
15310 case TG3_PHY_ID_BCM5750: return "5750";
15311 case TG3_PHY_ID_BCM5752: return "5752";
15312 case TG3_PHY_ID_BCM5714: return "5714";
15313 case TG3_PHY_ID_BCM5780: return "5780";
15314 case TG3_PHY_ID_BCM5755: return "5755";
15315 case TG3_PHY_ID_BCM5787: return "5787";
15316 case TG3_PHY_ID_BCM5784: return "5784";
15317 case TG3_PHY_ID_BCM5756: return "5722/5756";
15318 case TG3_PHY_ID_BCM5906: return "5906";
15319 case TG3_PHY_ID_BCM5761: return "5761";
15320 case TG3_PHY_ID_BCM5718C: return "5718C";
15321 case TG3_PHY_ID_BCM5718S: return "5718S";
15322 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15323 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15324 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15325 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15326 case 0: return "serdes";
15327 default: return "unknown";
855e1111 15328 }
1da177e4
LT
15329}
15330
f9804ddb
MC
15331static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15332{
63c3a66f 15333 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15334 strcpy(str, "PCI Express");
15335 return str;
63c3a66f 15336 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15337 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15338
15339 strcpy(str, "PCIX:");
15340
15341 if ((clock_ctrl == 7) ||
15342 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15343 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15344 strcat(str, "133MHz");
15345 else if (clock_ctrl == 0)
15346 strcat(str, "33MHz");
15347 else if (clock_ctrl == 2)
15348 strcat(str, "50MHz");
15349 else if (clock_ctrl == 4)
15350 strcat(str, "66MHz");
15351 else if (clock_ctrl == 6)
15352 strcat(str, "100MHz");
f9804ddb
MC
15353 } else {
15354 strcpy(str, "PCI:");
63c3a66f 15355 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15356 strcat(str, "66MHz");
15357 else
15358 strcat(str, "33MHz");
15359 }
63c3a66f 15360 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15361 strcat(str, ":32-bit");
15362 else
15363 strcat(str, ":64-bit");
15364 return str;
15365}
15366
8c2dc7e1 15367static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15368{
15369 struct pci_dev *peer;
15370 unsigned int func, devnr = tp->pdev->devfn & ~7;
15371
15372 for (func = 0; func < 8; func++) {
15373 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15374 if (peer && peer != tp->pdev)
15375 break;
15376 pci_dev_put(peer);
15377 }
16fe9d74
MC
15378 /* 5704 can be configured in single-port mode, set peer to
15379 * tp->pdev in that case.
15380 */
15381 if (!peer) {
15382 peer = tp->pdev;
15383 return peer;
15384 }
1da177e4
LT
15385
15386 /*
15387 * We don't need to keep the refcount elevated; there's no way
15388 * to remove one half of this device without removing the other
15389 */
15390 pci_dev_put(peer);
15391
15392 return peer;
15393}
15394
15f9850d
DM
15395static void __devinit tg3_init_coal(struct tg3 *tp)
15396{
15397 struct ethtool_coalesce *ec = &tp->coal;
15398
15399 memset(ec, 0, sizeof(*ec));
15400 ec->cmd = ETHTOOL_GCOALESCE;
15401 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15402 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15403 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15404 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15405 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15406 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15407 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15408 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15409 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15410
15411 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15412 HOSTCC_MODE_CLRTICK_TXBD)) {
15413 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15414 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15415 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15416 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15417 }
d244c892 15418
63c3a66f 15419 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15420 ec->rx_coalesce_usecs_irq = 0;
15421 ec->tx_coalesce_usecs_irq = 0;
15422 ec->stats_block_coalesce_usecs = 0;
15423 }
15f9850d
DM
15424}
15425
1da177e4
LT
15426static int __devinit tg3_init_one(struct pci_dev *pdev,
15427 const struct pci_device_id *ent)
15428{
1da177e4
LT
15429 struct net_device *dev;
15430 struct tg3 *tp;
646c9edd
MC
15431 int i, err, pm_cap;
15432 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15433 char str[40];
72f2afb8 15434 u64 dma_mask, persist_dma_mask;
c8f44aff 15435 netdev_features_t features = 0;
1da177e4 15436
05dbe005 15437 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15438
15439 err = pci_enable_device(pdev);
15440 if (err) {
2445e461 15441 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15442 return err;
15443 }
15444
1da177e4
LT
15445 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15446 if (err) {
2445e461 15447 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15448 goto err_out_disable_pdev;
15449 }
15450
15451 pci_set_master(pdev);
15452
15453 /* Find power-management capability. */
15454 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15455 if (pm_cap == 0) {
2445e461
MC
15456 dev_err(&pdev->dev,
15457 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15458 err = -EIO;
15459 goto err_out_free_res;
15460 }
15461
16821285
MC
15462 err = pci_set_power_state(pdev, PCI_D0);
15463 if (err) {
15464 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15465 goto err_out_free_res;
15466 }
15467
fe5f5787 15468 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15469 if (!dev) {
1da177e4 15470 err = -ENOMEM;
16821285 15471 goto err_out_power_down;
1da177e4
LT
15472 }
15473
1da177e4
LT
15474 SET_NETDEV_DEV(dev, &pdev->dev);
15475
1da177e4
LT
15476 tp = netdev_priv(dev);
15477 tp->pdev = pdev;
15478 tp->dev = dev;
15479 tp->pm_cap = pm_cap;
1da177e4
LT
15480 tp->rx_mode = TG3_DEF_RX_MODE;
15481 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15482
1da177e4
LT
15483 if (tg3_debug > 0)
15484 tp->msg_enable = tg3_debug;
15485 else
15486 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15487
15488 /* The word/byte swap controls here control register access byte
15489 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15490 * setting below.
15491 */
15492 tp->misc_host_ctrl =
15493 MISC_HOST_CTRL_MASK_PCI_INT |
15494 MISC_HOST_CTRL_WORD_SWAP |
15495 MISC_HOST_CTRL_INDIR_ACCESS |
15496 MISC_HOST_CTRL_PCISTATE_RW;
15497
15498 /* The NONFRM (non-frame) byte/word swap controls take effect
15499 * on descriptor entries, anything which isn't packet data.
15500 *
15501 * The StrongARM chips on the board (one for tx, one for rx)
15502 * are running in big-endian mode.
15503 */
15504 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15505 GRC_MODE_WSWAP_NONFRM_DATA);
15506#ifdef __BIG_ENDIAN
15507 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15508#endif
15509 spin_lock_init(&tp->lock);
1da177e4 15510 spin_lock_init(&tp->indirect_lock);
c4028958 15511 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15512
d5fe488a 15513 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15514 if (!tp->regs) {
ab96b241 15515 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15516 err = -ENOMEM;
15517 goto err_out_free_dev;
15518 }
15519
c9cab24e
MC
15520 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15521 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15522 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15523 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15524 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15525 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15526 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15527 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15528 tg3_flag_set(tp, ENABLE_APE);
15529 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15530 if (!tp->aperegs) {
15531 dev_err(&pdev->dev,
15532 "Cannot map APE registers, aborting\n");
15533 err = -ENOMEM;
15534 goto err_out_iounmap;
15535 }
15536 }
15537
1da177e4
LT
15538 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15539 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15540
1da177e4 15541 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15542 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15543 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15544 dev->irq = pdev->irq;
1da177e4
LT
15545
15546 err = tg3_get_invariants(tp);
15547 if (err) {
ab96b241
MC
15548 dev_err(&pdev->dev,
15549 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15550 goto err_out_apeunmap;
1da177e4
LT
15551 }
15552
4a29cc2e
MC
15553 /* The EPB bridge inside 5714, 5715, and 5780 and any
15554 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15555 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15556 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15557 * do DMA address check in tg3_start_xmit().
15558 */
63c3a66f 15559 if (tg3_flag(tp, IS_5788))
284901a9 15560 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15561 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15562 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15563#ifdef CONFIG_HIGHMEM
6a35528a 15564 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15565#endif
4a29cc2e 15566 } else
6a35528a 15567 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15568
15569 /* Configure DMA attributes. */
284901a9 15570 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15571 err = pci_set_dma_mask(pdev, dma_mask);
15572 if (!err) {
0da0606f 15573 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15574 err = pci_set_consistent_dma_mask(pdev,
15575 persist_dma_mask);
15576 if (err < 0) {
ab96b241
MC
15577 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15578 "DMA for consistent allocations\n");
c9cab24e 15579 goto err_out_apeunmap;
72f2afb8
MC
15580 }
15581 }
15582 }
284901a9
YH
15583 if (err || dma_mask == DMA_BIT_MASK(32)) {
15584 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15585 if (err) {
ab96b241
MC
15586 dev_err(&pdev->dev,
15587 "No usable DMA configuration, aborting\n");
c9cab24e 15588 goto err_out_apeunmap;
72f2afb8
MC
15589 }
15590 }
15591
fdfec172 15592 tg3_init_bufmgr_config(tp);
1da177e4 15593
0da0606f
MC
15594 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15595
15596 /* 5700 B0 chips do not support checksumming correctly due
15597 * to hardware bugs.
15598 */
15599 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15600 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15601
15602 if (tg3_flag(tp, 5755_PLUS))
15603 features |= NETIF_F_IPV6_CSUM;
15604 }
15605
4e3a7aaa
MC
15606 /* TSO is on by default on chips that support hardware TSO.
15607 * Firmware TSO on older chips gives lower performance, so it
15608 * is off by default, but can be enabled using ethtool.
15609 */
63c3a66f
JP
15610 if ((tg3_flag(tp, HW_TSO_1) ||
15611 tg3_flag(tp, HW_TSO_2) ||
15612 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15613 (features & NETIF_F_IP_CSUM))
15614 features |= NETIF_F_TSO;
63c3a66f 15615 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15616 if (features & NETIF_F_IPV6_CSUM)
15617 features |= NETIF_F_TSO6;
63c3a66f 15618 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15619 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15620 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15621 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15622 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15623 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15624 features |= NETIF_F_TSO_ECN;
b0026624 15625 }
1da177e4 15626
d542fe27
MC
15627 dev->features |= features;
15628 dev->vlan_features |= features;
15629
06c03c02
MB
15630 /*
15631 * Add loopback capability only for a subset of devices that support
15632 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15633 * loopback for the remaining devices.
15634 */
15635 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15636 !tg3_flag(tp, CPMU_PRESENT))
15637 /* Add the loopback capability */
0da0606f
MC
15638 features |= NETIF_F_LOOPBACK;
15639
0da0606f 15640 dev->hw_features |= features;
06c03c02 15641
1da177e4 15642 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15643 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15644 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15645 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15646 tp->rx_pending = 63;
15647 }
15648
1da177e4
LT
15649 err = tg3_get_device_address(tp);
15650 if (err) {
ab96b241
MC
15651 dev_err(&pdev->dev,
15652 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15653 goto err_out_apeunmap;
c88864df
MC
15654 }
15655
1da177e4
LT
15656 /*
15657 * Reset chip in case UNDI or EFI driver did not shutdown
15658 * DMA self test will enable WDMAC and we'll see (spurious)
15659 * pending DMA on the PCI bus at that point.
15660 */
15661 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15662 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15663 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15664 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15665 }
15666
15667 err = tg3_test_dma(tp);
15668 if (err) {
ab96b241 15669 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15670 goto err_out_apeunmap;
1da177e4
LT
15671 }
15672
78f90dcf
MC
15673 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15674 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15675 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15676 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15677 struct tg3_napi *tnapi = &tp->napi[i];
15678
15679 tnapi->tp = tp;
15680 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15681
15682 tnapi->int_mbox = intmbx;
93a700a9 15683 if (i <= 4)
78f90dcf
MC
15684 intmbx += 0x8;
15685 else
15686 intmbx += 0x4;
15687
15688 tnapi->consmbox = rcvmbx;
15689 tnapi->prodmbox = sndmbx;
15690
66cfd1bd 15691 if (i)
78f90dcf 15692 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15693 else
78f90dcf 15694 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15695
63c3a66f 15696 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15697 break;
15698
15699 /*
15700 * If we support MSIX, we'll be using RSS. If we're using
15701 * RSS, the first vector only handles link interrupts and the
15702 * remaining vectors handle rx and tx interrupts. Reuse the
15703 * mailbox values for the next iteration. The values we setup
15704 * above are still useful for the single vectored mode.
15705 */
15706 if (!i)
15707 continue;
15708
15709 rcvmbx += 0x8;
15710
15711 if (sndmbx & 0x4)
15712 sndmbx -= 0x4;
15713 else
15714 sndmbx += 0xc;
15715 }
15716
15f9850d
DM
15717 tg3_init_coal(tp);
15718
c49a1561
MC
15719 pci_set_drvdata(pdev, dev);
15720
cd0d7228
MC
15721 if (tg3_flag(tp, 5717_PLUS)) {
15722 /* Resume a low-power mode */
15723 tg3_frob_aux_power(tp, false);
15724 }
15725
1da177e4
LT
15726 err = register_netdev(dev);
15727 if (err) {
ab96b241 15728 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15729 goto err_out_apeunmap;
1da177e4
LT
15730 }
15731
05dbe005
JP
15732 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15733 tp->board_part_number,
15734 tp->pci_chip_rev_id,
15735 tg3_bus_string(tp, str),
15736 dev->dev_addr);
1da177e4 15737
f07e9af3 15738 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15739 struct phy_device *phydev;
15740 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15741 netdev_info(dev,
15742 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15743 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15744 } else {
15745 char *ethtype;
15746
15747 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15748 ethtype = "10/100Base-TX";
15749 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15750 ethtype = "1000Base-SX";
15751 else
15752 ethtype = "10/100/1000Base-T";
15753
5129c3a3 15754 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15755 "(WireSpeed[%d], EEE[%d])\n",
15756 tg3_phy_string(tp), ethtype,
15757 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15758 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15759 }
05dbe005
JP
15760
15761 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15762 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15763 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15764 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15765 tg3_flag(tp, ENABLE_ASF) != 0,
15766 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15767 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15768 tp->dma_rwctrl,
15769 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15770 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15771
b45aa2f6
MC
15772 pci_save_state(pdev);
15773
1da177e4
LT
15774 return 0;
15775
0d3031d9
MC
15776err_out_apeunmap:
15777 if (tp->aperegs) {
15778 iounmap(tp->aperegs);
15779 tp->aperegs = NULL;
15780 }
15781
1da177e4 15782err_out_iounmap:
6892914f
MC
15783 if (tp->regs) {
15784 iounmap(tp->regs);
22abe310 15785 tp->regs = NULL;
6892914f 15786 }
1da177e4
LT
15787
15788err_out_free_dev:
15789 free_netdev(dev);
15790
16821285
MC
15791err_out_power_down:
15792 pci_set_power_state(pdev, PCI_D3hot);
15793
1da177e4
LT
15794err_out_free_res:
15795 pci_release_regions(pdev);
15796
15797err_out_disable_pdev:
15798 pci_disable_device(pdev);
15799 pci_set_drvdata(pdev, NULL);
15800 return err;
15801}
15802
15803static void __devexit tg3_remove_one(struct pci_dev *pdev)
15804{
15805 struct net_device *dev = pci_get_drvdata(pdev);
15806
15807 if (dev) {
15808 struct tg3 *tp = netdev_priv(dev);
15809
077f849d
JSR
15810 if (tp->fw)
15811 release_firmware(tp->fw);
15812
db219973 15813 tg3_reset_task_cancel(tp);
158d7abd 15814
e730c823 15815 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15816 tg3_phy_fini(tp);
158d7abd 15817 tg3_mdio_fini(tp);
b02fd9e3 15818 }
158d7abd 15819
1da177e4 15820 unregister_netdev(dev);
0d3031d9
MC
15821 if (tp->aperegs) {
15822 iounmap(tp->aperegs);
15823 tp->aperegs = NULL;
15824 }
6892914f
MC
15825 if (tp->regs) {
15826 iounmap(tp->regs);
22abe310 15827 tp->regs = NULL;
6892914f 15828 }
1da177e4
LT
15829 free_netdev(dev);
15830 pci_release_regions(pdev);
15831 pci_disable_device(pdev);
15832 pci_set_drvdata(pdev, NULL);
15833 }
15834}
15835
aa6027ca 15836#ifdef CONFIG_PM_SLEEP
c866b7ea 15837static int tg3_suspend(struct device *device)
1da177e4 15838{
c866b7ea 15839 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15840 struct net_device *dev = pci_get_drvdata(pdev);
15841 struct tg3 *tp = netdev_priv(dev);
15842 int err;
15843
15844 if (!netif_running(dev))
15845 return 0;
15846
db219973 15847 tg3_reset_task_cancel(tp);
b02fd9e3 15848 tg3_phy_stop(tp);
1da177e4
LT
15849 tg3_netif_stop(tp);
15850
15851 del_timer_sync(&tp->timer);
15852
f47c11ee 15853 tg3_full_lock(tp, 1);
1da177e4 15854 tg3_disable_ints(tp);
f47c11ee 15855 tg3_full_unlock(tp);
1da177e4
LT
15856
15857 netif_device_detach(dev);
15858
f47c11ee 15859 tg3_full_lock(tp, 0);
944d980e 15860 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15861 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15862 tg3_full_unlock(tp);
1da177e4 15863
c866b7ea 15864 err = tg3_power_down_prepare(tp);
1da177e4 15865 if (err) {
b02fd9e3
MC
15866 int err2;
15867
f47c11ee 15868 tg3_full_lock(tp, 0);
1da177e4 15869
63c3a66f 15870 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15871 err2 = tg3_restart_hw(tp, 1);
15872 if (err2)
b9ec6c1b 15873 goto out;
1da177e4
LT
15874
15875 tp->timer.expires = jiffies + tp->timer_offset;
15876 add_timer(&tp->timer);
15877
15878 netif_device_attach(dev);
15879 tg3_netif_start(tp);
15880
b9ec6c1b 15881out:
f47c11ee 15882 tg3_full_unlock(tp);
b02fd9e3
MC
15883
15884 if (!err2)
15885 tg3_phy_start(tp);
1da177e4
LT
15886 }
15887
15888 return err;
15889}
15890
c866b7ea 15891static int tg3_resume(struct device *device)
1da177e4 15892{
c866b7ea 15893 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15894 struct net_device *dev = pci_get_drvdata(pdev);
15895 struct tg3 *tp = netdev_priv(dev);
15896 int err;
15897
15898 if (!netif_running(dev))
15899 return 0;
15900
1da177e4
LT
15901 netif_device_attach(dev);
15902
f47c11ee 15903 tg3_full_lock(tp, 0);
1da177e4 15904
63c3a66f 15905 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15906 err = tg3_restart_hw(tp, 1);
15907 if (err)
15908 goto out;
1da177e4
LT
15909
15910 tp->timer.expires = jiffies + tp->timer_offset;
15911 add_timer(&tp->timer);
15912
1da177e4
LT
15913 tg3_netif_start(tp);
15914
b9ec6c1b 15915out:
f47c11ee 15916 tg3_full_unlock(tp);
1da177e4 15917
b02fd9e3
MC
15918 if (!err)
15919 tg3_phy_start(tp);
15920
b9ec6c1b 15921 return err;
1da177e4
LT
15922}
15923
c866b7ea 15924static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15925#define TG3_PM_OPS (&tg3_pm_ops)
15926
15927#else
15928
15929#define TG3_PM_OPS NULL
15930
15931#endif /* CONFIG_PM_SLEEP */
c866b7ea 15932
b45aa2f6
MC
15933/**
15934 * tg3_io_error_detected - called when PCI error is detected
15935 * @pdev: Pointer to PCI device
15936 * @state: The current pci connection state
15937 *
15938 * This function is called after a PCI bus error affecting
15939 * this device has been detected.
15940 */
15941static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15942 pci_channel_state_t state)
15943{
15944 struct net_device *netdev = pci_get_drvdata(pdev);
15945 struct tg3 *tp = netdev_priv(netdev);
15946 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15947
15948 netdev_info(netdev, "PCI I/O error detected\n");
15949
15950 rtnl_lock();
15951
15952 if (!netif_running(netdev))
15953 goto done;
15954
15955 tg3_phy_stop(tp);
15956
15957 tg3_netif_stop(tp);
15958
15959 del_timer_sync(&tp->timer);
b45aa2f6
MC
15960
15961 /* Want to make sure that the reset task doesn't run */
db219973 15962 tg3_reset_task_cancel(tp);
63c3a66f 15963 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
b45aa2f6
MC
15964
15965 netif_device_detach(netdev);
15966
15967 /* Clean up software state, even if MMIO is blocked */
15968 tg3_full_lock(tp, 0);
15969 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15970 tg3_full_unlock(tp);
15971
15972done:
15973 if (state == pci_channel_io_perm_failure)
15974 err = PCI_ERS_RESULT_DISCONNECT;
15975 else
15976 pci_disable_device(pdev);
15977
15978 rtnl_unlock();
15979
15980 return err;
15981}
15982
15983/**
15984 * tg3_io_slot_reset - called after the pci bus has been reset.
15985 * @pdev: Pointer to PCI device
15986 *
15987 * Restart the card from scratch, as if from a cold-boot.
15988 * At this point, the card has exprienced a hard reset,
15989 * followed by fixups by BIOS, and has its config space
15990 * set up identically to what it was at cold boot.
15991 */
15992static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15993{
15994 struct net_device *netdev = pci_get_drvdata(pdev);
15995 struct tg3 *tp = netdev_priv(netdev);
15996 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15997 int err;
15998
15999 rtnl_lock();
16000
16001 if (pci_enable_device(pdev)) {
16002 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
16003 goto done;
16004 }
16005
16006 pci_set_master(pdev);
16007 pci_restore_state(pdev);
16008 pci_save_state(pdev);
16009
16010 if (!netif_running(netdev)) {
16011 rc = PCI_ERS_RESULT_RECOVERED;
16012 goto done;
16013 }
16014
16015 err = tg3_power_up(tp);
bed9829f 16016 if (err)
b45aa2f6 16017 goto done;
b45aa2f6
MC
16018
16019 rc = PCI_ERS_RESULT_RECOVERED;
16020
16021done:
16022 rtnl_unlock();
16023
16024 return rc;
16025}
16026
16027/**
16028 * tg3_io_resume - called when traffic can start flowing again.
16029 * @pdev: Pointer to PCI device
16030 *
16031 * This callback is called when the error recovery driver tells
16032 * us that its OK to resume normal operation.
16033 */
16034static void tg3_io_resume(struct pci_dev *pdev)
16035{
16036 struct net_device *netdev = pci_get_drvdata(pdev);
16037 struct tg3 *tp = netdev_priv(netdev);
16038 int err;
16039
16040 rtnl_lock();
16041
16042 if (!netif_running(netdev))
16043 goto done;
16044
16045 tg3_full_lock(tp, 0);
63c3a66f 16046 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
16047 err = tg3_restart_hw(tp, 1);
16048 tg3_full_unlock(tp);
16049 if (err) {
16050 netdev_err(netdev, "Cannot restart hardware after reset.\n");
16051 goto done;
16052 }
16053
16054 netif_device_attach(netdev);
16055
16056 tp->timer.expires = jiffies + tp->timer_offset;
16057 add_timer(&tp->timer);
16058
16059 tg3_netif_start(tp);
16060
16061 tg3_phy_start(tp);
16062
16063done:
16064 rtnl_unlock();
16065}
16066
16067static struct pci_error_handlers tg3_err_handler = {
16068 .error_detected = tg3_io_error_detected,
16069 .slot_reset = tg3_io_slot_reset,
16070 .resume = tg3_io_resume
16071};
16072
1da177e4
LT
16073static struct pci_driver tg3_driver = {
16074 .name = DRV_MODULE_NAME,
16075 .id_table = tg3_pci_tbl,
16076 .probe = tg3_init_one,
16077 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 16078 .err_handler = &tg3_err_handler,
aa6027ca 16079 .driver.pm = TG3_PM_OPS,
1da177e4
LT
16080};
16081
16082static int __init tg3_init(void)
16083{
29917620 16084 return pci_register_driver(&tg3_driver);
1da177e4
LT
16085}
16086
16087static void __exit tg3_cleanup(void)
16088{
16089 pci_unregister_driver(&tg3_driver);
16090}
16091
16092module_init(tg3_init);
16093module_exit(tg3_cleanup);