CDC NCM: Use kzalloc rather than kmalloc followed by memset with 0
[linux-2.6-block.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
5ae7fa06 92#define TG3_MIN_NUM 121
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
5ae7fa06 95#define DRV_MODULE_RELDATE "November 2, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 138#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
139
140/* Do not place this n-ring entries value into the tp struct itself,
141 * we really want to expose these constants to GCC so that modulo et
142 * al. operations are done with shifts and masks instead of with
143 * hw multiply/modulo instructions. Another solution would be to
144 * replace things like '% foo' with '& (foo - 1)'.
145 */
1da177e4
LT
146
147#define TG3_TX_RING_SIZE 512
148#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
149
2c49a44d
MC
150#define TG3_RX_STD_RING_BYTES(tp) \
151 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
152#define TG3_RX_JMB_RING_BYTES(tp) \
153 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
154#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 155 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
156#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
157 TG3_TX_RING_SIZE)
1da177e4
LT
158#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
159
287be12e
MC
160#define TG3_DMA_BYTE_ENAB 64
161
162#define TG3_RX_STD_DMA_SZ 1536
163#define TG3_RX_JMB_DMA_SZ 9046
164
165#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
166
167#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
168#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 169
2c49a44d
MC
170#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 172
2c49a44d
MC
173#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
174 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 175
d2757fc4
MC
176/* Due to a hardware bug, the 5701 can only DMA to memory addresses
177 * that are at least dword aligned when used in PCIX mode. The driver
178 * works around this bug by double copying the packet. This workaround
179 * is built into the normal double copy length check for efficiency.
180 *
181 * However, the double copy is only necessary on those architectures
182 * where unaligned memory accesses are inefficient. For those architectures
183 * where unaligned memory accesses incur little penalty, we can reintegrate
184 * the 5701 in the normal rx path. Doing so saves a device structure
185 * dereference by hardcoding the double copy threshold in place.
186 */
187#define TG3_RX_COPY_THRESHOLD 256
188#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
189 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
190#else
191 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
192#endif
193
81389f57
MC
194#if (NET_IP_ALIGN != 0)
195#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
196#else
9205fd9c 197#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
198#endif
199
1da177e4 200/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 201#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
e31aa987 202#define TG3_TX_BD_DMA_MAX 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
63c3a66f 1461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
f07e9af3 1485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
4ba526ce 1499 tg3_generate_fw_event(tp);
95e2869a
MC
1500}
1501
8d5a89b3
MC
1502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
fd6d3f0e
MC
1518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
95e2869a
MC
1645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1648 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
05dbe005
JP
1651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
1658
1659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
47007831
MC
1664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
95e2869a
MC
1669 tg3_ump_link_report(tp);
1670 }
1671}
1672
1673static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
e18ce346 1677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1678 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1679 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1680 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1681 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1682 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
1689static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1690{
1691 u16 miireg;
1692
e18ce346 1693 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1694 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1695 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1696 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1697 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1698 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1699 else
1700 miireg = 0;
1701
1702 return miireg;
1703}
1704
95e2869a
MC
1705static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1706{
1707 u8 cap = 0;
1708
1709 if (lcladv & ADVERTISE_1000XPAUSE) {
1710 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1711 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1712 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1713 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1714 cap = FLOW_CTRL_RX;
95e2869a
MC
1715 } else {
1716 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1717 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1718 }
1719 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1720 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1721 cap = FLOW_CTRL_TX;
95e2869a
MC
1722 }
1723
1724 return cap;
1725}
1726
f51f3562 1727static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1728{
b02fd9e3 1729 u8 autoneg;
f51f3562 1730 u8 flowctrl = 0;
95e2869a
MC
1731 u32 old_rx_mode = tp->rx_mode;
1732 u32 old_tx_mode = tp->tx_mode;
1733
63c3a66f 1734 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1735 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1736 else
1737 autoneg = tp->link_config.autoneg;
1738
63c3a66f 1739 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1740 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1741 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1742 else
bc02ff95 1743 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1744 } else
1745 flowctrl = tp->link_config.flowctrl;
95e2869a 1746
f51f3562 1747 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1748
e18ce346 1749 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1750 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1751 else
1752 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1753
f51f3562 1754 if (old_rx_mode != tp->rx_mode)
95e2869a 1755 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1756
e18ce346 1757 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1758 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1759 else
1760 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1761
f51f3562 1762 if (old_tx_mode != tp->tx_mode)
95e2869a 1763 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1764}
1765
b02fd9e3
MC
1766static void tg3_adjust_link(struct net_device *dev)
1767{
1768 u8 oldflowctrl, linkmesg = 0;
1769 u32 mac_mode, lcl_adv, rmt_adv;
1770 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1771 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1772
24bb4fb6 1773 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1774
1775 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1776 MAC_MODE_HALF_DUPLEX);
1777
1778 oldflowctrl = tp->link_config.active_flowctrl;
1779
1780 if (phydev->link) {
1781 lcl_adv = 0;
1782 rmt_adv = 0;
1783
1784 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1785 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1786 else if (phydev->speed == SPEED_1000 ||
1787 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1788 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1789 else
1790 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1791
1792 if (phydev->duplex == DUPLEX_HALF)
1793 mac_mode |= MAC_MODE_HALF_DUPLEX;
1794 else {
1795 lcl_adv = tg3_advert_flowctrl_1000T(
1796 tp->link_config.flowctrl);
1797
1798 if (phydev->pause)
1799 rmt_adv = LPA_PAUSE_CAP;
1800 if (phydev->asym_pause)
1801 rmt_adv |= LPA_PAUSE_ASYM;
1802 }
1803
1804 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1805 } else
1806 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1807
1808 if (mac_mode != tp->mac_mode) {
1809 tp->mac_mode = mac_mode;
1810 tw32_f(MAC_MODE, tp->mac_mode);
1811 udelay(40);
1812 }
1813
fcb389df
MC
1814 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1815 if (phydev->speed == SPEED_10)
1816 tw32(MAC_MI_STAT,
1817 MAC_MI_STAT_10MBPS_MODE |
1818 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1819 else
1820 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1821 }
1822
b02fd9e3
MC
1823 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1824 tw32(MAC_TX_LENGTHS,
1825 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1826 (6 << TX_LENGTHS_IPG_SHIFT) |
1827 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1828 else
1829 tw32(MAC_TX_LENGTHS,
1830 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1831 (6 << TX_LENGTHS_IPG_SHIFT) |
1832 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1833
1834 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1835 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1836 phydev->speed != tp->link_config.active_speed ||
1837 phydev->duplex != tp->link_config.active_duplex ||
1838 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1839 linkmesg = 1;
b02fd9e3
MC
1840
1841 tp->link_config.active_speed = phydev->speed;
1842 tp->link_config.active_duplex = phydev->duplex;
1843
24bb4fb6 1844 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1845
1846 if (linkmesg)
1847 tg3_link_report(tp);
1848}
1849
1850static int tg3_phy_init(struct tg3 *tp)
1851{
1852 struct phy_device *phydev;
1853
f07e9af3 1854 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1855 return 0;
1856
1857 /* Bring the PHY back to a known state. */
1858 tg3_bmcr_reset(tp);
1859
3f0e3ad7 1860 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1861
1862 /* Attach the MAC to the PHY. */
fb28ad35 1863 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1864 phydev->dev_flags, phydev->interface);
b02fd9e3 1865 if (IS_ERR(phydev)) {
ab96b241 1866 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1867 return PTR_ERR(phydev);
1868 }
1869
b02fd9e3 1870 /* Mask with MAC supported features. */
9c61d6bc
MC
1871 switch (phydev->interface) {
1872 case PHY_INTERFACE_MODE_GMII:
1873 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1874 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1875 phydev->supported &= (PHY_GBIT_FEATURES |
1876 SUPPORTED_Pause |
1877 SUPPORTED_Asym_Pause);
1878 break;
1879 }
1880 /* fallthru */
9c61d6bc
MC
1881 case PHY_INTERFACE_MODE_MII:
1882 phydev->supported &= (PHY_BASIC_FEATURES |
1883 SUPPORTED_Pause |
1884 SUPPORTED_Asym_Pause);
1885 break;
1886 default:
3f0e3ad7 1887 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1888 return -EINVAL;
1889 }
1890
f07e9af3 1891 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1892
1893 phydev->advertising = phydev->supported;
1894
b02fd9e3
MC
1895 return 0;
1896}
1897
1898static void tg3_phy_start(struct tg3 *tp)
1899{
1900 struct phy_device *phydev;
1901
f07e9af3 1902 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1903 return;
1904
3f0e3ad7 1905 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1906
80096068
MC
1907 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1908 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1909 phydev->speed = tp->link_config.orig_speed;
1910 phydev->duplex = tp->link_config.orig_duplex;
1911 phydev->autoneg = tp->link_config.orig_autoneg;
1912 phydev->advertising = tp->link_config.orig_advertising;
1913 }
1914
1915 phy_start(phydev);
1916
1917 phy_start_aneg(phydev);
1918}
1919
1920static void tg3_phy_stop(struct tg3 *tp)
1921{
f07e9af3 1922 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1923 return;
1924
3f0e3ad7 1925 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1926}
1927
1928static void tg3_phy_fini(struct tg3 *tp)
1929{
f07e9af3 1930 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1931 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1932 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1933 }
1934}
1935
941ec90f
MC
1936static int tg3_phy_set_extloopbk(struct tg3 *tp)
1937{
1938 int err;
1939 u32 val;
1940
1941 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1942 return 0;
1943
1944 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1945 /* Cannot do read-modify-write on 5401 */
1946 err = tg3_phy_auxctl_write(tp,
1947 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1948 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1949 0x4c20);
1950 goto done;
1951 }
1952
1953 err = tg3_phy_auxctl_read(tp,
1954 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1955 if (err)
1956 return err;
1957
1958 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1959 err = tg3_phy_auxctl_write(tp,
1960 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1961
1962done:
1963 return err;
1964}
1965
7f97a4bd
MC
1966static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1967{
1968 u32 phytest;
1969
1970 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1971 u32 phy;
1972
1973 tg3_writephy(tp, MII_TG3_FET_TEST,
1974 phytest | MII_TG3_FET_SHADOW_EN);
1975 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1976 if (enable)
1977 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1978 else
1979 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1980 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1981 }
1982 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1983 }
1984}
1985
6833c043
MC
1986static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1987{
1988 u32 reg;
1989
63c3a66f
JP
1990 if (!tg3_flag(tp, 5705_PLUS) ||
1991 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1992 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1993 return;
1994
f07e9af3 1995 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1996 tg3_phy_fet_toggle_apd(tp, enable);
1997 return;
1998 }
1999
6833c043
MC
2000 reg = MII_TG3_MISC_SHDW_WREN |
2001 MII_TG3_MISC_SHDW_SCR5_SEL |
2002 MII_TG3_MISC_SHDW_SCR5_LPED |
2003 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2004 MII_TG3_MISC_SHDW_SCR5_SDTL |
2005 MII_TG3_MISC_SHDW_SCR5_C125OE;
2006 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
2007 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2008
2009 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2010
2011
2012 reg = MII_TG3_MISC_SHDW_WREN |
2013 MII_TG3_MISC_SHDW_APD_SEL |
2014 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2015 if (enable)
2016 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2017
2018 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2019}
2020
9ef8ca99
MC
2021static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2022{
2023 u32 phy;
2024
63c3a66f 2025 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2026 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2027 return;
2028
f07e9af3 2029 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2030 u32 ephy;
2031
535ef6e1
MC
2032 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2033 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2034
2035 tg3_writephy(tp, MII_TG3_FET_TEST,
2036 ephy | MII_TG3_FET_SHADOW_EN);
2037 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2038 if (enable)
535ef6e1 2039 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2040 else
535ef6e1
MC
2041 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2042 tg3_writephy(tp, reg, phy);
9ef8ca99 2043 }
535ef6e1 2044 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2045 }
2046 } else {
15ee95c3
MC
2047 int ret;
2048
2049 ret = tg3_phy_auxctl_read(tp,
2050 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2051 if (!ret) {
9ef8ca99
MC
2052 if (enable)
2053 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2054 else
2055 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2056 tg3_phy_auxctl_write(tp,
2057 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2058 }
2059 }
2060}
2061
1da177e4
LT
2062static void tg3_phy_set_wirespeed(struct tg3 *tp)
2063{
15ee95c3 2064 int ret;
1da177e4
LT
2065 u32 val;
2066
f07e9af3 2067 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2068 return;
2069
15ee95c3
MC
2070 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2071 if (!ret)
b4bd2929
MC
2072 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2073 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2074}
2075
b2a5c19c
MC
2076static void tg3_phy_apply_otp(struct tg3 *tp)
2077{
2078 u32 otp, phy;
2079
2080 if (!tp->phy_otp)
2081 return;
2082
2083 otp = tp->phy_otp;
2084
1d36ba45
MC
2085 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2086 return;
b2a5c19c
MC
2087
2088 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2089 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2090 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2091
2092 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2093 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2094 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2095
2096 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2097 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2098 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2099
2100 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2101 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2102
2103 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2104 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2105
2106 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2107 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2108 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2109
1d36ba45 2110 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2111}
2112
52b02d04
MC
2113static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2114{
2115 u32 val;
2116
2117 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2118 return;
2119
2120 tp->setlpicnt = 0;
2121
2122 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2123 current_link_up == 1 &&
a6b68dab
MC
2124 tp->link_config.active_duplex == DUPLEX_FULL &&
2125 (tp->link_config.active_speed == SPEED_100 ||
2126 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2127 u32 eeectl;
2128
2129 if (tp->link_config.active_speed == SPEED_1000)
2130 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2131 else
2132 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2133
2134 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2135
3110f5f5
MC
2136 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2137 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2138
b0c5943f
MC
2139 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2140 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2141 tp->setlpicnt = 2;
2142 }
2143
2144 if (!tp->setlpicnt) {
b715ce94
MC
2145 if (current_link_up == 1 &&
2146 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2147 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2148 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2149 }
2150
52b02d04
MC
2151 val = tr32(TG3_CPMU_EEE_MODE);
2152 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2153 }
2154}
2155
b0c5943f
MC
2156static void tg3_phy_eee_enable(struct tg3 *tp)
2157{
2158 u32 val;
2159
2160 if (tp->link_config.active_speed == SPEED_1000 &&
2161 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2162 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2163 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
2164 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2165 val = MII_TG3_DSP_TAP26_ALNOKO |
2166 MII_TG3_DSP_TAP26_RMRXSTO;
2167 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2168 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2169 }
2170
2171 val = tr32(TG3_CPMU_EEE_MODE);
2172 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2173}
2174
1da177e4
LT
2175static int tg3_wait_macro_done(struct tg3 *tp)
2176{
2177 int limit = 100;
2178
2179 while (limit--) {
2180 u32 tmp32;
2181
f08aa1a8 2182 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2183 if ((tmp32 & 0x1000) == 0)
2184 break;
2185 }
2186 }
d4675b52 2187 if (limit < 0)
1da177e4
LT
2188 return -EBUSY;
2189
2190 return 0;
2191}
2192
2193static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2194{
2195 static const u32 test_pat[4][6] = {
2196 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2197 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2198 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2199 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2200 };
2201 int chan;
2202
2203 for (chan = 0; chan < 4; chan++) {
2204 int i;
2205
2206 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2207 (chan * 0x2000) | 0x0200);
f08aa1a8 2208 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2209
2210 for (i = 0; i < 6; i++)
2211 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2212 test_pat[chan][i]);
2213
f08aa1a8 2214 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2215 if (tg3_wait_macro_done(tp)) {
2216 *resetp = 1;
2217 return -EBUSY;
2218 }
2219
2220 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2221 (chan * 0x2000) | 0x0200);
f08aa1a8 2222 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2223 if (tg3_wait_macro_done(tp)) {
2224 *resetp = 1;
2225 return -EBUSY;
2226 }
2227
f08aa1a8 2228 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2229 if (tg3_wait_macro_done(tp)) {
2230 *resetp = 1;
2231 return -EBUSY;
2232 }
2233
2234 for (i = 0; i < 6; i += 2) {
2235 u32 low, high;
2236
2237 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2238 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2239 tg3_wait_macro_done(tp)) {
2240 *resetp = 1;
2241 return -EBUSY;
2242 }
2243 low &= 0x7fff;
2244 high &= 0x000f;
2245 if (low != test_pat[chan][i] ||
2246 high != test_pat[chan][i+1]) {
2247 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2248 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2249 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2250
2251 return -EBUSY;
2252 }
2253 }
2254 }
2255
2256 return 0;
2257}
2258
2259static int tg3_phy_reset_chanpat(struct tg3 *tp)
2260{
2261 int chan;
2262
2263 for (chan = 0; chan < 4; chan++) {
2264 int i;
2265
2266 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2267 (chan * 0x2000) | 0x0200);
f08aa1a8 2268 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2269 for (i = 0; i < 6; i++)
2270 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2271 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2272 if (tg3_wait_macro_done(tp))
2273 return -EBUSY;
2274 }
2275
2276 return 0;
2277}
2278
2279static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2280{
2281 u32 reg32, phy9_orig;
2282 int retries, do_phy_reset, err;
2283
2284 retries = 10;
2285 do_phy_reset = 1;
2286 do {
2287 if (do_phy_reset) {
2288 err = tg3_bmcr_reset(tp);
2289 if (err)
2290 return err;
2291 do_phy_reset = 0;
2292 }
2293
2294 /* Disable transmitter and interrupt. */
2295 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2296 continue;
2297
2298 reg32 |= 0x3000;
2299 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2300
2301 /* Set full-duplex, 1000 mbps. */
2302 tg3_writephy(tp, MII_BMCR,
221c5637 2303 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2304
2305 /* Set to master mode. */
221c5637 2306 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2307 continue;
2308
221c5637
MC
2309 tg3_writephy(tp, MII_CTRL1000,
2310 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2311
1d36ba45
MC
2312 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2313 if (err)
2314 return err;
1da177e4
LT
2315
2316 /* Block the PHY control access. */
6ee7c0a0 2317 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2318
2319 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2320 if (!err)
2321 break;
2322 } while (--retries);
2323
2324 err = tg3_phy_reset_chanpat(tp);
2325 if (err)
2326 return err;
2327
6ee7c0a0 2328 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2329
2330 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2331 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2332
1d36ba45 2333 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2334
221c5637 2335 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2336
2337 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2338 reg32 &= ~0x3000;
2339 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2340 } else if (!err)
2341 err = -EBUSY;
2342
2343 return err;
2344}
2345
2346/* This will reset the tigon3 PHY if there is no valid
2347 * link unless the FORCE argument is non-zero.
2348 */
2349static int tg3_phy_reset(struct tg3 *tp)
2350{
f833c4c1 2351 u32 val, cpmuctrl;
1da177e4
LT
2352 int err;
2353
60189ddf 2354 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2355 val = tr32(GRC_MISC_CFG);
2356 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2357 udelay(40);
2358 }
f833c4c1
MC
2359 err = tg3_readphy(tp, MII_BMSR, &val);
2360 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2361 if (err != 0)
2362 return -EBUSY;
2363
c8e1e82b
MC
2364 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2365 netif_carrier_off(tp->dev);
2366 tg3_link_report(tp);
2367 }
2368
1da177e4
LT
2369 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2370 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2371 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2372 err = tg3_phy_reset_5703_4_5(tp);
2373 if (err)
2374 return err;
2375 goto out;
2376 }
2377
b2a5c19c
MC
2378 cpmuctrl = 0;
2379 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2380 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2381 cpmuctrl = tr32(TG3_CPMU_CTRL);
2382 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2383 tw32(TG3_CPMU_CTRL,
2384 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2385 }
2386
1da177e4
LT
2387 err = tg3_bmcr_reset(tp);
2388 if (err)
2389 return err;
2390
b2a5c19c 2391 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2392 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2393 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2394
2395 tw32(TG3_CPMU_CTRL, cpmuctrl);
2396 }
2397
bcb37f6c
MC
2398 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2399 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2400 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2401 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2402 CPMU_LSPD_1000MB_MACCLK_12_5) {
2403 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2404 udelay(40);
2405 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2406 }
2407 }
2408
63c3a66f 2409 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2410 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2411 return 0;
2412
b2a5c19c
MC
2413 tg3_phy_apply_otp(tp);
2414
f07e9af3 2415 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2416 tg3_phy_toggle_apd(tp, true);
2417 else
2418 tg3_phy_toggle_apd(tp, false);
2419
1da177e4 2420out:
1d36ba45
MC
2421 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2422 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2423 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2424 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2425 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2426 }
1d36ba45 2427
f07e9af3 2428 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2429 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2430 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2431 }
1d36ba45 2432
f07e9af3 2433 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2434 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2435 tg3_phydsp_write(tp, 0x000a, 0x310b);
2436 tg3_phydsp_write(tp, 0x201f, 0x9506);
2437 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2438 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2439 }
f07e9af3 2440 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2441 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2442 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2443 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2444 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2445 tg3_writephy(tp, MII_TG3_TEST1,
2446 MII_TG3_TEST1_TRIM_EN | 0x4);
2447 } else
2448 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2449
2450 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2451 }
c424cb24 2452 }
1d36ba45 2453
1da177e4
LT
2454 /* Set Extended packet length bit (bit 14) on all chips that */
2455 /* support jumbo frames */
79eb6904 2456 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2457 /* Cannot do read-modify-write on 5401 */
b4bd2929 2458 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2459 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2460 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2461 err = tg3_phy_auxctl_read(tp,
2462 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2463 if (!err)
b4bd2929
MC
2464 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2465 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2466 }
2467
2468 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2469 * jumbo frames transmission.
2470 */
63c3a66f 2471 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2472 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2473 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2474 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2475 }
2476
715116a1 2477 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2478 /* adjust output voltage */
535ef6e1 2479 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2480 }
2481
9ef8ca99 2482 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2483 tg3_phy_set_wirespeed(tp);
2484 return 0;
2485}
2486
3a1e19d3
MC
2487#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2488#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2489#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2490 TG3_GPIO_MSG_NEED_VAUX)
2491#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2492 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2493 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2494 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2495 (TG3_GPIO_MSG_DRVR_PRES << 12))
2496
2497#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2498 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2499 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2500 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2501 (TG3_GPIO_MSG_NEED_VAUX << 12))
2502
2503static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2504{
2505 u32 status, shift;
2506
2507 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2508 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2509 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2510 else
2511 status = tr32(TG3_CPMU_DRV_STATUS);
2512
2513 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2514 status &= ~(TG3_GPIO_MSG_MASK << shift);
2515 status |= (newstat << shift);
2516
2517 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2518 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2519 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2520 else
2521 tw32(TG3_CPMU_DRV_STATUS, status);
2522
2523 return status >> TG3_APE_GPIO_MSG_SHIFT;
2524}
2525
520b2756
MC
2526static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2527{
2528 if (!tg3_flag(tp, IS_NIC))
2529 return 0;
2530
3a1e19d3
MC
2531 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2532 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2533 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2534 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2535 return -EIO;
520b2756 2536
3a1e19d3
MC
2537 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2538
2539 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2540 TG3_GRC_LCLCTL_PWRSW_DELAY);
2541
2542 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2543 } else {
2544 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2545 TG3_GRC_LCLCTL_PWRSW_DELAY);
2546 }
6f5c8f83 2547
520b2756
MC
2548 return 0;
2549}
2550
2551static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2552{
2553 u32 grc_local_ctrl;
2554
2555 if (!tg3_flag(tp, IS_NIC) ||
2556 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2557 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2558 return;
2559
2560 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2561
2562 tw32_wait_f(GRC_LOCAL_CTRL,
2563 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2564 TG3_GRC_LCLCTL_PWRSW_DELAY);
2565
2566 tw32_wait_f(GRC_LOCAL_CTRL,
2567 grc_local_ctrl,
2568 TG3_GRC_LCLCTL_PWRSW_DELAY);
2569
2570 tw32_wait_f(GRC_LOCAL_CTRL,
2571 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2572 TG3_GRC_LCLCTL_PWRSW_DELAY);
2573}
2574
2575static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2576{
2577 if (!tg3_flag(tp, IS_NIC))
2578 return;
2579
2580 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2581 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2582 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2583 (GRC_LCLCTRL_GPIO_OE0 |
2584 GRC_LCLCTRL_GPIO_OE1 |
2585 GRC_LCLCTRL_GPIO_OE2 |
2586 GRC_LCLCTRL_GPIO_OUTPUT0 |
2587 GRC_LCLCTRL_GPIO_OUTPUT1),
2588 TG3_GRC_LCLCTL_PWRSW_DELAY);
2589 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2590 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2591 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2592 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2593 GRC_LCLCTRL_GPIO_OE1 |
2594 GRC_LCLCTRL_GPIO_OE2 |
2595 GRC_LCLCTRL_GPIO_OUTPUT0 |
2596 GRC_LCLCTRL_GPIO_OUTPUT1 |
2597 tp->grc_local_ctrl;
2598 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2599 TG3_GRC_LCLCTL_PWRSW_DELAY);
2600
2601 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2602 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2603 TG3_GRC_LCLCTL_PWRSW_DELAY);
2604
2605 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2606 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2607 TG3_GRC_LCLCTL_PWRSW_DELAY);
2608 } else {
2609 u32 no_gpio2;
2610 u32 grc_local_ctrl = 0;
2611
2612 /* Workaround to prevent overdrawing Amps. */
2613 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2614 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2615 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2616 grc_local_ctrl,
2617 TG3_GRC_LCLCTL_PWRSW_DELAY);
2618 }
2619
2620 /* On 5753 and variants, GPIO2 cannot be used. */
2621 no_gpio2 = tp->nic_sram_data_cfg &
2622 NIC_SRAM_DATA_CFG_NO_GPIO2;
2623
2624 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2625 GRC_LCLCTRL_GPIO_OE1 |
2626 GRC_LCLCTRL_GPIO_OE2 |
2627 GRC_LCLCTRL_GPIO_OUTPUT1 |
2628 GRC_LCLCTRL_GPIO_OUTPUT2;
2629 if (no_gpio2) {
2630 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2631 GRC_LCLCTRL_GPIO_OUTPUT2);
2632 }
2633 tw32_wait_f(GRC_LOCAL_CTRL,
2634 tp->grc_local_ctrl | grc_local_ctrl,
2635 TG3_GRC_LCLCTL_PWRSW_DELAY);
2636
2637 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2638
2639 tw32_wait_f(GRC_LOCAL_CTRL,
2640 tp->grc_local_ctrl | grc_local_ctrl,
2641 TG3_GRC_LCLCTL_PWRSW_DELAY);
2642
2643 if (!no_gpio2) {
2644 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2645 tw32_wait_f(GRC_LOCAL_CTRL,
2646 tp->grc_local_ctrl | grc_local_ctrl,
2647 TG3_GRC_LCLCTL_PWRSW_DELAY);
2648 }
2649 }
3a1e19d3
MC
2650}
2651
cd0d7228 2652static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2653{
2654 u32 msg = 0;
2655
2656 /* Serialize power state transitions */
2657 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2658 return;
2659
cd0d7228 2660 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2661 msg = TG3_GPIO_MSG_NEED_VAUX;
2662
2663 msg = tg3_set_function_status(tp, msg);
2664
2665 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2666 goto done;
6f5c8f83 2667
3a1e19d3
MC
2668 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2669 tg3_pwrsrc_switch_to_vaux(tp);
2670 else
2671 tg3_pwrsrc_die_with_vmain(tp);
2672
2673done:
6f5c8f83 2674 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2675}
2676
cd0d7228 2677static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2678{
683644b7 2679 bool need_vaux = false;
1da177e4 2680
334355aa 2681 /* The GPIOs do something completely different on 57765. */
63c3a66f 2682 if (!tg3_flag(tp, IS_NIC) ||
334355aa 2683 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2684 return;
2685
3a1e19d3
MC
2686 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2687 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2688 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2689 tg3_frob_aux_power_5717(tp, include_wol ?
2690 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2691 return;
2692 }
2693
2694 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2695 struct net_device *dev_peer;
2696
2697 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2698
bc1c7567 2699 /* remove_one() may have been run on the peer. */
683644b7
MC
2700 if (dev_peer) {
2701 struct tg3 *tp_peer = netdev_priv(dev_peer);
2702
63c3a66f 2703 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2704 return;
2705
cd0d7228 2706 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2707 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2708 need_vaux = true;
2709 }
1da177e4
LT
2710 }
2711
cd0d7228
MC
2712 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2713 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2714 need_vaux = true;
2715
520b2756
MC
2716 if (need_vaux)
2717 tg3_pwrsrc_switch_to_vaux(tp);
2718 else
2719 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2720}
2721
e8f3f6ca
MC
2722static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2723{
2724 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2725 return 1;
79eb6904 2726 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2727 if (speed != SPEED_10)
2728 return 1;
2729 } else if (speed == SPEED_10)
2730 return 1;
2731
2732 return 0;
2733}
2734
1da177e4 2735static int tg3_setup_phy(struct tg3 *, int);
1da177e4
LT
2736static int tg3_halt_cpu(struct tg3 *, u32);
2737
0a459aac 2738static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2739{
ce057f01
MC
2740 u32 val;
2741
f07e9af3 2742 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2743 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2744 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2745 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2746
2747 sg_dig_ctrl |=
2748 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2749 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2750 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2751 }
3f7045c1 2752 return;
5129724a 2753 }
3f7045c1 2754
60189ddf 2755 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2756 tg3_bmcr_reset(tp);
2757 val = tr32(GRC_MISC_CFG);
2758 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2759 udelay(40);
2760 return;
f07e9af3 2761 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2762 u32 phytest;
2763 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2764 u32 phy;
2765
2766 tg3_writephy(tp, MII_ADVERTISE, 0);
2767 tg3_writephy(tp, MII_BMCR,
2768 BMCR_ANENABLE | BMCR_ANRESTART);
2769
2770 tg3_writephy(tp, MII_TG3_FET_TEST,
2771 phytest | MII_TG3_FET_SHADOW_EN);
2772 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2773 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2774 tg3_writephy(tp,
2775 MII_TG3_FET_SHDW_AUXMODE4,
2776 phy);
2777 }
2778 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2779 }
2780 return;
0a459aac 2781 } else if (do_low_power) {
715116a1
MC
2782 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2783 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2784
b4bd2929
MC
2785 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2786 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2787 MII_TG3_AUXCTL_PCTL_VREG_11V;
2788 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2789 }
3f7045c1 2790
15c3b696
MC
2791 /* The PHY should not be powered down on some chips because
2792 * of bugs.
2793 */
2794 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2795 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2796 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2797 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2798 return;
ce057f01 2799
bcb37f6c
MC
2800 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2801 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2802 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2803 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2804 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2805 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2806 }
2807
15c3b696
MC
2808 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2809}
2810
ffbcfed4
MC
2811/* tp->lock is held. */
2812static int tg3_nvram_lock(struct tg3 *tp)
2813{
63c3a66f 2814 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2815 int i;
2816
2817 if (tp->nvram_lock_cnt == 0) {
2818 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2819 for (i = 0; i < 8000; i++) {
2820 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2821 break;
2822 udelay(20);
2823 }
2824 if (i == 8000) {
2825 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2826 return -ENODEV;
2827 }
2828 }
2829 tp->nvram_lock_cnt++;
2830 }
2831 return 0;
2832}
2833
2834/* tp->lock is held. */
2835static void tg3_nvram_unlock(struct tg3 *tp)
2836{
63c3a66f 2837 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2838 if (tp->nvram_lock_cnt > 0)
2839 tp->nvram_lock_cnt--;
2840 if (tp->nvram_lock_cnt == 0)
2841 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2842 }
2843}
2844
2845/* tp->lock is held. */
2846static void tg3_enable_nvram_access(struct tg3 *tp)
2847{
63c3a66f 2848 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2849 u32 nvaccess = tr32(NVRAM_ACCESS);
2850
2851 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2852 }
2853}
2854
2855/* tp->lock is held. */
2856static void tg3_disable_nvram_access(struct tg3 *tp)
2857{
63c3a66f 2858 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2859 u32 nvaccess = tr32(NVRAM_ACCESS);
2860
2861 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2862 }
2863}
2864
2865static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2866 u32 offset, u32 *val)
2867{
2868 u32 tmp;
2869 int i;
2870
2871 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2872 return -EINVAL;
2873
2874 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2875 EEPROM_ADDR_DEVID_MASK |
2876 EEPROM_ADDR_READ);
2877 tw32(GRC_EEPROM_ADDR,
2878 tmp |
2879 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2880 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2881 EEPROM_ADDR_ADDR_MASK) |
2882 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2883
2884 for (i = 0; i < 1000; i++) {
2885 tmp = tr32(GRC_EEPROM_ADDR);
2886
2887 if (tmp & EEPROM_ADDR_COMPLETE)
2888 break;
2889 msleep(1);
2890 }
2891 if (!(tmp & EEPROM_ADDR_COMPLETE))
2892 return -EBUSY;
2893
62cedd11
MC
2894 tmp = tr32(GRC_EEPROM_DATA);
2895
2896 /*
2897 * The data will always be opposite the native endian
2898 * format. Perform a blind byteswap to compensate.
2899 */
2900 *val = swab32(tmp);
2901
ffbcfed4
MC
2902 return 0;
2903}
2904
2905#define NVRAM_CMD_TIMEOUT 10000
2906
2907static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2908{
2909 int i;
2910
2911 tw32(NVRAM_CMD, nvram_cmd);
2912 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2913 udelay(10);
2914 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2915 udelay(10);
2916 break;
2917 }
2918 }
2919
2920 if (i == NVRAM_CMD_TIMEOUT)
2921 return -EBUSY;
2922
2923 return 0;
2924}
2925
2926static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2927{
63c3a66f
JP
2928 if (tg3_flag(tp, NVRAM) &&
2929 tg3_flag(tp, NVRAM_BUFFERED) &&
2930 tg3_flag(tp, FLASH) &&
2931 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2932 (tp->nvram_jedecnum == JEDEC_ATMEL))
2933
2934 addr = ((addr / tp->nvram_pagesize) <<
2935 ATMEL_AT45DB0X1B_PAGE_POS) +
2936 (addr % tp->nvram_pagesize);
2937
2938 return addr;
2939}
2940
2941static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2942{
63c3a66f
JP
2943 if (tg3_flag(tp, NVRAM) &&
2944 tg3_flag(tp, NVRAM_BUFFERED) &&
2945 tg3_flag(tp, FLASH) &&
2946 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2947 (tp->nvram_jedecnum == JEDEC_ATMEL))
2948
2949 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2950 tp->nvram_pagesize) +
2951 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2952
2953 return addr;
2954}
2955
e4f34110
MC
2956/* NOTE: Data read in from NVRAM is byteswapped according to
2957 * the byteswapping settings for all other register accesses.
2958 * tg3 devices are BE devices, so on a BE machine, the data
2959 * returned will be exactly as it is seen in NVRAM. On a LE
2960 * machine, the 32-bit value will be byteswapped.
2961 */
ffbcfed4
MC
2962static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2963{
2964 int ret;
2965
63c3a66f 2966 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2967 return tg3_nvram_read_using_eeprom(tp, offset, val);
2968
2969 offset = tg3_nvram_phys_addr(tp, offset);
2970
2971 if (offset > NVRAM_ADDR_MSK)
2972 return -EINVAL;
2973
2974 ret = tg3_nvram_lock(tp);
2975 if (ret)
2976 return ret;
2977
2978 tg3_enable_nvram_access(tp);
2979
2980 tw32(NVRAM_ADDR, offset);
2981 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2982 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2983
2984 if (ret == 0)
e4f34110 2985 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2986
2987 tg3_disable_nvram_access(tp);
2988
2989 tg3_nvram_unlock(tp);
2990
2991 return ret;
2992}
2993
a9dc529d
MC
2994/* Ensures NVRAM data is in bytestream format. */
2995static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2996{
2997 u32 v;
a9dc529d 2998 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2999 if (!res)
a9dc529d 3000 *val = cpu_to_be32(v);
ffbcfed4
MC
3001 return res;
3002}
3003
997b4f13
MC
3004#define RX_CPU_SCRATCH_BASE 0x30000
3005#define RX_CPU_SCRATCH_SIZE 0x04000
3006#define TX_CPU_SCRATCH_BASE 0x34000
3007#define TX_CPU_SCRATCH_SIZE 0x04000
3008
3009/* tp->lock is held. */
3010static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3011{
3012 int i;
3013
3014 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3015
3016 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3017 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3018
3019 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3020 return 0;
3021 }
3022 if (offset == RX_CPU_BASE) {
3023 for (i = 0; i < 10000; i++) {
3024 tw32(offset + CPU_STATE, 0xffffffff);
3025 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3026 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3027 break;
3028 }
3029
3030 tw32(offset + CPU_STATE, 0xffffffff);
3031 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3032 udelay(10);
3033 } else {
3034 for (i = 0; i < 10000; i++) {
3035 tw32(offset + CPU_STATE, 0xffffffff);
3036 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3037 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3038 break;
3039 }
3040 }
3041
3042 if (i >= 10000) {
3043 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3044 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3045 return -ENODEV;
3046 }
3047
3048 /* Clear firmware's nvram arbitration. */
3049 if (tg3_flag(tp, NVRAM))
3050 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3051 return 0;
3052}
3053
3054struct fw_info {
3055 unsigned int fw_base;
3056 unsigned int fw_len;
3057 const __be32 *fw_data;
3058};
3059
3060/* tp->lock is held. */
3061static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3062 u32 cpu_scratch_base, int cpu_scratch_size,
3063 struct fw_info *info)
3064{
3065 int err, lock_err, i;
3066 void (*write_op)(struct tg3 *, u32, u32);
3067
3068 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3069 netdev_err(tp->dev,
3070 "%s: Trying to load TX cpu firmware which is 5705\n",
3071 __func__);
3072 return -EINVAL;
3073 }
3074
3075 if (tg3_flag(tp, 5705_PLUS))
3076 write_op = tg3_write_mem;
3077 else
3078 write_op = tg3_write_indirect_reg32;
3079
3080 /* It is possible that bootcode is still loading at this point.
3081 * Get the nvram lock first before halting the cpu.
3082 */
3083 lock_err = tg3_nvram_lock(tp);
3084 err = tg3_halt_cpu(tp, cpu_base);
3085 if (!lock_err)
3086 tg3_nvram_unlock(tp);
3087 if (err)
3088 goto out;
3089
3090 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3091 write_op(tp, cpu_scratch_base + i, 0);
3092 tw32(cpu_base + CPU_STATE, 0xffffffff);
3093 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3094 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3095 write_op(tp, (cpu_scratch_base +
3096 (info->fw_base & 0xffff) +
3097 (i * sizeof(u32))),
3098 be32_to_cpu(info->fw_data[i]));
3099
3100 err = 0;
3101
3102out:
3103 return err;
3104}
3105
3106/* tp->lock is held. */
3107static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3108{
3109 struct fw_info info;
3110 const __be32 *fw_data;
3111 int err, i;
3112
3113 fw_data = (void *)tp->fw->data;
3114
3115 /* Firmware blob starts with version numbers, followed by
3116 start address and length. We are setting complete length.
3117 length = end_address_of_bss - start_address_of_text.
3118 Remainder is the blob to be loaded contiguously
3119 from start address. */
3120
3121 info.fw_base = be32_to_cpu(fw_data[1]);
3122 info.fw_len = tp->fw->size - 12;
3123 info.fw_data = &fw_data[3];
3124
3125 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3126 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3127 &info);
3128 if (err)
3129 return err;
3130
3131 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3132 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3133 &info);
3134 if (err)
3135 return err;
3136
3137 /* Now startup only the RX cpu. */
3138 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3139 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3140
3141 for (i = 0; i < 5; i++) {
3142 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3143 break;
3144 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3145 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3146 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3147 udelay(1000);
3148 }
3149 if (i >= 5) {
3150 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3151 "should be %08x\n", __func__,
3152 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3153 return -ENODEV;
3154 }
3155 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3156 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3157
3158 return 0;
3159}
3160
3161/* tp->lock is held. */
3162static int tg3_load_tso_firmware(struct tg3 *tp)
3163{
3164 struct fw_info info;
3165 const __be32 *fw_data;
3166 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3167 int err, i;
3168
3169 if (tg3_flag(tp, HW_TSO_1) ||
3170 tg3_flag(tp, HW_TSO_2) ||
3171 tg3_flag(tp, HW_TSO_3))
3172 return 0;
3173
3174 fw_data = (void *)tp->fw->data;
3175
3176 /* Firmware blob starts with version numbers, followed by
3177 start address and length. We are setting complete length.
3178 length = end_address_of_bss - start_address_of_text.
3179 Remainder is the blob to be loaded contiguously
3180 from start address. */
3181
3182 info.fw_base = be32_to_cpu(fw_data[1]);
3183 cpu_scratch_size = tp->fw_len;
3184 info.fw_len = tp->fw->size - 12;
3185 info.fw_data = &fw_data[3];
3186
3187 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3188 cpu_base = RX_CPU_BASE;
3189 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3190 } else {
3191 cpu_base = TX_CPU_BASE;
3192 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3193 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3194 }
3195
3196 err = tg3_load_firmware_cpu(tp, cpu_base,
3197 cpu_scratch_base, cpu_scratch_size,
3198 &info);
3199 if (err)
3200 return err;
3201
3202 /* Now startup the cpu. */
3203 tw32(cpu_base + CPU_STATE, 0xffffffff);
3204 tw32_f(cpu_base + CPU_PC, info.fw_base);
3205
3206 for (i = 0; i < 5; i++) {
3207 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3208 break;
3209 tw32(cpu_base + CPU_STATE, 0xffffffff);
3210 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3211 tw32_f(cpu_base + CPU_PC, info.fw_base);
3212 udelay(1000);
3213 }
3214 if (i >= 5) {
3215 netdev_err(tp->dev,
3216 "%s fails to set CPU PC, is %08x should be %08x\n",
3217 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3218 return -ENODEV;
3219 }
3220 tw32(cpu_base + CPU_STATE, 0xffffffff);
3221 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3222 return 0;
3223}
3224
3225
3f007891
MC
3226/* tp->lock is held. */
3227static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3228{
3229 u32 addr_high, addr_low;
3230 int i;
3231
3232 addr_high = ((tp->dev->dev_addr[0] << 8) |
3233 tp->dev->dev_addr[1]);
3234 addr_low = ((tp->dev->dev_addr[2] << 24) |
3235 (tp->dev->dev_addr[3] << 16) |
3236 (tp->dev->dev_addr[4] << 8) |
3237 (tp->dev->dev_addr[5] << 0));
3238 for (i = 0; i < 4; i++) {
3239 if (i == 1 && skip_mac_1)
3240 continue;
3241 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3242 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3243 }
3244
3245 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3246 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3247 for (i = 0; i < 12; i++) {
3248 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3249 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3250 }
3251 }
3252
3253 addr_high = (tp->dev->dev_addr[0] +
3254 tp->dev->dev_addr[1] +
3255 tp->dev->dev_addr[2] +
3256 tp->dev->dev_addr[3] +
3257 tp->dev->dev_addr[4] +
3258 tp->dev->dev_addr[5]) &
3259 TX_BACKOFF_SEED_MASK;
3260 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3261}
3262
c866b7ea 3263static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3264{
c866b7ea
RW
3265 /*
3266 * Make sure register accesses (indirect or otherwise) will function
3267 * correctly.
1da177e4
LT
3268 */
3269 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3270 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3271}
1da177e4 3272
c866b7ea
RW
3273static int tg3_power_up(struct tg3 *tp)
3274{
bed9829f 3275 int err;
8c6bda1a 3276
bed9829f 3277 tg3_enable_register_access(tp);
1da177e4 3278
bed9829f
MC
3279 err = pci_set_power_state(tp->pdev, PCI_D0);
3280 if (!err) {
3281 /* Switch out of Vaux if it is a NIC */
3282 tg3_pwrsrc_switch_to_vmain(tp);
3283 } else {
3284 netdev_err(tp->dev, "Transition to D0 failed\n");
3285 }
1da177e4 3286
bed9829f 3287 return err;
c866b7ea 3288}
1da177e4 3289
c866b7ea
RW
3290static int tg3_power_down_prepare(struct tg3 *tp)
3291{
3292 u32 misc_host_ctrl;
3293 bool device_should_wake, do_low_power;
3294
3295 tg3_enable_register_access(tp);
5e7dfd0f
MC
3296
3297 /* Restore the CLKREQ setting. */
63c3a66f 3298 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3299 u16 lnkctl;
3300
3301 pci_read_config_word(tp->pdev,
708ebb3a 3302 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3303 &lnkctl);
3304 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3305 pci_write_config_word(tp->pdev,
708ebb3a 3306 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3307 lnkctl);
3308 }
3309
1da177e4
LT
3310 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3311 tw32(TG3PCI_MISC_HOST_CTRL,
3312 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3313
c866b7ea 3314 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3315 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3316
63c3a66f 3317 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3318 do_low_power = false;
f07e9af3 3319 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3320 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3321 struct phy_device *phydev;
0a459aac 3322 u32 phyid, advertising;
b02fd9e3 3323
3f0e3ad7 3324 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3325
80096068 3326 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3327
3328 tp->link_config.orig_speed = phydev->speed;
3329 tp->link_config.orig_duplex = phydev->duplex;
3330 tp->link_config.orig_autoneg = phydev->autoneg;
3331 tp->link_config.orig_advertising = phydev->advertising;
3332
3333 advertising = ADVERTISED_TP |
3334 ADVERTISED_Pause |
3335 ADVERTISED_Autoneg |
3336 ADVERTISED_10baseT_Half;
3337
63c3a66f
JP
3338 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3339 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3340 advertising |=
3341 ADVERTISED_100baseT_Half |
3342 ADVERTISED_100baseT_Full |
3343 ADVERTISED_10baseT_Full;
3344 else
3345 advertising |= ADVERTISED_10baseT_Full;
3346 }
3347
3348 phydev->advertising = advertising;
3349
3350 phy_start_aneg(phydev);
0a459aac
MC
3351
3352 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3353 if (phyid != PHY_ID_BCMAC131) {
3354 phyid &= PHY_BCM_OUI_MASK;
3355 if (phyid == PHY_BCM_OUI_1 ||
3356 phyid == PHY_BCM_OUI_2 ||
3357 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3358 do_low_power = true;
3359 }
b02fd9e3 3360 }
dd477003 3361 } else {
2023276e 3362 do_low_power = true;
0a459aac 3363
80096068
MC
3364 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3365 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3366 tp->link_config.orig_speed = tp->link_config.speed;
3367 tp->link_config.orig_duplex = tp->link_config.duplex;
3368 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3369 }
1da177e4 3370
f07e9af3 3371 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
3372 tp->link_config.speed = SPEED_10;
3373 tp->link_config.duplex = DUPLEX_HALF;
3374 tp->link_config.autoneg = AUTONEG_ENABLE;
3375 tg3_setup_phy(tp, 0);
3376 }
1da177e4
LT
3377 }
3378
b5d3772c
MC
3379 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3380 u32 val;
3381
3382 val = tr32(GRC_VCPU_EXT_CTRL);
3383 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3384 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3385 int i;
3386 u32 val;
3387
3388 for (i = 0; i < 200; i++) {
3389 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3390 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3391 break;
3392 msleep(1);
3393 }
3394 }
63c3a66f 3395 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3396 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3397 WOL_DRV_STATE_SHUTDOWN |
3398 WOL_DRV_WOL |
3399 WOL_SET_MAGIC_PKT);
6921d201 3400
05ac4cb7 3401 if (device_should_wake) {
1da177e4
LT
3402 u32 mac_mode;
3403
f07e9af3 3404 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3405 if (do_low_power &&
3406 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3407 tg3_phy_auxctl_write(tp,
3408 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3409 MII_TG3_AUXCTL_PCTL_WOL_EN |
3410 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3411 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3412 udelay(40);
3413 }
1da177e4 3414
f07e9af3 3415 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3416 mac_mode = MAC_MODE_PORT_MODE_GMII;
3417 else
3418 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3419
e8f3f6ca
MC
3420 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3421 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3422 ASIC_REV_5700) {
63c3a66f 3423 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3424 SPEED_100 : SPEED_10;
3425 if (tg3_5700_link_polarity(tp, speed))
3426 mac_mode |= MAC_MODE_LINK_POLARITY;
3427 else
3428 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3429 }
1da177e4
LT
3430 } else {
3431 mac_mode = MAC_MODE_PORT_MODE_TBI;
3432 }
3433
63c3a66f 3434 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3435 tw32(MAC_LED_CTRL, tp->led_ctrl);
3436
05ac4cb7 3437 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3438 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3439 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3440 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3441
63c3a66f 3442 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3443 mac_mode |= MAC_MODE_APE_TX_EN |
3444 MAC_MODE_APE_RX_EN |
3445 MAC_MODE_TDE_ENABLE;
3bda1258 3446
1da177e4
LT
3447 tw32_f(MAC_MODE, mac_mode);
3448 udelay(100);
3449
3450 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3451 udelay(10);
3452 }
3453
63c3a66f 3454 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3455 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3456 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3457 u32 base_val;
3458
3459 base_val = tp->pci_clock_ctrl;
3460 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3461 CLOCK_CTRL_TXCLK_DISABLE);
3462
b401e9e2
MC
3463 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3464 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3465 } else if (tg3_flag(tp, 5780_CLASS) ||
3466 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3467 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3468 /* do nothing */
63c3a66f 3469 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3470 u32 newbits1, newbits2;
3471
3472 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3473 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3474 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3475 CLOCK_CTRL_TXCLK_DISABLE |
3476 CLOCK_CTRL_ALTCLK);
3477 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3478 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3479 newbits1 = CLOCK_CTRL_625_CORE;
3480 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3481 } else {
3482 newbits1 = CLOCK_CTRL_ALTCLK;
3483 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3484 }
3485
b401e9e2
MC
3486 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3487 40);
1da177e4 3488
b401e9e2
MC
3489 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3490 40);
1da177e4 3491
63c3a66f 3492 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3493 u32 newbits3;
3494
3495 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3496 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3497 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3498 CLOCK_CTRL_TXCLK_DISABLE |
3499 CLOCK_CTRL_44MHZ_CORE);
3500 } else {
3501 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3502 }
3503
b401e9e2
MC
3504 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3505 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3506 }
3507 }
3508
63c3a66f 3509 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3510 tg3_power_down_phy(tp, do_low_power);
6921d201 3511
cd0d7228 3512 tg3_frob_aux_power(tp, true);
1da177e4
LT
3513
3514 /* Workaround for unstable PLL clock */
3515 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3516 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3517 u32 val = tr32(0x7d00);
3518
3519 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3520 tw32(0x7d00, val);
63c3a66f 3521 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3522 int err;
3523
3524 err = tg3_nvram_lock(tp);
1da177e4 3525 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3526 if (!err)
3527 tg3_nvram_unlock(tp);
6921d201 3528 }
1da177e4
LT
3529 }
3530
bbadf503
MC
3531 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3532
c866b7ea
RW
3533 return 0;
3534}
12dac075 3535
c866b7ea
RW
3536static void tg3_power_down(struct tg3 *tp)
3537{
3538 tg3_power_down_prepare(tp);
1da177e4 3539
63c3a66f 3540 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3541 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3542}
3543
1da177e4
LT
3544static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3545{
3546 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3547 case MII_TG3_AUX_STAT_10HALF:
3548 *speed = SPEED_10;
3549 *duplex = DUPLEX_HALF;
3550 break;
3551
3552 case MII_TG3_AUX_STAT_10FULL:
3553 *speed = SPEED_10;
3554 *duplex = DUPLEX_FULL;
3555 break;
3556
3557 case MII_TG3_AUX_STAT_100HALF:
3558 *speed = SPEED_100;
3559 *duplex = DUPLEX_HALF;
3560 break;
3561
3562 case MII_TG3_AUX_STAT_100FULL:
3563 *speed = SPEED_100;
3564 *duplex = DUPLEX_FULL;
3565 break;
3566
3567 case MII_TG3_AUX_STAT_1000HALF:
3568 *speed = SPEED_1000;
3569 *duplex = DUPLEX_HALF;
3570 break;
3571
3572 case MII_TG3_AUX_STAT_1000FULL:
3573 *speed = SPEED_1000;
3574 *duplex = DUPLEX_FULL;
3575 break;
3576
3577 default:
f07e9af3 3578 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3579 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3580 SPEED_10;
3581 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3582 DUPLEX_HALF;
3583 break;
3584 }
1da177e4
LT
3585 *speed = SPEED_INVALID;
3586 *duplex = DUPLEX_INVALID;
3587 break;
855e1111 3588 }
1da177e4
LT
3589}
3590
42b64a45 3591static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3592{
42b64a45
MC
3593 int err = 0;
3594 u32 val, new_adv;
1da177e4 3595
42b64a45 3596 new_adv = ADVERTISE_CSMA;
202ff1c2 3597 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
42b64a45 3598 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 3599
42b64a45
MC
3600 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3601 if (err)
3602 goto done;
ba4d07a8 3603
42b64a45
MC
3604 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3605 goto done;
1da177e4 3606
37f07023 3607 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3608
42b64a45
MC
3609 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3610 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
221c5637 3611 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3612
221c5637 3613 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
42b64a45
MC
3614 if (err)
3615 goto done;
1da177e4 3616
42b64a45
MC
3617 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3618 goto done;
52b02d04 3619
42b64a45
MC
3620 tw32(TG3_CPMU_EEE_MODE,
3621 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3622
42b64a45
MC
3623 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3624 if (!err) {
3625 u32 err2;
52b02d04 3626
b715ce94
MC
3627 val = 0;
3628 /* Advertise 100-BaseTX EEE ability */
3629 if (advertise & ADVERTISED_100baseT_Full)
3630 val |= MDIO_AN_EEE_ADV_100TX;
3631 /* Advertise 1000-BaseT EEE ability */
3632 if (advertise & ADVERTISED_1000baseT_Full)
3633 val |= MDIO_AN_EEE_ADV_1000T;
3634 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3635 if (err)
3636 val = 0;
3637
21a00ab2
MC
3638 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3639 case ASIC_REV_5717:
3640 case ASIC_REV_57765:
21a00ab2 3641 case ASIC_REV_5719:
b715ce94
MC
3642 /* If we advertised any eee advertisements above... */
3643 if (val)
3644 val = MII_TG3_DSP_TAP26_ALNOKO |
3645 MII_TG3_DSP_TAP26_RMRXSTO |
3646 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3647 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3648 /* Fall through */
3649 case ASIC_REV_5720:
3650 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3651 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3652 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3653 }
52b02d04 3654
42b64a45
MC
3655 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3656 if (!err)
3657 err = err2;
3658 }
3659
3660done:
3661 return err;
3662}
3663
3664static void tg3_phy_copper_begin(struct tg3 *tp)
3665{
3666 u32 new_adv;
3667 int i;
3668
3669 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3670 new_adv = ADVERTISED_10baseT_Half |
3671 ADVERTISED_10baseT_Full;
3672 if (tg3_flag(tp, WOL_SPEED_100MB))
3673 new_adv |= ADVERTISED_100baseT_Half |
3674 ADVERTISED_100baseT_Full;
3675
3676 tg3_phy_autoneg_cfg(tp, new_adv,
3677 FLOW_CTRL_TX | FLOW_CTRL_RX);
3678 } else if (tp->link_config.speed == SPEED_INVALID) {
3679 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3680 tp->link_config.advertising &=
3681 ~(ADVERTISED_1000baseT_Half |
3682 ADVERTISED_1000baseT_Full);
3683
3684 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3685 tp->link_config.flowctrl);
3686 } else {
3687 /* Asking for a specific link mode. */
3688 if (tp->link_config.speed == SPEED_1000) {
3689 if (tp->link_config.duplex == DUPLEX_FULL)
3690 new_adv = ADVERTISED_1000baseT_Full;
3691 else
3692 new_adv = ADVERTISED_1000baseT_Half;
3693 } else if (tp->link_config.speed == SPEED_100) {
3694 if (tp->link_config.duplex == DUPLEX_FULL)
3695 new_adv = ADVERTISED_100baseT_Full;
3696 else
3697 new_adv = ADVERTISED_100baseT_Half;
3698 } else {
3699 if (tp->link_config.duplex == DUPLEX_FULL)
3700 new_adv = ADVERTISED_10baseT_Full;
3701 else
3702 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3703 }
52b02d04 3704
42b64a45
MC
3705 tg3_phy_autoneg_cfg(tp, new_adv,
3706 tp->link_config.flowctrl);
52b02d04
MC
3707 }
3708
1da177e4
LT
3709 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3710 tp->link_config.speed != SPEED_INVALID) {
3711 u32 bmcr, orig_bmcr;
3712
3713 tp->link_config.active_speed = tp->link_config.speed;
3714 tp->link_config.active_duplex = tp->link_config.duplex;
3715
3716 bmcr = 0;
3717 switch (tp->link_config.speed) {
3718 default:
3719 case SPEED_10:
3720 break;
3721
3722 case SPEED_100:
3723 bmcr |= BMCR_SPEED100;
3724 break;
3725
3726 case SPEED_1000:
221c5637 3727 bmcr |= BMCR_SPEED1000;
1da177e4 3728 break;
855e1111 3729 }
1da177e4
LT
3730
3731 if (tp->link_config.duplex == DUPLEX_FULL)
3732 bmcr |= BMCR_FULLDPLX;
3733
3734 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3735 (bmcr != orig_bmcr)) {
3736 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3737 for (i = 0; i < 1500; i++) {
3738 u32 tmp;
3739
3740 udelay(10);
3741 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3742 tg3_readphy(tp, MII_BMSR, &tmp))
3743 continue;
3744 if (!(tmp & BMSR_LSTATUS)) {
3745 udelay(40);
3746 break;
3747 }
3748 }
3749 tg3_writephy(tp, MII_BMCR, bmcr);
3750 udelay(40);
3751 }
3752 } else {
3753 tg3_writephy(tp, MII_BMCR,
3754 BMCR_ANENABLE | BMCR_ANRESTART);
3755 }
3756}
3757
3758static int tg3_init_5401phy_dsp(struct tg3 *tp)
3759{
3760 int err;
3761
3762 /* Turn off tap power management. */
3763 /* Set Extended packet length bit */
b4bd2929 3764 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3765
6ee7c0a0
MC
3766 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3767 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3768 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3769 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3770 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3771
3772 udelay(40);
3773
3774 return err;
3775}
3776
3600d918 3777static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3778{
3600d918
MC
3779 u32 adv_reg, all_mask = 0;
3780
202ff1c2 3781 all_mask = ethtool_adv_to_mii_adv_t(mask) & ADVERTISE_ALL;
1da177e4
LT
3782
3783 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3784 return 0;
3785
b99d2a57 3786 if ((adv_reg & ADVERTISE_ALL) != all_mask)
1da177e4 3787 return 0;
b99d2a57 3788
f07e9af3 3789 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3790 u32 tg3_ctrl;
3791
37f07023 3792 all_mask = ethtool_adv_to_mii_ctrl1000_t(mask);
3600d918 3793
221c5637 3794 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
1da177e4
LT
3795 return 0;
3796
b99d2a57
MC
3797 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
3798 if (tg3_ctrl != all_mask)
1da177e4
LT
3799 return 0;
3800 }
93a700a9 3801
1da177e4
LT
3802 return 1;
3803}
3804
ef167e27
MC
3805static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3806{
3807 u32 curadv, reqadv;
3808
3809 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3810 return 1;
3811
3812 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3813 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3814
3815 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3816 if (curadv != reqadv)
3817 return 0;
3818
63c3a66f 3819 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3820 tg3_readphy(tp, MII_LPA, rmtadv);
3821 } else {
3822 /* Reprogram the advertisement register, even if it
3823 * does not affect the current link. If the link
3824 * gets renegotiated in the future, we can save an
3825 * additional renegotiation cycle by advertising
3826 * it correctly in the first place.
3827 */
3828 if (curadv != reqadv) {
3829 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3830 ADVERTISE_PAUSE_ASYM);
3831 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3832 }
3833 }
3834
3835 return 1;
3836}
3837
1da177e4
LT
3838static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3839{
3840 int current_link_up;
f833c4c1 3841 u32 bmsr, val;
ef167e27 3842 u32 lcl_adv, rmt_adv;
1da177e4
LT
3843 u16 current_speed;
3844 u8 current_duplex;
3845 int i, err;
3846
3847 tw32(MAC_EVENT, 0);
3848
3849 tw32_f(MAC_STATUS,
3850 (MAC_STATUS_SYNC_CHANGED |
3851 MAC_STATUS_CFG_CHANGED |
3852 MAC_STATUS_MI_COMPLETION |
3853 MAC_STATUS_LNKSTATE_CHANGED));
3854 udelay(40);
3855
8ef21428
MC
3856 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3857 tw32_f(MAC_MI_MODE,
3858 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3859 udelay(80);
3860 }
1da177e4 3861
b4bd2929 3862 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3863
3864 /* Some third-party PHYs need to be reset on link going
3865 * down.
3866 */
3867 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3868 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3869 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3870 netif_carrier_ok(tp->dev)) {
3871 tg3_readphy(tp, MII_BMSR, &bmsr);
3872 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3873 !(bmsr & BMSR_LSTATUS))
3874 force_reset = 1;
3875 }
3876 if (force_reset)
3877 tg3_phy_reset(tp);
3878
79eb6904 3879 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3880 tg3_readphy(tp, MII_BMSR, &bmsr);
3881 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3882 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3883 bmsr = 0;
3884
3885 if (!(bmsr & BMSR_LSTATUS)) {
3886 err = tg3_init_5401phy_dsp(tp);
3887 if (err)
3888 return err;
3889
3890 tg3_readphy(tp, MII_BMSR, &bmsr);
3891 for (i = 0; i < 1000; i++) {
3892 udelay(10);
3893 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3894 (bmsr & BMSR_LSTATUS)) {
3895 udelay(40);
3896 break;
3897 }
3898 }
3899
79eb6904
MC
3900 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3901 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3902 !(bmsr & BMSR_LSTATUS) &&
3903 tp->link_config.active_speed == SPEED_1000) {
3904 err = tg3_phy_reset(tp);
3905 if (!err)
3906 err = tg3_init_5401phy_dsp(tp);
3907 if (err)
3908 return err;
3909 }
3910 }
3911 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3912 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3913 /* 5701 {A0,B0} CRC bug workaround */
3914 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3915 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3916 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3917 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3918 }
3919
3920 /* Clear pending interrupts... */
f833c4c1
MC
3921 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3922 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3923
f07e9af3 3924 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3925 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3926 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3927 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3928
3929 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3930 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3931 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3932 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3933 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3934 else
3935 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3936 }
3937
3938 current_link_up = 0;
3939 current_speed = SPEED_INVALID;
3940 current_duplex = DUPLEX_INVALID;
3941
f07e9af3 3942 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3943 err = tg3_phy_auxctl_read(tp,
3944 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3945 &val);
3946 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3947 tg3_phy_auxctl_write(tp,
3948 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3949 val | (1 << 10));
1da177e4
LT
3950 goto relink;
3951 }
3952 }
3953
3954 bmsr = 0;
3955 for (i = 0; i < 100; i++) {
3956 tg3_readphy(tp, MII_BMSR, &bmsr);
3957 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3958 (bmsr & BMSR_LSTATUS))
3959 break;
3960 udelay(40);
3961 }
3962
3963 if (bmsr & BMSR_LSTATUS) {
3964 u32 aux_stat, bmcr;
3965
3966 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3967 for (i = 0; i < 2000; i++) {
3968 udelay(10);
3969 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3970 aux_stat)
3971 break;
3972 }
3973
3974 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3975 &current_speed,
3976 &current_duplex);
3977
3978 bmcr = 0;
3979 for (i = 0; i < 200; i++) {
3980 tg3_readphy(tp, MII_BMCR, &bmcr);
3981 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3982 continue;
3983 if (bmcr && bmcr != 0x7fff)
3984 break;
3985 udelay(10);
3986 }
3987
ef167e27
MC
3988 lcl_adv = 0;
3989 rmt_adv = 0;
1da177e4 3990
ef167e27
MC
3991 tp->link_config.active_speed = current_speed;
3992 tp->link_config.active_duplex = current_duplex;
3993
3994 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3995 if ((bmcr & BMCR_ANENABLE) &&
3996 tg3_copper_is_advertising_all(tp,
3997 tp->link_config.advertising)) {
3998 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3999 &rmt_adv))
4000 current_link_up = 1;
1da177e4
LT
4001 }
4002 } else {
4003 if (!(bmcr & BMCR_ANENABLE) &&
4004 tp->link_config.speed == current_speed &&
ef167e27
MC
4005 tp->link_config.duplex == current_duplex &&
4006 tp->link_config.flowctrl ==
4007 tp->link_config.active_flowctrl) {
1da177e4 4008 current_link_up = 1;
1da177e4
LT
4009 }
4010 }
4011
ef167e27
MC
4012 if (current_link_up == 1 &&
4013 tp->link_config.active_duplex == DUPLEX_FULL)
4014 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
4015 }
4016
1da177e4 4017relink:
80096068 4018 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4019 tg3_phy_copper_begin(tp);
4020
f833c4c1 4021 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4022 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4023 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4024 current_link_up = 1;
4025 }
4026
4027 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4028 if (current_link_up == 1) {
4029 if (tp->link_config.active_speed == SPEED_100 ||
4030 tp->link_config.active_speed == SPEED_10)
4031 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4032 else
4033 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4034 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4035 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4036 else
1da177e4
LT
4037 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4038
4039 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4040 if (tp->link_config.active_duplex == DUPLEX_HALF)
4041 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4042
1da177e4 4043 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4044 if (current_link_up == 1 &&
4045 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4046 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4047 else
4048 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4049 }
4050
4051 /* ??? Without this setting Netgear GA302T PHY does not
4052 * ??? send/receive packets...
4053 */
79eb6904 4054 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4055 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4056 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4057 tw32_f(MAC_MI_MODE, tp->mi_mode);
4058 udelay(80);
4059 }
4060
4061 tw32_f(MAC_MODE, tp->mac_mode);
4062 udelay(40);
4063
52b02d04
MC
4064 tg3_phy_eee_adjust(tp, current_link_up);
4065
63c3a66f 4066 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4067 /* Polled via timer. */
4068 tw32_f(MAC_EVENT, 0);
4069 } else {
4070 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4071 }
4072 udelay(40);
4073
4074 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4075 current_link_up == 1 &&
4076 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4077 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4078 udelay(120);
4079 tw32_f(MAC_STATUS,
4080 (MAC_STATUS_SYNC_CHANGED |
4081 MAC_STATUS_CFG_CHANGED));
4082 udelay(40);
4083 tg3_write_mem(tp,
4084 NIC_SRAM_FIRMWARE_MBOX,
4085 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4086 }
4087
5e7dfd0f 4088 /* Prevent send BD corruption. */
63c3a66f 4089 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4090 u16 oldlnkctl, newlnkctl;
4091
4092 pci_read_config_word(tp->pdev,
708ebb3a 4093 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4094 &oldlnkctl);
4095 if (tp->link_config.active_speed == SPEED_100 ||
4096 tp->link_config.active_speed == SPEED_10)
4097 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4098 else
4099 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4100 if (newlnkctl != oldlnkctl)
4101 pci_write_config_word(tp->pdev,
93a700a9
MC
4102 pci_pcie_cap(tp->pdev) +
4103 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4104 }
4105
1da177e4
LT
4106 if (current_link_up != netif_carrier_ok(tp->dev)) {
4107 if (current_link_up)
4108 netif_carrier_on(tp->dev);
4109 else
4110 netif_carrier_off(tp->dev);
4111 tg3_link_report(tp);
4112 }
4113
4114 return 0;
4115}
4116
4117struct tg3_fiber_aneginfo {
4118 int state;
4119#define ANEG_STATE_UNKNOWN 0
4120#define ANEG_STATE_AN_ENABLE 1
4121#define ANEG_STATE_RESTART_INIT 2
4122#define ANEG_STATE_RESTART 3
4123#define ANEG_STATE_DISABLE_LINK_OK 4
4124#define ANEG_STATE_ABILITY_DETECT_INIT 5
4125#define ANEG_STATE_ABILITY_DETECT 6
4126#define ANEG_STATE_ACK_DETECT_INIT 7
4127#define ANEG_STATE_ACK_DETECT 8
4128#define ANEG_STATE_COMPLETE_ACK_INIT 9
4129#define ANEG_STATE_COMPLETE_ACK 10
4130#define ANEG_STATE_IDLE_DETECT_INIT 11
4131#define ANEG_STATE_IDLE_DETECT 12
4132#define ANEG_STATE_LINK_OK 13
4133#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4134#define ANEG_STATE_NEXT_PAGE_WAIT 15
4135
4136 u32 flags;
4137#define MR_AN_ENABLE 0x00000001
4138#define MR_RESTART_AN 0x00000002
4139#define MR_AN_COMPLETE 0x00000004
4140#define MR_PAGE_RX 0x00000008
4141#define MR_NP_LOADED 0x00000010
4142#define MR_TOGGLE_TX 0x00000020
4143#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4144#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4145#define MR_LP_ADV_SYM_PAUSE 0x00000100
4146#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4147#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4148#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4149#define MR_LP_ADV_NEXT_PAGE 0x00001000
4150#define MR_TOGGLE_RX 0x00002000
4151#define MR_NP_RX 0x00004000
4152
4153#define MR_LINK_OK 0x80000000
4154
4155 unsigned long link_time, cur_time;
4156
4157 u32 ability_match_cfg;
4158 int ability_match_count;
4159
4160 char ability_match, idle_match, ack_match;
4161
4162 u32 txconfig, rxconfig;
4163#define ANEG_CFG_NP 0x00000080
4164#define ANEG_CFG_ACK 0x00000040
4165#define ANEG_CFG_RF2 0x00000020
4166#define ANEG_CFG_RF1 0x00000010
4167#define ANEG_CFG_PS2 0x00000001
4168#define ANEG_CFG_PS1 0x00008000
4169#define ANEG_CFG_HD 0x00004000
4170#define ANEG_CFG_FD 0x00002000
4171#define ANEG_CFG_INVAL 0x00001f06
4172
4173};
4174#define ANEG_OK 0
4175#define ANEG_DONE 1
4176#define ANEG_TIMER_ENAB 2
4177#define ANEG_FAILED -1
4178
4179#define ANEG_STATE_SETTLE_TIME 10000
4180
4181static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4182 struct tg3_fiber_aneginfo *ap)
4183{
5be73b47 4184 u16 flowctrl;
1da177e4
LT
4185 unsigned long delta;
4186 u32 rx_cfg_reg;
4187 int ret;
4188
4189 if (ap->state == ANEG_STATE_UNKNOWN) {
4190 ap->rxconfig = 0;
4191 ap->link_time = 0;
4192 ap->cur_time = 0;
4193 ap->ability_match_cfg = 0;
4194 ap->ability_match_count = 0;
4195 ap->ability_match = 0;
4196 ap->idle_match = 0;
4197 ap->ack_match = 0;
4198 }
4199 ap->cur_time++;
4200
4201 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4202 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4203
4204 if (rx_cfg_reg != ap->ability_match_cfg) {
4205 ap->ability_match_cfg = rx_cfg_reg;
4206 ap->ability_match = 0;
4207 ap->ability_match_count = 0;
4208 } else {
4209 if (++ap->ability_match_count > 1) {
4210 ap->ability_match = 1;
4211 ap->ability_match_cfg = rx_cfg_reg;
4212 }
4213 }
4214 if (rx_cfg_reg & ANEG_CFG_ACK)
4215 ap->ack_match = 1;
4216 else
4217 ap->ack_match = 0;
4218
4219 ap->idle_match = 0;
4220 } else {
4221 ap->idle_match = 1;
4222 ap->ability_match_cfg = 0;
4223 ap->ability_match_count = 0;
4224 ap->ability_match = 0;
4225 ap->ack_match = 0;
4226
4227 rx_cfg_reg = 0;
4228 }
4229
4230 ap->rxconfig = rx_cfg_reg;
4231 ret = ANEG_OK;
4232
33f401ae 4233 switch (ap->state) {
1da177e4
LT
4234 case ANEG_STATE_UNKNOWN:
4235 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4236 ap->state = ANEG_STATE_AN_ENABLE;
4237
4238 /* fallthru */
4239 case ANEG_STATE_AN_ENABLE:
4240 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4241 if (ap->flags & MR_AN_ENABLE) {
4242 ap->link_time = 0;
4243 ap->cur_time = 0;
4244 ap->ability_match_cfg = 0;
4245 ap->ability_match_count = 0;
4246 ap->ability_match = 0;
4247 ap->idle_match = 0;
4248 ap->ack_match = 0;
4249
4250 ap->state = ANEG_STATE_RESTART_INIT;
4251 } else {
4252 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4253 }
4254 break;
4255
4256 case ANEG_STATE_RESTART_INIT:
4257 ap->link_time = ap->cur_time;
4258 ap->flags &= ~(MR_NP_LOADED);
4259 ap->txconfig = 0;
4260 tw32(MAC_TX_AUTO_NEG, 0);
4261 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4262 tw32_f(MAC_MODE, tp->mac_mode);
4263 udelay(40);
4264
4265 ret = ANEG_TIMER_ENAB;
4266 ap->state = ANEG_STATE_RESTART;
4267
4268 /* fallthru */
4269 case ANEG_STATE_RESTART:
4270 delta = ap->cur_time - ap->link_time;
859a5887 4271 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4272 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4273 else
1da177e4 4274 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4275 break;
4276
4277 case ANEG_STATE_DISABLE_LINK_OK:
4278 ret = ANEG_DONE;
4279 break;
4280
4281 case ANEG_STATE_ABILITY_DETECT_INIT:
4282 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4283 ap->txconfig = ANEG_CFG_FD;
4284 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4285 if (flowctrl & ADVERTISE_1000XPAUSE)
4286 ap->txconfig |= ANEG_CFG_PS1;
4287 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4288 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4289 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4290 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4291 tw32_f(MAC_MODE, tp->mac_mode);
4292 udelay(40);
4293
4294 ap->state = ANEG_STATE_ABILITY_DETECT;
4295 break;
4296
4297 case ANEG_STATE_ABILITY_DETECT:
859a5887 4298 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4299 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4300 break;
4301
4302 case ANEG_STATE_ACK_DETECT_INIT:
4303 ap->txconfig |= ANEG_CFG_ACK;
4304 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4305 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4306 tw32_f(MAC_MODE, tp->mac_mode);
4307 udelay(40);
4308
4309 ap->state = ANEG_STATE_ACK_DETECT;
4310
4311 /* fallthru */
4312 case ANEG_STATE_ACK_DETECT:
4313 if (ap->ack_match != 0) {
4314 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4315 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4316 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4317 } else {
4318 ap->state = ANEG_STATE_AN_ENABLE;
4319 }
4320 } else if (ap->ability_match != 0 &&
4321 ap->rxconfig == 0) {
4322 ap->state = ANEG_STATE_AN_ENABLE;
4323 }
4324 break;
4325
4326 case ANEG_STATE_COMPLETE_ACK_INIT:
4327 if (ap->rxconfig & ANEG_CFG_INVAL) {
4328 ret = ANEG_FAILED;
4329 break;
4330 }
4331 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4332 MR_LP_ADV_HALF_DUPLEX |
4333 MR_LP_ADV_SYM_PAUSE |
4334 MR_LP_ADV_ASYM_PAUSE |
4335 MR_LP_ADV_REMOTE_FAULT1 |
4336 MR_LP_ADV_REMOTE_FAULT2 |
4337 MR_LP_ADV_NEXT_PAGE |
4338 MR_TOGGLE_RX |
4339 MR_NP_RX);
4340 if (ap->rxconfig & ANEG_CFG_FD)
4341 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4342 if (ap->rxconfig & ANEG_CFG_HD)
4343 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4344 if (ap->rxconfig & ANEG_CFG_PS1)
4345 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4346 if (ap->rxconfig & ANEG_CFG_PS2)
4347 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4348 if (ap->rxconfig & ANEG_CFG_RF1)
4349 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4350 if (ap->rxconfig & ANEG_CFG_RF2)
4351 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4352 if (ap->rxconfig & ANEG_CFG_NP)
4353 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4354
4355 ap->link_time = ap->cur_time;
4356
4357 ap->flags ^= (MR_TOGGLE_TX);
4358 if (ap->rxconfig & 0x0008)
4359 ap->flags |= MR_TOGGLE_RX;
4360 if (ap->rxconfig & ANEG_CFG_NP)
4361 ap->flags |= MR_NP_RX;
4362 ap->flags |= MR_PAGE_RX;
4363
4364 ap->state = ANEG_STATE_COMPLETE_ACK;
4365 ret = ANEG_TIMER_ENAB;
4366 break;
4367
4368 case ANEG_STATE_COMPLETE_ACK:
4369 if (ap->ability_match != 0 &&
4370 ap->rxconfig == 0) {
4371 ap->state = ANEG_STATE_AN_ENABLE;
4372 break;
4373 }
4374 delta = ap->cur_time - ap->link_time;
4375 if (delta > ANEG_STATE_SETTLE_TIME) {
4376 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4377 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4378 } else {
4379 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4380 !(ap->flags & MR_NP_RX)) {
4381 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4382 } else {
4383 ret = ANEG_FAILED;
4384 }
4385 }
4386 }
4387 break;
4388
4389 case ANEG_STATE_IDLE_DETECT_INIT:
4390 ap->link_time = ap->cur_time;
4391 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4392 tw32_f(MAC_MODE, tp->mac_mode);
4393 udelay(40);
4394
4395 ap->state = ANEG_STATE_IDLE_DETECT;
4396 ret = ANEG_TIMER_ENAB;
4397 break;
4398
4399 case ANEG_STATE_IDLE_DETECT:
4400 if (ap->ability_match != 0 &&
4401 ap->rxconfig == 0) {
4402 ap->state = ANEG_STATE_AN_ENABLE;
4403 break;
4404 }
4405 delta = ap->cur_time - ap->link_time;
4406 if (delta > ANEG_STATE_SETTLE_TIME) {
4407 /* XXX another gem from the Broadcom driver :( */
4408 ap->state = ANEG_STATE_LINK_OK;
4409 }
4410 break;
4411
4412 case ANEG_STATE_LINK_OK:
4413 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4414 ret = ANEG_DONE;
4415 break;
4416
4417 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4418 /* ??? unimplemented */
4419 break;
4420
4421 case ANEG_STATE_NEXT_PAGE_WAIT:
4422 /* ??? unimplemented */
4423 break;
4424
4425 default:
4426 ret = ANEG_FAILED;
4427 break;
855e1111 4428 }
1da177e4
LT
4429
4430 return ret;
4431}
4432
5be73b47 4433static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4434{
4435 int res = 0;
4436 struct tg3_fiber_aneginfo aninfo;
4437 int status = ANEG_FAILED;
4438 unsigned int tick;
4439 u32 tmp;
4440
4441 tw32_f(MAC_TX_AUTO_NEG, 0);
4442
4443 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4444 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4445 udelay(40);
4446
4447 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4448 udelay(40);
4449
4450 memset(&aninfo, 0, sizeof(aninfo));
4451 aninfo.flags |= MR_AN_ENABLE;
4452 aninfo.state = ANEG_STATE_UNKNOWN;
4453 aninfo.cur_time = 0;
4454 tick = 0;
4455 while (++tick < 195000) {
4456 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4457 if (status == ANEG_DONE || status == ANEG_FAILED)
4458 break;
4459
4460 udelay(1);
4461 }
4462
4463 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4464 tw32_f(MAC_MODE, tp->mac_mode);
4465 udelay(40);
4466
5be73b47
MC
4467 *txflags = aninfo.txconfig;
4468 *rxflags = aninfo.flags;
1da177e4
LT
4469
4470 if (status == ANEG_DONE &&
4471 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4472 MR_LP_ADV_FULL_DUPLEX)))
4473 res = 1;
4474
4475 return res;
4476}
4477
4478static void tg3_init_bcm8002(struct tg3 *tp)
4479{
4480 u32 mac_status = tr32(MAC_STATUS);
4481 int i;
4482
4483 /* Reset when initting first time or we have a link. */
63c3a66f 4484 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4485 !(mac_status & MAC_STATUS_PCS_SYNCED))
4486 return;
4487
4488 /* Set PLL lock range. */
4489 tg3_writephy(tp, 0x16, 0x8007);
4490
4491 /* SW reset */
4492 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4493
4494 /* Wait for reset to complete. */
4495 /* XXX schedule_timeout() ... */
4496 for (i = 0; i < 500; i++)
4497 udelay(10);
4498
4499 /* Config mode; select PMA/Ch 1 regs. */
4500 tg3_writephy(tp, 0x10, 0x8411);
4501
4502 /* Enable auto-lock and comdet, select txclk for tx. */
4503 tg3_writephy(tp, 0x11, 0x0a10);
4504
4505 tg3_writephy(tp, 0x18, 0x00a0);
4506 tg3_writephy(tp, 0x16, 0x41ff);
4507
4508 /* Assert and deassert POR. */
4509 tg3_writephy(tp, 0x13, 0x0400);
4510 udelay(40);
4511 tg3_writephy(tp, 0x13, 0x0000);
4512
4513 tg3_writephy(tp, 0x11, 0x0a50);
4514 udelay(40);
4515 tg3_writephy(tp, 0x11, 0x0a10);
4516
4517 /* Wait for signal to stabilize */
4518 /* XXX schedule_timeout() ... */
4519 for (i = 0; i < 15000; i++)
4520 udelay(10);
4521
4522 /* Deselect the channel register so we can read the PHYID
4523 * later.
4524 */
4525 tg3_writephy(tp, 0x10, 0x8011);
4526}
4527
4528static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4529{
82cd3d11 4530 u16 flowctrl;
1da177e4
LT
4531 u32 sg_dig_ctrl, sg_dig_status;
4532 u32 serdes_cfg, expected_sg_dig_ctrl;
4533 int workaround, port_a;
4534 int current_link_up;
4535
4536 serdes_cfg = 0;
4537 expected_sg_dig_ctrl = 0;
4538 workaround = 0;
4539 port_a = 1;
4540 current_link_up = 0;
4541
4542 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4543 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4544 workaround = 1;
4545 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4546 port_a = 0;
4547
4548 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4549 /* preserve bits 20-23 for voltage regulator */
4550 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4551 }
4552
4553 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4554
4555 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4556 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4557 if (workaround) {
4558 u32 val = serdes_cfg;
4559
4560 if (port_a)
4561 val |= 0xc010000;
4562 else
4563 val |= 0x4010000;
4564 tw32_f(MAC_SERDES_CFG, val);
4565 }
c98f6e3b
MC
4566
4567 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4568 }
4569 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4570 tg3_setup_flow_control(tp, 0, 0);
4571 current_link_up = 1;
4572 }
4573 goto out;
4574 }
4575
4576 /* Want auto-negotiation. */
c98f6e3b 4577 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4578
82cd3d11
MC
4579 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4580 if (flowctrl & ADVERTISE_1000XPAUSE)
4581 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4582 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4583 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4584
4585 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4586 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4587 tp->serdes_counter &&
4588 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4589 MAC_STATUS_RCVD_CFG)) ==
4590 MAC_STATUS_PCS_SYNCED)) {
4591 tp->serdes_counter--;
4592 current_link_up = 1;
4593 goto out;
4594 }
4595restart_autoneg:
1da177e4
LT
4596 if (workaround)
4597 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4598 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4599 udelay(5);
4600 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4601
3d3ebe74 4602 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4603 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4604 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4605 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4606 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4607 mac_status = tr32(MAC_STATUS);
4608
c98f6e3b 4609 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4610 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4611 u32 local_adv = 0, remote_adv = 0;
4612
4613 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4614 local_adv |= ADVERTISE_1000XPAUSE;
4615 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4616 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4617
c98f6e3b 4618 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4619 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4620 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4621 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4622
4623 tg3_setup_flow_control(tp, local_adv, remote_adv);
4624 current_link_up = 1;
3d3ebe74 4625 tp->serdes_counter = 0;
f07e9af3 4626 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4627 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4628 if (tp->serdes_counter)
4629 tp->serdes_counter--;
1da177e4
LT
4630 else {
4631 if (workaround) {
4632 u32 val = serdes_cfg;
4633
4634 if (port_a)
4635 val |= 0xc010000;
4636 else
4637 val |= 0x4010000;
4638
4639 tw32_f(MAC_SERDES_CFG, val);
4640 }
4641
c98f6e3b 4642 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4643 udelay(40);
4644
4645 /* Link parallel detection - link is up */
4646 /* only if we have PCS_SYNC and not */
4647 /* receiving config code words */
4648 mac_status = tr32(MAC_STATUS);
4649 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4650 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4651 tg3_setup_flow_control(tp, 0, 0);
4652 current_link_up = 1;
f07e9af3
MC
4653 tp->phy_flags |=
4654 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4655 tp->serdes_counter =
4656 SERDES_PARALLEL_DET_TIMEOUT;
4657 } else
4658 goto restart_autoneg;
1da177e4
LT
4659 }
4660 }
3d3ebe74
MC
4661 } else {
4662 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4663 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4664 }
4665
4666out:
4667 return current_link_up;
4668}
4669
4670static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4671{
4672 int current_link_up = 0;
4673
5cf64b8a 4674 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4675 goto out;
1da177e4
LT
4676
4677 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4678 u32 txflags, rxflags;
1da177e4 4679 int i;
6aa20a22 4680
5be73b47
MC
4681 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4682 u32 local_adv = 0, remote_adv = 0;
1da177e4 4683
5be73b47
MC
4684 if (txflags & ANEG_CFG_PS1)
4685 local_adv |= ADVERTISE_1000XPAUSE;
4686 if (txflags & ANEG_CFG_PS2)
4687 local_adv |= ADVERTISE_1000XPSE_ASYM;
4688
4689 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4690 remote_adv |= LPA_1000XPAUSE;
4691 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4692 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4693
4694 tg3_setup_flow_control(tp, local_adv, remote_adv);
4695
1da177e4
LT
4696 current_link_up = 1;
4697 }
4698 for (i = 0; i < 30; i++) {
4699 udelay(20);
4700 tw32_f(MAC_STATUS,
4701 (MAC_STATUS_SYNC_CHANGED |
4702 MAC_STATUS_CFG_CHANGED));
4703 udelay(40);
4704 if ((tr32(MAC_STATUS) &
4705 (MAC_STATUS_SYNC_CHANGED |
4706 MAC_STATUS_CFG_CHANGED)) == 0)
4707 break;
4708 }
4709
4710 mac_status = tr32(MAC_STATUS);
4711 if (current_link_up == 0 &&
4712 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4713 !(mac_status & MAC_STATUS_RCVD_CFG))
4714 current_link_up = 1;
4715 } else {
5be73b47
MC
4716 tg3_setup_flow_control(tp, 0, 0);
4717
1da177e4
LT
4718 /* Forcing 1000FD link up. */
4719 current_link_up = 1;
1da177e4
LT
4720
4721 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4722 udelay(40);
e8f3f6ca
MC
4723
4724 tw32_f(MAC_MODE, tp->mac_mode);
4725 udelay(40);
1da177e4
LT
4726 }
4727
4728out:
4729 return current_link_up;
4730}
4731
4732static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4733{
4734 u32 orig_pause_cfg;
4735 u16 orig_active_speed;
4736 u8 orig_active_duplex;
4737 u32 mac_status;
4738 int current_link_up;
4739 int i;
4740
8d018621 4741 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4742 orig_active_speed = tp->link_config.active_speed;
4743 orig_active_duplex = tp->link_config.active_duplex;
4744
63c3a66f 4745 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4746 netif_carrier_ok(tp->dev) &&
63c3a66f 4747 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4748 mac_status = tr32(MAC_STATUS);
4749 mac_status &= (MAC_STATUS_PCS_SYNCED |
4750 MAC_STATUS_SIGNAL_DET |
4751 MAC_STATUS_CFG_CHANGED |
4752 MAC_STATUS_RCVD_CFG);
4753 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4754 MAC_STATUS_SIGNAL_DET)) {
4755 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4756 MAC_STATUS_CFG_CHANGED));
4757 return 0;
4758 }
4759 }
4760
4761 tw32_f(MAC_TX_AUTO_NEG, 0);
4762
4763 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4764 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4765 tw32_f(MAC_MODE, tp->mac_mode);
4766 udelay(40);
4767
79eb6904 4768 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4769 tg3_init_bcm8002(tp);
4770
4771 /* Enable link change event even when serdes polling. */
4772 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4773 udelay(40);
4774
4775 current_link_up = 0;
4776 mac_status = tr32(MAC_STATUS);
4777
63c3a66f 4778 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4779 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4780 else
4781 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4782
898a56f8 4783 tp->napi[0].hw_status->status =
1da177e4 4784 (SD_STATUS_UPDATED |
898a56f8 4785 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4786
4787 for (i = 0; i < 100; i++) {
4788 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4789 MAC_STATUS_CFG_CHANGED));
4790 udelay(5);
4791 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4792 MAC_STATUS_CFG_CHANGED |
4793 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4794 break;
4795 }
4796
4797 mac_status = tr32(MAC_STATUS);
4798 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4799 current_link_up = 0;
3d3ebe74
MC
4800 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4801 tp->serdes_counter == 0) {
1da177e4
LT
4802 tw32_f(MAC_MODE, (tp->mac_mode |
4803 MAC_MODE_SEND_CONFIGS));
4804 udelay(1);
4805 tw32_f(MAC_MODE, tp->mac_mode);
4806 }
4807 }
4808
4809 if (current_link_up == 1) {
4810 tp->link_config.active_speed = SPEED_1000;
4811 tp->link_config.active_duplex = DUPLEX_FULL;
4812 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4813 LED_CTRL_LNKLED_OVERRIDE |
4814 LED_CTRL_1000MBPS_ON));
4815 } else {
4816 tp->link_config.active_speed = SPEED_INVALID;
4817 tp->link_config.active_duplex = DUPLEX_INVALID;
4818 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4819 LED_CTRL_LNKLED_OVERRIDE |
4820 LED_CTRL_TRAFFIC_OVERRIDE));
4821 }
4822
4823 if (current_link_up != netif_carrier_ok(tp->dev)) {
4824 if (current_link_up)
4825 netif_carrier_on(tp->dev);
4826 else
4827 netif_carrier_off(tp->dev);
4828 tg3_link_report(tp);
4829 } else {
8d018621 4830 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4831 if (orig_pause_cfg != now_pause_cfg ||
4832 orig_active_speed != tp->link_config.active_speed ||
4833 orig_active_duplex != tp->link_config.active_duplex)
4834 tg3_link_report(tp);
4835 }
4836
4837 return 0;
4838}
4839
747e8f8b
MC
4840static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4841{
4842 int current_link_up, err = 0;
4843 u32 bmsr, bmcr;
4844 u16 current_speed;
4845 u8 current_duplex;
ef167e27 4846 u32 local_adv, remote_adv;
747e8f8b
MC
4847
4848 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4849 tw32_f(MAC_MODE, tp->mac_mode);
4850 udelay(40);
4851
4852 tw32(MAC_EVENT, 0);
4853
4854 tw32_f(MAC_STATUS,
4855 (MAC_STATUS_SYNC_CHANGED |
4856 MAC_STATUS_CFG_CHANGED |
4857 MAC_STATUS_MI_COMPLETION |
4858 MAC_STATUS_LNKSTATE_CHANGED));
4859 udelay(40);
4860
4861 if (force_reset)
4862 tg3_phy_reset(tp);
4863
4864 current_link_up = 0;
4865 current_speed = SPEED_INVALID;
4866 current_duplex = DUPLEX_INVALID;
4867
4868 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4869 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4870 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4871 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4872 bmsr |= BMSR_LSTATUS;
4873 else
4874 bmsr &= ~BMSR_LSTATUS;
4875 }
747e8f8b
MC
4876
4877 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4878
4879 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4880 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4881 /* do nothing, just check for link up at the end */
4882 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 4883 u32 adv, newadv;
747e8f8b
MC
4884
4885 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
4886 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4887 ADVERTISE_1000XPAUSE |
4888 ADVERTISE_1000XPSE_ASYM |
4889 ADVERTISE_SLCT);
747e8f8b 4890
28011cf1 4891 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 4892 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 4893
28011cf1
MC
4894 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
4895 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
4896 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4897 tg3_writephy(tp, MII_BMCR, bmcr);
4898
4899 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4900 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4901 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4902
4903 return err;
4904 }
4905 } else {
4906 u32 new_bmcr;
4907
4908 bmcr &= ~BMCR_SPEED1000;
4909 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4910
4911 if (tp->link_config.duplex == DUPLEX_FULL)
4912 new_bmcr |= BMCR_FULLDPLX;
4913
4914 if (new_bmcr != bmcr) {
4915 /* BMCR_SPEED1000 is a reserved bit that needs
4916 * to be set on write.
4917 */
4918 new_bmcr |= BMCR_SPEED1000;
4919
4920 /* Force a linkdown */
4921 if (netif_carrier_ok(tp->dev)) {
4922 u32 adv;
4923
4924 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4925 adv &= ~(ADVERTISE_1000XFULL |
4926 ADVERTISE_1000XHALF |
4927 ADVERTISE_SLCT);
4928 tg3_writephy(tp, MII_ADVERTISE, adv);
4929 tg3_writephy(tp, MII_BMCR, bmcr |
4930 BMCR_ANRESTART |
4931 BMCR_ANENABLE);
4932 udelay(10);
4933 netif_carrier_off(tp->dev);
4934 }
4935 tg3_writephy(tp, MII_BMCR, new_bmcr);
4936 bmcr = new_bmcr;
4937 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4938 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4939 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4940 ASIC_REV_5714) {
4941 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4942 bmsr |= BMSR_LSTATUS;
4943 else
4944 bmsr &= ~BMSR_LSTATUS;
4945 }
f07e9af3 4946 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4947 }
4948 }
4949
4950 if (bmsr & BMSR_LSTATUS) {
4951 current_speed = SPEED_1000;
4952 current_link_up = 1;
4953 if (bmcr & BMCR_FULLDPLX)
4954 current_duplex = DUPLEX_FULL;
4955 else
4956 current_duplex = DUPLEX_HALF;
4957
ef167e27
MC
4958 local_adv = 0;
4959 remote_adv = 0;
4960
747e8f8b 4961 if (bmcr & BMCR_ANENABLE) {
ef167e27 4962 u32 common;
747e8f8b
MC
4963
4964 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4965 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4966 common = local_adv & remote_adv;
4967 if (common & (ADVERTISE_1000XHALF |
4968 ADVERTISE_1000XFULL)) {
4969 if (common & ADVERTISE_1000XFULL)
4970 current_duplex = DUPLEX_FULL;
4971 else
4972 current_duplex = DUPLEX_HALF;
63c3a66f 4973 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4974 /* Link is up via parallel detect */
859a5887 4975 } else {
747e8f8b 4976 current_link_up = 0;
859a5887 4977 }
747e8f8b
MC
4978 }
4979 }
4980
ef167e27
MC
4981 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4982 tg3_setup_flow_control(tp, local_adv, remote_adv);
4983
747e8f8b
MC
4984 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4985 if (tp->link_config.active_duplex == DUPLEX_HALF)
4986 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4987
4988 tw32_f(MAC_MODE, tp->mac_mode);
4989 udelay(40);
4990
4991 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4992
4993 tp->link_config.active_speed = current_speed;
4994 tp->link_config.active_duplex = current_duplex;
4995
4996 if (current_link_up != netif_carrier_ok(tp->dev)) {
4997 if (current_link_up)
4998 netif_carrier_on(tp->dev);
4999 else {
5000 netif_carrier_off(tp->dev);
f07e9af3 5001 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5002 }
5003 tg3_link_report(tp);
5004 }
5005 return err;
5006}
5007
5008static void tg3_serdes_parallel_detect(struct tg3 *tp)
5009{
3d3ebe74 5010 if (tp->serdes_counter) {
747e8f8b 5011 /* Give autoneg time to complete. */
3d3ebe74 5012 tp->serdes_counter--;
747e8f8b
MC
5013 return;
5014 }
c6cdf436 5015
747e8f8b
MC
5016 if (!netif_carrier_ok(tp->dev) &&
5017 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5018 u32 bmcr;
5019
5020 tg3_readphy(tp, MII_BMCR, &bmcr);
5021 if (bmcr & BMCR_ANENABLE) {
5022 u32 phy1, phy2;
5023
5024 /* Select shadow register 0x1f */
f08aa1a8
MC
5025 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5026 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5027
5028 /* Select expansion interrupt status register */
f08aa1a8
MC
5029 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5030 MII_TG3_DSP_EXP1_INT_STAT);
5031 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5032 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5033
5034 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5035 /* We have signal detect and not receiving
5036 * config code words, link is up by parallel
5037 * detection.
5038 */
5039
5040 bmcr &= ~BMCR_ANENABLE;
5041 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5042 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5043 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5044 }
5045 }
859a5887
MC
5046 } else if (netif_carrier_ok(tp->dev) &&
5047 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5048 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5049 u32 phy2;
5050
5051 /* Select expansion interrupt status register */
f08aa1a8
MC
5052 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5053 MII_TG3_DSP_EXP1_INT_STAT);
5054 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5055 if (phy2 & 0x20) {
5056 u32 bmcr;
5057
5058 /* Config code words received, turn on autoneg. */
5059 tg3_readphy(tp, MII_BMCR, &bmcr);
5060 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5061
f07e9af3 5062 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5063
5064 }
5065 }
5066}
5067
1da177e4
LT
5068static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5069{
f2096f94 5070 u32 val;
1da177e4
LT
5071 int err;
5072
f07e9af3 5073 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5074 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5075 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5076 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5077 else
1da177e4 5078 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5079
bcb37f6c 5080 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5081 u32 scale;
aa6c91fe
MC
5082
5083 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5084 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5085 scale = 65;
5086 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5087 scale = 6;
5088 else
5089 scale = 12;
5090
5091 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5092 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5093 tw32(GRC_MISC_CFG, val);
5094 }
5095
f2096f94
MC
5096 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5097 (6 << TX_LENGTHS_IPG_SHIFT);
5098 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5099 val |= tr32(MAC_TX_LENGTHS) &
5100 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5101 TX_LENGTHS_CNT_DWN_VAL_MSK);
5102
1da177e4
LT
5103 if (tp->link_config.active_speed == SPEED_1000 &&
5104 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5105 tw32(MAC_TX_LENGTHS, val |
5106 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5107 else
f2096f94
MC
5108 tw32(MAC_TX_LENGTHS, val |
5109 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5110
63c3a66f 5111 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5112 if (netif_carrier_ok(tp->dev)) {
5113 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5114 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5115 } else {
5116 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5117 }
5118 }
5119
63c3a66f 5120 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5121 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5122 if (!netif_carrier_ok(tp->dev))
5123 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5124 tp->pwrmgmt_thresh;
5125 else
5126 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5127 tw32(PCIE_PWR_MGMT_THRESH, val);
5128 }
5129
1da177e4
LT
5130 return err;
5131}
5132
66cfd1bd
MC
5133static inline int tg3_irq_sync(struct tg3 *tp)
5134{
5135 return tp->irq_sync;
5136}
5137
97bd8e49
MC
5138static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5139{
5140 int i;
5141
5142 dst = (u32 *)((u8 *)dst + off);
5143 for (i = 0; i < len; i += sizeof(u32))
5144 *dst++ = tr32(off + i);
5145}
5146
5147static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5148{
5149 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5150 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5151 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5152 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5153 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5154 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5155 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5156 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5157 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5158 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5159 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5160 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5161 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5162 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5163 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5164 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5165 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5166 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5167 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5168
63c3a66f 5169 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5170 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5171
5172 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5173 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5174 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5175 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5176 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5177 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5178 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5179 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5180
63c3a66f 5181 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5182 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5183 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5184 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5185 }
5186
5187 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5188 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5189 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5190 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5191 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5192
63c3a66f 5193 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5194 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5195}
5196
5197static void tg3_dump_state(struct tg3 *tp)
5198{
5199 int i;
5200 u32 *regs;
5201
5202 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5203 if (!regs) {
5204 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5205 return;
5206 }
5207
63c3a66f 5208 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5209 /* Read up to but not including private PCI registers */
5210 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5211 regs[i / sizeof(u32)] = tr32(i);
5212 } else
5213 tg3_dump_legacy_regs(tp, regs);
5214
5215 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5216 if (!regs[i + 0] && !regs[i + 1] &&
5217 !regs[i + 2] && !regs[i + 3])
5218 continue;
5219
5220 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5221 i * 4,
5222 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5223 }
5224
5225 kfree(regs);
5226
5227 for (i = 0; i < tp->irq_cnt; i++) {
5228 struct tg3_napi *tnapi = &tp->napi[i];
5229
5230 /* SW status block */
5231 netdev_err(tp->dev,
5232 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5233 i,
5234 tnapi->hw_status->status,
5235 tnapi->hw_status->status_tag,
5236 tnapi->hw_status->rx_jumbo_consumer,
5237 tnapi->hw_status->rx_consumer,
5238 tnapi->hw_status->rx_mini_consumer,
5239 tnapi->hw_status->idx[0].rx_producer,
5240 tnapi->hw_status->idx[0].tx_consumer);
5241
5242 netdev_err(tp->dev,
5243 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5244 i,
5245 tnapi->last_tag, tnapi->last_irq_tag,
5246 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5247 tnapi->rx_rcb_ptr,
5248 tnapi->prodring.rx_std_prod_idx,
5249 tnapi->prodring.rx_std_cons_idx,
5250 tnapi->prodring.rx_jmb_prod_idx,
5251 tnapi->prodring.rx_jmb_cons_idx);
5252 }
5253}
5254
df3e6548
MC
5255/* This is called whenever we suspect that the system chipset is re-
5256 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5257 * is bogus tx completions. We try to recover by setting the
5258 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5259 * in the workqueue.
5260 */
5261static void tg3_tx_recover(struct tg3 *tp)
5262{
63c3a66f 5263 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5264 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5265
5129c3a3
MC
5266 netdev_warn(tp->dev,
5267 "The system may be re-ordering memory-mapped I/O "
5268 "cycles to the network device, attempting to recover. "
5269 "Please report the problem to the driver maintainer "
5270 "and include system chipset information.\n");
df3e6548
MC
5271
5272 spin_lock(&tp->lock);
63c3a66f 5273 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5274 spin_unlock(&tp->lock);
5275}
5276
f3f3f27e 5277static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5278{
f65aac16
MC
5279 /* Tell compiler to fetch tx indices from memory. */
5280 barrier();
f3f3f27e
MC
5281 return tnapi->tx_pending -
5282 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5283}
5284
1da177e4
LT
5285/* Tigon3 never reports partial packet sends. So we do not
5286 * need special logic to handle SKBs that have not had all
5287 * of their frags sent yet, like SunGEM does.
5288 */
17375d25 5289static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5290{
17375d25 5291 struct tg3 *tp = tnapi->tp;
898a56f8 5292 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5293 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5294 struct netdev_queue *txq;
5295 int index = tnapi - tp->napi;
5296
63c3a66f 5297 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5298 index--;
5299
5300 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5301
5302 while (sw_idx != hw_idx) {
df8944cf 5303 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5304 struct sk_buff *skb = ri->skb;
df3e6548
MC
5305 int i, tx_bug = 0;
5306
5307 if (unlikely(skb == NULL)) {
5308 tg3_tx_recover(tp);
5309 return;
5310 }
1da177e4 5311
f4188d8a 5312 pci_unmap_single(tp->pdev,
4e5e4f0d 5313 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5314 skb_headlen(skb),
5315 PCI_DMA_TODEVICE);
1da177e4
LT
5316
5317 ri->skb = NULL;
5318
e01ee14d
MC
5319 while (ri->fragmented) {
5320 ri->fragmented = false;
5321 sw_idx = NEXT_TX(sw_idx);
5322 ri = &tnapi->tx_buffers[sw_idx];
5323 }
5324
1da177e4
LT
5325 sw_idx = NEXT_TX(sw_idx);
5326
5327 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5328 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5329 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5330 tx_bug = 1;
f4188d8a
AD
5331
5332 pci_unmap_page(tp->pdev,
4e5e4f0d 5333 dma_unmap_addr(ri, mapping),
9e903e08 5334 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5335 PCI_DMA_TODEVICE);
e01ee14d
MC
5336
5337 while (ri->fragmented) {
5338 ri->fragmented = false;
5339 sw_idx = NEXT_TX(sw_idx);
5340 ri = &tnapi->tx_buffers[sw_idx];
5341 }
5342
1da177e4
LT
5343 sw_idx = NEXT_TX(sw_idx);
5344 }
5345
f47c11ee 5346 dev_kfree_skb(skb);
df3e6548
MC
5347
5348 if (unlikely(tx_bug)) {
5349 tg3_tx_recover(tp);
5350 return;
5351 }
1da177e4
LT
5352 }
5353
f3f3f27e 5354 tnapi->tx_cons = sw_idx;
1da177e4 5355
1b2a7205
MC
5356 /* Need to make the tx_cons update visible to tg3_start_xmit()
5357 * before checking for netif_queue_stopped(). Without the
5358 * memory barrier, there is a small possibility that tg3_start_xmit()
5359 * will miss it and cause the queue to be stopped forever.
5360 */
5361 smp_mb();
5362
fe5f5787 5363 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5364 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5365 __netif_tx_lock(txq, smp_processor_id());
5366 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5367 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5368 netif_tx_wake_queue(txq);
5369 __netif_tx_unlock(txq);
51b91468 5370 }
1da177e4
LT
5371}
5372
9205fd9c 5373static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5374{
9205fd9c 5375 if (!ri->data)
2b2cdb65
MC
5376 return;
5377
4e5e4f0d 5378 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5379 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5380 kfree(ri->data);
5381 ri->data = NULL;
2b2cdb65
MC
5382}
5383
1da177e4
LT
5384/* Returns size of skb allocated or < 0 on error.
5385 *
5386 * We only need to fill in the address because the other members
5387 * of the RX descriptor are invariant, see tg3_init_rings.
5388 *
5389 * Note the purposeful assymetry of cpu vs. chip accesses. For
5390 * posting buffers we only dirty the first cache line of the RX
5391 * descriptor (containing the address). Whereas for the RX status
5392 * buffers the cpu only reads the last cacheline of the RX descriptor
5393 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5394 */
9205fd9c 5395static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5396 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5397{
5398 struct tg3_rx_buffer_desc *desc;
f94e290e 5399 struct ring_info *map;
9205fd9c 5400 u8 *data;
1da177e4 5401 dma_addr_t mapping;
9205fd9c 5402 int skb_size, data_size, dest_idx;
1da177e4 5403
1da177e4
LT
5404 switch (opaque_key) {
5405 case RXD_OPAQUE_RING_STD:
2c49a44d 5406 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5407 desc = &tpr->rx_std[dest_idx];
5408 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5409 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5410 break;
5411
5412 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5413 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5414 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5415 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5416 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5417 break;
5418
5419 default:
5420 return -EINVAL;
855e1111 5421 }
1da177e4
LT
5422
5423 /* Do not overwrite any of the map or rp information
5424 * until we are sure we can commit to a new buffer.
5425 *
5426 * Callers depend upon this behavior and assume that
5427 * we leave everything unchanged if we fail.
5428 */
9205fd9c
ED
5429 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5430 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5431 data = kmalloc(skb_size, GFP_ATOMIC);
5432 if (!data)
1da177e4
LT
5433 return -ENOMEM;
5434
9205fd9c
ED
5435 mapping = pci_map_single(tp->pdev,
5436 data + TG3_RX_OFFSET(tp),
5437 data_size,
1da177e4 5438 PCI_DMA_FROMDEVICE);
a21771dd 5439 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5440 kfree(data);
a21771dd
MC
5441 return -EIO;
5442 }
1da177e4 5443
9205fd9c 5444 map->data = data;
4e5e4f0d 5445 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5446
1da177e4
LT
5447 desc->addr_hi = ((u64)mapping >> 32);
5448 desc->addr_lo = ((u64)mapping & 0xffffffff);
5449
9205fd9c 5450 return data_size;
1da177e4
LT
5451}
5452
5453/* We only need to move over in the address because the other
5454 * members of the RX descriptor are invariant. See notes above
9205fd9c 5455 * tg3_alloc_rx_data for full details.
1da177e4 5456 */
a3896167
MC
5457static void tg3_recycle_rx(struct tg3_napi *tnapi,
5458 struct tg3_rx_prodring_set *dpr,
5459 u32 opaque_key, int src_idx,
5460 u32 dest_idx_unmasked)
1da177e4 5461{
17375d25 5462 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5463 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5464 struct ring_info *src_map, *dest_map;
8fea32b9 5465 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5466 int dest_idx;
1da177e4
LT
5467
5468 switch (opaque_key) {
5469 case RXD_OPAQUE_RING_STD:
2c49a44d 5470 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5471 dest_desc = &dpr->rx_std[dest_idx];
5472 dest_map = &dpr->rx_std_buffers[dest_idx];
5473 src_desc = &spr->rx_std[src_idx];
5474 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5475 break;
5476
5477 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5478 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5479 dest_desc = &dpr->rx_jmb[dest_idx].std;
5480 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5481 src_desc = &spr->rx_jmb[src_idx].std;
5482 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5483 break;
5484
5485 default:
5486 return;
855e1111 5487 }
1da177e4 5488
9205fd9c 5489 dest_map->data = src_map->data;
4e5e4f0d
FT
5490 dma_unmap_addr_set(dest_map, mapping,
5491 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5492 dest_desc->addr_hi = src_desc->addr_hi;
5493 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5494
5495 /* Ensure that the update to the skb happens after the physical
5496 * addresses have been transferred to the new BD location.
5497 */
5498 smp_wmb();
5499
9205fd9c 5500 src_map->data = NULL;
1da177e4
LT
5501}
5502
1da177e4
LT
5503/* The RX ring scheme is composed of multiple rings which post fresh
5504 * buffers to the chip, and one special ring the chip uses to report
5505 * status back to the host.
5506 *
5507 * The special ring reports the status of received packets to the
5508 * host. The chip does not write into the original descriptor the
5509 * RX buffer was obtained from. The chip simply takes the original
5510 * descriptor as provided by the host, updates the status and length
5511 * field, then writes this into the next status ring entry.
5512 *
5513 * Each ring the host uses to post buffers to the chip is described
5514 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5515 * it is first placed into the on-chip ram. When the packet's length
5516 * is known, it walks down the TG3_BDINFO entries to select the ring.
5517 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5518 * which is within the range of the new packet's length is chosen.
5519 *
5520 * The "separate ring for rx status" scheme may sound queer, but it makes
5521 * sense from a cache coherency perspective. If only the host writes
5522 * to the buffer post rings, and only the chip writes to the rx status
5523 * rings, then cache lines never move beyond shared-modified state.
5524 * If both the host and chip were to write into the same ring, cache line
5525 * eviction could occur since both entities want it in an exclusive state.
5526 */
17375d25 5527static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5528{
17375d25 5529 struct tg3 *tp = tnapi->tp;
f92905de 5530 u32 work_mask, rx_std_posted = 0;
4361935a 5531 u32 std_prod_idx, jmb_prod_idx;
72334482 5532 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5533 u16 hw_idx;
1da177e4 5534 int received;
8fea32b9 5535 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5536
8d9d7cfc 5537 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5538 /*
5539 * We need to order the read of hw_idx and the read of
5540 * the opaque cookie.
5541 */
5542 rmb();
1da177e4
LT
5543 work_mask = 0;
5544 received = 0;
4361935a
MC
5545 std_prod_idx = tpr->rx_std_prod_idx;
5546 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5547 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5548 struct ring_info *ri;
72334482 5549 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5550 unsigned int len;
5551 struct sk_buff *skb;
5552 dma_addr_t dma_addr;
5553 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5554 u8 *data;
1da177e4
LT
5555
5556 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5557 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5558 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5559 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5560 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5561 data = ri->data;
4361935a 5562 post_ptr = &std_prod_idx;
f92905de 5563 rx_std_posted++;
1da177e4 5564 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5565 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5566 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5567 data = ri->data;
4361935a 5568 post_ptr = &jmb_prod_idx;
21f581a5 5569 } else
1da177e4 5570 goto next_pkt_nopost;
1da177e4
LT
5571
5572 work_mask |= opaque_key;
5573
5574 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5575 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5576 drop_it:
a3896167 5577 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5578 desc_idx, *post_ptr);
5579 drop_it_no_recycle:
5580 /* Other statistics kept track of by card. */
b0057c51 5581 tp->rx_dropped++;
1da177e4
LT
5582 goto next_pkt;
5583 }
5584
9205fd9c 5585 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5586 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5587 ETH_FCS_LEN;
1da177e4 5588
d2757fc4 5589 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5590 int skb_size;
5591
9205fd9c 5592 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5593 *post_ptr);
1da177e4
LT
5594 if (skb_size < 0)
5595 goto drop_it;
5596
287be12e 5597 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5598 PCI_DMA_FROMDEVICE);
5599
9205fd9c
ED
5600 skb = build_skb(data);
5601 if (!skb) {
5602 kfree(data);
5603 goto drop_it_no_recycle;
5604 }
5605 skb_reserve(skb, TG3_RX_OFFSET(tp));
5606 /* Ensure that the update to the data happens
61e800cf
MC
5607 * after the usage of the old DMA mapping.
5608 */
5609 smp_wmb();
5610
9205fd9c 5611 ri->data = NULL;
61e800cf 5612
1da177e4 5613 } else {
a3896167 5614 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5615 desc_idx, *post_ptr);
5616
9205fd9c
ED
5617 skb = netdev_alloc_skb(tp->dev,
5618 len + TG3_RAW_IP_ALIGN);
5619 if (skb == NULL)
1da177e4
LT
5620 goto drop_it_no_recycle;
5621
9205fd9c 5622 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5623 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5624 memcpy(skb->data,
5625 data + TG3_RX_OFFSET(tp),
5626 len);
1da177e4 5627 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5628 }
5629
9205fd9c 5630 skb_put(skb, len);
dc668910 5631 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5632 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5633 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5634 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5635 skb->ip_summed = CHECKSUM_UNNECESSARY;
5636 else
bc8acf2c 5637 skb_checksum_none_assert(skb);
1da177e4
LT
5638
5639 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5640
5641 if (len > (tp->dev->mtu + ETH_HLEN) &&
5642 skb->protocol != htons(ETH_P_8021Q)) {
5643 dev_kfree_skb(skb);
b0057c51 5644 goto drop_it_no_recycle;
f7b493e0
MC
5645 }
5646
9dc7a113 5647 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5648 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5649 __vlan_hwaccel_put_tag(skb,
5650 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5651
bf933c80 5652 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5653
1da177e4
LT
5654 received++;
5655 budget--;
5656
5657next_pkt:
5658 (*post_ptr)++;
f92905de
MC
5659
5660 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5661 tpr->rx_std_prod_idx = std_prod_idx &
5662 tp->rx_std_ring_mask;
86cfe4ff
MC
5663 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5664 tpr->rx_std_prod_idx);
f92905de
MC
5665 work_mask &= ~RXD_OPAQUE_RING_STD;
5666 rx_std_posted = 0;
5667 }
1da177e4 5668next_pkt_nopost:
483ba50b 5669 sw_idx++;
7cb32cf2 5670 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5671
5672 /* Refresh hw_idx to see if there is new work */
5673 if (sw_idx == hw_idx) {
8d9d7cfc 5674 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5675 rmb();
5676 }
1da177e4
LT
5677 }
5678
5679 /* ACK the status ring. */
72334482
MC
5680 tnapi->rx_rcb_ptr = sw_idx;
5681 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5682
5683 /* Refill RX ring(s). */
63c3a66f 5684 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5685 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5686 tpr->rx_std_prod_idx = std_prod_idx &
5687 tp->rx_std_ring_mask;
b196c7e4
MC
5688 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5689 tpr->rx_std_prod_idx);
5690 }
5691 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5692 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5693 tp->rx_jmb_ring_mask;
b196c7e4
MC
5694 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5695 tpr->rx_jmb_prod_idx);
5696 }
5697 mmiowb();
5698 } else if (work_mask) {
5699 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5700 * updated before the producer indices can be updated.
5701 */
5702 smp_wmb();
5703
2c49a44d
MC
5704 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5705 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5706
e4af1af9
MC
5707 if (tnapi != &tp->napi[1])
5708 napi_schedule(&tp->napi[1].napi);
1da177e4 5709 }
1da177e4
LT
5710
5711 return received;
5712}
5713
35f2d7d0 5714static void tg3_poll_link(struct tg3 *tp)
1da177e4 5715{
1da177e4 5716 /* handle link change and other phy events */
63c3a66f 5717 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5718 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5719
1da177e4
LT
5720 if (sblk->status & SD_STATUS_LINK_CHG) {
5721 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5722 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5723 spin_lock(&tp->lock);
63c3a66f 5724 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5725 tw32_f(MAC_STATUS,
5726 (MAC_STATUS_SYNC_CHANGED |
5727 MAC_STATUS_CFG_CHANGED |
5728 MAC_STATUS_MI_COMPLETION |
5729 MAC_STATUS_LNKSTATE_CHANGED));
5730 udelay(40);
5731 } else
5732 tg3_setup_phy(tp, 0);
f47c11ee 5733 spin_unlock(&tp->lock);
1da177e4
LT
5734 }
5735 }
35f2d7d0
MC
5736}
5737
f89f38b8
MC
5738static int tg3_rx_prodring_xfer(struct tg3 *tp,
5739 struct tg3_rx_prodring_set *dpr,
5740 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5741{
5742 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5743 int i, err = 0;
b196c7e4
MC
5744
5745 while (1) {
5746 src_prod_idx = spr->rx_std_prod_idx;
5747
5748 /* Make sure updates to the rx_std_buffers[] entries and the
5749 * standard producer index are seen in the correct order.
5750 */
5751 smp_rmb();
5752
5753 if (spr->rx_std_cons_idx == src_prod_idx)
5754 break;
5755
5756 if (spr->rx_std_cons_idx < src_prod_idx)
5757 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5758 else
2c49a44d
MC
5759 cpycnt = tp->rx_std_ring_mask + 1 -
5760 spr->rx_std_cons_idx;
b196c7e4 5761
2c49a44d
MC
5762 cpycnt = min(cpycnt,
5763 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5764
5765 si = spr->rx_std_cons_idx;
5766 di = dpr->rx_std_prod_idx;
5767
e92967bf 5768 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5769 if (dpr->rx_std_buffers[i].data) {
e92967bf 5770 cpycnt = i - di;
f89f38b8 5771 err = -ENOSPC;
e92967bf
MC
5772 break;
5773 }
5774 }
5775
5776 if (!cpycnt)
5777 break;
5778
5779 /* Ensure that updates to the rx_std_buffers ring and the
5780 * shadowed hardware producer ring from tg3_recycle_skb() are
5781 * ordered correctly WRT the skb check above.
5782 */
5783 smp_rmb();
5784
b196c7e4
MC
5785 memcpy(&dpr->rx_std_buffers[di],
5786 &spr->rx_std_buffers[si],
5787 cpycnt * sizeof(struct ring_info));
5788
5789 for (i = 0; i < cpycnt; i++, di++, si++) {
5790 struct tg3_rx_buffer_desc *sbd, *dbd;
5791 sbd = &spr->rx_std[si];
5792 dbd = &dpr->rx_std[di];
5793 dbd->addr_hi = sbd->addr_hi;
5794 dbd->addr_lo = sbd->addr_lo;
5795 }
5796
2c49a44d
MC
5797 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5798 tp->rx_std_ring_mask;
5799 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5800 tp->rx_std_ring_mask;
b196c7e4
MC
5801 }
5802
5803 while (1) {
5804 src_prod_idx = spr->rx_jmb_prod_idx;
5805
5806 /* Make sure updates to the rx_jmb_buffers[] entries and
5807 * the jumbo producer index are seen in the correct order.
5808 */
5809 smp_rmb();
5810
5811 if (spr->rx_jmb_cons_idx == src_prod_idx)
5812 break;
5813
5814 if (spr->rx_jmb_cons_idx < src_prod_idx)
5815 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5816 else
2c49a44d
MC
5817 cpycnt = tp->rx_jmb_ring_mask + 1 -
5818 spr->rx_jmb_cons_idx;
b196c7e4
MC
5819
5820 cpycnt = min(cpycnt,
2c49a44d 5821 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5822
5823 si = spr->rx_jmb_cons_idx;
5824 di = dpr->rx_jmb_prod_idx;
5825
e92967bf 5826 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5827 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 5828 cpycnt = i - di;
f89f38b8 5829 err = -ENOSPC;
e92967bf
MC
5830 break;
5831 }
5832 }
5833
5834 if (!cpycnt)
5835 break;
5836
5837 /* Ensure that updates to the rx_jmb_buffers ring and the
5838 * shadowed hardware producer ring from tg3_recycle_skb() are
5839 * ordered correctly WRT the skb check above.
5840 */
5841 smp_rmb();
5842
b196c7e4
MC
5843 memcpy(&dpr->rx_jmb_buffers[di],
5844 &spr->rx_jmb_buffers[si],
5845 cpycnt * sizeof(struct ring_info));
5846
5847 for (i = 0; i < cpycnt; i++, di++, si++) {
5848 struct tg3_rx_buffer_desc *sbd, *dbd;
5849 sbd = &spr->rx_jmb[si].std;
5850 dbd = &dpr->rx_jmb[di].std;
5851 dbd->addr_hi = sbd->addr_hi;
5852 dbd->addr_lo = sbd->addr_lo;
5853 }
5854
2c49a44d
MC
5855 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5856 tp->rx_jmb_ring_mask;
5857 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5858 tp->rx_jmb_ring_mask;
b196c7e4 5859 }
f89f38b8
MC
5860
5861 return err;
b196c7e4
MC
5862}
5863
35f2d7d0
MC
5864static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5865{
5866 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5867
5868 /* run TX completion thread */
f3f3f27e 5869 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5870 tg3_tx(tnapi);
63c3a66f 5871 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5872 return work_done;
1da177e4
LT
5873 }
5874
1da177e4
LT
5875 /* run RX thread, within the bounds set by NAPI.
5876 * All RX "locking" is done by ensuring outside
bea3348e 5877 * code synchronizes with tg3->napi.poll()
1da177e4 5878 */
8d9d7cfc 5879 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5880 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5881
63c3a66f 5882 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5883 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5884 int i, err = 0;
e4af1af9
MC
5885 u32 std_prod_idx = dpr->rx_std_prod_idx;
5886 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5887
e4af1af9 5888 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5889 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5890 &tp->napi[i].prodring);
b196c7e4
MC
5891
5892 wmb();
5893
e4af1af9
MC
5894 if (std_prod_idx != dpr->rx_std_prod_idx)
5895 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5896 dpr->rx_std_prod_idx);
b196c7e4 5897
e4af1af9
MC
5898 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5899 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5900 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5901
5902 mmiowb();
f89f38b8
MC
5903
5904 if (err)
5905 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5906 }
5907
6f535763
DM
5908 return work_done;
5909}
5910
db219973
MC
5911static inline void tg3_reset_task_schedule(struct tg3 *tp)
5912{
5913 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
5914 schedule_work(&tp->reset_task);
5915}
5916
5917static inline void tg3_reset_task_cancel(struct tg3 *tp)
5918{
5919 cancel_work_sync(&tp->reset_task);
5920 tg3_flag_clear(tp, RESET_TASK_PENDING);
5921}
5922
35f2d7d0
MC
5923static int tg3_poll_msix(struct napi_struct *napi, int budget)
5924{
5925 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5926 struct tg3 *tp = tnapi->tp;
5927 int work_done = 0;
5928 struct tg3_hw_status *sblk = tnapi->hw_status;
5929
5930 while (1) {
5931 work_done = tg3_poll_work(tnapi, work_done, budget);
5932
63c3a66f 5933 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5934 goto tx_recovery;
5935
5936 if (unlikely(work_done >= budget))
5937 break;
5938
c6cdf436 5939 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5940 * to tell the hw how much work has been processed,
5941 * so we must read it before checking for more work.
5942 */
5943 tnapi->last_tag = sblk->status_tag;
5944 tnapi->last_irq_tag = tnapi->last_tag;
5945 rmb();
5946
5947 /* check for RX/TX work to do */
6d40db7b
MC
5948 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5949 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5950 napi_complete(napi);
5951 /* Reenable interrupts. */
5952 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5953 mmiowb();
5954 break;
5955 }
5956 }
5957
5958 return work_done;
5959
5960tx_recovery:
5961 /* work_done is guaranteed to be less than budget. */
5962 napi_complete(napi);
db219973 5963 tg3_reset_task_schedule(tp);
35f2d7d0
MC
5964 return work_done;
5965}
5966
e64de4e6
MC
5967static void tg3_process_error(struct tg3 *tp)
5968{
5969 u32 val;
5970 bool real_error = false;
5971
63c3a66f 5972 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5973 return;
5974
5975 /* Check Flow Attention register */
5976 val = tr32(HOSTCC_FLOW_ATTN);
5977 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5978 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5979 real_error = true;
5980 }
5981
5982 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5983 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5984 real_error = true;
5985 }
5986
5987 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5988 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5989 real_error = true;
5990 }
5991
5992 if (!real_error)
5993 return;
5994
5995 tg3_dump_state(tp);
5996
63c3a66f 5997 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 5998 tg3_reset_task_schedule(tp);
e64de4e6
MC
5999}
6000
6f535763
DM
6001static int tg3_poll(struct napi_struct *napi, int budget)
6002{
8ef0442f
MC
6003 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6004 struct tg3 *tp = tnapi->tp;
6f535763 6005 int work_done = 0;
898a56f8 6006 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6007
6008 while (1) {
e64de4e6
MC
6009 if (sblk->status & SD_STATUS_ERROR)
6010 tg3_process_error(tp);
6011
35f2d7d0
MC
6012 tg3_poll_link(tp);
6013
17375d25 6014 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6015
63c3a66f 6016 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6017 goto tx_recovery;
6018
6019 if (unlikely(work_done >= budget))
6020 break;
6021
63c3a66f 6022 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6023 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6024 * to tell the hw how much work has been processed,
6025 * so we must read it before checking for more work.
6026 */
898a56f8
MC
6027 tnapi->last_tag = sblk->status_tag;
6028 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6029 rmb();
6030 } else
6031 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6032
17375d25 6033 if (likely(!tg3_has_work(tnapi))) {
288379f0 6034 napi_complete(napi);
17375d25 6035 tg3_int_reenable(tnapi);
6f535763
DM
6036 break;
6037 }
1da177e4
LT
6038 }
6039
bea3348e 6040 return work_done;
6f535763
DM
6041
6042tx_recovery:
4fd7ab59 6043 /* work_done is guaranteed to be less than budget. */
288379f0 6044 napi_complete(napi);
db219973 6045 tg3_reset_task_schedule(tp);
4fd7ab59 6046 return work_done;
1da177e4
LT
6047}
6048
66cfd1bd
MC
6049static void tg3_napi_disable(struct tg3 *tp)
6050{
6051 int i;
6052
6053 for (i = tp->irq_cnt - 1; i >= 0; i--)
6054 napi_disable(&tp->napi[i].napi);
6055}
6056
6057static void tg3_napi_enable(struct tg3 *tp)
6058{
6059 int i;
6060
6061 for (i = 0; i < tp->irq_cnt; i++)
6062 napi_enable(&tp->napi[i].napi);
6063}
6064
6065static void tg3_napi_init(struct tg3 *tp)
6066{
6067 int i;
6068
6069 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6070 for (i = 1; i < tp->irq_cnt; i++)
6071 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6072}
6073
6074static void tg3_napi_fini(struct tg3 *tp)
6075{
6076 int i;
6077
6078 for (i = 0; i < tp->irq_cnt; i++)
6079 netif_napi_del(&tp->napi[i].napi);
6080}
6081
6082static inline void tg3_netif_stop(struct tg3 *tp)
6083{
6084 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6085 tg3_napi_disable(tp);
6086 netif_tx_disable(tp->dev);
6087}
6088
6089static inline void tg3_netif_start(struct tg3 *tp)
6090{
6091 /* NOTE: unconditional netif_tx_wake_all_queues is only
6092 * appropriate so long as all callers are assured to
6093 * have free tx slots (such as after tg3_init_hw)
6094 */
6095 netif_tx_wake_all_queues(tp->dev);
6096
6097 tg3_napi_enable(tp);
6098 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6099 tg3_enable_ints(tp);
6100}
6101
f47c11ee
DM
6102static void tg3_irq_quiesce(struct tg3 *tp)
6103{
4f125f42
MC
6104 int i;
6105
f47c11ee
DM
6106 BUG_ON(tp->irq_sync);
6107
6108 tp->irq_sync = 1;
6109 smp_mb();
6110
4f125f42
MC
6111 for (i = 0; i < tp->irq_cnt; i++)
6112 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6113}
6114
f47c11ee
DM
6115/* Fully shutdown all tg3 driver activity elsewhere in the system.
6116 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6117 * with as well. Most of the time, this is not necessary except when
6118 * shutting down the device.
6119 */
6120static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6121{
46966545 6122 spin_lock_bh(&tp->lock);
f47c11ee
DM
6123 if (irq_sync)
6124 tg3_irq_quiesce(tp);
f47c11ee
DM
6125}
6126
6127static inline void tg3_full_unlock(struct tg3 *tp)
6128{
f47c11ee
DM
6129 spin_unlock_bh(&tp->lock);
6130}
6131
fcfa0a32
MC
6132/* One-shot MSI handler - Chip automatically disables interrupt
6133 * after sending MSI so driver doesn't have to do it.
6134 */
7d12e780 6135static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6136{
09943a18
MC
6137 struct tg3_napi *tnapi = dev_id;
6138 struct tg3 *tp = tnapi->tp;
fcfa0a32 6139
898a56f8 6140 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6141 if (tnapi->rx_rcb)
6142 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6143
6144 if (likely(!tg3_irq_sync(tp)))
09943a18 6145 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6146
6147 return IRQ_HANDLED;
6148}
6149
88b06bc2
MC
6150/* MSI ISR - No need to check for interrupt sharing and no need to
6151 * flush status block and interrupt mailbox. PCI ordering rules
6152 * guarantee that MSI will arrive after the status block.
6153 */
7d12e780 6154static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6155{
09943a18
MC
6156 struct tg3_napi *tnapi = dev_id;
6157 struct tg3 *tp = tnapi->tp;
88b06bc2 6158
898a56f8 6159 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6160 if (tnapi->rx_rcb)
6161 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6162 /*
fac9b83e 6163 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6164 * chip-internal interrupt pending events.
fac9b83e 6165 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6166 * NIC to stop sending us irqs, engaging "in-intr-handler"
6167 * event coalescing.
6168 */
5b39de91 6169 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6170 if (likely(!tg3_irq_sync(tp)))
09943a18 6171 napi_schedule(&tnapi->napi);
61487480 6172
88b06bc2
MC
6173 return IRQ_RETVAL(1);
6174}
6175
7d12e780 6176static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6177{
09943a18
MC
6178 struct tg3_napi *tnapi = dev_id;
6179 struct tg3 *tp = tnapi->tp;
898a56f8 6180 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6181 unsigned int handled = 1;
6182
1da177e4
LT
6183 /* In INTx mode, it is possible for the interrupt to arrive at
6184 * the CPU before the status block posted prior to the interrupt.
6185 * Reading the PCI State register will confirm whether the
6186 * interrupt is ours and will flush the status block.
6187 */
d18edcb2 6188 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6189 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6190 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6191 handled = 0;
f47c11ee 6192 goto out;
fac9b83e 6193 }
d18edcb2
MC
6194 }
6195
6196 /*
6197 * Writing any value to intr-mbox-0 clears PCI INTA# and
6198 * chip-internal interrupt pending events.
6199 * Writing non-zero to intr-mbox-0 additional tells the
6200 * NIC to stop sending us irqs, engaging "in-intr-handler"
6201 * event coalescing.
c04cb347
MC
6202 *
6203 * Flush the mailbox to de-assert the IRQ immediately to prevent
6204 * spurious interrupts. The flush impacts performance but
6205 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6206 */
c04cb347 6207 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6208 if (tg3_irq_sync(tp))
6209 goto out;
6210 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6211 if (likely(tg3_has_work(tnapi))) {
72334482 6212 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6213 napi_schedule(&tnapi->napi);
d18edcb2
MC
6214 } else {
6215 /* No work, shared interrupt perhaps? re-enable
6216 * interrupts, and flush that PCI write
6217 */
6218 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6219 0x00000000);
fac9b83e 6220 }
f47c11ee 6221out:
fac9b83e
DM
6222 return IRQ_RETVAL(handled);
6223}
6224
7d12e780 6225static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6226{
09943a18
MC
6227 struct tg3_napi *tnapi = dev_id;
6228 struct tg3 *tp = tnapi->tp;
898a56f8 6229 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6230 unsigned int handled = 1;
6231
fac9b83e
DM
6232 /* In INTx mode, it is possible for the interrupt to arrive at
6233 * the CPU before the status block posted prior to the interrupt.
6234 * Reading the PCI State register will confirm whether the
6235 * interrupt is ours and will flush the status block.
6236 */
898a56f8 6237 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6238 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6239 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6240 handled = 0;
f47c11ee 6241 goto out;
1da177e4 6242 }
d18edcb2
MC
6243 }
6244
6245 /*
6246 * writing any value to intr-mbox-0 clears PCI INTA# and
6247 * chip-internal interrupt pending events.
6248 * writing non-zero to intr-mbox-0 additional tells the
6249 * NIC to stop sending us irqs, engaging "in-intr-handler"
6250 * event coalescing.
c04cb347
MC
6251 *
6252 * Flush the mailbox to de-assert the IRQ immediately to prevent
6253 * spurious interrupts. The flush impacts performance but
6254 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6255 */
c04cb347 6256 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6257
6258 /*
6259 * In a shared interrupt configuration, sometimes other devices'
6260 * interrupts will scream. We record the current status tag here
6261 * so that the above check can report that the screaming interrupts
6262 * are unhandled. Eventually they will be silenced.
6263 */
898a56f8 6264 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6265
d18edcb2
MC
6266 if (tg3_irq_sync(tp))
6267 goto out;
624f8e50 6268
72334482 6269 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6270
09943a18 6271 napi_schedule(&tnapi->napi);
624f8e50 6272
f47c11ee 6273out:
1da177e4
LT
6274 return IRQ_RETVAL(handled);
6275}
6276
7938109f 6277/* ISR for interrupt test */
7d12e780 6278static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6279{
09943a18
MC
6280 struct tg3_napi *tnapi = dev_id;
6281 struct tg3 *tp = tnapi->tp;
898a56f8 6282 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6283
f9804ddb
MC
6284 if ((sblk->status & SD_STATUS_UPDATED) ||
6285 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6286 tg3_disable_ints(tp);
7938109f
MC
6287 return IRQ_RETVAL(1);
6288 }
6289 return IRQ_RETVAL(0);
6290}
6291
8e7a22e3 6292static int tg3_init_hw(struct tg3 *, int);
944d980e 6293static int tg3_halt(struct tg3 *, int, int);
1da177e4 6294
b9ec6c1b
MC
6295/* Restart hardware after configuration changes, self-test, etc.
6296 * Invoked with tp->lock held.
6297 */
6298static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
6299 __releases(tp->lock)
6300 __acquires(tp->lock)
b9ec6c1b
MC
6301{
6302 int err;
6303
6304 err = tg3_init_hw(tp, reset_phy);
6305 if (err) {
5129c3a3
MC
6306 netdev_err(tp->dev,
6307 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
6308 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6309 tg3_full_unlock(tp);
6310 del_timer_sync(&tp->timer);
6311 tp->irq_sync = 0;
fed97810 6312 tg3_napi_enable(tp);
b9ec6c1b
MC
6313 dev_close(tp->dev);
6314 tg3_full_lock(tp, 0);
6315 }
6316 return err;
6317}
6318
1da177e4
LT
6319#ifdef CONFIG_NET_POLL_CONTROLLER
6320static void tg3_poll_controller(struct net_device *dev)
6321{
4f125f42 6322 int i;
88b06bc2
MC
6323 struct tg3 *tp = netdev_priv(dev);
6324
4f125f42 6325 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6326 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6327}
6328#endif
6329
c4028958 6330static void tg3_reset_task(struct work_struct *work)
1da177e4 6331{
c4028958 6332 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 6333 int err;
1da177e4 6334
7faa006f 6335 tg3_full_lock(tp, 0);
7faa006f
MC
6336
6337 if (!netif_running(tp->dev)) {
db219973 6338 tg3_flag_clear(tp, RESET_TASK_PENDING);
7faa006f
MC
6339 tg3_full_unlock(tp);
6340 return;
6341 }
6342
6343 tg3_full_unlock(tp);
6344
b02fd9e3
MC
6345 tg3_phy_stop(tp);
6346
1da177e4
LT
6347 tg3_netif_stop(tp);
6348
f47c11ee 6349 tg3_full_lock(tp, 1);
1da177e4 6350
63c3a66f 6351 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
6352 tp->write32_tx_mbox = tg3_write32_tx_mbox;
6353 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
6354 tg3_flag_set(tp, MBOX_WRITE_REORDER);
6355 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6356 }
6357
944d980e 6358 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
6359 err = tg3_init_hw(tp, 1);
6360 if (err)
b9ec6c1b 6361 goto out;
1da177e4
LT
6362
6363 tg3_netif_start(tp);
6364
b9ec6c1b 6365out:
7faa006f 6366 tg3_full_unlock(tp);
b02fd9e3
MC
6367
6368 if (!err)
6369 tg3_phy_start(tp);
db219973
MC
6370
6371 tg3_flag_clear(tp, RESET_TASK_PENDING);
1da177e4
LT
6372}
6373
6374static void tg3_tx_timeout(struct net_device *dev)
6375{
6376 struct tg3 *tp = netdev_priv(dev);
6377
b0408751 6378 if (netif_msg_tx_err(tp)) {
05dbe005 6379 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6380 tg3_dump_state(tp);
b0408751 6381 }
1da177e4 6382
db219973 6383 tg3_reset_task_schedule(tp);
1da177e4
LT
6384}
6385
c58ec932
MC
6386/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6387static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6388{
6389 u32 base = (u32) mapping & 0xffffffff;
6390
807540ba 6391 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6392}
6393
72f2afb8
MC
6394/* Test for DMA addresses > 40-bit */
6395static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6396 int len)
6397{
6398#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6399 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6400 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6401 return 0;
6402#else
6403 return 0;
6404#endif
6405}
6406
d1a3b737 6407static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6408 dma_addr_t mapping, u32 len, u32 flags,
6409 u32 mss, u32 vlan)
2ffcc981 6410{
92cd3a17
MC
6411 txbd->addr_hi = ((u64) mapping >> 32);
6412 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6413 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6414 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6415}
1da177e4 6416
84b67b27 6417static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6418 dma_addr_t map, u32 len, u32 flags,
6419 u32 mss, u32 vlan)
6420{
6421 struct tg3 *tp = tnapi->tp;
6422 bool hwbug = false;
6423
6424 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
6425 hwbug = 1;
6426
6427 if (tg3_4g_overflow_test(map, len))
6428 hwbug = 1;
6429
6430 if (tg3_40bit_overflow_test(tp, map, len))
6431 hwbug = 1;
6432
e31aa987 6433 if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
b9e45482 6434 u32 prvidx = *entry;
e31aa987 6435 u32 tmp_flag = flags & ~TXD_FLAG_END;
b9e45482 6436 while (len > TG3_TX_BD_DMA_MAX && *budget) {
e31aa987
MC
6437 u32 frag_len = TG3_TX_BD_DMA_MAX;
6438 len -= TG3_TX_BD_DMA_MAX;
6439
b9e45482
MC
6440 /* Avoid the 8byte DMA problem */
6441 if (len <= 8) {
6442 len += TG3_TX_BD_DMA_MAX / 2;
6443 frag_len = TG3_TX_BD_DMA_MAX / 2;
e31aa987
MC
6444 }
6445
b9e45482
MC
6446 tnapi->tx_buffers[*entry].fragmented = true;
6447
6448 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6449 frag_len, tmp_flag, mss, vlan);
6450 *budget -= 1;
6451 prvidx = *entry;
6452 *entry = NEXT_TX(*entry);
6453
e31aa987
MC
6454 map += frag_len;
6455 }
6456
6457 if (len) {
6458 if (*budget) {
6459 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6460 len, flags, mss, vlan);
b9e45482 6461 *budget -= 1;
e31aa987
MC
6462 *entry = NEXT_TX(*entry);
6463 } else {
6464 hwbug = 1;
b9e45482 6465 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6466 }
6467 }
6468 } else {
84b67b27
MC
6469 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6470 len, flags, mss, vlan);
e31aa987
MC
6471 *entry = NEXT_TX(*entry);
6472 }
d1a3b737
MC
6473
6474 return hwbug;
6475}
6476
0d681b27 6477static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6478{
6479 int i;
0d681b27 6480 struct sk_buff *skb;
df8944cf 6481 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6482
0d681b27
MC
6483 skb = txb->skb;
6484 txb->skb = NULL;
6485
432aa7ed
MC
6486 pci_unmap_single(tnapi->tp->pdev,
6487 dma_unmap_addr(txb, mapping),
6488 skb_headlen(skb),
6489 PCI_DMA_TODEVICE);
e01ee14d
MC
6490
6491 while (txb->fragmented) {
6492 txb->fragmented = false;
6493 entry = NEXT_TX(entry);
6494 txb = &tnapi->tx_buffers[entry];
6495 }
6496
ba1142e4 6497 for (i = 0; i <= last; i++) {
9e903e08 6498 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6499
6500 entry = NEXT_TX(entry);
6501 txb = &tnapi->tx_buffers[entry];
6502
6503 pci_unmap_page(tnapi->tp->pdev,
6504 dma_unmap_addr(txb, mapping),
9e903e08 6505 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6506
6507 while (txb->fragmented) {
6508 txb->fragmented = false;
6509 entry = NEXT_TX(entry);
6510 txb = &tnapi->tx_buffers[entry];
6511 }
432aa7ed
MC
6512 }
6513}
6514
72f2afb8 6515/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6516static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6517 struct sk_buff **pskb,
84b67b27 6518 u32 *entry, u32 *budget,
92cd3a17 6519 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6520{
24f4efd4 6521 struct tg3 *tp = tnapi->tp;
f7ff1987 6522 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6523 dma_addr_t new_addr = 0;
432aa7ed 6524 int ret = 0;
1da177e4 6525
41588ba1
MC
6526 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6527 new_skb = skb_copy(skb, GFP_ATOMIC);
6528 else {
6529 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6530
6531 new_skb = skb_copy_expand(skb,
6532 skb_headroom(skb) + more_headroom,
6533 skb_tailroom(skb), GFP_ATOMIC);
6534 }
6535
1da177e4 6536 if (!new_skb) {
c58ec932
MC
6537 ret = -1;
6538 } else {
6539 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6540 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6541 PCI_DMA_TODEVICE);
6542 /* Make sure the mapping succeeded */
6543 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6544 dev_kfree_skb(new_skb);
c58ec932 6545 ret = -1;
c58ec932 6546 } else {
b9e45482
MC
6547 u32 save_entry = *entry;
6548
92cd3a17
MC
6549 base_flags |= TXD_FLAG_END;
6550
84b67b27
MC
6551 tnapi->tx_buffers[*entry].skb = new_skb;
6552 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6553 mapping, new_addr);
6554
84b67b27 6555 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6556 new_skb->len, base_flags,
6557 mss, vlan)) {
ba1142e4 6558 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6559 dev_kfree_skb(new_skb);
6560 ret = -1;
6561 }
f4188d8a 6562 }
1da177e4
LT
6563 }
6564
6565 dev_kfree_skb(skb);
f7ff1987 6566 *pskb = new_skb;
c58ec932 6567 return ret;
1da177e4
LT
6568}
6569
2ffcc981 6570static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6571
6572/* Use GSO to workaround a rare TSO bug that may be triggered when the
6573 * TSO header is greater than 80 bytes.
6574 */
6575static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6576{
6577 struct sk_buff *segs, *nskb;
f3f3f27e 6578 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6579
6580 /* Estimate the number of fragments in the worst case */
f3f3f27e 6581 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6582 netif_stop_queue(tp->dev);
f65aac16
MC
6583
6584 /* netif_tx_stop_queue() must be done before checking
6585 * checking tx index in tg3_tx_avail() below, because in
6586 * tg3_tx(), we update tx index before checking for
6587 * netif_tx_queue_stopped().
6588 */
6589 smp_mb();
f3f3f27e 6590 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6591 return NETDEV_TX_BUSY;
6592
6593 netif_wake_queue(tp->dev);
52c0fd83
MC
6594 }
6595
6596 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6597 if (IS_ERR(segs))
52c0fd83
MC
6598 goto tg3_tso_bug_end;
6599
6600 do {
6601 nskb = segs;
6602 segs = segs->next;
6603 nskb->next = NULL;
2ffcc981 6604 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6605 } while (segs);
6606
6607tg3_tso_bug_end:
6608 dev_kfree_skb(skb);
6609
6610 return NETDEV_TX_OK;
6611}
52c0fd83 6612
5a6f3074 6613/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6614 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6615 */
2ffcc981 6616static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6617{
6618 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6619 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6620 u32 budget;
432aa7ed 6621 int i = -1, would_hit_hwbug;
90079ce8 6622 dma_addr_t mapping;
24f4efd4
MC
6623 struct tg3_napi *tnapi;
6624 struct netdev_queue *txq;
432aa7ed 6625 unsigned int last;
f4188d8a 6626
24f4efd4
MC
6627 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6628 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6629 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6630 tnapi++;
1da177e4 6631
84b67b27
MC
6632 budget = tg3_tx_avail(tnapi);
6633
00b70504 6634 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6635 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6636 * interrupt. Furthermore, IRQ processing runs lockless so we have
6637 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6638 */
84b67b27 6639 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6640 if (!netif_tx_queue_stopped(txq)) {
6641 netif_tx_stop_queue(txq);
1f064a87
SH
6642
6643 /* This is a hard error, log it. */
5129c3a3
MC
6644 netdev_err(dev,
6645 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6646 }
1da177e4
LT
6647 return NETDEV_TX_BUSY;
6648 }
6649
f3f3f27e 6650 entry = tnapi->tx_prod;
1da177e4 6651 base_flags = 0;
84fa7933 6652 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6653 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6654
be98da6a
MC
6655 mss = skb_shinfo(skb)->gso_size;
6656 if (mss) {
eddc9ec5 6657 struct iphdr *iph;
34195c3d 6658 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6659
6660 if (skb_header_cloned(skb) &&
48855432
ED
6661 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6662 goto drop;
1da177e4 6663
34195c3d 6664 iph = ip_hdr(skb);
ab6a5bb6 6665 tcp_opt_len = tcp_optlen(skb);
1da177e4 6666
02e96080 6667 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6668 hdr_len = skb_headlen(skb) - ETH_HLEN;
6669 } else {
6670 u32 ip_tcp_len;
6671
6672 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6673 hdr_len = ip_tcp_len + tcp_opt_len;
6674
6675 iph->check = 0;
6676 iph->tot_len = htons(mss + hdr_len);
6677 }
6678
52c0fd83 6679 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6680 tg3_flag(tp, TSO_BUG))
de6f31eb 6681 return tg3_tso_bug(tp, skb);
52c0fd83 6682
1da177e4
LT
6683 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6684 TXD_FLAG_CPU_POST_DMA);
6685
63c3a66f
JP
6686 if (tg3_flag(tp, HW_TSO_1) ||
6687 tg3_flag(tp, HW_TSO_2) ||
6688 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6689 tcp_hdr(skb)->check = 0;
1da177e4 6690 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6691 } else
6692 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6693 iph->daddr, 0,
6694 IPPROTO_TCP,
6695 0);
1da177e4 6696
63c3a66f 6697 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6698 mss |= (hdr_len & 0xc) << 12;
6699 if (hdr_len & 0x10)
6700 base_flags |= 0x00000010;
6701 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6702 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6703 mss |= hdr_len << 9;
63c3a66f 6704 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6705 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6706 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6707 int tsflags;
6708
eddc9ec5 6709 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6710 mss |= (tsflags << 11);
6711 }
6712 } else {
eddc9ec5 6713 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6714 int tsflags;
6715
eddc9ec5 6716 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6717 base_flags |= tsflags << 12;
6718 }
6719 }
6720 }
bf933c80 6721
93a700a9
MC
6722 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6723 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6724 base_flags |= TXD_FLAG_JMB_PKT;
6725
92cd3a17
MC
6726 if (vlan_tx_tag_present(skb)) {
6727 base_flags |= TXD_FLAG_VLAN;
6728 vlan = vlan_tx_tag_get(skb);
6729 }
1da177e4 6730
f4188d8a
AD
6731 len = skb_headlen(skb);
6732
6733 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6734 if (pci_dma_mapping_error(tp->pdev, mapping))
6735 goto drop;
6736
90079ce8 6737
f3f3f27e 6738 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6739 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6740
6741 would_hit_hwbug = 0;
6742
63c3a66f 6743 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6744 would_hit_hwbug = 1;
1da177e4 6745
84b67b27 6746 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6747 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6748 mss, vlan)) {
d1a3b737 6749 would_hit_hwbug = 1;
1da177e4 6750 /* Now loop through additional data fragments, and queue them. */
ba1142e4 6751 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6752 u32 tmp_mss = mss;
6753
6754 if (!tg3_flag(tp, HW_TSO_1) &&
6755 !tg3_flag(tp, HW_TSO_2) &&
6756 !tg3_flag(tp, HW_TSO_3))
6757 tmp_mss = 0;
6758
1da177e4
LT
6759 last = skb_shinfo(skb)->nr_frags - 1;
6760 for (i = 0; i <= last; i++) {
6761 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6762
9e903e08 6763 len = skb_frag_size(frag);
dc234d0b 6764 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6765 len, DMA_TO_DEVICE);
1da177e4 6766
f3f3f27e 6767 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6768 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6769 mapping);
5d6bcdfe 6770 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6771 goto dma_error;
1da177e4 6772
b9e45482
MC
6773 if (!budget ||
6774 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6775 len, base_flags |
6776 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6777 tmp_mss, vlan)) {
72f2afb8 6778 would_hit_hwbug = 1;
b9e45482
MC
6779 break;
6780 }
1da177e4
LT
6781 }
6782 }
6783
6784 if (would_hit_hwbug) {
0d681b27 6785 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6786
6787 /* If the workaround fails due to memory/mapping
6788 * failure, silently drop this packet.
6789 */
84b67b27
MC
6790 entry = tnapi->tx_prod;
6791 budget = tg3_tx_avail(tnapi);
f7ff1987 6792 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6793 base_flags, mss, vlan))
48855432 6794 goto drop_nofree;
1da177e4
LT
6795 }
6796
d515b450
RC
6797 skb_tx_timestamp(skb);
6798
1da177e4 6799 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6800 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6801
f3f3f27e
MC
6802 tnapi->tx_prod = entry;
6803 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6804 netif_tx_stop_queue(txq);
f65aac16
MC
6805
6806 /* netif_tx_stop_queue() must be done before checking
6807 * checking tx index in tg3_tx_avail() below, because in
6808 * tg3_tx(), we update tx index before checking for
6809 * netif_tx_queue_stopped().
6810 */
6811 smp_mb();
f3f3f27e 6812 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6813 netif_tx_wake_queue(txq);
51b91468 6814 }
1da177e4 6815
cdd0db05 6816 mmiowb();
1da177e4 6817 return NETDEV_TX_OK;
f4188d8a
AD
6818
6819dma_error:
ba1142e4 6820 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 6821 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
6822drop:
6823 dev_kfree_skb(skb);
6824drop_nofree:
6825 tp->tx_dropped++;
f4188d8a 6826 return NETDEV_TX_OK;
1da177e4
LT
6827}
6828
6e01b20b
MC
6829static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6830{
6831 if (enable) {
6832 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6833 MAC_MODE_PORT_MODE_MASK);
6834
6835 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6836
6837 if (!tg3_flag(tp, 5705_PLUS))
6838 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6839
6840 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6841 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6842 else
6843 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6844 } else {
6845 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6846
6847 if (tg3_flag(tp, 5705_PLUS) ||
6848 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6849 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6850 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6851 }
6852
6853 tw32(MAC_MODE, tp->mac_mode);
6854 udelay(40);
6855}
6856
941ec90f 6857static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 6858{
941ec90f 6859 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
6860
6861 tg3_phy_toggle_apd(tp, false);
6862 tg3_phy_toggle_automdix(tp, 0);
6863
941ec90f
MC
6864 if (extlpbk && tg3_phy_set_extloopbk(tp))
6865 return -EIO;
6866
6867 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
6868 switch (speed) {
6869 case SPEED_10:
6870 break;
6871 case SPEED_100:
6872 bmcr |= BMCR_SPEED100;
6873 break;
6874 case SPEED_1000:
6875 default:
6876 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6877 speed = SPEED_100;
6878 bmcr |= BMCR_SPEED100;
6879 } else {
6880 speed = SPEED_1000;
6881 bmcr |= BMCR_SPEED1000;
6882 }
6883 }
6884
941ec90f
MC
6885 if (extlpbk) {
6886 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6887 tg3_readphy(tp, MII_CTRL1000, &val);
6888 val |= CTL1000_AS_MASTER |
6889 CTL1000_ENABLE_MASTER;
6890 tg3_writephy(tp, MII_CTRL1000, val);
6891 } else {
6892 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6893 MII_TG3_FET_PTEST_TRIM_2;
6894 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6895 }
6896 } else
6897 bmcr |= BMCR_LOOPBACK;
6898
5e5a7f37
MC
6899 tg3_writephy(tp, MII_BMCR, bmcr);
6900
6901 /* The write needs to be flushed for the FETs */
6902 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6903 tg3_readphy(tp, MII_BMCR, &bmcr);
6904
6905 udelay(40);
6906
6907 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6908 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 6909 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
6910 MII_TG3_FET_PTEST_FRC_TX_LINK |
6911 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6912
6913 /* The write needs to be flushed for the AC131 */
6914 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6915 }
6916
6917 /* Reset to prevent losing 1st rx packet intermittently */
6918 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6919 tg3_flag(tp, 5780_CLASS)) {
6920 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6921 udelay(10);
6922 tw32_f(MAC_RX_MODE, tp->rx_mode);
6923 }
6924
6925 mac_mode = tp->mac_mode &
6926 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6927 if (speed == SPEED_1000)
6928 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6929 else
6930 mac_mode |= MAC_MODE_PORT_MODE_MII;
6931
6932 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6933 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6934
6935 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6936 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6937 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6938 mac_mode |= MAC_MODE_LINK_POLARITY;
6939
6940 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6941 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6942 }
6943
6944 tw32(MAC_MODE, mac_mode);
6945 udelay(40);
941ec90f
MC
6946
6947 return 0;
5e5a7f37
MC
6948}
6949
c8f44aff 6950static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
6951{
6952 struct tg3 *tp = netdev_priv(dev);
6953
6954 if (features & NETIF_F_LOOPBACK) {
6955 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6956 return;
6957
06c03c02 6958 spin_lock_bh(&tp->lock);
6e01b20b 6959 tg3_mac_loopback(tp, true);
06c03c02
MB
6960 netif_carrier_on(tp->dev);
6961 spin_unlock_bh(&tp->lock);
6962 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6963 } else {
6964 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6965 return;
6966
06c03c02 6967 spin_lock_bh(&tp->lock);
6e01b20b 6968 tg3_mac_loopback(tp, false);
06c03c02
MB
6969 /* Force link status check */
6970 tg3_setup_phy(tp, 1);
6971 spin_unlock_bh(&tp->lock);
6972 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6973 }
6974}
6975
c8f44aff
MM
6976static netdev_features_t tg3_fix_features(struct net_device *dev,
6977 netdev_features_t features)
dc668910
MM
6978{
6979 struct tg3 *tp = netdev_priv(dev);
6980
63c3a66f 6981 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6982 features &= ~NETIF_F_ALL_TSO;
6983
6984 return features;
6985}
6986
c8f44aff 6987static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 6988{
c8f44aff 6989 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
6990
6991 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6992 tg3_set_loopback(dev, features);
6993
6994 return 0;
6995}
6996
1da177e4
LT
6997static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6998 int new_mtu)
6999{
7000 dev->mtu = new_mtu;
7001
ef7f5ec0 7002 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 7003 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 7004 netdev_update_features(dev);
63c3a66f 7005 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 7006 } else {
63c3a66f 7007 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 7008 }
ef7f5ec0 7009 } else {
63c3a66f
JP
7010 if (tg3_flag(tp, 5780_CLASS)) {
7011 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
7012 netdev_update_features(dev);
7013 }
63c3a66f 7014 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 7015 }
1da177e4
LT
7016}
7017
7018static int tg3_change_mtu(struct net_device *dev, int new_mtu)
7019{
7020 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 7021 int err;
1da177e4
LT
7022
7023 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
7024 return -EINVAL;
7025
7026 if (!netif_running(dev)) {
7027 /* We'll just catch it later when the
7028 * device is up'd.
7029 */
7030 tg3_set_mtu(dev, tp, new_mtu);
7031 return 0;
7032 }
7033
b02fd9e3
MC
7034 tg3_phy_stop(tp);
7035
1da177e4 7036 tg3_netif_stop(tp);
f47c11ee
DM
7037
7038 tg3_full_lock(tp, 1);
1da177e4 7039
944d980e 7040 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
7041
7042 tg3_set_mtu(dev, tp, new_mtu);
7043
b9ec6c1b 7044 err = tg3_restart_hw(tp, 0);
1da177e4 7045
b9ec6c1b
MC
7046 if (!err)
7047 tg3_netif_start(tp);
1da177e4 7048
f47c11ee 7049 tg3_full_unlock(tp);
1da177e4 7050
b02fd9e3
MC
7051 if (!err)
7052 tg3_phy_start(tp);
7053
b9ec6c1b 7054 return err;
1da177e4
LT
7055}
7056
21f581a5
MC
7057static void tg3_rx_prodring_free(struct tg3 *tp,
7058 struct tg3_rx_prodring_set *tpr)
1da177e4 7059{
1da177e4
LT
7060 int i;
7061
8fea32b9 7062 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7063 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7064 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7065 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7066 tp->rx_pkt_map_sz);
7067
63c3a66f 7068 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7069 for (i = tpr->rx_jmb_cons_idx;
7070 i != tpr->rx_jmb_prod_idx;
2c49a44d 7071 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7072 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7073 TG3_RX_JMB_MAP_SZ);
7074 }
7075 }
7076
2b2cdb65 7077 return;
b196c7e4 7078 }
1da177e4 7079
2c49a44d 7080 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7081 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7082 tp->rx_pkt_map_sz);
1da177e4 7083
63c3a66f 7084 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7085 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7086 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7087 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7088 }
7089}
7090
c6cdf436 7091/* Initialize rx rings for packet processing.
1da177e4
LT
7092 *
7093 * The chip has been shut down and the driver detached from
7094 * the networking, so no interrupts or new tx packets will
7095 * end up in the driver. tp->{tx,}lock are held and thus
7096 * we may not sleep.
7097 */
21f581a5
MC
7098static int tg3_rx_prodring_alloc(struct tg3 *tp,
7099 struct tg3_rx_prodring_set *tpr)
1da177e4 7100{
287be12e 7101 u32 i, rx_pkt_dma_sz;
1da177e4 7102
b196c7e4
MC
7103 tpr->rx_std_cons_idx = 0;
7104 tpr->rx_std_prod_idx = 0;
7105 tpr->rx_jmb_cons_idx = 0;
7106 tpr->rx_jmb_prod_idx = 0;
7107
8fea32b9 7108 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7109 memset(&tpr->rx_std_buffers[0], 0,
7110 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7111 if (tpr->rx_jmb_buffers)
2b2cdb65 7112 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7113 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7114 goto done;
7115 }
7116
1da177e4 7117 /* Zero out all descriptors. */
2c49a44d 7118 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7119
287be12e 7120 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7121 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7122 tp->dev->mtu > ETH_DATA_LEN)
7123 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7124 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7125
1da177e4
LT
7126 /* Initialize invariants of the rings, we only set this
7127 * stuff once. This works because the card does not
7128 * write into the rx buffer posting rings.
7129 */
2c49a44d 7130 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7131 struct tg3_rx_buffer_desc *rxd;
7132
21f581a5 7133 rxd = &tpr->rx_std[i];
287be12e 7134 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7135 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7136 rxd->opaque = (RXD_OPAQUE_RING_STD |
7137 (i << RXD_OPAQUE_INDEX_SHIFT));
7138 }
7139
1da177e4
LT
7140 /* Now allocate fresh SKBs for each rx ring. */
7141 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7142 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7143 netdev_warn(tp->dev,
7144 "Using a smaller RX standard ring. Only "
7145 "%d out of %d buffers were allocated "
7146 "successfully\n", i, tp->rx_pending);
32d8c572 7147 if (i == 0)
cf7a7298 7148 goto initfail;
32d8c572 7149 tp->rx_pending = i;
1da177e4 7150 break;
32d8c572 7151 }
1da177e4
LT
7152 }
7153
63c3a66f 7154 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7155 goto done;
7156
2c49a44d 7157 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7158
63c3a66f 7159 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7160 goto done;
cf7a7298 7161
2c49a44d 7162 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7163 struct tg3_rx_buffer_desc *rxd;
7164
7165 rxd = &tpr->rx_jmb[i].std;
7166 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7167 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7168 RXD_FLAG_JUMBO;
7169 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7170 (i << RXD_OPAQUE_INDEX_SHIFT));
7171 }
7172
7173 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7174 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7175 netdev_warn(tp->dev,
7176 "Using a smaller RX jumbo ring. Only %d "
7177 "out of %d buffers were allocated "
7178 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7179 if (i == 0)
7180 goto initfail;
7181 tp->rx_jumbo_pending = i;
7182 break;
1da177e4
LT
7183 }
7184 }
cf7a7298
MC
7185
7186done:
32d8c572 7187 return 0;
cf7a7298
MC
7188
7189initfail:
21f581a5 7190 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7191 return -ENOMEM;
1da177e4
LT
7192}
7193
21f581a5
MC
7194static void tg3_rx_prodring_fini(struct tg3 *tp,
7195 struct tg3_rx_prodring_set *tpr)
1da177e4 7196{
21f581a5
MC
7197 kfree(tpr->rx_std_buffers);
7198 tpr->rx_std_buffers = NULL;
7199 kfree(tpr->rx_jmb_buffers);
7200 tpr->rx_jmb_buffers = NULL;
7201 if (tpr->rx_std) {
4bae65c8
MC
7202 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7203 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7204 tpr->rx_std = NULL;
1da177e4 7205 }
21f581a5 7206 if (tpr->rx_jmb) {
4bae65c8
MC
7207 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7208 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7209 tpr->rx_jmb = NULL;
1da177e4 7210 }
cf7a7298
MC
7211}
7212
21f581a5
MC
7213static int tg3_rx_prodring_init(struct tg3 *tp,
7214 struct tg3_rx_prodring_set *tpr)
cf7a7298 7215{
2c49a44d
MC
7216 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7217 GFP_KERNEL);
21f581a5 7218 if (!tpr->rx_std_buffers)
cf7a7298
MC
7219 return -ENOMEM;
7220
4bae65c8
MC
7221 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7222 TG3_RX_STD_RING_BYTES(tp),
7223 &tpr->rx_std_mapping,
7224 GFP_KERNEL);
21f581a5 7225 if (!tpr->rx_std)
cf7a7298
MC
7226 goto err_out;
7227
63c3a66f 7228 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7229 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7230 GFP_KERNEL);
7231 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7232 goto err_out;
7233
4bae65c8
MC
7234 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7235 TG3_RX_JMB_RING_BYTES(tp),
7236 &tpr->rx_jmb_mapping,
7237 GFP_KERNEL);
21f581a5 7238 if (!tpr->rx_jmb)
cf7a7298
MC
7239 goto err_out;
7240 }
7241
7242 return 0;
7243
7244err_out:
21f581a5 7245 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7246 return -ENOMEM;
7247}
7248
7249/* Free up pending packets in all rx/tx rings.
7250 *
7251 * The chip has been shut down and the driver detached from
7252 * the networking, so no interrupts or new tx packets will
7253 * end up in the driver. tp->{tx,}lock is not held and we are not
7254 * in an interrupt context and thus may sleep.
7255 */
7256static void tg3_free_rings(struct tg3 *tp)
7257{
f77a6a8e 7258 int i, j;
cf7a7298 7259
f77a6a8e
MC
7260 for (j = 0; j < tp->irq_cnt; j++) {
7261 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7262
8fea32b9 7263 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7264
0c1d0e2b
MC
7265 if (!tnapi->tx_buffers)
7266 continue;
7267
0d681b27
MC
7268 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7269 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7270
0d681b27 7271 if (!skb)
f77a6a8e 7272 continue;
cf7a7298 7273
ba1142e4
MC
7274 tg3_tx_skb_unmap(tnapi, i,
7275 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7276
7277 dev_kfree_skb_any(skb);
7278 }
2b2cdb65 7279 }
cf7a7298
MC
7280}
7281
7282/* Initialize tx/rx rings for packet processing.
7283 *
7284 * The chip has been shut down and the driver detached from
7285 * the networking, so no interrupts or new tx packets will
7286 * end up in the driver. tp->{tx,}lock are held and thus
7287 * we may not sleep.
7288 */
7289static int tg3_init_rings(struct tg3 *tp)
7290{
f77a6a8e 7291 int i;
72334482 7292
cf7a7298
MC
7293 /* Free up all the SKBs. */
7294 tg3_free_rings(tp);
7295
f77a6a8e
MC
7296 for (i = 0; i < tp->irq_cnt; i++) {
7297 struct tg3_napi *tnapi = &tp->napi[i];
7298
7299 tnapi->last_tag = 0;
7300 tnapi->last_irq_tag = 0;
7301 tnapi->hw_status->status = 0;
7302 tnapi->hw_status->status_tag = 0;
7303 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7304
f77a6a8e
MC
7305 tnapi->tx_prod = 0;
7306 tnapi->tx_cons = 0;
0c1d0e2b
MC
7307 if (tnapi->tx_ring)
7308 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7309
7310 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7311 if (tnapi->rx_rcb)
7312 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7313
8fea32b9 7314 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7315 tg3_free_rings(tp);
2b2cdb65 7316 return -ENOMEM;
e4af1af9 7317 }
f77a6a8e 7318 }
72334482 7319
2b2cdb65 7320 return 0;
cf7a7298
MC
7321}
7322
7323/*
7324 * Must not be invoked with interrupt sources disabled and
7325 * the hardware shutdown down.
7326 */
7327static void tg3_free_consistent(struct tg3 *tp)
7328{
f77a6a8e 7329 int i;
898a56f8 7330
f77a6a8e
MC
7331 for (i = 0; i < tp->irq_cnt; i++) {
7332 struct tg3_napi *tnapi = &tp->napi[i];
7333
7334 if (tnapi->tx_ring) {
4bae65c8 7335 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7336 tnapi->tx_ring, tnapi->tx_desc_mapping);
7337 tnapi->tx_ring = NULL;
7338 }
7339
7340 kfree(tnapi->tx_buffers);
7341 tnapi->tx_buffers = NULL;
7342
7343 if (tnapi->rx_rcb) {
4bae65c8
MC
7344 dma_free_coherent(&tp->pdev->dev,
7345 TG3_RX_RCB_RING_BYTES(tp),
7346 tnapi->rx_rcb,
7347 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7348 tnapi->rx_rcb = NULL;
7349 }
7350
8fea32b9
MC
7351 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7352
f77a6a8e 7353 if (tnapi->hw_status) {
4bae65c8
MC
7354 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7355 tnapi->hw_status,
7356 tnapi->status_mapping);
f77a6a8e
MC
7357 tnapi->hw_status = NULL;
7358 }
1da177e4 7359 }
f77a6a8e 7360
1da177e4 7361 if (tp->hw_stats) {
4bae65c8
MC
7362 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7363 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7364 tp->hw_stats = NULL;
7365 }
7366}
7367
7368/*
7369 * Must not be invoked with interrupt sources disabled and
7370 * the hardware shutdown down. Can sleep.
7371 */
7372static int tg3_alloc_consistent(struct tg3 *tp)
7373{
f77a6a8e 7374 int i;
898a56f8 7375
4bae65c8
MC
7376 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7377 sizeof(struct tg3_hw_stats),
7378 &tp->stats_mapping,
7379 GFP_KERNEL);
f77a6a8e 7380 if (!tp->hw_stats)
1da177e4
LT
7381 goto err_out;
7382
f77a6a8e 7383 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7384
f77a6a8e
MC
7385 for (i = 0; i < tp->irq_cnt; i++) {
7386 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7387 struct tg3_hw_status *sblk;
1da177e4 7388
4bae65c8
MC
7389 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7390 TG3_HW_STATUS_SIZE,
7391 &tnapi->status_mapping,
7392 GFP_KERNEL);
f77a6a8e
MC
7393 if (!tnapi->hw_status)
7394 goto err_out;
898a56f8 7395
f77a6a8e 7396 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7397 sblk = tnapi->hw_status;
7398
8fea32b9
MC
7399 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7400 goto err_out;
7401
19cfaecc
MC
7402 /* If multivector TSS is enabled, vector 0 does not handle
7403 * tx interrupts. Don't allocate any resources for it.
7404 */
63c3a66f
JP
7405 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7406 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7407 tnapi->tx_buffers = kzalloc(
7408 sizeof(struct tg3_tx_ring_info) *
7409 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7410 if (!tnapi->tx_buffers)
7411 goto err_out;
7412
4bae65c8
MC
7413 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7414 TG3_TX_RING_BYTES,
7415 &tnapi->tx_desc_mapping,
7416 GFP_KERNEL);
19cfaecc
MC
7417 if (!tnapi->tx_ring)
7418 goto err_out;
7419 }
7420
8d9d7cfc
MC
7421 /*
7422 * When RSS is enabled, the status block format changes
7423 * slightly. The "rx_jumbo_consumer", "reserved",
7424 * and "rx_mini_consumer" members get mapped to the
7425 * other three rx return ring producer indexes.
7426 */
7427 switch (i) {
7428 default:
7429 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7430 break;
7431 case 2:
7432 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7433 break;
7434 case 3:
7435 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7436 break;
7437 case 4:
7438 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7439 break;
7440 }
72334482 7441
0c1d0e2b
MC
7442 /*
7443 * If multivector RSS is enabled, vector 0 does not handle
7444 * rx or tx interrupts. Don't allocate any resources for it.
7445 */
63c3a66f 7446 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7447 continue;
7448
4bae65c8
MC
7449 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7450 TG3_RX_RCB_RING_BYTES(tp),
7451 &tnapi->rx_rcb_mapping,
7452 GFP_KERNEL);
f77a6a8e
MC
7453 if (!tnapi->rx_rcb)
7454 goto err_out;
72334482 7455
f77a6a8e 7456 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7457 }
1da177e4
LT
7458
7459 return 0;
7460
7461err_out:
7462 tg3_free_consistent(tp);
7463 return -ENOMEM;
7464}
7465
7466#define MAX_WAIT_CNT 1000
7467
7468/* To stop a block, clear the enable bit and poll till it
7469 * clears. tp->lock is held.
7470 */
b3b7d6be 7471static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7472{
7473 unsigned int i;
7474 u32 val;
7475
63c3a66f 7476 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7477 switch (ofs) {
7478 case RCVLSC_MODE:
7479 case DMAC_MODE:
7480 case MBFREE_MODE:
7481 case BUFMGR_MODE:
7482 case MEMARB_MODE:
7483 /* We can't enable/disable these bits of the
7484 * 5705/5750, just say success.
7485 */
7486 return 0;
7487
7488 default:
7489 break;
855e1111 7490 }
1da177e4
LT
7491 }
7492
7493 val = tr32(ofs);
7494 val &= ~enable_bit;
7495 tw32_f(ofs, val);
7496
7497 for (i = 0; i < MAX_WAIT_CNT; i++) {
7498 udelay(100);
7499 val = tr32(ofs);
7500 if ((val & enable_bit) == 0)
7501 break;
7502 }
7503
b3b7d6be 7504 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7505 dev_err(&tp->pdev->dev,
7506 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7507 ofs, enable_bit);
1da177e4
LT
7508 return -ENODEV;
7509 }
7510
7511 return 0;
7512}
7513
7514/* tp->lock is held. */
b3b7d6be 7515static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7516{
7517 int i, err;
7518
7519 tg3_disable_ints(tp);
7520
7521 tp->rx_mode &= ~RX_MODE_ENABLE;
7522 tw32_f(MAC_RX_MODE, tp->rx_mode);
7523 udelay(10);
7524
b3b7d6be
DM
7525 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7526 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7527 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7528 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7529 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7530 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7531
7532 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7533 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7534 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7535 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7536 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7537 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7538 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7539
7540 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7541 tw32_f(MAC_MODE, tp->mac_mode);
7542 udelay(40);
7543
7544 tp->tx_mode &= ~TX_MODE_ENABLE;
7545 tw32_f(MAC_TX_MODE, tp->tx_mode);
7546
7547 for (i = 0; i < MAX_WAIT_CNT; i++) {
7548 udelay(100);
7549 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7550 break;
7551 }
7552 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7553 dev_err(&tp->pdev->dev,
7554 "%s timed out, TX_MODE_ENABLE will not clear "
7555 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7556 err |= -ENODEV;
1da177e4
LT
7557 }
7558
e6de8ad1 7559 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7560 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7561 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7562
7563 tw32(FTQ_RESET, 0xffffffff);
7564 tw32(FTQ_RESET, 0x00000000);
7565
b3b7d6be
DM
7566 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7567 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7568
f77a6a8e
MC
7569 for (i = 0; i < tp->irq_cnt; i++) {
7570 struct tg3_napi *tnapi = &tp->napi[i];
7571 if (tnapi->hw_status)
7572 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7573 }
1da177e4
LT
7574 if (tp->hw_stats)
7575 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7576
1da177e4
LT
7577 return err;
7578}
7579
ee6a99b5
MC
7580/* Save PCI command register before chip reset */
7581static void tg3_save_pci_state(struct tg3 *tp)
7582{
8a6eac90 7583 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7584}
7585
7586/* Restore PCI state after chip reset */
7587static void tg3_restore_pci_state(struct tg3 *tp)
7588{
7589 u32 val;
7590
7591 /* Re-enable indirect register accesses. */
7592 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7593 tp->misc_host_ctrl);
7594
7595 /* Set MAX PCI retry to zero. */
7596 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7597 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7598 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7599 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7600 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7601 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7602 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7603 PCISTATE_ALLOW_APE_SHMEM_WR |
7604 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7605 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7606
8a6eac90 7607 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7608
fcb389df 7609 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
63c3a66f 7610 if (tg3_flag(tp, PCI_EXPRESS))
cf79003d 7611 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7612 else {
7613 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7614 tp->pci_cacheline_sz);
7615 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7616 tp->pci_lat_timer);
7617 }
114342f2 7618 }
5f5c51e3 7619
ee6a99b5 7620 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7621 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7622 u16 pcix_cmd;
7623
7624 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7625 &pcix_cmd);
7626 pcix_cmd &= ~PCI_X_CMD_ERO;
7627 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7628 pcix_cmd);
7629 }
ee6a99b5 7630
63c3a66f 7631 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7632
7633 /* Chip reset on 5780 will reset MSI enable bit,
7634 * so need to restore it.
7635 */
63c3a66f 7636 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7637 u16 ctrl;
7638
7639 pci_read_config_word(tp->pdev,
7640 tp->msi_cap + PCI_MSI_FLAGS,
7641 &ctrl);
7642 pci_write_config_word(tp->pdev,
7643 tp->msi_cap + PCI_MSI_FLAGS,
7644 ctrl | PCI_MSI_FLAGS_ENABLE);
7645 val = tr32(MSGINT_MODE);
7646 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7647 }
7648 }
7649}
7650
1da177e4
LT
7651/* tp->lock is held. */
7652static int tg3_chip_reset(struct tg3 *tp)
7653{
7654 u32 val;
1ee582d8 7655 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7656 int i, err;
1da177e4 7657
f49639e6
DM
7658 tg3_nvram_lock(tp);
7659
77b483f1
MC
7660 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7661
f49639e6
DM
7662 /* No matching tg3_nvram_unlock() after this because
7663 * chip reset below will undo the nvram lock.
7664 */
7665 tp->nvram_lock_cnt = 0;
1da177e4 7666
ee6a99b5
MC
7667 /* GRC_MISC_CFG core clock reset will clear the memory
7668 * enable bit in PCI register 4 and the MSI enable bit
7669 * on some chips, so we save relevant registers here.
7670 */
7671 tg3_save_pci_state(tp);
7672
d9ab5ad1 7673 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7674 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7675 tw32(GRC_FASTBOOT_PC, 0);
7676
1da177e4
LT
7677 /*
7678 * We must avoid the readl() that normally takes place.
7679 * It locks machines, causes machine checks, and other
7680 * fun things. So, temporarily disable the 5701
7681 * hardware workaround, while we do the reset.
7682 */
1ee582d8
MC
7683 write_op = tp->write32;
7684 if (write_op == tg3_write_flush_reg32)
7685 tp->write32 = tg3_write32;
1da177e4 7686
d18edcb2
MC
7687 /* Prevent the irq handler from reading or writing PCI registers
7688 * during chip reset when the memory enable bit in the PCI command
7689 * register may be cleared. The chip does not generate interrupt
7690 * at this time, but the irq handler may still be called due to irq
7691 * sharing or irqpoll.
7692 */
63c3a66f 7693 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7694 for (i = 0; i < tp->irq_cnt; i++) {
7695 struct tg3_napi *tnapi = &tp->napi[i];
7696 if (tnapi->hw_status) {
7697 tnapi->hw_status->status = 0;
7698 tnapi->hw_status->status_tag = 0;
7699 }
7700 tnapi->last_tag = 0;
7701 tnapi->last_irq_tag = 0;
b8fa2f3a 7702 }
d18edcb2 7703 smp_mb();
4f125f42
MC
7704
7705 for (i = 0; i < tp->irq_cnt; i++)
7706 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7707
255ca311
MC
7708 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7709 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7710 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7711 }
7712
1da177e4
LT
7713 /* do the reset */
7714 val = GRC_MISC_CFG_CORECLK_RESET;
7715
63c3a66f 7716 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7717 /* Force PCIe 1.0a mode */
7718 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7719 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7720 tr32(TG3_PCIE_PHY_TSTCTL) ==
7721 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7722 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7723
1da177e4
LT
7724 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7725 tw32(GRC_MISC_CFG, (1 << 29));
7726 val |= (1 << 29);
7727 }
7728 }
7729
b5d3772c
MC
7730 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7731 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7732 tw32(GRC_VCPU_EXT_CTRL,
7733 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7734 }
7735
f37500d3 7736 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7737 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7738 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7739
1da177e4
LT
7740 tw32(GRC_MISC_CFG, val);
7741
1ee582d8
MC
7742 /* restore 5701 hardware bug workaround write method */
7743 tp->write32 = write_op;
1da177e4
LT
7744
7745 /* Unfortunately, we have to delay before the PCI read back.
7746 * Some 575X chips even will not respond to a PCI cfg access
7747 * when the reset command is given to the chip.
7748 *
7749 * How do these hardware designers expect things to work
7750 * properly if the PCI write is posted for a long period
7751 * of time? It is always necessary to have some method by
7752 * which a register read back can occur to push the write
7753 * out which does the reset.
7754 *
7755 * For most tg3 variants the trick below was working.
7756 * Ho hum...
7757 */
7758 udelay(120);
7759
7760 /* Flush PCI posted writes. The normal MMIO registers
7761 * are inaccessible at this time so this is the only
7762 * way to make this reliably (actually, this is no longer
7763 * the case, see above). I tried to use indirect
7764 * register read/write but this upset some 5701 variants.
7765 */
7766 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7767
7768 udelay(120);
7769
708ebb3a 7770 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7771 u16 val16;
7772
1da177e4
LT
7773 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7774 int i;
7775 u32 cfg_val;
7776
7777 /* Wait for link training to complete. */
7778 for (i = 0; i < 5000; i++)
7779 udelay(100);
7780
7781 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7782 pci_write_config_dword(tp->pdev, 0xc4,
7783 cfg_val | (1 << 15));
7784 }
5e7dfd0f 7785
e7126997
MC
7786 /* Clear the "no snoop" and "relaxed ordering" bits. */
7787 pci_read_config_word(tp->pdev,
708ebb3a 7788 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7789 &val16);
7790 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7791 PCI_EXP_DEVCTL_NOSNOOP_EN);
7792 /*
7793 * Older PCIe devices only support the 128 byte
7794 * MPS setting. Enforce the restriction.
5e7dfd0f 7795 */
63c3a66f 7796 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7797 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7798 pci_write_config_word(tp->pdev,
708ebb3a 7799 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7800 val16);
5e7dfd0f 7801
cf79003d 7802 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7803
7804 /* Clear error status */
7805 pci_write_config_word(tp->pdev,
708ebb3a 7806 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7807 PCI_EXP_DEVSTA_CED |
7808 PCI_EXP_DEVSTA_NFED |
7809 PCI_EXP_DEVSTA_FED |
7810 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7811 }
7812
ee6a99b5 7813 tg3_restore_pci_state(tp);
1da177e4 7814
63c3a66f
JP
7815 tg3_flag_clear(tp, CHIP_RESETTING);
7816 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7817
ee6a99b5 7818 val = 0;
63c3a66f 7819 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7820 val = tr32(MEMARB_MODE);
ee6a99b5 7821 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7822
7823 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7824 tg3_stop_fw(tp);
7825 tw32(0x5000, 0x400);
7826 }
7827
7828 tw32(GRC_MODE, tp->grc_mode);
7829
7830 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7831 val = tr32(0xc4);
1da177e4
LT
7832
7833 tw32(0xc4, val | (1 << 15));
7834 }
7835
7836 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7837 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7838 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7839 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7840 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7841 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7842 }
7843
f07e9af3 7844 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7845 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7846 val = tp->mac_mode;
f07e9af3 7847 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7848 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7849 val = tp->mac_mode;
1da177e4 7850 } else
d2394e6b
MC
7851 val = 0;
7852
7853 tw32_f(MAC_MODE, val);
1da177e4
LT
7854 udelay(40);
7855
77b483f1
MC
7856 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7857
7a6f4369
MC
7858 err = tg3_poll_fw(tp);
7859 if (err)
7860 return err;
1da177e4 7861
0a9140cf
MC
7862 tg3_mdio_start(tp);
7863
63c3a66f 7864 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7865 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7866 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7867 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7868 val = tr32(0x7c00);
1da177e4
LT
7869
7870 tw32(0x7c00, val | (1 << 25));
7871 }
7872
d78b59f5
MC
7873 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7874 val = tr32(TG3_CPMU_CLCK_ORIDE);
7875 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7876 }
7877
1da177e4 7878 /* Reprobe ASF enable state. */
63c3a66f
JP
7879 tg3_flag_clear(tp, ENABLE_ASF);
7880 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7881 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7882 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7883 u32 nic_cfg;
7884
7885 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7886 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7887 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7888 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7889 if (tg3_flag(tp, 5750_PLUS))
7890 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7891 }
7892 }
7893
7894 return 0;
7895}
7896
1da177e4 7897/* tp->lock is held. */
944d980e 7898static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7899{
7900 int err;
7901
7902 tg3_stop_fw(tp);
7903
944d980e 7904 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7905
b3b7d6be 7906 tg3_abort_hw(tp, silent);
1da177e4
LT
7907 err = tg3_chip_reset(tp);
7908
daba2a63
MC
7909 __tg3_set_mac_addr(tp, 0);
7910
944d980e
MC
7911 tg3_write_sig_legacy(tp, kind);
7912 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7913
7914 if (err)
7915 return err;
7916
7917 return 0;
7918}
7919
1da177e4
LT
7920static int tg3_set_mac_addr(struct net_device *dev, void *p)
7921{
7922 struct tg3 *tp = netdev_priv(dev);
7923 struct sockaddr *addr = p;
986e0aeb 7924 int err = 0, skip_mac_1 = 0;
1da177e4 7925
f9804ddb
MC
7926 if (!is_valid_ether_addr(addr->sa_data))
7927 return -EINVAL;
7928
1da177e4
LT
7929 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7930
e75f7c90
MC
7931 if (!netif_running(dev))
7932 return 0;
7933
63c3a66f 7934 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7935 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7936
986e0aeb
MC
7937 addr0_high = tr32(MAC_ADDR_0_HIGH);
7938 addr0_low = tr32(MAC_ADDR_0_LOW);
7939 addr1_high = tr32(MAC_ADDR_1_HIGH);
7940 addr1_low = tr32(MAC_ADDR_1_LOW);
7941
7942 /* Skip MAC addr 1 if ASF is using it. */
7943 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7944 !(addr1_high == 0 && addr1_low == 0))
7945 skip_mac_1 = 1;
58712ef9 7946 }
986e0aeb
MC
7947 spin_lock_bh(&tp->lock);
7948 __tg3_set_mac_addr(tp, skip_mac_1);
7949 spin_unlock_bh(&tp->lock);
1da177e4 7950
b9ec6c1b 7951 return err;
1da177e4
LT
7952}
7953
7954/* tp->lock is held. */
7955static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7956 dma_addr_t mapping, u32 maxlen_flags,
7957 u32 nic_addr)
7958{
7959 tg3_write_mem(tp,
7960 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7961 ((u64) mapping >> 32));
7962 tg3_write_mem(tp,
7963 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7964 ((u64) mapping & 0xffffffff));
7965 tg3_write_mem(tp,
7966 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7967 maxlen_flags);
7968
63c3a66f 7969 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7970 tg3_write_mem(tp,
7971 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7972 nic_addr);
7973}
7974
7975static void __tg3_set_rx_mode(struct net_device *);
d244c892 7976static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7977{
b6080e12
MC
7978 int i;
7979
63c3a66f 7980 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7981 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7982 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7983 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7984 } else {
7985 tw32(HOSTCC_TXCOL_TICKS, 0);
7986 tw32(HOSTCC_TXMAX_FRAMES, 0);
7987 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7988 }
b6080e12 7989
63c3a66f 7990 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
7991 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7992 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7993 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7994 } else {
b6080e12
MC
7995 tw32(HOSTCC_RXCOL_TICKS, 0);
7996 tw32(HOSTCC_RXMAX_FRAMES, 0);
7997 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7998 }
b6080e12 7999
63c3a66f 8000 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8001 u32 val = ec->stats_block_coalesce_usecs;
8002
b6080e12
MC
8003 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8004 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8005
15f9850d
DM
8006 if (!netif_carrier_ok(tp->dev))
8007 val = 0;
8008
8009 tw32(HOSTCC_STAT_COAL_TICKS, val);
8010 }
b6080e12
MC
8011
8012 for (i = 0; i < tp->irq_cnt - 1; i++) {
8013 u32 reg;
8014
8015 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8016 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8017 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8018 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8019 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8020 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8021
63c3a66f 8022 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8023 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8024 tw32(reg, ec->tx_coalesce_usecs);
8025 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8026 tw32(reg, ec->tx_max_coalesced_frames);
8027 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8028 tw32(reg, ec->tx_max_coalesced_frames_irq);
8029 }
b6080e12
MC
8030 }
8031
8032 for (; i < tp->irq_max - 1; i++) {
8033 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8034 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8035 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8036
63c3a66f 8037 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8038 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8039 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8040 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8041 }
b6080e12 8042 }
15f9850d 8043}
1da177e4 8044
2d31ecaf
MC
8045/* tp->lock is held. */
8046static void tg3_rings_reset(struct tg3 *tp)
8047{
8048 int i;
f77a6a8e 8049 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8050 struct tg3_napi *tnapi = &tp->napi[0];
8051
8052 /* Disable all transmit rings but the first. */
63c3a66f 8053 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8054 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8055 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8056 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
8057 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8058 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8059 else
8060 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8061
8062 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8063 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8064 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8065 BDINFO_FLAGS_DISABLED);
8066
8067
8068 /* Disable all receive return rings but the first. */
63c3a66f 8069 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8070 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8071 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8072 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
8073 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8074 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
8075 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8076 else
8077 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8078
8079 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8080 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8081 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8082 BDINFO_FLAGS_DISABLED);
8083
8084 /* Disable interrupts */
8085 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8086 tp->napi[0].chk_msi_cnt = 0;
8087 tp->napi[0].last_rx_cons = 0;
8088 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8089
8090 /* Zero mailbox registers. */
63c3a66f 8091 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8092 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8093 tp->napi[i].tx_prod = 0;
8094 tp->napi[i].tx_cons = 0;
63c3a66f 8095 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8096 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8097 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8098 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8099 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8100 tp->napi[i].last_rx_cons = 0;
8101 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8102 }
63c3a66f 8103 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8104 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8105 } else {
8106 tp->napi[0].tx_prod = 0;
8107 tp->napi[0].tx_cons = 0;
8108 tw32_mailbox(tp->napi[0].prodmbox, 0);
8109 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8110 }
2d31ecaf
MC
8111
8112 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8113 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8114 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8115 for (i = 0; i < 16; i++)
8116 tw32_tx_mbox(mbox + i * 8, 0);
8117 }
8118
8119 txrcb = NIC_SRAM_SEND_RCB;
8120 rxrcb = NIC_SRAM_RCV_RET_RCB;
8121
8122 /* Clear status block in ram. */
8123 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8124
8125 /* Set status block DMA address */
8126 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8127 ((u64) tnapi->status_mapping >> 32));
8128 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8129 ((u64) tnapi->status_mapping & 0xffffffff));
8130
f77a6a8e
MC
8131 if (tnapi->tx_ring) {
8132 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8133 (TG3_TX_RING_SIZE <<
8134 BDINFO_FLAGS_MAXLEN_SHIFT),
8135 NIC_SRAM_TX_BUFFER_DESC);
8136 txrcb += TG3_BDINFO_SIZE;
8137 }
8138
8139 if (tnapi->rx_rcb) {
8140 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8141 (tp->rx_ret_ring_mask + 1) <<
8142 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8143 rxrcb += TG3_BDINFO_SIZE;
8144 }
8145
8146 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8147
f77a6a8e
MC
8148 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8149 u64 mapping = (u64)tnapi->status_mapping;
8150 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8151 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8152
8153 /* Clear status block in ram. */
8154 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8155
19cfaecc
MC
8156 if (tnapi->tx_ring) {
8157 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8158 (TG3_TX_RING_SIZE <<
8159 BDINFO_FLAGS_MAXLEN_SHIFT),
8160 NIC_SRAM_TX_BUFFER_DESC);
8161 txrcb += TG3_BDINFO_SIZE;
8162 }
f77a6a8e
MC
8163
8164 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8165 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8166 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8167
8168 stblk += 8;
f77a6a8e
MC
8169 rxrcb += TG3_BDINFO_SIZE;
8170 }
2d31ecaf
MC
8171}
8172
eb07a940
MC
8173static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8174{
8175 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8176
63c3a66f
JP
8177 if (!tg3_flag(tp, 5750_PLUS) ||
8178 tg3_flag(tp, 5780_CLASS) ||
eb07a940
MC
8179 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
8180 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8181 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8182 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8183 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8184 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8185 else
8186 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8187
8188 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8189 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8190
8191 val = min(nic_rep_thresh, host_rep_thresh);
8192 tw32(RCVBDI_STD_THRESH, val);
8193
63c3a66f 8194 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8195 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8196
63c3a66f 8197 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8198 return;
8199
63c3a66f 8200 if (!tg3_flag(tp, 5705_PLUS))
eb07a940
MC
8201 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8202 else
8203 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8204
8205 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8206
8207 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8208 tw32(RCVBDI_JUMBO_THRESH, val);
8209
63c3a66f 8210 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8211 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8212}
8213
1da177e4 8214/* tp->lock is held. */
8e7a22e3 8215static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8216{
8217 u32 val, rdmac_mode;
8218 int i, err, limit;
8fea32b9 8219 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8220
8221 tg3_disable_ints(tp);
8222
8223 tg3_stop_fw(tp);
8224
8225 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8226
63c3a66f 8227 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8228 tg3_abort_hw(tp, 1);
1da177e4 8229
699c0193
MC
8230 /* Enable MAC control of LPI */
8231 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8232 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8233 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8234 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8235
8236 tw32_f(TG3_CPMU_EEE_CTRL,
8237 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8238
a386b901
MC
8239 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8240 TG3_CPMU_EEEMD_LPI_IN_TX |
8241 TG3_CPMU_EEEMD_LPI_IN_RX |
8242 TG3_CPMU_EEEMD_EEE_ENABLE;
8243
8244 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8245 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8246
63c3a66f 8247 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8248 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8249
8250 tw32_f(TG3_CPMU_EEE_MODE, val);
8251
8252 tw32_f(TG3_CPMU_EEE_DBTMR1,
8253 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8254 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8255
8256 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8257 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8258 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8259 }
8260
603f1173 8261 if (reset_phy)
d4d2c558
MC
8262 tg3_phy_reset(tp);
8263
1da177e4
LT
8264 err = tg3_chip_reset(tp);
8265 if (err)
8266 return err;
8267
8268 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8269
bcb37f6c 8270 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8271 val = tr32(TG3_CPMU_CTRL);
8272 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8273 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8274
8275 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8276 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8277 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8278 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8279
8280 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8281 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8282 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8283 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8284
8285 val = tr32(TG3_CPMU_HST_ACC);
8286 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8287 val |= CPMU_HST_ACC_MACCLK_6_25;
8288 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8289 }
8290
33466d93
MC
8291 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8292 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8293 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8294 PCIE_PWR_MGMT_L1_THRESH_4MS;
8295 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8296
8297 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8298 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8299
8300 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8301
f40386c8
MC
8302 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8303 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8304 }
8305
63c3a66f 8306 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8307 u32 grc_mode = tr32(GRC_MODE);
8308
8309 /* Access the lower 1K of PL PCIE block registers. */
8310 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8311 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8312
8313 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8314 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8315 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8316
8317 tw32(GRC_MODE, grc_mode);
8318 }
8319
5093eedc
MC
8320 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8321 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8322 u32 grc_mode = tr32(GRC_MODE);
cea46462 8323
5093eedc
MC
8324 /* Access the lower 1K of PL PCIE block registers. */
8325 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8326 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8327
5093eedc
MC
8328 val = tr32(TG3_PCIE_TLDLPL_PORT +
8329 TG3_PCIE_PL_LO_PHYCTL5);
8330 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8331 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8332
5093eedc
MC
8333 tw32(GRC_MODE, grc_mode);
8334 }
a977dbe8 8335
1ff30a59
MC
8336 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8337 u32 grc_mode = tr32(GRC_MODE);
8338
8339 /* Access the lower 1K of DL PCIE block registers. */
8340 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8341 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8342
8343 val = tr32(TG3_PCIE_TLDLPL_PORT +
8344 TG3_PCIE_DL_LO_FTSMAX);
8345 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8346 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8347 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8348
8349 tw32(GRC_MODE, grc_mode);
8350 }
8351
a977dbe8
MC
8352 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8353 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8354 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8355 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8356 }
8357
1da177e4
LT
8358 /* This works around an issue with Athlon chipsets on
8359 * B3 tigon3 silicon. This bit has no effect on any
8360 * other revision. But do not set this on PCI Express
795d01c5 8361 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8362 */
63c3a66f
JP
8363 if (!tg3_flag(tp, CPMU_PRESENT)) {
8364 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8365 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8366 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8367 }
1da177e4
LT
8368
8369 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8370 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8371 val = tr32(TG3PCI_PCISTATE);
8372 val |= PCISTATE_RETRY_SAME_DMA;
8373 tw32(TG3PCI_PCISTATE, val);
8374 }
8375
63c3a66f 8376 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8377 /* Allow reads and writes to the
8378 * APE register and memory space.
8379 */
8380 val = tr32(TG3PCI_PCISTATE);
8381 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8382 PCISTATE_ALLOW_APE_SHMEM_WR |
8383 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8384 tw32(TG3PCI_PCISTATE, val);
8385 }
8386
1da177e4
LT
8387 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8388 /* Enable some hw fixes. */
8389 val = tr32(TG3PCI_MSI_DATA);
8390 val |= (1 << 26) | (1 << 28) | (1 << 29);
8391 tw32(TG3PCI_MSI_DATA, val);
8392 }
8393
8394 /* Descriptor ring init may make accesses to the
8395 * NIC SRAM area to setup the TX descriptors, so we
8396 * can only do this after the hardware has been
8397 * successfully reset.
8398 */
32d8c572
MC
8399 err = tg3_init_rings(tp);
8400 if (err)
8401 return err;
1da177e4 8402
63c3a66f 8403 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8404 val = tr32(TG3PCI_DMA_RW_CTRL) &
8405 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8406 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8407 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8408 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8409 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8410 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8411 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8412 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8413 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8414 /* This value is determined during the probe time DMA
8415 * engine test, tg3_test_dma.
8416 */
8417 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8418 }
1da177e4
LT
8419
8420 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8421 GRC_MODE_4X_NIC_SEND_RINGS |
8422 GRC_MODE_NO_TX_PHDR_CSUM |
8423 GRC_MODE_NO_RX_PHDR_CSUM);
8424 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8425
8426 /* Pseudo-header checksum is done by hardware logic and not
8427 * the offload processers, so make the chip do the pseudo-
8428 * header checksums on receive. For transmit it is more
8429 * convenient to do the pseudo-header checksum in software
8430 * as Linux does that on transmit for us in all cases.
8431 */
8432 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8433
8434 tw32(GRC_MODE,
8435 tp->grc_mode |
8436 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8437
8438 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8439 val = tr32(GRC_MISC_CFG);
8440 val &= ~0xff;
8441 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8442 tw32(GRC_MISC_CFG, val);
8443
8444 /* Initialize MBUF/DESC pool. */
63c3a66f 8445 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8446 /* Do nothing. */
8447 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8448 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8450 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8451 else
8452 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8453 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8454 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8455 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8456 int fw_len;
8457
077f849d 8458 fw_len = tp->fw_len;
1da177e4
LT
8459 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8460 tw32(BUFMGR_MB_POOL_ADDR,
8461 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8462 tw32(BUFMGR_MB_POOL_SIZE,
8463 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8464 }
1da177e4 8465
0f893dc6 8466 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8467 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8468 tp->bufmgr_config.mbuf_read_dma_low_water);
8469 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8470 tp->bufmgr_config.mbuf_mac_rx_low_water);
8471 tw32(BUFMGR_MB_HIGH_WATER,
8472 tp->bufmgr_config.mbuf_high_water);
8473 } else {
8474 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8475 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8476 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8477 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8478 tw32(BUFMGR_MB_HIGH_WATER,
8479 tp->bufmgr_config.mbuf_high_water_jumbo);
8480 }
8481 tw32(BUFMGR_DMA_LOW_WATER,
8482 tp->bufmgr_config.dma_low_water);
8483 tw32(BUFMGR_DMA_HIGH_WATER,
8484 tp->bufmgr_config.dma_high_water);
8485
d309a46e
MC
8486 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8487 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8488 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8489 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8490 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8491 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8492 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8493 tw32(BUFMGR_MODE, val);
1da177e4
LT
8494 for (i = 0; i < 2000; i++) {
8495 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8496 break;
8497 udelay(10);
8498 }
8499 if (i >= 2000) {
05dbe005 8500 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8501 return -ENODEV;
8502 }
8503
eb07a940
MC
8504 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8505 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8506
eb07a940 8507 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8508
8509 /* Initialize TG3_BDINFO's at:
8510 * RCVDBDI_STD_BD: standard eth size rx ring
8511 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8512 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8513 *
8514 * like so:
8515 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8516 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8517 * ring attribute flags
8518 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8519 *
8520 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8521 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8522 *
8523 * The size of each ring is fixed in the firmware, but the location is
8524 * configurable.
8525 */
8526 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8527 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8528 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8529 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8530 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8531 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8532 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8533
fdb72b38 8534 /* Disable the mini ring */
63c3a66f 8535 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8536 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8537 BDINFO_FLAGS_DISABLED);
8538
fdb72b38
MC
8539 /* Program the jumbo buffer descriptor ring control
8540 * blocks on those devices that have them.
8541 */
a0512944 8542 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8543 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8544
63c3a66f 8545 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8546 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8547 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8548 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8549 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8550 val = TG3_RX_JMB_RING_SIZE(tp) <<
8551 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8552 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8553 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8554 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8555 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8556 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8557 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8558 } else {
8559 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8560 BDINFO_FLAGS_DISABLED);
8561 }
8562
63c3a66f 8563 if (tg3_flag(tp, 57765_PLUS)) {
7cb32cf2 8564 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8565 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8566 else
de9f5230 8567 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8568 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8569 val |= (TG3_RX_STD_DMA_SZ << 2);
8570 } else
04380d40 8571 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8572 } else
de9f5230 8573 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8574
8575 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8576
411da640 8577 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8578 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8579
63c3a66f
JP
8580 tpr->rx_jmb_prod_idx =
8581 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8582 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8583
2d31ecaf
MC
8584 tg3_rings_reset(tp);
8585
1da177e4 8586 /* Initialize MAC address and backoff seed. */
986e0aeb 8587 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8588
8589 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8590 tw32(MAC_RX_MTU_SIZE,
8591 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8592
8593 /* The slot time is changed by tg3_setup_phy if we
8594 * run at gigabit with half duplex.
8595 */
f2096f94
MC
8596 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8597 (6 << TX_LENGTHS_IPG_SHIFT) |
8598 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8599
8600 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8601 val |= tr32(MAC_TX_LENGTHS) &
8602 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8603 TX_LENGTHS_CNT_DWN_VAL_MSK);
8604
8605 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8606
8607 /* Receive rules. */
8608 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8609 tw32(RCVLPC_CONFIG, 0x0181);
8610
8611 /* Calculate RDMAC_MODE setting early, we need it to determine
8612 * the RCVLPC_STATE_ENABLE mask.
8613 */
8614 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8615 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8616 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8617 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8618 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8619
deabaac8 8620 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8621 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8622
57e6983c 8623 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8624 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8625 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8626 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8627 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8628 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8629
c5908939
MC
8630 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8631 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8632 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8633 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8634 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8635 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8636 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8637 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8638 }
8639 }
8640
63c3a66f 8641 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8642 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8643
63c3a66f
JP
8644 if (tg3_flag(tp, HW_TSO_1) ||
8645 tg3_flag(tp, HW_TSO_2) ||
8646 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8647 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8648
108a6c16 8649 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8650 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8651 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8652 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8653
f2096f94
MC
8654 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8655 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8656
41a8a7ee
MC
8657 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8658 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8659 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8660 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8661 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8662 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8663 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8664 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8665 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8666 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8667 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8668 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8669 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8670 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8671 }
41a8a7ee
MC
8672 tw32(TG3_RDMA_RSRVCTRL_REG,
8673 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8674 }
8675
d78b59f5
MC
8676 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8677 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8678 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8679 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8680 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8681 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8682 }
8683
1da177e4 8684 /* Receive/send statistics. */
63c3a66f 8685 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8686 val = tr32(RCVLPC_STATS_ENABLE);
8687 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8688 tw32(RCVLPC_STATS_ENABLE, val);
8689 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8690 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8691 val = tr32(RCVLPC_STATS_ENABLE);
8692 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8693 tw32(RCVLPC_STATS_ENABLE, val);
8694 } else {
8695 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8696 }
8697 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8698 tw32(SNDDATAI_STATSENAB, 0xffffff);
8699 tw32(SNDDATAI_STATSCTRL,
8700 (SNDDATAI_SCTRL_ENABLE |
8701 SNDDATAI_SCTRL_FASTUPD));
8702
8703 /* Setup host coalescing engine. */
8704 tw32(HOSTCC_MODE, 0);
8705 for (i = 0; i < 2000; i++) {
8706 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8707 break;
8708 udelay(10);
8709 }
8710
d244c892 8711 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8712
63c3a66f 8713 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8714 /* Status/statistics block address. See tg3_timer,
8715 * the tg3_periodic_fetch_stats call there, and
8716 * tg3_get_stats to see how this works for 5705/5750 chips.
8717 */
1da177e4
LT
8718 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8719 ((u64) tp->stats_mapping >> 32));
8720 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8721 ((u64) tp->stats_mapping & 0xffffffff));
8722 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8723
1da177e4 8724 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8725
8726 /* Clear statistics and status block memory areas */
8727 for (i = NIC_SRAM_STATS_BLK;
8728 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8729 i += sizeof(u32)) {
8730 tg3_write_mem(tp, i, 0);
8731 udelay(40);
8732 }
1da177e4
LT
8733 }
8734
8735 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8736
8737 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8738 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8739 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8740 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8741
f07e9af3
MC
8742 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8743 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8744 /* reset to prevent losing 1st rx packet intermittently */
8745 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8746 udelay(10);
8747 }
8748
3bda1258 8749 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8750 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8751 MAC_MODE_FHDE_ENABLE;
8752 if (tg3_flag(tp, ENABLE_APE))
8753 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8754 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8755 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8756 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8757 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8758 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8759 udelay(40);
8760
314fba34 8761 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8762 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8763 * register to preserve the GPIO settings for LOMs. The GPIOs,
8764 * whether used as inputs or outputs, are set by boot code after
8765 * reset.
8766 */
63c3a66f 8767 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8768 u32 gpio_mask;
8769
9d26e213
MC
8770 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8771 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8772 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8773
8774 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8775 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8776 GRC_LCLCTRL_GPIO_OUTPUT3;
8777
af36e6b6
MC
8778 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8779 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8780
aaf84465 8781 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8782 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8783
8784 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8785 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8786 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8787 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8788 }
1da177e4
LT
8789 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8790 udelay(100);
8791
63c3a66f 8792 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8793 val = tr32(MSGINT_MODE);
8794 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
5b39de91
MC
8795 if (!tg3_flag(tp, 1SHOT_MSI))
8796 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
8797 tw32(MSGINT_MODE, val);
8798 }
8799
63c3a66f 8800 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8801 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8802 udelay(40);
8803 }
8804
8805 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8806 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8807 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8808 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8809 WDMAC_MODE_LNGREAD_ENAB);
8810
c5908939
MC
8811 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8812 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8813 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8814 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8815 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8816 /* nothing */
8817 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8818 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8819 val |= WDMAC_MODE_RX_ACCEL;
8820 }
8821 }
8822
d9ab5ad1 8823 /* Enable host coalescing bug fix */
63c3a66f 8824 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8825 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8826
788a035e
MC
8827 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8828 val |= WDMAC_MODE_BURST_ALL_DATA;
8829
1da177e4
LT
8830 tw32_f(WDMAC_MODE, val);
8831 udelay(40);
8832
63c3a66f 8833 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8834 u16 pcix_cmd;
8835
8836 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8837 &pcix_cmd);
1da177e4 8838 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8839 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8840 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8841 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8842 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8843 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8844 }
9974a356
MC
8845 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8846 pcix_cmd);
1da177e4
LT
8847 }
8848
8849 tw32_f(RDMAC_MODE, rdmac_mode);
8850 udelay(40);
8851
8852 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8853 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8854 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8855
8856 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8857 tw32(SNDDATAC_MODE,
8858 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8859 else
8860 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8861
1da177e4
LT
8862 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8863 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8864 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8865 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8866 val |= RCVDBDI_MODE_LRG_RING_SZ;
8867 tw32(RCVDBDI_MODE, val);
1da177e4 8868 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8869 if (tg3_flag(tp, HW_TSO_1) ||
8870 tg3_flag(tp, HW_TSO_2) ||
8871 tg3_flag(tp, HW_TSO_3))
1da177e4 8872 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8873 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8874 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8875 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8876 tw32(SNDBDI_MODE, val);
1da177e4
LT
8877 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8878
8879 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8880 err = tg3_load_5701_a0_firmware_fix(tp);
8881 if (err)
8882 return err;
8883 }
8884
63c3a66f 8885 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8886 err = tg3_load_tso_firmware(tp);
8887 if (err)
8888 return err;
8889 }
1da177e4
LT
8890
8891 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8892
63c3a66f 8893 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8894 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8895 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8896
8897 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8898 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8899 tp->tx_mode &= ~val;
8900 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8901 }
8902
1da177e4
LT
8903 tw32_f(MAC_TX_MODE, tp->tx_mode);
8904 udelay(100);
8905
63c3a66f 8906 if (tg3_flag(tp, ENABLE_RSS)) {
9d53fa12 8907 int i = 0;
baf8a94a 8908 u32 reg = MAC_RSS_INDIR_TBL_0;
baf8a94a 8909
9d53fa12
MC
8910 if (tp->irq_cnt == 2) {
8911 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8912 tw32(reg, 0x0);
8913 reg += 4;
8914 }
8915 } else {
8916 u32 val;
baf8a94a 8917
9d53fa12
MC
8918 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8919 val = i % (tp->irq_cnt - 1);
8920 i++;
8921 for (; i % 8; i++) {
8922 val <<= 4;
8923 val |= (i % (tp->irq_cnt - 1));
8924 }
baf8a94a
MC
8925 tw32(reg, val);
8926 reg += 4;
8927 }
8928 }
8929
8930 /* Setup the "secret" hash key. */
8931 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8932 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8933 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8934 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8935 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8936 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8937 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8938 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8939 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8940 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8941 }
8942
1da177e4 8943 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8944 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8945 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8946
63c3a66f 8947 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8948 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8949 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8950 RX_MODE_RSS_IPV6_HASH_EN |
8951 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8952 RX_MODE_RSS_IPV4_HASH_EN |
8953 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8954
1da177e4
LT
8955 tw32_f(MAC_RX_MODE, tp->rx_mode);
8956 udelay(10);
8957
1da177e4
LT
8958 tw32(MAC_LED_CTRL, tp->led_ctrl);
8959
8960 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8961 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8962 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8963 udelay(10);
8964 }
8965 tw32_f(MAC_RX_MODE, tp->rx_mode);
8966 udelay(10);
8967
f07e9af3 8968 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8969 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8970 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8971 /* Set drive transmission level to 1.2V */
8972 /* only if the signal pre-emphasis bit is not set */
8973 val = tr32(MAC_SERDES_CFG);
8974 val &= 0xfffff000;
8975 val |= 0x880;
8976 tw32(MAC_SERDES_CFG, val);
8977 }
8978 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8979 tw32(MAC_SERDES_CFG, 0x616000);
8980 }
8981
8982 /* Prevent chip from dropping frames when flow control
8983 * is enabled.
8984 */
666bc831
MC
8985 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8986 val = 1;
8987 else
8988 val = 2;
8989 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8990
8991 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8992 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 8993 /* Use hardware link auto-negotiation */
63c3a66f 8994 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
8995 }
8996
f07e9af3 8997 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 8998 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
8999 u32 tmp;
9000
9001 tmp = tr32(SERDES_RX_CTRL);
9002 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9003 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9004 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9005 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9006 }
9007
63c3a66f 9008 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9009 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9010 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9011 tp->link_config.speed = tp->link_config.orig_speed;
9012 tp->link_config.duplex = tp->link_config.orig_duplex;
9013 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9014 }
1da177e4 9015
dd477003
MC
9016 err = tg3_setup_phy(tp, 0);
9017 if (err)
9018 return err;
1da177e4 9019
f07e9af3
MC
9020 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9021 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9022 u32 tmp;
9023
9024 /* Clear CRC stats. */
9025 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9026 tg3_writephy(tp, MII_TG3_TEST1,
9027 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9028 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9029 }
1da177e4
LT
9030 }
9031 }
9032
9033 __tg3_set_rx_mode(tp->dev);
9034
9035 /* Initialize receive rules. */
9036 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9037 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9038 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9039 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9040
63c3a66f 9041 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9042 limit = 8;
9043 else
9044 limit = 16;
63c3a66f 9045 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9046 limit -= 4;
9047 switch (limit) {
9048 case 16:
9049 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9050 case 15:
9051 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9052 case 14:
9053 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9054 case 13:
9055 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9056 case 12:
9057 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9058 case 11:
9059 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9060 case 10:
9061 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9062 case 9:
9063 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9064 case 8:
9065 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9066 case 7:
9067 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9068 case 6:
9069 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9070 case 5:
9071 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9072 case 4:
9073 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9074 case 3:
9075 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9076 case 2:
9077 case 1:
9078
9079 default:
9080 break;
855e1111 9081 }
1da177e4 9082
63c3a66f 9083 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9084 /* Write our heartbeat update interval to APE. */
9085 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9086 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9087
1da177e4
LT
9088 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9089
1da177e4
LT
9090 return 0;
9091}
9092
9093/* Called at device open time to get the chip ready for
9094 * packet processing. Invoked with tp->lock held.
9095 */
8e7a22e3 9096static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9097{
1da177e4
LT
9098 tg3_switch_clocks(tp);
9099
9100 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9101
2f751b67 9102 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9103}
9104
9105#define TG3_STAT_ADD32(PSTAT, REG) \
9106do { u32 __val = tr32(REG); \
9107 (PSTAT)->low += __val; \
9108 if ((PSTAT)->low < __val) \
9109 (PSTAT)->high += 1; \
9110} while (0)
9111
9112static void tg3_periodic_fetch_stats(struct tg3 *tp)
9113{
9114 struct tg3_hw_stats *sp = tp->hw_stats;
9115
9116 if (!netif_carrier_ok(tp->dev))
9117 return;
9118
9119 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9120 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9121 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9122 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9123 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9124 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9125 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9126 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9127 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9128 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9129 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9130 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9131 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9132
9133 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9134 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9135 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9136 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9137 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9138 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9139 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9140 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9141 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9142 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9143 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9144 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9145 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9146 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9147
9148 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9149 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9150 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9151 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9152 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9153 } else {
9154 u32 val = tr32(HOSTCC_FLOW_ATTN);
9155 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9156 if (val) {
9157 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9158 sp->rx_discards.low += val;
9159 if (sp->rx_discards.low < val)
9160 sp->rx_discards.high += 1;
9161 }
9162 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9163 }
463d305b 9164 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9165}
9166
0e6cf6a9
MC
9167static void tg3_chk_missed_msi(struct tg3 *tp)
9168{
9169 u32 i;
9170
9171 for (i = 0; i < tp->irq_cnt; i++) {
9172 struct tg3_napi *tnapi = &tp->napi[i];
9173
9174 if (tg3_has_work(tnapi)) {
9175 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9176 tnapi->last_tx_cons == tnapi->tx_cons) {
9177 if (tnapi->chk_msi_cnt < 1) {
9178 tnapi->chk_msi_cnt++;
9179 return;
9180 }
7f230735 9181 tg3_msi(0, tnapi);
0e6cf6a9
MC
9182 }
9183 }
9184 tnapi->chk_msi_cnt = 0;
9185 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9186 tnapi->last_tx_cons = tnapi->tx_cons;
9187 }
9188}
9189
1da177e4
LT
9190static void tg3_timer(unsigned long __opaque)
9191{
9192 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9193
5b190624 9194 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9195 goto restart_timer;
9196
f47c11ee 9197 spin_lock(&tp->lock);
1da177e4 9198
0e6cf6a9
MC
9199 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9200 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9201 tg3_chk_missed_msi(tp);
9202
63c3a66f 9203 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9204 /* All of this garbage is because when using non-tagged
9205 * IRQ status the mailbox/status_block protocol the chip
9206 * uses with the cpu is race prone.
9207 */
898a56f8 9208 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9209 tw32(GRC_LOCAL_CTRL,
9210 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9211 } else {
9212 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9213 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9214 }
1da177e4 9215
fac9b83e 9216 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9217 spin_unlock(&tp->lock);
db219973 9218 tg3_reset_task_schedule(tp);
5b190624 9219 goto restart_timer;
fac9b83e 9220 }
1da177e4
LT
9221 }
9222
1da177e4
LT
9223 /* This part only runs once per second. */
9224 if (!--tp->timer_counter) {
63c3a66f 9225 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9226 tg3_periodic_fetch_stats(tp);
9227
b0c5943f
MC
9228 if (tp->setlpicnt && !--tp->setlpicnt)
9229 tg3_phy_eee_enable(tp);
52b02d04 9230
63c3a66f 9231 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9232 u32 mac_stat;
9233 int phy_event;
9234
9235 mac_stat = tr32(MAC_STATUS);
9236
9237 phy_event = 0;
f07e9af3 9238 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9239 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9240 phy_event = 1;
9241 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9242 phy_event = 1;
9243
9244 if (phy_event)
9245 tg3_setup_phy(tp, 0);
63c3a66f 9246 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9247 u32 mac_stat = tr32(MAC_STATUS);
9248 int need_setup = 0;
9249
9250 if (netif_carrier_ok(tp->dev) &&
9251 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9252 need_setup = 1;
9253 }
be98da6a 9254 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9255 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9256 MAC_STATUS_SIGNAL_DET))) {
9257 need_setup = 1;
9258 }
9259 if (need_setup) {
3d3ebe74
MC
9260 if (!tp->serdes_counter) {
9261 tw32_f(MAC_MODE,
9262 (tp->mac_mode &
9263 ~MAC_MODE_PORT_MODE_MASK));
9264 udelay(40);
9265 tw32_f(MAC_MODE, tp->mac_mode);
9266 udelay(40);
9267 }
1da177e4
LT
9268 tg3_setup_phy(tp, 0);
9269 }
f07e9af3 9270 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9271 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9272 tg3_serdes_parallel_detect(tp);
57d8b880 9273 }
1da177e4
LT
9274
9275 tp->timer_counter = tp->timer_multiplier;
9276 }
9277
130b8e4d
MC
9278 /* Heartbeat is only sent once every 2 seconds.
9279 *
9280 * The heartbeat is to tell the ASF firmware that the host
9281 * driver is still alive. In the event that the OS crashes,
9282 * ASF needs to reset the hardware to free up the FIFO space
9283 * that may be filled with rx packets destined for the host.
9284 * If the FIFO is full, ASF will no longer function properly.
9285 *
9286 * Unintended resets have been reported on real time kernels
9287 * where the timer doesn't run on time. Netpoll will also have
9288 * same problem.
9289 *
9290 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9291 * to check the ring condition when the heartbeat is expiring
9292 * before doing the reset. This will prevent most unintended
9293 * resets.
9294 */
1da177e4 9295 if (!--tp->asf_counter) {
63c3a66f 9296 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9297 tg3_wait_for_event_ack(tp);
9298
bbadf503 9299 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9300 FWCMD_NICDRV_ALIVE3);
bbadf503 9301 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9302 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9303 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9304
9305 tg3_generate_fw_event(tp);
1da177e4
LT
9306 }
9307 tp->asf_counter = tp->asf_multiplier;
9308 }
9309
f47c11ee 9310 spin_unlock(&tp->lock);
1da177e4 9311
f475f163 9312restart_timer:
1da177e4
LT
9313 tp->timer.expires = jiffies + tp->timer_offset;
9314 add_timer(&tp->timer);
9315}
9316
4f125f42 9317static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9318{
7d12e780 9319 irq_handler_t fn;
fcfa0a32 9320 unsigned long flags;
4f125f42
MC
9321 char *name;
9322 struct tg3_napi *tnapi = &tp->napi[irq_num];
9323
9324 if (tp->irq_cnt == 1)
9325 name = tp->dev->name;
9326 else {
9327 name = &tnapi->irq_lbl[0];
9328 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9329 name[IFNAMSIZ-1] = 0;
9330 }
fcfa0a32 9331
63c3a66f 9332 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9333 fn = tg3_msi;
63c3a66f 9334 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9335 fn = tg3_msi_1shot;
ab392d2d 9336 flags = 0;
fcfa0a32
MC
9337 } else {
9338 fn = tg3_interrupt;
63c3a66f 9339 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9340 fn = tg3_interrupt_tagged;
ab392d2d 9341 flags = IRQF_SHARED;
fcfa0a32 9342 }
4f125f42
MC
9343
9344 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9345}
9346
7938109f
MC
9347static int tg3_test_interrupt(struct tg3 *tp)
9348{
09943a18 9349 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9350 struct net_device *dev = tp->dev;
b16250e3 9351 int err, i, intr_ok = 0;
f6eb9b1f 9352 u32 val;
7938109f 9353
d4bc3927
MC
9354 if (!netif_running(dev))
9355 return -ENODEV;
9356
7938109f
MC
9357 tg3_disable_ints(tp);
9358
4f125f42 9359 free_irq(tnapi->irq_vec, tnapi);
7938109f 9360
f6eb9b1f
MC
9361 /*
9362 * Turn off MSI one shot mode. Otherwise this test has no
9363 * observable way to know whether the interrupt was delivered.
9364 */
3aa1cdf8 9365 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9366 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9367 tw32(MSGINT_MODE, val);
9368 }
9369
4f125f42 9370 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9371 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9372 if (err)
9373 return err;
9374
898a56f8 9375 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9376 tg3_enable_ints(tp);
9377
9378 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9379 tnapi->coal_now);
7938109f
MC
9380
9381 for (i = 0; i < 5; i++) {
b16250e3
MC
9382 u32 int_mbox, misc_host_ctrl;
9383
898a56f8 9384 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9385 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9386
9387 if ((int_mbox != 0) ||
9388 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9389 intr_ok = 1;
7938109f 9390 break;
b16250e3
MC
9391 }
9392
3aa1cdf8
MC
9393 if (tg3_flag(tp, 57765_PLUS) &&
9394 tnapi->hw_status->status_tag != tnapi->last_tag)
9395 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9396
7938109f
MC
9397 msleep(10);
9398 }
9399
9400 tg3_disable_ints(tp);
9401
4f125f42 9402 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9403
4f125f42 9404 err = tg3_request_irq(tp, 0);
7938109f
MC
9405
9406 if (err)
9407 return err;
9408
f6eb9b1f
MC
9409 if (intr_ok) {
9410 /* Reenable MSI one shot mode. */
5b39de91 9411 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9412 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9413 tw32(MSGINT_MODE, val);
9414 }
7938109f 9415 return 0;
f6eb9b1f 9416 }
7938109f
MC
9417
9418 return -EIO;
9419}
9420
9421/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9422 * successfully restored
9423 */
9424static int tg3_test_msi(struct tg3 *tp)
9425{
7938109f
MC
9426 int err;
9427 u16 pci_cmd;
9428
63c3a66f 9429 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9430 return 0;
9431
9432 /* Turn off SERR reporting in case MSI terminates with Master
9433 * Abort.
9434 */
9435 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9436 pci_write_config_word(tp->pdev, PCI_COMMAND,
9437 pci_cmd & ~PCI_COMMAND_SERR);
9438
9439 err = tg3_test_interrupt(tp);
9440
9441 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9442
9443 if (!err)
9444 return 0;
9445
9446 /* other failures */
9447 if (err != -EIO)
9448 return err;
9449
9450 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9451 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9452 "to INTx mode. Please report this failure to the PCI "
9453 "maintainer and include system chipset information\n");
7938109f 9454
4f125f42 9455 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9456
7938109f
MC
9457 pci_disable_msi(tp->pdev);
9458
63c3a66f 9459 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9460 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9461
4f125f42 9462 err = tg3_request_irq(tp, 0);
7938109f
MC
9463 if (err)
9464 return err;
9465
9466 /* Need to reset the chip because the MSI cycle may have terminated
9467 * with Master Abort.
9468 */
f47c11ee 9469 tg3_full_lock(tp, 1);
7938109f 9470
944d980e 9471 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9472 err = tg3_init_hw(tp, 1);
7938109f 9473
f47c11ee 9474 tg3_full_unlock(tp);
7938109f
MC
9475
9476 if (err)
4f125f42 9477 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9478
9479 return err;
9480}
9481
9e9fd12d
MC
9482static int tg3_request_firmware(struct tg3 *tp)
9483{
9484 const __be32 *fw_data;
9485
9486 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9487 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9488 tp->fw_needed);
9e9fd12d
MC
9489 return -ENOENT;
9490 }
9491
9492 fw_data = (void *)tp->fw->data;
9493
9494 /* Firmware blob starts with version numbers, followed by
9495 * start address and _full_ length including BSS sections
9496 * (which must be longer than the actual data, of course
9497 */
9498
9499 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9500 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9501 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9502 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9503 release_firmware(tp->fw);
9504 tp->fw = NULL;
9505 return -EINVAL;
9506 }
9507
9508 /* We no longer need firmware; we have it. */
9509 tp->fw_needed = NULL;
9510 return 0;
9511}
9512
679563f4
MC
9513static bool tg3_enable_msix(struct tg3 *tp)
9514{
9515 int i, rc, cpus = num_online_cpus();
9516 struct msix_entry msix_ent[tp->irq_max];
9517
9518 if (cpus == 1)
9519 /* Just fallback to the simpler MSI mode. */
9520 return false;
9521
9522 /*
9523 * We want as many rx rings enabled as there are cpus.
9524 * The first MSIX vector only deals with link interrupts, etc,
9525 * so we add one to the number of vectors we are requesting.
9526 */
9527 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9528
9529 for (i = 0; i < tp->irq_max; i++) {
9530 msix_ent[i].entry = i;
9531 msix_ent[i].vector = 0;
9532 }
9533
9534 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9535 if (rc < 0) {
9536 return false;
9537 } else if (rc != 0) {
679563f4
MC
9538 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9539 return false;
05dbe005
JP
9540 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9541 tp->irq_cnt, rc);
679563f4
MC
9542 tp->irq_cnt = rc;
9543 }
9544
9545 for (i = 0; i < tp->irq_max; i++)
9546 tp->napi[i].irq_vec = msix_ent[i].vector;
9547
2ddaad39
BH
9548 netif_set_real_num_tx_queues(tp->dev, 1);
9549 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9550 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9551 pci_disable_msix(tp->pdev);
9552 return false;
9553 }
b92b9040
MC
9554
9555 if (tp->irq_cnt > 1) {
63c3a66f 9556 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9557
9558 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9559 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9560 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9561 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9562 }
9563 }
2430b031 9564
679563f4
MC
9565 return true;
9566}
9567
07b0173c
MC
9568static void tg3_ints_init(struct tg3 *tp)
9569{
63c3a66f
JP
9570 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9571 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9572 /* All MSI supporting chips should support tagged
9573 * status. Assert that this is the case.
9574 */
5129c3a3
MC
9575 netdev_warn(tp->dev,
9576 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9577 goto defcfg;
07b0173c 9578 }
4f125f42 9579
63c3a66f
JP
9580 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9581 tg3_flag_set(tp, USING_MSIX);
9582 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9583 tg3_flag_set(tp, USING_MSI);
679563f4 9584
63c3a66f 9585 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9586 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9587 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9588 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9589 if (!tg3_flag(tp, 1SHOT_MSI))
9590 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9591 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9592 }
9593defcfg:
63c3a66f 9594 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9595 tp->irq_cnt = 1;
9596 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9597 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9598 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9599 }
07b0173c
MC
9600}
9601
9602static void tg3_ints_fini(struct tg3 *tp)
9603{
63c3a66f 9604 if (tg3_flag(tp, USING_MSIX))
679563f4 9605 pci_disable_msix(tp->pdev);
63c3a66f 9606 else if (tg3_flag(tp, USING_MSI))
679563f4 9607 pci_disable_msi(tp->pdev);
63c3a66f
JP
9608 tg3_flag_clear(tp, USING_MSI);
9609 tg3_flag_clear(tp, USING_MSIX);
9610 tg3_flag_clear(tp, ENABLE_RSS);
9611 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9612}
9613
1da177e4
LT
9614static int tg3_open(struct net_device *dev)
9615{
9616 struct tg3 *tp = netdev_priv(dev);
4f125f42 9617 int i, err;
1da177e4 9618
9e9fd12d
MC
9619 if (tp->fw_needed) {
9620 err = tg3_request_firmware(tp);
9621 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9622 if (err)
9623 return err;
9624 } else if (err) {
05dbe005 9625 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9626 tg3_flag_clear(tp, TSO_CAPABLE);
9627 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9628 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9629 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9630 }
9631 }
9632
c49a1561
MC
9633 netif_carrier_off(tp->dev);
9634
c866b7ea 9635 err = tg3_power_up(tp);
2f751b67 9636 if (err)
bc1c7567 9637 return err;
2f751b67
MC
9638
9639 tg3_full_lock(tp, 0);
bc1c7567 9640
1da177e4 9641 tg3_disable_ints(tp);
63c3a66f 9642 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9643
f47c11ee 9644 tg3_full_unlock(tp);
1da177e4 9645
679563f4
MC
9646 /*
9647 * Setup interrupts first so we know how
9648 * many NAPI resources to allocate
9649 */
9650 tg3_ints_init(tp);
9651
1da177e4
LT
9652 /* The placement of this call is tied
9653 * to the setup and use of Host TX descriptors.
9654 */
9655 err = tg3_alloc_consistent(tp);
9656 if (err)
679563f4 9657 goto err_out1;
88b06bc2 9658
66cfd1bd
MC
9659 tg3_napi_init(tp);
9660
fed97810 9661 tg3_napi_enable(tp);
1da177e4 9662
4f125f42
MC
9663 for (i = 0; i < tp->irq_cnt; i++) {
9664 struct tg3_napi *tnapi = &tp->napi[i];
9665 err = tg3_request_irq(tp, i);
9666 if (err) {
5bc09186
MC
9667 for (i--; i >= 0; i--) {
9668 tnapi = &tp->napi[i];
4f125f42 9669 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9670 }
9671 goto err_out2;
4f125f42
MC
9672 }
9673 }
1da177e4 9674
f47c11ee 9675 tg3_full_lock(tp, 0);
1da177e4 9676
8e7a22e3 9677 err = tg3_init_hw(tp, 1);
1da177e4 9678 if (err) {
944d980e 9679 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9680 tg3_free_rings(tp);
9681 } else {
0e6cf6a9
MC
9682 if (tg3_flag(tp, TAGGED_STATUS) &&
9683 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9684 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9685 tp->timer_offset = HZ;
9686 else
9687 tp->timer_offset = HZ / 10;
9688
9689 BUG_ON(tp->timer_offset > HZ);
9690 tp->timer_counter = tp->timer_multiplier =
9691 (HZ / tp->timer_offset);
9692 tp->asf_counter = tp->asf_multiplier =
28fbef78 9693 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9694
9695 init_timer(&tp->timer);
9696 tp->timer.expires = jiffies + tp->timer_offset;
9697 tp->timer.data = (unsigned long) tp;
9698 tp->timer.function = tg3_timer;
1da177e4
LT
9699 }
9700
f47c11ee 9701 tg3_full_unlock(tp);
1da177e4 9702
07b0173c 9703 if (err)
679563f4 9704 goto err_out3;
1da177e4 9705
63c3a66f 9706 if (tg3_flag(tp, USING_MSI)) {
7938109f 9707 err = tg3_test_msi(tp);
fac9b83e 9708
7938109f 9709 if (err) {
f47c11ee 9710 tg3_full_lock(tp, 0);
944d980e 9711 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9712 tg3_free_rings(tp);
f47c11ee 9713 tg3_full_unlock(tp);
7938109f 9714
679563f4 9715 goto err_out2;
7938109f 9716 }
fcfa0a32 9717
63c3a66f 9718 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9719 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9720
f6eb9b1f
MC
9721 tw32(PCIE_TRANSACTION_CFG,
9722 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9723 }
7938109f
MC
9724 }
9725
b02fd9e3
MC
9726 tg3_phy_start(tp);
9727
f47c11ee 9728 tg3_full_lock(tp, 0);
1da177e4 9729
7938109f 9730 add_timer(&tp->timer);
63c3a66f 9731 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9732 tg3_enable_ints(tp);
9733
f47c11ee 9734 tg3_full_unlock(tp);
1da177e4 9735
fe5f5787 9736 netif_tx_start_all_queues(dev);
1da177e4 9737
06c03c02
MB
9738 /*
9739 * Reset loopback feature if it was turned on while the device was down
9740 * make sure that it's installed properly now.
9741 */
9742 if (dev->features & NETIF_F_LOOPBACK)
9743 tg3_set_loopback(dev, dev->features);
9744
1da177e4 9745 return 0;
07b0173c 9746
679563f4 9747err_out3:
4f125f42
MC
9748 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9749 struct tg3_napi *tnapi = &tp->napi[i];
9750 free_irq(tnapi->irq_vec, tnapi);
9751 }
07b0173c 9752
679563f4 9753err_out2:
fed97810 9754 tg3_napi_disable(tp);
66cfd1bd 9755 tg3_napi_fini(tp);
07b0173c 9756 tg3_free_consistent(tp);
679563f4
MC
9757
9758err_out1:
9759 tg3_ints_fini(tp);
cd0d7228
MC
9760 tg3_frob_aux_power(tp, false);
9761 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9762 return err;
1da177e4
LT
9763}
9764
511d2224
ED
9765static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9766 struct rtnl_link_stats64 *);
1da177e4
LT
9767static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9768
9769static int tg3_close(struct net_device *dev)
9770{
4f125f42 9771 int i;
1da177e4
LT
9772 struct tg3 *tp = netdev_priv(dev);
9773
fed97810 9774 tg3_napi_disable(tp);
db219973 9775 tg3_reset_task_cancel(tp);
7faa006f 9776
fe5f5787 9777 netif_tx_stop_all_queues(dev);
1da177e4
LT
9778
9779 del_timer_sync(&tp->timer);
9780
24bb4fb6
MC
9781 tg3_phy_stop(tp);
9782
f47c11ee 9783 tg3_full_lock(tp, 1);
1da177e4
LT
9784
9785 tg3_disable_ints(tp);
9786
944d980e 9787 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9788 tg3_free_rings(tp);
63c3a66f 9789 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9790
f47c11ee 9791 tg3_full_unlock(tp);
1da177e4 9792
4f125f42
MC
9793 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9794 struct tg3_napi *tnapi = &tp->napi[i];
9795 free_irq(tnapi->irq_vec, tnapi);
9796 }
07b0173c
MC
9797
9798 tg3_ints_fini(tp);
1da177e4 9799
511d2224
ED
9800 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9801
1da177e4
LT
9802 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9803 sizeof(tp->estats_prev));
9804
66cfd1bd
MC
9805 tg3_napi_fini(tp);
9806
1da177e4
LT
9807 tg3_free_consistent(tp);
9808
c866b7ea 9809 tg3_power_down(tp);
bc1c7567
MC
9810
9811 netif_carrier_off(tp->dev);
9812
1da177e4
LT
9813 return 0;
9814}
9815
511d2224 9816static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9817{
9818 return ((u64)val->high << 32) | ((u64)val->low);
9819}
9820
511d2224 9821static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9822{
9823 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9824
f07e9af3 9825 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9826 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9827 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9828 u32 val;
9829
f47c11ee 9830 spin_lock_bh(&tp->lock);
569a5df8
MC
9831 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9832 tg3_writephy(tp, MII_TG3_TEST1,
9833 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9834 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9835 } else
9836 val = 0;
f47c11ee 9837 spin_unlock_bh(&tp->lock);
1da177e4
LT
9838
9839 tp->phy_crc_errors += val;
9840
9841 return tp->phy_crc_errors;
9842 }
9843
9844 return get_stat64(&hw_stats->rx_fcs_errors);
9845}
9846
9847#define ESTAT_ADD(member) \
9848 estats->member = old_estats->member + \
511d2224 9849 get_stat64(&hw_stats->member)
1da177e4
LT
9850
9851static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9852{
9853 struct tg3_ethtool_stats *estats = &tp->estats;
9854 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9855 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9856
9857 if (!hw_stats)
9858 return old_estats;
9859
9860 ESTAT_ADD(rx_octets);
9861 ESTAT_ADD(rx_fragments);
9862 ESTAT_ADD(rx_ucast_packets);
9863 ESTAT_ADD(rx_mcast_packets);
9864 ESTAT_ADD(rx_bcast_packets);
9865 ESTAT_ADD(rx_fcs_errors);
9866 ESTAT_ADD(rx_align_errors);
9867 ESTAT_ADD(rx_xon_pause_rcvd);
9868 ESTAT_ADD(rx_xoff_pause_rcvd);
9869 ESTAT_ADD(rx_mac_ctrl_rcvd);
9870 ESTAT_ADD(rx_xoff_entered);
9871 ESTAT_ADD(rx_frame_too_long_errors);
9872 ESTAT_ADD(rx_jabbers);
9873 ESTAT_ADD(rx_undersize_packets);
9874 ESTAT_ADD(rx_in_length_errors);
9875 ESTAT_ADD(rx_out_length_errors);
9876 ESTAT_ADD(rx_64_or_less_octet_packets);
9877 ESTAT_ADD(rx_65_to_127_octet_packets);
9878 ESTAT_ADD(rx_128_to_255_octet_packets);
9879 ESTAT_ADD(rx_256_to_511_octet_packets);
9880 ESTAT_ADD(rx_512_to_1023_octet_packets);
9881 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9882 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9883 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9884 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9885 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9886
9887 ESTAT_ADD(tx_octets);
9888 ESTAT_ADD(tx_collisions);
9889 ESTAT_ADD(tx_xon_sent);
9890 ESTAT_ADD(tx_xoff_sent);
9891 ESTAT_ADD(tx_flow_control);
9892 ESTAT_ADD(tx_mac_errors);
9893 ESTAT_ADD(tx_single_collisions);
9894 ESTAT_ADD(tx_mult_collisions);
9895 ESTAT_ADD(tx_deferred);
9896 ESTAT_ADD(tx_excessive_collisions);
9897 ESTAT_ADD(tx_late_collisions);
9898 ESTAT_ADD(tx_collide_2times);
9899 ESTAT_ADD(tx_collide_3times);
9900 ESTAT_ADD(tx_collide_4times);
9901 ESTAT_ADD(tx_collide_5times);
9902 ESTAT_ADD(tx_collide_6times);
9903 ESTAT_ADD(tx_collide_7times);
9904 ESTAT_ADD(tx_collide_8times);
9905 ESTAT_ADD(tx_collide_9times);
9906 ESTAT_ADD(tx_collide_10times);
9907 ESTAT_ADD(tx_collide_11times);
9908 ESTAT_ADD(tx_collide_12times);
9909 ESTAT_ADD(tx_collide_13times);
9910 ESTAT_ADD(tx_collide_14times);
9911 ESTAT_ADD(tx_collide_15times);
9912 ESTAT_ADD(tx_ucast_packets);
9913 ESTAT_ADD(tx_mcast_packets);
9914 ESTAT_ADD(tx_bcast_packets);
9915 ESTAT_ADD(tx_carrier_sense_errors);
9916 ESTAT_ADD(tx_discards);
9917 ESTAT_ADD(tx_errors);
9918
9919 ESTAT_ADD(dma_writeq_full);
9920 ESTAT_ADD(dma_write_prioq_full);
9921 ESTAT_ADD(rxbds_empty);
9922 ESTAT_ADD(rx_discards);
9923 ESTAT_ADD(rx_errors);
9924 ESTAT_ADD(rx_threshold_hit);
9925
9926 ESTAT_ADD(dma_readq_full);
9927 ESTAT_ADD(dma_read_prioq_full);
9928 ESTAT_ADD(tx_comp_queue_full);
9929
9930 ESTAT_ADD(ring_set_send_prod_index);
9931 ESTAT_ADD(ring_status_update);
9932 ESTAT_ADD(nic_irqs);
9933 ESTAT_ADD(nic_avoided_irqs);
9934 ESTAT_ADD(nic_tx_threshold_hit);
9935
4452d099
MC
9936 ESTAT_ADD(mbuf_lwm_thresh_hit);
9937
1da177e4
LT
9938 return estats;
9939}
9940
511d2224
ED
9941static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9942 struct rtnl_link_stats64 *stats)
1da177e4
LT
9943{
9944 struct tg3 *tp = netdev_priv(dev);
511d2224 9945 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9946 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9947
9948 if (!hw_stats)
9949 return old_stats;
9950
9951 stats->rx_packets = old_stats->rx_packets +
9952 get_stat64(&hw_stats->rx_ucast_packets) +
9953 get_stat64(&hw_stats->rx_mcast_packets) +
9954 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9955
1da177e4
LT
9956 stats->tx_packets = old_stats->tx_packets +
9957 get_stat64(&hw_stats->tx_ucast_packets) +
9958 get_stat64(&hw_stats->tx_mcast_packets) +
9959 get_stat64(&hw_stats->tx_bcast_packets);
9960
9961 stats->rx_bytes = old_stats->rx_bytes +
9962 get_stat64(&hw_stats->rx_octets);
9963 stats->tx_bytes = old_stats->tx_bytes +
9964 get_stat64(&hw_stats->tx_octets);
9965
9966 stats->rx_errors = old_stats->rx_errors +
4f63b877 9967 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9968 stats->tx_errors = old_stats->tx_errors +
9969 get_stat64(&hw_stats->tx_errors) +
9970 get_stat64(&hw_stats->tx_mac_errors) +
9971 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9972 get_stat64(&hw_stats->tx_discards);
9973
9974 stats->multicast = old_stats->multicast +
9975 get_stat64(&hw_stats->rx_mcast_packets);
9976 stats->collisions = old_stats->collisions +
9977 get_stat64(&hw_stats->tx_collisions);
9978
9979 stats->rx_length_errors = old_stats->rx_length_errors +
9980 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9981 get_stat64(&hw_stats->rx_undersize_packets);
9982
9983 stats->rx_over_errors = old_stats->rx_over_errors +
9984 get_stat64(&hw_stats->rxbds_empty);
9985 stats->rx_frame_errors = old_stats->rx_frame_errors +
9986 get_stat64(&hw_stats->rx_align_errors);
9987 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9988 get_stat64(&hw_stats->tx_discards);
9989 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9990 get_stat64(&hw_stats->tx_carrier_sense_errors);
9991
9992 stats->rx_crc_errors = old_stats->rx_crc_errors +
9993 calc_crc_errors(tp);
9994
4f63b877
JL
9995 stats->rx_missed_errors = old_stats->rx_missed_errors +
9996 get_stat64(&hw_stats->rx_discards);
9997
b0057c51 9998 stats->rx_dropped = tp->rx_dropped;
48855432 9999 stats->tx_dropped = tp->tx_dropped;
b0057c51 10000
1da177e4
LT
10001 return stats;
10002}
10003
10004static inline u32 calc_crc(unsigned char *buf, int len)
10005{
10006 u32 reg;
10007 u32 tmp;
10008 int j, k;
10009
10010 reg = 0xffffffff;
10011
10012 for (j = 0; j < len; j++) {
10013 reg ^= buf[j];
10014
10015 for (k = 0; k < 8; k++) {
10016 tmp = reg & 0x01;
10017
10018 reg >>= 1;
10019
859a5887 10020 if (tmp)
1da177e4 10021 reg ^= 0xedb88320;
1da177e4
LT
10022 }
10023 }
10024
10025 return ~reg;
10026}
10027
10028static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
10029{
10030 /* accept or reject all multicast frames */
10031 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
10032 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
10033 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10034 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10035}
10036
10037static void __tg3_set_rx_mode(struct net_device *dev)
10038{
10039 struct tg3 *tp = netdev_priv(dev);
10040 u32 rx_mode;
10041
10042 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10043 RX_MODE_KEEP_VLAN_TAG);
10044
bf933c80 10045#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
10046 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10047 * flag clear.
10048 */
63c3a66f 10049 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10050 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10051#endif
10052
10053 if (dev->flags & IFF_PROMISC) {
10054 /* Promiscuous mode. */
10055 rx_mode |= RX_MODE_PROMISC;
10056 } else if (dev->flags & IFF_ALLMULTI) {
10057 /* Accept all multicast. */
de6f31eb 10058 tg3_set_multi(tp, 1);
4cd24eaf 10059 } else if (netdev_mc_empty(dev)) {
1da177e4 10060 /* Reject all multicast. */
de6f31eb 10061 tg3_set_multi(tp, 0);
1da177e4
LT
10062 } else {
10063 /* Accept one or more multicast(s). */
22bedad3 10064 struct netdev_hw_addr *ha;
1da177e4
LT
10065 u32 mc_filter[4] = { 0, };
10066 u32 regidx;
10067 u32 bit;
10068 u32 crc;
10069
22bedad3
JP
10070 netdev_for_each_mc_addr(ha, dev) {
10071 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
10072 bit = ~crc & 0x7f;
10073 regidx = (bit & 0x60) >> 5;
10074 bit &= 0x1f;
10075 mc_filter[regidx] |= (1 << bit);
10076 }
10077
10078 tw32(MAC_HASH_REG_0, mc_filter[0]);
10079 tw32(MAC_HASH_REG_1, mc_filter[1]);
10080 tw32(MAC_HASH_REG_2, mc_filter[2]);
10081 tw32(MAC_HASH_REG_3, mc_filter[3]);
10082 }
10083
10084 if (rx_mode != tp->rx_mode) {
10085 tp->rx_mode = rx_mode;
10086 tw32_f(MAC_RX_MODE, rx_mode);
10087 udelay(10);
10088 }
10089}
10090
10091static void tg3_set_rx_mode(struct net_device *dev)
10092{
10093 struct tg3 *tp = netdev_priv(dev);
10094
e75f7c90
MC
10095 if (!netif_running(dev))
10096 return;
10097
f47c11ee 10098 tg3_full_lock(tp, 0);
1da177e4 10099 __tg3_set_rx_mode(dev);
f47c11ee 10100 tg3_full_unlock(tp);
1da177e4
LT
10101}
10102
1da177e4
LT
10103static int tg3_get_regs_len(struct net_device *dev)
10104{
97bd8e49 10105 return TG3_REG_BLK_SIZE;
1da177e4
LT
10106}
10107
10108static void tg3_get_regs(struct net_device *dev,
10109 struct ethtool_regs *regs, void *_p)
10110{
1da177e4 10111 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10112
10113 regs->version = 0;
10114
97bd8e49 10115 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10116
80096068 10117 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10118 return;
10119
f47c11ee 10120 tg3_full_lock(tp, 0);
1da177e4 10121
97bd8e49 10122 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10123
f47c11ee 10124 tg3_full_unlock(tp);
1da177e4
LT
10125}
10126
10127static int tg3_get_eeprom_len(struct net_device *dev)
10128{
10129 struct tg3 *tp = netdev_priv(dev);
10130
10131 return tp->nvram_size;
10132}
10133
1da177e4
LT
10134static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10135{
10136 struct tg3 *tp = netdev_priv(dev);
10137 int ret;
10138 u8 *pd;
b9fc7dc5 10139 u32 i, offset, len, b_offset, b_count;
a9dc529d 10140 __be32 val;
1da177e4 10141
63c3a66f 10142 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10143 return -EINVAL;
10144
80096068 10145 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10146 return -EAGAIN;
10147
1da177e4
LT
10148 offset = eeprom->offset;
10149 len = eeprom->len;
10150 eeprom->len = 0;
10151
10152 eeprom->magic = TG3_EEPROM_MAGIC;
10153
10154 if (offset & 3) {
10155 /* adjustments to start on required 4 byte boundary */
10156 b_offset = offset & 3;
10157 b_count = 4 - b_offset;
10158 if (b_count > len) {
10159 /* i.e. offset=1 len=2 */
10160 b_count = len;
10161 }
a9dc529d 10162 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10163 if (ret)
10164 return ret;
be98da6a 10165 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10166 len -= b_count;
10167 offset += b_count;
c6cdf436 10168 eeprom->len += b_count;
1da177e4
LT
10169 }
10170
25985edc 10171 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10172 pd = &data[eeprom->len];
10173 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10174 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10175 if (ret) {
10176 eeprom->len += i;
10177 return ret;
10178 }
1da177e4
LT
10179 memcpy(pd + i, &val, 4);
10180 }
10181 eeprom->len += i;
10182
10183 if (len & 3) {
10184 /* read last bytes not ending on 4 byte boundary */
10185 pd = &data[eeprom->len];
10186 b_count = len & 3;
10187 b_offset = offset + len - b_count;
a9dc529d 10188 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10189 if (ret)
10190 return ret;
b9fc7dc5 10191 memcpy(pd, &val, b_count);
1da177e4
LT
10192 eeprom->len += b_count;
10193 }
10194 return 0;
10195}
10196
6aa20a22 10197static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10198
10199static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10200{
10201 struct tg3 *tp = netdev_priv(dev);
10202 int ret;
b9fc7dc5 10203 u32 offset, len, b_offset, odd_len;
1da177e4 10204 u8 *buf;
a9dc529d 10205 __be32 start, end;
1da177e4 10206
80096068 10207 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10208 return -EAGAIN;
10209
63c3a66f 10210 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10211 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10212 return -EINVAL;
10213
10214 offset = eeprom->offset;
10215 len = eeprom->len;
10216
10217 if ((b_offset = (offset & 3))) {
10218 /* adjustments to start on required 4 byte boundary */
a9dc529d 10219 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10220 if (ret)
10221 return ret;
1da177e4
LT
10222 len += b_offset;
10223 offset &= ~3;
1c8594b4
MC
10224 if (len < 4)
10225 len = 4;
1da177e4
LT
10226 }
10227
10228 odd_len = 0;
1c8594b4 10229 if (len & 3) {
1da177e4
LT
10230 /* adjustments to end on required 4 byte boundary */
10231 odd_len = 1;
10232 len = (len + 3) & ~3;
a9dc529d 10233 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10234 if (ret)
10235 return ret;
1da177e4
LT
10236 }
10237
10238 buf = data;
10239 if (b_offset || odd_len) {
10240 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10241 if (!buf)
1da177e4
LT
10242 return -ENOMEM;
10243 if (b_offset)
10244 memcpy(buf, &start, 4);
10245 if (odd_len)
10246 memcpy(buf+len-4, &end, 4);
10247 memcpy(buf + b_offset, data, eeprom->len);
10248 }
10249
10250 ret = tg3_nvram_write_block(tp, offset, len, buf);
10251
10252 if (buf != data)
10253 kfree(buf);
10254
10255 return ret;
10256}
10257
10258static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10259{
b02fd9e3
MC
10260 struct tg3 *tp = netdev_priv(dev);
10261
63c3a66f 10262 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10263 struct phy_device *phydev;
f07e9af3 10264 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10265 return -EAGAIN;
3f0e3ad7
MC
10266 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10267 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10268 }
6aa20a22 10269
1da177e4
LT
10270 cmd->supported = (SUPPORTED_Autoneg);
10271
f07e9af3 10272 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10273 cmd->supported |= (SUPPORTED_1000baseT_Half |
10274 SUPPORTED_1000baseT_Full);
10275
f07e9af3 10276 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10277 cmd->supported |= (SUPPORTED_100baseT_Half |
10278 SUPPORTED_100baseT_Full |
10279 SUPPORTED_10baseT_Half |
10280 SUPPORTED_10baseT_Full |
3bebab59 10281 SUPPORTED_TP);
ef348144
KK
10282 cmd->port = PORT_TP;
10283 } else {
1da177e4 10284 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10285 cmd->port = PORT_FIBRE;
10286 }
6aa20a22 10287
1da177e4 10288 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10289 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10290 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10291 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10292 cmd->advertising |= ADVERTISED_Pause;
10293 } else {
10294 cmd->advertising |= ADVERTISED_Pause |
10295 ADVERTISED_Asym_Pause;
10296 }
10297 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10298 cmd->advertising |= ADVERTISED_Asym_Pause;
10299 }
10300 }
1da177e4 10301 if (netif_running(dev)) {
70739497 10302 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10303 cmd->duplex = tp->link_config.active_duplex;
64c22182 10304 } else {
70739497 10305 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10306 cmd->duplex = DUPLEX_INVALID;
1da177e4 10307 }
882e9793 10308 cmd->phy_address = tp->phy_addr;
7e5856bd 10309 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10310 cmd->autoneg = tp->link_config.autoneg;
10311 cmd->maxtxpkt = 0;
10312 cmd->maxrxpkt = 0;
10313 return 0;
10314}
6aa20a22 10315
1da177e4
LT
10316static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10317{
10318 struct tg3 *tp = netdev_priv(dev);
25db0338 10319 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10320
63c3a66f 10321 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10322 struct phy_device *phydev;
f07e9af3 10323 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10324 return -EAGAIN;
3f0e3ad7
MC
10325 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10326 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10327 }
10328
7e5856bd
MC
10329 if (cmd->autoneg != AUTONEG_ENABLE &&
10330 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10331 return -EINVAL;
7e5856bd
MC
10332
10333 if (cmd->autoneg == AUTONEG_DISABLE &&
10334 cmd->duplex != DUPLEX_FULL &&
10335 cmd->duplex != DUPLEX_HALF)
37ff238d 10336 return -EINVAL;
1da177e4 10337
7e5856bd
MC
10338 if (cmd->autoneg == AUTONEG_ENABLE) {
10339 u32 mask = ADVERTISED_Autoneg |
10340 ADVERTISED_Pause |
10341 ADVERTISED_Asym_Pause;
10342
f07e9af3 10343 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10344 mask |= ADVERTISED_1000baseT_Half |
10345 ADVERTISED_1000baseT_Full;
10346
f07e9af3 10347 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10348 mask |= ADVERTISED_100baseT_Half |
10349 ADVERTISED_100baseT_Full |
10350 ADVERTISED_10baseT_Half |
10351 ADVERTISED_10baseT_Full |
10352 ADVERTISED_TP;
10353 else
10354 mask |= ADVERTISED_FIBRE;
10355
10356 if (cmd->advertising & ~mask)
10357 return -EINVAL;
10358
10359 mask &= (ADVERTISED_1000baseT_Half |
10360 ADVERTISED_1000baseT_Full |
10361 ADVERTISED_100baseT_Half |
10362 ADVERTISED_100baseT_Full |
10363 ADVERTISED_10baseT_Half |
10364 ADVERTISED_10baseT_Full);
10365
10366 cmd->advertising &= mask;
10367 } else {
f07e9af3 10368 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10369 if (speed != SPEED_1000)
7e5856bd
MC
10370 return -EINVAL;
10371
10372 if (cmd->duplex != DUPLEX_FULL)
10373 return -EINVAL;
10374 } else {
25db0338
DD
10375 if (speed != SPEED_100 &&
10376 speed != SPEED_10)
7e5856bd
MC
10377 return -EINVAL;
10378 }
10379 }
10380
f47c11ee 10381 tg3_full_lock(tp, 0);
1da177e4
LT
10382
10383 tp->link_config.autoneg = cmd->autoneg;
10384 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10385 tp->link_config.advertising = (cmd->advertising |
10386 ADVERTISED_Autoneg);
1da177e4
LT
10387 tp->link_config.speed = SPEED_INVALID;
10388 tp->link_config.duplex = DUPLEX_INVALID;
10389 } else {
10390 tp->link_config.advertising = 0;
25db0338 10391 tp->link_config.speed = speed;
1da177e4 10392 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10393 }
6aa20a22 10394
24fcad6b
MC
10395 tp->link_config.orig_speed = tp->link_config.speed;
10396 tp->link_config.orig_duplex = tp->link_config.duplex;
10397 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10398
1da177e4
LT
10399 if (netif_running(dev))
10400 tg3_setup_phy(tp, 1);
10401
f47c11ee 10402 tg3_full_unlock(tp);
6aa20a22 10403
1da177e4
LT
10404 return 0;
10405}
6aa20a22 10406
1da177e4
LT
10407static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10408{
10409 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10410
68aad78c
RJ
10411 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10412 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10413 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10414 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10415}
6aa20a22 10416
1da177e4
LT
10417static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10418{
10419 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10420
63c3a66f 10421 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10422 wol->supported = WAKE_MAGIC;
10423 else
10424 wol->supported = 0;
1da177e4 10425 wol->wolopts = 0;
63c3a66f 10426 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10427 wol->wolopts = WAKE_MAGIC;
10428 memset(&wol->sopass, 0, sizeof(wol->sopass));
10429}
6aa20a22 10430
1da177e4
LT
10431static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10432{
10433 struct tg3 *tp = netdev_priv(dev);
12dac075 10434 struct device *dp = &tp->pdev->dev;
6aa20a22 10435
1da177e4
LT
10436 if (wol->wolopts & ~WAKE_MAGIC)
10437 return -EINVAL;
10438 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10439 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10440 return -EINVAL;
6aa20a22 10441
f2dc0d18
RW
10442 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10443
f47c11ee 10444 spin_lock_bh(&tp->lock);
f2dc0d18 10445 if (device_may_wakeup(dp))
63c3a66f 10446 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10447 else
63c3a66f 10448 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10449 spin_unlock_bh(&tp->lock);
6aa20a22 10450
1da177e4
LT
10451 return 0;
10452}
6aa20a22 10453
1da177e4
LT
10454static u32 tg3_get_msglevel(struct net_device *dev)
10455{
10456 struct tg3 *tp = netdev_priv(dev);
10457 return tp->msg_enable;
10458}
6aa20a22 10459
1da177e4
LT
10460static void tg3_set_msglevel(struct net_device *dev, u32 value)
10461{
10462 struct tg3 *tp = netdev_priv(dev);
10463 tp->msg_enable = value;
10464}
6aa20a22 10465
1da177e4
LT
10466static int tg3_nway_reset(struct net_device *dev)
10467{
10468 struct tg3 *tp = netdev_priv(dev);
1da177e4 10469 int r;
6aa20a22 10470
1da177e4
LT
10471 if (!netif_running(dev))
10472 return -EAGAIN;
10473
f07e9af3 10474 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10475 return -EINVAL;
10476
63c3a66f 10477 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10478 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10479 return -EAGAIN;
3f0e3ad7 10480 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10481 } else {
10482 u32 bmcr;
10483
10484 spin_lock_bh(&tp->lock);
10485 r = -EINVAL;
10486 tg3_readphy(tp, MII_BMCR, &bmcr);
10487 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10488 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10489 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10490 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10491 BMCR_ANENABLE);
10492 r = 0;
10493 }
10494 spin_unlock_bh(&tp->lock);
1da177e4 10495 }
6aa20a22 10496
1da177e4
LT
10497 return r;
10498}
6aa20a22 10499
1da177e4
LT
10500static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10501{
10502 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10503
2c49a44d 10504 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10505 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10506 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10507 else
10508 ering->rx_jumbo_max_pending = 0;
10509
10510 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10511
10512 ering->rx_pending = tp->rx_pending;
63c3a66f 10513 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10514 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10515 else
10516 ering->rx_jumbo_pending = 0;
10517
f3f3f27e 10518 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10519}
6aa20a22 10520
1da177e4
LT
10521static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10522{
10523 struct tg3 *tp = netdev_priv(dev);
646c9edd 10524 int i, irq_sync = 0, err = 0;
6aa20a22 10525
2c49a44d
MC
10526 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10527 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10528 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10529 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10530 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10531 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10532 return -EINVAL;
6aa20a22 10533
bbe832c0 10534 if (netif_running(dev)) {
b02fd9e3 10535 tg3_phy_stop(tp);
1da177e4 10536 tg3_netif_stop(tp);
bbe832c0
MC
10537 irq_sync = 1;
10538 }
1da177e4 10539
bbe832c0 10540 tg3_full_lock(tp, irq_sync);
6aa20a22 10541
1da177e4
LT
10542 tp->rx_pending = ering->rx_pending;
10543
63c3a66f 10544 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10545 tp->rx_pending > 63)
10546 tp->rx_pending = 63;
10547 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10548
6fd45cb8 10549 for (i = 0; i < tp->irq_max; i++)
646c9edd 10550 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10551
10552 if (netif_running(dev)) {
944d980e 10553 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10554 err = tg3_restart_hw(tp, 1);
10555 if (!err)
10556 tg3_netif_start(tp);
1da177e4
LT
10557 }
10558
f47c11ee 10559 tg3_full_unlock(tp);
6aa20a22 10560
b02fd9e3
MC
10561 if (irq_sync && !err)
10562 tg3_phy_start(tp);
10563
b9ec6c1b 10564 return err;
1da177e4 10565}
6aa20a22 10566
1da177e4
LT
10567static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10568{
10569 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10570
63c3a66f 10571 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10572
e18ce346 10573 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10574 epause->rx_pause = 1;
10575 else
10576 epause->rx_pause = 0;
10577
e18ce346 10578 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10579 epause->tx_pause = 1;
10580 else
10581 epause->tx_pause = 0;
1da177e4 10582}
6aa20a22 10583
1da177e4
LT
10584static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10585{
10586 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10587 int err = 0;
6aa20a22 10588
63c3a66f 10589 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10590 u32 newadv;
10591 struct phy_device *phydev;
1da177e4 10592
2712168f 10593 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10594
2712168f
MC
10595 if (!(phydev->supported & SUPPORTED_Pause) ||
10596 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10597 (epause->rx_pause != epause->tx_pause)))
2712168f 10598 return -EINVAL;
1da177e4 10599
2712168f
MC
10600 tp->link_config.flowctrl = 0;
10601 if (epause->rx_pause) {
10602 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10603
10604 if (epause->tx_pause) {
10605 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10606 newadv = ADVERTISED_Pause;
b02fd9e3 10607 } else
2712168f
MC
10608 newadv = ADVERTISED_Pause |
10609 ADVERTISED_Asym_Pause;
10610 } else if (epause->tx_pause) {
10611 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10612 newadv = ADVERTISED_Asym_Pause;
10613 } else
10614 newadv = 0;
10615
10616 if (epause->autoneg)
63c3a66f 10617 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10618 else
63c3a66f 10619 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10620
f07e9af3 10621 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10622 u32 oldadv = phydev->advertising &
10623 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10624 if (oldadv != newadv) {
10625 phydev->advertising &=
10626 ~(ADVERTISED_Pause |
10627 ADVERTISED_Asym_Pause);
10628 phydev->advertising |= newadv;
10629 if (phydev->autoneg) {
10630 /*
10631 * Always renegotiate the link to
10632 * inform our link partner of our
10633 * flow control settings, even if the
10634 * flow control is forced. Let
10635 * tg3_adjust_link() do the final
10636 * flow control setup.
10637 */
10638 return phy_start_aneg(phydev);
b02fd9e3 10639 }
b02fd9e3 10640 }
b02fd9e3 10641
2712168f 10642 if (!epause->autoneg)
b02fd9e3 10643 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10644 } else {
10645 tp->link_config.orig_advertising &=
10646 ~(ADVERTISED_Pause |
10647 ADVERTISED_Asym_Pause);
10648 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10649 }
10650 } else {
10651 int irq_sync = 0;
10652
10653 if (netif_running(dev)) {
10654 tg3_netif_stop(tp);
10655 irq_sync = 1;
10656 }
10657
10658 tg3_full_lock(tp, irq_sync);
10659
10660 if (epause->autoneg)
63c3a66f 10661 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10662 else
63c3a66f 10663 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10664 if (epause->rx_pause)
e18ce346 10665 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10666 else
e18ce346 10667 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10668 if (epause->tx_pause)
e18ce346 10669 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10670 else
e18ce346 10671 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10672
10673 if (netif_running(dev)) {
10674 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10675 err = tg3_restart_hw(tp, 1);
10676 if (!err)
10677 tg3_netif_start(tp);
10678 }
10679
10680 tg3_full_unlock(tp);
10681 }
6aa20a22 10682
b9ec6c1b 10683 return err;
1da177e4 10684}
6aa20a22 10685
de6f31eb 10686static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10687{
b9f2c044
JG
10688 switch (sset) {
10689 case ETH_SS_TEST:
10690 return TG3_NUM_TEST;
10691 case ETH_SS_STATS:
10692 return TG3_NUM_STATS;
10693 default:
10694 return -EOPNOTSUPP;
10695 }
4cafd3f5
MC
10696}
10697
de6f31eb 10698static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10699{
10700 switch (stringset) {
10701 case ETH_SS_STATS:
10702 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10703 break;
4cafd3f5
MC
10704 case ETH_SS_TEST:
10705 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10706 break;
1da177e4
LT
10707 default:
10708 WARN_ON(1); /* we need a WARN() */
10709 break;
10710 }
10711}
10712
81b8709c 10713static int tg3_set_phys_id(struct net_device *dev,
10714 enum ethtool_phys_id_state state)
4009a93d
MC
10715{
10716 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10717
10718 if (!netif_running(tp->dev))
10719 return -EAGAIN;
10720
81b8709c 10721 switch (state) {
10722 case ETHTOOL_ID_ACTIVE:
fce55922 10723 return 1; /* cycle on/off once per second */
4009a93d 10724
81b8709c 10725 case ETHTOOL_ID_ON:
10726 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10727 LED_CTRL_1000MBPS_ON |
10728 LED_CTRL_100MBPS_ON |
10729 LED_CTRL_10MBPS_ON |
10730 LED_CTRL_TRAFFIC_OVERRIDE |
10731 LED_CTRL_TRAFFIC_BLINK |
10732 LED_CTRL_TRAFFIC_LED);
10733 break;
6aa20a22 10734
81b8709c 10735 case ETHTOOL_ID_OFF:
10736 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10737 LED_CTRL_TRAFFIC_OVERRIDE);
10738 break;
4009a93d 10739
81b8709c 10740 case ETHTOOL_ID_INACTIVE:
10741 tw32(MAC_LED_CTRL, tp->led_ctrl);
10742 break;
4009a93d 10743 }
81b8709c 10744
4009a93d
MC
10745 return 0;
10746}
10747
de6f31eb 10748static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10749 struct ethtool_stats *estats, u64 *tmp_stats)
10750{
10751 struct tg3 *tp = netdev_priv(dev);
10752 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10753}
10754
535a490e 10755static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
10756{
10757 int i;
10758 __be32 *buf;
10759 u32 offset = 0, len = 0;
10760 u32 magic, val;
10761
63c3a66f 10762 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10763 return NULL;
10764
10765 if (magic == TG3_EEPROM_MAGIC) {
10766 for (offset = TG3_NVM_DIR_START;
10767 offset < TG3_NVM_DIR_END;
10768 offset += TG3_NVM_DIRENT_SIZE) {
10769 if (tg3_nvram_read(tp, offset, &val))
10770 return NULL;
10771
10772 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10773 TG3_NVM_DIRTYPE_EXTVPD)
10774 break;
10775 }
10776
10777 if (offset != TG3_NVM_DIR_END) {
10778 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10779 if (tg3_nvram_read(tp, offset + 4, &offset))
10780 return NULL;
10781
10782 offset = tg3_nvram_logical_addr(tp, offset);
10783 }
10784 }
10785
10786 if (!offset || !len) {
10787 offset = TG3_NVM_VPD_OFF;
10788 len = TG3_NVM_VPD_LEN;
10789 }
10790
10791 buf = kmalloc(len, GFP_KERNEL);
10792 if (buf == NULL)
10793 return NULL;
10794
10795 if (magic == TG3_EEPROM_MAGIC) {
10796 for (i = 0; i < len; i += 4) {
10797 /* The data is in little-endian format in NVRAM.
10798 * Use the big-endian read routines to preserve
10799 * the byte order as it exists in NVRAM.
10800 */
10801 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10802 goto error;
10803 }
10804 } else {
10805 u8 *ptr;
10806 ssize_t cnt;
10807 unsigned int pos = 0;
10808
10809 ptr = (u8 *)&buf[0];
10810 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10811 cnt = pci_read_vpd(tp->pdev, pos,
10812 len - pos, ptr);
10813 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10814 cnt = 0;
10815 else if (cnt < 0)
10816 goto error;
10817 }
10818 if (pos != len)
10819 goto error;
10820 }
10821
535a490e
MC
10822 *vpdlen = len;
10823
c3e94500
MC
10824 return buf;
10825
10826error:
10827 kfree(buf);
10828 return NULL;
10829}
10830
566f86ad 10831#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10832#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10833#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10834#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10835#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10836#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 10837#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
10838#define NVRAM_SELFBOOT_HW_SIZE 0x20
10839#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10840
10841static int tg3_test_nvram(struct tg3 *tp)
10842{
535a490e 10843 u32 csum, magic, len;
a9dc529d 10844 __be32 *buf;
ab0049b4 10845 int i, j, k, err = 0, size;
566f86ad 10846
63c3a66f 10847 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10848 return 0;
10849
e4f34110 10850 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10851 return -EIO;
10852
1b27777a
MC
10853 if (magic == TG3_EEPROM_MAGIC)
10854 size = NVRAM_TEST_SIZE;
b16250e3 10855 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10856 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10857 TG3_EEPROM_SB_FORMAT_1) {
10858 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10859 case TG3_EEPROM_SB_REVISION_0:
10860 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10861 break;
10862 case TG3_EEPROM_SB_REVISION_2:
10863 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10864 break;
10865 case TG3_EEPROM_SB_REVISION_3:
10866 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10867 break;
727a6d9f
MC
10868 case TG3_EEPROM_SB_REVISION_4:
10869 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10870 break;
10871 case TG3_EEPROM_SB_REVISION_5:
10872 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10873 break;
10874 case TG3_EEPROM_SB_REVISION_6:
10875 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10876 break;
a5767dec 10877 default:
727a6d9f 10878 return -EIO;
a5767dec
MC
10879 }
10880 } else
1b27777a 10881 return 0;
b16250e3
MC
10882 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10883 size = NVRAM_SELFBOOT_HW_SIZE;
10884 else
1b27777a
MC
10885 return -EIO;
10886
10887 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10888 if (buf == NULL)
10889 return -ENOMEM;
10890
1b27777a
MC
10891 err = -EIO;
10892 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10893 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10894 if (err)
566f86ad 10895 break;
566f86ad 10896 }
1b27777a 10897 if (i < size)
566f86ad
MC
10898 goto out;
10899
1b27777a 10900 /* Selfboot format */
a9dc529d 10901 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10902 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10903 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10904 u8 *buf8 = (u8 *) buf, csum8 = 0;
10905
b9fc7dc5 10906 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10907 TG3_EEPROM_SB_REVISION_2) {
10908 /* For rev 2, the csum doesn't include the MBA. */
10909 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10910 csum8 += buf8[i];
10911 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10912 csum8 += buf8[i];
10913 } else {
10914 for (i = 0; i < size; i++)
10915 csum8 += buf8[i];
10916 }
1b27777a 10917
ad96b485
AB
10918 if (csum8 == 0) {
10919 err = 0;
10920 goto out;
10921 }
10922
10923 err = -EIO;
10924 goto out;
1b27777a 10925 }
566f86ad 10926
b9fc7dc5 10927 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10928 TG3_EEPROM_MAGIC_HW) {
10929 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10930 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10931 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10932
10933 /* Separate the parity bits and the data bytes. */
10934 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10935 if ((i == 0) || (i == 8)) {
10936 int l;
10937 u8 msk;
10938
10939 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10940 parity[k++] = buf8[i] & msk;
10941 i++;
859a5887 10942 } else if (i == 16) {
b16250e3
MC
10943 int l;
10944 u8 msk;
10945
10946 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10947 parity[k++] = buf8[i] & msk;
10948 i++;
10949
10950 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10951 parity[k++] = buf8[i] & msk;
10952 i++;
10953 }
10954 data[j++] = buf8[i];
10955 }
10956
10957 err = -EIO;
10958 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10959 u8 hw8 = hweight8(data[i]);
10960
10961 if ((hw8 & 0x1) && parity[i])
10962 goto out;
10963 else if (!(hw8 & 0x1) && !parity[i])
10964 goto out;
10965 }
10966 err = 0;
10967 goto out;
10968 }
10969
01c3a392
MC
10970 err = -EIO;
10971
566f86ad
MC
10972 /* Bootstrap checksum at offset 0x10 */
10973 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10974 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10975 goto out;
10976
10977 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10978 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10979 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10980 goto out;
566f86ad 10981
c3e94500
MC
10982 kfree(buf);
10983
535a490e 10984 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
10985 if (!buf)
10986 return -ENOMEM;
d4894f3e 10987
535a490e 10988 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
10989 if (i > 0) {
10990 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10991 if (j < 0)
10992 goto out;
10993
535a490e 10994 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
10995 goto out;
10996
10997 i += PCI_VPD_LRDT_TAG_SIZE;
10998 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10999 PCI_VPD_RO_KEYWORD_CHKSUM);
11000 if (j > 0) {
11001 u8 csum8 = 0;
11002
11003 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11004
11005 for (i = 0; i <= j; i++)
11006 csum8 += ((u8 *)buf)[i];
11007
11008 if (csum8)
11009 goto out;
11010 }
11011 }
11012
566f86ad
MC
11013 err = 0;
11014
11015out:
11016 kfree(buf);
11017 return err;
11018}
11019
ca43007a
MC
11020#define TG3_SERDES_TIMEOUT_SEC 2
11021#define TG3_COPPER_TIMEOUT_SEC 6
11022
11023static int tg3_test_link(struct tg3 *tp)
11024{
11025 int i, max;
11026
11027 if (!netif_running(tp->dev))
11028 return -ENODEV;
11029
f07e9af3 11030 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11031 max = TG3_SERDES_TIMEOUT_SEC;
11032 else
11033 max = TG3_COPPER_TIMEOUT_SEC;
11034
11035 for (i = 0; i < max; i++) {
11036 if (netif_carrier_ok(tp->dev))
11037 return 0;
11038
11039 if (msleep_interruptible(1000))
11040 break;
11041 }
11042
11043 return -EIO;
11044}
11045
a71116d1 11046/* Only test the commonly used registers */
30ca3e37 11047static int tg3_test_registers(struct tg3 *tp)
a71116d1 11048{
b16250e3 11049 int i, is_5705, is_5750;
a71116d1
MC
11050 u32 offset, read_mask, write_mask, val, save_val, read_val;
11051 static struct {
11052 u16 offset;
11053 u16 flags;
11054#define TG3_FL_5705 0x1
11055#define TG3_FL_NOT_5705 0x2
11056#define TG3_FL_NOT_5788 0x4
b16250e3 11057#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11058 u32 read_mask;
11059 u32 write_mask;
11060 } reg_tbl[] = {
11061 /* MAC Control Registers */
11062 { MAC_MODE, TG3_FL_NOT_5705,
11063 0x00000000, 0x00ef6f8c },
11064 { MAC_MODE, TG3_FL_5705,
11065 0x00000000, 0x01ef6b8c },
11066 { MAC_STATUS, TG3_FL_NOT_5705,
11067 0x03800107, 0x00000000 },
11068 { MAC_STATUS, TG3_FL_5705,
11069 0x03800100, 0x00000000 },
11070 { MAC_ADDR_0_HIGH, 0x0000,
11071 0x00000000, 0x0000ffff },
11072 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11073 0x00000000, 0xffffffff },
a71116d1
MC
11074 { MAC_RX_MTU_SIZE, 0x0000,
11075 0x00000000, 0x0000ffff },
11076 { MAC_TX_MODE, 0x0000,
11077 0x00000000, 0x00000070 },
11078 { MAC_TX_LENGTHS, 0x0000,
11079 0x00000000, 0x00003fff },
11080 { MAC_RX_MODE, TG3_FL_NOT_5705,
11081 0x00000000, 0x000007fc },
11082 { MAC_RX_MODE, TG3_FL_5705,
11083 0x00000000, 0x000007dc },
11084 { MAC_HASH_REG_0, 0x0000,
11085 0x00000000, 0xffffffff },
11086 { MAC_HASH_REG_1, 0x0000,
11087 0x00000000, 0xffffffff },
11088 { MAC_HASH_REG_2, 0x0000,
11089 0x00000000, 0xffffffff },
11090 { MAC_HASH_REG_3, 0x0000,
11091 0x00000000, 0xffffffff },
11092
11093 /* Receive Data and Receive BD Initiator Control Registers. */
11094 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11095 0x00000000, 0xffffffff },
11096 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11097 0x00000000, 0xffffffff },
11098 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11099 0x00000000, 0x00000003 },
11100 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11101 0x00000000, 0xffffffff },
11102 { RCVDBDI_STD_BD+0, 0x0000,
11103 0x00000000, 0xffffffff },
11104 { RCVDBDI_STD_BD+4, 0x0000,
11105 0x00000000, 0xffffffff },
11106 { RCVDBDI_STD_BD+8, 0x0000,
11107 0x00000000, 0xffff0002 },
11108 { RCVDBDI_STD_BD+0xc, 0x0000,
11109 0x00000000, 0xffffffff },
6aa20a22 11110
a71116d1
MC
11111 /* Receive BD Initiator Control Registers. */
11112 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11113 0x00000000, 0xffffffff },
11114 { RCVBDI_STD_THRESH, TG3_FL_5705,
11115 0x00000000, 0x000003ff },
11116 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11117 0x00000000, 0xffffffff },
6aa20a22 11118
a71116d1
MC
11119 /* Host Coalescing Control Registers. */
11120 { HOSTCC_MODE, TG3_FL_NOT_5705,
11121 0x00000000, 0x00000004 },
11122 { HOSTCC_MODE, TG3_FL_5705,
11123 0x00000000, 0x000000f6 },
11124 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11125 0x00000000, 0xffffffff },
11126 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11127 0x00000000, 0x000003ff },
11128 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11129 0x00000000, 0xffffffff },
11130 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11131 0x00000000, 0x000003ff },
11132 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11133 0x00000000, 0xffffffff },
11134 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11135 0x00000000, 0x000000ff },
11136 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11137 0x00000000, 0xffffffff },
11138 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11139 0x00000000, 0x000000ff },
11140 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11141 0x00000000, 0xffffffff },
11142 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11143 0x00000000, 0xffffffff },
11144 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11145 0x00000000, 0xffffffff },
11146 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11147 0x00000000, 0x000000ff },
11148 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11149 0x00000000, 0xffffffff },
11150 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11151 0x00000000, 0x000000ff },
11152 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11153 0x00000000, 0xffffffff },
11154 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11155 0x00000000, 0xffffffff },
11156 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11157 0x00000000, 0xffffffff },
11158 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11159 0x00000000, 0xffffffff },
11160 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11161 0x00000000, 0xffffffff },
11162 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11163 0xffffffff, 0x00000000 },
11164 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11165 0xffffffff, 0x00000000 },
11166
11167 /* Buffer Manager Control Registers. */
b16250e3 11168 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11169 0x00000000, 0x007fff80 },
b16250e3 11170 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11171 0x00000000, 0x007fffff },
11172 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11173 0x00000000, 0x0000003f },
11174 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11175 0x00000000, 0x000001ff },
11176 { BUFMGR_MB_HIGH_WATER, 0x0000,
11177 0x00000000, 0x000001ff },
11178 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11179 0xffffffff, 0x00000000 },
11180 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11181 0xffffffff, 0x00000000 },
6aa20a22 11182
a71116d1
MC
11183 /* Mailbox Registers */
11184 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11185 0x00000000, 0x000001ff },
11186 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11187 0x00000000, 0x000001ff },
11188 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11189 0x00000000, 0x000007ff },
11190 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11191 0x00000000, 0x000001ff },
11192
11193 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11194 };
11195
b16250e3 11196 is_5705 = is_5750 = 0;
63c3a66f 11197 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11198 is_5705 = 1;
63c3a66f 11199 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11200 is_5750 = 1;
11201 }
a71116d1
MC
11202
11203 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11204 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11205 continue;
11206
11207 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11208 continue;
11209
63c3a66f 11210 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11211 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11212 continue;
11213
b16250e3
MC
11214 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11215 continue;
11216
a71116d1
MC
11217 offset = (u32) reg_tbl[i].offset;
11218 read_mask = reg_tbl[i].read_mask;
11219 write_mask = reg_tbl[i].write_mask;
11220
11221 /* Save the original register content */
11222 save_val = tr32(offset);
11223
11224 /* Determine the read-only value. */
11225 read_val = save_val & read_mask;
11226
11227 /* Write zero to the register, then make sure the read-only bits
11228 * are not changed and the read/write bits are all zeros.
11229 */
11230 tw32(offset, 0);
11231
11232 val = tr32(offset);
11233
11234 /* Test the read-only and read/write bits. */
11235 if (((val & read_mask) != read_val) || (val & write_mask))
11236 goto out;
11237
11238 /* Write ones to all the bits defined by RdMask and WrMask, then
11239 * make sure the read-only bits are not changed and the
11240 * read/write bits are all ones.
11241 */
11242 tw32(offset, read_mask | write_mask);
11243
11244 val = tr32(offset);
11245
11246 /* Test the read-only bits. */
11247 if ((val & read_mask) != read_val)
11248 goto out;
11249
11250 /* Test the read/write bits. */
11251 if ((val & write_mask) != write_mask)
11252 goto out;
11253
11254 tw32(offset, save_val);
11255 }
11256
11257 return 0;
11258
11259out:
9f88f29f 11260 if (netif_msg_hw(tp))
2445e461
MC
11261 netdev_err(tp->dev,
11262 "Register test failed at offset %x\n", offset);
a71116d1
MC
11263 tw32(offset, save_val);
11264 return -EIO;
11265}
11266
7942e1db
MC
11267static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11268{
f71e1309 11269 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11270 int i;
11271 u32 j;
11272
e9edda69 11273 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11274 for (j = 0; j < len; j += 4) {
11275 u32 val;
11276
11277 tg3_write_mem(tp, offset + j, test_pattern[i]);
11278 tg3_read_mem(tp, offset + j, &val);
11279 if (val != test_pattern[i])
11280 return -EIO;
11281 }
11282 }
11283 return 0;
11284}
11285
11286static int tg3_test_memory(struct tg3 *tp)
11287{
11288 static struct mem_entry {
11289 u32 offset;
11290 u32 len;
11291 } mem_tbl_570x[] = {
38690194 11292 { 0x00000000, 0x00b50},
7942e1db
MC
11293 { 0x00002000, 0x1c000},
11294 { 0xffffffff, 0x00000}
11295 }, mem_tbl_5705[] = {
11296 { 0x00000100, 0x0000c},
11297 { 0x00000200, 0x00008},
7942e1db
MC
11298 { 0x00004000, 0x00800},
11299 { 0x00006000, 0x01000},
11300 { 0x00008000, 0x02000},
11301 { 0x00010000, 0x0e000},
11302 { 0xffffffff, 0x00000}
79f4d13a
MC
11303 }, mem_tbl_5755[] = {
11304 { 0x00000200, 0x00008},
11305 { 0x00004000, 0x00800},
11306 { 0x00006000, 0x00800},
11307 { 0x00008000, 0x02000},
11308 { 0x00010000, 0x0c000},
11309 { 0xffffffff, 0x00000}
b16250e3
MC
11310 }, mem_tbl_5906[] = {
11311 { 0x00000200, 0x00008},
11312 { 0x00004000, 0x00400},
11313 { 0x00006000, 0x00400},
11314 { 0x00008000, 0x01000},
11315 { 0x00010000, 0x01000},
11316 { 0xffffffff, 0x00000}
8b5a6c42
MC
11317 }, mem_tbl_5717[] = {
11318 { 0x00000200, 0x00008},
11319 { 0x00010000, 0x0a000},
11320 { 0x00020000, 0x13c00},
11321 { 0xffffffff, 0x00000}
11322 }, mem_tbl_57765[] = {
11323 { 0x00000200, 0x00008},
11324 { 0x00004000, 0x00800},
11325 { 0x00006000, 0x09800},
11326 { 0x00010000, 0x0a000},
11327 { 0xffffffff, 0x00000}
7942e1db
MC
11328 };
11329 struct mem_entry *mem_tbl;
11330 int err = 0;
11331 int i;
11332
63c3a66f 11333 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
11334 mem_tbl = mem_tbl_5717;
11335 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11336 mem_tbl = mem_tbl_57765;
63c3a66f 11337 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11338 mem_tbl = mem_tbl_5755;
11339 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11340 mem_tbl = mem_tbl_5906;
63c3a66f 11341 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11342 mem_tbl = mem_tbl_5705;
11343 else
7942e1db
MC
11344 mem_tbl = mem_tbl_570x;
11345
11346 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11347 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11348 if (err)
7942e1db
MC
11349 break;
11350 }
6aa20a22 11351
7942e1db
MC
11352 return err;
11353}
11354
bb158d69
MC
11355#define TG3_TSO_MSS 500
11356
11357#define TG3_TSO_IP_HDR_LEN 20
11358#define TG3_TSO_TCP_HDR_LEN 20
11359#define TG3_TSO_TCP_OPT_LEN 12
11360
11361static const u8 tg3_tso_header[] = {
113620x08, 0x00,
113630x45, 0x00, 0x00, 0x00,
113640x00, 0x00, 0x40, 0x00,
113650x40, 0x06, 0x00, 0x00,
113660x0a, 0x00, 0x00, 0x01,
113670x0a, 0x00, 0x00, 0x02,
113680x0d, 0x00, 0xe0, 0x00,
113690x00, 0x00, 0x01, 0x00,
113700x00, 0x00, 0x02, 0x00,
113710x80, 0x10, 0x10, 0x00,
113720x14, 0x09, 0x00, 0x00,
113730x01, 0x01, 0x08, 0x0a,
113740x11, 0x11, 0x11, 0x11,
113750x11, 0x11, 0x11, 0x11,
11376};
9f40dead 11377
28a45957 11378static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11379{
5e5a7f37 11380 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11381 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11382 u32 budget;
9205fd9c
ED
11383 struct sk_buff *skb;
11384 u8 *tx_data, *rx_data;
c76949a6
MC
11385 dma_addr_t map;
11386 int num_pkts, tx_len, rx_len, i, err;
11387 struct tg3_rx_buffer_desc *desc;
898a56f8 11388 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11389 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11390
c8873405
MC
11391 tnapi = &tp->napi[0];
11392 rnapi = &tp->napi[0];
0c1d0e2b 11393 if (tp->irq_cnt > 1) {
63c3a66f 11394 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11395 rnapi = &tp->napi[1];
63c3a66f 11396 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11397 tnapi = &tp->napi[1];
0c1d0e2b 11398 }
fd2ce37f 11399 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11400
c76949a6
MC
11401 err = -EIO;
11402
4852a861 11403 tx_len = pktsz;
a20e9c62 11404 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11405 if (!skb)
11406 return -ENOMEM;
11407
c76949a6
MC
11408 tx_data = skb_put(skb, tx_len);
11409 memcpy(tx_data, tp->dev->dev_addr, 6);
11410 memset(tx_data + 6, 0x0, 8);
11411
4852a861 11412 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11413
28a45957 11414 if (tso_loopback) {
bb158d69
MC
11415 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11416
11417 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11418 TG3_TSO_TCP_OPT_LEN;
11419
11420 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11421 sizeof(tg3_tso_header));
11422 mss = TG3_TSO_MSS;
11423
11424 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11425 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11426
11427 /* Set the total length field in the IP header */
11428 iph->tot_len = htons((u16)(mss + hdr_len));
11429
11430 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11431 TXD_FLAG_CPU_POST_DMA);
11432
63c3a66f
JP
11433 if (tg3_flag(tp, HW_TSO_1) ||
11434 tg3_flag(tp, HW_TSO_2) ||
11435 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11436 struct tcphdr *th;
11437 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11438 th = (struct tcphdr *)&tx_data[val];
11439 th->check = 0;
11440 } else
11441 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11442
63c3a66f 11443 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11444 mss |= (hdr_len & 0xc) << 12;
11445 if (hdr_len & 0x10)
11446 base_flags |= 0x00000010;
11447 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11448 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11449 mss |= hdr_len << 9;
63c3a66f 11450 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11451 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11452 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11453 } else {
11454 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11455 }
11456
11457 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11458 } else {
11459 num_pkts = 1;
11460 data_off = ETH_HLEN;
11461 }
11462
11463 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11464 tx_data[i] = (u8) (i & 0xff);
11465
f4188d8a
AD
11466 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11467 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11468 dev_kfree_skb(skb);
11469 return -EIO;
11470 }
c76949a6 11471
0d681b27
MC
11472 val = tnapi->tx_prod;
11473 tnapi->tx_buffers[val].skb = skb;
11474 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11475
c76949a6 11476 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11477 rnapi->coal_now);
c76949a6
MC
11478
11479 udelay(10);
11480
898a56f8 11481 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11482
84b67b27
MC
11483 budget = tg3_tx_avail(tnapi);
11484 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11485 base_flags | TXD_FLAG_END, mss, 0)) {
11486 tnapi->tx_buffers[val].skb = NULL;
11487 dev_kfree_skb(skb);
11488 return -EIO;
11489 }
c76949a6 11490
f3f3f27e 11491 tnapi->tx_prod++;
c76949a6 11492
f3f3f27e
MC
11493 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11494 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11495
11496 udelay(10);
11497
303fc921
MC
11498 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11499 for (i = 0; i < 35; i++) {
c76949a6 11500 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11501 coal_now);
c76949a6
MC
11502
11503 udelay(10);
11504
898a56f8
MC
11505 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11506 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11507 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11508 (rx_idx == (rx_start_idx + num_pkts)))
11509 break;
11510 }
11511
ba1142e4 11512 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11513 dev_kfree_skb(skb);
11514
f3f3f27e 11515 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11516 goto out;
11517
11518 if (rx_idx != rx_start_idx + num_pkts)
11519 goto out;
11520
bb158d69
MC
11521 val = data_off;
11522 while (rx_idx != rx_start_idx) {
11523 desc = &rnapi->rx_rcb[rx_start_idx++];
11524 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11525 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11526
bb158d69
MC
11527 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11528 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11529 goto out;
c76949a6 11530
bb158d69
MC
11531 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11532 - ETH_FCS_LEN;
c76949a6 11533
28a45957 11534 if (!tso_loopback) {
bb158d69
MC
11535 if (rx_len != tx_len)
11536 goto out;
4852a861 11537
bb158d69
MC
11538 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11539 if (opaque_key != RXD_OPAQUE_RING_STD)
11540 goto out;
11541 } else {
11542 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11543 goto out;
11544 }
11545 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11546 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11547 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11548 goto out;
bb158d69 11549 }
4852a861 11550
bb158d69 11551 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11552 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11553 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11554 mapping);
11555 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11556 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11557 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11558 mapping);
11559 } else
11560 goto out;
c76949a6 11561
bb158d69
MC
11562 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11563 PCI_DMA_FROMDEVICE);
c76949a6 11564
9205fd9c 11565 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11566 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11567 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11568 goto out;
11569 }
c76949a6 11570 }
bb158d69 11571
c76949a6 11572 err = 0;
6aa20a22 11573
9205fd9c 11574 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11575out:
11576 return err;
11577}
11578
00c266b7
MC
11579#define TG3_STD_LOOPBACK_FAILED 1
11580#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11581#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11582#define TG3_LOOPBACK_FAILED \
11583 (TG3_STD_LOOPBACK_FAILED | \
11584 TG3_JMB_LOOPBACK_FAILED | \
11585 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11586
941ec90f 11587static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11588{
28a45957 11589 int err = -EIO;
2215e24c 11590 u32 eee_cap;
9f40dead 11591
ab789046
MC
11592 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11593 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11594
28a45957
MC
11595 if (!netif_running(tp->dev)) {
11596 data[0] = TG3_LOOPBACK_FAILED;
11597 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11598 if (do_extlpbk)
11599 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11600 goto done;
11601 }
11602
b9ec6c1b 11603 err = tg3_reset_hw(tp, 1);
ab789046 11604 if (err) {
28a45957
MC
11605 data[0] = TG3_LOOPBACK_FAILED;
11606 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11607 if (do_extlpbk)
11608 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11609 goto done;
11610 }
9f40dead 11611
63c3a66f 11612 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11613 int i;
11614
11615 /* Reroute all rx packets to the 1st queue */
11616 for (i = MAC_RSS_INDIR_TBL_0;
11617 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11618 tw32(i, 0x0);
11619 }
11620
6e01b20b
MC
11621 /* HW errata - mac loopback fails in some cases on 5780.
11622 * Normal traffic and PHY loopback are not affected by
11623 * errata. Also, the MAC loopback test is deprecated for
11624 * all newer ASIC revisions.
11625 */
11626 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11627 !tg3_flag(tp, CPMU_PRESENT)) {
11628 tg3_mac_loopback(tp, true);
9936bcf6 11629
28a45957
MC
11630 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11631 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11632
11633 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11634 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11635 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11636
11637 tg3_mac_loopback(tp, false);
11638 }
4852a861 11639
f07e9af3 11640 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11641 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11642 int i;
11643
941ec90f 11644 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11645
11646 /* Wait for link */
11647 for (i = 0; i < 100; i++) {
11648 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11649 break;
11650 mdelay(1);
11651 }
11652
28a45957
MC
11653 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11654 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11655 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11656 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11657 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11658 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11659 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11660 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11661
941ec90f
MC
11662 if (do_extlpbk) {
11663 tg3_phy_lpbk_set(tp, 0, true);
11664
11665 /* All link indications report up, but the hardware
11666 * isn't really ready for about 20 msec. Double it
11667 * to be sure.
11668 */
11669 mdelay(40);
11670
11671 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11672 data[2] |= TG3_STD_LOOPBACK_FAILED;
11673 if (tg3_flag(tp, TSO_CAPABLE) &&
11674 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11675 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11676 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11677 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11678 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11679 }
11680
5e5a7f37
MC
11681 /* Re-enable gphy autopowerdown. */
11682 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11683 tg3_phy_toggle_apd(tp, true);
11684 }
6833c043 11685
941ec90f 11686 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11687
ab789046
MC
11688done:
11689 tp->phy_flags |= eee_cap;
11690
9f40dead
MC
11691 return err;
11692}
11693
4cafd3f5
MC
11694static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11695 u64 *data)
11696{
566f86ad 11697 struct tg3 *tp = netdev_priv(dev);
941ec90f 11698 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11699
bed9829f
MC
11700 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11701 tg3_power_up(tp)) {
11702 etest->flags |= ETH_TEST_FL_FAILED;
11703 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11704 return;
11705 }
bc1c7567 11706
566f86ad
MC
11707 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11708
11709 if (tg3_test_nvram(tp) != 0) {
11710 etest->flags |= ETH_TEST_FL_FAILED;
11711 data[0] = 1;
11712 }
941ec90f 11713 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11714 etest->flags |= ETH_TEST_FL_FAILED;
11715 data[1] = 1;
11716 }
a71116d1 11717 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11718 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11719
11720 if (netif_running(dev)) {
b02fd9e3 11721 tg3_phy_stop(tp);
a71116d1 11722 tg3_netif_stop(tp);
bbe832c0
MC
11723 irq_sync = 1;
11724 }
a71116d1 11725
bbe832c0 11726 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11727
11728 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11729 err = tg3_nvram_lock(tp);
a71116d1 11730 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11731 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11732 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11733 if (!err)
11734 tg3_nvram_unlock(tp);
a71116d1 11735
f07e9af3 11736 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11737 tg3_phy_reset(tp);
11738
a71116d1
MC
11739 if (tg3_test_registers(tp) != 0) {
11740 etest->flags |= ETH_TEST_FL_FAILED;
11741 data[2] = 1;
11742 }
28a45957 11743
7942e1db
MC
11744 if (tg3_test_memory(tp) != 0) {
11745 etest->flags |= ETH_TEST_FL_FAILED;
11746 data[3] = 1;
11747 }
28a45957 11748
941ec90f
MC
11749 if (doextlpbk)
11750 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11751
11752 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 11753 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11754
f47c11ee
DM
11755 tg3_full_unlock(tp);
11756
d4bc3927
MC
11757 if (tg3_test_interrupt(tp) != 0) {
11758 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 11759 data[7] = 1;
d4bc3927 11760 }
f47c11ee
DM
11761
11762 tg3_full_lock(tp, 0);
d4bc3927 11763
a71116d1
MC
11764 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11765 if (netif_running(dev)) {
63c3a66f 11766 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11767 err2 = tg3_restart_hw(tp, 1);
11768 if (!err2)
b9ec6c1b 11769 tg3_netif_start(tp);
a71116d1 11770 }
f47c11ee
DM
11771
11772 tg3_full_unlock(tp);
b02fd9e3
MC
11773
11774 if (irq_sync && !err2)
11775 tg3_phy_start(tp);
a71116d1 11776 }
80096068 11777 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11778 tg3_power_down(tp);
bc1c7567 11779
4cafd3f5
MC
11780}
11781
1da177e4
LT
11782static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11783{
11784 struct mii_ioctl_data *data = if_mii(ifr);
11785 struct tg3 *tp = netdev_priv(dev);
11786 int err;
11787
63c3a66f 11788 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11789 struct phy_device *phydev;
f07e9af3 11790 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11791 return -EAGAIN;
3f0e3ad7 11792 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11793 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11794 }
11795
33f401ae 11796 switch (cmd) {
1da177e4 11797 case SIOCGMIIPHY:
882e9793 11798 data->phy_id = tp->phy_addr;
1da177e4
LT
11799
11800 /* fallthru */
11801 case SIOCGMIIREG: {
11802 u32 mii_regval;
11803
f07e9af3 11804 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11805 break; /* We have no PHY */
11806
34eea5ac 11807 if (!netif_running(dev))
bc1c7567
MC
11808 return -EAGAIN;
11809
f47c11ee 11810 spin_lock_bh(&tp->lock);
1da177e4 11811 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11812 spin_unlock_bh(&tp->lock);
1da177e4
LT
11813
11814 data->val_out = mii_regval;
11815
11816 return err;
11817 }
11818
11819 case SIOCSMIIREG:
f07e9af3 11820 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11821 break; /* We have no PHY */
11822
34eea5ac 11823 if (!netif_running(dev))
bc1c7567
MC
11824 return -EAGAIN;
11825
f47c11ee 11826 spin_lock_bh(&tp->lock);
1da177e4 11827 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11828 spin_unlock_bh(&tp->lock);
1da177e4
LT
11829
11830 return err;
11831
11832 default:
11833 /* do nothing */
11834 break;
11835 }
11836 return -EOPNOTSUPP;
11837}
11838
15f9850d
DM
11839static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11840{
11841 struct tg3 *tp = netdev_priv(dev);
11842
11843 memcpy(ec, &tp->coal, sizeof(*ec));
11844 return 0;
11845}
11846
d244c892
MC
11847static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11848{
11849 struct tg3 *tp = netdev_priv(dev);
11850 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11851 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11852
63c3a66f 11853 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11854 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11855 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11856 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11857 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11858 }
11859
11860 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11861 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11862 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11863 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11864 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11865 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11866 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11867 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11868 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11869 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11870 return -EINVAL;
11871
11872 /* No rx interrupts will be generated if both are zero */
11873 if ((ec->rx_coalesce_usecs == 0) &&
11874 (ec->rx_max_coalesced_frames == 0))
11875 return -EINVAL;
11876
11877 /* No tx interrupts will be generated if both are zero */
11878 if ((ec->tx_coalesce_usecs == 0) &&
11879 (ec->tx_max_coalesced_frames == 0))
11880 return -EINVAL;
11881
11882 /* Only copy relevant parameters, ignore all others. */
11883 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11884 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11885 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11886 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11887 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11888 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11889 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11890 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11891 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11892
11893 if (netif_running(dev)) {
11894 tg3_full_lock(tp, 0);
11895 __tg3_set_coalesce(tp, &tp->coal);
11896 tg3_full_unlock(tp);
11897 }
11898 return 0;
11899}
11900
7282d491 11901static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11902 .get_settings = tg3_get_settings,
11903 .set_settings = tg3_set_settings,
11904 .get_drvinfo = tg3_get_drvinfo,
11905 .get_regs_len = tg3_get_regs_len,
11906 .get_regs = tg3_get_regs,
11907 .get_wol = tg3_get_wol,
11908 .set_wol = tg3_set_wol,
11909 .get_msglevel = tg3_get_msglevel,
11910 .set_msglevel = tg3_set_msglevel,
11911 .nway_reset = tg3_nway_reset,
11912 .get_link = ethtool_op_get_link,
11913 .get_eeprom_len = tg3_get_eeprom_len,
11914 .get_eeprom = tg3_get_eeprom,
11915 .set_eeprom = tg3_set_eeprom,
11916 .get_ringparam = tg3_get_ringparam,
11917 .set_ringparam = tg3_set_ringparam,
11918 .get_pauseparam = tg3_get_pauseparam,
11919 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11920 .self_test = tg3_self_test,
1da177e4 11921 .get_strings = tg3_get_strings,
81b8709c 11922 .set_phys_id = tg3_set_phys_id,
1da177e4 11923 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11924 .get_coalesce = tg3_get_coalesce,
d244c892 11925 .set_coalesce = tg3_set_coalesce,
b9f2c044 11926 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11927};
11928
11929static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11930{
1b27777a 11931 u32 cursize, val, magic;
1da177e4
LT
11932
11933 tp->nvram_size = EEPROM_CHIP_SIZE;
11934
e4f34110 11935 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11936 return;
11937
b16250e3
MC
11938 if ((magic != TG3_EEPROM_MAGIC) &&
11939 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11940 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11941 return;
11942
11943 /*
11944 * Size the chip by reading offsets at increasing powers of two.
11945 * When we encounter our validation signature, we know the addressing
11946 * has wrapped around, and thus have our chip size.
11947 */
1b27777a 11948 cursize = 0x10;
1da177e4
LT
11949
11950 while (cursize < tp->nvram_size) {
e4f34110 11951 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11952 return;
11953
1820180b 11954 if (val == magic)
1da177e4
LT
11955 break;
11956
11957 cursize <<= 1;
11958 }
11959
11960 tp->nvram_size = cursize;
11961}
6aa20a22 11962
1da177e4
LT
11963static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11964{
11965 u32 val;
11966
63c3a66f 11967 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11968 return;
11969
11970 /* Selfboot format */
1820180b 11971 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11972 tg3_get_eeprom_size(tp);
11973 return;
11974 }
11975
6d348f2c 11976 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11977 if (val != 0) {
6d348f2c
MC
11978 /* This is confusing. We want to operate on the
11979 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11980 * call will read from NVRAM and byteswap the data
11981 * according to the byteswapping settings for all
11982 * other register accesses. This ensures the data we
11983 * want will always reside in the lower 16-bits.
11984 * However, the data in NVRAM is in LE format, which
11985 * means the data from the NVRAM read will always be
11986 * opposite the endianness of the CPU. The 16-bit
11987 * byteswap then brings the data to CPU endianness.
11988 */
11989 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11990 return;
11991 }
11992 }
fd1122a2 11993 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11994}
11995
11996static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11997{
11998 u32 nvcfg1;
11999
12000 nvcfg1 = tr32(NVRAM_CFG1);
12001 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12002 tg3_flag_set(tp, FLASH);
8590a603 12003 } else {
1da177e4
LT
12004 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12005 tw32(NVRAM_CFG1, nvcfg1);
12006 }
12007
6ff6f81d 12008 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12009 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12010 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12011 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12012 tp->nvram_jedecnum = JEDEC_ATMEL;
12013 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12014 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12015 break;
12016 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12017 tp->nvram_jedecnum = JEDEC_ATMEL;
12018 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12019 break;
12020 case FLASH_VENDOR_ATMEL_EEPROM:
12021 tp->nvram_jedecnum = JEDEC_ATMEL;
12022 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12023 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12024 break;
12025 case FLASH_VENDOR_ST:
12026 tp->nvram_jedecnum = JEDEC_ST;
12027 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12028 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12029 break;
12030 case FLASH_VENDOR_SAIFUN:
12031 tp->nvram_jedecnum = JEDEC_SAIFUN;
12032 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12033 break;
12034 case FLASH_VENDOR_SST_SMALL:
12035 case FLASH_VENDOR_SST_LARGE:
12036 tp->nvram_jedecnum = JEDEC_SST;
12037 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12038 break;
1da177e4 12039 }
8590a603 12040 } else {
1da177e4
LT
12041 tp->nvram_jedecnum = JEDEC_ATMEL;
12042 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12043 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12044 }
12045}
12046
a1b950d5
MC
12047static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12048{
12049 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12050 case FLASH_5752PAGE_SIZE_256:
12051 tp->nvram_pagesize = 256;
12052 break;
12053 case FLASH_5752PAGE_SIZE_512:
12054 tp->nvram_pagesize = 512;
12055 break;
12056 case FLASH_5752PAGE_SIZE_1K:
12057 tp->nvram_pagesize = 1024;
12058 break;
12059 case FLASH_5752PAGE_SIZE_2K:
12060 tp->nvram_pagesize = 2048;
12061 break;
12062 case FLASH_5752PAGE_SIZE_4K:
12063 tp->nvram_pagesize = 4096;
12064 break;
12065 case FLASH_5752PAGE_SIZE_264:
12066 tp->nvram_pagesize = 264;
12067 break;
12068 case FLASH_5752PAGE_SIZE_528:
12069 tp->nvram_pagesize = 528;
12070 break;
12071 }
12072}
12073
361b4ac2
MC
12074static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12075{
12076 u32 nvcfg1;
12077
12078 nvcfg1 = tr32(NVRAM_CFG1);
12079
e6af301b
MC
12080 /* NVRAM protection for TPM */
12081 if (nvcfg1 & (1 << 27))
63c3a66f 12082 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12083
361b4ac2 12084 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12085 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12086 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12087 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12088 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12089 break;
12090 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12091 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12092 tg3_flag_set(tp, NVRAM_BUFFERED);
12093 tg3_flag_set(tp, FLASH);
8590a603
MC
12094 break;
12095 case FLASH_5752VENDOR_ST_M45PE10:
12096 case FLASH_5752VENDOR_ST_M45PE20:
12097 case FLASH_5752VENDOR_ST_M45PE40:
12098 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12099 tg3_flag_set(tp, NVRAM_BUFFERED);
12100 tg3_flag_set(tp, FLASH);
8590a603 12101 break;
361b4ac2
MC
12102 }
12103
63c3a66f 12104 if (tg3_flag(tp, FLASH)) {
a1b950d5 12105 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12106 } else {
361b4ac2
MC
12107 /* For eeprom, set pagesize to maximum eeprom size */
12108 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12109
12110 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12111 tw32(NVRAM_CFG1, nvcfg1);
12112 }
12113}
12114
d3c7b886
MC
12115static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12116{
989a9d23 12117 u32 nvcfg1, protect = 0;
d3c7b886
MC
12118
12119 nvcfg1 = tr32(NVRAM_CFG1);
12120
12121 /* NVRAM protection for TPM */
989a9d23 12122 if (nvcfg1 & (1 << 27)) {
63c3a66f 12123 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12124 protect = 1;
12125 }
d3c7b886 12126
989a9d23
MC
12127 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12128 switch (nvcfg1) {
8590a603
MC
12129 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12130 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12131 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12132 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12133 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12134 tg3_flag_set(tp, NVRAM_BUFFERED);
12135 tg3_flag_set(tp, FLASH);
8590a603
MC
12136 tp->nvram_pagesize = 264;
12137 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12138 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12139 tp->nvram_size = (protect ? 0x3e200 :
12140 TG3_NVRAM_SIZE_512KB);
12141 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12142 tp->nvram_size = (protect ? 0x1f200 :
12143 TG3_NVRAM_SIZE_256KB);
12144 else
12145 tp->nvram_size = (protect ? 0x1f200 :
12146 TG3_NVRAM_SIZE_128KB);
12147 break;
12148 case FLASH_5752VENDOR_ST_M45PE10:
12149 case FLASH_5752VENDOR_ST_M45PE20:
12150 case FLASH_5752VENDOR_ST_M45PE40:
12151 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12152 tg3_flag_set(tp, NVRAM_BUFFERED);
12153 tg3_flag_set(tp, FLASH);
8590a603
MC
12154 tp->nvram_pagesize = 256;
12155 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12156 tp->nvram_size = (protect ?
12157 TG3_NVRAM_SIZE_64KB :
12158 TG3_NVRAM_SIZE_128KB);
12159 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12160 tp->nvram_size = (protect ?
12161 TG3_NVRAM_SIZE_64KB :
12162 TG3_NVRAM_SIZE_256KB);
12163 else
12164 tp->nvram_size = (protect ?
12165 TG3_NVRAM_SIZE_128KB :
12166 TG3_NVRAM_SIZE_512KB);
12167 break;
d3c7b886
MC
12168 }
12169}
12170
1b27777a
MC
12171static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12172{
12173 u32 nvcfg1;
12174
12175 nvcfg1 = tr32(NVRAM_CFG1);
12176
12177 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12178 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12179 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12180 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12181 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12182 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12183 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12184 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12185
8590a603
MC
12186 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12187 tw32(NVRAM_CFG1, nvcfg1);
12188 break;
12189 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12190 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12191 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12192 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12193 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12194 tg3_flag_set(tp, NVRAM_BUFFERED);
12195 tg3_flag_set(tp, FLASH);
8590a603
MC
12196 tp->nvram_pagesize = 264;
12197 break;
12198 case FLASH_5752VENDOR_ST_M45PE10:
12199 case FLASH_5752VENDOR_ST_M45PE20:
12200 case FLASH_5752VENDOR_ST_M45PE40:
12201 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12202 tg3_flag_set(tp, NVRAM_BUFFERED);
12203 tg3_flag_set(tp, FLASH);
8590a603
MC
12204 tp->nvram_pagesize = 256;
12205 break;
1b27777a
MC
12206 }
12207}
12208
6b91fa02
MC
12209static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12210{
12211 u32 nvcfg1, protect = 0;
12212
12213 nvcfg1 = tr32(NVRAM_CFG1);
12214
12215 /* NVRAM protection for TPM */
12216 if (nvcfg1 & (1 << 27)) {
63c3a66f 12217 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12218 protect = 1;
12219 }
12220
12221 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12222 switch (nvcfg1) {
8590a603
MC
12223 case FLASH_5761VENDOR_ATMEL_ADB021D:
12224 case FLASH_5761VENDOR_ATMEL_ADB041D:
12225 case FLASH_5761VENDOR_ATMEL_ADB081D:
12226 case FLASH_5761VENDOR_ATMEL_ADB161D:
12227 case FLASH_5761VENDOR_ATMEL_MDB021D:
12228 case FLASH_5761VENDOR_ATMEL_MDB041D:
12229 case FLASH_5761VENDOR_ATMEL_MDB081D:
12230 case FLASH_5761VENDOR_ATMEL_MDB161D:
12231 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12232 tg3_flag_set(tp, NVRAM_BUFFERED);
12233 tg3_flag_set(tp, FLASH);
12234 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12235 tp->nvram_pagesize = 256;
12236 break;
12237 case FLASH_5761VENDOR_ST_A_M45PE20:
12238 case FLASH_5761VENDOR_ST_A_M45PE40:
12239 case FLASH_5761VENDOR_ST_A_M45PE80:
12240 case FLASH_5761VENDOR_ST_A_M45PE16:
12241 case FLASH_5761VENDOR_ST_M_M45PE20:
12242 case FLASH_5761VENDOR_ST_M_M45PE40:
12243 case FLASH_5761VENDOR_ST_M_M45PE80:
12244 case FLASH_5761VENDOR_ST_M_M45PE16:
12245 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12246 tg3_flag_set(tp, NVRAM_BUFFERED);
12247 tg3_flag_set(tp, FLASH);
8590a603
MC
12248 tp->nvram_pagesize = 256;
12249 break;
6b91fa02
MC
12250 }
12251
12252 if (protect) {
12253 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12254 } else {
12255 switch (nvcfg1) {
8590a603
MC
12256 case FLASH_5761VENDOR_ATMEL_ADB161D:
12257 case FLASH_5761VENDOR_ATMEL_MDB161D:
12258 case FLASH_5761VENDOR_ST_A_M45PE16:
12259 case FLASH_5761VENDOR_ST_M_M45PE16:
12260 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12261 break;
12262 case FLASH_5761VENDOR_ATMEL_ADB081D:
12263 case FLASH_5761VENDOR_ATMEL_MDB081D:
12264 case FLASH_5761VENDOR_ST_A_M45PE80:
12265 case FLASH_5761VENDOR_ST_M_M45PE80:
12266 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12267 break;
12268 case FLASH_5761VENDOR_ATMEL_ADB041D:
12269 case FLASH_5761VENDOR_ATMEL_MDB041D:
12270 case FLASH_5761VENDOR_ST_A_M45PE40:
12271 case FLASH_5761VENDOR_ST_M_M45PE40:
12272 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12273 break;
12274 case FLASH_5761VENDOR_ATMEL_ADB021D:
12275 case FLASH_5761VENDOR_ATMEL_MDB021D:
12276 case FLASH_5761VENDOR_ST_A_M45PE20:
12277 case FLASH_5761VENDOR_ST_M_M45PE20:
12278 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12279 break;
6b91fa02
MC
12280 }
12281 }
12282}
12283
b5d3772c
MC
12284static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12285{
12286 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12287 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12288 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12289}
12290
321d32a0
MC
12291static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12292{
12293 u32 nvcfg1;
12294
12295 nvcfg1 = tr32(NVRAM_CFG1);
12296
12297 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12298 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12299 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12300 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12301 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12302 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12303
12304 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12305 tw32(NVRAM_CFG1, nvcfg1);
12306 return;
12307 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12308 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12309 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12310 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12311 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12312 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12313 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12314 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12315 tg3_flag_set(tp, NVRAM_BUFFERED);
12316 tg3_flag_set(tp, FLASH);
321d32a0
MC
12317
12318 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12319 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12320 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12321 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12322 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12323 break;
12324 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12325 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12326 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12327 break;
12328 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12329 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12330 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12331 break;
12332 }
12333 break;
12334 case FLASH_5752VENDOR_ST_M45PE10:
12335 case FLASH_5752VENDOR_ST_M45PE20:
12336 case FLASH_5752VENDOR_ST_M45PE40:
12337 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12338 tg3_flag_set(tp, NVRAM_BUFFERED);
12339 tg3_flag_set(tp, FLASH);
321d32a0
MC
12340
12341 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12342 case FLASH_5752VENDOR_ST_M45PE10:
12343 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12344 break;
12345 case FLASH_5752VENDOR_ST_M45PE20:
12346 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12347 break;
12348 case FLASH_5752VENDOR_ST_M45PE40:
12349 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12350 break;
12351 }
12352 break;
12353 default:
63c3a66f 12354 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12355 return;
12356 }
12357
a1b950d5
MC
12358 tg3_nvram_get_pagesize(tp, nvcfg1);
12359 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12360 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12361}
12362
12363
12364static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12365{
12366 u32 nvcfg1;
12367
12368 nvcfg1 = tr32(NVRAM_CFG1);
12369
12370 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12371 case FLASH_5717VENDOR_ATMEL_EEPROM:
12372 case FLASH_5717VENDOR_MICRO_EEPROM:
12373 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12374 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12375 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12376
12377 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12378 tw32(NVRAM_CFG1, nvcfg1);
12379 return;
12380 case FLASH_5717VENDOR_ATMEL_MDB011D:
12381 case FLASH_5717VENDOR_ATMEL_ADB011B:
12382 case FLASH_5717VENDOR_ATMEL_ADB011D:
12383 case FLASH_5717VENDOR_ATMEL_MDB021D:
12384 case FLASH_5717VENDOR_ATMEL_ADB021B:
12385 case FLASH_5717VENDOR_ATMEL_ADB021D:
12386 case FLASH_5717VENDOR_ATMEL_45USPT:
12387 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12388 tg3_flag_set(tp, NVRAM_BUFFERED);
12389 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12390
12391 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12392 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12393 /* Detect size with tg3_nvram_get_size() */
12394 break;
a1b950d5
MC
12395 case FLASH_5717VENDOR_ATMEL_ADB021B:
12396 case FLASH_5717VENDOR_ATMEL_ADB021D:
12397 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12398 break;
12399 default:
12400 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12401 break;
12402 }
321d32a0 12403 break;
a1b950d5
MC
12404 case FLASH_5717VENDOR_ST_M_M25PE10:
12405 case FLASH_5717VENDOR_ST_A_M25PE10:
12406 case FLASH_5717VENDOR_ST_M_M45PE10:
12407 case FLASH_5717VENDOR_ST_A_M45PE10:
12408 case FLASH_5717VENDOR_ST_M_M25PE20:
12409 case FLASH_5717VENDOR_ST_A_M25PE20:
12410 case FLASH_5717VENDOR_ST_M_M45PE20:
12411 case FLASH_5717VENDOR_ST_A_M45PE20:
12412 case FLASH_5717VENDOR_ST_25USPT:
12413 case FLASH_5717VENDOR_ST_45USPT:
12414 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12415 tg3_flag_set(tp, NVRAM_BUFFERED);
12416 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12417
12418 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12419 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12420 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12421 /* Detect size with tg3_nvram_get_size() */
12422 break;
12423 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12424 case FLASH_5717VENDOR_ST_A_M45PE20:
12425 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12426 break;
12427 default:
12428 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12429 break;
12430 }
321d32a0 12431 break;
a1b950d5 12432 default:
63c3a66f 12433 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12434 return;
321d32a0 12435 }
a1b950d5
MC
12436
12437 tg3_nvram_get_pagesize(tp, nvcfg1);
12438 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12439 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12440}
12441
9b91b5f1
MC
12442static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12443{
12444 u32 nvcfg1, nvmpinstrp;
12445
12446 nvcfg1 = tr32(NVRAM_CFG1);
12447 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12448
12449 switch (nvmpinstrp) {
12450 case FLASH_5720_EEPROM_HD:
12451 case FLASH_5720_EEPROM_LD:
12452 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12453 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12454
12455 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12456 tw32(NVRAM_CFG1, nvcfg1);
12457 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12458 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12459 else
12460 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12461 return;
12462 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12463 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12464 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12465 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12466 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12467 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12468 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12469 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12470 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12471 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12472 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12473 case FLASH_5720VENDOR_ATMEL_45USPT:
12474 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12475 tg3_flag_set(tp, NVRAM_BUFFERED);
12476 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12477
12478 switch (nvmpinstrp) {
12479 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12480 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12481 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12482 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12483 break;
12484 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12485 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12486 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12487 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12488 break;
12489 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12490 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12491 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12492 break;
12493 default:
12494 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12495 break;
12496 }
12497 break;
12498 case FLASH_5720VENDOR_M_ST_M25PE10:
12499 case FLASH_5720VENDOR_M_ST_M45PE10:
12500 case FLASH_5720VENDOR_A_ST_M25PE10:
12501 case FLASH_5720VENDOR_A_ST_M45PE10:
12502 case FLASH_5720VENDOR_M_ST_M25PE20:
12503 case FLASH_5720VENDOR_M_ST_M45PE20:
12504 case FLASH_5720VENDOR_A_ST_M25PE20:
12505 case FLASH_5720VENDOR_A_ST_M45PE20:
12506 case FLASH_5720VENDOR_M_ST_M25PE40:
12507 case FLASH_5720VENDOR_M_ST_M45PE40:
12508 case FLASH_5720VENDOR_A_ST_M25PE40:
12509 case FLASH_5720VENDOR_A_ST_M45PE40:
12510 case FLASH_5720VENDOR_M_ST_M25PE80:
12511 case FLASH_5720VENDOR_M_ST_M45PE80:
12512 case FLASH_5720VENDOR_A_ST_M25PE80:
12513 case FLASH_5720VENDOR_A_ST_M45PE80:
12514 case FLASH_5720VENDOR_ST_25USPT:
12515 case FLASH_5720VENDOR_ST_45USPT:
12516 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12517 tg3_flag_set(tp, NVRAM_BUFFERED);
12518 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12519
12520 switch (nvmpinstrp) {
12521 case FLASH_5720VENDOR_M_ST_M25PE20:
12522 case FLASH_5720VENDOR_M_ST_M45PE20:
12523 case FLASH_5720VENDOR_A_ST_M25PE20:
12524 case FLASH_5720VENDOR_A_ST_M45PE20:
12525 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12526 break;
12527 case FLASH_5720VENDOR_M_ST_M25PE40:
12528 case FLASH_5720VENDOR_M_ST_M45PE40:
12529 case FLASH_5720VENDOR_A_ST_M25PE40:
12530 case FLASH_5720VENDOR_A_ST_M45PE40:
12531 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12532 break;
12533 case FLASH_5720VENDOR_M_ST_M25PE80:
12534 case FLASH_5720VENDOR_M_ST_M45PE80:
12535 case FLASH_5720VENDOR_A_ST_M25PE80:
12536 case FLASH_5720VENDOR_A_ST_M45PE80:
12537 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12538 break;
12539 default:
12540 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12541 break;
12542 }
12543 break;
12544 default:
63c3a66f 12545 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12546 return;
12547 }
12548
12549 tg3_nvram_get_pagesize(tp, nvcfg1);
12550 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12551 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12552}
12553
1da177e4
LT
12554/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12555static void __devinit tg3_nvram_init(struct tg3 *tp)
12556{
1da177e4
LT
12557 tw32_f(GRC_EEPROM_ADDR,
12558 (EEPROM_ADDR_FSM_RESET |
12559 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12560 EEPROM_ADDR_CLKPERD_SHIFT)));
12561
9d57f01c 12562 msleep(1);
1da177e4
LT
12563
12564 /* Enable seeprom accesses. */
12565 tw32_f(GRC_LOCAL_CTRL,
12566 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12567 udelay(100);
12568
12569 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12570 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12571 tg3_flag_set(tp, NVRAM);
1da177e4 12572
ec41c7df 12573 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12574 netdev_warn(tp->dev,
12575 "Cannot get nvram lock, %s failed\n",
05dbe005 12576 __func__);
ec41c7df
MC
12577 return;
12578 }
e6af301b 12579 tg3_enable_nvram_access(tp);
1da177e4 12580
989a9d23
MC
12581 tp->nvram_size = 0;
12582
361b4ac2
MC
12583 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12584 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12585 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12586 tg3_get_5755_nvram_info(tp);
d30cdd28 12587 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12588 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12589 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12590 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12591 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12592 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12593 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12594 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12595 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12596 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12597 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12598 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12599 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12600 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12601 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12602 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12603 else
12604 tg3_get_nvram_info(tp);
12605
989a9d23
MC
12606 if (tp->nvram_size == 0)
12607 tg3_get_nvram_size(tp);
1da177e4 12608
e6af301b 12609 tg3_disable_nvram_access(tp);
381291b7 12610 tg3_nvram_unlock(tp);
1da177e4
LT
12611
12612 } else {
63c3a66f
JP
12613 tg3_flag_clear(tp, NVRAM);
12614 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12615
12616 tg3_get_eeprom_size(tp);
12617 }
12618}
12619
1da177e4
LT
12620static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12621 u32 offset, u32 len, u8 *buf)
12622{
12623 int i, j, rc = 0;
12624 u32 val;
12625
12626 for (i = 0; i < len; i += 4) {
b9fc7dc5 12627 u32 addr;
a9dc529d 12628 __be32 data;
1da177e4
LT
12629
12630 addr = offset + i;
12631
12632 memcpy(&data, buf + i, 4);
12633
62cedd11
MC
12634 /*
12635 * The SEEPROM interface expects the data to always be opposite
12636 * the native endian format. We accomplish this by reversing
12637 * all the operations that would have been performed on the
12638 * data from a call to tg3_nvram_read_be32().
12639 */
12640 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12641
12642 val = tr32(GRC_EEPROM_ADDR);
12643 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12644
12645 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12646 EEPROM_ADDR_READ);
12647 tw32(GRC_EEPROM_ADDR, val |
12648 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12649 (addr & EEPROM_ADDR_ADDR_MASK) |
12650 EEPROM_ADDR_START |
12651 EEPROM_ADDR_WRITE);
6aa20a22 12652
9d57f01c 12653 for (j = 0; j < 1000; j++) {
1da177e4
LT
12654 val = tr32(GRC_EEPROM_ADDR);
12655
12656 if (val & EEPROM_ADDR_COMPLETE)
12657 break;
9d57f01c 12658 msleep(1);
1da177e4
LT
12659 }
12660 if (!(val & EEPROM_ADDR_COMPLETE)) {
12661 rc = -EBUSY;
12662 break;
12663 }
12664 }
12665
12666 return rc;
12667}
12668
12669/* offset and length are dword aligned */
12670static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12671 u8 *buf)
12672{
12673 int ret = 0;
12674 u32 pagesize = tp->nvram_pagesize;
12675 u32 pagemask = pagesize - 1;
12676 u32 nvram_cmd;
12677 u8 *tmp;
12678
12679 tmp = kmalloc(pagesize, GFP_KERNEL);
12680 if (tmp == NULL)
12681 return -ENOMEM;
12682
12683 while (len) {
12684 int j;
e6af301b 12685 u32 phy_addr, page_off, size;
1da177e4
LT
12686
12687 phy_addr = offset & ~pagemask;
6aa20a22 12688
1da177e4 12689 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12690 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12691 (__be32 *) (tmp + j));
12692 if (ret)
1da177e4
LT
12693 break;
12694 }
12695 if (ret)
12696 break;
12697
c6cdf436 12698 page_off = offset & pagemask;
1da177e4
LT
12699 size = pagesize;
12700 if (len < size)
12701 size = len;
12702
12703 len -= size;
12704
12705 memcpy(tmp + page_off, buf, size);
12706
12707 offset = offset + (pagesize - page_off);
12708
e6af301b 12709 tg3_enable_nvram_access(tp);
1da177e4
LT
12710
12711 /*
12712 * Before we can erase the flash page, we need
12713 * to issue a special "write enable" command.
12714 */
12715 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12716
12717 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12718 break;
12719
12720 /* Erase the target page */
12721 tw32(NVRAM_ADDR, phy_addr);
12722
12723 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12724 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12725
c6cdf436 12726 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12727 break;
12728
12729 /* Issue another write enable to start the write. */
12730 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12731
12732 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12733 break;
12734
12735 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12736 __be32 data;
1da177e4 12737
b9fc7dc5 12738 data = *((__be32 *) (tmp + j));
a9dc529d 12739
b9fc7dc5 12740 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12741
12742 tw32(NVRAM_ADDR, phy_addr + j);
12743
12744 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12745 NVRAM_CMD_WR;
12746
12747 if (j == 0)
12748 nvram_cmd |= NVRAM_CMD_FIRST;
12749 else if (j == (pagesize - 4))
12750 nvram_cmd |= NVRAM_CMD_LAST;
12751
12752 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12753 break;
12754 }
12755 if (ret)
12756 break;
12757 }
12758
12759 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12760 tg3_nvram_exec_cmd(tp, nvram_cmd);
12761
12762 kfree(tmp);
12763
12764 return ret;
12765}
12766
12767/* offset and length are dword aligned */
12768static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12769 u8 *buf)
12770{
12771 int i, ret = 0;
12772
12773 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12774 u32 page_off, phy_addr, nvram_cmd;
12775 __be32 data;
1da177e4
LT
12776
12777 memcpy(&data, buf + i, 4);
b9fc7dc5 12778 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12779
c6cdf436 12780 page_off = offset % tp->nvram_pagesize;
1da177e4 12781
1820180b 12782 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12783
12784 tw32(NVRAM_ADDR, phy_addr);
12785
12786 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12787
c6cdf436 12788 if (page_off == 0 || i == 0)
1da177e4 12789 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12790 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12791 nvram_cmd |= NVRAM_CMD_LAST;
12792
12793 if (i == (len - 4))
12794 nvram_cmd |= NVRAM_CMD_LAST;
12795
321d32a0 12796 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12797 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12798 (tp->nvram_jedecnum == JEDEC_ST) &&
12799 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12800
12801 if ((ret = tg3_nvram_exec_cmd(tp,
12802 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12803 NVRAM_CMD_DONE)))
12804
12805 break;
12806 }
63c3a66f 12807 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12808 /* We always do complete word writes to eeprom. */
12809 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12810 }
12811
12812 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12813 break;
12814 }
12815 return ret;
12816}
12817
12818/* offset and length are dword aligned */
12819static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12820{
12821 int ret;
12822
63c3a66f 12823 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12824 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12825 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12826 udelay(40);
12827 }
12828
63c3a66f 12829 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12830 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12831 } else {
1da177e4
LT
12832 u32 grc_mode;
12833
ec41c7df
MC
12834 ret = tg3_nvram_lock(tp);
12835 if (ret)
12836 return ret;
1da177e4 12837
e6af301b 12838 tg3_enable_nvram_access(tp);
63c3a66f 12839 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12840 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12841
12842 grc_mode = tr32(GRC_MODE);
12843 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12844
63c3a66f 12845 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12846 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12847 buf);
859a5887 12848 } else {
1da177e4
LT
12849 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12850 buf);
12851 }
12852
12853 grc_mode = tr32(GRC_MODE);
12854 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12855
e6af301b 12856 tg3_disable_nvram_access(tp);
1da177e4
LT
12857 tg3_nvram_unlock(tp);
12858 }
12859
63c3a66f 12860 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12861 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12862 udelay(40);
12863 }
12864
12865 return ret;
12866}
12867
12868struct subsys_tbl_ent {
12869 u16 subsys_vendor, subsys_devid;
12870 u32 phy_id;
12871};
12872
24daf2b0 12873static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12874 /* Broadcom boards. */
24daf2b0 12875 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12876 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12877 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12878 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12879 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12880 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12881 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12882 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12883 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12884 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12885 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12886 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12887 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12888 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12889 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12890 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12891 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12892 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12893 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12894 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12895 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12896 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12897
12898 /* 3com boards. */
24daf2b0 12899 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12900 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12901 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12902 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12903 { TG3PCI_SUBVENDOR_ID_3COM,
12904 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12905 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12906 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12907 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12908 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12909
12910 /* DELL boards. */
24daf2b0 12911 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12912 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12913 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12914 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12915 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12916 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12917 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12918 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12919
12920 /* Compaq boards. */
24daf2b0 12921 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12922 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12923 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12924 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12925 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12926 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12927 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12928 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12929 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12930 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12931
12932 /* IBM boards. */
24daf2b0
MC
12933 { TG3PCI_SUBVENDOR_ID_IBM,
12934 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12935};
12936
24daf2b0 12937static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12938{
12939 int i;
12940
12941 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12942 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12943 tp->pdev->subsystem_vendor) &&
12944 (subsys_id_to_phy_id[i].subsys_devid ==
12945 tp->pdev->subsystem_device))
12946 return &subsys_id_to_phy_id[i];
12947 }
12948 return NULL;
12949}
12950
7d0c41ef 12951static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12952{
1da177e4 12953 u32 val;
f49639e6 12954
79eb6904 12955 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12956 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12957
a85feb8c 12958 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12959 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12960 tg3_flag_set(tp, WOL_CAP);
72b845e0 12961
b5d3772c 12962 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12963 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12964 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12965 tg3_flag_set(tp, IS_NIC);
9d26e213 12966 }
0527ba35
MC
12967 val = tr32(VCPU_CFGSHDW);
12968 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12969 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12970 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12971 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12972 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12973 device_set_wakeup_enable(&tp->pdev->dev, true);
12974 }
05ac4cb7 12975 goto done;
b5d3772c
MC
12976 }
12977
1da177e4
LT
12978 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12979 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12980 u32 nic_cfg, led_cfg;
a9daf367 12981 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12982 int eeprom_phy_serdes = 0;
1da177e4
LT
12983
12984 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12985 tp->nic_sram_data_cfg = nic_cfg;
12986
12987 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12988 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
12989 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12990 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12991 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
12992 (ver > 0) && (ver < 0x100))
12993 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12994
a9daf367
MC
12995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12996 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12997
1da177e4
LT
12998 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12999 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13000 eeprom_phy_serdes = 1;
13001
13002 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13003 if (nic_phy_id != 0) {
13004 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13005 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13006
13007 eeprom_phy_id = (id1 >> 16) << 10;
13008 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13009 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13010 } else
13011 eeprom_phy_id = 0;
13012
7d0c41ef 13013 tp->phy_id = eeprom_phy_id;
747e8f8b 13014 if (eeprom_phy_serdes) {
63c3a66f 13015 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13016 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13017 else
f07e9af3 13018 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13019 }
7d0c41ef 13020
63c3a66f 13021 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13022 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13023 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13024 else
1da177e4
LT
13025 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13026
13027 switch (led_cfg) {
13028 default:
13029 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13030 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13031 break;
13032
13033 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13034 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13035 break;
13036
13037 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13038 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13039
13040 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13041 * read on some older 5700/5701 bootcode.
13042 */
13043 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13044 ASIC_REV_5700 ||
13045 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13046 ASIC_REV_5701)
13047 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13048
1da177e4
LT
13049 break;
13050
13051 case SHASTA_EXT_LED_SHARED:
13052 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13053 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13054 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13055 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13056 LED_CTRL_MODE_PHY_2);
13057 break;
13058
13059 case SHASTA_EXT_LED_MAC:
13060 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13061 break;
13062
13063 case SHASTA_EXT_LED_COMBO:
13064 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13065 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13066 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13067 LED_CTRL_MODE_PHY_2);
13068 break;
13069
855e1111 13070 }
1da177e4
LT
13071
13072 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13073 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13074 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13075 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13076
b2a5c19c
MC
13077 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13078 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13079
9d26e213 13080 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13081 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13082 if ((tp->pdev->subsystem_vendor ==
13083 PCI_VENDOR_ID_ARIMA) &&
13084 (tp->pdev->subsystem_device == 0x205a ||
13085 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13086 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13087 } else {
63c3a66f
JP
13088 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13089 tg3_flag_set(tp, IS_NIC);
9d26e213 13090 }
1da177e4
LT
13091
13092 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13093 tg3_flag_set(tp, ENABLE_ASF);
13094 if (tg3_flag(tp, 5750_PLUS))
13095 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13096 }
b2b98d4a
MC
13097
13098 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13099 tg3_flag(tp, 5750_PLUS))
13100 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13101
f07e9af3 13102 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13103 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13104 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13105
63c3a66f 13106 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13107 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13108 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13109 device_set_wakeup_enable(&tp->pdev->dev, true);
13110 }
0527ba35 13111
1da177e4 13112 if (cfg2 & (1 << 17))
f07e9af3 13113 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13114
13115 /* serdes signal pre-emphasis in register 0x590 set by */
13116 /* bootcode if bit 18 is set */
13117 if (cfg2 & (1 << 18))
f07e9af3 13118 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13119
63c3a66f
JP
13120 if ((tg3_flag(tp, 57765_PLUS) ||
13121 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13122 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13123 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13124 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13125
63c3a66f 13126 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13127 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13128 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13129 u32 cfg3;
13130
13131 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13132 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13133 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13134 }
a9daf367 13135
14417063 13136 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13137 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13138 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13139 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13140 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13141 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13142 }
05ac4cb7 13143done:
63c3a66f 13144 if (tg3_flag(tp, WOL_CAP))
43067ed8 13145 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13146 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13147 else
13148 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13149}
13150
b2a5c19c
MC
13151static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13152{
13153 int i;
13154 u32 val;
13155
13156 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13157 tw32(OTP_CTRL, cmd);
13158
13159 /* Wait for up to 1 ms for command to execute. */
13160 for (i = 0; i < 100; i++) {
13161 val = tr32(OTP_STATUS);
13162 if (val & OTP_STATUS_CMD_DONE)
13163 break;
13164 udelay(10);
13165 }
13166
13167 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13168}
13169
13170/* Read the gphy configuration from the OTP region of the chip. The gphy
13171 * configuration is a 32-bit value that straddles the alignment boundary.
13172 * We do two 32-bit reads and then shift and merge the results.
13173 */
13174static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13175{
13176 u32 bhalf_otp, thalf_otp;
13177
13178 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13179
13180 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13181 return 0;
13182
13183 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13184
13185 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13186 return 0;
13187
13188 thalf_otp = tr32(OTP_READ_DATA);
13189
13190 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13191
13192 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13193 return 0;
13194
13195 bhalf_otp = tr32(OTP_READ_DATA);
13196
13197 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13198}
13199
e256f8a3
MC
13200static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13201{
202ff1c2 13202 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13203
13204 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13205 adv |= ADVERTISED_1000baseT_Half |
13206 ADVERTISED_1000baseT_Full;
13207
13208 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13209 adv |= ADVERTISED_100baseT_Half |
13210 ADVERTISED_100baseT_Full |
13211 ADVERTISED_10baseT_Half |
13212 ADVERTISED_10baseT_Full |
13213 ADVERTISED_TP;
13214 else
13215 adv |= ADVERTISED_FIBRE;
13216
13217 tp->link_config.advertising = adv;
13218 tp->link_config.speed = SPEED_INVALID;
13219 tp->link_config.duplex = DUPLEX_INVALID;
13220 tp->link_config.autoneg = AUTONEG_ENABLE;
13221 tp->link_config.active_speed = SPEED_INVALID;
13222 tp->link_config.active_duplex = DUPLEX_INVALID;
13223 tp->link_config.orig_speed = SPEED_INVALID;
13224 tp->link_config.orig_duplex = DUPLEX_INVALID;
13225 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13226}
13227
7d0c41ef
MC
13228static int __devinit tg3_phy_probe(struct tg3 *tp)
13229{
13230 u32 hw_phy_id_1, hw_phy_id_2;
13231 u32 hw_phy_id, hw_phy_id_masked;
13232 int err;
1da177e4 13233
e256f8a3 13234 /* flow control autonegotiation is default behavior */
63c3a66f 13235 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13236 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13237
63c3a66f 13238 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13239 return tg3_phy_init(tp);
13240
1da177e4 13241 /* Reading the PHY ID register can conflict with ASF
877d0310 13242 * firmware access to the PHY hardware.
1da177e4
LT
13243 */
13244 err = 0;
63c3a66f 13245 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13246 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13247 } else {
13248 /* Now read the physical PHY_ID from the chip and verify
13249 * that it is sane. If it doesn't look good, we fall back
13250 * to either the hard-coded table based PHY_ID and failing
13251 * that the value found in the eeprom area.
13252 */
13253 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13254 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13255
13256 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13257 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13258 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13259
79eb6904 13260 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13261 }
13262
79eb6904 13263 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13264 tp->phy_id = hw_phy_id;
79eb6904 13265 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13266 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13267 else
f07e9af3 13268 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13269 } else {
79eb6904 13270 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13271 /* Do nothing, phy ID already set up in
13272 * tg3_get_eeprom_hw_cfg().
13273 */
1da177e4
LT
13274 } else {
13275 struct subsys_tbl_ent *p;
13276
13277 /* No eeprom signature? Try the hardcoded
13278 * subsys device table.
13279 */
24daf2b0 13280 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13281 if (!p)
13282 return -ENODEV;
13283
13284 tp->phy_id = p->phy_id;
13285 if (!tp->phy_id ||
79eb6904 13286 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13287 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13288 }
13289 }
13290
a6b68dab 13291 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13292 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13293 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13294 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13295 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13296 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13297 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13298 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13299
e256f8a3
MC
13300 tg3_phy_init_link_config(tp);
13301
f07e9af3 13302 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13303 !tg3_flag(tp, ENABLE_APE) &&
13304 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 13305 u32 bmsr, mask;
1da177e4
LT
13306
13307 tg3_readphy(tp, MII_BMSR, &bmsr);
13308 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13309 (bmsr & BMSR_LSTATUS))
13310 goto skip_phy_reset;
6aa20a22 13311
1da177e4
LT
13312 err = tg3_phy_reset(tp);
13313 if (err)
13314 return err;
13315
42b64a45 13316 tg3_phy_set_wirespeed(tp);
1da177e4 13317
3600d918
MC
13318 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13319 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13320 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13321 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
13322 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13323 tp->link_config.flowctrl);
1da177e4
LT
13324
13325 tg3_writephy(tp, MII_BMCR,
13326 BMCR_ANENABLE | BMCR_ANRESTART);
13327 }
1da177e4
LT
13328 }
13329
13330skip_phy_reset:
79eb6904 13331 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13332 err = tg3_init_5401phy_dsp(tp);
13333 if (err)
13334 return err;
1da177e4 13335
1da177e4
LT
13336 err = tg3_init_5401phy_dsp(tp);
13337 }
13338
1da177e4
LT
13339 return err;
13340}
13341
184b8904 13342static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13343{
a4a8bb15 13344 u8 *vpd_data;
4181b2c8 13345 unsigned int block_end, rosize, len;
535a490e 13346 u32 vpdlen;
184b8904 13347 int j, i = 0;
a4a8bb15 13348
535a490e 13349 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13350 if (!vpd_data)
13351 goto out_no_vpd;
1da177e4 13352
535a490e 13353 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13354 if (i < 0)
13355 goto out_not_found;
1da177e4 13356
4181b2c8
MC
13357 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13358 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13359 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13360
535a490e 13361 if (block_end > vpdlen)
4181b2c8 13362 goto out_not_found;
af2c6a4a 13363
184b8904
MC
13364 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13365 PCI_VPD_RO_KEYWORD_MFR_ID);
13366 if (j > 0) {
13367 len = pci_vpd_info_field_size(&vpd_data[j]);
13368
13369 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13370 if (j + len > block_end || len != 4 ||
13371 memcmp(&vpd_data[j], "1028", 4))
13372 goto partno;
13373
13374 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13375 PCI_VPD_RO_KEYWORD_VENDOR0);
13376 if (j < 0)
13377 goto partno;
13378
13379 len = pci_vpd_info_field_size(&vpd_data[j]);
13380
13381 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13382 if (j + len > block_end)
13383 goto partno;
13384
13385 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13386 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13387 }
13388
13389partno:
4181b2c8
MC
13390 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13391 PCI_VPD_RO_KEYWORD_PARTNO);
13392 if (i < 0)
13393 goto out_not_found;
af2c6a4a 13394
4181b2c8 13395 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13396
4181b2c8
MC
13397 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13398 if (len > TG3_BPN_SIZE ||
535a490e 13399 (len + i) > vpdlen)
4181b2c8 13400 goto out_not_found;
1da177e4 13401
4181b2c8 13402 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13403
1da177e4 13404out_not_found:
a4a8bb15 13405 kfree(vpd_data);
37a949c5 13406 if (tp->board_part_number[0])
a4a8bb15
MC
13407 return;
13408
13409out_no_vpd:
37a949c5
MC
13410 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13411 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13412 strcpy(tp->board_part_number, "BCM5717");
13413 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13414 strcpy(tp->board_part_number, "BCM5718");
13415 else
13416 goto nomatch;
13417 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13418 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13419 strcpy(tp->board_part_number, "BCM57780");
13420 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13421 strcpy(tp->board_part_number, "BCM57760");
13422 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13423 strcpy(tp->board_part_number, "BCM57790");
13424 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13425 strcpy(tp->board_part_number, "BCM57788");
13426 else
13427 goto nomatch;
13428 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13429 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13430 strcpy(tp->board_part_number, "BCM57761");
13431 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13432 strcpy(tp->board_part_number, "BCM57765");
13433 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13434 strcpy(tp->board_part_number, "BCM57781");
13435 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13436 strcpy(tp->board_part_number, "BCM57785");
13437 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13438 strcpy(tp->board_part_number, "BCM57791");
13439 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13440 strcpy(tp->board_part_number, "BCM57795");
13441 else
13442 goto nomatch;
13443 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13444 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13445 } else {
13446nomatch:
b5d3772c 13447 strcpy(tp->board_part_number, "none");
37a949c5 13448 }
1da177e4
LT
13449}
13450
9c8a620e
MC
13451static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13452{
13453 u32 val;
13454
e4f34110 13455 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13456 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13457 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13458 val != 0)
13459 return 0;
13460
13461 return 1;
13462}
13463
acd9c119
MC
13464static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13465{
ff3a7cb2 13466 u32 val, offset, start, ver_offset;
75f9936e 13467 int i, dst_off;
ff3a7cb2 13468 bool newver = false;
acd9c119
MC
13469
13470 if (tg3_nvram_read(tp, 0xc, &offset) ||
13471 tg3_nvram_read(tp, 0x4, &start))
13472 return;
13473
13474 offset = tg3_nvram_logical_addr(tp, offset);
13475
ff3a7cb2 13476 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13477 return;
13478
ff3a7cb2
MC
13479 if ((val & 0xfc000000) == 0x0c000000) {
13480 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13481 return;
13482
ff3a7cb2
MC
13483 if (val == 0)
13484 newver = true;
13485 }
13486
75f9936e
MC
13487 dst_off = strlen(tp->fw_ver);
13488
ff3a7cb2 13489 if (newver) {
75f9936e
MC
13490 if (TG3_VER_SIZE - dst_off < 16 ||
13491 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13492 return;
13493
13494 offset = offset + ver_offset - start;
13495 for (i = 0; i < 16; i += 4) {
13496 __be32 v;
13497 if (tg3_nvram_read_be32(tp, offset + i, &v))
13498 return;
13499
75f9936e 13500 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13501 }
13502 } else {
13503 u32 major, minor;
13504
13505 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13506 return;
13507
13508 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13509 TG3_NVM_BCVER_MAJSFT;
13510 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13511 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13512 "v%d.%02d", major, minor);
acd9c119
MC
13513 }
13514}
13515
a6f6cb1c
MC
13516static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13517{
13518 u32 val, major, minor;
13519
13520 /* Use native endian representation */
13521 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13522 return;
13523
13524 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13525 TG3_NVM_HWSB_CFG1_MAJSFT;
13526 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13527 TG3_NVM_HWSB_CFG1_MINSFT;
13528
13529 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13530}
13531
dfe00d7d
MC
13532static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13533{
13534 u32 offset, major, minor, build;
13535
75f9936e 13536 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13537
13538 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13539 return;
13540
13541 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13542 case TG3_EEPROM_SB_REVISION_0:
13543 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13544 break;
13545 case TG3_EEPROM_SB_REVISION_2:
13546 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13547 break;
13548 case TG3_EEPROM_SB_REVISION_3:
13549 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13550 break;
a4153d40
MC
13551 case TG3_EEPROM_SB_REVISION_4:
13552 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13553 break;
13554 case TG3_EEPROM_SB_REVISION_5:
13555 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13556 break;
bba226ac
MC
13557 case TG3_EEPROM_SB_REVISION_6:
13558 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13559 break;
dfe00d7d
MC
13560 default:
13561 return;
13562 }
13563
e4f34110 13564 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13565 return;
13566
13567 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13568 TG3_EEPROM_SB_EDH_BLD_SHFT;
13569 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13570 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13571 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13572
13573 if (minor > 99 || build > 26)
13574 return;
13575
75f9936e
MC
13576 offset = strlen(tp->fw_ver);
13577 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13578 " v%d.%02d", major, minor);
dfe00d7d
MC
13579
13580 if (build > 0) {
75f9936e
MC
13581 offset = strlen(tp->fw_ver);
13582 if (offset < TG3_VER_SIZE - 1)
13583 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13584 }
13585}
13586
acd9c119 13587static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13588{
13589 u32 val, offset, start;
acd9c119 13590 int i, vlen;
9c8a620e
MC
13591
13592 for (offset = TG3_NVM_DIR_START;
13593 offset < TG3_NVM_DIR_END;
13594 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13595 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13596 return;
13597
9c8a620e
MC
13598 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13599 break;
13600 }
13601
13602 if (offset == TG3_NVM_DIR_END)
13603 return;
13604
63c3a66f 13605 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13606 start = 0x08000000;
e4f34110 13607 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13608 return;
13609
e4f34110 13610 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13611 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13612 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13613 return;
13614
13615 offset += val - start;
13616
acd9c119 13617 vlen = strlen(tp->fw_ver);
9c8a620e 13618
acd9c119
MC
13619 tp->fw_ver[vlen++] = ',';
13620 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13621
13622 for (i = 0; i < 4; i++) {
a9dc529d
MC
13623 __be32 v;
13624 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13625 return;
13626
b9fc7dc5 13627 offset += sizeof(v);
c4e6575c 13628
acd9c119
MC
13629 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13630 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13631 break;
c4e6575c 13632 }
9c8a620e 13633
acd9c119
MC
13634 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13635 vlen += sizeof(v);
c4e6575c 13636 }
acd9c119
MC
13637}
13638
7fd76445
MC
13639static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13640{
13641 int vlen;
13642 u32 apedata;
ecc79648 13643 char *fwtype;
7fd76445 13644
63c3a66f 13645 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13646 return;
13647
13648 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13649 if (apedata != APE_SEG_SIG_MAGIC)
13650 return;
13651
13652 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13653 if (!(apedata & APE_FW_STATUS_READY))
13654 return;
13655
13656 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13657
dc6d0744 13658 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13659 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13660 fwtype = "NCSI";
dc6d0744 13661 } else {
ecc79648 13662 fwtype = "DASH";
dc6d0744 13663 }
ecc79648 13664
7fd76445
MC
13665 vlen = strlen(tp->fw_ver);
13666
ecc79648
MC
13667 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13668 fwtype,
7fd76445
MC
13669 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13670 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13671 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13672 (apedata & APE_FW_VERSION_BLDMSK));
13673}
13674
acd9c119
MC
13675static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13676{
13677 u32 val;
75f9936e 13678 bool vpd_vers = false;
acd9c119 13679
75f9936e
MC
13680 if (tp->fw_ver[0] != 0)
13681 vpd_vers = true;
df259d8c 13682
63c3a66f 13683 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13684 strcat(tp->fw_ver, "sb");
df259d8c
MC
13685 return;
13686 }
13687
acd9c119
MC
13688 if (tg3_nvram_read(tp, 0, &val))
13689 return;
13690
13691 if (val == TG3_EEPROM_MAGIC)
13692 tg3_read_bc_ver(tp);
13693 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13694 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13695 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13696 tg3_read_hwsb_ver(tp);
acd9c119
MC
13697 else
13698 return;
13699
c9cab24e 13700 if (vpd_vers)
75f9936e 13701 goto done;
acd9c119 13702
c9cab24e
MC
13703 if (tg3_flag(tp, ENABLE_APE)) {
13704 if (tg3_flag(tp, ENABLE_ASF))
13705 tg3_read_dash_ver(tp);
13706 } else if (tg3_flag(tp, ENABLE_ASF)) {
13707 tg3_read_mgmtfw_ver(tp);
13708 }
9c8a620e 13709
75f9936e 13710done:
9c8a620e 13711 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13712}
13713
7544b097
MC
13714static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13715
7cb32cf2
MC
13716static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13717{
63c3a66f 13718 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13719 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13720 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13721 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13722 else
de9f5230 13723 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13724}
13725
4143470c 13726static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13727 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13728 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13729 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13730 { },
13731};
13732
1da177e4
LT
13733static int __devinit tg3_get_invariants(struct tg3 *tp)
13734{
1da177e4 13735 u32 misc_ctrl_reg;
1da177e4
LT
13736 u32 pci_state_reg, grc_misc_cfg;
13737 u32 val;
13738 u16 pci_cmd;
5e7dfd0f 13739 int err;
1da177e4 13740
1da177e4
LT
13741 /* Force memory write invalidate off. If we leave it on,
13742 * then on 5700_BX chips we have to enable a workaround.
13743 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13744 * to match the cacheline size. The Broadcom driver have this
13745 * workaround but turns MWI off all the times so never uses
13746 * it. This seems to suggest that the workaround is insufficient.
13747 */
13748 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13749 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13750 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13751
16821285
MC
13752 /* Important! -- Make sure register accesses are byteswapped
13753 * correctly. Also, for those chips that require it, make
13754 * sure that indirect register accesses are enabled before
13755 * the first operation.
1da177e4
LT
13756 */
13757 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13758 &misc_ctrl_reg);
16821285
MC
13759 tp->misc_host_ctrl |= (misc_ctrl_reg &
13760 MISC_HOST_CTRL_CHIPREV);
13761 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13762 tp->misc_host_ctrl);
1da177e4
LT
13763
13764 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13765 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13766 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13767 u32 prod_id_asic_rev;
13768
5001e2f6
MC
13769 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13770 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13771 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13772 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13773 pci_read_config_dword(tp->pdev,
13774 TG3PCI_GEN2_PRODID_ASICREV,
13775 &prod_id_asic_rev);
b703df6f
MC
13776 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13777 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13778 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13779 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13780 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13781 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13782 pci_read_config_dword(tp->pdev,
13783 TG3PCI_GEN15_PRODID_ASICREV,
13784 &prod_id_asic_rev);
f6eb9b1f
MC
13785 else
13786 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13787 &prod_id_asic_rev);
13788
321d32a0 13789 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13790 }
1da177e4 13791
ff645bec
MC
13792 /* Wrong chip ID in 5752 A0. This code can be removed later
13793 * as A0 is not in production.
13794 */
13795 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13796 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13797
6892914f
MC
13798 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13799 * we need to disable memory and use config. cycles
13800 * only to access all registers. The 5702/03 chips
13801 * can mistakenly decode the special cycles from the
13802 * ICH chipsets as memory write cycles, causing corruption
13803 * of register and memory space. Only certain ICH bridges
13804 * will drive special cycles with non-zero data during the
13805 * address phase which can fall within the 5703's address
13806 * range. This is not an ICH bug as the PCI spec allows
13807 * non-zero address during special cycles. However, only
13808 * these ICH bridges are known to drive non-zero addresses
13809 * during special cycles.
13810 *
13811 * Since special cycles do not cross PCI bridges, we only
13812 * enable this workaround if the 5703 is on the secondary
13813 * bus of these ICH bridges.
13814 */
13815 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13816 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13817 static struct tg3_dev_id {
13818 u32 vendor;
13819 u32 device;
13820 u32 rev;
13821 } ich_chipsets[] = {
13822 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13823 PCI_ANY_ID },
13824 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13825 PCI_ANY_ID },
13826 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13827 0xa },
13828 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13829 PCI_ANY_ID },
13830 { },
13831 };
13832 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13833 struct pci_dev *bridge = NULL;
13834
13835 while (pci_id->vendor != 0) {
13836 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13837 bridge);
13838 if (!bridge) {
13839 pci_id++;
13840 continue;
13841 }
13842 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13843 if (bridge->revision > pci_id->rev)
6892914f
MC
13844 continue;
13845 }
13846 if (bridge->subordinate &&
13847 (bridge->subordinate->number ==
13848 tp->pdev->bus->number)) {
63c3a66f 13849 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13850 pci_dev_put(bridge);
13851 break;
13852 }
13853 }
13854 }
13855
6ff6f81d 13856 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13857 static struct tg3_dev_id {
13858 u32 vendor;
13859 u32 device;
13860 } bridge_chipsets[] = {
13861 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13862 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13863 { },
13864 };
13865 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13866 struct pci_dev *bridge = NULL;
13867
13868 while (pci_id->vendor != 0) {
13869 bridge = pci_get_device(pci_id->vendor,
13870 pci_id->device,
13871 bridge);
13872 if (!bridge) {
13873 pci_id++;
13874 continue;
13875 }
13876 if (bridge->subordinate &&
13877 (bridge->subordinate->number <=
13878 tp->pdev->bus->number) &&
13879 (bridge->subordinate->subordinate >=
13880 tp->pdev->bus->number)) {
63c3a66f 13881 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13882 pci_dev_put(bridge);
13883 break;
13884 }
13885 }
13886 }
13887
4a29cc2e
MC
13888 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13889 * DMA addresses > 40-bit. This bridge may have other additional
13890 * 57xx devices behind it in some 4-port NIC designs for example.
13891 * Any tg3 device found behind the bridge will also need the 40-bit
13892 * DMA workaround.
13893 */
a4e2b347
MC
13894 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13895 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13896 tg3_flag_set(tp, 5780_CLASS);
13897 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13898 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13899 } else {
4a29cc2e
MC
13900 struct pci_dev *bridge = NULL;
13901
13902 do {
13903 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13904 PCI_DEVICE_ID_SERVERWORKS_EPB,
13905 bridge);
13906 if (bridge && bridge->subordinate &&
13907 (bridge->subordinate->number <=
13908 tp->pdev->bus->number) &&
13909 (bridge->subordinate->subordinate >=
13910 tp->pdev->bus->number)) {
63c3a66f 13911 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13912 pci_dev_put(bridge);
13913 break;
13914 }
13915 } while (bridge);
13916 }
4cf78e4f 13917
f6eb9b1f 13918 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13919 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13920 tp->pdev_peer = tg3_find_peer(tp);
13921
c885e824 13922 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13923 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13925 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13926
13927 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13928 tg3_flag(tp, 5717_PLUS))
13929 tg3_flag_set(tp, 57765_PLUS);
c885e824 13930
321d32a0
MC
13931 /* Intentionally exclude ASIC_REV_5906 */
13932 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13933 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13934 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13935 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13936 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13937 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13938 tg3_flag(tp, 57765_PLUS))
13939 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13940
13941 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13942 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13943 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13944 tg3_flag(tp, 5755_PLUS) ||
13945 tg3_flag(tp, 5780_CLASS))
13946 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13947
6ff6f81d 13948 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13949 tg3_flag(tp, 5750_PLUS))
13950 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13951
507399f1 13952 /* Determine TSO capabilities */
a0512944 13953 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 13954 ; /* Do nothing. HW bug. */
63c3a66f
JP
13955 else if (tg3_flag(tp, 57765_PLUS))
13956 tg3_flag_set(tp, HW_TSO_3);
13957 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13958 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13959 tg3_flag_set(tp, HW_TSO_2);
13960 else if (tg3_flag(tp, 5750_PLUS)) {
13961 tg3_flag_set(tp, HW_TSO_1);
13962 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13963 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13964 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13965 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13966 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13967 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13968 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13969 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13970 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13971 tp->fw_needed = FIRMWARE_TG3TSO5;
13972 else
13973 tp->fw_needed = FIRMWARE_TG3TSO;
13974 }
13975
dabc5c67 13976 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13977 if (tg3_flag(tp, HW_TSO_1) ||
13978 tg3_flag(tp, HW_TSO_2) ||
13979 tg3_flag(tp, HW_TSO_3) ||
dabc5c67
MC
13980 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13981 tg3_flag_set(tp, TSO_CAPABLE);
13982 else {
13983 tg3_flag_clear(tp, TSO_CAPABLE);
13984 tg3_flag_clear(tp, TSO_BUG);
13985 tp->fw_needed = NULL;
13986 }
13987
13988 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13989 tp->fw_needed = FIRMWARE_TG3;
13990
507399f1
MC
13991 tp->irq_max = 1;
13992
63c3a66f
JP
13993 if (tg3_flag(tp, 5750_PLUS)) {
13994 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
13995 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13996 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13997 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13998 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13999 tp->pdev_peer == tp->pdev))
63c3a66f 14000 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14001
63c3a66f 14002 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14003 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14004 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14005 }
4f125f42 14006
63c3a66f
JP
14007 if (tg3_flag(tp, 57765_PLUS)) {
14008 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
14009 tp->irq_max = TG3_IRQ_MAX_VECS;
14010 }
f6eb9b1f 14011 }
0e1406dd 14012
2ffcc981 14013 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14014 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14015
e31aa987
MC
14016 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
14017 tg3_flag_set(tp, 4K_FIFO_LIMIT);
14018
63c3a66f
JP
14019 if (tg3_flag(tp, 5717_PLUS))
14020 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14021
63c3a66f 14022 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14023 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14024 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14025
63c3a66f
JP
14026 if (!tg3_flag(tp, 5705_PLUS) ||
14027 tg3_flag(tp, 5780_CLASS) ||
14028 tg3_flag(tp, USE_JUMBO_BDFLAG))
14029 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14030
52f4490c
MC
14031 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14032 &pci_state_reg);
14033
708ebb3a 14034 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14035 u16 lnkctl;
14036
63c3a66f 14037 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14038
cf79003d 14039 tp->pcie_readrq = 4096;
d78b59f5
MC
14040 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14041 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 14042 tp->pcie_readrq = 2048;
cf79003d
MC
14043
14044 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 14045
5e7dfd0f 14046 pci_read_config_word(tp->pdev,
708ebb3a 14047 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14048 &lnkctl);
14049 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14050 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14051 ASIC_REV_5906) {
63c3a66f 14052 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14053 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14054 }
5e7dfd0f 14055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14056 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14057 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14058 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14059 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14060 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14061 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14062 }
52f4490c 14063 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14064 /* BCM5785 devices are effectively PCIe devices, and should
14065 * follow PCIe codepaths, but do not have a PCIe capabilities
14066 * section.
93a700a9 14067 */
63c3a66f
JP
14068 tg3_flag_set(tp, PCI_EXPRESS);
14069 } else if (!tg3_flag(tp, 5705_PLUS) ||
14070 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14071 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14072 if (!tp->pcix_cap) {
2445e461
MC
14073 dev_err(&tp->pdev->dev,
14074 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14075 return -EIO;
14076 }
14077
14078 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14079 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14080 }
1da177e4 14081
399de50b
MC
14082 /* If we have an AMD 762 or VIA K8T800 chipset, write
14083 * reordering to the mailbox registers done by the host
14084 * controller can cause major troubles. We read back from
14085 * every mailbox register write to force the writes to be
14086 * posted to the chip in order.
14087 */
4143470c 14088 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14089 !tg3_flag(tp, PCI_EXPRESS))
14090 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14091
69fc4053
MC
14092 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14093 &tp->pci_cacheline_sz);
14094 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14095 &tp->pci_lat_timer);
1da177e4
LT
14096 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14097 tp->pci_lat_timer < 64) {
14098 tp->pci_lat_timer = 64;
69fc4053
MC
14099 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14100 tp->pci_lat_timer);
1da177e4
LT
14101 }
14102
16821285
MC
14103 /* Important! -- It is critical that the PCI-X hw workaround
14104 * situation is decided before the first MMIO register access.
14105 */
52f4490c
MC
14106 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14107 /* 5700 BX chips need to have their TX producer index
14108 * mailboxes written twice to workaround a bug.
14109 */
63c3a66f 14110 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14111
52f4490c 14112 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14113 *
14114 * The workaround is to use indirect register accesses
14115 * for all chip writes not to mailbox registers.
14116 */
63c3a66f 14117 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14118 u32 pm_reg;
1da177e4 14119
63c3a66f 14120 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14121
14122 /* The chip can have it's power management PCI config
14123 * space registers clobbered due to this bug.
14124 * So explicitly force the chip into D0 here.
14125 */
9974a356
MC
14126 pci_read_config_dword(tp->pdev,
14127 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14128 &pm_reg);
14129 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14130 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14131 pci_write_config_dword(tp->pdev,
14132 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14133 pm_reg);
14134
14135 /* Also, force SERR#/PERR# in PCI command. */
14136 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14137 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14138 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14139 }
14140 }
14141
1da177e4 14142 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14143 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14144 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14145 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14146
14147 /* Chip-specific fixup from Broadcom driver */
14148 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14149 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14150 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14151 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14152 }
14153
1ee582d8 14154 /* Default fast path register access methods */
20094930 14155 tp->read32 = tg3_read32;
1ee582d8 14156 tp->write32 = tg3_write32;
09ee929c 14157 tp->read32_mbox = tg3_read32;
20094930 14158 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14159 tp->write32_tx_mbox = tg3_write32;
14160 tp->write32_rx_mbox = tg3_write32;
14161
14162 /* Various workaround register access methods */
63c3a66f 14163 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14164 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14165 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14166 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14167 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14168 /*
14169 * Back to back register writes can cause problems on these
14170 * chips, the workaround is to read back all reg writes
14171 * except those to mailbox regs.
14172 *
14173 * See tg3_write_indirect_reg32().
14174 */
1ee582d8 14175 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14176 }
14177
63c3a66f 14178 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14179 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14180 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14181 tp->write32_rx_mbox = tg3_write_flush_reg32;
14182 }
20094930 14183
63c3a66f 14184 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14185 tp->read32 = tg3_read_indirect_reg32;
14186 tp->write32 = tg3_write_indirect_reg32;
14187 tp->read32_mbox = tg3_read_indirect_mbox;
14188 tp->write32_mbox = tg3_write_indirect_mbox;
14189 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14190 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14191
14192 iounmap(tp->regs);
22abe310 14193 tp->regs = NULL;
6892914f
MC
14194
14195 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14196 pci_cmd &= ~PCI_COMMAND_MEMORY;
14197 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14198 }
b5d3772c
MC
14199 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14200 tp->read32_mbox = tg3_read32_mbox_5906;
14201 tp->write32_mbox = tg3_write32_mbox_5906;
14202 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14203 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14204 }
6892914f 14205
bbadf503 14206 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14207 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14208 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14209 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14210 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14211
16821285
MC
14212 /* The memory arbiter has to be enabled in order for SRAM accesses
14213 * to succeed. Normally on powerup the tg3 chip firmware will make
14214 * sure it is enabled, but other entities such as system netboot
14215 * code might disable it.
14216 */
14217 val = tr32(MEMARB_MODE);
14218 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14219
9dc5e342
MC
14220 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14221 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14222 tg3_flag(tp, 5780_CLASS)) {
14223 if (tg3_flag(tp, PCIX_MODE)) {
14224 pci_read_config_dword(tp->pdev,
14225 tp->pcix_cap + PCI_X_STATUS,
14226 &val);
14227 tp->pci_fn = val & 0x7;
14228 }
14229 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14230 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14231 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14232 NIC_SRAM_CPMUSTAT_SIG) {
14233 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14234 tp->pci_fn = tp->pci_fn ? 1 : 0;
14235 }
14236 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14237 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14238 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14239 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14240 NIC_SRAM_CPMUSTAT_SIG) {
14241 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14242 TG3_CPMU_STATUS_FSHFT_5719;
14243 }
69f11c99
MC
14244 }
14245
7d0c41ef 14246 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14247 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14248 * determined before calling tg3_set_power_state() so that
14249 * we know whether or not to switch out of Vaux power.
14250 * When the flag is set, it means that GPIO1 is used for eeprom
14251 * write protect and also implies that it is a LOM where GPIOs
14252 * are not used to switch power.
6aa20a22 14253 */
7d0c41ef
MC
14254 tg3_get_eeprom_hw_cfg(tp);
14255
63c3a66f 14256 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14257 /* Allow reads and writes to the
14258 * APE register and memory space.
14259 */
14260 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14261 PCISTATE_ALLOW_APE_SHMEM_WR |
14262 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14263 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14264 pci_state_reg);
c9cab24e
MC
14265
14266 tg3_ape_lock_init(tp);
0d3031d9
MC
14267 }
14268
9936bcf6 14269 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14270 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14271 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14272 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14273 tg3_flag(tp, 57765_PLUS))
14274 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14275
16821285
MC
14276 /* Set up tp->grc_local_ctrl before calling
14277 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14278 * will bring 5700's external PHY out of reset.
314fba34
MC
14279 * It is also used as eeprom write protect on LOMs.
14280 */
14281 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14282 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14283 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14284 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14285 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14286 /* Unused GPIO3 must be driven as output on 5752 because there
14287 * are no pull-up resistors on unused GPIO pins.
14288 */
14289 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14290 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14291
321d32a0 14292 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14293 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14294 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14295 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14296
8d519ab2
MC
14297 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14298 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14299 /* Turn off the debug UART. */
14300 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14301 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14302 /* Keep VMain power. */
14303 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14304 GRC_LCLCTRL_GPIO_OUTPUT0;
14305 }
14306
16821285
MC
14307 /* Switch out of Vaux if it is a NIC */
14308 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14309
1da177e4
LT
14310 /* Derive initial jumbo mode from MTU assigned in
14311 * ether_setup() via the alloc_etherdev() call
14312 */
63c3a66f
JP
14313 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14314 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14315
14316 /* Determine WakeOnLan speed to use. */
14317 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14318 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14319 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14320 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14321 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14322 } else {
63c3a66f 14323 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14324 }
14325
7f97a4bd 14326 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14327 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14328
1da177e4 14329 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14330 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14331 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14332 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14333 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14334 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14335 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14336 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14337
14338 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14339 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14340 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14341 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14342 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14343
63c3a66f 14344 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14345 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14346 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14347 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14348 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14349 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14350 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14351 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14352 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14353 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14354 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14355 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14356 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14357 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14358 } else
f07e9af3 14359 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14360 }
1da177e4 14361
b2a5c19c
MC
14362 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14363 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14364 tp->phy_otp = tg3_read_otp_phycfg(tp);
14365 if (tp->phy_otp == 0)
14366 tp->phy_otp = TG3_OTP_DEFAULT;
14367 }
14368
63c3a66f 14369 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14370 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14371 else
14372 tp->mi_mode = MAC_MI_MODE_BASE;
14373
1da177e4 14374 tp->coalesce_mode = 0;
1da177e4
LT
14375 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14376 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14377 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14378
4d958473
MC
14379 /* Set these bits to enable statistics workaround. */
14380 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14381 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14382 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14383 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14384 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14385 }
14386
321d32a0
MC
14387 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14388 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14389 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14390
158d7abd
MC
14391 err = tg3_mdio_init(tp);
14392 if (err)
14393 return err;
1da177e4
LT
14394
14395 /* Initialize data/descriptor byte/word swapping. */
14396 val = tr32(GRC_MODE);
f2096f94
MC
14397 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14398 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14399 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14400 GRC_MODE_B2HRX_ENABLE |
14401 GRC_MODE_HTX2B_ENABLE |
14402 GRC_MODE_HOST_STACKUP);
14403 else
14404 val &= GRC_MODE_HOST_STACKUP;
14405
1da177e4
LT
14406 tw32(GRC_MODE, val | tp->grc_mode);
14407
14408 tg3_switch_clocks(tp);
14409
14410 /* Clear this out for sanity. */
14411 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14412
14413 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14414 &pci_state_reg);
14415 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14416 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14417 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14418
14419 if (chiprevid == CHIPREV_ID_5701_A0 ||
14420 chiprevid == CHIPREV_ID_5701_B0 ||
14421 chiprevid == CHIPREV_ID_5701_B2 ||
14422 chiprevid == CHIPREV_ID_5701_B5) {
14423 void __iomem *sram_base;
14424
14425 /* Write some dummy words into the SRAM status block
14426 * area, see if it reads back correctly. If the return
14427 * value is bad, force enable the PCIX workaround.
14428 */
14429 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14430
14431 writel(0x00000000, sram_base);
14432 writel(0x00000000, sram_base + 4);
14433 writel(0xffffffff, sram_base + 4);
14434 if (readl(sram_base) != 0x00000000)
63c3a66f 14435 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14436 }
14437 }
14438
14439 udelay(50);
14440 tg3_nvram_init(tp);
14441
14442 grc_misc_cfg = tr32(GRC_MISC_CFG);
14443 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14444
1da177e4
LT
14445 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14446 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14447 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14448 tg3_flag_set(tp, IS_5788);
1da177e4 14449
63c3a66f 14450 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14451 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14452 tg3_flag_set(tp, TAGGED_STATUS);
14453 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14454 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14455 HOSTCC_MODE_CLRTICK_TXBD);
14456
14457 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14458 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14459 tp->misc_host_ctrl);
14460 }
14461
3bda1258 14462 /* Preserve the APE MAC_MODE bits */
63c3a66f 14463 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14464 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14465 else
6e01b20b 14466 tp->mac_mode = 0;
3bda1258 14467
1da177e4
LT
14468 /* these are limited to 10/100 only */
14469 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14470 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14471 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14472 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14473 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14474 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14475 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14476 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14477 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14478 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14479 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14480 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14481 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14482 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14483 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14484 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14485
14486 err = tg3_phy_probe(tp);
14487 if (err) {
2445e461 14488 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14489 /* ... but do not return immediately ... */
b02fd9e3 14490 tg3_mdio_fini(tp);
1da177e4
LT
14491 }
14492
184b8904 14493 tg3_read_vpd(tp);
c4e6575c 14494 tg3_read_fw_ver(tp);
1da177e4 14495
f07e9af3
MC
14496 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14497 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14498 } else {
14499 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14500 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14501 else
f07e9af3 14502 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14503 }
14504
14505 /* 5700 {AX,BX} chips have a broken status block link
14506 * change bit implementation, so we must use the
14507 * status register in those cases.
14508 */
14509 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14510 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14511 else
63c3a66f 14512 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14513
14514 /* The led_ctrl is set during tg3_phy_probe, here we might
14515 * have to force the link status polling mechanism based
14516 * upon subsystem IDs.
14517 */
14518 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14519 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14520 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14521 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14522 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14523 }
14524
14525 /* For all SERDES we poll the MAC status register. */
f07e9af3 14526 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14527 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14528 else
63c3a66f 14529 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14530
9205fd9c 14531 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14532 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14533 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14534 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14535 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14536#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14537 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14538#endif
14539 }
1da177e4 14540
2c49a44d
MC
14541 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14542 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14543 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14544
2c49a44d 14545 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14546
14547 /* Increment the rx prod index on the rx std ring by at most
14548 * 8 for these chips to workaround hw errata.
14549 */
14550 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14551 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14552 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14553 tp->rx_std_max_post = 8;
14554
63c3a66f 14555 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14556 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14557 PCIE_PWR_MGMT_L1_THRESH_MSK;
14558
1da177e4
LT
14559 return err;
14560}
14561
49b6e95f 14562#ifdef CONFIG_SPARC
1da177e4
LT
14563static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14564{
14565 struct net_device *dev = tp->dev;
14566 struct pci_dev *pdev = tp->pdev;
49b6e95f 14567 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14568 const unsigned char *addr;
49b6e95f
DM
14569 int len;
14570
14571 addr = of_get_property(dp, "local-mac-address", &len);
14572 if (addr && len == 6) {
14573 memcpy(dev->dev_addr, addr, 6);
14574 memcpy(dev->perm_addr, dev->dev_addr, 6);
14575 return 0;
1da177e4
LT
14576 }
14577 return -ENODEV;
14578}
14579
14580static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14581{
14582 struct net_device *dev = tp->dev;
14583
14584 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14585 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14586 return 0;
14587}
14588#endif
14589
14590static int __devinit tg3_get_device_address(struct tg3 *tp)
14591{
14592 struct net_device *dev = tp->dev;
14593 u32 hi, lo, mac_offset;
008652b3 14594 int addr_ok = 0;
1da177e4 14595
49b6e95f 14596#ifdef CONFIG_SPARC
1da177e4
LT
14597 if (!tg3_get_macaddr_sparc(tp))
14598 return 0;
14599#endif
14600
14601 mac_offset = 0x7c;
6ff6f81d 14602 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14603 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14604 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14605 mac_offset = 0xcc;
14606 if (tg3_nvram_lock(tp))
14607 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14608 else
14609 tg3_nvram_unlock(tp);
63c3a66f 14610 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14611 if (tp->pci_fn & 1)
a1b950d5 14612 mac_offset = 0xcc;
69f11c99 14613 if (tp->pci_fn > 1)
a50d0796 14614 mac_offset += 0x18c;
a1b950d5 14615 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14616 mac_offset = 0x10;
1da177e4
LT
14617
14618 /* First try to get it from MAC address mailbox. */
14619 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14620 if ((hi >> 16) == 0x484b) {
14621 dev->dev_addr[0] = (hi >> 8) & 0xff;
14622 dev->dev_addr[1] = (hi >> 0) & 0xff;
14623
14624 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14625 dev->dev_addr[2] = (lo >> 24) & 0xff;
14626 dev->dev_addr[3] = (lo >> 16) & 0xff;
14627 dev->dev_addr[4] = (lo >> 8) & 0xff;
14628 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14629
008652b3
MC
14630 /* Some old bootcode may report a 0 MAC address in SRAM */
14631 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14632 }
14633 if (!addr_ok) {
14634 /* Next, try NVRAM. */
63c3a66f 14635 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14636 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14637 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14638 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14639 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14640 }
14641 /* Finally just fetch it out of the MAC control regs. */
14642 else {
14643 hi = tr32(MAC_ADDR_0_HIGH);
14644 lo = tr32(MAC_ADDR_0_LOW);
14645
14646 dev->dev_addr[5] = lo & 0xff;
14647 dev->dev_addr[4] = (lo >> 8) & 0xff;
14648 dev->dev_addr[3] = (lo >> 16) & 0xff;
14649 dev->dev_addr[2] = (lo >> 24) & 0xff;
14650 dev->dev_addr[1] = hi & 0xff;
14651 dev->dev_addr[0] = (hi >> 8) & 0xff;
14652 }
1da177e4
LT
14653 }
14654
14655 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14656#ifdef CONFIG_SPARC
1da177e4
LT
14657 if (!tg3_get_default_macaddr_sparc(tp))
14658 return 0;
14659#endif
14660 return -EINVAL;
14661 }
2ff43697 14662 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14663 return 0;
14664}
14665
59e6b434
DM
14666#define BOUNDARY_SINGLE_CACHELINE 1
14667#define BOUNDARY_MULTI_CACHELINE 2
14668
14669static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14670{
14671 int cacheline_size;
14672 u8 byte;
14673 int goal;
14674
14675 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14676 if (byte == 0)
14677 cacheline_size = 1024;
14678 else
14679 cacheline_size = (int) byte * 4;
14680
14681 /* On 5703 and later chips, the boundary bits have no
14682 * effect.
14683 */
14684 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14685 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14686 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14687 goto out;
14688
14689#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14690 goal = BOUNDARY_MULTI_CACHELINE;
14691#else
14692#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14693 goal = BOUNDARY_SINGLE_CACHELINE;
14694#else
14695 goal = 0;
14696#endif
14697#endif
14698
63c3a66f 14699 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14700 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14701 goto out;
14702 }
14703
59e6b434
DM
14704 if (!goal)
14705 goto out;
14706
14707 /* PCI controllers on most RISC systems tend to disconnect
14708 * when a device tries to burst across a cache-line boundary.
14709 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14710 *
14711 * Unfortunately, for PCI-E there are only limited
14712 * write-side controls for this, and thus for reads
14713 * we will still get the disconnects. We'll also waste
14714 * these PCI cycles for both read and write for chips
14715 * other than 5700 and 5701 which do not implement the
14716 * boundary bits.
14717 */
63c3a66f 14718 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14719 switch (cacheline_size) {
14720 case 16:
14721 case 32:
14722 case 64:
14723 case 128:
14724 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14725 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14726 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14727 } else {
14728 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14729 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14730 }
14731 break;
14732
14733 case 256:
14734 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14735 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14736 break;
14737
14738 default:
14739 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14740 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14741 break;
855e1111 14742 }
63c3a66f 14743 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14744 switch (cacheline_size) {
14745 case 16:
14746 case 32:
14747 case 64:
14748 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14749 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14750 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14751 break;
14752 }
14753 /* fallthrough */
14754 case 128:
14755 default:
14756 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14757 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14758 break;
855e1111 14759 }
59e6b434
DM
14760 } else {
14761 switch (cacheline_size) {
14762 case 16:
14763 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14764 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14765 DMA_RWCTRL_WRITE_BNDRY_16);
14766 break;
14767 }
14768 /* fallthrough */
14769 case 32:
14770 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14771 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14772 DMA_RWCTRL_WRITE_BNDRY_32);
14773 break;
14774 }
14775 /* fallthrough */
14776 case 64:
14777 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14778 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14779 DMA_RWCTRL_WRITE_BNDRY_64);
14780 break;
14781 }
14782 /* fallthrough */
14783 case 128:
14784 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14785 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14786 DMA_RWCTRL_WRITE_BNDRY_128);
14787 break;
14788 }
14789 /* fallthrough */
14790 case 256:
14791 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14792 DMA_RWCTRL_WRITE_BNDRY_256);
14793 break;
14794 case 512:
14795 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14796 DMA_RWCTRL_WRITE_BNDRY_512);
14797 break;
14798 case 1024:
14799 default:
14800 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14801 DMA_RWCTRL_WRITE_BNDRY_1024);
14802 break;
855e1111 14803 }
59e6b434
DM
14804 }
14805
14806out:
14807 return val;
14808}
14809
1da177e4
LT
14810static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14811{
14812 struct tg3_internal_buffer_desc test_desc;
14813 u32 sram_dma_descs;
14814 int i, ret;
14815
14816 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14817
14818 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14819 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14820 tw32(RDMAC_STATUS, 0);
14821 tw32(WDMAC_STATUS, 0);
14822
14823 tw32(BUFMGR_MODE, 0);
14824 tw32(FTQ_RESET, 0);
14825
14826 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14827 test_desc.addr_lo = buf_dma & 0xffffffff;
14828 test_desc.nic_mbuf = 0x00002100;
14829 test_desc.len = size;
14830
14831 /*
14832 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14833 * the *second* time the tg3 driver was getting loaded after an
14834 * initial scan.
14835 *
14836 * Broadcom tells me:
14837 * ...the DMA engine is connected to the GRC block and a DMA
14838 * reset may affect the GRC block in some unpredictable way...
14839 * The behavior of resets to individual blocks has not been tested.
14840 *
14841 * Broadcom noted the GRC reset will also reset all sub-components.
14842 */
14843 if (to_device) {
14844 test_desc.cqid_sqid = (13 << 8) | 2;
14845
14846 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14847 udelay(40);
14848 } else {
14849 test_desc.cqid_sqid = (16 << 8) | 7;
14850
14851 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14852 udelay(40);
14853 }
14854 test_desc.flags = 0x00000005;
14855
14856 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14857 u32 val;
14858
14859 val = *(((u32 *)&test_desc) + i);
14860 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14861 sram_dma_descs + (i * sizeof(u32)));
14862 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14863 }
14864 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14865
859a5887 14866 if (to_device)
1da177e4 14867 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14868 else
1da177e4 14869 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14870
14871 ret = -ENODEV;
14872 for (i = 0; i < 40; i++) {
14873 u32 val;
14874
14875 if (to_device)
14876 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14877 else
14878 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14879 if ((val & 0xffff) == sram_dma_descs) {
14880 ret = 0;
14881 break;
14882 }
14883
14884 udelay(100);
14885 }
14886
14887 return ret;
14888}
14889
ded7340d 14890#define TEST_BUFFER_SIZE 0x2000
1da177e4 14891
4143470c 14892static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14893 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14894 { },
14895};
14896
1da177e4
LT
14897static int __devinit tg3_test_dma(struct tg3 *tp)
14898{
14899 dma_addr_t buf_dma;
59e6b434 14900 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14901 int ret = 0;
1da177e4 14902
4bae65c8
MC
14903 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14904 &buf_dma, GFP_KERNEL);
1da177e4
LT
14905 if (!buf) {
14906 ret = -ENOMEM;
14907 goto out_nofree;
14908 }
14909
14910 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14911 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14912
59e6b434 14913 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14914
63c3a66f 14915 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14916 goto out;
14917
63c3a66f 14918 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14919 /* DMA read watermark not used on PCIE */
14920 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14921 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14922 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14923 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14924 tp->dma_rwctrl |= 0x003f0000;
14925 else
14926 tp->dma_rwctrl |= 0x003f000f;
14927 } else {
14928 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14929 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14930 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14931 u32 read_water = 0x7;
1da177e4 14932
4a29cc2e
MC
14933 /* If the 5704 is behind the EPB bridge, we can
14934 * do the less restrictive ONE_DMA workaround for
14935 * better performance.
14936 */
63c3a66f 14937 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14938 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14939 tp->dma_rwctrl |= 0x8000;
14940 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14941 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14942
49afdeb6
MC
14943 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14944 read_water = 4;
59e6b434 14945 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14946 tp->dma_rwctrl |=
14947 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14948 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14949 (1 << 23);
4cf78e4f
MC
14950 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14951 /* 5780 always in PCIX mode */
14952 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14953 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14954 /* 5714 always in PCIX mode */
14955 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14956 } else {
14957 tp->dma_rwctrl |= 0x001b000f;
14958 }
14959 }
14960
14961 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14962 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14963 tp->dma_rwctrl &= 0xfffffff0;
14964
14965 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14966 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14967 /* Remove this if it causes problems for some boards. */
14968 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14969
14970 /* On 5700/5701 chips, we need to set this bit.
14971 * Otherwise the chip will issue cacheline transactions
14972 * to streamable DMA memory with not all the byte
14973 * enables turned on. This is an error on several
14974 * RISC PCI controllers, in particular sparc64.
14975 *
14976 * On 5703/5704 chips, this bit has been reassigned
14977 * a different meaning. In particular, it is used
14978 * on those chips to enable a PCI-X workaround.
14979 */
14980 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14981 }
14982
14983 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14984
14985#if 0
14986 /* Unneeded, already done by tg3_get_invariants. */
14987 tg3_switch_clocks(tp);
14988#endif
14989
1da177e4
LT
14990 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14991 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14992 goto out;
14993
59e6b434
DM
14994 /* It is best to perform DMA test with maximum write burst size
14995 * to expose the 5700/5701 write DMA bug.
14996 */
14997 saved_dma_rwctrl = tp->dma_rwctrl;
14998 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14999 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15000
1da177e4
LT
15001 while (1) {
15002 u32 *p = buf, i;
15003
15004 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15005 p[i] = i;
15006
15007 /* Send the buffer to the chip. */
15008 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15009 if (ret) {
2445e461
MC
15010 dev_err(&tp->pdev->dev,
15011 "%s: Buffer write failed. err = %d\n",
15012 __func__, ret);
1da177e4
LT
15013 break;
15014 }
15015
15016#if 0
15017 /* validate data reached card RAM correctly. */
15018 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15019 u32 val;
15020 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15021 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15022 dev_err(&tp->pdev->dev,
15023 "%s: Buffer corrupted on device! "
15024 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15025 /* ret = -ENODEV here? */
15026 }
15027 p[i] = 0;
15028 }
15029#endif
15030 /* Now read it back. */
15031 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15032 if (ret) {
5129c3a3
MC
15033 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15034 "err = %d\n", __func__, ret);
1da177e4
LT
15035 break;
15036 }
15037
15038 /* Verify it. */
15039 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15040 if (p[i] == i)
15041 continue;
15042
59e6b434
DM
15043 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15044 DMA_RWCTRL_WRITE_BNDRY_16) {
15045 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15046 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15047 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15048 break;
15049 } else {
2445e461
MC
15050 dev_err(&tp->pdev->dev,
15051 "%s: Buffer corrupted on read back! "
15052 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15053 ret = -ENODEV;
15054 goto out;
15055 }
15056 }
15057
15058 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15059 /* Success. */
15060 ret = 0;
15061 break;
15062 }
15063 }
59e6b434
DM
15064 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15065 DMA_RWCTRL_WRITE_BNDRY_16) {
15066 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15067 * now look for chipsets that are known to expose the
15068 * DMA bug without failing the test.
59e6b434 15069 */
4143470c 15070 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15071 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15072 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15073 } else {
6d1cfbab
MC
15074 /* Safe to use the calculated DMA boundary. */
15075 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15076 }
6d1cfbab 15077
59e6b434
DM
15078 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15079 }
1da177e4
LT
15080
15081out:
4bae65c8 15082 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15083out_nofree:
15084 return ret;
15085}
15086
1da177e4
LT
15087static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15088{
63c3a66f 15089 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15090 tp->bufmgr_config.mbuf_read_dma_low_water =
15091 DEFAULT_MB_RDMA_LOW_WATER_5705;
15092 tp->bufmgr_config.mbuf_mac_rx_low_water =
15093 DEFAULT_MB_MACRX_LOW_WATER_57765;
15094 tp->bufmgr_config.mbuf_high_water =
15095 DEFAULT_MB_HIGH_WATER_57765;
15096
15097 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15098 DEFAULT_MB_RDMA_LOW_WATER_5705;
15099 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15100 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15101 tp->bufmgr_config.mbuf_high_water_jumbo =
15102 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15103 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15104 tp->bufmgr_config.mbuf_read_dma_low_water =
15105 DEFAULT_MB_RDMA_LOW_WATER_5705;
15106 tp->bufmgr_config.mbuf_mac_rx_low_water =
15107 DEFAULT_MB_MACRX_LOW_WATER_5705;
15108 tp->bufmgr_config.mbuf_high_water =
15109 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15111 tp->bufmgr_config.mbuf_mac_rx_low_water =
15112 DEFAULT_MB_MACRX_LOW_WATER_5906;
15113 tp->bufmgr_config.mbuf_high_water =
15114 DEFAULT_MB_HIGH_WATER_5906;
15115 }
fdfec172
MC
15116
15117 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15118 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15119 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15120 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15121 tp->bufmgr_config.mbuf_high_water_jumbo =
15122 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15123 } else {
15124 tp->bufmgr_config.mbuf_read_dma_low_water =
15125 DEFAULT_MB_RDMA_LOW_WATER;
15126 tp->bufmgr_config.mbuf_mac_rx_low_water =
15127 DEFAULT_MB_MACRX_LOW_WATER;
15128 tp->bufmgr_config.mbuf_high_water =
15129 DEFAULT_MB_HIGH_WATER;
15130
15131 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15132 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15133 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15134 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15135 tp->bufmgr_config.mbuf_high_water_jumbo =
15136 DEFAULT_MB_HIGH_WATER_JUMBO;
15137 }
1da177e4
LT
15138
15139 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15140 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15141}
15142
15143static char * __devinit tg3_phy_string(struct tg3 *tp)
15144{
79eb6904
MC
15145 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15146 case TG3_PHY_ID_BCM5400: return "5400";
15147 case TG3_PHY_ID_BCM5401: return "5401";
15148 case TG3_PHY_ID_BCM5411: return "5411";
15149 case TG3_PHY_ID_BCM5701: return "5701";
15150 case TG3_PHY_ID_BCM5703: return "5703";
15151 case TG3_PHY_ID_BCM5704: return "5704";
15152 case TG3_PHY_ID_BCM5705: return "5705";
15153 case TG3_PHY_ID_BCM5750: return "5750";
15154 case TG3_PHY_ID_BCM5752: return "5752";
15155 case TG3_PHY_ID_BCM5714: return "5714";
15156 case TG3_PHY_ID_BCM5780: return "5780";
15157 case TG3_PHY_ID_BCM5755: return "5755";
15158 case TG3_PHY_ID_BCM5787: return "5787";
15159 case TG3_PHY_ID_BCM5784: return "5784";
15160 case TG3_PHY_ID_BCM5756: return "5722/5756";
15161 case TG3_PHY_ID_BCM5906: return "5906";
15162 case TG3_PHY_ID_BCM5761: return "5761";
15163 case TG3_PHY_ID_BCM5718C: return "5718C";
15164 case TG3_PHY_ID_BCM5718S: return "5718S";
15165 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15166 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15167 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15168 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15169 case 0: return "serdes";
15170 default: return "unknown";
855e1111 15171 }
1da177e4
LT
15172}
15173
f9804ddb
MC
15174static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15175{
63c3a66f 15176 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15177 strcpy(str, "PCI Express");
15178 return str;
63c3a66f 15179 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15180 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15181
15182 strcpy(str, "PCIX:");
15183
15184 if ((clock_ctrl == 7) ||
15185 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15186 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15187 strcat(str, "133MHz");
15188 else if (clock_ctrl == 0)
15189 strcat(str, "33MHz");
15190 else if (clock_ctrl == 2)
15191 strcat(str, "50MHz");
15192 else if (clock_ctrl == 4)
15193 strcat(str, "66MHz");
15194 else if (clock_ctrl == 6)
15195 strcat(str, "100MHz");
f9804ddb
MC
15196 } else {
15197 strcpy(str, "PCI:");
63c3a66f 15198 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15199 strcat(str, "66MHz");
15200 else
15201 strcat(str, "33MHz");
15202 }
63c3a66f 15203 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15204 strcat(str, ":32-bit");
15205 else
15206 strcat(str, ":64-bit");
15207 return str;
15208}
15209
8c2dc7e1 15210static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15211{
15212 struct pci_dev *peer;
15213 unsigned int func, devnr = tp->pdev->devfn & ~7;
15214
15215 for (func = 0; func < 8; func++) {
15216 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15217 if (peer && peer != tp->pdev)
15218 break;
15219 pci_dev_put(peer);
15220 }
16fe9d74
MC
15221 /* 5704 can be configured in single-port mode, set peer to
15222 * tp->pdev in that case.
15223 */
15224 if (!peer) {
15225 peer = tp->pdev;
15226 return peer;
15227 }
1da177e4
LT
15228
15229 /*
15230 * We don't need to keep the refcount elevated; there's no way
15231 * to remove one half of this device without removing the other
15232 */
15233 pci_dev_put(peer);
15234
15235 return peer;
15236}
15237
15f9850d
DM
15238static void __devinit tg3_init_coal(struct tg3 *tp)
15239{
15240 struct ethtool_coalesce *ec = &tp->coal;
15241
15242 memset(ec, 0, sizeof(*ec));
15243 ec->cmd = ETHTOOL_GCOALESCE;
15244 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15245 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15246 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15247 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15248 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15249 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15250 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15251 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15252 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15253
15254 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15255 HOSTCC_MODE_CLRTICK_TXBD)) {
15256 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15257 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15258 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15259 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15260 }
d244c892 15261
63c3a66f 15262 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15263 ec->rx_coalesce_usecs_irq = 0;
15264 ec->tx_coalesce_usecs_irq = 0;
15265 ec->stats_block_coalesce_usecs = 0;
15266 }
15f9850d
DM
15267}
15268
7c7d64b8
SH
15269static const struct net_device_ops tg3_netdev_ops = {
15270 .ndo_open = tg3_open,
15271 .ndo_stop = tg3_close,
00829823 15272 .ndo_start_xmit = tg3_start_xmit,
511d2224 15273 .ndo_get_stats64 = tg3_get_stats64,
00829823 15274 .ndo_validate_addr = eth_validate_addr,
afc4b13d 15275 .ndo_set_rx_mode = tg3_set_rx_mode,
00829823
SH
15276 .ndo_set_mac_address = tg3_set_mac_addr,
15277 .ndo_do_ioctl = tg3_ioctl,
15278 .ndo_tx_timeout = tg3_tx_timeout,
15279 .ndo_change_mtu = tg3_change_mtu,
dc668910 15280 .ndo_fix_features = tg3_fix_features,
06c03c02 15281 .ndo_set_features = tg3_set_features,
00829823
SH
15282#ifdef CONFIG_NET_POLL_CONTROLLER
15283 .ndo_poll_controller = tg3_poll_controller,
15284#endif
15285};
15286
1da177e4
LT
15287static int __devinit tg3_init_one(struct pci_dev *pdev,
15288 const struct pci_device_id *ent)
15289{
1da177e4
LT
15290 struct net_device *dev;
15291 struct tg3 *tp;
646c9edd
MC
15292 int i, err, pm_cap;
15293 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15294 char str[40];
72f2afb8 15295 u64 dma_mask, persist_dma_mask;
c8f44aff 15296 netdev_features_t features = 0;
1da177e4 15297
05dbe005 15298 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15299
15300 err = pci_enable_device(pdev);
15301 if (err) {
2445e461 15302 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15303 return err;
15304 }
15305
1da177e4
LT
15306 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15307 if (err) {
2445e461 15308 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15309 goto err_out_disable_pdev;
15310 }
15311
15312 pci_set_master(pdev);
15313
15314 /* Find power-management capability. */
15315 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15316 if (pm_cap == 0) {
2445e461
MC
15317 dev_err(&pdev->dev,
15318 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15319 err = -EIO;
15320 goto err_out_free_res;
15321 }
15322
16821285
MC
15323 err = pci_set_power_state(pdev, PCI_D0);
15324 if (err) {
15325 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15326 goto err_out_free_res;
15327 }
15328
fe5f5787 15329 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15330 if (!dev) {
2445e461 15331 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15332 err = -ENOMEM;
16821285 15333 goto err_out_power_down;
1da177e4
LT
15334 }
15335
1da177e4
LT
15336 SET_NETDEV_DEV(dev, &pdev->dev);
15337
1da177e4
LT
15338 tp = netdev_priv(dev);
15339 tp->pdev = pdev;
15340 tp->dev = dev;
15341 tp->pm_cap = pm_cap;
1da177e4
LT
15342 tp->rx_mode = TG3_DEF_RX_MODE;
15343 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15344
1da177e4
LT
15345 if (tg3_debug > 0)
15346 tp->msg_enable = tg3_debug;
15347 else
15348 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15349
15350 /* The word/byte swap controls here control register access byte
15351 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15352 * setting below.
15353 */
15354 tp->misc_host_ctrl =
15355 MISC_HOST_CTRL_MASK_PCI_INT |
15356 MISC_HOST_CTRL_WORD_SWAP |
15357 MISC_HOST_CTRL_INDIR_ACCESS |
15358 MISC_HOST_CTRL_PCISTATE_RW;
15359
15360 /* The NONFRM (non-frame) byte/word swap controls take effect
15361 * on descriptor entries, anything which isn't packet data.
15362 *
15363 * The StrongARM chips on the board (one for tx, one for rx)
15364 * are running in big-endian mode.
15365 */
15366 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15367 GRC_MODE_WSWAP_NONFRM_DATA);
15368#ifdef __BIG_ENDIAN
15369 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15370#endif
15371 spin_lock_init(&tp->lock);
1da177e4 15372 spin_lock_init(&tp->indirect_lock);
c4028958 15373 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15374
d5fe488a 15375 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15376 if (!tp->regs) {
ab96b241 15377 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15378 err = -ENOMEM;
15379 goto err_out_free_dev;
15380 }
15381
c9cab24e
MC
15382 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15383 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15384 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15385 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15386 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15387 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15388 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15389 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15390 tg3_flag_set(tp, ENABLE_APE);
15391 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15392 if (!tp->aperegs) {
15393 dev_err(&pdev->dev,
15394 "Cannot map APE registers, aborting\n");
15395 err = -ENOMEM;
15396 goto err_out_iounmap;
15397 }
15398 }
15399
1da177e4
LT
15400 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15401 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15402
1da177e4 15403 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15404 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15405 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15406 dev->irq = pdev->irq;
1da177e4
LT
15407
15408 err = tg3_get_invariants(tp);
15409 if (err) {
ab96b241
MC
15410 dev_err(&pdev->dev,
15411 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15412 goto err_out_apeunmap;
1da177e4
LT
15413 }
15414
4a29cc2e
MC
15415 /* The EPB bridge inside 5714, 5715, and 5780 and any
15416 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15417 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15418 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15419 * do DMA address check in tg3_start_xmit().
15420 */
63c3a66f 15421 if (tg3_flag(tp, IS_5788))
284901a9 15422 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15423 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15424 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15425#ifdef CONFIG_HIGHMEM
6a35528a 15426 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15427#endif
4a29cc2e 15428 } else
6a35528a 15429 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15430
15431 /* Configure DMA attributes. */
284901a9 15432 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15433 err = pci_set_dma_mask(pdev, dma_mask);
15434 if (!err) {
0da0606f 15435 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15436 err = pci_set_consistent_dma_mask(pdev,
15437 persist_dma_mask);
15438 if (err < 0) {
ab96b241
MC
15439 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15440 "DMA for consistent allocations\n");
c9cab24e 15441 goto err_out_apeunmap;
72f2afb8
MC
15442 }
15443 }
15444 }
284901a9
YH
15445 if (err || dma_mask == DMA_BIT_MASK(32)) {
15446 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15447 if (err) {
ab96b241
MC
15448 dev_err(&pdev->dev,
15449 "No usable DMA configuration, aborting\n");
c9cab24e 15450 goto err_out_apeunmap;
72f2afb8
MC
15451 }
15452 }
15453
fdfec172 15454 tg3_init_bufmgr_config(tp);
1da177e4 15455
0da0606f
MC
15456 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15457
15458 /* 5700 B0 chips do not support checksumming correctly due
15459 * to hardware bugs.
15460 */
15461 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15462 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15463
15464 if (tg3_flag(tp, 5755_PLUS))
15465 features |= NETIF_F_IPV6_CSUM;
15466 }
15467
4e3a7aaa
MC
15468 /* TSO is on by default on chips that support hardware TSO.
15469 * Firmware TSO on older chips gives lower performance, so it
15470 * is off by default, but can be enabled using ethtool.
15471 */
63c3a66f
JP
15472 if ((tg3_flag(tp, HW_TSO_1) ||
15473 tg3_flag(tp, HW_TSO_2) ||
15474 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15475 (features & NETIF_F_IP_CSUM))
15476 features |= NETIF_F_TSO;
63c3a66f 15477 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15478 if (features & NETIF_F_IPV6_CSUM)
15479 features |= NETIF_F_TSO6;
63c3a66f 15480 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15481 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15482 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15483 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15484 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15485 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15486 features |= NETIF_F_TSO_ECN;
b0026624 15487 }
1da177e4 15488
d542fe27
MC
15489 dev->features |= features;
15490 dev->vlan_features |= features;
15491
06c03c02
MB
15492 /*
15493 * Add loopback capability only for a subset of devices that support
15494 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15495 * loopback for the remaining devices.
15496 */
15497 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15498 !tg3_flag(tp, CPMU_PRESENT))
15499 /* Add the loopback capability */
0da0606f
MC
15500 features |= NETIF_F_LOOPBACK;
15501
0da0606f 15502 dev->hw_features |= features;
06c03c02 15503
1da177e4 15504 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15505 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15506 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15507 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15508 tp->rx_pending = 63;
15509 }
15510
1da177e4
LT
15511 err = tg3_get_device_address(tp);
15512 if (err) {
ab96b241
MC
15513 dev_err(&pdev->dev,
15514 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15515 goto err_out_apeunmap;
c88864df
MC
15516 }
15517
1da177e4
LT
15518 /*
15519 * Reset chip in case UNDI or EFI driver did not shutdown
15520 * DMA self test will enable WDMAC and we'll see (spurious)
15521 * pending DMA on the PCI bus at that point.
15522 */
15523 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15524 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15525 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15526 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15527 }
15528
15529 err = tg3_test_dma(tp);
15530 if (err) {
ab96b241 15531 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15532 goto err_out_apeunmap;
1da177e4
LT
15533 }
15534
78f90dcf
MC
15535 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15536 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15537 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15538 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15539 struct tg3_napi *tnapi = &tp->napi[i];
15540
15541 tnapi->tp = tp;
15542 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15543
15544 tnapi->int_mbox = intmbx;
93a700a9 15545 if (i <= 4)
78f90dcf
MC
15546 intmbx += 0x8;
15547 else
15548 intmbx += 0x4;
15549
15550 tnapi->consmbox = rcvmbx;
15551 tnapi->prodmbox = sndmbx;
15552
66cfd1bd 15553 if (i)
78f90dcf 15554 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15555 else
78f90dcf 15556 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15557
63c3a66f 15558 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15559 break;
15560
15561 /*
15562 * If we support MSIX, we'll be using RSS. If we're using
15563 * RSS, the first vector only handles link interrupts and the
15564 * remaining vectors handle rx and tx interrupts. Reuse the
15565 * mailbox values for the next iteration. The values we setup
15566 * above are still useful for the single vectored mode.
15567 */
15568 if (!i)
15569 continue;
15570
15571 rcvmbx += 0x8;
15572
15573 if (sndmbx & 0x4)
15574 sndmbx -= 0x4;
15575 else
15576 sndmbx += 0xc;
15577 }
15578
15f9850d
DM
15579 tg3_init_coal(tp);
15580
c49a1561
MC
15581 pci_set_drvdata(pdev, dev);
15582
cd0d7228
MC
15583 if (tg3_flag(tp, 5717_PLUS)) {
15584 /* Resume a low-power mode */
15585 tg3_frob_aux_power(tp, false);
15586 }
15587
1da177e4
LT
15588 err = register_netdev(dev);
15589 if (err) {
ab96b241 15590 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15591 goto err_out_apeunmap;
1da177e4
LT
15592 }
15593
05dbe005
JP
15594 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15595 tp->board_part_number,
15596 tp->pci_chip_rev_id,
15597 tg3_bus_string(tp, str),
15598 dev->dev_addr);
1da177e4 15599
f07e9af3 15600 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15601 struct phy_device *phydev;
15602 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15603 netdev_info(dev,
15604 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15605 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15606 } else {
15607 char *ethtype;
15608
15609 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15610 ethtype = "10/100Base-TX";
15611 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15612 ethtype = "1000Base-SX";
15613 else
15614 ethtype = "10/100/1000Base-T";
15615
5129c3a3 15616 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15617 "(WireSpeed[%d], EEE[%d])\n",
15618 tg3_phy_string(tp), ethtype,
15619 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15620 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15621 }
05dbe005
JP
15622
15623 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15624 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15625 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15626 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15627 tg3_flag(tp, ENABLE_ASF) != 0,
15628 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15629 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15630 tp->dma_rwctrl,
15631 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15632 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15633
b45aa2f6
MC
15634 pci_save_state(pdev);
15635
1da177e4
LT
15636 return 0;
15637
0d3031d9
MC
15638err_out_apeunmap:
15639 if (tp->aperegs) {
15640 iounmap(tp->aperegs);
15641 tp->aperegs = NULL;
15642 }
15643
1da177e4 15644err_out_iounmap:
6892914f
MC
15645 if (tp->regs) {
15646 iounmap(tp->regs);
22abe310 15647 tp->regs = NULL;
6892914f 15648 }
1da177e4
LT
15649
15650err_out_free_dev:
15651 free_netdev(dev);
15652
16821285
MC
15653err_out_power_down:
15654 pci_set_power_state(pdev, PCI_D3hot);
15655
1da177e4
LT
15656err_out_free_res:
15657 pci_release_regions(pdev);
15658
15659err_out_disable_pdev:
15660 pci_disable_device(pdev);
15661 pci_set_drvdata(pdev, NULL);
15662 return err;
15663}
15664
15665static void __devexit tg3_remove_one(struct pci_dev *pdev)
15666{
15667 struct net_device *dev = pci_get_drvdata(pdev);
15668
15669 if (dev) {
15670 struct tg3 *tp = netdev_priv(dev);
15671
077f849d
JSR
15672 if (tp->fw)
15673 release_firmware(tp->fw);
15674
db219973 15675 tg3_reset_task_cancel(tp);
158d7abd 15676
e730c823 15677 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15678 tg3_phy_fini(tp);
158d7abd 15679 tg3_mdio_fini(tp);
b02fd9e3 15680 }
158d7abd 15681
1da177e4 15682 unregister_netdev(dev);
0d3031d9
MC
15683 if (tp->aperegs) {
15684 iounmap(tp->aperegs);
15685 tp->aperegs = NULL;
15686 }
6892914f
MC
15687 if (tp->regs) {
15688 iounmap(tp->regs);
22abe310 15689 tp->regs = NULL;
6892914f 15690 }
1da177e4
LT
15691 free_netdev(dev);
15692 pci_release_regions(pdev);
15693 pci_disable_device(pdev);
15694 pci_set_drvdata(pdev, NULL);
15695 }
15696}
15697
aa6027ca 15698#ifdef CONFIG_PM_SLEEP
c866b7ea 15699static int tg3_suspend(struct device *device)
1da177e4 15700{
c866b7ea 15701 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15702 struct net_device *dev = pci_get_drvdata(pdev);
15703 struct tg3 *tp = netdev_priv(dev);
15704 int err;
15705
15706 if (!netif_running(dev))
15707 return 0;
15708
db219973 15709 tg3_reset_task_cancel(tp);
b02fd9e3 15710 tg3_phy_stop(tp);
1da177e4
LT
15711 tg3_netif_stop(tp);
15712
15713 del_timer_sync(&tp->timer);
15714
f47c11ee 15715 tg3_full_lock(tp, 1);
1da177e4 15716 tg3_disable_ints(tp);
f47c11ee 15717 tg3_full_unlock(tp);
1da177e4
LT
15718
15719 netif_device_detach(dev);
15720
f47c11ee 15721 tg3_full_lock(tp, 0);
944d980e 15722 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15723 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15724 tg3_full_unlock(tp);
1da177e4 15725
c866b7ea 15726 err = tg3_power_down_prepare(tp);
1da177e4 15727 if (err) {
b02fd9e3
MC
15728 int err2;
15729
f47c11ee 15730 tg3_full_lock(tp, 0);
1da177e4 15731
63c3a66f 15732 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15733 err2 = tg3_restart_hw(tp, 1);
15734 if (err2)
b9ec6c1b 15735 goto out;
1da177e4
LT
15736
15737 tp->timer.expires = jiffies + tp->timer_offset;
15738 add_timer(&tp->timer);
15739
15740 netif_device_attach(dev);
15741 tg3_netif_start(tp);
15742
b9ec6c1b 15743out:
f47c11ee 15744 tg3_full_unlock(tp);
b02fd9e3
MC
15745
15746 if (!err2)
15747 tg3_phy_start(tp);
1da177e4
LT
15748 }
15749
15750 return err;
15751}
15752
c866b7ea 15753static int tg3_resume(struct device *device)
1da177e4 15754{
c866b7ea 15755 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15756 struct net_device *dev = pci_get_drvdata(pdev);
15757 struct tg3 *tp = netdev_priv(dev);
15758 int err;
15759
15760 if (!netif_running(dev))
15761 return 0;
15762
1da177e4
LT
15763 netif_device_attach(dev);
15764
f47c11ee 15765 tg3_full_lock(tp, 0);
1da177e4 15766
63c3a66f 15767 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15768 err = tg3_restart_hw(tp, 1);
15769 if (err)
15770 goto out;
1da177e4
LT
15771
15772 tp->timer.expires = jiffies + tp->timer_offset;
15773 add_timer(&tp->timer);
15774
1da177e4
LT
15775 tg3_netif_start(tp);
15776
b9ec6c1b 15777out:
f47c11ee 15778 tg3_full_unlock(tp);
1da177e4 15779
b02fd9e3
MC
15780 if (!err)
15781 tg3_phy_start(tp);
15782
b9ec6c1b 15783 return err;
1da177e4
LT
15784}
15785
c866b7ea 15786static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15787#define TG3_PM_OPS (&tg3_pm_ops)
15788
15789#else
15790
15791#define TG3_PM_OPS NULL
15792
15793#endif /* CONFIG_PM_SLEEP */
c866b7ea 15794
b45aa2f6
MC
15795/**
15796 * tg3_io_error_detected - called when PCI error is detected
15797 * @pdev: Pointer to PCI device
15798 * @state: The current pci connection state
15799 *
15800 * This function is called after a PCI bus error affecting
15801 * this device has been detected.
15802 */
15803static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15804 pci_channel_state_t state)
15805{
15806 struct net_device *netdev = pci_get_drvdata(pdev);
15807 struct tg3 *tp = netdev_priv(netdev);
15808 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15809
15810 netdev_info(netdev, "PCI I/O error detected\n");
15811
15812 rtnl_lock();
15813
15814 if (!netif_running(netdev))
15815 goto done;
15816
15817 tg3_phy_stop(tp);
15818
15819 tg3_netif_stop(tp);
15820
15821 del_timer_sync(&tp->timer);
b45aa2f6
MC
15822
15823 /* Want to make sure that the reset task doesn't run */
db219973 15824 tg3_reset_task_cancel(tp);
63c3a66f 15825 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
b45aa2f6
MC
15826
15827 netif_device_detach(netdev);
15828
15829 /* Clean up software state, even if MMIO is blocked */
15830 tg3_full_lock(tp, 0);
15831 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15832 tg3_full_unlock(tp);
15833
15834done:
15835 if (state == pci_channel_io_perm_failure)
15836 err = PCI_ERS_RESULT_DISCONNECT;
15837 else
15838 pci_disable_device(pdev);
15839
15840 rtnl_unlock();
15841
15842 return err;
15843}
15844
15845/**
15846 * tg3_io_slot_reset - called after the pci bus has been reset.
15847 * @pdev: Pointer to PCI device
15848 *
15849 * Restart the card from scratch, as if from a cold-boot.
15850 * At this point, the card has exprienced a hard reset,
15851 * followed by fixups by BIOS, and has its config space
15852 * set up identically to what it was at cold boot.
15853 */
15854static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15855{
15856 struct net_device *netdev = pci_get_drvdata(pdev);
15857 struct tg3 *tp = netdev_priv(netdev);
15858 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15859 int err;
15860
15861 rtnl_lock();
15862
15863 if (pci_enable_device(pdev)) {
15864 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15865 goto done;
15866 }
15867
15868 pci_set_master(pdev);
15869 pci_restore_state(pdev);
15870 pci_save_state(pdev);
15871
15872 if (!netif_running(netdev)) {
15873 rc = PCI_ERS_RESULT_RECOVERED;
15874 goto done;
15875 }
15876
15877 err = tg3_power_up(tp);
bed9829f 15878 if (err)
b45aa2f6 15879 goto done;
b45aa2f6
MC
15880
15881 rc = PCI_ERS_RESULT_RECOVERED;
15882
15883done:
15884 rtnl_unlock();
15885
15886 return rc;
15887}
15888
15889/**
15890 * tg3_io_resume - called when traffic can start flowing again.
15891 * @pdev: Pointer to PCI device
15892 *
15893 * This callback is called when the error recovery driver tells
15894 * us that its OK to resume normal operation.
15895 */
15896static void tg3_io_resume(struct pci_dev *pdev)
15897{
15898 struct net_device *netdev = pci_get_drvdata(pdev);
15899 struct tg3 *tp = netdev_priv(netdev);
15900 int err;
15901
15902 rtnl_lock();
15903
15904 if (!netif_running(netdev))
15905 goto done;
15906
15907 tg3_full_lock(tp, 0);
63c3a66f 15908 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15909 err = tg3_restart_hw(tp, 1);
15910 tg3_full_unlock(tp);
15911 if (err) {
15912 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15913 goto done;
15914 }
15915
15916 netif_device_attach(netdev);
15917
15918 tp->timer.expires = jiffies + tp->timer_offset;
15919 add_timer(&tp->timer);
15920
15921 tg3_netif_start(tp);
15922
15923 tg3_phy_start(tp);
15924
15925done:
15926 rtnl_unlock();
15927}
15928
15929static struct pci_error_handlers tg3_err_handler = {
15930 .error_detected = tg3_io_error_detected,
15931 .slot_reset = tg3_io_slot_reset,
15932 .resume = tg3_io_resume
15933};
15934
1da177e4
LT
15935static struct pci_driver tg3_driver = {
15936 .name = DRV_MODULE_NAME,
15937 .id_table = tg3_pci_tbl,
15938 .probe = tg3_init_one,
15939 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15940 .err_handler = &tg3_err_handler,
aa6027ca 15941 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15942};
15943
15944static int __init tg3_init(void)
15945{
29917620 15946 return pci_register_driver(&tg3_driver);
1da177e4
LT
15947}
15948
15949static void __exit tg3_cleanup(void)
15950{
15951 pci_unregister_driver(&tg3_driver);
15952}
15953
15954module_init(tg3_init);
15955module_exit(tg3_cleanup);