tg3: Fix 4k skb error recovery path
[linux-2.6-block.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
eaa36660 92#define TG3_MIN_NUM 120
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
eaa36660 95#define DRV_MODULE_RELDATE "August 18, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 138#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
139
140/* Do not place this n-ring entries value into the tp struct itself,
141 * we really want to expose these constants to GCC so that modulo et
142 * al. operations are done with shifts and masks instead of with
143 * hw multiply/modulo instructions. Another solution would be to
144 * replace things like '% foo' with '& (foo - 1)'.
145 */
1da177e4
LT
146
147#define TG3_TX_RING_SIZE 512
148#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
149
2c49a44d
MC
150#define TG3_RX_STD_RING_BYTES(tp) \
151 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
152#define TG3_RX_JMB_RING_BYTES(tp) \
153 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
154#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 155 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
156#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
157 TG3_TX_RING_SIZE)
1da177e4
LT
158#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
159
287be12e
MC
160#define TG3_DMA_BYTE_ENAB 64
161
162#define TG3_RX_STD_DMA_SZ 1536
163#define TG3_RX_JMB_DMA_SZ 9046
164
165#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
166
167#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
168#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 169
2c49a44d
MC
170#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 172
2c49a44d
MC
173#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
174 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 175
d2757fc4
MC
176/* Due to a hardware bug, the 5701 can only DMA to memory addresses
177 * that are at least dword aligned when used in PCIX mode. The driver
178 * works around this bug by double copying the packet. This workaround
179 * is built into the normal double copy length check for efficiency.
180 *
181 * However, the double copy is only necessary on those architectures
182 * where unaligned memory accesses are inefficient. For those architectures
183 * where unaligned memory accesses incur little penalty, we can reintegrate
184 * the 5701 in the normal rx path. Doing so saves a device structure
185 * dereference by hardcoding the double copy threshold in place.
186 */
187#define TG3_RX_COPY_THRESHOLD 256
188#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
189 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
190#else
191 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
192#endif
193
81389f57
MC
194#if (NET_IP_ALIGN != 0)
195#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
196#else
197#define TG3_RX_OFFSET(tp) 0
198#endif
199
1da177e4 200/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 201#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
e31aa987 202#define TG3_TX_BD_DMA_MAX 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
63c3a66f 1461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
f07e9af3 1485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
4ba526ce 1499 tg3_generate_fw_event(tp);
95e2869a
MC
1500}
1501
8d5a89b3
MC
1502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
fd6d3f0e
MC
1518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
95e2869a
MC
1645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1648 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
05dbe005
JP
1651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
1658
1659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
47007831
MC
1664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
95e2869a
MC
1669 tg3_ump_link_report(tp);
1670 }
1671}
1672
1673static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
e18ce346 1677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1678 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1679 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1680 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1681 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1682 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
1689static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1690{
1691 u16 miireg;
1692
e18ce346 1693 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1694 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1695 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1696 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1697 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1698 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1699 else
1700 miireg = 0;
1701
1702 return miireg;
1703}
1704
95e2869a
MC
1705static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1706{
1707 u8 cap = 0;
1708
1709 if (lcladv & ADVERTISE_1000XPAUSE) {
1710 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1711 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1712 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1713 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1714 cap = FLOW_CTRL_RX;
95e2869a
MC
1715 } else {
1716 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1717 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1718 }
1719 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1720 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1721 cap = FLOW_CTRL_TX;
95e2869a
MC
1722 }
1723
1724 return cap;
1725}
1726
f51f3562 1727static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1728{
b02fd9e3 1729 u8 autoneg;
f51f3562 1730 u8 flowctrl = 0;
95e2869a
MC
1731 u32 old_rx_mode = tp->rx_mode;
1732 u32 old_tx_mode = tp->tx_mode;
1733
63c3a66f 1734 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1735 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1736 else
1737 autoneg = tp->link_config.autoneg;
1738
63c3a66f 1739 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1740 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1741 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1742 else
bc02ff95 1743 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1744 } else
1745 flowctrl = tp->link_config.flowctrl;
95e2869a 1746
f51f3562 1747 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1748
e18ce346 1749 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1750 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1751 else
1752 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1753
f51f3562 1754 if (old_rx_mode != tp->rx_mode)
95e2869a 1755 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1756
e18ce346 1757 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1758 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1759 else
1760 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1761
f51f3562 1762 if (old_tx_mode != tp->tx_mode)
95e2869a 1763 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1764}
1765
b02fd9e3
MC
1766static void tg3_adjust_link(struct net_device *dev)
1767{
1768 u8 oldflowctrl, linkmesg = 0;
1769 u32 mac_mode, lcl_adv, rmt_adv;
1770 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1771 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1772
24bb4fb6 1773 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1774
1775 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1776 MAC_MODE_HALF_DUPLEX);
1777
1778 oldflowctrl = tp->link_config.active_flowctrl;
1779
1780 if (phydev->link) {
1781 lcl_adv = 0;
1782 rmt_adv = 0;
1783
1784 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1785 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1786 else if (phydev->speed == SPEED_1000 ||
1787 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1788 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1789 else
1790 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1791
1792 if (phydev->duplex == DUPLEX_HALF)
1793 mac_mode |= MAC_MODE_HALF_DUPLEX;
1794 else {
1795 lcl_adv = tg3_advert_flowctrl_1000T(
1796 tp->link_config.flowctrl);
1797
1798 if (phydev->pause)
1799 rmt_adv = LPA_PAUSE_CAP;
1800 if (phydev->asym_pause)
1801 rmt_adv |= LPA_PAUSE_ASYM;
1802 }
1803
1804 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1805 } else
1806 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1807
1808 if (mac_mode != tp->mac_mode) {
1809 tp->mac_mode = mac_mode;
1810 tw32_f(MAC_MODE, tp->mac_mode);
1811 udelay(40);
1812 }
1813
fcb389df
MC
1814 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1815 if (phydev->speed == SPEED_10)
1816 tw32(MAC_MI_STAT,
1817 MAC_MI_STAT_10MBPS_MODE |
1818 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1819 else
1820 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1821 }
1822
b02fd9e3
MC
1823 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1824 tw32(MAC_TX_LENGTHS,
1825 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1826 (6 << TX_LENGTHS_IPG_SHIFT) |
1827 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1828 else
1829 tw32(MAC_TX_LENGTHS,
1830 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1831 (6 << TX_LENGTHS_IPG_SHIFT) |
1832 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1833
1834 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1835 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1836 phydev->speed != tp->link_config.active_speed ||
1837 phydev->duplex != tp->link_config.active_duplex ||
1838 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1839 linkmesg = 1;
b02fd9e3
MC
1840
1841 tp->link_config.active_speed = phydev->speed;
1842 tp->link_config.active_duplex = phydev->duplex;
1843
24bb4fb6 1844 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1845
1846 if (linkmesg)
1847 tg3_link_report(tp);
1848}
1849
1850static int tg3_phy_init(struct tg3 *tp)
1851{
1852 struct phy_device *phydev;
1853
f07e9af3 1854 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1855 return 0;
1856
1857 /* Bring the PHY back to a known state. */
1858 tg3_bmcr_reset(tp);
1859
3f0e3ad7 1860 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1861
1862 /* Attach the MAC to the PHY. */
fb28ad35 1863 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1864 phydev->dev_flags, phydev->interface);
b02fd9e3 1865 if (IS_ERR(phydev)) {
ab96b241 1866 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1867 return PTR_ERR(phydev);
1868 }
1869
b02fd9e3 1870 /* Mask with MAC supported features. */
9c61d6bc
MC
1871 switch (phydev->interface) {
1872 case PHY_INTERFACE_MODE_GMII:
1873 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1874 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1875 phydev->supported &= (PHY_GBIT_FEATURES |
1876 SUPPORTED_Pause |
1877 SUPPORTED_Asym_Pause);
1878 break;
1879 }
1880 /* fallthru */
9c61d6bc
MC
1881 case PHY_INTERFACE_MODE_MII:
1882 phydev->supported &= (PHY_BASIC_FEATURES |
1883 SUPPORTED_Pause |
1884 SUPPORTED_Asym_Pause);
1885 break;
1886 default:
3f0e3ad7 1887 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1888 return -EINVAL;
1889 }
1890
f07e9af3 1891 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1892
1893 phydev->advertising = phydev->supported;
1894
b02fd9e3
MC
1895 return 0;
1896}
1897
1898static void tg3_phy_start(struct tg3 *tp)
1899{
1900 struct phy_device *phydev;
1901
f07e9af3 1902 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1903 return;
1904
3f0e3ad7 1905 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1906
80096068
MC
1907 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1908 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1909 phydev->speed = tp->link_config.orig_speed;
1910 phydev->duplex = tp->link_config.orig_duplex;
1911 phydev->autoneg = tp->link_config.orig_autoneg;
1912 phydev->advertising = tp->link_config.orig_advertising;
1913 }
1914
1915 phy_start(phydev);
1916
1917 phy_start_aneg(phydev);
1918}
1919
1920static void tg3_phy_stop(struct tg3 *tp)
1921{
f07e9af3 1922 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1923 return;
1924
3f0e3ad7 1925 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1926}
1927
1928static void tg3_phy_fini(struct tg3 *tp)
1929{
f07e9af3 1930 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1931 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1932 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1933 }
1934}
1935
941ec90f
MC
1936static int tg3_phy_set_extloopbk(struct tg3 *tp)
1937{
1938 int err;
1939 u32 val;
1940
1941 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1942 return 0;
1943
1944 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1945 /* Cannot do read-modify-write on 5401 */
1946 err = tg3_phy_auxctl_write(tp,
1947 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1948 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1949 0x4c20);
1950 goto done;
1951 }
1952
1953 err = tg3_phy_auxctl_read(tp,
1954 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1955 if (err)
1956 return err;
1957
1958 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1959 err = tg3_phy_auxctl_write(tp,
1960 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1961
1962done:
1963 return err;
1964}
1965
7f97a4bd
MC
1966static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1967{
1968 u32 phytest;
1969
1970 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1971 u32 phy;
1972
1973 tg3_writephy(tp, MII_TG3_FET_TEST,
1974 phytest | MII_TG3_FET_SHADOW_EN);
1975 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1976 if (enable)
1977 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1978 else
1979 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1980 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1981 }
1982 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1983 }
1984}
1985
6833c043
MC
1986static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1987{
1988 u32 reg;
1989
63c3a66f
JP
1990 if (!tg3_flag(tp, 5705_PLUS) ||
1991 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1992 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1993 return;
1994
f07e9af3 1995 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1996 tg3_phy_fet_toggle_apd(tp, enable);
1997 return;
1998 }
1999
6833c043
MC
2000 reg = MII_TG3_MISC_SHDW_WREN |
2001 MII_TG3_MISC_SHDW_SCR5_SEL |
2002 MII_TG3_MISC_SHDW_SCR5_LPED |
2003 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2004 MII_TG3_MISC_SHDW_SCR5_SDTL |
2005 MII_TG3_MISC_SHDW_SCR5_C125OE;
2006 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
2007 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2008
2009 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2010
2011
2012 reg = MII_TG3_MISC_SHDW_WREN |
2013 MII_TG3_MISC_SHDW_APD_SEL |
2014 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2015 if (enable)
2016 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2017
2018 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2019}
2020
9ef8ca99
MC
2021static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2022{
2023 u32 phy;
2024
63c3a66f 2025 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2026 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2027 return;
2028
f07e9af3 2029 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2030 u32 ephy;
2031
535ef6e1
MC
2032 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2033 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2034
2035 tg3_writephy(tp, MII_TG3_FET_TEST,
2036 ephy | MII_TG3_FET_SHADOW_EN);
2037 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2038 if (enable)
535ef6e1 2039 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2040 else
535ef6e1
MC
2041 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2042 tg3_writephy(tp, reg, phy);
9ef8ca99 2043 }
535ef6e1 2044 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2045 }
2046 } else {
15ee95c3
MC
2047 int ret;
2048
2049 ret = tg3_phy_auxctl_read(tp,
2050 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2051 if (!ret) {
9ef8ca99
MC
2052 if (enable)
2053 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2054 else
2055 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2056 tg3_phy_auxctl_write(tp,
2057 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2058 }
2059 }
2060}
2061
1da177e4
LT
2062static void tg3_phy_set_wirespeed(struct tg3 *tp)
2063{
15ee95c3 2064 int ret;
1da177e4
LT
2065 u32 val;
2066
f07e9af3 2067 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2068 return;
2069
15ee95c3
MC
2070 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2071 if (!ret)
b4bd2929
MC
2072 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2073 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2074}
2075
b2a5c19c
MC
2076static void tg3_phy_apply_otp(struct tg3 *tp)
2077{
2078 u32 otp, phy;
2079
2080 if (!tp->phy_otp)
2081 return;
2082
2083 otp = tp->phy_otp;
2084
1d36ba45
MC
2085 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2086 return;
b2a5c19c
MC
2087
2088 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2089 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2090 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2091
2092 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2093 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2094 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2095
2096 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2097 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2098 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2099
2100 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2101 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2102
2103 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2104 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2105
2106 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2107 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2108 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2109
1d36ba45 2110 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2111}
2112
52b02d04
MC
2113static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2114{
2115 u32 val;
2116
2117 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2118 return;
2119
2120 tp->setlpicnt = 0;
2121
2122 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2123 current_link_up == 1 &&
a6b68dab
MC
2124 tp->link_config.active_duplex == DUPLEX_FULL &&
2125 (tp->link_config.active_speed == SPEED_100 ||
2126 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2127 u32 eeectl;
2128
2129 if (tp->link_config.active_speed == SPEED_1000)
2130 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2131 else
2132 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2133
2134 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2135
3110f5f5
MC
2136 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2137 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2138
b0c5943f
MC
2139 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2140 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2141 tp->setlpicnt = 2;
2142 }
2143
2144 if (!tp->setlpicnt) {
b715ce94
MC
2145 if (current_link_up == 1 &&
2146 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2147 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2148 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2149 }
2150
52b02d04
MC
2151 val = tr32(TG3_CPMU_EEE_MODE);
2152 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2153 }
2154}
2155
b0c5943f
MC
2156static void tg3_phy_eee_enable(struct tg3 *tp)
2157{
2158 u32 val;
2159
2160 if (tp->link_config.active_speed == SPEED_1000 &&
2161 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2162 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2163 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
2164 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2165 val = MII_TG3_DSP_TAP26_ALNOKO |
2166 MII_TG3_DSP_TAP26_RMRXSTO;
2167 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2168 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2169 }
2170
2171 val = tr32(TG3_CPMU_EEE_MODE);
2172 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2173}
2174
1da177e4
LT
2175static int tg3_wait_macro_done(struct tg3 *tp)
2176{
2177 int limit = 100;
2178
2179 while (limit--) {
2180 u32 tmp32;
2181
f08aa1a8 2182 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2183 if ((tmp32 & 0x1000) == 0)
2184 break;
2185 }
2186 }
d4675b52 2187 if (limit < 0)
1da177e4
LT
2188 return -EBUSY;
2189
2190 return 0;
2191}
2192
2193static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2194{
2195 static const u32 test_pat[4][6] = {
2196 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2197 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2198 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2199 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2200 };
2201 int chan;
2202
2203 for (chan = 0; chan < 4; chan++) {
2204 int i;
2205
2206 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2207 (chan * 0x2000) | 0x0200);
f08aa1a8 2208 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2209
2210 for (i = 0; i < 6; i++)
2211 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2212 test_pat[chan][i]);
2213
f08aa1a8 2214 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2215 if (tg3_wait_macro_done(tp)) {
2216 *resetp = 1;
2217 return -EBUSY;
2218 }
2219
2220 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2221 (chan * 0x2000) | 0x0200);
f08aa1a8 2222 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2223 if (tg3_wait_macro_done(tp)) {
2224 *resetp = 1;
2225 return -EBUSY;
2226 }
2227
f08aa1a8 2228 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2229 if (tg3_wait_macro_done(tp)) {
2230 *resetp = 1;
2231 return -EBUSY;
2232 }
2233
2234 for (i = 0; i < 6; i += 2) {
2235 u32 low, high;
2236
2237 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2238 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2239 tg3_wait_macro_done(tp)) {
2240 *resetp = 1;
2241 return -EBUSY;
2242 }
2243 low &= 0x7fff;
2244 high &= 0x000f;
2245 if (low != test_pat[chan][i] ||
2246 high != test_pat[chan][i+1]) {
2247 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2248 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2249 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2250
2251 return -EBUSY;
2252 }
2253 }
2254 }
2255
2256 return 0;
2257}
2258
2259static int tg3_phy_reset_chanpat(struct tg3 *tp)
2260{
2261 int chan;
2262
2263 for (chan = 0; chan < 4; chan++) {
2264 int i;
2265
2266 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2267 (chan * 0x2000) | 0x0200);
f08aa1a8 2268 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2269 for (i = 0; i < 6; i++)
2270 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2271 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2272 if (tg3_wait_macro_done(tp))
2273 return -EBUSY;
2274 }
2275
2276 return 0;
2277}
2278
2279static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2280{
2281 u32 reg32, phy9_orig;
2282 int retries, do_phy_reset, err;
2283
2284 retries = 10;
2285 do_phy_reset = 1;
2286 do {
2287 if (do_phy_reset) {
2288 err = tg3_bmcr_reset(tp);
2289 if (err)
2290 return err;
2291 do_phy_reset = 0;
2292 }
2293
2294 /* Disable transmitter and interrupt. */
2295 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2296 continue;
2297
2298 reg32 |= 0x3000;
2299 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2300
2301 /* Set full-duplex, 1000 mbps. */
2302 tg3_writephy(tp, MII_BMCR,
221c5637 2303 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2304
2305 /* Set to master mode. */
221c5637 2306 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2307 continue;
2308
221c5637
MC
2309 tg3_writephy(tp, MII_CTRL1000,
2310 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2311
1d36ba45
MC
2312 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2313 if (err)
2314 return err;
1da177e4
LT
2315
2316 /* Block the PHY control access. */
6ee7c0a0 2317 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2318
2319 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2320 if (!err)
2321 break;
2322 } while (--retries);
2323
2324 err = tg3_phy_reset_chanpat(tp);
2325 if (err)
2326 return err;
2327
6ee7c0a0 2328 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2329
2330 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2331 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2332
1d36ba45 2333 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2334
221c5637 2335 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2336
2337 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2338 reg32 &= ~0x3000;
2339 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2340 } else if (!err)
2341 err = -EBUSY;
2342
2343 return err;
2344}
2345
2346/* This will reset the tigon3 PHY if there is no valid
2347 * link unless the FORCE argument is non-zero.
2348 */
2349static int tg3_phy_reset(struct tg3 *tp)
2350{
f833c4c1 2351 u32 val, cpmuctrl;
1da177e4
LT
2352 int err;
2353
60189ddf 2354 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2355 val = tr32(GRC_MISC_CFG);
2356 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2357 udelay(40);
2358 }
f833c4c1
MC
2359 err = tg3_readphy(tp, MII_BMSR, &val);
2360 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2361 if (err != 0)
2362 return -EBUSY;
2363
c8e1e82b
MC
2364 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2365 netif_carrier_off(tp->dev);
2366 tg3_link_report(tp);
2367 }
2368
1da177e4
LT
2369 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2370 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2371 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2372 err = tg3_phy_reset_5703_4_5(tp);
2373 if (err)
2374 return err;
2375 goto out;
2376 }
2377
b2a5c19c
MC
2378 cpmuctrl = 0;
2379 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2380 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2381 cpmuctrl = tr32(TG3_CPMU_CTRL);
2382 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2383 tw32(TG3_CPMU_CTRL,
2384 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2385 }
2386
1da177e4
LT
2387 err = tg3_bmcr_reset(tp);
2388 if (err)
2389 return err;
2390
b2a5c19c 2391 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2392 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2393 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2394
2395 tw32(TG3_CPMU_CTRL, cpmuctrl);
2396 }
2397
bcb37f6c
MC
2398 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2399 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2400 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2401 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2402 CPMU_LSPD_1000MB_MACCLK_12_5) {
2403 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2404 udelay(40);
2405 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2406 }
2407 }
2408
63c3a66f 2409 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2410 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2411 return 0;
2412
b2a5c19c
MC
2413 tg3_phy_apply_otp(tp);
2414
f07e9af3 2415 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2416 tg3_phy_toggle_apd(tp, true);
2417 else
2418 tg3_phy_toggle_apd(tp, false);
2419
1da177e4 2420out:
1d36ba45
MC
2421 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2422 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2423 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2424 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2425 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2426 }
1d36ba45 2427
f07e9af3 2428 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2429 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2430 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2431 }
1d36ba45 2432
f07e9af3 2433 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2434 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2435 tg3_phydsp_write(tp, 0x000a, 0x310b);
2436 tg3_phydsp_write(tp, 0x201f, 0x9506);
2437 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2438 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2439 }
f07e9af3 2440 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2441 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2442 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2443 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2444 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2445 tg3_writephy(tp, MII_TG3_TEST1,
2446 MII_TG3_TEST1_TRIM_EN | 0x4);
2447 } else
2448 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2449
2450 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2451 }
c424cb24 2452 }
1d36ba45 2453
1da177e4
LT
2454 /* Set Extended packet length bit (bit 14) on all chips that */
2455 /* support jumbo frames */
79eb6904 2456 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2457 /* Cannot do read-modify-write on 5401 */
b4bd2929 2458 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2459 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2460 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2461 err = tg3_phy_auxctl_read(tp,
2462 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2463 if (!err)
b4bd2929
MC
2464 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2465 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2466 }
2467
2468 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2469 * jumbo frames transmission.
2470 */
63c3a66f 2471 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2472 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2473 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2474 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2475 }
2476
715116a1 2477 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2478 /* adjust output voltage */
535ef6e1 2479 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2480 }
2481
9ef8ca99 2482 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2483 tg3_phy_set_wirespeed(tp);
2484 return 0;
2485}
2486
3a1e19d3
MC
2487#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2488#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2489#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2490 TG3_GPIO_MSG_NEED_VAUX)
2491#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2492 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2493 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2494 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2495 (TG3_GPIO_MSG_DRVR_PRES << 12))
2496
2497#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2498 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2499 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2500 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2501 (TG3_GPIO_MSG_NEED_VAUX << 12))
2502
2503static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2504{
2505 u32 status, shift;
2506
2507 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2508 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2509 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2510 else
2511 status = tr32(TG3_CPMU_DRV_STATUS);
2512
2513 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2514 status &= ~(TG3_GPIO_MSG_MASK << shift);
2515 status |= (newstat << shift);
2516
2517 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2518 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2519 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2520 else
2521 tw32(TG3_CPMU_DRV_STATUS, status);
2522
2523 return status >> TG3_APE_GPIO_MSG_SHIFT;
2524}
2525
520b2756
MC
2526static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2527{
2528 if (!tg3_flag(tp, IS_NIC))
2529 return 0;
2530
3a1e19d3
MC
2531 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2532 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2533 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2534 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2535 return -EIO;
520b2756 2536
3a1e19d3
MC
2537 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2538
2539 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2540 TG3_GRC_LCLCTL_PWRSW_DELAY);
2541
2542 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2543 } else {
2544 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2545 TG3_GRC_LCLCTL_PWRSW_DELAY);
2546 }
6f5c8f83 2547
520b2756
MC
2548 return 0;
2549}
2550
2551static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2552{
2553 u32 grc_local_ctrl;
2554
2555 if (!tg3_flag(tp, IS_NIC) ||
2556 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2557 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2558 return;
2559
2560 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2561
2562 tw32_wait_f(GRC_LOCAL_CTRL,
2563 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2564 TG3_GRC_LCLCTL_PWRSW_DELAY);
2565
2566 tw32_wait_f(GRC_LOCAL_CTRL,
2567 grc_local_ctrl,
2568 TG3_GRC_LCLCTL_PWRSW_DELAY);
2569
2570 tw32_wait_f(GRC_LOCAL_CTRL,
2571 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2572 TG3_GRC_LCLCTL_PWRSW_DELAY);
2573}
2574
2575static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2576{
2577 if (!tg3_flag(tp, IS_NIC))
2578 return;
2579
2580 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2581 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2582 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2583 (GRC_LCLCTRL_GPIO_OE0 |
2584 GRC_LCLCTRL_GPIO_OE1 |
2585 GRC_LCLCTRL_GPIO_OE2 |
2586 GRC_LCLCTRL_GPIO_OUTPUT0 |
2587 GRC_LCLCTRL_GPIO_OUTPUT1),
2588 TG3_GRC_LCLCTL_PWRSW_DELAY);
2589 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2590 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2591 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2592 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2593 GRC_LCLCTRL_GPIO_OE1 |
2594 GRC_LCLCTRL_GPIO_OE2 |
2595 GRC_LCLCTRL_GPIO_OUTPUT0 |
2596 GRC_LCLCTRL_GPIO_OUTPUT1 |
2597 tp->grc_local_ctrl;
2598 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2599 TG3_GRC_LCLCTL_PWRSW_DELAY);
2600
2601 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2602 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2603 TG3_GRC_LCLCTL_PWRSW_DELAY);
2604
2605 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2606 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2607 TG3_GRC_LCLCTL_PWRSW_DELAY);
2608 } else {
2609 u32 no_gpio2;
2610 u32 grc_local_ctrl = 0;
2611
2612 /* Workaround to prevent overdrawing Amps. */
2613 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2614 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2615 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2616 grc_local_ctrl,
2617 TG3_GRC_LCLCTL_PWRSW_DELAY);
2618 }
2619
2620 /* On 5753 and variants, GPIO2 cannot be used. */
2621 no_gpio2 = tp->nic_sram_data_cfg &
2622 NIC_SRAM_DATA_CFG_NO_GPIO2;
2623
2624 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2625 GRC_LCLCTRL_GPIO_OE1 |
2626 GRC_LCLCTRL_GPIO_OE2 |
2627 GRC_LCLCTRL_GPIO_OUTPUT1 |
2628 GRC_LCLCTRL_GPIO_OUTPUT2;
2629 if (no_gpio2) {
2630 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2631 GRC_LCLCTRL_GPIO_OUTPUT2);
2632 }
2633 tw32_wait_f(GRC_LOCAL_CTRL,
2634 tp->grc_local_ctrl | grc_local_ctrl,
2635 TG3_GRC_LCLCTL_PWRSW_DELAY);
2636
2637 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2638
2639 tw32_wait_f(GRC_LOCAL_CTRL,
2640 tp->grc_local_ctrl | grc_local_ctrl,
2641 TG3_GRC_LCLCTL_PWRSW_DELAY);
2642
2643 if (!no_gpio2) {
2644 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2645 tw32_wait_f(GRC_LOCAL_CTRL,
2646 tp->grc_local_ctrl | grc_local_ctrl,
2647 TG3_GRC_LCLCTL_PWRSW_DELAY);
2648 }
2649 }
3a1e19d3
MC
2650}
2651
cd0d7228 2652static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2653{
2654 u32 msg = 0;
2655
2656 /* Serialize power state transitions */
2657 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2658 return;
2659
cd0d7228 2660 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2661 msg = TG3_GPIO_MSG_NEED_VAUX;
2662
2663 msg = tg3_set_function_status(tp, msg);
2664
2665 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2666 goto done;
6f5c8f83 2667
3a1e19d3
MC
2668 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2669 tg3_pwrsrc_switch_to_vaux(tp);
2670 else
2671 tg3_pwrsrc_die_with_vmain(tp);
2672
2673done:
6f5c8f83 2674 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2675}
2676
cd0d7228 2677static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2678{
683644b7 2679 bool need_vaux = false;
1da177e4 2680
334355aa 2681 /* The GPIOs do something completely different on 57765. */
63c3a66f 2682 if (!tg3_flag(tp, IS_NIC) ||
334355aa 2683 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2684 return;
2685
3a1e19d3
MC
2686 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2687 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2688 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2689 tg3_frob_aux_power_5717(tp, include_wol ?
2690 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2691 return;
2692 }
2693
2694 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2695 struct net_device *dev_peer;
2696
2697 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2698
bc1c7567 2699 /* remove_one() may have been run on the peer. */
683644b7
MC
2700 if (dev_peer) {
2701 struct tg3 *tp_peer = netdev_priv(dev_peer);
2702
63c3a66f 2703 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2704 return;
2705
cd0d7228 2706 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2707 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2708 need_vaux = true;
2709 }
1da177e4
LT
2710 }
2711
cd0d7228
MC
2712 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2713 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2714 need_vaux = true;
2715
520b2756
MC
2716 if (need_vaux)
2717 tg3_pwrsrc_switch_to_vaux(tp);
2718 else
2719 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2720}
2721
e8f3f6ca
MC
2722static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2723{
2724 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2725 return 1;
79eb6904 2726 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2727 if (speed != SPEED_10)
2728 return 1;
2729 } else if (speed == SPEED_10)
2730 return 1;
2731
2732 return 0;
2733}
2734
1da177e4 2735static int tg3_setup_phy(struct tg3 *, int);
1da177e4
LT
2736static int tg3_halt_cpu(struct tg3 *, u32);
2737
0a459aac 2738static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2739{
ce057f01
MC
2740 u32 val;
2741
f07e9af3 2742 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2743 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2744 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2745 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2746
2747 sg_dig_ctrl |=
2748 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2749 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2750 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2751 }
3f7045c1 2752 return;
5129724a 2753 }
3f7045c1 2754
60189ddf 2755 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2756 tg3_bmcr_reset(tp);
2757 val = tr32(GRC_MISC_CFG);
2758 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2759 udelay(40);
2760 return;
f07e9af3 2761 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2762 u32 phytest;
2763 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2764 u32 phy;
2765
2766 tg3_writephy(tp, MII_ADVERTISE, 0);
2767 tg3_writephy(tp, MII_BMCR,
2768 BMCR_ANENABLE | BMCR_ANRESTART);
2769
2770 tg3_writephy(tp, MII_TG3_FET_TEST,
2771 phytest | MII_TG3_FET_SHADOW_EN);
2772 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2773 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2774 tg3_writephy(tp,
2775 MII_TG3_FET_SHDW_AUXMODE4,
2776 phy);
2777 }
2778 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2779 }
2780 return;
0a459aac 2781 } else if (do_low_power) {
715116a1
MC
2782 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2783 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2784
b4bd2929
MC
2785 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2786 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2787 MII_TG3_AUXCTL_PCTL_VREG_11V;
2788 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2789 }
3f7045c1 2790
15c3b696
MC
2791 /* The PHY should not be powered down on some chips because
2792 * of bugs.
2793 */
2794 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2795 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2796 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2797 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2798 return;
ce057f01 2799
bcb37f6c
MC
2800 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2801 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2802 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2803 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2804 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2805 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2806 }
2807
15c3b696
MC
2808 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2809}
2810
ffbcfed4
MC
2811/* tp->lock is held. */
2812static int tg3_nvram_lock(struct tg3 *tp)
2813{
63c3a66f 2814 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2815 int i;
2816
2817 if (tp->nvram_lock_cnt == 0) {
2818 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2819 for (i = 0; i < 8000; i++) {
2820 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2821 break;
2822 udelay(20);
2823 }
2824 if (i == 8000) {
2825 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2826 return -ENODEV;
2827 }
2828 }
2829 tp->nvram_lock_cnt++;
2830 }
2831 return 0;
2832}
2833
2834/* tp->lock is held. */
2835static void tg3_nvram_unlock(struct tg3 *tp)
2836{
63c3a66f 2837 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2838 if (tp->nvram_lock_cnt > 0)
2839 tp->nvram_lock_cnt--;
2840 if (tp->nvram_lock_cnt == 0)
2841 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2842 }
2843}
2844
2845/* tp->lock is held. */
2846static void tg3_enable_nvram_access(struct tg3 *tp)
2847{
63c3a66f 2848 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2849 u32 nvaccess = tr32(NVRAM_ACCESS);
2850
2851 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2852 }
2853}
2854
2855/* tp->lock is held. */
2856static void tg3_disable_nvram_access(struct tg3 *tp)
2857{
63c3a66f 2858 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2859 u32 nvaccess = tr32(NVRAM_ACCESS);
2860
2861 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2862 }
2863}
2864
2865static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2866 u32 offset, u32 *val)
2867{
2868 u32 tmp;
2869 int i;
2870
2871 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2872 return -EINVAL;
2873
2874 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2875 EEPROM_ADDR_DEVID_MASK |
2876 EEPROM_ADDR_READ);
2877 tw32(GRC_EEPROM_ADDR,
2878 tmp |
2879 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2880 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2881 EEPROM_ADDR_ADDR_MASK) |
2882 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2883
2884 for (i = 0; i < 1000; i++) {
2885 tmp = tr32(GRC_EEPROM_ADDR);
2886
2887 if (tmp & EEPROM_ADDR_COMPLETE)
2888 break;
2889 msleep(1);
2890 }
2891 if (!(tmp & EEPROM_ADDR_COMPLETE))
2892 return -EBUSY;
2893
62cedd11
MC
2894 tmp = tr32(GRC_EEPROM_DATA);
2895
2896 /*
2897 * The data will always be opposite the native endian
2898 * format. Perform a blind byteswap to compensate.
2899 */
2900 *val = swab32(tmp);
2901
ffbcfed4
MC
2902 return 0;
2903}
2904
2905#define NVRAM_CMD_TIMEOUT 10000
2906
2907static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2908{
2909 int i;
2910
2911 tw32(NVRAM_CMD, nvram_cmd);
2912 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2913 udelay(10);
2914 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2915 udelay(10);
2916 break;
2917 }
2918 }
2919
2920 if (i == NVRAM_CMD_TIMEOUT)
2921 return -EBUSY;
2922
2923 return 0;
2924}
2925
2926static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2927{
63c3a66f
JP
2928 if (tg3_flag(tp, NVRAM) &&
2929 tg3_flag(tp, NVRAM_BUFFERED) &&
2930 tg3_flag(tp, FLASH) &&
2931 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2932 (tp->nvram_jedecnum == JEDEC_ATMEL))
2933
2934 addr = ((addr / tp->nvram_pagesize) <<
2935 ATMEL_AT45DB0X1B_PAGE_POS) +
2936 (addr % tp->nvram_pagesize);
2937
2938 return addr;
2939}
2940
2941static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2942{
63c3a66f
JP
2943 if (tg3_flag(tp, NVRAM) &&
2944 tg3_flag(tp, NVRAM_BUFFERED) &&
2945 tg3_flag(tp, FLASH) &&
2946 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2947 (tp->nvram_jedecnum == JEDEC_ATMEL))
2948
2949 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2950 tp->nvram_pagesize) +
2951 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2952
2953 return addr;
2954}
2955
e4f34110
MC
2956/* NOTE: Data read in from NVRAM is byteswapped according to
2957 * the byteswapping settings for all other register accesses.
2958 * tg3 devices are BE devices, so on a BE machine, the data
2959 * returned will be exactly as it is seen in NVRAM. On a LE
2960 * machine, the 32-bit value will be byteswapped.
2961 */
ffbcfed4
MC
2962static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2963{
2964 int ret;
2965
63c3a66f 2966 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2967 return tg3_nvram_read_using_eeprom(tp, offset, val);
2968
2969 offset = tg3_nvram_phys_addr(tp, offset);
2970
2971 if (offset > NVRAM_ADDR_MSK)
2972 return -EINVAL;
2973
2974 ret = tg3_nvram_lock(tp);
2975 if (ret)
2976 return ret;
2977
2978 tg3_enable_nvram_access(tp);
2979
2980 tw32(NVRAM_ADDR, offset);
2981 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2982 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2983
2984 if (ret == 0)
e4f34110 2985 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2986
2987 tg3_disable_nvram_access(tp);
2988
2989 tg3_nvram_unlock(tp);
2990
2991 return ret;
2992}
2993
a9dc529d
MC
2994/* Ensures NVRAM data is in bytestream format. */
2995static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2996{
2997 u32 v;
a9dc529d 2998 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2999 if (!res)
a9dc529d 3000 *val = cpu_to_be32(v);
ffbcfed4
MC
3001 return res;
3002}
3003
997b4f13
MC
3004#define RX_CPU_SCRATCH_BASE 0x30000
3005#define RX_CPU_SCRATCH_SIZE 0x04000
3006#define TX_CPU_SCRATCH_BASE 0x34000
3007#define TX_CPU_SCRATCH_SIZE 0x04000
3008
3009/* tp->lock is held. */
3010static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3011{
3012 int i;
3013
3014 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3015
3016 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3017 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3018
3019 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3020 return 0;
3021 }
3022 if (offset == RX_CPU_BASE) {
3023 for (i = 0; i < 10000; i++) {
3024 tw32(offset + CPU_STATE, 0xffffffff);
3025 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3026 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3027 break;
3028 }
3029
3030 tw32(offset + CPU_STATE, 0xffffffff);
3031 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3032 udelay(10);
3033 } else {
3034 for (i = 0; i < 10000; i++) {
3035 tw32(offset + CPU_STATE, 0xffffffff);
3036 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3037 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3038 break;
3039 }
3040 }
3041
3042 if (i >= 10000) {
3043 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3044 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3045 return -ENODEV;
3046 }
3047
3048 /* Clear firmware's nvram arbitration. */
3049 if (tg3_flag(tp, NVRAM))
3050 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3051 return 0;
3052}
3053
3054struct fw_info {
3055 unsigned int fw_base;
3056 unsigned int fw_len;
3057 const __be32 *fw_data;
3058};
3059
3060/* tp->lock is held. */
3061static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3062 u32 cpu_scratch_base, int cpu_scratch_size,
3063 struct fw_info *info)
3064{
3065 int err, lock_err, i;
3066 void (*write_op)(struct tg3 *, u32, u32);
3067
3068 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3069 netdev_err(tp->dev,
3070 "%s: Trying to load TX cpu firmware which is 5705\n",
3071 __func__);
3072 return -EINVAL;
3073 }
3074
3075 if (tg3_flag(tp, 5705_PLUS))
3076 write_op = tg3_write_mem;
3077 else
3078 write_op = tg3_write_indirect_reg32;
3079
3080 /* It is possible that bootcode is still loading at this point.
3081 * Get the nvram lock first before halting the cpu.
3082 */
3083 lock_err = tg3_nvram_lock(tp);
3084 err = tg3_halt_cpu(tp, cpu_base);
3085 if (!lock_err)
3086 tg3_nvram_unlock(tp);
3087 if (err)
3088 goto out;
3089
3090 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3091 write_op(tp, cpu_scratch_base + i, 0);
3092 tw32(cpu_base + CPU_STATE, 0xffffffff);
3093 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3094 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3095 write_op(tp, (cpu_scratch_base +
3096 (info->fw_base & 0xffff) +
3097 (i * sizeof(u32))),
3098 be32_to_cpu(info->fw_data[i]));
3099
3100 err = 0;
3101
3102out:
3103 return err;
3104}
3105
3106/* tp->lock is held. */
3107static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3108{
3109 struct fw_info info;
3110 const __be32 *fw_data;
3111 int err, i;
3112
3113 fw_data = (void *)tp->fw->data;
3114
3115 /* Firmware blob starts with version numbers, followed by
3116 start address and length. We are setting complete length.
3117 length = end_address_of_bss - start_address_of_text.
3118 Remainder is the blob to be loaded contiguously
3119 from start address. */
3120
3121 info.fw_base = be32_to_cpu(fw_data[1]);
3122 info.fw_len = tp->fw->size - 12;
3123 info.fw_data = &fw_data[3];
3124
3125 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3126 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3127 &info);
3128 if (err)
3129 return err;
3130
3131 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3132 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3133 &info);
3134 if (err)
3135 return err;
3136
3137 /* Now startup only the RX cpu. */
3138 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3139 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3140
3141 for (i = 0; i < 5; i++) {
3142 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3143 break;
3144 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3145 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3146 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3147 udelay(1000);
3148 }
3149 if (i >= 5) {
3150 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3151 "should be %08x\n", __func__,
3152 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3153 return -ENODEV;
3154 }
3155 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3156 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3157
3158 return 0;
3159}
3160
3161/* tp->lock is held. */
3162static int tg3_load_tso_firmware(struct tg3 *tp)
3163{
3164 struct fw_info info;
3165 const __be32 *fw_data;
3166 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3167 int err, i;
3168
3169 if (tg3_flag(tp, HW_TSO_1) ||
3170 tg3_flag(tp, HW_TSO_2) ||
3171 tg3_flag(tp, HW_TSO_3))
3172 return 0;
3173
3174 fw_data = (void *)tp->fw->data;
3175
3176 /* Firmware blob starts with version numbers, followed by
3177 start address and length. We are setting complete length.
3178 length = end_address_of_bss - start_address_of_text.
3179 Remainder is the blob to be loaded contiguously
3180 from start address. */
3181
3182 info.fw_base = be32_to_cpu(fw_data[1]);
3183 cpu_scratch_size = tp->fw_len;
3184 info.fw_len = tp->fw->size - 12;
3185 info.fw_data = &fw_data[3];
3186
3187 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3188 cpu_base = RX_CPU_BASE;
3189 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3190 } else {
3191 cpu_base = TX_CPU_BASE;
3192 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3193 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3194 }
3195
3196 err = tg3_load_firmware_cpu(tp, cpu_base,
3197 cpu_scratch_base, cpu_scratch_size,
3198 &info);
3199 if (err)
3200 return err;
3201
3202 /* Now startup the cpu. */
3203 tw32(cpu_base + CPU_STATE, 0xffffffff);
3204 tw32_f(cpu_base + CPU_PC, info.fw_base);
3205
3206 for (i = 0; i < 5; i++) {
3207 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3208 break;
3209 tw32(cpu_base + CPU_STATE, 0xffffffff);
3210 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3211 tw32_f(cpu_base + CPU_PC, info.fw_base);
3212 udelay(1000);
3213 }
3214 if (i >= 5) {
3215 netdev_err(tp->dev,
3216 "%s fails to set CPU PC, is %08x should be %08x\n",
3217 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3218 return -ENODEV;
3219 }
3220 tw32(cpu_base + CPU_STATE, 0xffffffff);
3221 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3222 return 0;
3223}
3224
3225
3f007891
MC
3226/* tp->lock is held. */
3227static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3228{
3229 u32 addr_high, addr_low;
3230 int i;
3231
3232 addr_high = ((tp->dev->dev_addr[0] << 8) |
3233 tp->dev->dev_addr[1]);
3234 addr_low = ((tp->dev->dev_addr[2] << 24) |
3235 (tp->dev->dev_addr[3] << 16) |
3236 (tp->dev->dev_addr[4] << 8) |
3237 (tp->dev->dev_addr[5] << 0));
3238 for (i = 0; i < 4; i++) {
3239 if (i == 1 && skip_mac_1)
3240 continue;
3241 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3242 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3243 }
3244
3245 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3246 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3247 for (i = 0; i < 12; i++) {
3248 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3249 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3250 }
3251 }
3252
3253 addr_high = (tp->dev->dev_addr[0] +
3254 tp->dev->dev_addr[1] +
3255 tp->dev->dev_addr[2] +
3256 tp->dev->dev_addr[3] +
3257 tp->dev->dev_addr[4] +
3258 tp->dev->dev_addr[5]) &
3259 TX_BACKOFF_SEED_MASK;
3260 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3261}
3262
c866b7ea 3263static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3264{
c866b7ea
RW
3265 /*
3266 * Make sure register accesses (indirect or otherwise) will function
3267 * correctly.
1da177e4
LT
3268 */
3269 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3270 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3271}
1da177e4 3272
c866b7ea
RW
3273static int tg3_power_up(struct tg3 *tp)
3274{
bed9829f 3275 int err;
8c6bda1a 3276
bed9829f 3277 tg3_enable_register_access(tp);
1da177e4 3278
bed9829f
MC
3279 err = pci_set_power_state(tp->pdev, PCI_D0);
3280 if (!err) {
3281 /* Switch out of Vaux if it is a NIC */
3282 tg3_pwrsrc_switch_to_vmain(tp);
3283 } else {
3284 netdev_err(tp->dev, "Transition to D0 failed\n");
3285 }
1da177e4 3286
bed9829f 3287 return err;
c866b7ea 3288}
1da177e4 3289
c866b7ea
RW
3290static int tg3_power_down_prepare(struct tg3 *tp)
3291{
3292 u32 misc_host_ctrl;
3293 bool device_should_wake, do_low_power;
3294
3295 tg3_enable_register_access(tp);
5e7dfd0f
MC
3296
3297 /* Restore the CLKREQ setting. */
63c3a66f 3298 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3299 u16 lnkctl;
3300
3301 pci_read_config_word(tp->pdev,
708ebb3a 3302 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3303 &lnkctl);
3304 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3305 pci_write_config_word(tp->pdev,
708ebb3a 3306 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3307 lnkctl);
3308 }
3309
1da177e4
LT
3310 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3311 tw32(TG3PCI_MISC_HOST_CTRL,
3312 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3313
c866b7ea 3314 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3315 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3316
63c3a66f 3317 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3318 do_low_power = false;
f07e9af3 3319 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3320 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3321 struct phy_device *phydev;
0a459aac 3322 u32 phyid, advertising;
b02fd9e3 3323
3f0e3ad7 3324 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3325
80096068 3326 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3327
3328 tp->link_config.orig_speed = phydev->speed;
3329 tp->link_config.orig_duplex = phydev->duplex;
3330 tp->link_config.orig_autoneg = phydev->autoneg;
3331 tp->link_config.orig_advertising = phydev->advertising;
3332
3333 advertising = ADVERTISED_TP |
3334 ADVERTISED_Pause |
3335 ADVERTISED_Autoneg |
3336 ADVERTISED_10baseT_Half;
3337
63c3a66f
JP
3338 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3339 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3340 advertising |=
3341 ADVERTISED_100baseT_Half |
3342 ADVERTISED_100baseT_Full |
3343 ADVERTISED_10baseT_Full;
3344 else
3345 advertising |= ADVERTISED_10baseT_Full;
3346 }
3347
3348 phydev->advertising = advertising;
3349
3350 phy_start_aneg(phydev);
0a459aac
MC
3351
3352 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3353 if (phyid != PHY_ID_BCMAC131) {
3354 phyid &= PHY_BCM_OUI_MASK;
3355 if (phyid == PHY_BCM_OUI_1 ||
3356 phyid == PHY_BCM_OUI_2 ||
3357 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3358 do_low_power = true;
3359 }
b02fd9e3 3360 }
dd477003 3361 } else {
2023276e 3362 do_low_power = true;
0a459aac 3363
80096068
MC
3364 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3365 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3366 tp->link_config.orig_speed = tp->link_config.speed;
3367 tp->link_config.orig_duplex = tp->link_config.duplex;
3368 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3369 }
1da177e4 3370
f07e9af3 3371 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
3372 tp->link_config.speed = SPEED_10;
3373 tp->link_config.duplex = DUPLEX_HALF;
3374 tp->link_config.autoneg = AUTONEG_ENABLE;
3375 tg3_setup_phy(tp, 0);
3376 }
1da177e4
LT
3377 }
3378
b5d3772c
MC
3379 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3380 u32 val;
3381
3382 val = tr32(GRC_VCPU_EXT_CTRL);
3383 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3384 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3385 int i;
3386 u32 val;
3387
3388 for (i = 0; i < 200; i++) {
3389 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3390 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3391 break;
3392 msleep(1);
3393 }
3394 }
63c3a66f 3395 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3396 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3397 WOL_DRV_STATE_SHUTDOWN |
3398 WOL_DRV_WOL |
3399 WOL_SET_MAGIC_PKT);
6921d201 3400
05ac4cb7 3401 if (device_should_wake) {
1da177e4
LT
3402 u32 mac_mode;
3403
f07e9af3 3404 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3405 if (do_low_power &&
3406 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3407 tg3_phy_auxctl_write(tp,
3408 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3409 MII_TG3_AUXCTL_PCTL_WOL_EN |
3410 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3411 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3412 udelay(40);
3413 }
1da177e4 3414
f07e9af3 3415 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3416 mac_mode = MAC_MODE_PORT_MODE_GMII;
3417 else
3418 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3419
e8f3f6ca
MC
3420 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3421 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3422 ASIC_REV_5700) {
63c3a66f 3423 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3424 SPEED_100 : SPEED_10;
3425 if (tg3_5700_link_polarity(tp, speed))
3426 mac_mode |= MAC_MODE_LINK_POLARITY;
3427 else
3428 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3429 }
1da177e4
LT
3430 } else {
3431 mac_mode = MAC_MODE_PORT_MODE_TBI;
3432 }
3433
63c3a66f 3434 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3435 tw32(MAC_LED_CTRL, tp->led_ctrl);
3436
05ac4cb7 3437 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3438 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3439 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3440 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3441
63c3a66f 3442 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3443 mac_mode |= MAC_MODE_APE_TX_EN |
3444 MAC_MODE_APE_RX_EN |
3445 MAC_MODE_TDE_ENABLE;
3bda1258 3446
1da177e4
LT
3447 tw32_f(MAC_MODE, mac_mode);
3448 udelay(100);
3449
3450 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3451 udelay(10);
3452 }
3453
63c3a66f 3454 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3455 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3456 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3457 u32 base_val;
3458
3459 base_val = tp->pci_clock_ctrl;
3460 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3461 CLOCK_CTRL_TXCLK_DISABLE);
3462
b401e9e2
MC
3463 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3464 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3465 } else if (tg3_flag(tp, 5780_CLASS) ||
3466 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3467 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3468 /* do nothing */
63c3a66f 3469 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3470 u32 newbits1, newbits2;
3471
3472 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3473 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3474 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3475 CLOCK_CTRL_TXCLK_DISABLE |
3476 CLOCK_CTRL_ALTCLK);
3477 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3478 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3479 newbits1 = CLOCK_CTRL_625_CORE;
3480 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3481 } else {
3482 newbits1 = CLOCK_CTRL_ALTCLK;
3483 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3484 }
3485
b401e9e2
MC
3486 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3487 40);
1da177e4 3488
b401e9e2
MC
3489 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3490 40);
1da177e4 3491
63c3a66f 3492 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3493 u32 newbits3;
3494
3495 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3496 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3497 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3498 CLOCK_CTRL_TXCLK_DISABLE |
3499 CLOCK_CTRL_44MHZ_CORE);
3500 } else {
3501 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3502 }
3503
b401e9e2
MC
3504 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3505 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3506 }
3507 }
3508
63c3a66f 3509 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3510 tg3_power_down_phy(tp, do_low_power);
6921d201 3511
cd0d7228 3512 tg3_frob_aux_power(tp, true);
1da177e4
LT
3513
3514 /* Workaround for unstable PLL clock */
3515 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3516 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3517 u32 val = tr32(0x7d00);
3518
3519 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3520 tw32(0x7d00, val);
63c3a66f 3521 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3522 int err;
3523
3524 err = tg3_nvram_lock(tp);
1da177e4 3525 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3526 if (!err)
3527 tg3_nvram_unlock(tp);
6921d201 3528 }
1da177e4
LT
3529 }
3530
bbadf503
MC
3531 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3532
c866b7ea
RW
3533 return 0;
3534}
12dac075 3535
c866b7ea
RW
3536static void tg3_power_down(struct tg3 *tp)
3537{
3538 tg3_power_down_prepare(tp);
1da177e4 3539
63c3a66f 3540 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3541 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3542}
3543
1da177e4
LT
3544static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3545{
3546 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3547 case MII_TG3_AUX_STAT_10HALF:
3548 *speed = SPEED_10;
3549 *duplex = DUPLEX_HALF;
3550 break;
3551
3552 case MII_TG3_AUX_STAT_10FULL:
3553 *speed = SPEED_10;
3554 *duplex = DUPLEX_FULL;
3555 break;
3556
3557 case MII_TG3_AUX_STAT_100HALF:
3558 *speed = SPEED_100;
3559 *duplex = DUPLEX_HALF;
3560 break;
3561
3562 case MII_TG3_AUX_STAT_100FULL:
3563 *speed = SPEED_100;
3564 *duplex = DUPLEX_FULL;
3565 break;
3566
3567 case MII_TG3_AUX_STAT_1000HALF:
3568 *speed = SPEED_1000;
3569 *duplex = DUPLEX_HALF;
3570 break;
3571
3572 case MII_TG3_AUX_STAT_1000FULL:
3573 *speed = SPEED_1000;
3574 *duplex = DUPLEX_FULL;
3575 break;
3576
3577 default:
f07e9af3 3578 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3579 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3580 SPEED_10;
3581 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3582 DUPLEX_HALF;
3583 break;
3584 }
1da177e4
LT
3585 *speed = SPEED_INVALID;
3586 *duplex = DUPLEX_INVALID;
3587 break;
855e1111 3588 }
1da177e4
LT
3589}
3590
42b64a45 3591static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3592{
42b64a45
MC
3593 int err = 0;
3594 u32 val, new_adv;
1da177e4 3595
42b64a45
MC
3596 new_adv = ADVERTISE_CSMA;
3597 if (advertise & ADVERTISED_10baseT_Half)
3598 new_adv |= ADVERTISE_10HALF;
3599 if (advertise & ADVERTISED_10baseT_Full)
3600 new_adv |= ADVERTISE_10FULL;
3601 if (advertise & ADVERTISED_100baseT_Half)
3602 new_adv |= ADVERTISE_100HALF;
3603 if (advertise & ADVERTISED_100baseT_Full)
3604 new_adv |= ADVERTISE_100FULL;
1da177e4 3605
42b64a45 3606 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 3607
42b64a45
MC
3608 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3609 if (err)
3610 goto done;
ba4d07a8 3611
42b64a45
MC
3612 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3613 goto done;
1da177e4 3614
42b64a45
MC
3615 new_adv = 0;
3616 if (advertise & ADVERTISED_1000baseT_Half)
221c5637 3617 new_adv |= ADVERTISE_1000HALF;
42b64a45 3618 if (advertise & ADVERTISED_1000baseT_Full)
221c5637 3619 new_adv |= ADVERTISE_1000FULL;
ba4d07a8 3620
42b64a45
MC
3621 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3622 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
221c5637 3623 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3624
221c5637 3625 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
42b64a45
MC
3626 if (err)
3627 goto done;
1da177e4 3628
42b64a45
MC
3629 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3630 goto done;
52b02d04 3631
42b64a45
MC
3632 tw32(TG3_CPMU_EEE_MODE,
3633 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3634
42b64a45
MC
3635 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3636 if (!err) {
3637 u32 err2;
52b02d04 3638
b715ce94
MC
3639 val = 0;
3640 /* Advertise 100-BaseTX EEE ability */
3641 if (advertise & ADVERTISED_100baseT_Full)
3642 val |= MDIO_AN_EEE_ADV_100TX;
3643 /* Advertise 1000-BaseT EEE ability */
3644 if (advertise & ADVERTISED_1000baseT_Full)
3645 val |= MDIO_AN_EEE_ADV_1000T;
3646 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3647 if (err)
3648 val = 0;
3649
21a00ab2
MC
3650 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3651 case ASIC_REV_5717:
3652 case ASIC_REV_57765:
21a00ab2 3653 case ASIC_REV_5719:
b715ce94
MC
3654 /* If we advertised any eee advertisements above... */
3655 if (val)
3656 val = MII_TG3_DSP_TAP26_ALNOKO |
3657 MII_TG3_DSP_TAP26_RMRXSTO |
3658 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3659 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3660 /* Fall through */
3661 case ASIC_REV_5720:
3662 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3663 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3664 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3665 }
52b02d04 3666
42b64a45
MC
3667 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3668 if (!err)
3669 err = err2;
3670 }
3671
3672done:
3673 return err;
3674}
3675
3676static void tg3_phy_copper_begin(struct tg3 *tp)
3677{
3678 u32 new_adv;
3679 int i;
3680
3681 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3682 new_adv = ADVERTISED_10baseT_Half |
3683 ADVERTISED_10baseT_Full;
3684 if (tg3_flag(tp, WOL_SPEED_100MB))
3685 new_adv |= ADVERTISED_100baseT_Half |
3686 ADVERTISED_100baseT_Full;
3687
3688 tg3_phy_autoneg_cfg(tp, new_adv,
3689 FLOW_CTRL_TX | FLOW_CTRL_RX);
3690 } else if (tp->link_config.speed == SPEED_INVALID) {
3691 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3692 tp->link_config.advertising &=
3693 ~(ADVERTISED_1000baseT_Half |
3694 ADVERTISED_1000baseT_Full);
3695
3696 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3697 tp->link_config.flowctrl);
3698 } else {
3699 /* Asking for a specific link mode. */
3700 if (tp->link_config.speed == SPEED_1000) {
3701 if (tp->link_config.duplex == DUPLEX_FULL)
3702 new_adv = ADVERTISED_1000baseT_Full;
3703 else
3704 new_adv = ADVERTISED_1000baseT_Half;
3705 } else if (tp->link_config.speed == SPEED_100) {
3706 if (tp->link_config.duplex == DUPLEX_FULL)
3707 new_adv = ADVERTISED_100baseT_Full;
3708 else
3709 new_adv = ADVERTISED_100baseT_Half;
3710 } else {
3711 if (tp->link_config.duplex == DUPLEX_FULL)
3712 new_adv = ADVERTISED_10baseT_Full;
3713 else
3714 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3715 }
52b02d04 3716
42b64a45
MC
3717 tg3_phy_autoneg_cfg(tp, new_adv,
3718 tp->link_config.flowctrl);
52b02d04
MC
3719 }
3720
1da177e4
LT
3721 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3722 tp->link_config.speed != SPEED_INVALID) {
3723 u32 bmcr, orig_bmcr;
3724
3725 tp->link_config.active_speed = tp->link_config.speed;
3726 tp->link_config.active_duplex = tp->link_config.duplex;
3727
3728 bmcr = 0;
3729 switch (tp->link_config.speed) {
3730 default:
3731 case SPEED_10:
3732 break;
3733
3734 case SPEED_100:
3735 bmcr |= BMCR_SPEED100;
3736 break;
3737
3738 case SPEED_1000:
221c5637 3739 bmcr |= BMCR_SPEED1000;
1da177e4 3740 break;
855e1111 3741 }
1da177e4
LT
3742
3743 if (tp->link_config.duplex == DUPLEX_FULL)
3744 bmcr |= BMCR_FULLDPLX;
3745
3746 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3747 (bmcr != orig_bmcr)) {
3748 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3749 for (i = 0; i < 1500; i++) {
3750 u32 tmp;
3751
3752 udelay(10);
3753 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3754 tg3_readphy(tp, MII_BMSR, &tmp))
3755 continue;
3756 if (!(tmp & BMSR_LSTATUS)) {
3757 udelay(40);
3758 break;
3759 }
3760 }
3761 tg3_writephy(tp, MII_BMCR, bmcr);
3762 udelay(40);
3763 }
3764 } else {
3765 tg3_writephy(tp, MII_BMCR,
3766 BMCR_ANENABLE | BMCR_ANRESTART);
3767 }
3768}
3769
3770static int tg3_init_5401phy_dsp(struct tg3 *tp)
3771{
3772 int err;
3773
3774 /* Turn off tap power management. */
3775 /* Set Extended packet length bit */
b4bd2929 3776 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3777
6ee7c0a0
MC
3778 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3779 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3780 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3781 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3782 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3783
3784 udelay(40);
3785
3786 return err;
3787}
3788
3600d918 3789static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3790{
3600d918
MC
3791 u32 adv_reg, all_mask = 0;
3792
3793 if (mask & ADVERTISED_10baseT_Half)
3794 all_mask |= ADVERTISE_10HALF;
3795 if (mask & ADVERTISED_10baseT_Full)
3796 all_mask |= ADVERTISE_10FULL;
3797 if (mask & ADVERTISED_100baseT_Half)
3798 all_mask |= ADVERTISE_100HALF;
3799 if (mask & ADVERTISED_100baseT_Full)
3800 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3801
3802 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3803 return 0;
3804
b99d2a57 3805 if ((adv_reg & ADVERTISE_ALL) != all_mask)
1da177e4 3806 return 0;
b99d2a57 3807
f07e9af3 3808 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3809 u32 tg3_ctrl;
3810
3600d918
MC
3811 all_mask = 0;
3812 if (mask & ADVERTISED_1000baseT_Half)
3813 all_mask |= ADVERTISE_1000HALF;
3814 if (mask & ADVERTISED_1000baseT_Full)
3815 all_mask |= ADVERTISE_1000FULL;
3816
221c5637 3817 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
1da177e4
LT
3818 return 0;
3819
b99d2a57
MC
3820 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
3821 if (tg3_ctrl != all_mask)
1da177e4
LT
3822 return 0;
3823 }
93a700a9 3824
1da177e4
LT
3825 return 1;
3826}
3827
ef167e27
MC
3828static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3829{
3830 u32 curadv, reqadv;
3831
3832 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3833 return 1;
3834
3835 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3836 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3837
3838 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3839 if (curadv != reqadv)
3840 return 0;
3841
63c3a66f 3842 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3843 tg3_readphy(tp, MII_LPA, rmtadv);
3844 } else {
3845 /* Reprogram the advertisement register, even if it
3846 * does not affect the current link. If the link
3847 * gets renegotiated in the future, we can save an
3848 * additional renegotiation cycle by advertising
3849 * it correctly in the first place.
3850 */
3851 if (curadv != reqadv) {
3852 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3853 ADVERTISE_PAUSE_ASYM);
3854 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3855 }
3856 }
3857
3858 return 1;
3859}
3860
1da177e4
LT
3861static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3862{
3863 int current_link_up;
f833c4c1 3864 u32 bmsr, val;
ef167e27 3865 u32 lcl_adv, rmt_adv;
1da177e4
LT
3866 u16 current_speed;
3867 u8 current_duplex;
3868 int i, err;
3869
3870 tw32(MAC_EVENT, 0);
3871
3872 tw32_f(MAC_STATUS,
3873 (MAC_STATUS_SYNC_CHANGED |
3874 MAC_STATUS_CFG_CHANGED |
3875 MAC_STATUS_MI_COMPLETION |
3876 MAC_STATUS_LNKSTATE_CHANGED));
3877 udelay(40);
3878
8ef21428
MC
3879 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3880 tw32_f(MAC_MI_MODE,
3881 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3882 udelay(80);
3883 }
1da177e4 3884
b4bd2929 3885 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3886
3887 /* Some third-party PHYs need to be reset on link going
3888 * down.
3889 */
3890 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3891 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3892 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3893 netif_carrier_ok(tp->dev)) {
3894 tg3_readphy(tp, MII_BMSR, &bmsr);
3895 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3896 !(bmsr & BMSR_LSTATUS))
3897 force_reset = 1;
3898 }
3899 if (force_reset)
3900 tg3_phy_reset(tp);
3901
79eb6904 3902 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3903 tg3_readphy(tp, MII_BMSR, &bmsr);
3904 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3905 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3906 bmsr = 0;
3907
3908 if (!(bmsr & BMSR_LSTATUS)) {
3909 err = tg3_init_5401phy_dsp(tp);
3910 if (err)
3911 return err;
3912
3913 tg3_readphy(tp, MII_BMSR, &bmsr);
3914 for (i = 0; i < 1000; i++) {
3915 udelay(10);
3916 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3917 (bmsr & BMSR_LSTATUS)) {
3918 udelay(40);
3919 break;
3920 }
3921 }
3922
79eb6904
MC
3923 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3924 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3925 !(bmsr & BMSR_LSTATUS) &&
3926 tp->link_config.active_speed == SPEED_1000) {
3927 err = tg3_phy_reset(tp);
3928 if (!err)
3929 err = tg3_init_5401phy_dsp(tp);
3930 if (err)
3931 return err;
3932 }
3933 }
3934 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3935 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3936 /* 5701 {A0,B0} CRC bug workaround */
3937 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3938 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3939 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3940 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3941 }
3942
3943 /* Clear pending interrupts... */
f833c4c1
MC
3944 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3945 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3946
f07e9af3 3947 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3948 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3949 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3950 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3951
3952 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3953 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3954 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3955 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3956 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3957 else
3958 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3959 }
3960
3961 current_link_up = 0;
3962 current_speed = SPEED_INVALID;
3963 current_duplex = DUPLEX_INVALID;
3964
f07e9af3 3965 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3966 err = tg3_phy_auxctl_read(tp,
3967 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3968 &val);
3969 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3970 tg3_phy_auxctl_write(tp,
3971 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3972 val | (1 << 10));
1da177e4
LT
3973 goto relink;
3974 }
3975 }
3976
3977 bmsr = 0;
3978 for (i = 0; i < 100; i++) {
3979 tg3_readphy(tp, MII_BMSR, &bmsr);
3980 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3981 (bmsr & BMSR_LSTATUS))
3982 break;
3983 udelay(40);
3984 }
3985
3986 if (bmsr & BMSR_LSTATUS) {
3987 u32 aux_stat, bmcr;
3988
3989 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3990 for (i = 0; i < 2000; i++) {
3991 udelay(10);
3992 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3993 aux_stat)
3994 break;
3995 }
3996
3997 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3998 &current_speed,
3999 &current_duplex);
4000
4001 bmcr = 0;
4002 for (i = 0; i < 200; i++) {
4003 tg3_readphy(tp, MII_BMCR, &bmcr);
4004 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4005 continue;
4006 if (bmcr && bmcr != 0x7fff)
4007 break;
4008 udelay(10);
4009 }
4010
ef167e27
MC
4011 lcl_adv = 0;
4012 rmt_adv = 0;
1da177e4 4013
ef167e27
MC
4014 tp->link_config.active_speed = current_speed;
4015 tp->link_config.active_duplex = current_duplex;
4016
4017 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4018 if ((bmcr & BMCR_ANENABLE) &&
4019 tg3_copper_is_advertising_all(tp,
4020 tp->link_config.advertising)) {
4021 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
4022 &rmt_adv))
4023 current_link_up = 1;
1da177e4
LT
4024 }
4025 } else {
4026 if (!(bmcr & BMCR_ANENABLE) &&
4027 tp->link_config.speed == current_speed &&
ef167e27
MC
4028 tp->link_config.duplex == current_duplex &&
4029 tp->link_config.flowctrl ==
4030 tp->link_config.active_flowctrl) {
1da177e4 4031 current_link_up = 1;
1da177e4
LT
4032 }
4033 }
4034
ef167e27
MC
4035 if (current_link_up == 1 &&
4036 tp->link_config.active_duplex == DUPLEX_FULL)
4037 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
4038 }
4039
1da177e4 4040relink:
80096068 4041 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4042 tg3_phy_copper_begin(tp);
4043
f833c4c1 4044 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4045 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4046 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4047 current_link_up = 1;
4048 }
4049
4050 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4051 if (current_link_up == 1) {
4052 if (tp->link_config.active_speed == SPEED_100 ||
4053 tp->link_config.active_speed == SPEED_10)
4054 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4055 else
4056 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4057 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4058 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4059 else
1da177e4
LT
4060 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4061
4062 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4063 if (tp->link_config.active_duplex == DUPLEX_HALF)
4064 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4065
1da177e4 4066 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4067 if (current_link_up == 1 &&
4068 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4069 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4070 else
4071 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4072 }
4073
4074 /* ??? Without this setting Netgear GA302T PHY does not
4075 * ??? send/receive packets...
4076 */
79eb6904 4077 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4078 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4079 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4080 tw32_f(MAC_MI_MODE, tp->mi_mode);
4081 udelay(80);
4082 }
4083
4084 tw32_f(MAC_MODE, tp->mac_mode);
4085 udelay(40);
4086
52b02d04
MC
4087 tg3_phy_eee_adjust(tp, current_link_up);
4088
63c3a66f 4089 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4090 /* Polled via timer. */
4091 tw32_f(MAC_EVENT, 0);
4092 } else {
4093 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4094 }
4095 udelay(40);
4096
4097 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4098 current_link_up == 1 &&
4099 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4100 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4101 udelay(120);
4102 tw32_f(MAC_STATUS,
4103 (MAC_STATUS_SYNC_CHANGED |
4104 MAC_STATUS_CFG_CHANGED));
4105 udelay(40);
4106 tg3_write_mem(tp,
4107 NIC_SRAM_FIRMWARE_MBOX,
4108 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4109 }
4110
5e7dfd0f 4111 /* Prevent send BD corruption. */
63c3a66f 4112 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4113 u16 oldlnkctl, newlnkctl;
4114
4115 pci_read_config_word(tp->pdev,
708ebb3a 4116 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4117 &oldlnkctl);
4118 if (tp->link_config.active_speed == SPEED_100 ||
4119 tp->link_config.active_speed == SPEED_10)
4120 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4121 else
4122 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4123 if (newlnkctl != oldlnkctl)
4124 pci_write_config_word(tp->pdev,
93a700a9
MC
4125 pci_pcie_cap(tp->pdev) +
4126 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4127 }
4128
1da177e4
LT
4129 if (current_link_up != netif_carrier_ok(tp->dev)) {
4130 if (current_link_up)
4131 netif_carrier_on(tp->dev);
4132 else
4133 netif_carrier_off(tp->dev);
4134 tg3_link_report(tp);
4135 }
4136
4137 return 0;
4138}
4139
4140struct tg3_fiber_aneginfo {
4141 int state;
4142#define ANEG_STATE_UNKNOWN 0
4143#define ANEG_STATE_AN_ENABLE 1
4144#define ANEG_STATE_RESTART_INIT 2
4145#define ANEG_STATE_RESTART 3
4146#define ANEG_STATE_DISABLE_LINK_OK 4
4147#define ANEG_STATE_ABILITY_DETECT_INIT 5
4148#define ANEG_STATE_ABILITY_DETECT 6
4149#define ANEG_STATE_ACK_DETECT_INIT 7
4150#define ANEG_STATE_ACK_DETECT 8
4151#define ANEG_STATE_COMPLETE_ACK_INIT 9
4152#define ANEG_STATE_COMPLETE_ACK 10
4153#define ANEG_STATE_IDLE_DETECT_INIT 11
4154#define ANEG_STATE_IDLE_DETECT 12
4155#define ANEG_STATE_LINK_OK 13
4156#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4157#define ANEG_STATE_NEXT_PAGE_WAIT 15
4158
4159 u32 flags;
4160#define MR_AN_ENABLE 0x00000001
4161#define MR_RESTART_AN 0x00000002
4162#define MR_AN_COMPLETE 0x00000004
4163#define MR_PAGE_RX 0x00000008
4164#define MR_NP_LOADED 0x00000010
4165#define MR_TOGGLE_TX 0x00000020
4166#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4167#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4168#define MR_LP_ADV_SYM_PAUSE 0x00000100
4169#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4170#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4171#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4172#define MR_LP_ADV_NEXT_PAGE 0x00001000
4173#define MR_TOGGLE_RX 0x00002000
4174#define MR_NP_RX 0x00004000
4175
4176#define MR_LINK_OK 0x80000000
4177
4178 unsigned long link_time, cur_time;
4179
4180 u32 ability_match_cfg;
4181 int ability_match_count;
4182
4183 char ability_match, idle_match, ack_match;
4184
4185 u32 txconfig, rxconfig;
4186#define ANEG_CFG_NP 0x00000080
4187#define ANEG_CFG_ACK 0x00000040
4188#define ANEG_CFG_RF2 0x00000020
4189#define ANEG_CFG_RF1 0x00000010
4190#define ANEG_CFG_PS2 0x00000001
4191#define ANEG_CFG_PS1 0x00008000
4192#define ANEG_CFG_HD 0x00004000
4193#define ANEG_CFG_FD 0x00002000
4194#define ANEG_CFG_INVAL 0x00001f06
4195
4196};
4197#define ANEG_OK 0
4198#define ANEG_DONE 1
4199#define ANEG_TIMER_ENAB 2
4200#define ANEG_FAILED -1
4201
4202#define ANEG_STATE_SETTLE_TIME 10000
4203
4204static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4205 struct tg3_fiber_aneginfo *ap)
4206{
5be73b47 4207 u16 flowctrl;
1da177e4
LT
4208 unsigned long delta;
4209 u32 rx_cfg_reg;
4210 int ret;
4211
4212 if (ap->state == ANEG_STATE_UNKNOWN) {
4213 ap->rxconfig = 0;
4214 ap->link_time = 0;
4215 ap->cur_time = 0;
4216 ap->ability_match_cfg = 0;
4217 ap->ability_match_count = 0;
4218 ap->ability_match = 0;
4219 ap->idle_match = 0;
4220 ap->ack_match = 0;
4221 }
4222 ap->cur_time++;
4223
4224 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4225 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4226
4227 if (rx_cfg_reg != ap->ability_match_cfg) {
4228 ap->ability_match_cfg = rx_cfg_reg;
4229 ap->ability_match = 0;
4230 ap->ability_match_count = 0;
4231 } else {
4232 if (++ap->ability_match_count > 1) {
4233 ap->ability_match = 1;
4234 ap->ability_match_cfg = rx_cfg_reg;
4235 }
4236 }
4237 if (rx_cfg_reg & ANEG_CFG_ACK)
4238 ap->ack_match = 1;
4239 else
4240 ap->ack_match = 0;
4241
4242 ap->idle_match = 0;
4243 } else {
4244 ap->idle_match = 1;
4245 ap->ability_match_cfg = 0;
4246 ap->ability_match_count = 0;
4247 ap->ability_match = 0;
4248 ap->ack_match = 0;
4249
4250 rx_cfg_reg = 0;
4251 }
4252
4253 ap->rxconfig = rx_cfg_reg;
4254 ret = ANEG_OK;
4255
33f401ae 4256 switch (ap->state) {
1da177e4
LT
4257 case ANEG_STATE_UNKNOWN:
4258 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4259 ap->state = ANEG_STATE_AN_ENABLE;
4260
4261 /* fallthru */
4262 case ANEG_STATE_AN_ENABLE:
4263 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4264 if (ap->flags & MR_AN_ENABLE) {
4265 ap->link_time = 0;
4266 ap->cur_time = 0;
4267 ap->ability_match_cfg = 0;
4268 ap->ability_match_count = 0;
4269 ap->ability_match = 0;
4270 ap->idle_match = 0;
4271 ap->ack_match = 0;
4272
4273 ap->state = ANEG_STATE_RESTART_INIT;
4274 } else {
4275 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4276 }
4277 break;
4278
4279 case ANEG_STATE_RESTART_INIT:
4280 ap->link_time = ap->cur_time;
4281 ap->flags &= ~(MR_NP_LOADED);
4282 ap->txconfig = 0;
4283 tw32(MAC_TX_AUTO_NEG, 0);
4284 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4285 tw32_f(MAC_MODE, tp->mac_mode);
4286 udelay(40);
4287
4288 ret = ANEG_TIMER_ENAB;
4289 ap->state = ANEG_STATE_RESTART;
4290
4291 /* fallthru */
4292 case ANEG_STATE_RESTART:
4293 delta = ap->cur_time - ap->link_time;
859a5887 4294 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4295 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4296 else
1da177e4 4297 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4298 break;
4299
4300 case ANEG_STATE_DISABLE_LINK_OK:
4301 ret = ANEG_DONE;
4302 break;
4303
4304 case ANEG_STATE_ABILITY_DETECT_INIT:
4305 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4306 ap->txconfig = ANEG_CFG_FD;
4307 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4308 if (flowctrl & ADVERTISE_1000XPAUSE)
4309 ap->txconfig |= ANEG_CFG_PS1;
4310 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4311 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4312 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4313 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4314 tw32_f(MAC_MODE, tp->mac_mode);
4315 udelay(40);
4316
4317 ap->state = ANEG_STATE_ABILITY_DETECT;
4318 break;
4319
4320 case ANEG_STATE_ABILITY_DETECT:
859a5887 4321 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4322 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4323 break;
4324
4325 case ANEG_STATE_ACK_DETECT_INIT:
4326 ap->txconfig |= ANEG_CFG_ACK;
4327 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4328 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4329 tw32_f(MAC_MODE, tp->mac_mode);
4330 udelay(40);
4331
4332 ap->state = ANEG_STATE_ACK_DETECT;
4333
4334 /* fallthru */
4335 case ANEG_STATE_ACK_DETECT:
4336 if (ap->ack_match != 0) {
4337 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4338 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4339 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4340 } else {
4341 ap->state = ANEG_STATE_AN_ENABLE;
4342 }
4343 } else if (ap->ability_match != 0 &&
4344 ap->rxconfig == 0) {
4345 ap->state = ANEG_STATE_AN_ENABLE;
4346 }
4347 break;
4348
4349 case ANEG_STATE_COMPLETE_ACK_INIT:
4350 if (ap->rxconfig & ANEG_CFG_INVAL) {
4351 ret = ANEG_FAILED;
4352 break;
4353 }
4354 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4355 MR_LP_ADV_HALF_DUPLEX |
4356 MR_LP_ADV_SYM_PAUSE |
4357 MR_LP_ADV_ASYM_PAUSE |
4358 MR_LP_ADV_REMOTE_FAULT1 |
4359 MR_LP_ADV_REMOTE_FAULT2 |
4360 MR_LP_ADV_NEXT_PAGE |
4361 MR_TOGGLE_RX |
4362 MR_NP_RX);
4363 if (ap->rxconfig & ANEG_CFG_FD)
4364 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4365 if (ap->rxconfig & ANEG_CFG_HD)
4366 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4367 if (ap->rxconfig & ANEG_CFG_PS1)
4368 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4369 if (ap->rxconfig & ANEG_CFG_PS2)
4370 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4371 if (ap->rxconfig & ANEG_CFG_RF1)
4372 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4373 if (ap->rxconfig & ANEG_CFG_RF2)
4374 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4375 if (ap->rxconfig & ANEG_CFG_NP)
4376 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4377
4378 ap->link_time = ap->cur_time;
4379
4380 ap->flags ^= (MR_TOGGLE_TX);
4381 if (ap->rxconfig & 0x0008)
4382 ap->flags |= MR_TOGGLE_RX;
4383 if (ap->rxconfig & ANEG_CFG_NP)
4384 ap->flags |= MR_NP_RX;
4385 ap->flags |= MR_PAGE_RX;
4386
4387 ap->state = ANEG_STATE_COMPLETE_ACK;
4388 ret = ANEG_TIMER_ENAB;
4389 break;
4390
4391 case ANEG_STATE_COMPLETE_ACK:
4392 if (ap->ability_match != 0 &&
4393 ap->rxconfig == 0) {
4394 ap->state = ANEG_STATE_AN_ENABLE;
4395 break;
4396 }
4397 delta = ap->cur_time - ap->link_time;
4398 if (delta > ANEG_STATE_SETTLE_TIME) {
4399 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4400 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4401 } else {
4402 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4403 !(ap->flags & MR_NP_RX)) {
4404 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4405 } else {
4406 ret = ANEG_FAILED;
4407 }
4408 }
4409 }
4410 break;
4411
4412 case ANEG_STATE_IDLE_DETECT_INIT:
4413 ap->link_time = ap->cur_time;
4414 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4415 tw32_f(MAC_MODE, tp->mac_mode);
4416 udelay(40);
4417
4418 ap->state = ANEG_STATE_IDLE_DETECT;
4419 ret = ANEG_TIMER_ENAB;
4420 break;
4421
4422 case ANEG_STATE_IDLE_DETECT:
4423 if (ap->ability_match != 0 &&
4424 ap->rxconfig == 0) {
4425 ap->state = ANEG_STATE_AN_ENABLE;
4426 break;
4427 }
4428 delta = ap->cur_time - ap->link_time;
4429 if (delta > ANEG_STATE_SETTLE_TIME) {
4430 /* XXX another gem from the Broadcom driver :( */
4431 ap->state = ANEG_STATE_LINK_OK;
4432 }
4433 break;
4434
4435 case ANEG_STATE_LINK_OK:
4436 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4437 ret = ANEG_DONE;
4438 break;
4439
4440 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4441 /* ??? unimplemented */
4442 break;
4443
4444 case ANEG_STATE_NEXT_PAGE_WAIT:
4445 /* ??? unimplemented */
4446 break;
4447
4448 default:
4449 ret = ANEG_FAILED;
4450 break;
855e1111 4451 }
1da177e4
LT
4452
4453 return ret;
4454}
4455
5be73b47 4456static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4457{
4458 int res = 0;
4459 struct tg3_fiber_aneginfo aninfo;
4460 int status = ANEG_FAILED;
4461 unsigned int tick;
4462 u32 tmp;
4463
4464 tw32_f(MAC_TX_AUTO_NEG, 0);
4465
4466 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4467 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4468 udelay(40);
4469
4470 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4471 udelay(40);
4472
4473 memset(&aninfo, 0, sizeof(aninfo));
4474 aninfo.flags |= MR_AN_ENABLE;
4475 aninfo.state = ANEG_STATE_UNKNOWN;
4476 aninfo.cur_time = 0;
4477 tick = 0;
4478 while (++tick < 195000) {
4479 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4480 if (status == ANEG_DONE || status == ANEG_FAILED)
4481 break;
4482
4483 udelay(1);
4484 }
4485
4486 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4487 tw32_f(MAC_MODE, tp->mac_mode);
4488 udelay(40);
4489
5be73b47
MC
4490 *txflags = aninfo.txconfig;
4491 *rxflags = aninfo.flags;
1da177e4
LT
4492
4493 if (status == ANEG_DONE &&
4494 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4495 MR_LP_ADV_FULL_DUPLEX)))
4496 res = 1;
4497
4498 return res;
4499}
4500
4501static void tg3_init_bcm8002(struct tg3 *tp)
4502{
4503 u32 mac_status = tr32(MAC_STATUS);
4504 int i;
4505
4506 /* Reset when initting first time or we have a link. */
63c3a66f 4507 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4508 !(mac_status & MAC_STATUS_PCS_SYNCED))
4509 return;
4510
4511 /* Set PLL lock range. */
4512 tg3_writephy(tp, 0x16, 0x8007);
4513
4514 /* SW reset */
4515 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4516
4517 /* Wait for reset to complete. */
4518 /* XXX schedule_timeout() ... */
4519 for (i = 0; i < 500; i++)
4520 udelay(10);
4521
4522 /* Config mode; select PMA/Ch 1 regs. */
4523 tg3_writephy(tp, 0x10, 0x8411);
4524
4525 /* Enable auto-lock and comdet, select txclk for tx. */
4526 tg3_writephy(tp, 0x11, 0x0a10);
4527
4528 tg3_writephy(tp, 0x18, 0x00a0);
4529 tg3_writephy(tp, 0x16, 0x41ff);
4530
4531 /* Assert and deassert POR. */
4532 tg3_writephy(tp, 0x13, 0x0400);
4533 udelay(40);
4534 tg3_writephy(tp, 0x13, 0x0000);
4535
4536 tg3_writephy(tp, 0x11, 0x0a50);
4537 udelay(40);
4538 tg3_writephy(tp, 0x11, 0x0a10);
4539
4540 /* Wait for signal to stabilize */
4541 /* XXX schedule_timeout() ... */
4542 for (i = 0; i < 15000; i++)
4543 udelay(10);
4544
4545 /* Deselect the channel register so we can read the PHYID
4546 * later.
4547 */
4548 tg3_writephy(tp, 0x10, 0x8011);
4549}
4550
4551static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4552{
82cd3d11 4553 u16 flowctrl;
1da177e4
LT
4554 u32 sg_dig_ctrl, sg_dig_status;
4555 u32 serdes_cfg, expected_sg_dig_ctrl;
4556 int workaround, port_a;
4557 int current_link_up;
4558
4559 serdes_cfg = 0;
4560 expected_sg_dig_ctrl = 0;
4561 workaround = 0;
4562 port_a = 1;
4563 current_link_up = 0;
4564
4565 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4566 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4567 workaround = 1;
4568 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4569 port_a = 0;
4570
4571 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4572 /* preserve bits 20-23 for voltage regulator */
4573 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4574 }
4575
4576 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4577
4578 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4579 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4580 if (workaround) {
4581 u32 val = serdes_cfg;
4582
4583 if (port_a)
4584 val |= 0xc010000;
4585 else
4586 val |= 0x4010000;
4587 tw32_f(MAC_SERDES_CFG, val);
4588 }
c98f6e3b
MC
4589
4590 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4591 }
4592 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4593 tg3_setup_flow_control(tp, 0, 0);
4594 current_link_up = 1;
4595 }
4596 goto out;
4597 }
4598
4599 /* Want auto-negotiation. */
c98f6e3b 4600 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4601
82cd3d11
MC
4602 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4603 if (flowctrl & ADVERTISE_1000XPAUSE)
4604 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4605 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4606 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4607
4608 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4609 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4610 tp->serdes_counter &&
4611 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4612 MAC_STATUS_RCVD_CFG)) ==
4613 MAC_STATUS_PCS_SYNCED)) {
4614 tp->serdes_counter--;
4615 current_link_up = 1;
4616 goto out;
4617 }
4618restart_autoneg:
1da177e4
LT
4619 if (workaround)
4620 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4621 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4622 udelay(5);
4623 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4624
3d3ebe74 4625 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4626 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4627 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4628 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4629 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4630 mac_status = tr32(MAC_STATUS);
4631
c98f6e3b 4632 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4633 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4634 u32 local_adv = 0, remote_adv = 0;
4635
4636 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4637 local_adv |= ADVERTISE_1000XPAUSE;
4638 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4639 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4640
c98f6e3b 4641 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4642 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4643 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4644 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4645
4646 tg3_setup_flow_control(tp, local_adv, remote_adv);
4647 current_link_up = 1;
3d3ebe74 4648 tp->serdes_counter = 0;
f07e9af3 4649 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4650 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4651 if (tp->serdes_counter)
4652 tp->serdes_counter--;
1da177e4
LT
4653 else {
4654 if (workaround) {
4655 u32 val = serdes_cfg;
4656
4657 if (port_a)
4658 val |= 0xc010000;
4659 else
4660 val |= 0x4010000;
4661
4662 tw32_f(MAC_SERDES_CFG, val);
4663 }
4664
c98f6e3b 4665 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4666 udelay(40);
4667
4668 /* Link parallel detection - link is up */
4669 /* only if we have PCS_SYNC and not */
4670 /* receiving config code words */
4671 mac_status = tr32(MAC_STATUS);
4672 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4673 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4674 tg3_setup_flow_control(tp, 0, 0);
4675 current_link_up = 1;
f07e9af3
MC
4676 tp->phy_flags |=
4677 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4678 tp->serdes_counter =
4679 SERDES_PARALLEL_DET_TIMEOUT;
4680 } else
4681 goto restart_autoneg;
1da177e4
LT
4682 }
4683 }
3d3ebe74
MC
4684 } else {
4685 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4686 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4687 }
4688
4689out:
4690 return current_link_up;
4691}
4692
4693static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4694{
4695 int current_link_up = 0;
4696
5cf64b8a 4697 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4698 goto out;
1da177e4
LT
4699
4700 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4701 u32 txflags, rxflags;
1da177e4 4702 int i;
6aa20a22 4703
5be73b47
MC
4704 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4705 u32 local_adv = 0, remote_adv = 0;
1da177e4 4706
5be73b47
MC
4707 if (txflags & ANEG_CFG_PS1)
4708 local_adv |= ADVERTISE_1000XPAUSE;
4709 if (txflags & ANEG_CFG_PS2)
4710 local_adv |= ADVERTISE_1000XPSE_ASYM;
4711
4712 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4713 remote_adv |= LPA_1000XPAUSE;
4714 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4715 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4716
4717 tg3_setup_flow_control(tp, local_adv, remote_adv);
4718
1da177e4
LT
4719 current_link_up = 1;
4720 }
4721 for (i = 0; i < 30; i++) {
4722 udelay(20);
4723 tw32_f(MAC_STATUS,
4724 (MAC_STATUS_SYNC_CHANGED |
4725 MAC_STATUS_CFG_CHANGED));
4726 udelay(40);
4727 if ((tr32(MAC_STATUS) &
4728 (MAC_STATUS_SYNC_CHANGED |
4729 MAC_STATUS_CFG_CHANGED)) == 0)
4730 break;
4731 }
4732
4733 mac_status = tr32(MAC_STATUS);
4734 if (current_link_up == 0 &&
4735 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4736 !(mac_status & MAC_STATUS_RCVD_CFG))
4737 current_link_up = 1;
4738 } else {
5be73b47
MC
4739 tg3_setup_flow_control(tp, 0, 0);
4740
1da177e4
LT
4741 /* Forcing 1000FD link up. */
4742 current_link_up = 1;
1da177e4
LT
4743
4744 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4745 udelay(40);
e8f3f6ca
MC
4746
4747 tw32_f(MAC_MODE, tp->mac_mode);
4748 udelay(40);
1da177e4
LT
4749 }
4750
4751out:
4752 return current_link_up;
4753}
4754
4755static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4756{
4757 u32 orig_pause_cfg;
4758 u16 orig_active_speed;
4759 u8 orig_active_duplex;
4760 u32 mac_status;
4761 int current_link_up;
4762 int i;
4763
8d018621 4764 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4765 orig_active_speed = tp->link_config.active_speed;
4766 orig_active_duplex = tp->link_config.active_duplex;
4767
63c3a66f 4768 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4769 netif_carrier_ok(tp->dev) &&
63c3a66f 4770 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4771 mac_status = tr32(MAC_STATUS);
4772 mac_status &= (MAC_STATUS_PCS_SYNCED |
4773 MAC_STATUS_SIGNAL_DET |
4774 MAC_STATUS_CFG_CHANGED |
4775 MAC_STATUS_RCVD_CFG);
4776 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4777 MAC_STATUS_SIGNAL_DET)) {
4778 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4779 MAC_STATUS_CFG_CHANGED));
4780 return 0;
4781 }
4782 }
4783
4784 tw32_f(MAC_TX_AUTO_NEG, 0);
4785
4786 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4787 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4788 tw32_f(MAC_MODE, tp->mac_mode);
4789 udelay(40);
4790
79eb6904 4791 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4792 tg3_init_bcm8002(tp);
4793
4794 /* Enable link change event even when serdes polling. */
4795 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4796 udelay(40);
4797
4798 current_link_up = 0;
4799 mac_status = tr32(MAC_STATUS);
4800
63c3a66f 4801 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4802 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4803 else
4804 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4805
898a56f8 4806 tp->napi[0].hw_status->status =
1da177e4 4807 (SD_STATUS_UPDATED |
898a56f8 4808 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4809
4810 for (i = 0; i < 100; i++) {
4811 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4812 MAC_STATUS_CFG_CHANGED));
4813 udelay(5);
4814 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4815 MAC_STATUS_CFG_CHANGED |
4816 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4817 break;
4818 }
4819
4820 mac_status = tr32(MAC_STATUS);
4821 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4822 current_link_up = 0;
3d3ebe74
MC
4823 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4824 tp->serdes_counter == 0) {
1da177e4
LT
4825 tw32_f(MAC_MODE, (tp->mac_mode |
4826 MAC_MODE_SEND_CONFIGS));
4827 udelay(1);
4828 tw32_f(MAC_MODE, tp->mac_mode);
4829 }
4830 }
4831
4832 if (current_link_up == 1) {
4833 tp->link_config.active_speed = SPEED_1000;
4834 tp->link_config.active_duplex = DUPLEX_FULL;
4835 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4836 LED_CTRL_LNKLED_OVERRIDE |
4837 LED_CTRL_1000MBPS_ON));
4838 } else {
4839 tp->link_config.active_speed = SPEED_INVALID;
4840 tp->link_config.active_duplex = DUPLEX_INVALID;
4841 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4842 LED_CTRL_LNKLED_OVERRIDE |
4843 LED_CTRL_TRAFFIC_OVERRIDE));
4844 }
4845
4846 if (current_link_up != netif_carrier_ok(tp->dev)) {
4847 if (current_link_up)
4848 netif_carrier_on(tp->dev);
4849 else
4850 netif_carrier_off(tp->dev);
4851 tg3_link_report(tp);
4852 } else {
8d018621 4853 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4854 if (orig_pause_cfg != now_pause_cfg ||
4855 orig_active_speed != tp->link_config.active_speed ||
4856 orig_active_duplex != tp->link_config.active_duplex)
4857 tg3_link_report(tp);
4858 }
4859
4860 return 0;
4861}
4862
747e8f8b
MC
4863static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4864{
4865 int current_link_up, err = 0;
4866 u32 bmsr, bmcr;
4867 u16 current_speed;
4868 u8 current_duplex;
ef167e27 4869 u32 local_adv, remote_adv;
747e8f8b
MC
4870
4871 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4872 tw32_f(MAC_MODE, tp->mac_mode);
4873 udelay(40);
4874
4875 tw32(MAC_EVENT, 0);
4876
4877 tw32_f(MAC_STATUS,
4878 (MAC_STATUS_SYNC_CHANGED |
4879 MAC_STATUS_CFG_CHANGED |
4880 MAC_STATUS_MI_COMPLETION |
4881 MAC_STATUS_LNKSTATE_CHANGED));
4882 udelay(40);
4883
4884 if (force_reset)
4885 tg3_phy_reset(tp);
4886
4887 current_link_up = 0;
4888 current_speed = SPEED_INVALID;
4889 current_duplex = DUPLEX_INVALID;
4890
4891 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4892 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4893 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4894 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4895 bmsr |= BMSR_LSTATUS;
4896 else
4897 bmsr &= ~BMSR_LSTATUS;
4898 }
747e8f8b
MC
4899
4900 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4901
4902 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4903 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4904 /* do nothing, just check for link up at the end */
4905 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4906 u32 adv, new_adv;
4907
4908 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4909 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4910 ADVERTISE_1000XPAUSE |
4911 ADVERTISE_1000XPSE_ASYM |
4912 ADVERTISE_SLCT);
4913
ba4d07a8 4914 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4915
4916 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4917 new_adv |= ADVERTISE_1000XHALF;
4918 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4919 new_adv |= ADVERTISE_1000XFULL;
4920
4921 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4922 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4923 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4924 tg3_writephy(tp, MII_BMCR, bmcr);
4925
4926 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4927 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4928 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4929
4930 return err;
4931 }
4932 } else {
4933 u32 new_bmcr;
4934
4935 bmcr &= ~BMCR_SPEED1000;
4936 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4937
4938 if (tp->link_config.duplex == DUPLEX_FULL)
4939 new_bmcr |= BMCR_FULLDPLX;
4940
4941 if (new_bmcr != bmcr) {
4942 /* BMCR_SPEED1000 is a reserved bit that needs
4943 * to be set on write.
4944 */
4945 new_bmcr |= BMCR_SPEED1000;
4946
4947 /* Force a linkdown */
4948 if (netif_carrier_ok(tp->dev)) {
4949 u32 adv;
4950
4951 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4952 adv &= ~(ADVERTISE_1000XFULL |
4953 ADVERTISE_1000XHALF |
4954 ADVERTISE_SLCT);
4955 tg3_writephy(tp, MII_ADVERTISE, adv);
4956 tg3_writephy(tp, MII_BMCR, bmcr |
4957 BMCR_ANRESTART |
4958 BMCR_ANENABLE);
4959 udelay(10);
4960 netif_carrier_off(tp->dev);
4961 }
4962 tg3_writephy(tp, MII_BMCR, new_bmcr);
4963 bmcr = new_bmcr;
4964 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4965 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4966 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4967 ASIC_REV_5714) {
4968 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4969 bmsr |= BMSR_LSTATUS;
4970 else
4971 bmsr &= ~BMSR_LSTATUS;
4972 }
f07e9af3 4973 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4974 }
4975 }
4976
4977 if (bmsr & BMSR_LSTATUS) {
4978 current_speed = SPEED_1000;
4979 current_link_up = 1;
4980 if (bmcr & BMCR_FULLDPLX)
4981 current_duplex = DUPLEX_FULL;
4982 else
4983 current_duplex = DUPLEX_HALF;
4984
ef167e27
MC
4985 local_adv = 0;
4986 remote_adv = 0;
4987
747e8f8b 4988 if (bmcr & BMCR_ANENABLE) {
ef167e27 4989 u32 common;
747e8f8b
MC
4990
4991 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4992 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4993 common = local_adv & remote_adv;
4994 if (common & (ADVERTISE_1000XHALF |
4995 ADVERTISE_1000XFULL)) {
4996 if (common & ADVERTISE_1000XFULL)
4997 current_duplex = DUPLEX_FULL;
4998 else
4999 current_duplex = DUPLEX_HALF;
63c3a66f 5000 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5001 /* Link is up via parallel detect */
859a5887 5002 } else {
747e8f8b 5003 current_link_up = 0;
859a5887 5004 }
747e8f8b
MC
5005 }
5006 }
5007
ef167e27
MC
5008 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5009 tg3_setup_flow_control(tp, local_adv, remote_adv);
5010
747e8f8b
MC
5011 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5012 if (tp->link_config.active_duplex == DUPLEX_HALF)
5013 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5014
5015 tw32_f(MAC_MODE, tp->mac_mode);
5016 udelay(40);
5017
5018 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5019
5020 tp->link_config.active_speed = current_speed;
5021 tp->link_config.active_duplex = current_duplex;
5022
5023 if (current_link_up != netif_carrier_ok(tp->dev)) {
5024 if (current_link_up)
5025 netif_carrier_on(tp->dev);
5026 else {
5027 netif_carrier_off(tp->dev);
f07e9af3 5028 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5029 }
5030 tg3_link_report(tp);
5031 }
5032 return err;
5033}
5034
5035static void tg3_serdes_parallel_detect(struct tg3 *tp)
5036{
3d3ebe74 5037 if (tp->serdes_counter) {
747e8f8b 5038 /* Give autoneg time to complete. */
3d3ebe74 5039 tp->serdes_counter--;
747e8f8b
MC
5040 return;
5041 }
c6cdf436 5042
747e8f8b
MC
5043 if (!netif_carrier_ok(tp->dev) &&
5044 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5045 u32 bmcr;
5046
5047 tg3_readphy(tp, MII_BMCR, &bmcr);
5048 if (bmcr & BMCR_ANENABLE) {
5049 u32 phy1, phy2;
5050
5051 /* Select shadow register 0x1f */
f08aa1a8
MC
5052 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5053 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5054
5055 /* Select expansion interrupt status register */
f08aa1a8
MC
5056 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5057 MII_TG3_DSP_EXP1_INT_STAT);
5058 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5059 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5060
5061 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5062 /* We have signal detect and not receiving
5063 * config code words, link is up by parallel
5064 * detection.
5065 */
5066
5067 bmcr &= ~BMCR_ANENABLE;
5068 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5069 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5070 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5071 }
5072 }
859a5887
MC
5073 } else if (netif_carrier_ok(tp->dev) &&
5074 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5075 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5076 u32 phy2;
5077
5078 /* Select expansion interrupt status register */
f08aa1a8
MC
5079 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5080 MII_TG3_DSP_EXP1_INT_STAT);
5081 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5082 if (phy2 & 0x20) {
5083 u32 bmcr;
5084
5085 /* Config code words received, turn on autoneg. */
5086 tg3_readphy(tp, MII_BMCR, &bmcr);
5087 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5088
f07e9af3 5089 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5090
5091 }
5092 }
5093}
5094
1da177e4
LT
5095static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5096{
f2096f94 5097 u32 val;
1da177e4
LT
5098 int err;
5099
f07e9af3 5100 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5101 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5102 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5103 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5104 else
1da177e4 5105 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5106
bcb37f6c 5107 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5108 u32 scale;
aa6c91fe
MC
5109
5110 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5111 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5112 scale = 65;
5113 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5114 scale = 6;
5115 else
5116 scale = 12;
5117
5118 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5119 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5120 tw32(GRC_MISC_CFG, val);
5121 }
5122
f2096f94
MC
5123 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5124 (6 << TX_LENGTHS_IPG_SHIFT);
5125 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5126 val |= tr32(MAC_TX_LENGTHS) &
5127 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5128 TX_LENGTHS_CNT_DWN_VAL_MSK);
5129
1da177e4
LT
5130 if (tp->link_config.active_speed == SPEED_1000 &&
5131 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5132 tw32(MAC_TX_LENGTHS, val |
5133 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5134 else
f2096f94
MC
5135 tw32(MAC_TX_LENGTHS, val |
5136 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5137
63c3a66f 5138 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5139 if (netif_carrier_ok(tp->dev)) {
5140 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5141 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5142 } else {
5143 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5144 }
5145 }
5146
63c3a66f 5147 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5148 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5149 if (!netif_carrier_ok(tp->dev))
5150 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5151 tp->pwrmgmt_thresh;
5152 else
5153 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5154 tw32(PCIE_PWR_MGMT_THRESH, val);
5155 }
5156
1da177e4
LT
5157 return err;
5158}
5159
66cfd1bd
MC
5160static inline int tg3_irq_sync(struct tg3 *tp)
5161{
5162 return tp->irq_sync;
5163}
5164
97bd8e49
MC
5165static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5166{
5167 int i;
5168
5169 dst = (u32 *)((u8 *)dst + off);
5170 for (i = 0; i < len; i += sizeof(u32))
5171 *dst++ = tr32(off + i);
5172}
5173
5174static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5175{
5176 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5177 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5178 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5179 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5180 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5181 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5182 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5183 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5184 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5185 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5186 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5187 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5188 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5189 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5190 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5191 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5192 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5193 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5194 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5195
63c3a66f 5196 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5197 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5198
5199 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5200 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5201 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5202 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5203 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5204 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5205 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5206 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5207
63c3a66f 5208 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5209 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5210 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5211 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5212 }
5213
5214 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5215 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5216 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5217 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5218 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5219
63c3a66f 5220 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5221 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5222}
5223
5224static void tg3_dump_state(struct tg3 *tp)
5225{
5226 int i;
5227 u32 *regs;
5228
5229 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5230 if (!regs) {
5231 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5232 return;
5233 }
5234
63c3a66f 5235 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5236 /* Read up to but not including private PCI registers */
5237 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5238 regs[i / sizeof(u32)] = tr32(i);
5239 } else
5240 tg3_dump_legacy_regs(tp, regs);
5241
5242 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5243 if (!regs[i + 0] && !regs[i + 1] &&
5244 !regs[i + 2] && !regs[i + 3])
5245 continue;
5246
5247 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5248 i * 4,
5249 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5250 }
5251
5252 kfree(regs);
5253
5254 for (i = 0; i < tp->irq_cnt; i++) {
5255 struct tg3_napi *tnapi = &tp->napi[i];
5256
5257 /* SW status block */
5258 netdev_err(tp->dev,
5259 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5260 i,
5261 tnapi->hw_status->status,
5262 tnapi->hw_status->status_tag,
5263 tnapi->hw_status->rx_jumbo_consumer,
5264 tnapi->hw_status->rx_consumer,
5265 tnapi->hw_status->rx_mini_consumer,
5266 tnapi->hw_status->idx[0].rx_producer,
5267 tnapi->hw_status->idx[0].tx_consumer);
5268
5269 netdev_err(tp->dev,
5270 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5271 i,
5272 tnapi->last_tag, tnapi->last_irq_tag,
5273 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5274 tnapi->rx_rcb_ptr,
5275 tnapi->prodring.rx_std_prod_idx,
5276 tnapi->prodring.rx_std_cons_idx,
5277 tnapi->prodring.rx_jmb_prod_idx,
5278 tnapi->prodring.rx_jmb_cons_idx);
5279 }
5280}
5281
df3e6548
MC
5282/* This is called whenever we suspect that the system chipset is re-
5283 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5284 * is bogus tx completions. We try to recover by setting the
5285 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5286 * in the workqueue.
5287 */
5288static void tg3_tx_recover(struct tg3 *tp)
5289{
63c3a66f 5290 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5291 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5292
5129c3a3
MC
5293 netdev_warn(tp->dev,
5294 "The system may be re-ordering memory-mapped I/O "
5295 "cycles to the network device, attempting to recover. "
5296 "Please report the problem to the driver maintainer "
5297 "and include system chipset information.\n");
df3e6548
MC
5298
5299 spin_lock(&tp->lock);
63c3a66f 5300 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5301 spin_unlock(&tp->lock);
5302}
5303
f3f3f27e 5304static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5305{
f65aac16
MC
5306 /* Tell compiler to fetch tx indices from memory. */
5307 barrier();
f3f3f27e
MC
5308 return tnapi->tx_pending -
5309 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5310}
5311
1da177e4
LT
5312/* Tigon3 never reports partial packet sends. So we do not
5313 * need special logic to handle SKBs that have not had all
5314 * of their frags sent yet, like SunGEM does.
5315 */
17375d25 5316static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5317{
17375d25 5318 struct tg3 *tp = tnapi->tp;
898a56f8 5319 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5320 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5321 struct netdev_queue *txq;
5322 int index = tnapi - tp->napi;
5323
63c3a66f 5324 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5325 index--;
5326
5327 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5328
5329 while (sw_idx != hw_idx) {
df8944cf 5330 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5331 struct sk_buff *skb = ri->skb;
df3e6548
MC
5332 int i, tx_bug = 0;
5333
5334 if (unlikely(skb == NULL)) {
5335 tg3_tx_recover(tp);
5336 return;
5337 }
1da177e4 5338
f4188d8a 5339 pci_unmap_single(tp->pdev,
4e5e4f0d 5340 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5341 skb_headlen(skb),
5342 PCI_DMA_TODEVICE);
1da177e4
LT
5343
5344 ri->skb = NULL;
5345
e01ee14d
MC
5346 while (ri->fragmented) {
5347 ri->fragmented = false;
5348 sw_idx = NEXT_TX(sw_idx);
5349 ri = &tnapi->tx_buffers[sw_idx];
5350 }
5351
1da177e4
LT
5352 sw_idx = NEXT_TX(sw_idx);
5353
5354 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5355 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5356 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5357 tx_bug = 1;
f4188d8a
AD
5358
5359 pci_unmap_page(tp->pdev,
4e5e4f0d 5360 dma_unmap_addr(ri, mapping),
9e903e08 5361 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5362 PCI_DMA_TODEVICE);
e01ee14d
MC
5363
5364 while (ri->fragmented) {
5365 ri->fragmented = false;
5366 sw_idx = NEXT_TX(sw_idx);
5367 ri = &tnapi->tx_buffers[sw_idx];
5368 }
5369
1da177e4
LT
5370 sw_idx = NEXT_TX(sw_idx);
5371 }
5372
f47c11ee 5373 dev_kfree_skb(skb);
df3e6548
MC
5374
5375 if (unlikely(tx_bug)) {
5376 tg3_tx_recover(tp);
5377 return;
5378 }
1da177e4
LT
5379 }
5380
f3f3f27e 5381 tnapi->tx_cons = sw_idx;
1da177e4 5382
1b2a7205
MC
5383 /* Need to make the tx_cons update visible to tg3_start_xmit()
5384 * before checking for netif_queue_stopped(). Without the
5385 * memory barrier, there is a small possibility that tg3_start_xmit()
5386 * will miss it and cause the queue to be stopped forever.
5387 */
5388 smp_mb();
5389
fe5f5787 5390 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5391 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5392 __netif_tx_lock(txq, smp_processor_id());
5393 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5394 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5395 netif_tx_wake_queue(txq);
5396 __netif_tx_unlock(txq);
51b91468 5397 }
1da177e4
LT
5398}
5399
2b2cdb65
MC
5400static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
5401{
5402 if (!ri->skb)
5403 return;
5404
4e5e4f0d 5405 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
5406 map_sz, PCI_DMA_FROMDEVICE);
5407 dev_kfree_skb_any(ri->skb);
5408 ri->skb = NULL;
5409}
5410
1da177e4
LT
5411/* Returns size of skb allocated or < 0 on error.
5412 *
5413 * We only need to fill in the address because the other members
5414 * of the RX descriptor are invariant, see tg3_init_rings.
5415 *
5416 * Note the purposeful assymetry of cpu vs. chip accesses. For
5417 * posting buffers we only dirty the first cache line of the RX
5418 * descriptor (containing the address). Whereas for the RX status
5419 * buffers the cpu only reads the last cacheline of the RX descriptor
5420 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5421 */
86b21e59 5422static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5423 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5424{
5425 struct tg3_rx_buffer_desc *desc;
f94e290e 5426 struct ring_info *map;
1da177e4
LT
5427 struct sk_buff *skb;
5428 dma_addr_t mapping;
5429 int skb_size, dest_idx;
5430
1da177e4
LT
5431 switch (opaque_key) {
5432 case RXD_OPAQUE_RING_STD:
2c49a44d 5433 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5434 desc = &tpr->rx_std[dest_idx];
5435 map = &tpr->rx_std_buffers[dest_idx];
287be12e 5436 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
5437 break;
5438
5439 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5440 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5441 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5442 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 5443 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5444 break;
5445
5446 default:
5447 return -EINVAL;
855e1111 5448 }
1da177e4
LT
5449
5450 /* Do not overwrite any of the map or rp information
5451 * until we are sure we can commit to a new buffer.
5452 *
5453 * Callers depend upon this behavior and assume that
5454 * we leave everything unchanged if we fail.
5455 */
81389f57 5456 skb = netdev_alloc_skb(tp->dev, skb_size + TG3_RX_OFFSET(tp));
1da177e4
LT
5457 if (skb == NULL)
5458 return -ENOMEM;
5459
81389f57 5460 skb_reserve(skb, TG3_RX_OFFSET(tp));
1da177e4 5461
287be12e 5462 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 5463 PCI_DMA_FROMDEVICE);
a21771dd
MC
5464 if (pci_dma_mapping_error(tp->pdev, mapping)) {
5465 dev_kfree_skb(skb);
5466 return -EIO;
5467 }
1da177e4
LT
5468
5469 map->skb = skb;
4e5e4f0d 5470 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5471
1da177e4
LT
5472 desc->addr_hi = ((u64)mapping >> 32);
5473 desc->addr_lo = ((u64)mapping & 0xffffffff);
5474
5475 return skb_size;
5476}
5477
5478/* We only need to move over in the address because the other
5479 * members of the RX descriptor are invariant. See notes above
5480 * tg3_alloc_rx_skb for full details.
5481 */
a3896167
MC
5482static void tg3_recycle_rx(struct tg3_napi *tnapi,
5483 struct tg3_rx_prodring_set *dpr,
5484 u32 opaque_key, int src_idx,
5485 u32 dest_idx_unmasked)
1da177e4 5486{
17375d25 5487 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5488 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5489 struct ring_info *src_map, *dest_map;
8fea32b9 5490 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5491 int dest_idx;
1da177e4
LT
5492
5493 switch (opaque_key) {
5494 case RXD_OPAQUE_RING_STD:
2c49a44d 5495 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5496 dest_desc = &dpr->rx_std[dest_idx];
5497 dest_map = &dpr->rx_std_buffers[dest_idx];
5498 src_desc = &spr->rx_std[src_idx];
5499 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5500 break;
5501
5502 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5503 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5504 dest_desc = &dpr->rx_jmb[dest_idx].std;
5505 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5506 src_desc = &spr->rx_jmb[src_idx].std;
5507 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5508 break;
5509
5510 default:
5511 return;
855e1111 5512 }
1da177e4
LT
5513
5514 dest_map->skb = src_map->skb;
4e5e4f0d
FT
5515 dma_unmap_addr_set(dest_map, mapping,
5516 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5517 dest_desc->addr_hi = src_desc->addr_hi;
5518 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5519
5520 /* Ensure that the update to the skb happens after the physical
5521 * addresses have been transferred to the new BD location.
5522 */
5523 smp_wmb();
5524
1da177e4
LT
5525 src_map->skb = NULL;
5526}
5527
1da177e4
LT
5528/* The RX ring scheme is composed of multiple rings which post fresh
5529 * buffers to the chip, and one special ring the chip uses to report
5530 * status back to the host.
5531 *
5532 * The special ring reports the status of received packets to the
5533 * host. The chip does not write into the original descriptor the
5534 * RX buffer was obtained from. The chip simply takes the original
5535 * descriptor as provided by the host, updates the status and length
5536 * field, then writes this into the next status ring entry.
5537 *
5538 * Each ring the host uses to post buffers to the chip is described
5539 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5540 * it is first placed into the on-chip ram. When the packet's length
5541 * is known, it walks down the TG3_BDINFO entries to select the ring.
5542 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5543 * which is within the range of the new packet's length is chosen.
5544 *
5545 * The "separate ring for rx status" scheme may sound queer, but it makes
5546 * sense from a cache coherency perspective. If only the host writes
5547 * to the buffer post rings, and only the chip writes to the rx status
5548 * rings, then cache lines never move beyond shared-modified state.
5549 * If both the host and chip were to write into the same ring, cache line
5550 * eviction could occur since both entities want it in an exclusive state.
5551 */
17375d25 5552static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5553{
17375d25 5554 struct tg3 *tp = tnapi->tp;
f92905de 5555 u32 work_mask, rx_std_posted = 0;
4361935a 5556 u32 std_prod_idx, jmb_prod_idx;
72334482 5557 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5558 u16 hw_idx;
1da177e4 5559 int received;
8fea32b9 5560 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5561
8d9d7cfc 5562 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5563 /*
5564 * We need to order the read of hw_idx and the read of
5565 * the opaque cookie.
5566 */
5567 rmb();
1da177e4
LT
5568 work_mask = 0;
5569 received = 0;
4361935a
MC
5570 std_prod_idx = tpr->rx_std_prod_idx;
5571 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5572 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5573 struct ring_info *ri;
72334482 5574 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5575 unsigned int len;
5576 struct sk_buff *skb;
5577 dma_addr_t dma_addr;
5578 u32 opaque_key, desc_idx, *post_ptr;
5579
5580 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5581 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5582 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5583 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5584 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 5585 skb = ri->skb;
4361935a 5586 post_ptr = &std_prod_idx;
f92905de 5587 rx_std_posted++;
1da177e4 5588 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5589 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5590 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 5591 skb = ri->skb;
4361935a 5592 post_ptr = &jmb_prod_idx;
21f581a5 5593 } else
1da177e4 5594 goto next_pkt_nopost;
1da177e4
LT
5595
5596 work_mask |= opaque_key;
5597
5598 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5599 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5600 drop_it:
a3896167 5601 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5602 desc_idx, *post_ptr);
5603 drop_it_no_recycle:
5604 /* Other statistics kept track of by card. */
b0057c51 5605 tp->rx_dropped++;
1da177e4
LT
5606 goto next_pkt;
5607 }
5608
ad829268
MC
5609 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5610 ETH_FCS_LEN;
1da177e4 5611
d2757fc4 5612 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5613 int skb_size;
5614
86b21e59 5615 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 5616 *post_ptr);
1da177e4
LT
5617 if (skb_size < 0)
5618 goto drop_it;
5619
287be12e 5620 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5621 PCI_DMA_FROMDEVICE);
5622
61e800cf
MC
5623 /* Ensure that the update to the skb happens
5624 * after the usage of the old DMA mapping.
5625 */
5626 smp_wmb();
5627
5628 ri->skb = NULL;
5629
1da177e4
LT
5630 skb_put(skb, len);
5631 } else {
5632 struct sk_buff *copy_skb;
5633
a3896167 5634 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5635 desc_idx, *post_ptr);
5636
bf933c80 5637 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 5638 TG3_RAW_IP_ALIGN);
1da177e4
LT
5639 if (copy_skb == NULL)
5640 goto drop_it_no_recycle;
5641
bf933c80 5642 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
5643 skb_put(copy_skb, len);
5644 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 5645 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
5646 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
5647
5648 /* We'll reuse the original ring buffer. */
5649 skb = copy_skb;
5650 }
5651
dc668910 5652 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5653 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5654 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5655 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5656 skb->ip_summed = CHECKSUM_UNNECESSARY;
5657 else
bc8acf2c 5658 skb_checksum_none_assert(skb);
1da177e4
LT
5659
5660 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5661
5662 if (len > (tp->dev->mtu + ETH_HLEN) &&
5663 skb->protocol != htons(ETH_P_8021Q)) {
5664 dev_kfree_skb(skb);
b0057c51 5665 goto drop_it_no_recycle;
f7b493e0
MC
5666 }
5667
9dc7a113 5668 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5669 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5670 __vlan_hwaccel_put_tag(skb,
5671 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5672
bf933c80 5673 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5674
1da177e4
LT
5675 received++;
5676 budget--;
5677
5678next_pkt:
5679 (*post_ptr)++;
f92905de
MC
5680
5681 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5682 tpr->rx_std_prod_idx = std_prod_idx &
5683 tp->rx_std_ring_mask;
86cfe4ff
MC
5684 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5685 tpr->rx_std_prod_idx);
f92905de
MC
5686 work_mask &= ~RXD_OPAQUE_RING_STD;
5687 rx_std_posted = 0;
5688 }
1da177e4 5689next_pkt_nopost:
483ba50b 5690 sw_idx++;
7cb32cf2 5691 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5692
5693 /* Refresh hw_idx to see if there is new work */
5694 if (sw_idx == hw_idx) {
8d9d7cfc 5695 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5696 rmb();
5697 }
1da177e4
LT
5698 }
5699
5700 /* ACK the status ring. */
72334482
MC
5701 tnapi->rx_rcb_ptr = sw_idx;
5702 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5703
5704 /* Refill RX ring(s). */
63c3a66f 5705 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5706 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5707 tpr->rx_std_prod_idx = std_prod_idx &
5708 tp->rx_std_ring_mask;
b196c7e4
MC
5709 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5710 tpr->rx_std_prod_idx);
5711 }
5712 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5713 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5714 tp->rx_jmb_ring_mask;
b196c7e4
MC
5715 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5716 tpr->rx_jmb_prod_idx);
5717 }
5718 mmiowb();
5719 } else if (work_mask) {
5720 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5721 * updated before the producer indices can be updated.
5722 */
5723 smp_wmb();
5724
2c49a44d
MC
5725 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5726 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5727
e4af1af9
MC
5728 if (tnapi != &tp->napi[1])
5729 napi_schedule(&tp->napi[1].napi);
1da177e4 5730 }
1da177e4
LT
5731
5732 return received;
5733}
5734
35f2d7d0 5735static void tg3_poll_link(struct tg3 *tp)
1da177e4 5736{
1da177e4 5737 /* handle link change and other phy events */
63c3a66f 5738 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5739 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5740
1da177e4
LT
5741 if (sblk->status & SD_STATUS_LINK_CHG) {
5742 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5743 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5744 spin_lock(&tp->lock);
63c3a66f 5745 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5746 tw32_f(MAC_STATUS,
5747 (MAC_STATUS_SYNC_CHANGED |
5748 MAC_STATUS_CFG_CHANGED |
5749 MAC_STATUS_MI_COMPLETION |
5750 MAC_STATUS_LNKSTATE_CHANGED));
5751 udelay(40);
5752 } else
5753 tg3_setup_phy(tp, 0);
f47c11ee 5754 spin_unlock(&tp->lock);
1da177e4
LT
5755 }
5756 }
35f2d7d0
MC
5757}
5758
f89f38b8
MC
5759static int tg3_rx_prodring_xfer(struct tg3 *tp,
5760 struct tg3_rx_prodring_set *dpr,
5761 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5762{
5763 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5764 int i, err = 0;
b196c7e4
MC
5765
5766 while (1) {
5767 src_prod_idx = spr->rx_std_prod_idx;
5768
5769 /* Make sure updates to the rx_std_buffers[] entries and the
5770 * standard producer index are seen in the correct order.
5771 */
5772 smp_rmb();
5773
5774 if (spr->rx_std_cons_idx == src_prod_idx)
5775 break;
5776
5777 if (spr->rx_std_cons_idx < src_prod_idx)
5778 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5779 else
2c49a44d
MC
5780 cpycnt = tp->rx_std_ring_mask + 1 -
5781 spr->rx_std_cons_idx;
b196c7e4 5782
2c49a44d
MC
5783 cpycnt = min(cpycnt,
5784 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5785
5786 si = spr->rx_std_cons_idx;
5787 di = dpr->rx_std_prod_idx;
5788
e92967bf
MC
5789 for (i = di; i < di + cpycnt; i++) {
5790 if (dpr->rx_std_buffers[i].skb) {
5791 cpycnt = i - di;
f89f38b8 5792 err = -ENOSPC;
e92967bf
MC
5793 break;
5794 }
5795 }
5796
5797 if (!cpycnt)
5798 break;
5799
5800 /* Ensure that updates to the rx_std_buffers ring and the
5801 * shadowed hardware producer ring from tg3_recycle_skb() are
5802 * ordered correctly WRT the skb check above.
5803 */
5804 smp_rmb();
5805
b196c7e4
MC
5806 memcpy(&dpr->rx_std_buffers[di],
5807 &spr->rx_std_buffers[si],
5808 cpycnt * sizeof(struct ring_info));
5809
5810 for (i = 0; i < cpycnt; i++, di++, si++) {
5811 struct tg3_rx_buffer_desc *sbd, *dbd;
5812 sbd = &spr->rx_std[si];
5813 dbd = &dpr->rx_std[di];
5814 dbd->addr_hi = sbd->addr_hi;
5815 dbd->addr_lo = sbd->addr_lo;
5816 }
5817
2c49a44d
MC
5818 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5819 tp->rx_std_ring_mask;
5820 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5821 tp->rx_std_ring_mask;
b196c7e4
MC
5822 }
5823
5824 while (1) {
5825 src_prod_idx = spr->rx_jmb_prod_idx;
5826
5827 /* Make sure updates to the rx_jmb_buffers[] entries and
5828 * the jumbo producer index are seen in the correct order.
5829 */
5830 smp_rmb();
5831
5832 if (spr->rx_jmb_cons_idx == src_prod_idx)
5833 break;
5834
5835 if (spr->rx_jmb_cons_idx < src_prod_idx)
5836 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5837 else
2c49a44d
MC
5838 cpycnt = tp->rx_jmb_ring_mask + 1 -
5839 spr->rx_jmb_cons_idx;
b196c7e4
MC
5840
5841 cpycnt = min(cpycnt,
2c49a44d 5842 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5843
5844 si = spr->rx_jmb_cons_idx;
5845 di = dpr->rx_jmb_prod_idx;
5846
e92967bf
MC
5847 for (i = di; i < di + cpycnt; i++) {
5848 if (dpr->rx_jmb_buffers[i].skb) {
5849 cpycnt = i - di;
f89f38b8 5850 err = -ENOSPC;
e92967bf
MC
5851 break;
5852 }
5853 }
5854
5855 if (!cpycnt)
5856 break;
5857
5858 /* Ensure that updates to the rx_jmb_buffers ring and the
5859 * shadowed hardware producer ring from tg3_recycle_skb() are
5860 * ordered correctly WRT the skb check above.
5861 */
5862 smp_rmb();
5863
b196c7e4
MC
5864 memcpy(&dpr->rx_jmb_buffers[di],
5865 &spr->rx_jmb_buffers[si],
5866 cpycnt * sizeof(struct ring_info));
5867
5868 for (i = 0; i < cpycnt; i++, di++, si++) {
5869 struct tg3_rx_buffer_desc *sbd, *dbd;
5870 sbd = &spr->rx_jmb[si].std;
5871 dbd = &dpr->rx_jmb[di].std;
5872 dbd->addr_hi = sbd->addr_hi;
5873 dbd->addr_lo = sbd->addr_lo;
5874 }
5875
2c49a44d
MC
5876 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5877 tp->rx_jmb_ring_mask;
5878 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5879 tp->rx_jmb_ring_mask;
b196c7e4 5880 }
f89f38b8
MC
5881
5882 return err;
b196c7e4
MC
5883}
5884
35f2d7d0
MC
5885static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5886{
5887 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5888
5889 /* run TX completion thread */
f3f3f27e 5890 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5891 tg3_tx(tnapi);
63c3a66f 5892 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5893 return work_done;
1da177e4
LT
5894 }
5895
1da177e4
LT
5896 /* run RX thread, within the bounds set by NAPI.
5897 * All RX "locking" is done by ensuring outside
bea3348e 5898 * code synchronizes with tg3->napi.poll()
1da177e4 5899 */
8d9d7cfc 5900 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5901 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5902
63c3a66f 5903 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5904 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5905 int i, err = 0;
e4af1af9
MC
5906 u32 std_prod_idx = dpr->rx_std_prod_idx;
5907 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5908
e4af1af9 5909 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5910 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5911 &tp->napi[i].prodring);
b196c7e4
MC
5912
5913 wmb();
5914
e4af1af9
MC
5915 if (std_prod_idx != dpr->rx_std_prod_idx)
5916 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5917 dpr->rx_std_prod_idx);
b196c7e4 5918
e4af1af9
MC
5919 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5920 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5921 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5922
5923 mmiowb();
f89f38b8
MC
5924
5925 if (err)
5926 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5927 }
5928
6f535763
DM
5929 return work_done;
5930}
5931
35f2d7d0
MC
5932static int tg3_poll_msix(struct napi_struct *napi, int budget)
5933{
5934 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5935 struct tg3 *tp = tnapi->tp;
5936 int work_done = 0;
5937 struct tg3_hw_status *sblk = tnapi->hw_status;
5938
5939 while (1) {
5940 work_done = tg3_poll_work(tnapi, work_done, budget);
5941
63c3a66f 5942 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5943 goto tx_recovery;
5944
5945 if (unlikely(work_done >= budget))
5946 break;
5947
c6cdf436 5948 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5949 * to tell the hw how much work has been processed,
5950 * so we must read it before checking for more work.
5951 */
5952 tnapi->last_tag = sblk->status_tag;
5953 tnapi->last_irq_tag = tnapi->last_tag;
5954 rmb();
5955
5956 /* check for RX/TX work to do */
6d40db7b
MC
5957 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5958 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5959 napi_complete(napi);
5960 /* Reenable interrupts. */
5961 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5962 mmiowb();
5963 break;
5964 }
5965 }
5966
5967 return work_done;
5968
5969tx_recovery:
5970 /* work_done is guaranteed to be less than budget. */
5971 napi_complete(napi);
5972 schedule_work(&tp->reset_task);
5973 return work_done;
5974}
5975
e64de4e6
MC
5976static void tg3_process_error(struct tg3 *tp)
5977{
5978 u32 val;
5979 bool real_error = false;
5980
63c3a66f 5981 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5982 return;
5983
5984 /* Check Flow Attention register */
5985 val = tr32(HOSTCC_FLOW_ATTN);
5986 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5987 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5988 real_error = true;
5989 }
5990
5991 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5992 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5993 real_error = true;
5994 }
5995
5996 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5997 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5998 real_error = true;
5999 }
6000
6001 if (!real_error)
6002 return;
6003
6004 tg3_dump_state(tp);
6005
63c3a66f 6006 tg3_flag_set(tp, ERROR_PROCESSED);
e64de4e6
MC
6007 schedule_work(&tp->reset_task);
6008}
6009
6f535763
DM
6010static int tg3_poll(struct napi_struct *napi, int budget)
6011{
8ef0442f
MC
6012 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6013 struct tg3 *tp = tnapi->tp;
6f535763 6014 int work_done = 0;
898a56f8 6015 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6016
6017 while (1) {
e64de4e6
MC
6018 if (sblk->status & SD_STATUS_ERROR)
6019 tg3_process_error(tp);
6020
35f2d7d0
MC
6021 tg3_poll_link(tp);
6022
17375d25 6023 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6024
63c3a66f 6025 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6026 goto tx_recovery;
6027
6028 if (unlikely(work_done >= budget))
6029 break;
6030
63c3a66f 6031 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6032 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6033 * to tell the hw how much work has been processed,
6034 * so we must read it before checking for more work.
6035 */
898a56f8
MC
6036 tnapi->last_tag = sblk->status_tag;
6037 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6038 rmb();
6039 } else
6040 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6041
17375d25 6042 if (likely(!tg3_has_work(tnapi))) {
288379f0 6043 napi_complete(napi);
17375d25 6044 tg3_int_reenable(tnapi);
6f535763
DM
6045 break;
6046 }
1da177e4
LT
6047 }
6048
bea3348e 6049 return work_done;
6f535763
DM
6050
6051tx_recovery:
4fd7ab59 6052 /* work_done is guaranteed to be less than budget. */
288379f0 6053 napi_complete(napi);
6f535763 6054 schedule_work(&tp->reset_task);
4fd7ab59 6055 return work_done;
1da177e4
LT
6056}
6057
66cfd1bd
MC
6058static void tg3_napi_disable(struct tg3 *tp)
6059{
6060 int i;
6061
6062 for (i = tp->irq_cnt - 1; i >= 0; i--)
6063 napi_disable(&tp->napi[i].napi);
6064}
6065
6066static void tg3_napi_enable(struct tg3 *tp)
6067{
6068 int i;
6069
6070 for (i = 0; i < tp->irq_cnt; i++)
6071 napi_enable(&tp->napi[i].napi);
6072}
6073
6074static void tg3_napi_init(struct tg3 *tp)
6075{
6076 int i;
6077
6078 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6079 for (i = 1; i < tp->irq_cnt; i++)
6080 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6081}
6082
6083static void tg3_napi_fini(struct tg3 *tp)
6084{
6085 int i;
6086
6087 for (i = 0; i < tp->irq_cnt; i++)
6088 netif_napi_del(&tp->napi[i].napi);
6089}
6090
6091static inline void tg3_netif_stop(struct tg3 *tp)
6092{
6093 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6094 tg3_napi_disable(tp);
6095 netif_tx_disable(tp->dev);
6096}
6097
6098static inline void tg3_netif_start(struct tg3 *tp)
6099{
6100 /* NOTE: unconditional netif_tx_wake_all_queues is only
6101 * appropriate so long as all callers are assured to
6102 * have free tx slots (such as after tg3_init_hw)
6103 */
6104 netif_tx_wake_all_queues(tp->dev);
6105
6106 tg3_napi_enable(tp);
6107 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6108 tg3_enable_ints(tp);
6109}
6110
f47c11ee
DM
6111static void tg3_irq_quiesce(struct tg3 *tp)
6112{
4f125f42
MC
6113 int i;
6114
f47c11ee
DM
6115 BUG_ON(tp->irq_sync);
6116
6117 tp->irq_sync = 1;
6118 smp_mb();
6119
4f125f42
MC
6120 for (i = 0; i < tp->irq_cnt; i++)
6121 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6122}
6123
f47c11ee
DM
6124/* Fully shutdown all tg3 driver activity elsewhere in the system.
6125 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6126 * with as well. Most of the time, this is not necessary except when
6127 * shutting down the device.
6128 */
6129static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6130{
46966545 6131 spin_lock_bh(&tp->lock);
f47c11ee
DM
6132 if (irq_sync)
6133 tg3_irq_quiesce(tp);
f47c11ee
DM
6134}
6135
6136static inline void tg3_full_unlock(struct tg3 *tp)
6137{
f47c11ee
DM
6138 spin_unlock_bh(&tp->lock);
6139}
6140
fcfa0a32
MC
6141/* One-shot MSI handler - Chip automatically disables interrupt
6142 * after sending MSI so driver doesn't have to do it.
6143 */
7d12e780 6144static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6145{
09943a18
MC
6146 struct tg3_napi *tnapi = dev_id;
6147 struct tg3 *tp = tnapi->tp;
fcfa0a32 6148
898a56f8 6149 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6150 if (tnapi->rx_rcb)
6151 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6152
6153 if (likely(!tg3_irq_sync(tp)))
09943a18 6154 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6155
6156 return IRQ_HANDLED;
6157}
6158
88b06bc2
MC
6159/* MSI ISR - No need to check for interrupt sharing and no need to
6160 * flush status block and interrupt mailbox. PCI ordering rules
6161 * guarantee that MSI will arrive after the status block.
6162 */
7d12e780 6163static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6164{
09943a18
MC
6165 struct tg3_napi *tnapi = dev_id;
6166 struct tg3 *tp = tnapi->tp;
88b06bc2 6167
898a56f8 6168 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6169 if (tnapi->rx_rcb)
6170 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6171 /*
fac9b83e 6172 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6173 * chip-internal interrupt pending events.
fac9b83e 6174 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6175 * NIC to stop sending us irqs, engaging "in-intr-handler"
6176 * event coalescing.
6177 */
5b39de91 6178 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6179 if (likely(!tg3_irq_sync(tp)))
09943a18 6180 napi_schedule(&tnapi->napi);
61487480 6181
88b06bc2
MC
6182 return IRQ_RETVAL(1);
6183}
6184
7d12e780 6185static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6186{
09943a18
MC
6187 struct tg3_napi *tnapi = dev_id;
6188 struct tg3 *tp = tnapi->tp;
898a56f8 6189 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6190 unsigned int handled = 1;
6191
1da177e4
LT
6192 /* In INTx mode, it is possible for the interrupt to arrive at
6193 * the CPU before the status block posted prior to the interrupt.
6194 * Reading the PCI State register will confirm whether the
6195 * interrupt is ours and will flush the status block.
6196 */
d18edcb2 6197 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6198 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6199 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6200 handled = 0;
f47c11ee 6201 goto out;
fac9b83e 6202 }
d18edcb2
MC
6203 }
6204
6205 /*
6206 * Writing any value to intr-mbox-0 clears PCI INTA# and
6207 * chip-internal interrupt pending events.
6208 * Writing non-zero to intr-mbox-0 additional tells the
6209 * NIC to stop sending us irqs, engaging "in-intr-handler"
6210 * event coalescing.
c04cb347
MC
6211 *
6212 * Flush the mailbox to de-assert the IRQ immediately to prevent
6213 * spurious interrupts. The flush impacts performance but
6214 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6215 */
c04cb347 6216 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6217 if (tg3_irq_sync(tp))
6218 goto out;
6219 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6220 if (likely(tg3_has_work(tnapi))) {
72334482 6221 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6222 napi_schedule(&tnapi->napi);
d18edcb2
MC
6223 } else {
6224 /* No work, shared interrupt perhaps? re-enable
6225 * interrupts, and flush that PCI write
6226 */
6227 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6228 0x00000000);
fac9b83e 6229 }
f47c11ee 6230out:
fac9b83e
DM
6231 return IRQ_RETVAL(handled);
6232}
6233
7d12e780 6234static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6235{
09943a18
MC
6236 struct tg3_napi *tnapi = dev_id;
6237 struct tg3 *tp = tnapi->tp;
898a56f8 6238 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6239 unsigned int handled = 1;
6240
fac9b83e
DM
6241 /* In INTx mode, it is possible for the interrupt to arrive at
6242 * the CPU before the status block posted prior to the interrupt.
6243 * Reading the PCI State register will confirm whether the
6244 * interrupt is ours and will flush the status block.
6245 */
898a56f8 6246 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6247 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6248 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6249 handled = 0;
f47c11ee 6250 goto out;
1da177e4 6251 }
d18edcb2
MC
6252 }
6253
6254 /*
6255 * writing any value to intr-mbox-0 clears PCI INTA# and
6256 * chip-internal interrupt pending events.
6257 * writing non-zero to intr-mbox-0 additional tells the
6258 * NIC to stop sending us irqs, engaging "in-intr-handler"
6259 * event coalescing.
c04cb347
MC
6260 *
6261 * Flush the mailbox to de-assert the IRQ immediately to prevent
6262 * spurious interrupts. The flush impacts performance but
6263 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6264 */
c04cb347 6265 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6266
6267 /*
6268 * In a shared interrupt configuration, sometimes other devices'
6269 * interrupts will scream. We record the current status tag here
6270 * so that the above check can report that the screaming interrupts
6271 * are unhandled. Eventually they will be silenced.
6272 */
898a56f8 6273 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6274
d18edcb2
MC
6275 if (tg3_irq_sync(tp))
6276 goto out;
624f8e50 6277
72334482 6278 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6279
09943a18 6280 napi_schedule(&tnapi->napi);
624f8e50 6281
f47c11ee 6282out:
1da177e4
LT
6283 return IRQ_RETVAL(handled);
6284}
6285
7938109f 6286/* ISR for interrupt test */
7d12e780 6287static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6288{
09943a18
MC
6289 struct tg3_napi *tnapi = dev_id;
6290 struct tg3 *tp = tnapi->tp;
898a56f8 6291 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6292
f9804ddb
MC
6293 if ((sblk->status & SD_STATUS_UPDATED) ||
6294 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6295 tg3_disable_ints(tp);
7938109f
MC
6296 return IRQ_RETVAL(1);
6297 }
6298 return IRQ_RETVAL(0);
6299}
6300
8e7a22e3 6301static int tg3_init_hw(struct tg3 *, int);
944d980e 6302static int tg3_halt(struct tg3 *, int, int);
1da177e4 6303
b9ec6c1b
MC
6304/* Restart hardware after configuration changes, self-test, etc.
6305 * Invoked with tp->lock held.
6306 */
6307static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
6308 __releases(tp->lock)
6309 __acquires(tp->lock)
b9ec6c1b
MC
6310{
6311 int err;
6312
6313 err = tg3_init_hw(tp, reset_phy);
6314 if (err) {
5129c3a3
MC
6315 netdev_err(tp->dev,
6316 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
6317 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6318 tg3_full_unlock(tp);
6319 del_timer_sync(&tp->timer);
6320 tp->irq_sync = 0;
fed97810 6321 tg3_napi_enable(tp);
b9ec6c1b
MC
6322 dev_close(tp->dev);
6323 tg3_full_lock(tp, 0);
6324 }
6325 return err;
6326}
6327
1da177e4
LT
6328#ifdef CONFIG_NET_POLL_CONTROLLER
6329static void tg3_poll_controller(struct net_device *dev)
6330{
4f125f42 6331 int i;
88b06bc2
MC
6332 struct tg3 *tp = netdev_priv(dev);
6333
4f125f42 6334 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6335 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6336}
6337#endif
6338
c4028958 6339static void tg3_reset_task(struct work_struct *work)
1da177e4 6340{
c4028958 6341 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 6342 int err;
1da177e4
LT
6343 unsigned int restart_timer;
6344
7faa006f 6345 tg3_full_lock(tp, 0);
7faa006f
MC
6346
6347 if (!netif_running(tp->dev)) {
7faa006f
MC
6348 tg3_full_unlock(tp);
6349 return;
6350 }
6351
6352 tg3_full_unlock(tp);
6353
b02fd9e3
MC
6354 tg3_phy_stop(tp);
6355
1da177e4
LT
6356 tg3_netif_stop(tp);
6357
f47c11ee 6358 tg3_full_lock(tp, 1);
1da177e4 6359
63c3a66f
JP
6360 restart_timer = tg3_flag(tp, RESTART_TIMER);
6361 tg3_flag_clear(tp, RESTART_TIMER);
1da177e4 6362
63c3a66f 6363 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
6364 tp->write32_tx_mbox = tg3_write32_tx_mbox;
6365 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
6366 tg3_flag_set(tp, MBOX_WRITE_REORDER);
6367 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6368 }
6369
944d980e 6370 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
6371 err = tg3_init_hw(tp, 1);
6372 if (err)
b9ec6c1b 6373 goto out;
1da177e4
LT
6374
6375 tg3_netif_start(tp);
6376
1da177e4
LT
6377 if (restart_timer)
6378 mod_timer(&tp->timer, jiffies + 1);
7faa006f 6379
b9ec6c1b 6380out:
7faa006f 6381 tg3_full_unlock(tp);
b02fd9e3
MC
6382
6383 if (!err)
6384 tg3_phy_start(tp);
1da177e4
LT
6385}
6386
6387static void tg3_tx_timeout(struct net_device *dev)
6388{
6389 struct tg3 *tp = netdev_priv(dev);
6390
b0408751 6391 if (netif_msg_tx_err(tp)) {
05dbe005 6392 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6393 tg3_dump_state(tp);
b0408751 6394 }
1da177e4
LT
6395
6396 schedule_work(&tp->reset_task);
6397}
6398
c58ec932
MC
6399/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6400static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6401{
6402 u32 base = (u32) mapping & 0xffffffff;
6403
807540ba 6404 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6405}
6406
72f2afb8
MC
6407/* Test for DMA addresses > 40-bit */
6408static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6409 int len)
6410{
6411#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6412 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6413 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6414 return 0;
6415#else
6416 return 0;
6417#endif
6418}
6419
d1a3b737 6420static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6421 dma_addr_t mapping, u32 len, u32 flags,
6422 u32 mss, u32 vlan)
2ffcc981 6423{
92cd3a17
MC
6424 txbd->addr_hi = ((u64) mapping >> 32);
6425 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6426 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6427 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6428}
1da177e4 6429
84b67b27 6430static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6431 dma_addr_t map, u32 len, u32 flags,
6432 u32 mss, u32 vlan)
6433{
6434 struct tg3 *tp = tnapi->tp;
6435 bool hwbug = false;
6436
6437 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
6438 hwbug = 1;
6439
6440 if (tg3_4g_overflow_test(map, len))
6441 hwbug = 1;
6442
6443 if (tg3_40bit_overflow_test(tp, map, len))
6444 hwbug = 1;
6445
e31aa987 6446 if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
b9e45482 6447 u32 prvidx = *entry;
e31aa987 6448 u32 tmp_flag = flags & ~TXD_FLAG_END;
b9e45482 6449 while (len > TG3_TX_BD_DMA_MAX && *budget) {
e31aa987
MC
6450 u32 frag_len = TG3_TX_BD_DMA_MAX;
6451 len -= TG3_TX_BD_DMA_MAX;
6452
b9e45482
MC
6453 /* Avoid the 8byte DMA problem */
6454 if (len <= 8) {
6455 len += TG3_TX_BD_DMA_MAX / 2;
6456 frag_len = TG3_TX_BD_DMA_MAX / 2;
e31aa987
MC
6457 }
6458
b9e45482
MC
6459 tnapi->tx_buffers[*entry].fragmented = true;
6460
6461 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6462 frag_len, tmp_flag, mss, vlan);
6463 *budget -= 1;
6464 prvidx = *entry;
6465 *entry = NEXT_TX(*entry);
6466
e31aa987
MC
6467 map += frag_len;
6468 }
6469
6470 if (len) {
6471 if (*budget) {
6472 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6473 len, flags, mss, vlan);
b9e45482 6474 *budget -= 1;
e31aa987
MC
6475 *entry = NEXT_TX(*entry);
6476 } else {
6477 hwbug = 1;
b9e45482 6478 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6479 }
6480 }
6481 } else {
84b67b27
MC
6482 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6483 len, flags, mss, vlan);
e31aa987
MC
6484 *entry = NEXT_TX(*entry);
6485 }
d1a3b737
MC
6486
6487 return hwbug;
6488}
6489
0d681b27 6490static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6491{
6492 int i;
0d681b27 6493 struct sk_buff *skb;
df8944cf 6494 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6495
0d681b27
MC
6496 skb = txb->skb;
6497 txb->skb = NULL;
6498
432aa7ed
MC
6499 pci_unmap_single(tnapi->tp->pdev,
6500 dma_unmap_addr(txb, mapping),
6501 skb_headlen(skb),
6502 PCI_DMA_TODEVICE);
e01ee14d
MC
6503
6504 while (txb->fragmented) {
6505 txb->fragmented = false;
6506 entry = NEXT_TX(entry);
6507 txb = &tnapi->tx_buffers[entry];
6508 }
6509
ba1142e4 6510 for (i = 0; i <= last; i++) {
9e903e08 6511 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6512
6513 entry = NEXT_TX(entry);
6514 txb = &tnapi->tx_buffers[entry];
6515
6516 pci_unmap_page(tnapi->tp->pdev,
6517 dma_unmap_addr(txb, mapping),
9e903e08 6518 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6519
6520 while (txb->fragmented) {
6521 txb->fragmented = false;
6522 entry = NEXT_TX(entry);
6523 txb = &tnapi->tx_buffers[entry];
6524 }
432aa7ed
MC
6525 }
6526}
6527
72f2afb8 6528/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6529static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6530 struct sk_buff **pskb,
84b67b27 6531 u32 *entry, u32 *budget,
92cd3a17 6532 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6533{
24f4efd4 6534 struct tg3 *tp = tnapi->tp;
f7ff1987 6535 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6536 dma_addr_t new_addr = 0;
432aa7ed 6537 int ret = 0;
1da177e4 6538
41588ba1
MC
6539 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6540 new_skb = skb_copy(skb, GFP_ATOMIC);
6541 else {
6542 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6543
6544 new_skb = skb_copy_expand(skb,
6545 skb_headroom(skb) + more_headroom,
6546 skb_tailroom(skb), GFP_ATOMIC);
6547 }
6548
1da177e4 6549 if (!new_skb) {
c58ec932
MC
6550 ret = -1;
6551 } else {
6552 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6553 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6554 PCI_DMA_TODEVICE);
6555 /* Make sure the mapping succeeded */
6556 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6557 dev_kfree_skb(new_skb);
c58ec932 6558 ret = -1;
c58ec932 6559 } else {
b9e45482
MC
6560 u32 save_entry = *entry;
6561
92cd3a17
MC
6562 base_flags |= TXD_FLAG_END;
6563
84b67b27
MC
6564 tnapi->tx_buffers[*entry].skb = new_skb;
6565 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6566 mapping, new_addr);
6567
84b67b27 6568 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6569 new_skb->len, base_flags,
6570 mss, vlan)) {
ba1142e4 6571 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6572 dev_kfree_skb(new_skb);
6573 ret = -1;
6574 }
f4188d8a 6575 }
1da177e4
LT
6576 }
6577
6578 dev_kfree_skb(skb);
f7ff1987 6579 *pskb = new_skb;
c58ec932 6580 return ret;
1da177e4
LT
6581}
6582
2ffcc981 6583static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6584
6585/* Use GSO to workaround a rare TSO bug that may be triggered when the
6586 * TSO header is greater than 80 bytes.
6587 */
6588static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6589{
6590 struct sk_buff *segs, *nskb;
f3f3f27e 6591 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6592
6593 /* Estimate the number of fragments in the worst case */
f3f3f27e 6594 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6595 netif_stop_queue(tp->dev);
f65aac16
MC
6596
6597 /* netif_tx_stop_queue() must be done before checking
6598 * checking tx index in tg3_tx_avail() below, because in
6599 * tg3_tx(), we update tx index before checking for
6600 * netif_tx_queue_stopped().
6601 */
6602 smp_mb();
f3f3f27e 6603 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6604 return NETDEV_TX_BUSY;
6605
6606 netif_wake_queue(tp->dev);
52c0fd83
MC
6607 }
6608
6609 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6610 if (IS_ERR(segs))
52c0fd83
MC
6611 goto tg3_tso_bug_end;
6612
6613 do {
6614 nskb = segs;
6615 segs = segs->next;
6616 nskb->next = NULL;
2ffcc981 6617 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6618 } while (segs);
6619
6620tg3_tso_bug_end:
6621 dev_kfree_skb(skb);
6622
6623 return NETDEV_TX_OK;
6624}
52c0fd83 6625
5a6f3074 6626/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6627 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6628 */
2ffcc981 6629static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6630{
6631 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6632 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6633 u32 budget;
432aa7ed 6634 int i = -1, would_hit_hwbug;
90079ce8 6635 dma_addr_t mapping;
24f4efd4
MC
6636 struct tg3_napi *tnapi;
6637 struct netdev_queue *txq;
432aa7ed 6638 unsigned int last;
f4188d8a 6639
24f4efd4
MC
6640 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6641 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6642 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6643 tnapi++;
1da177e4 6644
84b67b27
MC
6645 budget = tg3_tx_avail(tnapi);
6646
00b70504 6647 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6648 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6649 * interrupt. Furthermore, IRQ processing runs lockless so we have
6650 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6651 */
84b67b27 6652 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6653 if (!netif_tx_queue_stopped(txq)) {
6654 netif_tx_stop_queue(txq);
1f064a87
SH
6655
6656 /* This is a hard error, log it. */
5129c3a3
MC
6657 netdev_err(dev,
6658 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6659 }
1da177e4
LT
6660 return NETDEV_TX_BUSY;
6661 }
6662
f3f3f27e 6663 entry = tnapi->tx_prod;
1da177e4 6664 base_flags = 0;
84fa7933 6665 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6666 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6667
be98da6a
MC
6668 mss = skb_shinfo(skb)->gso_size;
6669 if (mss) {
eddc9ec5 6670 struct iphdr *iph;
34195c3d 6671 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6672
6673 if (skb_header_cloned(skb) &&
48855432
ED
6674 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6675 goto drop;
1da177e4 6676
34195c3d 6677 iph = ip_hdr(skb);
ab6a5bb6 6678 tcp_opt_len = tcp_optlen(skb);
1da177e4 6679
02e96080 6680 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6681 hdr_len = skb_headlen(skb) - ETH_HLEN;
6682 } else {
6683 u32 ip_tcp_len;
6684
6685 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6686 hdr_len = ip_tcp_len + tcp_opt_len;
6687
6688 iph->check = 0;
6689 iph->tot_len = htons(mss + hdr_len);
6690 }
6691
52c0fd83 6692 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6693 tg3_flag(tp, TSO_BUG))
de6f31eb 6694 return tg3_tso_bug(tp, skb);
52c0fd83 6695
1da177e4
LT
6696 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6697 TXD_FLAG_CPU_POST_DMA);
6698
63c3a66f
JP
6699 if (tg3_flag(tp, HW_TSO_1) ||
6700 tg3_flag(tp, HW_TSO_2) ||
6701 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6702 tcp_hdr(skb)->check = 0;
1da177e4 6703 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6704 } else
6705 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6706 iph->daddr, 0,
6707 IPPROTO_TCP,
6708 0);
1da177e4 6709
63c3a66f 6710 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6711 mss |= (hdr_len & 0xc) << 12;
6712 if (hdr_len & 0x10)
6713 base_flags |= 0x00000010;
6714 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6715 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6716 mss |= hdr_len << 9;
63c3a66f 6717 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6718 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6719 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6720 int tsflags;
6721
eddc9ec5 6722 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6723 mss |= (tsflags << 11);
6724 }
6725 } else {
eddc9ec5 6726 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6727 int tsflags;
6728
eddc9ec5 6729 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6730 base_flags |= tsflags << 12;
6731 }
6732 }
6733 }
bf933c80 6734
93a700a9
MC
6735 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6736 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6737 base_flags |= TXD_FLAG_JMB_PKT;
6738
92cd3a17
MC
6739 if (vlan_tx_tag_present(skb)) {
6740 base_flags |= TXD_FLAG_VLAN;
6741 vlan = vlan_tx_tag_get(skb);
6742 }
1da177e4 6743
f4188d8a
AD
6744 len = skb_headlen(skb);
6745
6746 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6747 if (pci_dma_mapping_error(tp->pdev, mapping))
6748 goto drop;
6749
90079ce8 6750
f3f3f27e 6751 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6752 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6753
6754 would_hit_hwbug = 0;
6755
63c3a66f 6756 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6757 would_hit_hwbug = 1;
1da177e4 6758
84b67b27 6759 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6760 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6761 mss, vlan)) {
d1a3b737 6762 would_hit_hwbug = 1;
1da177e4 6763 /* Now loop through additional data fragments, and queue them. */
ba1142e4 6764 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6765 u32 tmp_mss = mss;
6766
6767 if (!tg3_flag(tp, HW_TSO_1) &&
6768 !tg3_flag(tp, HW_TSO_2) &&
6769 !tg3_flag(tp, HW_TSO_3))
6770 tmp_mss = 0;
6771
1da177e4
LT
6772 last = skb_shinfo(skb)->nr_frags - 1;
6773 for (i = 0; i <= last; i++) {
6774 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6775
9e903e08 6776 len = skb_frag_size(frag);
dc234d0b 6777 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6778 len, DMA_TO_DEVICE);
1da177e4 6779
f3f3f27e 6780 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6781 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6782 mapping);
5d6bcdfe 6783 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6784 goto dma_error;
1da177e4 6785
b9e45482
MC
6786 if (!budget ||
6787 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6788 len, base_flags |
6789 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6790 tmp_mss, vlan)) {
72f2afb8 6791 would_hit_hwbug = 1;
b9e45482
MC
6792 break;
6793 }
1da177e4
LT
6794 }
6795 }
6796
6797 if (would_hit_hwbug) {
0d681b27 6798 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6799
6800 /* If the workaround fails due to memory/mapping
6801 * failure, silently drop this packet.
6802 */
84b67b27
MC
6803 entry = tnapi->tx_prod;
6804 budget = tg3_tx_avail(tnapi);
f7ff1987 6805 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6806 base_flags, mss, vlan))
48855432 6807 goto drop_nofree;
1da177e4
LT
6808 }
6809
d515b450
RC
6810 skb_tx_timestamp(skb);
6811
1da177e4 6812 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6813 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6814
f3f3f27e
MC
6815 tnapi->tx_prod = entry;
6816 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6817 netif_tx_stop_queue(txq);
f65aac16
MC
6818
6819 /* netif_tx_stop_queue() must be done before checking
6820 * checking tx index in tg3_tx_avail() below, because in
6821 * tg3_tx(), we update tx index before checking for
6822 * netif_tx_queue_stopped().
6823 */
6824 smp_mb();
f3f3f27e 6825 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6826 netif_tx_wake_queue(txq);
51b91468 6827 }
1da177e4 6828
cdd0db05 6829 mmiowb();
1da177e4 6830 return NETDEV_TX_OK;
f4188d8a
AD
6831
6832dma_error:
ba1142e4 6833 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 6834 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
6835drop:
6836 dev_kfree_skb(skb);
6837drop_nofree:
6838 tp->tx_dropped++;
f4188d8a 6839 return NETDEV_TX_OK;
1da177e4
LT
6840}
6841
6e01b20b
MC
6842static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6843{
6844 if (enable) {
6845 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6846 MAC_MODE_PORT_MODE_MASK);
6847
6848 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6849
6850 if (!tg3_flag(tp, 5705_PLUS))
6851 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6852
6853 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6854 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6855 else
6856 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6857 } else {
6858 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6859
6860 if (tg3_flag(tp, 5705_PLUS) ||
6861 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6862 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6863 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6864 }
6865
6866 tw32(MAC_MODE, tp->mac_mode);
6867 udelay(40);
6868}
6869
941ec90f 6870static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 6871{
941ec90f 6872 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
6873
6874 tg3_phy_toggle_apd(tp, false);
6875 tg3_phy_toggle_automdix(tp, 0);
6876
941ec90f
MC
6877 if (extlpbk && tg3_phy_set_extloopbk(tp))
6878 return -EIO;
6879
6880 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
6881 switch (speed) {
6882 case SPEED_10:
6883 break;
6884 case SPEED_100:
6885 bmcr |= BMCR_SPEED100;
6886 break;
6887 case SPEED_1000:
6888 default:
6889 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6890 speed = SPEED_100;
6891 bmcr |= BMCR_SPEED100;
6892 } else {
6893 speed = SPEED_1000;
6894 bmcr |= BMCR_SPEED1000;
6895 }
6896 }
6897
941ec90f
MC
6898 if (extlpbk) {
6899 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6900 tg3_readphy(tp, MII_CTRL1000, &val);
6901 val |= CTL1000_AS_MASTER |
6902 CTL1000_ENABLE_MASTER;
6903 tg3_writephy(tp, MII_CTRL1000, val);
6904 } else {
6905 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6906 MII_TG3_FET_PTEST_TRIM_2;
6907 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6908 }
6909 } else
6910 bmcr |= BMCR_LOOPBACK;
6911
5e5a7f37
MC
6912 tg3_writephy(tp, MII_BMCR, bmcr);
6913
6914 /* The write needs to be flushed for the FETs */
6915 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6916 tg3_readphy(tp, MII_BMCR, &bmcr);
6917
6918 udelay(40);
6919
6920 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6921 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 6922 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
6923 MII_TG3_FET_PTEST_FRC_TX_LINK |
6924 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6925
6926 /* The write needs to be flushed for the AC131 */
6927 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6928 }
6929
6930 /* Reset to prevent losing 1st rx packet intermittently */
6931 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6932 tg3_flag(tp, 5780_CLASS)) {
6933 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6934 udelay(10);
6935 tw32_f(MAC_RX_MODE, tp->rx_mode);
6936 }
6937
6938 mac_mode = tp->mac_mode &
6939 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6940 if (speed == SPEED_1000)
6941 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6942 else
6943 mac_mode |= MAC_MODE_PORT_MODE_MII;
6944
6945 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6946 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6947
6948 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6949 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6950 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6951 mac_mode |= MAC_MODE_LINK_POLARITY;
6952
6953 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6954 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6955 }
6956
6957 tw32(MAC_MODE, mac_mode);
6958 udelay(40);
941ec90f
MC
6959
6960 return 0;
5e5a7f37
MC
6961}
6962
06c03c02
MB
6963static void tg3_set_loopback(struct net_device *dev, u32 features)
6964{
6965 struct tg3 *tp = netdev_priv(dev);
6966
6967 if (features & NETIF_F_LOOPBACK) {
6968 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6969 return;
6970
06c03c02 6971 spin_lock_bh(&tp->lock);
6e01b20b 6972 tg3_mac_loopback(tp, true);
06c03c02
MB
6973 netif_carrier_on(tp->dev);
6974 spin_unlock_bh(&tp->lock);
6975 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6976 } else {
6977 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6978 return;
6979
06c03c02 6980 spin_lock_bh(&tp->lock);
6e01b20b 6981 tg3_mac_loopback(tp, false);
06c03c02
MB
6982 /* Force link status check */
6983 tg3_setup_phy(tp, 1);
6984 spin_unlock_bh(&tp->lock);
6985 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6986 }
6987}
6988
dc668910
MM
6989static u32 tg3_fix_features(struct net_device *dev, u32 features)
6990{
6991 struct tg3 *tp = netdev_priv(dev);
6992
63c3a66f 6993 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6994 features &= ~NETIF_F_ALL_TSO;
6995
6996 return features;
6997}
6998
06c03c02
MB
6999static int tg3_set_features(struct net_device *dev, u32 features)
7000{
7001 u32 changed = dev->features ^ features;
7002
7003 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7004 tg3_set_loopback(dev, features);
7005
7006 return 0;
7007}
7008
1da177e4
LT
7009static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
7010 int new_mtu)
7011{
7012 dev->mtu = new_mtu;
7013
ef7f5ec0 7014 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 7015 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 7016 netdev_update_features(dev);
63c3a66f 7017 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 7018 } else {
63c3a66f 7019 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 7020 }
ef7f5ec0 7021 } else {
63c3a66f
JP
7022 if (tg3_flag(tp, 5780_CLASS)) {
7023 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
7024 netdev_update_features(dev);
7025 }
63c3a66f 7026 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 7027 }
1da177e4
LT
7028}
7029
7030static int tg3_change_mtu(struct net_device *dev, int new_mtu)
7031{
7032 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 7033 int err;
1da177e4
LT
7034
7035 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
7036 return -EINVAL;
7037
7038 if (!netif_running(dev)) {
7039 /* We'll just catch it later when the
7040 * device is up'd.
7041 */
7042 tg3_set_mtu(dev, tp, new_mtu);
7043 return 0;
7044 }
7045
b02fd9e3
MC
7046 tg3_phy_stop(tp);
7047
1da177e4 7048 tg3_netif_stop(tp);
f47c11ee
DM
7049
7050 tg3_full_lock(tp, 1);
1da177e4 7051
944d980e 7052 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
7053
7054 tg3_set_mtu(dev, tp, new_mtu);
7055
b9ec6c1b 7056 err = tg3_restart_hw(tp, 0);
1da177e4 7057
b9ec6c1b
MC
7058 if (!err)
7059 tg3_netif_start(tp);
1da177e4 7060
f47c11ee 7061 tg3_full_unlock(tp);
1da177e4 7062
b02fd9e3
MC
7063 if (!err)
7064 tg3_phy_start(tp);
7065
b9ec6c1b 7066 return err;
1da177e4
LT
7067}
7068
21f581a5
MC
7069static void tg3_rx_prodring_free(struct tg3 *tp,
7070 struct tg3_rx_prodring_set *tpr)
1da177e4 7071{
1da177e4
LT
7072 int i;
7073
8fea32b9 7074 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7075 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7076 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
7077 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
7078 tp->rx_pkt_map_sz);
7079
63c3a66f 7080 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7081 for (i = tpr->rx_jmb_cons_idx;
7082 i != tpr->rx_jmb_prod_idx;
2c49a44d 7083 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
7084 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
7085 TG3_RX_JMB_MAP_SZ);
7086 }
7087 }
7088
2b2cdb65 7089 return;
b196c7e4 7090 }
1da177e4 7091
2c49a44d 7092 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
7093 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
7094 tp->rx_pkt_map_sz);
1da177e4 7095
63c3a66f 7096 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7097 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
7098 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
7099 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7100 }
7101}
7102
c6cdf436 7103/* Initialize rx rings for packet processing.
1da177e4
LT
7104 *
7105 * The chip has been shut down and the driver detached from
7106 * the networking, so no interrupts or new tx packets will
7107 * end up in the driver. tp->{tx,}lock are held and thus
7108 * we may not sleep.
7109 */
21f581a5
MC
7110static int tg3_rx_prodring_alloc(struct tg3 *tp,
7111 struct tg3_rx_prodring_set *tpr)
1da177e4 7112{
287be12e 7113 u32 i, rx_pkt_dma_sz;
1da177e4 7114
b196c7e4
MC
7115 tpr->rx_std_cons_idx = 0;
7116 tpr->rx_std_prod_idx = 0;
7117 tpr->rx_jmb_cons_idx = 0;
7118 tpr->rx_jmb_prod_idx = 0;
7119
8fea32b9 7120 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7121 memset(&tpr->rx_std_buffers[0], 0,
7122 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7123 if (tpr->rx_jmb_buffers)
2b2cdb65 7124 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7125 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7126 goto done;
7127 }
7128
1da177e4 7129 /* Zero out all descriptors. */
2c49a44d 7130 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7131
287be12e 7132 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7133 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7134 tp->dev->mtu > ETH_DATA_LEN)
7135 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7136 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7137
1da177e4
LT
7138 /* Initialize invariants of the rings, we only set this
7139 * stuff once. This works because the card does not
7140 * write into the rx buffer posting rings.
7141 */
2c49a44d 7142 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7143 struct tg3_rx_buffer_desc *rxd;
7144
21f581a5 7145 rxd = &tpr->rx_std[i];
287be12e 7146 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7147 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7148 rxd->opaque = (RXD_OPAQUE_RING_STD |
7149 (i << RXD_OPAQUE_INDEX_SHIFT));
7150 }
7151
1da177e4
LT
7152 /* Now allocate fresh SKBs for each rx ring. */
7153 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 7154 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7155 netdev_warn(tp->dev,
7156 "Using a smaller RX standard ring. Only "
7157 "%d out of %d buffers were allocated "
7158 "successfully\n", i, tp->rx_pending);
32d8c572 7159 if (i == 0)
cf7a7298 7160 goto initfail;
32d8c572 7161 tp->rx_pending = i;
1da177e4 7162 break;
32d8c572 7163 }
1da177e4
LT
7164 }
7165
63c3a66f 7166 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7167 goto done;
7168
2c49a44d 7169 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7170
63c3a66f 7171 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7172 goto done;
cf7a7298 7173
2c49a44d 7174 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7175 struct tg3_rx_buffer_desc *rxd;
7176
7177 rxd = &tpr->rx_jmb[i].std;
7178 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7179 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7180 RXD_FLAG_JUMBO;
7181 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7182 (i << RXD_OPAQUE_INDEX_SHIFT));
7183 }
7184
7185 for (i = 0; i < tp->rx_jumbo_pending; i++) {
7186 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7187 netdev_warn(tp->dev,
7188 "Using a smaller RX jumbo ring. Only %d "
7189 "out of %d buffers were allocated "
7190 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7191 if (i == 0)
7192 goto initfail;
7193 tp->rx_jumbo_pending = i;
7194 break;
1da177e4
LT
7195 }
7196 }
cf7a7298
MC
7197
7198done:
32d8c572 7199 return 0;
cf7a7298
MC
7200
7201initfail:
21f581a5 7202 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7203 return -ENOMEM;
1da177e4
LT
7204}
7205
21f581a5
MC
7206static void tg3_rx_prodring_fini(struct tg3 *tp,
7207 struct tg3_rx_prodring_set *tpr)
1da177e4 7208{
21f581a5
MC
7209 kfree(tpr->rx_std_buffers);
7210 tpr->rx_std_buffers = NULL;
7211 kfree(tpr->rx_jmb_buffers);
7212 tpr->rx_jmb_buffers = NULL;
7213 if (tpr->rx_std) {
4bae65c8
MC
7214 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7215 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7216 tpr->rx_std = NULL;
1da177e4 7217 }
21f581a5 7218 if (tpr->rx_jmb) {
4bae65c8
MC
7219 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7220 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7221 tpr->rx_jmb = NULL;
1da177e4 7222 }
cf7a7298
MC
7223}
7224
21f581a5
MC
7225static int tg3_rx_prodring_init(struct tg3 *tp,
7226 struct tg3_rx_prodring_set *tpr)
cf7a7298 7227{
2c49a44d
MC
7228 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7229 GFP_KERNEL);
21f581a5 7230 if (!tpr->rx_std_buffers)
cf7a7298
MC
7231 return -ENOMEM;
7232
4bae65c8
MC
7233 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7234 TG3_RX_STD_RING_BYTES(tp),
7235 &tpr->rx_std_mapping,
7236 GFP_KERNEL);
21f581a5 7237 if (!tpr->rx_std)
cf7a7298
MC
7238 goto err_out;
7239
63c3a66f 7240 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7241 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7242 GFP_KERNEL);
7243 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7244 goto err_out;
7245
4bae65c8
MC
7246 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7247 TG3_RX_JMB_RING_BYTES(tp),
7248 &tpr->rx_jmb_mapping,
7249 GFP_KERNEL);
21f581a5 7250 if (!tpr->rx_jmb)
cf7a7298
MC
7251 goto err_out;
7252 }
7253
7254 return 0;
7255
7256err_out:
21f581a5 7257 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7258 return -ENOMEM;
7259}
7260
7261/* Free up pending packets in all rx/tx rings.
7262 *
7263 * The chip has been shut down and the driver detached from
7264 * the networking, so no interrupts or new tx packets will
7265 * end up in the driver. tp->{tx,}lock is not held and we are not
7266 * in an interrupt context and thus may sleep.
7267 */
7268static void tg3_free_rings(struct tg3 *tp)
7269{
f77a6a8e 7270 int i, j;
cf7a7298 7271
f77a6a8e
MC
7272 for (j = 0; j < tp->irq_cnt; j++) {
7273 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7274
8fea32b9 7275 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7276
0c1d0e2b
MC
7277 if (!tnapi->tx_buffers)
7278 continue;
7279
0d681b27
MC
7280 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7281 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7282
0d681b27 7283 if (!skb)
f77a6a8e 7284 continue;
cf7a7298 7285
ba1142e4
MC
7286 tg3_tx_skb_unmap(tnapi, i,
7287 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7288
7289 dev_kfree_skb_any(skb);
7290 }
2b2cdb65 7291 }
cf7a7298
MC
7292}
7293
7294/* Initialize tx/rx rings for packet processing.
7295 *
7296 * The chip has been shut down and the driver detached from
7297 * the networking, so no interrupts or new tx packets will
7298 * end up in the driver. tp->{tx,}lock are held and thus
7299 * we may not sleep.
7300 */
7301static int tg3_init_rings(struct tg3 *tp)
7302{
f77a6a8e 7303 int i;
72334482 7304
cf7a7298
MC
7305 /* Free up all the SKBs. */
7306 tg3_free_rings(tp);
7307
f77a6a8e
MC
7308 for (i = 0; i < tp->irq_cnt; i++) {
7309 struct tg3_napi *tnapi = &tp->napi[i];
7310
7311 tnapi->last_tag = 0;
7312 tnapi->last_irq_tag = 0;
7313 tnapi->hw_status->status = 0;
7314 tnapi->hw_status->status_tag = 0;
7315 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7316
f77a6a8e
MC
7317 tnapi->tx_prod = 0;
7318 tnapi->tx_cons = 0;
0c1d0e2b
MC
7319 if (tnapi->tx_ring)
7320 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7321
7322 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7323 if (tnapi->rx_rcb)
7324 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7325
8fea32b9 7326 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7327 tg3_free_rings(tp);
2b2cdb65 7328 return -ENOMEM;
e4af1af9 7329 }
f77a6a8e 7330 }
72334482 7331
2b2cdb65 7332 return 0;
cf7a7298
MC
7333}
7334
7335/*
7336 * Must not be invoked with interrupt sources disabled and
7337 * the hardware shutdown down.
7338 */
7339static void tg3_free_consistent(struct tg3 *tp)
7340{
f77a6a8e 7341 int i;
898a56f8 7342
f77a6a8e
MC
7343 for (i = 0; i < tp->irq_cnt; i++) {
7344 struct tg3_napi *tnapi = &tp->napi[i];
7345
7346 if (tnapi->tx_ring) {
4bae65c8 7347 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7348 tnapi->tx_ring, tnapi->tx_desc_mapping);
7349 tnapi->tx_ring = NULL;
7350 }
7351
7352 kfree(tnapi->tx_buffers);
7353 tnapi->tx_buffers = NULL;
7354
7355 if (tnapi->rx_rcb) {
4bae65c8
MC
7356 dma_free_coherent(&tp->pdev->dev,
7357 TG3_RX_RCB_RING_BYTES(tp),
7358 tnapi->rx_rcb,
7359 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7360 tnapi->rx_rcb = NULL;
7361 }
7362
8fea32b9
MC
7363 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7364
f77a6a8e 7365 if (tnapi->hw_status) {
4bae65c8
MC
7366 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7367 tnapi->hw_status,
7368 tnapi->status_mapping);
f77a6a8e
MC
7369 tnapi->hw_status = NULL;
7370 }
1da177e4 7371 }
f77a6a8e 7372
1da177e4 7373 if (tp->hw_stats) {
4bae65c8
MC
7374 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7375 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7376 tp->hw_stats = NULL;
7377 }
7378}
7379
7380/*
7381 * Must not be invoked with interrupt sources disabled and
7382 * the hardware shutdown down. Can sleep.
7383 */
7384static int tg3_alloc_consistent(struct tg3 *tp)
7385{
f77a6a8e 7386 int i;
898a56f8 7387
4bae65c8
MC
7388 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7389 sizeof(struct tg3_hw_stats),
7390 &tp->stats_mapping,
7391 GFP_KERNEL);
f77a6a8e 7392 if (!tp->hw_stats)
1da177e4
LT
7393 goto err_out;
7394
f77a6a8e 7395 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7396
f77a6a8e
MC
7397 for (i = 0; i < tp->irq_cnt; i++) {
7398 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7399 struct tg3_hw_status *sblk;
1da177e4 7400
4bae65c8
MC
7401 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7402 TG3_HW_STATUS_SIZE,
7403 &tnapi->status_mapping,
7404 GFP_KERNEL);
f77a6a8e
MC
7405 if (!tnapi->hw_status)
7406 goto err_out;
898a56f8 7407
f77a6a8e 7408 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7409 sblk = tnapi->hw_status;
7410
8fea32b9
MC
7411 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7412 goto err_out;
7413
19cfaecc
MC
7414 /* If multivector TSS is enabled, vector 0 does not handle
7415 * tx interrupts. Don't allocate any resources for it.
7416 */
63c3a66f
JP
7417 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7418 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7419 tnapi->tx_buffers = kzalloc(
7420 sizeof(struct tg3_tx_ring_info) *
7421 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7422 if (!tnapi->tx_buffers)
7423 goto err_out;
7424
4bae65c8
MC
7425 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7426 TG3_TX_RING_BYTES,
7427 &tnapi->tx_desc_mapping,
7428 GFP_KERNEL);
19cfaecc
MC
7429 if (!tnapi->tx_ring)
7430 goto err_out;
7431 }
7432
8d9d7cfc
MC
7433 /*
7434 * When RSS is enabled, the status block format changes
7435 * slightly. The "rx_jumbo_consumer", "reserved",
7436 * and "rx_mini_consumer" members get mapped to the
7437 * other three rx return ring producer indexes.
7438 */
7439 switch (i) {
7440 default:
7441 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7442 break;
7443 case 2:
7444 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7445 break;
7446 case 3:
7447 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7448 break;
7449 case 4:
7450 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7451 break;
7452 }
72334482 7453
0c1d0e2b
MC
7454 /*
7455 * If multivector RSS is enabled, vector 0 does not handle
7456 * rx or tx interrupts. Don't allocate any resources for it.
7457 */
63c3a66f 7458 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7459 continue;
7460
4bae65c8
MC
7461 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7462 TG3_RX_RCB_RING_BYTES(tp),
7463 &tnapi->rx_rcb_mapping,
7464 GFP_KERNEL);
f77a6a8e
MC
7465 if (!tnapi->rx_rcb)
7466 goto err_out;
72334482 7467
f77a6a8e 7468 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7469 }
1da177e4
LT
7470
7471 return 0;
7472
7473err_out:
7474 tg3_free_consistent(tp);
7475 return -ENOMEM;
7476}
7477
7478#define MAX_WAIT_CNT 1000
7479
7480/* To stop a block, clear the enable bit and poll till it
7481 * clears. tp->lock is held.
7482 */
b3b7d6be 7483static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7484{
7485 unsigned int i;
7486 u32 val;
7487
63c3a66f 7488 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7489 switch (ofs) {
7490 case RCVLSC_MODE:
7491 case DMAC_MODE:
7492 case MBFREE_MODE:
7493 case BUFMGR_MODE:
7494 case MEMARB_MODE:
7495 /* We can't enable/disable these bits of the
7496 * 5705/5750, just say success.
7497 */
7498 return 0;
7499
7500 default:
7501 break;
855e1111 7502 }
1da177e4
LT
7503 }
7504
7505 val = tr32(ofs);
7506 val &= ~enable_bit;
7507 tw32_f(ofs, val);
7508
7509 for (i = 0; i < MAX_WAIT_CNT; i++) {
7510 udelay(100);
7511 val = tr32(ofs);
7512 if ((val & enable_bit) == 0)
7513 break;
7514 }
7515
b3b7d6be 7516 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7517 dev_err(&tp->pdev->dev,
7518 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7519 ofs, enable_bit);
1da177e4
LT
7520 return -ENODEV;
7521 }
7522
7523 return 0;
7524}
7525
7526/* tp->lock is held. */
b3b7d6be 7527static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7528{
7529 int i, err;
7530
7531 tg3_disable_ints(tp);
7532
7533 tp->rx_mode &= ~RX_MODE_ENABLE;
7534 tw32_f(MAC_RX_MODE, tp->rx_mode);
7535 udelay(10);
7536
b3b7d6be
DM
7537 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7538 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7539 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7540 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7541 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7542 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7543
7544 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7545 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7546 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7547 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7548 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7549 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7550 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7551
7552 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7553 tw32_f(MAC_MODE, tp->mac_mode);
7554 udelay(40);
7555
7556 tp->tx_mode &= ~TX_MODE_ENABLE;
7557 tw32_f(MAC_TX_MODE, tp->tx_mode);
7558
7559 for (i = 0; i < MAX_WAIT_CNT; i++) {
7560 udelay(100);
7561 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7562 break;
7563 }
7564 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7565 dev_err(&tp->pdev->dev,
7566 "%s timed out, TX_MODE_ENABLE will not clear "
7567 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7568 err |= -ENODEV;
1da177e4
LT
7569 }
7570
e6de8ad1 7571 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7572 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7573 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7574
7575 tw32(FTQ_RESET, 0xffffffff);
7576 tw32(FTQ_RESET, 0x00000000);
7577
b3b7d6be
DM
7578 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7579 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7580
f77a6a8e
MC
7581 for (i = 0; i < tp->irq_cnt; i++) {
7582 struct tg3_napi *tnapi = &tp->napi[i];
7583 if (tnapi->hw_status)
7584 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7585 }
1da177e4
LT
7586 if (tp->hw_stats)
7587 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7588
1da177e4
LT
7589 return err;
7590}
7591
ee6a99b5
MC
7592/* Save PCI command register before chip reset */
7593static void tg3_save_pci_state(struct tg3 *tp)
7594{
8a6eac90 7595 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7596}
7597
7598/* Restore PCI state after chip reset */
7599static void tg3_restore_pci_state(struct tg3 *tp)
7600{
7601 u32 val;
7602
7603 /* Re-enable indirect register accesses. */
7604 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7605 tp->misc_host_ctrl);
7606
7607 /* Set MAX PCI retry to zero. */
7608 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7609 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7610 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7611 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7612 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7613 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7614 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7615 PCISTATE_ALLOW_APE_SHMEM_WR |
7616 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7617 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7618
8a6eac90 7619 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7620
fcb389df 7621 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
63c3a66f 7622 if (tg3_flag(tp, PCI_EXPRESS))
cf79003d 7623 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7624 else {
7625 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7626 tp->pci_cacheline_sz);
7627 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7628 tp->pci_lat_timer);
7629 }
114342f2 7630 }
5f5c51e3 7631
ee6a99b5 7632 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7633 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7634 u16 pcix_cmd;
7635
7636 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7637 &pcix_cmd);
7638 pcix_cmd &= ~PCI_X_CMD_ERO;
7639 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7640 pcix_cmd);
7641 }
ee6a99b5 7642
63c3a66f 7643 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7644
7645 /* Chip reset on 5780 will reset MSI enable bit,
7646 * so need to restore it.
7647 */
63c3a66f 7648 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7649 u16 ctrl;
7650
7651 pci_read_config_word(tp->pdev,
7652 tp->msi_cap + PCI_MSI_FLAGS,
7653 &ctrl);
7654 pci_write_config_word(tp->pdev,
7655 tp->msi_cap + PCI_MSI_FLAGS,
7656 ctrl | PCI_MSI_FLAGS_ENABLE);
7657 val = tr32(MSGINT_MODE);
7658 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7659 }
7660 }
7661}
7662
1da177e4
LT
7663/* tp->lock is held. */
7664static int tg3_chip_reset(struct tg3 *tp)
7665{
7666 u32 val;
1ee582d8 7667 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7668 int i, err;
1da177e4 7669
f49639e6
DM
7670 tg3_nvram_lock(tp);
7671
77b483f1
MC
7672 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7673
f49639e6
DM
7674 /* No matching tg3_nvram_unlock() after this because
7675 * chip reset below will undo the nvram lock.
7676 */
7677 tp->nvram_lock_cnt = 0;
1da177e4 7678
ee6a99b5
MC
7679 /* GRC_MISC_CFG core clock reset will clear the memory
7680 * enable bit in PCI register 4 and the MSI enable bit
7681 * on some chips, so we save relevant registers here.
7682 */
7683 tg3_save_pci_state(tp);
7684
d9ab5ad1 7685 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7686 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7687 tw32(GRC_FASTBOOT_PC, 0);
7688
1da177e4
LT
7689 /*
7690 * We must avoid the readl() that normally takes place.
7691 * It locks machines, causes machine checks, and other
7692 * fun things. So, temporarily disable the 5701
7693 * hardware workaround, while we do the reset.
7694 */
1ee582d8
MC
7695 write_op = tp->write32;
7696 if (write_op == tg3_write_flush_reg32)
7697 tp->write32 = tg3_write32;
1da177e4 7698
d18edcb2
MC
7699 /* Prevent the irq handler from reading or writing PCI registers
7700 * during chip reset when the memory enable bit in the PCI command
7701 * register may be cleared. The chip does not generate interrupt
7702 * at this time, but the irq handler may still be called due to irq
7703 * sharing or irqpoll.
7704 */
63c3a66f 7705 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7706 for (i = 0; i < tp->irq_cnt; i++) {
7707 struct tg3_napi *tnapi = &tp->napi[i];
7708 if (tnapi->hw_status) {
7709 tnapi->hw_status->status = 0;
7710 tnapi->hw_status->status_tag = 0;
7711 }
7712 tnapi->last_tag = 0;
7713 tnapi->last_irq_tag = 0;
b8fa2f3a 7714 }
d18edcb2 7715 smp_mb();
4f125f42
MC
7716
7717 for (i = 0; i < tp->irq_cnt; i++)
7718 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7719
255ca311
MC
7720 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7721 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7722 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7723 }
7724
1da177e4
LT
7725 /* do the reset */
7726 val = GRC_MISC_CFG_CORECLK_RESET;
7727
63c3a66f 7728 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7729 /* Force PCIe 1.0a mode */
7730 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7731 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7732 tr32(TG3_PCIE_PHY_TSTCTL) ==
7733 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7734 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7735
1da177e4
LT
7736 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7737 tw32(GRC_MISC_CFG, (1 << 29));
7738 val |= (1 << 29);
7739 }
7740 }
7741
b5d3772c
MC
7742 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7743 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7744 tw32(GRC_VCPU_EXT_CTRL,
7745 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7746 }
7747
f37500d3 7748 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7749 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7750 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7751
1da177e4
LT
7752 tw32(GRC_MISC_CFG, val);
7753
1ee582d8
MC
7754 /* restore 5701 hardware bug workaround write method */
7755 tp->write32 = write_op;
1da177e4
LT
7756
7757 /* Unfortunately, we have to delay before the PCI read back.
7758 * Some 575X chips even will not respond to a PCI cfg access
7759 * when the reset command is given to the chip.
7760 *
7761 * How do these hardware designers expect things to work
7762 * properly if the PCI write is posted for a long period
7763 * of time? It is always necessary to have some method by
7764 * which a register read back can occur to push the write
7765 * out which does the reset.
7766 *
7767 * For most tg3 variants the trick below was working.
7768 * Ho hum...
7769 */
7770 udelay(120);
7771
7772 /* Flush PCI posted writes. The normal MMIO registers
7773 * are inaccessible at this time so this is the only
7774 * way to make this reliably (actually, this is no longer
7775 * the case, see above). I tried to use indirect
7776 * register read/write but this upset some 5701 variants.
7777 */
7778 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7779
7780 udelay(120);
7781
708ebb3a 7782 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7783 u16 val16;
7784
1da177e4
LT
7785 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7786 int i;
7787 u32 cfg_val;
7788
7789 /* Wait for link training to complete. */
7790 for (i = 0; i < 5000; i++)
7791 udelay(100);
7792
7793 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7794 pci_write_config_dword(tp->pdev, 0xc4,
7795 cfg_val | (1 << 15));
7796 }
5e7dfd0f 7797
e7126997
MC
7798 /* Clear the "no snoop" and "relaxed ordering" bits. */
7799 pci_read_config_word(tp->pdev,
708ebb3a 7800 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7801 &val16);
7802 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7803 PCI_EXP_DEVCTL_NOSNOOP_EN);
7804 /*
7805 * Older PCIe devices only support the 128 byte
7806 * MPS setting. Enforce the restriction.
5e7dfd0f 7807 */
63c3a66f 7808 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7809 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7810 pci_write_config_word(tp->pdev,
708ebb3a 7811 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7812 val16);
5e7dfd0f 7813
cf79003d 7814 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7815
7816 /* Clear error status */
7817 pci_write_config_word(tp->pdev,
708ebb3a 7818 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7819 PCI_EXP_DEVSTA_CED |
7820 PCI_EXP_DEVSTA_NFED |
7821 PCI_EXP_DEVSTA_FED |
7822 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7823 }
7824
ee6a99b5 7825 tg3_restore_pci_state(tp);
1da177e4 7826
63c3a66f
JP
7827 tg3_flag_clear(tp, CHIP_RESETTING);
7828 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7829
ee6a99b5 7830 val = 0;
63c3a66f 7831 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7832 val = tr32(MEMARB_MODE);
ee6a99b5 7833 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7834
7835 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7836 tg3_stop_fw(tp);
7837 tw32(0x5000, 0x400);
7838 }
7839
7840 tw32(GRC_MODE, tp->grc_mode);
7841
7842 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7843 val = tr32(0xc4);
1da177e4
LT
7844
7845 tw32(0xc4, val | (1 << 15));
7846 }
7847
7848 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7849 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7850 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7851 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7852 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7853 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7854 }
7855
f07e9af3 7856 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7857 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7858 val = tp->mac_mode;
f07e9af3 7859 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7860 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7861 val = tp->mac_mode;
1da177e4 7862 } else
d2394e6b
MC
7863 val = 0;
7864
7865 tw32_f(MAC_MODE, val);
1da177e4
LT
7866 udelay(40);
7867
77b483f1
MC
7868 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7869
7a6f4369
MC
7870 err = tg3_poll_fw(tp);
7871 if (err)
7872 return err;
1da177e4 7873
0a9140cf
MC
7874 tg3_mdio_start(tp);
7875
63c3a66f 7876 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7877 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7878 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7879 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7880 val = tr32(0x7c00);
1da177e4
LT
7881
7882 tw32(0x7c00, val | (1 << 25));
7883 }
7884
d78b59f5
MC
7885 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7886 val = tr32(TG3_CPMU_CLCK_ORIDE);
7887 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7888 }
7889
1da177e4 7890 /* Reprobe ASF enable state. */
63c3a66f
JP
7891 tg3_flag_clear(tp, ENABLE_ASF);
7892 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7893 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7894 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7895 u32 nic_cfg;
7896
7897 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7898 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7899 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7900 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7901 if (tg3_flag(tp, 5750_PLUS))
7902 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7903 }
7904 }
7905
7906 return 0;
7907}
7908
1da177e4 7909/* tp->lock is held. */
944d980e 7910static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7911{
7912 int err;
7913
7914 tg3_stop_fw(tp);
7915
944d980e 7916 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7917
b3b7d6be 7918 tg3_abort_hw(tp, silent);
1da177e4
LT
7919 err = tg3_chip_reset(tp);
7920
daba2a63
MC
7921 __tg3_set_mac_addr(tp, 0);
7922
944d980e
MC
7923 tg3_write_sig_legacy(tp, kind);
7924 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7925
7926 if (err)
7927 return err;
7928
7929 return 0;
7930}
7931
1da177e4
LT
7932static int tg3_set_mac_addr(struct net_device *dev, void *p)
7933{
7934 struct tg3 *tp = netdev_priv(dev);
7935 struct sockaddr *addr = p;
986e0aeb 7936 int err = 0, skip_mac_1 = 0;
1da177e4 7937
f9804ddb
MC
7938 if (!is_valid_ether_addr(addr->sa_data))
7939 return -EINVAL;
7940
1da177e4
LT
7941 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7942
e75f7c90
MC
7943 if (!netif_running(dev))
7944 return 0;
7945
63c3a66f 7946 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7947 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7948
986e0aeb
MC
7949 addr0_high = tr32(MAC_ADDR_0_HIGH);
7950 addr0_low = tr32(MAC_ADDR_0_LOW);
7951 addr1_high = tr32(MAC_ADDR_1_HIGH);
7952 addr1_low = tr32(MAC_ADDR_1_LOW);
7953
7954 /* Skip MAC addr 1 if ASF is using it. */
7955 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7956 !(addr1_high == 0 && addr1_low == 0))
7957 skip_mac_1 = 1;
58712ef9 7958 }
986e0aeb
MC
7959 spin_lock_bh(&tp->lock);
7960 __tg3_set_mac_addr(tp, skip_mac_1);
7961 spin_unlock_bh(&tp->lock);
1da177e4 7962
b9ec6c1b 7963 return err;
1da177e4
LT
7964}
7965
7966/* tp->lock is held. */
7967static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7968 dma_addr_t mapping, u32 maxlen_flags,
7969 u32 nic_addr)
7970{
7971 tg3_write_mem(tp,
7972 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7973 ((u64) mapping >> 32));
7974 tg3_write_mem(tp,
7975 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7976 ((u64) mapping & 0xffffffff));
7977 tg3_write_mem(tp,
7978 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7979 maxlen_flags);
7980
63c3a66f 7981 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7982 tg3_write_mem(tp,
7983 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7984 nic_addr);
7985}
7986
7987static void __tg3_set_rx_mode(struct net_device *);
d244c892 7988static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7989{
b6080e12
MC
7990 int i;
7991
63c3a66f 7992 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7993 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7994 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7995 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7996 } else {
7997 tw32(HOSTCC_TXCOL_TICKS, 0);
7998 tw32(HOSTCC_TXMAX_FRAMES, 0);
7999 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 8000 }
b6080e12 8001
63c3a66f 8002 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8003 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8004 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8005 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8006 } else {
b6080e12
MC
8007 tw32(HOSTCC_RXCOL_TICKS, 0);
8008 tw32(HOSTCC_RXMAX_FRAMES, 0);
8009 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8010 }
b6080e12 8011
63c3a66f 8012 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8013 u32 val = ec->stats_block_coalesce_usecs;
8014
b6080e12
MC
8015 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8016 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8017
15f9850d
DM
8018 if (!netif_carrier_ok(tp->dev))
8019 val = 0;
8020
8021 tw32(HOSTCC_STAT_COAL_TICKS, val);
8022 }
b6080e12
MC
8023
8024 for (i = 0; i < tp->irq_cnt - 1; i++) {
8025 u32 reg;
8026
8027 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8028 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8029 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8030 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8031 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8032 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8033
63c3a66f 8034 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8035 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8036 tw32(reg, ec->tx_coalesce_usecs);
8037 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8038 tw32(reg, ec->tx_max_coalesced_frames);
8039 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8040 tw32(reg, ec->tx_max_coalesced_frames_irq);
8041 }
b6080e12
MC
8042 }
8043
8044 for (; i < tp->irq_max - 1; i++) {
8045 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8046 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8047 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8048
63c3a66f 8049 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8050 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8051 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8052 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8053 }
b6080e12 8054 }
15f9850d 8055}
1da177e4 8056
2d31ecaf
MC
8057/* tp->lock is held. */
8058static void tg3_rings_reset(struct tg3 *tp)
8059{
8060 int i;
f77a6a8e 8061 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8062 struct tg3_napi *tnapi = &tp->napi[0];
8063
8064 /* Disable all transmit rings but the first. */
63c3a66f 8065 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8066 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8067 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8068 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
8069 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8070 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8071 else
8072 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8073
8074 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8075 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8076 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8077 BDINFO_FLAGS_DISABLED);
8078
8079
8080 /* Disable all receive return rings but the first. */
63c3a66f 8081 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8082 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8083 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8084 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
8085 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
8087 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8088 else
8089 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8090
8091 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8092 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8093 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8094 BDINFO_FLAGS_DISABLED);
8095
8096 /* Disable interrupts */
8097 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8098 tp->napi[0].chk_msi_cnt = 0;
8099 tp->napi[0].last_rx_cons = 0;
8100 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8101
8102 /* Zero mailbox registers. */
63c3a66f 8103 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8104 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8105 tp->napi[i].tx_prod = 0;
8106 tp->napi[i].tx_cons = 0;
63c3a66f 8107 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8108 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8109 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8110 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8111 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8112 tp->napi[i].last_rx_cons = 0;
8113 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8114 }
63c3a66f 8115 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8116 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8117 } else {
8118 tp->napi[0].tx_prod = 0;
8119 tp->napi[0].tx_cons = 0;
8120 tw32_mailbox(tp->napi[0].prodmbox, 0);
8121 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8122 }
2d31ecaf
MC
8123
8124 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8125 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8126 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8127 for (i = 0; i < 16; i++)
8128 tw32_tx_mbox(mbox + i * 8, 0);
8129 }
8130
8131 txrcb = NIC_SRAM_SEND_RCB;
8132 rxrcb = NIC_SRAM_RCV_RET_RCB;
8133
8134 /* Clear status block in ram. */
8135 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8136
8137 /* Set status block DMA address */
8138 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8139 ((u64) tnapi->status_mapping >> 32));
8140 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8141 ((u64) tnapi->status_mapping & 0xffffffff));
8142
f77a6a8e
MC
8143 if (tnapi->tx_ring) {
8144 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8145 (TG3_TX_RING_SIZE <<
8146 BDINFO_FLAGS_MAXLEN_SHIFT),
8147 NIC_SRAM_TX_BUFFER_DESC);
8148 txrcb += TG3_BDINFO_SIZE;
8149 }
8150
8151 if (tnapi->rx_rcb) {
8152 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8153 (tp->rx_ret_ring_mask + 1) <<
8154 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8155 rxrcb += TG3_BDINFO_SIZE;
8156 }
8157
8158 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8159
f77a6a8e
MC
8160 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8161 u64 mapping = (u64)tnapi->status_mapping;
8162 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8163 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8164
8165 /* Clear status block in ram. */
8166 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8167
19cfaecc
MC
8168 if (tnapi->tx_ring) {
8169 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8170 (TG3_TX_RING_SIZE <<
8171 BDINFO_FLAGS_MAXLEN_SHIFT),
8172 NIC_SRAM_TX_BUFFER_DESC);
8173 txrcb += TG3_BDINFO_SIZE;
8174 }
f77a6a8e
MC
8175
8176 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8177 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8178 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8179
8180 stblk += 8;
f77a6a8e
MC
8181 rxrcb += TG3_BDINFO_SIZE;
8182 }
2d31ecaf
MC
8183}
8184
eb07a940
MC
8185static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8186{
8187 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8188
63c3a66f
JP
8189 if (!tg3_flag(tp, 5750_PLUS) ||
8190 tg3_flag(tp, 5780_CLASS) ||
eb07a940
MC
8191 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
8192 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8193 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8194 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8195 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8196 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8197 else
8198 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8199
8200 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8201 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8202
8203 val = min(nic_rep_thresh, host_rep_thresh);
8204 tw32(RCVBDI_STD_THRESH, val);
8205
63c3a66f 8206 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8207 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8208
63c3a66f 8209 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8210 return;
8211
63c3a66f 8212 if (!tg3_flag(tp, 5705_PLUS))
eb07a940
MC
8213 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8214 else
8215 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8216
8217 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8218
8219 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8220 tw32(RCVBDI_JUMBO_THRESH, val);
8221
63c3a66f 8222 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8223 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8224}
8225
1da177e4 8226/* tp->lock is held. */
8e7a22e3 8227static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8228{
8229 u32 val, rdmac_mode;
8230 int i, err, limit;
8fea32b9 8231 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8232
8233 tg3_disable_ints(tp);
8234
8235 tg3_stop_fw(tp);
8236
8237 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8238
63c3a66f 8239 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8240 tg3_abort_hw(tp, 1);
1da177e4 8241
699c0193
MC
8242 /* Enable MAC control of LPI */
8243 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8244 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8245 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8246 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8247
8248 tw32_f(TG3_CPMU_EEE_CTRL,
8249 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8250
a386b901
MC
8251 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8252 TG3_CPMU_EEEMD_LPI_IN_TX |
8253 TG3_CPMU_EEEMD_LPI_IN_RX |
8254 TG3_CPMU_EEEMD_EEE_ENABLE;
8255
8256 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8257 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8258
63c3a66f 8259 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8260 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8261
8262 tw32_f(TG3_CPMU_EEE_MODE, val);
8263
8264 tw32_f(TG3_CPMU_EEE_DBTMR1,
8265 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8266 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8267
8268 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8269 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8270 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8271 }
8272
603f1173 8273 if (reset_phy)
d4d2c558
MC
8274 tg3_phy_reset(tp);
8275
1da177e4
LT
8276 err = tg3_chip_reset(tp);
8277 if (err)
8278 return err;
8279
8280 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8281
bcb37f6c 8282 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8283 val = tr32(TG3_CPMU_CTRL);
8284 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8285 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8286
8287 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8288 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8289 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8290 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8291
8292 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8293 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8294 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8295 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8296
8297 val = tr32(TG3_CPMU_HST_ACC);
8298 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8299 val |= CPMU_HST_ACC_MACCLK_6_25;
8300 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8301 }
8302
33466d93
MC
8303 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8304 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8305 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8306 PCIE_PWR_MGMT_L1_THRESH_4MS;
8307 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8308
8309 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8310 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8311
8312 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8313
f40386c8
MC
8314 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8315 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8316 }
8317
63c3a66f 8318 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8319 u32 grc_mode = tr32(GRC_MODE);
8320
8321 /* Access the lower 1K of PL PCIE block registers. */
8322 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8323 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8324
8325 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8326 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8327 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8328
8329 tw32(GRC_MODE, grc_mode);
8330 }
8331
5093eedc
MC
8332 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8333 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8334 u32 grc_mode = tr32(GRC_MODE);
cea46462 8335
5093eedc
MC
8336 /* Access the lower 1K of PL PCIE block registers. */
8337 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8338 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8339
5093eedc
MC
8340 val = tr32(TG3_PCIE_TLDLPL_PORT +
8341 TG3_PCIE_PL_LO_PHYCTL5);
8342 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8343 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8344
5093eedc
MC
8345 tw32(GRC_MODE, grc_mode);
8346 }
a977dbe8 8347
1ff30a59
MC
8348 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8349 u32 grc_mode = tr32(GRC_MODE);
8350
8351 /* Access the lower 1K of DL PCIE block registers. */
8352 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8353 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8354
8355 val = tr32(TG3_PCIE_TLDLPL_PORT +
8356 TG3_PCIE_DL_LO_FTSMAX);
8357 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8358 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8359 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8360
8361 tw32(GRC_MODE, grc_mode);
8362 }
8363
a977dbe8
MC
8364 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8365 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8366 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8367 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8368 }
8369
1da177e4
LT
8370 /* This works around an issue with Athlon chipsets on
8371 * B3 tigon3 silicon. This bit has no effect on any
8372 * other revision. But do not set this on PCI Express
795d01c5 8373 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8374 */
63c3a66f
JP
8375 if (!tg3_flag(tp, CPMU_PRESENT)) {
8376 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8377 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8378 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8379 }
1da177e4
LT
8380
8381 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8382 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8383 val = tr32(TG3PCI_PCISTATE);
8384 val |= PCISTATE_RETRY_SAME_DMA;
8385 tw32(TG3PCI_PCISTATE, val);
8386 }
8387
63c3a66f 8388 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8389 /* Allow reads and writes to the
8390 * APE register and memory space.
8391 */
8392 val = tr32(TG3PCI_PCISTATE);
8393 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8394 PCISTATE_ALLOW_APE_SHMEM_WR |
8395 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8396 tw32(TG3PCI_PCISTATE, val);
8397 }
8398
1da177e4
LT
8399 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8400 /* Enable some hw fixes. */
8401 val = tr32(TG3PCI_MSI_DATA);
8402 val |= (1 << 26) | (1 << 28) | (1 << 29);
8403 tw32(TG3PCI_MSI_DATA, val);
8404 }
8405
8406 /* Descriptor ring init may make accesses to the
8407 * NIC SRAM area to setup the TX descriptors, so we
8408 * can only do this after the hardware has been
8409 * successfully reset.
8410 */
32d8c572
MC
8411 err = tg3_init_rings(tp);
8412 if (err)
8413 return err;
1da177e4 8414
63c3a66f 8415 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8416 val = tr32(TG3PCI_DMA_RW_CTRL) &
8417 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8418 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8419 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8420 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8421 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8422 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8423 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8424 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8425 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8426 /* This value is determined during the probe time DMA
8427 * engine test, tg3_test_dma.
8428 */
8429 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8430 }
1da177e4
LT
8431
8432 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8433 GRC_MODE_4X_NIC_SEND_RINGS |
8434 GRC_MODE_NO_TX_PHDR_CSUM |
8435 GRC_MODE_NO_RX_PHDR_CSUM);
8436 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8437
8438 /* Pseudo-header checksum is done by hardware logic and not
8439 * the offload processers, so make the chip do the pseudo-
8440 * header checksums on receive. For transmit it is more
8441 * convenient to do the pseudo-header checksum in software
8442 * as Linux does that on transmit for us in all cases.
8443 */
8444 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8445
8446 tw32(GRC_MODE,
8447 tp->grc_mode |
8448 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8449
8450 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8451 val = tr32(GRC_MISC_CFG);
8452 val &= ~0xff;
8453 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8454 tw32(GRC_MISC_CFG, val);
8455
8456 /* Initialize MBUF/DESC pool. */
63c3a66f 8457 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8458 /* Do nothing. */
8459 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8460 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8461 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8462 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8463 else
8464 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8465 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8466 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8467 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8468 int fw_len;
8469
077f849d 8470 fw_len = tp->fw_len;
1da177e4
LT
8471 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8472 tw32(BUFMGR_MB_POOL_ADDR,
8473 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8474 tw32(BUFMGR_MB_POOL_SIZE,
8475 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8476 }
1da177e4 8477
0f893dc6 8478 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8479 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8480 tp->bufmgr_config.mbuf_read_dma_low_water);
8481 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8482 tp->bufmgr_config.mbuf_mac_rx_low_water);
8483 tw32(BUFMGR_MB_HIGH_WATER,
8484 tp->bufmgr_config.mbuf_high_water);
8485 } else {
8486 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8487 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8488 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8489 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8490 tw32(BUFMGR_MB_HIGH_WATER,
8491 tp->bufmgr_config.mbuf_high_water_jumbo);
8492 }
8493 tw32(BUFMGR_DMA_LOW_WATER,
8494 tp->bufmgr_config.dma_low_water);
8495 tw32(BUFMGR_DMA_HIGH_WATER,
8496 tp->bufmgr_config.dma_high_water);
8497
d309a46e
MC
8498 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8499 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8500 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8501 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8502 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8503 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8504 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8505 tw32(BUFMGR_MODE, val);
1da177e4
LT
8506 for (i = 0; i < 2000; i++) {
8507 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8508 break;
8509 udelay(10);
8510 }
8511 if (i >= 2000) {
05dbe005 8512 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8513 return -ENODEV;
8514 }
8515
eb07a940
MC
8516 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8517 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8518
eb07a940 8519 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8520
8521 /* Initialize TG3_BDINFO's at:
8522 * RCVDBDI_STD_BD: standard eth size rx ring
8523 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8524 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8525 *
8526 * like so:
8527 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8528 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8529 * ring attribute flags
8530 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8531 *
8532 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8533 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8534 *
8535 * The size of each ring is fixed in the firmware, but the location is
8536 * configurable.
8537 */
8538 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8539 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8540 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8541 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8542 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8543 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8544 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8545
fdb72b38 8546 /* Disable the mini ring */
63c3a66f 8547 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8548 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8549 BDINFO_FLAGS_DISABLED);
8550
fdb72b38
MC
8551 /* Program the jumbo buffer descriptor ring control
8552 * blocks on those devices that have them.
8553 */
a0512944 8554 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8555 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8556
63c3a66f 8557 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8558 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8559 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8560 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8561 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8562 val = TG3_RX_JMB_RING_SIZE(tp) <<
8563 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8564 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8565 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8566 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8567 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8568 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8569 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8570 } else {
8571 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8572 BDINFO_FLAGS_DISABLED);
8573 }
8574
63c3a66f 8575 if (tg3_flag(tp, 57765_PLUS)) {
7cb32cf2 8576 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8577 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8578 else
de9f5230 8579 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8580 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8581 val |= (TG3_RX_STD_DMA_SZ << 2);
8582 } else
04380d40 8583 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8584 } else
de9f5230 8585 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8586
8587 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8588
411da640 8589 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8590 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8591
63c3a66f
JP
8592 tpr->rx_jmb_prod_idx =
8593 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8594 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8595
2d31ecaf
MC
8596 tg3_rings_reset(tp);
8597
1da177e4 8598 /* Initialize MAC address and backoff seed. */
986e0aeb 8599 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8600
8601 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8602 tw32(MAC_RX_MTU_SIZE,
8603 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8604
8605 /* The slot time is changed by tg3_setup_phy if we
8606 * run at gigabit with half duplex.
8607 */
f2096f94
MC
8608 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8609 (6 << TX_LENGTHS_IPG_SHIFT) |
8610 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8611
8612 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8613 val |= tr32(MAC_TX_LENGTHS) &
8614 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8615 TX_LENGTHS_CNT_DWN_VAL_MSK);
8616
8617 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8618
8619 /* Receive rules. */
8620 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8621 tw32(RCVLPC_CONFIG, 0x0181);
8622
8623 /* Calculate RDMAC_MODE setting early, we need it to determine
8624 * the RCVLPC_STATE_ENABLE mask.
8625 */
8626 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8627 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8628 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8629 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8630 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8631
deabaac8 8632 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8633 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8634
57e6983c 8635 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8636 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8637 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8638 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8639 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8640 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8641
c5908939
MC
8642 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8643 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8644 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8645 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8646 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8647 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8648 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8649 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8650 }
8651 }
8652
63c3a66f 8653 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8654 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8655
63c3a66f
JP
8656 if (tg3_flag(tp, HW_TSO_1) ||
8657 tg3_flag(tp, HW_TSO_2) ||
8658 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8659 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8660
108a6c16 8661 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8662 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8663 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8664 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8665
f2096f94
MC
8666 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8667 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8668
41a8a7ee
MC
8669 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8670 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8671 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8672 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8673 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8674 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8676 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8677 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8678 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8679 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8680 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8681 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8682 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8683 }
41a8a7ee
MC
8684 tw32(TG3_RDMA_RSRVCTRL_REG,
8685 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8686 }
8687
d78b59f5
MC
8688 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8689 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8690 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8691 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8692 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8693 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8694 }
8695
1da177e4 8696 /* Receive/send statistics. */
63c3a66f 8697 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8698 val = tr32(RCVLPC_STATS_ENABLE);
8699 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8700 tw32(RCVLPC_STATS_ENABLE, val);
8701 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8702 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8703 val = tr32(RCVLPC_STATS_ENABLE);
8704 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8705 tw32(RCVLPC_STATS_ENABLE, val);
8706 } else {
8707 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8708 }
8709 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8710 tw32(SNDDATAI_STATSENAB, 0xffffff);
8711 tw32(SNDDATAI_STATSCTRL,
8712 (SNDDATAI_SCTRL_ENABLE |
8713 SNDDATAI_SCTRL_FASTUPD));
8714
8715 /* Setup host coalescing engine. */
8716 tw32(HOSTCC_MODE, 0);
8717 for (i = 0; i < 2000; i++) {
8718 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8719 break;
8720 udelay(10);
8721 }
8722
d244c892 8723 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8724
63c3a66f 8725 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8726 /* Status/statistics block address. See tg3_timer,
8727 * the tg3_periodic_fetch_stats call there, and
8728 * tg3_get_stats to see how this works for 5705/5750 chips.
8729 */
1da177e4
LT
8730 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8731 ((u64) tp->stats_mapping >> 32));
8732 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8733 ((u64) tp->stats_mapping & 0xffffffff));
8734 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8735
1da177e4 8736 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8737
8738 /* Clear statistics and status block memory areas */
8739 for (i = NIC_SRAM_STATS_BLK;
8740 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8741 i += sizeof(u32)) {
8742 tg3_write_mem(tp, i, 0);
8743 udelay(40);
8744 }
1da177e4
LT
8745 }
8746
8747 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8748
8749 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8750 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8751 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8752 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8753
f07e9af3
MC
8754 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8755 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8756 /* reset to prevent losing 1st rx packet intermittently */
8757 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8758 udelay(10);
8759 }
8760
3bda1258 8761 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8762 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8763 MAC_MODE_FHDE_ENABLE;
8764 if (tg3_flag(tp, ENABLE_APE))
8765 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8766 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8767 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8768 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8769 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8770 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8771 udelay(40);
8772
314fba34 8773 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8774 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8775 * register to preserve the GPIO settings for LOMs. The GPIOs,
8776 * whether used as inputs or outputs, are set by boot code after
8777 * reset.
8778 */
63c3a66f 8779 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8780 u32 gpio_mask;
8781
9d26e213
MC
8782 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8783 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8784 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8785
8786 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8787 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8788 GRC_LCLCTRL_GPIO_OUTPUT3;
8789
af36e6b6
MC
8790 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8791 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8792
aaf84465 8793 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8794 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8795
8796 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8797 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8798 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8799 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8800 }
1da177e4
LT
8801 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8802 udelay(100);
8803
63c3a66f 8804 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8805 val = tr32(MSGINT_MODE);
8806 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
5b39de91
MC
8807 if (!tg3_flag(tp, 1SHOT_MSI))
8808 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
8809 tw32(MSGINT_MODE, val);
8810 }
8811
63c3a66f 8812 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8813 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8814 udelay(40);
8815 }
8816
8817 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8818 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8819 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8820 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8821 WDMAC_MODE_LNGREAD_ENAB);
8822
c5908939
MC
8823 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8824 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8825 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8826 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8827 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8828 /* nothing */
8829 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8830 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8831 val |= WDMAC_MODE_RX_ACCEL;
8832 }
8833 }
8834
d9ab5ad1 8835 /* Enable host coalescing bug fix */
63c3a66f 8836 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8837 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8838
788a035e
MC
8839 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8840 val |= WDMAC_MODE_BURST_ALL_DATA;
8841
1da177e4
LT
8842 tw32_f(WDMAC_MODE, val);
8843 udelay(40);
8844
63c3a66f 8845 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8846 u16 pcix_cmd;
8847
8848 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8849 &pcix_cmd);
1da177e4 8850 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8851 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8852 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8853 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8854 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8855 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8856 }
9974a356
MC
8857 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8858 pcix_cmd);
1da177e4
LT
8859 }
8860
8861 tw32_f(RDMAC_MODE, rdmac_mode);
8862 udelay(40);
8863
8864 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8865 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8866 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8867
8868 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8869 tw32(SNDDATAC_MODE,
8870 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8871 else
8872 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8873
1da177e4
LT
8874 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8875 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8876 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8877 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8878 val |= RCVDBDI_MODE_LRG_RING_SZ;
8879 tw32(RCVDBDI_MODE, val);
1da177e4 8880 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8881 if (tg3_flag(tp, HW_TSO_1) ||
8882 tg3_flag(tp, HW_TSO_2) ||
8883 tg3_flag(tp, HW_TSO_3))
1da177e4 8884 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8885 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8886 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8887 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8888 tw32(SNDBDI_MODE, val);
1da177e4
LT
8889 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8890
8891 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8892 err = tg3_load_5701_a0_firmware_fix(tp);
8893 if (err)
8894 return err;
8895 }
8896
63c3a66f 8897 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8898 err = tg3_load_tso_firmware(tp);
8899 if (err)
8900 return err;
8901 }
1da177e4
LT
8902
8903 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8904
63c3a66f 8905 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8906 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8907 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8908
8909 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8910 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8911 tp->tx_mode &= ~val;
8912 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8913 }
8914
1da177e4
LT
8915 tw32_f(MAC_TX_MODE, tp->tx_mode);
8916 udelay(100);
8917
63c3a66f 8918 if (tg3_flag(tp, ENABLE_RSS)) {
9d53fa12 8919 int i = 0;
baf8a94a 8920 u32 reg = MAC_RSS_INDIR_TBL_0;
baf8a94a 8921
9d53fa12
MC
8922 if (tp->irq_cnt == 2) {
8923 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8924 tw32(reg, 0x0);
8925 reg += 4;
8926 }
8927 } else {
8928 u32 val;
baf8a94a 8929
9d53fa12
MC
8930 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8931 val = i % (tp->irq_cnt - 1);
8932 i++;
8933 for (; i % 8; i++) {
8934 val <<= 4;
8935 val |= (i % (tp->irq_cnt - 1));
8936 }
baf8a94a
MC
8937 tw32(reg, val);
8938 reg += 4;
8939 }
8940 }
8941
8942 /* Setup the "secret" hash key. */
8943 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8944 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8945 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8946 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8947 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8948 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8949 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8950 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8951 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8952 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8953 }
8954
1da177e4 8955 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8956 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8957 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8958
63c3a66f 8959 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8960 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8961 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8962 RX_MODE_RSS_IPV6_HASH_EN |
8963 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8964 RX_MODE_RSS_IPV4_HASH_EN |
8965 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8966
1da177e4
LT
8967 tw32_f(MAC_RX_MODE, tp->rx_mode);
8968 udelay(10);
8969
1da177e4
LT
8970 tw32(MAC_LED_CTRL, tp->led_ctrl);
8971
8972 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8973 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8974 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8975 udelay(10);
8976 }
8977 tw32_f(MAC_RX_MODE, tp->rx_mode);
8978 udelay(10);
8979
f07e9af3 8980 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8981 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8982 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8983 /* Set drive transmission level to 1.2V */
8984 /* only if the signal pre-emphasis bit is not set */
8985 val = tr32(MAC_SERDES_CFG);
8986 val &= 0xfffff000;
8987 val |= 0x880;
8988 tw32(MAC_SERDES_CFG, val);
8989 }
8990 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8991 tw32(MAC_SERDES_CFG, 0x616000);
8992 }
8993
8994 /* Prevent chip from dropping frames when flow control
8995 * is enabled.
8996 */
666bc831
MC
8997 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8998 val = 1;
8999 else
9000 val = 2;
9001 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9002
9003 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9004 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9005 /* Use hardware link auto-negotiation */
63c3a66f 9006 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9007 }
9008
f07e9af3 9009 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9010 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9011 u32 tmp;
9012
9013 tmp = tr32(SERDES_RX_CTRL);
9014 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9015 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9016 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9017 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9018 }
9019
63c3a66f 9020 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9021 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9022 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9023 tp->link_config.speed = tp->link_config.orig_speed;
9024 tp->link_config.duplex = tp->link_config.orig_duplex;
9025 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9026 }
1da177e4 9027
dd477003
MC
9028 err = tg3_setup_phy(tp, 0);
9029 if (err)
9030 return err;
1da177e4 9031
f07e9af3
MC
9032 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9033 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9034 u32 tmp;
9035
9036 /* Clear CRC stats. */
9037 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9038 tg3_writephy(tp, MII_TG3_TEST1,
9039 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9040 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9041 }
1da177e4
LT
9042 }
9043 }
9044
9045 __tg3_set_rx_mode(tp->dev);
9046
9047 /* Initialize receive rules. */
9048 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9049 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9050 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9051 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9052
63c3a66f 9053 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9054 limit = 8;
9055 else
9056 limit = 16;
63c3a66f 9057 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9058 limit -= 4;
9059 switch (limit) {
9060 case 16:
9061 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9062 case 15:
9063 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9064 case 14:
9065 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9066 case 13:
9067 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9068 case 12:
9069 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9070 case 11:
9071 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9072 case 10:
9073 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9074 case 9:
9075 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9076 case 8:
9077 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9078 case 7:
9079 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9080 case 6:
9081 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9082 case 5:
9083 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9084 case 4:
9085 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9086 case 3:
9087 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9088 case 2:
9089 case 1:
9090
9091 default:
9092 break;
855e1111 9093 }
1da177e4 9094
63c3a66f 9095 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9096 /* Write our heartbeat update interval to APE. */
9097 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9098 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9099
1da177e4
LT
9100 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9101
1da177e4
LT
9102 return 0;
9103}
9104
9105/* Called at device open time to get the chip ready for
9106 * packet processing. Invoked with tp->lock held.
9107 */
8e7a22e3 9108static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9109{
1da177e4
LT
9110 tg3_switch_clocks(tp);
9111
9112 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9113
2f751b67 9114 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9115}
9116
9117#define TG3_STAT_ADD32(PSTAT, REG) \
9118do { u32 __val = tr32(REG); \
9119 (PSTAT)->low += __val; \
9120 if ((PSTAT)->low < __val) \
9121 (PSTAT)->high += 1; \
9122} while (0)
9123
9124static void tg3_periodic_fetch_stats(struct tg3 *tp)
9125{
9126 struct tg3_hw_stats *sp = tp->hw_stats;
9127
9128 if (!netif_carrier_ok(tp->dev))
9129 return;
9130
9131 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9132 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9133 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9134 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9135 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9136 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9137 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9138 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9139 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9140 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9141 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9142 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9143 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9144
9145 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9146 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9147 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9148 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9149 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9150 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9151 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9152 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9153 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9154 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9155 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9156 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9157 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9158 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9159
9160 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9161 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9162 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9163 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9164 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9165 } else {
9166 u32 val = tr32(HOSTCC_FLOW_ATTN);
9167 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9168 if (val) {
9169 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9170 sp->rx_discards.low += val;
9171 if (sp->rx_discards.low < val)
9172 sp->rx_discards.high += 1;
9173 }
9174 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9175 }
463d305b 9176 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9177}
9178
0e6cf6a9
MC
9179static void tg3_chk_missed_msi(struct tg3 *tp)
9180{
9181 u32 i;
9182
9183 for (i = 0; i < tp->irq_cnt; i++) {
9184 struct tg3_napi *tnapi = &tp->napi[i];
9185
9186 if (tg3_has_work(tnapi)) {
9187 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9188 tnapi->last_tx_cons == tnapi->tx_cons) {
9189 if (tnapi->chk_msi_cnt < 1) {
9190 tnapi->chk_msi_cnt++;
9191 return;
9192 }
7f230735 9193 tg3_msi(0, tnapi);
0e6cf6a9
MC
9194 }
9195 }
9196 tnapi->chk_msi_cnt = 0;
9197 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9198 tnapi->last_tx_cons = tnapi->tx_cons;
9199 }
9200}
9201
1da177e4
LT
9202static void tg3_timer(unsigned long __opaque)
9203{
9204 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9205
f475f163
MC
9206 if (tp->irq_sync)
9207 goto restart_timer;
9208
f47c11ee 9209 spin_lock(&tp->lock);
1da177e4 9210
0e6cf6a9
MC
9211 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9212 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9213 tg3_chk_missed_msi(tp);
9214
63c3a66f 9215 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9216 /* All of this garbage is because when using non-tagged
9217 * IRQ status the mailbox/status_block protocol the chip
9218 * uses with the cpu is race prone.
9219 */
898a56f8 9220 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9221 tw32(GRC_LOCAL_CTRL,
9222 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9223 } else {
9224 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9225 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9226 }
1da177e4 9227
fac9b83e 9228 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
63c3a66f 9229 tg3_flag_set(tp, RESTART_TIMER);
f47c11ee 9230 spin_unlock(&tp->lock);
fac9b83e
DM
9231 schedule_work(&tp->reset_task);
9232 return;
9233 }
1da177e4
LT
9234 }
9235
1da177e4
LT
9236 /* This part only runs once per second. */
9237 if (!--tp->timer_counter) {
63c3a66f 9238 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9239 tg3_periodic_fetch_stats(tp);
9240
b0c5943f
MC
9241 if (tp->setlpicnt && !--tp->setlpicnt)
9242 tg3_phy_eee_enable(tp);
52b02d04 9243
63c3a66f 9244 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9245 u32 mac_stat;
9246 int phy_event;
9247
9248 mac_stat = tr32(MAC_STATUS);
9249
9250 phy_event = 0;
f07e9af3 9251 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9252 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9253 phy_event = 1;
9254 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9255 phy_event = 1;
9256
9257 if (phy_event)
9258 tg3_setup_phy(tp, 0);
63c3a66f 9259 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9260 u32 mac_stat = tr32(MAC_STATUS);
9261 int need_setup = 0;
9262
9263 if (netif_carrier_ok(tp->dev) &&
9264 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9265 need_setup = 1;
9266 }
be98da6a 9267 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9268 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9269 MAC_STATUS_SIGNAL_DET))) {
9270 need_setup = 1;
9271 }
9272 if (need_setup) {
3d3ebe74
MC
9273 if (!tp->serdes_counter) {
9274 tw32_f(MAC_MODE,
9275 (tp->mac_mode &
9276 ~MAC_MODE_PORT_MODE_MASK));
9277 udelay(40);
9278 tw32_f(MAC_MODE, tp->mac_mode);
9279 udelay(40);
9280 }
1da177e4
LT
9281 tg3_setup_phy(tp, 0);
9282 }
f07e9af3 9283 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9284 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9285 tg3_serdes_parallel_detect(tp);
57d8b880 9286 }
1da177e4
LT
9287
9288 tp->timer_counter = tp->timer_multiplier;
9289 }
9290
130b8e4d
MC
9291 /* Heartbeat is only sent once every 2 seconds.
9292 *
9293 * The heartbeat is to tell the ASF firmware that the host
9294 * driver is still alive. In the event that the OS crashes,
9295 * ASF needs to reset the hardware to free up the FIFO space
9296 * that may be filled with rx packets destined for the host.
9297 * If the FIFO is full, ASF will no longer function properly.
9298 *
9299 * Unintended resets have been reported on real time kernels
9300 * where the timer doesn't run on time. Netpoll will also have
9301 * same problem.
9302 *
9303 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9304 * to check the ring condition when the heartbeat is expiring
9305 * before doing the reset. This will prevent most unintended
9306 * resets.
9307 */
1da177e4 9308 if (!--tp->asf_counter) {
63c3a66f 9309 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9310 tg3_wait_for_event_ack(tp);
9311
bbadf503 9312 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9313 FWCMD_NICDRV_ALIVE3);
bbadf503 9314 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9315 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9316 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9317
9318 tg3_generate_fw_event(tp);
1da177e4
LT
9319 }
9320 tp->asf_counter = tp->asf_multiplier;
9321 }
9322
f47c11ee 9323 spin_unlock(&tp->lock);
1da177e4 9324
f475f163 9325restart_timer:
1da177e4
LT
9326 tp->timer.expires = jiffies + tp->timer_offset;
9327 add_timer(&tp->timer);
9328}
9329
4f125f42 9330static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9331{
7d12e780 9332 irq_handler_t fn;
fcfa0a32 9333 unsigned long flags;
4f125f42
MC
9334 char *name;
9335 struct tg3_napi *tnapi = &tp->napi[irq_num];
9336
9337 if (tp->irq_cnt == 1)
9338 name = tp->dev->name;
9339 else {
9340 name = &tnapi->irq_lbl[0];
9341 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9342 name[IFNAMSIZ-1] = 0;
9343 }
fcfa0a32 9344
63c3a66f 9345 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9346 fn = tg3_msi;
63c3a66f 9347 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9348 fn = tg3_msi_1shot;
ab392d2d 9349 flags = 0;
fcfa0a32
MC
9350 } else {
9351 fn = tg3_interrupt;
63c3a66f 9352 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9353 fn = tg3_interrupt_tagged;
ab392d2d 9354 flags = IRQF_SHARED;
fcfa0a32 9355 }
4f125f42
MC
9356
9357 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9358}
9359
7938109f
MC
9360static int tg3_test_interrupt(struct tg3 *tp)
9361{
09943a18 9362 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9363 struct net_device *dev = tp->dev;
b16250e3 9364 int err, i, intr_ok = 0;
f6eb9b1f 9365 u32 val;
7938109f 9366
d4bc3927
MC
9367 if (!netif_running(dev))
9368 return -ENODEV;
9369
7938109f
MC
9370 tg3_disable_ints(tp);
9371
4f125f42 9372 free_irq(tnapi->irq_vec, tnapi);
7938109f 9373
f6eb9b1f
MC
9374 /*
9375 * Turn off MSI one shot mode. Otherwise this test has no
9376 * observable way to know whether the interrupt was delivered.
9377 */
3aa1cdf8 9378 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9379 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9380 tw32(MSGINT_MODE, val);
9381 }
9382
4f125f42 9383 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9384 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9385 if (err)
9386 return err;
9387
898a56f8 9388 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9389 tg3_enable_ints(tp);
9390
9391 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9392 tnapi->coal_now);
7938109f
MC
9393
9394 for (i = 0; i < 5; i++) {
b16250e3
MC
9395 u32 int_mbox, misc_host_ctrl;
9396
898a56f8 9397 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9398 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9399
9400 if ((int_mbox != 0) ||
9401 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9402 intr_ok = 1;
7938109f 9403 break;
b16250e3
MC
9404 }
9405
3aa1cdf8
MC
9406 if (tg3_flag(tp, 57765_PLUS) &&
9407 tnapi->hw_status->status_tag != tnapi->last_tag)
9408 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9409
7938109f
MC
9410 msleep(10);
9411 }
9412
9413 tg3_disable_ints(tp);
9414
4f125f42 9415 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9416
4f125f42 9417 err = tg3_request_irq(tp, 0);
7938109f
MC
9418
9419 if (err)
9420 return err;
9421
f6eb9b1f
MC
9422 if (intr_ok) {
9423 /* Reenable MSI one shot mode. */
5b39de91 9424 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9425 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9426 tw32(MSGINT_MODE, val);
9427 }
7938109f 9428 return 0;
f6eb9b1f 9429 }
7938109f
MC
9430
9431 return -EIO;
9432}
9433
9434/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9435 * successfully restored
9436 */
9437static int tg3_test_msi(struct tg3 *tp)
9438{
7938109f
MC
9439 int err;
9440 u16 pci_cmd;
9441
63c3a66f 9442 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9443 return 0;
9444
9445 /* Turn off SERR reporting in case MSI terminates with Master
9446 * Abort.
9447 */
9448 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9449 pci_write_config_word(tp->pdev, PCI_COMMAND,
9450 pci_cmd & ~PCI_COMMAND_SERR);
9451
9452 err = tg3_test_interrupt(tp);
9453
9454 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9455
9456 if (!err)
9457 return 0;
9458
9459 /* other failures */
9460 if (err != -EIO)
9461 return err;
9462
9463 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9464 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9465 "to INTx mode. Please report this failure to the PCI "
9466 "maintainer and include system chipset information\n");
7938109f 9467
4f125f42 9468 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9469
7938109f
MC
9470 pci_disable_msi(tp->pdev);
9471
63c3a66f 9472 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9473 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9474
4f125f42 9475 err = tg3_request_irq(tp, 0);
7938109f
MC
9476 if (err)
9477 return err;
9478
9479 /* Need to reset the chip because the MSI cycle may have terminated
9480 * with Master Abort.
9481 */
f47c11ee 9482 tg3_full_lock(tp, 1);
7938109f 9483
944d980e 9484 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9485 err = tg3_init_hw(tp, 1);
7938109f 9486
f47c11ee 9487 tg3_full_unlock(tp);
7938109f
MC
9488
9489 if (err)
4f125f42 9490 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9491
9492 return err;
9493}
9494
9e9fd12d
MC
9495static int tg3_request_firmware(struct tg3 *tp)
9496{
9497 const __be32 *fw_data;
9498
9499 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9500 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9501 tp->fw_needed);
9e9fd12d
MC
9502 return -ENOENT;
9503 }
9504
9505 fw_data = (void *)tp->fw->data;
9506
9507 /* Firmware blob starts with version numbers, followed by
9508 * start address and _full_ length including BSS sections
9509 * (which must be longer than the actual data, of course
9510 */
9511
9512 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9513 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9514 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9515 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9516 release_firmware(tp->fw);
9517 tp->fw = NULL;
9518 return -EINVAL;
9519 }
9520
9521 /* We no longer need firmware; we have it. */
9522 tp->fw_needed = NULL;
9523 return 0;
9524}
9525
679563f4
MC
9526static bool tg3_enable_msix(struct tg3 *tp)
9527{
9528 int i, rc, cpus = num_online_cpus();
9529 struct msix_entry msix_ent[tp->irq_max];
9530
9531 if (cpus == 1)
9532 /* Just fallback to the simpler MSI mode. */
9533 return false;
9534
9535 /*
9536 * We want as many rx rings enabled as there are cpus.
9537 * The first MSIX vector only deals with link interrupts, etc,
9538 * so we add one to the number of vectors we are requesting.
9539 */
9540 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9541
9542 for (i = 0; i < tp->irq_max; i++) {
9543 msix_ent[i].entry = i;
9544 msix_ent[i].vector = 0;
9545 }
9546
9547 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9548 if (rc < 0) {
9549 return false;
9550 } else if (rc != 0) {
679563f4
MC
9551 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9552 return false;
05dbe005
JP
9553 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9554 tp->irq_cnt, rc);
679563f4
MC
9555 tp->irq_cnt = rc;
9556 }
9557
9558 for (i = 0; i < tp->irq_max; i++)
9559 tp->napi[i].irq_vec = msix_ent[i].vector;
9560
2ddaad39
BH
9561 netif_set_real_num_tx_queues(tp->dev, 1);
9562 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9563 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9564 pci_disable_msix(tp->pdev);
9565 return false;
9566 }
b92b9040
MC
9567
9568 if (tp->irq_cnt > 1) {
63c3a66f 9569 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9570
9571 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9572 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9573 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9574 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9575 }
9576 }
2430b031 9577
679563f4
MC
9578 return true;
9579}
9580
07b0173c
MC
9581static void tg3_ints_init(struct tg3 *tp)
9582{
63c3a66f
JP
9583 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9584 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9585 /* All MSI supporting chips should support tagged
9586 * status. Assert that this is the case.
9587 */
5129c3a3
MC
9588 netdev_warn(tp->dev,
9589 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9590 goto defcfg;
07b0173c 9591 }
4f125f42 9592
63c3a66f
JP
9593 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9594 tg3_flag_set(tp, USING_MSIX);
9595 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9596 tg3_flag_set(tp, USING_MSI);
679563f4 9597
63c3a66f 9598 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9599 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9600 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9601 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9602 if (!tg3_flag(tp, 1SHOT_MSI))
9603 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9604 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9605 }
9606defcfg:
63c3a66f 9607 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9608 tp->irq_cnt = 1;
9609 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9610 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9611 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9612 }
07b0173c
MC
9613}
9614
9615static void tg3_ints_fini(struct tg3 *tp)
9616{
63c3a66f 9617 if (tg3_flag(tp, USING_MSIX))
679563f4 9618 pci_disable_msix(tp->pdev);
63c3a66f 9619 else if (tg3_flag(tp, USING_MSI))
679563f4 9620 pci_disable_msi(tp->pdev);
63c3a66f
JP
9621 tg3_flag_clear(tp, USING_MSI);
9622 tg3_flag_clear(tp, USING_MSIX);
9623 tg3_flag_clear(tp, ENABLE_RSS);
9624 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9625}
9626
1da177e4
LT
9627static int tg3_open(struct net_device *dev)
9628{
9629 struct tg3 *tp = netdev_priv(dev);
4f125f42 9630 int i, err;
1da177e4 9631
9e9fd12d
MC
9632 if (tp->fw_needed) {
9633 err = tg3_request_firmware(tp);
9634 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9635 if (err)
9636 return err;
9637 } else if (err) {
05dbe005 9638 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9639 tg3_flag_clear(tp, TSO_CAPABLE);
9640 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9641 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9642 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9643 }
9644 }
9645
c49a1561
MC
9646 netif_carrier_off(tp->dev);
9647
c866b7ea 9648 err = tg3_power_up(tp);
2f751b67 9649 if (err)
bc1c7567 9650 return err;
2f751b67
MC
9651
9652 tg3_full_lock(tp, 0);
bc1c7567 9653
1da177e4 9654 tg3_disable_ints(tp);
63c3a66f 9655 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9656
f47c11ee 9657 tg3_full_unlock(tp);
1da177e4 9658
679563f4
MC
9659 /*
9660 * Setup interrupts first so we know how
9661 * many NAPI resources to allocate
9662 */
9663 tg3_ints_init(tp);
9664
1da177e4
LT
9665 /* The placement of this call is tied
9666 * to the setup and use of Host TX descriptors.
9667 */
9668 err = tg3_alloc_consistent(tp);
9669 if (err)
679563f4 9670 goto err_out1;
88b06bc2 9671
66cfd1bd
MC
9672 tg3_napi_init(tp);
9673
fed97810 9674 tg3_napi_enable(tp);
1da177e4 9675
4f125f42
MC
9676 for (i = 0; i < tp->irq_cnt; i++) {
9677 struct tg3_napi *tnapi = &tp->napi[i];
9678 err = tg3_request_irq(tp, i);
9679 if (err) {
9680 for (i--; i >= 0; i--)
9681 free_irq(tnapi->irq_vec, tnapi);
9682 break;
9683 }
9684 }
1da177e4 9685
07b0173c 9686 if (err)
679563f4 9687 goto err_out2;
bea3348e 9688
f47c11ee 9689 tg3_full_lock(tp, 0);
1da177e4 9690
8e7a22e3 9691 err = tg3_init_hw(tp, 1);
1da177e4 9692 if (err) {
944d980e 9693 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9694 tg3_free_rings(tp);
9695 } else {
0e6cf6a9
MC
9696 if (tg3_flag(tp, TAGGED_STATUS) &&
9697 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9698 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9699 tp->timer_offset = HZ;
9700 else
9701 tp->timer_offset = HZ / 10;
9702
9703 BUG_ON(tp->timer_offset > HZ);
9704 tp->timer_counter = tp->timer_multiplier =
9705 (HZ / tp->timer_offset);
9706 tp->asf_counter = tp->asf_multiplier =
28fbef78 9707 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9708
9709 init_timer(&tp->timer);
9710 tp->timer.expires = jiffies + tp->timer_offset;
9711 tp->timer.data = (unsigned long) tp;
9712 tp->timer.function = tg3_timer;
1da177e4
LT
9713 }
9714
f47c11ee 9715 tg3_full_unlock(tp);
1da177e4 9716
07b0173c 9717 if (err)
679563f4 9718 goto err_out3;
1da177e4 9719
63c3a66f 9720 if (tg3_flag(tp, USING_MSI)) {
7938109f 9721 err = tg3_test_msi(tp);
fac9b83e 9722
7938109f 9723 if (err) {
f47c11ee 9724 tg3_full_lock(tp, 0);
944d980e 9725 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9726 tg3_free_rings(tp);
f47c11ee 9727 tg3_full_unlock(tp);
7938109f 9728
679563f4 9729 goto err_out2;
7938109f 9730 }
fcfa0a32 9731
63c3a66f 9732 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9733 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9734
f6eb9b1f
MC
9735 tw32(PCIE_TRANSACTION_CFG,
9736 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9737 }
7938109f
MC
9738 }
9739
b02fd9e3
MC
9740 tg3_phy_start(tp);
9741
f47c11ee 9742 tg3_full_lock(tp, 0);
1da177e4 9743
7938109f 9744 add_timer(&tp->timer);
63c3a66f 9745 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9746 tg3_enable_ints(tp);
9747
f47c11ee 9748 tg3_full_unlock(tp);
1da177e4 9749
fe5f5787 9750 netif_tx_start_all_queues(dev);
1da177e4 9751
06c03c02
MB
9752 /*
9753 * Reset loopback feature if it was turned on while the device was down
9754 * make sure that it's installed properly now.
9755 */
9756 if (dev->features & NETIF_F_LOOPBACK)
9757 tg3_set_loopback(dev, dev->features);
9758
1da177e4 9759 return 0;
07b0173c 9760
679563f4 9761err_out3:
4f125f42
MC
9762 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9763 struct tg3_napi *tnapi = &tp->napi[i];
9764 free_irq(tnapi->irq_vec, tnapi);
9765 }
07b0173c 9766
679563f4 9767err_out2:
fed97810 9768 tg3_napi_disable(tp);
66cfd1bd 9769 tg3_napi_fini(tp);
07b0173c 9770 tg3_free_consistent(tp);
679563f4
MC
9771
9772err_out1:
9773 tg3_ints_fini(tp);
cd0d7228
MC
9774 tg3_frob_aux_power(tp, false);
9775 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9776 return err;
1da177e4
LT
9777}
9778
511d2224
ED
9779static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9780 struct rtnl_link_stats64 *);
1da177e4
LT
9781static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9782
9783static int tg3_close(struct net_device *dev)
9784{
4f125f42 9785 int i;
1da177e4
LT
9786 struct tg3 *tp = netdev_priv(dev);
9787
fed97810 9788 tg3_napi_disable(tp);
28e53bdd 9789 cancel_work_sync(&tp->reset_task);
7faa006f 9790
fe5f5787 9791 netif_tx_stop_all_queues(dev);
1da177e4
LT
9792
9793 del_timer_sync(&tp->timer);
9794
24bb4fb6
MC
9795 tg3_phy_stop(tp);
9796
f47c11ee 9797 tg3_full_lock(tp, 1);
1da177e4
LT
9798
9799 tg3_disable_ints(tp);
9800
944d980e 9801 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9802 tg3_free_rings(tp);
63c3a66f 9803 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9804
f47c11ee 9805 tg3_full_unlock(tp);
1da177e4 9806
4f125f42
MC
9807 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9808 struct tg3_napi *tnapi = &tp->napi[i];
9809 free_irq(tnapi->irq_vec, tnapi);
9810 }
07b0173c
MC
9811
9812 tg3_ints_fini(tp);
1da177e4 9813
511d2224
ED
9814 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9815
1da177e4
LT
9816 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9817 sizeof(tp->estats_prev));
9818
66cfd1bd
MC
9819 tg3_napi_fini(tp);
9820
1da177e4
LT
9821 tg3_free_consistent(tp);
9822
c866b7ea 9823 tg3_power_down(tp);
bc1c7567
MC
9824
9825 netif_carrier_off(tp->dev);
9826
1da177e4
LT
9827 return 0;
9828}
9829
511d2224 9830static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9831{
9832 return ((u64)val->high << 32) | ((u64)val->low);
9833}
9834
511d2224 9835static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9836{
9837 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9838
f07e9af3 9839 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9840 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9841 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9842 u32 val;
9843
f47c11ee 9844 spin_lock_bh(&tp->lock);
569a5df8
MC
9845 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9846 tg3_writephy(tp, MII_TG3_TEST1,
9847 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9848 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9849 } else
9850 val = 0;
f47c11ee 9851 spin_unlock_bh(&tp->lock);
1da177e4
LT
9852
9853 tp->phy_crc_errors += val;
9854
9855 return tp->phy_crc_errors;
9856 }
9857
9858 return get_stat64(&hw_stats->rx_fcs_errors);
9859}
9860
9861#define ESTAT_ADD(member) \
9862 estats->member = old_estats->member + \
511d2224 9863 get_stat64(&hw_stats->member)
1da177e4
LT
9864
9865static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9866{
9867 struct tg3_ethtool_stats *estats = &tp->estats;
9868 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9869 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9870
9871 if (!hw_stats)
9872 return old_estats;
9873
9874 ESTAT_ADD(rx_octets);
9875 ESTAT_ADD(rx_fragments);
9876 ESTAT_ADD(rx_ucast_packets);
9877 ESTAT_ADD(rx_mcast_packets);
9878 ESTAT_ADD(rx_bcast_packets);
9879 ESTAT_ADD(rx_fcs_errors);
9880 ESTAT_ADD(rx_align_errors);
9881 ESTAT_ADD(rx_xon_pause_rcvd);
9882 ESTAT_ADD(rx_xoff_pause_rcvd);
9883 ESTAT_ADD(rx_mac_ctrl_rcvd);
9884 ESTAT_ADD(rx_xoff_entered);
9885 ESTAT_ADD(rx_frame_too_long_errors);
9886 ESTAT_ADD(rx_jabbers);
9887 ESTAT_ADD(rx_undersize_packets);
9888 ESTAT_ADD(rx_in_length_errors);
9889 ESTAT_ADD(rx_out_length_errors);
9890 ESTAT_ADD(rx_64_or_less_octet_packets);
9891 ESTAT_ADD(rx_65_to_127_octet_packets);
9892 ESTAT_ADD(rx_128_to_255_octet_packets);
9893 ESTAT_ADD(rx_256_to_511_octet_packets);
9894 ESTAT_ADD(rx_512_to_1023_octet_packets);
9895 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9896 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9897 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9898 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9899 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9900
9901 ESTAT_ADD(tx_octets);
9902 ESTAT_ADD(tx_collisions);
9903 ESTAT_ADD(tx_xon_sent);
9904 ESTAT_ADD(tx_xoff_sent);
9905 ESTAT_ADD(tx_flow_control);
9906 ESTAT_ADD(tx_mac_errors);
9907 ESTAT_ADD(tx_single_collisions);
9908 ESTAT_ADD(tx_mult_collisions);
9909 ESTAT_ADD(tx_deferred);
9910 ESTAT_ADD(tx_excessive_collisions);
9911 ESTAT_ADD(tx_late_collisions);
9912 ESTAT_ADD(tx_collide_2times);
9913 ESTAT_ADD(tx_collide_3times);
9914 ESTAT_ADD(tx_collide_4times);
9915 ESTAT_ADD(tx_collide_5times);
9916 ESTAT_ADD(tx_collide_6times);
9917 ESTAT_ADD(tx_collide_7times);
9918 ESTAT_ADD(tx_collide_8times);
9919 ESTAT_ADD(tx_collide_9times);
9920 ESTAT_ADD(tx_collide_10times);
9921 ESTAT_ADD(tx_collide_11times);
9922 ESTAT_ADD(tx_collide_12times);
9923 ESTAT_ADD(tx_collide_13times);
9924 ESTAT_ADD(tx_collide_14times);
9925 ESTAT_ADD(tx_collide_15times);
9926 ESTAT_ADD(tx_ucast_packets);
9927 ESTAT_ADD(tx_mcast_packets);
9928 ESTAT_ADD(tx_bcast_packets);
9929 ESTAT_ADD(tx_carrier_sense_errors);
9930 ESTAT_ADD(tx_discards);
9931 ESTAT_ADD(tx_errors);
9932
9933 ESTAT_ADD(dma_writeq_full);
9934 ESTAT_ADD(dma_write_prioq_full);
9935 ESTAT_ADD(rxbds_empty);
9936 ESTAT_ADD(rx_discards);
9937 ESTAT_ADD(rx_errors);
9938 ESTAT_ADD(rx_threshold_hit);
9939
9940 ESTAT_ADD(dma_readq_full);
9941 ESTAT_ADD(dma_read_prioq_full);
9942 ESTAT_ADD(tx_comp_queue_full);
9943
9944 ESTAT_ADD(ring_set_send_prod_index);
9945 ESTAT_ADD(ring_status_update);
9946 ESTAT_ADD(nic_irqs);
9947 ESTAT_ADD(nic_avoided_irqs);
9948 ESTAT_ADD(nic_tx_threshold_hit);
9949
4452d099
MC
9950 ESTAT_ADD(mbuf_lwm_thresh_hit);
9951
1da177e4
LT
9952 return estats;
9953}
9954
511d2224
ED
9955static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9956 struct rtnl_link_stats64 *stats)
1da177e4
LT
9957{
9958 struct tg3 *tp = netdev_priv(dev);
511d2224 9959 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9960 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9961
9962 if (!hw_stats)
9963 return old_stats;
9964
9965 stats->rx_packets = old_stats->rx_packets +
9966 get_stat64(&hw_stats->rx_ucast_packets) +
9967 get_stat64(&hw_stats->rx_mcast_packets) +
9968 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9969
1da177e4
LT
9970 stats->tx_packets = old_stats->tx_packets +
9971 get_stat64(&hw_stats->tx_ucast_packets) +
9972 get_stat64(&hw_stats->tx_mcast_packets) +
9973 get_stat64(&hw_stats->tx_bcast_packets);
9974
9975 stats->rx_bytes = old_stats->rx_bytes +
9976 get_stat64(&hw_stats->rx_octets);
9977 stats->tx_bytes = old_stats->tx_bytes +
9978 get_stat64(&hw_stats->tx_octets);
9979
9980 stats->rx_errors = old_stats->rx_errors +
4f63b877 9981 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9982 stats->tx_errors = old_stats->tx_errors +
9983 get_stat64(&hw_stats->tx_errors) +
9984 get_stat64(&hw_stats->tx_mac_errors) +
9985 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9986 get_stat64(&hw_stats->tx_discards);
9987
9988 stats->multicast = old_stats->multicast +
9989 get_stat64(&hw_stats->rx_mcast_packets);
9990 stats->collisions = old_stats->collisions +
9991 get_stat64(&hw_stats->tx_collisions);
9992
9993 stats->rx_length_errors = old_stats->rx_length_errors +
9994 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9995 get_stat64(&hw_stats->rx_undersize_packets);
9996
9997 stats->rx_over_errors = old_stats->rx_over_errors +
9998 get_stat64(&hw_stats->rxbds_empty);
9999 stats->rx_frame_errors = old_stats->rx_frame_errors +
10000 get_stat64(&hw_stats->rx_align_errors);
10001 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10002 get_stat64(&hw_stats->tx_discards);
10003 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10004 get_stat64(&hw_stats->tx_carrier_sense_errors);
10005
10006 stats->rx_crc_errors = old_stats->rx_crc_errors +
10007 calc_crc_errors(tp);
10008
4f63b877
JL
10009 stats->rx_missed_errors = old_stats->rx_missed_errors +
10010 get_stat64(&hw_stats->rx_discards);
10011
b0057c51 10012 stats->rx_dropped = tp->rx_dropped;
48855432 10013 stats->tx_dropped = tp->tx_dropped;
b0057c51 10014
1da177e4
LT
10015 return stats;
10016}
10017
10018static inline u32 calc_crc(unsigned char *buf, int len)
10019{
10020 u32 reg;
10021 u32 tmp;
10022 int j, k;
10023
10024 reg = 0xffffffff;
10025
10026 for (j = 0; j < len; j++) {
10027 reg ^= buf[j];
10028
10029 for (k = 0; k < 8; k++) {
10030 tmp = reg & 0x01;
10031
10032 reg >>= 1;
10033
859a5887 10034 if (tmp)
1da177e4 10035 reg ^= 0xedb88320;
1da177e4
LT
10036 }
10037 }
10038
10039 return ~reg;
10040}
10041
10042static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
10043{
10044 /* accept or reject all multicast frames */
10045 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
10046 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
10047 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10048 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10049}
10050
10051static void __tg3_set_rx_mode(struct net_device *dev)
10052{
10053 struct tg3 *tp = netdev_priv(dev);
10054 u32 rx_mode;
10055
10056 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10057 RX_MODE_KEEP_VLAN_TAG);
10058
bf933c80 10059#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
10060 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10061 * flag clear.
10062 */
63c3a66f 10063 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10064 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10065#endif
10066
10067 if (dev->flags & IFF_PROMISC) {
10068 /* Promiscuous mode. */
10069 rx_mode |= RX_MODE_PROMISC;
10070 } else if (dev->flags & IFF_ALLMULTI) {
10071 /* Accept all multicast. */
de6f31eb 10072 tg3_set_multi(tp, 1);
4cd24eaf 10073 } else if (netdev_mc_empty(dev)) {
1da177e4 10074 /* Reject all multicast. */
de6f31eb 10075 tg3_set_multi(tp, 0);
1da177e4
LT
10076 } else {
10077 /* Accept one or more multicast(s). */
22bedad3 10078 struct netdev_hw_addr *ha;
1da177e4
LT
10079 u32 mc_filter[4] = { 0, };
10080 u32 regidx;
10081 u32 bit;
10082 u32 crc;
10083
22bedad3
JP
10084 netdev_for_each_mc_addr(ha, dev) {
10085 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
10086 bit = ~crc & 0x7f;
10087 regidx = (bit & 0x60) >> 5;
10088 bit &= 0x1f;
10089 mc_filter[regidx] |= (1 << bit);
10090 }
10091
10092 tw32(MAC_HASH_REG_0, mc_filter[0]);
10093 tw32(MAC_HASH_REG_1, mc_filter[1]);
10094 tw32(MAC_HASH_REG_2, mc_filter[2]);
10095 tw32(MAC_HASH_REG_3, mc_filter[3]);
10096 }
10097
10098 if (rx_mode != tp->rx_mode) {
10099 tp->rx_mode = rx_mode;
10100 tw32_f(MAC_RX_MODE, rx_mode);
10101 udelay(10);
10102 }
10103}
10104
10105static void tg3_set_rx_mode(struct net_device *dev)
10106{
10107 struct tg3 *tp = netdev_priv(dev);
10108
e75f7c90
MC
10109 if (!netif_running(dev))
10110 return;
10111
f47c11ee 10112 tg3_full_lock(tp, 0);
1da177e4 10113 __tg3_set_rx_mode(dev);
f47c11ee 10114 tg3_full_unlock(tp);
1da177e4
LT
10115}
10116
1da177e4
LT
10117static int tg3_get_regs_len(struct net_device *dev)
10118{
97bd8e49 10119 return TG3_REG_BLK_SIZE;
1da177e4
LT
10120}
10121
10122static void tg3_get_regs(struct net_device *dev,
10123 struct ethtool_regs *regs, void *_p)
10124{
1da177e4 10125 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10126
10127 regs->version = 0;
10128
97bd8e49 10129 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10130
80096068 10131 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10132 return;
10133
f47c11ee 10134 tg3_full_lock(tp, 0);
1da177e4 10135
97bd8e49 10136 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10137
f47c11ee 10138 tg3_full_unlock(tp);
1da177e4
LT
10139}
10140
10141static int tg3_get_eeprom_len(struct net_device *dev)
10142{
10143 struct tg3 *tp = netdev_priv(dev);
10144
10145 return tp->nvram_size;
10146}
10147
1da177e4
LT
10148static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10149{
10150 struct tg3 *tp = netdev_priv(dev);
10151 int ret;
10152 u8 *pd;
b9fc7dc5 10153 u32 i, offset, len, b_offset, b_count;
a9dc529d 10154 __be32 val;
1da177e4 10155
63c3a66f 10156 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10157 return -EINVAL;
10158
80096068 10159 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10160 return -EAGAIN;
10161
1da177e4
LT
10162 offset = eeprom->offset;
10163 len = eeprom->len;
10164 eeprom->len = 0;
10165
10166 eeprom->magic = TG3_EEPROM_MAGIC;
10167
10168 if (offset & 3) {
10169 /* adjustments to start on required 4 byte boundary */
10170 b_offset = offset & 3;
10171 b_count = 4 - b_offset;
10172 if (b_count > len) {
10173 /* i.e. offset=1 len=2 */
10174 b_count = len;
10175 }
a9dc529d 10176 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10177 if (ret)
10178 return ret;
be98da6a 10179 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10180 len -= b_count;
10181 offset += b_count;
c6cdf436 10182 eeprom->len += b_count;
1da177e4
LT
10183 }
10184
25985edc 10185 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10186 pd = &data[eeprom->len];
10187 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10188 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10189 if (ret) {
10190 eeprom->len += i;
10191 return ret;
10192 }
1da177e4
LT
10193 memcpy(pd + i, &val, 4);
10194 }
10195 eeprom->len += i;
10196
10197 if (len & 3) {
10198 /* read last bytes not ending on 4 byte boundary */
10199 pd = &data[eeprom->len];
10200 b_count = len & 3;
10201 b_offset = offset + len - b_count;
a9dc529d 10202 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10203 if (ret)
10204 return ret;
b9fc7dc5 10205 memcpy(pd, &val, b_count);
1da177e4
LT
10206 eeprom->len += b_count;
10207 }
10208 return 0;
10209}
10210
6aa20a22 10211static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10212
10213static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10214{
10215 struct tg3 *tp = netdev_priv(dev);
10216 int ret;
b9fc7dc5 10217 u32 offset, len, b_offset, odd_len;
1da177e4 10218 u8 *buf;
a9dc529d 10219 __be32 start, end;
1da177e4 10220
80096068 10221 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10222 return -EAGAIN;
10223
63c3a66f 10224 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10225 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10226 return -EINVAL;
10227
10228 offset = eeprom->offset;
10229 len = eeprom->len;
10230
10231 if ((b_offset = (offset & 3))) {
10232 /* adjustments to start on required 4 byte boundary */
a9dc529d 10233 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10234 if (ret)
10235 return ret;
1da177e4
LT
10236 len += b_offset;
10237 offset &= ~3;
1c8594b4
MC
10238 if (len < 4)
10239 len = 4;
1da177e4
LT
10240 }
10241
10242 odd_len = 0;
1c8594b4 10243 if (len & 3) {
1da177e4
LT
10244 /* adjustments to end on required 4 byte boundary */
10245 odd_len = 1;
10246 len = (len + 3) & ~3;
a9dc529d 10247 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10248 if (ret)
10249 return ret;
1da177e4
LT
10250 }
10251
10252 buf = data;
10253 if (b_offset || odd_len) {
10254 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10255 if (!buf)
1da177e4
LT
10256 return -ENOMEM;
10257 if (b_offset)
10258 memcpy(buf, &start, 4);
10259 if (odd_len)
10260 memcpy(buf+len-4, &end, 4);
10261 memcpy(buf + b_offset, data, eeprom->len);
10262 }
10263
10264 ret = tg3_nvram_write_block(tp, offset, len, buf);
10265
10266 if (buf != data)
10267 kfree(buf);
10268
10269 return ret;
10270}
10271
10272static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10273{
b02fd9e3
MC
10274 struct tg3 *tp = netdev_priv(dev);
10275
63c3a66f 10276 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10277 struct phy_device *phydev;
f07e9af3 10278 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10279 return -EAGAIN;
3f0e3ad7
MC
10280 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10281 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10282 }
6aa20a22 10283
1da177e4
LT
10284 cmd->supported = (SUPPORTED_Autoneg);
10285
f07e9af3 10286 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10287 cmd->supported |= (SUPPORTED_1000baseT_Half |
10288 SUPPORTED_1000baseT_Full);
10289
f07e9af3 10290 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10291 cmd->supported |= (SUPPORTED_100baseT_Half |
10292 SUPPORTED_100baseT_Full |
10293 SUPPORTED_10baseT_Half |
10294 SUPPORTED_10baseT_Full |
3bebab59 10295 SUPPORTED_TP);
ef348144
KK
10296 cmd->port = PORT_TP;
10297 } else {
1da177e4 10298 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10299 cmd->port = PORT_FIBRE;
10300 }
6aa20a22 10301
1da177e4 10302 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10303 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10304 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10305 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10306 cmd->advertising |= ADVERTISED_Pause;
10307 } else {
10308 cmd->advertising |= ADVERTISED_Pause |
10309 ADVERTISED_Asym_Pause;
10310 }
10311 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10312 cmd->advertising |= ADVERTISED_Asym_Pause;
10313 }
10314 }
1da177e4 10315 if (netif_running(dev)) {
70739497 10316 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10317 cmd->duplex = tp->link_config.active_duplex;
64c22182 10318 } else {
70739497 10319 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10320 cmd->duplex = DUPLEX_INVALID;
1da177e4 10321 }
882e9793 10322 cmd->phy_address = tp->phy_addr;
7e5856bd 10323 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10324 cmd->autoneg = tp->link_config.autoneg;
10325 cmd->maxtxpkt = 0;
10326 cmd->maxrxpkt = 0;
10327 return 0;
10328}
6aa20a22 10329
1da177e4
LT
10330static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10331{
10332 struct tg3 *tp = netdev_priv(dev);
25db0338 10333 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10334
63c3a66f 10335 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10336 struct phy_device *phydev;
f07e9af3 10337 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10338 return -EAGAIN;
3f0e3ad7
MC
10339 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10340 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10341 }
10342
7e5856bd
MC
10343 if (cmd->autoneg != AUTONEG_ENABLE &&
10344 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10345 return -EINVAL;
7e5856bd
MC
10346
10347 if (cmd->autoneg == AUTONEG_DISABLE &&
10348 cmd->duplex != DUPLEX_FULL &&
10349 cmd->duplex != DUPLEX_HALF)
37ff238d 10350 return -EINVAL;
1da177e4 10351
7e5856bd
MC
10352 if (cmd->autoneg == AUTONEG_ENABLE) {
10353 u32 mask = ADVERTISED_Autoneg |
10354 ADVERTISED_Pause |
10355 ADVERTISED_Asym_Pause;
10356
f07e9af3 10357 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10358 mask |= ADVERTISED_1000baseT_Half |
10359 ADVERTISED_1000baseT_Full;
10360
f07e9af3 10361 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10362 mask |= ADVERTISED_100baseT_Half |
10363 ADVERTISED_100baseT_Full |
10364 ADVERTISED_10baseT_Half |
10365 ADVERTISED_10baseT_Full |
10366 ADVERTISED_TP;
10367 else
10368 mask |= ADVERTISED_FIBRE;
10369
10370 if (cmd->advertising & ~mask)
10371 return -EINVAL;
10372
10373 mask &= (ADVERTISED_1000baseT_Half |
10374 ADVERTISED_1000baseT_Full |
10375 ADVERTISED_100baseT_Half |
10376 ADVERTISED_100baseT_Full |
10377 ADVERTISED_10baseT_Half |
10378 ADVERTISED_10baseT_Full);
10379
10380 cmd->advertising &= mask;
10381 } else {
f07e9af3 10382 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10383 if (speed != SPEED_1000)
7e5856bd
MC
10384 return -EINVAL;
10385
10386 if (cmd->duplex != DUPLEX_FULL)
10387 return -EINVAL;
10388 } else {
25db0338
DD
10389 if (speed != SPEED_100 &&
10390 speed != SPEED_10)
7e5856bd
MC
10391 return -EINVAL;
10392 }
10393 }
10394
f47c11ee 10395 tg3_full_lock(tp, 0);
1da177e4
LT
10396
10397 tp->link_config.autoneg = cmd->autoneg;
10398 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10399 tp->link_config.advertising = (cmd->advertising |
10400 ADVERTISED_Autoneg);
1da177e4
LT
10401 tp->link_config.speed = SPEED_INVALID;
10402 tp->link_config.duplex = DUPLEX_INVALID;
10403 } else {
10404 tp->link_config.advertising = 0;
25db0338 10405 tp->link_config.speed = speed;
1da177e4 10406 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10407 }
6aa20a22 10408
24fcad6b
MC
10409 tp->link_config.orig_speed = tp->link_config.speed;
10410 tp->link_config.orig_duplex = tp->link_config.duplex;
10411 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10412
1da177e4
LT
10413 if (netif_running(dev))
10414 tg3_setup_phy(tp, 1);
10415
f47c11ee 10416 tg3_full_unlock(tp);
6aa20a22 10417
1da177e4
LT
10418 return 0;
10419}
6aa20a22 10420
1da177e4
LT
10421static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10422{
10423 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10424
1da177e4
LT
10425 strcpy(info->driver, DRV_MODULE_NAME);
10426 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 10427 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
10428 strcpy(info->bus_info, pci_name(tp->pdev));
10429}
6aa20a22 10430
1da177e4
LT
10431static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10432{
10433 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10434
63c3a66f 10435 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10436 wol->supported = WAKE_MAGIC;
10437 else
10438 wol->supported = 0;
1da177e4 10439 wol->wolopts = 0;
63c3a66f 10440 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10441 wol->wolopts = WAKE_MAGIC;
10442 memset(&wol->sopass, 0, sizeof(wol->sopass));
10443}
6aa20a22 10444
1da177e4
LT
10445static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10446{
10447 struct tg3 *tp = netdev_priv(dev);
12dac075 10448 struct device *dp = &tp->pdev->dev;
6aa20a22 10449
1da177e4
LT
10450 if (wol->wolopts & ~WAKE_MAGIC)
10451 return -EINVAL;
10452 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10453 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10454 return -EINVAL;
6aa20a22 10455
f2dc0d18
RW
10456 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10457
f47c11ee 10458 spin_lock_bh(&tp->lock);
f2dc0d18 10459 if (device_may_wakeup(dp))
63c3a66f 10460 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10461 else
63c3a66f 10462 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10463 spin_unlock_bh(&tp->lock);
6aa20a22 10464
1da177e4
LT
10465 return 0;
10466}
6aa20a22 10467
1da177e4
LT
10468static u32 tg3_get_msglevel(struct net_device *dev)
10469{
10470 struct tg3 *tp = netdev_priv(dev);
10471 return tp->msg_enable;
10472}
6aa20a22 10473
1da177e4
LT
10474static void tg3_set_msglevel(struct net_device *dev, u32 value)
10475{
10476 struct tg3 *tp = netdev_priv(dev);
10477 tp->msg_enable = value;
10478}
6aa20a22 10479
1da177e4
LT
10480static int tg3_nway_reset(struct net_device *dev)
10481{
10482 struct tg3 *tp = netdev_priv(dev);
1da177e4 10483 int r;
6aa20a22 10484
1da177e4
LT
10485 if (!netif_running(dev))
10486 return -EAGAIN;
10487
f07e9af3 10488 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10489 return -EINVAL;
10490
63c3a66f 10491 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10492 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10493 return -EAGAIN;
3f0e3ad7 10494 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10495 } else {
10496 u32 bmcr;
10497
10498 spin_lock_bh(&tp->lock);
10499 r = -EINVAL;
10500 tg3_readphy(tp, MII_BMCR, &bmcr);
10501 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10502 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10503 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10504 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10505 BMCR_ANENABLE);
10506 r = 0;
10507 }
10508 spin_unlock_bh(&tp->lock);
1da177e4 10509 }
6aa20a22 10510
1da177e4
LT
10511 return r;
10512}
6aa20a22 10513
1da177e4
LT
10514static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10515{
10516 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10517
2c49a44d 10518 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10519 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10520 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10521 else
10522 ering->rx_jumbo_max_pending = 0;
10523
10524 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10525
10526 ering->rx_pending = tp->rx_pending;
63c3a66f 10527 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10528 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10529 else
10530 ering->rx_jumbo_pending = 0;
10531
f3f3f27e 10532 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10533}
6aa20a22 10534
1da177e4
LT
10535static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10536{
10537 struct tg3 *tp = netdev_priv(dev);
646c9edd 10538 int i, irq_sync = 0, err = 0;
6aa20a22 10539
2c49a44d
MC
10540 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10541 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10542 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10543 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10544 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10545 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10546 return -EINVAL;
6aa20a22 10547
bbe832c0 10548 if (netif_running(dev)) {
b02fd9e3 10549 tg3_phy_stop(tp);
1da177e4 10550 tg3_netif_stop(tp);
bbe832c0
MC
10551 irq_sync = 1;
10552 }
1da177e4 10553
bbe832c0 10554 tg3_full_lock(tp, irq_sync);
6aa20a22 10555
1da177e4
LT
10556 tp->rx_pending = ering->rx_pending;
10557
63c3a66f 10558 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10559 tp->rx_pending > 63)
10560 tp->rx_pending = 63;
10561 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10562
6fd45cb8 10563 for (i = 0; i < tp->irq_max; i++)
646c9edd 10564 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10565
10566 if (netif_running(dev)) {
944d980e 10567 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10568 err = tg3_restart_hw(tp, 1);
10569 if (!err)
10570 tg3_netif_start(tp);
1da177e4
LT
10571 }
10572
f47c11ee 10573 tg3_full_unlock(tp);
6aa20a22 10574
b02fd9e3
MC
10575 if (irq_sync && !err)
10576 tg3_phy_start(tp);
10577
b9ec6c1b 10578 return err;
1da177e4 10579}
6aa20a22 10580
1da177e4
LT
10581static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10582{
10583 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10584
63c3a66f 10585 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10586
e18ce346 10587 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10588 epause->rx_pause = 1;
10589 else
10590 epause->rx_pause = 0;
10591
e18ce346 10592 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10593 epause->tx_pause = 1;
10594 else
10595 epause->tx_pause = 0;
1da177e4 10596}
6aa20a22 10597
1da177e4
LT
10598static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10599{
10600 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10601 int err = 0;
6aa20a22 10602
63c3a66f 10603 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10604 u32 newadv;
10605 struct phy_device *phydev;
1da177e4 10606
2712168f 10607 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10608
2712168f
MC
10609 if (!(phydev->supported & SUPPORTED_Pause) ||
10610 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10611 (epause->rx_pause != epause->tx_pause)))
2712168f 10612 return -EINVAL;
1da177e4 10613
2712168f
MC
10614 tp->link_config.flowctrl = 0;
10615 if (epause->rx_pause) {
10616 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10617
10618 if (epause->tx_pause) {
10619 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10620 newadv = ADVERTISED_Pause;
b02fd9e3 10621 } else
2712168f
MC
10622 newadv = ADVERTISED_Pause |
10623 ADVERTISED_Asym_Pause;
10624 } else if (epause->tx_pause) {
10625 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10626 newadv = ADVERTISED_Asym_Pause;
10627 } else
10628 newadv = 0;
10629
10630 if (epause->autoneg)
63c3a66f 10631 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10632 else
63c3a66f 10633 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10634
f07e9af3 10635 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10636 u32 oldadv = phydev->advertising &
10637 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10638 if (oldadv != newadv) {
10639 phydev->advertising &=
10640 ~(ADVERTISED_Pause |
10641 ADVERTISED_Asym_Pause);
10642 phydev->advertising |= newadv;
10643 if (phydev->autoneg) {
10644 /*
10645 * Always renegotiate the link to
10646 * inform our link partner of our
10647 * flow control settings, even if the
10648 * flow control is forced. Let
10649 * tg3_adjust_link() do the final
10650 * flow control setup.
10651 */
10652 return phy_start_aneg(phydev);
b02fd9e3 10653 }
b02fd9e3 10654 }
b02fd9e3 10655
2712168f 10656 if (!epause->autoneg)
b02fd9e3 10657 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10658 } else {
10659 tp->link_config.orig_advertising &=
10660 ~(ADVERTISED_Pause |
10661 ADVERTISED_Asym_Pause);
10662 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10663 }
10664 } else {
10665 int irq_sync = 0;
10666
10667 if (netif_running(dev)) {
10668 tg3_netif_stop(tp);
10669 irq_sync = 1;
10670 }
10671
10672 tg3_full_lock(tp, irq_sync);
10673
10674 if (epause->autoneg)
63c3a66f 10675 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10676 else
63c3a66f 10677 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10678 if (epause->rx_pause)
e18ce346 10679 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10680 else
e18ce346 10681 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10682 if (epause->tx_pause)
e18ce346 10683 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10684 else
e18ce346 10685 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10686
10687 if (netif_running(dev)) {
10688 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10689 err = tg3_restart_hw(tp, 1);
10690 if (!err)
10691 tg3_netif_start(tp);
10692 }
10693
10694 tg3_full_unlock(tp);
10695 }
6aa20a22 10696
b9ec6c1b 10697 return err;
1da177e4 10698}
6aa20a22 10699
de6f31eb 10700static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10701{
b9f2c044
JG
10702 switch (sset) {
10703 case ETH_SS_TEST:
10704 return TG3_NUM_TEST;
10705 case ETH_SS_STATS:
10706 return TG3_NUM_STATS;
10707 default:
10708 return -EOPNOTSUPP;
10709 }
4cafd3f5
MC
10710}
10711
de6f31eb 10712static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10713{
10714 switch (stringset) {
10715 case ETH_SS_STATS:
10716 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10717 break;
4cafd3f5
MC
10718 case ETH_SS_TEST:
10719 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10720 break;
1da177e4
LT
10721 default:
10722 WARN_ON(1); /* we need a WARN() */
10723 break;
10724 }
10725}
10726
81b8709c 10727static int tg3_set_phys_id(struct net_device *dev,
10728 enum ethtool_phys_id_state state)
4009a93d
MC
10729{
10730 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10731
10732 if (!netif_running(tp->dev))
10733 return -EAGAIN;
10734
81b8709c 10735 switch (state) {
10736 case ETHTOOL_ID_ACTIVE:
fce55922 10737 return 1; /* cycle on/off once per second */
4009a93d 10738
81b8709c 10739 case ETHTOOL_ID_ON:
10740 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10741 LED_CTRL_1000MBPS_ON |
10742 LED_CTRL_100MBPS_ON |
10743 LED_CTRL_10MBPS_ON |
10744 LED_CTRL_TRAFFIC_OVERRIDE |
10745 LED_CTRL_TRAFFIC_BLINK |
10746 LED_CTRL_TRAFFIC_LED);
10747 break;
6aa20a22 10748
81b8709c 10749 case ETHTOOL_ID_OFF:
10750 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10751 LED_CTRL_TRAFFIC_OVERRIDE);
10752 break;
4009a93d 10753
81b8709c 10754 case ETHTOOL_ID_INACTIVE:
10755 tw32(MAC_LED_CTRL, tp->led_ctrl);
10756 break;
4009a93d 10757 }
81b8709c 10758
4009a93d
MC
10759 return 0;
10760}
10761
de6f31eb 10762static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10763 struct ethtool_stats *estats, u64 *tmp_stats)
10764{
10765 struct tg3 *tp = netdev_priv(dev);
10766 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10767}
10768
535a490e 10769static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
10770{
10771 int i;
10772 __be32 *buf;
10773 u32 offset = 0, len = 0;
10774 u32 magic, val;
10775
63c3a66f 10776 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10777 return NULL;
10778
10779 if (magic == TG3_EEPROM_MAGIC) {
10780 for (offset = TG3_NVM_DIR_START;
10781 offset < TG3_NVM_DIR_END;
10782 offset += TG3_NVM_DIRENT_SIZE) {
10783 if (tg3_nvram_read(tp, offset, &val))
10784 return NULL;
10785
10786 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10787 TG3_NVM_DIRTYPE_EXTVPD)
10788 break;
10789 }
10790
10791 if (offset != TG3_NVM_DIR_END) {
10792 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10793 if (tg3_nvram_read(tp, offset + 4, &offset))
10794 return NULL;
10795
10796 offset = tg3_nvram_logical_addr(tp, offset);
10797 }
10798 }
10799
10800 if (!offset || !len) {
10801 offset = TG3_NVM_VPD_OFF;
10802 len = TG3_NVM_VPD_LEN;
10803 }
10804
10805 buf = kmalloc(len, GFP_KERNEL);
10806 if (buf == NULL)
10807 return NULL;
10808
10809 if (magic == TG3_EEPROM_MAGIC) {
10810 for (i = 0; i < len; i += 4) {
10811 /* The data is in little-endian format in NVRAM.
10812 * Use the big-endian read routines to preserve
10813 * the byte order as it exists in NVRAM.
10814 */
10815 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10816 goto error;
10817 }
10818 } else {
10819 u8 *ptr;
10820 ssize_t cnt;
10821 unsigned int pos = 0;
10822
10823 ptr = (u8 *)&buf[0];
10824 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10825 cnt = pci_read_vpd(tp->pdev, pos,
10826 len - pos, ptr);
10827 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10828 cnt = 0;
10829 else if (cnt < 0)
10830 goto error;
10831 }
10832 if (pos != len)
10833 goto error;
10834 }
10835
535a490e
MC
10836 *vpdlen = len;
10837
c3e94500
MC
10838 return buf;
10839
10840error:
10841 kfree(buf);
10842 return NULL;
10843}
10844
566f86ad 10845#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10846#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10847#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10848#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10849#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10850#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 10851#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
10852#define NVRAM_SELFBOOT_HW_SIZE 0x20
10853#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10854
10855static int tg3_test_nvram(struct tg3 *tp)
10856{
535a490e 10857 u32 csum, magic, len;
a9dc529d 10858 __be32 *buf;
ab0049b4 10859 int i, j, k, err = 0, size;
566f86ad 10860
63c3a66f 10861 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10862 return 0;
10863
e4f34110 10864 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10865 return -EIO;
10866
1b27777a
MC
10867 if (magic == TG3_EEPROM_MAGIC)
10868 size = NVRAM_TEST_SIZE;
b16250e3 10869 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10870 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10871 TG3_EEPROM_SB_FORMAT_1) {
10872 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10873 case TG3_EEPROM_SB_REVISION_0:
10874 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10875 break;
10876 case TG3_EEPROM_SB_REVISION_2:
10877 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10878 break;
10879 case TG3_EEPROM_SB_REVISION_3:
10880 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10881 break;
727a6d9f
MC
10882 case TG3_EEPROM_SB_REVISION_4:
10883 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10884 break;
10885 case TG3_EEPROM_SB_REVISION_5:
10886 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10887 break;
10888 case TG3_EEPROM_SB_REVISION_6:
10889 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10890 break;
a5767dec 10891 default:
727a6d9f 10892 return -EIO;
a5767dec
MC
10893 }
10894 } else
1b27777a 10895 return 0;
b16250e3
MC
10896 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10897 size = NVRAM_SELFBOOT_HW_SIZE;
10898 else
1b27777a
MC
10899 return -EIO;
10900
10901 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10902 if (buf == NULL)
10903 return -ENOMEM;
10904
1b27777a
MC
10905 err = -EIO;
10906 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10907 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10908 if (err)
566f86ad 10909 break;
566f86ad 10910 }
1b27777a 10911 if (i < size)
566f86ad
MC
10912 goto out;
10913
1b27777a 10914 /* Selfboot format */
a9dc529d 10915 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10916 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10917 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10918 u8 *buf8 = (u8 *) buf, csum8 = 0;
10919
b9fc7dc5 10920 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10921 TG3_EEPROM_SB_REVISION_2) {
10922 /* For rev 2, the csum doesn't include the MBA. */
10923 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10924 csum8 += buf8[i];
10925 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10926 csum8 += buf8[i];
10927 } else {
10928 for (i = 0; i < size; i++)
10929 csum8 += buf8[i];
10930 }
1b27777a 10931
ad96b485
AB
10932 if (csum8 == 0) {
10933 err = 0;
10934 goto out;
10935 }
10936
10937 err = -EIO;
10938 goto out;
1b27777a 10939 }
566f86ad 10940
b9fc7dc5 10941 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10942 TG3_EEPROM_MAGIC_HW) {
10943 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10944 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10945 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10946
10947 /* Separate the parity bits and the data bytes. */
10948 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10949 if ((i == 0) || (i == 8)) {
10950 int l;
10951 u8 msk;
10952
10953 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10954 parity[k++] = buf8[i] & msk;
10955 i++;
859a5887 10956 } else if (i == 16) {
b16250e3
MC
10957 int l;
10958 u8 msk;
10959
10960 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10961 parity[k++] = buf8[i] & msk;
10962 i++;
10963
10964 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10965 parity[k++] = buf8[i] & msk;
10966 i++;
10967 }
10968 data[j++] = buf8[i];
10969 }
10970
10971 err = -EIO;
10972 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10973 u8 hw8 = hweight8(data[i]);
10974
10975 if ((hw8 & 0x1) && parity[i])
10976 goto out;
10977 else if (!(hw8 & 0x1) && !parity[i])
10978 goto out;
10979 }
10980 err = 0;
10981 goto out;
10982 }
10983
01c3a392
MC
10984 err = -EIO;
10985
566f86ad
MC
10986 /* Bootstrap checksum at offset 0x10 */
10987 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10988 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10989 goto out;
10990
10991 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10992 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10993 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10994 goto out;
566f86ad 10995
c3e94500
MC
10996 kfree(buf);
10997
535a490e 10998 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
10999 if (!buf)
11000 return -ENOMEM;
d4894f3e 11001
535a490e 11002 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11003 if (i > 0) {
11004 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11005 if (j < 0)
11006 goto out;
11007
535a490e 11008 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11009 goto out;
11010
11011 i += PCI_VPD_LRDT_TAG_SIZE;
11012 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11013 PCI_VPD_RO_KEYWORD_CHKSUM);
11014 if (j > 0) {
11015 u8 csum8 = 0;
11016
11017 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11018
11019 for (i = 0; i <= j; i++)
11020 csum8 += ((u8 *)buf)[i];
11021
11022 if (csum8)
11023 goto out;
11024 }
11025 }
11026
566f86ad
MC
11027 err = 0;
11028
11029out:
11030 kfree(buf);
11031 return err;
11032}
11033
ca43007a
MC
11034#define TG3_SERDES_TIMEOUT_SEC 2
11035#define TG3_COPPER_TIMEOUT_SEC 6
11036
11037static int tg3_test_link(struct tg3 *tp)
11038{
11039 int i, max;
11040
11041 if (!netif_running(tp->dev))
11042 return -ENODEV;
11043
f07e9af3 11044 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11045 max = TG3_SERDES_TIMEOUT_SEC;
11046 else
11047 max = TG3_COPPER_TIMEOUT_SEC;
11048
11049 for (i = 0; i < max; i++) {
11050 if (netif_carrier_ok(tp->dev))
11051 return 0;
11052
11053 if (msleep_interruptible(1000))
11054 break;
11055 }
11056
11057 return -EIO;
11058}
11059
a71116d1 11060/* Only test the commonly used registers */
30ca3e37 11061static int tg3_test_registers(struct tg3 *tp)
a71116d1 11062{
b16250e3 11063 int i, is_5705, is_5750;
a71116d1
MC
11064 u32 offset, read_mask, write_mask, val, save_val, read_val;
11065 static struct {
11066 u16 offset;
11067 u16 flags;
11068#define TG3_FL_5705 0x1
11069#define TG3_FL_NOT_5705 0x2
11070#define TG3_FL_NOT_5788 0x4
b16250e3 11071#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11072 u32 read_mask;
11073 u32 write_mask;
11074 } reg_tbl[] = {
11075 /* MAC Control Registers */
11076 { MAC_MODE, TG3_FL_NOT_5705,
11077 0x00000000, 0x00ef6f8c },
11078 { MAC_MODE, TG3_FL_5705,
11079 0x00000000, 0x01ef6b8c },
11080 { MAC_STATUS, TG3_FL_NOT_5705,
11081 0x03800107, 0x00000000 },
11082 { MAC_STATUS, TG3_FL_5705,
11083 0x03800100, 0x00000000 },
11084 { MAC_ADDR_0_HIGH, 0x0000,
11085 0x00000000, 0x0000ffff },
11086 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11087 0x00000000, 0xffffffff },
a71116d1
MC
11088 { MAC_RX_MTU_SIZE, 0x0000,
11089 0x00000000, 0x0000ffff },
11090 { MAC_TX_MODE, 0x0000,
11091 0x00000000, 0x00000070 },
11092 { MAC_TX_LENGTHS, 0x0000,
11093 0x00000000, 0x00003fff },
11094 { MAC_RX_MODE, TG3_FL_NOT_5705,
11095 0x00000000, 0x000007fc },
11096 { MAC_RX_MODE, TG3_FL_5705,
11097 0x00000000, 0x000007dc },
11098 { MAC_HASH_REG_0, 0x0000,
11099 0x00000000, 0xffffffff },
11100 { MAC_HASH_REG_1, 0x0000,
11101 0x00000000, 0xffffffff },
11102 { MAC_HASH_REG_2, 0x0000,
11103 0x00000000, 0xffffffff },
11104 { MAC_HASH_REG_3, 0x0000,
11105 0x00000000, 0xffffffff },
11106
11107 /* Receive Data and Receive BD Initiator Control Registers. */
11108 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11109 0x00000000, 0xffffffff },
11110 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11111 0x00000000, 0xffffffff },
11112 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11113 0x00000000, 0x00000003 },
11114 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11115 0x00000000, 0xffffffff },
11116 { RCVDBDI_STD_BD+0, 0x0000,
11117 0x00000000, 0xffffffff },
11118 { RCVDBDI_STD_BD+4, 0x0000,
11119 0x00000000, 0xffffffff },
11120 { RCVDBDI_STD_BD+8, 0x0000,
11121 0x00000000, 0xffff0002 },
11122 { RCVDBDI_STD_BD+0xc, 0x0000,
11123 0x00000000, 0xffffffff },
6aa20a22 11124
a71116d1
MC
11125 /* Receive BD Initiator Control Registers. */
11126 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11127 0x00000000, 0xffffffff },
11128 { RCVBDI_STD_THRESH, TG3_FL_5705,
11129 0x00000000, 0x000003ff },
11130 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11131 0x00000000, 0xffffffff },
6aa20a22 11132
a71116d1
MC
11133 /* Host Coalescing Control Registers. */
11134 { HOSTCC_MODE, TG3_FL_NOT_5705,
11135 0x00000000, 0x00000004 },
11136 { HOSTCC_MODE, TG3_FL_5705,
11137 0x00000000, 0x000000f6 },
11138 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11139 0x00000000, 0xffffffff },
11140 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11141 0x00000000, 0x000003ff },
11142 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11143 0x00000000, 0xffffffff },
11144 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11145 0x00000000, 0x000003ff },
11146 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11147 0x00000000, 0xffffffff },
11148 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11149 0x00000000, 0x000000ff },
11150 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11151 0x00000000, 0xffffffff },
11152 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11153 0x00000000, 0x000000ff },
11154 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11155 0x00000000, 0xffffffff },
11156 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11157 0x00000000, 0xffffffff },
11158 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11159 0x00000000, 0xffffffff },
11160 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11161 0x00000000, 0x000000ff },
11162 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11163 0x00000000, 0xffffffff },
11164 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11165 0x00000000, 0x000000ff },
11166 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11167 0x00000000, 0xffffffff },
11168 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11169 0x00000000, 0xffffffff },
11170 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11171 0x00000000, 0xffffffff },
11172 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11173 0x00000000, 0xffffffff },
11174 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11175 0x00000000, 0xffffffff },
11176 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11177 0xffffffff, 0x00000000 },
11178 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11179 0xffffffff, 0x00000000 },
11180
11181 /* Buffer Manager Control Registers. */
b16250e3 11182 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11183 0x00000000, 0x007fff80 },
b16250e3 11184 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11185 0x00000000, 0x007fffff },
11186 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11187 0x00000000, 0x0000003f },
11188 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11189 0x00000000, 0x000001ff },
11190 { BUFMGR_MB_HIGH_WATER, 0x0000,
11191 0x00000000, 0x000001ff },
11192 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11193 0xffffffff, 0x00000000 },
11194 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11195 0xffffffff, 0x00000000 },
6aa20a22 11196
a71116d1
MC
11197 /* Mailbox Registers */
11198 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11199 0x00000000, 0x000001ff },
11200 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11201 0x00000000, 0x000001ff },
11202 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11203 0x00000000, 0x000007ff },
11204 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11205 0x00000000, 0x000001ff },
11206
11207 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11208 };
11209
b16250e3 11210 is_5705 = is_5750 = 0;
63c3a66f 11211 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11212 is_5705 = 1;
63c3a66f 11213 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11214 is_5750 = 1;
11215 }
a71116d1
MC
11216
11217 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11218 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11219 continue;
11220
11221 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11222 continue;
11223
63c3a66f 11224 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11225 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11226 continue;
11227
b16250e3
MC
11228 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11229 continue;
11230
a71116d1
MC
11231 offset = (u32) reg_tbl[i].offset;
11232 read_mask = reg_tbl[i].read_mask;
11233 write_mask = reg_tbl[i].write_mask;
11234
11235 /* Save the original register content */
11236 save_val = tr32(offset);
11237
11238 /* Determine the read-only value. */
11239 read_val = save_val & read_mask;
11240
11241 /* Write zero to the register, then make sure the read-only bits
11242 * are not changed and the read/write bits are all zeros.
11243 */
11244 tw32(offset, 0);
11245
11246 val = tr32(offset);
11247
11248 /* Test the read-only and read/write bits. */
11249 if (((val & read_mask) != read_val) || (val & write_mask))
11250 goto out;
11251
11252 /* Write ones to all the bits defined by RdMask and WrMask, then
11253 * make sure the read-only bits are not changed and the
11254 * read/write bits are all ones.
11255 */
11256 tw32(offset, read_mask | write_mask);
11257
11258 val = tr32(offset);
11259
11260 /* Test the read-only bits. */
11261 if ((val & read_mask) != read_val)
11262 goto out;
11263
11264 /* Test the read/write bits. */
11265 if ((val & write_mask) != write_mask)
11266 goto out;
11267
11268 tw32(offset, save_val);
11269 }
11270
11271 return 0;
11272
11273out:
9f88f29f 11274 if (netif_msg_hw(tp))
2445e461
MC
11275 netdev_err(tp->dev,
11276 "Register test failed at offset %x\n", offset);
a71116d1
MC
11277 tw32(offset, save_val);
11278 return -EIO;
11279}
11280
7942e1db
MC
11281static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11282{
f71e1309 11283 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11284 int i;
11285 u32 j;
11286
e9edda69 11287 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11288 for (j = 0; j < len; j += 4) {
11289 u32 val;
11290
11291 tg3_write_mem(tp, offset + j, test_pattern[i]);
11292 tg3_read_mem(tp, offset + j, &val);
11293 if (val != test_pattern[i])
11294 return -EIO;
11295 }
11296 }
11297 return 0;
11298}
11299
11300static int tg3_test_memory(struct tg3 *tp)
11301{
11302 static struct mem_entry {
11303 u32 offset;
11304 u32 len;
11305 } mem_tbl_570x[] = {
38690194 11306 { 0x00000000, 0x00b50},
7942e1db
MC
11307 { 0x00002000, 0x1c000},
11308 { 0xffffffff, 0x00000}
11309 }, mem_tbl_5705[] = {
11310 { 0x00000100, 0x0000c},
11311 { 0x00000200, 0x00008},
7942e1db
MC
11312 { 0x00004000, 0x00800},
11313 { 0x00006000, 0x01000},
11314 { 0x00008000, 0x02000},
11315 { 0x00010000, 0x0e000},
11316 { 0xffffffff, 0x00000}
79f4d13a
MC
11317 }, mem_tbl_5755[] = {
11318 { 0x00000200, 0x00008},
11319 { 0x00004000, 0x00800},
11320 { 0x00006000, 0x00800},
11321 { 0x00008000, 0x02000},
11322 { 0x00010000, 0x0c000},
11323 { 0xffffffff, 0x00000}
b16250e3
MC
11324 }, mem_tbl_5906[] = {
11325 { 0x00000200, 0x00008},
11326 { 0x00004000, 0x00400},
11327 { 0x00006000, 0x00400},
11328 { 0x00008000, 0x01000},
11329 { 0x00010000, 0x01000},
11330 { 0xffffffff, 0x00000}
8b5a6c42
MC
11331 }, mem_tbl_5717[] = {
11332 { 0x00000200, 0x00008},
11333 { 0x00010000, 0x0a000},
11334 { 0x00020000, 0x13c00},
11335 { 0xffffffff, 0x00000}
11336 }, mem_tbl_57765[] = {
11337 { 0x00000200, 0x00008},
11338 { 0x00004000, 0x00800},
11339 { 0x00006000, 0x09800},
11340 { 0x00010000, 0x0a000},
11341 { 0xffffffff, 0x00000}
7942e1db
MC
11342 };
11343 struct mem_entry *mem_tbl;
11344 int err = 0;
11345 int i;
11346
63c3a66f 11347 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
11348 mem_tbl = mem_tbl_5717;
11349 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11350 mem_tbl = mem_tbl_57765;
63c3a66f 11351 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11352 mem_tbl = mem_tbl_5755;
11353 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11354 mem_tbl = mem_tbl_5906;
63c3a66f 11355 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11356 mem_tbl = mem_tbl_5705;
11357 else
7942e1db
MC
11358 mem_tbl = mem_tbl_570x;
11359
11360 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11361 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11362 if (err)
7942e1db
MC
11363 break;
11364 }
6aa20a22 11365
7942e1db
MC
11366 return err;
11367}
11368
bb158d69
MC
11369#define TG3_TSO_MSS 500
11370
11371#define TG3_TSO_IP_HDR_LEN 20
11372#define TG3_TSO_TCP_HDR_LEN 20
11373#define TG3_TSO_TCP_OPT_LEN 12
11374
11375static const u8 tg3_tso_header[] = {
113760x08, 0x00,
113770x45, 0x00, 0x00, 0x00,
113780x00, 0x00, 0x40, 0x00,
113790x40, 0x06, 0x00, 0x00,
113800x0a, 0x00, 0x00, 0x01,
113810x0a, 0x00, 0x00, 0x02,
113820x0d, 0x00, 0xe0, 0x00,
113830x00, 0x00, 0x01, 0x00,
113840x00, 0x00, 0x02, 0x00,
113850x80, 0x10, 0x10, 0x00,
113860x14, 0x09, 0x00, 0x00,
113870x01, 0x01, 0x08, 0x0a,
113880x11, 0x11, 0x11, 0x11,
113890x11, 0x11, 0x11, 0x11,
11390};
9f40dead 11391
28a45957 11392static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11393{
5e5a7f37 11394 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11395 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11396 u32 budget;
c76949a6
MC
11397 struct sk_buff *skb, *rx_skb;
11398 u8 *tx_data;
11399 dma_addr_t map;
11400 int num_pkts, tx_len, rx_len, i, err;
11401 struct tg3_rx_buffer_desc *desc;
898a56f8 11402 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11403 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11404
c8873405
MC
11405 tnapi = &tp->napi[0];
11406 rnapi = &tp->napi[0];
0c1d0e2b 11407 if (tp->irq_cnt > 1) {
63c3a66f 11408 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11409 rnapi = &tp->napi[1];
63c3a66f 11410 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11411 tnapi = &tp->napi[1];
0c1d0e2b 11412 }
fd2ce37f 11413 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11414
c76949a6
MC
11415 err = -EIO;
11416
4852a861 11417 tx_len = pktsz;
a20e9c62 11418 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11419 if (!skb)
11420 return -ENOMEM;
11421
c76949a6
MC
11422 tx_data = skb_put(skb, tx_len);
11423 memcpy(tx_data, tp->dev->dev_addr, 6);
11424 memset(tx_data + 6, 0x0, 8);
11425
4852a861 11426 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11427
28a45957 11428 if (tso_loopback) {
bb158d69
MC
11429 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11430
11431 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11432 TG3_TSO_TCP_OPT_LEN;
11433
11434 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11435 sizeof(tg3_tso_header));
11436 mss = TG3_TSO_MSS;
11437
11438 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11439 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11440
11441 /* Set the total length field in the IP header */
11442 iph->tot_len = htons((u16)(mss + hdr_len));
11443
11444 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11445 TXD_FLAG_CPU_POST_DMA);
11446
63c3a66f
JP
11447 if (tg3_flag(tp, HW_TSO_1) ||
11448 tg3_flag(tp, HW_TSO_2) ||
11449 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11450 struct tcphdr *th;
11451 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11452 th = (struct tcphdr *)&tx_data[val];
11453 th->check = 0;
11454 } else
11455 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11456
63c3a66f 11457 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11458 mss |= (hdr_len & 0xc) << 12;
11459 if (hdr_len & 0x10)
11460 base_flags |= 0x00000010;
11461 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11462 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11463 mss |= hdr_len << 9;
63c3a66f 11464 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11465 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11466 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11467 } else {
11468 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11469 }
11470
11471 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11472 } else {
11473 num_pkts = 1;
11474 data_off = ETH_HLEN;
11475 }
11476
11477 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11478 tx_data[i] = (u8) (i & 0xff);
11479
f4188d8a
AD
11480 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11481 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11482 dev_kfree_skb(skb);
11483 return -EIO;
11484 }
c76949a6 11485
0d681b27
MC
11486 val = tnapi->tx_prod;
11487 tnapi->tx_buffers[val].skb = skb;
11488 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11489
c76949a6 11490 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11491 rnapi->coal_now);
c76949a6
MC
11492
11493 udelay(10);
11494
898a56f8 11495 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11496
84b67b27
MC
11497 budget = tg3_tx_avail(tnapi);
11498 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11499 base_flags | TXD_FLAG_END, mss, 0)) {
11500 tnapi->tx_buffers[val].skb = NULL;
11501 dev_kfree_skb(skb);
11502 return -EIO;
11503 }
c76949a6 11504
f3f3f27e 11505 tnapi->tx_prod++;
c76949a6 11506
f3f3f27e
MC
11507 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11508 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11509
11510 udelay(10);
11511
303fc921
MC
11512 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11513 for (i = 0; i < 35; i++) {
c76949a6 11514 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11515 coal_now);
c76949a6
MC
11516
11517 udelay(10);
11518
898a56f8
MC
11519 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11520 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11521 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11522 (rx_idx == (rx_start_idx + num_pkts)))
11523 break;
11524 }
11525
ba1142e4 11526 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11527 dev_kfree_skb(skb);
11528
f3f3f27e 11529 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11530 goto out;
11531
11532 if (rx_idx != rx_start_idx + num_pkts)
11533 goto out;
11534
bb158d69
MC
11535 val = data_off;
11536 while (rx_idx != rx_start_idx) {
11537 desc = &rnapi->rx_rcb[rx_start_idx++];
11538 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11539 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11540
bb158d69
MC
11541 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11542 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11543 goto out;
c76949a6 11544
bb158d69
MC
11545 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11546 - ETH_FCS_LEN;
c76949a6 11547
28a45957 11548 if (!tso_loopback) {
bb158d69
MC
11549 if (rx_len != tx_len)
11550 goto out;
4852a861 11551
bb158d69
MC
11552 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11553 if (opaque_key != RXD_OPAQUE_RING_STD)
11554 goto out;
11555 } else {
11556 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11557 goto out;
11558 }
11559 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11560 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11561 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11562 goto out;
bb158d69 11563 }
4852a861 11564
bb158d69
MC
11565 if (opaque_key == RXD_OPAQUE_RING_STD) {
11566 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11567 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11568 mapping);
11569 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11570 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11571 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11572 mapping);
11573 } else
11574 goto out;
c76949a6 11575
bb158d69
MC
11576 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11577 PCI_DMA_FROMDEVICE);
c76949a6 11578
bb158d69
MC
11579 for (i = data_off; i < rx_len; i++, val++) {
11580 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11581 goto out;
11582 }
c76949a6 11583 }
bb158d69 11584
c76949a6 11585 err = 0;
6aa20a22 11586
c76949a6
MC
11587 /* tg3_free_rings will unmap and free the rx_skb */
11588out:
11589 return err;
11590}
11591
00c266b7
MC
11592#define TG3_STD_LOOPBACK_FAILED 1
11593#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11594#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11595#define TG3_LOOPBACK_FAILED \
11596 (TG3_STD_LOOPBACK_FAILED | \
11597 TG3_JMB_LOOPBACK_FAILED | \
11598 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11599
941ec90f 11600static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11601{
28a45957 11602 int err = -EIO;
2215e24c 11603 u32 eee_cap;
9f40dead 11604
ab789046
MC
11605 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11606 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11607
28a45957
MC
11608 if (!netif_running(tp->dev)) {
11609 data[0] = TG3_LOOPBACK_FAILED;
11610 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11611 if (do_extlpbk)
11612 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11613 goto done;
11614 }
11615
b9ec6c1b 11616 err = tg3_reset_hw(tp, 1);
ab789046 11617 if (err) {
28a45957
MC
11618 data[0] = TG3_LOOPBACK_FAILED;
11619 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11620 if (do_extlpbk)
11621 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11622 goto done;
11623 }
9f40dead 11624
63c3a66f 11625 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11626 int i;
11627
11628 /* Reroute all rx packets to the 1st queue */
11629 for (i = MAC_RSS_INDIR_TBL_0;
11630 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11631 tw32(i, 0x0);
11632 }
11633
6e01b20b
MC
11634 /* HW errata - mac loopback fails in some cases on 5780.
11635 * Normal traffic and PHY loopback are not affected by
11636 * errata. Also, the MAC loopback test is deprecated for
11637 * all newer ASIC revisions.
11638 */
11639 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11640 !tg3_flag(tp, CPMU_PRESENT)) {
11641 tg3_mac_loopback(tp, true);
9936bcf6 11642
28a45957
MC
11643 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11644 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11645
11646 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11647 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11648 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11649
11650 tg3_mac_loopback(tp, false);
11651 }
4852a861 11652
f07e9af3 11653 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11654 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11655 int i;
11656
941ec90f 11657 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11658
11659 /* Wait for link */
11660 for (i = 0; i < 100; i++) {
11661 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11662 break;
11663 mdelay(1);
11664 }
11665
28a45957
MC
11666 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11667 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11668 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11669 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11670 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11671 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11672 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11673 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11674
941ec90f
MC
11675 if (do_extlpbk) {
11676 tg3_phy_lpbk_set(tp, 0, true);
11677
11678 /* All link indications report up, but the hardware
11679 * isn't really ready for about 20 msec. Double it
11680 * to be sure.
11681 */
11682 mdelay(40);
11683
11684 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11685 data[2] |= TG3_STD_LOOPBACK_FAILED;
11686 if (tg3_flag(tp, TSO_CAPABLE) &&
11687 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11688 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11689 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11690 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11691 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11692 }
11693
5e5a7f37
MC
11694 /* Re-enable gphy autopowerdown. */
11695 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11696 tg3_phy_toggle_apd(tp, true);
11697 }
6833c043 11698
941ec90f 11699 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11700
ab789046
MC
11701done:
11702 tp->phy_flags |= eee_cap;
11703
9f40dead
MC
11704 return err;
11705}
11706
4cafd3f5
MC
11707static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11708 u64 *data)
11709{
566f86ad 11710 struct tg3 *tp = netdev_priv(dev);
941ec90f 11711 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11712
bed9829f
MC
11713 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11714 tg3_power_up(tp)) {
11715 etest->flags |= ETH_TEST_FL_FAILED;
11716 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11717 return;
11718 }
bc1c7567 11719
566f86ad
MC
11720 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11721
11722 if (tg3_test_nvram(tp) != 0) {
11723 etest->flags |= ETH_TEST_FL_FAILED;
11724 data[0] = 1;
11725 }
941ec90f 11726 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11727 etest->flags |= ETH_TEST_FL_FAILED;
11728 data[1] = 1;
11729 }
a71116d1 11730 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11731 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11732
11733 if (netif_running(dev)) {
b02fd9e3 11734 tg3_phy_stop(tp);
a71116d1 11735 tg3_netif_stop(tp);
bbe832c0
MC
11736 irq_sync = 1;
11737 }
a71116d1 11738
bbe832c0 11739 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11740
11741 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11742 err = tg3_nvram_lock(tp);
a71116d1 11743 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11744 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11745 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11746 if (!err)
11747 tg3_nvram_unlock(tp);
a71116d1 11748
f07e9af3 11749 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11750 tg3_phy_reset(tp);
11751
a71116d1
MC
11752 if (tg3_test_registers(tp) != 0) {
11753 etest->flags |= ETH_TEST_FL_FAILED;
11754 data[2] = 1;
11755 }
28a45957 11756
7942e1db
MC
11757 if (tg3_test_memory(tp) != 0) {
11758 etest->flags |= ETH_TEST_FL_FAILED;
11759 data[3] = 1;
11760 }
28a45957 11761
941ec90f
MC
11762 if (doextlpbk)
11763 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11764
11765 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 11766 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11767
f47c11ee
DM
11768 tg3_full_unlock(tp);
11769
d4bc3927
MC
11770 if (tg3_test_interrupt(tp) != 0) {
11771 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 11772 data[7] = 1;
d4bc3927 11773 }
f47c11ee
DM
11774
11775 tg3_full_lock(tp, 0);
d4bc3927 11776
a71116d1
MC
11777 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11778 if (netif_running(dev)) {
63c3a66f 11779 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11780 err2 = tg3_restart_hw(tp, 1);
11781 if (!err2)
b9ec6c1b 11782 tg3_netif_start(tp);
a71116d1 11783 }
f47c11ee
DM
11784
11785 tg3_full_unlock(tp);
b02fd9e3
MC
11786
11787 if (irq_sync && !err2)
11788 tg3_phy_start(tp);
a71116d1 11789 }
80096068 11790 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11791 tg3_power_down(tp);
bc1c7567 11792
4cafd3f5
MC
11793}
11794
1da177e4
LT
11795static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11796{
11797 struct mii_ioctl_data *data = if_mii(ifr);
11798 struct tg3 *tp = netdev_priv(dev);
11799 int err;
11800
63c3a66f 11801 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11802 struct phy_device *phydev;
f07e9af3 11803 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11804 return -EAGAIN;
3f0e3ad7 11805 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11806 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11807 }
11808
33f401ae 11809 switch (cmd) {
1da177e4 11810 case SIOCGMIIPHY:
882e9793 11811 data->phy_id = tp->phy_addr;
1da177e4
LT
11812
11813 /* fallthru */
11814 case SIOCGMIIREG: {
11815 u32 mii_regval;
11816
f07e9af3 11817 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11818 break; /* We have no PHY */
11819
34eea5ac 11820 if (!netif_running(dev))
bc1c7567
MC
11821 return -EAGAIN;
11822
f47c11ee 11823 spin_lock_bh(&tp->lock);
1da177e4 11824 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11825 spin_unlock_bh(&tp->lock);
1da177e4
LT
11826
11827 data->val_out = mii_regval;
11828
11829 return err;
11830 }
11831
11832 case SIOCSMIIREG:
f07e9af3 11833 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11834 break; /* We have no PHY */
11835
34eea5ac 11836 if (!netif_running(dev))
bc1c7567
MC
11837 return -EAGAIN;
11838
f47c11ee 11839 spin_lock_bh(&tp->lock);
1da177e4 11840 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11841 spin_unlock_bh(&tp->lock);
1da177e4
LT
11842
11843 return err;
11844
11845 default:
11846 /* do nothing */
11847 break;
11848 }
11849 return -EOPNOTSUPP;
11850}
11851
15f9850d
DM
11852static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11853{
11854 struct tg3 *tp = netdev_priv(dev);
11855
11856 memcpy(ec, &tp->coal, sizeof(*ec));
11857 return 0;
11858}
11859
d244c892
MC
11860static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11861{
11862 struct tg3 *tp = netdev_priv(dev);
11863 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11864 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11865
63c3a66f 11866 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11867 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11868 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11869 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11870 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11871 }
11872
11873 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11874 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11875 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11876 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11877 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11878 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11879 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11880 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11881 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11882 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11883 return -EINVAL;
11884
11885 /* No rx interrupts will be generated if both are zero */
11886 if ((ec->rx_coalesce_usecs == 0) &&
11887 (ec->rx_max_coalesced_frames == 0))
11888 return -EINVAL;
11889
11890 /* No tx interrupts will be generated if both are zero */
11891 if ((ec->tx_coalesce_usecs == 0) &&
11892 (ec->tx_max_coalesced_frames == 0))
11893 return -EINVAL;
11894
11895 /* Only copy relevant parameters, ignore all others. */
11896 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11897 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11898 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11899 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11900 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11901 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11902 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11903 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11904 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11905
11906 if (netif_running(dev)) {
11907 tg3_full_lock(tp, 0);
11908 __tg3_set_coalesce(tp, &tp->coal);
11909 tg3_full_unlock(tp);
11910 }
11911 return 0;
11912}
11913
7282d491 11914static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11915 .get_settings = tg3_get_settings,
11916 .set_settings = tg3_set_settings,
11917 .get_drvinfo = tg3_get_drvinfo,
11918 .get_regs_len = tg3_get_regs_len,
11919 .get_regs = tg3_get_regs,
11920 .get_wol = tg3_get_wol,
11921 .set_wol = tg3_set_wol,
11922 .get_msglevel = tg3_get_msglevel,
11923 .set_msglevel = tg3_set_msglevel,
11924 .nway_reset = tg3_nway_reset,
11925 .get_link = ethtool_op_get_link,
11926 .get_eeprom_len = tg3_get_eeprom_len,
11927 .get_eeprom = tg3_get_eeprom,
11928 .set_eeprom = tg3_set_eeprom,
11929 .get_ringparam = tg3_get_ringparam,
11930 .set_ringparam = tg3_set_ringparam,
11931 .get_pauseparam = tg3_get_pauseparam,
11932 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11933 .self_test = tg3_self_test,
1da177e4 11934 .get_strings = tg3_get_strings,
81b8709c 11935 .set_phys_id = tg3_set_phys_id,
1da177e4 11936 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11937 .get_coalesce = tg3_get_coalesce,
d244c892 11938 .set_coalesce = tg3_set_coalesce,
b9f2c044 11939 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11940};
11941
11942static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11943{
1b27777a 11944 u32 cursize, val, magic;
1da177e4
LT
11945
11946 tp->nvram_size = EEPROM_CHIP_SIZE;
11947
e4f34110 11948 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11949 return;
11950
b16250e3
MC
11951 if ((magic != TG3_EEPROM_MAGIC) &&
11952 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11953 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11954 return;
11955
11956 /*
11957 * Size the chip by reading offsets at increasing powers of two.
11958 * When we encounter our validation signature, we know the addressing
11959 * has wrapped around, and thus have our chip size.
11960 */
1b27777a 11961 cursize = 0x10;
1da177e4
LT
11962
11963 while (cursize < tp->nvram_size) {
e4f34110 11964 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11965 return;
11966
1820180b 11967 if (val == magic)
1da177e4
LT
11968 break;
11969
11970 cursize <<= 1;
11971 }
11972
11973 tp->nvram_size = cursize;
11974}
6aa20a22 11975
1da177e4
LT
11976static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11977{
11978 u32 val;
11979
63c3a66f 11980 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11981 return;
11982
11983 /* Selfboot format */
1820180b 11984 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11985 tg3_get_eeprom_size(tp);
11986 return;
11987 }
11988
6d348f2c 11989 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11990 if (val != 0) {
6d348f2c
MC
11991 /* This is confusing. We want to operate on the
11992 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11993 * call will read from NVRAM and byteswap the data
11994 * according to the byteswapping settings for all
11995 * other register accesses. This ensures the data we
11996 * want will always reside in the lower 16-bits.
11997 * However, the data in NVRAM is in LE format, which
11998 * means the data from the NVRAM read will always be
11999 * opposite the endianness of the CPU. The 16-bit
12000 * byteswap then brings the data to CPU endianness.
12001 */
12002 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12003 return;
12004 }
12005 }
fd1122a2 12006 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12007}
12008
12009static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12010{
12011 u32 nvcfg1;
12012
12013 nvcfg1 = tr32(NVRAM_CFG1);
12014 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12015 tg3_flag_set(tp, FLASH);
8590a603 12016 } else {
1da177e4
LT
12017 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12018 tw32(NVRAM_CFG1, nvcfg1);
12019 }
12020
6ff6f81d 12021 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12022 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12023 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12024 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12025 tp->nvram_jedecnum = JEDEC_ATMEL;
12026 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12027 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12028 break;
12029 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12030 tp->nvram_jedecnum = JEDEC_ATMEL;
12031 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12032 break;
12033 case FLASH_VENDOR_ATMEL_EEPROM:
12034 tp->nvram_jedecnum = JEDEC_ATMEL;
12035 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12036 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12037 break;
12038 case FLASH_VENDOR_ST:
12039 tp->nvram_jedecnum = JEDEC_ST;
12040 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12041 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12042 break;
12043 case FLASH_VENDOR_SAIFUN:
12044 tp->nvram_jedecnum = JEDEC_SAIFUN;
12045 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12046 break;
12047 case FLASH_VENDOR_SST_SMALL:
12048 case FLASH_VENDOR_SST_LARGE:
12049 tp->nvram_jedecnum = JEDEC_SST;
12050 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12051 break;
1da177e4 12052 }
8590a603 12053 } else {
1da177e4
LT
12054 tp->nvram_jedecnum = JEDEC_ATMEL;
12055 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12056 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12057 }
12058}
12059
a1b950d5
MC
12060static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12061{
12062 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12063 case FLASH_5752PAGE_SIZE_256:
12064 tp->nvram_pagesize = 256;
12065 break;
12066 case FLASH_5752PAGE_SIZE_512:
12067 tp->nvram_pagesize = 512;
12068 break;
12069 case FLASH_5752PAGE_SIZE_1K:
12070 tp->nvram_pagesize = 1024;
12071 break;
12072 case FLASH_5752PAGE_SIZE_2K:
12073 tp->nvram_pagesize = 2048;
12074 break;
12075 case FLASH_5752PAGE_SIZE_4K:
12076 tp->nvram_pagesize = 4096;
12077 break;
12078 case FLASH_5752PAGE_SIZE_264:
12079 tp->nvram_pagesize = 264;
12080 break;
12081 case FLASH_5752PAGE_SIZE_528:
12082 tp->nvram_pagesize = 528;
12083 break;
12084 }
12085}
12086
361b4ac2
MC
12087static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12088{
12089 u32 nvcfg1;
12090
12091 nvcfg1 = tr32(NVRAM_CFG1);
12092
e6af301b
MC
12093 /* NVRAM protection for TPM */
12094 if (nvcfg1 & (1 << 27))
63c3a66f 12095 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12096
361b4ac2 12097 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12098 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12099 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12100 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12101 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12102 break;
12103 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12104 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12105 tg3_flag_set(tp, NVRAM_BUFFERED);
12106 tg3_flag_set(tp, FLASH);
8590a603
MC
12107 break;
12108 case FLASH_5752VENDOR_ST_M45PE10:
12109 case FLASH_5752VENDOR_ST_M45PE20:
12110 case FLASH_5752VENDOR_ST_M45PE40:
12111 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12112 tg3_flag_set(tp, NVRAM_BUFFERED);
12113 tg3_flag_set(tp, FLASH);
8590a603 12114 break;
361b4ac2
MC
12115 }
12116
63c3a66f 12117 if (tg3_flag(tp, FLASH)) {
a1b950d5 12118 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12119 } else {
361b4ac2
MC
12120 /* For eeprom, set pagesize to maximum eeprom size */
12121 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12122
12123 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12124 tw32(NVRAM_CFG1, nvcfg1);
12125 }
12126}
12127
d3c7b886
MC
12128static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12129{
989a9d23 12130 u32 nvcfg1, protect = 0;
d3c7b886
MC
12131
12132 nvcfg1 = tr32(NVRAM_CFG1);
12133
12134 /* NVRAM protection for TPM */
989a9d23 12135 if (nvcfg1 & (1 << 27)) {
63c3a66f 12136 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12137 protect = 1;
12138 }
d3c7b886 12139
989a9d23
MC
12140 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12141 switch (nvcfg1) {
8590a603
MC
12142 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12143 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12144 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12145 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12146 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12147 tg3_flag_set(tp, NVRAM_BUFFERED);
12148 tg3_flag_set(tp, FLASH);
8590a603
MC
12149 tp->nvram_pagesize = 264;
12150 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12151 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12152 tp->nvram_size = (protect ? 0x3e200 :
12153 TG3_NVRAM_SIZE_512KB);
12154 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12155 tp->nvram_size = (protect ? 0x1f200 :
12156 TG3_NVRAM_SIZE_256KB);
12157 else
12158 tp->nvram_size = (protect ? 0x1f200 :
12159 TG3_NVRAM_SIZE_128KB);
12160 break;
12161 case FLASH_5752VENDOR_ST_M45PE10:
12162 case FLASH_5752VENDOR_ST_M45PE20:
12163 case FLASH_5752VENDOR_ST_M45PE40:
12164 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12165 tg3_flag_set(tp, NVRAM_BUFFERED);
12166 tg3_flag_set(tp, FLASH);
8590a603
MC
12167 tp->nvram_pagesize = 256;
12168 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12169 tp->nvram_size = (protect ?
12170 TG3_NVRAM_SIZE_64KB :
12171 TG3_NVRAM_SIZE_128KB);
12172 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12173 tp->nvram_size = (protect ?
12174 TG3_NVRAM_SIZE_64KB :
12175 TG3_NVRAM_SIZE_256KB);
12176 else
12177 tp->nvram_size = (protect ?
12178 TG3_NVRAM_SIZE_128KB :
12179 TG3_NVRAM_SIZE_512KB);
12180 break;
d3c7b886
MC
12181 }
12182}
12183
1b27777a
MC
12184static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12185{
12186 u32 nvcfg1;
12187
12188 nvcfg1 = tr32(NVRAM_CFG1);
12189
12190 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12191 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12192 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12193 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12194 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12195 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12196 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12197 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12198
8590a603
MC
12199 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12200 tw32(NVRAM_CFG1, nvcfg1);
12201 break;
12202 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12203 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12204 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12205 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12206 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12207 tg3_flag_set(tp, NVRAM_BUFFERED);
12208 tg3_flag_set(tp, FLASH);
8590a603
MC
12209 tp->nvram_pagesize = 264;
12210 break;
12211 case FLASH_5752VENDOR_ST_M45PE10:
12212 case FLASH_5752VENDOR_ST_M45PE20:
12213 case FLASH_5752VENDOR_ST_M45PE40:
12214 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12215 tg3_flag_set(tp, NVRAM_BUFFERED);
12216 tg3_flag_set(tp, FLASH);
8590a603
MC
12217 tp->nvram_pagesize = 256;
12218 break;
1b27777a
MC
12219 }
12220}
12221
6b91fa02
MC
12222static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12223{
12224 u32 nvcfg1, protect = 0;
12225
12226 nvcfg1 = tr32(NVRAM_CFG1);
12227
12228 /* NVRAM protection for TPM */
12229 if (nvcfg1 & (1 << 27)) {
63c3a66f 12230 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12231 protect = 1;
12232 }
12233
12234 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12235 switch (nvcfg1) {
8590a603
MC
12236 case FLASH_5761VENDOR_ATMEL_ADB021D:
12237 case FLASH_5761VENDOR_ATMEL_ADB041D:
12238 case FLASH_5761VENDOR_ATMEL_ADB081D:
12239 case FLASH_5761VENDOR_ATMEL_ADB161D:
12240 case FLASH_5761VENDOR_ATMEL_MDB021D:
12241 case FLASH_5761VENDOR_ATMEL_MDB041D:
12242 case FLASH_5761VENDOR_ATMEL_MDB081D:
12243 case FLASH_5761VENDOR_ATMEL_MDB161D:
12244 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12245 tg3_flag_set(tp, NVRAM_BUFFERED);
12246 tg3_flag_set(tp, FLASH);
12247 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12248 tp->nvram_pagesize = 256;
12249 break;
12250 case FLASH_5761VENDOR_ST_A_M45PE20:
12251 case FLASH_5761VENDOR_ST_A_M45PE40:
12252 case FLASH_5761VENDOR_ST_A_M45PE80:
12253 case FLASH_5761VENDOR_ST_A_M45PE16:
12254 case FLASH_5761VENDOR_ST_M_M45PE20:
12255 case FLASH_5761VENDOR_ST_M_M45PE40:
12256 case FLASH_5761VENDOR_ST_M_M45PE80:
12257 case FLASH_5761VENDOR_ST_M_M45PE16:
12258 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12259 tg3_flag_set(tp, NVRAM_BUFFERED);
12260 tg3_flag_set(tp, FLASH);
8590a603
MC
12261 tp->nvram_pagesize = 256;
12262 break;
6b91fa02
MC
12263 }
12264
12265 if (protect) {
12266 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12267 } else {
12268 switch (nvcfg1) {
8590a603
MC
12269 case FLASH_5761VENDOR_ATMEL_ADB161D:
12270 case FLASH_5761VENDOR_ATMEL_MDB161D:
12271 case FLASH_5761VENDOR_ST_A_M45PE16:
12272 case FLASH_5761VENDOR_ST_M_M45PE16:
12273 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12274 break;
12275 case FLASH_5761VENDOR_ATMEL_ADB081D:
12276 case FLASH_5761VENDOR_ATMEL_MDB081D:
12277 case FLASH_5761VENDOR_ST_A_M45PE80:
12278 case FLASH_5761VENDOR_ST_M_M45PE80:
12279 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12280 break;
12281 case FLASH_5761VENDOR_ATMEL_ADB041D:
12282 case FLASH_5761VENDOR_ATMEL_MDB041D:
12283 case FLASH_5761VENDOR_ST_A_M45PE40:
12284 case FLASH_5761VENDOR_ST_M_M45PE40:
12285 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12286 break;
12287 case FLASH_5761VENDOR_ATMEL_ADB021D:
12288 case FLASH_5761VENDOR_ATMEL_MDB021D:
12289 case FLASH_5761VENDOR_ST_A_M45PE20:
12290 case FLASH_5761VENDOR_ST_M_M45PE20:
12291 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12292 break;
6b91fa02
MC
12293 }
12294 }
12295}
12296
b5d3772c
MC
12297static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12298{
12299 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12300 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12301 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12302}
12303
321d32a0
MC
12304static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12305{
12306 u32 nvcfg1;
12307
12308 nvcfg1 = tr32(NVRAM_CFG1);
12309
12310 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12311 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12312 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12313 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12314 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12315 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12316
12317 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12318 tw32(NVRAM_CFG1, nvcfg1);
12319 return;
12320 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12321 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12322 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12323 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12324 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12325 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12326 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12327 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12328 tg3_flag_set(tp, NVRAM_BUFFERED);
12329 tg3_flag_set(tp, FLASH);
321d32a0
MC
12330
12331 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12332 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12333 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12334 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12335 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12336 break;
12337 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12338 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12339 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12340 break;
12341 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12342 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12343 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12344 break;
12345 }
12346 break;
12347 case FLASH_5752VENDOR_ST_M45PE10:
12348 case FLASH_5752VENDOR_ST_M45PE20:
12349 case FLASH_5752VENDOR_ST_M45PE40:
12350 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12351 tg3_flag_set(tp, NVRAM_BUFFERED);
12352 tg3_flag_set(tp, FLASH);
321d32a0
MC
12353
12354 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12355 case FLASH_5752VENDOR_ST_M45PE10:
12356 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12357 break;
12358 case FLASH_5752VENDOR_ST_M45PE20:
12359 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12360 break;
12361 case FLASH_5752VENDOR_ST_M45PE40:
12362 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12363 break;
12364 }
12365 break;
12366 default:
63c3a66f 12367 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12368 return;
12369 }
12370
a1b950d5
MC
12371 tg3_nvram_get_pagesize(tp, nvcfg1);
12372 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12373 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12374}
12375
12376
12377static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12378{
12379 u32 nvcfg1;
12380
12381 nvcfg1 = tr32(NVRAM_CFG1);
12382
12383 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12384 case FLASH_5717VENDOR_ATMEL_EEPROM:
12385 case FLASH_5717VENDOR_MICRO_EEPROM:
12386 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12387 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12388 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12389
12390 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12391 tw32(NVRAM_CFG1, nvcfg1);
12392 return;
12393 case FLASH_5717VENDOR_ATMEL_MDB011D:
12394 case FLASH_5717VENDOR_ATMEL_ADB011B:
12395 case FLASH_5717VENDOR_ATMEL_ADB011D:
12396 case FLASH_5717VENDOR_ATMEL_MDB021D:
12397 case FLASH_5717VENDOR_ATMEL_ADB021B:
12398 case FLASH_5717VENDOR_ATMEL_ADB021D:
12399 case FLASH_5717VENDOR_ATMEL_45USPT:
12400 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12401 tg3_flag_set(tp, NVRAM_BUFFERED);
12402 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12403
12404 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12405 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12406 /* Detect size with tg3_nvram_get_size() */
12407 break;
a1b950d5
MC
12408 case FLASH_5717VENDOR_ATMEL_ADB021B:
12409 case FLASH_5717VENDOR_ATMEL_ADB021D:
12410 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12411 break;
12412 default:
12413 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12414 break;
12415 }
321d32a0 12416 break;
a1b950d5
MC
12417 case FLASH_5717VENDOR_ST_M_M25PE10:
12418 case FLASH_5717VENDOR_ST_A_M25PE10:
12419 case FLASH_5717VENDOR_ST_M_M45PE10:
12420 case FLASH_5717VENDOR_ST_A_M45PE10:
12421 case FLASH_5717VENDOR_ST_M_M25PE20:
12422 case FLASH_5717VENDOR_ST_A_M25PE20:
12423 case FLASH_5717VENDOR_ST_M_M45PE20:
12424 case FLASH_5717VENDOR_ST_A_M45PE20:
12425 case FLASH_5717VENDOR_ST_25USPT:
12426 case FLASH_5717VENDOR_ST_45USPT:
12427 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12428 tg3_flag_set(tp, NVRAM_BUFFERED);
12429 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12430
12431 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12432 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12433 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12434 /* Detect size with tg3_nvram_get_size() */
12435 break;
12436 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12437 case FLASH_5717VENDOR_ST_A_M45PE20:
12438 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12439 break;
12440 default:
12441 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12442 break;
12443 }
321d32a0 12444 break;
a1b950d5 12445 default:
63c3a66f 12446 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12447 return;
321d32a0 12448 }
a1b950d5
MC
12449
12450 tg3_nvram_get_pagesize(tp, nvcfg1);
12451 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12452 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12453}
12454
9b91b5f1
MC
12455static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12456{
12457 u32 nvcfg1, nvmpinstrp;
12458
12459 nvcfg1 = tr32(NVRAM_CFG1);
12460 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12461
12462 switch (nvmpinstrp) {
12463 case FLASH_5720_EEPROM_HD:
12464 case FLASH_5720_EEPROM_LD:
12465 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12466 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12467
12468 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12469 tw32(NVRAM_CFG1, nvcfg1);
12470 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12471 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12472 else
12473 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12474 return;
12475 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12476 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12477 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12478 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12479 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12480 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12481 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12482 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12483 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12484 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12485 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12486 case FLASH_5720VENDOR_ATMEL_45USPT:
12487 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12488 tg3_flag_set(tp, NVRAM_BUFFERED);
12489 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12490
12491 switch (nvmpinstrp) {
12492 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12493 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12494 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12495 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12496 break;
12497 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12498 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12499 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12500 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12501 break;
12502 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12503 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12504 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12505 break;
12506 default:
12507 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12508 break;
12509 }
12510 break;
12511 case FLASH_5720VENDOR_M_ST_M25PE10:
12512 case FLASH_5720VENDOR_M_ST_M45PE10:
12513 case FLASH_5720VENDOR_A_ST_M25PE10:
12514 case FLASH_5720VENDOR_A_ST_M45PE10:
12515 case FLASH_5720VENDOR_M_ST_M25PE20:
12516 case FLASH_5720VENDOR_M_ST_M45PE20:
12517 case FLASH_5720VENDOR_A_ST_M25PE20:
12518 case FLASH_5720VENDOR_A_ST_M45PE20:
12519 case FLASH_5720VENDOR_M_ST_M25PE40:
12520 case FLASH_5720VENDOR_M_ST_M45PE40:
12521 case FLASH_5720VENDOR_A_ST_M25PE40:
12522 case FLASH_5720VENDOR_A_ST_M45PE40:
12523 case FLASH_5720VENDOR_M_ST_M25PE80:
12524 case FLASH_5720VENDOR_M_ST_M45PE80:
12525 case FLASH_5720VENDOR_A_ST_M25PE80:
12526 case FLASH_5720VENDOR_A_ST_M45PE80:
12527 case FLASH_5720VENDOR_ST_25USPT:
12528 case FLASH_5720VENDOR_ST_45USPT:
12529 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12530 tg3_flag_set(tp, NVRAM_BUFFERED);
12531 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12532
12533 switch (nvmpinstrp) {
12534 case FLASH_5720VENDOR_M_ST_M25PE20:
12535 case FLASH_5720VENDOR_M_ST_M45PE20:
12536 case FLASH_5720VENDOR_A_ST_M25PE20:
12537 case FLASH_5720VENDOR_A_ST_M45PE20:
12538 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12539 break;
12540 case FLASH_5720VENDOR_M_ST_M25PE40:
12541 case FLASH_5720VENDOR_M_ST_M45PE40:
12542 case FLASH_5720VENDOR_A_ST_M25PE40:
12543 case FLASH_5720VENDOR_A_ST_M45PE40:
12544 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12545 break;
12546 case FLASH_5720VENDOR_M_ST_M25PE80:
12547 case FLASH_5720VENDOR_M_ST_M45PE80:
12548 case FLASH_5720VENDOR_A_ST_M25PE80:
12549 case FLASH_5720VENDOR_A_ST_M45PE80:
12550 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12551 break;
12552 default:
12553 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12554 break;
12555 }
12556 break;
12557 default:
63c3a66f 12558 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12559 return;
12560 }
12561
12562 tg3_nvram_get_pagesize(tp, nvcfg1);
12563 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12564 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12565}
12566
1da177e4
LT
12567/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12568static void __devinit tg3_nvram_init(struct tg3 *tp)
12569{
1da177e4
LT
12570 tw32_f(GRC_EEPROM_ADDR,
12571 (EEPROM_ADDR_FSM_RESET |
12572 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12573 EEPROM_ADDR_CLKPERD_SHIFT)));
12574
9d57f01c 12575 msleep(1);
1da177e4
LT
12576
12577 /* Enable seeprom accesses. */
12578 tw32_f(GRC_LOCAL_CTRL,
12579 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12580 udelay(100);
12581
12582 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12583 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12584 tg3_flag_set(tp, NVRAM);
1da177e4 12585
ec41c7df 12586 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12587 netdev_warn(tp->dev,
12588 "Cannot get nvram lock, %s failed\n",
05dbe005 12589 __func__);
ec41c7df
MC
12590 return;
12591 }
e6af301b 12592 tg3_enable_nvram_access(tp);
1da177e4 12593
989a9d23
MC
12594 tp->nvram_size = 0;
12595
361b4ac2
MC
12596 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12597 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12598 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12599 tg3_get_5755_nvram_info(tp);
d30cdd28 12600 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12601 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12602 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12603 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12604 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12605 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12606 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12607 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12608 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12609 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12610 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12611 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12612 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12613 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12614 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12615 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12616 else
12617 tg3_get_nvram_info(tp);
12618
989a9d23
MC
12619 if (tp->nvram_size == 0)
12620 tg3_get_nvram_size(tp);
1da177e4 12621
e6af301b 12622 tg3_disable_nvram_access(tp);
381291b7 12623 tg3_nvram_unlock(tp);
1da177e4
LT
12624
12625 } else {
63c3a66f
JP
12626 tg3_flag_clear(tp, NVRAM);
12627 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12628
12629 tg3_get_eeprom_size(tp);
12630 }
12631}
12632
1da177e4
LT
12633static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12634 u32 offset, u32 len, u8 *buf)
12635{
12636 int i, j, rc = 0;
12637 u32 val;
12638
12639 for (i = 0; i < len; i += 4) {
b9fc7dc5 12640 u32 addr;
a9dc529d 12641 __be32 data;
1da177e4
LT
12642
12643 addr = offset + i;
12644
12645 memcpy(&data, buf + i, 4);
12646
62cedd11
MC
12647 /*
12648 * The SEEPROM interface expects the data to always be opposite
12649 * the native endian format. We accomplish this by reversing
12650 * all the operations that would have been performed on the
12651 * data from a call to tg3_nvram_read_be32().
12652 */
12653 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12654
12655 val = tr32(GRC_EEPROM_ADDR);
12656 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12657
12658 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12659 EEPROM_ADDR_READ);
12660 tw32(GRC_EEPROM_ADDR, val |
12661 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12662 (addr & EEPROM_ADDR_ADDR_MASK) |
12663 EEPROM_ADDR_START |
12664 EEPROM_ADDR_WRITE);
6aa20a22 12665
9d57f01c 12666 for (j = 0; j < 1000; j++) {
1da177e4
LT
12667 val = tr32(GRC_EEPROM_ADDR);
12668
12669 if (val & EEPROM_ADDR_COMPLETE)
12670 break;
9d57f01c 12671 msleep(1);
1da177e4
LT
12672 }
12673 if (!(val & EEPROM_ADDR_COMPLETE)) {
12674 rc = -EBUSY;
12675 break;
12676 }
12677 }
12678
12679 return rc;
12680}
12681
12682/* offset and length are dword aligned */
12683static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12684 u8 *buf)
12685{
12686 int ret = 0;
12687 u32 pagesize = tp->nvram_pagesize;
12688 u32 pagemask = pagesize - 1;
12689 u32 nvram_cmd;
12690 u8 *tmp;
12691
12692 tmp = kmalloc(pagesize, GFP_KERNEL);
12693 if (tmp == NULL)
12694 return -ENOMEM;
12695
12696 while (len) {
12697 int j;
e6af301b 12698 u32 phy_addr, page_off, size;
1da177e4
LT
12699
12700 phy_addr = offset & ~pagemask;
6aa20a22 12701
1da177e4 12702 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12703 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12704 (__be32 *) (tmp + j));
12705 if (ret)
1da177e4
LT
12706 break;
12707 }
12708 if (ret)
12709 break;
12710
c6cdf436 12711 page_off = offset & pagemask;
1da177e4
LT
12712 size = pagesize;
12713 if (len < size)
12714 size = len;
12715
12716 len -= size;
12717
12718 memcpy(tmp + page_off, buf, size);
12719
12720 offset = offset + (pagesize - page_off);
12721
e6af301b 12722 tg3_enable_nvram_access(tp);
1da177e4
LT
12723
12724 /*
12725 * Before we can erase the flash page, we need
12726 * to issue a special "write enable" command.
12727 */
12728 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12729
12730 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12731 break;
12732
12733 /* Erase the target page */
12734 tw32(NVRAM_ADDR, phy_addr);
12735
12736 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12737 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12738
c6cdf436 12739 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12740 break;
12741
12742 /* Issue another write enable to start the write. */
12743 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12744
12745 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12746 break;
12747
12748 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12749 __be32 data;
1da177e4 12750
b9fc7dc5 12751 data = *((__be32 *) (tmp + j));
a9dc529d 12752
b9fc7dc5 12753 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12754
12755 tw32(NVRAM_ADDR, phy_addr + j);
12756
12757 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12758 NVRAM_CMD_WR;
12759
12760 if (j == 0)
12761 nvram_cmd |= NVRAM_CMD_FIRST;
12762 else if (j == (pagesize - 4))
12763 nvram_cmd |= NVRAM_CMD_LAST;
12764
12765 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12766 break;
12767 }
12768 if (ret)
12769 break;
12770 }
12771
12772 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12773 tg3_nvram_exec_cmd(tp, nvram_cmd);
12774
12775 kfree(tmp);
12776
12777 return ret;
12778}
12779
12780/* offset and length are dword aligned */
12781static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12782 u8 *buf)
12783{
12784 int i, ret = 0;
12785
12786 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12787 u32 page_off, phy_addr, nvram_cmd;
12788 __be32 data;
1da177e4
LT
12789
12790 memcpy(&data, buf + i, 4);
b9fc7dc5 12791 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12792
c6cdf436 12793 page_off = offset % tp->nvram_pagesize;
1da177e4 12794
1820180b 12795 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12796
12797 tw32(NVRAM_ADDR, phy_addr);
12798
12799 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12800
c6cdf436 12801 if (page_off == 0 || i == 0)
1da177e4 12802 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12803 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12804 nvram_cmd |= NVRAM_CMD_LAST;
12805
12806 if (i == (len - 4))
12807 nvram_cmd |= NVRAM_CMD_LAST;
12808
321d32a0 12809 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12810 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12811 (tp->nvram_jedecnum == JEDEC_ST) &&
12812 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12813
12814 if ((ret = tg3_nvram_exec_cmd(tp,
12815 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12816 NVRAM_CMD_DONE)))
12817
12818 break;
12819 }
63c3a66f 12820 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12821 /* We always do complete word writes to eeprom. */
12822 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12823 }
12824
12825 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12826 break;
12827 }
12828 return ret;
12829}
12830
12831/* offset and length are dword aligned */
12832static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12833{
12834 int ret;
12835
63c3a66f 12836 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12837 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12838 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12839 udelay(40);
12840 }
12841
63c3a66f 12842 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12843 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12844 } else {
1da177e4
LT
12845 u32 grc_mode;
12846
ec41c7df
MC
12847 ret = tg3_nvram_lock(tp);
12848 if (ret)
12849 return ret;
1da177e4 12850
e6af301b 12851 tg3_enable_nvram_access(tp);
63c3a66f 12852 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12853 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12854
12855 grc_mode = tr32(GRC_MODE);
12856 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12857
63c3a66f 12858 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12859 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12860 buf);
859a5887 12861 } else {
1da177e4
LT
12862 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12863 buf);
12864 }
12865
12866 grc_mode = tr32(GRC_MODE);
12867 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12868
e6af301b 12869 tg3_disable_nvram_access(tp);
1da177e4
LT
12870 tg3_nvram_unlock(tp);
12871 }
12872
63c3a66f 12873 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12874 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12875 udelay(40);
12876 }
12877
12878 return ret;
12879}
12880
12881struct subsys_tbl_ent {
12882 u16 subsys_vendor, subsys_devid;
12883 u32 phy_id;
12884};
12885
24daf2b0 12886static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12887 /* Broadcom boards. */
24daf2b0 12888 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12889 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12890 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12891 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12892 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12893 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12894 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12895 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12896 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12897 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12898 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12899 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12900 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12901 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12902 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12903 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12904 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12905 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12906 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12907 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12908 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12909 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12910
12911 /* 3com boards. */
24daf2b0 12912 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12913 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12914 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12915 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12916 { TG3PCI_SUBVENDOR_ID_3COM,
12917 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12918 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12919 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12920 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12921 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12922
12923 /* DELL boards. */
24daf2b0 12924 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12925 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12926 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12927 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12928 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12929 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12930 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12931 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12932
12933 /* Compaq boards. */
24daf2b0 12934 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12935 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12936 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12937 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12938 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12939 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12940 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12941 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12942 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12943 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12944
12945 /* IBM boards. */
24daf2b0
MC
12946 { TG3PCI_SUBVENDOR_ID_IBM,
12947 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12948};
12949
24daf2b0 12950static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12951{
12952 int i;
12953
12954 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12955 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12956 tp->pdev->subsystem_vendor) &&
12957 (subsys_id_to_phy_id[i].subsys_devid ==
12958 tp->pdev->subsystem_device))
12959 return &subsys_id_to_phy_id[i];
12960 }
12961 return NULL;
12962}
12963
7d0c41ef 12964static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12965{
1da177e4 12966 u32 val;
f49639e6 12967
79eb6904 12968 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12969 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12970
a85feb8c 12971 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12972 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12973 tg3_flag_set(tp, WOL_CAP);
72b845e0 12974
b5d3772c 12975 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12976 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12977 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12978 tg3_flag_set(tp, IS_NIC);
9d26e213 12979 }
0527ba35
MC
12980 val = tr32(VCPU_CFGSHDW);
12981 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12982 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12983 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12984 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12985 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12986 device_set_wakeup_enable(&tp->pdev->dev, true);
12987 }
05ac4cb7 12988 goto done;
b5d3772c
MC
12989 }
12990
1da177e4
LT
12991 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12992 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12993 u32 nic_cfg, led_cfg;
a9daf367 12994 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12995 int eeprom_phy_serdes = 0;
1da177e4
LT
12996
12997 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12998 tp->nic_sram_data_cfg = nic_cfg;
12999
13000 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13001 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13002 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13003 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13004 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13005 (ver > 0) && (ver < 0x100))
13006 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13007
a9daf367
MC
13008 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13009 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13010
1da177e4
LT
13011 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13012 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13013 eeprom_phy_serdes = 1;
13014
13015 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13016 if (nic_phy_id != 0) {
13017 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13018 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13019
13020 eeprom_phy_id = (id1 >> 16) << 10;
13021 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13022 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13023 } else
13024 eeprom_phy_id = 0;
13025
7d0c41ef 13026 tp->phy_id = eeprom_phy_id;
747e8f8b 13027 if (eeprom_phy_serdes) {
63c3a66f 13028 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13029 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13030 else
f07e9af3 13031 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13032 }
7d0c41ef 13033
63c3a66f 13034 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13035 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13036 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13037 else
1da177e4
LT
13038 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13039
13040 switch (led_cfg) {
13041 default:
13042 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13043 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13044 break;
13045
13046 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13047 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13048 break;
13049
13050 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13051 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13052
13053 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13054 * read on some older 5700/5701 bootcode.
13055 */
13056 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13057 ASIC_REV_5700 ||
13058 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13059 ASIC_REV_5701)
13060 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13061
1da177e4
LT
13062 break;
13063
13064 case SHASTA_EXT_LED_SHARED:
13065 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13066 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13067 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13068 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13069 LED_CTRL_MODE_PHY_2);
13070 break;
13071
13072 case SHASTA_EXT_LED_MAC:
13073 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13074 break;
13075
13076 case SHASTA_EXT_LED_COMBO:
13077 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13078 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13079 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13080 LED_CTRL_MODE_PHY_2);
13081 break;
13082
855e1111 13083 }
1da177e4
LT
13084
13085 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13087 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13088 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13089
b2a5c19c
MC
13090 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13091 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13092
9d26e213 13093 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13094 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13095 if ((tp->pdev->subsystem_vendor ==
13096 PCI_VENDOR_ID_ARIMA) &&
13097 (tp->pdev->subsystem_device == 0x205a ||
13098 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13099 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13100 } else {
63c3a66f
JP
13101 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13102 tg3_flag_set(tp, IS_NIC);
9d26e213 13103 }
1da177e4
LT
13104
13105 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13106 tg3_flag_set(tp, ENABLE_ASF);
13107 if (tg3_flag(tp, 5750_PLUS))
13108 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13109 }
b2b98d4a
MC
13110
13111 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13112 tg3_flag(tp, 5750_PLUS))
13113 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13114
f07e9af3 13115 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13116 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13117 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13118
63c3a66f 13119 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13120 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13121 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13122 device_set_wakeup_enable(&tp->pdev->dev, true);
13123 }
0527ba35 13124
1da177e4 13125 if (cfg2 & (1 << 17))
f07e9af3 13126 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13127
13128 /* serdes signal pre-emphasis in register 0x590 set by */
13129 /* bootcode if bit 18 is set */
13130 if (cfg2 & (1 << 18))
f07e9af3 13131 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13132
63c3a66f
JP
13133 if ((tg3_flag(tp, 57765_PLUS) ||
13134 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13135 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13136 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13137 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13138
63c3a66f 13139 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13140 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13141 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13142 u32 cfg3;
13143
13144 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13145 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13146 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13147 }
a9daf367 13148
14417063 13149 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13150 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13151 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13152 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13153 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13154 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13155 }
05ac4cb7 13156done:
63c3a66f 13157 if (tg3_flag(tp, WOL_CAP))
43067ed8 13158 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13159 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13160 else
13161 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13162}
13163
b2a5c19c
MC
13164static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13165{
13166 int i;
13167 u32 val;
13168
13169 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13170 tw32(OTP_CTRL, cmd);
13171
13172 /* Wait for up to 1 ms for command to execute. */
13173 for (i = 0; i < 100; i++) {
13174 val = tr32(OTP_STATUS);
13175 if (val & OTP_STATUS_CMD_DONE)
13176 break;
13177 udelay(10);
13178 }
13179
13180 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13181}
13182
13183/* Read the gphy configuration from the OTP region of the chip. The gphy
13184 * configuration is a 32-bit value that straddles the alignment boundary.
13185 * We do two 32-bit reads and then shift and merge the results.
13186 */
13187static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13188{
13189 u32 bhalf_otp, thalf_otp;
13190
13191 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13192
13193 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13194 return 0;
13195
13196 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13197
13198 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13199 return 0;
13200
13201 thalf_otp = tr32(OTP_READ_DATA);
13202
13203 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13204
13205 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13206 return 0;
13207
13208 bhalf_otp = tr32(OTP_READ_DATA);
13209
13210 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13211}
13212
e256f8a3
MC
13213static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13214{
13215 u32 adv = ADVERTISED_Autoneg |
13216 ADVERTISED_Pause;
13217
13218 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13219 adv |= ADVERTISED_1000baseT_Half |
13220 ADVERTISED_1000baseT_Full;
13221
13222 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13223 adv |= ADVERTISED_100baseT_Half |
13224 ADVERTISED_100baseT_Full |
13225 ADVERTISED_10baseT_Half |
13226 ADVERTISED_10baseT_Full |
13227 ADVERTISED_TP;
13228 else
13229 adv |= ADVERTISED_FIBRE;
13230
13231 tp->link_config.advertising = adv;
13232 tp->link_config.speed = SPEED_INVALID;
13233 tp->link_config.duplex = DUPLEX_INVALID;
13234 tp->link_config.autoneg = AUTONEG_ENABLE;
13235 tp->link_config.active_speed = SPEED_INVALID;
13236 tp->link_config.active_duplex = DUPLEX_INVALID;
13237 tp->link_config.orig_speed = SPEED_INVALID;
13238 tp->link_config.orig_duplex = DUPLEX_INVALID;
13239 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13240}
13241
7d0c41ef
MC
13242static int __devinit tg3_phy_probe(struct tg3 *tp)
13243{
13244 u32 hw_phy_id_1, hw_phy_id_2;
13245 u32 hw_phy_id, hw_phy_id_masked;
13246 int err;
1da177e4 13247
e256f8a3 13248 /* flow control autonegotiation is default behavior */
63c3a66f 13249 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13250 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13251
63c3a66f 13252 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13253 return tg3_phy_init(tp);
13254
1da177e4 13255 /* Reading the PHY ID register can conflict with ASF
877d0310 13256 * firmware access to the PHY hardware.
1da177e4
LT
13257 */
13258 err = 0;
63c3a66f 13259 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13260 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13261 } else {
13262 /* Now read the physical PHY_ID from the chip and verify
13263 * that it is sane. If it doesn't look good, we fall back
13264 * to either the hard-coded table based PHY_ID and failing
13265 * that the value found in the eeprom area.
13266 */
13267 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13268 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13269
13270 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13271 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13272 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13273
79eb6904 13274 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13275 }
13276
79eb6904 13277 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13278 tp->phy_id = hw_phy_id;
79eb6904 13279 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13280 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13281 else
f07e9af3 13282 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13283 } else {
79eb6904 13284 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13285 /* Do nothing, phy ID already set up in
13286 * tg3_get_eeprom_hw_cfg().
13287 */
1da177e4
LT
13288 } else {
13289 struct subsys_tbl_ent *p;
13290
13291 /* No eeprom signature? Try the hardcoded
13292 * subsys device table.
13293 */
24daf2b0 13294 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13295 if (!p)
13296 return -ENODEV;
13297
13298 tp->phy_id = p->phy_id;
13299 if (!tp->phy_id ||
79eb6904 13300 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13301 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13302 }
13303 }
13304
a6b68dab 13305 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13306 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13307 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13308 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13309 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13310 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13311 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13312 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13313
e256f8a3
MC
13314 tg3_phy_init_link_config(tp);
13315
f07e9af3 13316 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13317 !tg3_flag(tp, ENABLE_APE) &&
13318 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 13319 u32 bmsr, mask;
1da177e4
LT
13320
13321 tg3_readphy(tp, MII_BMSR, &bmsr);
13322 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13323 (bmsr & BMSR_LSTATUS))
13324 goto skip_phy_reset;
6aa20a22 13325
1da177e4
LT
13326 err = tg3_phy_reset(tp);
13327 if (err)
13328 return err;
13329
42b64a45 13330 tg3_phy_set_wirespeed(tp);
1da177e4 13331
3600d918
MC
13332 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13333 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13334 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13335 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
13336 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13337 tp->link_config.flowctrl);
1da177e4
LT
13338
13339 tg3_writephy(tp, MII_BMCR,
13340 BMCR_ANENABLE | BMCR_ANRESTART);
13341 }
1da177e4
LT
13342 }
13343
13344skip_phy_reset:
79eb6904 13345 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13346 err = tg3_init_5401phy_dsp(tp);
13347 if (err)
13348 return err;
1da177e4 13349
1da177e4
LT
13350 err = tg3_init_5401phy_dsp(tp);
13351 }
13352
1da177e4
LT
13353 return err;
13354}
13355
184b8904 13356static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13357{
a4a8bb15 13358 u8 *vpd_data;
4181b2c8 13359 unsigned int block_end, rosize, len;
535a490e 13360 u32 vpdlen;
184b8904 13361 int j, i = 0;
a4a8bb15 13362
535a490e 13363 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13364 if (!vpd_data)
13365 goto out_no_vpd;
1da177e4 13366
535a490e 13367 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13368 if (i < 0)
13369 goto out_not_found;
1da177e4 13370
4181b2c8
MC
13371 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13372 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13373 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13374
535a490e 13375 if (block_end > vpdlen)
4181b2c8 13376 goto out_not_found;
af2c6a4a 13377
184b8904
MC
13378 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13379 PCI_VPD_RO_KEYWORD_MFR_ID);
13380 if (j > 0) {
13381 len = pci_vpd_info_field_size(&vpd_data[j]);
13382
13383 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13384 if (j + len > block_end || len != 4 ||
13385 memcmp(&vpd_data[j], "1028", 4))
13386 goto partno;
13387
13388 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13389 PCI_VPD_RO_KEYWORD_VENDOR0);
13390 if (j < 0)
13391 goto partno;
13392
13393 len = pci_vpd_info_field_size(&vpd_data[j]);
13394
13395 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13396 if (j + len > block_end)
13397 goto partno;
13398
13399 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13400 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13401 }
13402
13403partno:
4181b2c8
MC
13404 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13405 PCI_VPD_RO_KEYWORD_PARTNO);
13406 if (i < 0)
13407 goto out_not_found;
af2c6a4a 13408
4181b2c8 13409 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13410
4181b2c8
MC
13411 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13412 if (len > TG3_BPN_SIZE ||
535a490e 13413 (len + i) > vpdlen)
4181b2c8 13414 goto out_not_found;
1da177e4 13415
4181b2c8 13416 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13417
1da177e4 13418out_not_found:
a4a8bb15 13419 kfree(vpd_data);
37a949c5 13420 if (tp->board_part_number[0])
a4a8bb15
MC
13421 return;
13422
13423out_no_vpd:
37a949c5
MC
13424 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13425 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13426 strcpy(tp->board_part_number, "BCM5717");
13427 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13428 strcpy(tp->board_part_number, "BCM5718");
13429 else
13430 goto nomatch;
13431 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13432 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13433 strcpy(tp->board_part_number, "BCM57780");
13434 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13435 strcpy(tp->board_part_number, "BCM57760");
13436 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13437 strcpy(tp->board_part_number, "BCM57790");
13438 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13439 strcpy(tp->board_part_number, "BCM57788");
13440 else
13441 goto nomatch;
13442 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13443 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13444 strcpy(tp->board_part_number, "BCM57761");
13445 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13446 strcpy(tp->board_part_number, "BCM57765");
13447 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13448 strcpy(tp->board_part_number, "BCM57781");
13449 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13450 strcpy(tp->board_part_number, "BCM57785");
13451 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13452 strcpy(tp->board_part_number, "BCM57791");
13453 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13454 strcpy(tp->board_part_number, "BCM57795");
13455 else
13456 goto nomatch;
13457 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13458 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13459 } else {
13460nomatch:
b5d3772c 13461 strcpy(tp->board_part_number, "none");
37a949c5 13462 }
1da177e4
LT
13463}
13464
9c8a620e
MC
13465static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13466{
13467 u32 val;
13468
e4f34110 13469 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13470 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13471 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13472 val != 0)
13473 return 0;
13474
13475 return 1;
13476}
13477
acd9c119
MC
13478static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13479{
ff3a7cb2 13480 u32 val, offset, start, ver_offset;
75f9936e 13481 int i, dst_off;
ff3a7cb2 13482 bool newver = false;
acd9c119
MC
13483
13484 if (tg3_nvram_read(tp, 0xc, &offset) ||
13485 tg3_nvram_read(tp, 0x4, &start))
13486 return;
13487
13488 offset = tg3_nvram_logical_addr(tp, offset);
13489
ff3a7cb2 13490 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13491 return;
13492
ff3a7cb2
MC
13493 if ((val & 0xfc000000) == 0x0c000000) {
13494 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13495 return;
13496
ff3a7cb2
MC
13497 if (val == 0)
13498 newver = true;
13499 }
13500
75f9936e
MC
13501 dst_off = strlen(tp->fw_ver);
13502
ff3a7cb2 13503 if (newver) {
75f9936e
MC
13504 if (TG3_VER_SIZE - dst_off < 16 ||
13505 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13506 return;
13507
13508 offset = offset + ver_offset - start;
13509 for (i = 0; i < 16; i += 4) {
13510 __be32 v;
13511 if (tg3_nvram_read_be32(tp, offset + i, &v))
13512 return;
13513
75f9936e 13514 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13515 }
13516 } else {
13517 u32 major, minor;
13518
13519 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13520 return;
13521
13522 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13523 TG3_NVM_BCVER_MAJSFT;
13524 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13525 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13526 "v%d.%02d", major, minor);
acd9c119
MC
13527 }
13528}
13529
a6f6cb1c
MC
13530static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13531{
13532 u32 val, major, minor;
13533
13534 /* Use native endian representation */
13535 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13536 return;
13537
13538 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13539 TG3_NVM_HWSB_CFG1_MAJSFT;
13540 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13541 TG3_NVM_HWSB_CFG1_MINSFT;
13542
13543 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13544}
13545
dfe00d7d
MC
13546static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13547{
13548 u32 offset, major, minor, build;
13549
75f9936e 13550 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13551
13552 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13553 return;
13554
13555 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13556 case TG3_EEPROM_SB_REVISION_0:
13557 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13558 break;
13559 case TG3_EEPROM_SB_REVISION_2:
13560 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13561 break;
13562 case TG3_EEPROM_SB_REVISION_3:
13563 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13564 break;
a4153d40
MC
13565 case TG3_EEPROM_SB_REVISION_4:
13566 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13567 break;
13568 case TG3_EEPROM_SB_REVISION_5:
13569 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13570 break;
bba226ac
MC
13571 case TG3_EEPROM_SB_REVISION_6:
13572 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13573 break;
dfe00d7d
MC
13574 default:
13575 return;
13576 }
13577
e4f34110 13578 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13579 return;
13580
13581 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13582 TG3_EEPROM_SB_EDH_BLD_SHFT;
13583 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13584 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13585 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13586
13587 if (minor > 99 || build > 26)
13588 return;
13589
75f9936e
MC
13590 offset = strlen(tp->fw_ver);
13591 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13592 " v%d.%02d", major, minor);
dfe00d7d
MC
13593
13594 if (build > 0) {
75f9936e
MC
13595 offset = strlen(tp->fw_ver);
13596 if (offset < TG3_VER_SIZE - 1)
13597 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13598 }
13599}
13600
acd9c119 13601static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13602{
13603 u32 val, offset, start;
acd9c119 13604 int i, vlen;
9c8a620e
MC
13605
13606 for (offset = TG3_NVM_DIR_START;
13607 offset < TG3_NVM_DIR_END;
13608 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13609 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13610 return;
13611
9c8a620e
MC
13612 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13613 break;
13614 }
13615
13616 if (offset == TG3_NVM_DIR_END)
13617 return;
13618
63c3a66f 13619 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13620 start = 0x08000000;
e4f34110 13621 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13622 return;
13623
e4f34110 13624 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13625 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13626 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13627 return;
13628
13629 offset += val - start;
13630
acd9c119 13631 vlen = strlen(tp->fw_ver);
9c8a620e 13632
acd9c119
MC
13633 tp->fw_ver[vlen++] = ',';
13634 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13635
13636 for (i = 0; i < 4; i++) {
a9dc529d
MC
13637 __be32 v;
13638 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13639 return;
13640
b9fc7dc5 13641 offset += sizeof(v);
c4e6575c 13642
acd9c119
MC
13643 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13644 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13645 break;
c4e6575c 13646 }
9c8a620e 13647
acd9c119
MC
13648 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13649 vlen += sizeof(v);
c4e6575c 13650 }
acd9c119
MC
13651}
13652
7fd76445
MC
13653static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13654{
13655 int vlen;
13656 u32 apedata;
ecc79648 13657 char *fwtype;
7fd76445 13658
63c3a66f 13659 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13660 return;
13661
13662 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13663 if (apedata != APE_SEG_SIG_MAGIC)
13664 return;
13665
13666 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13667 if (!(apedata & APE_FW_STATUS_READY))
13668 return;
13669
13670 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13671
dc6d0744 13672 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13673 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13674 fwtype = "NCSI";
dc6d0744 13675 } else {
ecc79648 13676 fwtype = "DASH";
dc6d0744 13677 }
ecc79648 13678
7fd76445
MC
13679 vlen = strlen(tp->fw_ver);
13680
ecc79648
MC
13681 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13682 fwtype,
7fd76445
MC
13683 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13684 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13685 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13686 (apedata & APE_FW_VERSION_BLDMSK));
13687}
13688
acd9c119
MC
13689static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13690{
13691 u32 val;
75f9936e 13692 bool vpd_vers = false;
acd9c119 13693
75f9936e
MC
13694 if (tp->fw_ver[0] != 0)
13695 vpd_vers = true;
df259d8c 13696
63c3a66f 13697 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13698 strcat(tp->fw_ver, "sb");
df259d8c
MC
13699 return;
13700 }
13701
acd9c119
MC
13702 if (tg3_nvram_read(tp, 0, &val))
13703 return;
13704
13705 if (val == TG3_EEPROM_MAGIC)
13706 tg3_read_bc_ver(tp);
13707 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13708 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13709 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13710 tg3_read_hwsb_ver(tp);
acd9c119
MC
13711 else
13712 return;
13713
c9cab24e 13714 if (vpd_vers)
75f9936e 13715 goto done;
acd9c119 13716
c9cab24e
MC
13717 if (tg3_flag(tp, ENABLE_APE)) {
13718 if (tg3_flag(tp, ENABLE_ASF))
13719 tg3_read_dash_ver(tp);
13720 } else if (tg3_flag(tp, ENABLE_ASF)) {
13721 tg3_read_mgmtfw_ver(tp);
13722 }
9c8a620e 13723
75f9936e 13724done:
9c8a620e 13725 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13726}
13727
7544b097
MC
13728static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13729
7cb32cf2
MC
13730static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13731{
63c3a66f 13732 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13733 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13734 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13735 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13736 else
de9f5230 13737 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13738}
13739
4143470c 13740static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13741 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13742 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13743 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13744 { },
13745};
13746
1da177e4
LT
13747static int __devinit tg3_get_invariants(struct tg3 *tp)
13748{
1da177e4 13749 u32 misc_ctrl_reg;
1da177e4
LT
13750 u32 pci_state_reg, grc_misc_cfg;
13751 u32 val;
13752 u16 pci_cmd;
5e7dfd0f 13753 int err;
1da177e4 13754
1da177e4
LT
13755 /* Force memory write invalidate off. If we leave it on,
13756 * then on 5700_BX chips we have to enable a workaround.
13757 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13758 * to match the cacheline size. The Broadcom driver have this
13759 * workaround but turns MWI off all the times so never uses
13760 * it. This seems to suggest that the workaround is insufficient.
13761 */
13762 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13763 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13764 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13765
16821285
MC
13766 /* Important! -- Make sure register accesses are byteswapped
13767 * correctly. Also, for those chips that require it, make
13768 * sure that indirect register accesses are enabled before
13769 * the first operation.
1da177e4
LT
13770 */
13771 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13772 &misc_ctrl_reg);
16821285
MC
13773 tp->misc_host_ctrl |= (misc_ctrl_reg &
13774 MISC_HOST_CTRL_CHIPREV);
13775 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13776 tp->misc_host_ctrl);
1da177e4
LT
13777
13778 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13779 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13780 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13781 u32 prod_id_asic_rev;
13782
5001e2f6
MC
13783 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13784 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13785 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13786 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13787 pci_read_config_dword(tp->pdev,
13788 TG3PCI_GEN2_PRODID_ASICREV,
13789 &prod_id_asic_rev);
b703df6f
MC
13790 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13791 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13792 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13793 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13794 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13795 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13796 pci_read_config_dword(tp->pdev,
13797 TG3PCI_GEN15_PRODID_ASICREV,
13798 &prod_id_asic_rev);
f6eb9b1f
MC
13799 else
13800 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13801 &prod_id_asic_rev);
13802
321d32a0 13803 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13804 }
1da177e4 13805
ff645bec
MC
13806 /* Wrong chip ID in 5752 A0. This code can be removed later
13807 * as A0 is not in production.
13808 */
13809 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13810 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13811
6892914f
MC
13812 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13813 * we need to disable memory and use config. cycles
13814 * only to access all registers. The 5702/03 chips
13815 * can mistakenly decode the special cycles from the
13816 * ICH chipsets as memory write cycles, causing corruption
13817 * of register and memory space. Only certain ICH bridges
13818 * will drive special cycles with non-zero data during the
13819 * address phase which can fall within the 5703's address
13820 * range. This is not an ICH bug as the PCI spec allows
13821 * non-zero address during special cycles. However, only
13822 * these ICH bridges are known to drive non-zero addresses
13823 * during special cycles.
13824 *
13825 * Since special cycles do not cross PCI bridges, we only
13826 * enable this workaround if the 5703 is on the secondary
13827 * bus of these ICH bridges.
13828 */
13829 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13830 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13831 static struct tg3_dev_id {
13832 u32 vendor;
13833 u32 device;
13834 u32 rev;
13835 } ich_chipsets[] = {
13836 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13837 PCI_ANY_ID },
13838 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13839 PCI_ANY_ID },
13840 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13841 0xa },
13842 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13843 PCI_ANY_ID },
13844 { },
13845 };
13846 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13847 struct pci_dev *bridge = NULL;
13848
13849 while (pci_id->vendor != 0) {
13850 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13851 bridge);
13852 if (!bridge) {
13853 pci_id++;
13854 continue;
13855 }
13856 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13857 if (bridge->revision > pci_id->rev)
6892914f
MC
13858 continue;
13859 }
13860 if (bridge->subordinate &&
13861 (bridge->subordinate->number ==
13862 tp->pdev->bus->number)) {
63c3a66f 13863 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13864 pci_dev_put(bridge);
13865 break;
13866 }
13867 }
13868 }
13869
6ff6f81d 13870 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13871 static struct tg3_dev_id {
13872 u32 vendor;
13873 u32 device;
13874 } bridge_chipsets[] = {
13875 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13876 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13877 { },
13878 };
13879 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13880 struct pci_dev *bridge = NULL;
13881
13882 while (pci_id->vendor != 0) {
13883 bridge = pci_get_device(pci_id->vendor,
13884 pci_id->device,
13885 bridge);
13886 if (!bridge) {
13887 pci_id++;
13888 continue;
13889 }
13890 if (bridge->subordinate &&
13891 (bridge->subordinate->number <=
13892 tp->pdev->bus->number) &&
13893 (bridge->subordinate->subordinate >=
13894 tp->pdev->bus->number)) {
63c3a66f 13895 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13896 pci_dev_put(bridge);
13897 break;
13898 }
13899 }
13900 }
13901
4a29cc2e
MC
13902 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13903 * DMA addresses > 40-bit. This bridge may have other additional
13904 * 57xx devices behind it in some 4-port NIC designs for example.
13905 * Any tg3 device found behind the bridge will also need the 40-bit
13906 * DMA workaround.
13907 */
a4e2b347
MC
13908 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13909 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13910 tg3_flag_set(tp, 5780_CLASS);
13911 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13912 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13913 } else {
4a29cc2e
MC
13914 struct pci_dev *bridge = NULL;
13915
13916 do {
13917 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13918 PCI_DEVICE_ID_SERVERWORKS_EPB,
13919 bridge);
13920 if (bridge && bridge->subordinate &&
13921 (bridge->subordinate->number <=
13922 tp->pdev->bus->number) &&
13923 (bridge->subordinate->subordinate >=
13924 tp->pdev->bus->number)) {
63c3a66f 13925 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13926 pci_dev_put(bridge);
13927 break;
13928 }
13929 } while (bridge);
13930 }
4cf78e4f 13931
f6eb9b1f 13932 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13933 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13934 tp->pdev_peer = tg3_find_peer(tp);
13935
c885e824 13936 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13937 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13938 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13939 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13940
13941 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13942 tg3_flag(tp, 5717_PLUS))
13943 tg3_flag_set(tp, 57765_PLUS);
c885e824 13944
321d32a0
MC
13945 /* Intentionally exclude ASIC_REV_5906 */
13946 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13947 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13949 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13950 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13951 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13952 tg3_flag(tp, 57765_PLUS))
13953 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13954
13955 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13957 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13958 tg3_flag(tp, 5755_PLUS) ||
13959 tg3_flag(tp, 5780_CLASS))
13960 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13961
6ff6f81d 13962 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13963 tg3_flag(tp, 5750_PLUS))
13964 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13965
507399f1 13966 /* Determine TSO capabilities */
a0512944 13967 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 13968 ; /* Do nothing. HW bug. */
63c3a66f
JP
13969 else if (tg3_flag(tp, 57765_PLUS))
13970 tg3_flag_set(tp, HW_TSO_3);
13971 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13972 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13973 tg3_flag_set(tp, HW_TSO_2);
13974 else if (tg3_flag(tp, 5750_PLUS)) {
13975 tg3_flag_set(tp, HW_TSO_1);
13976 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13977 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13978 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13979 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13980 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13981 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13982 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13983 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13984 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13985 tp->fw_needed = FIRMWARE_TG3TSO5;
13986 else
13987 tp->fw_needed = FIRMWARE_TG3TSO;
13988 }
13989
dabc5c67 13990 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13991 if (tg3_flag(tp, HW_TSO_1) ||
13992 tg3_flag(tp, HW_TSO_2) ||
13993 tg3_flag(tp, HW_TSO_3) ||
dabc5c67
MC
13994 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13995 tg3_flag_set(tp, TSO_CAPABLE);
13996 else {
13997 tg3_flag_clear(tp, TSO_CAPABLE);
13998 tg3_flag_clear(tp, TSO_BUG);
13999 tp->fw_needed = NULL;
14000 }
14001
14002 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14003 tp->fw_needed = FIRMWARE_TG3;
14004
507399f1
MC
14005 tp->irq_max = 1;
14006
63c3a66f
JP
14007 if (tg3_flag(tp, 5750_PLUS)) {
14008 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14009 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14010 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14011 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14012 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14013 tp->pdev_peer == tp->pdev))
63c3a66f 14014 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14015
63c3a66f 14016 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14017 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14018 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14019 }
4f125f42 14020
63c3a66f
JP
14021 if (tg3_flag(tp, 57765_PLUS)) {
14022 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
14023 tp->irq_max = TG3_IRQ_MAX_VECS;
14024 }
f6eb9b1f 14025 }
0e1406dd 14026
2ffcc981 14027 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14028 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14029
e31aa987
MC
14030 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
14031 tg3_flag_set(tp, 4K_FIFO_LIMIT);
14032
63c3a66f
JP
14033 if (tg3_flag(tp, 5717_PLUS))
14034 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14035
63c3a66f 14036 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14037 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14038 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14039
63c3a66f
JP
14040 if (!tg3_flag(tp, 5705_PLUS) ||
14041 tg3_flag(tp, 5780_CLASS) ||
14042 tg3_flag(tp, USE_JUMBO_BDFLAG))
14043 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14044
52f4490c
MC
14045 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14046 &pci_state_reg);
14047
708ebb3a 14048 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14049 u16 lnkctl;
14050
63c3a66f 14051 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14052
cf79003d 14053 tp->pcie_readrq = 4096;
d78b59f5
MC
14054 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14055 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 14056 tp->pcie_readrq = 2048;
cf79003d
MC
14057
14058 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 14059
5e7dfd0f 14060 pci_read_config_word(tp->pdev,
708ebb3a 14061 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14062 &lnkctl);
14063 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14064 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14065 ASIC_REV_5906) {
63c3a66f 14066 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14067 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14068 }
5e7dfd0f 14069 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14070 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14071 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14072 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14073 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14074 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14075 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14076 }
52f4490c 14077 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14078 /* BCM5785 devices are effectively PCIe devices, and should
14079 * follow PCIe codepaths, but do not have a PCIe capabilities
14080 * section.
93a700a9 14081 */
63c3a66f
JP
14082 tg3_flag_set(tp, PCI_EXPRESS);
14083 } else if (!tg3_flag(tp, 5705_PLUS) ||
14084 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14085 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14086 if (!tp->pcix_cap) {
2445e461
MC
14087 dev_err(&tp->pdev->dev,
14088 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14089 return -EIO;
14090 }
14091
14092 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14093 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14094 }
1da177e4 14095
399de50b
MC
14096 /* If we have an AMD 762 or VIA K8T800 chipset, write
14097 * reordering to the mailbox registers done by the host
14098 * controller can cause major troubles. We read back from
14099 * every mailbox register write to force the writes to be
14100 * posted to the chip in order.
14101 */
4143470c 14102 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14103 !tg3_flag(tp, PCI_EXPRESS))
14104 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14105
69fc4053
MC
14106 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14107 &tp->pci_cacheline_sz);
14108 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14109 &tp->pci_lat_timer);
1da177e4
LT
14110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14111 tp->pci_lat_timer < 64) {
14112 tp->pci_lat_timer = 64;
69fc4053
MC
14113 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14114 tp->pci_lat_timer);
1da177e4
LT
14115 }
14116
16821285
MC
14117 /* Important! -- It is critical that the PCI-X hw workaround
14118 * situation is decided before the first MMIO register access.
14119 */
52f4490c
MC
14120 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14121 /* 5700 BX chips need to have their TX producer index
14122 * mailboxes written twice to workaround a bug.
14123 */
63c3a66f 14124 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14125
52f4490c 14126 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14127 *
14128 * The workaround is to use indirect register accesses
14129 * for all chip writes not to mailbox registers.
14130 */
63c3a66f 14131 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14132 u32 pm_reg;
1da177e4 14133
63c3a66f 14134 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14135
14136 /* The chip can have it's power management PCI config
14137 * space registers clobbered due to this bug.
14138 * So explicitly force the chip into D0 here.
14139 */
9974a356
MC
14140 pci_read_config_dword(tp->pdev,
14141 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14142 &pm_reg);
14143 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14144 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14145 pci_write_config_dword(tp->pdev,
14146 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14147 pm_reg);
14148
14149 /* Also, force SERR#/PERR# in PCI command. */
14150 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14151 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14152 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14153 }
14154 }
14155
1da177e4 14156 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14157 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14158 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14159 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14160
14161 /* Chip-specific fixup from Broadcom driver */
14162 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14163 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14164 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14165 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14166 }
14167
1ee582d8 14168 /* Default fast path register access methods */
20094930 14169 tp->read32 = tg3_read32;
1ee582d8 14170 tp->write32 = tg3_write32;
09ee929c 14171 tp->read32_mbox = tg3_read32;
20094930 14172 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14173 tp->write32_tx_mbox = tg3_write32;
14174 tp->write32_rx_mbox = tg3_write32;
14175
14176 /* Various workaround register access methods */
63c3a66f 14177 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14178 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14179 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14180 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14181 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14182 /*
14183 * Back to back register writes can cause problems on these
14184 * chips, the workaround is to read back all reg writes
14185 * except those to mailbox regs.
14186 *
14187 * See tg3_write_indirect_reg32().
14188 */
1ee582d8 14189 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14190 }
14191
63c3a66f 14192 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14193 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14194 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14195 tp->write32_rx_mbox = tg3_write_flush_reg32;
14196 }
20094930 14197
63c3a66f 14198 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14199 tp->read32 = tg3_read_indirect_reg32;
14200 tp->write32 = tg3_write_indirect_reg32;
14201 tp->read32_mbox = tg3_read_indirect_mbox;
14202 tp->write32_mbox = tg3_write_indirect_mbox;
14203 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14204 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14205
14206 iounmap(tp->regs);
22abe310 14207 tp->regs = NULL;
6892914f
MC
14208
14209 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14210 pci_cmd &= ~PCI_COMMAND_MEMORY;
14211 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14212 }
b5d3772c
MC
14213 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14214 tp->read32_mbox = tg3_read32_mbox_5906;
14215 tp->write32_mbox = tg3_write32_mbox_5906;
14216 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14217 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14218 }
6892914f 14219
bbadf503 14220 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14221 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14222 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14223 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14224 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14225
16821285
MC
14226 /* The memory arbiter has to be enabled in order for SRAM accesses
14227 * to succeed. Normally on powerup the tg3 chip firmware will make
14228 * sure it is enabled, but other entities such as system netboot
14229 * code might disable it.
14230 */
14231 val = tr32(MEMARB_MODE);
14232 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14233
69f11c99
MC
14234 if (tg3_flag(tp, PCIX_MODE)) {
14235 pci_read_config_dword(tp->pdev,
14236 tp->pcix_cap + PCI_X_STATUS, &val);
14237 tp->pci_fn = val & 0x7;
14238 } else {
14239 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14240 }
14241
7d0c41ef 14242 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14243 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14244 * determined before calling tg3_set_power_state() so that
14245 * we know whether or not to switch out of Vaux power.
14246 * When the flag is set, it means that GPIO1 is used for eeprom
14247 * write protect and also implies that it is a LOM where GPIOs
14248 * are not used to switch power.
6aa20a22 14249 */
7d0c41ef
MC
14250 tg3_get_eeprom_hw_cfg(tp);
14251
63c3a66f 14252 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14253 /* Allow reads and writes to the
14254 * APE register and memory space.
14255 */
14256 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14257 PCISTATE_ALLOW_APE_SHMEM_WR |
14258 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14259 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14260 pci_state_reg);
c9cab24e
MC
14261
14262 tg3_ape_lock_init(tp);
0d3031d9
MC
14263 }
14264
9936bcf6 14265 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14266 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14267 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14268 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14269 tg3_flag(tp, 57765_PLUS))
14270 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14271
16821285
MC
14272 /* Set up tp->grc_local_ctrl before calling
14273 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14274 * will bring 5700's external PHY out of reset.
314fba34
MC
14275 * It is also used as eeprom write protect on LOMs.
14276 */
14277 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14278 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14279 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14280 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14281 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14282 /* Unused GPIO3 must be driven as output on 5752 because there
14283 * are no pull-up resistors on unused GPIO pins.
14284 */
14285 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14286 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14287
321d32a0 14288 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14289 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14290 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14291 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14292
8d519ab2
MC
14293 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14294 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14295 /* Turn off the debug UART. */
14296 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14297 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14298 /* Keep VMain power. */
14299 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14300 GRC_LCLCTRL_GPIO_OUTPUT0;
14301 }
14302
16821285
MC
14303 /* Switch out of Vaux if it is a NIC */
14304 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14305
1da177e4
LT
14306 /* Derive initial jumbo mode from MTU assigned in
14307 * ether_setup() via the alloc_etherdev() call
14308 */
63c3a66f
JP
14309 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14310 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14311
14312 /* Determine WakeOnLan speed to use. */
14313 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14314 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14315 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14316 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14317 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14318 } else {
63c3a66f 14319 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14320 }
14321
7f97a4bd 14322 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14323 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14324
1da177e4 14325 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14326 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14327 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14328 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14329 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14330 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14331 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14332 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14333
14334 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14335 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14336 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14337 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14338 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14339
63c3a66f 14340 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14341 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14342 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14343 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14344 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14345 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14346 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14347 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14348 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14349 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14350 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14351 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14352 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14353 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14354 } else
f07e9af3 14355 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14356 }
1da177e4 14357
b2a5c19c
MC
14358 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14359 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14360 tp->phy_otp = tg3_read_otp_phycfg(tp);
14361 if (tp->phy_otp == 0)
14362 tp->phy_otp = TG3_OTP_DEFAULT;
14363 }
14364
63c3a66f 14365 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14366 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14367 else
14368 tp->mi_mode = MAC_MI_MODE_BASE;
14369
1da177e4 14370 tp->coalesce_mode = 0;
1da177e4
LT
14371 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14372 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14373 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14374
4d958473
MC
14375 /* Set these bits to enable statistics workaround. */
14376 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14377 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14378 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14379 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14380 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14381 }
14382
321d32a0
MC
14383 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14384 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14385 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14386
158d7abd
MC
14387 err = tg3_mdio_init(tp);
14388 if (err)
14389 return err;
1da177e4
LT
14390
14391 /* Initialize data/descriptor byte/word swapping. */
14392 val = tr32(GRC_MODE);
f2096f94
MC
14393 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14394 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14395 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14396 GRC_MODE_B2HRX_ENABLE |
14397 GRC_MODE_HTX2B_ENABLE |
14398 GRC_MODE_HOST_STACKUP);
14399 else
14400 val &= GRC_MODE_HOST_STACKUP;
14401
1da177e4
LT
14402 tw32(GRC_MODE, val | tp->grc_mode);
14403
14404 tg3_switch_clocks(tp);
14405
14406 /* Clear this out for sanity. */
14407 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14408
14409 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14410 &pci_state_reg);
14411 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14412 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14413 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14414
14415 if (chiprevid == CHIPREV_ID_5701_A0 ||
14416 chiprevid == CHIPREV_ID_5701_B0 ||
14417 chiprevid == CHIPREV_ID_5701_B2 ||
14418 chiprevid == CHIPREV_ID_5701_B5) {
14419 void __iomem *sram_base;
14420
14421 /* Write some dummy words into the SRAM status block
14422 * area, see if it reads back correctly. If the return
14423 * value is bad, force enable the PCIX workaround.
14424 */
14425 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14426
14427 writel(0x00000000, sram_base);
14428 writel(0x00000000, sram_base + 4);
14429 writel(0xffffffff, sram_base + 4);
14430 if (readl(sram_base) != 0x00000000)
63c3a66f 14431 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14432 }
14433 }
14434
14435 udelay(50);
14436 tg3_nvram_init(tp);
14437
14438 grc_misc_cfg = tr32(GRC_MISC_CFG);
14439 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14440
1da177e4
LT
14441 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14442 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14443 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14444 tg3_flag_set(tp, IS_5788);
1da177e4 14445
63c3a66f 14446 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14447 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14448 tg3_flag_set(tp, TAGGED_STATUS);
14449 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14450 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14451 HOSTCC_MODE_CLRTICK_TXBD);
14452
14453 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14454 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14455 tp->misc_host_ctrl);
14456 }
14457
3bda1258 14458 /* Preserve the APE MAC_MODE bits */
63c3a66f 14459 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14460 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14461 else
6e01b20b 14462 tp->mac_mode = 0;
3bda1258 14463
1da177e4
LT
14464 /* these are limited to 10/100 only */
14465 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14466 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14467 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14468 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14469 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14470 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14471 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14472 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14473 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14474 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14475 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14476 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14477 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14478 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14479 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14480 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14481
14482 err = tg3_phy_probe(tp);
14483 if (err) {
2445e461 14484 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14485 /* ... but do not return immediately ... */
b02fd9e3 14486 tg3_mdio_fini(tp);
1da177e4
LT
14487 }
14488
184b8904 14489 tg3_read_vpd(tp);
c4e6575c 14490 tg3_read_fw_ver(tp);
1da177e4 14491
f07e9af3
MC
14492 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14493 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14494 } else {
14495 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14496 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14497 else
f07e9af3 14498 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14499 }
14500
14501 /* 5700 {AX,BX} chips have a broken status block link
14502 * change bit implementation, so we must use the
14503 * status register in those cases.
14504 */
14505 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14506 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14507 else
63c3a66f 14508 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14509
14510 /* The led_ctrl is set during tg3_phy_probe, here we might
14511 * have to force the link status polling mechanism based
14512 * upon subsystem IDs.
14513 */
14514 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14515 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14516 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14517 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14518 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14519 }
14520
14521 /* For all SERDES we poll the MAC status register. */
f07e9af3 14522 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14523 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14524 else
63c3a66f 14525 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14526
bf933c80 14527 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 14528 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14529 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14530 tg3_flag(tp, PCIX_MODE)) {
bf933c80 14531 tp->rx_offset = 0;
d2757fc4 14532#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14533 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14534#endif
14535 }
1da177e4 14536
2c49a44d
MC
14537 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14538 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14539 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14540
2c49a44d 14541 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14542
14543 /* Increment the rx prod index on the rx std ring by at most
14544 * 8 for these chips to workaround hw errata.
14545 */
14546 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14547 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14548 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14549 tp->rx_std_max_post = 8;
14550
63c3a66f 14551 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14552 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14553 PCIE_PWR_MGMT_L1_THRESH_MSK;
14554
1da177e4
LT
14555 return err;
14556}
14557
49b6e95f 14558#ifdef CONFIG_SPARC
1da177e4
LT
14559static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14560{
14561 struct net_device *dev = tp->dev;
14562 struct pci_dev *pdev = tp->pdev;
49b6e95f 14563 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14564 const unsigned char *addr;
49b6e95f
DM
14565 int len;
14566
14567 addr = of_get_property(dp, "local-mac-address", &len);
14568 if (addr && len == 6) {
14569 memcpy(dev->dev_addr, addr, 6);
14570 memcpy(dev->perm_addr, dev->dev_addr, 6);
14571 return 0;
1da177e4
LT
14572 }
14573 return -ENODEV;
14574}
14575
14576static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14577{
14578 struct net_device *dev = tp->dev;
14579
14580 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14581 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14582 return 0;
14583}
14584#endif
14585
14586static int __devinit tg3_get_device_address(struct tg3 *tp)
14587{
14588 struct net_device *dev = tp->dev;
14589 u32 hi, lo, mac_offset;
008652b3 14590 int addr_ok = 0;
1da177e4 14591
49b6e95f 14592#ifdef CONFIG_SPARC
1da177e4
LT
14593 if (!tg3_get_macaddr_sparc(tp))
14594 return 0;
14595#endif
14596
14597 mac_offset = 0x7c;
6ff6f81d 14598 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14599 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14600 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14601 mac_offset = 0xcc;
14602 if (tg3_nvram_lock(tp))
14603 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14604 else
14605 tg3_nvram_unlock(tp);
63c3a66f 14606 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14607 if (tp->pci_fn & 1)
a1b950d5 14608 mac_offset = 0xcc;
69f11c99 14609 if (tp->pci_fn > 1)
a50d0796 14610 mac_offset += 0x18c;
a1b950d5 14611 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14612 mac_offset = 0x10;
1da177e4
LT
14613
14614 /* First try to get it from MAC address mailbox. */
14615 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14616 if ((hi >> 16) == 0x484b) {
14617 dev->dev_addr[0] = (hi >> 8) & 0xff;
14618 dev->dev_addr[1] = (hi >> 0) & 0xff;
14619
14620 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14621 dev->dev_addr[2] = (lo >> 24) & 0xff;
14622 dev->dev_addr[3] = (lo >> 16) & 0xff;
14623 dev->dev_addr[4] = (lo >> 8) & 0xff;
14624 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14625
008652b3
MC
14626 /* Some old bootcode may report a 0 MAC address in SRAM */
14627 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14628 }
14629 if (!addr_ok) {
14630 /* Next, try NVRAM. */
63c3a66f 14631 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14632 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14633 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14634 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14635 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14636 }
14637 /* Finally just fetch it out of the MAC control regs. */
14638 else {
14639 hi = tr32(MAC_ADDR_0_HIGH);
14640 lo = tr32(MAC_ADDR_0_LOW);
14641
14642 dev->dev_addr[5] = lo & 0xff;
14643 dev->dev_addr[4] = (lo >> 8) & 0xff;
14644 dev->dev_addr[3] = (lo >> 16) & 0xff;
14645 dev->dev_addr[2] = (lo >> 24) & 0xff;
14646 dev->dev_addr[1] = hi & 0xff;
14647 dev->dev_addr[0] = (hi >> 8) & 0xff;
14648 }
1da177e4
LT
14649 }
14650
14651 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14652#ifdef CONFIG_SPARC
1da177e4
LT
14653 if (!tg3_get_default_macaddr_sparc(tp))
14654 return 0;
14655#endif
14656 return -EINVAL;
14657 }
2ff43697 14658 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14659 return 0;
14660}
14661
59e6b434
DM
14662#define BOUNDARY_SINGLE_CACHELINE 1
14663#define BOUNDARY_MULTI_CACHELINE 2
14664
14665static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14666{
14667 int cacheline_size;
14668 u8 byte;
14669 int goal;
14670
14671 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14672 if (byte == 0)
14673 cacheline_size = 1024;
14674 else
14675 cacheline_size = (int) byte * 4;
14676
14677 /* On 5703 and later chips, the boundary bits have no
14678 * effect.
14679 */
14680 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14681 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14682 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14683 goto out;
14684
14685#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14686 goal = BOUNDARY_MULTI_CACHELINE;
14687#else
14688#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14689 goal = BOUNDARY_SINGLE_CACHELINE;
14690#else
14691 goal = 0;
14692#endif
14693#endif
14694
63c3a66f 14695 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14696 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14697 goto out;
14698 }
14699
59e6b434
DM
14700 if (!goal)
14701 goto out;
14702
14703 /* PCI controllers on most RISC systems tend to disconnect
14704 * when a device tries to burst across a cache-line boundary.
14705 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14706 *
14707 * Unfortunately, for PCI-E there are only limited
14708 * write-side controls for this, and thus for reads
14709 * we will still get the disconnects. We'll also waste
14710 * these PCI cycles for both read and write for chips
14711 * other than 5700 and 5701 which do not implement the
14712 * boundary bits.
14713 */
63c3a66f 14714 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14715 switch (cacheline_size) {
14716 case 16:
14717 case 32:
14718 case 64:
14719 case 128:
14720 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14721 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14722 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14723 } else {
14724 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14725 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14726 }
14727 break;
14728
14729 case 256:
14730 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14731 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14732 break;
14733
14734 default:
14735 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14736 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14737 break;
855e1111 14738 }
63c3a66f 14739 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14740 switch (cacheline_size) {
14741 case 16:
14742 case 32:
14743 case 64:
14744 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14745 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14746 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14747 break;
14748 }
14749 /* fallthrough */
14750 case 128:
14751 default:
14752 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14753 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14754 break;
855e1111 14755 }
59e6b434
DM
14756 } else {
14757 switch (cacheline_size) {
14758 case 16:
14759 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14760 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14761 DMA_RWCTRL_WRITE_BNDRY_16);
14762 break;
14763 }
14764 /* fallthrough */
14765 case 32:
14766 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14767 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14768 DMA_RWCTRL_WRITE_BNDRY_32);
14769 break;
14770 }
14771 /* fallthrough */
14772 case 64:
14773 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14774 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14775 DMA_RWCTRL_WRITE_BNDRY_64);
14776 break;
14777 }
14778 /* fallthrough */
14779 case 128:
14780 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14781 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14782 DMA_RWCTRL_WRITE_BNDRY_128);
14783 break;
14784 }
14785 /* fallthrough */
14786 case 256:
14787 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14788 DMA_RWCTRL_WRITE_BNDRY_256);
14789 break;
14790 case 512:
14791 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14792 DMA_RWCTRL_WRITE_BNDRY_512);
14793 break;
14794 case 1024:
14795 default:
14796 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14797 DMA_RWCTRL_WRITE_BNDRY_1024);
14798 break;
855e1111 14799 }
59e6b434
DM
14800 }
14801
14802out:
14803 return val;
14804}
14805
1da177e4
LT
14806static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14807{
14808 struct tg3_internal_buffer_desc test_desc;
14809 u32 sram_dma_descs;
14810 int i, ret;
14811
14812 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14813
14814 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14815 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14816 tw32(RDMAC_STATUS, 0);
14817 tw32(WDMAC_STATUS, 0);
14818
14819 tw32(BUFMGR_MODE, 0);
14820 tw32(FTQ_RESET, 0);
14821
14822 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14823 test_desc.addr_lo = buf_dma & 0xffffffff;
14824 test_desc.nic_mbuf = 0x00002100;
14825 test_desc.len = size;
14826
14827 /*
14828 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14829 * the *second* time the tg3 driver was getting loaded after an
14830 * initial scan.
14831 *
14832 * Broadcom tells me:
14833 * ...the DMA engine is connected to the GRC block and a DMA
14834 * reset may affect the GRC block in some unpredictable way...
14835 * The behavior of resets to individual blocks has not been tested.
14836 *
14837 * Broadcom noted the GRC reset will also reset all sub-components.
14838 */
14839 if (to_device) {
14840 test_desc.cqid_sqid = (13 << 8) | 2;
14841
14842 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14843 udelay(40);
14844 } else {
14845 test_desc.cqid_sqid = (16 << 8) | 7;
14846
14847 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14848 udelay(40);
14849 }
14850 test_desc.flags = 0x00000005;
14851
14852 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14853 u32 val;
14854
14855 val = *(((u32 *)&test_desc) + i);
14856 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14857 sram_dma_descs + (i * sizeof(u32)));
14858 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14859 }
14860 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14861
859a5887 14862 if (to_device)
1da177e4 14863 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14864 else
1da177e4 14865 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14866
14867 ret = -ENODEV;
14868 for (i = 0; i < 40; i++) {
14869 u32 val;
14870
14871 if (to_device)
14872 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14873 else
14874 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14875 if ((val & 0xffff) == sram_dma_descs) {
14876 ret = 0;
14877 break;
14878 }
14879
14880 udelay(100);
14881 }
14882
14883 return ret;
14884}
14885
ded7340d 14886#define TEST_BUFFER_SIZE 0x2000
1da177e4 14887
4143470c 14888static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14889 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14890 { },
14891};
14892
1da177e4
LT
14893static int __devinit tg3_test_dma(struct tg3 *tp)
14894{
14895 dma_addr_t buf_dma;
59e6b434 14896 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14897 int ret = 0;
1da177e4 14898
4bae65c8
MC
14899 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14900 &buf_dma, GFP_KERNEL);
1da177e4
LT
14901 if (!buf) {
14902 ret = -ENOMEM;
14903 goto out_nofree;
14904 }
14905
14906 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14907 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14908
59e6b434 14909 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14910
63c3a66f 14911 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14912 goto out;
14913
63c3a66f 14914 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14915 /* DMA read watermark not used on PCIE */
14916 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14917 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14918 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14919 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14920 tp->dma_rwctrl |= 0x003f0000;
14921 else
14922 tp->dma_rwctrl |= 0x003f000f;
14923 } else {
14924 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14925 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14926 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14927 u32 read_water = 0x7;
1da177e4 14928
4a29cc2e
MC
14929 /* If the 5704 is behind the EPB bridge, we can
14930 * do the less restrictive ONE_DMA workaround for
14931 * better performance.
14932 */
63c3a66f 14933 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14934 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14935 tp->dma_rwctrl |= 0x8000;
14936 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14937 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14938
49afdeb6
MC
14939 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14940 read_water = 4;
59e6b434 14941 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14942 tp->dma_rwctrl |=
14943 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14944 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14945 (1 << 23);
4cf78e4f
MC
14946 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14947 /* 5780 always in PCIX mode */
14948 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14949 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14950 /* 5714 always in PCIX mode */
14951 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14952 } else {
14953 tp->dma_rwctrl |= 0x001b000f;
14954 }
14955 }
14956
14957 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14958 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14959 tp->dma_rwctrl &= 0xfffffff0;
14960
14961 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14962 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14963 /* Remove this if it causes problems for some boards. */
14964 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14965
14966 /* On 5700/5701 chips, we need to set this bit.
14967 * Otherwise the chip will issue cacheline transactions
14968 * to streamable DMA memory with not all the byte
14969 * enables turned on. This is an error on several
14970 * RISC PCI controllers, in particular sparc64.
14971 *
14972 * On 5703/5704 chips, this bit has been reassigned
14973 * a different meaning. In particular, it is used
14974 * on those chips to enable a PCI-X workaround.
14975 */
14976 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14977 }
14978
14979 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14980
14981#if 0
14982 /* Unneeded, already done by tg3_get_invariants. */
14983 tg3_switch_clocks(tp);
14984#endif
14985
1da177e4
LT
14986 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14987 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14988 goto out;
14989
59e6b434
DM
14990 /* It is best to perform DMA test with maximum write burst size
14991 * to expose the 5700/5701 write DMA bug.
14992 */
14993 saved_dma_rwctrl = tp->dma_rwctrl;
14994 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14995 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14996
1da177e4
LT
14997 while (1) {
14998 u32 *p = buf, i;
14999
15000 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15001 p[i] = i;
15002
15003 /* Send the buffer to the chip. */
15004 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15005 if (ret) {
2445e461
MC
15006 dev_err(&tp->pdev->dev,
15007 "%s: Buffer write failed. err = %d\n",
15008 __func__, ret);
1da177e4
LT
15009 break;
15010 }
15011
15012#if 0
15013 /* validate data reached card RAM correctly. */
15014 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15015 u32 val;
15016 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15017 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15018 dev_err(&tp->pdev->dev,
15019 "%s: Buffer corrupted on device! "
15020 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15021 /* ret = -ENODEV here? */
15022 }
15023 p[i] = 0;
15024 }
15025#endif
15026 /* Now read it back. */
15027 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15028 if (ret) {
5129c3a3
MC
15029 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15030 "err = %d\n", __func__, ret);
1da177e4
LT
15031 break;
15032 }
15033
15034 /* Verify it. */
15035 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15036 if (p[i] == i)
15037 continue;
15038
59e6b434
DM
15039 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15040 DMA_RWCTRL_WRITE_BNDRY_16) {
15041 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15042 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15043 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15044 break;
15045 } else {
2445e461
MC
15046 dev_err(&tp->pdev->dev,
15047 "%s: Buffer corrupted on read back! "
15048 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15049 ret = -ENODEV;
15050 goto out;
15051 }
15052 }
15053
15054 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15055 /* Success. */
15056 ret = 0;
15057 break;
15058 }
15059 }
59e6b434
DM
15060 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15061 DMA_RWCTRL_WRITE_BNDRY_16) {
15062 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15063 * now look for chipsets that are known to expose the
15064 * DMA bug without failing the test.
59e6b434 15065 */
4143470c 15066 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15067 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15068 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15069 } else {
6d1cfbab
MC
15070 /* Safe to use the calculated DMA boundary. */
15071 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15072 }
6d1cfbab 15073
59e6b434
DM
15074 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15075 }
1da177e4
LT
15076
15077out:
4bae65c8 15078 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15079out_nofree:
15080 return ret;
15081}
15082
1da177e4
LT
15083static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15084{
63c3a66f 15085 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15086 tp->bufmgr_config.mbuf_read_dma_low_water =
15087 DEFAULT_MB_RDMA_LOW_WATER_5705;
15088 tp->bufmgr_config.mbuf_mac_rx_low_water =
15089 DEFAULT_MB_MACRX_LOW_WATER_57765;
15090 tp->bufmgr_config.mbuf_high_water =
15091 DEFAULT_MB_HIGH_WATER_57765;
15092
15093 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15094 DEFAULT_MB_RDMA_LOW_WATER_5705;
15095 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15096 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15097 tp->bufmgr_config.mbuf_high_water_jumbo =
15098 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15099 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15100 tp->bufmgr_config.mbuf_read_dma_low_water =
15101 DEFAULT_MB_RDMA_LOW_WATER_5705;
15102 tp->bufmgr_config.mbuf_mac_rx_low_water =
15103 DEFAULT_MB_MACRX_LOW_WATER_5705;
15104 tp->bufmgr_config.mbuf_high_water =
15105 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15107 tp->bufmgr_config.mbuf_mac_rx_low_water =
15108 DEFAULT_MB_MACRX_LOW_WATER_5906;
15109 tp->bufmgr_config.mbuf_high_water =
15110 DEFAULT_MB_HIGH_WATER_5906;
15111 }
fdfec172
MC
15112
15113 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15114 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15115 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15116 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15117 tp->bufmgr_config.mbuf_high_water_jumbo =
15118 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15119 } else {
15120 tp->bufmgr_config.mbuf_read_dma_low_water =
15121 DEFAULT_MB_RDMA_LOW_WATER;
15122 tp->bufmgr_config.mbuf_mac_rx_low_water =
15123 DEFAULT_MB_MACRX_LOW_WATER;
15124 tp->bufmgr_config.mbuf_high_water =
15125 DEFAULT_MB_HIGH_WATER;
15126
15127 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15128 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15129 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15130 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15131 tp->bufmgr_config.mbuf_high_water_jumbo =
15132 DEFAULT_MB_HIGH_WATER_JUMBO;
15133 }
1da177e4
LT
15134
15135 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15136 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15137}
15138
15139static char * __devinit tg3_phy_string(struct tg3 *tp)
15140{
79eb6904
MC
15141 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15142 case TG3_PHY_ID_BCM5400: return "5400";
15143 case TG3_PHY_ID_BCM5401: return "5401";
15144 case TG3_PHY_ID_BCM5411: return "5411";
15145 case TG3_PHY_ID_BCM5701: return "5701";
15146 case TG3_PHY_ID_BCM5703: return "5703";
15147 case TG3_PHY_ID_BCM5704: return "5704";
15148 case TG3_PHY_ID_BCM5705: return "5705";
15149 case TG3_PHY_ID_BCM5750: return "5750";
15150 case TG3_PHY_ID_BCM5752: return "5752";
15151 case TG3_PHY_ID_BCM5714: return "5714";
15152 case TG3_PHY_ID_BCM5780: return "5780";
15153 case TG3_PHY_ID_BCM5755: return "5755";
15154 case TG3_PHY_ID_BCM5787: return "5787";
15155 case TG3_PHY_ID_BCM5784: return "5784";
15156 case TG3_PHY_ID_BCM5756: return "5722/5756";
15157 case TG3_PHY_ID_BCM5906: return "5906";
15158 case TG3_PHY_ID_BCM5761: return "5761";
15159 case TG3_PHY_ID_BCM5718C: return "5718C";
15160 case TG3_PHY_ID_BCM5718S: return "5718S";
15161 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15162 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15163 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15164 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15165 case 0: return "serdes";
15166 default: return "unknown";
855e1111 15167 }
1da177e4
LT
15168}
15169
f9804ddb
MC
15170static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15171{
63c3a66f 15172 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15173 strcpy(str, "PCI Express");
15174 return str;
63c3a66f 15175 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15176 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15177
15178 strcpy(str, "PCIX:");
15179
15180 if ((clock_ctrl == 7) ||
15181 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15182 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15183 strcat(str, "133MHz");
15184 else if (clock_ctrl == 0)
15185 strcat(str, "33MHz");
15186 else if (clock_ctrl == 2)
15187 strcat(str, "50MHz");
15188 else if (clock_ctrl == 4)
15189 strcat(str, "66MHz");
15190 else if (clock_ctrl == 6)
15191 strcat(str, "100MHz");
f9804ddb
MC
15192 } else {
15193 strcpy(str, "PCI:");
63c3a66f 15194 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15195 strcat(str, "66MHz");
15196 else
15197 strcat(str, "33MHz");
15198 }
63c3a66f 15199 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15200 strcat(str, ":32-bit");
15201 else
15202 strcat(str, ":64-bit");
15203 return str;
15204}
15205
8c2dc7e1 15206static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15207{
15208 struct pci_dev *peer;
15209 unsigned int func, devnr = tp->pdev->devfn & ~7;
15210
15211 for (func = 0; func < 8; func++) {
15212 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15213 if (peer && peer != tp->pdev)
15214 break;
15215 pci_dev_put(peer);
15216 }
16fe9d74
MC
15217 /* 5704 can be configured in single-port mode, set peer to
15218 * tp->pdev in that case.
15219 */
15220 if (!peer) {
15221 peer = tp->pdev;
15222 return peer;
15223 }
1da177e4
LT
15224
15225 /*
15226 * We don't need to keep the refcount elevated; there's no way
15227 * to remove one half of this device without removing the other
15228 */
15229 pci_dev_put(peer);
15230
15231 return peer;
15232}
15233
15f9850d
DM
15234static void __devinit tg3_init_coal(struct tg3 *tp)
15235{
15236 struct ethtool_coalesce *ec = &tp->coal;
15237
15238 memset(ec, 0, sizeof(*ec));
15239 ec->cmd = ETHTOOL_GCOALESCE;
15240 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15241 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15242 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15243 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15244 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15245 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15246 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15247 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15248 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15249
15250 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15251 HOSTCC_MODE_CLRTICK_TXBD)) {
15252 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15253 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15254 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15255 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15256 }
d244c892 15257
63c3a66f 15258 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15259 ec->rx_coalesce_usecs_irq = 0;
15260 ec->tx_coalesce_usecs_irq = 0;
15261 ec->stats_block_coalesce_usecs = 0;
15262 }
15f9850d
DM
15263}
15264
7c7d64b8
SH
15265static const struct net_device_ops tg3_netdev_ops = {
15266 .ndo_open = tg3_open,
15267 .ndo_stop = tg3_close,
00829823 15268 .ndo_start_xmit = tg3_start_xmit,
511d2224 15269 .ndo_get_stats64 = tg3_get_stats64,
00829823 15270 .ndo_validate_addr = eth_validate_addr,
afc4b13d 15271 .ndo_set_rx_mode = tg3_set_rx_mode,
00829823
SH
15272 .ndo_set_mac_address = tg3_set_mac_addr,
15273 .ndo_do_ioctl = tg3_ioctl,
15274 .ndo_tx_timeout = tg3_tx_timeout,
15275 .ndo_change_mtu = tg3_change_mtu,
dc668910 15276 .ndo_fix_features = tg3_fix_features,
06c03c02 15277 .ndo_set_features = tg3_set_features,
00829823
SH
15278#ifdef CONFIG_NET_POLL_CONTROLLER
15279 .ndo_poll_controller = tg3_poll_controller,
15280#endif
15281};
15282
1da177e4
LT
15283static int __devinit tg3_init_one(struct pci_dev *pdev,
15284 const struct pci_device_id *ent)
15285{
1da177e4
LT
15286 struct net_device *dev;
15287 struct tg3 *tp;
646c9edd
MC
15288 int i, err, pm_cap;
15289 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15290 char str[40];
72f2afb8 15291 u64 dma_mask, persist_dma_mask;
0da0606f 15292 u32 features = 0;
1da177e4 15293
05dbe005 15294 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15295
15296 err = pci_enable_device(pdev);
15297 if (err) {
2445e461 15298 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15299 return err;
15300 }
15301
1da177e4
LT
15302 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15303 if (err) {
2445e461 15304 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15305 goto err_out_disable_pdev;
15306 }
15307
15308 pci_set_master(pdev);
15309
15310 /* Find power-management capability. */
15311 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15312 if (pm_cap == 0) {
2445e461
MC
15313 dev_err(&pdev->dev,
15314 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15315 err = -EIO;
15316 goto err_out_free_res;
15317 }
15318
16821285
MC
15319 err = pci_set_power_state(pdev, PCI_D0);
15320 if (err) {
15321 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15322 goto err_out_free_res;
15323 }
15324
fe5f5787 15325 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15326 if (!dev) {
2445e461 15327 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15328 err = -ENOMEM;
16821285 15329 goto err_out_power_down;
1da177e4
LT
15330 }
15331
1da177e4
LT
15332 SET_NETDEV_DEV(dev, &pdev->dev);
15333
1da177e4
LT
15334 tp = netdev_priv(dev);
15335 tp->pdev = pdev;
15336 tp->dev = dev;
15337 tp->pm_cap = pm_cap;
1da177e4
LT
15338 tp->rx_mode = TG3_DEF_RX_MODE;
15339 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15340
1da177e4
LT
15341 if (tg3_debug > 0)
15342 tp->msg_enable = tg3_debug;
15343 else
15344 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15345
15346 /* The word/byte swap controls here control register access byte
15347 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15348 * setting below.
15349 */
15350 tp->misc_host_ctrl =
15351 MISC_HOST_CTRL_MASK_PCI_INT |
15352 MISC_HOST_CTRL_WORD_SWAP |
15353 MISC_HOST_CTRL_INDIR_ACCESS |
15354 MISC_HOST_CTRL_PCISTATE_RW;
15355
15356 /* The NONFRM (non-frame) byte/word swap controls take effect
15357 * on descriptor entries, anything which isn't packet data.
15358 *
15359 * The StrongARM chips on the board (one for tx, one for rx)
15360 * are running in big-endian mode.
15361 */
15362 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15363 GRC_MODE_WSWAP_NONFRM_DATA);
15364#ifdef __BIG_ENDIAN
15365 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15366#endif
15367 spin_lock_init(&tp->lock);
1da177e4 15368 spin_lock_init(&tp->indirect_lock);
c4028958 15369 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15370
d5fe488a 15371 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15372 if (!tp->regs) {
ab96b241 15373 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15374 err = -ENOMEM;
15375 goto err_out_free_dev;
15376 }
15377
c9cab24e
MC
15378 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15379 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15380 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15381 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15382 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15383 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15384 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15385 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15386 tg3_flag_set(tp, ENABLE_APE);
15387 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15388 if (!tp->aperegs) {
15389 dev_err(&pdev->dev,
15390 "Cannot map APE registers, aborting\n");
15391 err = -ENOMEM;
15392 goto err_out_iounmap;
15393 }
15394 }
15395
1da177e4
LT
15396 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15397 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15398
1da177e4 15399 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15400 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15401 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15402 dev->irq = pdev->irq;
1da177e4
LT
15403
15404 err = tg3_get_invariants(tp);
15405 if (err) {
ab96b241
MC
15406 dev_err(&pdev->dev,
15407 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15408 goto err_out_apeunmap;
1da177e4
LT
15409 }
15410
4a29cc2e
MC
15411 /* The EPB bridge inside 5714, 5715, and 5780 and any
15412 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15413 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15414 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15415 * do DMA address check in tg3_start_xmit().
15416 */
63c3a66f 15417 if (tg3_flag(tp, IS_5788))
284901a9 15418 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15419 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15420 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15421#ifdef CONFIG_HIGHMEM
6a35528a 15422 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15423#endif
4a29cc2e 15424 } else
6a35528a 15425 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15426
15427 /* Configure DMA attributes. */
284901a9 15428 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15429 err = pci_set_dma_mask(pdev, dma_mask);
15430 if (!err) {
0da0606f 15431 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15432 err = pci_set_consistent_dma_mask(pdev,
15433 persist_dma_mask);
15434 if (err < 0) {
ab96b241
MC
15435 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15436 "DMA for consistent allocations\n");
c9cab24e 15437 goto err_out_apeunmap;
72f2afb8
MC
15438 }
15439 }
15440 }
284901a9
YH
15441 if (err || dma_mask == DMA_BIT_MASK(32)) {
15442 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15443 if (err) {
ab96b241
MC
15444 dev_err(&pdev->dev,
15445 "No usable DMA configuration, aborting\n");
c9cab24e 15446 goto err_out_apeunmap;
72f2afb8
MC
15447 }
15448 }
15449
fdfec172 15450 tg3_init_bufmgr_config(tp);
1da177e4 15451
0da0606f
MC
15452 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15453
15454 /* 5700 B0 chips do not support checksumming correctly due
15455 * to hardware bugs.
15456 */
15457 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15458 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15459
15460 if (tg3_flag(tp, 5755_PLUS))
15461 features |= NETIF_F_IPV6_CSUM;
15462 }
15463
4e3a7aaa
MC
15464 /* TSO is on by default on chips that support hardware TSO.
15465 * Firmware TSO on older chips gives lower performance, so it
15466 * is off by default, but can be enabled using ethtool.
15467 */
63c3a66f
JP
15468 if ((tg3_flag(tp, HW_TSO_1) ||
15469 tg3_flag(tp, HW_TSO_2) ||
15470 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15471 (features & NETIF_F_IP_CSUM))
15472 features |= NETIF_F_TSO;
63c3a66f 15473 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15474 if (features & NETIF_F_IPV6_CSUM)
15475 features |= NETIF_F_TSO6;
63c3a66f 15476 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15477 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15478 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15479 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15480 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15481 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15482 features |= NETIF_F_TSO_ECN;
b0026624 15483 }
1da177e4 15484
d542fe27
MC
15485 dev->features |= features;
15486 dev->vlan_features |= features;
15487
06c03c02
MB
15488 /*
15489 * Add loopback capability only for a subset of devices that support
15490 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15491 * loopback for the remaining devices.
15492 */
15493 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15494 !tg3_flag(tp, CPMU_PRESENT))
15495 /* Add the loopback capability */
0da0606f
MC
15496 features |= NETIF_F_LOOPBACK;
15497
0da0606f 15498 dev->hw_features |= features;
06c03c02 15499
1da177e4 15500 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15501 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15502 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15503 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15504 tp->rx_pending = 63;
15505 }
15506
1da177e4
LT
15507 err = tg3_get_device_address(tp);
15508 if (err) {
ab96b241
MC
15509 dev_err(&pdev->dev,
15510 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15511 goto err_out_apeunmap;
c88864df
MC
15512 }
15513
1da177e4
LT
15514 /*
15515 * Reset chip in case UNDI or EFI driver did not shutdown
15516 * DMA self test will enable WDMAC and we'll see (spurious)
15517 * pending DMA on the PCI bus at that point.
15518 */
15519 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15520 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15521 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15522 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15523 }
15524
15525 err = tg3_test_dma(tp);
15526 if (err) {
ab96b241 15527 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15528 goto err_out_apeunmap;
1da177e4
LT
15529 }
15530
78f90dcf
MC
15531 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15532 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15533 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15534 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15535 struct tg3_napi *tnapi = &tp->napi[i];
15536
15537 tnapi->tp = tp;
15538 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15539
15540 tnapi->int_mbox = intmbx;
93a700a9 15541 if (i <= 4)
78f90dcf
MC
15542 intmbx += 0x8;
15543 else
15544 intmbx += 0x4;
15545
15546 tnapi->consmbox = rcvmbx;
15547 tnapi->prodmbox = sndmbx;
15548
66cfd1bd 15549 if (i)
78f90dcf 15550 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15551 else
78f90dcf 15552 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15553
63c3a66f 15554 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15555 break;
15556
15557 /*
15558 * If we support MSIX, we'll be using RSS. If we're using
15559 * RSS, the first vector only handles link interrupts and the
15560 * remaining vectors handle rx and tx interrupts. Reuse the
15561 * mailbox values for the next iteration. The values we setup
15562 * above are still useful for the single vectored mode.
15563 */
15564 if (!i)
15565 continue;
15566
15567 rcvmbx += 0x8;
15568
15569 if (sndmbx & 0x4)
15570 sndmbx -= 0x4;
15571 else
15572 sndmbx += 0xc;
15573 }
15574
15f9850d
DM
15575 tg3_init_coal(tp);
15576
c49a1561
MC
15577 pci_set_drvdata(pdev, dev);
15578
cd0d7228
MC
15579 if (tg3_flag(tp, 5717_PLUS)) {
15580 /* Resume a low-power mode */
15581 tg3_frob_aux_power(tp, false);
15582 }
15583
1da177e4
LT
15584 err = register_netdev(dev);
15585 if (err) {
ab96b241 15586 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15587 goto err_out_apeunmap;
1da177e4
LT
15588 }
15589
05dbe005
JP
15590 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15591 tp->board_part_number,
15592 tp->pci_chip_rev_id,
15593 tg3_bus_string(tp, str),
15594 dev->dev_addr);
1da177e4 15595
f07e9af3 15596 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15597 struct phy_device *phydev;
15598 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15599 netdev_info(dev,
15600 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15601 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15602 } else {
15603 char *ethtype;
15604
15605 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15606 ethtype = "10/100Base-TX";
15607 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15608 ethtype = "1000Base-SX";
15609 else
15610 ethtype = "10/100/1000Base-T";
15611
5129c3a3 15612 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15613 "(WireSpeed[%d], EEE[%d])\n",
15614 tg3_phy_string(tp), ethtype,
15615 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15616 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15617 }
05dbe005
JP
15618
15619 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15620 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15621 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15622 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15623 tg3_flag(tp, ENABLE_ASF) != 0,
15624 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15625 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15626 tp->dma_rwctrl,
15627 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15628 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15629
b45aa2f6
MC
15630 pci_save_state(pdev);
15631
1da177e4
LT
15632 return 0;
15633
0d3031d9
MC
15634err_out_apeunmap:
15635 if (tp->aperegs) {
15636 iounmap(tp->aperegs);
15637 tp->aperegs = NULL;
15638 }
15639
1da177e4 15640err_out_iounmap:
6892914f
MC
15641 if (tp->regs) {
15642 iounmap(tp->regs);
22abe310 15643 tp->regs = NULL;
6892914f 15644 }
1da177e4
LT
15645
15646err_out_free_dev:
15647 free_netdev(dev);
15648
16821285
MC
15649err_out_power_down:
15650 pci_set_power_state(pdev, PCI_D3hot);
15651
1da177e4
LT
15652err_out_free_res:
15653 pci_release_regions(pdev);
15654
15655err_out_disable_pdev:
15656 pci_disable_device(pdev);
15657 pci_set_drvdata(pdev, NULL);
15658 return err;
15659}
15660
15661static void __devexit tg3_remove_one(struct pci_dev *pdev)
15662{
15663 struct net_device *dev = pci_get_drvdata(pdev);
15664
15665 if (dev) {
15666 struct tg3 *tp = netdev_priv(dev);
15667
077f849d
JSR
15668 if (tp->fw)
15669 release_firmware(tp->fw);
15670
23f333a2 15671 cancel_work_sync(&tp->reset_task);
158d7abd 15672
e730c823 15673 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15674 tg3_phy_fini(tp);
158d7abd 15675 tg3_mdio_fini(tp);
b02fd9e3 15676 }
158d7abd 15677
1da177e4 15678 unregister_netdev(dev);
0d3031d9
MC
15679 if (tp->aperegs) {
15680 iounmap(tp->aperegs);
15681 tp->aperegs = NULL;
15682 }
6892914f
MC
15683 if (tp->regs) {
15684 iounmap(tp->regs);
22abe310 15685 tp->regs = NULL;
6892914f 15686 }
1da177e4
LT
15687 free_netdev(dev);
15688 pci_release_regions(pdev);
15689 pci_disable_device(pdev);
15690 pci_set_drvdata(pdev, NULL);
15691 }
15692}
15693
aa6027ca 15694#ifdef CONFIG_PM_SLEEP
c866b7ea 15695static int tg3_suspend(struct device *device)
1da177e4 15696{
c866b7ea 15697 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15698 struct net_device *dev = pci_get_drvdata(pdev);
15699 struct tg3 *tp = netdev_priv(dev);
15700 int err;
15701
15702 if (!netif_running(dev))
15703 return 0;
15704
23f333a2 15705 flush_work_sync(&tp->reset_task);
b02fd9e3 15706 tg3_phy_stop(tp);
1da177e4
LT
15707 tg3_netif_stop(tp);
15708
15709 del_timer_sync(&tp->timer);
15710
f47c11ee 15711 tg3_full_lock(tp, 1);
1da177e4 15712 tg3_disable_ints(tp);
f47c11ee 15713 tg3_full_unlock(tp);
1da177e4
LT
15714
15715 netif_device_detach(dev);
15716
f47c11ee 15717 tg3_full_lock(tp, 0);
944d980e 15718 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15719 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15720 tg3_full_unlock(tp);
1da177e4 15721
c866b7ea 15722 err = tg3_power_down_prepare(tp);
1da177e4 15723 if (err) {
b02fd9e3
MC
15724 int err2;
15725
f47c11ee 15726 tg3_full_lock(tp, 0);
1da177e4 15727
63c3a66f 15728 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15729 err2 = tg3_restart_hw(tp, 1);
15730 if (err2)
b9ec6c1b 15731 goto out;
1da177e4
LT
15732
15733 tp->timer.expires = jiffies + tp->timer_offset;
15734 add_timer(&tp->timer);
15735
15736 netif_device_attach(dev);
15737 tg3_netif_start(tp);
15738
b9ec6c1b 15739out:
f47c11ee 15740 tg3_full_unlock(tp);
b02fd9e3
MC
15741
15742 if (!err2)
15743 tg3_phy_start(tp);
1da177e4
LT
15744 }
15745
15746 return err;
15747}
15748
c866b7ea 15749static int tg3_resume(struct device *device)
1da177e4 15750{
c866b7ea 15751 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15752 struct net_device *dev = pci_get_drvdata(pdev);
15753 struct tg3 *tp = netdev_priv(dev);
15754 int err;
15755
15756 if (!netif_running(dev))
15757 return 0;
15758
1da177e4
LT
15759 netif_device_attach(dev);
15760
f47c11ee 15761 tg3_full_lock(tp, 0);
1da177e4 15762
63c3a66f 15763 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15764 err = tg3_restart_hw(tp, 1);
15765 if (err)
15766 goto out;
1da177e4
LT
15767
15768 tp->timer.expires = jiffies + tp->timer_offset;
15769 add_timer(&tp->timer);
15770
1da177e4
LT
15771 tg3_netif_start(tp);
15772
b9ec6c1b 15773out:
f47c11ee 15774 tg3_full_unlock(tp);
1da177e4 15775
b02fd9e3
MC
15776 if (!err)
15777 tg3_phy_start(tp);
15778
b9ec6c1b 15779 return err;
1da177e4
LT
15780}
15781
c866b7ea 15782static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15783#define TG3_PM_OPS (&tg3_pm_ops)
15784
15785#else
15786
15787#define TG3_PM_OPS NULL
15788
15789#endif /* CONFIG_PM_SLEEP */
c866b7ea 15790
b45aa2f6
MC
15791/**
15792 * tg3_io_error_detected - called when PCI error is detected
15793 * @pdev: Pointer to PCI device
15794 * @state: The current pci connection state
15795 *
15796 * This function is called after a PCI bus error affecting
15797 * this device has been detected.
15798 */
15799static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15800 pci_channel_state_t state)
15801{
15802 struct net_device *netdev = pci_get_drvdata(pdev);
15803 struct tg3 *tp = netdev_priv(netdev);
15804 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15805
15806 netdev_info(netdev, "PCI I/O error detected\n");
15807
15808 rtnl_lock();
15809
15810 if (!netif_running(netdev))
15811 goto done;
15812
15813 tg3_phy_stop(tp);
15814
15815 tg3_netif_stop(tp);
15816
15817 del_timer_sync(&tp->timer);
63c3a66f 15818 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15819
15820 /* Want to make sure that the reset task doesn't run */
15821 cancel_work_sync(&tp->reset_task);
63c3a66f
JP
15822 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15823 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15824
15825 netif_device_detach(netdev);
15826
15827 /* Clean up software state, even if MMIO is blocked */
15828 tg3_full_lock(tp, 0);
15829 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15830 tg3_full_unlock(tp);
15831
15832done:
15833 if (state == pci_channel_io_perm_failure)
15834 err = PCI_ERS_RESULT_DISCONNECT;
15835 else
15836 pci_disable_device(pdev);
15837
15838 rtnl_unlock();
15839
15840 return err;
15841}
15842
15843/**
15844 * tg3_io_slot_reset - called after the pci bus has been reset.
15845 * @pdev: Pointer to PCI device
15846 *
15847 * Restart the card from scratch, as if from a cold-boot.
15848 * At this point, the card has exprienced a hard reset,
15849 * followed by fixups by BIOS, and has its config space
15850 * set up identically to what it was at cold boot.
15851 */
15852static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15853{
15854 struct net_device *netdev = pci_get_drvdata(pdev);
15855 struct tg3 *tp = netdev_priv(netdev);
15856 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15857 int err;
15858
15859 rtnl_lock();
15860
15861 if (pci_enable_device(pdev)) {
15862 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15863 goto done;
15864 }
15865
15866 pci_set_master(pdev);
15867 pci_restore_state(pdev);
15868 pci_save_state(pdev);
15869
15870 if (!netif_running(netdev)) {
15871 rc = PCI_ERS_RESULT_RECOVERED;
15872 goto done;
15873 }
15874
15875 err = tg3_power_up(tp);
bed9829f 15876 if (err)
b45aa2f6 15877 goto done;
b45aa2f6
MC
15878
15879 rc = PCI_ERS_RESULT_RECOVERED;
15880
15881done:
15882 rtnl_unlock();
15883
15884 return rc;
15885}
15886
15887/**
15888 * tg3_io_resume - called when traffic can start flowing again.
15889 * @pdev: Pointer to PCI device
15890 *
15891 * This callback is called when the error recovery driver tells
15892 * us that its OK to resume normal operation.
15893 */
15894static void tg3_io_resume(struct pci_dev *pdev)
15895{
15896 struct net_device *netdev = pci_get_drvdata(pdev);
15897 struct tg3 *tp = netdev_priv(netdev);
15898 int err;
15899
15900 rtnl_lock();
15901
15902 if (!netif_running(netdev))
15903 goto done;
15904
15905 tg3_full_lock(tp, 0);
63c3a66f 15906 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15907 err = tg3_restart_hw(tp, 1);
15908 tg3_full_unlock(tp);
15909 if (err) {
15910 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15911 goto done;
15912 }
15913
15914 netif_device_attach(netdev);
15915
15916 tp->timer.expires = jiffies + tp->timer_offset;
15917 add_timer(&tp->timer);
15918
15919 tg3_netif_start(tp);
15920
15921 tg3_phy_start(tp);
15922
15923done:
15924 rtnl_unlock();
15925}
15926
15927static struct pci_error_handlers tg3_err_handler = {
15928 .error_detected = tg3_io_error_detected,
15929 .slot_reset = tg3_io_slot_reset,
15930 .resume = tg3_io_resume
15931};
15932
1da177e4
LT
15933static struct pci_driver tg3_driver = {
15934 .name = DRV_MODULE_NAME,
15935 .id_table = tg3_pci_tbl,
15936 .probe = tg3_init_one,
15937 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15938 .err_handler = &tg3_err_handler,
aa6027ca 15939 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15940};
15941
15942static int __init tg3_init(void)
15943{
29917620 15944 return pci_register_driver(&tg3_driver);
1da177e4
LT
15945}
15946
15947static void __exit tg3_cleanup(void)
15948{
15949 pci_unregister_driver(&tg3_driver);
15950}
15951
15952module_init(tg3_init);
15953module_exit(tg3_cleanup);