tg3: Add common function tg3_ape_event_lock()
[linux-2.6-block.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
9e056c03 7 * Copyright (C) 2005-2012 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4 50
27fd9de8 51#include <linux/io.h>
1da177e4 52#include <asm/byteorder.h>
27fd9de8 53#include <linux/uaccess.h>
1da177e4 54
49b6e95f 55#ifdef CONFIG_SPARC
1da177e4 56#include <asm/idprom.h>
49b6e95f 57#include <asm/prom.h>
1da177e4
LT
58#endif
59
63532394
MC
60#define BAR_0 0
61#define BAR_2 2
62
1da177e4
LT
63#include "tg3.h"
64
63c3a66f
JP
65/* Functions & macros to verify TG3_FLAGS types */
66
67static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
68{
69 return test_bit(flag, bits);
70}
71
72static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
73{
74 set_bit(flag, bits);
75}
76
77static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
78{
79 clear_bit(flag, bits);
80}
81
82#define tg3_flag(tp, flag) \
83 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
84#define tg3_flag_set(tp, flag) \
85 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
86#define tg3_flag_clear(tp, flag) \
87 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
88
1da177e4 89#define DRV_MODULE_NAME "tg3"
6867c843 90#define TG3_MAJ_NUM 3
7ae52890 91#define TG3_MIN_NUM 123
6867c843
MC
92#define DRV_MODULE_VERSION \
93 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
7ae52890 94#define DRV_MODULE_RELDATE "March 21, 2012"
1da177e4 95
fd6d3f0e
MC
96#define RESET_KIND_SHUTDOWN 0
97#define RESET_KIND_INIT 1
98#define RESET_KIND_SUSPEND 2
99
1da177e4
LT
100#define TG3_DEF_RX_MODE 0
101#define TG3_DEF_TX_MODE 0
102#define TG3_DEF_MSG_ENABLE \
103 (NETIF_MSG_DRV | \
104 NETIF_MSG_PROBE | \
105 NETIF_MSG_LINK | \
106 NETIF_MSG_TIMER | \
107 NETIF_MSG_IFDOWN | \
108 NETIF_MSG_IFUP | \
109 NETIF_MSG_RX_ERR | \
110 NETIF_MSG_TX_ERR)
111
520b2756
MC
112#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
113
1da177e4
LT
114/* length of time before we decide the hardware is borked,
115 * and dev->tx_timeout() should be called to fix the problem
116 */
63c3a66f 117
1da177e4
LT
118#define TG3_TX_TIMEOUT (5 * HZ)
119
120/* hardware minimum and maximum for a single frame's data payload */
121#define TG3_MIN_MTU 60
122#define TG3_MAX_MTU(tp) \
63c3a66f 123 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
124
125/* These numbers seem to be hard coded in the NIC firmware somehow.
126 * You can't change the ring sizes, but you can change where you place
127 * them in the NIC onboard memory.
128 */
7cb32cf2 129#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 130 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 131 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 132#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 133#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 134 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 135 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
136#define TG3_DEF_RX_JUMBO_RING_PENDING 100
137
138/* Do not place this n-ring entries value into the tp struct itself,
139 * we really want to expose these constants to GCC so that modulo et
140 * al. operations are done with shifts and masks instead of with
141 * hw multiply/modulo instructions. Another solution would be to
142 * replace things like '% foo' with '& (foo - 1)'.
143 */
1da177e4
LT
144
145#define TG3_TX_RING_SIZE 512
146#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
147
2c49a44d
MC
148#define TG3_RX_STD_RING_BYTES(tp) \
149 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
150#define TG3_RX_JMB_RING_BYTES(tp) \
151 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
152#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 153 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
154#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
155 TG3_TX_RING_SIZE)
1da177e4
LT
156#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
157
287be12e
MC
158#define TG3_DMA_BYTE_ENAB 64
159
160#define TG3_RX_STD_DMA_SZ 1536
161#define TG3_RX_JMB_DMA_SZ 9046
162
163#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
164
165#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
166#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 167
2c49a44d
MC
168#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
169 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 170
2c49a44d
MC
171#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
172 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 173
d2757fc4
MC
174/* Due to a hardware bug, the 5701 can only DMA to memory addresses
175 * that are at least dword aligned when used in PCIX mode. The driver
176 * works around this bug by double copying the packet. This workaround
177 * is built into the normal double copy length check for efficiency.
178 *
179 * However, the double copy is only necessary on those architectures
180 * where unaligned memory accesses are inefficient. For those architectures
181 * where unaligned memory accesses incur little penalty, we can reintegrate
182 * the 5701 in the normal rx path. Doing so saves a device structure
183 * dereference by hardcoding the double copy threshold in place.
184 */
185#define TG3_RX_COPY_THRESHOLD 256
186#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
187 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
188#else
189 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
190#endif
191
81389f57
MC
192#if (NET_IP_ALIGN != 0)
193#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
194#else
9205fd9c 195#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
196#endif
197
1da177e4 198/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 199#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 200#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 201#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 202
ad829268
MC
203#define TG3_RAW_IP_ALIGN 2
204
c6cdf436 205#define TG3_FW_UPDATE_TIMEOUT_SEC 5
21f7638e 206#define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
c6cdf436 207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
02eca3f5 301 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
13185217
HK
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
307 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
308 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 309 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 310 {}
1da177e4
LT
311};
312
313MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
314
50da859d 315static const struct {
1da177e4 316 const char string[ETH_GSTRING_LEN];
48fa55a0 317} ethtool_stats_keys[] = {
1da177e4
LT
318 { "rx_octets" },
319 { "rx_fragments" },
320 { "rx_ucast_packets" },
321 { "rx_mcast_packets" },
322 { "rx_bcast_packets" },
323 { "rx_fcs_errors" },
324 { "rx_align_errors" },
325 { "rx_xon_pause_rcvd" },
326 { "rx_xoff_pause_rcvd" },
327 { "rx_mac_ctrl_rcvd" },
328 { "rx_xoff_entered" },
329 { "rx_frame_too_long_errors" },
330 { "rx_jabbers" },
331 { "rx_undersize_packets" },
332 { "rx_in_length_errors" },
333 { "rx_out_length_errors" },
334 { "rx_64_or_less_octet_packets" },
335 { "rx_65_to_127_octet_packets" },
336 { "rx_128_to_255_octet_packets" },
337 { "rx_256_to_511_octet_packets" },
338 { "rx_512_to_1023_octet_packets" },
339 { "rx_1024_to_1522_octet_packets" },
340 { "rx_1523_to_2047_octet_packets" },
341 { "rx_2048_to_4095_octet_packets" },
342 { "rx_4096_to_8191_octet_packets" },
343 { "rx_8192_to_9022_octet_packets" },
344
345 { "tx_octets" },
346 { "tx_collisions" },
347
348 { "tx_xon_sent" },
349 { "tx_xoff_sent" },
350 { "tx_flow_control" },
351 { "tx_mac_errors" },
352 { "tx_single_collisions" },
353 { "tx_mult_collisions" },
354 { "tx_deferred" },
355 { "tx_excessive_collisions" },
356 { "tx_late_collisions" },
357 { "tx_collide_2times" },
358 { "tx_collide_3times" },
359 { "tx_collide_4times" },
360 { "tx_collide_5times" },
361 { "tx_collide_6times" },
362 { "tx_collide_7times" },
363 { "tx_collide_8times" },
364 { "tx_collide_9times" },
365 { "tx_collide_10times" },
366 { "tx_collide_11times" },
367 { "tx_collide_12times" },
368 { "tx_collide_13times" },
369 { "tx_collide_14times" },
370 { "tx_collide_15times" },
371 { "tx_ucast_packets" },
372 { "tx_mcast_packets" },
373 { "tx_bcast_packets" },
374 { "tx_carrier_sense_errors" },
375 { "tx_discards" },
376 { "tx_errors" },
377
378 { "dma_writeq_full" },
379 { "dma_write_prioq_full" },
380 { "rxbds_empty" },
381 { "rx_discards" },
382 { "rx_errors" },
383 { "rx_threshold_hit" },
384
385 { "dma_readq_full" },
386 { "dma_read_prioq_full" },
387 { "tx_comp_queue_full" },
388
389 { "ring_set_send_prod_index" },
390 { "ring_status_update" },
391 { "nic_irqs" },
392 { "nic_avoided_irqs" },
4452d099
MC
393 { "nic_tx_threshold_hit" },
394
395 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
396};
397
48fa55a0
MC
398#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
399
400
50da859d 401static const struct {
4cafd3f5 402 const char string[ETH_GSTRING_LEN];
48fa55a0 403} ethtool_test_keys[] = {
28a45957
MC
404 { "nvram test (online) " },
405 { "link test (online) " },
406 { "register test (offline)" },
407 { "memory test (offline)" },
408 { "mac loopback test (offline)" },
409 { "phy loopback test (offline)" },
941ec90f 410 { "ext loopback test (offline)" },
28a45957 411 { "interrupt test (offline)" },
4cafd3f5
MC
412};
413
48fa55a0
MC
414#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
415
416
b401e9e2
MC
417static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
418{
419 writel(val, tp->regs + off);
420}
421
422static u32 tg3_read32(struct tg3 *tp, u32 off)
423{
de6f31eb 424 return readl(tp->regs + off);
b401e9e2
MC
425}
426
0d3031d9
MC
427static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
428{
429 writel(val, tp->aperegs + off);
430}
431
432static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
433{
de6f31eb 434 return readl(tp->aperegs + off);
0d3031d9
MC
435}
436
1da177e4
LT
437static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
438{
6892914f
MC
439 unsigned long flags;
440
441 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
443 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 444 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
445}
446
447static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
448{
449 writel(val, tp->regs + off);
450 readl(tp->regs + off);
1da177e4
LT
451}
452
6892914f 453static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 454{
6892914f
MC
455 unsigned long flags;
456 u32 val;
457
458 spin_lock_irqsave(&tp->indirect_lock, flags);
459 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
460 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
461 spin_unlock_irqrestore(&tp->indirect_lock, flags);
462 return val;
463}
464
465static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
466{
467 unsigned long flags;
468
469 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
470 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
471 TG3_64BIT_REG_LOW, val);
472 return;
473 }
66711e66 474 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
475 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
476 TG3_64BIT_REG_LOW, val);
477 return;
1da177e4 478 }
6892914f
MC
479
480 spin_lock_irqsave(&tp->indirect_lock, flags);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
482 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
483 spin_unlock_irqrestore(&tp->indirect_lock, flags);
484
485 /* In indirect mode when disabling interrupts, we also need
486 * to clear the interrupt bit in the GRC local ctrl register.
487 */
488 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
489 (val == 0x1)) {
490 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
491 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
492 }
493}
494
495static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
496{
497 unsigned long flags;
498 u32 val;
499
500 spin_lock_irqsave(&tp->indirect_lock, flags);
501 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
502 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
503 spin_unlock_irqrestore(&tp->indirect_lock, flags);
504 return val;
505}
506
b401e9e2
MC
507/* usec_wait specifies the wait time in usec when writing to certain registers
508 * where it is unsafe to read back the register without some delay.
509 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
510 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
511 */
512static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 513{
63c3a66f 514 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
515 /* Non-posted methods */
516 tp->write32(tp, off, val);
517 else {
518 /* Posted method */
519 tg3_write32(tp, off, val);
520 if (usec_wait)
521 udelay(usec_wait);
522 tp->read32(tp, off);
523 }
524 /* Wait again after the read for the posted method to guarantee that
525 * the wait time is met.
526 */
527 if (usec_wait)
528 udelay(usec_wait);
1da177e4
LT
529}
530
09ee929c
MC
531static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
532{
533 tp->write32_mbox(tp, off, val);
63c3a66f 534 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 535 tp->read32_mbox(tp, off);
09ee929c
MC
536}
537
20094930 538static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
539{
540 void __iomem *mbox = tp->regs + off;
541 writel(val, mbox);
63c3a66f 542 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 543 writel(val, mbox);
63c3a66f 544 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
545 readl(mbox);
546}
547
b5d3772c
MC
548static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
549{
de6f31eb 550 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
551}
552
553static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
554{
555 writel(val, tp->regs + off + GRCMBOX_BASE);
556}
557
c6cdf436 558#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 559#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
560#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
561#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
562#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 563
c6cdf436
MC
564#define tw32(reg, val) tp->write32(tp, reg, val)
565#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
566#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
567#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
568
569static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
570{
6892914f
MC
571 unsigned long flags;
572
6ff6f81d 573 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
574 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
575 return;
576
6892914f 577 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 578 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
580 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 581
bbadf503
MC
582 /* Always leave this as zero. */
583 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
584 } else {
585 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
586 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 587
bbadf503
MC
588 /* Always leave this as zero. */
589 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
590 }
591 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
592}
593
1da177e4
LT
594static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
595{
6892914f
MC
596 unsigned long flags;
597
6ff6f81d 598 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
599 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
600 *val = 0;
601 return;
602 }
603
6892914f 604 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 605 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
606 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
607 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 608
bbadf503
MC
609 /* Always leave this as zero. */
610 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
611 } else {
612 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
613 *val = tr32(TG3PCI_MEM_WIN_DATA);
614
615 /* Always leave this as zero. */
616 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
617 }
6892914f 618 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
619}
620
0d3031d9
MC
621static void tg3_ape_lock_init(struct tg3 *tp)
622{
623 int i;
6f5c8f83 624 u32 regbase, bit;
f92d9dc1
MC
625
626 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
627 regbase = TG3_APE_LOCK_GRANT;
628 else
629 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
630
631 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
632 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
633 switch (i) {
634 case TG3_APE_LOCK_PHY0:
635 case TG3_APE_LOCK_PHY1:
636 case TG3_APE_LOCK_PHY2:
637 case TG3_APE_LOCK_PHY3:
638 bit = APE_LOCK_GRANT_DRIVER;
639 break;
640 default:
641 if (!tp->pci_fn)
642 bit = APE_LOCK_GRANT_DRIVER;
643 else
644 bit = 1 << tp->pci_fn;
645 }
646 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
647 }
648
0d3031d9
MC
649}
650
651static int tg3_ape_lock(struct tg3 *tp, int locknum)
652{
653 int i, off;
654 int ret = 0;
6f5c8f83 655 u32 status, req, gnt, bit;
0d3031d9 656
63c3a66f 657 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
658 return 0;
659
660 switch (locknum) {
6f5c8f83
MC
661 case TG3_APE_LOCK_GPIO:
662 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
663 return 0;
33f401ae
MC
664 case TG3_APE_LOCK_GRC:
665 case TG3_APE_LOCK_MEM:
78f94dc7
MC
666 if (!tp->pci_fn)
667 bit = APE_LOCK_REQ_DRIVER;
668 else
669 bit = 1 << tp->pci_fn;
33f401ae
MC
670 break;
671 default:
672 return -EINVAL;
0d3031d9
MC
673 }
674
f92d9dc1
MC
675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
676 req = TG3_APE_LOCK_REQ;
677 gnt = TG3_APE_LOCK_GRANT;
678 } else {
679 req = TG3_APE_PER_LOCK_REQ;
680 gnt = TG3_APE_PER_LOCK_GRANT;
681 }
682
0d3031d9
MC
683 off = 4 * locknum;
684
6f5c8f83 685 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
686
687 /* Wait for up to 1 millisecond to acquire lock. */
688 for (i = 0; i < 100; i++) {
f92d9dc1 689 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 690 if (status == bit)
0d3031d9
MC
691 break;
692 udelay(10);
693 }
694
6f5c8f83 695 if (status != bit) {
0d3031d9 696 /* Revoke the lock request. */
6f5c8f83 697 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
698 ret = -EBUSY;
699 }
700
701 return ret;
702}
703
704static void tg3_ape_unlock(struct tg3 *tp, int locknum)
705{
6f5c8f83 706 u32 gnt, bit;
0d3031d9 707
63c3a66f 708 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
709 return;
710
711 switch (locknum) {
6f5c8f83
MC
712 case TG3_APE_LOCK_GPIO:
713 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
714 return;
33f401ae
MC
715 case TG3_APE_LOCK_GRC:
716 case TG3_APE_LOCK_MEM:
78f94dc7
MC
717 if (!tp->pci_fn)
718 bit = APE_LOCK_GRANT_DRIVER;
719 else
720 bit = 1 << tp->pci_fn;
33f401ae
MC
721 break;
722 default:
723 return;
0d3031d9
MC
724 }
725
f92d9dc1
MC
726 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
727 gnt = TG3_APE_LOCK_GRANT;
728 else
729 gnt = TG3_APE_PER_LOCK_GRANT;
730
6f5c8f83 731 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
732}
733
b65a372b 734static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
fd6d3f0e 735{
fd6d3f0e
MC
736 u32 apedata;
737
b65a372b
MC
738 while (timeout_us) {
739 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
740 return -EBUSY;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
743 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
744 break;
745
746 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
747
748 udelay(10);
749 timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
750 }
751
752 return timeout_us ? 0 : -EBUSY;
753}
754
755static int tg3_ape_send_event(struct tg3 *tp, u32 event)
756{
757 int err;
758 u32 apedata;
fd6d3f0e
MC
759
760 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
761 if (apedata != APE_SEG_SIG_MAGIC)
b65a372b 762 return -EAGAIN;
fd6d3f0e
MC
763
764 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
765 if (!(apedata & APE_FW_STATUS_READY))
b65a372b 766 return -EAGAIN;
fd6d3f0e
MC
767
768 /* Wait for up to 1 millisecond for APE to service previous event. */
b65a372b
MC
769 err = tg3_ape_event_lock(tp, 1000);
770 if (err)
771 return err;
fd6d3f0e 772
b65a372b
MC
773 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
774 event | APE_EVENT_STATUS_EVENT_PENDING);
fd6d3f0e 775
b65a372b
MC
776 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
777 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
fd6d3f0e 778
b65a372b 779 return 0;
fd6d3f0e
MC
780}
781
782static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
783{
784 u32 event;
785 u32 apedata;
786
787 if (!tg3_flag(tp, ENABLE_APE))
788 return;
789
790 switch (kind) {
791 case RESET_KIND_INIT:
792 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
793 APE_HOST_SEG_SIG_MAGIC);
794 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
795 APE_HOST_SEG_LEN_MAGIC);
796 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
797 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
798 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
799 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
800 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
801 APE_HOST_BEHAV_NO_PHYLOCK);
802 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
803 TG3_APE_HOST_DRVR_STATE_START);
804
805 event = APE_EVENT_STATUS_STATE_START;
806 break;
807 case RESET_KIND_SHUTDOWN:
808 /* With the interface we are currently using,
809 * APE does not track driver state. Wiping
810 * out the HOST SEGMENT SIGNATURE forces
811 * the APE to assume OS absent status.
812 */
813 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
814
815 if (device_may_wakeup(&tp->pdev->dev) &&
816 tg3_flag(tp, WOL_ENABLE)) {
817 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
818 TG3_APE_HOST_WOL_SPEED_AUTO);
819 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
820 } else
821 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
822
823 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
824
825 event = APE_EVENT_STATUS_STATE_UNLOAD;
826 break;
827 case RESET_KIND_SUSPEND:
828 event = APE_EVENT_STATUS_STATE_SUSPEND;
829 break;
830 default:
831 return;
832 }
833
834 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
835
836 tg3_ape_send_event(tp, event);
837}
838
1da177e4
LT
839static void tg3_disable_ints(struct tg3 *tp)
840{
89aeb3bc
MC
841 int i;
842
1da177e4
LT
843 tw32(TG3PCI_MISC_HOST_CTRL,
844 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
845 for (i = 0; i < tp->irq_max; i++)
846 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
847}
848
1da177e4
LT
849static void tg3_enable_ints(struct tg3 *tp)
850{
89aeb3bc 851 int i;
89aeb3bc 852
bbe832c0
MC
853 tp->irq_sync = 0;
854 wmb();
855
1da177e4
LT
856 tw32(TG3PCI_MISC_HOST_CTRL,
857 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 858
f89f38b8 859 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
860 for (i = 0; i < tp->irq_cnt; i++) {
861 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 862
898a56f8 863 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 864 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 865 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 866
f89f38b8 867 tp->coal_now |= tnapi->coal_now;
89aeb3bc 868 }
f19af9c2
MC
869
870 /* Force an initial interrupt */
63c3a66f 871 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
872 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
873 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
874 else
f89f38b8
MC
875 tw32(HOSTCC_MODE, tp->coal_now);
876
877 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
878}
879
17375d25 880static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 881{
17375d25 882 struct tg3 *tp = tnapi->tp;
898a56f8 883 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
884 unsigned int work_exists = 0;
885
886 /* check for phy events */
63c3a66f 887 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
888 if (sblk->status & SD_STATUS_LINK_CHG)
889 work_exists = 1;
890 }
f891ea16
MC
891
892 /* check for TX work to do */
893 if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
894 work_exists = 1;
895
896 /* check for RX work to do */
897 if (tnapi->rx_rcb_prod_idx &&
8d9d7cfc 898 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
899 work_exists = 1;
900
901 return work_exists;
902}
903
17375d25 904/* tg3_int_reenable
04237ddd
MC
905 * similar to tg3_enable_ints, but it accurately determines whether there
906 * is new work pending and can return without flushing the PIO write
6aa20a22 907 * which reenables interrupts
1da177e4 908 */
17375d25 909static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 910{
17375d25
MC
911 struct tg3 *tp = tnapi->tp;
912
898a56f8 913 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
914 mmiowb();
915
fac9b83e
DM
916 /* When doing tagged status, this work check is unnecessary.
917 * The last_tag we write above tells the chip which piece of
918 * work we've completed.
919 */
63c3a66f 920 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 921 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 922 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
923}
924
1da177e4
LT
925static void tg3_switch_clocks(struct tg3 *tp)
926{
f6eb9b1f 927 u32 clock_ctrl;
1da177e4
LT
928 u32 orig_clock_ctrl;
929
63c3a66f 930 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
931 return;
932
f6eb9b1f
MC
933 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
934
1da177e4
LT
935 orig_clock_ctrl = clock_ctrl;
936 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
937 CLOCK_CTRL_CLKRUN_OENABLE |
938 0x1f);
939 tp->pci_clock_ctrl = clock_ctrl;
940
63c3a66f 941 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 942 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
943 tw32_wait_f(TG3PCI_CLOCK_CTRL,
944 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
945 }
946 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
947 tw32_wait_f(TG3PCI_CLOCK_CTRL,
948 clock_ctrl |
949 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
950 40);
951 tw32_wait_f(TG3PCI_CLOCK_CTRL,
952 clock_ctrl | (CLOCK_CTRL_ALTCLK),
953 40);
1da177e4 954 }
b401e9e2 955 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
956}
957
958#define PHY_BUSY_LOOPS 5000
959
960static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
961{
962 u32 frame_val;
963 unsigned int loops;
964 int ret;
965
966 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
967 tw32_f(MAC_MI_MODE,
968 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
969 udelay(80);
970 }
971
972 *val = 0x0;
973
882e9793 974 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
975 MI_COM_PHY_ADDR_MASK);
976 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
977 MI_COM_REG_ADDR_MASK);
978 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 979
1da177e4
LT
980 tw32_f(MAC_MI_COM, frame_val);
981
982 loops = PHY_BUSY_LOOPS;
983 while (loops != 0) {
984 udelay(10);
985 frame_val = tr32(MAC_MI_COM);
986
987 if ((frame_val & MI_COM_BUSY) == 0) {
988 udelay(5);
989 frame_val = tr32(MAC_MI_COM);
990 break;
991 }
992 loops -= 1;
993 }
994
995 ret = -EBUSY;
996 if (loops != 0) {
997 *val = frame_val & MI_COM_DATA_MASK;
998 ret = 0;
999 }
1000
1001 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1002 tw32_f(MAC_MI_MODE, tp->mi_mode);
1003 udelay(80);
1004 }
1005
1006 return ret;
1007}
1008
1009static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
1010{
1011 u32 frame_val;
1012 unsigned int loops;
1013 int ret;
1014
f07e9af3 1015 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1016 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1017 return 0;
1018
1da177e4
LT
1019 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1020 tw32_f(MAC_MI_MODE,
1021 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1022 udelay(80);
1023 }
1024
882e9793 1025 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1026 MI_COM_PHY_ADDR_MASK);
1027 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1028 MI_COM_REG_ADDR_MASK);
1029 frame_val |= (val & MI_COM_DATA_MASK);
1030 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1031
1da177e4
LT
1032 tw32_f(MAC_MI_COM, frame_val);
1033
1034 loops = PHY_BUSY_LOOPS;
1035 while (loops != 0) {
1036 udelay(10);
1037 frame_val = tr32(MAC_MI_COM);
1038 if ((frame_val & MI_COM_BUSY) == 0) {
1039 udelay(5);
1040 frame_val = tr32(MAC_MI_COM);
1041 break;
1042 }
1043 loops -= 1;
1044 }
1045
1046 ret = -EBUSY;
1047 if (loops != 0)
1048 ret = 0;
1049
1050 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1051 tw32_f(MAC_MI_MODE, tp->mi_mode);
1052 udelay(80);
1053 }
1054
1055 return ret;
1056}
1057
b0988c15
MC
1058static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1059{
1060 int err;
1061
1062 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1063 if (err)
1064 goto done;
1065
1066 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1067 if (err)
1068 goto done;
1069
1070 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1071 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1076
1077done:
1078 return err;
1079}
1080
1081static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1082{
1083 int err;
1084
1085 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1086 if (err)
1087 goto done;
1088
1089 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1090 if (err)
1091 goto done;
1092
1093 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1094 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1095 if (err)
1096 goto done;
1097
1098 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1099
1100done:
1101 return err;
1102}
1103
1104static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1105{
1106 int err;
1107
1108 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1109 if (!err)
1110 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1111
1112 return err;
1113}
1114
1115static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1116{
1117 int err;
1118
1119 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1120 if (!err)
1121 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1122
1123 return err;
1124}
1125
15ee95c3
MC
1126static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1127{
1128 int err;
1129
1130 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1131 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1132 MII_TG3_AUXCTL_SHDWSEL_MISC);
1133 if (!err)
1134 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1135
1136 return err;
1137}
1138
b4bd2929
MC
1139static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1140{
1141 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1142 set |= MII_TG3_AUXCTL_MISC_WREN;
1143
1144 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1145}
1146
1d36ba45
MC
1147#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1148 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1149 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1150 MII_TG3_AUXCTL_ACTL_TX_6DB)
1151
1152#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1153 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1154 MII_TG3_AUXCTL_ACTL_TX_6DB);
1155
95e2869a
MC
1156static int tg3_bmcr_reset(struct tg3 *tp)
1157{
1158 u32 phy_control;
1159 int limit, err;
1160
1161 /* OK, reset it, and poll the BMCR_RESET bit until it
1162 * clears or we time out.
1163 */
1164 phy_control = BMCR_RESET;
1165 err = tg3_writephy(tp, MII_BMCR, phy_control);
1166 if (err != 0)
1167 return -EBUSY;
1168
1169 limit = 5000;
1170 while (limit--) {
1171 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1172 if (err != 0)
1173 return -EBUSY;
1174
1175 if ((phy_control & BMCR_RESET) == 0) {
1176 udelay(40);
1177 break;
1178 }
1179 udelay(10);
1180 }
d4675b52 1181 if (limit < 0)
95e2869a
MC
1182 return -EBUSY;
1183
1184 return 0;
1185}
1186
158d7abd
MC
1187static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1188{
3d16543d 1189 struct tg3 *tp = bp->priv;
158d7abd
MC
1190 u32 val;
1191
24bb4fb6 1192 spin_lock_bh(&tp->lock);
158d7abd
MC
1193
1194 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1195 val = -EIO;
1196
1197 spin_unlock_bh(&tp->lock);
158d7abd
MC
1198
1199 return val;
1200}
1201
1202static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1203{
3d16543d 1204 struct tg3 *tp = bp->priv;
24bb4fb6 1205 u32 ret = 0;
158d7abd 1206
24bb4fb6 1207 spin_lock_bh(&tp->lock);
158d7abd
MC
1208
1209 if (tg3_writephy(tp, reg, val))
24bb4fb6 1210 ret = -EIO;
158d7abd 1211
24bb4fb6
MC
1212 spin_unlock_bh(&tp->lock);
1213
1214 return ret;
158d7abd
MC
1215}
1216
1217static int tg3_mdio_reset(struct mii_bus *bp)
1218{
1219 return 0;
1220}
1221
9c61d6bc 1222static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1223{
1224 u32 val;
fcb389df 1225 struct phy_device *phydev;
a9daf367 1226
3f0e3ad7 1227 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1228 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1229 case PHY_ID_BCM50610:
1230 case PHY_ID_BCM50610M:
fcb389df
MC
1231 val = MAC_PHYCFG2_50610_LED_MODES;
1232 break;
6a443a0f 1233 case PHY_ID_BCMAC131:
fcb389df
MC
1234 val = MAC_PHYCFG2_AC131_LED_MODES;
1235 break;
6a443a0f 1236 case PHY_ID_RTL8211C:
fcb389df
MC
1237 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1238 break;
6a443a0f 1239 case PHY_ID_RTL8201E:
fcb389df
MC
1240 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1241 break;
1242 default:
a9daf367 1243 return;
fcb389df
MC
1244 }
1245
1246 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1247 tw32(MAC_PHYCFG2, val);
1248
1249 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1250 val &= ~(MAC_PHYCFG1_RGMII_INT |
1251 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1252 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1253 tw32(MAC_PHYCFG1, val);
1254
1255 return;
1256 }
1257
63c3a66f 1258 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1259 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1260 MAC_PHYCFG2_FMODE_MASK_MASK |
1261 MAC_PHYCFG2_GMODE_MASK_MASK |
1262 MAC_PHYCFG2_ACT_MASK_MASK |
1263 MAC_PHYCFG2_QUAL_MASK_MASK |
1264 MAC_PHYCFG2_INBAND_ENABLE;
1265
1266 tw32(MAC_PHYCFG2, val);
a9daf367 1267
bb85fbb6
MC
1268 val = tr32(MAC_PHYCFG1);
1269 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1270 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1271 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1272 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1273 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1274 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1275 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1276 }
bb85fbb6
MC
1277 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1278 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1279 tw32(MAC_PHYCFG1, val);
a9daf367 1280
a9daf367
MC
1281 val = tr32(MAC_EXT_RGMII_MODE);
1282 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1283 MAC_RGMII_MODE_RX_QUALITY |
1284 MAC_RGMII_MODE_RX_ACTIVITY |
1285 MAC_RGMII_MODE_RX_ENG_DET |
1286 MAC_RGMII_MODE_TX_ENABLE |
1287 MAC_RGMII_MODE_TX_LOWPWR |
1288 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1289 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1290 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1291 val |= MAC_RGMII_MODE_RX_INT_B |
1292 MAC_RGMII_MODE_RX_QUALITY |
1293 MAC_RGMII_MODE_RX_ACTIVITY |
1294 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1295 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1296 val |= MAC_RGMII_MODE_TX_ENABLE |
1297 MAC_RGMII_MODE_TX_LOWPWR |
1298 MAC_RGMII_MODE_TX_RESET;
1299 }
1300 tw32(MAC_EXT_RGMII_MODE, val);
1301}
1302
158d7abd
MC
1303static void tg3_mdio_start(struct tg3 *tp)
1304{
158d7abd
MC
1305 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1306 tw32_f(MAC_MI_MODE, tp->mi_mode);
1307 udelay(80);
a9daf367 1308
63c3a66f 1309 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1310 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1311 tg3_mdio_config_5785(tp);
1312}
1313
1314static int tg3_mdio_init(struct tg3 *tp)
1315{
1316 int i;
1317 u32 reg;
1318 struct phy_device *phydev;
1319
63c3a66f 1320 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1321 u32 is_serdes;
882e9793 1322
69f11c99 1323 tp->phy_addr = tp->pci_fn + 1;
882e9793 1324
d1ec96af
MC
1325 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1326 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1327 else
1328 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1329 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1330 if (is_serdes)
1331 tp->phy_addr += 7;
1332 } else
3f0e3ad7 1333 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1334
158d7abd
MC
1335 tg3_mdio_start(tp);
1336
63c3a66f 1337 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1338 return 0;
1339
298cf9be
LB
1340 tp->mdio_bus = mdiobus_alloc();
1341 if (tp->mdio_bus == NULL)
1342 return -ENOMEM;
158d7abd 1343
298cf9be
LB
1344 tp->mdio_bus->name = "tg3 mdio bus";
1345 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1346 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1347 tp->mdio_bus->priv = tp;
1348 tp->mdio_bus->parent = &tp->pdev->dev;
1349 tp->mdio_bus->read = &tg3_mdio_read;
1350 tp->mdio_bus->write = &tg3_mdio_write;
1351 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1352 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1353 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1354
1355 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1356 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1357
1358 /* The bus registration will look for all the PHYs on the mdio bus.
1359 * Unfortunately, it does not ensure the PHY is powered up before
1360 * accessing the PHY ID registers. A chip reset is the
1361 * quickest way to bring the device back to an operational state..
1362 */
1363 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1364 tg3_bmcr_reset(tp);
1365
298cf9be 1366 i = mdiobus_register(tp->mdio_bus);
a9daf367 1367 if (i) {
ab96b241 1368 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1369 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1370 return i;
1371 }
158d7abd 1372
3f0e3ad7 1373 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1374
9c61d6bc 1375 if (!phydev || !phydev->drv) {
ab96b241 1376 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1377 mdiobus_unregister(tp->mdio_bus);
1378 mdiobus_free(tp->mdio_bus);
1379 return -ENODEV;
1380 }
1381
1382 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1383 case PHY_ID_BCM57780:
321d32a0 1384 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1385 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1386 break;
6a443a0f
MC
1387 case PHY_ID_BCM50610:
1388 case PHY_ID_BCM50610M:
32e5a8d6 1389 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1390 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1391 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1392 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1393 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1394 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1395 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1396 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1397 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1398 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1399 /* fallthru */
6a443a0f 1400 case PHY_ID_RTL8211C:
fcb389df 1401 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1402 break;
6a443a0f
MC
1403 case PHY_ID_RTL8201E:
1404 case PHY_ID_BCMAC131:
a9daf367 1405 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1406 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1407 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1408 break;
1409 }
1410
63c3a66f 1411 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1412
1413 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1414 tg3_mdio_config_5785(tp);
a9daf367
MC
1415
1416 return 0;
158d7abd
MC
1417}
1418
1419static void tg3_mdio_fini(struct tg3 *tp)
1420{
63c3a66f
JP
1421 if (tg3_flag(tp, MDIOBUS_INITED)) {
1422 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1423 mdiobus_unregister(tp->mdio_bus);
1424 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1425 }
1426}
1427
4ba526ce
MC
1428/* tp->lock is held. */
1429static inline void tg3_generate_fw_event(struct tg3 *tp)
1430{
1431 u32 val;
1432
1433 val = tr32(GRC_RX_CPU_EVENT);
1434 val |= GRC_RX_CPU_DRIVER_EVENT;
1435 tw32_f(GRC_RX_CPU_EVENT, val);
1436
1437 tp->last_event_jiffies = jiffies;
1438}
1439
1440#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1441
95e2869a
MC
1442/* tp->lock is held. */
1443static void tg3_wait_for_event_ack(struct tg3 *tp)
1444{
1445 int i;
4ba526ce
MC
1446 unsigned int delay_cnt;
1447 long time_remain;
1448
1449 /* If enough time has passed, no wait is necessary. */
1450 time_remain = (long)(tp->last_event_jiffies + 1 +
1451 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1452 (long)jiffies;
1453 if (time_remain < 0)
1454 return;
1455
1456 /* Check if we can shorten the wait time. */
1457 delay_cnt = jiffies_to_usecs(time_remain);
1458 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1459 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1460 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1461
4ba526ce 1462 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1463 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1464 break;
4ba526ce 1465 udelay(8);
95e2869a
MC
1466 }
1467}
1468
1469/* tp->lock is held. */
b28f389d 1470static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1471{
b28f389d 1472 u32 reg, val;
95e2869a
MC
1473
1474 val = 0;
1475 if (!tg3_readphy(tp, MII_BMCR, &reg))
1476 val = reg << 16;
1477 if (!tg3_readphy(tp, MII_BMSR, &reg))
1478 val |= (reg & 0xffff);
b28f389d 1479 *data++ = val;
95e2869a
MC
1480
1481 val = 0;
1482 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1483 val = reg << 16;
1484 if (!tg3_readphy(tp, MII_LPA, &reg))
1485 val |= (reg & 0xffff);
b28f389d 1486 *data++ = val;
95e2869a
MC
1487
1488 val = 0;
f07e9af3 1489 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1490 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1491 val = reg << 16;
1492 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1493 val |= (reg & 0xffff);
1494 }
b28f389d 1495 *data++ = val;
95e2869a
MC
1496
1497 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1498 val = reg << 16;
1499 else
1500 val = 0;
b28f389d
MC
1501 *data++ = val;
1502}
1503
1504/* tp->lock is held. */
1505static void tg3_ump_link_report(struct tg3 *tp)
1506{
1507 u32 data[4];
1508
1509 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1510 return;
1511
1512 tg3_phy_gather_ump_data(tp, data);
1513
1514 tg3_wait_for_event_ack(tp);
1515
1516 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1517 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1518 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1519 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1520 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1521 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1522
4ba526ce 1523 tg3_generate_fw_event(tp);
95e2869a
MC
1524}
1525
8d5a89b3
MC
1526/* tp->lock is held. */
1527static void tg3_stop_fw(struct tg3 *tp)
1528{
1529 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1530 /* Wait for RX cpu to ACK the previous event. */
1531 tg3_wait_for_event_ack(tp);
1532
1533 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1534
1535 tg3_generate_fw_event(tp);
1536
1537 /* Wait for RX cpu to ACK this event. */
1538 tg3_wait_for_event_ack(tp);
1539 }
1540}
1541
fd6d3f0e
MC
1542/* tp->lock is held. */
1543static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1544{
1545 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1546 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1547
1548 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1549 switch (kind) {
1550 case RESET_KIND_INIT:
1551 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1552 DRV_STATE_START);
1553 break;
1554
1555 case RESET_KIND_SHUTDOWN:
1556 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1557 DRV_STATE_UNLOAD);
1558 break;
1559
1560 case RESET_KIND_SUSPEND:
1561 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1562 DRV_STATE_SUSPEND);
1563 break;
1564
1565 default:
1566 break;
1567 }
1568 }
1569
1570 if (kind == RESET_KIND_INIT ||
1571 kind == RESET_KIND_SUSPEND)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START_DONE);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD_DONE);
1588 break;
1589
1590 default:
1591 break;
1592 }
1593 }
1594
1595 if (kind == RESET_KIND_SHUTDOWN)
1596 tg3_ape_driver_state_change(tp, kind);
1597}
1598
1599/* tp->lock is held. */
1600static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1601{
1602 if (tg3_flag(tp, ENABLE_ASF)) {
1603 switch (kind) {
1604 case RESET_KIND_INIT:
1605 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1606 DRV_STATE_START);
1607 break;
1608
1609 case RESET_KIND_SHUTDOWN:
1610 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1611 DRV_STATE_UNLOAD);
1612 break;
1613
1614 case RESET_KIND_SUSPEND:
1615 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1616 DRV_STATE_SUSPEND);
1617 break;
1618
1619 default:
1620 break;
1621 }
1622 }
1623}
1624
1625static int tg3_poll_fw(struct tg3 *tp)
1626{
1627 int i;
1628 u32 val;
1629
1630 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1631 /* Wait up to 20ms for init done. */
1632 for (i = 0; i < 200; i++) {
1633 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1634 return 0;
1635 udelay(100);
1636 }
1637 return -ENODEV;
1638 }
1639
1640 /* Wait for firmware initialization to complete. */
1641 for (i = 0; i < 100000; i++) {
1642 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1643 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1644 break;
1645 udelay(10);
1646 }
1647
1648 /* Chip might not be fitted with firmware. Some Sun onboard
1649 * parts are configured like that. So don't signal the timeout
1650 * of the above loop as an error, but do report the lack of
1651 * running firmware once.
1652 */
1653 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1654 tg3_flag_set(tp, NO_FWARE_REPORTED);
1655
1656 netdev_info(tp->dev, "No firmware running\n");
1657 }
1658
1659 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1660 /* The 57765 A0 needs a little more
1661 * time to do some important work.
1662 */
1663 mdelay(10);
1664 }
1665
1666 return 0;
1667}
1668
95e2869a
MC
1669static void tg3_link_report(struct tg3 *tp)
1670{
1671 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1672 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1673 tg3_ump_link_report(tp);
1674 } else if (netif_msg_link(tp)) {
05dbe005
JP
1675 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1676 (tp->link_config.active_speed == SPEED_1000 ?
1677 1000 :
1678 (tp->link_config.active_speed == SPEED_100 ?
1679 100 : 10)),
1680 (tp->link_config.active_duplex == DUPLEX_FULL ?
1681 "full" : "half"));
1682
1683 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1684 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1685 "on" : "off",
1686 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1687 "on" : "off");
47007831
MC
1688
1689 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1690 netdev_info(tp->dev, "EEE is %s\n",
1691 tp->setlpicnt ? "enabled" : "disabled");
1692
95e2869a
MC
1693 tg3_ump_link_report(tp);
1694 }
1695}
1696
95e2869a
MC
1697static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1698{
1699 u16 miireg;
1700
e18ce346 1701 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1702 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1703 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1704 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1705 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1706 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1707 else
1708 miireg = 0;
1709
1710 return miireg;
1711}
1712
95e2869a
MC
1713static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1714{
1715 u8 cap = 0;
1716
f3791cdf
MC
1717 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1718 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1719 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1720 if (lcladv & ADVERTISE_1000XPAUSE)
1721 cap = FLOW_CTRL_RX;
1722 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1723 cap = FLOW_CTRL_TX;
95e2869a
MC
1724 }
1725
1726 return cap;
1727}
1728
f51f3562 1729static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1730{
b02fd9e3 1731 u8 autoneg;
f51f3562 1732 u8 flowctrl = 0;
95e2869a
MC
1733 u32 old_rx_mode = tp->rx_mode;
1734 u32 old_tx_mode = tp->tx_mode;
1735
63c3a66f 1736 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1737 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1738 else
1739 autoneg = tp->link_config.autoneg;
1740
63c3a66f 1741 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1742 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1743 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1744 else
bc02ff95 1745 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1746 } else
1747 flowctrl = tp->link_config.flowctrl;
95e2869a 1748
f51f3562 1749 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1750
e18ce346 1751 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1752 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1753 else
1754 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1755
f51f3562 1756 if (old_rx_mode != tp->rx_mode)
95e2869a 1757 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1758
e18ce346 1759 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1760 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1761 else
1762 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1763
f51f3562 1764 if (old_tx_mode != tp->tx_mode)
95e2869a 1765 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1766}
1767
b02fd9e3
MC
1768static void tg3_adjust_link(struct net_device *dev)
1769{
1770 u8 oldflowctrl, linkmesg = 0;
1771 u32 mac_mode, lcl_adv, rmt_adv;
1772 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1773 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1774
24bb4fb6 1775 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1776
1777 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1778 MAC_MODE_HALF_DUPLEX);
1779
1780 oldflowctrl = tp->link_config.active_flowctrl;
1781
1782 if (phydev->link) {
1783 lcl_adv = 0;
1784 rmt_adv = 0;
1785
1786 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1787 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1788 else if (phydev->speed == SPEED_1000 ||
1789 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1790 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1791 else
1792 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1793
1794 if (phydev->duplex == DUPLEX_HALF)
1795 mac_mode |= MAC_MODE_HALF_DUPLEX;
1796 else {
f88788f0 1797 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1798 tp->link_config.flowctrl);
1799
1800 if (phydev->pause)
1801 rmt_adv = LPA_PAUSE_CAP;
1802 if (phydev->asym_pause)
1803 rmt_adv |= LPA_PAUSE_ASYM;
1804 }
1805
1806 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1807 } else
1808 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1809
1810 if (mac_mode != tp->mac_mode) {
1811 tp->mac_mode = mac_mode;
1812 tw32_f(MAC_MODE, tp->mac_mode);
1813 udelay(40);
1814 }
1815
fcb389df
MC
1816 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1817 if (phydev->speed == SPEED_10)
1818 tw32(MAC_MI_STAT,
1819 MAC_MI_STAT_10MBPS_MODE |
1820 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1821 else
1822 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1823 }
1824
b02fd9e3
MC
1825 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1826 tw32(MAC_TX_LENGTHS,
1827 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1828 (6 << TX_LENGTHS_IPG_SHIFT) |
1829 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1830 else
1831 tw32(MAC_TX_LENGTHS,
1832 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1833 (6 << TX_LENGTHS_IPG_SHIFT) |
1834 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1835
34655ad6 1836 if (phydev->link != tp->old_link ||
b02fd9e3
MC
1837 phydev->speed != tp->link_config.active_speed ||
1838 phydev->duplex != tp->link_config.active_duplex ||
1839 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1840 linkmesg = 1;
b02fd9e3 1841
34655ad6 1842 tp->old_link = phydev->link;
b02fd9e3
MC
1843 tp->link_config.active_speed = phydev->speed;
1844 tp->link_config.active_duplex = phydev->duplex;
1845
24bb4fb6 1846 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1847
1848 if (linkmesg)
1849 tg3_link_report(tp);
1850}
1851
1852static int tg3_phy_init(struct tg3 *tp)
1853{
1854 struct phy_device *phydev;
1855
f07e9af3 1856 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1857 return 0;
1858
1859 /* Bring the PHY back to a known state. */
1860 tg3_bmcr_reset(tp);
1861
3f0e3ad7 1862 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1863
1864 /* Attach the MAC to the PHY. */
fb28ad35 1865 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1866 phydev->dev_flags, phydev->interface);
b02fd9e3 1867 if (IS_ERR(phydev)) {
ab96b241 1868 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1869 return PTR_ERR(phydev);
1870 }
1871
b02fd9e3 1872 /* Mask with MAC supported features. */
9c61d6bc
MC
1873 switch (phydev->interface) {
1874 case PHY_INTERFACE_MODE_GMII:
1875 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1876 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1877 phydev->supported &= (PHY_GBIT_FEATURES |
1878 SUPPORTED_Pause |
1879 SUPPORTED_Asym_Pause);
1880 break;
1881 }
1882 /* fallthru */
9c61d6bc
MC
1883 case PHY_INTERFACE_MODE_MII:
1884 phydev->supported &= (PHY_BASIC_FEATURES |
1885 SUPPORTED_Pause |
1886 SUPPORTED_Asym_Pause);
1887 break;
1888 default:
3f0e3ad7 1889 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1890 return -EINVAL;
1891 }
1892
f07e9af3 1893 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1894
1895 phydev->advertising = phydev->supported;
1896
b02fd9e3
MC
1897 return 0;
1898}
1899
1900static void tg3_phy_start(struct tg3 *tp)
1901{
1902 struct phy_device *phydev;
1903
f07e9af3 1904 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1905 return;
1906
3f0e3ad7 1907 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1908
80096068
MC
1909 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1910 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
c6700ce2
MC
1911 phydev->speed = tp->link_config.speed;
1912 phydev->duplex = tp->link_config.duplex;
1913 phydev->autoneg = tp->link_config.autoneg;
1914 phydev->advertising = tp->link_config.advertising;
b02fd9e3
MC
1915 }
1916
1917 phy_start(phydev);
1918
1919 phy_start_aneg(phydev);
1920}
1921
1922static void tg3_phy_stop(struct tg3 *tp)
1923{
f07e9af3 1924 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1925 return;
1926
3f0e3ad7 1927 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1928}
1929
1930static void tg3_phy_fini(struct tg3 *tp)
1931{
f07e9af3 1932 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1933 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1934 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1935 }
1936}
1937
941ec90f
MC
1938static int tg3_phy_set_extloopbk(struct tg3 *tp)
1939{
1940 int err;
1941 u32 val;
1942
1943 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1944 return 0;
1945
1946 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1947 /* Cannot do read-modify-write on 5401 */
1948 err = tg3_phy_auxctl_write(tp,
1949 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1950 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1951 0x4c20);
1952 goto done;
1953 }
1954
1955 err = tg3_phy_auxctl_read(tp,
1956 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1957 if (err)
1958 return err;
1959
1960 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1961 err = tg3_phy_auxctl_write(tp,
1962 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1963
1964done:
1965 return err;
1966}
1967
7f97a4bd
MC
1968static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1969{
1970 u32 phytest;
1971
1972 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1973 u32 phy;
1974
1975 tg3_writephy(tp, MII_TG3_FET_TEST,
1976 phytest | MII_TG3_FET_SHADOW_EN);
1977 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1978 if (enable)
1979 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1980 else
1981 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1982 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1983 }
1984 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1985 }
1986}
1987
6833c043
MC
1988static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1989{
1990 u32 reg;
1991
63c3a66f
JP
1992 if (!tg3_flag(tp, 5705_PLUS) ||
1993 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1994 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1995 return;
1996
f07e9af3 1997 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1998 tg3_phy_fet_toggle_apd(tp, enable);
1999 return;
2000 }
2001
6833c043
MC
2002 reg = MII_TG3_MISC_SHDW_WREN |
2003 MII_TG3_MISC_SHDW_SCR5_SEL |
2004 MII_TG3_MISC_SHDW_SCR5_LPED |
2005 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
2006 MII_TG3_MISC_SHDW_SCR5_SDTL |
2007 MII_TG3_MISC_SHDW_SCR5_C125OE;
2008 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
2009 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2010
2011 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2012
2013
2014 reg = MII_TG3_MISC_SHDW_WREN |
2015 MII_TG3_MISC_SHDW_APD_SEL |
2016 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2017 if (enable)
2018 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2019
2020 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2021}
2022
9ef8ca99
MC
2023static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2024{
2025 u32 phy;
2026
63c3a66f 2027 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2028 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2029 return;
2030
f07e9af3 2031 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2032 u32 ephy;
2033
535ef6e1
MC
2034 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2035 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2036
2037 tg3_writephy(tp, MII_TG3_FET_TEST,
2038 ephy | MII_TG3_FET_SHADOW_EN);
2039 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2040 if (enable)
535ef6e1 2041 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2042 else
535ef6e1
MC
2043 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2044 tg3_writephy(tp, reg, phy);
9ef8ca99 2045 }
535ef6e1 2046 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2047 }
2048 } else {
15ee95c3
MC
2049 int ret;
2050
2051 ret = tg3_phy_auxctl_read(tp,
2052 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2053 if (!ret) {
9ef8ca99
MC
2054 if (enable)
2055 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2056 else
2057 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2058 tg3_phy_auxctl_write(tp,
2059 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2060 }
2061 }
2062}
2063
1da177e4
LT
2064static void tg3_phy_set_wirespeed(struct tg3 *tp)
2065{
15ee95c3 2066 int ret;
1da177e4
LT
2067 u32 val;
2068
f07e9af3 2069 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2070 return;
2071
15ee95c3
MC
2072 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2073 if (!ret)
b4bd2929
MC
2074 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2075 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2076}
2077
b2a5c19c
MC
2078static void tg3_phy_apply_otp(struct tg3 *tp)
2079{
2080 u32 otp, phy;
2081
2082 if (!tp->phy_otp)
2083 return;
2084
2085 otp = tp->phy_otp;
2086
1d36ba45
MC
2087 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2088 return;
b2a5c19c
MC
2089
2090 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2091 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2092 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2093
2094 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2095 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2096 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2097
2098 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2099 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2100 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2101
2102 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2103 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2104
2105 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2106 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2107
2108 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2109 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2110 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2111
1d36ba45 2112 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2113}
2114
52b02d04
MC
2115static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2116{
2117 u32 val;
2118
2119 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2120 return;
2121
2122 tp->setlpicnt = 0;
2123
2124 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2125 current_link_up == 1 &&
a6b68dab
MC
2126 tp->link_config.active_duplex == DUPLEX_FULL &&
2127 (tp->link_config.active_speed == SPEED_100 ||
2128 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2129 u32 eeectl;
2130
2131 if (tp->link_config.active_speed == SPEED_1000)
2132 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2133 else
2134 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2135
2136 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2137
3110f5f5
MC
2138 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2139 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2140
b0c5943f
MC
2141 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2142 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2143 tp->setlpicnt = 2;
2144 }
2145
2146 if (!tp->setlpicnt) {
b715ce94
MC
2147 if (current_link_up == 1 &&
2148 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2149 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2150 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2151 }
2152
52b02d04
MC
2153 val = tr32(TG3_CPMU_EEE_MODE);
2154 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2155 }
2156}
2157
b0c5943f
MC
2158static void tg3_phy_eee_enable(struct tg3 *tp)
2159{
2160 u32 val;
2161
2162 if (tp->link_config.active_speed == SPEED_1000 &&
2163 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2164 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
55086ad9 2165 tg3_flag(tp, 57765_CLASS)) &&
b0c5943f 2166 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2167 val = MII_TG3_DSP_TAP26_ALNOKO |
2168 MII_TG3_DSP_TAP26_RMRXSTO;
2169 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2170 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2171 }
2172
2173 val = tr32(TG3_CPMU_EEE_MODE);
2174 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2175}
2176
1da177e4
LT
2177static int tg3_wait_macro_done(struct tg3 *tp)
2178{
2179 int limit = 100;
2180
2181 while (limit--) {
2182 u32 tmp32;
2183
f08aa1a8 2184 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2185 if ((tmp32 & 0x1000) == 0)
2186 break;
2187 }
2188 }
d4675b52 2189 if (limit < 0)
1da177e4
LT
2190 return -EBUSY;
2191
2192 return 0;
2193}
2194
2195static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2196{
2197 static const u32 test_pat[4][6] = {
2198 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2199 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2200 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2201 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2202 };
2203 int chan;
2204
2205 for (chan = 0; chan < 4; chan++) {
2206 int i;
2207
2208 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2209 (chan * 0x2000) | 0x0200);
f08aa1a8 2210 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2211
2212 for (i = 0; i < 6; i++)
2213 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2214 test_pat[chan][i]);
2215
f08aa1a8 2216 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2217 if (tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221
2222 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2223 (chan * 0x2000) | 0x0200);
f08aa1a8 2224 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2225 if (tg3_wait_macro_done(tp)) {
2226 *resetp = 1;
2227 return -EBUSY;
2228 }
2229
f08aa1a8 2230 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2231 if (tg3_wait_macro_done(tp)) {
2232 *resetp = 1;
2233 return -EBUSY;
2234 }
2235
2236 for (i = 0; i < 6; i += 2) {
2237 u32 low, high;
2238
2239 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2240 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2241 tg3_wait_macro_done(tp)) {
2242 *resetp = 1;
2243 return -EBUSY;
2244 }
2245 low &= 0x7fff;
2246 high &= 0x000f;
2247 if (low != test_pat[chan][i] ||
2248 high != test_pat[chan][i+1]) {
2249 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2250 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2251 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2252
2253 return -EBUSY;
2254 }
2255 }
2256 }
2257
2258 return 0;
2259}
2260
2261static int tg3_phy_reset_chanpat(struct tg3 *tp)
2262{
2263 int chan;
2264
2265 for (chan = 0; chan < 4; chan++) {
2266 int i;
2267
2268 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2269 (chan * 0x2000) | 0x0200);
f08aa1a8 2270 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2271 for (i = 0; i < 6; i++)
2272 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2273 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2274 if (tg3_wait_macro_done(tp))
2275 return -EBUSY;
2276 }
2277
2278 return 0;
2279}
2280
2281static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2282{
2283 u32 reg32, phy9_orig;
2284 int retries, do_phy_reset, err;
2285
2286 retries = 10;
2287 do_phy_reset = 1;
2288 do {
2289 if (do_phy_reset) {
2290 err = tg3_bmcr_reset(tp);
2291 if (err)
2292 return err;
2293 do_phy_reset = 0;
2294 }
2295
2296 /* Disable transmitter and interrupt. */
2297 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2298 continue;
2299
2300 reg32 |= 0x3000;
2301 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2302
2303 /* Set full-duplex, 1000 mbps. */
2304 tg3_writephy(tp, MII_BMCR,
221c5637 2305 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2306
2307 /* Set to master mode. */
221c5637 2308 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2309 continue;
2310
221c5637
MC
2311 tg3_writephy(tp, MII_CTRL1000,
2312 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2313
1d36ba45
MC
2314 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2315 if (err)
2316 return err;
1da177e4
LT
2317
2318 /* Block the PHY control access. */
6ee7c0a0 2319 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2320
2321 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2322 if (!err)
2323 break;
2324 } while (--retries);
2325
2326 err = tg3_phy_reset_chanpat(tp);
2327 if (err)
2328 return err;
2329
6ee7c0a0 2330 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2331
2332 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2333 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2334
1d36ba45 2335 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2336
221c5637 2337 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2338
2339 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2340 reg32 &= ~0x3000;
2341 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2342 } else if (!err)
2343 err = -EBUSY;
2344
2345 return err;
2346}
2347
2348/* This will reset the tigon3 PHY if there is no valid
2349 * link unless the FORCE argument is non-zero.
2350 */
2351static int tg3_phy_reset(struct tg3 *tp)
2352{
f833c4c1 2353 u32 val, cpmuctrl;
1da177e4
LT
2354 int err;
2355
60189ddf 2356 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2357 val = tr32(GRC_MISC_CFG);
2358 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2359 udelay(40);
2360 }
f833c4c1
MC
2361 err = tg3_readphy(tp, MII_BMSR, &val);
2362 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2363 if (err != 0)
2364 return -EBUSY;
2365
c8e1e82b
MC
2366 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2367 netif_carrier_off(tp->dev);
2368 tg3_link_report(tp);
2369 }
2370
1da177e4
LT
2371 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2372 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2373 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2374 err = tg3_phy_reset_5703_4_5(tp);
2375 if (err)
2376 return err;
2377 goto out;
2378 }
2379
b2a5c19c
MC
2380 cpmuctrl = 0;
2381 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2382 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2383 cpmuctrl = tr32(TG3_CPMU_CTRL);
2384 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2385 tw32(TG3_CPMU_CTRL,
2386 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2387 }
2388
1da177e4
LT
2389 err = tg3_bmcr_reset(tp);
2390 if (err)
2391 return err;
2392
b2a5c19c 2393 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2394 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2395 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2396
2397 tw32(TG3_CPMU_CTRL, cpmuctrl);
2398 }
2399
bcb37f6c
MC
2400 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2401 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2402 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2403 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2404 CPMU_LSPD_1000MB_MACCLK_12_5) {
2405 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2406 udelay(40);
2407 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2408 }
2409 }
2410
63c3a66f 2411 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2412 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2413 return 0;
2414
b2a5c19c
MC
2415 tg3_phy_apply_otp(tp);
2416
f07e9af3 2417 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2418 tg3_phy_toggle_apd(tp, true);
2419 else
2420 tg3_phy_toggle_apd(tp, false);
2421
1da177e4 2422out:
1d36ba45
MC
2423 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2424 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2425 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2426 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2427 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2428 }
1d36ba45 2429
f07e9af3 2430 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2431 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2432 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2433 }
1d36ba45 2434
f07e9af3 2435 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2436 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2437 tg3_phydsp_write(tp, 0x000a, 0x310b);
2438 tg3_phydsp_write(tp, 0x201f, 0x9506);
2439 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2440 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2441 }
f07e9af3 2442 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2443 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2444 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2445 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2446 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2447 tg3_writephy(tp, MII_TG3_TEST1,
2448 MII_TG3_TEST1_TRIM_EN | 0x4);
2449 } else
2450 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2451
2452 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2453 }
c424cb24 2454 }
1d36ba45 2455
1da177e4
LT
2456 /* Set Extended packet length bit (bit 14) on all chips that */
2457 /* support jumbo frames */
79eb6904 2458 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2459 /* Cannot do read-modify-write on 5401 */
b4bd2929 2460 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2461 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2462 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2463 err = tg3_phy_auxctl_read(tp,
2464 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2465 if (!err)
b4bd2929
MC
2466 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2467 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2468 }
2469
2470 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2471 * jumbo frames transmission.
2472 */
63c3a66f 2473 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2474 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2475 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2476 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2477 }
2478
715116a1 2479 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2480 /* adjust output voltage */
535ef6e1 2481 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2482 }
2483
9ef8ca99 2484 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2485 tg3_phy_set_wirespeed(tp);
2486 return 0;
2487}
2488
3a1e19d3
MC
2489#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2490#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2491#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2492 TG3_GPIO_MSG_NEED_VAUX)
2493#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2494 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2495 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2496 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2497 (TG3_GPIO_MSG_DRVR_PRES << 12))
2498
2499#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2500 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2501 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2502 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2503 (TG3_GPIO_MSG_NEED_VAUX << 12))
2504
2505static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2506{
2507 u32 status, shift;
2508
2509 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2510 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2511 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2512 else
2513 status = tr32(TG3_CPMU_DRV_STATUS);
2514
2515 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2516 status &= ~(TG3_GPIO_MSG_MASK << shift);
2517 status |= (newstat << shift);
2518
2519 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2520 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2521 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2522 else
2523 tw32(TG3_CPMU_DRV_STATUS, status);
2524
2525 return status >> TG3_APE_GPIO_MSG_SHIFT;
2526}
2527
520b2756
MC
2528static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2529{
2530 if (!tg3_flag(tp, IS_NIC))
2531 return 0;
2532
3a1e19d3
MC
2533 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2534 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2535 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2536 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2537 return -EIO;
520b2756 2538
3a1e19d3
MC
2539 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2540
2541 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2542 TG3_GRC_LCLCTL_PWRSW_DELAY);
2543
2544 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2545 } else {
2546 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2547 TG3_GRC_LCLCTL_PWRSW_DELAY);
2548 }
6f5c8f83 2549
520b2756
MC
2550 return 0;
2551}
2552
2553static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2554{
2555 u32 grc_local_ctrl;
2556
2557 if (!tg3_flag(tp, IS_NIC) ||
2558 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2559 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2560 return;
2561
2562 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2563
2564 tw32_wait_f(GRC_LOCAL_CTRL,
2565 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567
2568 tw32_wait_f(GRC_LOCAL_CTRL,
2569 grc_local_ctrl,
2570 TG3_GRC_LCLCTL_PWRSW_DELAY);
2571
2572 tw32_wait_f(GRC_LOCAL_CTRL,
2573 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2574 TG3_GRC_LCLCTL_PWRSW_DELAY);
2575}
2576
2577static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2578{
2579 if (!tg3_flag(tp, IS_NIC))
2580 return;
2581
2582 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2583 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2584 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2585 (GRC_LCLCTRL_GPIO_OE0 |
2586 GRC_LCLCTRL_GPIO_OE1 |
2587 GRC_LCLCTRL_GPIO_OE2 |
2588 GRC_LCLCTRL_GPIO_OUTPUT0 |
2589 GRC_LCLCTRL_GPIO_OUTPUT1),
2590 TG3_GRC_LCLCTL_PWRSW_DELAY);
2591 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2592 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2593 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2594 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2595 GRC_LCLCTRL_GPIO_OE1 |
2596 GRC_LCLCTRL_GPIO_OE2 |
2597 GRC_LCLCTRL_GPIO_OUTPUT0 |
2598 GRC_LCLCTRL_GPIO_OUTPUT1 |
2599 tp->grc_local_ctrl;
2600 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2601 TG3_GRC_LCLCTL_PWRSW_DELAY);
2602
2603 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2604 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2605 TG3_GRC_LCLCTL_PWRSW_DELAY);
2606
2607 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2608 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2609 TG3_GRC_LCLCTL_PWRSW_DELAY);
2610 } else {
2611 u32 no_gpio2;
2612 u32 grc_local_ctrl = 0;
2613
2614 /* Workaround to prevent overdrawing Amps. */
2615 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2616 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2617 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2618 grc_local_ctrl,
2619 TG3_GRC_LCLCTL_PWRSW_DELAY);
2620 }
2621
2622 /* On 5753 and variants, GPIO2 cannot be used. */
2623 no_gpio2 = tp->nic_sram_data_cfg &
2624 NIC_SRAM_DATA_CFG_NO_GPIO2;
2625
2626 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2627 GRC_LCLCTRL_GPIO_OE1 |
2628 GRC_LCLCTRL_GPIO_OE2 |
2629 GRC_LCLCTRL_GPIO_OUTPUT1 |
2630 GRC_LCLCTRL_GPIO_OUTPUT2;
2631 if (no_gpio2) {
2632 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2633 GRC_LCLCTRL_GPIO_OUTPUT2);
2634 }
2635 tw32_wait_f(GRC_LOCAL_CTRL,
2636 tp->grc_local_ctrl | grc_local_ctrl,
2637 TG3_GRC_LCLCTL_PWRSW_DELAY);
2638
2639 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2640
2641 tw32_wait_f(GRC_LOCAL_CTRL,
2642 tp->grc_local_ctrl | grc_local_ctrl,
2643 TG3_GRC_LCLCTL_PWRSW_DELAY);
2644
2645 if (!no_gpio2) {
2646 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2647 tw32_wait_f(GRC_LOCAL_CTRL,
2648 tp->grc_local_ctrl | grc_local_ctrl,
2649 TG3_GRC_LCLCTL_PWRSW_DELAY);
2650 }
2651 }
3a1e19d3
MC
2652}
2653
cd0d7228 2654static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2655{
2656 u32 msg = 0;
2657
2658 /* Serialize power state transitions */
2659 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2660 return;
2661
cd0d7228 2662 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2663 msg = TG3_GPIO_MSG_NEED_VAUX;
2664
2665 msg = tg3_set_function_status(tp, msg);
2666
2667 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2668 goto done;
6f5c8f83 2669
3a1e19d3
MC
2670 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2671 tg3_pwrsrc_switch_to_vaux(tp);
2672 else
2673 tg3_pwrsrc_die_with_vmain(tp);
2674
2675done:
6f5c8f83 2676 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2677}
2678
cd0d7228 2679static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2680{
683644b7 2681 bool need_vaux = false;
1da177e4 2682
334355aa 2683 /* The GPIOs do something completely different on 57765. */
55086ad9 2684 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2685 return;
2686
3a1e19d3
MC
2687 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2688 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2689 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2690 tg3_frob_aux_power_5717(tp, include_wol ?
2691 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2692 return;
2693 }
2694
2695 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2696 struct net_device *dev_peer;
2697
2698 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2699
bc1c7567 2700 /* remove_one() may have been run on the peer. */
683644b7
MC
2701 if (dev_peer) {
2702 struct tg3 *tp_peer = netdev_priv(dev_peer);
2703
63c3a66f 2704 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2705 return;
2706
cd0d7228 2707 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2708 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2709 need_vaux = true;
2710 }
1da177e4
LT
2711 }
2712
cd0d7228
MC
2713 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2714 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2715 need_vaux = true;
2716
520b2756
MC
2717 if (need_vaux)
2718 tg3_pwrsrc_switch_to_vaux(tp);
2719 else
2720 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2721}
2722
e8f3f6ca
MC
2723static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2724{
2725 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2726 return 1;
79eb6904 2727 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2728 if (speed != SPEED_10)
2729 return 1;
2730 } else if (speed == SPEED_10)
2731 return 1;
2732
2733 return 0;
2734}
2735
0a459aac 2736static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2737{
ce057f01
MC
2738 u32 val;
2739
f07e9af3 2740 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2741 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2742 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2743 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2744
2745 sg_dig_ctrl |=
2746 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2747 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2748 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2749 }
3f7045c1 2750 return;
5129724a 2751 }
3f7045c1 2752
60189ddf 2753 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2754 tg3_bmcr_reset(tp);
2755 val = tr32(GRC_MISC_CFG);
2756 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2757 udelay(40);
2758 return;
f07e9af3 2759 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2760 u32 phytest;
2761 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2762 u32 phy;
2763
2764 tg3_writephy(tp, MII_ADVERTISE, 0);
2765 tg3_writephy(tp, MII_BMCR,
2766 BMCR_ANENABLE | BMCR_ANRESTART);
2767
2768 tg3_writephy(tp, MII_TG3_FET_TEST,
2769 phytest | MII_TG3_FET_SHADOW_EN);
2770 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2771 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2772 tg3_writephy(tp,
2773 MII_TG3_FET_SHDW_AUXMODE4,
2774 phy);
2775 }
2776 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2777 }
2778 return;
0a459aac 2779 } else if (do_low_power) {
715116a1
MC
2780 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2781 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2782
b4bd2929
MC
2783 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2784 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2785 MII_TG3_AUXCTL_PCTL_VREG_11V;
2786 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2787 }
3f7045c1 2788
15c3b696
MC
2789 /* The PHY should not be powered down on some chips because
2790 * of bugs.
2791 */
2792 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2793 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2794 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
085f1afc
MC
2795 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
2796 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
2797 !tp->pci_fn))
15c3b696 2798 return;
ce057f01 2799
bcb37f6c
MC
2800 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2801 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2802 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2803 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2804 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2805 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2806 }
2807
15c3b696
MC
2808 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2809}
2810
ffbcfed4
MC
2811/* tp->lock is held. */
2812static int tg3_nvram_lock(struct tg3 *tp)
2813{
63c3a66f 2814 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2815 int i;
2816
2817 if (tp->nvram_lock_cnt == 0) {
2818 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2819 for (i = 0; i < 8000; i++) {
2820 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2821 break;
2822 udelay(20);
2823 }
2824 if (i == 8000) {
2825 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2826 return -ENODEV;
2827 }
2828 }
2829 tp->nvram_lock_cnt++;
2830 }
2831 return 0;
2832}
2833
2834/* tp->lock is held. */
2835static void tg3_nvram_unlock(struct tg3 *tp)
2836{
63c3a66f 2837 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2838 if (tp->nvram_lock_cnt > 0)
2839 tp->nvram_lock_cnt--;
2840 if (tp->nvram_lock_cnt == 0)
2841 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2842 }
2843}
2844
2845/* tp->lock is held. */
2846static void tg3_enable_nvram_access(struct tg3 *tp)
2847{
63c3a66f 2848 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2849 u32 nvaccess = tr32(NVRAM_ACCESS);
2850
2851 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2852 }
2853}
2854
2855/* tp->lock is held. */
2856static void tg3_disable_nvram_access(struct tg3 *tp)
2857{
63c3a66f 2858 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2859 u32 nvaccess = tr32(NVRAM_ACCESS);
2860
2861 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2862 }
2863}
2864
2865static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2866 u32 offset, u32 *val)
2867{
2868 u32 tmp;
2869 int i;
2870
2871 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2872 return -EINVAL;
2873
2874 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2875 EEPROM_ADDR_DEVID_MASK |
2876 EEPROM_ADDR_READ);
2877 tw32(GRC_EEPROM_ADDR,
2878 tmp |
2879 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2880 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2881 EEPROM_ADDR_ADDR_MASK) |
2882 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2883
2884 for (i = 0; i < 1000; i++) {
2885 tmp = tr32(GRC_EEPROM_ADDR);
2886
2887 if (tmp & EEPROM_ADDR_COMPLETE)
2888 break;
2889 msleep(1);
2890 }
2891 if (!(tmp & EEPROM_ADDR_COMPLETE))
2892 return -EBUSY;
2893
62cedd11
MC
2894 tmp = tr32(GRC_EEPROM_DATA);
2895
2896 /*
2897 * The data will always be opposite the native endian
2898 * format. Perform a blind byteswap to compensate.
2899 */
2900 *val = swab32(tmp);
2901
ffbcfed4
MC
2902 return 0;
2903}
2904
2905#define NVRAM_CMD_TIMEOUT 10000
2906
2907static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2908{
2909 int i;
2910
2911 tw32(NVRAM_CMD, nvram_cmd);
2912 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2913 udelay(10);
2914 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2915 udelay(10);
2916 break;
2917 }
2918 }
2919
2920 if (i == NVRAM_CMD_TIMEOUT)
2921 return -EBUSY;
2922
2923 return 0;
2924}
2925
2926static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2927{
63c3a66f
JP
2928 if (tg3_flag(tp, NVRAM) &&
2929 tg3_flag(tp, NVRAM_BUFFERED) &&
2930 tg3_flag(tp, FLASH) &&
2931 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2932 (tp->nvram_jedecnum == JEDEC_ATMEL))
2933
2934 addr = ((addr / tp->nvram_pagesize) <<
2935 ATMEL_AT45DB0X1B_PAGE_POS) +
2936 (addr % tp->nvram_pagesize);
2937
2938 return addr;
2939}
2940
2941static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2942{
63c3a66f
JP
2943 if (tg3_flag(tp, NVRAM) &&
2944 tg3_flag(tp, NVRAM_BUFFERED) &&
2945 tg3_flag(tp, FLASH) &&
2946 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2947 (tp->nvram_jedecnum == JEDEC_ATMEL))
2948
2949 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2950 tp->nvram_pagesize) +
2951 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2952
2953 return addr;
2954}
2955
e4f34110
MC
2956/* NOTE: Data read in from NVRAM is byteswapped according to
2957 * the byteswapping settings for all other register accesses.
2958 * tg3 devices are BE devices, so on a BE machine, the data
2959 * returned will be exactly as it is seen in NVRAM. On a LE
2960 * machine, the 32-bit value will be byteswapped.
2961 */
ffbcfed4
MC
2962static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2963{
2964 int ret;
2965
63c3a66f 2966 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2967 return tg3_nvram_read_using_eeprom(tp, offset, val);
2968
2969 offset = tg3_nvram_phys_addr(tp, offset);
2970
2971 if (offset > NVRAM_ADDR_MSK)
2972 return -EINVAL;
2973
2974 ret = tg3_nvram_lock(tp);
2975 if (ret)
2976 return ret;
2977
2978 tg3_enable_nvram_access(tp);
2979
2980 tw32(NVRAM_ADDR, offset);
2981 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2982 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2983
2984 if (ret == 0)
e4f34110 2985 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2986
2987 tg3_disable_nvram_access(tp);
2988
2989 tg3_nvram_unlock(tp);
2990
2991 return ret;
2992}
2993
a9dc529d
MC
2994/* Ensures NVRAM data is in bytestream format. */
2995static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2996{
2997 u32 v;
a9dc529d 2998 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2999 if (!res)
a9dc529d 3000 *val = cpu_to_be32(v);
ffbcfed4
MC
3001 return res;
3002}
3003
dbe9b92a
MC
3004static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
3005 u32 offset, u32 len, u8 *buf)
3006{
3007 int i, j, rc = 0;
3008 u32 val;
3009
3010 for (i = 0; i < len; i += 4) {
3011 u32 addr;
3012 __be32 data;
3013
3014 addr = offset + i;
3015
3016 memcpy(&data, buf + i, 4);
3017
3018 /*
3019 * The SEEPROM interface expects the data to always be opposite
3020 * the native endian format. We accomplish this by reversing
3021 * all the operations that would have been performed on the
3022 * data from a call to tg3_nvram_read_be32().
3023 */
3024 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3025
3026 val = tr32(GRC_EEPROM_ADDR);
3027 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3028
3029 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3030 EEPROM_ADDR_READ);
3031 tw32(GRC_EEPROM_ADDR, val |
3032 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3033 (addr & EEPROM_ADDR_ADDR_MASK) |
3034 EEPROM_ADDR_START |
3035 EEPROM_ADDR_WRITE);
3036
3037 for (j = 0; j < 1000; j++) {
3038 val = tr32(GRC_EEPROM_ADDR);
3039
3040 if (val & EEPROM_ADDR_COMPLETE)
3041 break;
3042 msleep(1);
3043 }
3044 if (!(val & EEPROM_ADDR_COMPLETE)) {
3045 rc = -EBUSY;
3046 break;
3047 }
3048 }
3049
3050 return rc;
3051}
3052
3053/* offset and length are dword aligned */
3054static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3055 u8 *buf)
3056{
3057 int ret = 0;
3058 u32 pagesize = tp->nvram_pagesize;
3059 u32 pagemask = pagesize - 1;
3060 u32 nvram_cmd;
3061 u8 *tmp;
3062
3063 tmp = kmalloc(pagesize, GFP_KERNEL);
3064 if (tmp == NULL)
3065 return -ENOMEM;
3066
3067 while (len) {
3068 int j;
3069 u32 phy_addr, page_off, size;
3070
3071 phy_addr = offset & ~pagemask;
3072
3073 for (j = 0; j < pagesize; j += 4) {
3074 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3075 (__be32 *) (tmp + j));
3076 if (ret)
3077 break;
3078 }
3079 if (ret)
3080 break;
3081
3082 page_off = offset & pagemask;
3083 size = pagesize;
3084 if (len < size)
3085 size = len;
3086
3087 len -= size;
3088
3089 memcpy(tmp + page_off, buf, size);
3090
3091 offset = offset + (pagesize - page_off);
3092
3093 tg3_enable_nvram_access(tp);
3094
3095 /*
3096 * Before we can erase the flash page, we need
3097 * to issue a special "write enable" command.
3098 */
3099 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3100
3101 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3102 break;
3103
3104 /* Erase the target page */
3105 tw32(NVRAM_ADDR, phy_addr);
3106
3107 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3108 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3109
3110 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3111 break;
3112
3113 /* Issue another write enable to start the write. */
3114 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3115
3116 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3117 break;
3118
3119 for (j = 0; j < pagesize; j += 4) {
3120 __be32 data;
3121
3122 data = *((__be32 *) (tmp + j));
3123
3124 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3125
3126 tw32(NVRAM_ADDR, phy_addr + j);
3127
3128 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3129 NVRAM_CMD_WR;
3130
3131 if (j == 0)
3132 nvram_cmd |= NVRAM_CMD_FIRST;
3133 else if (j == (pagesize - 4))
3134 nvram_cmd |= NVRAM_CMD_LAST;
3135
3136 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3137 if (ret)
3138 break;
3139 }
3140 if (ret)
3141 break;
3142 }
3143
3144 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3145 tg3_nvram_exec_cmd(tp, nvram_cmd);
3146
3147 kfree(tmp);
3148
3149 return ret;
3150}
3151
3152/* offset and length are dword aligned */
3153static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3154 u8 *buf)
3155{
3156 int i, ret = 0;
3157
3158 for (i = 0; i < len; i += 4, offset += 4) {
3159 u32 page_off, phy_addr, nvram_cmd;
3160 __be32 data;
3161
3162 memcpy(&data, buf + i, 4);
3163 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3164
3165 page_off = offset % tp->nvram_pagesize;
3166
3167 phy_addr = tg3_nvram_phys_addr(tp, offset);
3168
dbe9b92a
MC
3169 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3170
3171 if (page_off == 0 || i == 0)
3172 nvram_cmd |= NVRAM_CMD_FIRST;
3173 if (page_off == (tp->nvram_pagesize - 4))
3174 nvram_cmd |= NVRAM_CMD_LAST;
3175
3176 if (i == (len - 4))
3177 nvram_cmd |= NVRAM_CMD_LAST;
3178
42278224
MC
3179 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3180 !tg3_flag(tp, FLASH) ||
3181 !tg3_flag(tp, 57765_PLUS))
3182 tw32(NVRAM_ADDR, phy_addr);
3183
dbe9b92a
MC
3184 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
3185 !tg3_flag(tp, 5755_PLUS) &&
3186 (tp->nvram_jedecnum == JEDEC_ST) &&
3187 (nvram_cmd & NVRAM_CMD_FIRST)) {
3188 u32 cmd;
3189
3190 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3191 ret = tg3_nvram_exec_cmd(tp, cmd);
3192 if (ret)
3193 break;
3194 }
3195 if (!tg3_flag(tp, FLASH)) {
3196 /* We always do complete word writes to eeprom. */
3197 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3198 }
3199
3200 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3201 if (ret)
3202 break;
3203 }
3204 return ret;
3205}
3206
3207/* offset and length are dword aligned */
3208static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3209{
3210 int ret;
3211
3212 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3213 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3214 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3215 udelay(40);
3216 }
3217
3218 if (!tg3_flag(tp, NVRAM)) {
3219 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3220 } else {
3221 u32 grc_mode;
3222
3223 ret = tg3_nvram_lock(tp);
3224 if (ret)
3225 return ret;
3226
3227 tg3_enable_nvram_access(tp);
3228 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3229 tw32(NVRAM_WRITE1, 0x406);
3230
3231 grc_mode = tr32(GRC_MODE);
3232 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3233
3234 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3235 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3236 buf);
3237 } else {
3238 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3239 buf);
3240 }
3241
3242 grc_mode = tr32(GRC_MODE);
3243 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3244
3245 tg3_disable_nvram_access(tp);
3246 tg3_nvram_unlock(tp);
3247 }
3248
3249 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3250 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3251 udelay(40);
3252 }
3253
3254 return ret;
3255}
3256
997b4f13
MC
3257#define RX_CPU_SCRATCH_BASE 0x30000
3258#define RX_CPU_SCRATCH_SIZE 0x04000
3259#define TX_CPU_SCRATCH_BASE 0x34000
3260#define TX_CPU_SCRATCH_SIZE 0x04000
3261
3262/* tp->lock is held. */
3263static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3264{
3265 int i;
3266
3267 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3268
3269 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3270 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3271
3272 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3273 return 0;
3274 }
3275 if (offset == RX_CPU_BASE) {
3276 for (i = 0; i < 10000; i++) {
3277 tw32(offset + CPU_STATE, 0xffffffff);
3278 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3279 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3280 break;
3281 }
3282
3283 tw32(offset + CPU_STATE, 0xffffffff);
3284 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3285 udelay(10);
3286 } else {
3287 for (i = 0; i < 10000; i++) {
3288 tw32(offset + CPU_STATE, 0xffffffff);
3289 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3290 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3291 break;
3292 }
3293 }
3294
3295 if (i >= 10000) {
3296 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3297 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3298 return -ENODEV;
3299 }
3300
3301 /* Clear firmware's nvram arbitration. */
3302 if (tg3_flag(tp, NVRAM))
3303 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3304 return 0;
3305}
3306
3307struct fw_info {
3308 unsigned int fw_base;
3309 unsigned int fw_len;
3310 const __be32 *fw_data;
3311};
3312
3313/* tp->lock is held. */
3314static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3315 u32 cpu_scratch_base, int cpu_scratch_size,
3316 struct fw_info *info)
3317{
3318 int err, lock_err, i;
3319 void (*write_op)(struct tg3 *, u32, u32);
3320
3321 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3322 netdev_err(tp->dev,
3323 "%s: Trying to load TX cpu firmware which is 5705\n",
3324 __func__);
3325 return -EINVAL;
3326 }
3327
3328 if (tg3_flag(tp, 5705_PLUS))
3329 write_op = tg3_write_mem;
3330 else
3331 write_op = tg3_write_indirect_reg32;
3332
3333 /* It is possible that bootcode is still loading at this point.
3334 * Get the nvram lock first before halting the cpu.
3335 */
3336 lock_err = tg3_nvram_lock(tp);
3337 err = tg3_halt_cpu(tp, cpu_base);
3338 if (!lock_err)
3339 tg3_nvram_unlock(tp);
3340 if (err)
3341 goto out;
3342
3343 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3344 write_op(tp, cpu_scratch_base + i, 0);
3345 tw32(cpu_base + CPU_STATE, 0xffffffff);
3346 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3347 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3348 write_op(tp, (cpu_scratch_base +
3349 (info->fw_base & 0xffff) +
3350 (i * sizeof(u32))),
3351 be32_to_cpu(info->fw_data[i]));
3352
3353 err = 0;
3354
3355out:
3356 return err;
3357}
3358
3359/* tp->lock is held. */
3360static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3361{
3362 struct fw_info info;
3363 const __be32 *fw_data;
3364 int err, i;
3365
3366 fw_data = (void *)tp->fw->data;
3367
3368 /* Firmware blob starts with version numbers, followed by
3369 start address and length. We are setting complete length.
3370 length = end_address_of_bss - start_address_of_text.
3371 Remainder is the blob to be loaded contiguously
3372 from start address. */
3373
3374 info.fw_base = be32_to_cpu(fw_data[1]);
3375 info.fw_len = tp->fw->size - 12;
3376 info.fw_data = &fw_data[3];
3377
3378 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3379 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3380 &info);
3381 if (err)
3382 return err;
3383
3384 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3385 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3386 &info);
3387 if (err)
3388 return err;
3389
3390 /* Now startup only the RX cpu. */
3391 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3392 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3393
3394 for (i = 0; i < 5; i++) {
3395 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3396 break;
3397 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3398 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3399 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3400 udelay(1000);
3401 }
3402 if (i >= 5) {
3403 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3404 "should be %08x\n", __func__,
3405 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3406 return -ENODEV;
3407 }
3408 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3409 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3410
3411 return 0;
3412}
3413
3414/* tp->lock is held. */
3415static int tg3_load_tso_firmware(struct tg3 *tp)
3416{
3417 struct fw_info info;
3418 const __be32 *fw_data;
3419 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3420 int err, i;
3421
3422 if (tg3_flag(tp, HW_TSO_1) ||
3423 tg3_flag(tp, HW_TSO_2) ||
3424 tg3_flag(tp, HW_TSO_3))
3425 return 0;
3426
3427 fw_data = (void *)tp->fw->data;
3428
3429 /* Firmware blob starts with version numbers, followed by
3430 start address and length. We are setting complete length.
3431 length = end_address_of_bss - start_address_of_text.
3432 Remainder is the blob to be loaded contiguously
3433 from start address. */
3434
3435 info.fw_base = be32_to_cpu(fw_data[1]);
3436 cpu_scratch_size = tp->fw_len;
3437 info.fw_len = tp->fw->size - 12;
3438 info.fw_data = &fw_data[3];
3439
3440 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3441 cpu_base = RX_CPU_BASE;
3442 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3443 } else {
3444 cpu_base = TX_CPU_BASE;
3445 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3446 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3447 }
3448
3449 err = tg3_load_firmware_cpu(tp, cpu_base,
3450 cpu_scratch_base, cpu_scratch_size,
3451 &info);
3452 if (err)
3453 return err;
3454
3455 /* Now startup the cpu. */
3456 tw32(cpu_base + CPU_STATE, 0xffffffff);
3457 tw32_f(cpu_base + CPU_PC, info.fw_base);
3458
3459 for (i = 0; i < 5; i++) {
3460 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3461 break;
3462 tw32(cpu_base + CPU_STATE, 0xffffffff);
3463 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3464 tw32_f(cpu_base + CPU_PC, info.fw_base);
3465 udelay(1000);
3466 }
3467 if (i >= 5) {
3468 netdev_err(tp->dev,
3469 "%s fails to set CPU PC, is %08x should be %08x\n",
3470 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3471 return -ENODEV;
3472 }
3473 tw32(cpu_base + CPU_STATE, 0xffffffff);
3474 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3475 return 0;
3476}
3477
3478
3f007891
MC
3479/* tp->lock is held. */
3480static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3481{
3482 u32 addr_high, addr_low;
3483 int i;
3484
3485 addr_high = ((tp->dev->dev_addr[0] << 8) |
3486 tp->dev->dev_addr[1]);
3487 addr_low = ((tp->dev->dev_addr[2] << 24) |
3488 (tp->dev->dev_addr[3] << 16) |
3489 (tp->dev->dev_addr[4] << 8) |
3490 (tp->dev->dev_addr[5] << 0));
3491 for (i = 0; i < 4; i++) {
3492 if (i == 1 && skip_mac_1)
3493 continue;
3494 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3495 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3496 }
3497
3498 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3499 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3500 for (i = 0; i < 12; i++) {
3501 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3502 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3503 }
3504 }
3505
3506 addr_high = (tp->dev->dev_addr[0] +
3507 tp->dev->dev_addr[1] +
3508 tp->dev->dev_addr[2] +
3509 tp->dev->dev_addr[3] +
3510 tp->dev->dev_addr[4] +
3511 tp->dev->dev_addr[5]) &
3512 TX_BACKOFF_SEED_MASK;
3513 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3514}
3515
c866b7ea 3516static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3517{
c866b7ea
RW
3518 /*
3519 * Make sure register accesses (indirect or otherwise) will function
3520 * correctly.
1da177e4
LT
3521 */
3522 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3523 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3524}
1da177e4 3525
c866b7ea
RW
3526static int tg3_power_up(struct tg3 *tp)
3527{
bed9829f 3528 int err;
8c6bda1a 3529
bed9829f 3530 tg3_enable_register_access(tp);
1da177e4 3531
bed9829f
MC
3532 err = pci_set_power_state(tp->pdev, PCI_D0);
3533 if (!err) {
3534 /* Switch out of Vaux if it is a NIC */
3535 tg3_pwrsrc_switch_to_vmain(tp);
3536 } else {
3537 netdev_err(tp->dev, "Transition to D0 failed\n");
3538 }
1da177e4 3539
bed9829f 3540 return err;
c866b7ea 3541}
1da177e4 3542
4b409522
MC
3543static int tg3_setup_phy(struct tg3 *, int);
3544
c866b7ea
RW
3545static int tg3_power_down_prepare(struct tg3 *tp)
3546{
3547 u32 misc_host_ctrl;
3548 bool device_should_wake, do_low_power;
3549
3550 tg3_enable_register_access(tp);
5e7dfd0f
MC
3551
3552 /* Restore the CLKREQ setting. */
63c3a66f 3553 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3554 u16 lnkctl;
3555
3556 pci_read_config_word(tp->pdev,
708ebb3a 3557 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3558 &lnkctl);
3559 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3560 pci_write_config_word(tp->pdev,
708ebb3a 3561 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3562 lnkctl);
3563 }
3564
1da177e4
LT
3565 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3566 tw32(TG3PCI_MISC_HOST_CTRL,
3567 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3568
c866b7ea 3569 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3570 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3571
63c3a66f 3572 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3573 do_low_power = false;
f07e9af3 3574 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3575 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3576 struct phy_device *phydev;
0a459aac 3577 u32 phyid, advertising;
b02fd9e3 3578
3f0e3ad7 3579 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3580
80096068 3581 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3 3582
c6700ce2
MC
3583 tp->link_config.speed = phydev->speed;
3584 tp->link_config.duplex = phydev->duplex;
3585 tp->link_config.autoneg = phydev->autoneg;
3586 tp->link_config.advertising = phydev->advertising;
b02fd9e3
MC
3587
3588 advertising = ADVERTISED_TP |
3589 ADVERTISED_Pause |
3590 ADVERTISED_Autoneg |
3591 ADVERTISED_10baseT_Half;
3592
63c3a66f
JP
3593 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3594 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3595 advertising |=
3596 ADVERTISED_100baseT_Half |
3597 ADVERTISED_100baseT_Full |
3598 ADVERTISED_10baseT_Full;
3599 else
3600 advertising |= ADVERTISED_10baseT_Full;
3601 }
3602
3603 phydev->advertising = advertising;
3604
3605 phy_start_aneg(phydev);
0a459aac
MC
3606
3607 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3608 if (phyid != PHY_ID_BCMAC131) {
3609 phyid &= PHY_BCM_OUI_MASK;
3610 if (phyid == PHY_BCM_OUI_1 ||
3611 phyid == PHY_BCM_OUI_2 ||
3612 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3613 do_low_power = true;
3614 }
b02fd9e3 3615 }
dd477003 3616 } else {
2023276e 3617 do_low_power = true;
0a459aac 3618
c6700ce2 3619 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
80096068 3620 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
1da177e4 3621
2855b9fe 3622 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
dd477003 3623 tg3_setup_phy(tp, 0);
1da177e4
LT
3624 }
3625
b5d3772c
MC
3626 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3627 u32 val;
3628
3629 val = tr32(GRC_VCPU_EXT_CTRL);
3630 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3631 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3632 int i;
3633 u32 val;
3634
3635 for (i = 0; i < 200; i++) {
3636 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3637 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3638 break;
3639 msleep(1);
3640 }
3641 }
63c3a66f 3642 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3643 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3644 WOL_DRV_STATE_SHUTDOWN |
3645 WOL_DRV_WOL |
3646 WOL_SET_MAGIC_PKT);
6921d201 3647
05ac4cb7 3648 if (device_should_wake) {
1da177e4
LT
3649 u32 mac_mode;
3650
f07e9af3 3651 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3652 if (do_low_power &&
3653 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3654 tg3_phy_auxctl_write(tp,
3655 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3656 MII_TG3_AUXCTL_PCTL_WOL_EN |
3657 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3658 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3659 udelay(40);
3660 }
1da177e4 3661
f07e9af3 3662 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3663 mac_mode = MAC_MODE_PORT_MODE_GMII;
3664 else
3665 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3666
e8f3f6ca
MC
3667 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3668 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3669 ASIC_REV_5700) {
63c3a66f 3670 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3671 SPEED_100 : SPEED_10;
3672 if (tg3_5700_link_polarity(tp, speed))
3673 mac_mode |= MAC_MODE_LINK_POLARITY;
3674 else
3675 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3676 }
1da177e4
LT
3677 } else {
3678 mac_mode = MAC_MODE_PORT_MODE_TBI;
3679 }
3680
63c3a66f 3681 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3682 tw32(MAC_LED_CTRL, tp->led_ctrl);
3683
05ac4cb7 3684 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3685 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3686 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3687 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3688
63c3a66f 3689 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3690 mac_mode |= MAC_MODE_APE_TX_EN |
3691 MAC_MODE_APE_RX_EN |
3692 MAC_MODE_TDE_ENABLE;
3bda1258 3693
1da177e4
LT
3694 tw32_f(MAC_MODE, mac_mode);
3695 udelay(100);
3696
3697 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3698 udelay(10);
3699 }
3700
63c3a66f 3701 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3702 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3703 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3704 u32 base_val;
3705
3706 base_val = tp->pci_clock_ctrl;
3707 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3708 CLOCK_CTRL_TXCLK_DISABLE);
3709
b401e9e2
MC
3710 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3711 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3712 } else if (tg3_flag(tp, 5780_CLASS) ||
3713 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3714 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3715 /* do nothing */
63c3a66f 3716 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3717 u32 newbits1, newbits2;
3718
3719 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3720 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3721 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3722 CLOCK_CTRL_TXCLK_DISABLE |
3723 CLOCK_CTRL_ALTCLK);
3724 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3725 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3726 newbits1 = CLOCK_CTRL_625_CORE;
3727 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3728 } else {
3729 newbits1 = CLOCK_CTRL_ALTCLK;
3730 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3731 }
3732
b401e9e2
MC
3733 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3734 40);
1da177e4 3735
b401e9e2
MC
3736 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3737 40);
1da177e4 3738
63c3a66f 3739 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3740 u32 newbits3;
3741
3742 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3743 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3744 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3745 CLOCK_CTRL_TXCLK_DISABLE |
3746 CLOCK_CTRL_44MHZ_CORE);
3747 } else {
3748 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3749 }
3750
b401e9e2
MC
3751 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3752 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3753 }
3754 }
3755
63c3a66f 3756 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3757 tg3_power_down_phy(tp, do_low_power);
6921d201 3758
cd0d7228 3759 tg3_frob_aux_power(tp, true);
1da177e4
LT
3760
3761 /* Workaround for unstable PLL clock */
3762 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3763 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3764 u32 val = tr32(0x7d00);
3765
3766 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3767 tw32(0x7d00, val);
63c3a66f 3768 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3769 int err;
3770
3771 err = tg3_nvram_lock(tp);
1da177e4 3772 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3773 if (!err)
3774 tg3_nvram_unlock(tp);
6921d201 3775 }
1da177e4
LT
3776 }
3777
bbadf503
MC
3778 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3779
c866b7ea
RW
3780 return 0;
3781}
12dac075 3782
c866b7ea
RW
3783static void tg3_power_down(struct tg3 *tp)
3784{
3785 tg3_power_down_prepare(tp);
1da177e4 3786
63c3a66f 3787 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3788 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3789}
3790
1da177e4
LT
3791static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3792{
3793 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3794 case MII_TG3_AUX_STAT_10HALF:
3795 *speed = SPEED_10;
3796 *duplex = DUPLEX_HALF;
3797 break;
3798
3799 case MII_TG3_AUX_STAT_10FULL:
3800 *speed = SPEED_10;
3801 *duplex = DUPLEX_FULL;
3802 break;
3803
3804 case MII_TG3_AUX_STAT_100HALF:
3805 *speed = SPEED_100;
3806 *duplex = DUPLEX_HALF;
3807 break;
3808
3809 case MII_TG3_AUX_STAT_100FULL:
3810 *speed = SPEED_100;
3811 *duplex = DUPLEX_FULL;
3812 break;
3813
3814 case MII_TG3_AUX_STAT_1000HALF:
3815 *speed = SPEED_1000;
3816 *duplex = DUPLEX_HALF;
3817 break;
3818
3819 case MII_TG3_AUX_STAT_1000FULL:
3820 *speed = SPEED_1000;
3821 *duplex = DUPLEX_FULL;
3822 break;
3823
3824 default:
f07e9af3 3825 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3826 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3827 SPEED_10;
3828 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3829 DUPLEX_HALF;
3830 break;
3831 }
e740522e
MC
3832 *speed = SPEED_UNKNOWN;
3833 *duplex = DUPLEX_UNKNOWN;
1da177e4 3834 break;
855e1111 3835 }
1da177e4
LT
3836}
3837
42b64a45 3838static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3839{
42b64a45
MC
3840 int err = 0;
3841 u32 val, new_adv;
1da177e4 3842
42b64a45 3843 new_adv = ADVERTISE_CSMA;
202ff1c2 3844 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 3845 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 3846
42b64a45
MC
3847 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3848 if (err)
3849 goto done;
ba4d07a8 3850
4f272096
MC
3851 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3852 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3853
4f272096
MC
3854 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3855 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3856 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3857
4f272096
MC
3858 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3859 if (err)
3860 goto done;
3861 }
1da177e4 3862
42b64a45
MC
3863 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3864 goto done;
52b02d04 3865
42b64a45
MC
3866 tw32(TG3_CPMU_EEE_MODE,
3867 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3868
42b64a45
MC
3869 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3870 if (!err) {
3871 u32 err2;
52b02d04 3872
b715ce94
MC
3873 val = 0;
3874 /* Advertise 100-BaseTX EEE ability */
3875 if (advertise & ADVERTISED_100baseT_Full)
3876 val |= MDIO_AN_EEE_ADV_100TX;
3877 /* Advertise 1000-BaseT EEE ability */
3878 if (advertise & ADVERTISED_1000baseT_Full)
3879 val |= MDIO_AN_EEE_ADV_1000T;
3880 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3881 if (err)
3882 val = 0;
3883
21a00ab2
MC
3884 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3885 case ASIC_REV_5717:
3886 case ASIC_REV_57765:
55086ad9 3887 case ASIC_REV_57766:
21a00ab2 3888 case ASIC_REV_5719:
b715ce94
MC
3889 /* If we advertised any eee advertisements above... */
3890 if (val)
3891 val = MII_TG3_DSP_TAP26_ALNOKO |
3892 MII_TG3_DSP_TAP26_RMRXSTO |
3893 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3894 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3895 /* Fall through */
3896 case ASIC_REV_5720:
3897 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3898 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3899 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3900 }
52b02d04 3901
42b64a45
MC
3902 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3903 if (!err)
3904 err = err2;
3905 }
3906
3907done:
3908 return err;
3909}
3910
3911static void tg3_phy_copper_begin(struct tg3 *tp)
3912{
d13ba512
MC
3913 if (tp->link_config.autoneg == AUTONEG_ENABLE ||
3914 (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3915 u32 adv, fc;
3916
3917 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3918 adv = ADVERTISED_10baseT_Half |
3919 ADVERTISED_10baseT_Full;
3920 if (tg3_flag(tp, WOL_SPEED_100MB))
3921 adv |= ADVERTISED_100baseT_Half |
3922 ADVERTISED_100baseT_Full;
3923
3924 fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
42b64a45 3925 } else {
d13ba512
MC
3926 adv = tp->link_config.advertising;
3927 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3928 adv &= ~(ADVERTISED_1000baseT_Half |
3929 ADVERTISED_1000baseT_Full);
3930
3931 fc = tp->link_config.flowctrl;
52b02d04 3932 }
52b02d04 3933
d13ba512 3934 tg3_phy_autoneg_cfg(tp, adv, fc);
52b02d04 3935
d13ba512
MC
3936 tg3_writephy(tp, MII_BMCR,
3937 BMCR_ANENABLE | BMCR_ANRESTART);
3938 } else {
3939 int i;
1da177e4
LT
3940 u32 bmcr, orig_bmcr;
3941
3942 tp->link_config.active_speed = tp->link_config.speed;
3943 tp->link_config.active_duplex = tp->link_config.duplex;
3944
3945 bmcr = 0;
3946 switch (tp->link_config.speed) {
3947 default:
3948 case SPEED_10:
3949 break;
3950
3951 case SPEED_100:
3952 bmcr |= BMCR_SPEED100;
3953 break;
3954
3955 case SPEED_1000:
221c5637 3956 bmcr |= BMCR_SPEED1000;
1da177e4 3957 break;
855e1111 3958 }
1da177e4
LT
3959
3960 if (tp->link_config.duplex == DUPLEX_FULL)
3961 bmcr |= BMCR_FULLDPLX;
3962
3963 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3964 (bmcr != orig_bmcr)) {
3965 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3966 for (i = 0; i < 1500; i++) {
3967 u32 tmp;
3968
3969 udelay(10);
3970 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3971 tg3_readphy(tp, MII_BMSR, &tmp))
3972 continue;
3973 if (!(tmp & BMSR_LSTATUS)) {
3974 udelay(40);
3975 break;
3976 }
3977 }
3978 tg3_writephy(tp, MII_BMCR, bmcr);
3979 udelay(40);
3980 }
1da177e4
LT
3981 }
3982}
3983
3984static int tg3_init_5401phy_dsp(struct tg3 *tp)
3985{
3986 int err;
3987
3988 /* Turn off tap power management. */
3989 /* Set Extended packet length bit */
b4bd2929 3990 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3991
6ee7c0a0
MC
3992 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3993 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3994 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3995 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3996 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3997
3998 udelay(40);
3999
4000 return err;
4001}
4002
e2bf73e7 4003static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4004{
e2bf73e7 4005 u32 advmsk, tgtadv, advertising;
3600d918 4006
e2bf73e7
MC
4007 advertising = tp->link_config.advertising;
4008 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4009
e2bf73e7
MC
4010 advmsk = ADVERTISE_ALL;
4011 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4012 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4013 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4014 }
1da177e4 4015
e2bf73e7
MC
4016 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4017 return false;
4018
4019 if ((*lcladv & advmsk) != tgtadv)
4020 return false;
b99d2a57 4021
f07e9af3 4022 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4023 u32 tg3_ctrl;
4024
e2bf73e7 4025 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4026
221c5637 4027 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4028 return false;
1da177e4 4029
3198e07f
MC
4030 if (tgtadv &&
4031 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4032 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
4033 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4034 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4035 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4036 } else {
4037 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4038 }
4039
e2bf73e7
MC
4040 if (tg3_ctrl != tgtadv)
4041 return false;
ef167e27
MC
4042 }
4043
e2bf73e7 4044 return true;
ef167e27
MC
4045}
4046
859edb26
MC
4047static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4048{
4049 u32 lpeth = 0;
4050
4051 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4052 u32 val;
4053
4054 if (tg3_readphy(tp, MII_STAT1000, &val))
4055 return false;
4056
4057 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4058 }
4059
4060 if (tg3_readphy(tp, MII_LPA, rmtadv))
4061 return false;
4062
4063 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4064 tp->link_config.rmt_adv = lpeth;
4065
4066 return true;
4067}
4068
1da177e4
LT
4069static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
4070{
4071 int current_link_up;
f833c4c1 4072 u32 bmsr, val;
ef167e27 4073 u32 lcl_adv, rmt_adv;
1da177e4
LT
4074 u16 current_speed;
4075 u8 current_duplex;
4076 int i, err;
4077
4078 tw32(MAC_EVENT, 0);
4079
4080 tw32_f(MAC_STATUS,
4081 (MAC_STATUS_SYNC_CHANGED |
4082 MAC_STATUS_CFG_CHANGED |
4083 MAC_STATUS_MI_COMPLETION |
4084 MAC_STATUS_LNKSTATE_CHANGED));
4085 udelay(40);
4086
8ef21428
MC
4087 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4088 tw32_f(MAC_MI_MODE,
4089 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4090 udelay(80);
4091 }
1da177e4 4092
b4bd2929 4093 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4094
4095 /* Some third-party PHYs need to be reset on link going
4096 * down.
4097 */
4098 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
4099 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
4100 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
4101 netif_carrier_ok(tp->dev)) {
4102 tg3_readphy(tp, MII_BMSR, &bmsr);
4103 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4104 !(bmsr & BMSR_LSTATUS))
4105 force_reset = 1;
4106 }
4107 if (force_reset)
4108 tg3_phy_reset(tp);
4109
79eb6904 4110 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4111 tg3_readphy(tp, MII_BMSR, &bmsr);
4112 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4113 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4114 bmsr = 0;
4115
4116 if (!(bmsr & BMSR_LSTATUS)) {
4117 err = tg3_init_5401phy_dsp(tp);
4118 if (err)
4119 return err;
4120
4121 tg3_readphy(tp, MII_BMSR, &bmsr);
4122 for (i = 0; i < 1000; i++) {
4123 udelay(10);
4124 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4125 (bmsr & BMSR_LSTATUS)) {
4126 udelay(40);
4127 break;
4128 }
4129 }
4130
79eb6904
MC
4131 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4132 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4133 !(bmsr & BMSR_LSTATUS) &&
4134 tp->link_config.active_speed == SPEED_1000) {
4135 err = tg3_phy_reset(tp);
4136 if (!err)
4137 err = tg3_init_5401phy_dsp(tp);
4138 if (err)
4139 return err;
4140 }
4141 }
4142 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4143 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
4144 /* 5701 {A0,B0} CRC bug workaround */
4145 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4146 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4147 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4148 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4149 }
4150
4151 /* Clear pending interrupts... */
f833c4c1
MC
4152 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4153 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4154
f07e9af3 4155 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4156 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4157 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4158 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4159
4160 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
4161 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
4162 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4163 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4164 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4165 else
4166 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4167 }
4168
4169 current_link_up = 0;
e740522e
MC
4170 current_speed = SPEED_UNKNOWN;
4171 current_duplex = DUPLEX_UNKNOWN;
e348c5e7 4172 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4173 tp->link_config.rmt_adv = 0;
1da177e4 4174
f07e9af3 4175 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4176 err = tg3_phy_auxctl_read(tp,
4177 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4178 &val);
4179 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4180 tg3_phy_auxctl_write(tp,
4181 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4182 val | (1 << 10));
1da177e4
LT
4183 goto relink;
4184 }
4185 }
4186
4187 bmsr = 0;
4188 for (i = 0; i < 100; i++) {
4189 tg3_readphy(tp, MII_BMSR, &bmsr);
4190 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4191 (bmsr & BMSR_LSTATUS))
4192 break;
4193 udelay(40);
4194 }
4195
4196 if (bmsr & BMSR_LSTATUS) {
4197 u32 aux_stat, bmcr;
4198
4199 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4200 for (i = 0; i < 2000; i++) {
4201 udelay(10);
4202 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4203 aux_stat)
4204 break;
4205 }
4206
4207 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4208 &current_speed,
4209 &current_duplex);
4210
4211 bmcr = 0;
4212 for (i = 0; i < 200; i++) {
4213 tg3_readphy(tp, MII_BMCR, &bmcr);
4214 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4215 continue;
4216 if (bmcr && bmcr != 0x7fff)
4217 break;
4218 udelay(10);
4219 }
4220
ef167e27
MC
4221 lcl_adv = 0;
4222 rmt_adv = 0;
1da177e4 4223
ef167e27
MC
4224 tp->link_config.active_speed = current_speed;
4225 tp->link_config.active_duplex = current_duplex;
4226
4227 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4228 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 4229 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4230 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 4231 current_link_up = 1;
1da177e4
LT
4232 } else {
4233 if (!(bmcr & BMCR_ANENABLE) &&
4234 tp->link_config.speed == current_speed &&
ef167e27
MC
4235 tp->link_config.duplex == current_duplex &&
4236 tp->link_config.flowctrl ==
4237 tp->link_config.active_flowctrl) {
1da177e4 4238 current_link_up = 1;
1da177e4
LT
4239 }
4240 }
4241
ef167e27 4242 if (current_link_up == 1 &&
e348c5e7
MC
4243 tp->link_config.active_duplex == DUPLEX_FULL) {
4244 u32 reg, bit;
4245
4246 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4247 reg = MII_TG3_FET_GEN_STAT;
4248 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4249 } else {
4250 reg = MII_TG3_EXT_STAT;
4251 bit = MII_TG3_EXT_STAT_MDIX;
4252 }
4253
4254 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4255 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4256
ef167e27 4257 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4258 }
1da177e4
LT
4259 }
4260
1da177e4 4261relink:
80096068 4262 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4263 tg3_phy_copper_begin(tp);
4264
f833c4c1 4265 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4266 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4267 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4268 current_link_up = 1;
4269 }
4270
4271 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4272 if (current_link_up == 1) {
4273 if (tp->link_config.active_speed == SPEED_100 ||
4274 tp->link_config.active_speed == SPEED_10)
4275 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4276 else
4277 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4278 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4279 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4280 else
1da177e4
LT
4281 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4282
4283 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4284 if (tp->link_config.active_duplex == DUPLEX_HALF)
4285 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4286
1da177e4 4287 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4288 if (current_link_up == 1 &&
4289 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4290 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4291 else
4292 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4293 }
4294
4295 /* ??? Without this setting Netgear GA302T PHY does not
4296 * ??? send/receive packets...
4297 */
79eb6904 4298 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4299 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4300 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4301 tw32_f(MAC_MI_MODE, tp->mi_mode);
4302 udelay(80);
4303 }
4304
4305 tw32_f(MAC_MODE, tp->mac_mode);
4306 udelay(40);
4307
52b02d04
MC
4308 tg3_phy_eee_adjust(tp, current_link_up);
4309
63c3a66f 4310 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4311 /* Polled via timer. */
4312 tw32_f(MAC_EVENT, 0);
4313 } else {
4314 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4315 }
4316 udelay(40);
4317
4318 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4319 current_link_up == 1 &&
4320 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4321 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4322 udelay(120);
4323 tw32_f(MAC_STATUS,
4324 (MAC_STATUS_SYNC_CHANGED |
4325 MAC_STATUS_CFG_CHANGED));
4326 udelay(40);
4327 tg3_write_mem(tp,
4328 NIC_SRAM_FIRMWARE_MBOX,
4329 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4330 }
4331
5e7dfd0f 4332 /* Prevent send BD corruption. */
63c3a66f 4333 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4334 u16 oldlnkctl, newlnkctl;
4335
4336 pci_read_config_word(tp->pdev,
708ebb3a 4337 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4338 &oldlnkctl);
4339 if (tp->link_config.active_speed == SPEED_100 ||
4340 tp->link_config.active_speed == SPEED_10)
4341 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4342 else
4343 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4344 if (newlnkctl != oldlnkctl)
4345 pci_write_config_word(tp->pdev,
93a700a9
MC
4346 pci_pcie_cap(tp->pdev) +
4347 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4348 }
4349
1da177e4
LT
4350 if (current_link_up != netif_carrier_ok(tp->dev)) {
4351 if (current_link_up)
4352 netif_carrier_on(tp->dev);
4353 else
4354 netif_carrier_off(tp->dev);
4355 tg3_link_report(tp);
4356 }
4357
4358 return 0;
4359}
4360
4361struct tg3_fiber_aneginfo {
4362 int state;
4363#define ANEG_STATE_UNKNOWN 0
4364#define ANEG_STATE_AN_ENABLE 1
4365#define ANEG_STATE_RESTART_INIT 2
4366#define ANEG_STATE_RESTART 3
4367#define ANEG_STATE_DISABLE_LINK_OK 4
4368#define ANEG_STATE_ABILITY_DETECT_INIT 5
4369#define ANEG_STATE_ABILITY_DETECT 6
4370#define ANEG_STATE_ACK_DETECT_INIT 7
4371#define ANEG_STATE_ACK_DETECT 8
4372#define ANEG_STATE_COMPLETE_ACK_INIT 9
4373#define ANEG_STATE_COMPLETE_ACK 10
4374#define ANEG_STATE_IDLE_DETECT_INIT 11
4375#define ANEG_STATE_IDLE_DETECT 12
4376#define ANEG_STATE_LINK_OK 13
4377#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4378#define ANEG_STATE_NEXT_PAGE_WAIT 15
4379
4380 u32 flags;
4381#define MR_AN_ENABLE 0x00000001
4382#define MR_RESTART_AN 0x00000002
4383#define MR_AN_COMPLETE 0x00000004
4384#define MR_PAGE_RX 0x00000008
4385#define MR_NP_LOADED 0x00000010
4386#define MR_TOGGLE_TX 0x00000020
4387#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4388#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4389#define MR_LP_ADV_SYM_PAUSE 0x00000100
4390#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4391#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4392#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4393#define MR_LP_ADV_NEXT_PAGE 0x00001000
4394#define MR_TOGGLE_RX 0x00002000
4395#define MR_NP_RX 0x00004000
4396
4397#define MR_LINK_OK 0x80000000
4398
4399 unsigned long link_time, cur_time;
4400
4401 u32 ability_match_cfg;
4402 int ability_match_count;
4403
4404 char ability_match, idle_match, ack_match;
4405
4406 u32 txconfig, rxconfig;
4407#define ANEG_CFG_NP 0x00000080
4408#define ANEG_CFG_ACK 0x00000040
4409#define ANEG_CFG_RF2 0x00000020
4410#define ANEG_CFG_RF1 0x00000010
4411#define ANEG_CFG_PS2 0x00000001
4412#define ANEG_CFG_PS1 0x00008000
4413#define ANEG_CFG_HD 0x00004000
4414#define ANEG_CFG_FD 0x00002000
4415#define ANEG_CFG_INVAL 0x00001f06
4416
4417};
4418#define ANEG_OK 0
4419#define ANEG_DONE 1
4420#define ANEG_TIMER_ENAB 2
4421#define ANEG_FAILED -1
4422
4423#define ANEG_STATE_SETTLE_TIME 10000
4424
4425static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4426 struct tg3_fiber_aneginfo *ap)
4427{
5be73b47 4428 u16 flowctrl;
1da177e4
LT
4429 unsigned long delta;
4430 u32 rx_cfg_reg;
4431 int ret;
4432
4433 if (ap->state == ANEG_STATE_UNKNOWN) {
4434 ap->rxconfig = 0;
4435 ap->link_time = 0;
4436 ap->cur_time = 0;
4437 ap->ability_match_cfg = 0;
4438 ap->ability_match_count = 0;
4439 ap->ability_match = 0;
4440 ap->idle_match = 0;
4441 ap->ack_match = 0;
4442 }
4443 ap->cur_time++;
4444
4445 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4446 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4447
4448 if (rx_cfg_reg != ap->ability_match_cfg) {
4449 ap->ability_match_cfg = rx_cfg_reg;
4450 ap->ability_match = 0;
4451 ap->ability_match_count = 0;
4452 } else {
4453 if (++ap->ability_match_count > 1) {
4454 ap->ability_match = 1;
4455 ap->ability_match_cfg = rx_cfg_reg;
4456 }
4457 }
4458 if (rx_cfg_reg & ANEG_CFG_ACK)
4459 ap->ack_match = 1;
4460 else
4461 ap->ack_match = 0;
4462
4463 ap->idle_match = 0;
4464 } else {
4465 ap->idle_match = 1;
4466 ap->ability_match_cfg = 0;
4467 ap->ability_match_count = 0;
4468 ap->ability_match = 0;
4469 ap->ack_match = 0;
4470
4471 rx_cfg_reg = 0;
4472 }
4473
4474 ap->rxconfig = rx_cfg_reg;
4475 ret = ANEG_OK;
4476
33f401ae 4477 switch (ap->state) {
1da177e4
LT
4478 case ANEG_STATE_UNKNOWN:
4479 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4480 ap->state = ANEG_STATE_AN_ENABLE;
4481
4482 /* fallthru */
4483 case ANEG_STATE_AN_ENABLE:
4484 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4485 if (ap->flags & MR_AN_ENABLE) {
4486 ap->link_time = 0;
4487 ap->cur_time = 0;
4488 ap->ability_match_cfg = 0;
4489 ap->ability_match_count = 0;
4490 ap->ability_match = 0;
4491 ap->idle_match = 0;
4492 ap->ack_match = 0;
4493
4494 ap->state = ANEG_STATE_RESTART_INIT;
4495 } else {
4496 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4497 }
4498 break;
4499
4500 case ANEG_STATE_RESTART_INIT:
4501 ap->link_time = ap->cur_time;
4502 ap->flags &= ~(MR_NP_LOADED);
4503 ap->txconfig = 0;
4504 tw32(MAC_TX_AUTO_NEG, 0);
4505 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4506 tw32_f(MAC_MODE, tp->mac_mode);
4507 udelay(40);
4508
4509 ret = ANEG_TIMER_ENAB;
4510 ap->state = ANEG_STATE_RESTART;
4511
4512 /* fallthru */
4513 case ANEG_STATE_RESTART:
4514 delta = ap->cur_time - ap->link_time;
859a5887 4515 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4516 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4517 else
1da177e4 4518 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4519 break;
4520
4521 case ANEG_STATE_DISABLE_LINK_OK:
4522 ret = ANEG_DONE;
4523 break;
4524
4525 case ANEG_STATE_ABILITY_DETECT_INIT:
4526 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4527 ap->txconfig = ANEG_CFG_FD;
4528 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4529 if (flowctrl & ADVERTISE_1000XPAUSE)
4530 ap->txconfig |= ANEG_CFG_PS1;
4531 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4532 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4533 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4534 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4535 tw32_f(MAC_MODE, tp->mac_mode);
4536 udelay(40);
4537
4538 ap->state = ANEG_STATE_ABILITY_DETECT;
4539 break;
4540
4541 case ANEG_STATE_ABILITY_DETECT:
859a5887 4542 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4543 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4544 break;
4545
4546 case ANEG_STATE_ACK_DETECT_INIT:
4547 ap->txconfig |= ANEG_CFG_ACK;
4548 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4549 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4550 tw32_f(MAC_MODE, tp->mac_mode);
4551 udelay(40);
4552
4553 ap->state = ANEG_STATE_ACK_DETECT;
4554
4555 /* fallthru */
4556 case ANEG_STATE_ACK_DETECT:
4557 if (ap->ack_match != 0) {
4558 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4559 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4560 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4561 } else {
4562 ap->state = ANEG_STATE_AN_ENABLE;
4563 }
4564 } else if (ap->ability_match != 0 &&
4565 ap->rxconfig == 0) {
4566 ap->state = ANEG_STATE_AN_ENABLE;
4567 }
4568 break;
4569
4570 case ANEG_STATE_COMPLETE_ACK_INIT:
4571 if (ap->rxconfig & ANEG_CFG_INVAL) {
4572 ret = ANEG_FAILED;
4573 break;
4574 }
4575 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4576 MR_LP_ADV_HALF_DUPLEX |
4577 MR_LP_ADV_SYM_PAUSE |
4578 MR_LP_ADV_ASYM_PAUSE |
4579 MR_LP_ADV_REMOTE_FAULT1 |
4580 MR_LP_ADV_REMOTE_FAULT2 |
4581 MR_LP_ADV_NEXT_PAGE |
4582 MR_TOGGLE_RX |
4583 MR_NP_RX);
4584 if (ap->rxconfig & ANEG_CFG_FD)
4585 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4586 if (ap->rxconfig & ANEG_CFG_HD)
4587 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4588 if (ap->rxconfig & ANEG_CFG_PS1)
4589 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4590 if (ap->rxconfig & ANEG_CFG_PS2)
4591 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4592 if (ap->rxconfig & ANEG_CFG_RF1)
4593 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4594 if (ap->rxconfig & ANEG_CFG_RF2)
4595 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4596 if (ap->rxconfig & ANEG_CFG_NP)
4597 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4598
4599 ap->link_time = ap->cur_time;
4600
4601 ap->flags ^= (MR_TOGGLE_TX);
4602 if (ap->rxconfig & 0x0008)
4603 ap->flags |= MR_TOGGLE_RX;
4604 if (ap->rxconfig & ANEG_CFG_NP)
4605 ap->flags |= MR_NP_RX;
4606 ap->flags |= MR_PAGE_RX;
4607
4608 ap->state = ANEG_STATE_COMPLETE_ACK;
4609 ret = ANEG_TIMER_ENAB;
4610 break;
4611
4612 case ANEG_STATE_COMPLETE_ACK:
4613 if (ap->ability_match != 0 &&
4614 ap->rxconfig == 0) {
4615 ap->state = ANEG_STATE_AN_ENABLE;
4616 break;
4617 }
4618 delta = ap->cur_time - ap->link_time;
4619 if (delta > ANEG_STATE_SETTLE_TIME) {
4620 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4621 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4622 } else {
4623 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4624 !(ap->flags & MR_NP_RX)) {
4625 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4626 } else {
4627 ret = ANEG_FAILED;
4628 }
4629 }
4630 }
4631 break;
4632
4633 case ANEG_STATE_IDLE_DETECT_INIT:
4634 ap->link_time = ap->cur_time;
4635 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4636 tw32_f(MAC_MODE, tp->mac_mode);
4637 udelay(40);
4638
4639 ap->state = ANEG_STATE_IDLE_DETECT;
4640 ret = ANEG_TIMER_ENAB;
4641 break;
4642
4643 case ANEG_STATE_IDLE_DETECT:
4644 if (ap->ability_match != 0 &&
4645 ap->rxconfig == 0) {
4646 ap->state = ANEG_STATE_AN_ENABLE;
4647 break;
4648 }
4649 delta = ap->cur_time - ap->link_time;
4650 if (delta > ANEG_STATE_SETTLE_TIME) {
4651 /* XXX another gem from the Broadcom driver :( */
4652 ap->state = ANEG_STATE_LINK_OK;
4653 }
4654 break;
4655
4656 case ANEG_STATE_LINK_OK:
4657 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4658 ret = ANEG_DONE;
4659 break;
4660
4661 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4662 /* ??? unimplemented */
4663 break;
4664
4665 case ANEG_STATE_NEXT_PAGE_WAIT:
4666 /* ??? unimplemented */
4667 break;
4668
4669 default:
4670 ret = ANEG_FAILED;
4671 break;
855e1111 4672 }
1da177e4
LT
4673
4674 return ret;
4675}
4676
5be73b47 4677static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4678{
4679 int res = 0;
4680 struct tg3_fiber_aneginfo aninfo;
4681 int status = ANEG_FAILED;
4682 unsigned int tick;
4683 u32 tmp;
4684
4685 tw32_f(MAC_TX_AUTO_NEG, 0);
4686
4687 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4688 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4689 udelay(40);
4690
4691 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4692 udelay(40);
4693
4694 memset(&aninfo, 0, sizeof(aninfo));
4695 aninfo.flags |= MR_AN_ENABLE;
4696 aninfo.state = ANEG_STATE_UNKNOWN;
4697 aninfo.cur_time = 0;
4698 tick = 0;
4699 while (++tick < 195000) {
4700 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4701 if (status == ANEG_DONE || status == ANEG_FAILED)
4702 break;
4703
4704 udelay(1);
4705 }
4706
4707 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4708 tw32_f(MAC_MODE, tp->mac_mode);
4709 udelay(40);
4710
5be73b47
MC
4711 *txflags = aninfo.txconfig;
4712 *rxflags = aninfo.flags;
1da177e4
LT
4713
4714 if (status == ANEG_DONE &&
4715 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4716 MR_LP_ADV_FULL_DUPLEX)))
4717 res = 1;
4718
4719 return res;
4720}
4721
4722static void tg3_init_bcm8002(struct tg3 *tp)
4723{
4724 u32 mac_status = tr32(MAC_STATUS);
4725 int i;
4726
4727 /* Reset when initting first time or we have a link. */
63c3a66f 4728 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4729 !(mac_status & MAC_STATUS_PCS_SYNCED))
4730 return;
4731
4732 /* Set PLL lock range. */
4733 tg3_writephy(tp, 0x16, 0x8007);
4734
4735 /* SW reset */
4736 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4737
4738 /* Wait for reset to complete. */
4739 /* XXX schedule_timeout() ... */
4740 for (i = 0; i < 500; i++)
4741 udelay(10);
4742
4743 /* Config mode; select PMA/Ch 1 regs. */
4744 tg3_writephy(tp, 0x10, 0x8411);
4745
4746 /* Enable auto-lock and comdet, select txclk for tx. */
4747 tg3_writephy(tp, 0x11, 0x0a10);
4748
4749 tg3_writephy(tp, 0x18, 0x00a0);
4750 tg3_writephy(tp, 0x16, 0x41ff);
4751
4752 /* Assert and deassert POR. */
4753 tg3_writephy(tp, 0x13, 0x0400);
4754 udelay(40);
4755 tg3_writephy(tp, 0x13, 0x0000);
4756
4757 tg3_writephy(tp, 0x11, 0x0a50);
4758 udelay(40);
4759 tg3_writephy(tp, 0x11, 0x0a10);
4760
4761 /* Wait for signal to stabilize */
4762 /* XXX schedule_timeout() ... */
4763 for (i = 0; i < 15000; i++)
4764 udelay(10);
4765
4766 /* Deselect the channel register so we can read the PHYID
4767 * later.
4768 */
4769 tg3_writephy(tp, 0x10, 0x8011);
4770}
4771
4772static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4773{
82cd3d11 4774 u16 flowctrl;
1da177e4
LT
4775 u32 sg_dig_ctrl, sg_dig_status;
4776 u32 serdes_cfg, expected_sg_dig_ctrl;
4777 int workaround, port_a;
4778 int current_link_up;
4779
4780 serdes_cfg = 0;
4781 expected_sg_dig_ctrl = 0;
4782 workaround = 0;
4783 port_a = 1;
4784 current_link_up = 0;
4785
4786 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4787 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4788 workaround = 1;
4789 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4790 port_a = 0;
4791
4792 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4793 /* preserve bits 20-23 for voltage regulator */
4794 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4795 }
4796
4797 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4798
4799 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4800 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4801 if (workaround) {
4802 u32 val = serdes_cfg;
4803
4804 if (port_a)
4805 val |= 0xc010000;
4806 else
4807 val |= 0x4010000;
4808 tw32_f(MAC_SERDES_CFG, val);
4809 }
c98f6e3b
MC
4810
4811 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4812 }
4813 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4814 tg3_setup_flow_control(tp, 0, 0);
4815 current_link_up = 1;
4816 }
4817 goto out;
4818 }
4819
4820 /* Want auto-negotiation. */
c98f6e3b 4821 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4822
82cd3d11
MC
4823 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4824 if (flowctrl & ADVERTISE_1000XPAUSE)
4825 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4826 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4827 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4828
4829 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4830 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4831 tp->serdes_counter &&
4832 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4833 MAC_STATUS_RCVD_CFG)) ==
4834 MAC_STATUS_PCS_SYNCED)) {
4835 tp->serdes_counter--;
4836 current_link_up = 1;
4837 goto out;
4838 }
4839restart_autoneg:
1da177e4
LT
4840 if (workaround)
4841 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4842 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4843 udelay(5);
4844 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4845
3d3ebe74 4846 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4847 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4848 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4849 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4850 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4851 mac_status = tr32(MAC_STATUS);
4852
c98f6e3b 4853 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4854 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4855 u32 local_adv = 0, remote_adv = 0;
4856
4857 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4858 local_adv |= ADVERTISE_1000XPAUSE;
4859 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4860 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4861
c98f6e3b 4862 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4863 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4864 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4865 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4866
859edb26
MC
4867 tp->link_config.rmt_adv =
4868 mii_adv_to_ethtool_adv_x(remote_adv);
4869
1da177e4
LT
4870 tg3_setup_flow_control(tp, local_adv, remote_adv);
4871 current_link_up = 1;
3d3ebe74 4872 tp->serdes_counter = 0;
f07e9af3 4873 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4874 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4875 if (tp->serdes_counter)
4876 tp->serdes_counter--;
1da177e4
LT
4877 else {
4878 if (workaround) {
4879 u32 val = serdes_cfg;
4880
4881 if (port_a)
4882 val |= 0xc010000;
4883 else
4884 val |= 0x4010000;
4885
4886 tw32_f(MAC_SERDES_CFG, val);
4887 }
4888
c98f6e3b 4889 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4890 udelay(40);
4891
4892 /* Link parallel detection - link is up */
4893 /* only if we have PCS_SYNC and not */
4894 /* receiving config code words */
4895 mac_status = tr32(MAC_STATUS);
4896 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4897 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4898 tg3_setup_flow_control(tp, 0, 0);
4899 current_link_up = 1;
f07e9af3
MC
4900 tp->phy_flags |=
4901 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4902 tp->serdes_counter =
4903 SERDES_PARALLEL_DET_TIMEOUT;
4904 } else
4905 goto restart_autoneg;
1da177e4
LT
4906 }
4907 }
3d3ebe74
MC
4908 } else {
4909 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4910 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4911 }
4912
4913out:
4914 return current_link_up;
4915}
4916
4917static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4918{
4919 int current_link_up = 0;
4920
5cf64b8a 4921 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4922 goto out;
1da177e4
LT
4923
4924 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4925 u32 txflags, rxflags;
1da177e4 4926 int i;
6aa20a22 4927
5be73b47
MC
4928 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4929 u32 local_adv = 0, remote_adv = 0;
1da177e4 4930
5be73b47
MC
4931 if (txflags & ANEG_CFG_PS1)
4932 local_adv |= ADVERTISE_1000XPAUSE;
4933 if (txflags & ANEG_CFG_PS2)
4934 local_adv |= ADVERTISE_1000XPSE_ASYM;
4935
4936 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4937 remote_adv |= LPA_1000XPAUSE;
4938 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4939 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4940
859edb26
MC
4941 tp->link_config.rmt_adv =
4942 mii_adv_to_ethtool_adv_x(remote_adv);
4943
1da177e4
LT
4944 tg3_setup_flow_control(tp, local_adv, remote_adv);
4945
1da177e4
LT
4946 current_link_up = 1;
4947 }
4948 for (i = 0; i < 30; i++) {
4949 udelay(20);
4950 tw32_f(MAC_STATUS,
4951 (MAC_STATUS_SYNC_CHANGED |
4952 MAC_STATUS_CFG_CHANGED));
4953 udelay(40);
4954 if ((tr32(MAC_STATUS) &
4955 (MAC_STATUS_SYNC_CHANGED |
4956 MAC_STATUS_CFG_CHANGED)) == 0)
4957 break;
4958 }
4959
4960 mac_status = tr32(MAC_STATUS);
4961 if (current_link_up == 0 &&
4962 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4963 !(mac_status & MAC_STATUS_RCVD_CFG))
4964 current_link_up = 1;
4965 } else {
5be73b47
MC
4966 tg3_setup_flow_control(tp, 0, 0);
4967
1da177e4
LT
4968 /* Forcing 1000FD link up. */
4969 current_link_up = 1;
1da177e4
LT
4970
4971 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4972 udelay(40);
e8f3f6ca
MC
4973
4974 tw32_f(MAC_MODE, tp->mac_mode);
4975 udelay(40);
1da177e4
LT
4976 }
4977
4978out:
4979 return current_link_up;
4980}
4981
4982static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4983{
4984 u32 orig_pause_cfg;
4985 u16 orig_active_speed;
4986 u8 orig_active_duplex;
4987 u32 mac_status;
4988 int current_link_up;
4989 int i;
4990
8d018621 4991 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4992 orig_active_speed = tp->link_config.active_speed;
4993 orig_active_duplex = tp->link_config.active_duplex;
4994
63c3a66f 4995 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4996 netif_carrier_ok(tp->dev) &&
63c3a66f 4997 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4998 mac_status = tr32(MAC_STATUS);
4999 mac_status &= (MAC_STATUS_PCS_SYNCED |
5000 MAC_STATUS_SIGNAL_DET |
5001 MAC_STATUS_CFG_CHANGED |
5002 MAC_STATUS_RCVD_CFG);
5003 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5004 MAC_STATUS_SIGNAL_DET)) {
5005 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5006 MAC_STATUS_CFG_CHANGED));
5007 return 0;
5008 }
5009 }
5010
5011 tw32_f(MAC_TX_AUTO_NEG, 0);
5012
5013 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5014 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5015 tw32_f(MAC_MODE, tp->mac_mode);
5016 udelay(40);
5017
79eb6904 5018 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5019 tg3_init_bcm8002(tp);
5020
5021 /* Enable link change event even when serdes polling. */
5022 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5023 udelay(40);
5024
5025 current_link_up = 0;
859edb26 5026 tp->link_config.rmt_adv = 0;
1da177e4
LT
5027 mac_status = tr32(MAC_STATUS);
5028
63c3a66f 5029 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5030 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5031 else
5032 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5033
898a56f8 5034 tp->napi[0].hw_status->status =
1da177e4 5035 (SD_STATUS_UPDATED |
898a56f8 5036 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5037
5038 for (i = 0; i < 100; i++) {
5039 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5040 MAC_STATUS_CFG_CHANGED));
5041 udelay(5);
5042 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5043 MAC_STATUS_CFG_CHANGED |
5044 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5045 break;
5046 }
5047
5048 mac_status = tr32(MAC_STATUS);
5049 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5050 current_link_up = 0;
3d3ebe74
MC
5051 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5052 tp->serdes_counter == 0) {
1da177e4
LT
5053 tw32_f(MAC_MODE, (tp->mac_mode |
5054 MAC_MODE_SEND_CONFIGS));
5055 udelay(1);
5056 tw32_f(MAC_MODE, tp->mac_mode);
5057 }
5058 }
5059
5060 if (current_link_up == 1) {
5061 tp->link_config.active_speed = SPEED_1000;
5062 tp->link_config.active_duplex = DUPLEX_FULL;
5063 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5064 LED_CTRL_LNKLED_OVERRIDE |
5065 LED_CTRL_1000MBPS_ON));
5066 } else {
e740522e
MC
5067 tp->link_config.active_speed = SPEED_UNKNOWN;
5068 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
1da177e4
LT
5069 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5070 LED_CTRL_LNKLED_OVERRIDE |
5071 LED_CTRL_TRAFFIC_OVERRIDE));
5072 }
5073
5074 if (current_link_up != netif_carrier_ok(tp->dev)) {
5075 if (current_link_up)
5076 netif_carrier_on(tp->dev);
5077 else
5078 netif_carrier_off(tp->dev);
5079 tg3_link_report(tp);
5080 } else {
8d018621 5081 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5082 if (orig_pause_cfg != now_pause_cfg ||
5083 orig_active_speed != tp->link_config.active_speed ||
5084 orig_active_duplex != tp->link_config.active_duplex)
5085 tg3_link_report(tp);
5086 }
5087
5088 return 0;
5089}
5090
747e8f8b
MC
5091static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
5092{
5093 int current_link_up, err = 0;
5094 u32 bmsr, bmcr;
5095 u16 current_speed;
5096 u8 current_duplex;
ef167e27 5097 u32 local_adv, remote_adv;
747e8f8b
MC
5098
5099 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5100 tw32_f(MAC_MODE, tp->mac_mode);
5101 udelay(40);
5102
5103 tw32(MAC_EVENT, 0);
5104
5105 tw32_f(MAC_STATUS,
5106 (MAC_STATUS_SYNC_CHANGED |
5107 MAC_STATUS_CFG_CHANGED |
5108 MAC_STATUS_MI_COMPLETION |
5109 MAC_STATUS_LNKSTATE_CHANGED));
5110 udelay(40);
5111
5112 if (force_reset)
5113 tg3_phy_reset(tp);
5114
5115 current_link_up = 0;
e740522e
MC
5116 current_speed = SPEED_UNKNOWN;
5117 current_duplex = DUPLEX_UNKNOWN;
859edb26 5118 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5119
5120 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5121 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5122 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
5123 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5124 bmsr |= BMSR_LSTATUS;
5125 else
5126 bmsr &= ~BMSR_LSTATUS;
5127 }
747e8f8b
MC
5128
5129 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5130
5131 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5132 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5133 /* do nothing, just check for link up at the end */
5134 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5135 u32 adv, newadv;
747e8f8b
MC
5136
5137 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5138 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5139 ADVERTISE_1000XPAUSE |
5140 ADVERTISE_1000XPSE_ASYM |
5141 ADVERTISE_SLCT);
747e8f8b 5142
28011cf1 5143 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5144 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5145
28011cf1
MC
5146 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5147 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5148 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5149 tg3_writephy(tp, MII_BMCR, bmcr);
5150
5151 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5152 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5153 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5154
5155 return err;
5156 }
5157 } else {
5158 u32 new_bmcr;
5159
5160 bmcr &= ~BMCR_SPEED1000;
5161 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5162
5163 if (tp->link_config.duplex == DUPLEX_FULL)
5164 new_bmcr |= BMCR_FULLDPLX;
5165
5166 if (new_bmcr != bmcr) {
5167 /* BMCR_SPEED1000 is a reserved bit that needs
5168 * to be set on write.
5169 */
5170 new_bmcr |= BMCR_SPEED1000;
5171
5172 /* Force a linkdown */
5173 if (netif_carrier_ok(tp->dev)) {
5174 u32 adv;
5175
5176 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5177 adv &= ~(ADVERTISE_1000XFULL |
5178 ADVERTISE_1000XHALF |
5179 ADVERTISE_SLCT);
5180 tg3_writephy(tp, MII_ADVERTISE, adv);
5181 tg3_writephy(tp, MII_BMCR, bmcr |
5182 BMCR_ANRESTART |
5183 BMCR_ANENABLE);
5184 udelay(10);
5185 netif_carrier_off(tp->dev);
5186 }
5187 tg3_writephy(tp, MII_BMCR, new_bmcr);
5188 bmcr = new_bmcr;
5189 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5190 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5191 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
5192 ASIC_REV_5714) {
5193 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5194 bmsr |= BMSR_LSTATUS;
5195 else
5196 bmsr &= ~BMSR_LSTATUS;
5197 }
f07e9af3 5198 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5199 }
5200 }
5201
5202 if (bmsr & BMSR_LSTATUS) {
5203 current_speed = SPEED_1000;
5204 current_link_up = 1;
5205 if (bmcr & BMCR_FULLDPLX)
5206 current_duplex = DUPLEX_FULL;
5207 else
5208 current_duplex = DUPLEX_HALF;
5209
ef167e27
MC
5210 local_adv = 0;
5211 remote_adv = 0;
5212
747e8f8b 5213 if (bmcr & BMCR_ANENABLE) {
ef167e27 5214 u32 common;
747e8f8b
MC
5215
5216 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5217 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5218 common = local_adv & remote_adv;
5219 if (common & (ADVERTISE_1000XHALF |
5220 ADVERTISE_1000XFULL)) {
5221 if (common & ADVERTISE_1000XFULL)
5222 current_duplex = DUPLEX_FULL;
5223 else
5224 current_duplex = DUPLEX_HALF;
859edb26
MC
5225
5226 tp->link_config.rmt_adv =
5227 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5228 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5229 /* Link is up via parallel detect */
859a5887 5230 } else {
747e8f8b 5231 current_link_up = 0;
859a5887 5232 }
747e8f8b
MC
5233 }
5234 }
5235
ef167e27
MC
5236 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5237 tg3_setup_flow_control(tp, local_adv, remote_adv);
5238
747e8f8b
MC
5239 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5240 if (tp->link_config.active_duplex == DUPLEX_HALF)
5241 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5242
5243 tw32_f(MAC_MODE, tp->mac_mode);
5244 udelay(40);
5245
5246 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5247
5248 tp->link_config.active_speed = current_speed;
5249 tp->link_config.active_duplex = current_duplex;
5250
5251 if (current_link_up != netif_carrier_ok(tp->dev)) {
5252 if (current_link_up)
5253 netif_carrier_on(tp->dev);
5254 else {
5255 netif_carrier_off(tp->dev);
f07e9af3 5256 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5257 }
5258 tg3_link_report(tp);
5259 }
5260 return err;
5261}
5262
5263static void tg3_serdes_parallel_detect(struct tg3 *tp)
5264{
3d3ebe74 5265 if (tp->serdes_counter) {
747e8f8b 5266 /* Give autoneg time to complete. */
3d3ebe74 5267 tp->serdes_counter--;
747e8f8b
MC
5268 return;
5269 }
c6cdf436 5270
747e8f8b
MC
5271 if (!netif_carrier_ok(tp->dev) &&
5272 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5273 u32 bmcr;
5274
5275 tg3_readphy(tp, MII_BMCR, &bmcr);
5276 if (bmcr & BMCR_ANENABLE) {
5277 u32 phy1, phy2;
5278
5279 /* Select shadow register 0x1f */
f08aa1a8
MC
5280 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5281 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5282
5283 /* Select expansion interrupt status register */
f08aa1a8
MC
5284 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5285 MII_TG3_DSP_EXP1_INT_STAT);
5286 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5287 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5288
5289 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5290 /* We have signal detect and not receiving
5291 * config code words, link is up by parallel
5292 * detection.
5293 */
5294
5295 bmcr &= ~BMCR_ANENABLE;
5296 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5297 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5298 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5299 }
5300 }
859a5887
MC
5301 } else if (netif_carrier_ok(tp->dev) &&
5302 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5303 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5304 u32 phy2;
5305
5306 /* Select expansion interrupt status register */
f08aa1a8
MC
5307 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5308 MII_TG3_DSP_EXP1_INT_STAT);
5309 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5310 if (phy2 & 0x20) {
5311 u32 bmcr;
5312
5313 /* Config code words received, turn on autoneg. */
5314 tg3_readphy(tp, MII_BMCR, &bmcr);
5315 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5316
f07e9af3 5317 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5318
5319 }
5320 }
5321}
5322
1da177e4
LT
5323static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5324{
f2096f94 5325 u32 val;
1da177e4
LT
5326 int err;
5327
f07e9af3 5328 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5329 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5330 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5331 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5332 else
1da177e4 5333 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5334
bcb37f6c 5335 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5336 u32 scale;
aa6c91fe
MC
5337
5338 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5339 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5340 scale = 65;
5341 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5342 scale = 6;
5343 else
5344 scale = 12;
5345
5346 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5347 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5348 tw32(GRC_MISC_CFG, val);
5349 }
5350
f2096f94
MC
5351 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5352 (6 << TX_LENGTHS_IPG_SHIFT);
5353 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5354 val |= tr32(MAC_TX_LENGTHS) &
5355 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5356 TX_LENGTHS_CNT_DWN_VAL_MSK);
5357
1da177e4
LT
5358 if (tp->link_config.active_speed == SPEED_1000 &&
5359 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5360 tw32(MAC_TX_LENGTHS, val |
5361 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5362 else
f2096f94
MC
5363 tw32(MAC_TX_LENGTHS, val |
5364 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5365
63c3a66f 5366 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5367 if (netif_carrier_ok(tp->dev)) {
5368 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5369 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5370 } else {
5371 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5372 }
5373 }
5374
63c3a66f 5375 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5376 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5377 if (!netif_carrier_ok(tp->dev))
5378 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5379 tp->pwrmgmt_thresh;
5380 else
5381 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5382 tw32(PCIE_PWR_MGMT_THRESH, val);
5383 }
5384
1da177e4
LT
5385 return err;
5386}
5387
66cfd1bd
MC
5388static inline int tg3_irq_sync(struct tg3 *tp)
5389{
5390 return tp->irq_sync;
5391}
5392
97bd8e49
MC
5393static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5394{
5395 int i;
5396
5397 dst = (u32 *)((u8 *)dst + off);
5398 for (i = 0; i < len; i += sizeof(u32))
5399 *dst++ = tr32(off + i);
5400}
5401
5402static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5403{
5404 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5405 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5406 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5407 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5408 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5409 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5410 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5411 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5412 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5413 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5414 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5415 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5416 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5417 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5418 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5419 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5420 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5421 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5422 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5423
63c3a66f 5424 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5425 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5426
5427 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5428 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5429 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5430 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5431 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5432 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5433 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5434 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5435
63c3a66f 5436 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5437 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5438 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5439 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5440 }
5441
5442 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5443 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5444 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5445 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5446 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5447
63c3a66f 5448 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5449 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5450}
5451
5452static void tg3_dump_state(struct tg3 *tp)
5453{
5454 int i;
5455 u32 *regs;
5456
5457 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5458 if (!regs) {
5459 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5460 return;
5461 }
5462
63c3a66f 5463 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5464 /* Read up to but not including private PCI registers */
5465 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5466 regs[i / sizeof(u32)] = tr32(i);
5467 } else
5468 tg3_dump_legacy_regs(tp, regs);
5469
5470 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5471 if (!regs[i + 0] && !regs[i + 1] &&
5472 !regs[i + 2] && !regs[i + 3])
5473 continue;
5474
5475 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5476 i * 4,
5477 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5478 }
5479
5480 kfree(regs);
5481
5482 for (i = 0; i < tp->irq_cnt; i++) {
5483 struct tg3_napi *tnapi = &tp->napi[i];
5484
5485 /* SW status block */
5486 netdev_err(tp->dev,
5487 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5488 i,
5489 tnapi->hw_status->status,
5490 tnapi->hw_status->status_tag,
5491 tnapi->hw_status->rx_jumbo_consumer,
5492 tnapi->hw_status->rx_consumer,
5493 tnapi->hw_status->rx_mini_consumer,
5494 tnapi->hw_status->idx[0].rx_producer,
5495 tnapi->hw_status->idx[0].tx_consumer);
5496
5497 netdev_err(tp->dev,
5498 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5499 i,
5500 tnapi->last_tag, tnapi->last_irq_tag,
5501 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5502 tnapi->rx_rcb_ptr,
5503 tnapi->prodring.rx_std_prod_idx,
5504 tnapi->prodring.rx_std_cons_idx,
5505 tnapi->prodring.rx_jmb_prod_idx,
5506 tnapi->prodring.rx_jmb_cons_idx);
5507 }
5508}
5509
df3e6548
MC
5510/* This is called whenever we suspect that the system chipset is re-
5511 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5512 * is bogus tx completions. We try to recover by setting the
5513 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5514 * in the workqueue.
5515 */
5516static void tg3_tx_recover(struct tg3 *tp)
5517{
63c3a66f 5518 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5519 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5520
5129c3a3
MC
5521 netdev_warn(tp->dev,
5522 "The system may be re-ordering memory-mapped I/O "
5523 "cycles to the network device, attempting to recover. "
5524 "Please report the problem to the driver maintainer "
5525 "and include system chipset information.\n");
df3e6548
MC
5526
5527 spin_lock(&tp->lock);
63c3a66f 5528 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5529 spin_unlock(&tp->lock);
5530}
5531
f3f3f27e 5532static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5533{
f65aac16
MC
5534 /* Tell compiler to fetch tx indices from memory. */
5535 barrier();
f3f3f27e
MC
5536 return tnapi->tx_pending -
5537 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5538}
5539
1da177e4
LT
5540/* Tigon3 never reports partial packet sends. So we do not
5541 * need special logic to handle SKBs that have not had all
5542 * of their frags sent yet, like SunGEM does.
5543 */
17375d25 5544static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5545{
17375d25 5546 struct tg3 *tp = tnapi->tp;
898a56f8 5547 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5548 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5549 struct netdev_queue *txq;
5550 int index = tnapi - tp->napi;
298376d3 5551 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5552
63c3a66f 5553 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5554 index--;
5555
5556 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5557
5558 while (sw_idx != hw_idx) {
df8944cf 5559 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5560 struct sk_buff *skb = ri->skb;
df3e6548
MC
5561 int i, tx_bug = 0;
5562
5563 if (unlikely(skb == NULL)) {
5564 tg3_tx_recover(tp);
5565 return;
5566 }
1da177e4 5567
f4188d8a 5568 pci_unmap_single(tp->pdev,
4e5e4f0d 5569 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5570 skb_headlen(skb),
5571 PCI_DMA_TODEVICE);
1da177e4
LT
5572
5573 ri->skb = NULL;
5574
e01ee14d
MC
5575 while (ri->fragmented) {
5576 ri->fragmented = false;
5577 sw_idx = NEXT_TX(sw_idx);
5578 ri = &tnapi->tx_buffers[sw_idx];
5579 }
5580
1da177e4
LT
5581 sw_idx = NEXT_TX(sw_idx);
5582
5583 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5584 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5585 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5586 tx_bug = 1;
f4188d8a
AD
5587
5588 pci_unmap_page(tp->pdev,
4e5e4f0d 5589 dma_unmap_addr(ri, mapping),
9e903e08 5590 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5591 PCI_DMA_TODEVICE);
e01ee14d
MC
5592
5593 while (ri->fragmented) {
5594 ri->fragmented = false;
5595 sw_idx = NEXT_TX(sw_idx);
5596 ri = &tnapi->tx_buffers[sw_idx];
5597 }
5598
1da177e4
LT
5599 sw_idx = NEXT_TX(sw_idx);
5600 }
5601
298376d3
TH
5602 pkts_compl++;
5603 bytes_compl += skb->len;
5604
f47c11ee 5605 dev_kfree_skb(skb);
df3e6548
MC
5606
5607 if (unlikely(tx_bug)) {
5608 tg3_tx_recover(tp);
5609 return;
5610 }
1da177e4
LT
5611 }
5612
5cb917bc 5613 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
298376d3 5614
f3f3f27e 5615 tnapi->tx_cons = sw_idx;
1da177e4 5616
1b2a7205
MC
5617 /* Need to make the tx_cons update visible to tg3_start_xmit()
5618 * before checking for netif_queue_stopped(). Without the
5619 * memory barrier, there is a small possibility that tg3_start_xmit()
5620 * will miss it and cause the queue to be stopped forever.
5621 */
5622 smp_mb();
5623
fe5f5787 5624 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5625 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5626 __netif_tx_lock(txq, smp_processor_id());
5627 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5628 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5629 netif_tx_wake_queue(txq);
5630 __netif_tx_unlock(txq);
51b91468 5631 }
1da177e4
LT
5632}
5633
8d4057a9
ED
5634static void tg3_frag_free(bool is_frag, void *data)
5635{
5636 if (is_frag)
5637 put_page(virt_to_head_page(data));
5638 else
5639 kfree(data);
5640}
5641
9205fd9c 5642static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5643{
8d4057a9
ED
5644 unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
5645 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5646
9205fd9c 5647 if (!ri->data)
2b2cdb65
MC
5648 return;
5649
4e5e4f0d 5650 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5651 map_sz, PCI_DMA_FROMDEVICE);
a1e8b307 5652 tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
9205fd9c 5653 ri->data = NULL;
2b2cdb65
MC
5654}
5655
8d4057a9 5656
1da177e4
LT
5657/* Returns size of skb allocated or < 0 on error.
5658 *
5659 * We only need to fill in the address because the other members
5660 * of the RX descriptor are invariant, see tg3_init_rings.
5661 *
5662 * Note the purposeful assymetry of cpu vs. chip accesses. For
5663 * posting buffers we only dirty the first cache line of the RX
5664 * descriptor (containing the address). Whereas for the RX status
5665 * buffers the cpu only reads the last cacheline of the RX descriptor
5666 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5667 */
9205fd9c 5668static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
8d4057a9
ED
5669 u32 opaque_key, u32 dest_idx_unmasked,
5670 unsigned int *frag_size)
1da177e4
LT
5671{
5672 struct tg3_rx_buffer_desc *desc;
f94e290e 5673 struct ring_info *map;
9205fd9c 5674 u8 *data;
1da177e4 5675 dma_addr_t mapping;
9205fd9c 5676 int skb_size, data_size, dest_idx;
1da177e4 5677
1da177e4
LT
5678 switch (opaque_key) {
5679 case RXD_OPAQUE_RING_STD:
2c49a44d 5680 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5681 desc = &tpr->rx_std[dest_idx];
5682 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5683 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5684 break;
5685
5686 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5687 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5688 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5689 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5690 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5691 break;
5692
5693 default:
5694 return -EINVAL;
855e1111 5695 }
1da177e4
LT
5696
5697 /* Do not overwrite any of the map or rp information
5698 * until we are sure we can commit to a new buffer.
5699 *
5700 * Callers depend upon this behavior and assume that
5701 * we leave everything unchanged if we fail.
5702 */
9205fd9c
ED
5703 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5704 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
a1e8b307
ED
5705 if (skb_size <= PAGE_SIZE) {
5706 data = netdev_alloc_frag(skb_size);
5707 *frag_size = skb_size;
8d4057a9
ED
5708 } else {
5709 data = kmalloc(skb_size, GFP_ATOMIC);
5710 *frag_size = 0;
5711 }
9205fd9c 5712 if (!data)
1da177e4
LT
5713 return -ENOMEM;
5714
9205fd9c
ED
5715 mapping = pci_map_single(tp->pdev,
5716 data + TG3_RX_OFFSET(tp),
5717 data_size,
1da177e4 5718 PCI_DMA_FROMDEVICE);
8d4057a9 5719 if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
a1e8b307 5720 tg3_frag_free(skb_size <= PAGE_SIZE, data);
a21771dd
MC
5721 return -EIO;
5722 }
1da177e4 5723
9205fd9c 5724 map->data = data;
4e5e4f0d 5725 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5726
1da177e4
LT
5727 desc->addr_hi = ((u64)mapping >> 32);
5728 desc->addr_lo = ((u64)mapping & 0xffffffff);
5729
9205fd9c 5730 return data_size;
1da177e4
LT
5731}
5732
5733/* We only need to move over in the address because the other
5734 * members of the RX descriptor are invariant. See notes above
9205fd9c 5735 * tg3_alloc_rx_data for full details.
1da177e4 5736 */
a3896167
MC
5737static void tg3_recycle_rx(struct tg3_napi *tnapi,
5738 struct tg3_rx_prodring_set *dpr,
5739 u32 opaque_key, int src_idx,
5740 u32 dest_idx_unmasked)
1da177e4 5741{
17375d25 5742 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5743 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5744 struct ring_info *src_map, *dest_map;
8fea32b9 5745 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5746 int dest_idx;
1da177e4
LT
5747
5748 switch (opaque_key) {
5749 case RXD_OPAQUE_RING_STD:
2c49a44d 5750 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5751 dest_desc = &dpr->rx_std[dest_idx];
5752 dest_map = &dpr->rx_std_buffers[dest_idx];
5753 src_desc = &spr->rx_std[src_idx];
5754 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5755 break;
5756
5757 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5758 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5759 dest_desc = &dpr->rx_jmb[dest_idx].std;
5760 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5761 src_desc = &spr->rx_jmb[src_idx].std;
5762 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5763 break;
5764
5765 default:
5766 return;
855e1111 5767 }
1da177e4 5768
9205fd9c 5769 dest_map->data = src_map->data;
4e5e4f0d
FT
5770 dma_unmap_addr_set(dest_map, mapping,
5771 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5772 dest_desc->addr_hi = src_desc->addr_hi;
5773 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5774
5775 /* Ensure that the update to the skb happens after the physical
5776 * addresses have been transferred to the new BD location.
5777 */
5778 smp_wmb();
5779
9205fd9c 5780 src_map->data = NULL;
1da177e4
LT
5781}
5782
1da177e4
LT
5783/* The RX ring scheme is composed of multiple rings which post fresh
5784 * buffers to the chip, and one special ring the chip uses to report
5785 * status back to the host.
5786 *
5787 * The special ring reports the status of received packets to the
5788 * host. The chip does not write into the original descriptor the
5789 * RX buffer was obtained from. The chip simply takes the original
5790 * descriptor as provided by the host, updates the status and length
5791 * field, then writes this into the next status ring entry.
5792 *
5793 * Each ring the host uses to post buffers to the chip is described
5794 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5795 * it is first placed into the on-chip ram. When the packet's length
5796 * is known, it walks down the TG3_BDINFO entries to select the ring.
5797 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5798 * which is within the range of the new packet's length is chosen.
5799 *
5800 * The "separate ring for rx status" scheme may sound queer, but it makes
5801 * sense from a cache coherency perspective. If only the host writes
5802 * to the buffer post rings, and only the chip writes to the rx status
5803 * rings, then cache lines never move beyond shared-modified state.
5804 * If both the host and chip were to write into the same ring, cache line
5805 * eviction could occur since both entities want it in an exclusive state.
5806 */
17375d25 5807static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5808{
17375d25 5809 struct tg3 *tp = tnapi->tp;
f92905de 5810 u32 work_mask, rx_std_posted = 0;
4361935a 5811 u32 std_prod_idx, jmb_prod_idx;
72334482 5812 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5813 u16 hw_idx;
1da177e4 5814 int received;
8fea32b9 5815 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5816
8d9d7cfc 5817 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5818 /*
5819 * We need to order the read of hw_idx and the read of
5820 * the opaque cookie.
5821 */
5822 rmb();
1da177e4
LT
5823 work_mask = 0;
5824 received = 0;
4361935a
MC
5825 std_prod_idx = tpr->rx_std_prod_idx;
5826 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5827 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5828 struct ring_info *ri;
72334482 5829 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5830 unsigned int len;
5831 struct sk_buff *skb;
5832 dma_addr_t dma_addr;
5833 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5834 u8 *data;
1da177e4
LT
5835
5836 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5837 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5838 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5839 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5840 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5841 data = ri->data;
4361935a 5842 post_ptr = &std_prod_idx;
f92905de 5843 rx_std_posted++;
1da177e4 5844 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5845 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5846 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5847 data = ri->data;
4361935a 5848 post_ptr = &jmb_prod_idx;
21f581a5 5849 } else
1da177e4 5850 goto next_pkt_nopost;
1da177e4
LT
5851
5852 work_mask |= opaque_key;
5853
5854 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5855 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5856 drop_it:
a3896167 5857 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5858 desc_idx, *post_ptr);
5859 drop_it_no_recycle:
5860 /* Other statistics kept track of by card. */
b0057c51 5861 tp->rx_dropped++;
1da177e4
LT
5862 goto next_pkt;
5863 }
5864
9205fd9c 5865 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5866 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5867 ETH_FCS_LEN;
1da177e4 5868
d2757fc4 5869 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4 5870 int skb_size;
8d4057a9 5871 unsigned int frag_size;
1da177e4 5872
9205fd9c 5873 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
8d4057a9 5874 *post_ptr, &frag_size);
1da177e4
LT
5875 if (skb_size < 0)
5876 goto drop_it;
5877
287be12e 5878 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5879 PCI_DMA_FROMDEVICE);
5880
8d4057a9 5881 skb = build_skb(data, frag_size);
9205fd9c 5882 if (!skb) {
8d4057a9 5883 tg3_frag_free(frag_size != 0, data);
9205fd9c
ED
5884 goto drop_it_no_recycle;
5885 }
5886 skb_reserve(skb, TG3_RX_OFFSET(tp));
5887 /* Ensure that the update to the data happens
61e800cf
MC
5888 * after the usage of the old DMA mapping.
5889 */
5890 smp_wmb();
5891
9205fd9c 5892 ri->data = NULL;
61e800cf 5893
1da177e4 5894 } else {
a3896167 5895 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5896 desc_idx, *post_ptr);
5897
9205fd9c
ED
5898 skb = netdev_alloc_skb(tp->dev,
5899 len + TG3_RAW_IP_ALIGN);
5900 if (skb == NULL)
1da177e4
LT
5901 goto drop_it_no_recycle;
5902
9205fd9c 5903 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5904 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5905 memcpy(skb->data,
5906 data + TG3_RX_OFFSET(tp),
5907 len);
1da177e4 5908 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5909 }
5910
9205fd9c 5911 skb_put(skb, len);
dc668910 5912 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5913 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5914 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5915 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5916 skb->ip_summed = CHECKSUM_UNNECESSARY;
5917 else
bc8acf2c 5918 skb_checksum_none_assert(skb);
1da177e4
LT
5919
5920 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5921
5922 if (len > (tp->dev->mtu + ETH_HLEN) &&
5923 skb->protocol != htons(ETH_P_8021Q)) {
5924 dev_kfree_skb(skb);
b0057c51 5925 goto drop_it_no_recycle;
f7b493e0
MC
5926 }
5927
9dc7a113 5928 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5929 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5930 __vlan_hwaccel_put_tag(skb,
5931 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5932
bf933c80 5933 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5934
1da177e4
LT
5935 received++;
5936 budget--;
5937
5938next_pkt:
5939 (*post_ptr)++;
f92905de
MC
5940
5941 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5942 tpr->rx_std_prod_idx = std_prod_idx &
5943 tp->rx_std_ring_mask;
86cfe4ff
MC
5944 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5945 tpr->rx_std_prod_idx);
f92905de
MC
5946 work_mask &= ~RXD_OPAQUE_RING_STD;
5947 rx_std_posted = 0;
5948 }
1da177e4 5949next_pkt_nopost:
483ba50b 5950 sw_idx++;
7cb32cf2 5951 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5952
5953 /* Refresh hw_idx to see if there is new work */
5954 if (sw_idx == hw_idx) {
8d9d7cfc 5955 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5956 rmb();
5957 }
1da177e4
LT
5958 }
5959
5960 /* ACK the status ring. */
72334482
MC
5961 tnapi->rx_rcb_ptr = sw_idx;
5962 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5963
5964 /* Refill RX ring(s). */
63c3a66f 5965 if (!tg3_flag(tp, ENABLE_RSS)) {
6541b806
MC
5966 /* Sync BD data before updating mailbox */
5967 wmb();
5968
b196c7e4 5969 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5970 tpr->rx_std_prod_idx = std_prod_idx &
5971 tp->rx_std_ring_mask;
b196c7e4
MC
5972 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5973 tpr->rx_std_prod_idx);
5974 }
5975 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5976 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5977 tp->rx_jmb_ring_mask;
b196c7e4
MC
5978 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5979 tpr->rx_jmb_prod_idx);
5980 }
5981 mmiowb();
5982 } else if (work_mask) {
5983 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5984 * updated before the producer indices can be updated.
5985 */
5986 smp_wmb();
5987
2c49a44d
MC
5988 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5989 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5990
7ae52890
MC
5991 if (tnapi != &tp->napi[1]) {
5992 tp->rx_refill = true;
e4af1af9 5993 napi_schedule(&tp->napi[1].napi);
7ae52890 5994 }
1da177e4 5995 }
1da177e4
LT
5996
5997 return received;
5998}
5999
35f2d7d0 6000static void tg3_poll_link(struct tg3 *tp)
1da177e4 6001{
1da177e4 6002 /* handle link change and other phy events */
63c3a66f 6003 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
6004 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
6005
1da177e4
LT
6006 if (sblk->status & SD_STATUS_LINK_CHG) {
6007 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 6008 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 6009 spin_lock(&tp->lock);
63c3a66f 6010 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
6011 tw32_f(MAC_STATUS,
6012 (MAC_STATUS_SYNC_CHANGED |
6013 MAC_STATUS_CFG_CHANGED |
6014 MAC_STATUS_MI_COMPLETION |
6015 MAC_STATUS_LNKSTATE_CHANGED));
6016 udelay(40);
6017 } else
6018 tg3_setup_phy(tp, 0);
f47c11ee 6019 spin_unlock(&tp->lock);
1da177e4
LT
6020 }
6021 }
35f2d7d0
MC
6022}
6023
f89f38b8
MC
6024static int tg3_rx_prodring_xfer(struct tg3 *tp,
6025 struct tg3_rx_prodring_set *dpr,
6026 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
6027{
6028 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 6029 int i, err = 0;
b196c7e4
MC
6030
6031 while (1) {
6032 src_prod_idx = spr->rx_std_prod_idx;
6033
6034 /* Make sure updates to the rx_std_buffers[] entries and the
6035 * standard producer index are seen in the correct order.
6036 */
6037 smp_rmb();
6038
6039 if (spr->rx_std_cons_idx == src_prod_idx)
6040 break;
6041
6042 if (spr->rx_std_cons_idx < src_prod_idx)
6043 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6044 else
2c49a44d
MC
6045 cpycnt = tp->rx_std_ring_mask + 1 -
6046 spr->rx_std_cons_idx;
b196c7e4 6047
2c49a44d
MC
6048 cpycnt = min(cpycnt,
6049 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6050
6051 si = spr->rx_std_cons_idx;
6052 di = dpr->rx_std_prod_idx;
6053
e92967bf 6054 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6055 if (dpr->rx_std_buffers[i].data) {
e92967bf 6056 cpycnt = i - di;
f89f38b8 6057 err = -ENOSPC;
e92967bf
MC
6058 break;
6059 }
6060 }
6061
6062 if (!cpycnt)
6063 break;
6064
6065 /* Ensure that updates to the rx_std_buffers ring and the
6066 * shadowed hardware producer ring from tg3_recycle_skb() are
6067 * ordered correctly WRT the skb check above.
6068 */
6069 smp_rmb();
6070
b196c7e4
MC
6071 memcpy(&dpr->rx_std_buffers[di],
6072 &spr->rx_std_buffers[si],
6073 cpycnt * sizeof(struct ring_info));
6074
6075 for (i = 0; i < cpycnt; i++, di++, si++) {
6076 struct tg3_rx_buffer_desc *sbd, *dbd;
6077 sbd = &spr->rx_std[si];
6078 dbd = &dpr->rx_std[di];
6079 dbd->addr_hi = sbd->addr_hi;
6080 dbd->addr_lo = sbd->addr_lo;
6081 }
6082
2c49a44d
MC
6083 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6084 tp->rx_std_ring_mask;
6085 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6086 tp->rx_std_ring_mask;
b196c7e4
MC
6087 }
6088
6089 while (1) {
6090 src_prod_idx = spr->rx_jmb_prod_idx;
6091
6092 /* Make sure updates to the rx_jmb_buffers[] entries and
6093 * the jumbo producer index are seen in the correct order.
6094 */
6095 smp_rmb();
6096
6097 if (spr->rx_jmb_cons_idx == src_prod_idx)
6098 break;
6099
6100 if (spr->rx_jmb_cons_idx < src_prod_idx)
6101 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6102 else
2c49a44d
MC
6103 cpycnt = tp->rx_jmb_ring_mask + 1 -
6104 spr->rx_jmb_cons_idx;
b196c7e4
MC
6105
6106 cpycnt = min(cpycnt,
2c49a44d 6107 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6108
6109 si = spr->rx_jmb_cons_idx;
6110 di = dpr->rx_jmb_prod_idx;
6111
e92967bf 6112 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6113 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6114 cpycnt = i - di;
f89f38b8 6115 err = -ENOSPC;
e92967bf
MC
6116 break;
6117 }
6118 }
6119
6120 if (!cpycnt)
6121 break;
6122
6123 /* Ensure that updates to the rx_jmb_buffers ring and the
6124 * shadowed hardware producer ring from tg3_recycle_skb() are
6125 * ordered correctly WRT the skb check above.
6126 */
6127 smp_rmb();
6128
b196c7e4
MC
6129 memcpy(&dpr->rx_jmb_buffers[di],
6130 &spr->rx_jmb_buffers[si],
6131 cpycnt * sizeof(struct ring_info));
6132
6133 for (i = 0; i < cpycnt; i++, di++, si++) {
6134 struct tg3_rx_buffer_desc *sbd, *dbd;
6135 sbd = &spr->rx_jmb[si].std;
6136 dbd = &dpr->rx_jmb[di].std;
6137 dbd->addr_hi = sbd->addr_hi;
6138 dbd->addr_lo = sbd->addr_lo;
6139 }
6140
2c49a44d
MC
6141 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6142 tp->rx_jmb_ring_mask;
6143 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6144 tp->rx_jmb_ring_mask;
b196c7e4 6145 }
f89f38b8
MC
6146
6147 return err;
b196c7e4
MC
6148}
6149
35f2d7d0
MC
6150static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6151{
6152 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6153
6154 /* run TX completion thread */
f3f3f27e 6155 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6156 tg3_tx(tnapi);
63c3a66f 6157 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6158 return work_done;
1da177e4
LT
6159 }
6160
f891ea16
MC
6161 if (!tnapi->rx_rcb_prod_idx)
6162 return work_done;
6163
1da177e4
LT
6164 /* run RX thread, within the bounds set by NAPI.
6165 * All RX "locking" is done by ensuring outside
bea3348e 6166 * code synchronizes with tg3->napi.poll()
1da177e4 6167 */
8d9d7cfc 6168 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 6169 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 6170
63c3a66f 6171 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 6172 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 6173 int i, err = 0;
e4af1af9
MC
6174 u32 std_prod_idx = dpr->rx_std_prod_idx;
6175 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 6176
7ae52890 6177 tp->rx_refill = false;
e4af1af9 6178 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 6179 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 6180 &tp->napi[i].prodring);
b196c7e4
MC
6181
6182 wmb();
6183
e4af1af9
MC
6184 if (std_prod_idx != dpr->rx_std_prod_idx)
6185 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6186 dpr->rx_std_prod_idx);
b196c7e4 6187
e4af1af9
MC
6188 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
6189 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6190 dpr->rx_jmb_prod_idx);
b196c7e4
MC
6191
6192 mmiowb();
f89f38b8
MC
6193
6194 if (err)
6195 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
6196 }
6197
6f535763
DM
6198 return work_done;
6199}
6200
db219973
MC
6201static inline void tg3_reset_task_schedule(struct tg3 *tp)
6202{
6203 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
6204 schedule_work(&tp->reset_task);
6205}
6206
6207static inline void tg3_reset_task_cancel(struct tg3 *tp)
6208{
6209 cancel_work_sync(&tp->reset_task);
6210 tg3_flag_clear(tp, RESET_TASK_PENDING);
c7101359 6211 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
db219973
MC
6212}
6213
35f2d7d0
MC
6214static int tg3_poll_msix(struct napi_struct *napi, int budget)
6215{
6216 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6217 struct tg3 *tp = tnapi->tp;
6218 int work_done = 0;
6219 struct tg3_hw_status *sblk = tnapi->hw_status;
6220
6221 while (1) {
6222 work_done = tg3_poll_work(tnapi, work_done, budget);
6223
63c3a66f 6224 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
6225 goto tx_recovery;
6226
6227 if (unlikely(work_done >= budget))
6228 break;
6229
c6cdf436 6230 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
6231 * to tell the hw how much work has been processed,
6232 * so we must read it before checking for more work.
6233 */
6234 tnapi->last_tag = sblk->status_tag;
6235 tnapi->last_irq_tag = tnapi->last_tag;
6236 rmb();
6237
6238 /* check for RX/TX work to do */
6d40db7b
MC
6239 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
6240 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
7ae52890
MC
6241
6242 /* This test here is not race free, but will reduce
6243 * the number of interrupts by looping again.
6244 */
6245 if (tnapi == &tp->napi[1] && tp->rx_refill)
6246 continue;
6247
35f2d7d0
MC
6248 napi_complete(napi);
6249 /* Reenable interrupts. */
6250 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
7ae52890
MC
6251
6252 /* This test here is synchronized by napi_schedule()
6253 * and napi_complete() to close the race condition.
6254 */
6255 if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
6256 tw32(HOSTCC_MODE, tp->coalesce_mode |
6257 HOSTCC_MODE_ENABLE |
6258 tnapi->coal_now);
6259 }
35f2d7d0
MC
6260 mmiowb();
6261 break;
6262 }
6263 }
6264
6265 return work_done;
6266
6267tx_recovery:
6268 /* work_done is guaranteed to be less than budget. */
6269 napi_complete(napi);
db219973 6270 tg3_reset_task_schedule(tp);
35f2d7d0
MC
6271 return work_done;
6272}
6273
e64de4e6
MC
6274static void tg3_process_error(struct tg3 *tp)
6275{
6276 u32 val;
6277 bool real_error = false;
6278
63c3a66f 6279 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
6280 return;
6281
6282 /* Check Flow Attention register */
6283 val = tr32(HOSTCC_FLOW_ATTN);
6284 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
6285 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
6286 real_error = true;
6287 }
6288
6289 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
6290 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
6291 real_error = true;
6292 }
6293
6294 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6295 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6296 real_error = true;
6297 }
6298
6299 if (!real_error)
6300 return;
6301
6302 tg3_dump_state(tp);
6303
63c3a66f 6304 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6305 tg3_reset_task_schedule(tp);
e64de4e6
MC
6306}
6307
6f535763
DM
6308static int tg3_poll(struct napi_struct *napi, int budget)
6309{
8ef0442f
MC
6310 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6311 struct tg3 *tp = tnapi->tp;
6f535763 6312 int work_done = 0;
898a56f8 6313 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6314
6315 while (1) {
e64de4e6
MC
6316 if (sblk->status & SD_STATUS_ERROR)
6317 tg3_process_error(tp);
6318
35f2d7d0
MC
6319 tg3_poll_link(tp);
6320
17375d25 6321 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6322
63c3a66f 6323 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6324 goto tx_recovery;
6325
6326 if (unlikely(work_done >= budget))
6327 break;
6328
63c3a66f 6329 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6330 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6331 * to tell the hw how much work has been processed,
6332 * so we must read it before checking for more work.
6333 */
898a56f8
MC
6334 tnapi->last_tag = sblk->status_tag;
6335 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6336 rmb();
6337 } else
6338 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6339
17375d25 6340 if (likely(!tg3_has_work(tnapi))) {
288379f0 6341 napi_complete(napi);
17375d25 6342 tg3_int_reenable(tnapi);
6f535763
DM
6343 break;
6344 }
1da177e4
LT
6345 }
6346
bea3348e 6347 return work_done;
6f535763
DM
6348
6349tx_recovery:
4fd7ab59 6350 /* work_done is guaranteed to be less than budget. */
288379f0 6351 napi_complete(napi);
db219973 6352 tg3_reset_task_schedule(tp);
4fd7ab59 6353 return work_done;
1da177e4
LT
6354}
6355
66cfd1bd
MC
6356static void tg3_napi_disable(struct tg3 *tp)
6357{
6358 int i;
6359
6360 for (i = tp->irq_cnt - 1; i >= 0; i--)
6361 napi_disable(&tp->napi[i].napi);
6362}
6363
6364static void tg3_napi_enable(struct tg3 *tp)
6365{
6366 int i;
6367
6368 for (i = 0; i < tp->irq_cnt; i++)
6369 napi_enable(&tp->napi[i].napi);
6370}
6371
6372static void tg3_napi_init(struct tg3 *tp)
6373{
6374 int i;
6375
6376 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6377 for (i = 1; i < tp->irq_cnt; i++)
6378 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6379}
6380
6381static void tg3_napi_fini(struct tg3 *tp)
6382{
6383 int i;
6384
6385 for (i = 0; i < tp->irq_cnt; i++)
6386 netif_napi_del(&tp->napi[i].napi);
6387}
6388
6389static inline void tg3_netif_stop(struct tg3 *tp)
6390{
6391 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6392 tg3_napi_disable(tp);
6393 netif_tx_disable(tp->dev);
6394}
6395
6396static inline void tg3_netif_start(struct tg3 *tp)
6397{
6398 /* NOTE: unconditional netif_tx_wake_all_queues is only
6399 * appropriate so long as all callers are assured to
6400 * have free tx slots (such as after tg3_init_hw)
6401 */
6402 netif_tx_wake_all_queues(tp->dev);
6403
6404 tg3_napi_enable(tp);
6405 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6406 tg3_enable_ints(tp);
6407}
6408
f47c11ee
DM
6409static void tg3_irq_quiesce(struct tg3 *tp)
6410{
4f125f42
MC
6411 int i;
6412
f47c11ee
DM
6413 BUG_ON(tp->irq_sync);
6414
6415 tp->irq_sync = 1;
6416 smp_mb();
6417
4f125f42
MC
6418 for (i = 0; i < tp->irq_cnt; i++)
6419 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6420}
6421
f47c11ee
DM
6422/* Fully shutdown all tg3 driver activity elsewhere in the system.
6423 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6424 * with as well. Most of the time, this is not necessary except when
6425 * shutting down the device.
6426 */
6427static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6428{
46966545 6429 spin_lock_bh(&tp->lock);
f47c11ee
DM
6430 if (irq_sync)
6431 tg3_irq_quiesce(tp);
f47c11ee
DM
6432}
6433
6434static inline void tg3_full_unlock(struct tg3 *tp)
6435{
f47c11ee
DM
6436 spin_unlock_bh(&tp->lock);
6437}
6438
fcfa0a32
MC
6439/* One-shot MSI handler - Chip automatically disables interrupt
6440 * after sending MSI so driver doesn't have to do it.
6441 */
7d12e780 6442static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6443{
09943a18
MC
6444 struct tg3_napi *tnapi = dev_id;
6445 struct tg3 *tp = tnapi->tp;
fcfa0a32 6446
898a56f8 6447 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6448 if (tnapi->rx_rcb)
6449 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6450
6451 if (likely(!tg3_irq_sync(tp)))
09943a18 6452 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6453
6454 return IRQ_HANDLED;
6455}
6456
88b06bc2
MC
6457/* MSI ISR - No need to check for interrupt sharing and no need to
6458 * flush status block and interrupt mailbox. PCI ordering rules
6459 * guarantee that MSI will arrive after the status block.
6460 */
7d12e780 6461static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6462{
09943a18
MC
6463 struct tg3_napi *tnapi = dev_id;
6464 struct tg3 *tp = tnapi->tp;
88b06bc2 6465
898a56f8 6466 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6467 if (tnapi->rx_rcb)
6468 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6469 /*
fac9b83e 6470 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6471 * chip-internal interrupt pending events.
fac9b83e 6472 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6473 * NIC to stop sending us irqs, engaging "in-intr-handler"
6474 * event coalescing.
6475 */
5b39de91 6476 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6477 if (likely(!tg3_irq_sync(tp)))
09943a18 6478 napi_schedule(&tnapi->napi);
61487480 6479
88b06bc2
MC
6480 return IRQ_RETVAL(1);
6481}
6482
7d12e780 6483static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6484{
09943a18
MC
6485 struct tg3_napi *tnapi = dev_id;
6486 struct tg3 *tp = tnapi->tp;
898a56f8 6487 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6488 unsigned int handled = 1;
6489
1da177e4
LT
6490 /* In INTx mode, it is possible for the interrupt to arrive at
6491 * the CPU before the status block posted prior to the interrupt.
6492 * Reading the PCI State register will confirm whether the
6493 * interrupt is ours and will flush the status block.
6494 */
d18edcb2 6495 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6496 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6497 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6498 handled = 0;
f47c11ee 6499 goto out;
fac9b83e 6500 }
d18edcb2
MC
6501 }
6502
6503 /*
6504 * Writing any value to intr-mbox-0 clears PCI INTA# and
6505 * chip-internal interrupt pending events.
6506 * Writing non-zero to intr-mbox-0 additional tells the
6507 * NIC to stop sending us irqs, engaging "in-intr-handler"
6508 * event coalescing.
c04cb347
MC
6509 *
6510 * Flush the mailbox to de-assert the IRQ immediately to prevent
6511 * spurious interrupts. The flush impacts performance but
6512 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6513 */
c04cb347 6514 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6515 if (tg3_irq_sync(tp))
6516 goto out;
6517 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6518 if (likely(tg3_has_work(tnapi))) {
72334482 6519 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6520 napi_schedule(&tnapi->napi);
d18edcb2
MC
6521 } else {
6522 /* No work, shared interrupt perhaps? re-enable
6523 * interrupts, and flush that PCI write
6524 */
6525 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6526 0x00000000);
fac9b83e 6527 }
f47c11ee 6528out:
fac9b83e
DM
6529 return IRQ_RETVAL(handled);
6530}
6531
7d12e780 6532static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6533{
09943a18
MC
6534 struct tg3_napi *tnapi = dev_id;
6535 struct tg3 *tp = tnapi->tp;
898a56f8 6536 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6537 unsigned int handled = 1;
6538
fac9b83e
DM
6539 /* In INTx mode, it is possible for the interrupt to arrive at
6540 * the CPU before the status block posted prior to the interrupt.
6541 * Reading the PCI State register will confirm whether the
6542 * interrupt is ours and will flush the status block.
6543 */
898a56f8 6544 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6545 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6546 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6547 handled = 0;
f47c11ee 6548 goto out;
1da177e4 6549 }
d18edcb2
MC
6550 }
6551
6552 /*
6553 * writing any value to intr-mbox-0 clears PCI INTA# and
6554 * chip-internal interrupt pending events.
6555 * writing non-zero to intr-mbox-0 additional tells the
6556 * NIC to stop sending us irqs, engaging "in-intr-handler"
6557 * event coalescing.
c04cb347
MC
6558 *
6559 * Flush the mailbox to de-assert the IRQ immediately to prevent
6560 * spurious interrupts. The flush impacts performance but
6561 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6562 */
c04cb347 6563 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6564
6565 /*
6566 * In a shared interrupt configuration, sometimes other devices'
6567 * interrupts will scream. We record the current status tag here
6568 * so that the above check can report that the screaming interrupts
6569 * are unhandled. Eventually they will be silenced.
6570 */
898a56f8 6571 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6572
d18edcb2
MC
6573 if (tg3_irq_sync(tp))
6574 goto out;
624f8e50 6575
72334482 6576 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6577
09943a18 6578 napi_schedule(&tnapi->napi);
624f8e50 6579
f47c11ee 6580out:
1da177e4
LT
6581 return IRQ_RETVAL(handled);
6582}
6583
7938109f 6584/* ISR for interrupt test */
7d12e780 6585static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6586{
09943a18
MC
6587 struct tg3_napi *tnapi = dev_id;
6588 struct tg3 *tp = tnapi->tp;
898a56f8 6589 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6590
f9804ddb
MC
6591 if ((sblk->status & SD_STATUS_UPDATED) ||
6592 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6593 tg3_disable_ints(tp);
7938109f
MC
6594 return IRQ_RETVAL(1);
6595 }
6596 return IRQ_RETVAL(0);
6597}
6598
1da177e4
LT
6599#ifdef CONFIG_NET_POLL_CONTROLLER
6600static void tg3_poll_controller(struct net_device *dev)
6601{
4f125f42 6602 int i;
88b06bc2
MC
6603 struct tg3 *tp = netdev_priv(dev);
6604
4f125f42 6605 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6606 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6607}
6608#endif
6609
1da177e4
LT
6610static void tg3_tx_timeout(struct net_device *dev)
6611{
6612 struct tg3 *tp = netdev_priv(dev);
6613
b0408751 6614 if (netif_msg_tx_err(tp)) {
05dbe005 6615 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6616 tg3_dump_state(tp);
b0408751 6617 }
1da177e4 6618
db219973 6619 tg3_reset_task_schedule(tp);
1da177e4
LT
6620}
6621
c58ec932
MC
6622/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6623static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6624{
6625 u32 base = (u32) mapping & 0xffffffff;
6626
807540ba 6627 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6628}
6629
72f2afb8
MC
6630/* Test for DMA addresses > 40-bit */
6631static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6632 int len)
6633{
6634#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6635 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6636 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6637 return 0;
6638#else
6639 return 0;
6640#endif
6641}
6642
d1a3b737 6643static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6644 dma_addr_t mapping, u32 len, u32 flags,
6645 u32 mss, u32 vlan)
2ffcc981 6646{
92cd3a17
MC
6647 txbd->addr_hi = ((u64) mapping >> 32);
6648 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6649 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6650 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6651}
1da177e4 6652
84b67b27 6653static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6654 dma_addr_t map, u32 len, u32 flags,
6655 u32 mss, u32 vlan)
6656{
6657 struct tg3 *tp = tnapi->tp;
6658 bool hwbug = false;
6659
6660 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 6661 hwbug = true;
d1a3b737
MC
6662
6663 if (tg3_4g_overflow_test(map, len))
3db1cd5c 6664 hwbug = true;
d1a3b737
MC
6665
6666 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 6667 hwbug = true;
d1a3b737 6668
a4cb428d 6669 if (tp->dma_limit) {
b9e45482 6670 u32 prvidx = *entry;
e31aa987 6671 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
6672 while (len > tp->dma_limit && *budget) {
6673 u32 frag_len = tp->dma_limit;
6674 len -= tp->dma_limit;
e31aa987 6675
b9e45482
MC
6676 /* Avoid the 8byte DMA problem */
6677 if (len <= 8) {
a4cb428d
MC
6678 len += tp->dma_limit / 2;
6679 frag_len = tp->dma_limit / 2;
e31aa987
MC
6680 }
6681
b9e45482
MC
6682 tnapi->tx_buffers[*entry].fragmented = true;
6683
6684 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6685 frag_len, tmp_flag, mss, vlan);
6686 *budget -= 1;
6687 prvidx = *entry;
6688 *entry = NEXT_TX(*entry);
6689
e31aa987
MC
6690 map += frag_len;
6691 }
6692
6693 if (len) {
6694 if (*budget) {
6695 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6696 len, flags, mss, vlan);
b9e45482 6697 *budget -= 1;
e31aa987
MC
6698 *entry = NEXT_TX(*entry);
6699 } else {
3db1cd5c 6700 hwbug = true;
b9e45482 6701 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6702 }
6703 }
6704 } else {
84b67b27
MC
6705 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6706 len, flags, mss, vlan);
e31aa987
MC
6707 *entry = NEXT_TX(*entry);
6708 }
d1a3b737
MC
6709
6710 return hwbug;
6711}
6712
0d681b27 6713static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6714{
6715 int i;
0d681b27 6716 struct sk_buff *skb;
df8944cf 6717 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6718
0d681b27
MC
6719 skb = txb->skb;
6720 txb->skb = NULL;
6721
432aa7ed
MC
6722 pci_unmap_single(tnapi->tp->pdev,
6723 dma_unmap_addr(txb, mapping),
6724 skb_headlen(skb),
6725 PCI_DMA_TODEVICE);
e01ee14d
MC
6726
6727 while (txb->fragmented) {
6728 txb->fragmented = false;
6729 entry = NEXT_TX(entry);
6730 txb = &tnapi->tx_buffers[entry];
6731 }
6732
ba1142e4 6733 for (i = 0; i <= last; i++) {
9e903e08 6734 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6735
6736 entry = NEXT_TX(entry);
6737 txb = &tnapi->tx_buffers[entry];
6738
6739 pci_unmap_page(tnapi->tp->pdev,
6740 dma_unmap_addr(txb, mapping),
9e903e08 6741 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6742
6743 while (txb->fragmented) {
6744 txb->fragmented = false;
6745 entry = NEXT_TX(entry);
6746 txb = &tnapi->tx_buffers[entry];
6747 }
432aa7ed
MC
6748 }
6749}
6750
72f2afb8 6751/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6752static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6753 struct sk_buff **pskb,
84b67b27 6754 u32 *entry, u32 *budget,
92cd3a17 6755 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6756{
24f4efd4 6757 struct tg3 *tp = tnapi->tp;
f7ff1987 6758 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6759 dma_addr_t new_addr = 0;
432aa7ed 6760 int ret = 0;
1da177e4 6761
41588ba1
MC
6762 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6763 new_skb = skb_copy(skb, GFP_ATOMIC);
6764 else {
6765 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6766
6767 new_skb = skb_copy_expand(skb,
6768 skb_headroom(skb) + more_headroom,
6769 skb_tailroom(skb), GFP_ATOMIC);
6770 }
6771
1da177e4 6772 if (!new_skb) {
c58ec932
MC
6773 ret = -1;
6774 } else {
6775 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6776 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6777 PCI_DMA_TODEVICE);
6778 /* Make sure the mapping succeeded */
6779 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6780 dev_kfree_skb(new_skb);
c58ec932 6781 ret = -1;
c58ec932 6782 } else {
b9e45482
MC
6783 u32 save_entry = *entry;
6784
92cd3a17
MC
6785 base_flags |= TXD_FLAG_END;
6786
84b67b27
MC
6787 tnapi->tx_buffers[*entry].skb = new_skb;
6788 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6789 mapping, new_addr);
6790
84b67b27 6791 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6792 new_skb->len, base_flags,
6793 mss, vlan)) {
ba1142e4 6794 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6795 dev_kfree_skb(new_skb);
6796 ret = -1;
6797 }
f4188d8a 6798 }
1da177e4
LT
6799 }
6800
6801 dev_kfree_skb(skb);
f7ff1987 6802 *pskb = new_skb;
c58ec932 6803 return ret;
1da177e4
LT
6804}
6805
2ffcc981 6806static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6807
6808/* Use GSO to workaround a rare TSO bug that may be triggered when the
6809 * TSO header is greater than 80 bytes.
6810 */
6811static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6812{
6813 struct sk_buff *segs, *nskb;
f3f3f27e 6814 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6815
6816 /* Estimate the number of fragments in the worst case */
f3f3f27e 6817 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6818 netif_stop_queue(tp->dev);
f65aac16
MC
6819
6820 /* netif_tx_stop_queue() must be done before checking
6821 * checking tx index in tg3_tx_avail() below, because in
6822 * tg3_tx(), we update tx index before checking for
6823 * netif_tx_queue_stopped().
6824 */
6825 smp_mb();
f3f3f27e 6826 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6827 return NETDEV_TX_BUSY;
6828
6829 netif_wake_queue(tp->dev);
52c0fd83
MC
6830 }
6831
6832 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6833 if (IS_ERR(segs))
52c0fd83
MC
6834 goto tg3_tso_bug_end;
6835
6836 do {
6837 nskb = segs;
6838 segs = segs->next;
6839 nskb->next = NULL;
2ffcc981 6840 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6841 } while (segs);
6842
6843tg3_tso_bug_end:
6844 dev_kfree_skb(skb);
6845
6846 return NETDEV_TX_OK;
6847}
52c0fd83 6848
5a6f3074 6849/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6850 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6851 */
2ffcc981 6852static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6853{
6854 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6855 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6856 u32 budget;
432aa7ed 6857 int i = -1, would_hit_hwbug;
90079ce8 6858 dma_addr_t mapping;
24f4efd4
MC
6859 struct tg3_napi *tnapi;
6860 struct netdev_queue *txq;
432aa7ed 6861 unsigned int last;
f4188d8a 6862
24f4efd4
MC
6863 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6864 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6865 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6866 tnapi++;
1da177e4 6867
84b67b27
MC
6868 budget = tg3_tx_avail(tnapi);
6869
00b70504 6870 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6871 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6872 * interrupt. Furthermore, IRQ processing runs lockless so we have
6873 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6874 */
84b67b27 6875 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6876 if (!netif_tx_queue_stopped(txq)) {
6877 netif_tx_stop_queue(txq);
1f064a87
SH
6878
6879 /* This is a hard error, log it. */
5129c3a3
MC
6880 netdev_err(dev,
6881 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6882 }
1da177e4
LT
6883 return NETDEV_TX_BUSY;
6884 }
6885
f3f3f27e 6886 entry = tnapi->tx_prod;
1da177e4 6887 base_flags = 0;
84fa7933 6888 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6889 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6890
be98da6a
MC
6891 mss = skb_shinfo(skb)->gso_size;
6892 if (mss) {
eddc9ec5 6893 struct iphdr *iph;
34195c3d 6894 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6895
6896 if (skb_header_cloned(skb) &&
48855432
ED
6897 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6898 goto drop;
1da177e4 6899
34195c3d 6900 iph = ip_hdr(skb);
ab6a5bb6 6901 tcp_opt_len = tcp_optlen(skb);
1da177e4 6902
a5a11955 6903 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 6904
a5a11955 6905 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
6906 iph->check = 0;
6907 iph->tot_len = htons(mss + hdr_len);
6908 }
6909
52c0fd83 6910 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6911 tg3_flag(tp, TSO_BUG))
de6f31eb 6912 return tg3_tso_bug(tp, skb);
52c0fd83 6913
1da177e4
LT
6914 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6915 TXD_FLAG_CPU_POST_DMA);
6916
63c3a66f
JP
6917 if (tg3_flag(tp, HW_TSO_1) ||
6918 tg3_flag(tp, HW_TSO_2) ||
6919 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6920 tcp_hdr(skb)->check = 0;
1da177e4 6921 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6922 } else
6923 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6924 iph->daddr, 0,
6925 IPPROTO_TCP,
6926 0);
1da177e4 6927
63c3a66f 6928 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6929 mss |= (hdr_len & 0xc) << 12;
6930 if (hdr_len & 0x10)
6931 base_flags |= 0x00000010;
6932 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6933 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6934 mss |= hdr_len << 9;
63c3a66f 6935 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6936 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6937 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6938 int tsflags;
6939
eddc9ec5 6940 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6941 mss |= (tsflags << 11);
6942 }
6943 } else {
eddc9ec5 6944 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6945 int tsflags;
6946
eddc9ec5 6947 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6948 base_flags |= tsflags << 12;
6949 }
6950 }
6951 }
bf933c80 6952
93a700a9
MC
6953 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6954 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6955 base_flags |= TXD_FLAG_JMB_PKT;
6956
92cd3a17
MC
6957 if (vlan_tx_tag_present(skb)) {
6958 base_flags |= TXD_FLAG_VLAN;
6959 vlan = vlan_tx_tag_get(skb);
6960 }
1da177e4 6961
f4188d8a
AD
6962 len = skb_headlen(skb);
6963
6964 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6965 if (pci_dma_mapping_error(tp->pdev, mapping))
6966 goto drop;
6967
90079ce8 6968
f3f3f27e 6969 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6970 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6971
6972 would_hit_hwbug = 0;
6973
63c3a66f 6974 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6975 would_hit_hwbug = 1;
1da177e4 6976
84b67b27 6977 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6978 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6979 mss, vlan)) {
d1a3b737 6980 would_hit_hwbug = 1;
ba1142e4 6981 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6982 u32 tmp_mss = mss;
6983
6984 if (!tg3_flag(tp, HW_TSO_1) &&
6985 !tg3_flag(tp, HW_TSO_2) &&
6986 !tg3_flag(tp, HW_TSO_3))
6987 tmp_mss = 0;
6988
c5665a53
MC
6989 /* Now loop through additional data
6990 * fragments, and queue them.
6991 */
1da177e4
LT
6992 last = skb_shinfo(skb)->nr_frags - 1;
6993 for (i = 0; i <= last; i++) {
6994 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6995
9e903e08 6996 len = skb_frag_size(frag);
dc234d0b 6997 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6998 len, DMA_TO_DEVICE);
1da177e4 6999
f3f3f27e 7000 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 7001 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 7002 mapping);
5d6bcdfe 7003 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 7004 goto dma_error;
1da177e4 7005
b9e45482
MC
7006 if (!budget ||
7007 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
7008 len, base_flags |
7009 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 7010 tmp_mss, vlan)) {
72f2afb8 7011 would_hit_hwbug = 1;
b9e45482
MC
7012 break;
7013 }
1da177e4
LT
7014 }
7015 }
7016
7017 if (would_hit_hwbug) {
0d681b27 7018 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
7019
7020 /* If the workaround fails due to memory/mapping
7021 * failure, silently drop this packet.
7022 */
84b67b27
MC
7023 entry = tnapi->tx_prod;
7024 budget = tg3_tx_avail(tnapi);
f7ff1987 7025 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 7026 base_flags, mss, vlan))
48855432 7027 goto drop_nofree;
1da177e4
LT
7028 }
7029
d515b450 7030 skb_tx_timestamp(skb);
5cb917bc 7031 netdev_tx_sent_queue(txq, skb->len);
d515b450 7032
6541b806
MC
7033 /* Sync BD data before updating mailbox */
7034 wmb();
7035
1da177e4 7036 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 7037 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 7038
f3f3f27e
MC
7039 tnapi->tx_prod = entry;
7040 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 7041 netif_tx_stop_queue(txq);
f65aac16
MC
7042
7043 /* netif_tx_stop_queue() must be done before checking
7044 * checking tx index in tg3_tx_avail() below, because in
7045 * tg3_tx(), we update tx index before checking for
7046 * netif_tx_queue_stopped().
7047 */
7048 smp_mb();
f3f3f27e 7049 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7050 netif_tx_wake_queue(txq);
51b91468 7051 }
1da177e4 7052
cdd0db05 7053 mmiowb();
1da177e4 7054 return NETDEV_TX_OK;
f4188d8a
AD
7055
7056dma_error:
ba1142e4 7057 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7058 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7059drop:
7060 dev_kfree_skb(skb);
7061drop_nofree:
7062 tp->tx_dropped++;
f4188d8a 7063 return NETDEV_TX_OK;
1da177e4
LT
7064}
7065
6e01b20b
MC
7066static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7067{
7068 if (enable) {
7069 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7070 MAC_MODE_PORT_MODE_MASK);
7071
7072 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7073
7074 if (!tg3_flag(tp, 5705_PLUS))
7075 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7076
7077 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7078 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7079 else
7080 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7081 } else {
7082 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7083
7084 if (tg3_flag(tp, 5705_PLUS) ||
7085 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
7086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
7087 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7088 }
7089
7090 tw32(MAC_MODE, tp->mac_mode);
7091 udelay(40);
7092}
7093
941ec90f 7094static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7095{
941ec90f 7096 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7097
7098 tg3_phy_toggle_apd(tp, false);
7099 tg3_phy_toggle_automdix(tp, 0);
7100
941ec90f
MC
7101 if (extlpbk && tg3_phy_set_extloopbk(tp))
7102 return -EIO;
7103
7104 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7105 switch (speed) {
7106 case SPEED_10:
7107 break;
7108 case SPEED_100:
7109 bmcr |= BMCR_SPEED100;
7110 break;
7111 case SPEED_1000:
7112 default:
7113 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7114 speed = SPEED_100;
7115 bmcr |= BMCR_SPEED100;
7116 } else {
7117 speed = SPEED_1000;
7118 bmcr |= BMCR_SPEED1000;
7119 }
7120 }
7121
941ec90f
MC
7122 if (extlpbk) {
7123 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7124 tg3_readphy(tp, MII_CTRL1000, &val);
7125 val |= CTL1000_AS_MASTER |
7126 CTL1000_ENABLE_MASTER;
7127 tg3_writephy(tp, MII_CTRL1000, val);
7128 } else {
7129 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7130 MII_TG3_FET_PTEST_TRIM_2;
7131 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7132 }
7133 } else
7134 bmcr |= BMCR_LOOPBACK;
7135
5e5a7f37
MC
7136 tg3_writephy(tp, MII_BMCR, bmcr);
7137
7138 /* The write needs to be flushed for the FETs */
7139 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7140 tg3_readphy(tp, MII_BMCR, &bmcr);
7141
7142 udelay(40);
7143
7144 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
7145 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 7146 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
7147 MII_TG3_FET_PTEST_FRC_TX_LINK |
7148 MII_TG3_FET_PTEST_FRC_TX_LOCK);
7149
7150 /* The write needs to be flushed for the AC131 */
7151 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
7152 }
7153
7154 /* Reset to prevent losing 1st rx packet intermittently */
7155 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
7156 tg3_flag(tp, 5780_CLASS)) {
7157 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7158 udelay(10);
7159 tw32_f(MAC_RX_MODE, tp->rx_mode);
7160 }
7161
7162 mac_mode = tp->mac_mode &
7163 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
7164 if (speed == SPEED_1000)
7165 mac_mode |= MAC_MODE_PORT_MODE_GMII;
7166 else
7167 mac_mode |= MAC_MODE_PORT_MODE_MII;
7168
7169 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
7170 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
7171
7172 if (masked_phy_id == TG3_PHY_ID_BCM5401)
7173 mac_mode &= ~MAC_MODE_LINK_POLARITY;
7174 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
7175 mac_mode |= MAC_MODE_LINK_POLARITY;
7176
7177 tg3_writephy(tp, MII_TG3_EXT_CTRL,
7178 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
7179 }
7180
7181 tw32(MAC_MODE, mac_mode);
7182 udelay(40);
941ec90f
MC
7183
7184 return 0;
5e5a7f37
MC
7185}
7186
c8f44aff 7187static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
7188{
7189 struct tg3 *tp = netdev_priv(dev);
7190
7191 if (features & NETIF_F_LOOPBACK) {
7192 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
7193 return;
7194
06c03c02 7195 spin_lock_bh(&tp->lock);
6e01b20b 7196 tg3_mac_loopback(tp, true);
06c03c02
MB
7197 netif_carrier_on(tp->dev);
7198 spin_unlock_bh(&tp->lock);
7199 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
7200 } else {
7201 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
7202 return;
7203
06c03c02 7204 spin_lock_bh(&tp->lock);
6e01b20b 7205 tg3_mac_loopback(tp, false);
06c03c02
MB
7206 /* Force link status check */
7207 tg3_setup_phy(tp, 1);
7208 spin_unlock_bh(&tp->lock);
7209 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
7210 }
7211}
7212
c8f44aff
MM
7213static netdev_features_t tg3_fix_features(struct net_device *dev,
7214 netdev_features_t features)
dc668910
MM
7215{
7216 struct tg3 *tp = netdev_priv(dev);
7217
63c3a66f 7218 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
7219 features &= ~NETIF_F_ALL_TSO;
7220
7221 return features;
7222}
7223
c8f44aff 7224static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7225{
c8f44aff 7226 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7227
7228 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7229 tg3_set_loopback(dev, features);
7230
7231 return 0;
7232}
7233
21f581a5
MC
7234static void tg3_rx_prodring_free(struct tg3 *tp,
7235 struct tg3_rx_prodring_set *tpr)
1da177e4 7236{
1da177e4
LT
7237 int i;
7238
8fea32b9 7239 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7240 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7241 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7242 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7243 tp->rx_pkt_map_sz);
7244
63c3a66f 7245 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7246 for (i = tpr->rx_jmb_cons_idx;
7247 i != tpr->rx_jmb_prod_idx;
2c49a44d 7248 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7249 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7250 TG3_RX_JMB_MAP_SZ);
7251 }
7252 }
7253
2b2cdb65 7254 return;
b196c7e4 7255 }
1da177e4 7256
2c49a44d 7257 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7258 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7259 tp->rx_pkt_map_sz);
1da177e4 7260
63c3a66f 7261 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7262 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7263 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7264 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7265 }
7266}
7267
c6cdf436 7268/* Initialize rx rings for packet processing.
1da177e4
LT
7269 *
7270 * The chip has been shut down and the driver detached from
7271 * the networking, so no interrupts or new tx packets will
7272 * end up in the driver. tp->{tx,}lock are held and thus
7273 * we may not sleep.
7274 */
21f581a5
MC
7275static int tg3_rx_prodring_alloc(struct tg3 *tp,
7276 struct tg3_rx_prodring_set *tpr)
1da177e4 7277{
287be12e 7278 u32 i, rx_pkt_dma_sz;
1da177e4 7279
b196c7e4
MC
7280 tpr->rx_std_cons_idx = 0;
7281 tpr->rx_std_prod_idx = 0;
7282 tpr->rx_jmb_cons_idx = 0;
7283 tpr->rx_jmb_prod_idx = 0;
7284
8fea32b9 7285 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7286 memset(&tpr->rx_std_buffers[0], 0,
7287 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7288 if (tpr->rx_jmb_buffers)
2b2cdb65 7289 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7290 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7291 goto done;
7292 }
7293
1da177e4 7294 /* Zero out all descriptors. */
2c49a44d 7295 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7296
287be12e 7297 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7298 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7299 tp->dev->mtu > ETH_DATA_LEN)
7300 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7301 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7302
1da177e4
LT
7303 /* Initialize invariants of the rings, we only set this
7304 * stuff once. This works because the card does not
7305 * write into the rx buffer posting rings.
7306 */
2c49a44d 7307 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7308 struct tg3_rx_buffer_desc *rxd;
7309
21f581a5 7310 rxd = &tpr->rx_std[i];
287be12e 7311 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7312 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7313 rxd->opaque = (RXD_OPAQUE_RING_STD |
7314 (i << RXD_OPAQUE_INDEX_SHIFT));
7315 }
7316
1da177e4
LT
7317 /* Now allocate fresh SKBs for each rx ring. */
7318 for (i = 0; i < tp->rx_pending; i++) {
8d4057a9
ED
7319 unsigned int frag_size;
7320
7321 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
7322 &frag_size) < 0) {
5129c3a3
MC
7323 netdev_warn(tp->dev,
7324 "Using a smaller RX standard ring. Only "
7325 "%d out of %d buffers were allocated "
7326 "successfully\n", i, tp->rx_pending);
32d8c572 7327 if (i == 0)
cf7a7298 7328 goto initfail;
32d8c572 7329 tp->rx_pending = i;
1da177e4 7330 break;
32d8c572 7331 }
1da177e4
LT
7332 }
7333
63c3a66f 7334 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7335 goto done;
7336
2c49a44d 7337 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7338
63c3a66f 7339 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7340 goto done;
cf7a7298 7341
2c49a44d 7342 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7343 struct tg3_rx_buffer_desc *rxd;
7344
7345 rxd = &tpr->rx_jmb[i].std;
7346 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7347 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7348 RXD_FLAG_JUMBO;
7349 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7350 (i << RXD_OPAQUE_INDEX_SHIFT));
7351 }
7352
7353 for (i = 0; i < tp->rx_jumbo_pending; i++) {
8d4057a9
ED
7354 unsigned int frag_size;
7355
7356 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
7357 &frag_size) < 0) {
5129c3a3
MC
7358 netdev_warn(tp->dev,
7359 "Using a smaller RX jumbo ring. Only %d "
7360 "out of %d buffers were allocated "
7361 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7362 if (i == 0)
7363 goto initfail;
7364 tp->rx_jumbo_pending = i;
7365 break;
1da177e4
LT
7366 }
7367 }
cf7a7298
MC
7368
7369done:
32d8c572 7370 return 0;
cf7a7298
MC
7371
7372initfail:
21f581a5 7373 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7374 return -ENOMEM;
1da177e4
LT
7375}
7376
21f581a5
MC
7377static void tg3_rx_prodring_fini(struct tg3 *tp,
7378 struct tg3_rx_prodring_set *tpr)
1da177e4 7379{
21f581a5
MC
7380 kfree(tpr->rx_std_buffers);
7381 tpr->rx_std_buffers = NULL;
7382 kfree(tpr->rx_jmb_buffers);
7383 tpr->rx_jmb_buffers = NULL;
7384 if (tpr->rx_std) {
4bae65c8
MC
7385 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7386 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7387 tpr->rx_std = NULL;
1da177e4 7388 }
21f581a5 7389 if (tpr->rx_jmb) {
4bae65c8
MC
7390 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7391 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7392 tpr->rx_jmb = NULL;
1da177e4 7393 }
cf7a7298
MC
7394}
7395
21f581a5
MC
7396static int tg3_rx_prodring_init(struct tg3 *tp,
7397 struct tg3_rx_prodring_set *tpr)
cf7a7298 7398{
2c49a44d
MC
7399 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7400 GFP_KERNEL);
21f581a5 7401 if (!tpr->rx_std_buffers)
cf7a7298
MC
7402 return -ENOMEM;
7403
4bae65c8
MC
7404 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7405 TG3_RX_STD_RING_BYTES(tp),
7406 &tpr->rx_std_mapping,
7407 GFP_KERNEL);
21f581a5 7408 if (!tpr->rx_std)
cf7a7298
MC
7409 goto err_out;
7410
63c3a66f 7411 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7412 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7413 GFP_KERNEL);
7414 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7415 goto err_out;
7416
4bae65c8
MC
7417 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7418 TG3_RX_JMB_RING_BYTES(tp),
7419 &tpr->rx_jmb_mapping,
7420 GFP_KERNEL);
21f581a5 7421 if (!tpr->rx_jmb)
cf7a7298
MC
7422 goto err_out;
7423 }
7424
7425 return 0;
7426
7427err_out:
21f581a5 7428 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7429 return -ENOMEM;
7430}
7431
7432/* Free up pending packets in all rx/tx rings.
7433 *
7434 * The chip has been shut down and the driver detached from
7435 * the networking, so no interrupts or new tx packets will
7436 * end up in the driver. tp->{tx,}lock is not held and we are not
7437 * in an interrupt context and thus may sleep.
7438 */
7439static void tg3_free_rings(struct tg3 *tp)
7440{
f77a6a8e 7441 int i, j;
cf7a7298 7442
f77a6a8e
MC
7443 for (j = 0; j < tp->irq_cnt; j++) {
7444 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7445
8fea32b9 7446 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7447
0c1d0e2b
MC
7448 if (!tnapi->tx_buffers)
7449 continue;
7450
0d681b27
MC
7451 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7452 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7453
0d681b27 7454 if (!skb)
f77a6a8e 7455 continue;
cf7a7298 7456
ba1142e4
MC
7457 tg3_tx_skb_unmap(tnapi, i,
7458 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7459
7460 dev_kfree_skb_any(skb);
7461 }
5cb917bc 7462 netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
2b2cdb65 7463 }
cf7a7298
MC
7464}
7465
7466/* Initialize tx/rx rings for packet processing.
7467 *
7468 * The chip has been shut down and the driver detached from
7469 * the networking, so no interrupts or new tx packets will
7470 * end up in the driver. tp->{tx,}lock are held and thus
7471 * we may not sleep.
7472 */
7473static int tg3_init_rings(struct tg3 *tp)
7474{
f77a6a8e 7475 int i;
72334482 7476
cf7a7298
MC
7477 /* Free up all the SKBs. */
7478 tg3_free_rings(tp);
7479
f77a6a8e
MC
7480 for (i = 0; i < tp->irq_cnt; i++) {
7481 struct tg3_napi *tnapi = &tp->napi[i];
7482
7483 tnapi->last_tag = 0;
7484 tnapi->last_irq_tag = 0;
7485 tnapi->hw_status->status = 0;
7486 tnapi->hw_status->status_tag = 0;
7487 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7488
f77a6a8e
MC
7489 tnapi->tx_prod = 0;
7490 tnapi->tx_cons = 0;
0c1d0e2b
MC
7491 if (tnapi->tx_ring)
7492 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7493
7494 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7495 if (tnapi->rx_rcb)
7496 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7497
8fea32b9 7498 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7499 tg3_free_rings(tp);
2b2cdb65 7500 return -ENOMEM;
e4af1af9 7501 }
f77a6a8e 7502 }
72334482 7503
2b2cdb65 7504 return 0;
cf7a7298
MC
7505}
7506
7507/*
7508 * Must not be invoked with interrupt sources disabled and
7509 * the hardware shutdown down.
7510 */
7511static void tg3_free_consistent(struct tg3 *tp)
7512{
f77a6a8e 7513 int i;
898a56f8 7514
f77a6a8e
MC
7515 for (i = 0; i < tp->irq_cnt; i++) {
7516 struct tg3_napi *tnapi = &tp->napi[i];
7517
7518 if (tnapi->tx_ring) {
4bae65c8 7519 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7520 tnapi->tx_ring, tnapi->tx_desc_mapping);
7521 tnapi->tx_ring = NULL;
7522 }
7523
7524 kfree(tnapi->tx_buffers);
7525 tnapi->tx_buffers = NULL;
7526
7527 if (tnapi->rx_rcb) {
4bae65c8
MC
7528 dma_free_coherent(&tp->pdev->dev,
7529 TG3_RX_RCB_RING_BYTES(tp),
7530 tnapi->rx_rcb,
7531 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7532 tnapi->rx_rcb = NULL;
7533 }
7534
8fea32b9
MC
7535 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7536
f77a6a8e 7537 if (tnapi->hw_status) {
4bae65c8
MC
7538 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7539 tnapi->hw_status,
7540 tnapi->status_mapping);
f77a6a8e
MC
7541 tnapi->hw_status = NULL;
7542 }
1da177e4 7543 }
f77a6a8e 7544
1da177e4 7545 if (tp->hw_stats) {
4bae65c8
MC
7546 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7547 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7548 tp->hw_stats = NULL;
7549 }
7550}
7551
7552/*
7553 * Must not be invoked with interrupt sources disabled and
7554 * the hardware shutdown down. Can sleep.
7555 */
7556static int tg3_alloc_consistent(struct tg3 *tp)
7557{
f77a6a8e 7558 int i;
898a56f8 7559
4bae65c8
MC
7560 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7561 sizeof(struct tg3_hw_stats),
7562 &tp->stats_mapping,
7563 GFP_KERNEL);
f77a6a8e 7564 if (!tp->hw_stats)
1da177e4
LT
7565 goto err_out;
7566
f77a6a8e 7567 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7568
f77a6a8e
MC
7569 for (i = 0; i < tp->irq_cnt; i++) {
7570 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7571 struct tg3_hw_status *sblk;
1da177e4 7572
4bae65c8
MC
7573 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7574 TG3_HW_STATUS_SIZE,
7575 &tnapi->status_mapping,
7576 GFP_KERNEL);
f77a6a8e
MC
7577 if (!tnapi->hw_status)
7578 goto err_out;
898a56f8 7579
f77a6a8e 7580 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7581 sblk = tnapi->hw_status;
7582
8fea32b9
MC
7583 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7584 goto err_out;
7585
19cfaecc
MC
7586 /* If multivector TSS is enabled, vector 0 does not handle
7587 * tx interrupts. Don't allocate any resources for it.
7588 */
63c3a66f
JP
7589 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7590 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7591 tnapi->tx_buffers = kzalloc(
7592 sizeof(struct tg3_tx_ring_info) *
7593 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7594 if (!tnapi->tx_buffers)
7595 goto err_out;
7596
4bae65c8
MC
7597 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7598 TG3_TX_RING_BYTES,
7599 &tnapi->tx_desc_mapping,
7600 GFP_KERNEL);
19cfaecc
MC
7601 if (!tnapi->tx_ring)
7602 goto err_out;
7603 }
7604
8d9d7cfc
MC
7605 /*
7606 * When RSS is enabled, the status block format changes
7607 * slightly. The "rx_jumbo_consumer", "reserved",
7608 * and "rx_mini_consumer" members get mapped to the
7609 * other three rx return ring producer indexes.
7610 */
7611 switch (i) {
7612 default:
f891ea16
MC
7613 if (tg3_flag(tp, ENABLE_RSS)) {
7614 tnapi->rx_rcb_prod_idx = NULL;
7615 break;
7616 }
7617 /* Fall through */
7618 case 1:
8d9d7cfc
MC
7619 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7620 break;
7621 case 2:
7622 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7623 break;
7624 case 3:
7625 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7626 break;
7627 case 4:
7628 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7629 break;
7630 }
72334482 7631
0c1d0e2b
MC
7632 /*
7633 * If multivector RSS is enabled, vector 0 does not handle
7634 * rx or tx interrupts. Don't allocate any resources for it.
7635 */
63c3a66f 7636 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7637 continue;
7638
4bae65c8
MC
7639 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7640 TG3_RX_RCB_RING_BYTES(tp),
7641 &tnapi->rx_rcb_mapping,
7642 GFP_KERNEL);
f77a6a8e
MC
7643 if (!tnapi->rx_rcb)
7644 goto err_out;
72334482 7645
f77a6a8e 7646 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7647 }
1da177e4
LT
7648
7649 return 0;
7650
7651err_out:
7652 tg3_free_consistent(tp);
7653 return -ENOMEM;
7654}
7655
7656#define MAX_WAIT_CNT 1000
7657
7658/* To stop a block, clear the enable bit and poll till it
7659 * clears. tp->lock is held.
7660 */
b3b7d6be 7661static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7662{
7663 unsigned int i;
7664 u32 val;
7665
63c3a66f 7666 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7667 switch (ofs) {
7668 case RCVLSC_MODE:
7669 case DMAC_MODE:
7670 case MBFREE_MODE:
7671 case BUFMGR_MODE:
7672 case MEMARB_MODE:
7673 /* We can't enable/disable these bits of the
7674 * 5705/5750, just say success.
7675 */
7676 return 0;
7677
7678 default:
7679 break;
855e1111 7680 }
1da177e4
LT
7681 }
7682
7683 val = tr32(ofs);
7684 val &= ~enable_bit;
7685 tw32_f(ofs, val);
7686
7687 for (i = 0; i < MAX_WAIT_CNT; i++) {
7688 udelay(100);
7689 val = tr32(ofs);
7690 if ((val & enable_bit) == 0)
7691 break;
7692 }
7693
b3b7d6be 7694 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7695 dev_err(&tp->pdev->dev,
7696 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7697 ofs, enable_bit);
1da177e4
LT
7698 return -ENODEV;
7699 }
7700
7701 return 0;
7702}
7703
7704/* tp->lock is held. */
b3b7d6be 7705static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7706{
7707 int i, err;
7708
7709 tg3_disable_ints(tp);
7710
7711 tp->rx_mode &= ~RX_MODE_ENABLE;
7712 tw32_f(MAC_RX_MODE, tp->rx_mode);
7713 udelay(10);
7714
b3b7d6be
DM
7715 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7716 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7717 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7718 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7719 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7720 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7721
7722 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7723 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7724 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7725 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7726 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7727 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7728 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7729
7730 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7731 tw32_f(MAC_MODE, tp->mac_mode);
7732 udelay(40);
7733
7734 tp->tx_mode &= ~TX_MODE_ENABLE;
7735 tw32_f(MAC_TX_MODE, tp->tx_mode);
7736
7737 for (i = 0; i < MAX_WAIT_CNT; i++) {
7738 udelay(100);
7739 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7740 break;
7741 }
7742 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7743 dev_err(&tp->pdev->dev,
7744 "%s timed out, TX_MODE_ENABLE will not clear "
7745 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7746 err |= -ENODEV;
1da177e4
LT
7747 }
7748
e6de8ad1 7749 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7750 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7751 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7752
7753 tw32(FTQ_RESET, 0xffffffff);
7754 tw32(FTQ_RESET, 0x00000000);
7755
b3b7d6be
DM
7756 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7757 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7758
f77a6a8e
MC
7759 for (i = 0; i < tp->irq_cnt; i++) {
7760 struct tg3_napi *tnapi = &tp->napi[i];
7761 if (tnapi->hw_status)
7762 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7763 }
1da177e4 7764
1da177e4
LT
7765 return err;
7766}
7767
ee6a99b5
MC
7768/* Save PCI command register before chip reset */
7769static void tg3_save_pci_state(struct tg3 *tp)
7770{
8a6eac90 7771 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7772}
7773
7774/* Restore PCI state after chip reset */
7775static void tg3_restore_pci_state(struct tg3 *tp)
7776{
7777 u32 val;
7778
7779 /* Re-enable indirect register accesses. */
7780 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7781 tp->misc_host_ctrl);
7782
7783 /* Set MAX PCI retry to zero. */
7784 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7785 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7786 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7787 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7788 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7789 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7790 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7791 PCISTATE_ALLOW_APE_SHMEM_WR |
7792 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7793 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7794
8a6eac90 7795 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7796
2c55a3d0
MC
7797 if (!tg3_flag(tp, PCI_EXPRESS)) {
7798 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7799 tp->pci_cacheline_sz);
7800 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7801 tp->pci_lat_timer);
114342f2 7802 }
5f5c51e3 7803
ee6a99b5 7804 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7805 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7806 u16 pcix_cmd;
7807
7808 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7809 &pcix_cmd);
7810 pcix_cmd &= ~PCI_X_CMD_ERO;
7811 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7812 pcix_cmd);
7813 }
ee6a99b5 7814
63c3a66f 7815 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7816
7817 /* Chip reset on 5780 will reset MSI enable bit,
7818 * so need to restore it.
7819 */
63c3a66f 7820 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7821 u16 ctrl;
7822
7823 pci_read_config_word(tp->pdev,
7824 tp->msi_cap + PCI_MSI_FLAGS,
7825 &ctrl);
7826 pci_write_config_word(tp->pdev,
7827 tp->msi_cap + PCI_MSI_FLAGS,
7828 ctrl | PCI_MSI_FLAGS_ENABLE);
7829 val = tr32(MSGINT_MODE);
7830 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7831 }
7832 }
7833}
7834
1da177e4
LT
7835/* tp->lock is held. */
7836static int tg3_chip_reset(struct tg3 *tp)
7837{
7838 u32 val;
1ee582d8 7839 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7840 int i, err;
1da177e4 7841
f49639e6
DM
7842 tg3_nvram_lock(tp);
7843
77b483f1
MC
7844 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7845
f49639e6
DM
7846 /* No matching tg3_nvram_unlock() after this because
7847 * chip reset below will undo the nvram lock.
7848 */
7849 tp->nvram_lock_cnt = 0;
1da177e4 7850
ee6a99b5
MC
7851 /* GRC_MISC_CFG core clock reset will clear the memory
7852 * enable bit in PCI register 4 and the MSI enable bit
7853 * on some chips, so we save relevant registers here.
7854 */
7855 tg3_save_pci_state(tp);
7856
d9ab5ad1 7857 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7858 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7859 tw32(GRC_FASTBOOT_PC, 0);
7860
1da177e4
LT
7861 /*
7862 * We must avoid the readl() that normally takes place.
7863 * It locks machines, causes machine checks, and other
7864 * fun things. So, temporarily disable the 5701
7865 * hardware workaround, while we do the reset.
7866 */
1ee582d8
MC
7867 write_op = tp->write32;
7868 if (write_op == tg3_write_flush_reg32)
7869 tp->write32 = tg3_write32;
1da177e4 7870
d18edcb2
MC
7871 /* Prevent the irq handler from reading or writing PCI registers
7872 * during chip reset when the memory enable bit in the PCI command
7873 * register may be cleared. The chip does not generate interrupt
7874 * at this time, but the irq handler may still be called due to irq
7875 * sharing or irqpoll.
7876 */
63c3a66f 7877 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7878 for (i = 0; i < tp->irq_cnt; i++) {
7879 struct tg3_napi *tnapi = &tp->napi[i];
7880 if (tnapi->hw_status) {
7881 tnapi->hw_status->status = 0;
7882 tnapi->hw_status->status_tag = 0;
7883 }
7884 tnapi->last_tag = 0;
7885 tnapi->last_irq_tag = 0;
b8fa2f3a 7886 }
d18edcb2 7887 smp_mb();
4f125f42
MC
7888
7889 for (i = 0; i < tp->irq_cnt; i++)
7890 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7891
255ca311
MC
7892 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7893 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7894 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7895 }
7896
1da177e4
LT
7897 /* do the reset */
7898 val = GRC_MISC_CFG_CORECLK_RESET;
7899
63c3a66f 7900 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7901 /* Force PCIe 1.0a mode */
7902 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7903 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7904 tr32(TG3_PCIE_PHY_TSTCTL) ==
7905 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7906 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7907
1da177e4
LT
7908 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7909 tw32(GRC_MISC_CFG, (1 << 29));
7910 val |= (1 << 29);
7911 }
7912 }
7913
b5d3772c
MC
7914 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7915 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7916 tw32(GRC_VCPU_EXT_CTRL,
7917 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7918 }
7919
f37500d3 7920 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7921 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7922 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7923
1da177e4
LT
7924 tw32(GRC_MISC_CFG, val);
7925
1ee582d8
MC
7926 /* restore 5701 hardware bug workaround write method */
7927 tp->write32 = write_op;
1da177e4
LT
7928
7929 /* Unfortunately, we have to delay before the PCI read back.
7930 * Some 575X chips even will not respond to a PCI cfg access
7931 * when the reset command is given to the chip.
7932 *
7933 * How do these hardware designers expect things to work
7934 * properly if the PCI write is posted for a long period
7935 * of time? It is always necessary to have some method by
7936 * which a register read back can occur to push the write
7937 * out which does the reset.
7938 *
7939 * For most tg3 variants the trick below was working.
7940 * Ho hum...
7941 */
7942 udelay(120);
7943
7944 /* Flush PCI posted writes. The normal MMIO registers
7945 * are inaccessible at this time so this is the only
7946 * way to make this reliably (actually, this is no longer
7947 * the case, see above). I tried to use indirect
7948 * register read/write but this upset some 5701 variants.
7949 */
7950 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7951
7952 udelay(120);
7953
708ebb3a 7954 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7955 u16 val16;
7956
1da177e4
LT
7957 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7958 int i;
7959 u32 cfg_val;
7960
7961 /* Wait for link training to complete. */
7962 for (i = 0; i < 5000; i++)
7963 udelay(100);
7964
7965 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7966 pci_write_config_dword(tp->pdev, 0xc4,
7967 cfg_val | (1 << 15));
7968 }
5e7dfd0f 7969
e7126997
MC
7970 /* Clear the "no snoop" and "relaxed ordering" bits. */
7971 pci_read_config_word(tp->pdev,
708ebb3a 7972 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7973 &val16);
7974 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7975 PCI_EXP_DEVCTL_NOSNOOP_EN);
7976 /*
7977 * Older PCIe devices only support the 128 byte
7978 * MPS setting. Enforce the restriction.
5e7dfd0f 7979 */
63c3a66f 7980 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7981 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7982 pci_write_config_word(tp->pdev,
708ebb3a 7983 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7984 val16);
5e7dfd0f 7985
5e7dfd0f
MC
7986 /* Clear error status */
7987 pci_write_config_word(tp->pdev,
708ebb3a 7988 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7989 PCI_EXP_DEVSTA_CED |
7990 PCI_EXP_DEVSTA_NFED |
7991 PCI_EXP_DEVSTA_FED |
7992 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7993 }
7994
ee6a99b5 7995 tg3_restore_pci_state(tp);
1da177e4 7996
63c3a66f
JP
7997 tg3_flag_clear(tp, CHIP_RESETTING);
7998 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7999
ee6a99b5 8000 val = 0;
63c3a66f 8001 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 8002 val = tr32(MEMARB_MODE);
ee6a99b5 8003 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
8004
8005 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
8006 tg3_stop_fw(tp);
8007 tw32(0x5000, 0x400);
8008 }
8009
8010 tw32(GRC_MODE, tp->grc_mode);
8011
8012 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 8013 val = tr32(0xc4);
1da177e4
LT
8014
8015 tw32(0xc4, val | (1 << 15));
8016 }
8017
8018 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
8019 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
8020 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
8021 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
8022 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
8023 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8024 }
8025
f07e9af3 8026 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 8027 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 8028 val = tp->mac_mode;
f07e9af3 8029 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 8030 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 8031 val = tp->mac_mode;
1da177e4 8032 } else
d2394e6b
MC
8033 val = 0;
8034
8035 tw32_f(MAC_MODE, val);
1da177e4
LT
8036 udelay(40);
8037
77b483f1
MC
8038 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
8039
7a6f4369
MC
8040 err = tg3_poll_fw(tp);
8041 if (err)
8042 return err;
1da177e4 8043
0a9140cf
MC
8044 tg3_mdio_start(tp);
8045
63c3a66f 8046 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
8047 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
8048 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 8049 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 8050 val = tr32(0x7c00);
1da177e4
LT
8051
8052 tw32(0x7c00, val | (1 << 25));
8053 }
8054
d78b59f5
MC
8055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8056 val = tr32(TG3_CPMU_CLCK_ORIDE);
8057 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8058 }
8059
1da177e4 8060 /* Reprobe ASF enable state. */
63c3a66f
JP
8061 tg3_flag_clear(tp, ENABLE_ASF);
8062 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8063 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
8064 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
8065 u32 nic_cfg;
8066
8067 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
8068 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 8069 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 8070 tp->last_event_jiffies = jiffies;
63c3a66f
JP
8071 if (tg3_flag(tp, 5750_PLUS))
8072 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8073 }
8074 }
8075
8076 return 0;
8077}
8078
65ec698d
MC
8079static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
8080static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
92feeabf 8081
1da177e4 8082/* tp->lock is held. */
944d980e 8083static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
8084{
8085 int err;
8086
8087 tg3_stop_fw(tp);
8088
944d980e 8089 tg3_write_sig_pre_reset(tp, kind);
1da177e4 8090
b3b7d6be 8091 tg3_abort_hw(tp, silent);
1da177e4
LT
8092 err = tg3_chip_reset(tp);
8093
daba2a63
MC
8094 __tg3_set_mac_addr(tp, 0);
8095
944d980e
MC
8096 tg3_write_sig_legacy(tp, kind);
8097 tg3_write_sig_post_reset(tp, kind);
1da177e4 8098
92feeabf
MC
8099 if (tp->hw_stats) {
8100 /* Save the stats across chip resets... */
b4017c53 8101 tg3_get_nstats(tp, &tp->net_stats_prev);
92feeabf
MC
8102 tg3_get_estats(tp, &tp->estats_prev);
8103
8104 /* And make sure the next sample is new data */
8105 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
8106 }
8107
1da177e4
LT
8108 if (err)
8109 return err;
8110
8111 return 0;
8112}
8113
1da177e4
LT
8114static int tg3_set_mac_addr(struct net_device *dev, void *p)
8115{
8116 struct tg3 *tp = netdev_priv(dev);
8117 struct sockaddr *addr = p;
986e0aeb 8118 int err = 0, skip_mac_1 = 0;
1da177e4 8119
f9804ddb 8120 if (!is_valid_ether_addr(addr->sa_data))
504f9b5a 8121 return -EADDRNOTAVAIL;
f9804ddb 8122
1da177e4
LT
8123 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8124
e75f7c90
MC
8125 if (!netif_running(dev))
8126 return 0;
8127
63c3a66f 8128 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 8129 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 8130
986e0aeb
MC
8131 addr0_high = tr32(MAC_ADDR_0_HIGH);
8132 addr0_low = tr32(MAC_ADDR_0_LOW);
8133 addr1_high = tr32(MAC_ADDR_1_HIGH);
8134 addr1_low = tr32(MAC_ADDR_1_LOW);
8135
8136 /* Skip MAC addr 1 if ASF is using it. */
8137 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
8138 !(addr1_high == 0 && addr1_low == 0))
8139 skip_mac_1 = 1;
58712ef9 8140 }
986e0aeb
MC
8141 spin_lock_bh(&tp->lock);
8142 __tg3_set_mac_addr(tp, skip_mac_1);
8143 spin_unlock_bh(&tp->lock);
1da177e4 8144
b9ec6c1b 8145 return err;
1da177e4
LT
8146}
8147
8148/* tp->lock is held. */
8149static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
8150 dma_addr_t mapping, u32 maxlen_flags,
8151 u32 nic_addr)
8152{
8153 tg3_write_mem(tp,
8154 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
8155 ((u64) mapping >> 32));
8156 tg3_write_mem(tp,
8157 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
8158 ((u64) mapping & 0xffffffff));
8159 tg3_write_mem(tp,
8160 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
8161 maxlen_flags);
8162
63c3a66f 8163 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8164 tg3_write_mem(tp,
8165 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
8166 nic_addr);
8167}
8168
d244c892 8169static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8170{
b6080e12
MC
8171 int i;
8172
63c3a66f 8173 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8174 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8175 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8176 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8177 } else {
8178 tw32(HOSTCC_TXCOL_TICKS, 0);
8179 tw32(HOSTCC_TXMAX_FRAMES, 0);
8180 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 8181 }
b6080e12 8182
63c3a66f 8183 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8184 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8185 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8186 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8187 } else {
b6080e12
MC
8188 tw32(HOSTCC_RXCOL_TICKS, 0);
8189 tw32(HOSTCC_RXMAX_FRAMES, 0);
8190 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8191 }
b6080e12 8192
63c3a66f 8193 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8194 u32 val = ec->stats_block_coalesce_usecs;
8195
b6080e12
MC
8196 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8197 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8198
15f9850d
DM
8199 if (!netif_carrier_ok(tp->dev))
8200 val = 0;
8201
8202 tw32(HOSTCC_STAT_COAL_TICKS, val);
8203 }
b6080e12
MC
8204
8205 for (i = 0; i < tp->irq_cnt - 1; i++) {
8206 u32 reg;
8207
8208 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8209 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8210 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8211 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8212 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8213 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8214
63c3a66f 8215 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8216 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8217 tw32(reg, ec->tx_coalesce_usecs);
8218 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8219 tw32(reg, ec->tx_max_coalesced_frames);
8220 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8221 tw32(reg, ec->tx_max_coalesced_frames_irq);
8222 }
b6080e12
MC
8223 }
8224
8225 for (; i < tp->irq_max - 1; i++) {
8226 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8227 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8228 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8229
63c3a66f 8230 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8231 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8232 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8233 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8234 }
b6080e12 8235 }
15f9850d 8236}
1da177e4 8237
2d31ecaf
MC
8238/* tp->lock is held. */
8239static void tg3_rings_reset(struct tg3 *tp)
8240{
8241 int i;
f77a6a8e 8242 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8243 struct tg3_napi *tnapi = &tp->napi[0];
8244
8245 /* Disable all transmit rings but the first. */
63c3a66f 8246 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8247 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8248 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8249 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
55086ad9 8250 else if (tg3_flag(tp, 57765_CLASS))
b703df6f 8251 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8252 else
8253 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8254
8255 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8256 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8257 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8258 BDINFO_FLAGS_DISABLED);
8259
8260
8261 /* Disable all receive return rings but the first. */
63c3a66f 8262 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8263 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8264 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8265 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f 8266 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
55086ad9 8267 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
8268 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8269 else
8270 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8271
8272 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8273 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8274 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8275 BDINFO_FLAGS_DISABLED);
8276
8277 /* Disable interrupts */
8278 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8279 tp->napi[0].chk_msi_cnt = 0;
8280 tp->napi[0].last_rx_cons = 0;
8281 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8282
8283 /* Zero mailbox registers. */
63c3a66f 8284 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8285 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8286 tp->napi[i].tx_prod = 0;
8287 tp->napi[i].tx_cons = 0;
63c3a66f 8288 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8289 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8290 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8291 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8292 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8293 tp->napi[i].last_rx_cons = 0;
8294 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8295 }
63c3a66f 8296 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8297 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8298 } else {
8299 tp->napi[0].tx_prod = 0;
8300 tp->napi[0].tx_cons = 0;
8301 tw32_mailbox(tp->napi[0].prodmbox, 0);
8302 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8303 }
2d31ecaf
MC
8304
8305 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8306 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8307 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8308 for (i = 0; i < 16; i++)
8309 tw32_tx_mbox(mbox + i * 8, 0);
8310 }
8311
8312 txrcb = NIC_SRAM_SEND_RCB;
8313 rxrcb = NIC_SRAM_RCV_RET_RCB;
8314
8315 /* Clear status block in ram. */
8316 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8317
8318 /* Set status block DMA address */
8319 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8320 ((u64) tnapi->status_mapping >> 32));
8321 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8322 ((u64) tnapi->status_mapping & 0xffffffff));
8323
f77a6a8e
MC
8324 if (tnapi->tx_ring) {
8325 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8326 (TG3_TX_RING_SIZE <<
8327 BDINFO_FLAGS_MAXLEN_SHIFT),
8328 NIC_SRAM_TX_BUFFER_DESC);
8329 txrcb += TG3_BDINFO_SIZE;
8330 }
8331
8332 if (tnapi->rx_rcb) {
8333 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8334 (tp->rx_ret_ring_mask + 1) <<
8335 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8336 rxrcb += TG3_BDINFO_SIZE;
8337 }
8338
8339 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8340
f77a6a8e
MC
8341 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8342 u64 mapping = (u64)tnapi->status_mapping;
8343 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8344 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8345
8346 /* Clear status block in ram. */
8347 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8348
19cfaecc
MC
8349 if (tnapi->tx_ring) {
8350 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8351 (TG3_TX_RING_SIZE <<
8352 BDINFO_FLAGS_MAXLEN_SHIFT),
8353 NIC_SRAM_TX_BUFFER_DESC);
8354 txrcb += TG3_BDINFO_SIZE;
8355 }
f77a6a8e
MC
8356
8357 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8358 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8359 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8360
8361 stblk += 8;
f77a6a8e
MC
8362 rxrcb += TG3_BDINFO_SIZE;
8363 }
2d31ecaf
MC
8364}
8365
eb07a940
MC
8366static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8367{
8368 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8369
63c3a66f
JP
8370 if (!tg3_flag(tp, 5750_PLUS) ||
8371 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8372 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8373 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8374 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8375 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8376 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8377 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8378 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8379 else
8380 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8381
8382 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8383 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8384
8385 val = min(nic_rep_thresh, host_rep_thresh);
8386 tw32(RCVBDI_STD_THRESH, val);
8387
63c3a66f 8388 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8389 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8390
63c3a66f 8391 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8392 return;
8393
513aa6ea 8394 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8395
8396 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8397
8398 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8399 tw32(RCVBDI_JUMBO_THRESH, val);
8400
63c3a66f 8401 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8402 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8403}
8404
ccd5ba9d
MC
8405static inline u32 calc_crc(unsigned char *buf, int len)
8406{
8407 u32 reg;
8408 u32 tmp;
8409 int j, k;
8410
8411 reg = 0xffffffff;
8412
8413 for (j = 0; j < len; j++) {
8414 reg ^= buf[j];
8415
8416 for (k = 0; k < 8; k++) {
8417 tmp = reg & 0x01;
8418
8419 reg >>= 1;
8420
8421 if (tmp)
8422 reg ^= 0xedb88320;
8423 }
8424 }
8425
8426 return ~reg;
8427}
8428
8429static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8430{
8431 /* accept or reject all multicast frames */
8432 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8433 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8434 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8435 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8436}
8437
8438static void __tg3_set_rx_mode(struct net_device *dev)
8439{
8440 struct tg3 *tp = netdev_priv(dev);
8441 u32 rx_mode;
8442
8443 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8444 RX_MODE_KEEP_VLAN_TAG);
8445
8446#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
8447 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8448 * flag clear.
8449 */
8450 if (!tg3_flag(tp, ENABLE_ASF))
8451 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8452#endif
8453
8454 if (dev->flags & IFF_PROMISC) {
8455 /* Promiscuous mode. */
8456 rx_mode |= RX_MODE_PROMISC;
8457 } else if (dev->flags & IFF_ALLMULTI) {
8458 /* Accept all multicast. */
8459 tg3_set_multi(tp, 1);
8460 } else if (netdev_mc_empty(dev)) {
8461 /* Reject all multicast. */
8462 tg3_set_multi(tp, 0);
8463 } else {
8464 /* Accept one or more multicast(s). */
8465 struct netdev_hw_addr *ha;
8466 u32 mc_filter[4] = { 0, };
8467 u32 regidx;
8468 u32 bit;
8469 u32 crc;
8470
8471 netdev_for_each_mc_addr(ha, dev) {
8472 crc = calc_crc(ha->addr, ETH_ALEN);
8473 bit = ~crc & 0x7f;
8474 regidx = (bit & 0x60) >> 5;
8475 bit &= 0x1f;
8476 mc_filter[regidx] |= (1 << bit);
8477 }
8478
8479 tw32(MAC_HASH_REG_0, mc_filter[0]);
8480 tw32(MAC_HASH_REG_1, mc_filter[1]);
8481 tw32(MAC_HASH_REG_2, mc_filter[2]);
8482 tw32(MAC_HASH_REG_3, mc_filter[3]);
8483 }
8484
8485 if (rx_mode != tp->rx_mode) {
8486 tp->rx_mode = rx_mode;
8487 tw32_f(MAC_RX_MODE, rx_mode);
8488 udelay(10);
8489 }
8490}
8491
90415477
MC
8492static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
8493{
8494 int i;
8495
8496 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
8497 tp->rss_ind_tbl[i] =
8498 ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
8499}
8500
8501static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8502{
8503 int i;
8504
8505 if (!tg3_flag(tp, SUPPORT_MSIX))
8506 return;
8507
90415477 8508 if (tp->irq_cnt <= 2) {
bcebcc46 8509 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
8510 return;
8511 }
8512
8513 /* Validate table against current IRQ count */
8514 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8515 if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
8516 break;
8517 }
8518
8519 if (i != TG3_RSS_INDIR_TBL_SIZE)
8520 tg3_rss_init_dflt_indir_tbl(tp);
bcebcc46
MC
8521}
8522
90415477 8523static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8524{
8525 int i = 0;
8526 u32 reg = MAC_RSS_INDIR_TBL_0;
8527
8528 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8529 u32 val = tp->rss_ind_tbl[i];
8530 i++;
8531 for (; i % 8; i++) {
8532 val <<= 4;
8533 val |= tp->rss_ind_tbl[i];
8534 }
8535 tw32(reg, val);
8536 reg += 4;
8537 }
8538}
8539
1da177e4 8540/* tp->lock is held. */
8e7a22e3 8541static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8542{
8543 u32 val, rdmac_mode;
8544 int i, err, limit;
8fea32b9 8545 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8546
8547 tg3_disable_ints(tp);
8548
8549 tg3_stop_fw(tp);
8550
8551 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8552
63c3a66f 8553 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8554 tg3_abort_hw(tp, 1);
1da177e4 8555
699c0193
MC
8556 /* Enable MAC control of LPI */
8557 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8558 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8559 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8560 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8561
8562 tw32_f(TG3_CPMU_EEE_CTRL,
8563 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8564
a386b901
MC
8565 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8566 TG3_CPMU_EEEMD_LPI_IN_TX |
8567 TG3_CPMU_EEEMD_LPI_IN_RX |
8568 TG3_CPMU_EEEMD_EEE_ENABLE;
8569
8570 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8571 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8572
63c3a66f 8573 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8574 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8575
8576 tw32_f(TG3_CPMU_EEE_MODE, val);
8577
8578 tw32_f(TG3_CPMU_EEE_DBTMR1,
8579 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8580 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8581
8582 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8583 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8584 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8585 }
8586
603f1173 8587 if (reset_phy)
d4d2c558
MC
8588 tg3_phy_reset(tp);
8589
1da177e4
LT
8590 err = tg3_chip_reset(tp);
8591 if (err)
8592 return err;
8593
8594 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8595
bcb37f6c 8596 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8597 val = tr32(TG3_CPMU_CTRL);
8598 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8599 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8600
8601 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8602 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8603 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8604 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8605
8606 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8607 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8608 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8609 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8610
8611 val = tr32(TG3_CPMU_HST_ACC);
8612 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8613 val |= CPMU_HST_ACC_MACCLK_6_25;
8614 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8615 }
8616
33466d93
MC
8617 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8618 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8619 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8620 PCIE_PWR_MGMT_L1_THRESH_4MS;
8621 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8622
8623 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8624 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8625
8626 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8627
f40386c8
MC
8628 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8629 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8630 }
8631
63c3a66f 8632 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8633 u32 grc_mode = tr32(GRC_MODE);
8634
8635 /* Access the lower 1K of PL PCIE block registers. */
8636 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8637 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8638
8639 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8640 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8641 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8642
8643 tw32(GRC_MODE, grc_mode);
8644 }
8645
55086ad9 8646 if (tg3_flag(tp, 57765_CLASS)) {
5093eedc
MC
8647 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8648 u32 grc_mode = tr32(GRC_MODE);
cea46462 8649
5093eedc
MC
8650 /* Access the lower 1K of PL PCIE block registers. */
8651 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8652 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8653
5093eedc
MC
8654 val = tr32(TG3_PCIE_TLDLPL_PORT +
8655 TG3_PCIE_PL_LO_PHYCTL5);
8656 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8657 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8658
5093eedc
MC
8659 tw32(GRC_MODE, grc_mode);
8660 }
a977dbe8 8661
1ff30a59
MC
8662 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8663 u32 grc_mode = tr32(GRC_MODE);
8664
8665 /* Access the lower 1K of DL PCIE block registers. */
8666 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8667 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8668
8669 val = tr32(TG3_PCIE_TLDLPL_PORT +
8670 TG3_PCIE_DL_LO_FTSMAX);
8671 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8672 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8673 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8674
8675 tw32(GRC_MODE, grc_mode);
8676 }
8677
a977dbe8
MC
8678 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8679 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8680 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8681 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8682 }
8683
1da177e4
LT
8684 /* This works around an issue with Athlon chipsets on
8685 * B3 tigon3 silicon. This bit has no effect on any
8686 * other revision. But do not set this on PCI Express
795d01c5 8687 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8688 */
63c3a66f
JP
8689 if (!tg3_flag(tp, CPMU_PRESENT)) {
8690 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8691 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8692 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8693 }
1da177e4
LT
8694
8695 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8696 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8697 val = tr32(TG3PCI_PCISTATE);
8698 val |= PCISTATE_RETRY_SAME_DMA;
8699 tw32(TG3PCI_PCISTATE, val);
8700 }
8701
63c3a66f 8702 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8703 /* Allow reads and writes to the
8704 * APE register and memory space.
8705 */
8706 val = tr32(TG3PCI_PCISTATE);
8707 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8708 PCISTATE_ALLOW_APE_SHMEM_WR |
8709 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8710 tw32(TG3PCI_PCISTATE, val);
8711 }
8712
1da177e4
LT
8713 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8714 /* Enable some hw fixes. */
8715 val = tr32(TG3PCI_MSI_DATA);
8716 val |= (1 << 26) | (1 << 28) | (1 << 29);
8717 tw32(TG3PCI_MSI_DATA, val);
8718 }
8719
8720 /* Descriptor ring init may make accesses to the
8721 * NIC SRAM area to setup the TX descriptors, so we
8722 * can only do this after the hardware has been
8723 * successfully reset.
8724 */
32d8c572
MC
8725 err = tg3_init_rings(tp);
8726 if (err)
8727 return err;
1da177e4 8728
63c3a66f 8729 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8730 val = tr32(TG3PCI_DMA_RW_CTRL) &
8731 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8732 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8733 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 8734 if (!tg3_flag(tp, 57765_CLASS) &&
0aebff48
MC
8735 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8736 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8737 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8738 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8739 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8740 /* This value is determined during the probe time DMA
8741 * engine test, tg3_test_dma.
8742 */
8743 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8744 }
1da177e4
LT
8745
8746 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8747 GRC_MODE_4X_NIC_SEND_RINGS |
8748 GRC_MODE_NO_TX_PHDR_CSUM |
8749 GRC_MODE_NO_RX_PHDR_CSUM);
8750 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8751
8752 /* Pseudo-header checksum is done by hardware logic and not
8753 * the offload processers, so make the chip do the pseudo-
8754 * header checksums on receive. For transmit it is more
8755 * convenient to do the pseudo-header checksum in software
8756 * as Linux does that on transmit for us in all cases.
8757 */
8758 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8759
8760 tw32(GRC_MODE,
8761 tp->grc_mode |
8762 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8763
8764 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8765 val = tr32(GRC_MISC_CFG);
8766 val &= ~0xff;
8767 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8768 tw32(GRC_MISC_CFG, val);
8769
8770 /* Initialize MBUF/DESC pool. */
63c3a66f 8771 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8772 /* Do nothing. */
8773 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8774 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8775 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8776 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8777 else
8778 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8779 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8780 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8781 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8782 int fw_len;
8783
077f849d 8784 fw_len = tp->fw_len;
1da177e4
LT
8785 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8786 tw32(BUFMGR_MB_POOL_ADDR,
8787 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8788 tw32(BUFMGR_MB_POOL_SIZE,
8789 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8790 }
1da177e4 8791
0f893dc6 8792 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8793 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8794 tp->bufmgr_config.mbuf_read_dma_low_water);
8795 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8796 tp->bufmgr_config.mbuf_mac_rx_low_water);
8797 tw32(BUFMGR_MB_HIGH_WATER,
8798 tp->bufmgr_config.mbuf_high_water);
8799 } else {
8800 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8801 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8802 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8803 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8804 tw32(BUFMGR_MB_HIGH_WATER,
8805 tp->bufmgr_config.mbuf_high_water_jumbo);
8806 }
8807 tw32(BUFMGR_DMA_LOW_WATER,
8808 tp->bufmgr_config.dma_low_water);
8809 tw32(BUFMGR_DMA_HIGH_WATER,
8810 tp->bufmgr_config.dma_high_water);
8811
d309a46e
MC
8812 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8813 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8814 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8815 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8816 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8817 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8818 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8819 tw32(BUFMGR_MODE, val);
1da177e4
LT
8820 for (i = 0; i < 2000; i++) {
8821 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8822 break;
8823 udelay(10);
8824 }
8825 if (i >= 2000) {
05dbe005 8826 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8827 return -ENODEV;
8828 }
8829
eb07a940
MC
8830 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8831 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8832
eb07a940 8833 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8834
8835 /* Initialize TG3_BDINFO's at:
8836 * RCVDBDI_STD_BD: standard eth size rx ring
8837 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8838 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8839 *
8840 * like so:
8841 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8842 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8843 * ring attribute flags
8844 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8845 *
8846 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8847 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8848 *
8849 * The size of each ring is fixed in the firmware, but the location is
8850 * configurable.
8851 */
8852 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8853 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8854 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8855 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8856 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8857 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8858 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8859
fdb72b38 8860 /* Disable the mini ring */
63c3a66f 8861 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8862 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8863 BDINFO_FLAGS_DISABLED);
8864
fdb72b38
MC
8865 /* Program the jumbo buffer descriptor ring control
8866 * blocks on those devices that have them.
8867 */
a0512944 8868 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8869 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8870
63c3a66f 8871 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8872 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8873 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8874 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8875 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8876 val = TG3_RX_JMB_RING_SIZE(tp) <<
8877 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8878 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8879 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8880 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
55086ad9 8881 tg3_flag(tp, 57765_CLASS))
87668d35
MC
8882 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8883 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8884 } else {
8885 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8886 BDINFO_FLAGS_DISABLED);
8887 }
8888
63c3a66f 8889 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8890 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8891 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8892 val |= (TG3_RX_STD_DMA_SZ << 2);
8893 } else
04380d40 8894 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8895 } else
de9f5230 8896 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8897
8898 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8899
411da640 8900 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8901 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8902
63c3a66f
JP
8903 tpr->rx_jmb_prod_idx =
8904 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8905 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8906
2d31ecaf
MC
8907 tg3_rings_reset(tp);
8908
1da177e4 8909 /* Initialize MAC address and backoff seed. */
986e0aeb 8910 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8911
8912 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8913 tw32(MAC_RX_MTU_SIZE,
8914 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8915
8916 /* The slot time is changed by tg3_setup_phy if we
8917 * run at gigabit with half duplex.
8918 */
f2096f94
MC
8919 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8920 (6 << TX_LENGTHS_IPG_SHIFT) |
8921 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8922
8923 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8924 val |= tr32(MAC_TX_LENGTHS) &
8925 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8926 TX_LENGTHS_CNT_DWN_VAL_MSK);
8927
8928 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8929
8930 /* Receive rules. */
8931 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8932 tw32(RCVLPC_CONFIG, 0x0181);
8933
8934 /* Calculate RDMAC_MODE setting early, we need it to determine
8935 * the RCVLPC_STATE_ENABLE mask.
8936 */
8937 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8938 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8939 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8940 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8941 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8942
deabaac8 8943 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8944 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8945
57e6983c 8946 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8947 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8949 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8950 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8951 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8952
c5908939
MC
8953 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8954 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8955 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8957 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8958 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8959 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8960 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8961 }
8962 }
8963
63c3a66f 8964 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8965 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8966
63c3a66f
JP
8967 if (tg3_flag(tp, HW_TSO_1) ||
8968 tg3_flag(tp, HW_TSO_2) ||
8969 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8970 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8971
108a6c16 8972 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8973 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8974 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8975 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8976
f2096f94
MC
8977 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8978 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8979
41a8a7ee
MC
8980 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8981 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8982 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8983 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8984 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8985 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8986 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8987 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8988 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8989 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8990 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8991 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8992 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8993 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8994 }
41a8a7ee
MC
8995 tw32(TG3_RDMA_RSRVCTRL_REG,
8996 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8997 }
8998
d78b59f5
MC
8999 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9000 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
9001 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
9002 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
9003 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
9004 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
9005 }
9006
1da177e4 9007 /* Receive/send statistics. */
63c3a66f 9008 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
9009 val = tr32(RCVLPC_STATS_ENABLE);
9010 val &= ~RCVLPC_STATSENAB_DACK_FIX;
9011 tw32(RCVLPC_STATS_ENABLE, val);
9012 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 9013 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9014 val = tr32(RCVLPC_STATS_ENABLE);
9015 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
9016 tw32(RCVLPC_STATS_ENABLE, val);
9017 } else {
9018 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
9019 }
9020 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
9021 tw32(SNDDATAI_STATSENAB, 0xffffff);
9022 tw32(SNDDATAI_STATSCTRL,
9023 (SNDDATAI_SCTRL_ENABLE |
9024 SNDDATAI_SCTRL_FASTUPD));
9025
9026 /* Setup host coalescing engine. */
9027 tw32(HOSTCC_MODE, 0);
9028 for (i = 0; i < 2000; i++) {
9029 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
9030 break;
9031 udelay(10);
9032 }
9033
d244c892 9034 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 9035
63c3a66f 9036 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9037 /* Status/statistics block address. See tg3_timer,
9038 * the tg3_periodic_fetch_stats call there, and
9039 * tg3_get_stats to see how this works for 5705/5750 chips.
9040 */
1da177e4
LT
9041 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
9042 ((u64) tp->stats_mapping >> 32));
9043 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
9044 ((u64) tp->stats_mapping & 0xffffffff));
9045 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 9046
1da177e4 9047 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
9048
9049 /* Clear statistics and status block memory areas */
9050 for (i = NIC_SRAM_STATS_BLK;
9051 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
9052 i += sizeof(u32)) {
9053 tg3_write_mem(tp, i, 0);
9054 udelay(40);
9055 }
1da177e4
LT
9056 }
9057
9058 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
9059
9060 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
9061 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 9062 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9063 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
9064
f07e9af3
MC
9065 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9066 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
9067 /* reset to prevent losing 1st rx packet intermittently */
9068 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9069 udelay(10);
9070 }
9071
3bda1258 9072 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
9073 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
9074 MAC_MODE_FHDE_ENABLE;
9075 if (tg3_flag(tp, ENABLE_APE))
9076 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 9077 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 9078 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
9079 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
9080 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
9081 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
9082 udelay(40);
9083
314fba34 9084 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 9085 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
9086 * register to preserve the GPIO settings for LOMs. The GPIOs,
9087 * whether used as inputs or outputs, are set by boot code after
9088 * reset.
9089 */
63c3a66f 9090 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
9091 u32 gpio_mask;
9092
9d26e213
MC
9093 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
9094 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
9095 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
9096
9097 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
9098 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
9099 GRC_LCLCTRL_GPIO_OUTPUT3;
9100
af36e6b6
MC
9101 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
9102 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
9103
aaf84465 9104 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
9105 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
9106
9107 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 9108 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
9109 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
9110 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 9111 }
1da177e4
LT
9112 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9113 udelay(100);
9114
c3b5003b 9115 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 9116 val = tr32(MSGINT_MODE);
c3b5003b
MC
9117 val |= MSGINT_MODE_ENABLE;
9118 if (tp->irq_cnt > 1)
9119 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9120 if (!tg3_flag(tp, 1SHOT_MSI))
9121 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
9122 tw32(MSGINT_MODE, val);
9123 }
9124
63c3a66f 9125 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9126 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
9127 udelay(40);
9128 }
9129
9130 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
9131 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
9132 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
9133 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
9134 WDMAC_MODE_LNGREAD_ENAB);
9135
c5908939
MC
9136 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
9137 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 9138 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
9139 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
9140 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
9141 /* nothing */
9142 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9143 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9144 val |= WDMAC_MODE_RX_ACCEL;
9145 }
9146 }
9147
d9ab5ad1 9148 /* Enable host coalescing bug fix */
63c3a66f 9149 if (tg3_flag(tp, 5755_PLUS))
f51f3562 9150 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 9151
788a035e
MC
9152 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
9153 val |= WDMAC_MODE_BURST_ALL_DATA;
9154
1da177e4
LT
9155 tw32_f(WDMAC_MODE, val);
9156 udelay(40);
9157
63c3a66f 9158 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
9159 u16 pcix_cmd;
9160
9161 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9162 &pcix_cmd);
1da177e4 9163 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
9164 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
9165 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9166 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
9167 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
9168 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9169 }
9974a356
MC
9170 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9171 pcix_cmd);
1da177e4
LT
9172 }
9173
9174 tw32_f(RDMAC_MODE, rdmac_mode);
9175 udelay(40);
9176
9177 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 9178 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 9179 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
9180
9181 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
9182 tw32(SNDDATAC_MODE,
9183 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
9184 else
9185 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
9186
1da177e4
LT
9187 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
9188 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 9189 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 9190 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
9191 val |= RCVDBDI_MODE_LRG_RING_SZ;
9192 tw32(RCVDBDI_MODE, val);
1da177e4 9193 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
9194 if (tg3_flag(tp, HW_TSO_1) ||
9195 tg3_flag(tp, HW_TSO_2) ||
9196 tg3_flag(tp, HW_TSO_3))
1da177e4 9197 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 9198 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 9199 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
9200 val |= SNDBDI_MODE_MULTI_TXQ_EN;
9201 tw32(SNDBDI_MODE, val);
1da177e4
LT
9202 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
9203
9204 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9205 err = tg3_load_5701_a0_firmware_fix(tp);
9206 if (err)
9207 return err;
9208 }
9209
63c3a66f 9210 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9211 err = tg3_load_tso_firmware(tp);
9212 if (err)
9213 return err;
9214 }
1da177e4
LT
9215
9216 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 9217
63c3a66f 9218 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
9219 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9220 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
9221
9222 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
9223 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
9224 tp->tx_mode &= ~val;
9225 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
9226 }
9227
1da177e4
LT
9228 tw32_f(MAC_TX_MODE, tp->tx_mode);
9229 udelay(100);
9230
63c3a66f 9231 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 9232 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
9233
9234 /* Setup the "secret" hash key. */
9235 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
9236 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
9237 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
9238 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
9239 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
9240 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
9241 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
9242 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
9243 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
9244 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
9245 }
9246
1da177e4 9247 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 9248 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
9249 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
9250
63c3a66f 9251 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
9252 tp->rx_mode |= RX_MODE_RSS_ENABLE |
9253 RX_MODE_RSS_ITBL_HASH_BITS_7 |
9254 RX_MODE_RSS_IPV6_HASH_EN |
9255 RX_MODE_RSS_TCP_IPV6_HASH_EN |
9256 RX_MODE_RSS_IPV4_HASH_EN |
9257 RX_MODE_RSS_TCP_IPV4_HASH_EN;
9258
1da177e4
LT
9259 tw32_f(MAC_RX_MODE, tp->rx_mode);
9260 udelay(10);
9261
1da177e4
LT
9262 tw32(MAC_LED_CTRL, tp->led_ctrl);
9263
9264 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 9265 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
9266 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9267 udelay(10);
9268 }
9269 tw32_f(MAC_RX_MODE, tp->rx_mode);
9270 udelay(10);
9271
f07e9af3 9272 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 9273 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 9274 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
9275 /* Set drive transmission level to 1.2V */
9276 /* only if the signal pre-emphasis bit is not set */
9277 val = tr32(MAC_SERDES_CFG);
9278 val &= 0xfffff000;
9279 val |= 0x880;
9280 tw32(MAC_SERDES_CFG, val);
9281 }
9282 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
9283 tw32(MAC_SERDES_CFG, 0x616000);
9284 }
9285
9286 /* Prevent chip from dropping frames when flow control
9287 * is enabled.
9288 */
55086ad9 9289 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
9290 val = 1;
9291 else
9292 val = 2;
9293 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9294
9295 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9296 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9297 /* Use hardware link auto-negotiation */
63c3a66f 9298 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9299 }
9300
f07e9af3 9301 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9302 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9303 u32 tmp;
9304
9305 tmp = tr32(SERDES_RX_CTRL);
9306 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9307 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9308 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9309 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9310 }
9311
63c3a66f 9312 if (!tg3_flag(tp, USE_PHYLIB)) {
c6700ce2 9313 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
80096068 9314 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
1da177e4 9315
dd477003
MC
9316 err = tg3_setup_phy(tp, 0);
9317 if (err)
9318 return err;
1da177e4 9319
f07e9af3
MC
9320 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9321 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9322 u32 tmp;
9323
9324 /* Clear CRC stats. */
9325 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9326 tg3_writephy(tp, MII_TG3_TEST1,
9327 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9328 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9329 }
1da177e4
LT
9330 }
9331 }
9332
9333 __tg3_set_rx_mode(tp->dev);
9334
9335 /* Initialize receive rules. */
9336 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9337 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9338 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9339 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9340
63c3a66f 9341 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9342 limit = 8;
9343 else
9344 limit = 16;
63c3a66f 9345 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9346 limit -= 4;
9347 switch (limit) {
9348 case 16:
9349 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9350 case 15:
9351 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9352 case 14:
9353 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9354 case 13:
9355 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9356 case 12:
9357 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9358 case 11:
9359 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9360 case 10:
9361 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9362 case 9:
9363 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9364 case 8:
9365 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9366 case 7:
9367 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9368 case 6:
9369 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9370 case 5:
9371 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9372 case 4:
9373 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9374 case 3:
9375 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9376 case 2:
9377 case 1:
9378
9379 default:
9380 break;
855e1111 9381 }
1da177e4 9382
63c3a66f 9383 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9384 /* Write our heartbeat update interval to APE. */
9385 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9386 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9387
1da177e4
LT
9388 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9389
1da177e4
LT
9390 return 0;
9391}
9392
9393/* Called at device open time to get the chip ready for
9394 * packet processing. Invoked with tp->lock held.
9395 */
8e7a22e3 9396static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9397{
1da177e4
LT
9398 tg3_switch_clocks(tp);
9399
9400 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9401
2f751b67 9402 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9403}
9404
9405#define TG3_STAT_ADD32(PSTAT, REG) \
9406do { u32 __val = tr32(REG); \
9407 (PSTAT)->low += __val; \
9408 if ((PSTAT)->low < __val) \
9409 (PSTAT)->high += 1; \
9410} while (0)
9411
9412static void tg3_periodic_fetch_stats(struct tg3 *tp)
9413{
9414 struct tg3_hw_stats *sp = tp->hw_stats;
9415
9416 if (!netif_carrier_ok(tp->dev))
9417 return;
9418
9419 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9420 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9421 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9422 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9423 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9424 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9425 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9426 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9427 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9428 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9429 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9430 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9431 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9432
9433 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9434 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9435 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9436 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9437 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9438 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9439 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9440 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9441 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9442 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9443 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9444 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9445 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9446 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9447
9448 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9449 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9450 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9451 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9452 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9453 } else {
9454 u32 val = tr32(HOSTCC_FLOW_ATTN);
9455 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9456 if (val) {
9457 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9458 sp->rx_discards.low += val;
9459 if (sp->rx_discards.low < val)
9460 sp->rx_discards.high += 1;
9461 }
9462 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9463 }
463d305b 9464 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9465}
9466
0e6cf6a9
MC
9467static void tg3_chk_missed_msi(struct tg3 *tp)
9468{
9469 u32 i;
9470
9471 for (i = 0; i < tp->irq_cnt; i++) {
9472 struct tg3_napi *tnapi = &tp->napi[i];
9473
9474 if (tg3_has_work(tnapi)) {
9475 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9476 tnapi->last_tx_cons == tnapi->tx_cons) {
9477 if (tnapi->chk_msi_cnt < 1) {
9478 tnapi->chk_msi_cnt++;
9479 return;
9480 }
7f230735 9481 tg3_msi(0, tnapi);
0e6cf6a9
MC
9482 }
9483 }
9484 tnapi->chk_msi_cnt = 0;
9485 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9486 tnapi->last_tx_cons = tnapi->tx_cons;
9487 }
9488}
9489
1da177e4
LT
9490static void tg3_timer(unsigned long __opaque)
9491{
9492 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9493
5b190624 9494 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9495 goto restart_timer;
9496
f47c11ee 9497 spin_lock(&tp->lock);
1da177e4 9498
0e6cf6a9 9499 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
55086ad9 9500 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
9501 tg3_chk_missed_msi(tp);
9502
63c3a66f 9503 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9504 /* All of this garbage is because when using non-tagged
9505 * IRQ status the mailbox/status_block protocol the chip
9506 * uses with the cpu is race prone.
9507 */
898a56f8 9508 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9509 tw32(GRC_LOCAL_CTRL,
9510 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9511 } else {
9512 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9513 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9514 }
1da177e4 9515
fac9b83e 9516 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9517 spin_unlock(&tp->lock);
db219973 9518 tg3_reset_task_schedule(tp);
5b190624 9519 goto restart_timer;
fac9b83e 9520 }
1da177e4
LT
9521 }
9522
1da177e4
LT
9523 /* This part only runs once per second. */
9524 if (!--tp->timer_counter) {
63c3a66f 9525 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9526 tg3_periodic_fetch_stats(tp);
9527
b0c5943f
MC
9528 if (tp->setlpicnt && !--tp->setlpicnt)
9529 tg3_phy_eee_enable(tp);
52b02d04 9530
63c3a66f 9531 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9532 u32 mac_stat;
9533 int phy_event;
9534
9535 mac_stat = tr32(MAC_STATUS);
9536
9537 phy_event = 0;
f07e9af3 9538 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9539 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9540 phy_event = 1;
9541 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9542 phy_event = 1;
9543
9544 if (phy_event)
9545 tg3_setup_phy(tp, 0);
63c3a66f 9546 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9547 u32 mac_stat = tr32(MAC_STATUS);
9548 int need_setup = 0;
9549
9550 if (netif_carrier_ok(tp->dev) &&
9551 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9552 need_setup = 1;
9553 }
be98da6a 9554 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9555 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9556 MAC_STATUS_SIGNAL_DET))) {
9557 need_setup = 1;
9558 }
9559 if (need_setup) {
3d3ebe74
MC
9560 if (!tp->serdes_counter) {
9561 tw32_f(MAC_MODE,
9562 (tp->mac_mode &
9563 ~MAC_MODE_PORT_MODE_MASK));
9564 udelay(40);
9565 tw32_f(MAC_MODE, tp->mac_mode);
9566 udelay(40);
9567 }
1da177e4
LT
9568 tg3_setup_phy(tp, 0);
9569 }
f07e9af3 9570 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9571 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9572 tg3_serdes_parallel_detect(tp);
57d8b880 9573 }
1da177e4
LT
9574
9575 tp->timer_counter = tp->timer_multiplier;
9576 }
9577
130b8e4d
MC
9578 /* Heartbeat is only sent once every 2 seconds.
9579 *
9580 * The heartbeat is to tell the ASF firmware that the host
9581 * driver is still alive. In the event that the OS crashes,
9582 * ASF needs to reset the hardware to free up the FIFO space
9583 * that may be filled with rx packets destined for the host.
9584 * If the FIFO is full, ASF will no longer function properly.
9585 *
9586 * Unintended resets have been reported on real time kernels
9587 * where the timer doesn't run on time. Netpoll will also have
9588 * same problem.
9589 *
9590 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9591 * to check the ring condition when the heartbeat is expiring
9592 * before doing the reset. This will prevent most unintended
9593 * resets.
9594 */
1da177e4 9595 if (!--tp->asf_counter) {
63c3a66f 9596 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9597 tg3_wait_for_event_ack(tp);
9598
bbadf503 9599 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9600 FWCMD_NICDRV_ALIVE3);
bbadf503 9601 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9602 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9603 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9604
9605 tg3_generate_fw_event(tp);
1da177e4
LT
9606 }
9607 tp->asf_counter = tp->asf_multiplier;
9608 }
9609
f47c11ee 9610 spin_unlock(&tp->lock);
1da177e4 9611
f475f163 9612restart_timer:
1da177e4
LT
9613 tp->timer.expires = jiffies + tp->timer_offset;
9614 add_timer(&tp->timer);
9615}
9616
21f7638e
MC
9617static void __devinit tg3_timer_init(struct tg3 *tp)
9618{
9619 if (tg3_flag(tp, TAGGED_STATUS) &&
9620 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9621 !tg3_flag(tp, 57765_CLASS))
9622 tp->timer_offset = HZ;
9623 else
9624 tp->timer_offset = HZ / 10;
9625
9626 BUG_ON(tp->timer_offset > HZ);
9627
9628 tp->timer_multiplier = (HZ / tp->timer_offset);
9629 tp->asf_multiplier = (HZ / tp->timer_offset) *
9630 TG3_FW_UPDATE_FREQ_SEC;
9631
9632 init_timer(&tp->timer);
9633 tp->timer.data = (unsigned long) tp;
9634 tp->timer.function = tg3_timer;
9635}
9636
9637static void tg3_timer_start(struct tg3 *tp)
9638{
9639 tp->asf_counter = tp->asf_multiplier;
9640 tp->timer_counter = tp->timer_multiplier;
9641
9642 tp->timer.expires = jiffies + tp->timer_offset;
9643 add_timer(&tp->timer);
9644}
9645
9646static void tg3_timer_stop(struct tg3 *tp)
9647{
9648 del_timer_sync(&tp->timer);
9649}
9650
9651/* Restart hardware after configuration changes, self-test, etc.
9652 * Invoked with tp->lock held.
9653 */
9654static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
9655 __releases(tp->lock)
9656 __acquires(tp->lock)
9657{
9658 int err;
9659
9660 err = tg3_init_hw(tp, reset_phy);
9661 if (err) {
9662 netdev_err(tp->dev,
9663 "Failed to re-initialize device, aborting\n");
9664 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9665 tg3_full_unlock(tp);
9666 tg3_timer_stop(tp);
9667 tp->irq_sync = 0;
9668 tg3_napi_enable(tp);
9669 dev_close(tp->dev);
9670 tg3_full_lock(tp, 0);
9671 }
9672 return err;
9673}
9674
9675static void tg3_reset_task(struct work_struct *work)
9676{
9677 struct tg3 *tp = container_of(work, struct tg3, reset_task);
9678 int err;
9679
9680 tg3_full_lock(tp, 0);
9681
9682 if (!netif_running(tp->dev)) {
9683 tg3_flag_clear(tp, RESET_TASK_PENDING);
9684 tg3_full_unlock(tp);
9685 return;
9686 }
9687
9688 tg3_full_unlock(tp);
9689
9690 tg3_phy_stop(tp);
9691
9692 tg3_netif_stop(tp);
9693
9694 tg3_full_lock(tp, 1);
9695
9696 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
9697 tp->write32_tx_mbox = tg3_write32_tx_mbox;
9698 tp->write32_rx_mbox = tg3_write_flush_reg32;
9699 tg3_flag_set(tp, MBOX_WRITE_REORDER);
9700 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
9701 }
9702
9703 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
9704 err = tg3_init_hw(tp, 1);
9705 if (err)
9706 goto out;
9707
9708 tg3_netif_start(tp);
9709
9710out:
9711 tg3_full_unlock(tp);
9712
9713 if (!err)
9714 tg3_phy_start(tp);
9715
9716 tg3_flag_clear(tp, RESET_TASK_PENDING);
9717}
9718
4f125f42 9719static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9720{
7d12e780 9721 irq_handler_t fn;
fcfa0a32 9722 unsigned long flags;
4f125f42
MC
9723 char *name;
9724 struct tg3_napi *tnapi = &tp->napi[irq_num];
9725
9726 if (tp->irq_cnt == 1)
9727 name = tp->dev->name;
9728 else {
9729 name = &tnapi->irq_lbl[0];
9730 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9731 name[IFNAMSIZ-1] = 0;
9732 }
fcfa0a32 9733
63c3a66f 9734 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9735 fn = tg3_msi;
63c3a66f 9736 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9737 fn = tg3_msi_1shot;
ab392d2d 9738 flags = 0;
fcfa0a32
MC
9739 } else {
9740 fn = tg3_interrupt;
63c3a66f 9741 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9742 fn = tg3_interrupt_tagged;
ab392d2d 9743 flags = IRQF_SHARED;
fcfa0a32 9744 }
4f125f42
MC
9745
9746 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9747}
9748
7938109f
MC
9749static int tg3_test_interrupt(struct tg3 *tp)
9750{
09943a18 9751 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9752 struct net_device *dev = tp->dev;
b16250e3 9753 int err, i, intr_ok = 0;
f6eb9b1f 9754 u32 val;
7938109f 9755
d4bc3927
MC
9756 if (!netif_running(dev))
9757 return -ENODEV;
9758
7938109f
MC
9759 tg3_disable_ints(tp);
9760
4f125f42 9761 free_irq(tnapi->irq_vec, tnapi);
7938109f 9762
f6eb9b1f
MC
9763 /*
9764 * Turn off MSI one shot mode. Otherwise this test has no
9765 * observable way to know whether the interrupt was delivered.
9766 */
3aa1cdf8 9767 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9768 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9769 tw32(MSGINT_MODE, val);
9770 }
9771
4f125f42 9772 err = request_irq(tnapi->irq_vec, tg3_test_isr,
f274fd9a 9773 IRQF_SHARED, dev->name, tnapi);
7938109f
MC
9774 if (err)
9775 return err;
9776
898a56f8 9777 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9778 tg3_enable_ints(tp);
9779
9780 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9781 tnapi->coal_now);
7938109f
MC
9782
9783 for (i = 0; i < 5; i++) {
b16250e3
MC
9784 u32 int_mbox, misc_host_ctrl;
9785
898a56f8 9786 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9787 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9788
9789 if ((int_mbox != 0) ||
9790 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9791 intr_ok = 1;
7938109f 9792 break;
b16250e3
MC
9793 }
9794
3aa1cdf8
MC
9795 if (tg3_flag(tp, 57765_PLUS) &&
9796 tnapi->hw_status->status_tag != tnapi->last_tag)
9797 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9798
7938109f
MC
9799 msleep(10);
9800 }
9801
9802 tg3_disable_ints(tp);
9803
4f125f42 9804 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9805
4f125f42 9806 err = tg3_request_irq(tp, 0);
7938109f
MC
9807
9808 if (err)
9809 return err;
9810
f6eb9b1f
MC
9811 if (intr_ok) {
9812 /* Reenable MSI one shot mode. */
5b39de91 9813 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9814 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9815 tw32(MSGINT_MODE, val);
9816 }
7938109f 9817 return 0;
f6eb9b1f 9818 }
7938109f
MC
9819
9820 return -EIO;
9821}
9822
9823/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9824 * successfully restored
9825 */
9826static int tg3_test_msi(struct tg3 *tp)
9827{
7938109f
MC
9828 int err;
9829 u16 pci_cmd;
9830
63c3a66f 9831 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9832 return 0;
9833
9834 /* Turn off SERR reporting in case MSI terminates with Master
9835 * Abort.
9836 */
9837 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9838 pci_write_config_word(tp->pdev, PCI_COMMAND,
9839 pci_cmd & ~PCI_COMMAND_SERR);
9840
9841 err = tg3_test_interrupt(tp);
9842
9843 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9844
9845 if (!err)
9846 return 0;
9847
9848 /* other failures */
9849 if (err != -EIO)
9850 return err;
9851
9852 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9853 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9854 "to INTx mode. Please report this failure to the PCI "
9855 "maintainer and include system chipset information\n");
7938109f 9856
4f125f42 9857 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9858
7938109f
MC
9859 pci_disable_msi(tp->pdev);
9860
63c3a66f 9861 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9862 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9863
4f125f42 9864 err = tg3_request_irq(tp, 0);
7938109f
MC
9865 if (err)
9866 return err;
9867
9868 /* Need to reset the chip because the MSI cycle may have terminated
9869 * with Master Abort.
9870 */
f47c11ee 9871 tg3_full_lock(tp, 1);
7938109f 9872
944d980e 9873 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9874 err = tg3_init_hw(tp, 1);
7938109f 9875
f47c11ee 9876 tg3_full_unlock(tp);
7938109f
MC
9877
9878 if (err)
4f125f42 9879 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9880
9881 return err;
9882}
9883
9e9fd12d
MC
9884static int tg3_request_firmware(struct tg3 *tp)
9885{
9886 const __be32 *fw_data;
9887
9888 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9889 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9890 tp->fw_needed);
9e9fd12d
MC
9891 return -ENOENT;
9892 }
9893
9894 fw_data = (void *)tp->fw->data;
9895
9896 /* Firmware blob starts with version numbers, followed by
9897 * start address and _full_ length including BSS sections
9898 * (which must be longer than the actual data, of course
9899 */
9900
9901 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9902 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9903 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9904 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9905 release_firmware(tp->fw);
9906 tp->fw = NULL;
9907 return -EINVAL;
9908 }
9909
9910 /* We no longer need firmware; we have it. */
9911 tp->fw_needed = NULL;
9912 return 0;
9913}
9914
679563f4
MC
9915static bool tg3_enable_msix(struct tg3 *tp)
9916{
c3b5003b 9917 int i, rc;
679563f4
MC
9918 struct msix_entry msix_ent[tp->irq_max];
9919
11800878 9920 tp->irq_cnt = netif_get_num_default_rss_queues();
c3b5003b
MC
9921 if (tp->irq_cnt > 1) {
9922 /* We want as many rx rings enabled as there are cpus.
9923 * In multiqueue MSI-X mode, the first MSI-X vector
9924 * only deals with link interrupts, etc, so we add
9925 * one to the number of vectors we are requesting.
9926 */
9927 tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
9928 }
679563f4
MC
9929
9930 for (i = 0; i < tp->irq_max; i++) {
9931 msix_ent[i].entry = i;
9932 msix_ent[i].vector = 0;
9933 }
9934
9935 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9936 if (rc < 0) {
9937 return false;
9938 } else if (rc != 0) {
679563f4
MC
9939 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9940 return false;
05dbe005
JP
9941 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9942 tp->irq_cnt, rc);
679563f4
MC
9943 tp->irq_cnt = rc;
9944 }
9945
9946 for (i = 0; i < tp->irq_max; i++)
9947 tp->napi[i].irq_vec = msix_ent[i].vector;
9948
2ddaad39
BH
9949 netif_set_real_num_tx_queues(tp->dev, 1);
9950 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9951 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9952 pci_disable_msix(tp->pdev);
9953 return false;
9954 }
b92b9040
MC
9955
9956 if (tp->irq_cnt > 1) {
63c3a66f 9957 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9958
9959 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9960 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9961 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9962 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9963 }
9964 }
2430b031 9965
679563f4
MC
9966 return true;
9967}
9968
07b0173c
MC
9969static void tg3_ints_init(struct tg3 *tp)
9970{
63c3a66f
JP
9971 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9972 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9973 /* All MSI supporting chips should support tagged
9974 * status. Assert that this is the case.
9975 */
5129c3a3
MC
9976 netdev_warn(tp->dev,
9977 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9978 goto defcfg;
07b0173c 9979 }
4f125f42 9980
63c3a66f
JP
9981 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9982 tg3_flag_set(tp, USING_MSIX);
9983 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9984 tg3_flag_set(tp, USING_MSI);
679563f4 9985
63c3a66f 9986 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9987 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9988 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9989 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9990 if (!tg3_flag(tp, 1SHOT_MSI))
9991 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9992 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9993 }
9994defcfg:
63c3a66f 9995 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9996 tp->irq_cnt = 1;
9997 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9998 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9999 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 10000 }
07b0173c
MC
10001}
10002
10003static void tg3_ints_fini(struct tg3 *tp)
10004{
63c3a66f 10005 if (tg3_flag(tp, USING_MSIX))
679563f4 10006 pci_disable_msix(tp->pdev);
63c3a66f 10007 else if (tg3_flag(tp, USING_MSI))
679563f4 10008 pci_disable_msi(tp->pdev);
63c3a66f
JP
10009 tg3_flag_clear(tp, USING_MSI);
10010 tg3_flag_clear(tp, USING_MSIX);
10011 tg3_flag_clear(tp, ENABLE_RSS);
10012 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
10013}
10014
1da177e4
LT
10015static int tg3_open(struct net_device *dev)
10016{
10017 struct tg3 *tp = netdev_priv(dev);
4f125f42 10018 int i, err;
1da177e4 10019
9e9fd12d
MC
10020 if (tp->fw_needed) {
10021 err = tg3_request_firmware(tp);
10022 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
10023 if (err)
10024 return err;
10025 } else if (err) {
05dbe005 10026 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
10027 tg3_flag_clear(tp, TSO_CAPABLE);
10028 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 10029 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 10030 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
10031 }
10032 }
10033
c49a1561
MC
10034 netif_carrier_off(tp->dev);
10035
c866b7ea 10036 err = tg3_power_up(tp);
2f751b67 10037 if (err)
bc1c7567 10038 return err;
2f751b67
MC
10039
10040 tg3_full_lock(tp, 0);
bc1c7567 10041
1da177e4 10042 tg3_disable_ints(tp);
63c3a66f 10043 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 10044
f47c11ee 10045 tg3_full_unlock(tp);
1da177e4 10046
679563f4
MC
10047 /*
10048 * Setup interrupts first so we know how
10049 * many NAPI resources to allocate
10050 */
10051 tg3_ints_init(tp);
10052
90415477 10053 tg3_rss_check_indir_tbl(tp);
bcebcc46 10054
1da177e4
LT
10055 /* The placement of this call is tied
10056 * to the setup and use of Host TX descriptors.
10057 */
10058 err = tg3_alloc_consistent(tp);
10059 if (err)
679563f4 10060 goto err_out1;
88b06bc2 10061
66cfd1bd
MC
10062 tg3_napi_init(tp);
10063
fed97810 10064 tg3_napi_enable(tp);
1da177e4 10065
4f125f42
MC
10066 for (i = 0; i < tp->irq_cnt; i++) {
10067 struct tg3_napi *tnapi = &tp->napi[i];
10068 err = tg3_request_irq(tp, i);
10069 if (err) {
5bc09186
MC
10070 for (i--; i >= 0; i--) {
10071 tnapi = &tp->napi[i];
4f125f42 10072 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
10073 }
10074 goto err_out2;
4f125f42
MC
10075 }
10076 }
1da177e4 10077
f47c11ee 10078 tg3_full_lock(tp, 0);
1da177e4 10079
8e7a22e3 10080 err = tg3_init_hw(tp, 1);
1da177e4 10081 if (err) {
944d980e 10082 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10083 tg3_free_rings(tp);
1da177e4
LT
10084 }
10085
f47c11ee 10086 tg3_full_unlock(tp);
1da177e4 10087
07b0173c 10088 if (err)
679563f4 10089 goto err_out3;
1da177e4 10090
63c3a66f 10091 if (tg3_flag(tp, USING_MSI)) {
7938109f 10092 err = tg3_test_msi(tp);
fac9b83e 10093
7938109f 10094 if (err) {
f47c11ee 10095 tg3_full_lock(tp, 0);
944d980e 10096 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 10097 tg3_free_rings(tp);
f47c11ee 10098 tg3_full_unlock(tp);
7938109f 10099
679563f4 10100 goto err_out2;
7938109f 10101 }
fcfa0a32 10102
63c3a66f 10103 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 10104 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 10105
f6eb9b1f
MC
10106 tw32(PCIE_TRANSACTION_CFG,
10107 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 10108 }
7938109f
MC
10109 }
10110
b02fd9e3
MC
10111 tg3_phy_start(tp);
10112
f47c11ee 10113 tg3_full_lock(tp, 0);
1da177e4 10114
21f7638e 10115 tg3_timer_start(tp);
63c3a66f 10116 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
10117 tg3_enable_ints(tp);
10118
f47c11ee 10119 tg3_full_unlock(tp);
1da177e4 10120
fe5f5787 10121 netif_tx_start_all_queues(dev);
1da177e4 10122
06c03c02
MB
10123 /*
10124 * Reset loopback feature if it was turned on while the device was down
10125 * make sure that it's installed properly now.
10126 */
10127 if (dev->features & NETIF_F_LOOPBACK)
10128 tg3_set_loopback(dev, dev->features);
10129
1da177e4 10130 return 0;
07b0173c 10131
679563f4 10132err_out3:
4f125f42
MC
10133 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10134 struct tg3_napi *tnapi = &tp->napi[i];
10135 free_irq(tnapi->irq_vec, tnapi);
10136 }
07b0173c 10137
679563f4 10138err_out2:
fed97810 10139 tg3_napi_disable(tp);
66cfd1bd 10140 tg3_napi_fini(tp);
07b0173c 10141 tg3_free_consistent(tp);
679563f4
MC
10142
10143err_out1:
10144 tg3_ints_fini(tp);
cd0d7228
MC
10145 tg3_frob_aux_power(tp, false);
10146 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 10147 return err;
1da177e4
LT
10148}
10149
1da177e4
LT
10150static int tg3_close(struct net_device *dev)
10151{
4f125f42 10152 int i;
1da177e4
LT
10153 struct tg3 *tp = netdev_priv(dev);
10154
fed97810 10155 tg3_napi_disable(tp);
db219973 10156 tg3_reset_task_cancel(tp);
7faa006f 10157
fe5f5787 10158 netif_tx_stop_all_queues(dev);
1da177e4 10159
21f7638e 10160 tg3_timer_stop(tp);
1da177e4 10161
24bb4fb6
MC
10162 tg3_phy_stop(tp);
10163
f47c11ee 10164 tg3_full_lock(tp, 1);
1da177e4
LT
10165
10166 tg3_disable_ints(tp);
10167
944d980e 10168 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10169 tg3_free_rings(tp);
63c3a66f 10170 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 10171
f47c11ee 10172 tg3_full_unlock(tp);
1da177e4 10173
4f125f42
MC
10174 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10175 struct tg3_napi *tnapi = &tp->napi[i];
10176 free_irq(tnapi->irq_vec, tnapi);
10177 }
07b0173c
MC
10178
10179 tg3_ints_fini(tp);
1da177e4 10180
92feeabf
MC
10181 /* Clear stats across close / open calls */
10182 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
10183 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 10184
66cfd1bd
MC
10185 tg3_napi_fini(tp);
10186
1da177e4
LT
10187 tg3_free_consistent(tp);
10188
c866b7ea 10189 tg3_power_down(tp);
bc1c7567
MC
10190
10191 netif_carrier_off(tp->dev);
10192
1da177e4
LT
10193 return 0;
10194}
10195
511d2224 10196static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
10197{
10198 return ((u64)val->high << 32) | ((u64)val->low);
10199}
10200
65ec698d 10201static u64 tg3_calc_crc_errors(struct tg3 *tp)
1da177e4
LT
10202{
10203 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10204
f07e9af3 10205 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
10206 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
10207 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
10208 u32 val;
10209
569a5df8
MC
10210 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
10211 tg3_writephy(tp, MII_TG3_TEST1,
10212 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10213 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
10214 } else
10215 val = 0;
1da177e4
LT
10216
10217 tp->phy_crc_errors += val;
10218
10219 return tp->phy_crc_errors;
10220 }
10221
10222 return get_stat64(&hw_stats->rx_fcs_errors);
10223}
10224
10225#define ESTAT_ADD(member) \
10226 estats->member = old_estats->member + \
511d2224 10227 get_stat64(&hw_stats->member)
1da177e4 10228
65ec698d 10229static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
1da177e4 10230{
1da177e4
LT
10231 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
10232 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10233
1da177e4
LT
10234 ESTAT_ADD(rx_octets);
10235 ESTAT_ADD(rx_fragments);
10236 ESTAT_ADD(rx_ucast_packets);
10237 ESTAT_ADD(rx_mcast_packets);
10238 ESTAT_ADD(rx_bcast_packets);
10239 ESTAT_ADD(rx_fcs_errors);
10240 ESTAT_ADD(rx_align_errors);
10241 ESTAT_ADD(rx_xon_pause_rcvd);
10242 ESTAT_ADD(rx_xoff_pause_rcvd);
10243 ESTAT_ADD(rx_mac_ctrl_rcvd);
10244 ESTAT_ADD(rx_xoff_entered);
10245 ESTAT_ADD(rx_frame_too_long_errors);
10246 ESTAT_ADD(rx_jabbers);
10247 ESTAT_ADD(rx_undersize_packets);
10248 ESTAT_ADD(rx_in_length_errors);
10249 ESTAT_ADD(rx_out_length_errors);
10250 ESTAT_ADD(rx_64_or_less_octet_packets);
10251 ESTAT_ADD(rx_65_to_127_octet_packets);
10252 ESTAT_ADD(rx_128_to_255_octet_packets);
10253 ESTAT_ADD(rx_256_to_511_octet_packets);
10254 ESTAT_ADD(rx_512_to_1023_octet_packets);
10255 ESTAT_ADD(rx_1024_to_1522_octet_packets);
10256 ESTAT_ADD(rx_1523_to_2047_octet_packets);
10257 ESTAT_ADD(rx_2048_to_4095_octet_packets);
10258 ESTAT_ADD(rx_4096_to_8191_octet_packets);
10259 ESTAT_ADD(rx_8192_to_9022_octet_packets);
10260
10261 ESTAT_ADD(tx_octets);
10262 ESTAT_ADD(tx_collisions);
10263 ESTAT_ADD(tx_xon_sent);
10264 ESTAT_ADD(tx_xoff_sent);
10265 ESTAT_ADD(tx_flow_control);
10266 ESTAT_ADD(tx_mac_errors);
10267 ESTAT_ADD(tx_single_collisions);
10268 ESTAT_ADD(tx_mult_collisions);
10269 ESTAT_ADD(tx_deferred);
10270 ESTAT_ADD(tx_excessive_collisions);
10271 ESTAT_ADD(tx_late_collisions);
10272 ESTAT_ADD(tx_collide_2times);
10273 ESTAT_ADD(tx_collide_3times);
10274 ESTAT_ADD(tx_collide_4times);
10275 ESTAT_ADD(tx_collide_5times);
10276 ESTAT_ADD(tx_collide_6times);
10277 ESTAT_ADD(tx_collide_7times);
10278 ESTAT_ADD(tx_collide_8times);
10279 ESTAT_ADD(tx_collide_9times);
10280 ESTAT_ADD(tx_collide_10times);
10281 ESTAT_ADD(tx_collide_11times);
10282 ESTAT_ADD(tx_collide_12times);
10283 ESTAT_ADD(tx_collide_13times);
10284 ESTAT_ADD(tx_collide_14times);
10285 ESTAT_ADD(tx_collide_15times);
10286 ESTAT_ADD(tx_ucast_packets);
10287 ESTAT_ADD(tx_mcast_packets);
10288 ESTAT_ADD(tx_bcast_packets);
10289 ESTAT_ADD(tx_carrier_sense_errors);
10290 ESTAT_ADD(tx_discards);
10291 ESTAT_ADD(tx_errors);
10292
10293 ESTAT_ADD(dma_writeq_full);
10294 ESTAT_ADD(dma_write_prioq_full);
10295 ESTAT_ADD(rxbds_empty);
10296 ESTAT_ADD(rx_discards);
10297 ESTAT_ADD(rx_errors);
10298 ESTAT_ADD(rx_threshold_hit);
10299
10300 ESTAT_ADD(dma_readq_full);
10301 ESTAT_ADD(dma_read_prioq_full);
10302 ESTAT_ADD(tx_comp_queue_full);
10303
10304 ESTAT_ADD(ring_set_send_prod_index);
10305 ESTAT_ADD(ring_status_update);
10306 ESTAT_ADD(nic_irqs);
10307 ESTAT_ADD(nic_avoided_irqs);
10308 ESTAT_ADD(nic_tx_threshold_hit);
10309
4452d099 10310 ESTAT_ADD(mbuf_lwm_thresh_hit);
1da177e4
LT
10311}
10312
65ec698d 10313static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
1da177e4 10314{
511d2224 10315 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
10316 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10317
1da177e4
LT
10318 stats->rx_packets = old_stats->rx_packets +
10319 get_stat64(&hw_stats->rx_ucast_packets) +
10320 get_stat64(&hw_stats->rx_mcast_packets) +
10321 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 10322
1da177e4
LT
10323 stats->tx_packets = old_stats->tx_packets +
10324 get_stat64(&hw_stats->tx_ucast_packets) +
10325 get_stat64(&hw_stats->tx_mcast_packets) +
10326 get_stat64(&hw_stats->tx_bcast_packets);
10327
10328 stats->rx_bytes = old_stats->rx_bytes +
10329 get_stat64(&hw_stats->rx_octets);
10330 stats->tx_bytes = old_stats->tx_bytes +
10331 get_stat64(&hw_stats->tx_octets);
10332
10333 stats->rx_errors = old_stats->rx_errors +
4f63b877 10334 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
10335 stats->tx_errors = old_stats->tx_errors +
10336 get_stat64(&hw_stats->tx_errors) +
10337 get_stat64(&hw_stats->tx_mac_errors) +
10338 get_stat64(&hw_stats->tx_carrier_sense_errors) +
10339 get_stat64(&hw_stats->tx_discards);
10340
10341 stats->multicast = old_stats->multicast +
10342 get_stat64(&hw_stats->rx_mcast_packets);
10343 stats->collisions = old_stats->collisions +
10344 get_stat64(&hw_stats->tx_collisions);
10345
10346 stats->rx_length_errors = old_stats->rx_length_errors +
10347 get_stat64(&hw_stats->rx_frame_too_long_errors) +
10348 get_stat64(&hw_stats->rx_undersize_packets);
10349
10350 stats->rx_over_errors = old_stats->rx_over_errors +
10351 get_stat64(&hw_stats->rxbds_empty);
10352 stats->rx_frame_errors = old_stats->rx_frame_errors +
10353 get_stat64(&hw_stats->rx_align_errors);
10354 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10355 get_stat64(&hw_stats->tx_discards);
10356 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10357 get_stat64(&hw_stats->tx_carrier_sense_errors);
10358
10359 stats->rx_crc_errors = old_stats->rx_crc_errors +
65ec698d 10360 tg3_calc_crc_errors(tp);
1da177e4 10361
4f63b877
JL
10362 stats->rx_missed_errors = old_stats->rx_missed_errors +
10363 get_stat64(&hw_stats->rx_discards);
10364
b0057c51 10365 stats->rx_dropped = tp->rx_dropped;
48855432 10366 stats->tx_dropped = tp->tx_dropped;
1da177e4
LT
10367}
10368
1da177e4
LT
10369static int tg3_get_regs_len(struct net_device *dev)
10370{
97bd8e49 10371 return TG3_REG_BLK_SIZE;
1da177e4
LT
10372}
10373
10374static void tg3_get_regs(struct net_device *dev,
10375 struct ethtool_regs *regs, void *_p)
10376{
1da177e4 10377 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10378
10379 regs->version = 0;
10380
97bd8e49 10381 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10382
80096068 10383 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10384 return;
10385
f47c11ee 10386 tg3_full_lock(tp, 0);
1da177e4 10387
97bd8e49 10388 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10389
f47c11ee 10390 tg3_full_unlock(tp);
1da177e4
LT
10391}
10392
10393static int tg3_get_eeprom_len(struct net_device *dev)
10394{
10395 struct tg3 *tp = netdev_priv(dev);
10396
10397 return tp->nvram_size;
10398}
10399
1da177e4
LT
10400static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10401{
10402 struct tg3 *tp = netdev_priv(dev);
10403 int ret;
10404 u8 *pd;
b9fc7dc5 10405 u32 i, offset, len, b_offset, b_count;
a9dc529d 10406 __be32 val;
1da177e4 10407
63c3a66f 10408 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10409 return -EINVAL;
10410
80096068 10411 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10412 return -EAGAIN;
10413
1da177e4
LT
10414 offset = eeprom->offset;
10415 len = eeprom->len;
10416 eeprom->len = 0;
10417
10418 eeprom->magic = TG3_EEPROM_MAGIC;
10419
10420 if (offset & 3) {
10421 /* adjustments to start on required 4 byte boundary */
10422 b_offset = offset & 3;
10423 b_count = 4 - b_offset;
10424 if (b_count > len) {
10425 /* i.e. offset=1 len=2 */
10426 b_count = len;
10427 }
a9dc529d 10428 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10429 if (ret)
10430 return ret;
be98da6a 10431 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10432 len -= b_count;
10433 offset += b_count;
c6cdf436 10434 eeprom->len += b_count;
1da177e4
LT
10435 }
10436
25985edc 10437 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10438 pd = &data[eeprom->len];
10439 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10440 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10441 if (ret) {
10442 eeprom->len += i;
10443 return ret;
10444 }
1da177e4
LT
10445 memcpy(pd + i, &val, 4);
10446 }
10447 eeprom->len += i;
10448
10449 if (len & 3) {
10450 /* read last bytes not ending on 4 byte boundary */
10451 pd = &data[eeprom->len];
10452 b_count = len & 3;
10453 b_offset = offset + len - b_count;
a9dc529d 10454 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10455 if (ret)
10456 return ret;
b9fc7dc5 10457 memcpy(pd, &val, b_count);
1da177e4
LT
10458 eeprom->len += b_count;
10459 }
10460 return 0;
10461}
10462
1da177e4
LT
10463static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10464{
10465 struct tg3 *tp = netdev_priv(dev);
10466 int ret;
b9fc7dc5 10467 u32 offset, len, b_offset, odd_len;
1da177e4 10468 u8 *buf;
a9dc529d 10469 __be32 start, end;
1da177e4 10470
80096068 10471 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10472 return -EAGAIN;
10473
63c3a66f 10474 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10475 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10476 return -EINVAL;
10477
10478 offset = eeprom->offset;
10479 len = eeprom->len;
10480
10481 if ((b_offset = (offset & 3))) {
10482 /* adjustments to start on required 4 byte boundary */
a9dc529d 10483 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10484 if (ret)
10485 return ret;
1da177e4
LT
10486 len += b_offset;
10487 offset &= ~3;
1c8594b4
MC
10488 if (len < 4)
10489 len = 4;
1da177e4
LT
10490 }
10491
10492 odd_len = 0;
1c8594b4 10493 if (len & 3) {
1da177e4
LT
10494 /* adjustments to end on required 4 byte boundary */
10495 odd_len = 1;
10496 len = (len + 3) & ~3;
a9dc529d 10497 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10498 if (ret)
10499 return ret;
1da177e4
LT
10500 }
10501
10502 buf = data;
10503 if (b_offset || odd_len) {
10504 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10505 if (!buf)
1da177e4
LT
10506 return -ENOMEM;
10507 if (b_offset)
10508 memcpy(buf, &start, 4);
10509 if (odd_len)
10510 memcpy(buf+len-4, &end, 4);
10511 memcpy(buf + b_offset, data, eeprom->len);
10512 }
10513
10514 ret = tg3_nvram_write_block(tp, offset, len, buf);
10515
10516 if (buf != data)
10517 kfree(buf);
10518
10519 return ret;
10520}
10521
10522static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10523{
b02fd9e3
MC
10524 struct tg3 *tp = netdev_priv(dev);
10525
63c3a66f 10526 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10527 struct phy_device *phydev;
f07e9af3 10528 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10529 return -EAGAIN;
3f0e3ad7
MC
10530 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10531 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10532 }
6aa20a22 10533
1da177e4
LT
10534 cmd->supported = (SUPPORTED_Autoneg);
10535
f07e9af3 10536 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10537 cmd->supported |= (SUPPORTED_1000baseT_Half |
10538 SUPPORTED_1000baseT_Full);
10539
f07e9af3 10540 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10541 cmd->supported |= (SUPPORTED_100baseT_Half |
10542 SUPPORTED_100baseT_Full |
10543 SUPPORTED_10baseT_Half |
10544 SUPPORTED_10baseT_Full |
3bebab59 10545 SUPPORTED_TP);
ef348144
KK
10546 cmd->port = PORT_TP;
10547 } else {
1da177e4 10548 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10549 cmd->port = PORT_FIBRE;
10550 }
6aa20a22 10551
1da177e4 10552 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10553 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10554 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10555 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10556 cmd->advertising |= ADVERTISED_Pause;
10557 } else {
10558 cmd->advertising |= ADVERTISED_Pause |
10559 ADVERTISED_Asym_Pause;
10560 }
10561 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10562 cmd->advertising |= ADVERTISED_Asym_Pause;
10563 }
10564 }
859edb26 10565 if (netif_running(dev) && netif_carrier_ok(dev)) {
70739497 10566 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10567 cmd->duplex = tp->link_config.active_duplex;
859edb26 10568 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
10569 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10570 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10571 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10572 else
10573 cmd->eth_tp_mdix = ETH_TP_MDI;
10574 }
64c22182 10575 } else {
e740522e
MC
10576 ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
10577 cmd->duplex = DUPLEX_UNKNOWN;
e348c5e7 10578 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10579 }
882e9793 10580 cmd->phy_address = tp->phy_addr;
7e5856bd 10581 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10582 cmd->autoneg = tp->link_config.autoneg;
10583 cmd->maxtxpkt = 0;
10584 cmd->maxrxpkt = 0;
10585 return 0;
10586}
6aa20a22 10587
1da177e4
LT
10588static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10589{
10590 struct tg3 *tp = netdev_priv(dev);
25db0338 10591 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10592
63c3a66f 10593 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10594 struct phy_device *phydev;
f07e9af3 10595 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10596 return -EAGAIN;
3f0e3ad7
MC
10597 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10598 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10599 }
10600
7e5856bd
MC
10601 if (cmd->autoneg != AUTONEG_ENABLE &&
10602 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10603 return -EINVAL;
7e5856bd
MC
10604
10605 if (cmd->autoneg == AUTONEG_DISABLE &&
10606 cmd->duplex != DUPLEX_FULL &&
10607 cmd->duplex != DUPLEX_HALF)
37ff238d 10608 return -EINVAL;
1da177e4 10609
7e5856bd
MC
10610 if (cmd->autoneg == AUTONEG_ENABLE) {
10611 u32 mask = ADVERTISED_Autoneg |
10612 ADVERTISED_Pause |
10613 ADVERTISED_Asym_Pause;
10614
f07e9af3 10615 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10616 mask |= ADVERTISED_1000baseT_Half |
10617 ADVERTISED_1000baseT_Full;
10618
f07e9af3 10619 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10620 mask |= ADVERTISED_100baseT_Half |
10621 ADVERTISED_100baseT_Full |
10622 ADVERTISED_10baseT_Half |
10623 ADVERTISED_10baseT_Full |
10624 ADVERTISED_TP;
10625 else
10626 mask |= ADVERTISED_FIBRE;
10627
10628 if (cmd->advertising & ~mask)
10629 return -EINVAL;
10630
10631 mask &= (ADVERTISED_1000baseT_Half |
10632 ADVERTISED_1000baseT_Full |
10633 ADVERTISED_100baseT_Half |
10634 ADVERTISED_100baseT_Full |
10635 ADVERTISED_10baseT_Half |
10636 ADVERTISED_10baseT_Full);
10637
10638 cmd->advertising &= mask;
10639 } else {
f07e9af3 10640 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10641 if (speed != SPEED_1000)
7e5856bd
MC
10642 return -EINVAL;
10643
10644 if (cmd->duplex != DUPLEX_FULL)
10645 return -EINVAL;
10646 } else {
25db0338
DD
10647 if (speed != SPEED_100 &&
10648 speed != SPEED_10)
7e5856bd
MC
10649 return -EINVAL;
10650 }
10651 }
10652
f47c11ee 10653 tg3_full_lock(tp, 0);
1da177e4
LT
10654
10655 tp->link_config.autoneg = cmd->autoneg;
10656 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10657 tp->link_config.advertising = (cmd->advertising |
10658 ADVERTISED_Autoneg);
e740522e
MC
10659 tp->link_config.speed = SPEED_UNKNOWN;
10660 tp->link_config.duplex = DUPLEX_UNKNOWN;
1da177e4
LT
10661 } else {
10662 tp->link_config.advertising = 0;
25db0338 10663 tp->link_config.speed = speed;
1da177e4 10664 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10665 }
6aa20a22 10666
1da177e4
LT
10667 if (netif_running(dev))
10668 tg3_setup_phy(tp, 1);
10669
f47c11ee 10670 tg3_full_unlock(tp);
6aa20a22 10671
1da177e4
LT
10672 return 0;
10673}
6aa20a22 10674
1da177e4
LT
10675static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10676{
10677 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10678
68aad78c
RJ
10679 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10680 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10681 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10682 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10683}
6aa20a22 10684
1da177e4
LT
10685static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10686{
10687 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10688
63c3a66f 10689 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10690 wol->supported = WAKE_MAGIC;
10691 else
10692 wol->supported = 0;
1da177e4 10693 wol->wolopts = 0;
63c3a66f 10694 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10695 wol->wolopts = WAKE_MAGIC;
10696 memset(&wol->sopass, 0, sizeof(wol->sopass));
10697}
6aa20a22 10698
1da177e4
LT
10699static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10700{
10701 struct tg3 *tp = netdev_priv(dev);
12dac075 10702 struct device *dp = &tp->pdev->dev;
6aa20a22 10703
1da177e4
LT
10704 if (wol->wolopts & ~WAKE_MAGIC)
10705 return -EINVAL;
10706 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10707 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10708 return -EINVAL;
6aa20a22 10709
f2dc0d18
RW
10710 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10711
f47c11ee 10712 spin_lock_bh(&tp->lock);
f2dc0d18 10713 if (device_may_wakeup(dp))
63c3a66f 10714 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10715 else
63c3a66f 10716 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10717 spin_unlock_bh(&tp->lock);
6aa20a22 10718
1da177e4
LT
10719 return 0;
10720}
6aa20a22 10721
1da177e4
LT
10722static u32 tg3_get_msglevel(struct net_device *dev)
10723{
10724 struct tg3 *tp = netdev_priv(dev);
10725 return tp->msg_enable;
10726}
6aa20a22 10727
1da177e4
LT
10728static void tg3_set_msglevel(struct net_device *dev, u32 value)
10729{
10730 struct tg3 *tp = netdev_priv(dev);
10731 tp->msg_enable = value;
10732}
6aa20a22 10733
1da177e4
LT
10734static int tg3_nway_reset(struct net_device *dev)
10735{
10736 struct tg3 *tp = netdev_priv(dev);
1da177e4 10737 int r;
6aa20a22 10738
1da177e4
LT
10739 if (!netif_running(dev))
10740 return -EAGAIN;
10741
f07e9af3 10742 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10743 return -EINVAL;
10744
63c3a66f 10745 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10746 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10747 return -EAGAIN;
3f0e3ad7 10748 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10749 } else {
10750 u32 bmcr;
10751
10752 spin_lock_bh(&tp->lock);
10753 r = -EINVAL;
10754 tg3_readphy(tp, MII_BMCR, &bmcr);
10755 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10756 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10757 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10758 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10759 BMCR_ANENABLE);
10760 r = 0;
10761 }
10762 spin_unlock_bh(&tp->lock);
1da177e4 10763 }
6aa20a22 10764
1da177e4
LT
10765 return r;
10766}
6aa20a22 10767
1da177e4
LT
10768static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10769{
10770 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10771
2c49a44d 10772 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10773 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10774 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10775 else
10776 ering->rx_jumbo_max_pending = 0;
10777
10778 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10779
10780 ering->rx_pending = tp->rx_pending;
63c3a66f 10781 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10782 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10783 else
10784 ering->rx_jumbo_pending = 0;
10785
f3f3f27e 10786 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10787}
6aa20a22 10788
1da177e4
LT
10789static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10790{
10791 struct tg3 *tp = netdev_priv(dev);
646c9edd 10792 int i, irq_sync = 0, err = 0;
6aa20a22 10793
2c49a44d
MC
10794 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10795 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10796 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10797 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10798 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10799 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10800 return -EINVAL;
6aa20a22 10801
bbe832c0 10802 if (netif_running(dev)) {
b02fd9e3 10803 tg3_phy_stop(tp);
1da177e4 10804 tg3_netif_stop(tp);
bbe832c0
MC
10805 irq_sync = 1;
10806 }
1da177e4 10807
bbe832c0 10808 tg3_full_lock(tp, irq_sync);
6aa20a22 10809
1da177e4
LT
10810 tp->rx_pending = ering->rx_pending;
10811
63c3a66f 10812 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10813 tp->rx_pending > 63)
10814 tp->rx_pending = 63;
10815 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10816
6fd45cb8 10817 for (i = 0; i < tp->irq_max; i++)
646c9edd 10818 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10819
10820 if (netif_running(dev)) {
944d980e 10821 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10822 err = tg3_restart_hw(tp, 1);
10823 if (!err)
10824 tg3_netif_start(tp);
1da177e4
LT
10825 }
10826
f47c11ee 10827 tg3_full_unlock(tp);
6aa20a22 10828
b02fd9e3
MC
10829 if (irq_sync && !err)
10830 tg3_phy_start(tp);
10831
b9ec6c1b 10832 return err;
1da177e4 10833}
6aa20a22 10834
1da177e4
LT
10835static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10836{
10837 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10838
63c3a66f 10839 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10840
4a2db503 10841 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
10842 epause->rx_pause = 1;
10843 else
10844 epause->rx_pause = 0;
10845
4a2db503 10846 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
10847 epause->tx_pause = 1;
10848 else
10849 epause->tx_pause = 0;
1da177e4 10850}
6aa20a22 10851
1da177e4
LT
10852static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10853{
10854 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10855 int err = 0;
6aa20a22 10856
63c3a66f 10857 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10858 u32 newadv;
10859 struct phy_device *phydev;
1da177e4 10860
2712168f 10861 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10862
2712168f
MC
10863 if (!(phydev->supported & SUPPORTED_Pause) ||
10864 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10865 (epause->rx_pause != epause->tx_pause)))
2712168f 10866 return -EINVAL;
1da177e4 10867
2712168f
MC
10868 tp->link_config.flowctrl = 0;
10869 if (epause->rx_pause) {
10870 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10871
10872 if (epause->tx_pause) {
10873 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10874 newadv = ADVERTISED_Pause;
b02fd9e3 10875 } else
2712168f
MC
10876 newadv = ADVERTISED_Pause |
10877 ADVERTISED_Asym_Pause;
10878 } else if (epause->tx_pause) {
10879 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10880 newadv = ADVERTISED_Asym_Pause;
10881 } else
10882 newadv = 0;
10883
10884 if (epause->autoneg)
63c3a66f 10885 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10886 else
63c3a66f 10887 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10888
f07e9af3 10889 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10890 u32 oldadv = phydev->advertising &
10891 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10892 if (oldadv != newadv) {
10893 phydev->advertising &=
10894 ~(ADVERTISED_Pause |
10895 ADVERTISED_Asym_Pause);
10896 phydev->advertising |= newadv;
10897 if (phydev->autoneg) {
10898 /*
10899 * Always renegotiate the link to
10900 * inform our link partner of our
10901 * flow control settings, even if the
10902 * flow control is forced. Let
10903 * tg3_adjust_link() do the final
10904 * flow control setup.
10905 */
10906 return phy_start_aneg(phydev);
b02fd9e3 10907 }
b02fd9e3 10908 }
b02fd9e3 10909
2712168f 10910 if (!epause->autoneg)
b02fd9e3 10911 tg3_setup_flow_control(tp, 0, 0);
2712168f 10912 } else {
c6700ce2 10913 tp->link_config.advertising &=
2712168f
MC
10914 ~(ADVERTISED_Pause |
10915 ADVERTISED_Asym_Pause);
c6700ce2 10916 tp->link_config.advertising |= newadv;
b02fd9e3
MC
10917 }
10918 } else {
10919 int irq_sync = 0;
10920
10921 if (netif_running(dev)) {
10922 tg3_netif_stop(tp);
10923 irq_sync = 1;
10924 }
10925
10926 tg3_full_lock(tp, irq_sync);
10927
10928 if (epause->autoneg)
63c3a66f 10929 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10930 else
63c3a66f 10931 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10932 if (epause->rx_pause)
e18ce346 10933 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10934 else
e18ce346 10935 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10936 if (epause->tx_pause)
e18ce346 10937 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10938 else
e18ce346 10939 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10940
10941 if (netif_running(dev)) {
10942 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10943 err = tg3_restart_hw(tp, 1);
10944 if (!err)
10945 tg3_netif_start(tp);
10946 }
10947
10948 tg3_full_unlock(tp);
10949 }
6aa20a22 10950
b9ec6c1b 10951 return err;
1da177e4 10952}
6aa20a22 10953
de6f31eb 10954static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10955{
b9f2c044
JG
10956 switch (sset) {
10957 case ETH_SS_TEST:
10958 return TG3_NUM_TEST;
10959 case ETH_SS_STATS:
10960 return TG3_NUM_STATS;
10961 default:
10962 return -EOPNOTSUPP;
10963 }
4cafd3f5
MC
10964}
10965
90415477
MC
10966static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
10967 u32 *rules __always_unused)
10968{
10969 struct tg3 *tp = netdev_priv(dev);
10970
10971 if (!tg3_flag(tp, SUPPORT_MSIX))
10972 return -EOPNOTSUPP;
10973
10974 switch (info->cmd) {
10975 case ETHTOOL_GRXRINGS:
10976 if (netif_running(tp->dev))
10977 info->data = tp->irq_cnt;
10978 else {
10979 info->data = num_online_cpus();
10980 if (info->data > TG3_IRQ_MAX_VECS_RSS)
10981 info->data = TG3_IRQ_MAX_VECS_RSS;
10982 }
10983
10984 /* The first interrupt vector only
10985 * handles link interrupts.
10986 */
10987 info->data -= 1;
10988 return 0;
10989
10990 default:
10991 return -EOPNOTSUPP;
10992 }
10993}
10994
10995static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
10996{
10997 u32 size = 0;
10998 struct tg3 *tp = netdev_priv(dev);
10999
11000 if (tg3_flag(tp, SUPPORT_MSIX))
11001 size = TG3_RSS_INDIR_TBL_SIZE;
11002
11003 return size;
11004}
11005
11006static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
11007{
11008 struct tg3 *tp = netdev_priv(dev);
11009 int i;
11010
11011 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
11012 indir[i] = tp->rss_ind_tbl[i];
11013
11014 return 0;
11015}
11016
11017static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
11018{
11019 struct tg3 *tp = netdev_priv(dev);
11020 size_t i;
11021
11022 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
11023 tp->rss_ind_tbl[i] = indir[i];
11024
11025 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
11026 return 0;
11027
11028 /* It is legal to write the indirection
11029 * table while the device is running.
11030 */
11031 tg3_full_lock(tp, 0);
11032 tg3_rss_write_indir_tbl(tp);
11033 tg3_full_unlock(tp);
11034
11035 return 0;
11036}
11037
de6f31eb 11038static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
11039{
11040 switch (stringset) {
11041 case ETH_SS_STATS:
11042 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
11043 break;
4cafd3f5
MC
11044 case ETH_SS_TEST:
11045 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
11046 break;
1da177e4
LT
11047 default:
11048 WARN_ON(1); /* we need a WARN() */
11049 break;
11050 }
11051}
11052
81b8709c 11053static int tg3_set_phys_id(struct net_device *dev,
11054 enum ethtool_phys_id_state state)
4009a93d
MC
11055{
11056 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
11057
11058 if (!netif_running(tp->dev))
11059 return -EAGAIN;
11060
81b8709c 11061 switch (state) {
11062 case ETHTOOL_ID_ACTIVE:
fce55922 11063 return 1; /* cycle on/off once per second */
4009a93d 11064
81b8709c 11065 case ETHTOOL_ID_ON:
11066 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11067 LED_CTRL_1000MBPS_ON |
11068 LED_CTRL_100MBPS_ON |
11069 LED_CTRL_10MBPS_ON |
11070 LED_CTRL_TRAFFIC_OVERRIDE |
11071 LED_CTRL_TRAFFIC_BLINK |
11072 LED_CTRL_TRAFFIC_LED);
11073 break;
6aa20a22 11074
81b8709c 11075 case ETHTOOL_ID_OFF:
11076 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11077 LED_CTRL_TRAFFIC_OVERRIDE);
11078 break;
4009a93d 11079
81b8709c 11080 case ETHTOOL_ID_INACTIVE:
11081 tw32(MAC_LED_CTRL, tp->led_ctrl);
11082 break;
4009a93d 11083 }
81b8709c 11084
4009a93d
MC
11085 return 0;
11086}
11087
de6f31eb 11088static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
11089 struct ethtool_stats *estats, u64 *tmp_stats)
11090{
11091 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 11092
b546e46f
MC
11093 if (tp->hw_stats)
11094 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
11095 else
11096 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
11097}
11098
535a490e 11099static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
11100{
11101 int i;
11102 __be32 *buf;
11103 u32 offset = 0, len = 0;
11104 u32 magic, val;
11105
63c3a66f 11106 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
11107 return NULL;
11108
11109 if (magic == TG3_EEPROM_MAGIC) {
11110 for (offset = TG3_NVM_DIR_START;
11111 offset < TG3_NVM_DIR_END;
11112 offset += TG3_NVM_DIRENT_SIZE) {
11113 if (tg3_nvram_read(tp, offset, &val))
11114 return NULL;
11115
11116 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
11117 TG3_NVM_DIRTYPE_EXTVPD)
11118 break;
11119 }
11120
11121 if (offset != TG3_NVM_DIR_END) {
11122 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
11123 if (tg3_nvram_read(tp, offset + 4, &offset))
11124 return NULL;
11125
11126 offset = tg3_nvram_logical_addr(tp, offset);
11127 }
11128 }
11129
11130 if (!offset || !len) {
11131 offset = TG3_NVM_VPD_OFF;
11132 len = TG3_NVM_VPD_LEN;
11133 }
11134
11135 buf = kmalloc(len, GFP_KERNEL);
11136 if (buf == NULL)
11137 return NULL;
11138
11139 if (magic == TG3_EEPROM_MAGIC) {
11140 for (i = 0; i < len; i += 4) {
11141 /* The data is in little-endian format in NVRAM.
11142 * Use the big-endian read routines to preserve
11143 * the byte order as it exists in NVRAM.
11144 */
11145 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
11146 goto error;
11147 }
11148 } else {
11149 u8 *ptr;
11150 ssize_t cnt;
11151 unsigned int pos = 0;
11152
11153 ptr = (u8 *)&buf[0];
11154 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
11155 cnt = pci_read_vpd(tp->pdev, pos,
11156 len - pos, ptr);
11157 if (cnt == -ETIMEDOUT || cnt == -EINTR)
11158 cnt = 0;
11159 else if (cnt < 0)
11160 goto error;
11161 }
11162 if (pos != len)
11163 goto error;
11164 }
11165
535a490e
MC
11166 *vpdlen = len;
11167
c3e94500
MC
11168 return buf;
11169
11170error:
11171 kfree(buf);
11172 return NULL;
11173}
11174
566f86ad 11175#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
11176#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
11177#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
11178#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
11179#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
11180#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 11181#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
11182#define NVRAM_SELFBOOT_HW_SIZE 0x20
11183#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
11184
11185static int tg3_test_nvram(struct tg3 *tp)
11186{
535a490e 11187 u32 csum, magic, len;
a9dc529d 11188 __be32 *buf;
ab0049b4 11189 int i, j, k, err = 0, size;
566f86ad 11190
63c3a66f 11191 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11192 return 0;
11193
e4f34110 11194 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
11195 return -EIO;
11196
1b27777a
MC
11197 if (magic == TG3_EEPROM_MAGIC)
11198 size = NVRAM_TEST_SIZE;
b16250e3 11199 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
11200 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
11201 TG3_EEPROM_SB_FORMAT_1) {
11202 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
11203 case TG3_EEPROM_SB_REVISION_0:
11204 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
11205 break;
11206 case TG3_EEPROM_SB_REVISION_2:
11207 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
11208 break;
11209 case TG3_EEPROM_SB_REVISION_3:
11210 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
11211 break;
727a6d9f
MC
11212 case TG3_EEPROM_SB_REVISION_4:
11213 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
11214 break;
11215 case TG3_EEPROM_SB_REVISION_5:
11216 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
11217 break;
11218 case TG3_EEPROM_SB_REVISION_6:
11219 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
11220 break;
a5767dec 11221 default:
727a6d9f 11222 return -EIO;
a5767dec
MC
11223 }
11224 } else
1b27777a 11225 return 0;
b16250e3
MC
11226 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
11227 size = NVRAM_SELFBOOT_HW_SIZE;
11228 else
1b27777a
MC
11229 return -EIO;
11230
11231 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
11232 if (buf == NULL)
11233 return -ENOMEM;
11234
1b27777a
MC
11235 err = -EIO;
11236 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
11237 err = tg3_nvram_read_be32(tp, i, &buf[j]);
11238 if (err)
566f86ad 11239 break;
566f86ad 11240 }
1b27777a 11241 if (i < size)
566f86ad
MC
11242 goto out;
11243
1b27777a 11244 /* Selfboot format */
a9dc529d 11245 magic = be32_to_cpu(buf[0]);
b9fc7dc5 11246 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 11247 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
11248 u8 *buf8 = (u8 *) buf, csum8 = 0;
11249
b9fc7dc5 11250 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
11251 TG3_EEPROM_SB_REVISION_2) {
11252 /* For rev 2, the csum doesn't include the MBA. */
11253 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
11254 csum8 += buf8[i];
11255 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
11256 csum8 += buf8[i];
11257 } else {
11258 for (i = 0; i < size; i++)
11259 csum8 += buf8[i];
11260 }
1b27777a 11261
ad96b485
AB
11262 if (csum8 == 0) {
11263 err = 0;
11264 goto out;
11265 }
11266
11267 err = -EIO;
11268 goto out;
1b27777a 11269 }
566f86ad 11270
b9fc7dc5 11271 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
11272 TG3_EEPROM_MAGIC_HW) {
11273 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 11274 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 11275 u8 *buf8 = (u8 *) buf;
b16250e3
MC
11276
11277 /* Separate the parity bits and the data bytes. */
11278 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
11279 if ((i == 0) || (i == 8)) {
11280 int l;
11281 u8 msk;
11282
11283 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
11284 parity[k++] = buf8[i] & msk;
11285 i++;
859a5887 11286 } else if (i == 16) {
b16250e3
MC
11287 int l;
11288 u8 msk;
11289
11290 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
11291 parity[k++] = buf8[i] & msk;
11292 i++;
11293
11294 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
11295 parity[k++] = buf8[i] & msk;
11296 i++;
11297 }
11298 data[j++] = buf8[i];
11299 }
11300
11301 err = -EIO;
11302 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
11303 u8 hw8 = hweight8(data[i]);
11304
11305 if ((hw8 & 0x1) && parity[i])
11306 goto out;
11307 else if (!(hw8 & 0x1) && !parity[i])
11308 goto out;
11309 }
11310 err = 0;
11311 goto out;
11312 }
11313
01c3a392
MC
11314 err = -EIO;
11315
566f86ad
MC
11316 /* Bootstrap checksum at offset 0x10 */
11317 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 11318 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
11319 goto out;
11320
11321 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
11322 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 11323 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 11324 goto out;
566f86ad 11325
c3e94500
MC
11326 kfree(buf);
11327
535a490e 11328 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
11329 if (!buf)
11330 return -ENOMEM;
d4894f3e 11331
535a490e 11332 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11333 if (i > 0) {
11334 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11335 if (j < 0)
11336 goto out;
11337
535a490e 11338 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11339 goto out;
11340
11341 i += PCI_VPD_LRDT_TAG_SIZE;
11342 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11343 PCI_VPD_RO_KEYWORD_CHKSUM);
11344 if (j > 0) {
11345 u8 csum8 = 0;
11346
11347 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11348
11349 for (i = 0; i <= j; i++)
11350 csum8 += ((u8 *)buf)[i];
11351
11352 if (csum8)
11353 goto out;
11354 }
11355 }
11356
566f86ad
MC
11357 err = 0;
11358
11359out:
11360 kfree(buf);
11361 return err;
11362}
11363
ca43007a
MC
11364#define TG3_SERDES_TIMEOUT_SEC 2
11365#define TG3_COPPER_TIMEOUT_SEC 6
11366
11367static int tg3_test_link(struct tg3 *tp)
11368{
11369 int i, max;
11370
11371 if (!netif_running(tp->dev))
11372 return -ENODEV;
11373
f07e9af3 11374 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11375 max = TG3_SERDES_TIMEOUT_SEC;
11376 else
11377 max = TG3_COPPER_TIMEOUT_SEC;
11378
11379 for (i = 0; i < max; i++) {
11380 if (netif_carrier_ok(tp->dev))
11381 return 0;
11382
11383 if (msleep_interruptible(1000))
11384 break;
11385 }
11386
11387 return -EIO;
11388}
11389
a71116d1 11390/* Only test the commonly used registers */
30ca3e37 11391static int tg3_test_registers(struct tg3 *tp)
a71116d1 11392{
b16250e3 11393 int i, is_5705, is_5750;
a71116d1
MC
11394 u32 offset, read_mask, write_mask, val, save_val, read_val;
11395 static struct {
11396 u16 offset;
11397 u16 flags;
11398#define TG3_FL_5705 0x1
11399#define TG3_FL_NOT_5705 0x2
11400#define TG3_FL_NOT_5788 0x4
b16250e3 11401#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11402 u32 read_mask;
11403 u32 write_mask;
11404 } reg_tbl[] = {
11405 /* MAC Control Registers */
11406 { MAC_MODE, TG3_FL_NOT_5705,
11407 0x00000000, 0x00ef6f8c },
11408 { MAC_MODE, TG3_FL_5705,
11409 0x00000000, 0x01ef6b8c },
11410 { MAC_STATUS, TG3_FL_NOT_5705,
11411 0x03800107, 0x00000000 },
11412 { MAC_STATUS, TG3_FL_5705,
11413 0x03800100, 0x00000000 },
11414 { MAC_ADDR_0_HIGH, 0x0000,
11415 0x00000000, 0x0000ffff },
11416 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11417 0x00000000, 0xffffffff },
a71116d1
MC
11418 { MAC_RX_MTU_SIZE, 0x0000,
11419 0x00000000, 0x0000ffff },
11420 { MAC_TX_MODE, 0x0000,
11421 0x00000000, 0x00000070 },
11422 { MAC_TX_LENGTHS, 0x0000,
11423 0x00000000, 0x00003fff },
11424 { MAC_RX_MODE, TG3_FL_NOT_5705,
11425 0x00000000, 0x000007fc },
11426 { MAC_RX_MODE, TG3_FL_5705,
11427 0x00000000, 0x000007dc },
11428 { MAC_HASH_REG_0, 0x0000,
11429 0x00000000, 0xffffffff },
11430 { MAC_HASH_REG_1, 0x0000,
11431 0x00000000, 0xffffffff },
11432 { MAC_HASH_REG_2, 0x0000,
11433 0x00000000, 0xffffffff },
11434 { MAC_HASH_REG_3, 0x0000,
11435 0x00000000, 0xffffffff },
11436
11437 /* Receive Data and Receive BD Initiator Control Registers. */
11438 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11439 0x00000000, 0xffffffff },
11440 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11441 0x00000000, 0xffffffff },
11442 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11443 0x00000000, 0x00000003 },
11444 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11445 0x00000000, 0xffffffff },
11446 { RCVDBDI_STD_BD+0, 0x0000,
11447 0x00000000, 0xffffffff },
11448 { RCVDBDI_STD_BD+4, 0x0000,
11449 0x00000000, 0xffffffff },
11450 { RCVDBDI_STD_BD+8, 0x0000,
11451 0x00000000, 0xffff0002 },
11452 { RCVDBDI_STD_BD+0xc, 0x0000,
11453 0x00000000, 0xffffffff },
6aa20a22 11454
a71116d1
MC
11455 /* Receive BD Initiator Control Registers. */
11456 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11457 0x00000000, 0xffffffff },
11458 { RCVBDI_STD_THRESH, TG3_FL_5705,
11459 0x00000000, 0x000003ff },
11460 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11461 0x00000000, 0xffffffff },
6aa20a22 11462
a71116d1
MC
11463 /* Host Coalescing Control Registers. */
11464 { HOSTCC_MODE, TG3_FL_NOT_5705,
11465 0x00000000, 0x00000004 },
11466 { HOSTCC_MODE, TG3_FL_5705,
11467 0x00000000, 0x000000f6 },
11468 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11469 0x00000000, 0xffffffff },
11470 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11471 0x00000000, 0x000003ff },
11472 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11473 0x00000000, 0xffffffff },
11474 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11475 0x00000000, 0x000003ff },
11476 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11477 0x00000000, 0xffffffff },
11478 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11479 0x00000000, 0x000000ff },
11480 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11481 0x00000000, 0xffffffff },
11482 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11483 0x00000000, 0x000000ff },
11484 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11485 0x00000000, 0xffffffff },
11486 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11487 0x00000000, 0xffffffff },
11488 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11489 0x00000000, 0xffffffff },
11490 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11491 0x00000000, 0x000000ff },
11492 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11493 0x00000000, 0xffffffff },
11494 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11495 0x00000000, 0x000000ff },
11496 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11497 0x00000000, 0xffffffff },
11498 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11499 0x00000000, 0xffffffff },
11500 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11501 0x00000000, 0xffffffff },
11502 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11503 0x00000000, 0xffffffff },
11504 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11505 0x00000000, 0xffffffff },
11506 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11507 0xffffffff, 0x00000000 },
11508 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11509 0xffffffff, 0x00000000 },
11510
11511 /* Buffer Manager Control Registers. */
b16250e3 11512 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11513 0x00000000, 0x007fff80 },
b16250e3 11514 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11515 0x00000000, 0x007fffff },
11516 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11517 0x00000000, 0x0000003f },
11518 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11519 0x00000000, 0x000001ff },
11520 { BUFMGR_MB_HIGH_WATER, 0x0000,
11521 0x00000000, 0x000001ff },
11522 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11523 0xffffffff, 0x00000000 },
11524 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11525 0xffffffff, 0x00000000 },
6aa20a22 11526
a71116d1
MC
11527 /* Mailbox Registers */
11528 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11529 0x00000000, 0x000001ff },
11530 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11531 0x00000000, 0x000001ff },
11532 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11533 0x00000000, 0x000007ff },
11534 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11535 0x00000000, 0x000001ff },
11536
11537 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11538 };
11539
b16250e3 11540 is_5705 = is_5750 = 0;
63c3a66f 11541 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11542 is_5705 = 1;
63c3a66f 11543 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11544 is_5750 = 1;
11545 }
a71116d1
MC
11546
11547 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11548 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11549 continue;
11550
11551 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11552 continue;
11553
63c3a66f 11554 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11555 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11556 continue;
11557
b16250e3
MC
11558 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11559 continue;
11560
a71116d1
MC
11561 offset = (u32) reg_tbl[i].offset;
11562 read_mask = reg_tbl[i].read_mask;
11563 write_mask = reg_tbl[i].write_mask;
11564
11565 /* Save the original register content */
11566 save_val = tr32(offset);
11567
11568 /* Determine the read-only value. */
11569 read_val = save_val & read_mask;
11570
11571 /* Write zero to the register, then make sure the read-only bits
11572 * are not changed and the read/write bits are all zeros.
11573 */
11574 tw32(offset, 0);
11575
11576 val = tr32(offset);
11577
11578 /* Test the read-only and read/write bits. */
11579 if (((val & read_mask) != read_val) || (val & write_mask))
11580 goto out;
11581
11582 /* Write ones to all the bits defined by RdMask and WrMask, then
11583 * make sure the read-only bits are not changed and the
11584 * read/write bits are all ones.
11585 */
11586 tw32(offset, read_mask | write_mask);
11587
11588 val = tr32(offset);
11589
11590 /* Test the read-only bits. */
11591 if ((val & read_mask) != read_val)
11592 goto out;
11593
11594 /* Test the read/write bits. */
11595 if ((val & write_mask) != write_mask)
11596 goto out;
11597
11598 tw32(offset, save_val);
11599 }
11600
11601 return 0;
11602
11603out:
9f88f29f 11604 if (netif_msg_hw(tp))
2445e461
MC
11605 netdev_err(tp->dev,
11606 "Register test failed at offset %x\n", offset);
a71116d1
MC
11607 tw32(offset, save_val);
11608 return -EIO;
11609}
11610
7942e1db
MC
11611static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11612{
f71e1309 11613 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11614 int i;
11615 u32 j;
11616
e9edda69 11617 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11618 for (j = 0; j < len; j += 4) {
11619 u32 val;
11620
11621 tg3_write_mem(tp, offset + j, test_pattern[i]);
11622 tg3_read_mem(tp, offset + j, &val);
11623 if (val != test_pattern[i])
11624 return -EIO;
11625 }
11626 }
11627 return 0;
11628}
11629
11630static int tg3_test_memory(struct tg3 *tp)
11631{
11632 static struct mem_entry {
11633 u32 offset;
11634 u32 len;
11635 } mem_tbl_570x[] = {
38690194 11636 { 0x00000000, 0x00b50},
7942e1db
MC
11637 { 0x00002000, 0x1c000},
11638 { 0xffffffff, 0x00000}
11639 }, mem_tbl_5705[] = {
11640 { 0x00000100, 0x0000c},
11641 { 0x00000200, 0x00008},
7942e1db
MC
11642 { 0x00004000, 0x00800},
11643 { 0x00006000, 0x01000},
11644 { 0x00008000, 0x02000},
11645 { 0x00010000, 0x0e000},
11646 { 0xffffffff, 0x00000}
79f4d13a
MC
11647 }, mem_tbl_5755[] = {
11648 { 0x00000200, 0x00008},
11649 { 0x00004000, 0x00800},
11650 { 0x00006000, 0x00800},
11651 { 0x00008000, 0x02000},
11652 { 0x00010000, 0x0c000},
11653 { 0xffffffff, 0x00000}
b16250e3
MC
11654 }, mem_tbl_5906[] = {
11655 { 0x00000200, 0x00008},
11656 { 0x00004000, 0x00400},
11657 { 0x00006000, 0x00400},
11658 { 0x00008000, 0x01000},
11659 { 0x00010000, 0x01000},
11660 { 0xffffffff, 0x00000}
8b5a6c42
MC
11661 }, mem_tbl_5717[] = {
11662 { 0x00000200, 0x00008},
11663 { 0x00010000, 0x0a000},
11664 { 0x00020000, 0x13c00},
11665 { 0xffffffff, 0x00000}
11666 }, mem_tbl_57765[] = {
11667 { 0x00000200, 0x00008},
11668 { 0x00004000, 0x00800},
11669 { 0x00006000, 0x09800},
11670 { 0x00010000, 0x0a000},
11671 { 0xffffffff, 0x00000}
7942e1db
MC
11672 };
11673 struct mem_entry *mem_tbl;
11674 int err = 0;
11675 int i;
11676
63c3a66f 11677 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 11678 mem_tbl = mem_tbl_5717;
55086ad9 11679 else if (tg3_flag(tp, 57765_CLASS))
8b5a6c42 11680 mem_tbl = mem_tbl_57765;
63c3a66f 11681 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11682 mem_tbl = mem_tbl_5755;
11683 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11684 mem_tbl = mem_tbl_5906;
63c3a66f 11685 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11686 mem_tbl = mem_tbl_5705;
11687 else
7942e1db
MC
11688 mem_tbl = mem_tbl_570x;
11689
11690 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11691 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11692 if (err)
7942e1db
MC
11693 break;
11694 }
6aa20a22 11695
7942e1db
MC
11696 return err;
11697}
11698
bb158d69
MC
11699#define TG3_TSO_MSS 500
11700
11701#define TG3_TSO_IP_HDR_LEN 20
11702#define TG3_TSO_TCP_HDR_LEN 20
11703#define TG3_TSO_TCP_OPT_LEN 12
11704
11705static const u8 tg3_tso_header[] = {
117060x08, 0x00,
117070x45, 0x00, 0x00, 0x00,
117080x00, 0x00, 0x40, 0x00,
117090x40, 0x06, 0x00, 0x00,
117100x0a, 0x00, 0x00, 0x01,
117110x0a, 0x00, 0x00, 0x02,
117120x0d, 0x00, 0xe0, 0x00,
117130x00, 0x00, 0x01, 0x00,
117140x00, 0x00, 0x02, 0x00,
117150x80, 0x10, 0x10, 0x00,
117160x14, 0x09, 0x00, 0x00,
117170x01, 0x01, 0x08, 0x0a,
117180x11, 0x11, 0x11, 0x11,
117190x11, 0x11, 0x11, 0x11,
11720};
9f40dead 11721
28a45957 11722static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11723{
5e5a7f37 11724 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11725 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11726 u32 budget;
9205fd9c
ED
11727 struct sk_buff *skb;
11728 u8 *tx_data, *rx_data;
c76949a6
MC
11729 dma_addr_t map;
11730 int num_pkts, tx_len, rx_len, i, err;
11731 struct tg3_rx_buffer_desc *desc;
898a56f8 11732 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11733 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11734
c8873405
MC
11735 tnapi = &tp->napi[0];
11736 rnapi = &tp->napi[0];
0c1d0e2b 11737 if (tp->irq_cnt > 1) {
63c3a66f 11738 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11739 rnapi = &tp->napi[1];
63c3a66f 11740 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11741 tnapi = &tp->napi[1];
0c1d0e2b 11742 }
fd2ce37f 11743 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11744
c76949a6
MC
11745 err = -EIO;
11746
4852a861 11747 tx_len = pktsz;
a20e9c62 11748 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11749 if (!skb)
11750 return -ENOMEM;
11751
c76949a6
MC
11752 tx_data = skb_put(skb, tx_len);
11753 memcpy(tx_data, tp->dev->dev_addr, 6);
11754 memset(tx_data + 6, 0x0, 8);
11755
4852a861 11756 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11757
28a45957 11758 if (tso_loopback) {
bb158d69
MC
11759 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11760
11761 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11762 TG3_TSO_TCP_OPT_LEN;
11763
11764 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11765 sizeof(tg3_tso_header));
11766 mss = TG3_TSO_MSS;
11767
11768 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11769 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11770
11771 /* Set the total length field in the IP header */
11772 iph->tot_len = htons((u16)(mss + hdr_len));
11773
11774 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11775 TXD_FLAG_CPU_POST_DMA);
11776
63c3a66f
JP
11777 if (tg3_flag(tp, HW_TSO_1) ||
11778 tg3_flag(tp, HW_TSO_2) ||
11779 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11780 struct tcphdr *th;
11781 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11782 th = (struct tcphdr *)&tx_data[val];
11783 th->check = 0;
11784 } else
11785 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11786
63c3a66f 11787 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11788 mss |= (hdr_len & 0xc) << 12;
11789 if (hdr_len & 0x10)
11790 base_flags |= 0x00000010;
11791 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11792 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11793 mss |= hdr_len << 9;
63c3a66f 11794 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11795 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11796 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11797 } else {
11798 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11799 }
11800
11801 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11802 } else {
11803 num_pkts = 1;
11804 data_off = ETH_HLEN;
c441b456
MC
11805
11806 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
11807 tx_len > VLAN_ETH_FRAME_LEN)
11808 base_flags |= TXD_FLAG_JMB_PKT;
bb158d69
MC
11809 }
11810
11811 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11812 tx_data[i] = (u8) (i & 0xff);
11813
f4188d8a
AD
11814 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11815 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11816 dev_kfree_skb(skb);
11817 return -EIO;
11818 }
c76949a6 11819
0d681b27
MC
11820 val = tnapi->tx_prod;
11821 tnapi->tx_buffers[val].skb = skb;
11822 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11823
c76949a6 11824 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11825 rnapi->coal_now);
c76949a6
MC
11826
11827 udelay(10);
11828
898a56f8 11829 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11830
84b67b27
MC
11831 budget = tg3_tx_avail(tnapi);
11832 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11833 base_flags | TXD_FLAG_END, mss, 0)) {
11834 tnapi->tx_buffers[val].skb = NULL;
11835 dev_kfree_skb(skb);
11836 return -EIO;
11837 }
c76949a6 11838
f3f3f27e 11839 tnapi->tx_prod++;
c76949a6 11840
6541b806
MC
11841 /* Sync BD data before updating mailbox */
11842 wmb();
11843
f3f3f27e
MC
11844 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11845 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11846
11847 udelay(10);
11848
303fc921
MC
11849 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11850 for (i = 0; i < 35; i++) {
c76949a6 11851 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11852 coal_now);
c76949a6
MC
11853
11854 udelay(10);
11855
898a56f8
MC
11856 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11857 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11858 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11859 (rx_idx == (rx_start_idx + num_pkts)))
11860 break;
11861 }
11862
ba1142e4 11863 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11864 dev_kfree_skb(skb);
11865
f3f3f27e 11866 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11867 goto out;
11868
11869 if (rx_idx != rx_start_idx + num_pkts)
11870 goto out;
11871
bb158d69
MC
11872 val = data_off;
11873 while (rx_idx != rx_start_idx) {
11874 desc = &rnapi->rx_rcb[rx_start_idx++];
11875 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11876 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11877
bb158d69
MC
11878 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11879 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11880 goto out;
c76949a6 11881
bb158d69
MC
11882 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11883 - ETH_FCS_LEN;
c76949a6 11884
28a45957 11885 if (!tso_loopback) {
bb158d69
MC
11886 if (rx_len != tx_len)
11887 goto out;
4852a861 11888
bb158d69
MC
11889 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11890 if (opaque_key != RXD_OPAQUE_RING_STD)
11891 goto out;
11892 } else {
11893 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11894 goto out;
11895 }
11896 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11897 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11898 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11899 goto out;
bb158d69 11900 }
4852a861 11901
bb158d69 11902 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11903 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11904 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11905 mapping);
11906 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11907 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11908 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11909 mapping);
11910 } else
11911 goto out;
c76949a6 11912
bb158d69
MC
11913 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11914 PCI_DMA_FROMDEVICE);
c76949a6 11915
9205fd9c 11916 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11917 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11918 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11919 goto out;
11920 }
c76949a6 11921 }
bb158d69 11922
c76949a6 11923 err = 0;
6aa20a22 11924
9205fd9c 11925 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11926out:
11927 return err;
11928}
11929
00c266b7
MC
11930#define TG3_STD_LOOPBACK_FAILED 1
11931#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11932#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11933#define TG3_LOOPBACK_FAILED \
11934 (TG3_STD_LOOPBACK_FAILED | \
11935 TG3_JMB_LOOPBACK_FAILED | \
11936 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11937
941ec90f 11938static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11939{
28a45957 11940 int err = -EIO;
2215e24c 11941 u32 eee_cap;
c441b456
MC
11942 u32 jmb_pkt_sz = 9000;
11943
11944 if (tp->dma_limit)
11945 jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
9f40dead 11946
ab789046
MC
11947 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11948 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11949
28a45957
MC
11950 if (!netif_running(tp->dev)) {
11951 data[0] = TG3_LOOPBACK_FAILED;
11952 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11953 if (do_extlpbk)
11954 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11955 goto done;
11956 }
11957
b9ec6c1b 11958 err = tg3_reset_hw(tp, 1);
ab789046 11959 if (err) {
28a45957
MC
11960 data[0] = TG3_LOOPBACK_FAILED;
11961 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11962 if (do_extlpbk)
11963 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11964 goto done;
11965 }
9f40dead 11966
63c3a66f 11967 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11968 int i;
11969
11970 /* Reroute all rx packets to the 1st queue */
11971 for (i = MAC_RSS_INDIR_TBL_0;
11972 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11973 tw32(i, 0x0);
11974 }
11975
6e01b20b
MC
11976 /* HW errata - mac loopback fails in some cases on 5780.
11977 * Normal traffic and PHY loopback are not affected by
11978 * errata. Also, the MAC loopback test is deprecated for
11979 * all newer ASIC revisions.
11980 */
11981 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11982 !tg3_flag(tp, CPMU_PRESENT)) {
11983 tg3_mac_loopback(tp, true);
9936bcf6 11984
28a45957
MC
11985 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11986 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11987
11988 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 11989 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
28a45957 11990 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11991
11992 tg3_mac_loopback(tp, false);
11993 }
4852a861 11994
f07e9af3 11995 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11996 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11997 int i;
11998
941ec90f 11999 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
12000
12001 /* Wait for link */
12002 for (i = 0; i < 100; i++) {
12003 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
12004 break;
12005 mdelay(1);
12006 }
12007
28a45957
MC
12008 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
12009 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 12010 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
12011 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
12012 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 12013 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12014 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
28a45957 12015 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 12016
941ec90f
MC
12017 if (do_extlpbk) {
12018 tg3_phy_lpbk_set(tp, 0, true);
12019
12020 /* All link indications report up, but the hardware
12021 * isn't really ready for about 20 msec. Double it
12022 * to be sure.
12023 */
12024 mdelay(40);
12025
12026 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
12027 data[2] |= TG3_STD_LOOPBACK_FAILED;
12028 if (tg3_flag(tp, TSO_CAPABLE) &&
12029 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
12030 data[2] |= TG3_TSO_LOOPBACK_FAILED;
12031 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
c441b456 12032 tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
941ec90f
MC
12033 data[2] |= TG3_JMB_LOOPBACK_FAILED;
12034 }
12035
5e5a7f37
MC
12036 /* Re-enable gphy autopowerdown. */
12037 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
12038 tg3_phy_toggle_apd(tp, true);
12039 }
6833c043 12040
941ec90f 12041 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 12042
ab789046
MC
12043done:
12044 tp->phy_flags |= eee_cap;
12045
9f40dead
MC
12046 return err;
12047}
12048
4cafd3f5
MC
12049static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
12050 u64 *data)
12051{
566f86ad 12052 struct tg3 *tp = netdev_priv(dev);
941ec90f 12053 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 12054
bed9829f
MC
12055 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
12056 tg3_power_up(tp)) {
12057 etest->flags |= ETH_TEST_FL_FAILED;
12058 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
12059 return;
12060 }
bc1c7567 12061
566f86ad
MC
12062 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
12063
12064 if (tg3_test_nvram(tp) != 0) {
12065 etest->flags |= ETH_TEST_FL_FAILED;
12066 data[0] = 1;
12067 }
941ec90f 12068 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
12069 etest->flags |= ETH_TEST_FL_FAILED;
12070 data[1] = 1;
12071 }
a71116d1 12072 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 12073 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
12074
12075 if (netif_running(dev)) {
b02fd9e3 12076 tg3_phy_stop(tp);
a71116d1 12077 tg3_netif_stop(tp);
bbe832c0
MC
12078 irq_sync = 1;
12079 }
a71116d1 12080
bbe832c0 12081 tg3_full_lock(tp, irq_sync);
a71116d1
MC
12082
12083 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 12084 err = tg3_nvram_lock(tp);
a71116d1 12085 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 12086 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 12087 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
12088 if (!err)
12089 tg3_nvram_unlock(tp);
a71116d1 12090
f07e9af3 12091 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
12092 tg3_phy_reset(tp);
12093
a71116d1
MC
12094 if (tg3_test_registers(tp) != 0) {
12095 etest->flags |= ETH_TEST_FL_FAILED;
12096 data[2] = 1;
12097 }
28a45957 12098
7942e1db
MC
12099 if (tg3_test_memory(tp) != 0) {
12100 etest->flags |= ETH_TEST_FL_FAILED;
12101 data[3] = 1;
12102 }
28a45957 12103
941ec90f
MC
12104 if (doextlpbk)
12105 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
12106
12107 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 12108 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 12109
f47c11ee
DM
12110 tg3_full_unlock(tp);
12111
d4bc3927
MC
12112 if (tg3_test_interrupt(tp) != 0) {
12113 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 12114 data[7] = 1;
d4bc3927 12115 }
f47c11ee
DM
12116
12117 tg3_full_lock(tp, 0);
d4bc3927 12118
a71116d1
MC
12119 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12120 if (netif_running(dev)) {
63c3a66f 12121 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
12122 err2 = tg3_restart_hw(tp, 1);
12123 if (!err2)
b9ec6c1b 12124 tg3_netif_start(tp);
a71116d1 12125 }
f47c11ee
DM
12126
12127 tg3_full_unlock(tp);
b02fd9e3
MC
12128
12129 if (irq_sync && !err2)
12130 tg3_phy_start(tp);
a71116d1 12131 }
80096068 12132 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 12133 tg3_power_down(tp);
bc1c7567 12134
4cafd3f5
MC
12135}
12136
1da177e4
LT
12137static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12138{
12139 struct mii_ioctl_data *data = if_mii(ifr);
12140 struct tg3 *tp = netdev_priv(dev);
12141 int err;
12142
63c3a66f 12143 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 12144 struct phy_device *phydev;
f07e9af3 12145 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12146 return -EAGAIN;
3f0e3ad7 12147 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 12148 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
12149 }
12150
33f401ae 12151 switch (cmd) {
1da177e4 12152 case SIOCGMIIPHY:
882e9793 12153 data->phy_id = tp->phy_addr;
1da177e4
LT
12154
12155 /* fallthru */
12156 case SIOCGMIIREG: {
12157 u32 mii_regval;
12158
f07e9af3 12159 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12160 break; /* We have no PHY */
12161
34eea5ac 12162 if (!netif_running(dev))
bc1c7567
MC
12163 return -EAGAIN;
12164
f47c11ee 12165 spin_lock_bh(&tp->lock);
1da177e4 12166 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 12167 spin_unlock_bh(&tp->lock);
1da177e4
LT
12168
12169 data->val_out = mii_regval;
12170
12171 return err;
12172 }
12173
12174 case SIOCSMIIREG:
f07e9af3 12175 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12176 break; /* We have no PHY */
12177
34eea5ac 12178 if (!netif_running(dev))
bc1c7567
MC
12179 return -EAGAIN;
12180
f47c11ee 12181 spin_lock_bh(&tp->lock);
1da177e4 12182 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 12183 spin_unlock_bh(&tp->lock);
1da177e4
LT
12184
12185 return err;
12186
12187 default:
12188 /* do nothing */
12189 break;
12190 }
12191 return -EOPNOTSUPP;
12192}
12193
15f9850d
DM
12194static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12195{
12196 struct tg3 *tp = netdev_priv(dev);
12197
12198 memcpy(ec, &tp->coal, sizeof(*ec));
12199 return 0;
12200}
12201
d244c892
MC
12202static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12203{
12204 struct tg3 *tp = netdev_priv(dev);
12205 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
12206 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
12207
63c3a66f 12208 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
12209 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
12210 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
12211 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
12212 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
12213 }
12214
12215 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
12216 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
12217 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
12218 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
12219 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
12220 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
12221 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
12222 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
12223 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
12224 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
12225 return -EINVAL;
12226
12227 /* No rx interrupts will be generated if both are zero */
12228 if ((ec->rx_coalesce_usecs == 0) &&
12229 (ec->rx_max_coalesced_frames == 0))
12230 return -EINVAL;
12231
12232 /* No tx interrupts will be generated if both are zero */
12233 if ((ec->tx_coalesce_usecs == 0) &&
12234 (ec->tx_max_coalesced_frames == 0))
12235 return -EINVAL;
12236
12237 /* Only copy relevant parameters, ignore all others. */
12238 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
12239 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
12240 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
12241 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
12242 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
12243 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
12244 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
12245 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
12246 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
12247
12248 if (netif_running(dev)) {
12249 tg3_full_lock(tp, 0);
12250 __tg3_set_coalesce(tp, &tp->coal);
12251 tg3_full_unlock(tp);
12252 }
12253 return 0;
12254}
12255
7282d491 12256static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
12257 .get_settings = tg3_get_settings,
12258 .set_settings = tg3_set_settings,
12259 .get_drvinfo = tg3_get_drvinfo,
12260 .get_regs_len = tg3_get_regs_len,
12261 .get_regs = tg3_get_regs,
12262 .get_wol = tg3_get_wol,
12263 .set_wol = tg3_set_wol,
12264 .get_msglevel = tg3_get_msglevel,
12265 .set_msglevel = tg3_set_msglevel,
12266 .nway_reset = tg3_nway_reset,
12267 .get_link = ethtool_op_get_link,
12268 .get_eeprom_len = tg3_get_eeprom_len,
12269 .get_eeprom = tg3_get_eeprom,
12270 .set_eeprom = tg3_set_eeprom,
12271 .get_ringparam = tg3_get_ringparam,
12272 .set_ringparam = tg3_set_ringparam,
12273 .get_pauseparam = tg3_get_pauseparam,
12274 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 12275 .self_test = tg3_self_test,
1da177e4 12276 .get_strings = tg3_get_strings,
81b8709c 12277 .set_phys_id = tg3_set_phys_id,
1da177e4 12278 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 12279 .get_coalesce = tg3_get_coalesce,
d244c892 12280 .set_coalesce = tg3_set_coalesce,
b9f2c044 12281 .get_sset_count = tg3_get_sset_count,
90415477
MC
12282 .get_rxnfc = tg3_get_rxnfc,
12283 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
12284 .get_rxfh_indir = tg3_get_rxfh_indir,
12285 .set_rxfh_indir = tg3_set_rxfh_indir,
3f847490 12286 .get_ts_info = ethtool_op_get_ts_info,
1da177e4
LT
12287};
12288
b4017c53
DM
12289static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
12290 struct rtnl_link_stats64 *stats)
12291{
12292 struct tg3 *tp = netdev_priv(dev);
12293
12294 if (!tp->hw_stats)
12295 return &tp->net_stats_prev;
12296
12297 spin_lock_bh(&tp->lock);
12298 tg3_get_nstats(tp, stats);
12299 spin_unlock_bh(&tp->lock);
12300
12301 return stats;
12302}
12303
ccd5ba9d
MC
12304static void tg3_set_rx_mode(struct net_device *dev)
12305{
12306 struct tg3 *tp = netdev_priv(dev);
12307
12308 if (!netif_running(dev))
12309 return;
12310
12311 tg3_full_lock(tp, 0);
12312 __tg3_set_rx_mode(dev);
12313 tg3_full_unlock(tp);
12314}
12315
faf1627a
MC
12316static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
12317 int new_mtu)
12318{
12319 dev->mtu = new_mtu;
12320
12321 if (new_mtu > ETH_DATA_LEN) {
12322 if (tg3_flag(tp, 5780_CLASS)) {
12323 netdev_update_features(dev);
12324 tg3_flag_clear(tp, TSO_CAPABLE);
12325 } else {
12326 tg3_flag_set(tp, JUMBO_RING_ENABLE);
12327 }
12328 } else {
12329 if (tg3_flag(tp, 5780_CLASS)) {
12330 tg3_flag_set(tp, TSO_CAPABLE);
12331 netdev_update_features(dev);
12332 }
12333 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
12334 }
12335}
12336
12337static int tg3_change_mtu(struct net_device *dev, int new_mtu)
12338{
12339 struct tg3 *tp = netdev_priv(dev);
2fae5e36 12340 int err, reset_phy = 0;
faf1627a
MC
12341
12342 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
12343 return -EINVAL;
12344
12345 if (!netif_running(dev)) {
12346 /* We'll just catch it later when the
12347 * device is up'd.
12348 */
12349 tg3_set_mtu(dev, tp, new_mtu);
12350 return 0;
12351 }
12352
12353 tg3_phy_stop(tp);
12354
12355 tg3_netif_stop(tp);
12356
12357 tg3_full_lock(tp, 1);
12358
12359 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12360
12361 tg3_set_mtu(dev, tp, new_mtu);
12362
2fae5e36
MC
12363 /* Reset PHY, otherwise the read DMA engine will be in a mode that
12364 * breaks all requests to 256 bytes.
12365 */
12366 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
12367 reset_phy = 1;
12368
12369 err = tg3_restart_hw(tp, reset_phy);
faf1627a
MC
12370
12371 if (!err)
12372 tg3_netif_start(tp);
12373
12374 tg3_full_unlock(tp);
12375
12376 if (!err)
12377 tg3_phy_start(tp);
12378
12379 return err;
12380}
12381
12382static const struct net_device_ops tg3_netdev_ops = {
12383 .ndo_open = tg3_open,
12384 .ndo_stop = tg3_close,
12385 .ndo_start_xmit = tg3_start_xmit,
12386 .ndo_get_stats64 = tg3_get_stats64,
12387 .ndo_validate_addr = eth_validate_addr,
12388 .ndo_set_rx_mode = tg3_set_rx_mode,
12389 .ndo_set_mac_address = tg3_set_mac_addr,
12390 .ndo_do_ioctl = tg3_ioctl,
12391 .ndo_tx_timeout = tg3_tx_timeout,
12392 .ndo_change_mtu = tg3_change_mtu,
12393 .ndo_fix_features = tg3_fix_features,
12394 .ndo_set_features = tg3_set_features,
12395#ifdef CONFIG_NET_POLL_CONTROLLER
12396 .ndo_poll_controller = tg3_poll_controller,
12397#endif
12398};
12399
1da177e4
LT
12400static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
12401{
1b27777a 12402 u32 cursize, val, magic;
1da177e4
LT
12403
12404 tp->nvram_size = EEPROM_CHIP_SIZE;
12405
e4f34110 12406 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
12407 return;
12408
b16250e3
MC
12409 if ((magic != TG3_EEPROM_MAGIC) &&
12410 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
12411 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
12412 return;
12413
12414 /*
12415 * Size the chip by reading offsets at increasing powers of two.
12416 * When we encounter our validation signature, we know the addressing
12417 * has wrapped around, and thus have our chip size.
12418 */
1b27777a 12419 cursize = 0x10;
1da177e4
LT
12420
12421 while (cursize < tp->nvram_size) {
e4f34110 12422 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
12423 return;
12424
1820180b 12425 if (val == magic)
1da177e4
LT
12426 break;
12427
12428 cursize <<= 1;
12429 }
12430
12431 tp->nvram_size = cursize;
12432}
6aa20a22 12433
1da177e4
LT
12434static void __devinit tg3_get_nvram_size(struct tg3 *tp)
12435{
12436 u32 val;
12437
63c3a66f 12438 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
12439 return;
12440
12441 /* Selfboot format */
1820180b 12442 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
12443 tg3_get_eeprom_size(tp);
12444 return;
12445 }
12446
6d348f2c 12447 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 12448 if (val != 0) {
6d348f2c
MC
12449 /* This is confusing. We want to operate on the
12450 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12451 * call will read from NVRAM and byteswap the data
12452 * according to the byteswapping settings for all
12453 * other register accesses. This ensures the data we
12454 * want will always reside in the lower 16-bits.
12455 * However, the data in NVRAM is in LE format, which
12456 * means the data from the NVRAM read will always be
12457 * opposite the endianness of the CPU. The 16-bit
12458 * byteswap then brings the data to CPU endianness.
12459 */
12460 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12461 return;
12462 }
12463 }
fd1122a2 12464 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12465}
12466
12467static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12468{
12469 u32 nvcfg1;
12470
12471 nvcfg1 = tr32(NVRAM_CFG1);
12472 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12473 tg3_flag_set(tp, FLASH);
8590a603 12474 } else {
1da177e4
LT
12475 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12476 tw32(NVRAM_CFG1, nvcfg1);
12477 }
12478
6ff6f81d 12479 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12480 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12481 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12482 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12483 tp->nvram_jedecnum = JEDEC_ATMEL;
12484 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12485 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12486 break;
12487 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12488 tp->nvram_jedecnum = JEDEC_ATMEL;
12489 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12490 break;
12491 case FLASH_VENDOR_ATMEL_EEPROM:
12492 tp->nvram_jedecnum = JEDEC_ATMEL;
12493 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12494 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12495 break;
12496 case FLASH_VENDOR_ST:
12497 tp->nvram_jedecnum = JEDEC_ST;
12498 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12499 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12500 break;
12501 case FLASH_VENDOR_SAIFUN:
12502 tp->nvram_jedecnum = JEDEC_SAIFUN;
12503 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12504 break;
12505 case FLASH_VENDOR_SST_SMALL:
12506 case FLASH_VENDOR_SST_LARGE:
12507 tp->nvram_jedecnum = JEDEC_SST;
12508 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12509 break;
1da177e4 12510 }
8590a603 12511 } else {
1da177e4
LT
12512 tp->nvram_jedecnum = JEDEC_ATMEL;
12513 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12514 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12515 }
12516}
12517
a1b950d5
MC
12518static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12519{
12520 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12521 case FLASH_5752PAGE_SIZE_256:
12522 tp->nvram_pagesize = 256;
12523 break;
12524 case FLASH_5752PAGE_SIZE_512:
12525 tp->nvram_pagesize = 512;
12526 break;
12527 case FLASH_5752PAGE_SIZE_1K:
12528 tp->nvram_pagesize = 1024;
12529 break;
12530 case FLASH_5752PAGE_SIZE_2K:
12531 tp->nvram_pagesize = 2048;
12532 break;
12533 case FLASH_5752PAGE_SIZE_4K:
12534 tp->nvram_pagesize = 4096;
12535 break;
12536 case FLASH_5752PAGE_SIZE_264:
12537 tp->nvram_pagesize = 264;
12538 break;
12539 case FLASH_5752PAGE_SIZE_528:
12540 tp->nvram_pagesize = 528;
12541 break;
12542 }
12543}
12544
361b4ac2
MC
12545static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12546{
12547 u32 nvcfg1;
12548
12549 nvcfg1 = tr32(NVRAM_CFG1);
12550
e6af301b
MC
12551 /* NVRAM protection for TPM */
12552 if (nvcfg1 & (1 << 27))
63c3a66f 12553 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12554
361b4ac2 12555 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12556 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12557 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12558 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12559 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12560 break;
12561 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12562 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12563 tg3_flag_set(tp, NVRAM_BUFFERED);
12564 tg3_flag_set(tp, FLASH);
8590a603
MC
12565 break;
12566 case FLASH_5752VENDOR_ST_M45PE10:
12567 case FLASH_5752VENDOR_ST_M45PE20:
12568 case FLASH_5752VENDOR_ST_M45PE40:
12569 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12570 tg3_flag_set(tp, NVRAM_BUFFERED);
12571 tg3_flag_set(tp, FLASH);
8590a603 12572 break;
361b4ac2
MC
12573 }
12574
63c3a66f 12575 if (tg3_flag(tp, FLASH)) {
a1b950d5 12576 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12577 } else {
361b4ac2
MC
12578 /* For eeprom, set pagesize to maximum eeprom size */
12579 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12580
12581 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12582 tw32(NVRAM_CFG1, nvcfg1);
12583 }
12584}
12585
d3c7b886
MC
12586static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12587{
989a9d23 12588 u32 nvcfg1, protect = 0;
d3c7b886
MC
12589
12590 nvcfg1 = tr32(NVRAM_CFG1);
12591
12592 /* NVRAM protection for TPM */
989a9d23 12593 if (nvcfg1 & (1 << 27)) {
63c3a66f 12594 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12595 protect = 1;
12596 }
d3c7b886 12597
989a9d23
MC
12598 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12599 switch (nvcfg1) {
8590a603
MC
12600 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12601 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12602 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12603 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12604 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12605 tg3_flag_set(tp, NVRAM_BUFFERED);
12606 tg3_flag_set(tp, FLASH);
8590a603
MC
12607 tp->nvram_pagesize = 264;
12608 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12609 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12610 tp->nvram_size = (protect ? 0x3e200 :
12611 TG3_NVRAM_SIZE_512KB);
12612 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12613 tp->nvram_size = (protect ? 0x1f200 :
12614 TG3_NVRAM_SIZE_256KB);
12615 else
12616 tp->nvram_size = (protect ? 0x1f200 :
12617 TG3_NVRAM_SIZE_128KB);
12618 break;
12619 case FLASH_5752VENDOR_ST_M45PE10:
12620 case FLASH_5752VENDOR_ST_M45PE20:
12621 case FLASH_5752VENDOR_ST_M45PE40:
12622 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12623 tg3_flag_set(tp, NVRAM_BUFFERED);
12624 tg3_flag_set(tp, FLASH);
8590a603
MC
12625 tp->nvram_pagesize = 256;
12626 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12627 tp->nvram_size = (protect ?
12628 TG3_NVRAM_SIZE_64KB :
12629 TG3_NVRAM_SIZE_128KB);
12630 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12631 tp->nvram_size = (protect ?
12632 TG3_NVRAM_SIZE_64KB :
12633 TG3_NVRAM_SIZE_256KB);
12634 else
12635 tp->nvram_size = (protect ?
12636 TG3_NVRAM_SIZE_128KB :
12637 TG3_NVRAM_SIZE_512KB);
12638 break;
d3c7b886
MC
12639 }
12640}
12641
1b27777a
MC
12642static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12643{
12644 u32 nvcfg1;
12645
12646 nvcfg1 = tr32(NVRAM_CFG1);
12647
12648 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12649 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12650 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12651 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12652 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12653 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12654 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12655 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12656
8590a603
MC
12657 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12658 tw32(NVRAM_CFG1, nvcfg1);
12659 break;
12660 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12661 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12662 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12663 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12664 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12665 tg3_flag_set(tp, NVRAM_BUFFERED);
12666 tg3_flag_set(tp, FLASH);
8590a603
MC
12667 tp->nvram_pagesize = 264;
12668 break;
12669 case FLASH_5752VENDOR_ST_M45PE10:
12670 case FLASH_5752VENDOR_ST_M45PE20:
12671 case FLASH_5752VENDOR_ST_M45PE40:
12672 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12673 tg3_flag_set(tp, NVRAM_BUFFERED);
12674 tg3_flag_set(tp, FLASH);
8590a603
MC
12675 tp->nvram_pagesize = 256;
12676 break;
1b27777a
MC
12677 }
12678}
12679
6b91fa02
MC
12680static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12681{
12682 u32 nvcfg1, protect = 0;
12683
12684 nvcfg1 = tr32(NVRAM_CFG1);
12685
12686 /* NVRAM protection for TPM */
12687 if (nvcfg1 & (1 << 27)) {
63c3a66f 12688 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12689 protect = 1;
12690 }
12691
12692 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12693 switch (nvcfg1) {
8590a603
MC
12694 case FLASH_5761VENDOR_ATMEL_ADB021D:
12695 case FLASH_5761VENDOR_ATMEL_ADB041D:
12696 case FLASH_5761VENDOR_ATMEL_ADB081D:
12697 case FLASH_5761VENDOR_ATMEL_ADB161D:
12698 case FLASH_5761VENDOR_ATMEL_MDB021D:
12699 case FLASH_5761VENDOR_ATMEL_MDB041D:
12700 case FLASH_5761VENDOR_ATMEL_MDB081D:
12701 case FLASH_5761VENDOR_ATMEL_MDB161D:
12702 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12703 tg3_flag_set(tp, NVRAM_BUFFERED);
12704 tg3_flag_set(tp, FLASH);
12705 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12706 tp->nvram_pagesize = 256;
12707 break;
12708 case FLASH_5761VENDOR_ST_A_M45PE20:
12709 case FLASH_5761VENDOR_ST_A_M45PE40:
12710 case FLASH_5761VENDOR_ST_A_M45PE80:
12711 case FLASH_5761VENDOR_ST_A_M45PE16:
12712 case FLASH_5761VENDOR_ST_M_M45PE20:
12713 case FLASH_5761VENDOR_ST_M_M45PE40:
12714 case FLASH_5761VENDOR_ST_M_M45PE80:
12715 case FLASH_5761VENDOR_ST_M_M45PE16:
12716 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12717 tg3_flag_set(tp, NVRAM_BUFFERED);
12718 tg3_flag_set(tp, FLASH);
8590a603
MC
12719 tp->nvram_pagesize = 256;
12720 break;
6b91fa02
MC
12721 }
12722
12723 if (protect) {
12724 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12725 } else {
12726 switch (nvcfg1) {
8590a603
MC
12727 case FLASH_5761VENDOR_ATMEL_ADB161D:
12728 case FLASH_5761VENDOR_ATMEL_MDB161D:
12729 case FLASH_5761VENDOR_ST_A_M45PE16:
12730 case FLASH_5761VENDOR_ST_M_M45PE16:
12731 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12732 break;
12733 case FLASH_5761VENDOR_ATMEL_ADB081D:
12734 case FLASH_5761VENDOR_ATMEL_MDB081D:
12735 case FLASH_5761VENDOR_ST_A_M45PE80:
12736 case FLASH_5761VENDOR_ST_M_M45PE80:
12737 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12738 break;
12739 case FLASH_5761VENDOR_ATMEL_ADB041D:
12740 case FLASH_5761VENDOR_ATMEL_MDB041D:
12741 case FLASH_5761VENDOR_ST_A_M45PE40:
12742 case FLASH_5761VENDOR_ST_M_M45PE40:
12743 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12744 break;
12745 case FLASH_5761VENDOR_ATMEL_ADB021D:
12746 case FLASH_5761VENDOR_ATMEL_MDB021D:
12747 case FLASH_5761VENDOR_ST_A_M45PE20:
12748 case FLASH_5761VENDOR_ST_M_M45PE20:
12749 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12750 break;
6b91fa02
MC
12751 }
12752 }
12753}
12754
b5d3772c
MC
12755static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12756{
12757 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12758 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12759 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12760}
12761
321d32a0
MC
12762static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12763{
12764 u32 nvcfg1;
12765
12766 nvcfg1 = tr32(NVRAM_CFG1);
12767
12768 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12769 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12770 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12771 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12772 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12773 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12774
12775 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12776 tw32(NVRAM_CFG1, nvcfg1);
12777 return;
12778 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12779 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12780 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12781 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12782 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12783 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12784 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12785 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12786 tg3_flag_set(tp, NVRAM_BUFFERED);
12787 tg3_flag_set(tp, FLASH);
321d32a0
MC
12788
12789 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12790 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12791 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12792 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12793 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12794 break;
12795 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12796 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12797 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12798 break;
12799 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12800 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12801 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12802 break;
12803 }
12804 break;
12805 case FLASH_5752VENDOR_ST_M45PE10:
12806 case FLASH_5752VENDOR_ST_M45PE20:
12807 case FLASH_5752VENDOR_ST_M45PE40:
12808 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12809 tg3_flag_set(tp, NVRAM_BUFFERED);
12810 tg3_flag_set(tp, FLASH);
321d32a0
MC
12811
12812 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12813 case FLASH_5752VENDOR_ST_M45PE10:
12814 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12815 break;
12816 case FLASH_5752VENDOR_ST_M45PE20:
12817 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12818 break;
12819 case FLASH_5752VENDOR_ST_M45PE40:
12820 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12821 break;
12822 }
12823 break;
12824 default:
63c3a66f 12825 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12826 return;
12827 }
12828
a1b950d5
MC
12829 tg3_nvram_get_pagesize(tp, nvcfg1);
12830 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12831 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12832}
12833
12834
12835static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12836{
12837 u32 nvcfg1;
12838
12839 nvcfg1 = tr32(NVRAM_CFG1);
12840
12841 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12842 case FLASH_5717VENDOR_ATMEL_EEPROM:
12843 case FLASH_5717VENDOR_MICRO_EEPROM:
12844 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12845 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12846 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12847
12848 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12849 tw32(NVRAM_CFG1, nvcfg1);
12850 return;
12851 case FLASH_5717VENDOR_ATMEL_MDB011D:
12852 case FLASH_5717VENDOR_ATMEL_ADB011B:
12853 case FLASH_5717VENDOR_ATMEL_ADB011D:
12854 case FLASH_5717VENDOR_ATMEL_MDB021D:
12855 case FLASH_5717VENDOR_ATMEL_ADB021B:
12856 case FLASH_5717VENDOR_ATMEL_ADB021D:
12857 case FLASH_5717VENDOR_ATMEL_45USPT:
12858 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12859 tg3_flag_set(tp, NVRAM_BUFFERED);
12860 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12861
12862 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12863 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12864 /* Detect size with tg3_nvram_get_size() */
12865 break;
a1b950d5
MC
12866 case FLASH_5717VENDOR_ATMEL_ADB021B:
12867 case FLASH_5717VENDOR_ATMEL_ADB021D:
12868 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12869 break;
12870 default:
12871 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12872 break;
12873 }
321d32a0 12874 break;
a1b950d5
MC
12875 case FLASH_5717VENDOR_ST_M_M25PE10:
12876 case FLASH_5717VENDOR_ST_A_M25PE10:
12877 case FLASH_5717VENDOR_ST_M_M45PE10:
12878 case FLASH_5717VENDOR_ST_A_M45PE10:
12879 case FLASH_5717VENDOR_ST_M_M25PE20:
12880 case FLASH_5717VENDOR_ST_A_M25PE20:
12881 case FLASH_5717VENDOR_ST_M_M45PE20:
12882 case FLASH_5717VENDOR_ST_A_M45PE20:
12883 case FLASH_5717VENDOR_ST_25USPT:
12884 case FLASH_5717VENDOR_ST_45USPT:
12885 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12886 tg3_flag_set(tp, NVRAM_BUFFERED);
12887 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12888
12889 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12890 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12891 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12892 /* Detect size with tg3_nvram_get_size() */
12893 break;
12894 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12895 case FLASH_5717VENDOR_ST_A_M45PE20:
12896 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12897 break;
12898 default:
12899 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12900 break;
12901 }
321d32a0 12902 break;
a1b950d5 12903 default:
63c3a66f 12904 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12905 return;
321d32a0 12906 }
a1b950d5
MC
12907
12908 tg3_nvram_get_pagesize(tp, nvcfg1);
12909 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12910 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12911}
12912
9b91b5f1
MC
12913static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12914{
12915 u32 nvcfg1, nvmpinstrp;
12916
12917 nvcfg1 = tr32(NVRAM_CFG1);
12918 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12919
12920 switch (nvmpinstrp) {
12921 case FLASH_5720_EEPROM_HD:
12922 case FLASH_5720_EEPROM_LD:
12923 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12924 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12925
12926 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12927 tw32(NVRAM_CFG1, nvcfg1);
12928 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12929 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12930 else
12931 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12932 return;
12933 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12934 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12935 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12936 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12937 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12938 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12939 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12940 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12941 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12942 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12943 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12944 case FLASH_5720VENDOR_ATMEL_45USPT:
12945 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12946 tg3_flag_set(tp, NVRAM_BUFFERED);
12947 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12948
12949 switch (nvmpinstrp) {
12950 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12951 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12952 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12953 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12954 break;
12955 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12956 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12957 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12958 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12959 break;
12960 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12961 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12962 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12963 break;
12964 default:
12965 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12966 break;
12967 }
12968 break;
12969 case FLASH_5720VENDOR_M_ST_M25PE10:
12970 case FLASH_5720VENDOR_M_ST_M45PE10:
12971 case FLASH_5720VENDOR_A_ST_M25PE10:
12972 case FLASH_5720VENDOR_A_ST_M45PE10:
12973 case FLASH_5720VENDOR_M_ST_M25PE20:
12974 case FLASH_5720VENDOR_M_ST_M45PE20:
12975 case FLASH_5720VENDOR_A_ST_M25PE20:
12976 case FLASH_5720VENDOR_A_ST_M45PE20:
12977 case FLASH_5720VENDOR_M_ST_M25PE40:
12978 case FLASH_5720VENDOR_M_ST_M45PE40:
12979 case FLASH_5720VENDOR_A_ST_M25PE40:
12980 case FLASH_5720VENDOR_A_ST_M45PE40:
12981 case FLASH_5720VENDOR_M_ST_M25PE80:
12982 case FLASH_5720VENDOR_M_ST_M45PE80:
12983 case FLASH_5720VENDOR_A_ST_M25PE80:
12984 case FLASH_5720VENDOR_A_ST_M45PE80:
12985 case FLASH_5720VENDOR_ST_25USPT:
12986 case FLASH_5720VENDOR_ST_45USPT:
12987 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12988 tg3_flag_set(tp, NVRAM_BUFFERED);
12989 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12990
12991 switch (nvmpinstrp) {
12992 case FLASH_5720VENDOR_M_ST_M25PE20:
12993 case FLASH_5720VENDOR_M_ST_M45PE20:
12994 case FLASH_5720VENDOR_A_ST_M25PE20:
12995 case FLASH_5720VENDOR_A_ST_M45PE20:
12996 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12997 break;
12998 case FLASH_5720VENDOR_M_ST_M25PE40:
12999 case FLASH_5720VENDOR_M_ST_M45PE40:
13000 case FLASH_5720VENDOR_A_ST_M25PE40:
13001 case FLASH_5720VENDOR_A_ST_M45PE40:
13002 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
13003 break;
13004 case FLASH_5720VENDOR_M_ST_M25PE80:
13005 case FLASH_5720VENDOR_M_ST_M45PE80:
13006 case FLASH_5720VENDOR_A_ST_M25PE80:
13007 case FLASH_5720VENDOR_A_ST_M45PE80:
13008 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
13009 break;
13010 default:
13011 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
13012 break;
13013 }
13014 break;
13015 default:
63c3a66f 13016 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
13017 return;
13018 }
13019
13020 tg3_nvram_get_pagesize(tp, nvcfg1);
13021 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 13022 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
13023}
13024
1da177e4
LT
13025/* Chips other than 5700/5701 use the NVRAM for fetching info. */
13026static void __devinit tg3_nvram_init(struct tg3 *tp)
13027{
1da177e4
LT
13028 tw32_f(GRC_EEPROM_ADDR,
13029 (EEPROM_ADDR_FSM_RESET |
13030 (EEPROM_DEFAULT_CLOCK_PERIOD <<
13031 EEPROM_ADDR_CLKPERD_SHIFT)));
13032
9d57f01c 13033 msleep(1);
1da177e4
LT
13034
13035 /* Enable seeprom accesses. */
13036 tw32_f(GRC_LOCAL_CTRL,
13037 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
13038 udelay(100);
13039
13040 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13041 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 13042 tg3_flag_set(tp, NVRAM);
1da177e4 13043
ec41c7df 13044 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
13045 netdev_warn(tp->dev,
13046 "Cannot get nvram lock, %s failed\n",
05dbe005 13047 __func__);
ec41c7df
MC
13048 return;
13049 }
e6af301b 13050 tg3_enable_nvram_access(tp);
1da177e4 13051
989a9d23
MC
13052 tp->nvram_size = 0;
13053
361b4ac2
MC
13054 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13055 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
13056 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13057 tg3_get_5755_nvram_info(tp);
d30cdd28 13058 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
13059 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13060 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 13061 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
13062 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
13063 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
13064 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13065 tg3_get_5906_nvram_info(tp);
b703df6f 13066 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 13067 tg3_flag(tp, 57765_CLASS))
321d32a0 13068 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
13069 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13070 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 13071 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
13072 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
13073 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
13074 else
13075 tg3_get_nvram_info(tp);
13076
989a9d23
MC
13077 if (tp->nvram_size == 0)
13078 tg3_get_nvram_size(tp);
1da177e4 13079
e6af301b 13080 tg3_disable_nvram_access(tp);
381291b7 13081 tg3_nvram_unlock(tp);
1da177e4
LT
13082
13083 } else {
63c3a66f
JP
13084 tg3_flag_clear(tp, NVRAM);
13085 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
13086
13087 tg3_get_eeprom_size(tp);
13088 }
13089}
13090
1da177e4
LT
13091struct subsys_tbl_ent {
13092 u16 subsys_vendor, subsys_devid;
13093 u32 phy_id;
13094};
13095
24daf2b0 13096static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 13097 /* Broadcom boards. */
24daf2b0 13098 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13099 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 13100 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13101 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 13102 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13103 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
13104 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13105 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
13106 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13107 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 13108 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13109 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13110 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13111 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
13112 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13113 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 13114 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13115 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 13116 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13117 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 13118 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13119 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
13120
13121 /* 3com boards. */
24daf2b0 13122 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13123 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 13124 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13125 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13126 { TG3PCI_SUBVENDOR_ID_3COM,
13127 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
13128 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13129 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 13130 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13131 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13132
13133 /* DELL boards. */
24daf2b0 13134 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13135 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 13136 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13137 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 13138 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13139 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 13140 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13141 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
13142
13143 /* Compaq boards. */
24daf2b0 13144 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13145 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 13146 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13147 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13148 { TG3PCI_SUBVENDOR_ID_COMPAQ,
13149 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
13150 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13151 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 13152 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13153 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13154
13155 /* IBM boards. */
24daf2b0
MC
13156 { TG3PCI_SUBVENDOR_ID_IBM,
13157 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
13158};
13159
24daf2b0 13160static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
13161{
13162 int i;
13163
13164 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
13165 if ((subsys_id_to_phy_id[i].subsys_vendor ==
13166 tp->pdev->subsystem_vendor) &&
13167 (subsys_id_to_phy_id[i].subsys_devid ==
13168 tp->pdev->subsystem_device))
13169 return &subsys_id_to_phy_id[i];
13170 }
13171 return NULL;
13172}
13173
7d0c41ef 13174static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 13175{
1da177e4 13176 u32 val;
f49639e6 13177
79eb6904 13178 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
13179 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13180
a85feb8c 13181 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
13182 tg3_flag_set(tp, EEPROM_WRITE_PROT);
13183 tg3_flag_set(tp, WOL_CAP);
72b845e0 13184
b5d3772c 13185 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 13186 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
13187 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13188 tg3_flag_set(tp, IS_NIC);
9d26e213 13189 }
0527ba35
MC
13190 val = tr32(VCPU_CFGSHDW);
13191 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 13192 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 13193 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 13194 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 13195 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13196 device_set_wakeup_enable(&tp->pdev->dev, true);
13197 }
05ac4cb7 13198 goto done;
b5d3772c
MC
13199 }
13200
1da177e4
LT
13201 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13202 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13203 u32 nic_cfg, led_cfg;
a9daf367 13204 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 13205 int eeprom_phy_serdes = 0;
1da177e4
LT
13206
13207 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13208 tp->nic_sram_data_cfg = nic_cfg;
13209
13210 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13211 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13212 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13213 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13214 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13215 (ver > 0) && (ver < 0x100))
13216 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13217
a9daf367
MC
13218 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13219 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13220
1da177e4
LT
13221 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13222 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13223 eeprom_phy_serdes = 1;
13224
13225 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13226 if (nic_phy_id != 0) {
13227 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13228 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13229
13230 eeprom_phy_id = (id1 >> 16) << 10;
13231 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13232 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13233 } else
13234 eeprom_phy_id = 0;
13235
7d0c41ef 13236 tp->phy_id = eeprom_phy_id;
747e8f8b 13237 if (eeprom_phy_serdes) {
63c3a66f 13238 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13239 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13240 else
f07e9af3 13241 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13242 }
7d0c41ef 13243
63c3a66f 13244 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13245 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13246 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13247 else
1da177e4
LT
13248 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13249
13250 switch (led_cfg) {
13251 default:
13252 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13253 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13254 break;
13255
13256 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13257 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13258 break;
13259
13260 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13261 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13262
13263 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13264 * read on some older 5700/5701 bootcode.
13265 */
13266 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13267 ASIC_REV_5700 ||
13268 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13269 ASIC_REV_5701)
13270 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13271
1da177e4
LT
13272 break;
13273
13274 case SHASTA_EXT_LED_SHARED:
13275 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13276 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13277 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13278 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13279 LED_CTRL_MODE_PHY_2);
13280 break;
13281
13282 case SHASTA_EXT_LED_MAC:
13283 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13284 break;
13285
13286 case SHASTA_EXT_LED_COMBO:
13287 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13288 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13289 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13290 LED_CTRL_MODE_PHY_2);
13291 break;
13292
855e1111 13293 }
1da177e4
LT
13294
13295 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13297 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13298 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13299
b2a5c19c
MC
13300 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13301 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13302
9d26e213 13303 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13304 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13305 if ((tp->pdev->subsystem_vendor ==
13306 PCI_VENDOR_ID_ARIMA) &&
13307 (tp->pdev->subsystem_device == 0x205a ||
13308 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13309 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13310 } else {
63c3a66f
JP
13311 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13312 tg3_flag_set(tp, IS_NIC);
9d26e213 13313 }
1da177e4
LT
13314
13315 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13316 tg3_flag_set(tp, ENABLE_ASF);
13317 if (tg3_flag(tp, 5750_PLUS))
13318 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13319 }
b2b98d4a
MC
13320
13321 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13322 tg3_flag(tp, 5750_PLUS))
13323 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13324
f07e9af3 13325 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13326 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13327 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13328
63c3a66f 13329 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13330 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13331 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13332 device_set_wakeup_enable(&tp->pdev->dev, true);
13333 }
0527ba35 13334
1da177e4 13335 if (cfg2 & (1 << 17))
f07e9af3 13336 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13337
13338 /* serdes signal pre-emphasis in register 0x590 set by */
13339 /* bootcode if bit 18 is set */
13340 if (cfg2 & (1 << 18))
f07e9af3 13341 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13342
63c3a66f
JP
13343 if ((tg3_flag(tp, 57765_PLUS) ||
13344 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13345 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13346 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13347 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13348
63c3a66f 13349 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13350 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13351 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13352 u32 cfg3;
13353
13354 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13355 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13356 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13357 }
a9daf367 13358
14417063 13359 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13360 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13361 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13362 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13363 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13364 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13365 }
05ac4cb7 13366done:
63c3a66f 13367 if (tg3_flag(tp, WOL_CAP))
43067ed8 13368 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13369 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13370 else
13371 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13372}
13373
b2a5c19c
MC
13374static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13375{
13376 int i;
13377 u32 val;
13378
13379 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13380 tw32(OTP_CTRL, cmd);
13381
13382 /* Wait for up to 1 ms for command to execute. */
13383 for (i = 0; i < 100; i++) {
13384 val = tr32(OTP_STATUS);
13385 if (val & OTP_STATUS_CMD_DONE)
13386 break;
13387 udelay(10);
13388 }
13389
13390 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13391}
13392
13393/* Read the gphy configuration from the OTP region of the chip. The gphy
13394 * configuration is a 32-bit value that straddles the alignment boundary.
13395 * We do two 32-bit reads and then shift and merge the results.
13396 */
13397static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13398{
13399 u32 bhalf_otp, thalf_otp;
13400
13401 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13402
13403 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13404 return 0;
13405
13406 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13407
13408 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13409 return 0;
13410
13411 thalf_otp = tr32(OTP_READ_DATA);
13412
13413 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13414
13415 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13416 return 0;
13417
13418 bhalf_otp = tr32(OTP_READ_DATA);
13419
13420 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13421}
13422
e256f8a3
MC
13423static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13424{
202ff1c2 13425 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13426
13427 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13428 adv |= ADVERTISED_1000baseT_Half |
13429 ADVERTISED_1000baseT_Full;
13430
13431 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13432 adv |= ADVERTISED_100baseT_Half |
13433 ADVERTISED_100baseT_Full |
13434 ADVERTISED_10baseT_Half |
13435 ADVERTISED_10baseT_Full |
13436 ADVERTISED_TP;
13437 else
13438 adv |= ADVERTISED_FIBRE;
13439
13440 tp->link_config.advertising = adv;
e740522e
MC
13441 tp->link_config.speed = SPEED_UNKNOWN;
13442 tp->link_config.duplex = DUPLEX_UNKNOWN;
e256f8a3 13443 tp->link_config.autoneg = AUTONEG_ENABLE;
e740522e
MC
13444 tp->link_config.active_speed = SPEED_UNKNOWN;
13445 tp->link_config.active_duplex = DUPLEX_UNKNOWN;
34655ad6
MC
13446
13447 tp->old_link = -1;
e256f8a3
MC
13448}
13449
7d0c41ef
MC
13450static int __devinit tg3_phy_probe(struct tg3 *tp)
13451{
13452 u32 hw_phy_id_1, hw_phy_id_2;
13453 u32 hw_phy_id, hw_phy_id_masked;
13454 int err;
1da177e4 13455
e256f8a3 13456 /* flow control autonegotiation is default behavior */
63c3a66f 13457 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13458 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13459
63c3a66f 13460 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13461 return tg3_phy_init(tp);
13462
1da177e4 13463 /* Reading the PHY ID register can conflict with ASF
877d0310 13464 * firmware access to the PHY hardware.
1da177e4
LT
13465 */
13466 err = 0;
63c3a66f 13467 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13468 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13469 } else {
13470 /* Now read the physical PHY_ID from the chip and verify
13471 * that it is sane. If it doesn't look good, we fall back
13472 * to either the hard-coded table based PHY_ID and failing
13473 * that the value found in the eeprom area.
13474 */
13475 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13476 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13477
13478 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13479 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13480 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13481
79eb6904 13482 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13483 }
13484
79eb6904 13485 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13486 tp->phy_id = hw_phy_id;
79eb6904 13487 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13488 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13489 else
f07e9af3 13490 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13491 } else {
79eb6904 13492 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13493 /* Do nothing, phy ID already set up in
13494 * tg3_get_eeprom_hw_cfg().
13495 */
1da177e4
LT
13496 } else {
13497 struct subsys_tbl_ent *p;
13498
13499 /* No eeprom signature? Try the hardcoded
13500 * subsys device table.
13501 */
24daf2b0 13502 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13503 if (!p)
13504 return -ENODEV;
13505
13506 tp->phy_id = p->phy_id;
13507 if (!tp->phy_id ||
79eb6904 13508 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13509 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13510 }
13511 }
13512
a6b68dab 13513 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13514 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13515 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13516 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13517 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13518 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13519 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13520 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13521
e256f8a3
MC
13522 tg3_phy_init_link_config(tp);
13523
f07e9af3 13524 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13525 !tg3_flag(tp, ENABLE_APE) &&
13526 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 13527 u32 bmsr, dummy;
1da177e4
LT
13528
13529 tg3_readphy(tp, MII_BMSR, &bmsr);
13530 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13531 (bmsr & BMSR_LSTATUS))
13532 goto skip_phy_reset;
6aa20a22 13533
1da177e4
LT
13534 err = tg3_phy_reset(tp);
13535 if (err)
13536 return err;
13537
42b64a45 13538 tg3_phy_set_wirespeed(tp);
1da177e4 13539
e2bf73e7 13540 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
13541 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13542 tp->link_config.flowctrl);
1da177e4
LT
13543
13544 tg3_writephy(tp, MII_BMCR,
13545 BMCR_ANENABLE | BMCR_ANRESTART);
13546 }
1da177e4
LT
13547 }
13548
13549skip_phy_reset:
79eb6904 13550 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13551 err = tg3_init_5401phy_dsp(tp);
13552 if (err)
13553 return err;
1da177e4 13554
1da177e4
LT
13555 err = tg3_init_5401phy_dsp(tp);
13556 }
13557
1da177e4
LT
13558 return err;
13559}
13560
184b8904 13561static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13562{
a4a8bb15 13563 u8 *vpd_data;
4181b2c8 13564 unsigned int block_end, rosize, len;
535a490e 13565 u32 vpdlen;
184b8904 13566 int j, i = 0;
a4a8bb15 13567
535a490e 13568 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13569 if (!vpd_data)
13570 goto out_no_vpd;
1da177e4 13571
535a490e 13572 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13573 if (i < 0)
13574 goto out_not_found;
1da177e4 13575
4181b2c8
MC
13576 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13577 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13578 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13579
535a490e 13580 if (block_end > vpdlen)
4181b2c8 13581 goto out_not_found;
af2c6a4a 13582
184b8904
MC
13583 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13584 PCI_VPD_RO_KEYWORD_MFR_ID);
13585 if (j > 0) {
13586 len = pci_vpd_info_field_size(&vpd_data[j]);
13587
13588 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13589 if (j + len > block_end || len != 4 ||
13590 memcmp(&vpd_data[j], "1028", 4))
13591 goto partno;
13592
13593 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13594 PCI_VPD_RO_KEYWORD_VENDOR0);
13595 if (j < 0)
13596 goto partno;
13597
13598 len = pci_vpd_info_field_size(&vpd_data[j]);
13599
13600 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13601 if (j + len > block_end)
13602 goto partno;
13603
13604 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13605 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13606 }
13607
13608partno:
4181b2c8
MC
13609 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13610 PCI_VPD_RO_KEYWORD_PARTNO);
13611 if (i < 0)
13612 goto out_not_found;
af2c6a4a 13613
4181b2c8 13614 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13615
4181b2c8
MC
13616 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13617 if (len > TG3_BPN_SIZE ||
535a490e 13618 (len + i) > vpdlen)
4181b2c8 13619 goto out_not_found;
1da177e4 13620
4181b2c8 13621 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13622
1da177e4 13623out_not_found:
a4a8bb15 13624 kfree(vpd_data);
37a949c5 13625 if (tp->board_part_number[0])
a4a8bb15
MC
13626 return;
13627
13628out_no_vpd:
37a949c5
MC
13629 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13630 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13631 strcpy(tp->board_part_number, "BCM5717");
13632 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13633 strcpy(tp->board_part_number, "BCM5718");
13634 else
13635 goto nomatch;
13636 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13637 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13638 strcpy(tp->board_part_number, "BCM57780");
13639 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13640 strcpy(tp->board_part_number, "BCM57760");
13641 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13642 strcpy(tp->board_part_number, "BCM57790");
13643 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13644 strcpy(tp->board_part_number, "BCM57788");
13645 else
13646 goto nomatch;
13647 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13648 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13649 strcpy(tp->board_part_number, "BCM57761");
13650 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13651 strcpy(tp->board_part_number, "BCM57765");
13652 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13653 strcpy(tp->board_part_number, "BCM57781");
13654 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13655 strcpy(tp->board_part_number, "BCM57785");
13656 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13657 strcpy(tp->board_part_number, "BCM57791");
13658 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13659 strcpy(tp->board_part_number, "BCM57795");
13660 else
13661 goto nomatch;
55086ad9
MC
13662 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
13663 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
13664 strcpy(tp->board_part_number, "BCM57762");
13665 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
13666 strcpy(tp->board_part_number, "BCM57766");
13667 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
13668 strcpy(tp->board_part_number, "BCM57782");
13669 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13670 strcpy(tp->board_part_number, "BCM57786");
13671 else
13672 goto nomatch;
37a949c5 13673 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13674 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13675 } else {
13676nomatch:
b5d3772c 13677 strcpy(tp->board_part_number, "none");
37a949c5 13678 }
1da177e4
LT
13679}
13680
9c8a620e
MC
13681static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13682{
13683 u32 val;
13684
e4f34110 13685 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13686 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13687 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13688 val != 0)
13689 return 0;
13690
13691 return 1;
13692}
13693
acd9c119
MC
13694static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13695{
ff3a7cb2 13696 u32 val, offset, start, ver_offset;
75f9936e 13697 int i, dst_off;
ff3a7cb2 13698 bool newver = false;
acd9c119
MC
13699
13700 if (tg3_nvram_read(tp, 0xc, &offset) ||
13701 tg3_nvram_read(tp, 0x4, &start))
13702 return;
13703
13704 offset = tg3_nvram_logical_addr(tp, offset);
13705
ff3a7cb2 13706 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13707 return;
13708
ff3a7cb2
MC
13709 if ((val & 0xfc000000) == 0x0c000000) {
13710 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13711 return;
13712
ff3a7cb2
MC
13713 if (val == 0)
13714 newver = true;
13715 }
13716
75f9936e
MC
13717 dst_off = strlen(tp->fw_ver);
13718
ff3a7cb2 13719 if (newver) {
75f9936e
MC
13720 if (TG3_VER_SIZE - dst_off < 16 ||
13721 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13722 return;
13723
13724 offset = offset + ver_offset - start;
13725 for (i = 0; i < 16; i += 4) {
13726 __be32 v;
13727 if (tg3_nvram_read_be32(tp, offset + i, &v))
13728 return;
13729
75f9936e 13730 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13731 }
13732 } else {
13733 u32 major, minor;
13734
13735 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13736 return;
13737
13738 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13739 TG3_NVM_BCVER_MAJSFT;
13740 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13741 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13742 "v%d.%02d", major, minor);
acd9c119
MC
13743 }
13744}
13745
a6f6cb1c
MC
13746static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13747{
13748 u32 val, major, minor;
13749
13750 /* Use native endian representation */
13751 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13752 return;
13753
13754 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13755 TG3_NVM_HWSB_CFG1_MAJSFT;
13756 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13757 TG3_NVM_HWSB_CFG1_MINSFT;
13758
13759 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13760}
13761
dfe00d7d
MC
13762static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13763{
13764 u32 offset, major, minor, build;
13765
75f9936e 13766 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13767
13768 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13769 return;
13770
13771 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13772 case TG3_EEPROM_SB_REVISION_0:
13773 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13774 break;
13775 case TG3_EEPROM_SB_REVISION_2:
13776 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13777 break;
13778 case TG3_EEPROM_SB_REVISION_3:
13779 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13780 break;
a4153d40
MC
13781 case TG3_EEPROM_SB_REVISION_4:
13782 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13783 break;
13784 case TG3_EEPROM_SB_REVISION_5:
13785 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13786 break;
bba226ac
MC
13787 case TG3_EEPROM_SB_REVISION_6:
13788 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13789 break;
dfe00d7d
MC
13790 default:
13791 return;
13792 }
13793
e4f34110 13794 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13795 return;
13796
13797 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13798 TG3_EEPROM_SB_EDH_BLD_SHFT;
13799 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13800 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13801 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13802
13803 if (minor > 99 || build > 26)
13804 return;
13805
75f9936e
MC
13806 offset = strlen(tp->fw_ver);
13807 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13808 " v%d.%02d", major, minor);
dfe00d7d
MC
13809
13810 if (build > 0) {
75f9936e
MC
13811 offset = strlen(tp->fw_ver);
13812 if (offset < TG3_VER_SIZE - 1)
13813 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13814 }
13815}
13816
acd9c119 13817static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13818{
13819 u32 val, offset, start;
acd9c119 13820 int i, vlen;
9c8a620e
MC
13821
13822 for (offset = TG3_NVM_DIR_START;
13823 offset < TG3_NVM_DIR_END;
13824 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13825 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13826 return;
13827
9c8a620e
MC
13828 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13829 break;
13830 }
13831
13832 if (offset == TG3_NVM_DIR_END)
13833 return;
13834
63c3a66f 13835 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13836 start = 0x08000000;
e4f34110 13837 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13838 return;
13839
e4f34110 13840 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13841 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13842 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13843 return;
13844
13845 offset += val - start;
13846
acd9c119 13847 vlen = strlen(tp->fw_ver);
9c8a620e 13848
acd9c119
MC
13849 tp->fw_ver[vlen++] = ',';
13850 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13851
13852 for (i = 0; i < 4; i++) {
a9dc529d
MC
13853 __be32 v;
13854 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13855 return;
13856
b9fc7dc5 13857 offset += sizeof(v);
c4e6575c 13858
acd9c119
MC
13859 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13860 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13861 break;
c4e6575c 13862 }
9c8a620e 13863
acd9c119
MC
13864 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13865 vlen += sizeof(v);
c4e6575c 13866 }
acd9c119
MC
13867}
13868
165f4d1c 13869static void __devinit tg3_probe_ncsi(struct tg3 *tp)
7fd76445 13870{
7fd76445 13871 u32 apedata;
7fd76445
MC
13872
13873 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13874 if (apedata != APE_SEG_SIG_MAGIC)
13875 return;
13876
13877 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13878 if (!(apedata & APE_FW_STATUS_READY))
13879 return;
13880
165f4d1c
MC
13881 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
13882 tg3_flag_set(tp, APE_HAS_NCSI);
13883}
13884
13885static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13886{
13887 int vlen;
13888 u32 apedata;
13889 char *fwtype;
13890
7fd76445
MC
13891 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13892
165f4d1c 13893 if (tg3_flag(tp, APE_HAS_NCSI))
ecc79648 13894 fwtype = "NCSI";
165f4d1c 13895 else
ecc79648
MC
13896 fwtype = "DASH";
13897
7fd76445
MC
13898 vlen = strlen(tp->fw_ver);
13899
ecc79648
MC
13900 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13901 fwtype,
7fd76445
MC
13902 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13903 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13904 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13905 (apedata & APE_FW_VERSION_BLDMSK));
13906}
13907
acd9c119
MC
13908static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13909{
13910 u32 val;
75f9936e 13911 bool vpd_vers = false;
acd9c119 13912
75f9936e
MC
13913 if (tp->fw_ver[0] != 0)
13914 vpd_vers = true;
df259d8c 13915
63c3a66f 13916 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13917 strcat(tp->fw_ver, "sb");
df259d8c
MC
13918 return;
13919 }
13920
acd9c119
MC
13921 if (tg3_nvram_read(tp, 0, &val))
13922 return;
13923
13924 if (val == TG3_EEPROM_MAGIC)
13925 tg3_read_bc_ver(tp);
13926 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13927 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13928 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13929 tg3_read_hwsb_ver(tp);
acd9c119 13930
165f4d1c
MC
13931 if (tg3_flag(tp, ENABLE_ASF)) {
13932 if (tg3_flag(tp, ENABLE_APE)) {
13933 tg3_probe_ncsi(tp);
13934 if (!vpd_vers)
13935 tg3_read_dash_ver(tp);
13936 } else if (!vpd_vers) {
13937 tg3_read_mgmtfw_ver(tp);
13938 }
c9cab24e 13939 }
9c8a620e
MC
13940
13941 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13942}
13943
7cb32cf2
MC
13944static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13945{
63c3a66f 13946 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13947 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13948 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13949 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13950 else
de9f5230 13951 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13952}
13953
4143470c 13954static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13955 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13956 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13957 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13958 { },
13959};
13960
16c7fa7d
MC
13961static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
13962{
13963 struct pci_dev *peer;
13964 unsigned int func, devnr = tp->pdev->devfn & ~7;
13965
13966 for (func = 0; func < 8; func++) {
13967 peer = pci_get_slot(tp->pdev->bus, devnr | func);
13968 if (peer && peer != tp->pdev)
13969 break;
13970 pci_dev_put(peer);
13971 }
13972 /* 5704 can be configured in single-port mode, set peer to
13973 * tp->pdev in that case.
13974 */
13975 if (!peer) {
13976 peer = tp->pdev;
13977 return peer;
13978 }
13979
13980 /*
13981 * We don't need to keep the refcount elevated; there's no way
13982 * to remove one half of this device without removing the other
13983 */
13984 pci_dev_put(peer);
13985
13986 return peer;
13987}
13988
42b123b1
MC
13989static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
13990{
13991 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
13992 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13993 u32 reg;
13994
13995 /* All devices that use the alternate
13996 * ASIC REV location have a CPMU.
13997 */
13998 tg3_flag_set(tp, CPMU_PRESENT);
13999
14000 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
14001 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
14002 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
14003 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
14004 reg = TG3PCI_GEN2_PRODID_ASICREV;
14005 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
14006 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
14007 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
14008 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
14009 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14010 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
14011 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
14012 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
14013 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
14014 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
14015 reg = TG3PCI_GEN15_PRODID_ASICREV;
14016 else
14017 reg = TG3PCI_PRODID_ASICREV;
14018
14019 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
14020 }
14021
14022 /* Wrong chip ID in 5752 A0. This code can be removed later
14023 * as A0 is not in production.
14024 */
14025 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
14026 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
14027
14028 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14029 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14030 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14031 tg3_flag_set(tp, 5717_PLUS);
14032
14033 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
14034 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
14035 tg3_flag_set(tp, 57765_CLASS);
14036
14037 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
14038 tg3_flag_set(tp, 57765_PLUS);
14039
14040 /* Intentionally exclude ASIC_REV_5906 */
14041 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
14042 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
14043 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14044 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
14045 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14046 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14047 tg3_flag(tp, 57765_PLUS))
14048 tg3_flag_set(tp, 5755_PLUS);
14049
14050 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
14051 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
14052 tg3_flag_set(tp, 5780_CLASS);
14053
14054 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14055 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14056 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
14057 tg3_flag(tp, 5755_PLUS) ||
14058 tg3_flag(tp, 5780_CLASS))
14059 tg3_flag_set(tp, 5750_PLUS);
14060
14061 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14062 tg3_flag(tp, 5750_PLUS))
14063 tg3_flag_set(tp, 5705_PLUS);
14064}
14065
1da177e4
LT
14066static int __devinit tg3_get_invariants(struct tg3 *tp)
14067{
1da177e4 14068 u32 misc_ctrl_reg;
1da177e4
LT
14069 u32 pci_state_reg, grc_misc_cfg;
14070 u32 val;
14071 u16 pci_cmd;
5e7dfd0f 14072 int err;
1da177e4 14073
1da177e4
LT
14074 /* Force memory write invalidate off. If we leave it on,
14075 * then on 5700_BX chips we have to enable a workaround.
14076 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
14077 * to match the cacheline size. The Broadcom driver have this
14078 * workaround but turns MWI off all the times so never uses
14079 * it. This seems to suggest that the workaround is insufficient.
14080 */
14081 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14082 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
14083 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14084
16821285
MC
14085 /* Important! -- Make sure register accesses are byteswapped
14086 * correctly. Also, for those chips that require it, make
14087 * sure that indirect register accesses are enabled before
14088 * the first operation.
1da177e4
LT
14089 */
14090 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14091 &misc_ctrl_reg);
16821285
MC
14092 tp->misc_host_ctrl |= (misc_ctrl_reg &
14093 MISC_HOST_CTRL_CHIPREV);
14094 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14095 tp->misc_host_ctrl);
1da177e4 14096
42b123b1 14097 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 14098
6892914f
MC
14099 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
14100 * we need to disable memory and use config. cycles
14101 * only to access all registers. The 5702/03 chips
14102 * can mistakenly decode the special cycles from the
14103 * ICH chipsets as memory write cycles, causing corruption
14104 * of register and memory space. Only certain ICH bridges
14105 * will drive special cycles with non-zero data during the
14106 * address phase which can fall within the 5703's address
14107 * range. This is not an ICH bug as the PCI spec allows
14108 * non-zero address during special cycles. However, only
14109 * these ICH bridges are known to drive non-zero addresses
14110 * during special cycles.
14111 *
14112 * Since special cycles do not cross PCI bridges, we only
14113 * enable this workaround if the 5703 is on the secondary
14114 * bus of these ICH bridges.
14115 */
14116 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
14117 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
14118 static struct tg3_dev_id {
14119 u32 vendor;
14120 u32 device;
14121 u32 rev;
14122 } ich_chipsets[] = {
14123 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
14124 PCI_ANY_ID },
14125 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
14126 PCI_ANY_ID },
14127 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
14128 0xa },
14129 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
14130 PCI_ANY_ID },
14131 { },
14132 };
14133 struct tg3_dev_id *pci_id = &ich_chipsets[0];
14134 struct pci_dev *bridge = NULL;
14135
14136 while (pci_id->vendor != 0) {
14137 bridge = pci_get_device(pci_id->vendor, pci_id->device,
14138 bridge);
14139 if (!bridge) {
14140 pci_id++;
14141 continue;
14142 }
14143 if (pci_id->rev != PCI_ANY_ID) {
44c10138 14144 if (bridge->revision > pci_id->rev)
6892914f
MC
14145 continue;
14146 }
14147 if (bridge->subordinate &&
14148 (bridge->subordinate->number ==
14149 tp->pdev->bus->number)) {
63c3a66f 14150 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
14151 pci_dev_put(bridge);
14152 break;
14153 }
14154 }
14155 }
14156
6ff6f81d 14157 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
14158 static struct tg3_dev_id {
14159 u32 vendor;
14160 u32 device;
14161 } bridge_chipsets[] = {
14162 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
14163 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
14164 { },
14165 };
14166 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
14167 struct pci_dev *bridge = NULL;
14168
14169 while (pci_id->vendor != 0) {
14170 bridge = pci_get_device(pci_id->vendor,
14171 pci_id->device,
14172 bridge);
14173 if (!bridge) {
14174 pci_id++;
14175 continue;
14176 }
14177 if (bridge->subordinate &&
14178 (bridge->subordinate->number <=
14179 tp->pdev->bus->number) &&
14180 (bridge->subordinate->subordinate >=
14181 tp->pdev->bus->number)) {
63c3a66f 14182 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
14183 pci_dev_put(bridge);
14184 break;
14185 }
14186 }
14187 }
14188
4a29cc2e
MC
14189 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
14190 * DMA addresses > 40-bit. This bridge may have other additional
14191 * 57xx devices behind it in some 4-port NIC designs for example.
14192 * Any tg3 device found behind the bridge will also need the 40-bit
14193 * DMA workaround.
14194 */
42b123b1 14195 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 14196 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 14197 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 14198 } else {
4a29cc2e
MC
14199 struct pci_dev *bridge = NULL;
14200
14201 do {
14202 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
14203 PCI_DEVICE_ID_SERVERWORKS_EPB,
14204 bridge);
14205 if (bridge && bridge->subordinate &&
14206 (bridge->subordinate->number <=
14207 tp->pdev->bus->number) &&
14208 (bridge->subordinate->subordinate >=
14209 tp->pdev->bus->number)) {
63c3a66f 14210 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
14211 pci_dev_put(bridge);
14212 break;
14213 }
14214 } while (bridge);
14215 }
4cf78e4f 14216
f6eb9b1f 14217 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 14218 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
14219 tp->pdev_peer = tg3_find_peer(tp);
14220
507399f1 14221 /* Determine TSO capabilities */
a0512944 14222 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 14223 ; /* Do nothing. HW bug. */
63c3a66f
JP
14224 else if (tg3_flag(tp, 57765_PLUS))
14225 tg3_flag_set(tp, HW_TSO_3);
14226 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 14227 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
14228 tg3_flag_set(tp, HW_TSO_2);
14229 else if (tg3_flag(tp, 5750_PLUS)) {
14230 tg3_flag_set(tp, HW_TSO_1);
14231 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14232 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
14233 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 14234 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
14235 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14236 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14237 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 14238 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
14240 tp->fw_needed = FIRMWARE_TG3TSO5;
14241 else
14242 tp->fw_needed = FIRMWARE_TG3TSO;
14243 }
14244
dabc5c67 14245 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
14246 if (tg3_flag(tp, HW_TSO_1) ||
14247 tg3_flag(tp, HW_TSO_2) ||
14248 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
14249 tp->fw_needed) {
14250 /* For firmware TSO, assume ASF is disabled.
14251 * We'll disable TSO later if we discover ASF
14252 * is enabled in tg3_get_eeprom_hw_cfg().
14253 */
dabc5c67 14254 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 14255 } else {
dabc5c67
MC
14256 tg3_flag_clear(tp, TSO_CAPABLE);
14257 tg3_flag_clear(tp, TSO_BUG);
14258 tp->fw_needed = NULL;
14259 }
14260
14261 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14262 tp->fw_needed = FIRMWARE_TG3;
14263
507399f1
MC
14264 tp->irq_max = 1;
14265
63c3a66f
JP
14266 if (tg3_flag(tp, 5750_PLUS)) {
14267 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14268 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14269 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14270 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14271 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14272 tp->pdev_peer == tp->pdev))
63c3a66f 14273 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14274
63c3a66f 14275 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14276 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14277 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14278 }
4f125f42 14279
63c3a66f
JP
14280 if (tg3_flag(tp, 57765_PLUS)) {
14281 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1 14282 tp->irq_max = TG3_IRQ_MAX_VECS;
90415477 14283 tg3_rss_init_dflt_indir_tbl(tp);
507399f1 14284 }
f6eb9b1f 14285 }
0e1406dd 14286
b7abee6e
MC
14287 if (tg3_flag(tp, 5755_PLUS) ||
14288 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f 14289 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14290
e31aa987 14291 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a4cb428d 14292 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 14293
fa6b2aae
MC
14294 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14295 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14297 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14298
63c3a66f 14299 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14300 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14301 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14302
63c3a66f
JP
14303 if (!tg3_flag(tp, 5705_PLUS) ||
14304 tg3_flag(tp, 5780_CLASS) ||
14305 tg3_flag(tp, USE_JUMBO_BDFLAG))
14306 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14307
52f4490c
MC
14308 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14309 &pci_state_reg);
14310
708ebb3a 14311 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14312 u16 lnkctl;
14313
63c3a66f 14314 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14315
5e7dfd0f 14316 pci_read_config_word(tp->pdev,
708ebb3a 14317 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14318 &lnkctl);
14319 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14320 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14321 ASIC_REV_5906) {
63c3a66f 14322 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14323 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14324 }
5e7dfd0f 14325 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14326 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14327 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14328 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14329 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14330 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14331 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14332 }
52f4490c 14333 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14334 /* BCM5785 devices are effectively PCIe devices, and should
14335 * follow PCIe codepaths, but do not have a PCIe capabilities
14336 * section.
93a700a9 14337 */
63c3a66f
JP
14338 tg3_flag_set(tp, PCI_EXPRESS);
14339 } else if (!tg3_flag(tp, 5705_PLUS) ||
14340 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14341 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14342 if (!tp->pcix_cap) {
2445e461
MC
14343 dev_err(&tp->pdev->dev,
14344 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14345 return -EIO;
14346 }
14347
14348 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14349 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14350 }
1da177e4 14351
399de50b
MC
14352 /* If we have an AMD 762 or VIA K8T800 chipset, write
14353 * reordering to the mailbox registers done by the host
14354 * controller can cause major troubles. We read back from
14355 * every mailbox register write to force the writes to be
14356 * posted to the chip in order.
14357 */
4143470c 14358 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14359 !tg3_flag(tp, PCI_EXPRESS))
14360 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14361
69fc4053
MC
14362 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14363 &tp->pci_cacheline_sz);
14364 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14365 &tp->pci_lat_timer);
1da177e4
LT
14366 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14367 tp->pci_lat_timer < 64) {
14368 tp->pci_lat_timer = 64;
69fc4053
MC
14369 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14370 tp->pci_lat_timer);
1da177e4
LT
14371 }
14372
16821285
MC
14373 /* Important! -- It is critical that the PCI-X hw workaround
14374 * situation is decided before the first MMIO register access.
14375 */
52f4490c
MC
14376 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14377 /* 5700 BX chips need to have their TX producer index
14378 * mailboxes written twice to workaround a bug.
14379 */
63c3a66f 14380 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14381
52f4490c 14382 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14383 *
14384 * The workaround is to use indirect register accesses
14385 * for all chip writes not to mailbox registers.
14386 */
63c3a66f 14387 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14388 u32 pm_reg;
1da177e4 14389
63c3a66f 14390 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14391
14392 /* The chip can have it's power management PCI config
14393 * space registers clobbered due to this bug.
14394 * So explicitly force the chip into D0 here.
14395 */
9974a356
MC
14396 pci_read_config_dword(tp->pdev,
14397 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14398 &pm_reg);
14399 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14400 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14401 pci_write_config_dword(tp->pdev,
14402 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14403 pm_reg);
14404
14405 /* Also, force SERR#/PERR# in PCI command. */
14406 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14407 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14408 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14409 }
14410 }
14411
1da177e4 14412 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14413 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14414 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14415 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14416
14417 /* Chip-specific fixup from Broadcom driver */
14418 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14419 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14420 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14421 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14422 }
14423
1ee582d8 14424 /* Default fast path register access methods */
20094930 14425 tp->read32 = tg3_read32;
1ee582d8 14426 tp->write32 = tg3_write32;
09ee929c 14427 tp->read32_mbox = tg3_read32;
20094930 14428 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14429 tp->write32_tx_mbox = tg3_write32;
14430 tp->write32_rx_mbox = tg3_write32;
14431
14432 /* Various workaround register access methods */
63c3a66f 14433 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14434 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14435 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14436 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14437 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14438 /*
14439 * Back to back register writes can cause problems on these
14440 * chips, the workaround is to read back all reg writes
14441 * except those to mailbox regs.
14442 *
14443 * See tg3_write_indirect_reg32().
14444 */
1ee582d8 14445 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14446 }
14447
63c3a66f 14448 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14449 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14450 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14451 tp->write32_rx_mbox = tg3_write_flush_reg32;
14452 }
20094930 14453
63c3a66f 14454 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14455 tp->read32 = tg3_read_indirect_reg32;
14456 tp->write32 = tg3_write_indirect_reg32;
14457 tp->read32_mbox = tg3_read_indirect_mbox;
14458 tp->write32_mbox = tg3_write_indirect_mbox;
14459 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14460 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14461
14462 iounmap(tp->regs);
22abe310 14463 tp->regs = NULL;
6892914f
MC
14464
14465 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14466 pci_cmd &= ~PCI_COMMAND_MEMORY;
14467 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14468 }
b5d3772c
MC
14469 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14470 tp->read32_mbox = tg3_read32_mbox_5906;
14471 tp->write32_mbox = tg3_write32_mbox_5906;
14472 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14473 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14474 }
6892914f 14475
bbadf503 14476 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14477 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14478 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14479 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14480 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14481
16821285
MC
14482 /* The memory arbiter has to be enabled in order for SRAM accesses
14483 * to succeed. Normally on powerup the tg3 chip firmware will make
14484 * sure it is enabled, but other entities such as system netboot
14485 * code might disable it.
14486 */
14487 val = tr32(MEMARB_MODE);
14488 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14489
9dc5e342
MC
14490 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14491 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14492 tg3_flag(tp, 5780_CLASS)) {
14493 if (tg3_flag(tp, PCIX_MODE)) {
14494 pci_read_config_dword(tp->pdev,
14495 tp->pcix_cap + PCI_X_STATUS,
14496 &val);
14497 tp->pci_fn = val & 0x7;
14498 }
14499 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14500 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14501 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14502 NIC_SRAM_CPMUSTAT_SIG) {
14503 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14504 tp->pci_fn = tp->pci_fn ? 1 : 0;
14505 }
14506 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14507 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14508 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14509 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14510 NIC_SRAM_CPMUSTAT_SIG) {
14511 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14512 TG3_CPMU_STATUS_FSHFT_5719;
14513 }
69f11c99
MC
14514 }
14515
7d0c41ef 14516 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14517 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14518 * determined before calling tg3_set_power_state() so that
14519 * we know whether or not to switch out of Vaux power.
14520 * When the flag is set, it means that GPIO1 is used for eeprom
14521 * write protect and also implies that it is a LOM where GPIOs
14522 * are not used to switch power.
6aa20a22 14523 */
7d0c41ef
MC
14524 tg3_get_eeprom_hw_cfg(tp);
14525
cf9ecf4b
MC
14526 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14527 tg3_flag_clear(tp, TSO_CAPABLE);
14528 tg3_flag_clear(tp, TSO_BUG);
14529 tp->fw_needed = NULL;
14530 }
14531
63c3a66f 14532 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14533 /* Allow reads and writes to the
14534 * APE register and memory space.
14535 */
14536 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14537 PCISTATE_ALLOW_APE_SHMEM_WR |
14538 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14539 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14540 pci_state_reg);
c9cab24e
MC
14541
14542 tg3_ape_lock_init(tp);
0d3031d9
MC
14543 }
14544
16821285
MC
14545 /* Set up tp->grc_local_ctrl before calling
14546 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14547 * will bring 5700's external PHY out of reset.
314fba34
MC
14548 * It is also used as eeprom write protect on LOMs.
14549 */
14550 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14551 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14552 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14553 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14554 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14555 /* Unused GPIO3 must be driven as output on 5752 because there
14556 * are no pull-up resistors on unused GPIO pins.
14557 */
14558 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14559 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14560
321d32a0 14561 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd 14562 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 14563 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
14564 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14565
8d519ab2
MC
14566 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14567 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14568 /* Turn off the debug UART. */
14569 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14570 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14571 /* Keep VMain power. */
14572 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14573 GRC_LCLCTRL_GPIO_OUTPUT0;
14574 }
14575
16821285
MC
14576 /* Switch out of Vaux if it is a NIC */
14577 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14578
1da177e4
LT
14579 /* Derive initial jumbo mode from MTU assigned in
14580 * ether_setup() via the alloc_etherdev() call
14581 */
63c3a66f
JP
14582 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14583 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14584
14585 /* Determine WakeOnLan speed to use. */
14586 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14587 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14588 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14589 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14590 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14591 } else {
63c3a66f 14592 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14593 }
14594
7f97a4bd 14595 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14596 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14597
1da177e4 14598 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14599 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14600 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14601 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14602 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14603 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14604 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14605 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14606
14607 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14608 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14609 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14610 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14611 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14612
63c3a66f 14613 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14614 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14615 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14616 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14617 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14618 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14619 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14620 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14621 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14622 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14623 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14624 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14625 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14626 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14627 } else
f07e9af3 14628 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14629 }
1da177e4 14630
b2a5c19c
MC
14631 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14632 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14633 tp->phy_otp = tg3_read_otp_phycfg(tp);
14634 if (tp->phy_otp == 0)
14635 tp->phy_otp = TG3_OTP_DEFAULT;
14636 }
14637
63c3a66f 14638 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14639 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14640 else
14641 tp->mi_mode = MAC_MI_MODE_BASE;
14642
1da177e4 14643 tp->coalesce_mode = 0;
1da177e4
LT
14644 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14645 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14646 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14647
4d958473
MC
14648 /* Set these bits to enable statistics workaround. */
14649 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14650 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14651 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14652 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14653 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14654 }
14655
321d32a0
MC
14656 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14657 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14658 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14659
158d7abd
MC
14660 err = tg3_mdio_init(tp);
14661 if (err)
14662 return err;
1da177e4
LT
14663
14664 /* Initialize data/descriptor byte/word swapping. */
14665 val = tr32(GRC_MODE);
f2096f94
MC
14666 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14667 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14668 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14669 GRC_MODE_B2HRX_ENABLE |
14670 GRC_MODE_HTX2B_ENABLE |
14671 GRC_MODE_HOST_STACKUP);
14672 else
14673 val &= GRC_MODE_HOST_STACKUP;
14674
1da177e4
LT
14675 tw32(GRC_MODE, val | tp->grc_mode);
14676
14677 tg3_switch_clocks(tp);
14678
14679 /* Clear this out for sanity. */
14680 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14681
14682 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14683 &pci_state_reg);
14684 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14685 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14686 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14687
14688 if (chiprevid == CHIPREV_ID_5701_A0 ||
14689 chiprevid == CHIPREV_ID_5701_B0 ||
14690 chiprevid == CHIPREV_ID_5701_B2 ||
14691 chiprevid == CHIPREV_ID_5701_B5) {
14692 void __iomem *sram_base;
14693
14694 /* Write some dummy words into the SRAM status block
14695 * area, see if it reads back correctly. If the return
14696 * value is bad, force enable the PCIX workaround.
14697 */
14698 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14699
14700 writel(0x00000000, sram_base);
14701 writel(0x00000000, sram_base + 4);
14702 writel(0xffffffff, sram_base + 4);
14703 if (readl(sram_base) != 0x00000000)
63c3a66f 14704 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14705 }
14706 }
14707
14708 udelay(50);
14709 tg3_nvram_init(tp);
14710
14711 grc_misc_cfg = tr32(GRC_MISC_CFG);
14712 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14713
1da177e4
LT
14714 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14715 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14716 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14717 tg3_flag_set(tp, IS_5788);
1da177e4 14718
63c3a66f 14719 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14720 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14721 tg3_flag_set(tp, TAGGED_STATUS);
14722 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14723 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14724 HOSTCC_MODE_CLRTICK_TXBD);
14725
14726 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14727 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14728 tp->misc_host_ctrl);
14729 }
14730
3bda1258 14731 /* Preserve the APE MAC_MODE bits */
63c3a66f 14732 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14733 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14734 else
6e01b20b 14735 tp->mac_mode = 0;
3bda1258 14736
1da177e4
LT
14737 /* these are limited to 10/100 only */
14738 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14739 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14740 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14741 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14742 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14743 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14744 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14745 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14746 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14747 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14748 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14749 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14750 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14751 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14752 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14753 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14754
14755 err = tg3_phy_probe(tp);
14756 if (err) {
2445e461 14757 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14758 /* ... but do not return immediately ... */
b02fd9e3 14759 tg3_mdio_fini(tp);
1da177e4
LT
14760 }
14761
184b8904 14762 tg3_read_vpd(tp);
c4e6575c 14763 tg3_read_fw_ver(tp);
1da177e4 14764
f07e9af3
MC
14765 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14766 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14767 } else {
14768 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14769 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14770 else
f07e9af3 14771 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14772 }
14773
14774 /* 5700 {AX,BX} chips have a broken status block link
14775 * change bit implementation, so we must use the
14776 * status register in those cases.
14777 */
14778 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14779 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14780 else
63c3a66f 14781 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14782
14783 /* The led_ctrl is set during tg3_phy_probe, here we might
14784 * have to force the link status polling mechanism based
14785 * upon subsystem IDs.
14786 */
14787 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14788 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14789 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14790 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14791 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14792 }
14793
14794 /* For all SERDES we poll the MAC status register. */
f07e9af3 14795 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14796 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14797 else
63c3a66f 14798 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14799
9205fd9c 14800 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14801 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14802 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14803 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14804 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14805#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14806 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14807#endif
14808 }
1da177e4 14809
2c49a44d
MC
14810 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14811 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14812 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14813
2c49a44d 14814 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14815
14816 /* Increment the rx prod index on the rx std ring by at most
14817 * 8 for these chips to workaround hw errata.
14818 */
14819 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14820 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14821 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14822 tp->rx_std_max_post = 8;
14823
63c3a66f 14824 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14825 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14826 PCIE_PWR_MGMT_L1_THRESH_MSK;
14827
1da177e4
LT
14828 return err;
14829}
14830
49b6e95f 14831#ifdef CONFIG_SPARC
1da177e4
LT
14832static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14833{
14834 struct net_device *dev = tp->dev;
14835 struct pci_dev *pdev = tp->pdev;
49b6e95f 14836 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14837 const unsigned char *addr;
49b6e95f
DM
14838 int len;
14839
14840 addr = of_get_property(dp, "local-mac-address", &len);
14841 if (addr && len == 6) {
14842 memcpy(dev->dev_addr, addr, 6);
14843 memcpy(dev->perm_addr, dev->dev_addr, 6);
14844 return 0;
1da177e4
LT
14845 }
14846 return -ENODEV;
14847}
14848
14849static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14850{
14851 struct net_device *dev = tp->dev;
14852
14853 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14854 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14855 return 0;
14856}
14857#endif
14858
14859static int __devinit tg3_get_device_address(struct tg3 *tp)
14860{
14861 struct net_device *dev = tp->dev;
14862 u32 hi, lo, mac_offset;
008652b3 14863 int addr_ok = 0;
1da177e4 14864
49b6e95f 14865#ifdef CONFIG_SPARC
1da177e4
LT
14866 if (!tg3_get_macaddr_sparc(tp))
14867 return 0;
14868#endif
14869
14870 mac_offset = 0x7c;
6ff6f81d 14871 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14872 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14873 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14874 mac_offset = 0xcc;
14875 if (tg3_nvram_lock(tp))
14876 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14877 else
14878 tg3_nvram_unlock(tp);
63c3a66f 14879 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14880 if (tp->pci_fn & 1)
a1b950d5 14881 mac_offset = 0xcc;
69f11c99 14882 if (tp->pci_fn > 1)
a50d0796 14883 mac_offset += 0x18c;
a1b950d5 14884 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14885 mac_offset = 0x10;
1da177e4
LT
14886
14887 /* First try to get it from MAC address mailbox. */
14888 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14889 if ((hi >> 16) == 0x484b) {
14890 dev->dev_addr[0] = (hi >> 8) & 0xff;
14891 dev->dev_addr[1] = (hi >> 0) & 0xff;
14892
14893 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14894 dev->dev_addr[2] = (lo >> 24) & 0xff;
14895 dev->dev_addr[3] = (lo >> 16) & 0xff;
14896 dev->dev_addr[4] = (lo >> 8) & 0xff;
14897 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14898
008652b3
MC
14899 /* Some old bootcode may report a 0 MAC address in SRAM */
14900 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14901 }
14902 if (!addr_ok) {
14903 /* Next, try NVRAM. */
63c3a66f 14904 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14905 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14906 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14907 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14908 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14909 }
14910 /* Finally just fetch it out of the MAC control regs. */
14911 else {
14912 hi = tr32(MAC_ADDR_0_HIGH);
14913 lo = tr32(MAC_ADDR_0_LOW);
14914
14915 dev->dev_addr[5] = lo & 0xff;
14916 dev->dev_addr[4] = (lo >> 8) & 0xff;
14917 dev->dev_addr[3] = (lo >> 16) & 0xff;
14918 dev->dev_addr[2] = (lo >> 24) & 0xff;
14919 dev->dev_addr[1] = hi & 0xff;
14920 dev->dev_addr[0] = (hi >> 8) & 0xff;
14921 }
1da177e4
LT
14922 }
14923
14924 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14925#ifdef CONFIG_SPARC
1da177e4
LT
14926 if (!tg3_get_default_macaddr_sparc(tp))
14927 return 0;
14928#endif
14929 return -EINVAL;
14930 }
2ff43697 14931 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14932 return 0;
14933}
14934
59e6b434
DM
14935#define BOUNDARY_SINGLE_CACHELINE 1
14936#define BOUNDARY_MULTI_CACHELINE 2
14937
14938static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14939{
14940 int cacheline_size;
14941 u8 byte;
14942 int goal;
14943
14944 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14945 if (byte == 0)
14946 cacheline_size = 1024;
14947 else
14948 cacheline_size = (int) byte * 4;
14949
14950 /* On 5703 and later chips, the boundary bits have no
14951 * effect.
14952 */
14953 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14954 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14955 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14956 goto out;
14957
14958#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14959 goal = BOUNDARY_MULTI_CACHELINE;
14960#else
14961#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14962 goal = BOUNDARY_SINGLE_CACHELINE;
14963#else
14964 goal = 0;
14965#endif
14966#endif
14967
63c3a66f 14968 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14969 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14970 goto out;
14971 }
14972
59e6b434
DM
14973 if (!goal)
14974 goto out;
14975
14976 /* PCI controllers on most RISC systems tend to disconnect
14977 * when a device tries to burst across a cache-line boundary.
14978 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14979 *
14980 * Unfortunately, for PCI-E there are only limited
14981 * write-side controls for this, and thus for reads
14982 * we will still get the disconnects. We'll also waste
14983 * these PCI cycles for both read and write for chips
14984 * other than 5700 and 5701 which do not implement the
14985 * boundary bits.
14986 */
63c3a66f 14987 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14988 switch (cacheline_size) {
14989 case 16:
14990 case 32:
14991 case 64:
14992 case 128:
14993 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14994 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14995 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14996 } else {
14997 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14998 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14999 }
15000 break;
15001
15002 case 256:
15003 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
15004 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
15005 break;
15006
15007 default:
15008 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
15009 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
15010 break;
855e1111 15011 }
63c3a66f 15012 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
15013 switch (cacheline_size) {
15014 case 16:
15015 case 32:
15016 case 64:
15017 if (goal == BOUNDARY_SINGLE_CACHELINE) {
15018 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
15019 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
15020 break;
15021 }
15022 /* fallthrough */
15023 case 128:
15024 default:
15025 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
15026 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
15027 break;
855e1111 15028 }
59e6b434
DM
15029 } else {
15030 switch (cacheline_size) {
15031 case 16:
15032 if (goal == BOUNDARY_SINGLE_CACHELINE) {
15033 val |= (DMA_RWCTRL_READ_BNDRY_16 |
15034 DMA_RWCTRL_WRITE_BNDRY_16);
15035 break;
15036 }
15037 /* fallthrough */
15038 case 32:
15039 if (goal == BOUNDARY_SINGLE_CACHELINE) {
15040 val |= (DMA_RWCTRL_READ_BNDRY_32 |
15041 DMA_RWCTRL_WRITE_BNDRY_32);
15042 break;
15043 }
15044 /* fallthrough */
15045 case 64:
15046 if (goal == BOUNDARY_SINGLE_CACHELINE) {
15047 val |= (DMA_RWCTRL_READ_BNDRY_64 |
15048 DMA_RWCTRL_WRITE_BNDRY_64);
15049 break;
15050 }
15051 /* fallthrough */
15052 case 128:
15053 if (goal == BOUNDARY_SINGLE_CACHELINE) {
15054 val |= (DMA_RWCTRL_READ_BNDRY_128 |
15055 DMA_RWCTRL_WRITE_BNDRY_128);
15056 break;
15057 }
15058 /* fallthrough */
15059 case 256:
15060 val |= (DMA_RWCTRL_READ_BNDRY_256 |
15061 DMA_RWCTRL_WRITE_BNDRY_256);
15062 break;
15063 case 512:
15064 val |= (DMA_RWCTRL_READ_BNDRY_512 |
15065 DMA_RWCTRL_WRITE_BNDRY_512);
15066 break;
15067 case 1024:
15068 default:
15069 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
15070 DMA_RWCTRL_WRITE_BNDRY_1024);
15071 break;
855e1111 15072 }
59e6b434
DM
15073 }
15074
15075out:
15076 return val;
15077}
15078
1da177e4
LT
15079static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
15080{
15081 struct tg3_internal_buffer_desc test_desc;
15082 u32 sram_dma_descs;
15083 int i, ret;
15084
15085 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
15086
15087 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
15088 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
15089 tw32(RDMAC_STATUS, 0);
15090 tw32(WDMAC_STATUS, 0);
15091
15092 tw32(BUFMGR_MODE, 0);
15093 tw32(FTQ_RESET, 0);
15094
15095 test_desc.addr_hi = ((u64) buf_dma) >> 32;
15096 test_desc.addr_lo = buf_dma & 0xffffffff;
15097 test_desc.nic_mbuf = 0x00002100;
15098 test_desc.len = size;
15099
15100 /*
15101 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
15102 * the *second* time the tg3 driver was getting loaded after an
15103 * initial scan.
15104 *
15105 * Broadcom tells me:
15106 * ...the DMA engine is connected to the GRC block and a DMA
15107 * reset may affect the GRC block in some unpredictable way...
15108 * The behavior of resets to individual blocks has not been tested.
15109 *
15110 * Broadcom noted the GRC reset will also reset all sub-components.
15111 */
15112 if (to_device) {
15113 test_desc.cqid_sqid = (13 << 8) | 2;
15114
15115 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
15116 udelay(40);
15117 } else {
15118 test_desc.cqid_sqid = (16 << 8) | 7;
15119
15120 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
15121 udelay(40);
15122 }
15123 test_desc.flags = 0x00000005;
15124
15125 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
15126 u32 val;
15127
15128 val = *(((u32 *)&test_desc) + i);
15129 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
15130 sram_dma_descs + (i * sizeof(u32)));
15131 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
15132 }
15133 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
15134
859a5887 15135 if (to_device)
1da177e4 15136 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 15137 else
1da177e4 15138 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
15139
15140 ret = -ENODEV;
15141 for (i = 0; i < 40; i++) {
15142 u32 val;
15143
15144 if (to_device)
15145 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
15146 else
15147 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
15148 if ((val & 0xffff) == sram_dma_descs) {
15149 ret = 0;
15150 break;
15151 }
15152
15153 udelay(100);
15154 }
15155
15156 return ret;
15157}
15158
ded7340d 15159#define TEST_BUFFER_SIZE 0x2000
1da177e4 15160
4143470c 15161static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
15162 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
15163 { },
15164};
15165
1da177e4
LT
15166static int __devinit tg3_test_dma(struct tg3 *tp)
15167{
15168 dma_addr_t buf_dma;
59e6b434 15169 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 15170 int ret = 0;
1da177e4 15171
4bae65c8
MC
15172 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
15173 &buf_dma, GFP_KERNEL);
1da177e4
LT
15174 if (!buf) {
15175 ret = -ENOMEM;
15176 goto out_nofree;
15177 }
15178
15179 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
15180 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
15181
59e6b434 15182 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 15183
63c3a66f 15184 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
15185 goto out;
15186
63c3a66f 15187 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
15188 /* DMA read watermark not used on PCIE */
15189 tp->dma_rwctrl |= 0x00180000;
63c3a66f 15190 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
15191 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
15192 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
15193 tp->dma_rwctrl |= 0x003f0000;
15194 else
15195 tp->dma_rwctrl |= 0x003f000f;
15196 } else {
15197 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15198 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
15199 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 15200 u32 read_water = 0x7;
1da177e4 15201
4a29cc2e
MC
15202 /* If the 5704 is behind the EPB bridge, we can
15203 * do the less restrictive ONE_DMA workaround for
15204 * better performance.
15205 */
63c3a66f 15206 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
15207 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15208 tp->dma_rwctrl |= 0x8000;
15209 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
15210 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
15211
49afdeb6
MC
15212 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
15213 read_water = 4;
59e6b434 15214 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
15215 tp->dma_rwctrl |=
15216 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
15217 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
15218 (1 << 23);
4cf78e4f
MC
15219 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
15220 /* 5780 always in PCIX mode */
15221 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
15222 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
15223 /* 5714 always in PCIX mode */
15224 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
15225 } else {
15226 tp->dma_rwctrl |= 0x001b000f;
15227 }
15228 }
15229
15230 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15231 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15232 tp->dma_rwctrl &= 0xfffffff0;
15233
15234 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15235 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15236 /* Remove this if it causes problems for some boards. */
15237 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15238
15239 /* On 5700/5701 chips, we need to set this bit.
15240 * Otherwise the chip will issue cacheline transactions
15241 * to streamable DMA memory with not all the byte
15242 * enables turned on. This is an error on several
15243 * RISC PCI controllers, in particular sparc64.
15244 *
15245 * On 5703/5704 chips, this bit has been reassigned
15246 * a different meaning. In particular, it is used
15247 * on those chips to enable a PCI-X workaround.
15248 */
15249 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15250 }
15251
15252 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15253
15254#if 0
15255 /* Unneeded, already done by tg3_get_invariants. */
15256 tg3_switch_clocks(tp);
15257#endif
15258
1da177e4
LT
15259 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15260 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15261 goto out;
15262
59e6b434
DM
15263 /* It is best to perform DMA test with maximum write burst size
15264 * to expose the 5700/5701 write DMA bug.
15265 */
15266 saved_dma_rwctrl = tp->dma_rwctrl;
15267 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15268 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15269
1da177e4
LT
15270 while (1) {
15271 u32 *p = buf, i;
15272
15273 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15274 p[i] = i;
15275
15276 /* Send the buffer to the chip. */
15277 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15278 if (ret) {
2445e461
MC
15279 dev_err(&tp->pdev->dev,
15280 "%s: Buffer write failed. err = %d\n",
15281 __func__, ret);
1da177e4
LT
15282 break;
15283 }
15284
15285#if 0
15286 /* validate data reached card RAM correctly. */
15287 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15288 u32 val;
15289 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15290 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15291 dev_err(&tp->pdev->dev,
15292 "%s: Buffer corrupted on device! "
15293 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15294 /* ret = -ENODEV here? */
15295 }
15296 p[i] = 0;
15297 }
15298#endif
15299 /* Now read it back. */
15300 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15301 if (ret) {
5129c3a3
MC
15302 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15303 "err = %d\n", __func__, ret);
1da177e4
LT
15304 break;
15305 }
15306
15307 /* Verify it. */
15308 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15309 if (p[i] == i)
15310 continue;
15311
59e6b434
DM
15312 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15313 DMA_RWCTRL_WRITE_BNDRY_16) {
15314 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15315 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15316 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15317 break;
15318 } else {
2445e461
MC
15319 dev_err(&tp->pdev->dev,
15320 "%s: Buffer corrupted on read back! "
15321 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15322 ret = -ENODEV;
15323 goto out;
15324 }
15325 }
15326
15327 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15328 /* Success. */
15329 ret = 0;
15330 break;
15331 }
15332 }
59e6b434
DM
15333 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15334 DMA_RWCTRL_WRITE_BNDRY_16) {
15335 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15336 * now look for chipsets that are known to expose the
15337 * DMA bug without failing the test.
59e6b434 15338 */
4143470c 15339 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15340 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15341 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15342 } else {
6d1cfbab
MC
15343 /* Safe to use the calculated DMA boundary. */
15344 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15345 }
6d1cfbab 15346
59e6b434
DM
15347 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15348 }
1da177e4
LT
15349
15350out:
4bae65c8 15351 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15352out_nofree:
15353 return ret;
15354}
15355
1da177e4
LT
15356static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15357{
63c3a66f 15358 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15359 tp->bufmgr_config.mbuf_read_dma_low_water =
15360 DEFAULT_MB_RDMA_LOW_WATER_5705;
15361 tp->bufmgr_config.mbuf_mac_rx_low_water =
15362 DEFAULT_MB_MACRX_LOW_WATER_57765;
15363 tp->bufmgr_config.mbuf_high_water =
15364 DEFAULT_MB_HIGH_WATER_57765;
15365
15366 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15367 DEFAULT_MB_RDMA_LOW_WATER_5705;
15368 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15369 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15370 tp->bufmgr_config.mbuf_high_water_jumbo =
15371 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15372 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15373 tp->bufmgr_config.mbuf_read_dma_low_water =
15374 DEFAULT_MB_RDMA_LOW_WATER_5705;
15375 tp->bufmgr_config.mbuf_mac_rx_low_water =
15376 DEFAULT_MB_MACRX_LOW_WATER_5705;
15377 tp->bufmgr_config.mbuf_high_water =
15378 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15379 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15380 tp->bufmgr_config.mbuf_mac_rx_low_water =
15381 DEFAULT_MB_MACRX_LOW_WATER_5906;
15382 tp->bufmgr_config.mbuf_high_water =
15383 DEFAULT_MB_HIGH_WATER_5906;
15384 }
fdfec172
MC
15385
15386 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15387 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15388 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15389 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15390 tp->bufmgr_config.mbuf_high_water_jumbo =
15391 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15392 } else {
15393 tp->bufmgr_config.mbuf_read_dma_low_water =
15394 DEFAULT_MB_RDMA_LOW_WATER;
15395 tp->bufmgr_config.mbuf_mac_rx_low_water =
15396 DEFAULT_MB_MACRX_LOW_WATER;
15397 tp->bufmgr_config.mbuf_high_water =
15398 DEFAULT_MB_HIGH_WATER;
15399
15400 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15401 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15402 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15403 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15404 tp->bufmgr_config.mbuf_high_water_jumbo =
15405 DEFAULT_MB_HIGH_WATER_JUMBO;
15406 }
1da177e4
LT
15407
15408 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15409 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15410}
15411
15412static char * __devinit tg3_phy_string(struct tg3 *tp)
15413{
79eb6904
MC
15414 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15415 case TG3_PHY_ID_BCM5400: return "5400";
15416 case TG3_PHY_ID_BCM5401: return "5401";
15417 case TG3_PHY_ID_BCM5411: return "5411";
15418 case TG3_PHY_ID_BCM5701: return "5701";
15419 case TG3_PHY_ID_BCM5703: return "5703";
15420 case TG3_PHY_ID_BCM5704: return "5704";
15421 case TG3_PHY_ID_BCM5705: return "5705";
15422 case TG3_PHY_ID_BCM5750: return "5750";
15423 case TG3_PHY_ID_BCM5752: return "5752";
15424 case TG3_PHY_ID_BCM5714: return "5714";
15425 case TG3_PHY_ID_BCM5780: return "5780";
15426 case TG3_PHY_ID_BCM5755: return "5755";
15427 case TG3_PHY_ID_BCM5787: return "5787";
15428 case TG3_PHY_ID_BCM5784: return "5784";
15429 case TG3_PHY_ID_BCM5756: return "5722/5756";
15430 case TG3_PHY_ID_BCM5906: return "5906";
15431 case TG3_PHY_ID_BCM5761: return "5761";
15432 case TG3_PHY_ID_BCM5718C: return "5718C";
15433 case TG3_PHY_ID_BCM5718S: return "5718S";
15434 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15435 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15436 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15437 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15438 case 0: return "serdes";
15439 default: return "unknown";
855e1111 15440 }
1da177e4
LT
15441}
15442
f9804ddb
MC
15443static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15444{
63c3a66f 15445 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15446 strcpy(str, "PCI Express");
15447 return str;
63c3a66f 15448 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15449 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15450
15451 strcpy(str, "PCIX:");
15452
15453 if ((clock_ctrl == 7) ||
15454 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15455 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15456 strcat(str, "133MHz");
15457 else if (clock_ctrl == 0)
15458 strcat(str, "33MHz");
15459 else if (clock_ctrl == 2)
15460 strcat(str, "50MHz");
15461 else if (clock_ctrl == 4)
15462 strcat(str, "66MHz");
15463 else if (clock_ctrl == 6)
15464 strcat(str, "100MHz");
f9804ddb
MC
15465 } else {
15466 strcpy(str, "PCI:");
63c3a66f 15467 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15468 strcat(str, "66MHz");
15469 else
15470 strcat(str, "33MHz");
15471 }
63c3a66f 15472 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15473 strcat(str, ":32-bit");
15474 else
15475 strcat(str, ":64-bit");
15476 return str;
15477}
15478
15f9850d
DM
15479static void __devinit tg3_init_coal(struct tg3 *tp)
15480{
15481 struct ethtool_coalesce *ec = &tp->coal;
15482
15483 memset(ec, 0, sizeof(*ec));
15484 ec->cmd = ETHTOOL_GCOALESCE;
15485 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15486 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15487 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15488 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15489 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15490 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15491 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15492 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15493 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15494
15495 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15496 HOSTCC_MODE_CLRTICK_TXBD)) {
15497 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15498 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15499 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15500 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15501 }
d244c892 15502
63c3a66f 15503 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15504 ec->rx_coalesce_usecs_irq = 0;
15505 ec->tx_coalesce_usecs_irq = 0;
15506 ec->stats_block_coalesce_usecs = 0;
15507 }
15f9850d
DM
15508}
15509
1da177e4
LT
15510static int __devinit tg3_init_one(struct pci_dev *pdev,
15511 const struct pci_device_id *ent)
15512{
1da177e4
LT
15513 struct net_device *dev;
15514 struct tg3 *tp;
646c9edd
MC
15515 int i, err, pm_cap;
15516 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15517 char str[40];
72f2afb8 15518 u64 dma_mask, persist_dma_mask;
c8f44aff 15519 netdev_features_t features = 0;
1da177e4 15520
05dbe005 15521 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15522
15523 err = pci_enable_device(pdev);
15524 if (err) {
2445e461 15525 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15526 return err;
15527 }
15528
1da177e4
LT
15529 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15530 if (err) {
2445e461 15531 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15532 goto err_out_disable_pdev;
15533 }
15534
15535 pci_set_master(pdev);
15536
15537 /* Find power-management capability. */
15538 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15539 if (pm_cap == 0) {
2445e461
MC
15540 dev_err(&pdev->dev,
15541 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15542 err = -EIO;
15543 goto err_out_free_res;
15544 }
15545
16821285
MC
15546 err = pci_set_power_state(pdev, PCI_D0);
15547 if (err) {
15548 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15549 goto err_out_free_res;
15550 }
15551
fe5f5787 15552 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15553 if (!dev) {
1da177e4 15554 err = -ENOMEM;
16821285 15555 goto err_out_power_down;
1da177e4
LT
15556 }
15557
1da177e4
LT
15558 SET_NETDEV_DEV(dev, &pdev->dev);
15559
1da177e4
LT
15560 tp = netdev_priv(dev);
15561 tp->pdev = pdev;
15562 tp->dev = dev;
15563 tp->pm_cap = pm_cap;
1da177e4
LT
15564 tp->rx_mode = TG3_DEF_RX_MODE;
15565 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15566
1da177e4
LT
15567 if (tg3_debug > 0)
15568 tp->msg_enable = tg3_debug;
15569 else
15570 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15571
15572 /* The word/byte swap controls here control register access byte
15573 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15574 * setting below.
15575 */
15576 tp->misc_host_ctrl =
15577 MISC_HOST_CTRL_MASK_PCI_INT |
15578 MISC_HOST_CTRL_WORD_SWAP |
15579 MISC_HOST_CTRL_INDIR_ACCESS |
15580 MISC_HOST_CTRL_PCISTATE_RW;
15581
15582 /* The NONFRM (non-frame) byte/word swap controls take effect
15583 * on descriptor entries, anything which isn't packet data.
15584 *
15585 * The StrongARM chips on the board (one for tx, one for rx)
15586 * are running in big-endian mode.
15587 */
15588 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15589 GRC_MODE_WSWAP_NONFRM_DATA);
15590#ifdef __BIG_ENDIAN
15591 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15592#endif
15593 spin_lock_init(&tp->lock);
1da177e4 15594 spin_lock_init(&tp->indirect_lock);
c4028958 15595 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15596
d5fe488a 15597 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15598 if (!tp->regs) {
ab96b241 15599 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15600 err = -ENOMEM;
15601 goto err_out_free_dev;
15602 }
15603
c9cab24e
MC
15604 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15605 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15606 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15607 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15608 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15609 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15610 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15611 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15612 tg3_flag_set(tp, ENABLE_APE);
15613 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15614 if (!tp->aperegs) {
15615 dev_err(&pdev->dev,
15616 "Cannot map APE registers, aborting\n");
15617 err = -ENOMEM;
15618 goto err_out_iounmap;
15619 }
15620 }
15621
1da177e4
LT
15622 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15623 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15624
1da177e4 15625 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15626 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15627 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15628 dev->irq = pdev->irq;
1da177e4
LT
15629
15630 err = tg3_get_invariants(tp);
15631 if (err) {
ab96b241
MC
15632 dev_err(&pdev->dev,
15633 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15634 goto err_out_apeunmap;
1da177e4
LT
15635 }
15636
4a29cc2e
MC
15637 /* The EPB bridge inside 5714, 5715, and 5780 and any
15638 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15639 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15640 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15641 * do DMA address check in tg3_start_xmit().
15642 */
63c3a66f 15643 if (tg3_flag(tp, IS_5788))
284901a9 15644 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15645 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15646 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15647#ifdef CONFIG_HIGHMEM
6a35528a 15648 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15649#endif
4a29cc2e 15650 } else
6a35528a 15651 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15652
15653 /* Configure DMA attributes. */
284901a9 15654 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15655 err = pci_set_dma_mask(pdev, dma_mask);
15656 if (!err) {
0da0606f 15657 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15658 err = pci_set_consistent_dma_mask(pdev,
15659 persist_dma_mask);
15660 if (err < 0) {
ab96b241
MC
15661 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15662 "DMA for consistent allocations\n");
c9cab24e 15663 goto err_out_apeunmap;
72f2afb8
MC
15664 }
15665 }
15666 }
284901a9
YH
15667 if (err || dma_mask == DMA_BIT_MASK(32)) {
15668 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15669 if (err) {
ab96b241
MC
15670 dev_err(&pdev->dev,
15671 "No usable DMA configuration, aborting\n");
c9cab24e 15672 goto err_out_apeunmap;
72f2afb8
MC
15673 }
15674 }
15675
fdfec172 15676 tg3_init_bufmgr_config(tp);
1da177e4 15677
0da0606f
MC
15678 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15679
15680 /* 5700 B0 chips do not support checksumming correctly due
15681 * to hardware bugs.
15682 */
15683 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15684 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15685
15686 if (tg3_flag(tp, 5755_PLUS))
15687 features |= NETIF_F_IPV6_CSUM;
15688 }
15689
4e3a7aaa
MC
15690 /* TSO is on by default on chips that support hardware TSO.
15691 * Firmware TSO on older chips gives lower performance, so it
15692 * is off by default, but can be enabled using ethtool.
15693 */
63c3a66f
JP
15694 if ((tg3_flag(tp, HW_TSO_1) ||
15695 tg3_flag(tp, HW_TSO_2) ||
15696 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15697 (features & NETIF_F_IP_CSUM))
15698 features |= NETIF_F_TSO;
63c3a66f 15699 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15700 if (features & NETIF_F_IPV6_CSUM)
15701 features |= NETIF_F_TSO6;
63c3a66f 15702 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15703 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15704 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15705 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15706 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15707 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15708 features |= NETIF_F_TSO_ECN;
b0026624 15709 }
1da177e4 15710
d542fe27
MC
15711 dev->features |= features;
15712 dev->vlan_features |= features;
15713
06c03c02
MB
15714 /*
15715 * Add loopback capability only for a subset of devices that support
15716 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15717 * loopback for the remaining devices.
15718 */
15719 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15720 !tg3_flag(tp, CPMU_PRESENT))
15721 /* Add the loopback capability */
0da0606f
MC
15722 features |= NETIF_F_LOOPBACK;
15723
0da0606f 15724 dev->hw_features |= features;
06c03c02 15725
1da177e4 15726 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15727 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15728 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15729 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15730 tp->rx_pending = 63;
15731 }
15732
1da177e4
LT
15733 err = tg3_get_device_address(tp);
15734 if (err) {
ab96b241
MC
15735 dev_err(&pdev->dev,
15736 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15737 goto err_out_apeunmap;
c88864df
MC
15738 }
15739
1da177e4
LT
15740 /*
15741 * Reset chip in case UNDI or EFI driver did not shutdown
15742 * DMA self test will enable WDMAC and we'll see (spurious)
15743 * pending DMA on the PCI bus at that point.
15744 */
15745 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15746 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15747 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15748 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15749 }
15750
15751 err = tg3_test_dma(tp);
15752 if (err) {
ab96b241 15753 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15754 goto err_out_apeunmap;
1da177e4
LT
15755 }
15756
78f90dcf
MC
15757 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15758 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15759 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15760 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15761 struct tg3_napi *tnapi = &tp->napi[i];
15762
15763 tnapi->tp = tp;
15764 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15765
15766 tnapi->int_mbox = intmbx;
93a700a9 15767 if (i <= 4)
78f90dcf
MC
15768 intmbx += 0x8;
15769 else
15770 intmbx += 0x4;
15771
15772 tnapi->consmbox = rcvmbx;
15773 tnapi->prodmbox = sndmbx;
15774
66cfd1bd 15775 if (i)
78f90dcf 15776 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15777 else
78f90dcf 15778 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15779
63c3a66f 15780 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15781 break;
15782
15783 /*
15784 * If we support MSIX, we'll be using RSS. If we're using
15785 * RSS, the first vector only handles link interrupts and the
15786 * remaining vectors handle rx and tx interrupts. Reuse the
15787 * mailbox values for the next iteration. The values we setup
15788 * above are still useful for the single vectored mode.
15789 */
15790 if (!i)
15791 continue;
15792
15793 rcvmbx += 0x8;
15794
15795 if (sndmbx & 0x4)
15796 sndmbx -= 0x4;
15797 else
15798 sndmbx += 0xc;
15799 }
15800
15f9850d
DM
15801 tg3_init_coal(tp);
15802
c49a1561
MC
15803 pci_set_drvdata(pdev, dev);
15804
cd0d7228
MC
15805 if (tg3_flag(tp, 5717_PLUS)) {
15806 /* Resume a low-power mode */
15807 tg3_frob_aux_power(tp, false);
15808 }
15809
21f7638e
MC
15810 tg3_timer_init(tp);
15811
1da177e4
LT
15812 err = register_netdev(dev);
15813 if (err) {
ab96b241 15814 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15815 goto err_out_apeunmap;
1da177e4
LT
15816 }
15817
05dbe005
JP
15818 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15819 tp->board_part_number,
15820 tp->pci_chip_rev_id,
15821 tg3_bus_string(tp, str),
15822 dev->dev_addr);
1da177e4 15823
f07e9af3 15824 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15825 struct phy_device *phydev;
15826 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15827 netdev_info(dev,
15828 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15829 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15830 } else {
15831 char *ethtype;
15832
15833 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15834 ethtype = "10/100Base-TX";
15835 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15836 ethtype = "1000Base-SX";
15837 else
15838 ethtype = "10/100/1000Base-T";
15839
5129c3a3 15840 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15841 "(WireSpeed[%d], EEE[%d])\n",
15842 tg3_phy_string(tp), ethtype,
15843 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15844 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15845 }
05dbe005
JP
15846
15847 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15848 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15849 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15850 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15851 tg3_flag(tp, ENABLE_ASF) != 0,
15852 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15853 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15854 tp->dma_rwctrl,
15855 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15856 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15857
b45aa2f6
MC
15858 pci_save_state(pdev);
15859
1da177e4
LT
15860 return 0;
15861
0d3031d9
MC
15862err_out_apeunmap:
15863 if (tp->aperegs) {
15864 iounmap(tp->aperegs);
15865 tp->aperegs = NULL;
15866 }
15867
1da177e4 15868err_out_iounmap:
6892914f
MC
15869 if (tp->regs) {
15870 iounmap(tp->regs);
22abe310 15871 tp->regs = NULL;
6892914f 15872 }
1da177e4
LT
15873
15874err_out_free_dev:
15875 free_netdev(dev);
15876
16821285
MC
15877err_out_power_down:
15878 pci_set_power_state(pdev, PCI_D3hot);
15879
1da177e4
LT
15880err_out_free_res:
15881 pci_release_regions(pdev);
15882
15883err_out_disable_pdev:
15884 pci_disable_device(pdev);
15885 pci_set_drvdata(pdev, NULL);
15886 return err;
15887}
15888
15889static void __devexit tg3_remove_one(struct pci_dev *pdev)
15890{
15891 struct net_device *dev = pci_get_drvdata(pdev);
15892
15893 if (dev) {
15894 struct tg3 *tp = netdev_priv(dev);
15895
e3c5530b 15896 release_firmware(tp->fw);
077f849d 15897
db219973 15898 tg3_reset_task_cancel(tp);
158d7abd 15899
e730c823 15900 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15901 tg3_phy_fini(tp);
158d7abd 15902 tg3_mdio_fini(tp);
b02fd9e3 15903 }
158d7abd 15904
1da177e4 15905 unregister_netdev(dev);
0d3031d9
MC
15906 if (tp->aperegs) {
15907 iounmap(tp->aperegs);
15908 tp->aperegs = NULL;
15909 }
6892914f
MC
15910 if (tp->regs) {
15911 iounmap(tp->regs);
22abe310 15912 tp->regs = NULL;
6892914f 15913 }
1da177e4
LT
15914 free_netdev(dev);
15915 pci_release_regions(pdev);
15916 pci_disable_device(pdev);
15917 pci_set_drvdata(pdev, NULL);
15918 }
15919}
15920
aa6027ca 15921#ifdef CONFIG_PM_SLEEP
c866b7ea 15922static int tg3_suspend(struct device *device)
1da177e4 15923{
c866b7ea 15924 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15925 struct net_device *dev = pci_get_drvdata(pdev);
15926 struct tg3 *tp = netdev_priv(dev);
15927 int err;
15928
15929 if (!netif_running(dev))
15930 return 0;
15931
db219973 15932 tg3_reset_task_cancel(tp);
b02fd9e3 15933 tg3_phy_stop(tp);
1da177e4
LT
15934 tg3_netif_stop(tp);
15935
21f7638e 15936 tg3_timer_stop(tp);
1da177e4 15937
f47c11ee 15938 tg3_full_lock(tp, 1);
1da177e4 15939 tg3_disable_ints(tp);
f47c11ee 15940 tg3_full_unlock(tp);
1da177e4
LT
15941
15942 netif_device_detach(dev);
15943
f47c11ee 15944 tg3_full_lock(tp, 0);
944d980e 15945 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15946 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15947 tg3_full_unlock(tp);
1da177e4 15948
c866b7ea 15949 err = tg3_power_down_prepare(tp);
1da177e4 15950 if (err) {
b02fd9e3
MC
15951 int err2;
15952
f47c11ee 15953 tg3_full_lock(tp, 0);
1da177e4 15954
63c3a66f 15955 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15956 err2 = tg3_restart_hw(tp, 1);
15957 if (err2)
b9ec6c1b 15958 goto out;
1da177e4 15959
21f7638e 15960 tg3_timer_start(tp);
1da177e4
LT
15961
15962 netif_device_attach(dev);
15963 tg3_netif_start(tp);
15964
b9ec6c1b 15965out:
f47c11ee 15966 tg3_full_unlock(tp);
b02fd9e3
MC
15967
15968 if (!err2)
15969 tg3_phy_start(tp);
1da177e4
LT
15970 }
15971
15972 return err;
15973}
15974
c866b7ea 15975static int tg3_resume(struct device *device)
1da177e4 15976{
c866b7ea 15977 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15978 struct net_device *dev = pci_get_drvdata(pdev);
15979 struct tg3 *tp = netdev_priv(dev);
15980 int err;
15981
15982 if (!netif_running(dev))
15983 return 0;
15984
1da177e4
LT
15985 netif_device_attach(dev);
15986
f47c11ee 15987 tg3_full_lock(tp, 0);
1da177e4 15988
63c3a66f 15989 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15990 err = tg3_restart_hw(tp, 1);
15991 if (err)
15992 goto out;
1da177e4 15993
21f7638e 15994 tg3_timer_start(tp);
1da177e4 15995
1da177e4
LT
15996 tg3_netif_start(tp);
15997
b9ec6c1b 15998out:
f47c11ee 15999 tg3_full_unlock(tp);
1da177e4 16000
b02fd9e3
MC
16001 if (!err)
16002 tg3_phy_start(tp);
16003
b9ec6c1b 16004 return err;
1da177e4
LT
16005}
16006
c866b7ea 16007static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
16008#define TG3_PM_OPS (&tg3_pm_ops)
16009
16010#else
16011
16012#define TG3_PM_OPS NULL
16013
16014#endif /* CONFIG_PM_SLEEP */
c866b7ea 16015
b45aa2f6
MC
16016/**
16017 * tg3_io_error_detected - called when PCI error is detected
16018 * @pdev: Pointer to PCI device
16019 * @state: The current pci connection state
16020 *
16021 * This function is called after a PCI bus error affecting
16022 * this device has been detected.
16023 */
16024static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
16025 pci_channel_state_t state)
16026{
16027 struct net_device *netdev = pci_get_drvdata(pdev);
16028 struct tg3 *tp = netdev_priv(netdev);
16029 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
16030
16031 netdev_info(netdev, "PCI I/O error detected\n");
16032
16033 rtnl_lock();
16034
16035 if (!netif_running(netdev))
16036 goto done;
16037
16038 tg3_phy_stop(tp);
16039
16040 tg3_netif_stop(tp);
16041
21f7638e 16042 tg3_timer_stop(tp);
b45aa2f6
MC
16043
16044 /* Want to make sure that the reset task doesn't run */
db219973 16045 tg3_reset_task_cancel(tp);
b45aa2f6
MC
16046
16047 netif_device_detach(netdev);
16048
16049 /* Clean up software state, even if MMIO is blocked */
16050 tg3_full_lock(tp, 0);
16051 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
16052 tg3_full_unlock(tp);
16053
16054done:
16055 if (state == pci_channel_io_perm_failure)
16056 err = PCI_ERS_RESULT_DISCONNECT;
16057 else
16058 pci_disable_device(pdev);
16059
16060 rtnl_unlock();
16061
16062 return err;
16063}
16064
16065/**
16066 * tg3_io_slot_reset - called after the pci bus has been reset.
16067 * @pdev: Pointer to PCI device
16068 *
16069 * Restart the card from scratch, as if from a cold-boot.
16070 * At this point, the card has exprienced a hard reset,
16071 * followed by fixups by BIOS, and has its config space
16072 * set up identically to what it was at cold boot.
16073 */
16074static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
16075{
16076 struct net_device *netdev = pci_get_drvdata(pdev);
16077 struct tg3 *tp = netdev_priv(netdev);
16078 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
16079 int err;
16080
16081 rtnl_lock();
16082
16083 if (pci_enable_device(pdev)) {
16084 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
16085 goto done;
16086 }
16087
16088 pci_set_master(pdev);
16089 pci_restore_state(pdev);
16090 pci_save_state(pdev);
16091
16092 if (!netif_running(netdev)) {
16093 rc = PCI_ERS_RESULT_RECOVERED;
16094 goto done;
16095 }
16096
16097 err = tg3_power_up(tp);
bed9829f 16098 if (err)
b45aa2f6 16099 goto done;
b45aa2f6
MC
16100
16101 rc = PCI_ERS_RESULT_RECOVERED;
16102
16103done:
16104 rtnl_unlock();
16105
16106 return rc;
16107}
16108
16109/**
16110 * tg3_io_resume - called when traffic can start flowing again.
16111 * @pdev: Pointer to PCI device
16112 *
16113 * This callback is called when the error recovery driver tells
16114 * us that its OK to resume normal operation.
16115 */
16116static void tg3_io_resume(struct pci_dev *pdev)
16117{
16118 struct net_device *netdev = pci_get_drvdata(pdev);
16119 struct tg3 *tp = netdev_priv(netdev);
16120 int err;
16121
16122 rtnl_lock();
16123
16124 if (!netif_running(netdev))
16125 goto done;
16126
16127 tg3_full_lock(tp, 0);
63c3a66f 16128 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
16129 err = tg3_restart_hw(tp, 1);
16130 tg3_full_unlock(tp);
16131 if (err) {
16132 netdev_err(netdev, "Cannot restart hardware after reset.\n");
16133 goto done;
16134 }
16135
16136 netif_device_attach(netdev);
16137
21f7638e 16138 tg3_timer_start(tp);
b45aa2f6
MC
16139
16140 tg3_netif_start(tp);
16141
16142 tg3_phy_start(tp);
16143
16144done:
16145 rtnl_unlock();
16146}
16147
16148static struct pci_error_handlers tg3_err_handler = {
16149 .error_detected = tg3_io_error_detected,
16150 .slot_reset = tg3_io_slot_reset,
16151 .resume = tg3_io_resume
16152};
16153
1da177e4
LT
16154static struct pci_driver tg3_driver = {
16155 .name = DRV_MODULE_NAME,
16156 .id_table = tg3_pci_tbl,
16157 .probe = tg3_init_one,
16158 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 16159 .err_handler = &tg3_err_handler,
aa6027ca 16160 .driver.pm = TG3_PM_OPS,
1da177e4
LT
16161};
16162
16163static int __init tg3_init(void)
16164{
29917620 16165 return pci_register_driver(&tg3_driver);
1da177e4
LT
16166}
16167
16168static void __exit tg3_cleanup(void)
16169{
16170 pci_unregister_driver(&tg3_driver);
16171}
16172
16173module_init(tg3_init);
16174module_exit(tg3_cleanup);