tg3: Save stats across chip resets
[linux-2.6-block.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
5ae7fa06 92#define TG3_MIN_NUM 121
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
5ae7fa06 95#define DRV_MODULE_RELDATE "November 2, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 138#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
139
140/* Do not place this n-ring entries value into the tp struct itself,
141 * we really want to expose these constants to GCC so that modulo et
142 * al. operations are done with shifts and masks instead of with
143 * hw multiply/modulo instructions. Another solution would be to
144 * replace things like '% foo' with '& (foo - 1)'.
145 */
1da177e4
LT
146
147#define TG3_TX_RING_SIZE 512
148#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
149
2c49a44d
MC
150#define TG3_RX_STD_RING_BYTES(tp) \
151 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
152#define TG3_RX_JMB_RING_BYTES(tp) \
153 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
154#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 155 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
156#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
157 TG3_TX_RING_SIZE)
1da177e4
LT
158#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
159
287be12e
MC
160#define TG3_DMA_BYTE_ENAB 64
161
162#define TG3_RX_STD_DMA_SZ 1536
163#define TG3_RX_JMB_DMA_SZ 9046
164
165#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
166
167#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
168#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 169
2c49a44d
MC
170#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 172
2c49a44d
MC
173#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
174 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 175
d2757fc4
MC
176/* Due to a hardware bug, the 5701 can only DMA to memory addresses
177 * that are at least dword aligned when used in PCIX mode. The driver
178 * works around this bug by double copying the packet. This workaround
179 * is built into the normal double copy length check for efficiency.
180 *
181 * However, the double copy is only necessary on those architectures
182 * where unaligned memory accesses are inefficient. For those architectures
183 * where unaligned memory accesses incur little penalty, we can reintegrate
184 * the 5701 in the normal rx path. Doing so saves a device structure
185 * dereference by hardcoding the double copy threshold in place.
186 */
187#define TG3_RX_COPY_THRESHOLD 256
188#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
189 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
190#else
191 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
192#endif
193
81389f57
MC
194#if (NET_IP_ALIGN != 0)
195#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
196#else
9205fd9c 197#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
198#endif
199
1da177e4 200/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 201#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
e31aa987 202#define TG3_TX_BD_DMA_MAX 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
63c3a66f 1461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
f07e9af3 1485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
4ba526ce 1499 tg3_generate_fw_event(tp);
95e2869a
MC
1500}
1501
8d5a89b3
MC
1502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
fd6d3f0e
MC
1518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
95e2869a
MC
1645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1648 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
05dbe005
JP
1651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
1658
1659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
47007831
MC
1664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
95e2869a
MC
1669 tg3_ump_link_report(tp);
1670 }
1671}
1672
1673static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
e18ce346 1677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1678 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1679 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1680 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1681 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1682 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
1689static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1690{
1691 u16 miireg;
1692
e18ce346 1693 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1694 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1695 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1696 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1697 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1698 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1699 else
1700 miireg = 0;
1701
1702 return miireg;
1703}
1704
95e2869a
MC
1705static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1706{
1707 u8 cap = 0;
1708
f3791cdf
MC
1709 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1710 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1711 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1712 if (lcladv & ADVERTISE_1000XPAUSE)
1713 cap = FLOW_CTRL_RX;
1714 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1715 cap = FLOW_CTRL_TX;
95e2869a
MC
1716 }
1717
1718 return cap;
1719}
1720
f51f3562 1721static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1722{
b02fd9e3 1723 u8 autoneg;
f51f3562 1724 u8 flowctrl = 0;
95e2869a
MC
1725 u32 old_rx_mode = tp->rx_mode;
1726 u32 old_tx_mode = tp->tx_mode;
1727
63c3a66f 1728 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1729 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1730 else
1731 autoneg = tp->link_config.autoneg;
1732
63c3a66f 1733 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1734 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1735 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1736 else
bc02ff95 1737 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1738 } else
1739 flowctrl = tp->link_config.flowctrl;
95e2869a 1740
f51f3562 1741 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1742
e18ce346 1743 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1744 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1745 else
1746 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1747
f51f3562 1748 if (old_rx_mode != tp->rx_mode)
95e2869a 1749 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1750
e18ce346 1751 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1752 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1753 else
1754 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1755
f51f3562 1756 if (old_tx_mode != tp->tx_mode)
95e2869a 1757 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1758}
1759
b02fd9e3
MC
1760static void tg3_adjust_link(struct net_device *dev)
1761{
1762 u8 oldflowctrl, linkmesg = 0;
1763 u32 mac_mode, lcl_adv, rmt_adv;
1764 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1765 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1766
24bb4fb6 1767 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1768
1769 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1770 MAC_MODE_HALF_DUPLEX);
1771
1772 oldflowctrl = tp->link_config.active_flowctrl;
1773
1774 if (phydev->link) {
1775 lcl_adv = 0;
1776 rmt_adv = 0;
1777
1778 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1779 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1780 else if (phydev->speed == SPEED_1000 ||
1781 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1782 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1783 else
1784 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1785
1786 if (phydev->duplex == DUPLEX_HALF)
1787 mac_mode |= MAC_MODE_HALF_DUPLEX;
1788 else {
1789 lcl_adv = tg3_advert_flowctrl_1000T(
1790 tp->link_config.flowctrl);
1791
1792 if (phydev->pause)
1793 rmt_adv = LPA_PAUSE_CAP;
1794 if (phydev->asym_pause)
1795 rmt_adv |= LPA_PAUSE_ASYM;
1796 }
1797
1798 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1799 } else
1800 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1801
1802 if (mac_mode != tp->mac_mode) {
1803 tp->mac_mode = mac_mode;
1804 tw32_f(MAC_MODE, tp->mac_mode);
1805 udelay(40);
1806 }
1807
fcb389df
MC
1808 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1809 if (phydev->speed == SPEED_10)
1810 tw32(MAC_MI_STAT,
1811 MAC_MI_STAT_10MBPS_MODE |
1812 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1813 else
1814 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1815 }
1816
b02fd9e3
MC
1817 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1818 tw32(MAC_TX_LENGTHS,
1819 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1820 (6 << TX_LENGTHS_IPG_SHIFT) |
1821 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1822 else
1823 tw32(MAC_TX_LENGTHS,
1824 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1825 (6 << TX_LENGTHS_IPG_SHIFT) |
1826 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1827
1828 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1829 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1830 phydev->speed != tp->link_config.active_speed ||
1831 phydev->duplex != tp->link_config.active_duplex ||
1832 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1833 linkmesg = 1;
b02fd9e3
MC
1834
1835 tp->link_config.active_speed = phydev->speed;
1836 tp->link_config.active_duplex = phydev->duplex;
1837
24bb4fb6 1838 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1839
1840 if (linkmesg)
1841 tg3_link_report(tp);
1842}
1843
1844static int tg3_phy_init(struct tg3 *tp)
1845{
1846 struct phy_device *phydev;
1847
f07e9af3 1848 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1849 return 0;
1850
1851 /* Bring the PHY back to a known state. */
1852 tg3_bmcr_reset(tp);
1853
3f0e3ad7 1854 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1855
1856 /* Attach the MAC to the PHY. */
fb28ad35 1857 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1858 phydev->dev_flags, phydev->interface);
b02fd9e3 1859 if (IS_ERR(phydev)) {
ab96b241 1860 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1861 return PTR_ERR(phydev);
1862 }
1863
b02fd9e3 1864 /* Mask with MAC supported features. */
9c61d6bc
MC
1865 switch (phydev->interface) {
1866 case PHY_INTERFACE_MODE_GMII:
1867 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1868 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1869 phydev->supported &= (PHY_GBIT_FEATURES |
1870 SUPPORTED_Pause |
1871 SUPPORTED_Asym_Pause);
1872 break;
1873 }
1874 /* fallthru */
9c61d6bc
MC
1875 case PHY_INTERFACE_MODE_MII:
1876 phydev->supported &= (PHY_BASIC_FEATURES |
1877 SUPPORTED_Pause |
1878 SUPPORTED_Asym_Pause);
1879 break;
1880 default:
3f0e3ad7 1881 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1882 return -EINVAL;
1883 }
1884
f07e9af3 1885 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1886
1887 phydev->advertising = phydev->supported;
1888
b02fd9e3
MC
1889 return 0;
1890}
1891
1892static void tg3_phy_start(struct tg3 *tp)
1893{
1894 struct phy_device *phydev;
1895
f07e9af3 1896 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1897 return;
1898
3f0e3ad7 1899 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1900
80096068
MC
1901 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1902 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1903 phydev->speed = tp->link_config.orig_speed;
1904 phydev->duplex = tp->link_config.orig_duplex;
1905 phydev->autoneg = tp->link_config.orig_autoneg;
1906 phydev->advertising = tp->link_config.orig_advertising;
1907 }
1908
1909 phy_start(phydev);
1910
1911 phy_start_aneg(phydev);
1912}
1913
1914static void tg3_phy_stop(struct tg3 *tp)
1915{
f07e9af3 1916 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1917 return;
1918
3f0e3ad7 1919 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1920}
1921
1922static void tg3_phy_fini(struct tg3 *tp)
1923{
f07e9af3 1924 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1925 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1926 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1927 }
1928}
1929
941ec90f
MC
1930static int tg3_phy_set_extloopbk(struct tg3 *tp)
1931{
1932 int err;
1933 u32 val;
1934
1935 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1936 return 0;
1937
1938 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1939 /* Cannot do read-modify-write on 5401 */
1940 err = tg3_phy_auxctl_write(tp,
1941 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1942 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1943 0x4c20);
1944 goto done;
1945 }
1946
1947 err = tg3_phy_auxctl_read(tp,
1948 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1949 if (err)
1950 return err;
1951
1952 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1953 err = tg3_phy_auxctl_write(tp,
1954 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1955
1956done:
1957 return err;
1958}
1959
7f97a4bd
MC
1960static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1961{
1962 u32 phytest;
1963
1964 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1965 u32 phy;
1966
1967 tg3_writephy(tp, MII_TG3_FET_TEST,
1968 phytest | MII_TG3_FET_SHADOW_EN);
1969 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1970 if (enable)
1971 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1972 else
1973 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1974 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1975 }
1976 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1977 }
1978}
1979
6833c043
MC
1980static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1981{
1982 u32 reg;
1983
63c3a66f
JP
1984 if (!tg3_flag(tp, 5705_PLUS) ||
1985 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1986 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1987 return;
1988
f07e9af3 1989 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1990 tg3_phy_fet_toggle_apd(tp, enable);
1991 return;
1992 }
1993
6833c043
MC
1994 reg = MII_TG3_MISC_SHDW_WREN |
1995 MII_TG3_MISC_SHDW_SCR5_SEL |
1996 MII_TG3_MISC_SHDW_SCR5_LPED |
1997 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1998 MII_TG3_MISC_SHDW_SCR5_SDTL |
1999 MII_TG3_MISC_SHDW_SCR5_C125OE;
2000 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
2001 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2002
2003 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2004
2005
2006 reg = MII_TG3_MISC_SHDW_WREN |
2007 MII_TG3_MISC_SHDW_APD_SEL |
2008 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2009 if (enable)
2010 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2011
2012 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2013}
2014
9ef8ca99
MC
2015static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2016{
2017 u32 phy;
2018
63c3a66f 2019 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2020 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2021 return;
2022
f07e9af3 2023 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2024 u32 ephy;
2025
535ef6e1
MC
2026 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2027 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2028
2029 tg3_writephy(tp, MII_TG3_FET_TEST,
2030 ephy | MII_TG3_FET_SHADOW_EN);
2031 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2032 if (enable)
535ef6e1 2033 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2034 else
535ef6e1
MC
2035 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2036 tg3_writephy(tp, reg, phy);
9ef8ca99 2037 }
535ef6e1 2038 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2039 }
2040 } else {
15ee95c3
MC
2041 int ret;
2042
2043 ret = tg3_phy_auxctl_read(tp,
2044 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2045 if (!ret) {
9ef8ca99
MC
2046 if (enable)
2047 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2048 else
2049 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2050 tg3_phy_auxctl_write(tp,
2051 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2052 }
2053 }
2054}
2055
1da177e4
LT
2056static void tg3_phy_set_wirespeed(struct tg3 *tp)
2057{
15ee95c3 2058 int ret;
1da177e4
LT
2059 u32 val;
2060
f07e9af3 2061 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2062 return;
2063
15ee95c3
MC
2064 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2065 if (!ret)
b4bd2929
MC
2066 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2067 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2068}
2069
b2a5c19c
MC
2070static void tg3_phy_apply_otp(struct tg3 *tp)
2071{
2072 u32 otp, phy;
2073
2074 if (!tp->phy_otp)
2075 return;
2076
2077 otp = tp->phy_otp;
2078
1d36ba45
MC
2079 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2080 return;
b2a5c19c
MC
2081
2082 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2083 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2084 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2085
2086 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2087 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2088 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2089
2090 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2091 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2092 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2093
2094 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2095 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2096
2097 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2098 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2099
2100 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2101 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2102 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2103
1d36ba45 2104 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2105}
2106
52b02d04
MC
2107static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2108{
2109 u32 val;
2110
2111 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2112 return;
2113
2114 tp->setlpicnt = 0;
2115
2116 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2117 current_link_up == 1 &&
a6b68dab
MC
2118 tp->link_config.active_duplex == DUPLEX_FULL &&
2119 (tp->link_config.active_speed == SPEED_100 ||
2120 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2121 u32 eeectl;
2122
2123 if (tp->link_config.active_speed == SPEED_1000)
2124 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2125 else
2126 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2127
2128 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2129
3110f5f5
MC
2130 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2131 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2132
b0c5943f
MC
2133 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2134 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2135 tp->setlpicnt = 2;
2136 }
2137
2138 if (!tp->setlpicnt) {
b715ce94
MC
2139 if (current_link_up == 1 &&
2140 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2141 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2142 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2143 }
2144
52b02d04
MC
2145 val = tr32(TG3_CPMU_EEE_MODE);
2146 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2147 }
2148}
2149
b0c5943f
MC
2150static void tg3_phy_eee_enable(struct tg3 *tp)
2151{
2152 u32 val;
2153
2154 if (tp->link_config.active_speed == SPEED_1000 &&
2155 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2156 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2157 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
2158 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2159 val = MII_TG3_DSP_TAP26_ALNOKO |
2160 MII_TG3_DSP_TAP26_RMRXSTO;
2161 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2162 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2163 }
2164
2165 val = tr32(TG3_CPMU_EEE_MODE);
2166 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2167}
2168
1da177e4
LT
2169static int tg3_wait_macro_done(struct tg3 *tp)
2170{
2171 int limit = 100;
2172
2173 while (limit--) {
2174 u32 tmp32;
2175
f08aa1a8 2176 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2177 if ((tmp32 & 0x1000) == 0)
2178 break;
2179 }
2180 }
d4675b52 2181 if (limit < 0)
1da177e4
LT
2182 return -EBUSY;
2183
2184 return 0;
2185}
2186
2187static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2188{
2189 static const u32 test_pat[4][6] = {
2190 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2191 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2192 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2193 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2194 };
2195 int chan;
2196
2197 for (chan = 0; chan < 4; chan++) {
2198 int i;
2199
2200 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2201 (chan * 0x2000) | 0x0200);
f08aa1a8 2202 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2203
2204 for (i = 0; i < 6; i++)
2205 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2206 test_pat[chan][i]);
2207
f08aa1a8 2208 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2209 if (tg3_wait_macro_done(tp)) {
2210 *resetp = 1;
2211 return -EBUSY;
2212 }
2213
2214 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2215 (chan * 0x2000) | 0x0200);
f08aa1a8 2216 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2217 if (tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221
f08aa1a8 2222 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2223 if (tg3_wait_macro_done(tp)) {
2224 *resetp = 1;
2225 return -EBUSY;
2226 }
2227
2228 for (i = 0; i < 6; i += 2) {
2229 u32 low, high;
2230
2231 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2232 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2233 tg3_wait_macro_done(tp)) {
2234 *resetp = 1;
2235 return -EBUSY;
2236 }
2237 low &= 0x7fff;
2238 high &= 0x000f;
2239 if (low != test_pat[chan][i] ||
2240 high != test_pat[chan][i+1]) {
2241 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2242 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2243 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2244
2245 return -EBUSY;
2246 }
2247 }
2248 }
2249
2250 return 0;
2251}
2252
2253static int tg3_phy_reset_chanpat(struct tg3 *tp)
2254{
2255 int chan;
2256
2257 for (chan = 0; chan < 4; chan++) {
2258 int i;
2259
2260 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2261 (chan * 0x2000) | 0x0200);
f08aa1a8 2262 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2263 for (i = 0; i < 6; i++)
2264 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2265 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2266 if (tg3_wait_macro_done(tp))
2267 return -EBUSY;
2268 }
2269
2270 return 0;
2271}
2272
2273static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2274{
2275 u32 reg32, phy9_orig;
2276 int retries, do_phy_reset, err;
2277
2278 retries = 10;
2279 do_phy_reset = 1;
2280 do {
2281 if (do_phy_reset) {
2282 err = tg3_bmcr_reset(tp);
2283 if (err)
2284 return err;
2285 do_phy_reset = 0;
2286 }
2287
2288 /* Disable transmitter and interrupt. */
2289 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2290 continue;
2291
2292 reg32 |= 0x3000;
2293 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2294
2295 /* Set full-duplex, 1000 mbps. */
2296 tg3_writephy(tp, MII_BMCR,
221c5637 2297 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2298
2299 /* Set to master mode. */
221c5637 2300 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2301 continue;
2302
221c5637
MC
2303 tg3_writephy(tp, MII_CTRL1000,
2304 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2305
1d36ba45
MC
2306 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2307 if (err)
2308 return err;
1da177e4
LT
2309
2310 /* Block the PHY control access. */
6ee7c0a0 2311 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2312
2313 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2314 if (!err)
2315 break;
2316 } while (--retries);
2317
2318 err = tg3_phy_reset_chanpat(tp);
2319 if (err)
2320 return err;
2321
6ee7c0a0 2322 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2323
2324 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2325 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2326
1d36ba45 2327 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2328
221c5637 2329 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2330
2331 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2332 reg32 &= ~0x3000;
2333 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2334 } else if (!err)
2335 err = -EBUSY;
2336
2337 return err;
2338}
2339
2340/* This will reset the tigon3 PHY if there is no valid
2341 * link unless the FORCE argument is non-zero.
2342 */
2343static int tg3_phy_reset(struct tg3 *tp)
2344{
f833c4c1 2345 u32 val, cpmuctrl;
1da177e4
LT
2346 int err;
2347
60189ddf 2348 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2349 val = tr32(GRC_MISC_CFG);
2350 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2351 udelay(40);
2352 }
f833c4c1
MC
2353 err = tg3_readphy(tp, MII_BMSR, &val);
2354 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2355 if (err != 0)
2356 return -EBUSY;
2357
c8e1e82b
MC
2358 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2359 netif_carrier_off(tp->dev);
2360 tg3_link_report(tp);
2361 }
2362
1da177e4
LT
2363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2364 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2365 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2366 err = tg3_phy_reset_5703_4_5(tp);
2367 if (err)
2368 return err;
2369 goto out;
2370 }
2371
b2a5c19c
MC
2372 cpmuctrl = 0;
2373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2374 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2375 cpmuctrl = tr32(TG3_CPMU_CTRL);
2376 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2377 tw32(TG3_CPMU_CTRL,
2378 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2379 }
2380
1da177e4
LT
2381 err = tg3_bmcr_reset(tp);
2382 if (err)
2383 return err;
2384
b2a5c19c 2385 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2386 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2387 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2388
2389 tw32(TG3_CPMU_CTRL, cpmuctrl);
2390 }
2391
bcb37f6c
MC
2392 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2393 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2394 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2395 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2396 CPMU_LSPD_1000MB_MACCLK_12_5) {
2397 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2398 udelay(40);
2399 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2400 }
2401 }
2402
63c3a66f 2403 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2404 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2405 return 0;
2406
b2a5c19c
MC
2407 tg3_phy_apply_otp(tp);
2408
f07e9af3 2409 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2410 tg3_phy_toggle_apd(tp, true);
2411 else
2412 tg3_phy_toggle_apd(tp, false);
2413
1da177e4 2414out:
1d36ba45
MC
2415 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2416 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2417 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2418 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2419 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2420 }
1d36ba45 2421
f07e9af3 2422 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2423 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2424 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2425 }
1d36ba45 2426
f07e9af3 2427 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2428 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2429 tg3_phydsp_write(tp, 0x000a, 0x310b);
2430 tg3_phydsp_write(tp, 0x201f, 0x9506);
2431 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2432 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2433 }
f07e9af3 2434 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2435 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2436 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2437 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2438 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2439 tg3_writephy(tp, MII_TG3_TEST1,
2440 MII_TG3_TEST1_TRIM_EN | 0x4);
2441 } else
2442 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2443
2444 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2445 }
c424cb24 2446 }
1d36ba45 2447
1da177e4
LT
2448 /* Set Extended packet length bit (bit 14) on all chips that */
2449 /* support jumbo frames */
79eb6904 2450 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2451 /* Cannot do read-modify-write on 5401 */
b4bd2929 2452 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2453 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2454 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2455 err = tg3_phy_auxctl_read(tp,
2456 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2457 if (!err)
b4bd2929
MC
2458 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2459 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2460 }
2461
2462 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2463 * jumbo frames transmission.
2464 */
63c3a66f 2465 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2466 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2467 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2468 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2469 }
2470
715116a1 2471 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2472 /* adjust output voltage */
535ef6e1 2473 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2474 }
2475
9ef8ca99 2476 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2477 tg3_phy_set_wirespeed(tp);
2478 return 0;
2479}
2480
3a1e19d3
MC
2481#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2482#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2483#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2484 TG3_GPIO_MSG_NEED_VAUX)
2485#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2486 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2487 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2488 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2489 (TG3_GPIO_MSG_DRVR_PRES << 12))
2490
2491#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2492 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2493 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2494 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2495 (TG3_GPIO_MSG_NEED_VAUX << 12))
2496
2497static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2498{
2499 u32 status, shift;
2500
2501 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2502 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2503 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2504 else
2505 status = tr32(TG3_CPMU_DRV_STATUS);
2506
2507 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2508 status &= ~(TG3_GPIO_MSG_MASK << shift);
2509 status |= (newstat << shift);
2510
2511 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2512 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2513 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2514 else
2515 tw32(TG3_CPMU_DRV_STATUS, status);
2516
2517 return status >> TG3_APE_GPIO_MSG_SHIFT;
2518}
2519
520b2756
MC
2520static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2521{
2522 if (!tg3_flag(tp, IS_NIC))
2523 return 0;
2524
3a1e19d3
MC
2525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2526 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2527 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2528 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2529 return -EIO;
520b2756 2530
3a1e19d3
MC
2531 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2532
2533 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2534 TG3_GRC_LCLCTL_PWRSW_DELAY);
2535
2536 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2537 } else {
2538 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2539 TG3_GRC_LCLCTL_PWRSW_DELAY);
2540 }
6f5c8f83 2541
520b2756
MC
2542 return 0;
2543}
2544
2545static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2546{
2547 u32 grc_local_ctrl;
2548
2549 if (!tg3_flag(tp, IS_NIC) ||
2550 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2551 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2552 return;
2553
2554 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2555
2556 tw32_wait_f(GRC_LOCAL_CTRL,
2557 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2558 TG3_GRC_LCLCTL_PWRSW_DELAY);
2559
2560 tw32_wait_f(GRC_LOCAL_CTRL,
2561 grc_local_ctrl,
2562 TG3_GRC_LCLCTL_PWRSW_DELAY);
2563
2564 tw32_wait_f(GRC_LOCAL_CTRL,
2565 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567}
2568
2569static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2570{
2571 if (!tg3_flag(tp, IS_NIC))
2572 return;
2573
2574 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2575 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2576 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2577 (GRC_LCLCTRL_GPIO_OE0 |
2578 GRC_LCLCTRL_GPIO_OE1 |
2579 GRC_LCLCTRL_GPIO_OE2 |
2580 GRC_LCLCTRL_GPIO_OUTPUT0 |
2581 GRC_LCLCTRL_GPIO_OUTPUT1),
2582 TG3_GRC_LCLCTL_PWRSW_DELAY);
2583 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2584 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2585 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2586 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2587 GRC_LCLCTRL_GPIO_OE1 |
2588 GRC_LCLCTRL_GPIO_OE2 |
2589 GRC_LCLCTRL_GPIO_OUTPUT0 |
2590 GRC_LCLCTRL_GPIO_OUTPUT1 |
2591 tp->grc_local_ctrl;
2592 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2593 TG3_GRC_LCLCTL_PWRSW_DELAY);
2594
2595 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2596 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2597 TG3_GRC_LCLCTL_PWRSW_DELAY);
2598
2599 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2600 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2601 TG3_GRC_LCLCTL_PWRSW_DELAY);
2602 } else {
2603 u32 no_gpio2;
2604 u32 grc_local_ctrl = 0;
2605
2606 /* Workaround to prevent overdrawing Amps. */
2607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2608 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2609 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2610 grc_local_ctrl,
2611 TG3_GRC_LCLCTL_PWRSW_DELAY);
2612 }
2613
2614 /* On 5753 and variants, GPIO2 cannot be used. */
2615 no_gpio2 = tp->nic_sram_data_cfg &
2616 NIC_SRAM_DATA_CFG_NO_GPIO2;
2617
2618 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2619 GRC_LCLCTRL_GPIO_OE1 |
2620 GRC_LCLCTRL_GPIO_OE2 |
2621 GRC_LCLCTRL_GPIO_OUTPUT1 |
2622 GRC_LCLCTRL_GPIO_OUTPUT2;
2623 if (no_gpio2) {
2624 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2625 GRC_LCLCTRL_GPIO_OUTPUT2);
2626 }
2627 tw32_wait_f(GRC_LOCAL_CTRL,
2628 tp->grc_local_ctrl | grc_local_ctrl,
2629 TG3_GRC_LCLCTL_PWRSW_DELAY);
2630
2631 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2632
2633 tw32_wait_f(GRC_LOCAL_CTRL,
2634 tp->grc_local_ctrl | grc_local_ctrl,
2635 TG3_GRC_LCLCTL_PWRSW_DELAY);
2636
2637 if (!no_gpio2) {
2638 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2639 tw32_wait_f(GRC_LOCAL_CTRL,
2640 tp->grc_local_ctrl | grc_local_ctrl,
2641 TG3_GRC_LCLCTL_PWRSW_DELAY);
2642 }
2643 }
3a1e19d3
MC
2644}
2645
cd0d7228 2646static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2647{
2648 u32 msg = 0;
2649
2650 /* Serialize power state transitions */
2651 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2652 return;
2653
cd0d7228 2654 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2655 msg = TG3_GPIO_MSG_NEED_VAUX;
2656
2657 msg = tg3_set_function_status(tp, msg);
2658
2659 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2660 goto done;
6f5c8f83 2661
3a1e19d3
MC
2662 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2663 tg3_pwrsrc_switch_to_vaux(tp);
2664 else
2665 tg3_pwrsrc_die_with_vmain(tp);
2666
2667done:
6f5c8f83 2668 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2669}
2670
cd0d7228 2671static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2672{
683644b7 2673 bool need_vaux = false;
1da177e4 2674
334355aa 2675 /* The GPIOs do something completely different on 57765. */
63c3a66f 2676 if (!tg3_flag(tp, IS_NIC) ||
334355aa 2677 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2678 return;
2679
3a1e19d3
MC
2680 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2682 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2683 tg3_frob_aux_power_5717(tp, include_wol ?
2684 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2685 return;
2686 }
2687
2688 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2689 struct net_device *dev_peer;
2690
2691 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2692
bc1c7567 2693 /* remove_one() may have been run on the peer. */
683644b7
MC
2694 if (dev_peer) {
2695 struct tg3 *tp_peer = netdev_priv(dev_peer);
2696
63c3a66f 2697 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2698 return;
2699
cd0d7228 2700 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2701 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2702 need_vaux = true;
2703 }
1da177e4
LT
2704 }
2705
cd0d7228
MC
2706 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2707 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2708 need_vaux = true;
2709
520b2756
MC
2710 if (need_vaux)
2711 tg3_pwrsrc_switch_to_vaux(tp);
2712 else
2713 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2714}
2715
e8f3f6ca
MC
2716static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2717{
2718 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2719 return 1;
79eb6904 2720 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2721 if (speed != SPEED_10)
2722 return 1;
2723 } else if (speed == SPEED_10)
2724 return 1;
2725
2726 return 0;
2727}
2728
1da177e4 2729static int tg3_setup_phy(struct tg3 *, int);
1da177e4
LT
2730static int tg3_halt_cpu(struct tg3 *, u32);
2731
0a459aac 2732static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2733{
ce057f01
MC
2734 u32 val;
2735
f07e9af3 2736 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2737 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2738 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2739 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2740
2741 sg_dig_ctrl |=
2742 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2743 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2744 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2745 }
3f7045c1 2746 return;
5129724a 2747 }
3f7045c1 2748
60189ddf 2749 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2750 tg3_bmcr_reset(tp);
2751 val = tr32(GRC_MISC_CFG);
2752 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2753 udelay(40);
2754 return;
f07e9af3 2755 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2756 u32 phytest;
2757 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2758 u32 phy;
2759
2760 tg3_writephy(tp, MII_ADVERTISE, 0);
2761 tg3_writephy(tp, MII_BMCR,
2762 BMCR_ANENABLE | BMCR_ANRESTART);
2763
2764 tg3_writephy(tp, MII_TG3_FET_TEST,
2765 phytest | MII_TG3_FET_SHADOW_EN);
2766 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2767 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2768 tg3_writephy(tp,
2769 MII_TG3_FET_SHDW_AUXMODE4,
2770 phy);
2771 }
2772 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2773 }
2774 return;
0a459aac 2775 } else if (do_low_power) {
715116a1
MC
2776 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2777 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2778
b4bd2929
MC
2779 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2780 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2781 MII_TG3_AUXCTL_PCTL_VREG_11V;
2782 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2783 }
3f7045c1 2784
15c3b696
MC
2785 /* The PHY should not be powered down on some chips because
2786 * of bugs.
2787 */
2788 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2789 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2790 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2791 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2792 return;
ce057f01 2793
bcb37f6c
MC
2794 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2795 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2796 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2797 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2798 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2799 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2800 }
2801
15c3b696
MC
2802 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2803}
2804
ffbcfed4
MC
2805/* tp->lock is held. */
2806static int tg3_nvram_lock(struct tg3 *tp)
2807{
63c3a66f 2808 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2809 int i;
2810
2811 if (tp->nvram_lock_cnt == 0) {
2812 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2813 for (i = 0; i < 8000; i++) {
2814 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2815 break;
2816 udelay(20);
2817 }
2818 if (i == 8000) {
2819 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2820 return -ENODEV;
2821 }
2822 }
2823 tp->nvram_lock_cnt++;
2824 }
2825 return 0;
2826}
2827
2828/* tp->lock is held. */
2829static void tg3_nvram_unlock(struct tg3 *tp)
2830{
63c3a66f 2831 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2832 if (tp->nvram_lock_cnt > 0)
2833 tp->nvram_lock_cnt--;
2834 if (tp->nvram_lock_cnt == 0)
2835 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2836 }
2837}
2838
2839/* tp->lock is held. */
2840static void tg3_enable_nvram_access(struct tg3 *tp)
2841{
63c3a66f 2842 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2843 u32 nvaccess = tr32(NVRAM_ACCESS);
2844
2845 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2846 }
2847}
2848
2849/* tp->lock is held. */
2850static void tg3_disable_nvram_access(struct tg3 *tp)
2851{
63c3a66f 2852 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2853 u32 nvaccess = tr32(NVRAM_ACCESS);
2854
2855 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2856 }
2857}
2858
2859static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2860 u32 offset, u32 *val)
2861{
2862 u32 tmp;
2863 int i;
2864
2865 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2866 return -EINVAL;
2867
2868 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2869 EEPROM_ADDR_DEVID_MASK |
2870 EEPROM_ADDR_READ);
2871 tw32(GRC_EEPROM_ADDR,
2872 tmp |
2873 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2874 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2875 EEPROM_ADDR_ADDR_MASK) |
2876 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2877
2878 for (i = 0; i < 1000; i++) {
2879 tmp = tr32(GRC_EEPROM_ADDR);
2880
2881 if (tmp & EEPROM_ADDR_COMPLETE)
2882 break;
2883 msleep(1);
2884 }
2885 if (!(tmp & EEPROM_ADDR_COMPLETE))
2886 return -EBUSY;
2887
62cedd11
MC
2888 tmp = tr32(GRC_EEPROM_DATA);
2889
2890 /*
2891 * The data will always be opposite the native endian
2892 * format. Perform a blind byteswap to compensate.
2893 */
2894 *val = swab32(tmp);
2895
ffbcfed4
MC
2896 return 0;
2897}
2898
2899#define NVRAM_CMD_TIMEOUT 10000
2900
2901static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2902{
2903 int i;
2904
2905 tw32(NVRAM_CMD, nvram_cmd);
2906 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2907 udelay(10);
2908 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2909 udelay(10);
2910 break;
2911 }
2912 }
2913
2914 if (i == NVRAM_CMD_TIMEOUT)
2915 return -EBUSY;
2916
2917 return 0;
2918}
2919
2920static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2921{
63c3a66f
JP
2922 if (tg3_flag(tp, NVRAM) &&
2923 tg3_flag(tp, NVRAM_BUFFERED) &&
2924 tg3_flag(tp, FLASH) &&
2925 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2926 (tp->nvram_jedecnum == JEDEC_ATMEL))
2927
2928 addr = ((addr / tp->nvram_pagesize) <<
2929 ATMEL_AT45DB0X1B_PAGE_POS) +
2930 (addr % tp->nvram_pagesize);
2931
2932 return addr;
2933}
2934
2935static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2936{
63c3a66f
JP
2937 if (tg3_flag(tp, NVRAM) &&
2938 tg3_flag(tp, NVRAM_BUFFERED) &&
2939 tg3_flag(tp, FLASH) &&
2940 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2941 (tp->nvram_jedecnum == JEDEC_ATMEL))
2942
2943 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2944 tp->nvram_pagesize) +
2945 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2946
2947 return addr;
2948}
2949
e4f34110
MC
2950/* NOTE: Data read in from NVRAM is byteswapped according to
2951 * the byteswapping settings for all other register accesses.
2952 * tg3 devices are BE devices, so on a BE machine, the data
2953 * returned will be exactly as it is seen in NVRAM. On a LE
2954 * machine, the 32-bit value will be byteswapped.
2955 */
ffbcfed4
MC
2956static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2957{
2958 int ret;
2959
63c3a66f 2960 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2961 return tg3_nvram_read_using_eeprom(tp, offset, val);
2962
2963 offset = tg3_nvram_phys_addr(tp, offset);
2964
2965 if (offset > NVRAM_ADDR_MSK)
2966 return -EINVAL;
2967
2968 ret = tg3_nvram_lock(tp);
2969 if (ret)
2970 return ret;
2971
2972 tg3_enable_nvram_access(tp);
2973
2974 tw32(NVRAM_ADDR, offset);
2975 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2976 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2977
2978 if (ret == 0)
e4f34110 2979 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2980
2981 tg3_disable_nvram_access(tp);
2982
2983 tg3_nvram_unlock(tp);
2984
2985 return ret;
2986}
2987
a9dc529d
MC
2988/* Ensures NVRAM data is in bytestream format. */
2989static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2990{
2991 u32 v;
a9dc529d 2992 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2993 if (!res)
a9dc529d 2994 *val = cpu_to_be32(v);
ffbcfed4
MC
2995 return res;
2996}
2997
997b4f13
MC
2998#define RX_CPU_SCRATCH_BASE 0x30000
2999#define RX_CPU_SCRATCH_SIZE 0x04000
3000#define TX_CPU_SCRATCH_BASE 0x34000
3001#define TX_CPU_SCRATCH_SIZE 0x04000
3002
3003/* tp->lock is held. */
3004static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3005{
3006 int i;
3007
3008 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3009
3010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3011 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3012
3013 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3014 return 0;
3015 }
3016 if (offset == RX_CPU_BASE) {
3017 for (i = 0; i < 10000; i++) {
3018 tw32(offset + CPU_STATE, 0xffffffff);
3019 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3020 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3021 break;
3022 }
3023
3024 tw32(offset + CPU_STATE, 0xffffffff);
3025 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3026 udelay(10);
3027 } else {
3028 for (i = 0; i < 10000; i++) {
3029 tw32(offset + CPU_STATE, 0xffffffff);
3030 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3031 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3032 break;
3033 }
3034 }
3035
3036 if (i >= 10000) {
3037 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3038 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3039 return -ENODEV;
3040 }
3041
3042 /* Clear firmware's nvram arbitration. */
3043 if (tg3_flag(tp, NVRAM))
3044 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3045 return 0;
3046}
3047
3048struct fw_info {
3049 unsigned int fw_base;
3050 unsigned int fw_len;
3051 const __be32 *fw_data;
3052};
3053
3054/* tp->lock is held. */
3055static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3056 u32 cpu_scratch_base, int cpu_scratch_size,
3057 struct fw_info *info)
3058{
3059 int err, lock_err, i;
3060 void (*write_op)(struct tg3 *, u32, u32);
3061
3062 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3063 netdev_err(tp->dev,
3064 "%s: Trying to load TX cpu firmware which is 5705\n",
3065 __func__);
3066 return -EINVAL;
3067 }
3068
3069 if (tg3_flag(tp, 5705_PLUS))
3070 write_op = tg3_write_mem;
3071 else
3072 write_op = tg3_write_indirect_reg32;
3073
3074 /* It is possible that bootcode is still loading at this point.
3075 * Get the nvram lock first before halting the cpu.
3076 */
3077 lock_err = tg3_nvram_lock(tp);
3078 err = tg3_halt_cpu(tp, cpu_base);
3079 if (!lock_err)
3080 tg3_nvram_unlock(tp);
3081 if (err)
3082 goto out;
3083
3084 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3085 write_op(tp, cpu_scratch_base + i, 0);
3086 tw32(cpu_base + CPU_STATE, 0xffffffff);
3087 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3088 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3089 write_op(tp, (cpu_scratch_base +
3090 (info->fw_base & 0xffff) +
3091 (i * sizeof(u32))),
3092 be32_to_cpu(info->fw_data[i]));
3093
3094 err = 0;
3095
3096out:
3097 return err;
3098}
3099
3100/* tp->lock is held. */
3101static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3102{
3103 struct fw_info info;
3104 const __be32 *fw_data;
3105 int err, i;
3106
3107 fw_data = (void *)tp->fw->data;
3108
3109 /* Firmware blob starts with version numbers, followed by
3110 start address and length. We are setting complete length.
3111 length = end_address_of_bss - start_address_of_text.
3112 Remainder is the blob to be loaded contiguously
3113 from start address. */
3114
3115 info.fw_base = be32_to_cpu(fw_data[1]);
3116 info.fw_len = tp->fw->size - 12;
3117 info.fw_data = &fw_data[3];
3118
3119 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3120 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3121 &info);
3122 if (err)
3123 return err;
3124
3125 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3126 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3127 &info);
3128 if (err)
3129 return err;
3130
3131 /* Now startup only the RX cpu. */
3132 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3133 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3134
3135 for (i = 0; i < 5; i++) {
3136 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3137 break;
3138 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3139 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3140 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3141 udelay(1000);
3142 }
3143 if (i >= 5) {
3144 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3145 "should be %08x\n", __func__,
3146 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3147 return -ENODEV;
3148 }
3149 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3150 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3151
3152 return 0;
3153}
3154
3155/* tp->lock is held. */
3156static int tg3_load_tso_firmware(struct tg3 *tp)
3157{
3158 struct fw_info info;
3159 const __be32 *fw_data;
3160 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3161 int err, i;
3162
3163 if (tg3_flag(tp, HW_TSO_1) ||
3164 tg3_flag(tp, HW_TSO_2) ||
3165 tg3_flag(tp, HW_TSO_3))
3166 return 0;
3167
3168 fw_data = (void *)tp->fw->data;
3169
3170 /* Firmware blob starts with version numbers, followed by
3171 start address and length. We are setting complete length.
3172 length = end_address_of_bss - start_address_of_text.
3173 Remainder is the blob to be loaded contiguously
3174 from start address. */
3175
3176 info.fw_base = be32_to_cpu(fw_data[1]);
3177 cpu_scratch_size = tp->fw_len;
3178 info.fw_len = tp->fw->size - 12;
3179 info.fw_data = &fw_data[3];
3180
3181 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3182 cpu_base = RX_CPU_BASE;
3183 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3184 } else {
3185 cpu_base = TX_CPU_BASE;
3186 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3187 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3188 }
3189
3190 err = tg3_load_firmware_cpu(tp, cpu_base,
3191 cpu_scratch_base, cpu_scratch_size,
3192 &info);
3193 if (err)
3194 return err;
3195
3196 /* Now startup the cpu. */
3197 tw32(cpu_base + CPU_STATE, 0xffffffff);
3198 tw32_f(cpu_base + CPU_PC, info.fw_base);
3199
3200 for (i = 0; i < 5; i++) {
3201 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3202 break;
3203 tw32(cpu_base + CPU_STATE, 0xffffffff);
3204 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3205 tw32_f(cpu_base + CPU_PC, info.fw_base);
3206 udelay(1000);
3207 }
3208 if (i >= 5) {
3209 netdev_err(tp->dev,
3210 "%s fails to set CPU PC, is %08x should be %08x\n",
3211 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3212 return -ENODEV;
3213 }
3214 tw32(cpu_base + CPU_STATE, 0xffffffff);
3215 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3216 return 0;
3217}
3218
3219
3f007891
MC
3220/* tp->lock is held. */
3221static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3222{
3223 u32 addr_high, addr_low;
3224 int i;
3225
3226 addr_high = ((tp->dev->dev_addr[0] << 8) |
3227 tp->dev->dev_addr[1]);
3228 addr_low = ((tp->dev->dev_addr[2] << 24) |
3229 (tp->dev->dev_addr[3] << 16) |
3230 (tp->dev->dev_addr[4] << 8) |
3231 (tp->dev->dev_addr[5] << 0));
3232 for (i = 0; i < 4; i++) {
3233 if (i == 1 && skip_mac_1)
3234 continue;
3235 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3236 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3237 }
3238
3239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3240 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3241 for (i = 0; i < 12; i++) {
3242 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3243 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3244 }
3245 }
3246
3247 addr_high = (tp->dev->dev_addr[0] +
3248 tp->dev->dev_addr[1] +
3249 tp->dev->dev_addr[2] +
3250 tp->dev->dev_addr[3] +
3251 tp->dev->dev_addr[4] +
3252 tp->dev->dev_addr[5]) &
3253 TX_BACKOFF_SEED_MASK;
3254 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3255}
3256
c866b7ea 3257static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3258{
c866b7ea
RW
3259 /*
3260 * Make sure register accesses (indirect or otherwise) will function
3261 * correctly.
1da177e4
LT
3262 */
3263 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3264 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3265}
1da177e4 3266
c866b7ea
RW
3267static int tg3_power_up(struct tg3 *tp)
3268{
bed9829f 3269 int err;
8c6bda1a 3270
bed9829f 3271 tg3_enable_register_access(tp);
1da177e4 3272
bed9829f
MC
3273 err = pci_set_power_state(tp->pdev, PCI_D0);
3274 if (!err) {
3275 /* Switch out of Vaux if it is a NIC */
3276 tg3_pwrsrc_switch_to_vmain(tp);
3277 } else {
3278 netdev_err(tp->dev, "Transition to D0 failed\n");
3279 }
1da177e4 3280
bed9829f 3281 return err;
c866b7ea 3282}
1da177e4 3283
c866b7ea
RW
3284static int tg3_power_down_prepare(struct tg3 *tp)
3285{
3286 u32 misc_host_ctrl;
3287 bool device_should_wake, do_low_power;
3288
3289 tg3_enable_register_access(tp);
5e7dfd0f
MC
3290
3291 /* Restore the CLKREQ setting. */
63c3a66f 3292 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3293 u16 lnkctl;
3294
3295 pci_read_config_word(tp->pdev,
708ebb3a 3296 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3297 &lnkctl);
3298 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3299 pci_write_config_word(tp->pdev,
708ebb3a 3300 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3301 lnkctl);
3302 }
3303
1da177e4
LT
3304 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3305 tw32(TG3PCI_MISC_HOST_CTRL,
3306 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3307
c866b7ea 3308 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3309 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3310
63c3a66f 3311 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3312 do_low_power = false;
f07e9af3 3313 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3314 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3315 struct phy_device *phydev;
0a459aac 3316 u32 phyid, advertising;
b02fd9e3 3317
3f0e3ad7 3318 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3319
80096068 3320 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3321
3322 tp->link_config.orig_speed = phydev->speed;
3323 tp->link_config.orig_duplex = phydev->duplex;
3324 tp->link_config.orig_autoneg = phydev->autoneg;
3325 tp->link_config.orig_advertising = phydev->advertising;
3326
3327 advertising = ADVERTISED_TP |
3328 ADVERTISED_Pause |
3329 ADVERTISED_Autoneg |
3330 ADVERTISED_10baseT_Half;
3331
63c3a66f
JP
3332 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3333 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3334 advertising |=
3335 ADVERTISED_100baseT_Half |
3336 ADVERTISED_100baseT_Full |
3337 ADVERTISED_10baseT_Full;
3338 else
3339 advertising |= ADVERTISED_10baseT_Full;
3340 }
3341
3342 phydev->advertising = advertising;
3343
3344 phy_start_aneg(phydev);
0a459aac
MC
3345
3346 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3347 if (phyid != PHY_ID_BCMAC131) {
3348 phyid &= PHY_BCM_OUI_MASK;
3349 if (phyid == PHY_BCM_OUI_1 ||
3350 phyid == PHY_BCM_OUI_2 ||
3351 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3352 do_low_power = true;
3353 }
b02fd9e3 3354 }
dd477003 3355 } else {
2023276e 3356 do_low_power = true;
0a459aac 3357
80096068
MC
3358 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3359 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3360 tp->link_config.orig_speed = tp->link_config.speed;
3361 tp->link_config.orig_duplex = tp->link_config.duplex;
3362 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3363 }
1da177e4 3364
f07e9af3 3365 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
3366 tp->link_config.speed = SPEED_10;
3367 tp->link_config.duplex = DUPLEX_HALF;
3368 tp->link_config.autoneg = AUTONEG_ENABLE;
3369 tg3_setup_phy(tp, 0);
3370 }
1da177e4
LT
3371 }
3372
b5d3772c
MC
3373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3374 u32 val;
3375
3376 val = tr32(GRC_VCPU_EXT_CTRL);
3377 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3378 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3379 int i;
3380 u32 val;
3381
3382 for (i = 0; i < 200; i++) {
3383 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3384 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3385 break;
3386 msleep(1);
3387 }
3388 }
63c3a66f 3389 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3390 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3391 WOL_DRV_STATE_SHUTDOWN |
3392 WOL_DRV_WOL |
3393 WOL_SET_MAGIC_PKT);
6921d201 3394
05ac4cb7 3395 if (device_should_wake) {
1da177e4
LT
3396 u32 mac_mode;
3397
f07e9af3 3398 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3399 if (do_low_power &&
3400 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3401 tg3_phy_auxctl_write(tp,
3402 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3403 MII_TG3_AUXCTL_PCTL_WOL_EN |
3404 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3405 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3406 udelay(40);
3407 }
1da177e4 3408
f07e9af3 3409 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3410 mac_mode = MAC_MODE_PORT_MODE_GMII;
3411 else
3412 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3413
e8f3f6ca
MC
3414 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3415 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3416 ASIC_REV_5700) {
63c3a66f 3417 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3418 SPEED_100 : SPEED_10;
3419 if (tg3_5700_link_polarity(tp, speed))
3420 mac_mode |= MAC_MODE_LINK_POLARITY;
3421 else
3422 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3423 }
1da177e4
LT
3424 } else {
3425 mac_mode = MAC_MODE_PORT_MODE_TBI;
3426 }
3427
63c3a66f 3428 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3429 tw32(MAC_LED_CTRL, tp->led_ctrl);
3430
05ac4cb7 3431 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3432 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3433 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3434 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3435
63c3a66f 3436 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3437 mac_mode |= MAC_MODE_APE_TX_EN |
3438 MAC_MODE_APE_RX_EN |
3439 MAC_MODE_TDE_ENABLE;
3bda1258 3440
1da177e4
LT
3441 tw32_f(MAC_MODE, mac_mode);
3442 udelay(100);
3443
3444 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3445 udelay(10);
3446 }
3447
63c3a66f 3448 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3449 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3451 u32 base_val;
3452
3453 base_val = tp->pci_clock_ctrl;
3454 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3455 CLOCK_CTRL_TXCLK_DISABLE);
3456
b401e9e2
MC
3457 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3458 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3459 } else if (tg3_flag(tp, 5780_CLASS) ||
3460 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3461 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3462 /* do nothing */
63c3a66f 3463 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3464 u32 newbits1, newbits2;
3465
3466 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3467 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3468 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3469 CLOCK_CTRL_TXCLK_DISABLE |
3470 CLOCK_CTRL_ALTCLK);
3471 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3472 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3473 newbits1 = CLOCK_CTRL_625_CORE;
3474 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3475 } else {
3476 newbits1 = CLOCK_CTRL_ALTCLK;
3477 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3478 }
3479
b401e9e2
MC
3480 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3481 40);
1da177e4 3482
b401e9e2
MC
3483 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3484 40);
1da177e4 3485
63c3a66f 3486 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3487 u32 newbits3;
3488
3489 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3490 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3491 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3492 CLOCK_CTRL_TXCLK_DISABLE |
3493 CLOCK_CTRL_44MHZ_CORE);
3494 } else {
3495 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3496 }
3497
b401e9e2
MC
3498 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3499 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3500 }
3501 }
3502
63c3a66f 3503 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3504 tg3_power_down_phy(tp, do_low_power);
6921d201 3505
cd0d7228 3506 tg3_frob_aux_power(tp, true);
1da177e4
LT
3507
3508 /* Workaround for unstable PLL clock */
3509 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3510 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3511 u32 val = tr32(0x7d00);
3512
3513 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3514 tw32(0x7d00, val);
63c3a66f 3515 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3516 int err;
3517
3518 err = tg3_nvram_lock(tp);
1da177e4 3519 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3520 if (!err)
3521 tg3_nvram_unlock(tp);
6921d201 3522 }
1da177e4
LT
3523 }
3524
bbadf503
MC
3525 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3526
c866b7ea
RW
3527 return 0;
3528}
12dac075 3529
c866b7ea
RW
3530static void tg3_power_down(struct tg3 *tp)
3531{
3532 tg3_power_down_prepare(tp);
1da177e4 3533
63c3a66f 3534 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3535 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3536}
3537
1da177e4
LT
3538static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3539{
3540 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3541 case MII_TG3_AUX_STAT_10HALF:
3542 *speed = SPEED_10;
3543 *duplex = DUPLEX_HALF;
3544 break;
3545
3546 case MII_TG3_AUX_STAT_10FULL:
3547 *speed = SPEED_10;
3548 *duplex = DUPLEX_FULL;
3549 break;
3550
3551 case MII_TG3_AUX_STAT_100HALF:
3552 *speed = SPEED_100;
3553 *duplex = DUPLEX_HALF;
3554 break;
3555
3556 case MII_TG3_AUX_STAT_100FULL:
3557 *speed = SPEED_100;
3558 *duplex = DUPLEX_FULL;
3559 break;
3560
3561 case MII_TG3_AUX_STAT_1000HALF:
3562 *speed = SPEED_1000;
3563 *duplex = DUPLEX_HALF;
3564 break;
3565
3566 case MII_TG3_AUX_STAT_1000FULL:
3567 *speed = SPEED_1000;
3568 *duplex = DUPLEX_FULL;
3569 break;
3570
3571 default:
f07e9af3 3572 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3573 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3574 SPEED_10;
3575 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3576 DUPLEX_HALF;
3577 break;
3578 }
1da177e4
LT
3579 *speed = SPEED_INVALID;
3580 *duplex = DUPLEX_INVALID;
3581 break;
855e1111 3582 }
1da177e4
LT
3583}
3584
42b64a45 3585static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3586{
42b64a45
MC
3587 int err = 0;
3588 u32 val, new_adv;
1da177e4 3589
42b64a45 3590 new_adv = ADVERTISE_CSMA;
202ff1c2 3591 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
42b64a45 3592 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 3593
42b64a45
MC
3594 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3595 if (err)
3596 goto done;
ba4d07a8 3597
42b64a45
MC
3598 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3599 goto done;
1da177e4 3600
37f07023 3601 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3602
42b64a45
MC
3603 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3604 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
221c5637 3605 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3606
221c5637 3607 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
42b64a45
MC
3608 if (err)
3609 goto done;
1da177e4 3610
42b64a45
MC
3611 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3612 goto done;
52b02d04 3613
42b64a45
MC
3614 tw32(TG3_CPMU_EEE_MODE,
3615 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3616
42b64a45
MC
3617 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3618 if (!err) {
3619 u32 err2;
52b02d04 3620
b715ce94
MC
3621 val = 0;
3622 /* Advertise 100-BaseTX EEE ability */
3623 if (advertise & ADVERTISED_100baseT_Full)
3624 val |= MDIO_AN_EEE_ADV_100TX;
3625 /* Advertise 1000-BaseT EEE ability */
3626 if (advertise & ADVERTISED_1000baseT_Full)
3627 val |= MDIO_AN_EEE_ADV_1000T;
3628 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3629 if (err)
3630 val = 0;
3631
21a00ab2
MC
3632 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3633 case ASIC_REV_5717:
3634 case ASIC_REV_57765:
21a00ab2 3635 case ASIC_REV_5719:
b715ce94
MC
3636 /* If we advertised any eee advertisements above... */
3637 if (val)
3638 val = MII_TG3_DSP_TAP26_ALNOKO |
3639 MII_TG3_DSP_TAP26_RMRXSTO |
3640 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3641 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3642 /* Fall through */
3643 case ASIC_REV_5720:
3644 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3645 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3646 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3647 }
52b02d04 3648
42b64a45
MC
3649 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3650 if (!err)
3651 err = err2;
3652 }
3653
3654done:
3655 return err;
3656}
3657
3658static void tg3_phy_copper_begin(struct tg3 *tp)
3659{
3660 u32 new_adv;
3661 int i;
3662
3663 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3664 new_adv = ADVERTISED_10baseT_Half |
3665 ADVERTISED_10baseT_Full;
3666 if (tg3_flag(tp, WOL_SPEED_100MB))
3667 new_adv |= ADVERTISED_100baseT_Half |
3668 ADVERTISED_100baseT_Full;
3669
3670 tg3_phy_autoneg_cfg(tp, new_adv,
3671 FLOW_CTRL_TX | FLOW_CTRL_RX);
3672 } else if (tp->link_config.speed == SPEED_INVALID) {
3673 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3674 tp->link_config.advertising &=
3675 ~(ADVERTISED_1000baseT_Half |
3676 ADVERTISED_1000baseT_Full);
3677
3678 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3679 tp->link_config.flowctrl);
3680 } else {
3681 /* Asking for a specific link mode. */
3682 if (tp->link_config.speed == SPEED_1000) {
3683 if (tp->link_config.duplex == DUPLEX_FULL)
3684 new_adv = ADVERTISED_1000baseT_Full;
3685 else
3686 new_adv = ADVERTISED_1000baseT_Half;
3687 } else if (tp->link_config.speed == SPEED_100) {
3688 if (tp->link_config.duplex == DUPLEX_FULL)
3689 new_adv = ADVERTISED_100baseT_Full;
3690 else
3691 new_adv = ADVERTISED_100baseT_Half;
3692 } else {
3693 if (tp->link_config.duplex == DUPLEX_FULL)
3694 new_adv = ADVERTISED_10baseT_Full;
3695 else
3696 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3697 }
52b02d04 3698
42b64a45
MC
3699 tg3_phy_autoneg_cfg(tp, new_adv,
3700 tp->link_config.flowctrl);
52b02d04
MC
3701 }
3702
1da177e4
LT
3703 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3704 tp->link_config.speed != SPEED_INVALID) {
3705 u32 bmcr, orig_bmcr;
3706
3707 tp->link_config.active_speed = tp->link_config.speed;
3708 tp->link_config.active_duplex = tp->link_config.duplex;
3709
3710 bmcr = 0;
3711 switch (tp->link_config.speed) {
3712 default:
3713 case SPEED_10:
3714 break;
3715
3716 case SPEED_100:
3717 bmcr |= BMCR_SPEED100;
3718 break;
3719
3720 case SPEED_1000:
221c5637 3721 bmcr |= BMCR_SPEED1000;
1da177e4 3722 break;
855e1111 3723 }
1da177e4
LT
3724
3725 if (tp->link_config.duplex == DUPLEX_FULL)
3726 bmcr |= BMCR_FULLDPLX;
3727
3728 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3729 (bmcr != orig_bmcr)) {
3730 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3731 for (i = 0; i < 1500; i++) {
3732 u32 tmp;
3733
3734 udelay(10);
3735 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3736 tg3_readphy(tp, MII_BMSR, &tmp))
3737 continue;
3738 if (!(tmp & BMSR_LSTATUS)) {
3739 udelay(40);
3740 break;
3741 }
3742 }
3743 tg3_writephy(tp, MII_BMCR, bmcr);
3744 udelay(40);
3745 }
3746 } else {
3747 tg3_writephy(tp, MII_BMCR,
3748 BMCR_ANENABLE | BMCR_ANRESTART);
3749 }
3750}
3751
3752static int tg3_init_5401phy_dsp(struct tg3 *tp)
3753{
3754 int err;
3755
3756 /* Turn off tap power management. */
3757 /* Set Extended packet length bit */
b4bd2929 3758 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3759
6ee7c0a0
MC
3760 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3761 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3762 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3763 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3764 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3765
3766 udelay(40);
3767
3768 return err;
3769}
3770
3600d918 3771static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3772{
3600d918
MC
3773 u32 adv_reg, all_mask = 0;
3774
202ff1c2 3775 all_mask = ethtool_adv_to_mii_adv_t(mask) & ADVERTISE_ALL;
1da177e4
LT
3776
3777 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3778 return 0;
3779
b99d2a57 3780 if ((adv_reg & ADVERTISE_ALL) != all_mask)
1da177e4 3781 return 0;
b99d2a57 3782
f07e9af3 3783 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3784 u32 tg3_ctrl;
3785
37f07023 3786 all_mask = ethtool_adv_to_mii_ctrl1000_t(mask);
3600d918 3787
221c5637 3788 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
1da177e4
LT
3789 return 0;
3790
b99d2a57
MC
3791 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
3792 if (tg3_ctrl != all_mask)
1da177e4
LT
3793 return 0;
3794 }
93a700a9 3795
1da177e4
LT
3796 return 1;
3797}
3798
ef167e27
MC
3799static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3800{
3801 u32 curadv, reqadv;
3802
3803 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3804 return 1;
3805
3806 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3807 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3808
3809 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3810 if (curadv != reqadv)
3811 return 0;
3812
63c3a66f 3813 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3814 tg3_readphy(tp, MII_LPA, rmtadv);
3815 } else {
3816 /* Reprogram the advertisement register, even if it
3817 * does not affect the current link. If the link
3818 * gets renegotiated in the future, we can save an
3819 * additional renegotiation cycle by advertising
3820 * it correctly in the first place.
3821 */
3822 if (curadv != reqadv) {
3823 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3824 ADVERTISE_PAUSE_ASYM);
3825 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3826 }
3827 }
3828
3829 return 1;
3830}
3831
1da177e4
LT
3832static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3833{
3834 int current_link_up;
f833c4c1 3835 u32 bmsr, val;
ef167e27 3836 u32 lcl_adv, rmt_adv;
1da177e4
LT
3837 u16 current_speed;
3838 u8 current_duplex;
3839 int i, err;
3840
3841 tw32(MAC_EVENT, 0);
3842
3843 tw32_f(MAC_STATUS,
3844 (MAC_STATUS_SYNC_CHANGED |
3845 MAC_STATUS_CFG_CHANGED |
3846 MAC_STATUS_MI_COMPLETION |
3847 MAC_STATUS_LNKSTATE_CHANGED));
3848 udelay(40);
3849
8ef21428
MC
3850 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3851 tw32_f(MAC_MI_MODE,
3852 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3853 udelay(80);
3854 }
1da177e4 3855
b4bd2929 3856 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3857
3858 /* Some third-party PHYs need to be reset on link going
3859 * down.
3860 */
3861 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3862 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3863 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3864 netif_carrier_ok(tp->dev)) {
3865 tg3_readphy(tp, MII_BMSR, &bmsr);
3866 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3867 !(bmsr & BMSR_LSTATUS))
3868 force_reset = 1;
3869 }
3870 if (force_reset)
3871 tg3_phy_reset(tp);
3872
79eb6904 3873 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3874 tg3_readphy(tp, MII_BMSR, &bmsr);
3875 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3876 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3877 bmsr = 0;
3878
3879 if (!(bmsr & BMSR_LSTATUS)) {
3880 err = tg3_init_5401phy_dsp(tp);
3881 if (err)
3882 return err;
3883
3884 tg3_readphy(tp, MII_BMSR, &bmsr);
3885 for (i = 0; i < 1000; i++) {
3886 udelay(10);
3887 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3888 (bmsr & BMSR_LSTATUS)) {
3889 udelay(40);
3890 break;
3891 }
3892 }
3893
79eb6904
MC
3894 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3895 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3896 !(bmsr & BMSR_LSTATUS) &&
3897 tp->link_config.active_speed == SPEED_1000) {
3898 err = tg3_phy_reset(tp);
3899 if (!err)
3900 err = tg3_init_5401phy_dsp(tp);
3901 if (err)
3902 return err;
3903 }
3904 }
3905 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3906 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3907 /* 5701 {A0,B0} CRC bug workaround */
3908 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3909 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3910 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3911 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3912 }
3913
3914 /* Clear pending interrupts... */
f833c4c1
MC
3915 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3916 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3917
f07e9af3 3918 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3919 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3920 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3921 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3922
3923 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3925 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3926 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3927 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3928 else
3929 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3930 }
3931
3932 current_link_up = 0;
3933 current_speed = SPEED_INVALID;
3934 current_duplex = DUPLEX_INVALID;
e348c5e7 3935 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
1da177e4 3936
f07e9af3 3937 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3938 err = tg3_phy_auxctl_read(tp,
3939 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3940 &val);
3941 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3942 tg3_phy_auxctl_write(tp,
3943 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3944 val | (1 << 10));
1da177e4
LT
3945 goto relink;
3946 }
3947 }
3948
3949 bmsr = 0;
3950 for (i = 0; i < 100; i++) {
3951 tg3_readphy(tp, MII_BMSR, &bmsr);
3952 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3953 (bmsr & BMSR_LSTATUS))
3954 break;
3955 udelay(40);
3956 }
3957
3958 if (bmsr & BMSR_LSTATUS) {
3959 u32 aux_stat, bmcr;
3960
3961 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3962 for (i = 0; i < 2000; i++) {
3963 udelay(10);
3964 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3965 aux_stat)
3966 break;
3967 }
3968
3969 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3970 &current_speed,
3971 &current_duplex);
3972
3973 bmcr = 0;
3974 for (i = 0; i < 200; i++) {
3975 tg3_readphy(tp, MII_BMCR, &bmcr);
3976 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3977 continue;
3978 if (bmcr && bmcr != 0x7fff)
3979 break;
3980 udelay(10);
3981 }
3982
ef167e27
MC
3983 lcl_adv = 0;
3984 rmt_adv = 0;
1da177e4 3985
ef167e27
MC
3986 tp->link_config.active_speed = current_speed;
3987 tp->link_config.active_duplex = current_duplex;
3988
3989 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3990 if ((bmcr & BMCR_ANENABLE) &&
3991 tg3_copper_is_advertising_all(tp,
3992 tp->link_config.advertising)) {
3993 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3994 &rmt_adv))
3995 current_link_up = 1;
1da177e4
LT
3996 }
3997 } else {
3998 if (!(bmcr & BMCR_ANENABLE) &&
3999 tp->link_config.speed == current_speed &&
ef167e27
MC
4000 tp->link_config.duplex == current_duplex &&
4001 tp->link_config.flowctrl ==
4002 tp->link_config.active_flowctrl) {
1da177e4 4003 current_link_up = 1;
1da177e4
LT
4004 }
4005 }
4006
ef167e27 4007 if (current_link_up == 1 &&
e348c5e7
MC
4008 tp->link_config.active_duplex == DUPLEX_FULL) {
4009 u32 reg, bit;
4010
4011 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4012 reg = MII_TG3_FET_GEN_STAT;
4013 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4014 } else {
4015 reg = MII_TG3_EXT_STAT;
4016 bit = MII_TG3_EXT_STAT_MDIX;
4017 }
4018
4019 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4020 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4021
ef167e27 4022 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4023 }
1da177e4
LT
4024 }
4025
1da177e4 4026relink:
80096068 4027 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4028 tg3_phy_copper_begin(tp);
4029
f833c4c1 4030 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4031 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4032 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4033 current_link_up = 1;
4034 }
4035
4036 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4037 if (current_link_up == 1) {
4038 if (tp->link_config.active_speed == SPEED_100 ||
4039 tp->link_config.active_speed == SPEED_10)
4040 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4041 else
4042 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4043 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4044 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4045 else
1da177e4
LT
4046 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4047
4048 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4049 if (tp->link_config.active_duplex == DUPLEX_HALF)
4050 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4051
1da177e4 4052 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4053 if (current_link_up == 1 &&
4054 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4055 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4056 else
4057 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4058 }
4059
4060 /* ??? Without this setting Netgear GA302T PHY does not
4061 * ??? send/receive packets...
4062 */
79eb6904 4063 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4064 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4065 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4066 tw32_f(MAC_MI_MODE, tp->mi_mode);
4067 udelay(80);
4068 }
4069
4070 tw32_f(MAC_MODE, tp->mac_mode);
4071 udelay(40);
4072
52b02d04
MC
4073 tg3_phy_eee_adjust(tp, current_link_up);
4074
63c3a66f 4075 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4076 /* Polled via timer. */
4077 tw32_f(MAC_EVENT, 0);
4078 } else {
4079 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4080 }
4081 udelay(40);
4082
4083 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4084 current_link_up == 1 &&
4085 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4086 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4087 udelay(120);
4088 tw32_f(MAC_STATUS,
4089 (MAC_STATUS_SYNC_CHANGED |
4090 MAC_STATUS_CFG_CHANGED));
4091 udelay(40);
4092 tg3_write_mem(tp,
4093 NIC_SRAM_FIRMWARE_MBOX,
4094 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4095 }
4096
5e7dfd0f 4097 /* Prevent send BD corruption. */
63c3a66f 4098 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4099 u16 oldlnkctl, newlnkctl;
4100
4101 pci_read_config_word(tp->pdev,
708ebb3a 4102 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4103 &oldlnkctl);
4104 if (tp->link_config.active_speed == SPEED_100 ||
4105 tp->link_config.active_speed == SPEED_10)
4106 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4107 else
4108 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4109 if (newlnkctl != oldlnkctl)
4110 pci_write_config_word(tp->pdev,
93a700a9
MC
4111 pci_pcie_cap(tp->pdev) +
4112 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4113 }
4114
1da177e4
LT
4115 if (current_link_up != netif_carrier_ok(tp->dev)) {
4116 if (current_link_up)
4117 netif_carrier_on(tp->dev);
4118 else
4119 netif_carrier_off(tp->dev);
4120 tg3_link_report(tp);
4121 }
4122
4123 return 0;
4124}
4125
4126struct tg3_fiber_aneginfo {
4127 int state;
4128#define ANEG_STATE_UNKNOWN 0
4129#define ANEG_STATE_AN_ENABLE 1
4130#define ANEG_STATE_RESTART_INIT 2
4131#define ANEG_STATE_RESTART 3
4132#define ANEG_STATE_DISABLE_LINK_OK 4
4133#define ANEG_STATE_ABILITY_DETECT_INIT 5
4134#define ANEG_STATE_ABILITY_DETECT 6
4135#define ANEG_STATE_ACK_DETECT_INIT 7
4136#define ANEG_STATE_ACK_DETECT 8
4137#define ANEG_STATE_COMPLETE_ACK_INIT 9
4138#define ANEG_STATE_COMPLETE_ACK 10
4139#define ANEG_STATE_IDLE_DETECT_INIT 11
4140#define ANEG_STATE_IDLE_DETECT 12
4141#define ANEG_STATE_LINK_OK 13
4142#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4143#define ANEG_STATE_NEXT_PAGE_WAIT 15
4144
4145 u32 flags;
4146#define MR_AN_ENABLE 0x00000001
4147#define MR_RESTART_AN 0x00000002
4148#define MR_AN_COMPLETE 0x00000004
4149#define MR_PAGE_RX 0x00000008
4150#define MR_NP_LOADED 0x00000010
4151#define MR_TOGGLE_TX 0x00000020
4152#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4153#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4154#define MR_LP_ADV_SYM_PAUSE 0x00000100
4155#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4156#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4157#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4158#define MR_LP_ADV_NEXT_PAGE 0x00001000
4159#define MR_TOGGLE_RX 0x00002000
4160#define MR_NP_RX 0x00004000
4161
4162#define MR_LINK_OK 0x80000000
4163
4164 unsigned long link_time, cur_time;
4165
4166 u32 ability_match_cfg;
4167 int ability_match_count;
4168
4169 char ability_match, idle_match, ack_match;
4170
4171 u32 txconfig, rxconfig;
4172#define ANEG_CFG_NP 0x00000080
4173#define ANEG_CFG_ACK 0x00000040
4174#define ANEG_CFG_RF2 0x00000020
4175#define ANEG_CFG_RF1 0x00000010
4176#define ANEG_CFG_PS2 0x00000001
4177#define ANEG_CFG_PS1 0x00008000
4178#define ANEG_CFG_HD 0x00004000
4179#define ANEG_CFG_FD 0x00002000
4180#define ANEG_CFG_INVAL 0x00001f06
4181
4182};
4183#define ANEG_OK 0
4184#define ANEG_DONE 1
4185#define ANEG_TIMER_ENAB 2
4186#define ANEG_FAILED -1
4187
4188#define ANEG_STATE_SETTLE_TIME 10000
4189
4190static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4191 struct tg3_fiber_aneginfo *ap)
4192{
5be73b47 4193 u16 flowctrl;
1da177e4
LT
4194 unsigned long delta;
4195 u32 rx_cfg_reg;
4196 int ret;
4197
4198 if (ap->state == ANEG_STATE_UNKNOWN) {
4199 ap->rxconfig = 0;
4200 ap->link_time = 0;
4201 ap->cur_time = 0;
4202 ap->ability_match_cfg = 0;
4203 ap->ability_match_count = 0;
4204 ap->ability_match = 0;
4205 ap->idle_match = 0;
4206 ap->ack_match = 0;
4207 }
4208 ap->cur_time++;
4209
4210 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4211 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4212
4213 if (rx_cfg_reg != ap->ability_match_cfg) {
4214 ap->ability_match_cfg = rx_cfg_reg;
4215 ap->ability_match = 0;
4216 ap->ability_match_count = 0;
4217 } else {
4218 if (++ap->ability_match_count > 1) {
4219 ap->ability_match = 1;
4220 ap->ability_match_cfg = rx_cfg_reg;
4221 }
4222 }
4223 if (rx_cfg_reg & ANEG_CFG_ACK)
4224 ap->ack_match = 1;
4225 else
4226 ap->ack_match = 0;
4227
4228 ap->idle_match = 0;
4229 } else {
4230 ap->idle_match = 1;
4231 ap->ability_match_cfg = 0;
4232 ap->ability_match_count = 0;
4233 ap->ability_match = 0;
4234 ap->ack_match = 0;
4235
4236 rx_cfg_reg = 0;
4237 }
4238
4239 ap->rxconfig = rx_cfg_reg;
4240 ret = ANEG_OK;
4241
33f401ae 4242 switch (ap->state) {
1da177e4
LT
4243 case ANEG_STATE_UNKNOWN:
4244 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4245 ap->state = ANEG_STATE_AN_ENABLE;
4246
4247 /* fallthru */
4248 case ANEG_STATE_AN_ENABLE:
4249 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4250 if (ap->flags & MR_AN_ENABLE) {
4251 ap->link_time = 0;
4252 ap->cur_time = 0;
4253 ap->ability_match_cfg = 0;
4254 ap->ability_match_count = 0;
4255 ap->ability_match = 0;
4256 ap->idle_match = 0;
4257 ap->ack_match = 0;
4258
4259 ap->state = ANEG_STATE_RESTART_INIT;
4260 } else {
4261 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4262 }
4263 break;
4264
4265 case ANEG_STATE_RESTART_INIT:
4266 ap->link_time = ap->cur_time;
4267 ap->flags &= ~(MR_NP_LOADED);
4268 ap->txconfig = 0;
4269 tw32(MAC_TX_AUTO_NEG, 0);
4270 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4271 tw32_f(MAC_MODE, tp->mac_mode);
4272 udelay(40);
4273
4274 ret = ANEG_TIMER_ENAB;
4275 ap->state = ANEG_STATE_RESTART;
4276
4277 /* fallthru */
4278 case ANEG_STATE_RESTART:
4279 delta = ap->cur_time - ap->link_time;
859a5887 4280 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4281 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4282 else
1da177e4 4283 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4284 break;
4285
4286 case ANEG_STATE_DISABLE_LINK_OK:
4287 ret = ANEG_DONE;
4288 break;
4289
4290 case ANEG_STATE_ABILITY_DETECT_INIT:
4291 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4292 ap->txconfig = ANEG_CFG_FD;
4293 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4294 if (flowctrl & ADVERTISE_1000XPAUSE)
4295 ap->txconfig |= ANEG_CFG_PS1;
4296 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4297 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4298 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4299 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4300 tw32_f(MAC_MODE, tp->mac_mode);
4301 udelay(40);
4302
4303 ap->state = ANEG_STATE_ABILITY_DETECT;
4304 break;
4305
4306 case ANEG_STATE_ABILITY_DETECT:
859a5887 4307 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4308 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4309 break;
4310
4311 case ANEG_STATE_ACK_DETECT_INIT:
4312 ap->txconfig |= ANEG_CFG_ACK;
4313 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4314 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4315 tw32_f(MAC_MODE, tp->mac_mode);
4316 udelay(40);
4317
4318 ap->state = ANEG_STATE_ACK_DETECT;
4319
4320 /* fallthru */
4321 case ANEG_STATE_ACK_DETECT:
4322 if (ap->ack_match != 0) {
4323 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4324 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4325 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4326 } else {
4327 ap->state = ANEG_STATE_AN_ENABLE;
4328 }
4329 } else if (ap->ability_match != 0 &&
4330 ap->rxconfig == 0) {
4331 ap->state = ANEG_STATE_AN_ENABLE;
4332 }
4333 break;
4334
4335 case ANEG_STATE_COMPLETE_ACK_INIT:
4336 if (ap->rxconfig & ANEG_CFG_INVAL) {
4337 ret = ANEG_FAILED;
4338 break;
4339 }
4340 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4341 MR_LP_ADV_HALF_DUPLEX |
4342 MR_LP_ADV_SYM_PAUSE |
4343 MR_LP_ADV_ASYM_PAUSE |
4344 MR_LP_ADV_REMOTE_FAULT1 |
4345 MR_LP_ADV_REMOTE_FAULT2 |
4346 MR_LP_ADV_NEXT_PAGE |
4347 MR_TOGGLE_RX |
4348 MR_NP_RX);
4349 if (ap->rxconfig & ANEG_CFG_FD)
4350 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4351 if (ap->rxconfig & ANEG_CFG_HD)
4352 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4353 if (ap->rxconfig & ANEG_CFG_PS1)
4354 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4355 if (ap->rxconfig & ANEG_CFG_PS2)
4356 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4357 if (ap->rxconfig & ANEG_CFG_RF1)
4358 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4359 if (ap->rxconfig & ANEG_CFG_RF2)
4360 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4361 if (ap->rxconfig & ANEG_CFG_NP)
4362 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4363
4364 ap->link_time = ap->cur_time;
4365
4366 ap->flags ^= (MR_TOGGLE_TX);
4367 if (ap->rxconfig & 0x0008)
4368 ap->flags |= MR_TOGGLE_RX;
4369 if (ap->rxconfig & ANEG_CFG_NP)
4370 ap->flags |= MR_NP_RX;
4371 ap->flags |= MR_PAGE_RX;
4372
4373 ap->state = ANEG_STATE_COMPLETE_ACK;
4374 ret = ANEG_TIMER_ENAB;
4375 break;
4376
4377 case ANEG_STATE_COMPLETE_ACK:
4378 if (ap->ability_match != 0 &&
4379 ap->rxconfig == 0) {
4380 ap->state = ANEG_STATE_AN_ENABLE;
4381 break;
4382 }
4383 delta = ap->cur_time - ap->link_time;
4384 if (delta > ANEG_STATE_SETTLE_TIME) {
4385 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4386 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4387 } else {
4388 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4389 !(ap->flags & MR_NP_RX)) {
4390 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4391 } else {
4392 ret = ANEG_FAILED;
4393 }
4394 }
4395 }
4396 break;
4397
4398 case ANEG_STATE_IDLE_DETECT_INIT:
4399 ap->link_time = ap->cur_time;
4400 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4401 tw32_f(MAC_MODE, tp->mac_mode);
4402 udelay(40);
4403
4404 ap->state = ANEG_STATE_IDLE_DETECT;
4405 ret = ANEG_TIMER_ENAB;
4406 break;
4407
4408 case ANEG_STATE_IDLE_DETECT:
4409 if (ap->ability_match != 0 &&
4410 ap->rxconfig == 0) {
4411 ap->state = ANEG_STATE_AN_ENABLE;
4412 break;
4413 }
4414 delta = ap->cur_time - ap->link_time;
4415 if (delta > ANEG_STATE_SETTLE_TIME) {
4416 /* XXX another gem from the Broadcom driver :( */
4417 ap->state = ANEG_STATE_LINK_OK;
4418 }
4419 break;
4420
4421 case ANEG_STATE_LINK_OK:
4422 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4423 ret = ANEG_DONE;
4424 break;
4425
4426 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4427 /* ??? unimplemented */
4428 break;
4429
4430 case ANEG_STATE_NEXT_PAGE_WAIT:
4431 /* ??? unimplemented */
4432 break;
4433
4434 default:
4435 ret = ANEG_FAILED;
4436 break;
855e1111 4437 }
1da177e4
LT
4438
4439 return ret;
4440}
4441
5be73b47 4442static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4443{
4444 int res = 0;
4445 struct tg3_fiber_aneginfo aninfo;
4446 int status = ANEG_FAILED;
4447 unsigned int tick;
4448 u32 tmp;
4449
4450 tw32_f(MAC_TX_AUTO_NEG, 0);
4451
4452 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4453 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4454 udelay(40);
4455
4456 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4457 udelay(40);
4458
4459 memset(&aninfo, 0, sizeof(aninfo));
4460 aninfo.flags |= MR_AN_ENABLE;
4461 aninfo.state = ANEG_STATE_UNKNOWN;
4462 aninfo.cur_time = 0;
4463 tick = 0;
4464 while (++tick < 195000) {
4465 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4466 if (status == ANEG_DONE || status == ANEG_FAILED)
4467 break;
4468
4469 udelay(1);
4470 }
4471
4472 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4473 tw32_f(MAC_MODE, tp->mac_mode);
4474 udelay(40);
4475
5be73b47
MC
4476 *txflags = aninfo.txconfig;
4477 *rxflags = aninfo.flags;
1da177e4
LT
4478
4479 if (status == ANEG_DONE &&
4480 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4481 MR_LP_ADV_FULL_DUPLEX)))
4482 res = 1;
4483
4484 return res;
4485}
4486
4487static void tg3_init_bcm8002(struct tg3 *tp)
4488{
4489 u32 mac_status = tr32(MAC_STATUS);
4490 int i;
4491
4492 /* Reset when initting first time or we have a link. */
63c3a66f 4493 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4494 !(mac_status & MAC_STATUS_PCS_SYNCED))
4495 return;
4496
4497 /* Set PLL lock range. */
4498 tg3_writephy(tp, 0x16, 0x8007);
4499
4500 /* SW reset */
4501 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4502
4503 /* Wait for reset to complete. */
4504 /* XXX schedule_timeout() ... */
4505 for (i = 0; i < 500; i++)
4506 udelay(10);
4507
4508 /* Config mode; select PMA/Ch 1 regs. */
4509 tg3_writephy(tp, 0x10, 0x8411);
4510
4511 /* Enable auto-lock and comdet, select txclk for tx. */
4512 tg3_writephy(tp, 0x11, 0x0a10);
4513
4514 tg3_writephy(tp, 0x18, 0x00a0);
4515 tg3_writephy(tp, 0x16, 0x41ff);
4516
4517 /* Assert and deassert POR. */
4518 tg3_writephy(tp, 0x13, 0x0400);
4519 udelay(40);
4520 tg3_writephy(tp, 0x13, 0x0000);
4521
4522 tg3_writephy(tp, 0x11, 0x0a50);
4523 udelay(40);
4524 tg3_writephy(tp, 0x11, 0x0a10);
4525
4526 /* Wait for signal to stabilize */
4527 /* XXX schedule_timeout() ... */
4528 for (i = 0; i < 15000; i++)
4529 udelay(10);
4530
4531 /* Deselect the channel register so we can read the PHYID
4532 * later.
4533 */
4534 tg3_writephy(tp, 0x10, 0x8011);
4535}
4536
4537static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4538{
82cd3d11 4539 u16 flowctrl;
1da177e4
LT
4540 u32 sg_dig_ctrl, sg_dig_status;
4541 u32 serdes_cfg, expected_sg_dig_ctrl;
4542 int workaround, port_a;
4543 int current_link_up;
4544
4545 serdes_cfg = 0;
4546 expected_sg_dig_ctrl = 0;
4547 workaround = 0;
4548 port_a = 1;
4549 current_link_up = 0;
4550
4551 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4552 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4553 workaround = 1;
4554 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4555 port_a = 0;
4556
4557 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4558 /* preserve bits 20-23 for voltage regulator */
4559 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4560 }
4561
4562 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4563
4564 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4565 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4566 if (workaround) {
4567 u32 val = serdes_cfg;
4568
4569 if (port_a)
4570 val |= 0xc010000;
4571 else
4572 val |= 0x4010000;
4573 tw32_f(MAC_SERDES_CFG, val);
4574 }
c98f6e3b
MC
4575
4576 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4577 }
4578 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4579 tg3_setup_flow_control(tp, 0, 0);
4580 current_link_up = 1;
4581 }
4582 goto out;
4583 }
4584
4585 /* Want auto-negotiation. */
c98f6e3b 4586 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4587
82cd3d11
MC
4588 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4589 if (flowctrl & ADVERTISE_1000XPAUSE)
4590 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4591 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4592 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4593
4594 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4595 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4596 tp->serdes_counter &&
4597 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4598 MAC_STATUS_RCVD_CFG)) ==
4599 MAC_STATUS_PCS_SYNCED)) {
4600 tp->serdes_counter--;
4601 current_link_up = 1;
4602 goto out;
4603 }
4604restart_autoneg:
1da177e4
LT
4605 if (workaround)
4606 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4607 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4608 udelay(5);
4609 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4610
3d3ebe74 4611 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4612 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4613 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4614 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4615 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4616 mac_status = tr32(MAC_STATUS);
4617
c98f6e3b 4618 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4619 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4620 u32 local_adv = 0, remote_adv = 0;
4621
4622 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4623 local_adv |= ADVERTISE_1000XPAUSE;
4624 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4625 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4626
c98f6e3b 4627 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4628 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4629 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4630 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4631
4632 tg3_setup_flow_control(tp, local_adv, remote_adv);
4633 current_link_up = 1;
3d3ebe74 4634 tp->serdes_counter = 0;
f07e9af3 4635 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4636 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4637 if (tp->serdes_counter)
4638 tp->serdes_counter--;
1da177e4
LT
4639 else {
4640 if (workaround) {
4641 u32 val = serdes_cfg;
4642
4643 if (port_a)
4644 val |= 0xc010000;
4645 else
4646 val |= 0x4010000;
4647
4648 tw32_f(MAC_SERDES_CFG, val);
4649 }
4650
c98f6e3b 4651 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4652 udelay(40);
4653
4654 /* Link parallel detection - link is up */
4655 /* only if we have PCS_SYNC and not */
4656 /* receiving config code words */
4657 mac_status = tr32(MAC_STATUS);
4658 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4659 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4660 tg3_setup_flow_control(tp, 0, 0);
4661 current_link_up = 1;
f07e9af3
MC
4662 tp->phy_flags |=
4663 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4664 tp->serdes_counter =
4665 SERDES_PARALLEL_DET_TIMEOUT;
4666 } else
4667 goto restart_autoneg;
1da177e4
LT
4668 }
4669 }
3d3ebe74
MC
4670 } else {
4671 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4672 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4673 }
4674
4675out:
4676 return current_link_up;
4677}
4678
4679static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4680{
4681 int current_link_up = 0;
4682
5cf64b8a 4683 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4684 goto out;
1da177e4
LT
4685
4686 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4687 u32 txflags, rxflags;
1da177e4 4688 int i;
6aa20a22 4689
5be73b47
MC
4690 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4691 u32 local_adv = 0, remote_adv = 0;
1da177e4 4692
5be73b47
MC
4693 if (txflags & ANEG_CFG_PS1)
4694 local_adv |= ADVERTISE_1000XPAUSE;
4695 if (txflags & ANEG_CFG_PS2)
4696 local_adv |= ADVERTISE_1000XPSE_ASYM;
4697
4698 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4699 remote_adv |= LPA_1000XPAUSE;
4700 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4701 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4702
4703 tg3_setup_flow_control(tp, local_adv, remote_adv);
4704
1da177e4
LT
4705 current_link_up = 1;
4706 }
4707 for (i = 0; i < 30; i++) {
4708 udelay(20);
4709 tw32_f(MAC_STATUS,
4710 (MAC_STATUS_SYNC_CHANGED |
4711 MAC_STATUS_CFG_CHANGED));
4712 udelay(40);
4713 if ((tr32(MAC_STATUS) &
4714 (MAC_STATUS_SYNC_CHANGED |
4715 MAC_STATUS_CFG_CHANGED)) == 0)
4716 break;
4717 }
4718
4719 mac_status = tr32(MAC_STATUS);
4720 if (current_link_up == 0 &&
4721 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4722 !(mac_status & MAC_STATUS_RCVD_CFG))
4723 current_link_up = 1;
4724 } else {
5be73b47
MC
4725 tg3_setup_flow_control(tp, 0, 0);
4726
1da177e4
LT
4727 /* Forcing 1000FD link up. */
4728 current_link_up = 1;
1da177e4
LT
4729
4730 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4731 udelay(40);
e8f3f6ca
MC
4732
4733 tw32_f(MAC_MODE, tp->mac_mode);
4734 udelay(40);
1da177e4
LT
4735 }
4736
4737out:
4738 return current_link_up;
4739}
4740
4741static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4742{
4743 u32 orig_pause_cfg;
4744 u16 orig_active_speed;
4745 u8 orig_active_duplex;
4746 u32 mac_status;
4747 int current_link_up;
4748 int i;
4749
8d018621 4750 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4751 orig_active_speed = tp->link_config.active_speed;
4752 orig_active_duplex = tp->link_config.active_duplex;
4753
63c3a66f 4754 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4755 netif_carrier_ok(tp->dev) &&
63c3a66f 4756 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4757 mac_status = tr32(MAC_STATUS);
4758 mac_status &= (MAC_STATUS_PCS_SYNCED |
4759 MAC_STATUS_SIGNAL_DET |
4760 MAC_STATUS_CFG_CHANGED |
4761 MAC_STATUS_RCVD_CFG);
4762 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4763 MAC_STATUS_SIGNAL_DET)) {
4764 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4765 MAC_STATUS_CFG_CHANGED));
4766 return 0;
4767 }
4768 }
4769
4770 tw32_f(MAC_TX_AUTO_NEG, 0);
4771
4772 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4773 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4774 tw32_f(MAC_MODE, tp->mac_mode);
4775 udelay(40);
4776
79eb6904 4777 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4778 tg3_init_bcm8002(tp);
4779
4780 /* Enable link change event even when serdes polling. */
4781 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4782 udelay(40);
4783
4784 current_link_up = 0;
4785 mac_status = tr32(MAC_STATUS);
4786
63c3a66f 4787 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4788 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4789 else
4790 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4791
898a56f8 4792 tp->napi[0].hw_status->status =
1da177e4 4793 (SD_STATUS_UPDATED |
898a56f8 4794 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4795
4796 for (i = 0; i < 100; i++) {
4797 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4798 MAC_STATUS_CFG_CHANGED));
4799 udelay(5);
4800 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4801 MAC_STATUS_CFG_CHANGED |
4802 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4803 break;
4804 }
4805
4806 mac_status = tr32(MAC_STATUS);
4807 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4808 current_link_up = 0;
3d3ebe74
MC
4809 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4810 tp->serdes_counter == 0) {
1da177e4
LT
4811 tw32_f(MAC_MODE, (tp->mac_mode |
4812 MAC_MODE_SEND_CONFIGS));
4813 udelay(1);
4814 tw32_f(MAC_MODE, tp->mac_mode);
4815 }
4816 }
4817
4818 if (current_link_up == 1) {
4819 tp->link_config.active_speed = SPEED_1000;
4820 tp->link_config.active_duplex = DUPLEX_FULL;
4821 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4822 LED_CTRL_LNKLED_OVERRIDE |
4823 LED_CTRL_1000MBPS_ON));
4824 } else {
4825 tp->link_config.active_speed = SPEED_INVALID;
4826 tp->link_config.active_duplex = DUPLEX_INVALID;
4827 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4828 LED_CTRL_LNKLED_OVERRIDE |
4829 LED_CTRL_TRAFFIC_OVERRIDE));
4830 }
4831
4832 if (current_link_up != netif_carrier_ok(tp->dev)) {
4833 if (current_link_up)
4834 netif_carrier_on(tp->dev);
4835 else
4836 netif_carrier_off(tp->dev);
4837 tg3_link_report(tp);
4838 } else {
8d018621 4839 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4840 if (orig_pause_cfg != now_pause_cfg ||
4841 orig_active_speed != tp->link_config.active_speed ||
4842 orig_active_duplex != tp->link_config.active_duplex)
4843 tg3_link_report(tp);
4844 }
4845
4846 return 0;
4847}
4848
747e8f8b
MC
4849static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4850{
4851 int current_link_up, err = 0;
4852 u32 bmsr, bmcr;
4853 u16 current_speed;
4854 u8 current_duplex;
ef167e27 4855 u32 local_adv, remote_adv;
747e8f8b
MC
4856
4857 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4858 tw32_f(MAC_MODE, tp->mac_mode);
4859 udelay(40);
4860
4861 tw32(MAC_EVENT, 0);
4862
4863 tw32_f(MAC_STATUS,
4864 (MAC_STATUS_SYNC_CHANGED |
4865 MAC_STATUS_CFG_CHANGED |
4866 MAC_STATUS_MI_COMPLETION |
4867 MAC_STATUS_LNKSTATE_CHANGED));
4868 udelay(40);
4869
4870 if (force_reset)
4871 tg3_phy_reset(tp);
4872
4873 current_link_up = 0;
4874 current_speed = SPEED_INVALID;
4875 current_duplex = DUPLEX_INVALID;
4876
4877 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4878 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4880 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4881 bmsr |= BMSR_LSTATUS;
4882 else
4883 bmsr &= ~BMSR_LSTATUS;
4884 }
747e8f8b
MC
4885
4886 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4887
4888 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4889 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4890 /* do nothing, just check for link up at the end */
4891 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 4892 u32 adv, newadv;
747e8f8b
MC
4893
4894 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
4895 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4896 ADVERTISE_1000XPAUSE |
4897 ADVERTISE_1000XPSE_ASYM |
4898 ADVERTISE_SLCT);
747e8f8b 4899
28011cf1 4900 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 4901 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 4902
28011cf1
MC
4903 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
4904 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
4905 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4906 tg3_writephy(tp, MII_BMCR, bmcr);
4907
4908 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4909 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4910 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4911
4912 return err;
4913 }
4914 } else {
4915 u32 new_bmcr;
4916
4917 bmcr &= ~BMCR_SPEED1000;
4918 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4919
4920 if (tp->link_config.duplex == DUPLEX_FULL)
4921 new_bmcr |= BMCR_FULLDPLX;
4922
4923 if (new_bmcr != bmcr) {
4924 /* BMCR_SPEED1000 is a reserved bit that needs
4925 * to be set on write.
4926 */
4927 new_bmcr |= BMCR_SPEED1000;
4928
4929 /* Force a linkdown */
4930 if (netif_carrier_ok(tp->dev)) {
4931 u32 adv;
4932
4933 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4934 adv &= ~(ADVERTISE_1000XFULL |
4935 ADVERTISE_1000XHALF |
4936 ADVERTISE_SLCT);
4937 tg3_writephy(tp, MII_ADVERTISE, adv);
4938 tg3_writephy(tp, MII_BMCR, bmcr |
4939 BMCR_ANRESTART |
4940 BMCR_ANENABLE);
4941 udelay(10);
4942 netif_carrier_off(tp->dev);
4943 }
4944 tg3_writephy(tp, MII_BMCR, new_bmcr);
4945 bmcr = new_bmcr;
4946 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4947 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4948 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4949 ASIC_REV_5714) {
4950 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4951 bmsr |= BMSR_LSTATUS;
4952 else
4953 bmsr &= ~BMSR_LSTATUS;
4954 }
f07e9af3 4955 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4956 }
4957 }
4958
4959 if (bmsr & BMSR_LSTATUS) {
4960 current_speed = SPEED_1000;
4961 current_link_up = 1;
4962 if (bmcr & BMCR_FULLDPLX)
4963 current_duplex = DUPLEX_FULL;
4964 else
4965 current_duplex = DUPLEX_HALF;
4966
ef167e27
MC
4967 local_adv = 0;
4968 remote_adv = 0;
4969
747e8f8b 4970 if (bmcr & BMCR_ANENABLE) {
ef167e27 4971 u32 common;
747e8f8b
MC
4972
4973 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4974 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4975 common = local_adv & remote_adv;
4976 if (common & (ADVERTISE_1000XHALF |
4977 ADVERTISE_1000XFULL)) {
4978 if (common & ADVERTISE_1000XFULL)
4979 current_duplex = DUPLEX_FULL;
4980 else
4981 current_duplex = DUPLEX_HALF;
63c3a66f 4982 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4983 /* Link is up via parallel detect */
859a5887 4984 } else {
747e8f8b 4985 current_link_up = 0;
859a5887 4986 }
747e8f8b
MC
4987 }
4988 }
4989
ef167e27
MC
4990 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4991 tg3_setup_flow_control(tp, local_adv, remote_adv);
4992
747e8f8b
MC
4993 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4994 if (tp->link_config.active_duplex == DUPLEX_HALF)
4995 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4996
4997 tw32_f(MAC_MODE, tp->mac_mode);
4998 udelay(40);
4999
5000 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5001
5002 tp->link_config.active_speed = current_speed;
5003 tp->link_config.active_duplex = current_duplex;
5004
5005 if (current_link_up != netif_carrier_ok(tp->dev)) {
5006 if (current_link_up)
5007 netif_carrier_on(tp->dev);
5008 else {
5009 netif_carrier_off(tp->dev);
f07e9af3 5010 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5011 }
5012 tg3_link_report(tp);
5013 }
5014 return err;
5015}
5016
5017static void tg3_serdes_parallel_detect(struct tg3 *tp)
5018{
3d3ebe74 5019 if (tp->serdes_counter) {
747e8f8b 5020 /* Give autoneg time to complete. */
3d3ebe74 5021 tp->serdes_counter--;
747e8f8b
MC
5022 return;
5023 }
c6cdf436 5024
747e8f8b
MC
5025 if (!netif_carrier_ok(tp->dev) &&
5026 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5027 u32 bmcr;
5028
5029 tg3_readphy(tp, MII_BMCR, &bmcr);
5030 if (bmcr & BMCR_ANENABLE) {
5031 u32 phy1, phy2;
5032
5033 /* Select shadow register 0x1f */
f08aa1a8
MC
5034 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5035 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5036
5037 /* Select expansion interrupt status register */
f08aa1a8
MC
5038 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5039 MII_TG3_DSP_EXP1_INT_STAT);
5040 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5041 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5042
5043 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5044 /* We have signal detect and not receiving
5045 * config code words, link is up by parallel
5046 * detection.
5047 */
5048
5049 bmcr &= ~BMCR_ANENABLE;
5050 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5051 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5052 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5053 }
5054 }
859a5887
MC
5055 } else if (netif_carrier_ok(tp->dev) &&
5056 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5057 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5058 u32 phy2;
5059
5060 /* Select expansion interrupt status register */
f08aa1a8
MC
5061 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5062 MII_TG3_DSP_EXP1_INT_STAT);
5063 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5064 if (phy2 & 0x20) {
5065 u32 bmcr;
5066
5067 /* Config code words received, turn on autoneg. */
5068 tg3_readphy(tp, MII_BMCR, &bmcr);
5069 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5070
f07e9af3 5071 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5072
5073 }
5074 }
5075}
5076
1da177e4
LT
5077static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5078{
f2096f94 5079 u32 val;
1da177e4
LT
5080 int err;
5081
f07e9af3 5082 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5083 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5084 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5085 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5086 else
1da177e4 5087 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5088
bcb37f6c 5089 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5090 u32 scale;
aa6c91fe
MC
5091
5092 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5093 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5094 scale = 65;
5095 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5096 scale = 6;
5097 else
5098 scale = 12;
5099
5100 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5101 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5102 tw32(GRC_MISC_CFG, val);
5103 }
5104
f2096f94
MC
5105 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5106 (6 << TX_LENGTHS_IPG_SHIFT);
5107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5108 val |= tr32(MAC_TX_LENGTHS) &
5109 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5110 TX_LENGTHS_CNT_DWN_VAL_MSK);
5111
1da177e4
LT
5112 if (tp->link_config.active_speed == SPEED_1000 &&
5113 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5114 tw32(MAC_TX_LENGTHS, val |
5115 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5116 else
f2096f94
MC
5117 tw32(MAC_TX_LENGTHS, val |
5118 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5119
63c3a66f 5120 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5121 if (netif_carrier_ok(tp->dev)) {
5122 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5123 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5124 } else {
5125 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5126 }
5127 }
5128
63c3a66f 5129 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5130 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5131 if (!netif_carrier_ok(tp->dev))
5132 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5133 tp->pwrmgmt_thresh;
5134 else
5135 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5136 tw32(PCIE_PWR_MGMT_THRESH, val);
5137 }
5138
1da177e4
LT
5139 return err;
5140}
5141
66cfd1bd
MC
5142static inline int tg3_irq_sync(struct tg3 *tp)
5143{
5144 return tp->irq_sync;
5145}
5146
97bd8e49
MC
5147static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5148{
5149 int i;
5150
5151 dst = (u32 *)((u8 *)dst + off);
5152 for (i = 0; i < len; i += sizeof(u32))
5153 *dst++ = tr32(off + i);
5154}
5155
5156static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5157{
5158 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5159 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5160 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5161 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5162 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5163 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5164 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5165 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5166 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5167 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5168 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5169 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5170 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5171 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5172 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5173 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5174 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5175 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5176 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5177
63c3a66f 5178 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5179 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5180
5181 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5182 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5183 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5184 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5185 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5186 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5187 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5188 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5189
63c3a66f 5190 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5191 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5192 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5193 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5194 }
5195
5196 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5197 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5198 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5199 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5200 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5201
63c3a66f 5202 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5203 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5204}
5205
5206static void tg3_dump_state(struct tg3 *tp)
5207{
5208 int i;
5209 u32 *regs;
5210
5211 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5212 if (!regs) {
5213 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5214 return;
5215 }
5216
63c3a66f 5217 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5218 /* Read up to but not including private PCI registers */
5219 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5220 regs[i / sizeof(u32)] = tr32(i);
5221 } else
5222 tg3_dump_legacy_regs(tp, regs);
5223
5224 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5225 if (!regs[i + 0] && !regs[i + 1] &&
5226 !regs[i + 2] && !regs[i + 3])
5227 continue;
5228
5229 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5230 i * 4,
5231 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5232 }
5233
5234 kfree(regs);
5235
5236 for (i = 0; i < tp->irq_cnt; i++) {
5237 struct tg3_napi *tnapi = &tp->napi[i];
5238
5239 /* SW status block */
5240 netdev_err(tp->dev,
5241 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5242 i,
5243 tnapi->hw_status->status,
5244 tnapi->hw_status->status_tag,
5245 tnapi->hw_status->rx_jumbo_consumer,
5246 tnapi->hw_status->rx_consumer,
5247 tnapi->hw_status->rx_mini_consumer,
5248 tnapi->hw_status->idx[0].rx_producer,
5249 tnapi->hw_status->idx[0].tx_consumer);
5250
5251 netdev_err(tp->dev,
5252 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5253 i,
5254 tnapi->last_tag, tnapi->last_irq_tag,
5255 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5256 tnapi->rx_rcb_ptr,
5257 tnapi->prodring.rx_std_prod_idx,
5258 tnapi->prodring.rx_std_cons_idx,
5259 tnapi->prodring.rx_jmb_prod_idx,
5260 tnapi->prodring.rx_jmb_cons_idx);
5261 }
5262}
5263
df3e6548
MC
5264/* This is called whenever we suspect that the system chipset is re-
5265 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5266 * is bogus tx completions. We try to recover by setting the
5267 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5268 * in the workqueue.
5269 */
5270static void tg3_tx_recover(struct tg3 *tp)
5271{
63c3a66f 5272 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5273 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5274
5129c3a3
MC
5275 netdev_warn(tp->dev,
5276 "The system may be re-ordering memory-mapped I/O "
5277 "cycles to the network device, attempting to recover. "
5278 "Please report the problem to the driver maintainer "
5279 "and include system chipset information.\n");
df3e6548
MC
5280
5281 spin_lock(&tp->lock);
63c3a66f 5282 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5283 spin_unlock(&tp->lock);
5284}
5285
f3f3f27e 5286static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5287{
f65aac16
MC
5288 /* Tell compiler to fetch tx indices from memory. */
5289 barrier();
f3f3f27e
MC
5290 return tnapi->tx_pending -
5291 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5292}
5293
1da177e4
LT
5294/* Tigon3 never reports partial packet sends. So we do not
5295 * need special logic to handle SKBs that have not had all
5296 * of their frags sent yet, like SunGEM does.
5297 */
17375d25 5298static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5299{
17375d25 5300 struct tg3 *tp = tnapi->tp;
898a56f8 5301 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5302 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5303 struct netdev_queue *txq;
5304 int index = tnapi - tp->napi;
298376d3 5305 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5306
63c3a66f 5307 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5308 index--;
5309
5310 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5311
5312 while (sw_idx != hw_idx) {
df8944cf 5313 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5314 struct sk_buff *skb = ri->skb;
df3e6548
MC
5315 int i, tx_bug = 0;
5316
5317 if (unlikely(skb == NULL)) {
5318 tg3_tx_recover(tp);
5319 return;
5320 }
1da177e4 5321
f4188d8a 5322 pci_unmap_single(tp->pdev,
4e5e4f0d 5323 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5324 skb_headlen(skb),
5325 PCI_DMA_TODEVICE);
1da177e4
LT
5326
5327 ri->skb = NULL;
5328
e01ee14d
MC
5329 while (ri->fragmented) {
5330 ri->fragmented = false;
5331 sw_idx = NEXT_TX(sw_idx);
5332 ri = &tnapi->tx_buffers[sw_idx];
5333 }
5334
1da177e4
LT
5335 sw_idx = NEXT_TX(sw_idx);
5336
5337 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5338 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5339 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5340 tx_bug = 1;
f4188d8a
AD
5341
5342 pci_unmap_page(tp->pdev,
4e5e4f0d 5343 dma_unmap_addr(ri, mapping),
9e903e08 5344 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5345 PCI_DMA_TODEVICE);
e01ee14d
MC
5346
5347 while (ri->fragmented) {
5348 ri->fragmented = false;
5349 sw_idx = NEXT_TX(sw_idx);
5350 ri = &tnapi->tx_buffers[sw_idx];
5351 }
5352
1da177e4
LT
5353 sw_idx = NEXT_TX(sw_idx);
5354 }
5355
298376d3
TH
5356 pkts_compl++;
5357 bytes_compl += skb->len;
5358
f47c11ee 5359 dev_kfree_skb(skb);
df3e6548
MC
5360
5361 if (unlikely(tx_bug)) {
5362 tg3_tx_recover(tp);
5363 return;
5364 }
1da177e4
LT
5365 }
5366
298376d3
TH
5367 netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
5368
f3f3f27e 5369 tnapi->tx_cons = sw_idx;
1da177e4 5370
1b2a7205
MC
5371 /* Need to make the tx_cons update visible to tg3_start_xmit()
5372 * before checking for netif_queue_stopped(). Without the
5373 * memory barrier, there is a small possibility that tg3_start_xmit()
5374 * will miss it and cause the queue to be stopped forever.
5375 */
5376 smp_mb();
5377
fe5f5787 5378 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5379 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5380 __netif_tx_lock(txq, smp_processor_id());
5381 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5382 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5383 netif_tx_wake_queue(txq);
5384 __netif_tx_unlock(txq);
51b91468 5385 }
1da177e4
LT
5386}
5387
9205fd9c 5388static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5389{
9205fd9c 5390 if (!ri->data)
2b2cdb65
MC
5391 return;
5392
4e5e4f0d 5393 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5394 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5395 kfree(ri->data);
5396 ri->data = NULL;
2b2cdb65
MC
5397}
5398
1da177e4
LT
5399/* Returns size of skb allocated or < 0 on error.
5400 *
5401 * We only need to fill in the address because the other members
5402 * of the RX descriptor are invariant, see tg3_init_rings.
5403 *
5404 * Note the purposeful assymetry of cpu vs. chip accesses. For
5405 * posting buffers we only dirty the first cache line of the RX
5406 * descriptor (containing the address). Whereas for the RX status
5407 * buffers the cpu only reads the last cacheline of the RX descriptor
5408 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5409 */
9205fd9c 5410static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5411 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5412{
5413 struct tg3_rx_buffer_desc *desc;
f94e290e 5414 struct ring_info *map;
9205fd9c 5415 u8 *data;
1da177e4 5416 dma_addr_t mapping;
9205fd9c 5417 int skb_size, data_size, dest_idx;
1da177e4 5418
1da177e4
LT
5419 switch (opaque_key) {
5420 case RXD_OPAQUE_RING_STD:
2c49a44d 5421 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5422 desc = &tpr->rx_std[dest_idx];
5423 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5424 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5425 break;
5426
5427 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5428 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5429 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5430 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5431 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5432 break;
5433
5434 default:
5435 return -EINVAL;
855e1111 5436 }
1da177e4
LT
5437
5438 /* Do not overwrite any of the map or rp information
5439 * until we are sure we can commit to a new buffer.
5440 *
5441 * Callers depend upon this behavior and assume that
5442 * we leave everything unchanged if we fail.
5443 */
9205fd9c
ED
5444 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5445 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5446 data = kmalloc(skb_size, GFP_ATOMIC);
5447 if (!data)
1da177e4
LT
5448 return -ENOMEM;
5449
9205fd9c
ED
5450 mapping = pci_map_single(tp->pdev,
5451 data + TG3_RX_OFFSET(tp),
5452 data_size,
1da177e4 5453 PCI_DMA_FROMDEVICE);
a21771dd 5454 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5455 kfree(data);
a21771dd
MC
5456 return -EIO;
5457 }
1da177e4 5458
9205fd9c 5459 map->data = data;
4e5e4f0d 5460 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5461
1da177e4
LT
5462 desc->addr_hi = ((u64)mapping >> 32);
5463 desc->addr_lo = ((u64)mapping & 0xffffffff);
5464
9205fd9c 5465 return data_size;
1da177e4
LT
5466}
5467
5468/* We only need to move over in the address because the other
5469 * members of the RX descriptor are invariant. See notes above
9205fd9c 5470 * tg3_alloc_rx_data for full details.
1da177e4 5471 */
a3896167
MC
5472static void tg3_recycle_rx(struct tg3_napi *tnapi,
5473 struct tg3_rx_prodring_set *dpr,
5474 u32 opaque_key, int src_idx,
5475 u32 dest_idx_unmasked)
1da177e4 5476{
17375d25 5477 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5478 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5479 struct ring_info *src_map, *dest_map;
8fea32b9 5480 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5481 int dest_idx;
1da177e4
LT
5482
5483 switch (opaque_key) {
5484 case RXD_OPAQUE_RING_STD:
2c49a44d 5485 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5486 dest_desc = &dpr->rx_std[dest_idx];
5487 dest_map = &dpr->rx_std_buffers[dest_idx];
5488 src_desc = &spr->rx_std[src_idx];
5489 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5490 break;
5491
5492 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5493 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5494 dest_desc = &dpr->rx_jmb[dest_idx].std;
5495 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5496 src_desc = &spr->rx_jmb[src_idx].std;
5497 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5498 break;
5499
5500 default:
5501 return;
855e1111 5502 }
1da177e4 5503
9205fd9c 5504 dest_map->data = src_map->data;
4e5e4f0d
FT
5505 dma_unmap_addr_set(dest_map, mapping,
5506 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5507 dest_desc->addr_hi = src_desc->addr_hi;
5508 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5509
5510 /* Ensure that the update to the skb happens after the physical
5511 * addresses have been transferred to the new BD location.
5512 */
5513 smp_wmb();
5514
9205fd9c 5515 src_map->data = NULL;
1da177e4
LT
5516}
5517
1da177e4
LT
5518/* The RX ring scheme is composed of multiple rings which post fresh
5519 * buffers to the chip, and one special ring the chip uses to report
5520 * status back to the host.
5521 *
5522 * The special ring reports the status of received packets to the
5523 * host. The chip does not write into the original descriptor the
5524 * RX buffer was obtained from. The chip simply takes the original
5525 * descriptor as provided by the host, updates the status and length
5526 * field, then writes this into the next status ring entry.
5527 *
5528 * Each ring the host uses to post buffers to the chip is described
5529 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5530 * it is first placed into the on-chip ram. When the packet's length
5531 * is known, it walks down the TG3_BDINFO entries to select the ring.
5532 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5533 * which is within the range of the new packet's length is chosen.
5534 *
5535 * The "separate ring for rx status" scheme may sound queer, but it makes
5536 * sense from a cache coherency perspective. If only the host writes
5537 * to the buffer post rings, and only the chip writes to the rx status
5538 * rings, then cache lines never move beyond shared-modified state.
5539 * If both the host and chip were to write into the same ring, cache line
5540 * eviction could occur since both entities want it in an exclusive state.
5541 */
17375d25 5542static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5543{
17375d25 5544 struct tg3 *tp = tnapi->tp;
f92905de 5545 u32 work_mask, rx_std_posted = 0;
4361935a 5546 u32 std_prod_idx, jmb_prod_idx;
72334482 5547 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5548 u16 hw_idx;
1da177e4 5549 int received;
8fea32b9 5550 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5551
8d9d7cfc 5552 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5553 /*
5554 * We need to order the read of hw_idx and the read of
5555 * the opaque cookie.
5556 */
5557 rmb();
1da177e4
LT
5558 work_mask = 0;
5559 received = 0;
4361935a
MC
5560 std_prod_idx = tpr->rx_std_prod_idx;
5561 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5562 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5563 struct ring_info *ri;
72334482 5564 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5565 unsigned int len;
5566 struct sk_buff *skb;
5567 dma_addr_t dma_addr;
5568 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5569 u8 *data;
1da177e4
LT
5570
5571 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5572 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5573 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5574 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5575 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5576 data = ri->data;
4361935a 5577 post_ptr = &std_prod_idx;
f92905de 5578 rx_std_posted++;
1da177e4 5579 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5580 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5581 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5582 data = ri->data;
4361935a 5583 post_ptr = &jmb_prod_idx;
21f581a5 5584 } else
1da177e4 5585 goto next_pkt_nopost;
1da177e4
LT
5586
5587 work_mask |= opaque_key;
5588
5589 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5590 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5591 drop_it:
a3896167 5592 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5593 desc_idx, *post_ptr);
5594 drop_it_no_recycle:
5595 /* Other statistics kept track of by card. */
b0057c51 5596 tp->rx_dropped++;
1da177e4
LT
5597 goto next_pkt;
5598 }
5599
9205fd9c 5600 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5601 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5602 ETH_FCS_LEN;
1da177e4 5603
d2757fc4 5604 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5605 int skb_size;
5606
9205fd9c 5607 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5608 *post_ptr);
1da177e4
LT
5609 if (skb_size < 0)
5610 goto drop_it;
5611
287be12e 5612 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5613 PCI_DMA_FROMDEVICE);
5614
9205fd9c
ED
5615 skb = build_skb(data);
5616 if (!skb) {
5617 kfree(data);
5618 goto drop_it_no_recycle;
5619 }
5620 skb_reserve(skb, TG3_RX_OFFSET(tp));
5621 /* Ensure that the update to the data happens
61e800cf
MC
5622 * after the usage of the old DMA mapping.
5623 */
5624 smp_wmb();
5625
9205fd9c 5626 ri->data = NULL;
61e800cf 5627
1da177e4 5628 } else {
a3896167 5629 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5630 desc_idx, *post_ptr);
5631
9205fd9c
ED
5632 skb = netdev_alloc_skb(tp->dev,
5633 len + TG3_RAW_IP_ALIGN);
5634 if (skb == NULL)
1da177e4
LT
5635 goto drop_it_no_recycle;
5636
9205fd9c 5637 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5638 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5639 memcpy(skb->data,
5640 data + TG3_RX_OFFSET(tp),
5641 len);
1da177e4 5642 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5643 }
5644
9205fd9c 5645 skb_put(skb, len);
dc668910 5646 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5647 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5648 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5649 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5650 skb->ip_summed = CHECKSUM_UNNECESSARY;
5651 else
bc8acf2c 5652 skb_checksum_none_assert(skb);
1da177e4
LT
5653
5654 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5655
5656 if (len > (tp->dev->mtu + ETH_HLEN) &&
5657 skb->protocol != htons(ETH_P_8021Q)) {
5658 dev_kfree_skb(skb);
b0057c51 5659 goto drop_it_no_recycle;
f7b493e0
MC
5660 }
5661
9dc7a113 5662 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5663 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5664 __vlan_hwaccel_put_tag(skb,
5665 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5666
bf933c80 5667 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5668
1da177e4
LT
5669 received++;
5670 budget--;
5671
5672next_pkt:
5673 (*post_ptr)++;
f92905de
MC
5674
5675 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5676 tpr->rx_std_prod_idx = std_prod_idx &
5677 tp->rx_std_ring_mask;
86cfe4ff
MC
5678 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5679 tpr->rx_std_prod_idx);
f92905de
MC
5680 work_mask &= ~RXD_OPAQUE_RING_STD;
5681 rx_std_posted = 0;
5682 }
1da177e4 5683next_pkt_nopost:
483ba50b 5684 sw_idx++;
7cb32cf2 5685 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5686
5687 /* Refresh hw_idx to see if there is new work */
5688 if (sw_idx == hw_idx) {
8d9d7cfc 5689 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5690 rmb();
5691 }
1da177e4
LT
5692 }
5693
5694 /* ACK the status ring. */
72334482
MC
5695 tnapi->rx_rcb_ptr = sw_idx;
5696 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5697
5698 /* Refill RX ring(s). */
63c3a66f 5699 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5700 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5701 tpr->rx_std_prod_idx = std_prod_idx &
5702 tp->rx_std_ring_mask;
b196c7e4
MC
5703 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5704 tpr->rx_std_prod_idx);
5705 }
5706 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5707 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5708 tp->rx_jmb_ring_mask;
b196c7e4
MC
5709 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5710 tpr->rx_jmb_prod_idx);
5711 }
5712 mmiowb();
5713 } else if (work_mask) {
5714 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5715 * updated before the producer indices can be updated.
5716 */
5717 smp_wmb();
5718
2c49a44d
MC
5719 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5720 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5721
e4af1af9
MC
5722 if (tnapi != &tp->napi[1])
5723 napi_schedule(&tp->napi[1].napi);
1da177e4 5724 }
1da177e4
LT
5725
5726 return received;
5727}
5728
35f2d7d0 5729static void tg3_poll_link(struct tg3 *tp)
1da177e4 5730{
1da177e4 5731 /* handle link change and other phy events */
63c3a66f 5732 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5733 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5734
1da177e4
LT
5735 if (sblk->status & SD_STATUS_LINK_CHG) {
5736 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5737 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5738 spin_lock(&tp->lock);
63c3a66f 5739 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5740 tw32_f(MAC_STATUS,
5741 (MAC_STATUS_SYNC_CHANGED |
5742 MAC_STATUS_CFG_CHANGED |
5743 MAC_STATUS_MI_COMPLETION |
5744 MAC_STATUS_LNKSTATE_CHANGED));
5745 udelay(40);
5746 } else
5747 tg3_setup_phy(tp, 0);
f47c11ee 5748 spin_unlock(&tp->lock);
1da177e4
LT
5749 }
5750 }
35f2d7d0
MC
5751}
5752
f89f38b8
MC
5753static int tg3_rx_prodring_xfer(struct tg3 *tp,
5754 struct tg3_rx_prodring_set *dpr,
5755 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5756{
5757 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5758 int i, err = 0;
b196c7e4
MC
5759
5760 while (1) {
5761 src_prod_idx = spr->rx_std_prod_idx;
5762
5763 /* Make sure updates to the rx_std_buffers[] entries and the
5764 * standard producer index are seen in the correct order.
5765 */
5766 smp_rmb();
5767
5768 if (spr->rx_std_cons_idx == src_prod_idx)
5769 break;
5770
5771 if (spr->rx_std_cons_idx < src_prod_idx)
5772 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5773 else
2c49a44d
MC
5774 cpycnt = tp->rx_std_ring_mask + 1 -
5775 spr->rx_std_cons_idx;
b196c7e4 5776
2c49a44d
MC
5777 cpycnt = min(cpycnt,
5778 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5779
5780 si = spr->rx_std_cons_idx;
5781 di = dpr->rx_std_prod_idx;
5782
e92967bf 5783 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5784 if (dpr->rx_std_buffers[i].data) {
e92967bf 5785 cpycnt = i - di;
f89f38b8 5786 err = -ENOSPC;
e92967bf
MC
5787 break;
5788 }
5789 }
5790
5791 if (!cpycnt)
5792 break;
5793
5794 /* Ensure that updates to the rx_std_buffers ring and the
5795 * shadowed hardware producer ring from tg3_recycle_skb() are
5796 * ordered correctly WRT the skb check above.
5797 */
5798 smp_rmb();
5799
b196c7e4
MC
5800 memcpy(&dpr->rx_std_buffers[di],
5801 &spr->rx_std_buffers[si],
5802 cpycnt * sizeof(struct ring_info));
5803
5804 for (i = 0; i < cpycnt; i++, di++, si++) {
5805 struct tg3_rx_buffer_desc *sbd, *dbd;
5806 sbd = &spr->rx_std[si];
5807 dbd = &dpr->rx_std[di];
5808 dbd->addr_hi = sbd->addr_hi;
5809 dbd->addr_lo = sbd->addr_lo;
5810 }
5811
2c49a44d
MC
5812 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5813 tp->rx_std_ring_mask;
5814 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5815 tp->rx_std_ring_mask;
b196c7e4
MC
5816 }
5817
5818 while (1) {
5819 src_prod_idx = spr->rx_jmb_prod_idx;
5820
5821 /* Make sure updates to the rx_jmb_buffers[] entries and
5822 * the jumbo producer index are seen in the correct order.
5823 */
5824 smp_rmb();
5825
5826 if (spr->rx_jmb_cons_idx == src_prod_idx)
5827 break;
5828
5829 if (spr->rx_jmb_cons_idx < src_prod_idx)
5830 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5831 else
2c49a44d
MC
5832 cpycnt = tp->rx_jmb_ring_mask + 1 -
5833 spr->rx_jmb_cons_idx;
b196c7e4
MC
5834
5835 cpycnt = min(cpycnt,
2c49a44d 5836 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5837
5838 si = spr->rx_jmb_cons_idx;
5839 di = dpr->rx_jmb_prod_idx;
5840
e92967bf 5841 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5842 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 5843 cpycnt = i - di;
f89f38b8 5844 err = -ENOSPC;
e92967bf
MC
5845 break;
5846 }
5847 }
5848
5849 if (!cpycnt)
5850 break;
5851
5852 /* Ensure that updates to the rx_jmb_buffers ring and the
5853 * shadowed hardware producer ring from tg3_recycle_skb() are
5854 * ordered correctly WRT the skb check above.
5855 */
5856 smp_rmb();
5857
b196c7e4
MC
5858 memcpy(&dpr->rx_jmb_buffers[di],
5859 &spr->rx_jmb_buffers[si],
5860 cpycnt * sizeof(struct ring_info));
5861
5862 for (i = 0; i < cpycnt; i++, di++, si++) {
5863 struct tg3_rx_buffer_desc *sbd, *dbd;
5864 sbd = &spr->rx_jmb[si].std;
5865 dbd = &dpr->rx_jmb[di].std;
5866 dbd->addr_hi = sbd->addr_hi;
5867 dbd->addr_lo = sbd->addr_lo;
5868 }
5869
2c49a44d
MC
5870 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5871 tp->rx_jmb_ring_mask;
5872 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5873 tp->rx_jmb_ring_mask;
b196c7e4 5874 }
f89f38b8
MC
5875
5876 return err;
b196c7e4
MC
5877}
5878
35f2d7d0
MC
5879static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5880{
5881 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5882
5883 /* run TX completion thread */
f3f3f27e 5884 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5885 tg3_tx(tnapi);
63c3a66f 5886 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5887 return work_done;
1da177e4
LT
5888 }
5889
1da177e4
LT
5890 /* run RX thread, within the bounds set by NAPI.
5891 * All RX "locking" is done by ensuring outside
bea3348e 5892 * code synchronizes with tg3->napi.poll()
1da177e4 5893 */
8d9d7cfc 5894 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5895 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5896
63c3a66f 5897 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5898 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5899 int i, err = 0;
e4af1af9
MC
5900 u32 std_prod_idx = dpr->rx_std_prod_idx;
5901 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5902
e4af1af9 5903 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5904 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5905 &tp->napi[i].prodring);
b196c7e4
MC
5906
5907 wmb();
5908
e4af1af9
MC
5909 if (std_prod_idx != dpr->rx_std_prod_idx)
5910 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5911 dpr->rx_std_prod_idx);
b196c7e4 5912
e4af1af9
MC
5913 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5914 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5915 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5916
5917 mmiowb();
f89f38b8
MC
5918
5919 if (err)
5920 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5921 }
5922
6f535763
DM
5923 return work_done;
5924}
5925
db219973
MC
5926static inline void tg3_reset_task_schedule(struct tg3 *tp)
5927{
5928 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
5929 schedule_work(&tp->reset_task);
5930}
5931
5932static inline void tg3_reset_task_cancel(struct tg3 *tp)
5933{
5934 cancel_work_sync(&tp->reset_task);
5935 tg3_flag_clear(tp, RESET_TASK_PENDING);
5936}
5937
35f2d7d0
MC
5938static int tg3_poll_msix(struct napi_struct *napi, int budget)
5939{
5940 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5941 struct tg3 *tp = tnapi->tp;
5942 int work_done = 0;
5943 struct tg3_hw_status *sblk = tnapi->hw_status;
5944
5945 while (1) {
5946 work_done = tg3_poll_work(tnapi, work_done, budget);
5947
63c3a66f 5948 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5949 goto tx_recovery;
5950
5951 if (unlikely(work_done >= budget))
5952 break;
5953
c6cdf436 5954 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5955 * to tell the hw how much work has been processed,
5956 * so we must read it before checking for more work.
5957 */
5958 tnapi->last_tag = sblk->status_tag;
5959 tnapi->last_irq_tag = tnapi->last_tag;
5960 rmb();
5961
5962 /* check for RX/TX work to do */
6d40db7b
MC
5963 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5964 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5965 napi_complete(napi);
5966 /* Reenable interrupts. */
5967 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5968 mmiowb();
5969 break;
5970 }
5971 }
5972
5973 return work_done;
5974
5975tx_recovery:
5976 /* work_done is guaranteed to be less than budget. */
5977 napi_complete(napi);
db219973 5978 tg3_reset_task_schedule(tp);
35f2d7d0
MC
5979 return work_done;
5980}
5981
e64de4e6
MC
5982static void tg3_process_error(struct tg3 *tp)
5983{
5984 u32 val;
5985 bool real_error = false;
5986
63c3a66f 5987 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5988 return;
5989
5990 /* Check Flow Attention register */
5991 val = tr32(HOSTCC_FLOW_ATTN);
5992 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5993 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5994 real_error = true;
5995 }
5996
5997 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5998 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5999 real_error = true;
6000 }
6001
6002 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6003 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6004 real_error = true;
6005 }
6006
6007 if (!real_error)
6008 return;
6009
6010 tg3_dump_state(tp);
6011
63c3a66f 6012 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6013 tg3_reset_task_schedule(tp);
e64de4e6
MC
6014}
6015
6f535763
DM
6016static int tg3_poll(struct napi_struct *napi, int budget)
6017{
8ef0442f
MC
6018 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6019 struct tg3 *tp = tnapi->tp;
6f535763 6020 int work_done = 0;
898a56f8 6021 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6022
6023 while (1) {
e64de4e6
MC
6024 if (sblk->status & SD_STATUS_ERROR)
6025 tg3_process_error(tp);
6026
35f2d7d0
MC
6027 tg3_poll_link(tp);
6028
17375d25 6029 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6030
63c3a66f 6031 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6032 goto tx_recovery;
6033
6034 if (unlikely(work_done >= budget))
6035 break;
6036
63c3a66f 6037 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6038 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6039 * to tell the hw how much work has been processed,
6040 * so we must read it before checking for more work.
6041 */
898a56f8
MC
6042 tnapi->last_tag = sblk->status_tag;
6043 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6044 rmb();
6045 } else
6046 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6047
17375d25 6048 if (likely(!tg3_has_work(tnapi))) {
288379f0 6049 napi_complete(napi);
17375d25 6050 tg3_int_reenable(tnapi);
6f535763
DM
6051 break;
6052 }
1da177e4
LT
6053 }
6054
bea3348e 6055 return work_done;
6f535763
DM
6056
6057tx_recovery:
4fd7ab59 6058 /* work_done is guaranteed to be less than budget. */
288379f0 6059 napi_complete(napi);
db219973 6060 tg3_reset_task_schedule(tp);
4fd7ab59 6061 return work_done;
1da177e4
LT
6062}
6063
66cfd1bd
MC
6064static void tg3_napi_disable(struct tg3 *tp)
6065{
6066 int i;
6067
6068 for (i = tp->irq_cnt - 1; i >= 0; i--)
6069 napi_disable(&tp->napi[i].napi);
6070}
6071
6072static void tg3_napi_enable(struct tg3 *tp)
6073{
6074 int i;
6075
6076 for (i = 0; i < tp->irq_cnt; i++)
6077 napi_enable(&tp->napi[i].napi);
6078}
6079
6080static void tg3_napi_init(struct tg3 *tp)
6081{
6082 int i;
6083
6084 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6085 for (i = 1; i < tp->irq_cnt; i++)
6086 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6087}
6088
6089static void tg3_napi_fini(struct tg3 *tp)
6090{
6091 int i;
6092
6093 for (i = 0; i < tp->irq_cnt; i++)
6094 netif_napi_del(&tp->napi[i].napi);
6095}
6096
6097static inline void tg3_netif_stop(struct tg3 *tp)
6098{
6099 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6100 tg3_napi_disable(tp);
6101 netif_tx_disable(tp->dev);
6102}
6103
6104static inline void tg3_netif_start(struct tg3 *tp)
6105{
6106 /* NOTE: unconditional netif_tx_wake_all_queues is only
6107 * appropriate so long as all callers are assured to
6108 * have free tx slots (such as after tg3_init_hw)
6109 */
6110 netif_tx_wake_all_queues(tp->dev);
6111
6112 tg3_napi_enable(tp);
6113 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6114 tg3_enable_ints(tp);
6115}
6116
f47c11ee
DM
6117static void tg3_irq_quiesce(struct tg3 *tp)
6118{
4f125f42
MC
6119 int i;
6120
f47c11ee
DM
6121 BUG_ON(tp->irq_sync);
6122
6123 tp->irq_sync = 1;
6124 smp_mb();
6125
4f125f42
MC
6126 for (i = 0; i < tp->irq_cnt; i++)
6127 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6128}
6129
f47c11ee
DM
6130/* Fully shutdown all tg3 driver activity elsewhere in the system.
6131 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6132 * with as well. Most of the time, this is not necessary except when
6133 * shutting down the device.
6134 */
6135static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6136{
46966545 6137 spin_lock_bh(&tp->lock);
f47c11ee
DM
6138 if (irq_sync)
6139 tg3_irq_quiesce(tp);
f47c11ee
DM
6140}
6141
6142static inline void tg3_full_unlock(struct tg3 *tp)
6143{
f47c11ee
DM
6144 spin_unlock_bh(&tp->lock);
6145}
6146
fcfa0a32
MC
6147/* One-shot MSI handler - Chip automatically disables interrupt
6148 * after sending MSI so driver doesn't have to do it.
6149 */
7d12e780 6150static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6151{
09943a18
MC
6152 struct tg3_napi *tnapi = dev_id;
6153 struct tg3 *tp = tnapi->tp;
fcfa0a32 6154
898a56f8 6155 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6156 if (tnapi->rx_rcb)
6157 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6158
6159 if (likely(!tg3_irq_sync(tp)))
09943a18 6160 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6161
6162 return IRQ_HANDLED;
6163}
6164
88b06bc2
MC
6165/* MSI ISR - No need to check for interrupt sharing and no need to
6166 * flush status block and interrupt mailbox. PCI ordering rules
6167 * guarantee that MSI will arrive after the status block.
6168 */
7d12e780 6169static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6170{
09943a18
MC
6171 struct tg3_napi *tnapi = dev_id;
6172 struct tg3 *tp = tnapi->tp;
88b06bc2 6173
898a56f8 6174 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6175 if (tnapi->rx_rcb)
6176 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6177 /*
fac9b83e 6178 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6179 * chip-internal interrupt pending events.
fac9b83e 6180 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6181 * NIC to stop sending us irqs, engaging "in-intr-handler"
6182 * event coalescing.
6183 */
5b39de91 6184 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6185 if (likely(!tg3_irq_sync(tp)))
09943a18 6186 napi_schedule(&tnapi->napi);
61487480 6187
88b06bc2
MC
6188 return IRQ_RETVAL(1);
6189}
6190
7d12e780 6191static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6192{
09943a18
MC
6193 struct tg3_napi *tnapi = dev_id;
6194 struct tg3 *tp = tnapi->tp;
898a56f8 6195 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6196 unsigned int handled = 1;
6197
1da177e4
LT
6198 /* In INTx mode, it is possible for the interrupt to arrive at
6199 * the CPU before the status block posted prior to the interrupt.
6200 * Reading the PCI State register will confirm whether the
6201 * interrupt is ours and will flush the status block.
6202 */
d18edcb2 6203 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6204 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6205 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6206 handled = 0;
f47c11ee 6207 goto out;
fac9b83e 6208 }
d18edcb2
MC
6209 }
6210
6211 /*
6212 * Writing any value to intr-mbox-0 clears PCI INTA# and
6213 * chip-internal interrupt pending events.
6214 * Writing non-zero to intr-mbox-0 additional tells the
6215 * NIC to stop sending us irqs, engaging "in-intr-handler"
6216 * event coalescing.
c04cb347
MC
6217 *
6218 * Flush the mailbox to de-assert the IRQ immediately to prevent
6219 * spurious interrupts. The flush impacts performance but
6220 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6221 */
c04cb347 6222 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6223 if (tg3_irq_sync(tp))
6224 goto out;
6225 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6226 if (likely(tg3_has_work(tnapi))) {
72334482 6227 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6228 napi_schedule(&tnapi->napi);
d18edcb2
MC
6229 } else {
6230 /* No work, shared interrupt perhaps? re-enable
6231 * interrupts, and flush that PCI write
6232 */
6233 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6234 0x00000000);
fac9b83e 6235 }
f47c11ee 6236out:
fac9b83e
DM
6237 return IRQ_RETVAL(handled);
6238}
6239
7d12e780 6240static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6241{
09943a18
MC
6242 struct tg3_napi *tnapi = dev_id;
6243 struct tg3 *tp = tnapi->tp;
898a56f8 6244 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6245 unsigned int handled = 1;
6246
fac9b83e
DM
6247 /* In INTx mode, it is possible for the interrupt to arrive at
6248 * the CPU before the status block posted prior to the interrupt.
6249 * Reading the PCI State register will confirm whether the
6250 * interrupt is ours and will flush the status block.
6251 */
898a56f8 6252 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6253 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6254 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6255 handled = 0;
f47c11ee 6256 goto out;
1da177e4 6257 }
d18edcb2
MC
6258 }
6259
6260 /*
6261 * writing any value to intr-mbox-0 clears PCI INTA# and
6262 * chip-internal interrupt pending events.
6263 * writing non-zero to intr-mbox-0 additional tells the
6264 * NIC to stop sending us irqs, engaging "in-intr-handler"
6265 * event coalescing.
c04cb347
MC
6266 *
6267 * Flush the mailbox to de-assert the IRQ immediately to prevent
6268 * spurious interrupts. The flush impacts performance but
6269 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6270 */
c04cb347 6271 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6272
6273 /*
6274 * In a shared interrupt configuration, sometimes other devices'
6275 * interrupts will scream. We record the current status tag here
6276 * so that the above check can report that the screaming interrupts
6277 * are unhandled. Eventually they will be silenced.
6278 */
898a56f8 6279 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6280
d18edcb2
MC
6281 if (tg3_irq_sync(tp))
6282 goto out;
624f8e50 6283
72334482 6284 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6285
09943a18 6286 napi_schedule(&tnapi->napi);
624f8e50 6287
f47c11ee 6288out:
1da177e4
LT
6289 return IRQ_RETVAL(handled);
6290}
6291
7938109f 6292/* ISR for interrupt test */
7d12e780 6293static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6294{
09943a18
MC
6295 struct tg3_napi *tnapi = dev_id;
6296 struct tg3 *tp = tnapi->tp;
898a56f8 6297 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6298
f9804ddb
MC
6299 if ((sblk->status & SD_STATUS_UPDATED) ||
6300 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6301 tg3_disable_ints(tp);
7938109f
MC
6302 return IRQ_RETVAL(1);
6303 }
6304 return IRQ_RETVAL(0);
6305}
6306
8e7a22e3 6307static int tg3_init_hw(struct tg3 *, int);
944d980e 6308static int tg3_halt(struct tg3 *, int, int);
1da177e4 6309
b9ec6c1b
MC
6310/* Restart hardware after configuration changes, self-test, etc.
6311 * Invoked with tp->lock held.
6312 */
6313static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
6314 __releases(tp->lock)
6315 __acquires(tp->lock)
b9ec6c1b
MC
6316{
6317 int err;
6318
6319 err = tg3_init_hw(tp, reset_phy);
6320 if (err) {
5129c3a3
MC
6321 netdev_err(tp->dev,
6322 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
6323 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6324 tg3_full_unlock(tp);
6325 del_timer_sync(&tp->timer);
6326 tp->irq_sync = 0;
fed97810 6327 tg3_napi_enable(tp);
b9ec6c1b
MC
6328 dev_close(tp->dev);
6329 tg3_full_lock(tp, 0);
6330 }
6331 return err;
6332}
6333
1da177e4
LT
6334#ifdef CONFIG_NET_POLL_CONTROLLER
6335static void tg3_poll_controller(struct net_device *dev)
6336{
4f125f42 6337 int i;
88b06bc2
MC
6338 struct tg3 *tp = netdev_priv(dev);
6339
4f125f42 6340 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6341 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6342}
6343#endif
6344
c4028958 6345static void tg3_reset_task(struct work_struct *work)
1da177e4 6346{
c4028958 6347 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 6348 int err;
1da177e4 6349
7faa006f 6350 tg3_full_lock(tp, 0);
7faa006f
MC
6351
6352 if (!netif_running(tp->dev)) {
db219973 6353 tg3_flag_clear(tp, RESET_TASK_PENDING);
7faa006f
MC
6354 tg3_full_unlock(tp);
6355 return;
6356 }
6357
6358 tg3_full_unlock(tp);
6359
b02fd9e3
MC
6360 tg3_phy_stop(tp);
6361
1da177e4
LT
6362 tg3_netif_stop(tp);
6363
f47c11ee 6364 tg3_full_lock(tp, 1);
1da177e4 6365
63c3a66f 6366 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
6367 tp->write32_tx_mbox = tg3_write32_tx_mbox;
6368 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
6369 tg3_flag_set(tp, MBOX_WRITE_REORDER);
6370 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6371 }
6372
944d980e 6373 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
6374 err = tg3_init_hw(tp, 1);
6375 if (err)
b9ec6c1b 6376 goto out;
1da177e4
LT
6377
6378 tg3_netif_start(tp);
6379
b9ec6c1b 6380out:
7faa006f 6381 tg3_full_unlock(tp);
b02fd9e3
MC
6382
6383 if (!err)
6384 tg3_phy_start(tp);
db219973
MC
6385
6386 tg3_flag_clear(tp, RESET_TASK_PENDING);
1da177e4
LT
6387}
6388
6389static void tg3_tx_timeout(struct net_device *dev)
6390{
6391 struct tg3 *tp = netdev_priv(dev);
6392
b0408751 6393 if (netif_msg_tx_err(tp)) {
05dbe005 6394 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6395 tg3_dump_state(tp);
b0408751 6396 }
1da177e4 6397
db219973 6398 tg3_reset_task_schedule(tp);
1da177e4
LT
6399}
6400
c58ec932
MC
6401/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6402static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6403{
6404 u32 base = (u32) mapping & 0xffffffff;
6405
807540ba 6406 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6407}
6408
72f2afb8
MC
6409/* Test for DMA addresses > 40-bit */
6410static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6411 int len)
6412{
6413#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6414 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6415 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6416 return 0;
6417#else
6418 return 0;
6419#endif
6420}
6421
d1a3b737 6422static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6423 dma_addr_t mapping, u32 len, u32 flags,
6424 u32 mss, u32 vlan)
2ffcc981 6425{
92cd3a17
MC
6426 txbd->addr_hi = ((u64) mapping >> 32);
6427 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6428 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6429 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6430}
1da177e4 6431
84b67b27 6432static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6433 dma_addr_t map, u32 len, u32 flags,
6434 u32 mss, u32 vlan)
6435{
6436 struct tg3 *tp = tnapi->tp;
6437 bool hwbug = false;
6438
6439 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
6440 hwbug = 1;
6441
6442 if (tg3_4g_overflow_test(map, len))
6443 hwbug = 1;
6444
6445 if (tg3_40bit_overflow_test(tp, map, len))
6446 hwbug = 1;
6447
e31aa987 6448 if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
b9e45482 6449 u32 prvidx = *entry;
e31aa987 6450 u32 tmp_flag = flags & ~TXD_FLAG_END;
b9e45482 6451 while (len > TG3_TX_BD_DMA_MAX && *budget) {
e31aa987
MC
6452 u32 frag_len = TG3_TX_BD_DMA_MAX;
6453 len -= TG3_TX_BD_DMA_MAX;
6454
b9e45482
MC
6455 /* Avoid the 8byte DMA problem */
6456 if (len <= 8) {
6457 len += TG3_TX_BD_DMA_MAX / 2;
6458 frag_len = TG3_TX_BD_DMA_MAX / 2;
e31aa987
MC
6459 }
6460
b9e45482
MC
6461 tnapi->tx_buffers[*entry].fragmented = true;
6462
6463 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6464 frag_len, tmp_flag, mss, vlan);
6465 *budget -= 1;
6466 prvidx = *entry;
6467 *entry = NEXT_TX(*entry);
6468
e31aa987
MC
6469 map += frag_len;
6470 }
6471
6472 if (len) {
6473 if (*budget) {
6474 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6475 len, flags, mss, vlan);
b9e45482 6476 *budget -= 1;
e31aa987
MC
6477 *entry = NEXT_TX(*entry);
6478 } else {
6479 hwbug = 1;
b9e45482 6480 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6481 }
6482 }
6483 } else {
84b67b27
MC
6484 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6485 len, flags, mss, vlan);
e31aa987
MC
6486 *entry = NEXT_TX(*entry);
6487 }
d1a3b737
MC
6488
6489 return hwbug;
6490}
6491
0d681b27 6492static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6493{
6494 int i;
0d681b27 6495 struct sk_buff *skb;
df8944cf 6496 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6497
0d681b27
MC
6498 skb = txb->skb;
6499 txb->skb = NULL;
6500
432aa7ed
MC
6501 pci_unmap_single(tnapi->tp->pdev,
6502 dma_unmap_addr(txb, mapping),
6503 skb_headlen(skb),
6504 PCI_DMA_TODEVICE);
e01ee14d
MC
6505
6506 while (txb->fragmented) {
6507 txb->fragmented = false;
6508 entry = NEXT_TX(entry);
6509 txb = &tnapi->tx_buffers[entry];
6510 }
6511
ba1142e4 6512 for (i = 0; i <= last; i++) {
9e903e08 6513 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6514
6515 entry = NEXT_TX(entry);
6516 txb = &tnapi->tx_buffers[entry];
6517
6518 pci_unmap_page(tnapi->tp->pdev,
6519 dma_unmap_addr(txb, mapping),
9e903e08 6520 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6521
6522 while (txb->fragmented) {
6523 txb->fragmented = false;
6524 entry = NEXT_TX(entry);
6525 txb = &tnapi->tx_buffers[entry];
6526 }
432aa7ed
MC
6527 }
6528}
6529
72f2afb8 6530/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6531static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6532 struct sk_buff **pskb,
84b67b27 6533 u32 *entry, u32 *budget,
92cd3a17 6534 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6535{
24f4efd4 6536 struct tg3 *tp = tnapi->tp;
f7ff1987 6537 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6538 dma_addr_t new_addr = 0;
432aa7ed 6539 int ret = 0;
1da177e4 6540
41588ba1
MC
6541 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6542 new_skb = skb_copy(skb, GFP_ATOMIC);
6543 else {
6544 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6545
6546 new_skb = skb_copy_expand(skb,
6547 skb_headroom(skb) + more_headroom,
6548 skb_tailroom(skb), GFP_ATOMIC);
6549 }
6550
1da177e4 6551 if (!new_skb) {
c58ec932
MC
6552 ret = -1;
6553 } else {
6554 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6555 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6556 PCI_DMA_TODEVICE);
6557 /* Make sure the mapping succeeded */
6558 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6559 dev_kfree_skb(new_skb);
c58ec932 6560 ret = -1;
c58ec932 6561 } else {
b9e45482
MC
6562 u32 save_entry = *entry;
6563
92cd3a17
MC
6564 base_flags |= TXD_FLAG_END;
6565
84b67b27
MC
6566 tnapi->tx_buffers[*entry].skb = new_skb;
6567 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6568 mapping, new_addr);
6569
84b67b27 6570 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6571 new_skb->len, base_flags,
6572 mss, vlan)) {
ba1142e4 6573 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6574 dev_kfree_skb(new_skb);
6575 ret = -1;
6576 }
f4188d8a 6577 }
1da177e4
LT
6578 }
6579
6580 dev_kfree_skb(skb);
f7ff1987 6581 *pskb = new_skb;
c58ec932 6582 return ret;
1da177e4
LT
6583}
6584
2ffcc981 6585static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6586
6587/* Use GSO to workaround a rare TSO bug that may be triggered when the
6588 * TSO header is greater than 80 bytes.
6589 */
6590static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6591{
6592 struct sk_buff *segs, *nskb;
f3f3f27e 6593 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6594
6595 /* Estimate the number of fragments in the worst case */
f3f3f27e 6596 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6597 netif_stop_queue(tp->dev);
f65aac16
MC
6598
6599 /* netif_tx_stop_queue() must be done before checking
6600 * checking tx index in tg3_tx_avail() below, because in
6601 * tg3_tx(), we update tx index before checking for
6602 * netif_tx_queue_stopped().
6603 */
6604 smp_mb();
f3f3f27e 6605 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6606 return NETDEV_TX_BUSY;
6607
6608 netif_wake_queue(tp->dev);
52c0fd83
MC
6609 }
6610
6611 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6612 if (IS_ERR(segs))
52c0fd83
MC
6613 goto tg3_tso_bug_end;
6614
6615 do {
6616 nskb = segs;
6617 segs = segs->next;
6618 nskb->next = NULL;
2ffcc981 6619 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6620 } while (segs);
6621
6622tg3_tso_bug_end:
6623 dev_kfree_skb(skb);
6624
6625 return NETDEV_TX_OK;
6626}
52c0fd83 6627
5a6f3074 6628/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6629 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6630 */
2ffcc981 6631static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6632{
6633 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6634 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6635 u32 budget;
432aa7ed 6636 int i = -1, would_hit_hwbug;
90079ce8 6637 dma_addr_t mapping;
24f4efd4
MC
6638 struct tg3_napi *tnapi;
6639 struct netdev_queue *txq;
432aa7ed 6640 unsigned int last;
f4188d8a 6641
24f4efd4
MC
6642 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6643 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6644 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6645 tnapi++;
1da177e4 6646
84b67b27
MC
6647 budget = tg3_tx_avail(tnapi);
6648
00b70504 6649 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6650 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6651 * interrupt. Furthermore, IRQ processing runs lockless so we have
6652 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6653 */
84b67b27 6654 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6655 if (!netif_tx_queue_stopped(txq)) {
6656 netif_tx_stop_queue(txq);
1f064a87
SH
6657
6658 /* This is a hard error, log it. */
5129c3a3
MC
6659 netdev_err(dev,
6660 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6661 }
1da177e4
LT
6662 return NETDEV_TX_BUSY;
6663 }
6664
f3f3f27e 6665 entry = tnapi->tx_prod;
1da177e4 6666 base_flags = 0;
84fa7933 6667 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6668 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6669
be98da6a
MC
6670 mss = skb_shinfo(skb)->gso_size;
6671 if (mss) {
eddc9ec5 6672 struct iphdr *iph;
34195c3d 6673 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6674
6675 if (skb_header_cloned(skb) &&
48855432
ED
6676 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6677 goto drop;
1da177e4 6678
34195c3d 6679 iph = ip_hdr(skb);
ab6a5bb6 6680 tcp_opt_len = tcp_optlen(skb);
1da177e4 6681
02e96080 6682 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6683 hdr_len = skb_headlen(skb) - ETH_HLEN;
6684 } else {
6685 u32 ip_tcp_len;
6686
6687 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6688 hdr_len = ip_tcp_len + tcp_opt_len;
6689
6690 iph->check = 0;
6691 iph->tot_len = htons(mss + hdr_len);
6692 }
6693
52c0fd83 6694 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6695 tg3_flag(tp, TSO_BUG))
de6f31eb 6696 return tg3_tso_bug(tp, skb);
52c0fd83 6697
1da177e4
LT
6698 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6699 TXD_FLAG_CPU_POST_DMA);
6700
63c3a66f
JP
6701 if (tg3_flag(tp, HW_TSO_1) ||
6702 tg3_flag(tp, HW_TSO_2) ||
6703 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6704 tcp_hdr(skb)->check = 0;
1da177e4 6705 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6706 } else
6707 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6708 iph->daddr, 0,
6709 IPPROTO_TCP,
6710 0);
1da177e4 6711
63c3a66f 6712 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6713 mss |= (hdr_len & 0xc) << 12;
6714 if (hdr_len & 0x10)
6715 base_flags |= 0x00000010;
6716 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6717 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6718 mss |= hdr_len << 9;
63c3a66f 6719 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6720 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6721 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6722 int tsflags;
6723
eddc9ec5 6724 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6725 mss |= (tsflags << 11);
6726 }
6727 } else {
eddc9ec5 6728 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6729 int tsflags;
6730
eddc9ec5 6731 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6732 base_flags |= tsflags << 12;
6733 }
6734 }
6735 }
bf933c80 6736
93a700a9
MC
6737 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6738 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6739 base_flags |= TXD_FLAG_JMB_PKT;
6740
92cd3a17
MC
6741 if (vlan_tx_tag_present(skb)) {
6742 base_flags |= TXD_FLAG_VLAN;
6743 vlan = vlan_tx_tag_get(skb);
6744 }
1da177e4 6745
f4188d8a
AD
6746 len = skb_headlen(skb);
6747
6748 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6749 if (pci_dma_mapping_error(tp->pdev, mapping))
6750 goto drop;
6751
90079ce8 6752
f3f3f27e 6753 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6754 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6755
6756 would_hit_hwbug = 0;
6757
63c3a66f 6758 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6759 would_hit_hwbug = 1;
1da177e4 6760
84b67b27 6761 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6762 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6763 mss, vlan)) {
d1a3b737 6764 would_hit_hwbug = 1;
1da177e4 6765 /* Now loop through additional data fragments, and queue them. */
ba1142e4 6766 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6767 u32 tmp_mss = mss;
6768
6769 if (!tg3_flag(tp, HW_TSO_1) &&
6770 !tg3_flag(tp, HW_TSO_2) &&
6771 !tg3_flag(tp, HW_TSO_3))
6772 tmp_mss = 0;
6773
1da177e4
LT
6774 last = skb_shinfo(skb)->nr_frags - 1;
6775 for (i = 0; i <= last; i++) {
6776 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6777
9e903e08 6778 len = skb_frag_size(frag);
dc234d0b 6779 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6780 len, DMA_TO_DEVICE);
1da177e4 6781
f3f3f27e 6782 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6783 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6784 mapping);
5d6bcdfe 6785 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6786 goto dma_error;
1da177e4 6787
b9e45482
MC
6788 if (!budget ||
6789 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6790 len, base_flags |
6791 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6792 tmp_mss, vlan)) {
72f2afb8 6793 would_hit_hwbug = 1;
b9e45482
MC
6794 break;
6795 }
1da177e4
LT
6796 }
6797 }
6798
6799 if (would_hit_hwbug) {
0d681b27 6800 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6801
6802 /* If the workaround fails due to memory/mapping
6803 * failure, silently drop this packet.
6804 */
84b67b27
MC
6805 entry = tnapi->tx_prod;
6806 budget = tg3_tx_avail(tnapi);
f7ff1987 6807 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6808 base_flags, mss, vlan))
48855432 6809 goto drop_nofree;
1da177e4
LT
6810 }
6811
d515b450 6812 skb_tx_timestamp(skb);
298376d3 6813 netdev_sent_queue(tp->dev, skb->len);
d515b450 6814
1da177e4 6815 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6816 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6817
f3f3f27e
MC
6818 tnapi->tx_prod = entry;
6819 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6820 netif_tx_stop_queue(txq);
f65aac16
MC
6821
6822 /* netif_tx_stop_queue() must be done before checking
6823 * checking tx index in tg3_tx_avail() below, because in
6824 * tg3_tx(), we update tx index before checking for
6825 * netif_tx_queue_stopped().
6826 */
6827 smp_mb();
f3f3f27e 6828 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6829 netif_tx_wake_queue(txq);
51b91468 6830 }
1da177e4 6831
cdd0db05 6832 mmiowb();
1da177e4 6833 return NETDEV_TX_OK;
f4188d8a
AD
6834
6835dma_error:
ba1142e4 6836 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 6837 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
6838drop:
6839 dev_kfree_skb(skb);
6840drop_nofree:
6841 tp->tx_dropped++;
f4188d8a 6842 return NETDEV_TX_OK;
1da177e4
LT
6843}
6844
6e01b20b
MC
6845static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6846{
6847 if (enable) {
6848 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6849 MAC_MODE_PORT_MODE_MASK);
6850
6851 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6852
6853 if (!tg3_flag(tp, 5705_PLUS))
6854 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6855
6856 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6857 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6858 else
6859 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6860 } else {
6861 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6862
6863 if (tg3_flag(tp, 5705_PLUS) ||
6864 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6865 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6866 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6867 }
6868
6869 tw32(MAC_MODE, tp->mac_mode);
6870 udelay(40);
6871}
6872
941ec90f 6873static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 6874{
941ec90f 6875 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
6876
6877 tg3_phy_toggle_apd(tp, false);
6878 tg3_phy_toggle_automdix(tp, 0);
6879
941ec90f
MC
6880 if (extlpbk && tg3_phy_set_extloopbk(tp))
6881 return -EIO;
6882
6883 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
6884 switch (speed) {
6885 case SPEED_10:
6886 break;
6887 case SPEED_100:
6888 bmcr |= BMCR_SPEED100;
6889 break;
6890 case SPEED_1000:
6891 default:
6892 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6893 speed = SPEED_100;
6894 bmcr |= BMCR_SPEED100;
6895 } else {
6896 speed = SPEED_1000;
6897 bmcr |= BMCR_SPEED1000;
6898 }
6899 }
6900
941ec90f
MC
6901 if (extlpbk) {
6902 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6903 tg3_readphy(tp, MII_CTRL1000, &val);
6904 val |= CTL1000_AS_MASTER |
6905 CTL1000_ENABLE_MASTER;
6906 tg3_writephy(tp, MII_CTRL1000, val);
6907 } else {
6908 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6909 MII_TG3_FET_PTEST_TRIM_2;
6910 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6911 }
6912 } else
6913 bmcr |= BMCR_LOOPBACK;
6914
5e5a7f37
MC
6915 tg3_writephy(tp, MII_BMCR, bmcr);
6916
6917 /* The write needs to be flushed for the FETs */
6918 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6919 tg3_readphy(tp, MII_BMCR, &bmcr);
6920
6921 udelay(40);
6922
6923 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 6925 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
6926 MII_TG3_FET_PTEST_FRC_TX_LINK |
6927 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6928
6929 /* The write needs to be flushed for the AC131 */
6930 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6931 }
6932
6933 /* Reset to prevent losing 1st rx packet intermittently */
6934 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6935 tg3_flag(tp, 5780_CLASS)) {
6936 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6937 udelay(10);
6938 tw32_f(MAC_RX_MODE, tp->rx_mode);
6939 }
6940
6941 mac_mode = tp->mac_mode &
6942 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6943 if (speed == SPEED_1000)
6944 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6945 else
6946 mac_mode |= MAC_MODE_PORT_MODE_MII;
6947
6948 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6949 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6950
6951 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6952 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6953 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6954 mac_mode |= MAC_MODE_LINK_POLARITY;
6955
6956 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6957 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6958 }
6959
6960 tw32(MAC_MODE, mac_mode);
6961 udelay(40);
941ec90f
MC
6962
6963 return 0;
5e5a7f37
MC
6964}
6965
c8f44aff 6966static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
6967{
6968 struct tg3 *tp = netdev_priv(dev);
6969
6970 if (features & NETIF_F_LOOPBACK) {
6971 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6972 return;
6973
06c03c02 6974 spin_lock_bh(&tp->lock);
6e01b20b 6975 tg3_mac_loopback(tp, true);
06c03c02
MB
6976 netif_carrier_on(tp->dev);
6977 spin_unlock_bh(&tp->lock);
6978 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6979 } else {
6980 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6981 return;
6982
06c03c02 6983 spin_lock_bh(&tp->lock);
6e01b20b 6984 tg3_mac_loopback(tp, false);
06c03c02
MB
6985 /* Force link status check */
6986 tg3_setup_phy(tp, 1);
6987 spin_unlock_bh(&tp->lock);
6988 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6989 }
6990}
6991
c8f44aff
MM
6992static netdev_features_t tg3_fix_features(struct net_device *dev,
6993 netdev_features_t features)
dc668910
MM
6994{
6995 struct tg3 *tp = netdev_priv(dev);
6996
63c3a66f 6997 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6998 features &= ~NETIF_F_ALL_TSO;
6999
7000 return features;
7001}
7002
c8f44aff 7003static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7004{
c8f44aff 7005 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7006
7007 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7008 tg3_set_loopback(dev, features);
7009
7010 return 0;
7011}
7012
1da177e4
LT
7013static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
7014 int new_mtu)
7015{
7016 dev->mtu = new_mtu;
7017
ef7f5ec0 7018 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 7019 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 7020 netdev_update_features(dev);
63c3a66f 7021 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 7022 } else {
63c3a66f 7023 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 7024 }
ef7f5ec0 7025 } else {
63c3a66f
JP
7026 if (tg3_flag(tp, 5780_CLASS)) {
7027 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
7028 netdev_update_features(dev);
7029 }
63c3a66f 7030 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 7031 }
1da177e4
LT
7032}
7033
7034static int tg3_change_mtu(struct net_device *dev, int new_mtu)
7035{
7036 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 7037 int err;
1da177e4
LT
7038
7039 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
7040 return -EINVAL;
7041
7042 if (!netif_running(dev)) {
7043 /* We'll just catch it later when the
7044 * device is up'd.
7045 */
7046 tg3_set_mtu(dev, tp, new_mtu);
7047 return 0;
7048 }
7049
b02fd9e3
MC
7050 tg3_phy_stop(tp);
7051
1da177e4 7052 tg3_netif_stop(tp);
f47c11ee
DM
7053
7054 tg3_full_lock(tp, 1);
1da177e4 7055
944d980e 7056 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
7057
7058 tg3_set_mtu(dev, tp, new_mtu);
7059
b9ec6c1b 7060 err = tg3_restart_hw(tp, 0);
1da177e4 7061
b9ec6c1b
MC
7062 if (!err)
7063 tg3_netif_start(tp);
1da177e4 7064
f47c11ee 7065 tg3_full_unlock(tp);
1da177e4 7066
b02fd9e3
MC
7067 if (!err)
7068 tg3_phy_start(tp);
7069
b9ec6c1b 7070 return err;
1da177e4
LT
7071}
7072
21f581a5
MC
7073static void tg3_rx_prodring_free(struct tg3 *tp,
7074 struct tg3_rx_prodring_set *tpr)
1da177e4 7075{
1da177e4
LT
7076 int i;
7077
8fea32b9 7078 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7079 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7080 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7081 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7082 tp->rx_pkt_map_sz);
7083
63c3a66f 7084 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7085 for (i = tpr->rx_jmb_cons_idx;
7086 i != tpr->rx_jmb_prod_idx;
2c49a44d 7087 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7088 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7089 TG3_RX_JMB_MAP_SZ);
7090 }
7091 }
7092
2b2cdb65 7093 return;
b196c7e4 7094 }
1da177e4 7095
2c49a44d 7096 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7097 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7098 tp->rx_pkt_map_sz);
1da177e4 7099
63c3a66f 7100 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7101 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7102 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7103 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7104 }
7105}
7106
c6cdf436 7107/* Initialize rx rings for packet processing.
1da177e4
LT
7108 *
7109 * The chip has been shut down and the driver detached from
7110 * the networking, so no interrupts or new tx packets will
7111 * end up in the driver. tp->{tx,}lock are held and thus
7112 * we may not sleep.
7113 */
21f581a5
MC
7114static int tg3_rx_prodring_alloc(struct tg3 *tp,
7115 struct tg3_rx_prodring_set *tpr)
1da177e4 7116{
287be12e 7117 u32 i, rx_pkt_dma_sz;
1da177e4 7118
b196c7e4
MC
7119 tpr->rx_std_cons_idx = 0;
7120 tpr->rx_std_prod_idx = 0;
7121 tpr->rx_jmb_cons_idx = 0;
7122 tpr->rx_jmb_prod_idx = 0;
7123
8fea32b9 7124 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7125 memset(&tpr->rx_std_buffers[0], 0,
7126 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7127 if (tpr->rx_jmb_buffers)
2b2cdb65 7128 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7129 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7130 goto done;
7131 }
7132
1da177e4 7133 /* Zero out all descriptors. */
2c49a44d 7134 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7135
287be12e 7136 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7137 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7138 tp->dev->mtu > ETH_DATA_LEN)
7139 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7140 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7141
1da177e4
LT
7142 /* Initialize invariants of the rings, we only set this
7143 * stuff once. This works because the card does not
7144 * write into the rx buffer posting rings.
7145 */
2c49a44d 7146 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7147 struct tg3_rx_buffer_desc *rxd;
7148
21f581a5 7149 rxd = &tpr->rx_std[i];
287be12e 7150 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7151 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7152 rxd->opaque = (RXD_OPAQUE_RING_STD |
7153 (i << RXD_OPAQUE_INDEX_SHIFT));
7154 }
7155
1da177e4
LT
7156 /* Now allocate fresh SKBs for each rx ring. */
7157 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7158 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7159 netdev_warn(tp->dev,
7160 "Using a smaller RX standard ring. Only "
7161 "%d out of %d buffers were allocated "
7162 "successfully\n", i, tp->rx_pending);
32d8c572 7163 if (i == 0)
cf7a7298 7164 goto initfail;
32d8c572 7165 tp->rx_pending = i;
1da177e4 7166 break;
32d8c572 7167 }
1da177e4
LT
7168 }
7169
63c3a66f 7170 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7171 goto done;
7172
2c49a44d 7173 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7174
63c3a66f 7175 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7176 goto done;
cf7a7298 7177
2c49a44d 7178 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7179 struct tg3_rx_buffer_desc *rxd;
7180
7181 rxd = &tpr->rx_jmb[i].std;
7182 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7183 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7184 RXD_FLAG_JUMBO;
7185 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7186 (i << RXD_OPAQUE_INDEX_SHIFT));
7187 }
7188
7189 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7190 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7191 netdev_warn(tp->dev,
7192 "Using a smaller RX jumbo ring. Only %d "
7193 "out of %d buffers were allocated "
7194 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7195 if (i == 0)
7196 goto initfail;
7197 tp->rx_jumbo_pending = i;
7198 break;
1da177e4
LT
7199 }
7200 }
cf7a7298
MC
7201
7202done:
32d8c572 7203 return 0;
cf7a7298
MC
7204
7205initfail:
21f581a5 7206 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7207 return -ENOMEM;
1da177e4
LT
7208}
7209
21f581a5
MC
7210static void tg3_rx_prodring_fini(struct tg3 *tp,
7211 struct tg3_rx_prodring_set *tpr)
1da177e4 7212{
21f581a5
MC
7213 kfree(tpr->rx_std_buffers);
7214 tpr->rx_std_buffers = NULL;
7215 kfree(tpr->rx_jmb_buffers);
7216 tpr->rx_jmb_buffers = NULL;
7217 if (tpr->rx_std) {
4bae65c8
MC
7218 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7219 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7220 tpr->rx_std = NULL;
1da177e4 7221 }
21f581a5 7222 if (tpr->rx_jmb) {
4bae65c8
MC
7223 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7224 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7225 tpr->rx_jmb = NULL;
1da177e4 7226 }
cf7a7298
MC
7227}
7228
21f581a5
MC
7229static int tg3_rx_prodring_init(struct tg3 *tp,
7230 struct tg3_rx_prodring_set *tpr)
cf7a7298 7231{
2c49a44d
MC
7232 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7233 GFP_KERNEL);
21f581a5 7234 if (!tpr->rx_std_buffers)
cf7a7298
MC
7235 return -ENOMEM;
7236
4bae65c8
MC
7237 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7238 TG3_RX_STD_RING_BYTES(tp),
7239 &tpr->rx_std_mapping,
7240 GFP_KERNEL);
21f581a5 7241 if (!tpr->rx_std)
cf7a7298
MC
7242 goto err_out;
7243
63c3a66f 7244 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7245 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7246 GFP_KERNEL);
7247 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7248 goto err_out;
7249
4bae65c8
MC
7250 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7251 TG3_RX_JMB_RING_BYTES(tp),
7252 &tpr->rx_jmb_mapping,
7253 GFP_KERNEL);
21f581a5 7254 if (!tpr->rx_jmb)
cf7a7298
MC
7255 goto err_out;
7256 }
7257
7258 return 0;
7259
7260err_out:
21f581a5 7261 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7262 return -ENOMEM;
7263}
7264
7265/* Free up pending packets in all rx/tx rings.
7266 *
7267 * The chip has been shut down and the driver detached from
7268 * the networking, so no interrupts or new tx packets will
7269 * end up in the driver. tp->{tx,}lock is not held and we are not
7270 * in an interrupt context and thus may sleep.
7271 */
7272static void tg3_free_rings(struct tg3 *tp)
7273{
f77a6a8e 7274 int i, j;
cf7a7298 7275
f77a6a8e
MC
7276 for (j = 0; j < tp->irq_cnt; j++) {
7277 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7278
8fea32b9 7279 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7280
0c1d0e2b
MC
7281 if (!tnapi->tx_buffers)
7282 continue;
7283
0d681b27
MC
7284 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7285 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7286
0d681b27 7287 if (!skb)
f77a6a8e 7288 continue;
cf7a7298 7289
ba1142e4
MC
7290 tg3_tx_skb_unmap(tnapi, i,
7291 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7292
7293 dev_kfree_skb_any(skb);
7294 }
2b2cdb65 7295 }
298376d3 7296 netdev_reset_queue(tp->dev);
cf7a7298
MC
7297}
7298
7299/* Initialize tx/rx rings for packet processing.
7300 *
7301 * The chip has been shut down and the driver detached from
7302 * the networking, so no interrupts or new tx packets will
7303 * end up in the driver. tp->{tx,}lock are held and thus
7304 * we may not sleep.
7305 */
7306static int tg3_init_rings(struct tg3 *tp)
7307{
f77a6a8e 7308 int i;
72334482 7309
cf7a7298
MC
7310 /* Free up all the SKBs. */
7311 tg3_free_rings(tp);
7312
f77a6a8e
MC
7313 for (i = 0; i < tp->irq_cnt; i++) {
7314 struct tg3_napi *tnapi = &tp->napi[i];
7315
7316 tnapi->last_tag = 0;
7317 tnapi->last_irq_tag = 0;
7318 tnapi->hw_status->status = 0;
7319 tnapi->hw_status->status_tag = 0;
7320 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7321
f77a6a8e
MC
7322 tnapi->tx_prod = 0;
7323 tnapi->tx_cons = 0;
0c1d0e2b
MC
7324 if (tnapi->tx_ring)
7325 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7326
7327 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7328 if (tnapi->rx_rcb)
7329 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7330
8fea32b9 7331 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7332 tg3_free_rings(tp);
2b2cdb65 7333 return -ENOMEM;
e4af1af9 7334 }
f77a6a8e 7335 }
72334482 7336
2b2cdb65 7337 return 0;
cf7a7298
MC
7338}
7339
7340/*
7341 * Must not be invoked with interrupt sources disabled and
7342 * the hardware shutdown down.
7343 */
7344static void tg3_free_consistent(struct tg3 *tp)
7345{
f77a6a8e 7346 int i;
898a56f8 7347
f77a6a8e
MC
7348 for (i = 0; i < tp->irq_cnt; i++) {
7349 struct tg3_napi *tnapi = &tp->napi[i];
7350
7351 if (tnapi->tx_ring) {
4bae65c8 7352 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7353 tnapi->tx_ring, tnapi->tx_desc_mapping);
7354 tnapi->tx_ring = NULL;
7355 }
7356
7357 kfree(tnapi->tx_buffers);
7358 tnapi->tx_buffers = NULL;
7359
7360 if (tnapi->rx_rcb) {
4bae65c8
MC
7361 dma_free_coherent(&tp->pdev->dev,
7362 TG3_RX_RCB_RING_BYTES(tp),
7363 tnapi->rx_rcb,
7364 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7365 tnapi->rx_rcb = NULL;
7366 }
7367
8fea32b9
MC
7368 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7369
f77a6a8e 7370 if (tnapi->hw_status) {
4bae65c8
MC
7371 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7372 tnapi->hw_status,
7373 tnapi->status_mapping);
f77a6a8e
MC
7374 tnapi->hw_status = NULL;
7375 }
1da177e4 7376 }
f77a6a8e 7377
1da177e4 7378 if (tp->hw_stats) {
4bae65c8
MC
7379 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7380 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7381 tp->hw_stats = NULL;
7382 }
7383}
7384
7385/*
7386 * Must not be invoked with interrupt sources disabled and
7387 * the hardware shutdown down. Can sleep.
7388 */
7389static int tg3_alloc_consistent(struct tg3 *tp)
7390{
f77a6a8e 7391 int i;
898a56f8 7392
4bae65c8
MC
7393 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7394 sizeof(struct tg3_hw_stats),
7395 &tp->stats_mapping,
7396 GFP_KERNEL);
f77a6a8e 7397 if (!tp->hw_stats)
1da177e4
LT
7398 goto err_out;
7399
f77a6a8e 7400 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7401
f77a6a8e
MC
7402 for (i = 0; i < tp->irq_cnt; i++) {
7403 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7404 struct tg3_hw_status *sblk;
1da177e4 7405
4bae65c8
MC
7406 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7407 TG3_HW_STATUS_SIZE,
7408 &tnapi->status_mapping,
7409 GFP_KERNEL);
f77a6a8e
MC
7410 if (!tnapi->hw_status)
7411 goto err_out;
898a56f8 7412
f77a6a8e 7413 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7414 sblk = tnapi->hw_status;
7415
8fea32b9
MC
7416 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7417 goto err_out;
7418
19cfaecc
MC
7419 /* If multivector TSS is enabled, vector 0 does not handle
7420 * tx interrupts. Don't allocate any resources for it.
7421 */
63c3a66f
JP
7422 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7423 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7424 tnapi->tx_buffers = kzalloc(
7425 sizeof(struct tg3_tx_ring_info) *
7426 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7427 if (!tnapi->tx_buffers)
7428 goto err_out;
7429
4bae65c8
MC
7430 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7431 TG3_TX_RING_BYTES,
7432 &tnapi->tx_desc_mapping,
7433 GFP_KERNEL);
19cfaecc
MC
7434 if (!tnapi->tx_ring)
7435 goto err_out;
7436 }
7437
8d9d7cfc
MC
7438 /*
7439 * When RSS is enabled, the status block format changes
7440 * slightly. The "rx_jumbo_consumer", "reserved",
7441 * and "rx_mini_consumer" members get mapped to the
7442 * other three rx return ring producer indexes.
7443 */
7444 switch (i) {
7445 default:
7446 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7447 break;
7448 case 2:
7449 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7450 break;
7451 case 3:
7452 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7453 break;
7454 case 4:
7455 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7456 break;
7457 }
72334482 7458
0c1d0e2b
MC
7459 /*
7460 * If multivector RSS is enabled, vector 0 does not handle
7461 * rx or tx interrupts. Don't allocate any resources for it.
7462 */
63c3a66f 7463 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7464 continue;
7465
4bae65c8
MC
7466 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7467 TG3_RX_RCB_RING_BYTES(tp),
7468 &tnapi->rx_rcb_mapping,
7469 GFP_KERNEL);
f77a6a8e
MC
7470 if (!tnapi->rx_rcb)
7471 goto err_out;
72334482 7472
f77a6a8e 7473 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7474 }
1da177e4
LT
7475
7476 return 0;
7477
7478err_out:
7479 tg3_free_consistent(tp);
7480 return -ENOMEM;
7481}
7482
7483#define MAX_WAIT_CNT 1000
7484
7485/* To stop a block, clear the enable bit and poll till it
7486 * clears. tp->lock is held.
7487 */
b3b7d6be 7488static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7489{
7490 unsigned int i;
7491 u32 val;
7492
63c3a66f 7493 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7494 switch (ofs) {
7495 case RCVLSC_MODE:
7496 case DMAC_MODE:
7497 case MBFREE_MODE:
7498 case BUFMGR_MODE:
7499 case MEMARB_MODE:
7500 /* We can't enable/disable these bits of the
7501 * 5705/5750, just say success.
7502 */
7503 return 0;
7504
7505 default:
7506 break;
855e1111 7507 }
1da177e4
LT
7508 }
7509
7510 val = tr32(ofs);
7511 val &= ~enable_bit;
7512 tw32_f(ofs, val);
7513
7514 for (i = 0; i < MAX_WAIT_CNT; i++) {
7515 udelay(100);
7516 val = tr32(ofs);
7517 if ((val & enable_bit) == 0)
7518 break;
7519 }
7520
b3b7d6be 7521 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7522 dev_err(&tp->pdev->dev,
7523 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7524 ofs, enable_bit);
1da177e4
LT
7525 return -ENODEV;
7526 }
7527
7528 return 0;
7529}
7530
7531/* tp->lock is held. */
b3b7d6be 7532static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7533{
7534 int i, err;
7535
7536 tg3_disable_ints(tp);
7537
7538 tp->rx_mode &= ~RX_MODE_ENABLE;
7539 tw32_f(MAC_RX_MODE, tp->rx_mode);
7540 udelay(10);
7541
b3b7d6be
DM
7542 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7543 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7544 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7545 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7546 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7547 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7548
7549 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7550 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7551 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7552 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7553 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7554 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7555 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7556
7557 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7558 tw32_f(MAC_MODE, tp->mac_mode);
7559 udelay(40);
7560
7561 tp->tx_mode &= ~TX_MODE_ENABLE;
7562 tw32_f(MAC_TX_MODE, tp->tx_mode);
7563
7564 for (i = 0; i < MAX_WAIT_CNT; i++) {
7565 udelay(100);
7566 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7567 break;
7568 }
7569 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7570 dev_err(&tp->pdev->dev,
7571 "%s timed out, TX_MODE_ENABLE will not clear "
7572 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7573 err |= -ENODEV;
1da177e4
LT
7574 }
7575
e6de8ad1 7576 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7577 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7578 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7579
7580 tw32(FTQ_RESET, 0xffffffff);
7581 tw32(FTQ_RESET, 0x00000000);
7582
b3b7d6be
DM
7583 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7584 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7585
f77a6a8e
MC
7586 for (i = 0; i < tp->irq_cnt; i++) {
7587 struct tg3_napi *tnapi = &tp->napi[i];
7588 if (tnapi->hw_status)
7589 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7590 }
1da177e4 7591
1da177e4
LT
7592 return err;
7593}
7594
ee6a99b5
MC
7595/* Save PCI command register before chip reset */
7596static void tg3_save_pci_state(struct tg3 *tp)
7597{
8a6eac90 7598 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7599}
7600
7601/* Restore PCI state after chip reset */
7602static void tg3_restore_pci_state(struct tg3 *tp)
7603{
7604 u32 val;
7605
7606 /* Re-enable indirect register accesses. */
7607 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7608 tp->misc_host_ctrl);
7609
7610 /* Set MAX PCI retry to zero. */
7611 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7612 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7613 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7614 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7615 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7616 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7617 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7618 PCISTATE_ALLOW_APE_SHMEM_WR |
7619 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7620 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7621
8a6eac90 7622 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7623
2c55a3d0
MC
7624 if (!tg3_flag(tp, PCI_EXPRESS)) {
7625 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7626 tp->pci_cacheline_sz);
7627 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7628 tp->pci_lat_timer);
114342f2 7629 }
5f5c51e3 7630
ee6a99b5 7631 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7632 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7633 u16 pcix_cmd;
7634
7635 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7636 &pcix_cmd);
7637 pcix_cmd &= ~PCI_X_CMD_ERO;
7638 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7639 pcix_cmd);
7640 }
ee6a99b5 7641
63c3a66f 7642 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7643
7644 /* Chip reset on 5780 will reset MSI enable bit,
7645 * so need to restore it.
7646 */
63c3a66f 7647 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7648 u16 ctrl;
7649
7650 pci_read_config_word(tp->pdev,
7651 tp->msi_cap + PCI_MSI_FLAGS,
7652 &ctrl);
7653 pci_write_config_word(tp->pdev,
7654 tp->msi_cap + PCI_MSI_FLAGS,
7655 ctrl | PCI_MSI_FLAGS_ENABLE);
7656 val = tr32(MSGINT_MODE);
7657 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7658 }
7659 }
7660}
7661
1da177e4
LT
7662/* tp->lock is held. */
7663static int tg3_chip_reset(struct tg3 *tp)
7664{
7665 u32 val;
1ee582d8 7666 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7667 int i, err;
1da177e4 7668
f49639e6
DM
7669 tg3_nvram_lock(tp);
7670
77b483f1
MC
7671 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7672
f49639e6
DM
7673 /* No matching tg3_nvram_unlock() after this because
7674 * chip reset below will undo the nvram lock.
7675 */
7676 tp->nvram_lock_cnt = 0;
1da177e4 7677
ee6a99b5
MC
7678 /* GRC_MISC_CFG core clock reset will clear the memory
7679 * enable bit in PCI register 4 and the MSI enable bit
7680 * on some chips, so we save relevant registers here.
7681 */
7682 tg3_save_pci_state(tp);
7683
d9ab5ad1 7684 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7685 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7686 tw32(GRC_FASTBOOT_PC, 0);
7687
1da177e4
LT
7688 /*
7689 * We must avoid the readl() that normally takes place.
7690 * It locks machines, causes machine checks, and other
7691 * fun things. So, temporarily disable the 5701
7692 * hardware workaround, while we do the reset.
7693 */
1ee582d8
MC
7694 write_op = tp->write32;
7695 if (write_op == tg3_write_flush_reg32)
7696 tp->write32 = tg3_write32;
1da177e4 7697
d18edcb2
MC
7698 /* Prevent the irq handler from reading or writing PCI registers
7699 * during chip reset when the memory enable bit in the PCI command
7700 * register may be cleared. The chip does not generate interrupt
7701 * at this time, but the irq handler may still be called due to irq
7702 * sharing or irqpoll.
7703 */
63c3a66f 7704 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7705 for (i = 0; i < tp->irq_cnt; i++) {
7706 struct tg3_napi *tnapi = &tp->napi[i];
7707 if (tnapi->hw_status) {
7708 tnapi->hw_status->status = 0;
7709 tnapi->hw_status->status_tag = 0;
7710 }
7711 tnapi->last_tag = 0;
7712 tnapi->last_irq_tag = 0;
b8fa2f3a 7713 }
d18edcb2 7714 smp_mb();
4f125f42
MC
7715
7716 for (i = 0; i < tp->irq_cnt; i++)
7717 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7718
255ca311
MC
7719 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7720 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7721 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7722 }
7723
1da177e4
LT
7724 /* do the reset */
7725 val = GRC_MISC_CFG_CORECLK_RESET;
7726
63c3a66f 7727 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7728 /* Force PCIe 1.0a mode */
7729 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7730 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7731 tr32(TG3_PCIE_PHY_TSTCTL) ==
7732 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7733 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7734
1da177e4
LT
7735 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7736 tw32(GRC_MISC_CFG, (1 << 29));
7737 val |= (1 << 29);
7738 }
7739 }
7740
b5d3772c
MC
7741 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7742 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7743 tw32(GRC_VCPU_EXT_CTRL,
7744 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7745 }
7746
f37500d3 7747 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7748 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7749 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7750
1da177e4
LT
7751 tw32(GRC_MISC_CFG, val);
7752
1ee582d8
MC
7753 /* restore 5701 hardware bug workaround write method */
7754 tp->write32 = write_op;
1da177e4
LT
7755
7756 /* Unfortunately, we have to delay before the PCI read back.
7757 * Some 575X chips even will not respond to a PCI cfg access
7758 * when the reset command is given to the chip.
7759 *
7760 * How do these hardware designers expect things to work
7761 * properly if the PCI write is posted for a long period
7762 * of time? It is always necessary to have some method by
7763 * which a register read back can occur to push the write
7764 * out which does the reset.
7765 *
7766 * For most tg3 variants the trick below was working.
7767 * Ho hum...
7768 */
7769 udelay(120);
7770
7771 /* Flush PCI posted writes. The normal MMIO registers
7772 * are inaccessible at this time so this is the only
7773 * way to make this reliably (actually, this is no longer
7774 * the case, see above). I tried to use indirect
7775 * register read/write but this upset some 5701 variants.
7776 */
7777 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7778
7779 udelay(120);
7780
708ebb3a 7781 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7782 u16 val16;
7783
1da177e4
LT
7784 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7785 int i;
7786 u32 cfg_val;
7787
7788 /* Wait for link training to complete. */
7789 for (i = 0; i < 5000; i++)
7790 udelay(100);
7791
7792 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7793 pci_write_config_dword(tp->pdev, 0xc4,
7794 cfg_val | (1 << 15));
7795 }
5e7dfd0f 7796
e7126997
MC
7797 /* Clear the "no snoop" and "relaxed ordering" bits. */
7798 pci_read_config_word(tp->pdev,
708ebb3a 7799 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7800 &val16);
7801 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7802 PCI_EXP_DEVCTL_NOSNOOP_EN);
7803 /*
7804 * Older PCIe devices only support the 128 byte
7805 * MPS setting. Enforce the restriction.
5e7dfd0f 7806 */
63c3a66f 7807 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7808 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7809 pci_write_config_word(tp->pdev,
708ebb3a 7810 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7811 val16);
5e7dfd0f 7812
5e7dfd0f
MC
7813 /* Clear error status */
7814 pci_write_config_word(tp->pdev,
708ebb3a 7815 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7816 PCI_EXP_DEVSTA_CED |
7817 PCI_EXP_DEVSTA_NFED |
7818 PCI_EXP_DEVSTA_FED |
7819 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7820 }
7821
ee6a99b5 7822 tg3_restore_pci_state(tp);
1da177e4 7823
63c3a66f
JP
7824 tg3_flag_clear(tp, CHIP_RESETTING);
7825 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7826
ee6a99b5 7827 val = 0;
63c3a66f 7828 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7829 val = tr32(MEMARB_MODE);
ee6a99b5 7830 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7831
7832 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7833 tg3_stop_fw(tp);
7834 tw32(0x5000, 0x400);
7835 }
7836
7837 tw32(GRC_MODE, tp->grc_mode);
7838
7839 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7840 val = tr32(0xc4);
1da177e4
LT
7841
7842 tw32(0xc4, val | (1 << 15));
7843 }
7844
7845 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7846 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7847 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7848 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7849 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7850 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7851 }
7852
f07e9af3 7853 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7854 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7855 val = tp->mac_mode;
f07e9af3 7856 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7857 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7858 val = tp->mac_mode;
1da177e4 7859 } else
d2394e6b
MC
7860 val = 0;
7861
7862 tw32_f(MAC_MODE, val);
1da177e4
LT
7863 udelay(40);
7864
77b483f1
MC
7865 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7866
7a6f4369
MC
7867 err = tg3_poll_fw(tp);
7868 if (err)
7869 return err;
1da177e4 7870
0a9140cf
MC
7871 tg3_mdio_start(tp);
7872
63c3a66f 7873 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7874 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7875 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7876 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7877 val = tr32(0x7c00);
1da177e4
LT
7878
7879 tw32(0x7c00, val | (1 << 25));
7880 }
7881
d78b59f5
MC
7882 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7883 val = tr32(TG3_CPMU_CLCK_ORIDE);
7884 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7885 }
7886
1da177e4 7887 /* Reprobe ASF enable state. */
63c3a66f
JP
7888 tg3_flag_clear(tp, ENABLE_ASF);
7889 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7890 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7891 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7892 u32 nic_cfg;
7893
7894 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7895 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7896 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7897 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7898 if (tg3_flag(tp, 5750_PLUS))
7899 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7900 }
7901 }
7902
7903 return 0;
7904}
7905
92feeabf
MC
7906static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
7907 struct rtnl_link_stats64 *);
7908static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *,
7909 struct tg3_ethtool_stats *);
7910
1da177e4 7911/* tp->lock is held. */
944d980e 7912static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7913{
7914 int err;
7915
7916 tg3_stop_fw(tp);
7917
944d980e 7918 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7919
b3b7d6be 7920 tg3_abort_hw(tp, silent);
1da177e4
LT
7921 err = tg3_chip_reset(tp);
7922
daba2a63
MC
7923 __tg3_set_mac_addr(tp, 0);
7924
944d980e
MC
7925 tg3_write_sig_legacy(tp, kind);
7926 tg3_write_sig_post_reset(tp, kind);
1da177e4 7927
92feeabf
MC
7928 if (tp->hw_stats) {
7929 /* Save the stats across chip resets... */
7930 tg3_get_stats64(tp->dev, &tp->net_stats_prev),
7931 tg3_get_estats(tp, &tp->estats_prev);
7932
7933 /* And make sure the next sample is new data */
7934 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7935 }
7936
1da177e4
LT
7937 if (err)
7938 return err;
7939
7940 return 0;
7941}
7942
1da177e4
LT
7943static int tg3_set_mac_addr(struct net_device *dev, void *p)
7944{
7945 struct tg3 *tp = netdev_priv(dev);
7946 struct sockaddr *addr = p;
986e0aeb 7947 int err = 0, skip_mac_1 = 0;
1da177e4 7948
f9804ddb
MC
7949 if (!is_valid_ether_addr(addr->sa_data))
7950 return -EINVAL;
7951
1da177e4
LT
7952 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7953
e75f7c90
MC
7954 if (!netif_running(dev))
7955 return 0;
7956
63c3a66f 7957 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7958 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7959
986e0aeb
MC
7960 addr0_high = tr32(MAC_ADDR_0_HIGH);
7961 addr0_low = tr32(MAC_ADDR_0_LOW);
7962 addr1_high = tr32(MAC_ADDR_1_HIGH);
7963 addr1_low = tr32(MAC_ADDR_1_LOW);
7964
7965 /* Skip MAC addr 1 if ASF is using it. */
7966 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7967 !(addr1_high == 0 && addr1_low == 0))
7968 skip_mac_1 = 1;
58712ef9 7969 }
986e0aeb
MC
7970 spin_lock_bh(&tp->lock);
7971 __tg3_set_mac_addr(tp, skip_mac_1);
7972 spin_unlock_bh(&tp->lock);
1da177e4 7973
b9ec6c1b 7974 return err;
1da177e4
LT
7975}
7976
7977/* tp->lock is held. */
7978static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7979 dma_addr_t mapping, u32 maxlen_flags,
7980 u32 nic_addr)
7981{
7982 tg3_write_mem(tp,
7983 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7984 ((u64) mapping >> 32));
7985 tg3_write_mem(tp,
7986 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7987 ((u64) mapping & 0xffffffff));
7988 tg3_write_mem(tp,
7989 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7990 maxlen_flags);
7991
63c3a66f 7992 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7993 tg3_write_mem(tp,
7994 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7995 nic_addr);
7996}
7997
7998static void __tg3_set_rx_mode(struct net_device *);
d244c892 7999static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8000{
b6080e12
MC
8001 int i;
8002
63c3a66f 8003 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8004 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8005 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8006 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8007 } else {
8008 tw32(HOSTCC_TXCOL_TICKS, 0);
8009 tw32(HOSTCC_TXMAX_FRAMES, 0);
8010 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 8011 }
b6080e12 8012
63c3a66f 8013 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8014 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8015 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8016 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8017 } else {
b6080e12
MC
8018 tw32(HOSTCC_RXCOL_TICKS, 0);
8019 tw32(HOSTCC_RXMAX_FRAMES, 0);
8020 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8021 }
b6080e12 8022
63c3a66f 8023 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8024 u32 val = ec->stats_block_coalesce_usecs;
8025
b6080e12
MC
8026 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8027 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8028
15f9850d
DM
8029 if (!netif_carrier_ok(tp->dev))
8030 val = 0;
8031
8032 tw32(HOSTCC_STAT_COAL_TICKS, val);
8033 }
b6080e12
MC
8034
8035 for (i = 0; i < tp->irq_cnt - 1; i++) {
8036 u32 reg;
8037
8038 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8039 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8040 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8041 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8042 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8043 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8044
63c3a66f 8045 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8046 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8047 tw32(reg, ec->tx_coalesce_usecs);
8048 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8049 tw32(reg, ec->tx_max_coalesced_frames);
8050 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8051 tw32(reg, ec->tx_max_coalesced_frames_irq);
8052 }
b6080e12
MC
8053 }
8054
8055 for (; i < tp->irq_max - 1; i++) {
8056 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8057 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8058 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8059
63c3a66f 8060 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8061 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8062 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8063 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8064 }
b6080e12 8065 }
15f9850d 8066}
1da177e4 8067
2d31ecaf
MC
8068/* tp->lock is held. */
8069static void tg3_rings_reset(struct tg3 *tp)
8070{
8071 int i;
f77a6a8e 8072 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8073 struct tg3_napi *tnapi = &tp->napi[0];
8074
8075 /* Disable all transmit rings but the first. */
63c3a66f 8076 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8077 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8078 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8079 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
8080 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8081 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8082 else
8083 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8084
8085 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8086 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8087 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8088 BDINFO_FLAGS_DISABLED);
8089
8090
8091 /* Disable all receive return rings but the first. */
63c3a66f 8092 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8093 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8094 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8095 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
8096 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8097 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
8098 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8099 else
8100 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8101
8102 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8103 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8104 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8105 BDINFO_FLAGS_DISABLED);
8106
8107 /* Disable interrupts */
8108 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8109 tp->napi[0].chk_msi_cnt = 0;
8110 tp->napi[0].last_rx_cons = 0;
8111 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8112
8113 /* Zero mailbox registers. */
63c3a66f 8114 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8115 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8116 tp->napi[i].tx_prod = 0;
8117 tp->napi[i].tx_cons = 0;
63c3a66f 8118 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8119 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8120 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8121 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8122 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8123 tp->napi[i].last_rx_cons = 0;
8124 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8125 }
63c3a66f 8126 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8127 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8128 } else {
8129 tp->napi[0].tx_prod = 0;
8130 tp->napi[0].tx_cons = 0;
8131 tw32_mailbox(tp->napi[0].prodmbox, 0);
8132 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8133 }
2d31ecaf
MC
8134
8135 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8136 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8137 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8138 for (i = 0; i < 16; i++)
8139 tw32_tx_mbox(mbox + i * 8, 0);
8140 }
8141
8142 txrcb = NIC_SRAM_SEND_RCB;
8143 rxrcb = NIC_SRAM_RCV_RET_RCB;
8144
8145 /* Clear status block in ram. */
8146 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8147
8148 /* Set status block DMA address */
8149 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8150 ((u64) tnapi->status_mapping >> 32));
8151 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8152 ((u64) tnapi->status_mapping & 0xffffffff));
8153
f77a6a8e
MC
8154 if (tnapi->tx_ring) {
8155 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8156 (TG3_TX_RING_SIZE <<
8157 BDINFO_FLAGS_MAXLEN_SHIFT),
8158 NIC_SRAM_TX_BUFFER_DESC);
8159 txrcb += TG3_BDINFO_SIZE;
8160 }
8161
8162 if (tnapi->rx_rcb) {
8163 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8164 (tp->rx_ret_ring_mask + 1) <<
8165 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8166 rxrcb += TG3_BDINFO_SIZE;
8167 }
8168
8169 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8170
f77a6a8e
MC
8171 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8172 u64 mapping = (u64)tnapi->status_mapping;
8173 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8174 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8175
8176 /* Clear status block in ram. */
8177 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8178
19cfaecc
MC
8179 if (tnapi->tx_ring) {
8180 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8181 (TG3_TX_RING_SIZE <<
8182 BDINFO_FLAGS_MAXLEN_SHIFT),
8183 NIC_SRAM_TX_BUFFER_DESC);
8184 txrcb += TG3_BDINFO_SIZE;
8185 }
f77a6a8e
MC
8186
8187 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8188 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8189 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8190
8191 stblk += 8;
f77a6a8e
MC
8192 rxrcb += TG3_BDINFO_SIZE;
8193 }
2d31ecaf
MC
8194}
8195
eb07a940
MC
8196static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8197{
8198 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8199
63c3a66f
JP
8200 if (!tg3_flag(tp, 5750_PLUS) ||
8201 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8202 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8203 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8204 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8205 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8206 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8207 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8208 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8209 else
8210 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8211
8212 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8213 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8214
8215 val = min(nic_rep_thresh, host_rep_thresh);
8216 tw32(RCVBDI_STD_THRESH, val);
8217
63c3a66f 8218 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8219 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8220
63c3a66f 8221 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8222 return;
8223
513aa6ea 8224 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8225
8226 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8227
8228 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8229 tw32(RCVBDI_JUMBO_THRESH, val);
8230
63c3a66f 8231 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8232 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8233}
8234
1da177e4 8235/* tp->lock is held. */
8e7a22e3 8236static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8237{
8238 u32 val, rdmac_mode;
8239 int i, err, limit;
8fea32b9 8240 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8241
8242 tg3_disable_ints(tp);
8243
8244 tg3_stop_fw(tp);
8245
8246 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8247
63c3a66f 8248 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8249 tg3_abort_hw(tp, 1);
1da177e4 8250
699c0193
MC
8251 /* Enable MAC control of LPI */
8252 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8253 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8254 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8255 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8256
8257 tw32_f(TG3_CPMU_EEE_CTRL,
8258 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8259
a386b901
MC
8260 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8261 TG3_CPMU_EEEMD_LPI_IN_TX |
8262 TG3_CPMU_EEEMD_LPI_IN_RX |
8263 TG3_CPMU_EEEMD_EEE_ENABLE;
8264
8265 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8266 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8267
63c3a66f 8268 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8269 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8270
8271 tw32_f(TG3_CPMU_EEE_MODE, val);
8272
8273 tw32_f(TG3_CPMU_EEE_DBTMR1,
8274 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8275 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8276
8277 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8278 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8279 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8280 }
8281
603f1173 8282 if (reset_phy)
d4d2c558
MC
8283 tg3_phy_reset(tp);
8284
1da177e4
LT
8285 err = tg3_chip_reset(tp);
8286 if (err)
8287 return err;
8288
8289 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8290
bcb37f6c 8291 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8292 val = tr32(TG3_CPMU_CTRL);
8293 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8294 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8295
8296 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8297 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8298 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8299 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8300
8301 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8302 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8303 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8304 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8305
8306 val = tr32(TG3_CPMU_HST_ACC);
8307 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8308 val |= CPMU_HST_ACC_MACCLK_6_25;
8309 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8310 }
8311
33466d93
MC
8312 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8313 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8314 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8315 PCIE_PWR_MGMT_L1_THRESH_4MS;
8316 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8317
8318 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8319 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8320
8321 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8322
f40386c8
MC
8323 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8324 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8325 }
8326
63c3a66f 8327 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8328 u32 grc_mode = tr32(GRC_MODE);
8329
8330 /* Access the lower 1K of PL PCIE block registers. */
8331 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8332 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8333
8334 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8335 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8336 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8337
8338 tw32(GRC_MODE, grc_mode);
8339 }
8340
5093eedc
MC
8341 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8342 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8343 u32 grc_mode = tr32(GRC_MODE);
cea46462 8344
5093eedc
MC
8345 /* Access the lower 1K of PL PCIE block registers. */
8346 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8347 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8348
5093eedc
MC
8349 val = tr32(TG3_PCIE_TLDLPL_PORT +
8350 TG3_PCIE_PL_LO_PHYCTL5);
8351 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8352 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8353
5093eedc
MC
8354 tw32(GRC_MODE, grc_mode);
8355 }
a977dbe8 8356
1ff30a59
MC
8357 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8358 u32 grc_mode = tr32(GRC_MODE);
8359
8360 /* Access the lower 1K of DL PCIE block registers. */
8361 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8362 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8363
8364 val = tr32(TG3_PCIE_TLDLPL_PORT +
8365 TG3_PCIE_DL_LO_FTSMAX);
8366 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8367 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8368 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8369
8370 tw32(GRC_MODE, grc_mode);
8371 }
8372
a977dbe8
MC
8373 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8374 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8375 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8376 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8377 }
8378
1da177e4
LT
8379 /* This works around an issue with Athlon chipsets on
8380 * B3 tigon3 silicon. This bit has no effect on any
8381 * other revision. But do not set this on PCI Express
795d01c5 8382 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8383 */
63c3a66f
JP
8384 if (!tg3_flag(tp, CPMU_PRESENT)) {
8385 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8386 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8387 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8388 }
1da177e4
LT
8389
8390 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8391 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8392 val = tr32(TG3PCI_PCISTATE);
8393 val |= PCISTATE_RETRY_SAME_DMA;
8394 tw32(TG3PCI_PCISTATE, val);
8395 }
8396
63c3a66f 8397 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8398 /* Allow reads and writes to the
8399 * APE register and memory space.
8400 */
8401 val = tr32(TG3PCI_PCISTATE);
8402 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8403 PCISTATE_ALLOW_APE_SHMEM_WR |
8404 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8405 tw32(TG3PCI_PCISTATE, val);
8406 }
8407
1da177e4
LT
8408 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8409 /* Enable some hw fixes. */
8410 val = tr32(TG3PCI_MSI_DATA);
8411 val |= (1 << 26) | (1 << 28) | (1 << 29);
8412 tw32(TG3PCI_MSI_DATA, val);
8413 }
8414
8415 /* Descriptor ring init may make accesses to the
8416 * NIC SRAM area to setup the TX descriptors, so we
8417 * can only do this after the hardware has been
8418 * successfully reset.
8419 */
32d8c572
MC
8420 err = tg3_init_rings(tp);
8421 if (err)
8422 return err;
1da177e4 8423
63c3a66f 8424 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8425 val = tr32(TG3PCI_DMA_RW_CTRL) &
8426 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8427 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8428 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8429 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8430 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8431 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8432 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8433 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8434 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8435 /* This value is determined during the probe time DMA
8436 * engine test, tg3_test_dma.
8437 */
8438 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8439 }
1da177e4
LT
8440
8441 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8442 GRC_MODE_4X_NIC_SEND_RINGS |
8443 GRC_MODE_NO_TX_PHDR_CSUM |
8444 GRC_MODE_NO_RX_PHDR_CSUM);
8445 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8446
8447 /* Pseudo-header checksum is done by hardware logic and not
8448 * the offload processers, so make the chip do the pseudo-
8449 * header checksums on receive. For transmit it is more
8450 * convenient to do the pseudo-header checksum in software
8451 * as Linux does that on transmit for us in all cases.
8452 */
8453 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8454
8455 tw32(GRC_MODE,
8456 tp->grc_mode |
8457 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8458
8459 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8460 val = tr32(GRC_MISC_CFG);
8461 val &= ~0xff;
8462 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8463 tw32(GRC_MISC_CFG, val);
8464
8465 /* Initialize MBUF/DESC pool. */
63c3a66f 8466 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8467 /* Do nothing. */
8468 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8469 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8470 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8471 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8472 else
8473 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8474 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8475 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8476 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8477 int fw_len;
8478
077f849d 8479 fw_len = tp->fw_len;
1da177e4
LT
8480 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8481 tw32(BUFMGR_MB_POOL_ADDR,
8482 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8483 tw32(BUFMGR_MB_POOL_SIZE,
8484 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8485 }
1da177e4 8486
0f893dc6 8487 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8488 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8489 tp->bufmgr_config.mbuf_read_dma_low_water);
8490 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8491 tp->bufmgr_config.mbuf_mac_rx_low_water);
8492 tw32(BUFMGR_MB_HIGH_WATER,
8493 tp->bufmgr_config.mbuf_high_water);
8494 } else {
8495 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8496 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8497 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8498 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8499 tw32(BUFMGR_MB_HIGH_WATER,
8500 tp->bufmgr_config.mbuf_high_water_jumbo);
8501 }
8502 tw32(BUFMGR_DMA_LOW_WATER,
8503 tp->bufmgr_config.dma_low_water);
8504 tw32(BUFMGR_DMA_HIGH_WATER,
8505 tp->bufmgr_config.dma_high_water);
8506
d309a46e
MC
8507 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8508 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8509 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8510 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8511 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8512 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8513 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8514 tw32(BUFMGR_MODE, val);
1da177e4
LT
8515 for (i = 0; i < 2000; i++) {
8516 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8517 break;
8518 udelay(10);
8519 }
8520 if (i >= 2000) {
05dbe005 8521 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8522 return -ENODEV;
8523 }
8524
eb07a940
MC
8525 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8526 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8527
eb07a940 8528 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8529
8530 /* Initialize TG3_BDINFO's at:
8531 * RCVDBDI_STD_BD: standard eth size rx ring
8532 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8533 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8534 *
8535 * like so:
8536 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8537 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8538 * ring attribute flags
8539 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8540 *
8541 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8542 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8543 *
8544 * The size of each ring is fixed in the firmware, but the location is
8545 * configurable.
8546 */
8547 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8548 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8549 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8550 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8551 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8552 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8553 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8554
fdb72b38 8555 /* Disable the mini ring */
63c3a66f 8556 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8557 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8558 BDINFO_FLAGS_DISABLED);
8559
fdb72b38
MC
8560 /* Program the jumbo buffer descriptor ring control
8561 * blocks on those devices that have them.
8562 */
a0512944 8563 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8564 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8565
63c3a66f 8566 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8567 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8568 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8569 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8570 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8571 val = TG3_RX_JMB_RING_SIZE(tp) <<
8572 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8573 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8574 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8575 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8576 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8577 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8578 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8579 } else {
8580 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8581 BDINFO_FLAGS_DISABLED);
8582 }
8583
63c3a66f 8584 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8585 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8586 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8587 val |= (TG3_RX_STD_DMA_SZ << 2);
8588 } else
04380d40 8589 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8590 } else
de9f5230 8591 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8592
8593 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8594
411da640 8595 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8596 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8597
63c3a66f
JP
8598 tpr->rx_jmb_prod_idx =
8599 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8600 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8601
2d31ecaf
MC
8602 tg3_rings_reset(tp);
8603
1da177e4 8604 /* Initialize MAC address and backoff seed. */
986e0aeb 8605 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8606
8607 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8608 tw32(MAC_RX_MTU_SIZE,
8609 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8610
8611 /* The slot time is changed by tg3_setup_phy if we
8612 * run at gigabit with half duplex.
8613 */
f2096f94
MC
8614 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8615 (6 << TX_LENGTHS_IPG_SHIFT) |
8616 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8617
8618 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8619 val |= tr32(MAC_TX_LENGTHS) &
8620 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8621 TX_LENGTHS_CNT_DWN_VAL_MSK);
8622
8623 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8624
8625 /* Receive rules. */
8626 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8627 tw32(RCVLPC_CONFIG, 0x0181);
8628
8629 /* Calculate RDMAC_MODE setting early, we need it to determine
8630 * the RCVLPC_STATE_ENABLE mask.
8631 */
8632 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8633 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8634 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8635 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8636 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8637
deabaac8 8638 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8639 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8640
57e6983c 8641 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8642 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8643 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8644 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8645 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8646 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8647
c5908939
MC
8648 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8649 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8650 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8651 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8652 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8653 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8654 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8655 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8656 }
8657 }
8658
63c3a66f 8659 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8660 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8661
63c3a66f
JP
8662 if (tg3_flag(tp, HW_TSO_1) ||
8663 tg3_flag(tp, HW_TSO_2) ||
8664 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8665 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8666
108a6c16 8667 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8668 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8669 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8670 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8671
f2096f94
MC
8672 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8673 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8674
41a8a7ee
MC
8675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8676 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8677 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8678 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8679 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8680 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8681 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8682 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8683 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8684 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8685 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8686 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8687 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8688 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8689 }
41a8a7ee
MC
8690 tw32(TG3_RDMA_RSRVCTRL_REG,
8691 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8692 }
8693
d78b59f5
MC
8694 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8695 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8696 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8697 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8698 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8699 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8700 }
8701
1da177e4 8702 /* Receive/send statistics. */
63c3a66f 8703 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8704 val = tr32(RCVLPC_STATS_ENABLE);
8705 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8706 tw32(RCVLPC_STATS_ENABLE, val);
8707 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8708 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8709 val = tr32(RCVLPC_STATS_ENABLE);
8710 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8711 tw32(RCVLPC_STATS_ENABLE, val);
8712 } else {
8713 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8714 }
8715 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8716 tw32(SNDDATAI_STATSENAB, 0xffffff);
8717 tw32(SNDDATAI_STATSCTRL,
8718 (SNDDATAI_SCTRL_ENABLE |
8719 SNDDATAI_SCTRL_FASTUPD));
8720
8721 /* Setup host coalescing engine. */
8722 tw32(HOSTCC_MODE, 0);
8723 for (i = 0; i < 2000; i++) {
8724 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8725 break;
8726 udelay(10);
8727 }
8728
d244c892 8729 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8730
63c3a66f 8731 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8732 /* Status/statistics block address. See tg3_timer,
8733 * the tg3_periodic_fetch_stats call there, and
8734 * tg3_get_stats to see how this works for 5705/5750 chips.
8735 */
1da177e4
LT
8736 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8737 ((u64) tp->stats_mapping >> 32));
8738 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8739 ((u64) tp->stats_mapping & 0xffffffff));
8740 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8741
1da177e4 8742 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8743
8744 /* Clear statistics and status block memory areas */
8745 for (i = NIC_SRAM_STATS_BLK;
8746 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8747 i += sizeof(u32)) {
8748 tg3_write_mem(tp, i, 0);
8749 udelay(40);
8750 }
1da177e4
LT
8751 }
8752
8753 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8754
8755 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8756 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8757 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8758 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8759
f07e9af3
MC
8760 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8761 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8762 /* reset to prevent losing 1st rx packet intermittently */
8763 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8764 udelay(10);
8765 }
8766
3bda1258 8767 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8768 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8769 MAC_MODE_FHDE_ENABLE;
8770 if (tg3_flag(tp, ENABLE_APE))
8771 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8772 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8773 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8774 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8775 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8776 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8777 udelay(40);
8778
314fba34 8779 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8780 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8781 * register to preserve the GPIO settings for LOMs. The GPIOs,
8782 * whether used as inputs or outputs, are set by boot code after
8783 * reset.
8784 */
63c3a66f 8785 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8786 u32 gpio_mask;
8787
9d26e213
MC
8788 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8789 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8790 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8791
8792 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8793 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8794 GRC_LCLCTRL_GPIO_OUTPUT3;
8795
af36e6b6
MC
8796 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8797 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8798
aaf84465 8799 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8800 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8801
8802 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8803 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8804 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8805 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8806 }
1da177e4
LT
8807 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8808 udelay(100);
8809
63c3a66f 8810 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8811 val = tr32(MSGINT_MODE);
8812 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
5b39de91
MC
8813 if (!tg3_flag(tp, 1SHOT_MSI))
8814 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
8815 tw32(MSGINT_MODE, val);
8816 }
8817
63c3a66f 8818 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8819 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8820 udelay(40);
8821 }
8822
8823 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8824 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8825 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8826 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8827 WDMAC_MODE_LNGREAD_ENAB);
8828
c5908939
MC
8829 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8830 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8831 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8832 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8833 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8834 /* nothing */
8835 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8836 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8837 val |= WDMAC_MODE_RX_ACCEL;
8838 }
8839 }
8840
d9ab5ad1 8841 /* Enable host coalescing bug fix */
63c3a66f 8842 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8843 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8844
788a035e
MC
8845 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8846 val |= WDMAC_MODE_BURST_ALL_DATA;
8847
1da177e4
LT
8848 tw32_f(WDMAC_MODE, val);
8849 udelay(40);
8850
63c3a66f 8851 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8852 u16 pcix_cmd;
8853
8854 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8855 &pcix_cmd);
1da177e4 8856 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8857 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8858 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8859 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8860 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8861 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8862 }
9974a356
MC
8863 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8864 pcix_cmd);
1da177e4
LT
8865 }
8866
8867 tw32_f(RDMAC_MODE, rdmac_mode);
8868 udelay(40);
8869
8870 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8871 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8872 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8873
8874 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8875 tw32(SNDDATAC_MODE,
8876 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8877 else
8878 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8879
1da177e4
LT
8880 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8881 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8882 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8883 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8884 val |= RCVDBDI_MODE_LRG_RING_SZ;
8885 tw32(RCVDBDI_MODE, val);
1da177e4 8886 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8887 if (tg3_flag(tp, HW_TSO_1) ||
8888 tg3_flag(tp, HW_TSO_2) ||
8889 tg3_flag(tp, HW_TSO_3))
1da177e4 8890 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8891 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8892 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8893 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8894 tw32(SNDBDI_MODE, val);
1da177e4
LT
8895 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8896
8897 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8898 err = tg3_load_5701_a0_firmware_fix(tp);
8899 if (err)
8900 return err;
8901 }
8902
63c3a66f 8903 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8904 err = tg3_load_tso_firmware(tp);
8905 if (err)
8906 return err;
8907 }
1da177e4
LT
8908
8909 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8910
63c3a66f 8911 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8912 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8913 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8914
8915 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8916 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8917 tp->tx_mode &= ~val;
8918 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8919 }
8920
1da177e4
LT
8921 tw32_f(MAC_TX_MODE, tp->tx_mode);
8922 udelay(100);
8923
63c3a66f 8924 if (tg3_flag(tp, ENABLE_RSS)) {
9d53fa12 8925 int i = 0;
baf8a94a 8926 u32 reg = MAC_RSS_INDIR_TBL_0;
baf8a94a 8927
9d53fa12
MC
8928 if (tp->irq_cnt == 2) {
8929 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8930 tw32(reg, 0x0);
8931 reg += 4;
8932 }
8933 } else {
8934 u32 val;
baf8a94a 8935
9d53fa12
MC
8936 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8937 val = i % (tp->irq_cnt - 1);
8938 i++;
8939 for (; i % 8; i++) {
8940 val <<= 4;
8941 val |= (i % (tp->irq_cnt - 1));
8942 }
baf8a94a
MC
8943 tw32(reg, val);
8944 reg += 4;
8945 }
8946 }
8947
8948 /* Setup the "secret" hash key. */
8949 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8950 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8951 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8952 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8953 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8954 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8955 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8956 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8957 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8958 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8959 }
8960
1da177e4 8961 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8962 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8963 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8964
63c3a66f 8965 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8966 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8967 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8968 RX_MODE_RSS_IPV6_HASH_EN |
8969 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8970 RX_MODE_RSS_IPV4_HASH_EN |
8971 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8972
1da177e4
LT
8973 tw32_f(MAC_RX_MODE, tp->rx_mode);
8974 udelay(10);
8975
1da177e4
LT
8976 tw32(MAC_LED_CTRL, tp->led_ctrl);
8977
8978 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8979 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8980 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8981 udelay(10);
8982 }
8983 tw32_f(MAC_RX_MODE, tp->rx_mode);
8984 udelay(10);
8985
f07e9af3 8986 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8987 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8988 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8989 /* Set drive transmission level to 1.2V */
8990 /* only if the signal pre-emphasis bit is not set */
8991 val = tr32(MAC_SERDES_CFG);
8992 val &= 0xfffff000;
8993 val |= 0x880;
8994 tw32(MAC_SERDES_CFG, val);
8995 }
8996 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8997 tw32(MAC_SERDES_CFG, 0x616000);
8998 }
8999
9000 /* Prevent chip from dropping frames when flow control
9001 * is enabled.
9002 */
666bc831
MC
9003 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9004 val = 1;
9005 else
9006 val = 2;
9007 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9008
9009 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9010 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9011 /* Use hardware link auto-negotiation */
63c3a66f 9012 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9013 }
9014
f07e9af3 9015 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9016 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9017 u32 tmp;
9018
9019 tmp = tr32(SERDES_RX_CTRL);
9020 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9021 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9022 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9023 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9024 }
9025
63c3a66f 9026 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9027 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9028 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9029 tp->link_config.speed = tp->link_config.orig_speed;
9030 tp->link_config.duplex = tp->link_config.orig_duplex;
9031 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9032 }
1da177e4 9033
dd477003
MC
9034 err = tg3_setup_phy(tp, 0);
9035 if (err)
9036 return err;
1da177e4 9037
f07e9af3
MC
9038 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9039 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9040 u32 tmp;
9041
9042 /* Clear CRC stats. */
9043 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9044 tg3_writephy(tp, MII_TG3_TEST1,
9045 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9046 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9047 }
1da177e4
LT
9048 }
9049 }
9050
9051 __tg3_set_rx_mode(tp->dev);
9052
9053 /* Initialize receive rules. */
9054 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9055 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9056 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9057 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9058
63c3a66f 9059 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9060 limit = 8;
9061 else
9062 limit = 16;
63c3a66f 9063 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9064 limit -= 4;
9065 switch (limit) {
9066 case 16:
9067 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9068 case 15:
9069 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9070 case 14:
9071 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9072 case 13:
9073 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9074 case 12:
9075 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9076 case 11:
9077 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9078 case 10:
9079 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9080 case 9:
9081 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9082 case 8:
9083 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9084 case 7:
9085 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9086 case 6:
9087 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9088 case 5:
9089 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9090 case 4:
9091 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9092 case 3:
9093 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9094 case 2:
9095 case 1:
9096
9097 default:
9098 break;
855e1111 9099 }
1da177e4 9100
63c3a66f 9101 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9102 /* Write our heartbeat update interval to APE. */
9103 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9104 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9105
1da177e4
LT
9106 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9107
1da177e4
LT
9108 return 0;
9109}
9110
9111/* Called at device open time to get the chip ready for
9112 * packet processing. Invoked with tp->lock held.
9113 */
8e7a22e3 9114static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9115{
1da177e4
LT
9116 tg3_switch_clocks(tp);
9117
9118 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9119
2f751b67 9120 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9121}
9122
9123#define TG3_STAT_ADD32(PSTAT, REG) \
9124do { u32 __val = tr32(REG); \
9125 (PSTAT)->low += __val; \
9126 if ((PSTAT)->low < __val) \
9127 (PSTAT)->high += 1; \
9128} while (0)
9129
9130static void tg3_periodic_fetch_stats(struct tg3 *tp)
9131{
9132 struct tg3_hw_stats *sp = tp->hw_stats;
9133
9134 if (!netif_carrier_ok(tp->dev))
9135 return;
9136
9137 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9138 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9139 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9140 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9141 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9142 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9143 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9144 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9145 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9146 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9147 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9148 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9149 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9150
9151 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9152 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9153 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9154 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9155 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9156 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9157 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9158 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9159 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9160 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9161 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9162 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9163 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9164 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9165
9166 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9167 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9168 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9169 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9170 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9171 } else {
9172 u32 val = tr32(HOSTCC_FLOW_ATTN);
9173 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9174 if (val) {
9175 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9176 sp->rx_discards.low += val;
9177 if (sp->rx_discards.low < val)
9178 sp->rx_discards.high += 1;
9179 }
9180 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9181 }
463d305b 9182 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9183}
9184
0e6cf6a9
MC
9185static void tg3_chk_missed_msi(struct tg3 *tp)
9186{
9187 u32 i;
9188
9189 for (i = 0; i < tp->irq_cnt; i++) {
9190 struct tg3_napi *tnapi = &tp->napi[i];
9191
9192 if (tg3_has_work(tnapi)) {
9193 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9194 tnapi->last_tx_cons == tnapi->tx_cons) {
9195 if (tnapi->chk_msi_cnt < 1) {
9196 tnapi->chk_msi_cnt++;
9197 return;
9198 }
7f230735 9199 tg3_msi(0, tnapi);
0e6cf6a9
MC
9200 }
9201 }
9202 tnapi->chk_msi_cnt = 0;
9203 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9204 tnapi->last_tx_cons = tnapi->tx_cons;
9205 }
9206}
9207
1da177e4
LT
9208static void tg3_timer(unsigned long __opaque)
9209{
9210 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9211
5b190624 9212 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9213 goto restart_timer;
9214
f47c11ee 9215 spin_lock(&tp->lock);
1da177e4 9216
0e6cf6a9
MC
9217 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9218 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9219 tg3_chk_missed_msi(tp);
9220
63c3a66f 9221 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9222 /* All of this garbage is because when using non-tagged
9223 * IRQ status the mailbox/status_block protocol the chip
9224 * uses with the cpu is race prone.
9225 */
898a56f8 9226 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9227 tw32(GRC_LOCAL_CTRL,
9228 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9229 } else {
9230 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9231 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9232 }
1da177e4 9233
fac9b83e 9234 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9235 spin_unlock(&tp->lock);
db219973 9236 tg3_reset_task_schedule(tp);
5b190624 9237 goto restart_timer;
fac9b83e 9238 }
1da177e4
LT
9239 }
9240
1da177e4
LT
9241 /* This part only runs once per second. */
9242 if (!--tp->timer_counter) {
63c3a66f 9243 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9244 tg3_periodic_fetch_stats(tp);
9245
b0c5943f
MC
9246 if (tp->setlpicnt && !--tp->setlpicnt)
9247 tg3_phy_eee_enable(tp);
52b02d04 9248
63c3a66f 9249 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9250 u32 mac_stat;
9251 int phy_event;
9252
9253 mac_stat = tr32(MAC_STATUS);
9254
9255 phy_event = 0;
f07e9af3 9256 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9257 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9258 phy_event = 1;
9259 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9260 phy_event = 1;
9261
9262 if (phy_event)
9263 tg3_setup_phy(tp, 0);
63c3a66f 9264 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9265 u32 mac_stat = tr32(MAC_STATUS);
9266 int need_setup = 0;
9267
9268 if (netif_carrier_ok(tp->dev) &&
9269 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9270 need_setup = 1;
9271 }
be98da6a 9272 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9273 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9274 MAC_STATUS_SIGNAL_DET))) {
9275 need_setup = 1;
9276 }
9277 if (need_setup) {
3d3ebe74
MC
9278 if (!tp->serdes_counter) {
9279 tw32_f(MAC_MODE,
9280 (tp->mac_mode &
9281 ~MAC_MODE_PORT_MODE_MASK));
9282 udelay(40);
9283 tw32_f(MAC_MODE, tp->mac_mode);
9284 udelay(40);
9285 }
1da177e4
LT
9286 tg3_setup_phy(tp, 0);
9287 }
f07e9af3 9288 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9289 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9290 tg3_serdes_parallel_detect(tp);
57d8b880 9291 }
1da177e4
LT
9292
9293 tp->timer_counter = tp->timer_multiplier;
9294 }
9295
130b8e4d
MC
9296 /* Heartbeat is only sent once every 2 seconds.
9297 *
9298 * The heartbeat is to tell the ASF firmware that the host
9299 * driver is still alive. In the event that the OS crashes,
9300 * ASF needs to reset the hardware to free up the FIFO space
9301 * that may be filled with rx packets destined for the host.
9302 * If the FIFO is full, ASF will no longer function properly.
9303 *
9304 * Unintended resets have been reported on real time kernels
9305 * where the timer doesn't run on time. Netpoll will also have
9306 * same problem.
9307 *
9308 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9309 * to check the ring condition when the heartbeat is expiring
9310 * before doing the reset. This will prevent most unintended
9311 * resets.
9312 */
1da177e4 9313 if (!--tp->asf_counter) {
63c3a66f 9314 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9315 tg3_wait_for_event_ack(tp);
9316
bbadf503 9317 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9318 FWCMD_NICDRV_ALIVE3);
bbadf503 9319 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9320 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9321 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9322
9323 tg3_generate_fw_event(tp);
1da177e4
LT
9324 }
9325 tp->asf_counter = tp->asf_multiplier;
9326 }
9327
f47c11ee 9328 spin_unlock(&tp->lock);
1da177e4 9329
f475f163 9330restart_timer:
1da177e4
LT
9331 tp->timer.expires = jiffies + tp->timer_offset;
9332 add_timer(&tp->timer);
9333}
9334
4f125f42 9335static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9336{
7d12e780 9337 irq_handler_t fn;
fcfa0a32 9338 unsigned long flags;
4f125f42
MC
9339 char *name;
9340 struct tg3_napi *tnapi = &tp->napi[irq_num];
9341
9342 if (tp->irq_cnt == 1)
9343 name = tp->dev->name;
9344 else {
9345 name = &tnapi->irq_lbl[0];
9346 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9347 name[IFNAMSIZ-1] = 0;
9348 }
fcfa0a32 9349
63c3a66f 9350 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9351 fn = tg3_msi;
63c3a66f 9352 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9353 fn = tg3_msi_1shot;
ab392d2d 9354 flags = 0;
fcfa0a32
MC
9355 } else {
9356 fn = tg3_interrupt;
63c3a66f 9357 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9358 fn = tg3_interrupt_tagged;
ab392d2d 9359 flags = IRQF_SHARED;
fcfa0a32 9360 }
4f125f42
MC
9361
9362 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9363}
9364
7938109f
MC
9365static int tg3_test_interrupt(struct tg3 *tp)
9366{
09943a18 9367 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9368 struct net_device *dev = tp->dev;
b16250e3 9369 int err, i, intr_ok = 0;
f6eb9b1f 9370 u32 val;
7938109f 9371
d4bc3927
MC
9372 if (!netif_running(dev))
9373 return -ENODEV;
9374
7938109f
MC
9375 tg3_disable_ints(tp);
9376
4f125f42 9377 free_irq(tnapi->irq_vec, tnapi);
7938109f 9378
f6eb9b1f
MC
9379 /*
9380 * Turn off MSI one shot mode. Otherwise this test has no
9381 * observable way to know whether the interrupt was delivered.
9382 */
3aa1cdf8 9383 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9384 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9385 tw32(MSGINT_MODE, val);
9386 }
9387
4f125f42 9388 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9389 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9390 if (err)
9391 return err;
9392
898a56f8 9393 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9394 tg3_enable_ints(tp);
9395
9396 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9397 tnapi->coal_now);
7938109f
MC
9398
9399 for (i = 0; i < 5; i++) {
b16250e3
MC
9400 u32 int_mbox, misc_host_ctrl;
9401
898a56f8 9402 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9403 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9404
9405 if ((int_mbox != 0) ||
9406 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9407 intr_ok = 1;
7938109f 9408 break;
b16250e3
MC
9409 }
9410
3aa1cdf8
MC
9411 if (tg3_flag(tp, 57765_PLUS) &&
9412 tnapi->hw_status->status_tag != tnapi->last_tag)
9413 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9414
7938109f
MC
9415 msleep(10);
9416 }
9417
9418 tg3_disable_ints(tp);
9419
4f125f42 9420 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9421
4f125f42 9422 err = tg3_request_irq(tp, 0);
7938109f
MC
9423
9424 if (err)
9425 return err;
9426
f6eb9b1f
MC
9427 if (intr_ok) {
9428 /* Reenable MSI one shot mode. */
5b39de91 9429 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9430 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9431 tw32(MSGINT_MODE, val);
9432 }
7938109f 9433 return 0;
f6eb9b1f 9434 }
7938109f
MC
9435
9436 return -EIO;
9437}
9438
9439/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9440 * successfully restored
9441 */
9442static int tg3_test_msi(struct tg3 *tp)
9443{
7938109f
MC
9444 int err;
9445 u16 pci_cmd;
9446
63c3a66f 9447 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9448 return 0;
9449
9450 /* Turn off SERR reporting in case MSI terminates with Master
9451 * Abort.
9452 */
9453 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9454 pci_write_config_word(tp->pdev, PCI_COMMAND,
9455 pci_cmd & ~PCI_COMMAND_SERR);
9456
9457 err = tg3_test_interrupt(tp);
9458
9459 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9460
9461 if (!err)
9462 return 0;
9463
9464 /* other failures */
9465 if (err != -EIO)
9466 return err;
9467
9468 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9469 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9470 "to INTx mode. Please report this failure to the PCI "
9471 "maintainer and include system chipset information\n");
7938109f 9472
4f125f42 9473 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9474
7938109f
MC
9475 pci_disable_msi(tp->pdev);
9476
63c3a66f 9477 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9478 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9479
4f125f42 9480 err = tg3_request_irq(tp, 0);
7938109f
MC
9481 if (err)
9482 return err;
9483
9484 /* Need to reset the chip because the MSI cycle may have terminated
9485 * with Master Abort.
9486 */
f47c11ee 9487 tg3_full_lock(tp, 1);
7938109f 9488
944d980e 9489 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9490 err = tg3_init_hw(tp, 1);
7938109f 9491
f47c11ee 9492 tg3_full_unlock(tp);
7938109f
MC
9493
9494 if (err)
4f125f42 9495 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9496
9497 return err;
9498}
9499
9e9fd12d
MC
9500static int tg3_request_firmware(struct tg3 *tp)
9501{
9502 const __be32 *fw_data;
9503
9504 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9505 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9506 tp->fw_needed);
9e9fd12d
MC
9507 return -ENOENT;
9508 }
9509
9510 fw_data = (void *)tp->fw->data;
9511
9512 /* Firmware blob starts with version numbers, followed by
9513 * start address and _full_ length including BSS sections
9514 * (which must be longer than the actual data, of course
9515 */
9516
9517 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9518 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9519 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9520 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9521 release_firmware(tp->fw);
9522 tp->fw = NULL;
9523 return -EINVAL;
9524 }
9525
9526 /* We no longer need firmware; we have it. */
9527 tp->fw_needed = NULL;
9528 return 0;
9529}
9530
679563f4
MC
9531static bool tg3_enable_msix(struct tg3 *tp)
9532{
9533 int i, rc, cpus = num_online_cpus();
9534 struct msix_entry msix_ent[tp->irq_max];
9535
9536 if (cpus == 1)
9537 /* Just fallback to the simpler MSI mode. */
9538 return false;
9539
9540 /*
9541 * We want as many rx rings enabled as there are cpus.
9542 * The first MSIX vector only deals with link interrupts, etc,
9543 * so we add one to the number of vectors we are requesting.
9544 */
9545 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9546
9547 for (i = 0; i < tp->irq_max; i++) {
9548 msix_ent[i].entry = i;
9549 msix_ent[i].vector = 0;
9550 }
9551
9552 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9553 if (rc < 0) {
9554 return false;
9555 } else if (rc != 0) {
679563f4
MC
9556 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9557 return false;
05dbe005
JP
9558 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9559 tp->irq_cnt, rc);
679563f4
MC
9560 tp->irq_cnt = rc;
9561 }
9562
9563 for (i = 0; i < tp->irq_max; i++)
9564 tp->napi[i].irq_vec = msix_ent[i].vector;
9565
2ddaad39
BH
9566 netif_set_real_num_tx_queues(tp->dev, 1);
9567 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9568 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9569 pci_disable_msix(tp->pdev);
9570 return false;
9571 }
b92b9040
MC
9572
9573 if (tp->irq_cnt > 1) {
63c3a66f 9574 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9575
9576 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9577 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9578 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9579 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9580 }
9581 }
2430b031 9582
679563f4
MC
9583 return true;
9584}
9585
07b0173c
MC
9586static void tg3_ints_init(struct tg3 *tp)
9587{
63c3a66f
JP
9588 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9589 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9590 /* All MSI supporting chips should support tagged
9591 * status. Assert that this is the case.
9592 */
5129c3a3
MC
9593 netdev_warn(tp->dev,
9594 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9595 goto defcfg;
07b0173c 9596 }
4f125f42 9597
63c3a66f
JP
9598 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9599 tg3_flag_set(tp, USING_MSIX);
9600 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9601 tg3_flag_set(tp, USING_MSI);
679563f4 9602
63c3a66f 9603 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9604 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9605 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9606 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9607 if (!tg3_flag(tp, 1SHOT_MSI))
9608 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9609 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9610 }
9611defcfg:
63c3a66f 9612 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9613 tp->irq_cnt = 1;
9614 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9615 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9616 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9617 }
07b0173c
MC
9618}
9619
9620static void tg3_ints_fini(struct tg3 *tp)
9621{
63c3a66f 9622 if (tg3_flag(tp, USING_MSIX))
679563f4 9623 pci_disable_msix(tp->pdev);
63c3a66f 9624 else if (tg3_flag(tp, USING_MSI))
679563f4 9625 pci_disable_msi(tp->pdev);
63c3a66f
JP
9626 tg3_flag_clear(tp, USING_MSI);
9627 tg3_flag_clear(tp, USING_MSIX);
9628 tg3_flag_clear(tp, ENABLE_RSS);
9629 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9630}
9631
1da177e4
LT
9632static int tg3_open(struct net_device *dev)
9633{
9634 struct tg3 *tp = netdev_priv(dev);
4f125f42 9635 int i, err;
1da177e4 9636
9e9fd12d
MC
9637 if (tp->fw_needed) {
9638 err = tg3_request_firmware(tp);
9639 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9640 if (err)
9641 return err;
9642 } else if (err) {
05dbe005 9643 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9644 tg3_flag_clear(tp, TSO_CAPABLE);
9645 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9646 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9647 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9648 }
9649 }
9650
c49a1561
MC
9651 netif_carrier_off(tp->dev);
9652
c866b7ea 9653 err = tg3_power_up(tp);
2f751b67 9654 if (err)
bc1c7567 9655 return err;
2f751b67
MC
9656
9657 tg3_full_lock(tp, 0);
bc1c7567 9658
1da177e4 9659 tg3_disable_ints(tp);
63c3a66f 9660 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9661
f47c11ee 9662 tg3_full_unlock(tp);
1da177e4 9663
679563f4
MC
9664 /*
9665 * Setup interrupts first so we know how
9666 * many NAPI resources to allocate
9667 */
9668 tg3_ints_init(tp);
9669
1da177e4
LT
9670 /* The placement of this call is tied
9671 * to the setup and use of Host TX descriptors.
9672 */
9673 err = tg3_alloc_consistent(tp);
9674 if (err)
679563f4 9675 goto err_out1;
88b06bc2 9676
66cfd1bd
MC
9677 tg3_napi_init(tp);
9678
fed97810 9679 tg3_napi_enable(tp);
1da177e4 9680
4f125f42
MC
9681 for (i = 0; i < tp->irq_cnt; i++) {
9682 struct tg3_napi *tnapi = &tp->napi[i];
9683 err = tg3_request_irq(tp, i);
9684 if (err) {
5bc09186
MC
9685 for (i--; i >= 0; i--) {
9686 tnapi = &tp->napi[i];
4f125f42 9687 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9688 }
9689 goto err_out2;
4f125f42
MC
9690 }
9691 }
1da177e4 9692
f47c11ee 9693 tg3_full_lock(tp, 0);
1da177e4 9694
8e7a22e3 9695 err = tg3_init_hw(tp, 1);
1da177e4 9696 if (err) {
944d980e 9697 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9698 tg3_free_rings(tp);
9699 } else {
0e6cf6a9
MC
9700 if (tg3_flag(tp, TAGGED_STATUS) &&
9701 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9702 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9703 tp->timer_offset = HZ;
9704 else
9705 tp->timer_offset = HZ / 10;
9706
9707 BUG_ON(tp->timer_offset > HZ);
9708 tp->timer_counter = tp->timer_multiplier =
9709 (HZ / tp->timer_offset);
9710 tp->asf_counter = tp->asf_multiplier =
28fbef78 9711 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9712
9713 init_timer(&tp->timer);
9714 tp->timer.expires = jiffies + tp->timer_offset;
9715 tp->timer.data = (unsigned long) tp;
9716 tp->timer.function = tg3_timer;
1da177e4
LT
9717 }
9718
f47c11ee 9719 tg3_full_unlock(tp);
1da177e4 9720
07b0173c 9721 if (err)
679563f4 9722 goto err_out3;
1da177e4 9723
63c3a66f 9724 if (tg3_flag(tp, USING_MSI)) {
7938109f 9725 err = tg3_test_msi(tp);
fac9b83e 9726
7938109f 9727 if (err) {
f47c11ee 9728 tg3_full_lock(tp, 0);
944d980e 9729 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9730 tg3_free_rings(tp);
f47c11ee 9731 tg3_full_unlock(tp);
7938109f 9732
679563f4 9733 goto err_out2;
7938109f 9734 }
fcfa0a32 9735
63c3a66f 9736 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9737 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9738
f6eb9b1f
MC
9739 tw32(PCIE_TRANSACTION_CFG,
9740 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9741 }
7938109f
MC
9742 }
9743
b02fd9e3
MC
9744 tg3_phy_start(tp);
9745
f47c11ee 9746 tg3_full_lock(tp, 0);
1da177e4 9747
7938109f 9748 add_timer(&tp->timer);
63c3a66f 9749 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9750 tg3_enable_ints(tp);
9751
f47c11ee 9752 tg3_full_unlock(tp);
1da177e4 9753
fe5f5787 9754 netif_tx_start_all_queues(dev);
1da177e4 9755
06c03c02
MB
9756 /*
9757 * Reset loopback feature if it was turned on while the device was down
9758 * make sure that it's installed properly now.
9759 */
9760 if (dev->features & NETIF_F_LOOPBACK)
9761 tg3_set_loopback(dev, dev->features);
9762
1da177e4 9763 return 0;
07b0173c 9764
679563f4 9765err_out3:
4f125f42
MC
9766 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9767 struct tg3_napi *tnapi = &tp->napi[i];
9768 free_irq(tnapi->irq_vec, tnapi);
9769 }
07b0173c 9770
679563f4 9771err_out2:
fed97810 9772 tg3_napi_disable(tp);
66cfd1bd 9773 tg3_napi_fini(tp);
07b0173c 9774 tg3_free_consistent(tp);
679563f4
MC
9775
9776err_out1:
9777 tg3_ints_fini(tp);
cd0d7228
MC
9778 tg3_frob_aux_power(tp, false);
9779 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9780 return err;
1da177e4
LT
9781}
9782
1da177e4
LT
9783static int tg3_close(struct net_device *dev)
9784{
4f125f42 9785 int i;
1da177e4
LT
9786 struct tg3 *tp = netdev_priv(dev);
9787
fed97810 9788 tg3_napi_disable(tp);
db219973 9789 tg3_reset_task_cancel(tp);
7faa006f 9790
fe5f5787 9791 netif_tx_stop_all_queues(dev);
1da177e4
LT
9792
9793 del_timer_sync(&tp->timer);
9794
24bb4fb6
MC
9795 tg3_phy_stop(tp);
9796
f47c11ee 9797 tg3_full_lock(tp, 1);
1da177e4
LT
9798
9799 tg3_disable_ints(tp);
9800
944d980e 9801 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9802 tg3_free_rings(tp);
63c3a66f 9803 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9804
f47c11ee 9805 tg3_full_unlock(tp);
1da177e4 9806
4f125f42
MC
9807 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9808 struct tg3_napi *tnapi = &tp->napi[i];
9809 free_irq(tnapi->irq_vec, tnapi);
9810 }
07b0173c
MC
9811
9812 tg3_ints_fini(tp);
1da177e4 9813
92feeabf
MC
9814 /* Clear stats across close / open calls */
9815 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
9816 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 9817
66cfd1bd
MC
9818 tg3_napi_fini(tp);
9819
1da177e4
LT
9820 tg3_free_consistent(tp);
9821
c866b7ea 9822 tg3_power_down(tp);
bc1c7567
MC
9823
9824 netif_carrier_off(tp->dev);
9825
1da177e4
LT
9826 return 0;
9827}
9828
511d2224 9829static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9830{
9831 return ((u64)val->high << 32) | ((u64)val->low);
9832}
9833
511d2224 9834static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9835{
9836 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9837
f07e9af3 9838 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9839 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9840 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9841 u32 val;
9842
f47c11ee 9843 spin_lock_bh(&tp->lock);
569a5df8
MC
9844 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9845 tg3_writephy(tp, MII_TG3_TEST1,
9846 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9847 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9848 } else
9849 val = 0;
f47c11ee 9850 spin_unlock_bh(&tp->lock);
1da177e4
LT
9851
9852 tp->phy_crc_errors += val;
9853
9854 return tp->phy_crc_errors;
9855 }
9856
9857 return get_stat64(&hw_stats->rx_fcs_errors);
9858}
9859
9860#define ESTAT_ADD(member) \
9861 estats->member = old_estats->member + \
511d2224 9862 get_stat64(&hw_stats->member)
1da177e4 9863
0e6c9da3
MC
9864static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp,
9865 struct tg3_ethtool_stats *estats)
1da177e4 9866{
1da177e4
LT
9867 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9868 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9869
9870 if (!hw_stats)
9871 return old_estats;
9872
9873 ESTAT_ADD(rx_octets);
9874 ESTAT_ADD(rx_fragments);
9875 ESTAT_ADD(rx_ucast_packets);
9876 ESTAT_ADD(rx_mcast_packets);
9877 ESTAT_ADD(rx_bcast_packets);
9878 ESTAT_ADD(rx_fcs_errors);
9879 ESTAT_ADD(rx_align_errors);
9880 ESTAT_ADD(rx_xon_pause_rcvd);
9881 ESTAT_ADD(rx_xoff_pause_rcvd);
9882 ESTAT_ADD(rx_mac_ctrl_rcvd);
9883 ESTAT_ADD(rx_xoff_entered);
9884 ESTAT_ADD(rx_frame_too_long_errors);
9885 ESTAT_ADD(rx_jabbers);
9886 ESTAT_ADD(rx_undersize_packets);
9887 ESTAT_ADD(rx_in_length_errors);
9888 ESTAT_ADD(rx_out_length_errors);
9889 ESTAT_ADD(rx_64_or_less_octet_packets);
9890 ESTAT_ADD(rx_65_to_127_octet_packets);
9891 ESTAT_ADD(rx_128_to_255_octet_packets);
9892 ESTAT_ADD(rx_256_to_511_octet_packets);
9893 ESTAT_ADD(rx_512_to_1023_octet_packets);
9894 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9895 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9896 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9897 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9898 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9899
9900 ESTAT_ADD(tx_octets);
9901 ESTAT_ADD(tx_collisions);
9902 ESTAT_ADD(tx_xon_sent);
9903 ESTAT_ADD(tx_xoff_sent);
9904 ESTAT_ADD(tx_flow_control);
9905 ESTAT_ADD(tx_mac_errors);
9906 ESTAT_ADD(tx_single_collisions);
9907 ESTAT_ADD(tx_mult_collisions);
9908 ESTAT_ADD(tx_deferred);
9909 ESTAT_ADD(tx_excessive_collisions);
9910 ESTAT_ADD(tx_late_collisions);
9911 ESTAT_ADD(tx_collide_2times);
9912 ESTAT_ADD(tx_collide_3times);
9913 ESTAT_ADD(tx_collide_4times);
9914 ESTAT_ADD(tx_collide_5times);
9915 ESTAT_ADD(tx_collide_6times);
9916 ESTAT_ADD(tx_collide_7times);
9917 ESTAT_ADD(tx_collide_8times);
9918 ESTAT_ADD(tx_collide_9times);
9919 ESTAT_ADD(tx_collide_10times);
9920 ESTAT_ADD(tx_collide_11times);
9921 ESTAT_ADD(tx_collide_12times);
9922 ESTAT_ADD(tx_collide_13times);
9923 ESTAT_ADD(tx_collide_14times);
9924 ESTAT_ADD(tx_collide_15times);
9925 ESTAT_ADD(tx_ucast_packets);
9926 ESTAT_ADD(tx_mcast_packets);
9927 ESTAT_ADD(tx_bcast_packets);
9928 ESTAT_ADD(tx_carrier_sense_errors);
9929 ESTAT_ADD(tx_discards);
9930 ESTAT_ADD(tx_errors);
9931
9932 ESTAT_ADD(dma_writeq_full);
9933 ESTAT_ADD(dma_write_prioq_full);
9934 ESTAT_ADD(rxbds_empty);
9935 ESTAT_ADD(rx_discards);
9936 ESTAT_ADD(rx_errors);
9937 ESTAT_ADD(rx_threshold_hit);
9938
9939 ESTAT_ADD(dma_readq_full);
9940 ESTAT_ADD(dma_read_prioq_full);
9941 ESTAT_ADD(tx_comp_queue_full);
9942
9943 ESTAT_ADD(ring_set_send_prod_index);
9944 ESTAT_ADD(ring_status_update);
9945 ESTAT_ADD(nic_irqs);
9946 ESTAT_ADD(nic_avoided_irqs);
9947 ESTAT_ADD(nic_tx_threshold_hit);
9948
4452d099
MC
9949 ESTAT_ADD(mbuf_lwm_thresh_hit);
9950
1da177e4
LT
9951 return estats;
9952}
9953
511d2224
ED
9954static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9955 struct rtnl_link_stats64 *stats)
1da177e4
LT
9956{
9957 struct tg3 *tp = netdev_priv(dev);
511d2224 9958 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9959 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9960
9961 if (!hw_stats)
9962 return old_stats;
9963
9964 stats->rx_packets = old_stats->rx_packets +
9965 get_stat64(&hw_stats->rx_ucast_packets) +
9966 get_stat64(&hw_stats->rx_mcast_packets) +
9967 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9968
1da177e4
LT
9969 stats->tx_packets = old_stats->tx_packets +
9970 get_stat64(&hw_stats->tx_ucast_packets) +
9971 get_stat64(&hw_stats->tx_mcast_packets) +
9972 get_stat64(&hw_stats->tx_bcast_packets);
9973
9974 stats->rx_bytes = old_stats->rx_bytes +
9975 get_stat64(&hw_stats->rx_octets);
9976 stats->tx_bytes = old_stats->tx_bytes +
9977 get_stat64(&hw_stats->tx_octets);
9978
9979 stats->rx_errors = old_stats->rx_errors +
4f63b877 9980 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9981 stats->tx_errors = old_stats->tx_errors +
9982 get_stat64(&hw_stats->tx_errors) +
9983 get_stat64(&hw_stats->tx_mac_errors) +
9984 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9985 get_stat64(&hw_stats->tx_discards);
9986
9987 stats->multicast = old_stats->multicast +
9988 get_stat64(&hw_stats->rx_mcast_packets);
9989 stats->collisions = old_stats->collisions +
9990 get_stat64(&hw_stats->tx_collisions);
9991
9992 stats->rx_length_errors = old_stats->rx_length_errors +
9993 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9994 get_stat64(&hw_stats->rx_undersize_packets);
9995
9996 stats->rx_over_errors = old_stats->rx_over_errors +
9997 get_stat64(&hw_stats->rxbds_empty);
9998 stats->rx_frame_errors = old_stats->rx_frame_errors +
9999 get_stat64(&hw_stats->rx_align_errors);
10000 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10001 get_stat64(&hw_stats->tx_discards);
10002 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10003 get_stat64(&hw_stats->tx_carrier_sense_errors);
10004
10005 stats->rx_crc_errors = old_stats->rx_crc_errors +
10006 calc_crc_errors(tp);
10007
4f63b877
JL
10008 stats->rx_missed_errors = old_stats->rx_missed_errors +
10009 get_stat64(&hw_stats->rx_discards);
10010
b0057c51 10011 stats->rx_dropped = tp->rx_dropped;
48855432 10012 stats->tx_dropped = tp->tx_dropped;
b0057c51 10013
1da177e4
LT
10014 return stats;
10015}
10016
10017static inline u32 calc_crc(unsigned char *buf, int len)
10018{
10019 u32 reg;
10020 u32 tmp;
10021 int j, k;
10022
10023 reg = 0xffffffff;
10024
10025 for (j = 0; j < len; j++) {
10026 reg ^= buf[j];
10027
10028 for (k = 0; k < 8; k++) {
10029 tmp = reg & 0x01;
10030
10031 reg >>= 1;
10032
859a5887 10033 if (tmp)
1da177e4 10034 reg ^= 0xedb88320;
1da177e4
LT
10035 }
10036 }
10037
10038 return ~reg;
10039}
10040
10041static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
10042{
10043 /* accept or reject all multicast frames */
10044 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
10045 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
10046 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10047 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10048}
10049
10050static void __tg3_set_rx_mode(struct net_device *dev)
10051{
10052 struct tg3 *tp = netdev_priv(dev);
10053 u32 rx_mode;
10054
10055 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10056 RX_MODE_KEEP_VLAN_TAG);
10057
bf933c80 10058#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
10059 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10060 * flag clear.
10061 */
63c3a66f 10062 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10063 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10064#endif
10065
10066 if (dev->flags & IFF_PROMISC) {
10067 /* Promiscuous mode. */
10068 rx_mode |= RX_MODE_PROMISC;
10069 } else if (dev->flags & IFF_ALLMULTI) {
10070 /* Accept all multicast. */
de6f31eb 10071 tg3_set_multi(tp, 1);
4cd24eaf 10072 } else if (netdev_mc_empty(dev)) {
1da177e4 10073 /* Reject all multicast. */
de6f31eb 10074 tg3_set_multi(tp, 0);
1da177e4
LT
10075 } else {
10076 /* Accept one or more multicast(s). */
22bedad3 10077 struct netdev_hw_addr *ha;
1da177e4
LT
10078 u32 mc_filter[4] = { 0, };
10079 u32 regidx;
10080 u32 bit;
10081 u32 crc;
10082
22bedad3
JP
10083 netdev_for_each_mc_addr(ha, dev) {
10084 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
10085 bit = ~crc & 0x7f;
10086 regidx = (bit & 0x60) >> 5;
10087 bit &= 0x1f;
10088 mc_filter[regidx] |= (1 << bit);
10089 }
10090
10091 tw32(MAC_HASH_REG_0, mc_filter[0]);
10092 tw32(MAC_HASH_REG_1, mc_filter[1]);
10093 tw32(MAC_HASH_REG_2, mc_filter[2]);
10094 tw32(MAC_HASH_REG_3, mc_filter[3]);
10095 }
10096
10097 if (rx_mode != tp->rx_mode) {
10098 tp->rx_mode = rx_mode;
10099 tw32_f(MAC_RX_MODE, rx_mode);
10100 udelay(10);
10101 }
10102}
10103
10104static void tg3_set_rx_mode(struct net_device *dev)
10105{
10106 struct tg3 *tp = netdev_priv(dev);
10107
e75f7c90
MC
10108 if (!netif_running(dev))
10109 return;
10110
f47c11ee 10111 tg3_full_lock(tp, 0);
1da177e4 10112 __tg3_set_rx_mode(dev);
f47c11ee 10113 tg3_full_unlock(tp);
1da177e4
LT
10114}
10115
1da177e4
LT
10116static int tg3_get_regs_len(struct net_device *dev)
10117{
97bd8e49 10118 return TG3_REG_BLK_SIZE;
1da177e4
LT
10119}
10120
10121static void tg3_get_regs(struct net_device *dev,
10122 struct ethtool_regs *regs, void *_p)
10123{
1da177e4 10124 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10125
10126 regs->version = 0;
10127
97bd8e49 10128 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10129
80096068 10130 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10131 return;
10132
f47c11ee 10133 tg3_full_lock(tp, 0);
1da177e4 10134
97bd8e49 10135 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10136
f47c11ee 10137 tg3_full_unlock(tp);
1da177e4
LT
10138}
10139
10140static int tg3_get_eeprom_len(struct net_device *dev)
10141{
10142 struct tg3 *tp = netdev_priv(dev);
10143
10144 return tp->nvram_size;
10145}
10146
1da177e4
LT
10147static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10148{
10149 struct tg3 *tp = netdev_priv(dev);
10150 int ret;
10151 u8 *pd;
b9fc7dc5 10152 u32 i, offset, len, b_offset, b_count;
a9dc529d 10153 __be32 val;
1da177e4 10154
63c3a66f 10155 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10156 return -EINVAL;
10157
80096068 10158 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10159 return -EAGAIN;
10160
1da177e4
LT
10161 offset = eeprom->offset;
10162 len = eeprom->len;
10163 eeprom->len = 0;
10164
10165 eeprom->magic = TG3_EEPROM_MAGIC;
10166
10167 if (offset & 3) {
10168 /* adjustments to start on required 4 byte boundary */
10169 b_offset = offset & 3;
10170 b_count = 4 - b_offset;
10171 if (b_count > len) {
10172 /* i.e. offset=1 len=2 */
10173 b_count = len;
10174 }
a9dc529d 10175 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10176 if (ret)
10177 return ret;
be98da6a 10178 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10179 len -= b_count;
10180 offset += b_count;
c6cdf436 10181 eeprom->len += b_count;
1da177e4
LT
10182 }
10183
25985edc 10184 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10185 pd = &data[eeprom->len];
10186 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10187 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10188 if (ret) {
10189 eeprom->len += i;
10190 return ret;
10191 }
1da177e4
LT
10192 memcpy(pd + i, &val, 4);
10193 }
10194 eeprom->len += i;
10195
10196 if (len & 3) {
10197 /* read last bytes not ending on 4 byte boundary */
10198 pd = &data[eeprom->len];
10199 b_count = len & 3;
10200 b_offset = offset + len - b_count;
a9dc529d 10201 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10202 if (ret)
10203 return ret;
b9fc7dc5 10204 memcpy(pd, &val, b_count);
1da177e4
LT
10205 eeprom->len += b_count;
10206 }
10207 return 0;
10208}
10209
6aa20a22 10210static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10211
10212static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10213{
10214 struct tg3 *tp = netdev_priv(dev);
10215 int ret;
b9fc7dc5 10216 u32 offset, len, b_offset, odd_len;
1da177e4 10217 u8 *buf;
a9dc529d 10218 __be32 start, end;
1da177e4 10219
80096068 10220 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10221 return -EAGAIN;
10222
63c3a66f 10223 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10224 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10225 return -EINVAL;
10226
10227 offset = eeprom->offset;
10228 len = eeprom->len;
10229
10230 if ((b_offset = (offset & 3))) {
10231 /* adjustments to start on required 4 byte boundary */
a9dc529d 10232 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10233 if (ret)
10234 return ret;
1da177e4
LT
10235 len += b_offset;
10236 offset &= ~3;
1c8594b4
MC
10237 if (len < 4)
10238 len = 4;
1da177e4
LT
10239 }
10240
10241 odd_len = 0;
1c8594b4 10242 if (len & 3) {
1da177e4
LT
10243 /* adjustments to end on required 4 byte boundary */
10244 odd_len = 1;
10245 len = (len + 3) & ~3;
a9dc529d 10246 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10247 if (ret)
10248 return ret;
1da177e4
LT
10249 }
10250
10251 buf = data;
10252 if (b_offset || odd_len) {
10253 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10254 if (!buf)
1da177e4
LT
10255 return -ENOMEM;
10256 if (b_offset)
10257 memcpy(buf, &start, 4);
10258 if (odd_len)
10259 memcpy(buf+len-4, &end, 4);
10260 memcpy(buf + b_offset, data, eeprom->len);
10261 }
10262
10263 ret = tg3_nvram_write_block(tp, offset, len, buf);
10264
10265 if (buf != data)
10266 kfree(buf);
10267
10268 return ret;
10269}
10270
10271static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10272{
b02fd9e3
MC
10273 struct tg3 *tp = netdev_priv(dev);
10274
63c3a66f 10275 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10276 struct phy_device *phydev;
f07e9af3 10277 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10278 return -EAGAIN;
3f0e3ad7
MC
10279 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10280 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10281 }
6aa20a22 10282
1da177e4
LT
10283 cmd->supported = (SUPPORTED_Autoneg);
10284
f07e9af3 10285 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10286 cmd->supported |= (SUPPORTED_1000baseT_Half |
10287 SUPPORTED_1000baseT_Full);
10288
f07e9af3 10289 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10290 cmd->supported |= (SUPPORTED_100baseT_Half |
10291 SUPPORTED_100baseT_Full |
10292 SUPPORTED_10baseT_Half |
10293 SUPPORTED_10baseT_Full |
3bebab59 10294 SUPPORTED_TP);
ef348144
KK
10295 cmd->port = PORT_TP;
10296 } else {
1da177e4 10297 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10298 cmd->port = PORT_FIBRE;
10299 }
6aa20a22 10300
1da177e4 10301 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10302 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10303 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10304 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10305 cmd->advertising |= ADVERTISED_Pause;
10306 } else {
10307 cmd->advertising |= ADVERTISED_Pause |
10308 ADVERTISED_Asym_Pause;
10309 }
10310 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10311 cmd->advertising |= ADVERTISED_Asym_Pause;
10312 }
10313 }
1da177e4 10314 if (netif_running(dev)) {
70739497 10315 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10316 cmd->duplex = tp->link_config.active_duplex;
e348c5e7
MC
10317 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10318 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10319 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10320 else
10321 cmd->eth_tp_mdix = ETH_TP_MDI;
10322 }
64c22182 10323 } else {
70739497 10324 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10325 cmd->duplex = DUPLEX_INVALID;
e348c5e7 10326 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10327 }
882e9793 10328 cmd->phy_address = tp->phy_addr;
7e5856bd 10329 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10330 cmd->autoneg = tp->link_config.autoneg;
10331 cmd->maxtxpkt = 0;
10332 cmd->maxrxpkt = 0;
10333 return 0;
10334}
6aa20a22 10335
1da177e4
LT
10336static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10337{
10338 struct tg3 *tp = netdev_priv(dev);
25db0338 10339 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10340
63c3a66f 10341 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10342 struct phy_device *phydev;
f07e9af3 10343 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10344 return -EAGAIN;
3f0e3ad7
MC
10345 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10346 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10347 }
10348
7e5856bd
MC
10349 if (cmd->autoneg != AUTONEG_ENABLE &&
10350 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10351 return -EINVAL;
7e5856bd
MC
10352
10353 if (cmd->autoneg == AUTONEG_DISABLE &&
10354 cmd->duplex != DUPLEX_FULL &&
10355 cmd->duplex != DUPLEX_HALF)
37ff238d 10356 return -EINVAL;
1da177e4 10357
7e5856bd
MC
10358 if (cmd->autoneg == AUTONEG_ENABLE) {
10359 u32 mask = ADVERTISED_Autoneg |
10360 ADVERTISED_Pause |
10361 ADVERTISED_Asym_Pause;
10362
f07e9af3 10363 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10364 mask |= ADVERTISED_1000baseT_Half |
10365 ADVERTISED_1000baseT_Full;
10366
f07e9af3 10367 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10368 mask |= ADVERTISED_100baseT_Half |
10369 ADVERTISED_100baseT_Full |
10370 ADVERTISED_10baseT_Half |
10371 ADVERTISED_10baseT_Full |
10372 ADVERTISED_TP;
10373 else
10374 mask |= ADVERTISED_FIBRE;
10375
10376 if (cmd->advertising & ~mask)
10377 return -EINVAL;
10378
10379 mask &= (ADVERTISED_1000baseT_Half |
10380 ADVERTISED_1000baseT_Full |
10381 ADVERTISED_100baseT_Half |
10382 ADVERTISED_100baseT_Full |
10383 ADVERTISED_10baseT_Half |
10384 ADVERTISED_10baseT_Full);
10385
10386 cmd->advertising &= mask;
10387 } else {
f07e9af3 10388 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10389 if (speed != SPEED_1000)
7e5856bd
MC
10390 return -EINVAL;
10391
10392 if (cmd->duplex != DUPLEX_FULL)
10393 return -EINVAL;
10394 } else {
25db0338
DD
10395 if (speed != SPEED_100 &&
10396 speed != SPEED_10)
7e5856bd
MC
10397 return -EINVAL;
10398 }
10399 }
10400
f47c11ee 10401 tg3_full_lock(tp, 0);
1da177e4
LT
10402
10403 tp->link_config.autoneg = cmd->autoneg;
10404 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10405 tp->link_config.advertising = (cmd->advertising |
10406 ADVERTISED_Autoneg);
1da177e4
LT
10407 tp->link_config.speed = SPEED_INVALID;
10408 tp->link_config.duplex = DUPLEX_INVALID;
10409 } else {
10410 tp->link_config.advertising = 0;
25db0338 10411 tp->link_config.speed = speed;
1da177e4 10412 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10413 }
6aa20a22 10414
24fcad6b
MC
10415 tp->link_config.orig_speed = tp->link_config.speed;
10416 tp->link_config.orig_duplex = tp->link_config.duplex;
10417 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10418
1da177e4
LT
10419 if (netif_running(dev))
10420 tg3_setup_phy(tp, 1);
10421
f47c11ee 10422 tg3_full_unlock(tp);
6aa20a22 10423
1da177e4
LT
10424 return 0;
10425}
6aa20a22 10426
1da177e4
LT
10427static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10428{
10429 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10430
68aad78c
RJ
10431 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10432 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10433 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10434 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10435}
6aa20a22 10436
1da177e4
LT
10437static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10438{
10439 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10440
63c3a66f 10441 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10442 wol->supported = WAKE_MAGIC;
10443 else
10444 wol->supported = 0;
1da177e4 10445 wol->wolopts = 0;
63c3a66f 10446 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10447 wol->wolopts = WAKE_MAGIC;
10448 memset(&wol->sopass, 0, sizeof(wol->sopass));
10449}
6aa20a22 10450
1da177e4
LT
10451static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10452{
10453 struct tg3 *tp = netdev_priv(dev);
12dac075 10454 struct device *dp = &tp->pdev->dev;
6aa20a22 10455
1da177e4
LT
10456 if (wol->wolopts & ~WAKE_MAGIC)
10457 return -EINVAL;
10458 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10459 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10460 return -EINVAL;
6aa20a22 10461
f2dc0d18
RW
10462 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10463
f47c11ee 10464 spin_lock_bh(&tp->lock);
f2dc0d18 10465 if (device_may_wakeup(dp))
63c3a66f 10466 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10467 else
63c3a66f 10468 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10469 spin_unlock_bh(&tp->lock);
6aa20a22 10470
1da177e4
LT
10471 return 0;
10472}
6aa20a22 10473
1da177e4
LT
10474static u32 tg3_get_msglevel(struct net_device *dev)
10475{
10476 struct tg3 *tp = netdev_priv(dev);
10477 return tp->msg_enable;
10478}
6aa20a22 10479
1da177e4
LT
10480static void tg3_set_msglevel(struct net_device *dev, u32 value)
10481{
10482 struct tg3 *tp = netdev_priv(dev);
10483 tp->msg_enable = value;
10484}
6aa20a22 10485
1da177e4
LT
10486static int tg3_nway_reset(struct net_device *dev)
10487{
10488 struct tg3 *tp = netdev_priv(dev);
1da177e4 10489 int r;
6aa20a22 10490
1da177e4
LT
10491 if (!netif_running(dev))
10492 return -EAGAIN;
10493
f07e9af3 10494 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10495 return -EINVAL;
10496
63c3a66f 10497 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10498 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10499 return -EAGAIN;
3f0e3ad7 10500 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10501 } else {
10502 u32 bmcr;
10503
10504 spin_lock_bh(&tp->lock);
10505 r = -EINVAL;
10506 tg3_readphy(tp, MII_BMCR, &bmcr);
10507 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10508 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10509 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10510 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10511 BMCR_ANENABLE);
10512 r = 0;
10513 }
10514 spin_unlock_bh(&tp->lock);
1da177e4 10515 }
6aa20a22 10516
1da177e4
LT
10517 return r;
10518}
6aa20a22 10519
1da177e4
LT
10520static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10521{
10522 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10523
2c49a44d 10524 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10525 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10526 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10527 else
10528 ering->rx_jumbo_max_pending = 0;
10529
10530 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10531
10532 ering->rx_pending = tp->rx_pending;
63c3a66f 10533 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10534 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10535 else
10536 ering->rx_jumbo_pending = 0;
10537
f3f3f27e 10538 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10539}
6aa20a22 10540
1da177e4
LT
10541static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10542{
10543 struct tg3 *tp = netdev_priv(dev);
646c9edd 10544 int i, irq_sync = 0, err = 0;
6aa20a22 10545
2c49a44d
MC
10546 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10547 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10548 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10549 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10550 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10551 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10552 return -EINVAL;
6aa20a22 10553
bbe832c0 10554 if (netif_running(dev)) {
b02fd9e3 10555 tg3_phy_stop(tp);
1da177e4 10556 tg3_netif_stop(tp);
bbe832c0
MC
10557 irq_sync = 1;
10558 }
1da177e4 10559
bbe832c0 10560 tg3_full_lock(tp, irq_sync);
6aa20a22 10561
1da177e4
LT
10562 tp->rx_pending = ering->rx_pending;
10563
63c3a66f 10564 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10565 tp->rx_pending > 63)
10566 tp->rx_pending = 63;
10567 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10568
6fd45cb8 10569 for (i = 0; i < tp->irq_max; i++)
646c9edd 10570 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10571
10572 if (netif_running(dev)) {
944d980e 10573 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10574 err = tg3_restart_hw(tp, 1);
10575 if (!err)
10576 tg3_netif_start(tp);
1da177e4
LT
10577 }
10578
f47c11ee 10579 tg3_full_unlock(tp);
6aa20a22 10580
b02fd9e3
MC
10581 if (irq_sync && !err)
10582 tg3_phy_start(tp);
10583
b9ec6c1b 10584 return err;
1da177e4 10585}
6aa20a22 10586
1da177e4
LT
10587static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10588{
10589 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10590
63c3a66f 10591 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10592
e18ce346 10593 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10594 epause->rx_pause = 1;
10595 else
10596 epause->rx_pause = 0;
10597
e18ce346 10598 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10599 epause->tx_pause = 1;
10600 else
10601 epause->tx_pause = 0;
1da177e4 10602}
6aa20a22 10603
1da177e4
LT
10604static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10605{
10606 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10607 int err = 0;
6aa20a22 10608
63c3a66f 10609 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10610 u32 newadv;
10611 struct phy_device *phydev;
1da177e4 10612
2712168f 10613 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10614
2712168f
MC
10615 if (!(phydev->supported & SUPPORTED_Pause) ||
10616 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10617 (epause->rx_pause != epause->tx_pause)))
2712168f 10618 return -EINVAL;
1da177e4 10619
2712168f
MC
10620 tp->link_config.flowctrl = 0;
10621 if (epause->rx_pause) {
10622 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10623
10624 if (epause->tx_pause) {
10625 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10626 newadv = ADVERTISED_Pause;
b02fd9e3 10627 } else
2712168f
MC
10628 newadv = ADVERTISED_Pause |
10629 ADVERTISED_Asym_Pause;
10630 } else if (epause->tx_pause) {
10631 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10632 newadv = ADVERTISED_Asym_Pause;
10633 } else
10634 newadv = 0;
10635
10636 if (epause->autoneg)
63c3a66f 10637 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10638 else
63c3a66f 10639 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10640
f07e9af3 10641 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10642 u32 oldadv = phydev->advertising &
10643 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10644 if (oldadv != newadv) {
10645 phydev->advertising &=
10646 ~(ADVERTISED_Pause |
10647 ADVERTISED_Asym_Pause);
10648 phydev->advertising |= newadv;
10649 if (phydev->autoneg) {
10650 /*
10651 * Always renegotiate the link to
10652 * inform our link partner of our
10653 * flow control settings, even if the
10654 * flow control is forced. Let
10655 * tg3_adjust_link() do the final
10656 * flow control setup.
10657 */
10658 return phy_start_aneg(phydev);
b02fd9e3 10659 }
b02fd9e3 10660 }
b02fd9e3 10661
2712168f 10662 if (!epause->autoneg)
b02fd9e3 10663 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10664 } else {
10665 tp->link_config.orig_advertising &=
10666 ~(ADVERTISED_Pause |
10667 ADVERTISED_Asym_Pause);
10668 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10669 }
10670 } else {
10671 int irq_sync = 0;
10672
10673 if (netif_running(dev)) {
10674 tg3_netif_stop(tp);
10675 irq_sync = 1;
10676 }
10677
10678 tg3_full_lock(tp, irq_sync);
10679
10680 if (epause->autoneg)
63c3a66f 10681 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10682 else
63c3a66f 10683 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10684 if (epause->rx_pause)
e18ce346 10685 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10686 else
e18ce346 10687 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10688 if (epause->tx_pause)
e18ce346 10689 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10690 else
e18ce346 10691 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10692
10693 if (netif_running(dev)) {
10694 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10695 err = tg3_restart_hw(tp, 1);
10696 if (!err)
10697 tg3_netif_start(tp);
10698 }
10699
10700 tg3_full_unlock(tp);
10701 }
6aa20a22 10702
b9ec6c1b 10703 return err;
1da177e4 10704}
6aa20a22 10705
de6f31eb 10706static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10707{
b9f2c044
JG
10708 switch (sset) {
10709 case ETH_SS_TEST:
10710 return TG3_NUM_TEST;
10711 case ETH_SS_STATS:
10712 return TG3_NUM_STATS;
10713 default:
10714 return -EOPNOTSUPP;
10715 }
4cafd3f5
MC
10716}
10717
de6f31eb 10718static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10719{
10720 switch (stringset) {
10721 case ETH_SS_STATS:
10722 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10723 break;
4cafd3f5
MC
10724 case ETH_SS_TEST:
10725 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10726 break;
1da177e4
LT
10727 default:
10728 WARN_ON(1); /* we need a WARN() */
10729 break;
10730 }
10731}
10732
81b8709c 10733static int tg3_set_phys_id(struct net_device *dev,
10734 enum ethtool_phys_id_state state)
4009a93d
MC
10735{
10736 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10737
10738 if (!netif_running(tp->dev))
10739 return -EAGAIN;
10740
81b8709c 10741 switch (state) {
10742 case ETHTOOL_ID_ACTIVE:
fce55922 10743 return 1; /* cycle on/off once per second */
4009a93d 10744
81b8709c 10745 case ETHTOOL_ID_ON:
10746 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10747 LED_CTRL_1000MBPS_ON |
10748 LED_CTRL_100MBPS_ON |
10749 LED_CTRL_10MBPS_ON |
10750 LED_CTRL_TRAFFIC_OVERRIDE |
10751 LED_CTRL_TRAFFIC_BLINK |
10752 LED_CTRL_TRAFFIC_LED);
10753 break;
6aa20a22 10754
81b8709c 10755 case ETHTOOL_ID_OFF:
10756 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10757 LED_CTRL_TRAFFIC_OVERRIDE);
10758 break;
4009a93d 10759
81b8709c 10760 case ETHTOOL_ID_INACTIVE:
10761 tw32(MAC_LED_CTRL, tp->led_ctrl);
10762 break;
4009a93d 10763 }
81b8709c 10764
4009a93d
MC
10765 return 0;
10766}
10767
de6f31eb 10768static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10769 struct ethtool_stats *estats, u64 *tmp_stats)
10770{
10771 struct tg3 *tp = netdev_priv(dev);
0e6c9da3
MC
10772
10773 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
1da177e4
LT
10774}
10775
535a490e 10776static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
10777{
10778 int i;
10779 __be32 *buf;
10780 u32 offset = 0, len = 0;
10781 u32 magic, val;
10782
63c3a66f 10783 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10784 return NULL;
10785
10786 if (magic == TG3_EEPROM_MAGIC) {
10787 for (offset = TG3_NVM_DIR_START;
10788 offset < TG3_NVM_DIR_END;
10789 offset += TG3_NVM_DIRENT_SIZE) {
10790 if (tg3_nvram_read(tp, offset, &val))
10791 return NULL;
10792
10793 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10794 TG3_NVM_DIRTYPE_EXTVPD)
10795 break;
10796 }
10797
10798 if (offset != TG3_NVM_DIR_END) {
10799 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10800 if (tg3_nvram_read(tp, offset + 4, &offset))
10801 return NULL;
10802
10803 offset = tg3_nvram_logical_addr(tp, offset);
10804 }
10805 }
10806
10807 if (!offset || !len) {
10808 offset = TG3_NVM_VPD_OFF;
10809 len = TG3_NVM_VPD_LEN;
10810 }
10811
10812 buf = kmalloc(len, GFP_KERNEL);
10813 if (buf == NULL)
10814 return NULL;
10815
10816 if (magic == TG3_EEPROM_MAGIC) {
10817 for (i = 0; i < len; i += 4) {
10818 /* The data is in little-endian format in NVRAM.
10819 * Use the big-endian read routines to preserve
10820 * the byte order as it exists in NVRAM.
10821 */
10822 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10823 goto error;
10824 }
10825 } else {
10826 u8 *ptr;
10827 ssize_t cnt;
10828 unsigned int pos = 0;
10829
10830 ptr = (u8 *)&buf[0];
10831 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10832 cnt = pci_read_vpd(tp->pdev, pos,
10833 len - pos, ptr);
10834 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10835 cnt = 0;
10836 else if (cnt < 0)
10837 goto error;
10838 }
10839 if (pos != len)
10840 goto error;
10841 }
10842
535a490e
MC
10843 *vpdlen = len;
10844
c3e94500
MC
10845 return buf;
10846
10847error:
10848 kfree(buf);
10849 return NULL;
10850}
10851
566f86ad 10852#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10853#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10854#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10855#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10856#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10857#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 10858#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
10859#define NVRAM_SELFBOOT_HW_SIZE 0x20
10860#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10861
10862static int tg3_test_nvram(struct tg3 *tp)
10863{
535a490e 10864 u32 csum, magic, len;
a9dc529d 10865 __be32 *buf;
ab0049b4 10866 int i, j, k, err = 0, size;
566f86ad 10867
63c3a66f 10868 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10869 return 0;
10870
e4f34110 10871 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10872 return -EIO;
10873
1b27777a
MC
10874 if (magic == TG3_EEPROM_MAGIC)
10875 size = NVRAM_TEST_SIZE;
b16250e3 10876 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10877 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10878 TG3_EEPROM_SB_FORMAT_1) {
10879 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10880 case TG3_EEPROM_SB_REVISION_0:
10881 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10882 break;
10883 case TG3_EEPROM_SB_REVISION_2:
10884 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10885 break;
10886 case TG3_EEPROM_SB_REVISION_3:
10887 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10888 break;
727a6d9f
MC
10889 case TG3_EEPROM_SB_REVISION_4:
10890 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10891 break;
10892 case TG3_EEPROM_SB_REVISION_5:
10893 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10894 break;
10895 case TG3_EEPROM_SB_REVISION_6:
10896 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10897 break;
a5767dec 10898 default:
727a6d9f 10899 return -EIO;
a5767dec
MC
10900 }
10901 } else
1b27777a 10902 return 0;
b16250e3
MC
10903 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10904 size = NVRAM_SELFBOOT_HW_SIZE;
10905 else
1b27777a
MC
10906 return -EIO;
10907
10908 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10909 if (buf == NULL)
10910 return -ENOMEM;
10911
1b27777a
MC
10912 err = -EIO;
10913 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10914 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10915 if (err)
566f86ad 10916 break;
566f86ad 10917 }
1b27777a 10918 if (i < size)
566f86ad
MC
10919 goto out;
10920
1b27777a 10921 /* Selfboot format */
a9dc529d 10922 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10923 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10924 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10925 u8 *buf8 = (u8 *) buf, csum8 = 0;
10926
b9fc7dc5 10927 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10928 TG3_EEPROM_SB_REVISION_2) {
10929 /* For rev 2, the csum doesn't include the MBA. */
10930 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10931 csum8 += buf8[i];
10932 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10933 csum8 += buf8[i];
10934 } else {
10935 for (i = 0; i < size; i++)
10936 csum8 += buf8[i];
10937 }
1b27777a 10938
ad96b485
AB
10939 if (csum8 == 0) {
10940 err = 0;
10941 goto out;
10942 }
10943
10944 err = -EIO;
10945 goto out;
1b27777a 10946 }
566f86ad 10947
b9fc7dc5 10948 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10949 TG3_EEPROM_MAGIC_HW) {
10950 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10951 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10952 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10953
10954 /* Separate the parity bits and the data bytes. */
10955 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10956 if ((i == 0) || (i == 8)) {
10957 int l;
10958 u8 msk;
10959
10960 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10961 parity[k++] = buf8[i] & msk;
10962 i++;
859a5887 10963 } else if (i == 16) {
b16250e3
MC
10964 int l;
10965 u8 msk;
10966
10967 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10968 parity[k++] = buf8[i] & msk;
10969 i++;
10970
10971 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10972 parity[k++] = buf8[i] & msk;
10973 i++;
10974 }
10975 data[j++] = buf8[i];
10976 }
10977
10978 err = -EIO;
10979 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10980 u8 hw8 = hweight8(data[i]);
10981
10982 if ((hw8 & 0x1) && parity[i])
10983 goto out;
10984 else if (!(hw8 & 0x1) && !parity[i])
10985 goto out;
10986 }
10987 err = 0;
10988 goto out;
10989 }
10990
01c3a392
MC
10991 err = -EIO;
10992
566f86ad
MC
10993 /* Bootstrap checksum at offset 0x10 */
10994 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10995 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10996 goto out;
10997
10998 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10999 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 11000 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 11001 goto out;
566f86ad 11002
c3e94500
MC
11003 kfree(buf);
11004
535a490e 11005 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
11006 if (!buf)
11007 return -ENOMEM;
d4894f3e 11008
535a490e 11009 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11010 if (i > 0) {
11011 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11012 if (j < 0)
11013 goto out;
11014
535a490e 11015 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11016 goto out;
11017
11018 i += PCI_VPD_LRDT_TAG_SIZE;
11019 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11020 PCI_VPD_RO_KEYWORD_CHKSUM);
11021 if (j > 0) {
11022 u8 csum8 = 0;
11023
11024 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11025
11026 for (i = 0; i <= j; i++)
11027 csum8 += ((u8 *)buf)[i];
11028
11029 if (csum8)
11030 goto out;
11031 }
11032 }
11033
566f86ad
MC
11034 err = 0;
11035
11036out:
11037 kfree(buf);
11038 return err;
11039}
11040
ca43007a
MC
11041#define TG3_SERDES_TIMEOUT_SEC 2
11042#define TG3_COPPER_TIMEOUT_SEC 6
11043
11044static int tg3_test_link(struct tg3 *tp)
11045{
11046 int i, max;
11047
11048 if (!netif_running(tp->dev))
11049 return -ENODEV;
11050
f07e9af3 11051 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11052 max = TG3_SERDES_TIMEOUT_SEC;
11053 else
11054 max = TG3_COPPER_TIMEOUT_SEC;
11055
11056 for (i = 0; i < max; i++) {
11057 if (netif_carrier_ok(tp->dev))
11058 return 0;
11059
11060 if (msleep_interruptible(1000))
11061 break;
11062 }
11063
11064 return -EIO;
11065}
11066
a71116d1 11067/* Only test the commonly used registers */
30ca3e37 11068static int tg3_test_registers(struct tg3 *tp)
a71116d1 11069{
b16250e3 11070 int i, is_5705, is_5750;
a71116d1
MC
11071 u32 offset, read_mask, write_mask, val, save_val, read_val;
11072 static struct {
11073 u16 offset;
11074 u16 flags;
11075#define TG3_FL_5705 0x1
11076#define TG3_FL_NOT_5705 0x2
11077#define TG3_FL_NOT_5788 0x4
b16250e3 11078#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11079 u32 read_mask;
11080 u32 write_mask;
11081 } reg_tbl[] = {
11082 /* MAC Control Registers */
11083 { MAC_MODE, TG3_FL_NOT_5705,
11084 0x00000000, 0x00ef6f8c },
11085 { MAC_MODE, TG3_FL_5705,
11086 0x00000000, 0x01ef6b8c },
11087 { MAC_STATUS, TG3_FL_NOT_5705,
11088 0x03800107, 0x00000000 },
11089 { MAC_STATUS, TG3_FL_5705,
11090 0x03800100, 0x00000000 },
11091 { MAC_ADDR_0_HIGH, 0x0000,
11092 0x00000000, 0x0000ffff },
11093 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11094 0x00000000, 0xffffffff },
a71116d1
MC
11095 { MAC_RX_MTU_SIZE, 0x0000,
11096 0x00000000, 0x0000ffff },
11097 { MAC_TX_MODE, 0x0000,
11098 0x00000000, 0x00000070 },
11099 { MAC_TX_LENGTHS, 0x0000,
11100 0x00000000, 0x00003fff },
11101 { MAC_RX_MODE, TG3_FL_NOT_5705,
11102 0x00000000, 0x000007fc },
11103 { MAC_RX_MODE, TG3_FL_5705,
11104 0x00000000, 0x000007dc },
11105 { MAC_HASH_REG_0, 0x0000,
11106 0x00000000, 0xffffffff },
11107 { MAC_HASH_REG_1, 0x0000,
11108 0x00000000, 0xffffffff },
11109 { MAC_HASH_REG_2, 0x0000,
11110 0x00000000, 0xffffffff },
11111 { MAC_HASH_REG_3, 0x0000,
11112 0x00000000, 0xffffffff },
11113
11114 /* Receive Data and Receive BD Initiator Control Registers. */
11115 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11116 0x00000000, 0xffffffff },
11117 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11118 0x00000000, 0xffffffff },
11119 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11120 0x00000000, 0x00000003 },
11121 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11122 0x00000000, 0xffffffff },
11123 { RCVDBDI_STD_BD+0, 0x0000,
11124 0x00000000, 0xffffffff },
11125 { RCVDBDI_STD_BD+4, 0x0000,
11126 0x00000000, 0xffffffff },
11127 { RCVDBDI_STD_BD+8, 0x0000,
11128 0x00000000, 0xffff0002 },
11129 { RCVDBDI_STD_BD+0xc, 0x0000,
11130 0x00000000, 0xffffffff },
6aa20a22 11131
a71116d1
MC
11132 /* Receive BD Initiator Control Registers. */
11133 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11134 0x00000000, 0xffffffff },
11135 { RCVBDI_STD_THRESH, TG3_FL_5705,
11136 0x00000000, 0x000003ff },
11137 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11138 0x00000000, 0xffffffff },
6aa20a22 11139
a71116d1
MC
11140 /* Host Coalescing Control Registers. */
11141 { HOSTCC_MODE, TG3_FL_NOT_5705,
11142 0x00000000, 0x00000004 },
11143 { HOSTCC_MODE, TG3_FL_5705,
11144 0x00000000, 0x000000f6 },
11145 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11146 0x00000000, 0xffffffff },
11147 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11148 0x00000000, 0x000003ff },
11149 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11150 0x00000000, 0xffffffff },
11151 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11152 0x00000000, 0x000003ff },
11153 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11154 0x00000000, 0xffffffff },
11155 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11156 0x00000000, 0x000000ff },
11157 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11158 0x00000000, 0xffffffff },
11159 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11160 0x00000000, 0x000000ff },
11161 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11162 0x00000000, 0xffffffff },
11163 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11164 0x00000000, 0xffffffff },
11165 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11166 0x00000000, 0xffffffff },
11167 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11168 0x00000000, 0x000000ff },
11169 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11170 0x00000000, 0xffffffff },
11171 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11172 0x00000000, 0x000000ff },
11173 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11174 0x00000000, 0xffffffff },
11175 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11176 0x00000000, 0xffffffff },
11177 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11178 0x00000000, 0xffffffff },
11179 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11180 0x00000000, 0xffffffff },
11181 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11182 0x00000000, 0xffffffff },
11183 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11184 0xffffffff, 0x00000000 },
11185 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11186 0xffffffff, 0x00000000 },
11187
11188 /* Buffer Manager Control Registers. */
b16250e3 11189 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11190 0x00000000, 0x007fff80 },
b16250e3 11191 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11192 0x00000000, 0x007fffff },
11193 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11194 0x00000000, 0x0000003f },
11195 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11196 0x00000000, 0x000001ff },
11197 { BUFMGR_MB_HIGH_WATER, 0x0000,
11198 0x00000000, 0x000001ff },
11199 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11200 0xffffffff, 0x00000000 },
11201 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11202 0xffffffff, 0x00000000 },
6aa20a22 11203
a71116d1
MC
11204 /* Mailbox Registers */
11205 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11206 0x00000000, 0x000001ff },
11207 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11208 0x00000000, 0x000001ff },
11209 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11210 0x00000000, 0x000007ff },
11211 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11212 0x00000000, 0x000001ff },
11213
11214 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11215 };
11216
b16250e3 11217 is_5705 = is_5750 = 0;
63c3a66f 11218 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11219 is_5705 = 1;
63c3a66f 11220 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11221 is_5750 = 1;
11222 }
a71116d1
MC
11223
11224 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11225 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11226 continue;
11227
11228 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11229 continue;
11230
63c3a66f 11231 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11232 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11233 continue;
11234
b16250e3
MC
11235 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11236 continue;
11237
a71116d1
MC
11238 offset = (u32) reg_tbl[i].offset;
11239 read_mask = reg_tbl[i].read_mask;
11240 write_mask = reg_tbl[i].write_mask;
11241
11242 /* Save the original register content */
11243 save_val = tr32(offset);
11244
11245 /* Determine the read-only value. */
11246 read_val = save_val & read_mask;
11247
11248 /* Write zero to the register, then make sure the read-only bits
11249 * are not changed and the read/write bits are all zeros.
11250 */
11251 tw32(offset, 0);
11252
11253 val = tr32(offset);
11254
11255 /* Test the read-only and read/write bits. */
11256 if (((val & read_mask) != read_val) || (val & write_mask))
11257 goto out;
11258
11259 /* Write ones to all the bits defined by RdMask and WrMask, then
11260 * make sure the read-only bits are not changed and the
11261 * read/write bits are all ones.
11262 */
11263 tw32(offset, read_mask | write_mask);
11264
11265 val = tr32(offset);
11266
11267 /* Test the read-only bits. */
11268 if ((val & read_mask) != read_val)
11269 goto out;
11270
11271 /* Test the read/write bits. */
11272 if ((val & write_mask) != write_mask)
11273 goto out;
11274
11275 tw32(offset, save_val);
11276 }
11277
11278 return 0;
11279
11280out:
9f88f29f 11281 if (netif_msg_hw(tp))
2445e461
MC
11282 netdev_err(tp->dev,
11283 "Register test failed at offset %x\n", offset);
a71116d1
MC
11284 tw32(offset, save_val);
11285 return -EIO;
11286}
11287
7942e1db
MC
11288static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11289{
f71e1309 11290 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11291 int i;
11292 u32 j;
11293
e9edda69 11294 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11295 for (j = 0; j < len; j += 4) {
11296 u32 val;
11297
11298 tg3_write_mem(tp, offset + j, test_pattern[i]);
11299 tg3_read_mem(tp, offset + j, &val);
11300 if (val != test_pattern[i])
11301 return -EIO;
11302 }
11303 }
11304 return 0;
11305}
11306
11307static int tg3_test_memory(struct tg3 *tp)
11308{
11309 static struct mem_entry {
11310 u32 offset;
11311 u32 len;
11312 } mem_tbl_570x[] = {
38690194 11313 { 0x00000000, 0x00b50},
7942e1db
MC
11314 { 0x00002000, 0x1c000},
11315 { 0xffffffff, 0x00000}
11316 }, mem_tbl_5705[] = {
11317 { 0x00000100, 0x0000c},
11318 { 0x00000200, 0x00008},
7942e1db
MC
11319 { 0x00004000, 0x00800},
11320 { 0x00006000, 0x01000},
11321 { 0x00008000, 0x02000},
11322 { 0x00010000, 0x0e000},
11323 { 0xffffffff, 0x00000}
79f4d13a
MC
11324 }, mem_tbl_5755[] = {
11325 { 0x00000200, 0x00008},
11326 { 0x00004000, 0x00800},
11327 { 0x00006000, 0x00800},
11328 { 0x00008000, 0x02000},
11329 { 0x00010000, 0x0c000},
11330 { 0xffffffff, 0x00000}
b16250e3
MC
11331 }, mem_tbl_5906[] = {
11332 { 0x00000200, 0x00008},
11333 { 0x00004000, 0x00400},
11334 { 0x00006000, 0x00400},
11335 { 0x00008000, 0x01000},
11336 { 0x00010000, 0x01000},
11337 { 0xffffffff, 0x00000}
8b5a6c42
MC
11338 }, mem_tbl_5717[] = {
11339 { 0x00000200, 0x00008},
11340 { 0x00010000, 0x0a000},
11341 { 0x00020000, 0x13c00},
11342 { 0xffffffff, 0x00000}
11343 }, mem_tbl_57765[] = {
11344 { 0x00000200, 0x00008},
11345 { 0x00004000, 0x00800},
11346 { 0x00006000, 0x09800},
11347 { 0x00010000, 0x0a000},
11348 { 0xffffffff, 0x00000}
7942e1db
MC
11349 };
11350 struct mem_entry *mem_tbl;
11351 int err = 0;
11352 int i;
11353
63c3a66f 11354 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
11355 mem_tbl = mem_tbl_5717;
11356 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11357 mem_tbl = mem_tbl_57765;
63c3a66f 11358 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11359 mem_tbl = mem_tbl_5755;
11360 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11361 mem_tbl = mem_tbl_5906;
63c3a66f 11362 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11363 mem_tbl = mem_tbl_5705;
11364 else
7942e1db
MC
11365 mem_tbl = mem_tbl_570x;
11366
11367 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11368 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11369 if (err)
7942e1db
MC
11370 break;
11371 }
6aa20a22 11372
7942e1db
MC
11373 return err;
11374}
11375
bb158d69
MC
11376#define TG3_TSO_MSS 500
11377
11378#define TG3_TSO_IP_HDR_LEN 20
11379#define TG3_TSO_TCP_HDR_LEN 20
11380#define TG3_TSO_TCP_OPT_LEN 12
11381
11382static const u8 tg3_tso_header[] = {
113830x08, 0x00,
113840x45, 0x00, 0x00, 0x00,
113850x00, 0x00, 0x40, 0x00,
113860x40, 0x06, 0x00, 0x00,
113870x0a, 0x00, 0x00, 0x01,
113880x0a, 0x00, 0x00, 0x02,
113890x0d, 0x00, 0xe0, 0x00,
113900x00, 0x00, 0x01, 0x00,
113910x00, 0x00, 0x02, 0x00,
113920x80, 0x10, 0x10, 0x00,
113930x14, 0x09, 0x00, 0x00,
113940x01, 0x01, 0x08, 0x0a,
113950x11, 0x11, 0x11, 0x11,
113960x11, 0x11, 0x11, 0x11,
11397};
9f40dead 11398
28a45957 11399static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11400{
5e5a7f37 11401 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11402 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11403 u32 budget;
9205fd9c
ED
11404 struct sk_buff *skb;
11405 u8 *tx_data, *rx_data;
c76949a6
MC
11406 dma_addr_t map;
11407 int num_pkts, tx_len, rx_len, i, err;
11408 struct tg3_rx_buffer_desc *desc;
898a56f8 11409 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11410 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11411
c8873405
MC
11412 tnapi = &tp->napi[0];
11413 rnapi = &tp->napi[0];
0c1d0e2b 11414 if (tp->irq_cnt > 1) {
63c3a66f 11415 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11416 rnapi = &tp->napi[1];
63c3a66f 11417 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11418 tnapi = &tp->napi[1];
0c1d0e2b 11419 }
fd2ce37f 11420 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11421
c76949a6
MC
11422 err = -EIO;
11423
4852a861 11424 tx_len = pktsz;
a20e9c62 11425 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11426 if (!skb)
11427 return -ENOMEM;
11428
c76949a6
MC
11429 tx_data = skb_put(skb, tx_len);
11430 memcpy(tx_data, tp->dev->dev_addr, 6);
11431 memset(tx_data + 6, 0x0, 8);
11432
4852a861 11433 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11434
28a45957 11435 if (tso_loopback) {
bb158d69
MC
11436 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11437
11438 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11439 TG3_TSO_TCP_OPT_LEN;
11440
11441 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11442 sizeof(tg3_tso_header));
11443 mss = TG3_TSO_MSS;
11444
11445 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11446 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11447
11448 /* Set the total length field in the IP header */
11449 iph->tot_len = htons((u16)(mss + hdr_len));
11450
11451 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11452 TXD_FLAG_CPU_POST_DMA);
11453
63c3a66f
JP
11454 if (tg3_flag(tp, HW_TSO_1) ||
11455 tg3_flag(tp, HW_TSO_2) ||
11456 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11457 struct tcphdr *th;
11458 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11459 th = (struct tcphdr *)&tx_data[val];
11460 th->check = 0;
11461 } else
11462 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11463
63c3a66f 11464 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11465 mss |= (hdr_len & 0xc) << 12;
11466 if (hdr_len & 0x10)
11467 base_flags |= 0x00000010;
11468 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11469 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11470 mss |= hdr_len << 9;
63c3a66f 11471 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11472 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11473 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11474 } else {
11475 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11476 }
11477
11478 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11479 } else {
11480 num_pkts = 1;
11481 data_off = ETH_HLEN;
11482 }
11483
11484 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11485 tx_data[i] = (u8) (i & 0xff);
11486
f4188d8a
AD
11487 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11488 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11489 dev_kfree_skb(skb);
11490 return -EIO;
11491 }
c76949a6 11492
0d681b27
MC
11493 val = tnapi->tx_prod;
11494 tnapi->tx_buffers[val].skb = skb;
11495 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11496
c76949a6 11497 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11498 rnapi->coal_now);
c76949a6
MC
11499
11500 udelay(10);
11501
898a56f8 11502 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11503
84b67b27
MC
11504 budget = tg3_tx_avail(tnapi);
11505 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11506 base_flags | TXD_FLAG_END, mss, 0)) {
11507 tnapi->tx_buffers[val].skb = NULL;
11508 dev_kfree_skb(skb);
11509 return -EIO;
11510 }
c76949a6 11511
f3f3f27e 11512 tnapi->tx_prod++;
c76949a6 11513
f3f3f27e
MC
11514 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11515 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11516
11517 udelay(10);
11518
303fc921
MC
11519 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11520 for (i = 0; i < 35; i++) {
c76949a6 11521 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11522 coal_now);
c76949a6
MC
11523
11524 udelay(10);
11525
898a56f8
MC
11526 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11527 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11528 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11529 (rx_idx == (rx_start_idx + num_pkts)))
11530 break;
11531 }
11532
ba1142e4 11533 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11534 dev_kfree_skb(skb);
11535
f3f3f27e 11536 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11537 goto out;
11538
11539 if (rx_idx != rx_start_idx + num_pkts)
11540 goto out;
11541
bb158d69
MC
11542 val = data_off;
11543 while (rx_idx != rx_start_idx) {
11544 desc = &rnapi->rx_rcb[rx_start_idx++];
11545 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11546 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11547
bb158d69
MC
11548 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11549 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11550 goto out;
c76949a6 11551
bb158d69
MC
11552 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11553 - ETH_FCS_LEN;
c76949a6 11554
28a45957 11555 if (!tso_loopback) {
bb158d69
MC
11556 if (rx_len != tx_len)
11557 goto out;
4852a861 11558
bb158d69
MC
11559 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11560 if (opaque_key != RXD_OPAQUE_RING_STD)
11561 goto out;
11562 } else {
11563 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11564 goto out;
11565 }
11566 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11567 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11568 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11569 goto out;
bb158d69 11570 }
4852a861 11571
bb158d69 11572 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11573 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11574 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11575 mapping);
11576 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11577 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11578 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11579 mapping);
11580 } else
11581 goto out;
c76949a6 11582
bb158d69
MC
11583 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11584 PCI_DMA_FROMDEVICE);
c76949a6 11585
9205fd9c 11586 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11587 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11588 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11589 goto out;
11590 }
c76949a6 11591 }
bb158d69 11592
c76949a6 11593 err = 0;
6aa20a22 11594
9205fd9c 11595 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11596out:
11597 return err;
11598}
11599
00c266b7
MC
11600#define TG3_STD_LOOPBACK_FAILED 1
11601#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11602#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11603#define TG3_LOOPBACK_FAILED \
11604 (TG3_STD_LOOPBACK_FAILED | \
11605 TG3_JMB_LOOPBACK_FAILED | \
11606 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11607
941ec90f 11608static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11609{
28a45957 11610 int err = -EIO;
2215e24c 11611 u32 eee_cap;
9f40dead 11612
ab789046
MC
11613 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11614 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11615
28a45957
MC
11616 if (!netif_running(tp->dev)) {
11617 data[0] = TG3_LOOPBACK_FAILED;
11618 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11619 if (do_extlpbk)
11620 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11621 goto done;
11622 }
11623
b9ec6c1b 11624 err = tg3_reset_hw(tp, 1);
ab789046 11625 if (err) {
28a45957
MC
11626 data[0] = TG3_LOOPBACK_FAILED;
11627 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11628 if (do_extlpbk)
11629 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11630 goto done;
11631 }
9f40dead 11632
63c3a66f 11633 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11634 int i;
11635
11636 /* Reroute all rx packets to the 1st queue */
11637 for (i = MAC_RSS_INDIR_TBL_0;
11638 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11639 tw32(i, 0x0);
11640 }
11641
6e01b20b
MC
11642 /* HW errata - mac loopback fails in some cases on 5780.
11643 * Normal traffic and PHY loopback are not affected by
11644 * errata. Also, the MAC loopback test is deprecated for
11645 * all newer ASIC revisions.
11646 */
11647 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11648 !tg3_flag(tp, CPMU_PRESENT)) {
11649 tg3_mac_loopback(tp, true);
9936bcf6 11650
28a45957
MC
11651 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11652 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11653
11654 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11655 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11656 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11657
11658 tg3_mac_loopback(tp, false);
11659 }
4852a861 11660
f07e9af3 11661 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11662 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11663 int i;
11664
941ec90f 11665 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11666
11667 /* Wait for link */
11668 for (i = 0; i < 100; i++) {
11669 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11670 break;
11671 mdelay(1);
11672 }
11673
28a45957
MC
11674 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11675 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11676 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11677 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11678 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11679 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11680 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11681 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11682
941ec90f
MC
11683 if (do_extlpbk) {
11684 tg3_phy_lpbk_set(tp, 0, true);
11685
11686 /* All link indications report up, but the hardware
11687 * isn't really ready for about 20 msec. Double it
11688 * to be sure.
11689 */
11690 mdelay(40);
11691
11692 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11693 data[2] |= TG3_STD_LOOPBACK_FAILED;
11694 if (tg3_flag(tp, TSO_CAPABLE) &&
11695 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11696 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11697 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11698 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11699 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11700 }
11701
5e5a7f37
MC
11702 /* Re-enable gphy autopowerdown. */
11703 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11704 tg3_phy_toggle_apd(tp, true);
11705 }
6833c043 11706
941ec90f 11707 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11708
ab789046
MC
11709done:
11710 tp->phy_flags |= eee_cap;
11711
9f40dead
MC
11712 return err;
11713}
11714
4cafd3f5
MC
11715static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11716 u64 *data)
11717{
566f86ad 11718 struct tg3 *tp = netdev_priv(dev);
941ec90f 11719 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11720
bed9829f
MC
11721 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11722 tg3_power_up(tp)) {
11723 etest->flags |= ETH_TEST_FL_FAILED;
11724 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11725 return;
11726 }
bc1c7567 11727
566f86ad
MC
11728 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11729
11730 if (tg3_test_nvram(tp) != 0) {
11731 etest->flags |= ETH_TEST_FL_FAILED;
11732 data[0] = 1;
11733 }
941ec90f 11734 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11735 etest->flags |= ETH_TEST_FL_FAILED;
11736 data[1] = 1;
11737 }
a71116d1 11738 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11739 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11740
11741 if (netif_running(dev)) {
b02fd9e3 11742 tg3_phy_stop(tp);
a71116d1 11743 tg3_netif_stop(tp);
bbe832c0
MC
11744 irq_sync = 1;
11745 }
a71116d1 11746
bbe832c0 11747 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11748
11749 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11750 err = tg3_nvram_lock(tp);
a71116d1 11751 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11752 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11753 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11754 if (!err)
11755 tg3_nvram_unlock(tp);
a71116d1 11756
f07e9af3 11757 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11758 tg3_phy_reset(tp);
11759
a71116d1
MC
11760 if (tg3_test_registers(tp) != 0) {
11761 etest->flags |= ETH_TEST_FL_FAILED;
11762 data[2] = 1;
11763 }
28a45957 11764
7942e1db
MC
11765 if (tg3_test_memory(tp) != 0) {
11766 etest->flags |= ETH_TEST_FL_FAILED;
11767 data[3] = 1;
11768 }
28a45957 11769
941ec90f
MC
11770 if (doextlpbk)
11771 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11772
11773 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 11774 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11775
f47c11ee
DM
11776 tg3_full_unlock(tp);
11777
d4bc3927
MC
11778 if (tg3_test_interrupt(tp) != 0) {
11779 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 11780 data[7] = 1;
d4bc3927 11781 }
f47c11ee
DM
11782
11783 tg3_full_lock(tp, 0);
d4bc3927 11784
a71116d1
MC
11785 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11786 if (netif_running(dev)) {
63c3a66f 11787 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11788 err2 = tg3_restart_hw(tp, 1);
11789 if (!err2)
b9ec6c1b 11790 tg3_netif_start(tp);
a71116d1 11791 }
f47c11ee
DM
11792
11793 tg3_full_unlock(tp);
b02fd9e3
MC
11794
11795 if (irq_sync && !err2)
11796 tg3_phy_start(tp);
a71116d1 11797 }
80096068 11798 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11799 tg3_power_down(tp);
bc1c7567 11800
4cafd3f5
MC
11801}
11802
1da177e4
LT
11803static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11804{
11805 struct mii_ioctl_data *data = if_mii(ifr);
11806 struct tg3 *tp = netdev_priv(dev);
11807 int err;
11808
63c3a66f 11809 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11810 struct phy_device *phydev;
f07e9af3 11811 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11812 return -EAGAIN;
3f0e3ad7 11813 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11814 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11815 }
11816
33f401ae 11817 switch (cmd) {
1da177e4 11818 case SIOCGMIIPHY:
882e9793 11819 data->phy_id = tp->phy_addr;
1da177e4
LT
11820
11821 /* fallthru */
11822 case SIOCGMIIREG: {
11823 u32 mii_regval;
11824
f07e9af3 11825 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11826 break; /* We have no PHY */
11827
34eea5ac 11828 if (!netif_running(dev))
bc1c7567
MC
11829 return -EAGAIN;
11830
f47c11ee 11831 spin_lock_bh(&tp->lock);
1da177e4 11832 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11833 spin_unlock_bh(&tp->lock);
1da177e4
LT
11834
11835 data->val_out = mii_regval;
11836
11837 return err;
11838 }
11839
11840 case SIOCSMIIREG:
f07e9af3 11841 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11842 break; /* We have no PHY */
11843
34eea5ac 11844 if (!netif_running(dev))
bc1c7567
MC
11845 return -EAGAIN;
11846
f47c11ee 11847 spin_lock_bh(&tp->lock);
1da177e4 11848 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11849 spin_unlock_bh(&tp->lock);
1da177e4
LT
11850
11851 return err;
11852
11853 default:
11854 /* do nothing */
11855 break;
11856 }
11857 return -EOPNOTSUPP;
11858}
11859
15f9850d
DM
11860static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11861{
11862 struct tg3 *tp = netdev_priv(dev);
11863
11864 memcpy(ec, &tp->coal, sizeof(*ec));
11865 return 0;
11866}
11867
d244c892
MC
11868static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11869{
11870 struct tg3 *tp = netdev_priv(dev);
11871 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11872 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11873
63c3a66f 11874 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11875 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11876 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11877 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11878 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11879 }
11880
11881 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11882 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11883 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11884 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11885 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11886 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11887 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11888 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11889 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11890 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11891 return -EINVAL;
11892
11893 /* No rx interrupts will be generated if both are zero */
11894 if ((ec->rx_coalesce_usecs == 0) &&
11895 (ec->rx_max_coalesced_frames == 0))
11896 return -EINVAL;
11897
11898 /* No tx interrupts will be generated if both are zero */
11899 if ((ec->tx_coalesce_usecs == 0) &&
11900 (ec->tx_max_coalesced_frames == 0))
11901 return -EINVAL;
11902
11903 /* Only copy relevant parameters, ignore all others. */
11904 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11905 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11906 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11907 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11908 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11909 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11910 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11911 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11912 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11913
11914 if (netif_running(dev)) {
11915 tg3_full_lock(tp, 0);
11916 __tg3_set_coalesce(tp, &tp->coal);
11917 tg3_full_unlock(tp);
11918 }
11919 return 0;
11920}
11921
7282d491 11922static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11923 .get_settings = tg3_get_settings,
11924 .set_settings = tg3_set_settings,
11925 .get_drvinfo = tg3_get_drvinfo,
11926 .get_regs_len = tg3_get_regs_len,
11927 .get_regs = tg3_get_regs,
11928 .get_wol = tg3_get_wol,
11929 .set_wol = tg3_set_wol,
11930 .get_msglevel = tg3_get_msglevel,
11931 .set_msglevel = tg3_set_msglevel,
11932 .nway_reset = tg3_nway_reset,
11933 .get_link = ethtool_op_get_link,
11934 .get_eeprom_len = tg3_get_eeprom_len,
11935 .get_eeprom = tg3_get_eeprom,
11936 .set_eeprom = tg3_set_eeprom,
11937 .get_ringparam = tg3_get_ringparam,
11938 .set_ringparam = tg3_set_ringparam,
11939 .get_pauseparam = tg3_get_pauseparam,
11940 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11941 .self_test = tg3_self_test,
1da177e4 11942 .get_strings = tg3_get_strings,
81b8709c 11943 .set_phys_id = tg3_set_phys_id,
1da177e4 11944 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11945 .get_coalesce = tg3_get_coalesce,
d244c892 11946 .set_coalesce = tg3_set_coalesce,
b9f2c044 11947 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11948};
11949
11950static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11951{
1b27777a 11952 u32 cursize, val, magic;
1da177e4
LT
11953
11954 tp->nvram_size = EEPROM_CHIP_SIZE;
11955
e4f34110 11956 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11957 return;
11958
b16250e3
MC
11959 if ((magic != TG3_EEPROM_MAGIC) &&
11960 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11961 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11962 return;
11963
11964 /*
11965 * Size the chip by reading offsets at increasing powers of two.
11966 * When we encounter our validation signature, we know the addressing
11967 * has wrapped around, and thus have our chip size.
11968 */
1b27777a 11969 cursize = 0x10;
1da177e4
LT
11970
11971 while (cursize < tp->nvram_size) {
e4f34110 11972 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11973 return;
11974
1820180b 11975 if (val == magic)
1da177e4
LT
11976 break;
11977
11978 cursize <<= 1;
11979 }
11980
11981 tp->nvram_size = cursize;
11982}
6aa20a22 11983
1da177e4
LT
11984static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11985{
11986 u32 val;
11987
63c3a66f 11988 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11989 return;
11990
11991 /* Selfboot format */
1820180b 11992 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11993 tg3_get_eeprom_size(tp);
11994 return;
11995 }
11996
6d348f2c 11997 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11998 if (val != 0) {
6d348f2c
MC
11999 /* This is confusing. We want to operate on the
12000 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12001 * call will read from NVRAM and byteswap the data
12002 * according to the byteswapping settings for all
12003 * other register accesses. This ensures the data we
12004 * want will always reside in the lower 16-bits.
12005 * However, the data in NVRAM is in LE format, which
12006 * means the data from the NVRAM read will always be
12007 * opposite the endianness of the CPU. The 16-bit
12008 * byteswap then brings the data to CPU endianness.
12009 */
12010 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12011 return;
12012 }
12013 }
fd1122a2 12014 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12015}
12016
12017static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12018{
12019 u32 nvcfg1;
12020
12021 nvcfg1 = tr32(NVRAM_CFG1);
12022 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12023 tg3_flag_set(tp, FLASH);
8590a603 12024 } else {
1da177e4
LT
12025 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12026 tw32(NVRAM_CFG1, nvcfg1);
12027 }
12028
6ff6f81d 12029 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12030 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12031 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12032 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12033 tp->nvram_jedecnum = JEDEC_ATMEL;
12034 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12035 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12036 break;
12037 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12038 tp->nvram_jedecnum = JEDEC_ATMEL;
12039 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12040 break;
12041 case FLASH_VENDOR_ATMEL_EEPROM:
12042 tp->nvram_jedecnum = JEDEC_ATMEL;
12043 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12044 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12045 break;
12046 case FLASH_VENDOR_ST:
12047 tp->nvram_jedecnum = JEDEC_ST;
12048 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12049 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12050 break;
12051 case FLASH_VENDOR_SAIFUN:
12052 tp->nvram_jedecnum = JEDEC_SAIFUN;
12053 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12054 break;
12055 case FLASH_VENDOR_SST_SMALL:
12056 case FLASH_VENDOR_SST_LARGE:
12057 tp->nvram_jedecnum = JEDEC_SST;
12058 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12059 break;
1da177e4 12060 }
8590a603 12061 } else {
1da177e4
LT
12062 tp->nvram_jedecnum = JEDEC_ATMEL;
12063 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12064 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12065 }
12066}
12067
a1b950d5
MC
12068static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12069{
12070 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12071 case FLASH_5752PAGE_SIZE_256:
12072 tp->nvram_pagesize = 256;
12073 break;
12074 case FLASH_5752PAGE_SIZE_512:
12075 tp->nvram_pagesize = 512;
12076 break;
12077 case FLASH_5752PAGE_SIZE_1K:
12078 tp->nvram_pagesize = 1024;
12079 break;
12080 case FLASH_5752PAGE_SIZE_2K:
12081 tp->nvram_pagesize = 2048;
12082 break;
12083 case FLASH_5752PAGE_SIZE_4K:
12084 tp->nvram_pagesize = 4096;
12085 break;
12086 case FLASH_5752PAGE_SIZE_264:
12087 tp->nvram_pagesize = 264;
12088 break;
12089 case FLASH_5752PAGE_SIZE_528:
12090 tp->nvram_pagesize = 528;
12091 break;
12092 }
12093}
12094
361b4ac2
MC
12095static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12096{
12097 u32 nvcfg1;
12098
12099 nvcfg1 = tr32(NVRAM_CFG1);
12100
e6af301b
MC
12101 /* NVRAM protection for TPM */
12102 if (nvcfg1 & (1 << 27))
63c3a66f 12103 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12104
361b4ac2 12105 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12106 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12107 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12108 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12109 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12110 break;
12111 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12112 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12113 tg3_flag_set(tp, NVRAM_BUFFERED);
12114 tg3_flag_set(tp, FLASH);
8590a603
MC
12115 break;
12116 case FLASH_5752VENDOR_ST_M45PE10:
12117 case FLASH_5752VENDOR_ST_M45PE20:
12118 case FLASH_5752VENDOR_ST_M45PE40:
12119 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12120 tg3_flag_set(tp, NVRAM_BUFFERED);
12121 tg3_flag_set(tp, FLASH);
8590a603 12122 break;
361b4ac2
MC
12123 }
12124
63c3a66f 12125 if (tg3_flag(tp, FLASH)) {
a1b950d5 12126 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12127 } else {
361b4ac2
MC
12128 /* For eeprom, set pagesize to maximum eeprom size */
12129 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12130
12131 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12132 tw32(NVRAM_CFG1, nvcfg1);
12133 }
12134}
12135
d3c7b886
MC
12136static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12137{
989a9d23 12138 u32 nvcfg1, protect = 0;
d3c7b886
MC
12139
12140 nvcfg1 = tr32(NVRAM_CFG1);
12141
12142 /* NVRAM protection for TPM */
989a9d23 12143 if (nvcfg1 & (1 << 27)) {
63c3a66f 12144 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12145 protect = 1;
12146 }
d3c7b886 12147
989a9d23
MC
12148 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12149 switch (nvcfg1) {
8590a603
MC
12150 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12151 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12152 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12153 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12154 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12155 tg3_flag_set(tp, NVRAM_BUFFERED);
12156 tg3_flag_set(tp, FLASH);
8590a603
MC
12157 tp->nvram_pagesize = 264;
12158 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12159 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12160 tp->nvram_size = (protect ? 0x3e200 :
12161 TG3_NVRAM_SIZE_512KB);
12162 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12163 tp->nvram_size = (protect ? 0x1f200 :
12164 TG3_NVRAM_SIZE_256KB);
12165 else
12166 tp->nvram_size = (protect ? 0x1f200 :
12167 TG3_NVRAM_SIZE_128KB);
12168 break;
12169 case FLASH_5752VENDOR_ST_M45PE10:
12170 case FLASH_5752VENDOR_ST_M45PE20:
12171 case FLASH_5752VENDOR_ST_M45PE40:
12172 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12173 tg3_flag_set(tp, NVRAM_BUFFERED);
12174 tg3_flag_set(tp, FLASH);
8590a603
MC
12175 tp->nvram_pagesize = 256;
12176 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12177 tp->nvram_size = (protect ?
12178 TG3_NVRAM_SIZE_64KB :
12179 TG3_NVRAM_SIZE_128KB);
12180 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12181 tp->nvram_size = (protect ?
12182 TG3_NVRAM_SIZE_64KB :
12183 TG3_NVRAM_SIZE_256KB);
12184 else
12185 tp->nvram_size = (protect ?
12186 TG3_NVRAM_SIZE_128KB :
12187 TG3_NVRAM_SIZE_512KB);
12188 break;
d3c7b886
MC
12189 }
12190}
12191
1b27777a
MC
12192static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12193{
12194 u32 nvcfg1;
12195
12196 nvcfg1 = tr32(NVRAM_CFG1);
12197
12198 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12199 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12200 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12201 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12202 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12203 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12204 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12205 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12206
8590a603
MC
12207 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12208 tw32(NVRAM_CFG1, nvcfg1);
12209 break;
12210 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12211 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12212 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12213 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12214 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12215 tg3_flag_set(tp, NVRAM_BUFFERED);
12216 tg3_flag_set(tp, FLASH);
8590a603
MC
12217 tp->nvram_pagesize = 264;
12218 break;
12219 case FLASH_5752VENDOR_ST_M45PE10:
12220 case FLASH_5752VENDOR_ST_M45PE20:
12221 case FLASH_5752VENDOR_ST_M45PE40:
12222 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12223 tg3_flag_set(tp, NVRAM_BUFFERED);
12224 tg3_flag_set(tp, FLASH);
8590a603
MC
12225 tp->nvram_pagesize = 256;
12226 break;
1b27777a
MC
12227 }
12228}
12229
6b91fa02
MC
12230static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12231{
12232 u32 nvcfg1, protect = 0;
12233
12234 nvcfg1 = tr32(NVRAM_CFG1);
12235
12236 /* NVRAM protection for TPM */
12237 if (nvcfg1 & (1 << 27)) {
63c3a66f 12238 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12239 protect = 1;
12240 }
12241
12242 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12243 switch (nvcfg1) {
8590a603
MC
12244 case FLASH_5761VENDOR_ATMEL_ADB021D:
12245 case FLASH_5761VENDOR_ATMEL_ADB041D:
12246 case FLASH_5761VENDOR_ATMEL_ADB081D:
12247 case FLASH_5761VENDOR_ATMEL_ADB161D:
12248 case FLASH_5761VENDOR_ATMEL_MDB021D:
12249 case FLASH_5761VENDOR_ATMEL_MDB041D:
12250 case FLASH_5761VENDOR_ATMEL_MDB081D:
12251 case FLASH_5761VENDOR_ATMEL_MDB161D:
12252 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12253 tg3_flag_set(tp, NVRAM_BUFFERED);
12254 tg3_flag_set(tp, FLASH);
12255 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12256 tp->nvram_pagesize = 256;
12257 break;
12258 case FLASH_5761VENDOR_ST_A_M45PE20:
12259 case FLASH_5761VENDOR_ST_A_M45PE40:
12260 case FLASH_5761VENDOR_ST_A_M45PE80:
12261 case FLASH_5761VENDOR_ST_A_M45PE16:
12262 case FLASH_5761VENDOR_ST_M_M45PE20:
12263 case FLASH_5761VENDOR_ST_M_M45PE40:
12264 case FLASH_5761VENDOR_ST_M_M45PE80:
12265 case FLASH_5761VENDOR_ST_M_M45PE16:
12266 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12267 tg3_flag_set(tp, NVRAM_BUFFERED);
12268 tg3_flag_set(tp, FLASH);
8590a603
MC
12269 tp->nvram_pagesize = 256;
12270 break;
6b91fa02
MC
12271 }
12272
12273 if (protect) {
12274 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12275 } else {
12276 switch (nvcfg1) {
8590a603
MC
12277 case FLASH_5761VENDOR_ATMEL_ADB161D:
12278 case FLASH_5761VENDOR_ATMEL_MDB161D:
12279 case FLASH_5761VENDOR_ST_A_M45PE16:
12280 case FLASH_5761VENDOR_ST_M_M45PE16:
12281 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12282 break;
12283 case FLASH_5761VENDOR_ATMEL_ADB081D:
12284 case FLASH_5761VENDOR_ATMEL_MDB081D:
12285 case FLASH_5761VENDOR_ST_A_M45PE80:
12286 case FLASH_5761VENDOR_ST_M_M45PE80:
12287 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12288 break;
12289 case FLASH_5761VENDOR_ATMEL_ADB041D:
12290 case FLASH_5761VENDOR_ATMEL_MDB041D:
12291 case FLASH_5761VENDOR_ST_A_M45PE40:
12292 case FLASH_5761VENDOR_ST_M_M45PE40:
12293 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12294 break;
12295 case FLASH_5761VENDOR_ATMEL_ADB021D:
12296 case FLASH_5761VENDOR_ATMEL_MDB021D:
12297 case FLASH_5761VENDOR_ST_A_M45PE20:
12298 case FLASH_5761VENDOR_ST_M_M45PE20:
12299 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12300 break;
6b91fa02
MC
12301 }
12302 }
12303}
12304
b5d3772c
MC
12305static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12306{
12307 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12308 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12309 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12310}
12311
321d32a0
MC
12312static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12313{
12314 u32 nvcfg1;
12315
12316 nvcfg1 = tr32(NVRAM_CFG1);
12317
12318 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12319 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12320 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12321 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12322 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12323 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12324
12325 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12326 tw32(NVRAM_CFG1, nvcfg1);
12327 return;
12328 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12329 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12330 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12331 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12332 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12333 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12334 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12335 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12336 tg3_flag_set(tp, NVRAM_BUFFERED);
12337 tg3_flag_set(tp, FLASH);
321d32a0
MC
12338
12339 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12340 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12341 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12342 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12343 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12344 break;
12345 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12346 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12347 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12348 break;
12349 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12350 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12351 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12352 break;
12353 }
12354 break;
12355 case FLASH_5752VENDOR_ST_M45PE10:
12356 case FLASH_5752VENDOR_ST_M45PE20:
12357 case FLASH_5752VENDOR_ST_M45PE40:
12358 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12359 tg3_flag_set(tp, NVRAM_BUFFERED);
12360 tg3_flag_set(tp, FLASH);
321d32a0
MC
12361
12362 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12363 case FLASH_5752VENDOR_ST_M45PE10:
12364 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12365 break;
12366 case FLASH_5752VENDOR_ST_M45PE20:
12367 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12368 break;
12369 case FLASH_5752VENDOR_ST_M45PE40:
12370 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12371 break;
12372 }
12373 break;
12374 default:
63c3a66f 12375 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12376 return;
12377 }
12378
a1b950d5
MC
12379 tg3_nvram_get_pagesize(tp, nvcfg1);
12380 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12381 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12382}
12383
12384
12385static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12386{
12387 u32 nvcfg1;
12388
12389 nvcfg1 = tr32(NVRAM_CFG1);
12390
12391 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12392 case FLASH_5717VENDOR_ATMEL_EEPROM:
12393 case FLASH_5717VENDOR_MICRO_EEPROM:
12394 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12395 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12396 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12397
12398 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12399 tw32(NVRAM_CFG1, nvcfg1);
12400 return;
12401 case FLASH_5717VENDOR_ATMEL_MDB011D:
12402 case FLASH_5717VENDOR_ATMEL_ADB011B:
12403 case FLASH_5717VENDOR_ATMEL_ADB011D:
12404 case FLASH_5717VENDOR_ATMEL_MDB021D:
12405 case FLASH_5717VENDOR_ATMEL_ADB021B:
12406 case FLASH_5717VENDOR_ATMEL_ADB021D:
12407 case FLASH_5717VENDOR_ATMEL_45USPT:
12408 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12409 tg3_flag_set(tp, NVRAM_BUFFERED);
12410 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12411
12412 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12413 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12414 /* Detect size with tg3_nvram_get_size() */
12415 break;
a1b950d5
MC
12416 case FLASH_5717VENDOR_ATMEL_ADB021B:
12417 case FLASH_5717VENDOR_ATMEL_ADB021D:
12418 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12419 break;
12420 default:
12421 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12422 break;
12423 }
321d32a0 12424 break;
a1b950d5
MC
12425 case FLASH_5717VENDOR_ST_M_M25PE10:
12426 case FLASH_5717VENDOR_ST_A_M25PE10:
12427 case FLASH_5717VENDOR_ST_M_M45PE10:
12428 case FLASH_5717VENDOR_ST_A_M45PE10:
12429 case FLASH_5717VENDOR_ST_M_M25PE20:
12430 case FLASH_5717VENDOR_ST_A_M25PE20:
12431 case FLASH_5717VENDOR_ST_M_M45PE20:
12432 case FLASH_5717VENDOR_ST_A_M45PE20:
12433 case FLASH_5717VENDOR_ST_25USPT:
12434 case FLASH_5717VENDOR_ST_45USPT:
12435 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12436 tg3_flag_set(tp, NVRAM_BUFFERED);
12437 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12438
12439 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12440 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12441 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12442 /* Detect size with tg3_nvram_get_size() */
12443 break;
12444 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12445 case FLASH_5717VENDOR_ST_A_M45PE20:
12446 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12447 break;
12448 default:
12449 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12450 break;
12451 }
321d32a0 12452 break;
a1b950d5 12453 default:
63c3a66f 12454 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12455 return;
321d32a0 12456 }
a1b950d5
MC
12457
12458 tg3_nvram_get_pagesize(tp, nvcfg1);
12459 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12460 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12461}
12462
9b91b5f1
MC
12463static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12464{
12465 u32 nvcfg1, nvmpinstrp;
12466
12467 nvcfg1 = tr32(NVRAM_CFG1);
12468 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12469
12470 switch (nvmpinstrp) {
12471 case FLASH_5720_EEPROM_HD:
12472 case FLASH_5720_EEPROM_LD:
12473 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12474 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12475
12476 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12477 tw32(NVRAM_CFG1, nvcfg1);
12478 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12479 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12480 else
12481 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12482 return;
12483 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12484 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12485 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12486 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12487 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12488 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12489 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12490 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12491 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12492 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12493 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12494 case FLASH_5720VENDOR_ATMEL_45USPT:
12495 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12496 tg3_flag_set(tp, NVRAM_BUFFERED);
12497 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12498
12499 switch (nvmpinstrp) {
12500 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12501 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12502 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12503 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12504 break;
12505 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12506 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12507 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12508 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12509 break;
12510 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12511 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12512 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12513 break;
12514 default:
12515 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12516 break;
12517 }
12518 break;
12519 case FLASH_5720VENDOR_M_ST_M25PE10:
12520 case FLASH_5720VENDOR_M_ST_M45PE10:
12521 case FLASH_5720VENDOR_A_ST_M25PE10:
12522 case FLASH_5720VENDOR_A_ST_M45PE10:
12523 case FLASH_5720VENDOR_M_ST_M25PE20:
12524 case FLASH_5720VENDOR_M_ST_M45PE20:
12525 case FLASH_5720VENDOR_A_ST_M25PE20:
12526 case FLASH_5720VENDOR_A_ST_M45PE20:
12527 case FLASH_5720VENDOR_M_ST_M25PE40:
12528 case FLASH_5720VENDOR_M_ST_M45PE40:
12529 case FLASH_5720VENDOR_A_ST_M25PE40:
12530 case FLASH_5720VENDOR_A_ST_M45PE40:
12531 case FLASH_5720VENDOR_M_ST_M25PE80:
12532 case FLASH_5720VENDOR_M_ST_M45PE80:
12533 case FLASH_5720VENDOR_A_ST_M25PE80:
12534 case FLASH_5720VENDOR_A_ST_M45PE80:
12535 case FLASH_5720VENDOR_ST_25USPT:
12536 case FLASH_5720VENDOR_ST_45USPT:
12537 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12538 tg3_flag_set(tp, NVRAM_BUFFERED);
12539 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12540
12541 switch (nvmpinstrp) {
12542 case FLASH_5720VENDOR_M_ST_M25PE20:
12543 case FLASH_5720VENDOR_M_ST_M45PE20:
12544 case FLASH_5720VENDOR_A_ST_M25PE20:
12545 case FLASH_5720VENDOR_A_ST_M45PE20:
12546 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12547 break;
12548 case FLASH_5720VENDOR_M_ST_M25PE40:
12549 case FLASH_5720VENDOR_M_ST_M45PE40:
12550 case FLASH_5720VENDOR_A_ST_M25PE40:
12551 case FLASH_5720VENDOR_A_ST_M45PE40:
12552 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12553 break;
12554 case FLASH_5720VENDOR_M_ST_M25PE80:
12555 case FLASH_5720VENDOR_M_ST_M45PE80:
12556 case FLASH_5720VENDOR_A_ST_M25PE80:
12557 case FLASH_5720VENDOR_A_ST_M45PE80:
12558 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12559 break;
12560 default:
12561 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12562 break;
12563 }
12564 break;
12565 default:
63c3a66f 12566 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12567 return;
12568 }
12569
12570 tg3_nvram_get_pagesize(tp, nvcfg1);
12571 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12572 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12573}
12574
1da177e4
LT
12575/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12576static void __devinit tg3_nvram_init(struct tg3 *tp)
12577{
1da177e4
LT
12578 tw32_f(GRC_EEPROM_ADDR,
12579 (EEPROM_ADDR_FSM_RESET |
12580 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12581 EEPROM_ADDR_CLKPERD_SHIFT)));
12582
9d57f01c 12583 msleep(1);
1da177e4
LT
12584
12585 /* Enable seeprom accesses. */
12586 tw32_f(GRC_LOCAL_CTRL,
12587 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12588 udelay(100);
12589
12590 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12591 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12592 tg3_flag_set(tp, NVRAM);
1da177e4 12593
ec41c7df 12594 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12595 netdev_warn(tp->dev,
12596 "Cannot get nvram lock, %s failed\n",
05dbe005 12597 __func__);
ec41c7df
MC
12598 return;
12599 }
e6af301b 12600 tg3_enable_nvram_access(tp);
1da177e4 12601
989a9d23
MC
12602 tp->nvram_size = 0;
12603
361b4ac2
MC
12604 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12605 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12606 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12607 tg3_get_5755_nvram_info(tp);
d30cdd28 12608 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12609 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12610 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12611 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12612 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12613 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12614 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12615 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12616 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12617 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12618 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12619 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12620 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12621 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12622 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12623 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12624 else
12625 tg3_get_nvram_info(tp);
12626
989a9d23
MC
12627 if (tp->nvram_size == 0)
12628 tg3_get_nvram_size(tp);
1da177e4 12629
e6af301b 12630 tg3_disable_nvram_access(tp);
381291b7 12631 tg3_nvram_unlock(tp);
1da177e4
LT
12632
12633 } else {
63c3a66f
JP
12634 tg3_flag_clear(tp, NVRAM);
12635 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12636
12637 tg3_get_eeprom_size(tp);
12638 }
12639}
12640
1da177e4
LT
12641static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12642 u32 offset, u32 len, u8 *buf)
12643{
12644 int i, j, rc = 0;
12645 u32 val;
12646
12647 for (i = 0; i < len; i += 4) {
b9fc7dc5 12648 u32 addr;
a9dc529d 12649 __be32 data;
1da177e4
LT
12650
12651 addr = offset + i;
12652
12653 memcpy(&data, buf + i, 4);
12654
62cedd11
MC
12655 /*
12656 * The SEEPROM interface expects the data to always be opposite
12657 * the native endian format. We accomplish this by reversing
12658 * all the operations that would have been performed on the
12659 * data from a call to tg3_nvram_read_be32().
12660 */
12661 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12662
12663 val = tr32(GRC_EEPROM_ADDR);
12664 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12665
12666 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12667 EEPROM_ADDR_READ);
12668 tw32(GRC_EEPROM_ADDR, val |
12669 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12670 (addr & EEPROM_ADDR_ADDR_MASK) |
12671 EEPROM_ADDR_START |
12672 EEPROM_ADDR_WRITE);
6aa20a22 12673
9d57f01c 12674 for (j = 0; j < 1000; j++) {
1da177e4
LT
12675 val = tr32(GRC_EEPROM_ADDR);
12676
12677 if (val & EEPROM_ADDR_COMPLETE)
12678 break;
9d57f01c 12679 msleep(1);
1da177e4
LT
12680 }
12681 if (!(val & EEPROM_ADDR_COMPLETE)) {
12682 rc = -EBUSY;
12683 break;
12684 }
12685 }
12686
12687 return rc;
12688}
12689
12690/* offset and length are dword aligned */
12691static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12692 u8 *buf)
12693{
12694 int ret = 0;
12695 u32 pagesize = tp->nvram_pagesize;
12696 u32 pagemask = pagesize - 1;
12697 u32 nvram_cmd;
12698 u8 *tmp;
12699
12700 tmp = kmalloc(pagesize, GFP_KERNEL);
12701 if (tmp == NULL)
12702 return -ENOMEM;
12703
12704 while (len) {
12705 int j;
e6af301b 12706 u32 phy_addr, page_off, size;
1da177e4
LT
12707
12708 phy_addr = offset & ~pagemask;
6aa20a22 12709
1da177e4 12710 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12711 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12712 (__be32 *) (tmp + j));
12713 if (ret)
1da177e4
LT
12714 break;
12715 }
12716 if (ret)
12717 break;
12718
c6cdf436 12719 page_off = offset & pagemask;
1da177e4
LT
12720 size = pagesize;
12721 if (len < size)
12722 size = len;
12723
12724 len -= size;
12725
12726 memcpy(tmp + page_off, buf, size);
12727
12728 offset = offset + (pagesize - page_off);
12729
e6af301b 12730 tg3_enable_nvram_access(tp);
1da177e4
LT
12731
12732 /*
12733 * Before we can erase the flash page, we need
12734 * to issue a special "write enable" command.
12735 */
12736 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12737
12738 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12739 break;
12740
12741 /* Erase the target page */
12742 tw32(NVRAM_ADDR, phy_addr);
12743
12744 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12745 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12746
c6cdf436 12747 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12748 break;
12749
12750 /* Issue another write enable to start the write. */
12751 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12752
12753 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12754 break;
12755
12756 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12757 __be32 data;
1da177e4 12758
b9fc7dc5 12759 data = *((__be32 *) (tmp + j));
a9dc529d 12760
b9fc7dc5 12761 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12762
12763 tw32(NVRAM_ADDR, phy_addr + j);
12764
12765 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12766 NVRAM_CMD_WR;
12767
12768 if (j == 0)
12769 nvram_cmd |= NVRAM_CMD_FIRST;
12770 else if (j == (pagesize - 4))
12771 nvram_cmd |= NVRAM_CMD_LAST;
12772
12773 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12774 break;
12775 }
12776 if (ret)
12777 break;
12778 }
12779
12780 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12781 tg3_nvram_exec_cmd(tp, nvram_cmd);
12782
12783 kfree(tmp);
12784
12785 return ret;
12786}
12787
12788/* offset and length are dword aligned */
12789static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12790 u8 *buf)
12791{
12792 int i, ret = 0;
12793
12794 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12795 u32 page_off, phy_addr, nvram_cmd;
12796 __be32 data;
1da177e4
LT
12797
12798 memcpy(&data, buf + i, 4);
b9fc7dc5 12799 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12800
c6cdf436 12801 page_off = offset % tp->nvram_pagesize;
1da177e4 12802
1820180b 12803 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12804
12805 tw32(NVRAM_ADDR, phy_addr);
12806
12807 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12808
c6cdf436 12809 if (page_off == 0 || i == 0)
1da177e4 12810 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12811 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12812 nvram_cmd |= NVRAM_CMD_LAST;
12813
12814 if (i == (len - 4))
12815 nvram_cmd |= NVRAM_CMD_LAST;
12816
321d32a0 12817 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12818 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12819 (tp->nvram_jedecnum == JEDEC_ST) &&
12820 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12821
12822 if ((ret = tg3_nvram_exec_cmd(tp,
12823 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12824 NVRAM_CMD_DONE)))
12825
12826 break;
12827 }
63c3a66f 12828 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12829 /* We always do complete word writes to eeprom. */
12830 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12831 }
12832
12833 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12834 break;
12835 }
12836 return ret;
12837}
12838
12839/* offset and length are dword aligned */
12840static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12841{
12842 int ret;
12843
63c3a66f 12844 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12845 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12846 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12847 udelay(40);
12848 }
12849
63c3a66f 12850 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12851 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12852 } else {
1da177e4
LT
12853 u32 grc_mode;
12854
ec41c7df
MC
12855 ret = tg3_nvram_lock(tp);
12856 if (ret)
12857 return ret;
1da177e4 12858
e6af301b 12859 tg3_enable_nvram_access(tp);
63c3a66f 12860 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12861 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12862
12863 grc_mode = tr32(GRC_MODE);
12864 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12865
63c3a66f 12866 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12867 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12868 buf);
859a5887 12869 } else {
1da177e4
LT
12870 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12871 buf);
12872 }
12873
12874 grc_mode = tr32(GRC_MODE);
12875 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12876
e6af301b 12877 tg3_disable_nvram_access(tp);
1da177e4
LT
12878 tg3_nvram_unlock(tp);
12879 }
12880
63c3a66f 12881 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12882 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12883 udelay(40);
12884 }
12885
12886 return ret;
12887}
12888
12889struct subsys_tbl_ent {
12890 u16 subsys_vendor, subsys_devid;
12891 u32 phy_id;
12892};
12893
24daf2b0 12894static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12895 /* Broadcom boards. */
24daf2b0 12896 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12897 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12898 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12899 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12900 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12901 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12902 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12903 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12904 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12905 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12906 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12907 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12908 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12909 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12910 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12911 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12912 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12913 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12914 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12915 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12916 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12917 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12918
12919 /* 3com boards. */
24daf2b0 12920 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12921 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12922 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12923 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12924 { TG3PCI_SUBVENDOR_ID_3COM,
12925 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12926 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12927 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12928 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12929 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12930
12931 /* DELL boards. */
24daf2b0 12932 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12933 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12934 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12935 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12936 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12937 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12938 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12939 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12940
12941 /* Compaq boards. */
24daf2b0 12942 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12943 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12944 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12945 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12946 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12947 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12948 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12949 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12950 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12951 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12952
12953 /* IBM boards. */
24daf2b0
MC
12954 { TG3PCI_SUBVENDOR_ID_IBM,
12955 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12956};
12957
24daf2b0 12958static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12959{
12960 int i;
12961
12962 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12963 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12964 tp->pdev->subsystem_vendor) &&
12965 (subsys_id_to_phy_id[i].subsys_devid ==
12966 tp->pdev->subsystem_device))
12967 return &subsys_id_to_phy_id[i];
12968 }
12969 return NULL;
12970}
12971
7d0c41ef 12972static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12973{
1da177e4 12974 u32 val;
f49639e6 12975
79eb6904 12976 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12977 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12978
a85feb8c 12979 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12980 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12981 tg3_flag_set(tp, WOL_CAP);
72b845e0 12982
b5d3772c 12983 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12984 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12985 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12986 tg3_flag_set(tp, IS_NIC);
9d26e213 12987 }
0527ba35
MC
12988 val = tr32(VCPU_CFGSHDW);
12989 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12990 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12991 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12992 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12993 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12994 device_set_wakeup_enable(&tp->pdev->dev, true);
12995 }
05ac4cb7 12996 goto done;
b5d3772c
MC
12997 }
12998
1da177e4
LT
12999 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13000 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13001 u32 nic_cfg, led_cfg;
a9daf367 13002 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 13003 int eeprom_phy_serdes = 0;
1da177e4
LT
13004
13005 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13006 tp->nic_sram_data_cfg = nic_cfg;
13007
13008 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13009 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13010 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13011 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13012 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13013 (ver > 0) && (ver < 0x100))
13014 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13015
a9daf367
MC
13016 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13017 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13018
1da177e4
LT
13019 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13020 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13021 eeprom_phy_serdes = 1;
13022
13023 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13024 if (nic_phy_id != 0) {
13025 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13026 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13027
13028 eeprom_phy_id = (id1 >> 16) << 10;
13029 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13030 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13031 } else
13032 eeprom_phy_id = 0;
13033
7d0c41ef 13034 tp->phy_id = eeprom_phy_id;
747e8f8b 13035 if (eeprom_phy_serdes) {
63c3a66f 13036 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13037 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13038 else
f07e9af3 13039 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13040 }
7d0c41ef 13041
63c3a66f 13042 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13043 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13044 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13045 else
1da177e4
LT
13046 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13047
13048 switch (led_cfg) {
13049 default:
13050 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13051 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13052 break;
13053
13054 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13055 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13056 break;
13057
13058 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13059 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13060
13061 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13062 * read on some older 5700/5701 bootcode.
13063 */
13064 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13065 ASIC_REV_5700 ||
13066 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13067 ASIC_REV_5701)
13068 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13069
1da177e4
LT
13070 break;
13071
13072 case SHASTA_EXT_LED_SHARED:
13073 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13074 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13075 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13076 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13077 LED_CTRL_MODE_PHY_2);
13078 break;
13079
13080 case SHASTA_EXT_LED_MAC:
13081 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13082 break;
13083
13084 case SHASTA_EXT_LED_COMBO:
13085 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13086 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13087 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13088 LED_CTRL_MODE_PHY_2);
13089 break;
13090
855e1111 13091 }
1da177e4
LT
13092
13093 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13094 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13095 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13096 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13097
b2a5c19c
MC
13098 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13099 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13100
9d26e213 13101 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13102 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13103 if ((tp->pdev->subsystem_vendor ==
13104 PCI_VENDOR_ID_ARIMA) &&
13105 (tp->pdev->subsystem_device == 0x205a ||
13106 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13107 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13108 } else {
63c3a66f
JP
13109 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13110 tg3_flag_set(tp, IS_NIC);
9d26e213 13111 }
1da177e4
LT
13112
13113 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13114 tg3_flag_set(tp, ENABLE_ASF);
13115 if (tg3_flag(tp, 5750_PLUS))
13116 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13117 }
b2b98d4a
MC
13118
13119 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13120 tg3_flag(tp, 5750_PLUS))
13121 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13122
f07e9af3 13123 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13124 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13125 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13126
63c3a66f 13127 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13128 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13129 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13130 device_set_wakeup_enable(&tp->pdev->dev, true);
13131 }
0527ba35 13132
1da177e4 13133 if (cfg2 & (1 << 17))
f07e9af3 13134 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13135
13136 /* serdes signal pre-emphasis in register 0x590 set by */
13137 /* bootcode if bit 18 is set */
13138 if (cfg2 & (1 << 18))
f07e9af3 13139 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13140
63c3a66f
JP
13141 if ((tg3_flag(tp, 57765_PLUS) ||
13142 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13143 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13144 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13145 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13146
63c3a66f 13147 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13148 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13149 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13150 u32 cfg3;
13151
13152 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13153 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13154 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13155 }
a9daf367 13156
14417063 13157 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13158 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13159 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13160 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13161 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13162 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13163 }
05ac4cb7 13164done:
63c3a66f 13165 if (tg3_flag(tp, WOL_CAP))
43067ed8 13166 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13167 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13168 else
13169 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13170}
13171
b2a5c19c
MC
13172static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13173{
13174 int i;
13175 u32 val;
13176
13177 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13178 tw32(OTP_CTRL, cmd);
13179
13180 /* Wait for up to 1 ms for command to execute. */
13181 for (i = 0; i < 100; i++) {
13182 val = tr32(OTP_STATUS);
13183 if (val & OTP_STATUS_CMD_DONE)
13184 break;
13185 udelay(10);
13186 }
13187
13188 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13189}
13190
13191/* Read the gphy configuration from the OTP region of the chip. The gphy
13192 * configuration is a 32-bit value that straddles the alignment boundary.
13193 * We do two 32-bit reads and then shift and merge the results.
13194 */
13195static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13196{
13197 u32 bhalf_otp, thalf_otp;
13198
13199 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13200
13201 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13202 return 0;
13203
13204 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13205
13206 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13207 return 0;
13208
13209 thalf_otp = tr32(OTP_READ_DATA);
13210
13211 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13212
13213 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13214 return 0;
13215
13216 bhalf_otp = tr32(OTP_READ_DATA);
13217
13218 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13219}
13220
e256f8a3
MC
13221static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13222{
202ff1c2 13223 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13224
13225 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13226 adv |= ADVERTISED_1000baseT_Half |
13227 ADVERTISED_1000baseT_Full;
13228
13229 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13230 adv |= ADVERTISED_100baseT_Half |
13231 ADVERTISED_100baseT_Full |
13232 ADVERTISED_10baseT_Half |
13233 ADVERTISED_10baseT_Full |
13234 ADVERTISED_TP;
13235 else
13236 adv |= ADVERTISED_FIBRE;
13237
13238 tp->link_config.advertising = adv;
13239 tp->link_config.speed = SPEED_INVALID;
13240 tp->link_config.duplex = DUPLEX_INVALID;
13241 tp->link_config.autoneg = AUTONEG_ENABLE;
13242 tp->link_config.active_speed = SPEED_INVALID;
13243 tp->link_config.active_duplex = DUPLEX_INVALID;
13244 tp->link_config.orig_speed = SPEED_INVALID;
13245 tp->link_config.orig_duplex = DUPLEX_INVALID;
13246 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13247}
13248
7d0c41ef
MC
13249static int __devinit tg3_phy_probe(struct tg3 *tp)
13250{
13251 u32 hw_phy_id_1, hw_phy_id_2;
13252 u32 hw_phy_id, hw_phy_id_masked;
13253 int err;
1da177e4 13254
e256f8a3 13255 /* flow control autonegotiation is default behavior */
63c3a66f 13256 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13257 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13258
63c3a66f 13259 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13260 return tg3_phy_init(tp);
13261
1da177e4 13262 /* Reading the PHY ID register can conflict with ASF
877d0310 13263 * firmware access to the PHY hardware.
1da177e4
LT
13264 */
13265 err = 0;
63c3a66f 13266 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13267 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13268 } else {
13269 /* Now read the physical PHY_ID from the chip and verify
13270 * that it is sane. If it doesn't look good, we fall back
13271 * to either the hard-coded table based PHY_ID and failing
13272 * that the value found in the eeprom area.
13273 */
13274 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13275 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13276
13277 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13278 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13279 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13280
79eb6904 13281 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13282 }
13283
79eb6904 13284 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13285 tp->phy_id = hw_phy_id;
79eb6904 13286 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13287 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13288 else
f07e9af3 13289 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13290 } else {
79eb6904 13291 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13292 /* Do nothing, phy ID already set up in
13293 * tg3_get_eeprom_hw_cfg().
13294 */
1da177e4
LT
13295 } else {
13296 struct subsys_tbl_ent *p;
13297
13298 /* No eeprom signature? Try the hardcoded
13299 * subsys device table.
13300 */
24daf2b0 13301 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13302 if (!p)
13303 return -ENODEV;
13304
13305 tp->phy_id = p->phy_id;
13306 if (!tp->phy_id ||
79eb6904 13307 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13308 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13309 }
13310 }
13311
a6b68dab 13312 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13313 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13314 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13315 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13316 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13317 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13318 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13319 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13320
e256f8a3
MC
13321 tg3_phy_init_link_config(tp);
13322
f07e9af3 13323 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13324 !tg3_flag(tp, ENABLE_APE) &&
13325 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 13326 u32 bmsr, mask;
1da177e4
LT
13327
13328 tg3_readphy(tp, MII_BMSR, &bmsr);
13329 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13330 (bmsr & BMSR_LSTATUS))
13331 goto skip_phy_reset;
6aa20a22 13332
1da177e4
LT
13333 err = tg3_phy_reset(tp);
13334 if (err)
13335 return err;
13336
42b64a45 13337 tg3_phy_set_wirespeed(tp);
1da177e4 13338
3600d918
MC
13339 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13340 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13341 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13342 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
13343 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13344 tp->link_config.flowctrl);
1da177e4
LT
13345
13346 tg3_writephy(tp, MII_BMCR,
13347 BMCR_ANENABLE | BMCR_ANRESTART);
13348 }
1da177e4
LT
13349 }
13350
13351skip_phy_reset:
79eb6904 13352 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13353 err = tg3_init_5401phy_dsp(tp);
13354 if (err)
13355 return err;
1da177e4 13356
1da177e4
LT
13357 err = tg3_init_5401phy_dsp(tp);
13358 }
13359
1da177e4
LT
13360 return err;
13361}
13362
184b8904 13363static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13364{
a4a8bb15 13365 u8 *vpd_data;
4181b2c8 13366 unsigned int block_end, rosize, len;
535a490e 13367 u32 vpdlen;
184b8904 13368 int j, i = 0;
a4a8bb15 13369
535a490e 13370 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13371 if (!vpd_data)
13372 goto out_no_vpd;
1da177e4 13373
535a490e 13374 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13375 if (i < 0)
13376 goto out_not_found;
1da177e4 13377
4181b2c8
MC
13378 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13379 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13380 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13381
535a490e 13382 if (block_end > vpdlen)
4181b2c8 13383 goto out_not_found;
af2c6a4a 13384
184b8904
MC
13385 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13386 PCI_VPD_RO_KEYWORD_MFR_ID);
13387 if (j > 0) {
13388 len = pci_vpd_info_field_size(&vpd_data[j]);
13389
13390 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13391 if (j + len > block_end || len != 4 ||
13392 memcmp(&vpd_data[j], "1028", 4))
13393 goto partno;
13394
13395 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13396 PCI_VPD_RO_KEYWORD_VENDOR0);
13397 if (j < 0)
13398 goto partno;
13399
13400 len = pci_vpd_info_field_size(&vpd_data[j]);
13401
13402 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13403 if (j + len > block_end)
13404 goto partno;
13405
13406 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13407 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13408 }
13409
13410partno:
4181b2c8
MC
13411 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13412 PCI_VPD_RO_KEYWORD_PARTNO);
13413 if (i < 0)
13414 goto out_not_found;
af2c6a4a 13415
4181b2c8 13416 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13417
4181b2c8
MC
13418 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13419 if (len > TG3_BPN_SIZE ||
535a490e 13420 (len + i) > vpdlen)
4181b2c8 13421 goto out_not_found;
1da177e4 13422
4181b2c8 13423 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13424
1da177e4 13425out_not_found:
a4a8bb15 13426 kfree(vpd_data);
37a949c5 13427 if (tp->board_part_number[0])
a4a8bb15
MC
13428 return;
13429
13430out_no_vpd:
37a949c5
MC
13431 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13432 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13433 strcpy(tp->board_part_number, "BCM5717");
13434 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13435 strcpy(tp->board_part_number, "BCM5718");
13436 else
13437 goto nomatch;
13438 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13439 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13440 strcpy(tp->board_part_number, "BCM57780");
13441 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13442 strcpy(tp->board_part_number, "BCM57760");
13443 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13444 strcpy(tp->board_part_number, "BCM57790");
13445 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13446 strcpy(tp->board_part_number, "BCM57788");
13447 else
13448 goto nomatch;
13449 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13450 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13451 strcpy(tp->board_part_number, "BCM57761");
13452 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13453 strcpy(tp->board_part_number, "BCM57765");
13454 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13455 strcpy(tp->board_part_number, "BCM57781");
13456 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13457 strcpy(tp->board_part_number, "BCM57785");
13458 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13459 strcpy(tp->board_part_number, "BCM57791");
13460 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13461 strcpy(tp->board_part_number, "BCM57795");
13462 else
13463 goto nomatch;
13464 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13465 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13466 } else {
13467nomatch:
b5d3772c 13468 strcpy(tp->board_part_number, "none");
37a949c5 13469 }
1da177e4
LT
13470}
13471
9c8a620e
MC
13472static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13473{
13474 u32 val;
13475
e4f34110 13476 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13477 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13478 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13479 val != 0)
13480 return 0;
13481
13482 return 1;
13483}
13484
acd9c119
MC
13485static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13486{
ff3a7cb2 13487 u32 val, offset, start, ver_offset;
75f9936e 13488 int i, dst_off;
ff3a7cb2 13489 bool newver = false;
acd9c119
MC
13490
13491 if (tg3_nvram_read(tp, 0xc, &offset) ||
13492 tg3_nvram_read(tp, 0x4, &start))
13493 return;
13494
13495 offset = tg3_nvram_logical_addr(tp, offset);
13496
ff3a7cb2 13497 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13498 return;
13499
ff3a7cb2
MC
13500 if ((val & 0xfc000000) == 0x0c000000) {
13501 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13502 return;
13503
ff3a7cb2
MC
13504 if (val == 0)
13505 newver = true;
13506 }
13507
75f9936e
MC
13508 dst_off = strlen(tp->fw_ver);
13509
ff3a7cb2 13510 if (newver) {
75f9936e
MC
13511 if (TG3_VER_SIZE - dst_off < 16 ||
13512 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13513 return;
13514
13515 offset = offset + ver_offset - start;
13516 for (i = 0; i < 16; i += 4) {
13517 __be32 v;
13518 if (tg3_nvram_read_be32(tp, offset + i, &v))
13519 return;
13520
75f9936e 13521 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13522 }
13523 } else {
13524 u32 major, minor;
13525
13526 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13527 return;
13528
13529 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13530 TG3_NVM_BCVER_MAJSFT;
13531 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13532 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13533 "v%d.%02d", major, minor);
acd9c119
MC
13534 }
13535}
13536
a6f6cb1c
MC
13537static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13538{
13539 u32 val, major, minor;
13540
13541 /* Use native endian representation */
13542 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13543 return;
13544
13545 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13546 TG3_NVM_HWSB_CFG1_MAJSFT;
13547 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13548 TG3_NVM_HWSB_CFG1_MINSFT;
13549
13550 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13551}
13552
dfe00d7d
MC
13553static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13554{
13555 u32 offset, major, minor, build;
13556
75f9936e 13557 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13558
13559 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13560 return;
13561
13562 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13563 case TG3_EEPROM_SB_REVISION_0:
13564 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13565 break;
13566 case TG3_EEPROM_SB_REVISION_2:
13567 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13568 break;
13569 case TG3_EEPROM_SB_REVISION_3:
13570 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13571 break;
a4153d40
MC
13572 case TG3_EEPROM_SB_REVISION_4:
13573 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13574 break;
13575 case TG3_EEPROM_SB_REVISION_5:
13576 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13577 break;
bba226ac
MC
13578 case TG3_EEPROM_SB_REVISION_6:
13579 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13580 break;
dfe00d7d
MC
13581 default:
13582 return;
13583 }
13584
e4f34110 13585 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13586 return;
13587
13588 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13589 TG3_EEPROM_SB_EDH_BLD_SHFT;
13590 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13591 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13592 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13593
13594 if (minor > 99 || build > 26)
13595 return;
13596
75f9936e
MC
13597 offset = strlen(tp->fw_ver);
13598 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13599 " v%d.%02d", major, minor);
dfe00d7d
MC
13600
13601 if (build > 0) {
75f9936e
MC
13602 offset = strlen(tp->fw_ver);
13603 if (offset < TG3_VER_SIZE - 1)
13604 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13605 }
13606}
13607
acd9c119 13608static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13609{
13610 u32 val, offset, start;
acd9c119 13611 int i, vlen;
9c8a620e
MC
13612
13613 for (offset = TG3_NVM_DIR_START;
13614 offset < TG3_NVM_DIR_END;
13615 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13616 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13617 return;
13618
9c8a620e
MC
13619 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13620 break;
13621 }
13622
13623 if (offset == TG3_NVM_DIR_END)
13624 return;
13625
63c3a66f 13626 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13627 start = 0x08000000;
e4f34110 13628 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13629 return;
13630
e4f34110 13631 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13632 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13633 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13634 return;
13635
13636 offset += val - start;
13637
acd9c119 13638 vlen = strlen(tp->fw_ver);
9c8a620e 13639
acd9c119
MC
13640 tp->fw_ver[vlen++] = ',';
13641 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13642
13643 for (i = 0; i < 4; i++) {
a9dc529d
MC
13644 __be32 v;
13645 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13646 return;
13647
b9fc7dc5 13648 offset += sizeof(v);
c4e6575c 13649
acd9c119
MC
13650 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13651 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13652 break;
c4e6575c 13653 }
9c8a620e 13654
acd9c119
MC
13655 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13656 vlen += sizeof(v);
c4e6575c 13657 }
acd9c119
MC
13658}
13659
7fd76445
MC
13660static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13661{
13662 int vlen;
13663 u32 apedata;
ecc79648 13664 char *fwtype;
7fd76445 13665
63c3a66f 13666 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13667 return;
13668
13669 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13670 if (apedata != APE_SEG_SIG_MAGIC)
13671 return;
13672
13673 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13674 if (!(apedata & APE_FW_STATUS_READY))
13675 return;
13676
13677 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13678
dc6d0744 13679 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13680 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13681 fwtype = "NCSI";
dc6d0744 13682 } else {
ecc79648 13683 fwtype = "DASH";
dc6d0744 13684 }
ecc79648 13685
7fd76445
MC
13686 vlen = strlen(tp->fw_ver);
13687
ecc79648
MC
13688 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13689 fwtype,
7fd76445
MC
13690 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13691 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13692 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13693 (apedata & APE_FW_VERSION_BLDMSK));
13694}
13695
acd9c119
MC
13696static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13697{
13698 u32 val;
75f9936e 13699 bool vpd_vers = false;
acd9c119 13700
75f9936e
MC
13701 if (tp->fw_ver[0] != 0)
13702 vpd_vers = true;
df259d8c 13703
63c3a66f 13704 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13705 strcat(tp->fw_ver, "sb");
df259d8c
MC
13706 return;
13707 }
13708
acd9c119
MC
13709 if (tg3_nvram_read(tp, 0, &val))
13710 return;
13711
13712 if (val == TG3_EEPROM_MAGIC)
13713 tg3_read_bc_ver(tp);
13714 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13715 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13716 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13717 tg3_read_hwsb_ver(tp);
acd9c119
MC
13718 else
13719 return;
13720
c9cab24e 13721 if (vpd_vers)
75f9936e 13722 goto done;
acd9c119 13723
c9cab24e
MC
13724 if (tg3_flag(tp, ENABLE_APE)) {
13725 if (tg3_flag(tp, ENABLE_ASF))
13726 tg3_read_dash_ver(tp);
13727 } else if (tg3_flag(tp, ENABLE_ASF)) {
13728 tg3_read_mgmtfw_ver(tp);
13729 }
9c8a620e 13730
75f9936e 13731done:
9c8a620e 13732 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13733}
13734
7544b097
MC
13735static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13736
7cb32cf2
MC
13737static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13738{
63c3a66f 13739 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13740 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13741 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13742 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13743 else
de9f5230 13744 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13745}
13746
4143470c 13747static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13748 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13749 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13750 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13751 { },
13752};
13753
1da177e4
LT
13754static int __devinit tg3_get_invariants(struct tg3 *tp)
13755{
1da177e4 13756 u32 misc_ctrl_reg;
1da177e4
LT
13757 u32 pci_state_reg, grc_misc_cfg;
13758 u32 val;
13759 u16 pci_cmd;
5e7dfd0f 13760 int err;
1da177e4 13761
1da177e4
LT
13762 /* Force memory write invalidate off. If we leave it on,
13763 * then on 5700_BX chips we have to enable a workaround.
13764 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13765 * to match the cacheline size. The Broadcom driver have this
13766 * workaround but turns MWI off all the times so never uses
13767 * it. This seems to suggest that the workaround is insufficient.
13768 */
13769 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13770 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13771 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13772
16821285
MC
13773 /* Important! -- Make sure register accesses are byteswapped
13774 * correctly. Also, for those chips that require it, make
13775 * sure that indirect register accesses are enabled before
13776 * the first operation.
1da177e4
LT
13777 */
13778 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13779 &misc_ctrl_reg);
16821285
MC
13780 tp->misc_host_ctrl |= (misc_ctrl_reg &
13781 MISC_HOST_CTRL_CHIPREV);
13782 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13783 tp->misc_host_ctrl);
1da177e4
LT
13784
13785 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13786 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13787 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13788 u32 prod_id_asic_rev;
13789
5001e2f6
MC
13790 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13791 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13792 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13793 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13794 pci_read_config_dword(tp->pdev,
13795 TG3PCI_GEN2_PRODID_ASICREV,
13796 &prod_id_asic_rev);
b703df6f
MC
13797 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13798 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13799 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13800 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13801 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13802 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13803 pci_read_config_dword(tp->pdev,
13804 TG3PCI_GEN15_PRODID_ASICREV,
13805 &prod_id_asic_rev);
f6eb9b1f
MC
13806 else
13807 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13808 &prod_id_asic_rev);
13809
321d32a0 13810 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13811 }
1da177e4 13812
ff645bec
MC
13813 /* Wrong chip ID in 5752 A0. This code can be removed later
13814 * as A0 is not in production.
13815 */
13816 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13817 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13818
6892914f
MC
13819 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13820 * we need to disable memory and use config. cycles
13821 * only to access all registers. The 5702/03 chips
13822 * can mistakenly decode the special cycles from the
13823 * ICH chipsets as memory write cycles, causing corruption
13824 * of register and memory space. Only certain ICH bridges
13825 * will drive special cycles with non-zero data during the
13826 * address phase which can fall within the 5703's address
13827 * range. This is not an ICH bug as the PCI spec allows
13828 * non-zero address during special cycles. However, only
13829 * these ICH bridges are known to drive non-zero addresses
13830 * during special cycles.
13831 *
13832 * Since special cycles do not cross PCI bridges, we only
13833 * enable this workaround if the 5703 is on the secondary
13834 * bus of these ICH bridges.
13835 */
13836 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13837 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13838 static struct tg3_dev_id {
13839 u32 vendor;
13840 u32 device;
13841 u32 rev;
13842 } ich_chipsets[] = {
13843 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13844 PCI_ANY_ID },
13845 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13846 PCI_ANY_ID },
13847 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13848 0xa },
13849 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13850 PCI_ANY_ID },
13851 { },
13852 };
13853 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13854 struct pci_dev *bridge = NULL;
13855
13856 while (pci_id->vendor != 0) {
13857 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13858 bridge);
13859 if (!bridge) {
13860 pci_id++;
13861 continue;
13862 }
13863 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13864 if (bridge->revision > pci_id->rev)
6892914f
MC
13865 continue;
13866 }
13867 if (bridge->subordinate &&
13868 (bridge->subordinate->number ==
13869 tp->pdev->bus->number)) {
63c3a66f 13870 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13871 pci_dev_put(bridge);
13872 break;
13873 }
13874 }
13875 }
13876
6ff6f81d 13877 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13878 static struct tg3_dev_id {
13879 u32 vendor;
13880 u32 device;
13881 } bridge_chipsets[] = {
13882 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13883 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13884 { },
13885 };
13886 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13887 struct pci_dev *bridge = NULL;
13888
13889 while (pci_id->vendor != 0) {
13890 bridge = pci_get_device(pci_id->vendor,
13891 pci_id->device,
13892 bridge);
13893 if (!bridge) {
13894 pci_id++;
13895 continue;
13896 }
13897 if (bridge->subordinate &&
13898 (bridge->subordinate->number <=
13899 tp->pdev->bus->number) &&
13900 (bridge->subordinate->subordinate >=
13901 tp->pdev->bus->number)) {
63c3a66f 13902 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13903 pci_dev_put(bridge);
13904 break;
13905 }
13906 }
13907 }
13908
4a29cc2e
MC
13909 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13910 * DMA addresses > 40-bit. This bridge may have other additional
13911 * 57xx devices behind it in some 4-port NIC designs for example.
13912 * Any tg3 device found behind the bridge will also need the 40-bit
13913 * DMA workaround.
13914 */
a4e2b347
MC
13915 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13916 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13917 tg3_flag_set(tp, 5780_CLASS);
13918 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13919 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13920 } else {
4a29cc2e
MC
13921 struct pci_dev *bridge = NULL;
13922
13923 do {
13924 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13925 PCI_DEVICE_ID_SERVERWORKS_EPB,
13926 bridge);
13927 if (bridge && bridge->subordinate &&
13928 (bridge->subordinate->number <=
13929 tp->pdev->bus->number) &&
13930 (bridge->subordinate->subordinate >=
13931 tp->pdev->bus->number)) {
63c3a66f 13932 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13933 pci_dev_put(bridge);
13934 break;
13935 }
13936 } while (bridge);
13937 }
4cf78e4f 13938
f6eb9b1f 13939 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13940 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13941 tp->pdev_peer = tg3_find_peer(tp);
13942
c885e824 13943 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13944 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13945 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13946 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13947
13948 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13949 tg3_flag(tp, 5717_PLUS))
13950 tg3_flag_set(tp, 57765_PLUS);
c885e824 13951
321d32a0
MC
13952 /* Intentionally exclude ASIC_REV_5906 */
13953 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13954 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13955 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13957 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13958 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13959 tg3_flag(tp, 57765_PLUS))
13960 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13961
13962 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13963 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13964 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13965 tg3_flag(tp, 5755_PLUS) ||
13966 tg3_flag(tp, 5780_CLASS))
13967 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13968
6ff6f81d 13969 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13970 tg3_flag(tp, 5750_PLUS))
13971 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13972
507399f1 13973 /* Determine TSO capabilities */
a0512944 13974 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 13975 ; /* Do nothing. HW bug. */
63c3a66f
JP
13976 else if (tg3_flag(tp, 57765_PLUS))
13977 tg3_flag_set(tp, HW_TSO_3);
13978 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13979 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13980 tg3_flag_set(tp, HW_TSO_2);
13981 else if (tg3_flag(tp, 5750_PLUS)) {
13982 tg3_flag_set(tp, HW_TSO_1);
13983 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13984 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13985 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13986 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13987 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13988 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13989 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13990 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13991 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13992 tp->fw_needed = FIRMWARE_TG3TSO5;
13993 else
13994 tp->fw_needed = FIRMWARE_TG3TSO;
13995 }
13996
dabc5c67 13997 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13998 if (tg3_flag(tp, HW_TSO_1) ||
13999 tg3_flag(tp, HW_TSO_2) ||
14000 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
14001 tp->fw_needed) {
14002 /* For firmware TSO, assume ASF is disabled.
14003 * We'll disable TSO later if we discover ASF
14004 * is enabled in tg3_get_eeprom_hw_cfg().
14005 */
dabc5c67 14006 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 14007 } else {
dabc5c67
MC
14008 tg3_flag_clear(tp, TSO_CAPABLE);
14009 tg3_flag_clear(tp, TSO_BUG);
14010 tp->fw_needed = NULL;
14011 }
14012
14013 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14014 tp->fw_needed = FIRMWARE_TG3;
14015
507399f1
MC
14016 tp->irq_max = 1;
14017
63c3a66f
JP
14018 if (tg3_flag(tp, 5750_PLUS)) {
14019 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14020 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14021 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14022 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14023 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14024 tp->pdev_peer == tp->pdev))
63c3a66f 14025 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14026
63c3a66f 14027 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14028 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14029 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14030 }
4f125f42 14031
63c3a66f
JP
14032 if (tg3_flag(tp, 57765_PLUS)) {
14033 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
14034 tp->irq_max = TG3_IRQ_MAX_VECS;
14035 }
f6eb9b1f 14036 }
0e1406dd 14037
2ffcc981 14038 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14039 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14040
e31aa987
MC
14041 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
14042 tg3_flag_set(tp, 4K_FIFO_LIMIT);
14043
fa6b2aae
MC
14044 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14045 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14046 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14047 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14048
63c3a66f 14049 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14050 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14051 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14052
63c3a66f
JP
14053 if (!tg3_flag(tp, 5705_PLUS) ||
14054 tg3_flag(tp, 5780_CLASS) ||
14055 tg3_flag(tp, USE_JUMBO_BDFLAG))
14056 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14057
52f4490c
MC
14058 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14059 &pci_state_reg);
14060
708ebb3a 14061 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14062 u16 lnkctl;
14063
63c3a66f 14064 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14065
2c55a3d0
MC
14066 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14067 int readrq = pcie_get_readrq(tp->pdev);
14068 if (readrq > 2048)
14069 pcie_set_readrq(tp->pdev, 2048);
14070 }
5f5c51e3 14071
5e7dfd0f 14072 pci_read_config_word(tp->pdev,
708ebb3a 14073 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14074 &lnkctl);
14075 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14076 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14077 ASIC_REV_5906) {
63c3a66f 14078 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14079 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14080 }
5e7dfd0f 14081 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14082 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14083 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14084 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14085 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14086 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14087 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14088 }
52f4490c 14089 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14090 /* BCM5785 devices are effectively PCIe devices, and should
14091 * follow PCIe codepaths, but do not have a PCIe capabilities
14092 * section.
93a700a9 14093 */
63c3a66f
JP
14094 tg3_flag_set(tp, PCI_EXPRESS);
14095 } else if (!tg3_flag(tp, 5705_PLUS) ||
14096 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14097 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14098 if (!tp->pcix_cap) {
2445e461
MC
14099 dev_err(&tp->pdev->dev,
14100 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14101 return -EIO;
14102 }
14103
14104 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14105 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14106 }
1da177e4 14107
399de50b
MC
14108 /* If we have an AMD 762 or VIA K8T800 chipset, write
14109 * reordering to the mailbox registers done by the host
14110 * controller can cause major troubles. We read back from
14111 * every mailbox register write to force the writes to be
14112 * posted to the chip in order.
14113 */
4143470c 14114 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14115 !tg3_flag(tp, PCI_EXPRESS))
14116 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14117
69fc4053
MC
14118 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14119 &tp->pci_cacheline_sz);
14120 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14121 &tp->pci_lat_timer);
1da177e4
LT
14122 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14123 tp->pci_lat_timer < 64) {
14124 tp->pci_lat_timer = 64;
69fc4053
MC
14125 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14126 tp->pci_lat_timer);
1da177e4
LT
14127 }
14128
16821285
MC
14129 /* Important! -- It is critical that the PCI-X hw workaround
14130 * situation is decided before the first MMIO register access.
14131 */
52f4490c
MC
14132 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14133 /* 5700 BX chips need to have their TX producer index
14134 * mailboxes written twice to workaround a bug.
14135 */
63c3a66f 14136 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14137
52f4490c 14138 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14139 *
14140 * The workaround is to use indirect register accesses
14141 * for all chip writes not to mailbox registers.
14142 */
63c3a66f 14143 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14144 u32 pm_reg;
1da177e4 14145
63c3a66f 14146 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14147
14148 /* The chip can have it's power management PCI config
14149 * space registers clobbered due to this bug.
14150 * So explicitly force the chip into D0 here.
14151 */
9974a356
MC
14152 pci_read_config_dword(tp->pdev,
14153 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14154 &pm_reg);
14155 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14156 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14157 pci_write_config_dword(tp->pdev,
14158 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14159 pm_reg);
14160
14161 /* Also, force SERR#/PERR# in PCI command. */
14162 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14163 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14164 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14165 }
14166 }
14167
1da177e4 14168 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14169 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14170 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14171 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14172
14173 /* Chip-specific fixup from Broadcom driver */
14174 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14175 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14176 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14177 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14178 }
14179
1ee582d8 14180 /* Default fast path register access methods */
20094930 14181 tp->read32 = tg3_read32;
1ee582d8 14182 tp->write32 = tg3_write32;
09ee929c 14183 tp->read32_mbox = tg3_read32;
20094930 14184 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14185 tp->write32_tx_mbox = tg3_write32;
14186 tp->write32_rx_mbox = tg3_write32;
14187
14188 /* Various workaround register access methods */
63c3a66f 14189 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14190 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14191 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14192 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14193 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14194 /*
14195 * Back to back register writes can cause problems on these
14196 * chips, the workaround is to read back all reg writes
14197 * except those to mailbox regs.
14198 *
14199 * See tg3_write_indirect_reg32().
14200 */
1ee582d8 14201 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14202 }
14203
63c3a66f 14204 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14205 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14206 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14207 tp->write32_rx_mbox = tg3_write_flush_reg32;
14208 }
20094930 14209
63c3a66f 14210 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14211 tp->read32 = tg3_read_indirect_reg32;
14212 tp->write32 = tg3_write_indirect_reg32;
14213 tp->read32_mbox = tg3_read_indirect_mbox;
14214 tp->write32_mbox = tg3_write_indirect_mbox;
14215 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14216 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14217
14218 iounmap(tp->regs);
22abe310 14219 tp->regs = NULL;
6892914f
MC
14220
14221 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14222 pci_cmd &= ~PCI_COMMAND_MEMORY;
14223 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14224 }
b5d3772c
MC
14225 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14226 tp->read32_mbox = tg3_read32_mbox_5906;
14227 tp->write32_mbox = tg3_write32_mbox_5906;
14228 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14229 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14230 }
6892914f 14231
bbadf503 14232 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14233 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14234 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14235 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14236 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14237
16821285
MC
14238 /* The memory arbiter has to be enabled in order for SRAM accesses
14239 * to succeed. Normally on powerup the tg3 chip firmware will make
14240 * sure it is enabled, but other entities such as system netboot
14241 * code might disable it.
14242 */
14243 val = tr32(MEMARB_MODE);
14244 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14245
9dc5e342
MC
14246 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14247 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14248 tg3_flag(tp, 5780_CLASS)) {
14249 if (tg3_flag(tp, PCIX_MODE)) {
14250 pci_read_config_dword(tp->pdev,
14251 tp->pcix_cap + PCI_X_STATUS,
14252 &val);
14253 tp->pci_fn = val & 0x7;
14254 }
14255 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14256 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14257 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14258 NIC_SRAM_CPMUSTAT_SIG) {
14259 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14260 tp->pci_fn = tp->pci_fn ? 1 : 0;
14261 }
14262 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14263 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14264 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14265 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14266 NIC_SRAM_CPMUSTAT_SIG) {
14267 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14268 TG3_CPMU_STATUS_FSHFT_5719;
14269 }
69f11c99
MC
14270 }
14271
7d0c41ef 14272 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14273 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14274 * determined before calling tg3_set_power_state() so that
14275 * we know whether or not to switch out of Vaux power.
14276 * When the flag is set, it means that GPIO1 is used for eeprom
14277 * write protect and also implies that it is a LOM where GPIOs
14278 * are not used to switch power.
6aa20a22 14279 */
7d0c41ef
MC
14280 tg3_get_eeprom_hw_cfg(tp);
14281
cf9ecf4b
MC
14282 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14283 tg3_flag_clear(tp, TSO_CAPABLE);
14284 tg3_flag_clear(tp, TSO_BUG);
14285 tp->fw_needed = NULL;
14286 }
14287
63c3a66f 14288 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14289 /* Allow reads and writes to the
14290 * APE register and memory space.
14291 */
14292 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14293 PCISTATE_ALLOW_APE_SHMEM_WR |
14294 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14295 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14296 pci_state_reg);
c9cab24e
MC
14297
14298 tg3_ape_lock_init(tp);
0d3031d9
MC
14299 }
14300
9936bcf6 14301 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14302 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14303 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14304 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14305 tg3_flag(tp, 57765_PLUS))
14306 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14307
16821285
MC
14308 /* Set up tp->grc_local_ctrl before calling
14309 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14310 * will bring 5700's external PHY out of reset.
314fba34
MC
14311 * It is also used as eeprom write protect on LOMs.
14312 */
14313 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14314 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14315 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14316 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14317 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14318 /* Unused GPIO3 must be driven as output on 5752 because there
14319 * are no pull-up resistors on unused GPIO pins.
14320 */
14321 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14322 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14323
321d32a0 14324 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14325 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14326 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14327 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14328
8d519ab2
MC
14329 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14330 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14331 /* Turn off the debug UART. */
14332 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14333 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14334 /* Keep VMain power. */
14335 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14336 GRC_LCLCTRL_GPIO_OUTPUT0;
14337 }
14338
16821285
MC
14339 /* Switch out of Vaux if it is a NIC */
14340 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14341
1da177e4
LT
14342 /* Derive initial jumbo mode from MTU assigned in
14343 * ether_setup() via the alloc_etherdev() call
14344 */
63c3a66f
JP
14345 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14346 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14347
14348 /* Determine WakeOnLan speed to use. */
14349 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14350 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14351 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14352 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14353 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14354 } else {
63c3a66f 14355 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14356 }
14357
7f97a4bd 14358 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14359 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14360
1da177e4 14361 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14362 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14363 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14364 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14365 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14366 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14367 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14368 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14369
14370 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14371 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14372 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14373 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14374 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14375
63c3a66f 14376 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14377 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14378 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14379 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14380 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14381 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14382 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14383 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14384 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14385 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14386 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14387 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14388 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14389 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14390 } else
f07e9af3 14391 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14392 }
1da177e4 14393
b2a5c19c
MC
14394 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14395 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14396 tp->phy_otp = tg3_read_otp_phycfg(tp);
14397 if (tp->phy_otp == 0)
14398 tp->phy_otp = TG3_OTP_DEFAULT;
14399 }
14400
63c3a66f 14401 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14402 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14403 else
14404 tp->mi_mode = MAC_MI_MODE_BASE;
14405
1da177e4 14406 tp->coalesce_mode = 0;
1da177e4
LT
14407 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14408 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14409 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14410
4d958473
MC
14411 /* Set these bits to enable statistics workaround. */
14412 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14413 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14414 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14415 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14416 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14417 }
14418
321d32a0
MC
14419 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14420 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14421 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14422
158d7abd
MC
14423 err = tg3_mdio_init(tp);
14424 if (err)
14425 return err;
1da177e4
LT
14426
14427 /* Initialize data/descriptor byte/word swapping. */
14428 val = tr32(GRC_MODE);
f2096f94
MC
14429 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14430 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14431 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14432 GRC_MODE_B2HRX_ENABLE |
14433 GRC_MODE_HTX2B_ENABLE |
14434 GRC_MODE_HOST_STACKUP);
14435 else
14436 val &= GRC_MODE_HOST_STACKUP;
14437
1da177e4
LT
14438 tw32(GRC_MODE, val | tp->grc_mode);
14439
14440 tg3_switch_clocks(tp);
14441
14442 /* Clear this out for sanity. */
14443 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14444
14445 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14446 &pci_state_reg);
14447 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14448 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14449 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14450
14451 if (chiprevid == CHIPREV_ID_5701_A0 ||
14452 chiprevid == CHIPREV_ID_5701_B0 ||
14453 chiprevid == CHIPREV_ID_5701_B2 ||
14454 chiprevid == CHIPREV_ID_5701_B5) {
14455 void __iomem *sram_base;
14456
14457 /* Write some dummy words into the SRAM status block
14458 * area, see if it reads back correctly. If the return
14459 * value is bad, force enable the PCIX workaround.
14460 */
14461 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14462
14463 writel(0x00000000, sram_base);
14464 writel(0x00000000, sram_base + 4);
14465 writel(0xffffffff, sram_base + 4);
14466 if (readl(sram_base) != 0x00000000)
63c3a66f 14467 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14468 }
14469 }
14470
14471 udelay(50);
14472 tg3_nvram_init(tp);
14473
14474 grc_misc_cfg = tr32(GRC_MISC_CFG);
14475 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14476
1da177e4
LT
14477 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14478 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14479 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14480 tg3_flag_set(tp, IS_5788);
1da177e4 14481
63c3a66f 14482 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14483 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14484 tg3_flag_set(tp, TAGGED_STATUS);
14485 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14486 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14487 HOSTCC_MODE_CLRTICK_TXBD);
14488
14489 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14490 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14491 tp->misc_host_ctrl);
14492 }
14493
3bda1258 14494 /* Preserve the APE MAC_MODE bits */
63c3a66f 14495 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14496 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14497 else
6e01b20b 14498 tp->mac_mode = 0;
3bda1258 14499
1da177e4
LT
14500 /* these are limited to 10/100 only */
14501 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14502 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14503 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14504 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14505 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14506 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14507 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14508 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14509 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14510 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14511 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14512 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14513 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14514 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14515 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14516 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14517
14518 err = tg3_phy_probe(tp);
14519 if (err) {
2445e461 14520 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14521 /* ... but do not return immediately ... */
b02fd9e3 14522 tg3_mdio_fini(tp);
1da177e4
LT
14523 }
14524
184b8904 14525 tg3_read_vpd(tp);
c4e6575c 14526 tg3_read_fw_ver(tp);
1da177e4 14527
f07e9af3
MC
14528 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14529 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14530 } else {
14531 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14532 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14533 else
f07e9af3 14534 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14535 }
14536
14537 /* 5700 {AX,BX} chips have a broken status block link
14538 * change bit implementation, so we must use the
14539 * status register in those cases.
14540 */
14541 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14542 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14543 else
63c3a66f 14544 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14545
14546 /* The led_ctrl is set during tg3_phy_probe, here we might
14547 * have to force the link status polling mechanism based
14548 * upon subsystem IDs.
14549 */
14550 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14551 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14552 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14553 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14554 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14555 }
14556
14557 /* For all SERDES we poll the MAC status register. */
f07e9af3 14558 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14559 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14560 else
63c3a66f 14561 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14562
9205fd9c 14563 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14564 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14565 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14566 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14567 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14568#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14569 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14570#endif
14571 }
1da177e4 14572
2c49a44d
MC
14573 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14574 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14575 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14576
2c49a44d 14577 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14578
14579 /* Increment the rx prod index on the rx std ring by at most
14580 * 8 for these chips to workaround hw errata.
14581 */
14582 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14583 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14584 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14585 tp->rx_std_max_post = 8;
14586
63c3a66f 14587 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14588 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14589 PCIE_PWR_MGMT_L1_THRESH_MSK;
14590
1da177e4
LT
14591 return err;
14592}
14593
49b6e95f 14594#ifdef CONFIG_SPARC
1da177e4
LT
14595static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14596{
14597 struct net_device *dev = tp->dev;
14598 struct pci_dev *pdev = tp->pdev;
49b6e95f 14599 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14600 const unsigned char *addr;
49b6e95f
DM
14601 int len;
14602
14603 addr = of_get_property(dp, "local-mac-address", &len);
14604 if (addr && len == 6) {
14605 memcpy(dev->dev_addr, addr, 6);
14606 memcpy(dev->perm_addr, dev->dev_addr, 6);
14607 return 0;
1da177e4
LT
14608 }
14609 return -ENODEV;
14610}
14611
14612static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14613{
14614 struct net_device *dev = tp->dev;
14615
14616 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14617 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14618 return 0;
14619}
14620#endif
14621
14622static int __devinit tg3_get_device_address(struct tg3 *tp)
14623{
14624 struct net_device *dev = tp->dev;
14625 u32 hi, lo, mac_offset;
008652b3 14626 int addr_ok = 0;
1da177e4 14627
49b6e95f 14628#ifdef CONFIG_SPARC
1da177e4
LT
14629 if (!tg3_get_macaddr_sparc(tp))
14630 return 0;
14631#endif
14632
14633 mac_offset = 0x7c;
6ff6f81d 14634 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14635 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14636 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14637 mac_offset = 0xcc;
14638 if (tg3_nvram_lock(tp))
14639 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14640 else
14641 tg3_nvram_unlock(tp);
63c3a66f 14642 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14643 if (tp->pci_fn & 1)
a1b950d5 14644 mac_offset = 0xcc;
69f11c99 14645 if (tp->pci_fn > 1)
a50d0796 14646 mac_offset += 0x18c;
a1b950d5 14647 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14648 mac_offset = 0x10;
1da177e4
LT
14649
14650 /* First try to get it from MAC address mailbox. */
14651 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14652 if ((hi >> 16) == 0x484b) {
14653 dev->dev_addr[0] = (hi >> 8) & 0xff;
14654 dev->dev_addr[1] = (hi >> 0) & 0xff;
14655
14656 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14657 dev->dev_addr[2] = (lo >> 24) & 0xff;
14658 dev->dev_addr[3] = (lo >> 16) & 0xff;
14659 dev->dev_addr[4] = (lo >> 8) & 0xff;
14660 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14661
008652b3
MC
14662 /* Some old bootcode may report a 0 MAC address in SRAM */
14663 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14664 }
14665 if (!addr_ok) {
14666 /* Next, try NVRAM. */
63c3a66f 14667 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14668 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14669 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14670 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14671 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14672 }
14673 /* Finally just fetch it out of the MAC control regs. */
14674 else {
14675 hi = tr32(MAC_ADDR_0_HIGH);
14676 lo = tr32(MAC_ADDR_0_LOW);
14677
14678 dev->dev_addr[5] = lo & 0xff;
14679 dev->dev_addr[4] = (lo >> 8) & 0xff;
14680 dev->dev_addr[3] = (lo >> 16) & 0xff;
14681 dev->dev_addr[2] = (lo >> 24) & 0xff;
14682 dev->dev_addr[1] = hi & 0xff;
14683 dev->dev_addr[0] = (hi >> 8) & 0xff;
14684 }
1da177e4
LT
14685 }
14686
14687 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14688#ifdef CONFIG_SPARC
1da177e4
LT
14689 if (!tg3_get_default_macaddr_sparc(tp))
14690 return 0;
14691#endif
14692 return -EINVAL;
14693 }
2ff43697 14694 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14695 return 0;
14696}
14697
59e6b434
DM
14698#define BOUNDARY_SINGLE_CACHELINE 1
14699#define BOUNDARY_MULTI_CACHELINE 2
14700
14701static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14702{
14703 int cacheline_size;
14704 u8 byte;
14705 int goal;
14706
14707 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14708 if (byte == 0)
14709 cacheline_size = 1024;
14710 else
14711 cacheline_size = (int) byte * 4;
14712
14713 /* On 5703 and later chips, the boundary bits have no
14714 * effect.
14715 */
14716 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14717 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14718 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14719 goto out;
14720
14721#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14722 goal = BOUNDARY_MULTI_CACHELINE;
14723#else
14724#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14725 goal = BOUNDARY_SINGLE_CACHELINE;
14726#else
14727 goal = 0;
14728#endif
14729#endif
14730
63c3a66f 14731 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14732 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14733 goto out;
14734 }
14735
59e6b434
DM
14736 if (!goal)
14737 goto out;
14738
14739 /* PCI controllers on most RISC systems tend to disconnect
14740 * when a device tries to burst across a cache-line boundary.
14741 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14742 *
14743 * Unfortunately, for PCI-E there are only limited
14744 * write-side controls for this, and thus for reads
14745 * we will still get the disconnects. We'll also waste
14746 * these PCI cycles for both read and write for chips
14747 * other than 5700 and 5701 which do not implement the
14748 * boundary bits.
14749 */
63c3a66f 14750 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14751 switch (cacheline_size) {
14752 case 16:
14753 case 32:
14754 case 64:
14755 case 128:
14756 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14757 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14758 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14759 } else {
14760 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14761 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14762 }
14763 break;
14764
14765 case 256:
14766 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14767 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14768 break;
14769
14770 default:
14771 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14772 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14773 break;
855e1111 14774 }
63c3a66f 14775 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14776 switch (cacheline_size) {
14777 case 16:
14778 case 32:
14779 case 64:
14780 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14781 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14782 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14783 break;
14784 }
14785 /* fallthrough */
14786 case 128:
14787 default:
14788 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14789 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14790 break;
855e1111 14791 }
59e6b434
DM
14792 } else {
14793 switch (cacheline_size) {
14794 case 16:
14795 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14796 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14797 DMA_RWCTRL_WRITE_BNDRY_16);
14798 break;
14799 }
14800 /* fallthrough */
14801 case 32:
14802 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14803 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14804 DMA_RWCTRL_WRITE_BNDRY_32);
14805 break;
14806 }
14807 /* fallthrough */
14808 case 64:
14809 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14810 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14811 DMA_RWCTRL_WRITE_BNDRY_64);
14812 break;
14813 }
14814 /* fallthrough */
14815 case 128:
14816 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14817 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14818 DMA_RWCTRL_WRITE_BNDRY_128);
14819 break;
14820 }
14821 /* fallthrough */
14822 case 256:
14823 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14824 DMA_RWCTRL_WRITE_BNDRY_256);
14825 break;
14826 case 512:
14827 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14828 DMA_RWCTRL_WRITE_BNDRY_512);
14829 break;
14830 case 1024:
14831 default:
14832 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14833 DMA_RWCTRL_WRITE_BNDRY_1024);
14834 break;
855e1111 14835 }
59e6b434
DM
14836 }
14837
14838out:
14839 return val;
14840}
14841
1da177e4
LT
14842static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14843{
14844 struct tg3_internal_buffer_desc test_desc;
14845 u32 sram_dma_descs;
14846 int i, ret;
14847
14848 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14849
14850 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14851 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14852 tw32(RDMAC_STATUS, 0);
14853 tw32(WDMAC_STATUS, 0);
14854
14855 tw32(BUFMGR_MODE, 0);
14856 tw32(FTQ_RESET, 0);
14857
14858 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14859 test_desc.addr_lo = buf_dma & 0xffffffff;
14860 test_desc.nic_mbuf = 0x00002100;
14861 test_desc.len = size;
14862
14863 /*
14864 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14865 * the *second* time the tg3 driver was getting loaded after an
14866 * initial scan.
14867 *
14868 * Broadcom tells me:
14869 * ...the DMA engine is connected to the GRC block and a DMA
14870 * reset may affect the GRC block in some unpredictable way...
14871 * The behavior of resets to individual blocks has not been tested.
14872 *
14873 * Broadcom noted the GRC reset will also reset all sub-components.
14874 */
14875 if (to_device) {
14876 test_desc.cqid_sqid = (13 << 8) | 2;
14877
14878 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14879 udelay(40);
14880 } else {
14881 test_desc.cqid_sqid = (16 << 8) | 7;
14882
14883 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14884 udelay(40);
14885 }
14886 test_desc.flags = 0x00000005;
14887
14888 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14889 u32 val;
14890
14891 val = *(((u32 *)&test_desc) + i);
14892 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14893 sram_dma_descs + (i * sizeof(u32)));
14894 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14895 }
14896 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14897
859a5887 14898 if (to_device)
1da177e4 14899 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14900 else
1da177e4 14901 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14902
14903 ret = -ENODEV;
14904 for (i = 0; i < 40; i++) {
14905 u32 val;
14906
14907 if (to_device)
14908 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14909 else
14910 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14911 if ((val & 0xffff) == sram_dma_descs) {
14912 ret = 0;
14913 break;
14914 }
14915
14916 udelay(100);
14917 }
14918
14919 return ret;
14920}
14921
ded7340d 14922#define TEST_BUFFER_SIZE 0x2000
1da177e4 14923
4143470c 14924static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14925 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14926 { },
14927};
14928
1da177e4
LT
14929static int __devinit tg3_test_dma(struct tg3 *tp)
14930{
14931 dma_addr_t buf_dma;
59e6b434 14932 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14933 int ret = 0;
1da177e4 14934
4bae65c8
MC
14935 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14936 &buf_dma, GFP_KERNEL);
1da177e4
LT
14937 if (!buf) {
14938 ret = -ENOMEM;
14939 goto out_nofree;
14940 }
14941
14942 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14943 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14944
59e6b434 14945 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14946
63c3a66f 14947 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14948 goto out;
14949
63c3a66f 14950 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14951 /* DMA read watermark not used on PCIE */
14952 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14953 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14954 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14955 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14956 tp->dma_rwctrl |= 0x003f0000;
14957 else
14958 tp->dma_rwctrl |= 0x003f000f;
14959 } else {
14960 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14961 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14962 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14963 u32 read_water = 0x7;
1da177e4 14964
4a29cc2e
MC
14965 /* If the 5704 is behind the EPB bridge, we can
14966 * do the less restrictive ONE_DMA workaround for
14967 * better performance.
14968 */
63c3a66f 14969 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14970 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14971 tp->dma_rwctrl |= 0x8000;
14972 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14973 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14974
49afdeb6
MC
14975 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14976 read_water = 4;
59e6b434 14977 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14978 tp->dma_rwctrl |=
14979 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14980 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14981 (1 << 23);
4cf78e4f
MC
14982 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14983 /* 5780 always in PCIX mode */
14984 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14985 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14986 /* 5714 always in PCIX mode */
14987 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14988 } else {
14989 tp->dma_rwctrl |= 0x001b000f;
14990 }
14991 }
14992
14993 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14994 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14995 tp->dma_rwctrl &= 0xfffffff0;
14996
14997 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14998 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14999 /* Remove this if it causes problems for some boards. */
15000 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15001
15002 /* On 5700/5701 chips, we need to set this bit.
15003 * Otherwise the chip will issue cacheline transactions
15004 * to streamable DMA memory with not all the byte
15005 * enables turned on. This is an error on several
15006 * RISC PCI controllers, in particular sparc64.
15007 *
15008 * On 5703/5704 chips, this bit has been reassigned
15009 * a different meaning. In particular, it is used
15010 * on those chips to enable a PCI-X workaround.
15011 */
15012 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15013 }
15014
15015 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15016
15017#if 0
15018 /* Unneeded, already done by tg3_get_invariants. */
15019 tg3_switch_clocks(tp);
15020#endif
15021
1da177e4
LT
15022 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15023 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15024 goto out;
15025
59e6b434
DM
15026 /* It is best to perform DMA test with maximum write burst size
15027 * to expose the 5700/5701 write DMA bug.
15028 */
15029 saved_dma_rwctrl = tp->dma_rwctrl;
15030 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15031 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15032
1da177e4
LT
15033 while (1) {
15034 u32 *p = buf, i;
15035
15036 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15037 p[i] = i;
15038
15039 /* Send the buffer to the chip. */
15040 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15041 if (ret) {
2445e461
MC
15042 dev_err(&tp->pdev->dev,
15043 "%s: Buffer write failed. err = %d\n",
15044 __func__, ret);
1da177e4
LT
15045 break;
15046 }
15047
15048#if 0
15049 /* validate data reached card RAM correctly. */
15050 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15051 u32 val;
15052 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15053 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15054 dev_err(&tp->pdev->dev,
15055 "%s: Buffer corrupted on device! "
15056 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15057 /* ret = -ENODEV here? */
15058 }
15059 p[i] = 0;
15060 }
15061#endif
15062 /* Now read it back. */
15063 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15064 if (ret) {
5129c3a3
MC
15065 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15066 "err = %d\n", __func__, ret);
1da177e4
LT
15067 break;
15068 }
15069
15070 /* Verify it. */
15071 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15072 if (p[i] == i)
15073 continue;
15074
59e6b434
DM
15075 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15076 DMA_RWCTRL_WRITE_BNDRY_16) {
15077 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15078 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15079 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15080 break;
15081 } else {
2445e461
MC
15082 dev_err(&tp->pdev->dev,
15083 "%s: Buffer corrupted on read back! "
15084 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15085 ret = -ENODEV;
15086 goto out;
15087 }
15088 }
15089
15090 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15091 /* Success. */
15092 ret = 0;
15093 break;
15094 }
15095 }
59e6b434
DM
15096 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15097 DMA_RWCTRL_WRITE_BNDRY_16) {
15098 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15099 * now look for chipsets that are known to expose the
15100 * DMA bug without failing the test.
59e6b434 15101 */
4143470c 15102 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15103 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15104 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15105 } else {
6d1cfbab
MC
15106 /* Safe to use the calculated DMA boundary. */
15107 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15108 }
6d1cfbab 15109
59e6b434
DM
15110 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15111 }
1da177e4
LT
15112
15113out:
4bae65c8 15114 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15115out_nofree:
15116 return ret;
15117}
15118
1da177e4
LT
15119static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15120{
63c3a66f 15121 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15122 tp->bufmgr_config.mbuf_read_dma_low_water =
15123 DEFAULT_MB_RDMA_LOW_WATER_5705;
15124 tp->bufmgr_config.mbuf_mac_rx_low_water =
15125 DEFAULT_MB_MACRX_LOW_WATER_57765;
15126 tp->bufmgr_config.mbuf_high_water =
15127 DEFAULT_MB_HIGH_WATER_57765;
15128
15129 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15130 DEFAULT_MB_RDMA_LOW_WATER_5705;
15131 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15132 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15133 tp->bufmgr_config.mbuf_high_water_jumbo =
15134 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15135 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15136 tp->bufmgr_config.mbuf_read_dma_low_water =
15137 DEFAULT_MB_RDMA_LOW_WATER_5705;
15138 tp->bufmgr_config.mbuf_mac_rx_low_water =
15139 DEFAULT_MB_MACRX_LOW_WATER_5705;
15140 tp->bufmgr_config.mbuf_high_water =
15141 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15142 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15143 tp->bufmgr_config.mbuf_mac_rx_low_water =
15144 DEFAULT_MB_MACRX_LOW_WATER_5906;
15145 tp->bufmgr_config.mbuf_high_water =
15146 DEFAULT_MB_HIGH_WATER_5906;
15147 }
fdfec172
MC
15148
15149 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15150 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15151 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15152 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15153 tp->bufmgr_config.mbuf_high_water_jumbo =
15154 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15155 } else {
15156 tp->bufmgr_config.mbuf_read_dma_low_water =
15157 DEFAULT_MB_RDMA_LOW_WATER;
15158 tp->bufmgr_config.mbuf_mac_rx_low_water =
15159 DEFAULT_MB_MACRX_LOW_WATER;
15160 tp->bufmgr_config.mbuf_high_water =
15161 DEFAULT_MB_HIGH_WATER;
15162
15163 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15164 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15165 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15166 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15167 tp->bufmgr_config.mbuf_high_water_jumbo =
15168 DEFAULT_MB_HIGH_WATER_JUMBO;
15169 }
1da177e4
LT
15170
15171 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15172 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15173}
15174
15175static char * __devinit tg3_phy_string(struct tg3 *tp)
15176{
79eb6904
MC
15177 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15178 case TG3_PHY_ID_BCM5400: return "5400";
15179 case TG3_PHY_ID_BCM5401: return "5401";
15180 case TG3_PHY_ID_BCM5411: return "5411";
15181 case TG3_PHY_ID_BCM5701: return "5701";
15182 case TG3_PHY_ID_BCM5703: return "5703";
15183 case TG3_PHY_ID_BCM5704: return "5704";
15184 case TG3_PHY_ID_BCM5705: return "5705";
15185 case TG3_PHY_ID_BCM5750: return "5750";
15186 case TG3_PHY_ID_BCM5752: return "5752";
15187 case TG3_PHY_ID_BCM5714: return "5714";
15188 case TG3_PHY_ID_BCM5780: return "5780";
15189 case TG3_PHY_ID_BCM5755: return "5755";
15190 case TG3_PHY_ID_BCM5787: return "5787";
15191 case TG3_PHY_ID_BCM5784: return "5784";
15192 case TG3_PHY_ID_BCM5756: return "5722/5756";
15193 case TG3_PHY_ID_BCM5906: return "5906";
15194 case TG3_PHY_ID_BCM5761: return "5761";
15195 case TG3_PHY_ID_BCM5718C: return "5718C";
15196 case TG3_PHY_ID_BCM5718S: return "5718S";
15197 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15198 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15199 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15200 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15201 case 0: return "serdes";
15202 default: return "unknown";
855e1111 15203 }
1da177e4
LT
15204}
15205
f9804ddb
MC
15206static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15207{
63c3a66f 15208 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15209 strcpy(str, "PCI Express");
15210 return str;
63c3a66f 15211 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15212 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15213
15214 strcpy(str, "PCIX:");
15215
15216 if ((clock_ctrl == 7) ||
15217 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15218 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15219 strcat(str, "133MHz");
15220 else if (clock_ctrl == 0)
15221 strcat(str, "33MHz");
15222 else if (clock_ctrl == 2)
15223 strcat(str, "50MHz");
15224 else if (clock_ctrl == 4)
15225 strcat(str, "66MHz");
15226 else if (clock_ctrl == 6)
15227 strcat(str, "100MHz");
f9804ddb
MC
15228 } else {
15229 strcpy(str, "PCI:");
63c3a66f 15230 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15231 strcat(str, "66MHz");
15232 else
15233 strcat(str, "33MHz");
15234 }
63c3a66f 15235 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15236 strcat(str, ":32-bit");
15237 else
15238 strcat(str, ":64-bit");
15239 return str;
15240}
15241
8c2dc7e1 15242static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15243{
15244 struct pci_dev *peer;
15245 unsigned int func, devnr = tp->pdev->devfn & ~7;
15246
15247 for (func = 0; func < 8; func++) {
15248 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15249 if (peer && peer != tp->pdev)
15250 break;
15251 pci_dev_put(peer);
15252 }
16fe9d74
MC
15253 /* 5704 can be configured in single-port mode, set peer to
15254 * tp->pdev in that case.
15255 */
15256 if (!peer) {
15257 peer = tp->pdev;
15258 return peer;
15259 }
1da177e4
LT
15260
15261 /*
15262 * We don't need to keep the refcount elevated; there's no way
15263 * to remove one half of this device without removing the other
15264 */
15265 pci_dev_put(peer);
15266
15267 return peer;
15268}
15269
15f9850d
DM
15270static void __devinit tg3_init_coal(struct tg3 *tp)
15271{
15272 struct ethtool_coalesce *ec = &tp->coal;
15273
15274 memset(ec, 0, sizeof(*ec));
15275 ec->cmd = ETHTOOL_GCOALESCE;
15276 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15277 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15278 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15279 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15280 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15281 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15282 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15283 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15284 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15285
15286 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15287 HOSTCC_MODE_CLRTICK_TXBD)) {
15288 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15289 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15290 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15291 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15292 }
d244c892 15293
63c3a66f 15294 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15295 ec->rx_coalesce_usecs_irq = 0;
15296 ec->tx_coalesce_usecs_irq = 0;
15297 ec->stats_block_coalesce_usecs = 0;
15298 }
15f9850d
DM
15299}
15300
7c7d64b8
SH
15301static const struct net_device_ops tg3_netdev_ops = {
15302 .ndo_open = tg3_open,
15303 .ndo_stop = tg3_close,
00829823 15304 .ndo_start_xmit = tg3_start_xmit,
511d2224 15305 .ndo_get_stats64 = tg3_get_stats64,
00829823 15306 .ndo_validate_addr = eth_validate_addr,
afc4b13d 15307 .ndo_set_rx_mode = tg3_set_rx_mode,
00829823
SH
15308 .ndo_set_mac_address = tg3_set_mac_addr,
15309 .ndo_do_ioctl = tg3_ioctl,
15310 .ndo_tx_timeout = tg3_tx_timeout,
15311 .ndo_change_mtu = tg3_change_mtu,
dc668910 15312 .ndo_fix_features = tg3_fix_features,
06c03c02 15313 .ndo_set_features = tg3_set_features,
00829823
SH
15314#ifdef CONFIG_NET_POLL_CONTROLLER
15315 .ndo_poll_controller = tg3_poll_controller,
15316#endif
15317};
15318
1da177e4
LT
15319static int __devinit tg3_init_one(struct pci_dev *pdev,
15320 const struct pci_device_id *ent)
15321{
1da177e4
LT
15322 struct net_device *dev;
15323 struct tg3 *tp;
646c9edd
MC
15324 int i, err, pm_cap;
15325 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15326 char str[40];
72f2afb8 15327 u64 dma_mask, persist_dma_mask;
c8f44aff 15328 netdev_features_t features = 0;
1da177e4 15329
05dbe005 15330 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15331
15332 err = pci_enable_device(pdev);
15333 if (err) {
2445e461 15334 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15335 return err;
15336 }
15337
1da177e4
LT
15338 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15339 if (err) {
2445e461 15340 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15341 goto err_out_disable_pdev;
15342 }
15343
15344 pci_set_master(pdev);
15345
15346 /* Find power-management capability. */
15347 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15348 if (pm_cap == 0) {
2445e461
MC
15349 dev_err(&pdev->dev,
15350 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15351 err = -EIO;
15352 goto err_out_free_res;
15353 }
15354
16821285
MC
15355 err = pci_set_power_state(pdev, PCI_D0);
15356 if (err) {
15357 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15358 goto err_out_free_res;
15359 }
15360
fe5f5787 15361 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15362 if (!dev) {
2445e461 15363 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15364 err = -ENOMEM;
16821285 15365 goto err_out_power_down;
1da177e4
LT
15366 }
15367
1da177e4
LT
15368 SET_NETDEV_DEV(dev, &pdev->dev);
15369
1da177e4
LT
15370 tp = netdev_priv(dev);
15371 tp->pdev = pdev;
15372 tp->dev = dev;
15373 tp->pm_cap = pm_cap;
1da177e4
LT
15374 tp->rx_mode = TG3_DEF_RX_MODE;
15375 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15376
1da177e4
LT
15377 if (tg3_debug > 0)
15378 tp->msg_enable = tg3_debug;
15379 else
15380 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15381
15382 /* The word/byte swap controls here control register access byte
15383 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15384 * setting below.
15385 */
15386 tp->misc_host_ctrl =
15387 MISC_HOST_CTRL_MASK_PCI_INT |
15388 MISC_HOST_CTRL_WORD_SWAP |
15389 MISC_HOST_CTRL_INDIR_ACCESS |
15390 MISC_HOST_CTRL_PCISTATE_RW;
15391
15392 /* The NONFRM (non-frame) byte/word swap controls take effect
15393 * on descriptor entries, anything which isn't packet data.
15394 *
15395 * The StrongARM chips on the board (one for tx, one for rx)
15396 * are running in big-endian mode.
15397 */
15398 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15399 GRC_MODE_WSWAP_NONFRM_DATA);
15400#ifdef __BIG_ENDIAN
15401 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15402#endif
15403 spin_lock_init(&tp->lock);
1da177e4 15404 spin_lock_init(&tp->indirect_lock);
c4028958 15405 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15406
d5fe488a 15407 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15408 if (!tp->regs) {
ab96b241 15409 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15410 err = -ENOMEM;
15411 goto err_out_free_dev;
15412 }
15413
c9cab24e
MC
15414 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15415 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15416 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15417 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15418 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15419 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15420 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15421 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15422 tg3_flag_set(tp, ENABLE_APE);
15423 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15424 if (!tp->aperegs) {
15425 dev_err(&pdev->dev,
15426 "Cannot map APE registers, aborting\n");
15427 err = -ENOMEM;
15428 goto err_out_iounmap;
15429 }
15430 }
15431
1da177e4
LT
15432 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15433 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15434
1da177e4 15435 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15436 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15437 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15438 dev->irq = pdev->irq;
1da177e4
LT
15439
15440 err = tg3_get_invariants(tp);
15441 if (err) {
ab96b241
MC
15442 dev_err(&pdev->dev,
15443 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15444 goto err_out_apeunmap;
1da177e4
LT
15445 }
15446
4a29cc2e
MC
15447 /* The EPB bridge inside 5714, 5715, and 5780 and any
15448 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15449 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15450 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15451 * do DMA address check in tg3_start_xmit().
15452 */
63c3a66f 15453 if (tg3_flag(tp, IS_5788))
284901a9 15454 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15455 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15456 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15457#ifdef CONFIG_HIGHMEM
6a35528a 15458 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15459#endif
4a29cc2e 15460 } else
6a35528a 15461 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15462
15463 /* Configure DMA attributes. */
284901a9 15464 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15465 err = pci_set_dma_mask(pdev, dma_mask);
15466 if (!err) {
0da0606f 15467 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15468 err = pci_set_consistent_dma_mask(pdev,
15469 persist_dma_mask);
15470 if (err < 0) {
ab96b241
MC
15471 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15472 "DMA for consistent allocations\n");
c9cab24e 15473 goto err_out_apeunmap;
72f2afb8
MC
15474 }
15475 }
15476 }
284901a9
YH
15477 if (err || dma_mask == DMA_BIT_MASK(32)) {
15478 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15479 if (err) {
ab96b241
MC
15480 dev_err(&pdev->dev,
15481 "No usable DMA configuration, aborting\n");
c9cab24e 15482 goto err_out_apeunmap;
72f2afb8
MC
15483 }
15484 }
15485
fdfec172 15486 tg3_init_bufmgr_config(tp);
1da177e4 15487
0da0606f
MC
15488 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15489
15490 /* 5700 B0 chips do not support checksumming correctly due
15491 * to hardware bugs.
15492 */
15493 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15494 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15495
15496 if (tg3_flag(tp, 5755_PLUS))
15497 features |= NETIF_F_IPV6_CSUM;
15498 }
15499
4e3a7aaa
MC
15500 /* TSO is on by default on chips that support hardware TSO.
15501 * Firmware TSO on older chips gives lower performance, so it
15502 * is off by default, but can be enabled using ethtool.
15503 */
63c3a66f
JP
15504 if ((tg3_flag(tp, HW_TSO_1) ||
15505 tg3_flag(tp, HW_TSO_2) ||
15506 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15507 (features & NETIF_F_IP_CSUM))
15508 features |= NETIF_F_TSO;
63c3a66f 15509 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15510 if (features & NETIF_F_IPV6_CSUM)
15511 features |= NETIF_F_TSO6;
63c3a66f 15512 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15513 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15514 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15515 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15516 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15517 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15518 features |= NETIF_F_TSO_ECN;
b0026624 15519 }
1da177e4 15520
d542fe27
MC
15521 dev->features |= features;
15522 dev->vlan_features |= features;
15523
06c03c02
MB
15524 /*
15525 * Add loopback capability only for a subset of devices that support
15526 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15527 * loopback for the remaining devices.
15528 */
15529 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15530 !tg3_flag(tp, CPMU_PRESENT))
15531 /* Add the loopback capability */
0da0606f
MC
15532 features |= NETIF_F_LOOPBACK;
15533
0da0606f 15534 dev->hw_features |= features;
06c03c02 15535
1da177e4 15536 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15537 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15538 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15539 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15540 tp->rx_pending = 63;
15541 }
15542
1da177e4
LT
15543 err = tg3_get_device_address(tp);
15544 if (err) {
ab96b241
MC
15545 dev_err(&pdev->dev,
15546 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15547 goto err_out_apeunmap;
c88864df
MC
15548 }
15549
1da177e4
LT
15550 /*
15551 * Reset chip in case UNDI or EFI driver did not shutdown
15552 * DMA self test will enable WDMAC and we'll see (spurious)
15553 * pending DMA on the PCI bus at that point.
15554 */
15555 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15556 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15557 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15558 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15559 }
15560
15561 err = tg3_test_dma(tp);
15562 if (err) {
ab96b241 15563 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15564 goto err_out_apeunmap;
1da177e4
LT
15565 }
15566
78f90dcf
MC
15567 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15568 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15569 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15570 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15571 struct tg3_napi *tnapi = &tp->napi[i];
15572
15573 tnapi->tp = tp;
15574 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15575
15576 tnapi->int_mbox = intmbx;
93a700a9 15577 if (i <= 4)
78f90dcf
MC
15578 intmbx += 0x8;
15579 else
15580 intmbx += 0x4;
15581
15582 tnapi->consmbox = rcvmbx;
15583 tnapi->prodmbox = sndmbx;
15584
66cfd1bd 15585 if (i)
78f90dcf 15586 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15587 else
78f90dcf 15588 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15589
63c3a66f 15590 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15591 break;
15592
15593 /*
15594 * If we support MSIX, we'll be using RSS. If we're using
15595 * RSS, the first vector only handles link interrupts and the
15596 * remaining vectors handle rx and tx interrupts. Reuse the
15597 * mailbox values for the next iteration. The values we setup
15598 * above are still useful for the single vectored mode.
15599 */
15600 if (!i)
15601 continue;
15602
15603 rcvmbx += 0x8;
15604
15605 if (sndmbx & 0x4)
15606 sndmbx -= 0x4;
15607 else
15608 sndmbx += 0xc;
15609 }
15610
15f9850d
DM
15611 tg3_init_coal(tp);
15612
c49a1561
MC
15613 pci_set_drvdata(pdev, dev);
15614
cd0d7228
MC
15615 if (tg3_flag(tp, 5717_PLUS)) {
15616 /* Resume a low-power mode */
15617 tg3_frob_aux_power(tp, false);
15618 }
15619
1da177e4
LT
15620 err = register_netdev(dev);
15621 if (err) {
ab96b241 15622 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15623 goto err_out_apeunmap;
1da177e4
LT
15624 }
15625
05dbe005
JP
15626 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15627 tp->board_part_number,
15628 tp->pci_chip_rev_id,
15629 tg3_bus_string(tp, str),
15630 dev->dev_addr);
1da177e4 15631
f07e9af3 15632 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15633 struct phy_device *phydev;
15634 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15635 netdev_info(dev,
15636 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15637 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15638 } else {
15639 char *ethtype;
15640
15641 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15642 ethtype = "10/100Base-TX";
15643 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15644 ethtype = "1000Base-SX";
15645 else
15646 ethtype = "10/100/1000Base-T";
15647
5129c3a3 15648 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15649 "(WireSpeed[%d], EEE[%d])\n",
15650 tg3_phy_string(tp), ethtype,
15651 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15652 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15653 }
05dbe005
JP
15654
15655 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15656 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15657 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15658 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15659 tg3_flag(tp, ENABLE_ASF) != 0,
15660 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15661 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15662 tp->dma_rwctrl,
15663 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15664 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15665
b45aa2f6
MC
15666 pci_save_state(pdev);
15667
1da177e4
LT
15668 return 0;
15669
0d3031d9
MC
15670err_out_apeunmap:
15671 if (tp->aperegs) {
15672 iounmap(tp->aperegs);
15673 tp->aperegs = NULL;
15674 }
15675
1da177e4 15676err_out_iounmap:
6892914f
MC
15677 if (tp->regs) {
15678 iounmap(tp->regs);
22abe310 15679 tp->regs = NULL;
6892914f 15680 }
1da177e4
LT
15681
15682err_out_free_dev:
15683 free_netdev(dev);
15684
16821285
MC
15685err_out_power_down:
15686 pci_set_power_state(pdev, PCI_D3hot);
15687
1da177e4
LT
15688err_out_free_res:
15689 pci_release_regions(pdev);
15690
15691err_out_disable_pdev:
15692 pci_disable_device(pdev);
15693 pci_set_drvdata(pdev, NULL);
15694 return err;
15695}
15696
15697static void __devexit tg3_remove_one(struct pci_dev *pdev)
15698{
15699 struct net_device *dev = pci_get_drvdata(pdev);
15700
15701 if (dev) {
15702 struct tg3 *tp = netdev_priv(dev);
15703
077f849d
JSR
15704 if (tp->fw)
15705 release_firmware(tp->fw);
15706
db219973 15707 tg3_reset_task_cancel(tp);
158d7abd 15708
e730c823 15709 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15710 tg3_phy_fini(tp);
158d7abd 15711 tg3_mdio_fini(tp);
b02fd9e3 15712 }
158d7abd 15713
1da177e4 15714 unregister_netdev(dev);
0d3031d9
MC
15715 if (tp->aperegs) {
15716 iounmap(tp->aperegs);
15717 tp->aperegs = NULL;
15718 }
6892914f
MC
15719 if (tp->regs) {
15720 iounmap(tp->regs);
22abe310 15721 tp->regs = NULL;
6892914f 15722 }
1da177e4
LT
15723 free_netdev(dev);
15724 pci_release_regions(pdev);
15725 pci_disable_device(pdev);
15726 pci_set_drvdata(pdev, NULL);
15727 }
15728}
15729
aa6027ca 15730#ifdef CONFIG_PM_SLEEP
c866b7ea 15731static int tg3_suspend(struct device *device)
1da177e4 15732{
c866b7ea 15733 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15734 struct net_device *dev = pci_get_drvdata(pdev);
15735 struct tg3 *tp = netdev_priv(dev);
15736 int err;
15737
15738 if (!netif_running(dev))
15739 return 0;
15740
db219973 15741 tg3_reset_task_cancel(tp);
b02fd9e3 15742 tg3_phy_stop(tp);
1da177e4
LT
15743 tg3_netif_stop(tp);
15744
15745 del_timer_sync(&tp->timer);
15746
f47c11ee 15747 tg3_full_lock(tp, 1);
1da177e4 15748 tg3_disable_ints(tp);
f47c11ee 15749 tg3_full_unlock(tp);
1da177e4
LT
15750
15751 netif_device_detach(dev);
15752
f47c11ee 15753 tg3_full_lock(tp, 0);
944d980e 15754 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15755 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15756 tg3_full_unlock(tp);
1da177e4 15757
c866b7ea 15758 err = tg3_power_down_prepare(tp);
1da177e4 15759 if (err) {
b02fd9e3
MC
15760 int err2;
15761
f47c11ee 15762 tg3_full_lock(tp, 0);
1da177e4 15763
63c3a66f 15764 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15765 err2 = tg3_restart_hw(tp, 1);
15766 if (err2)
b9ec6c1b 15767 goto out;
1da177e4
LT
15768
15769 tp->timer.expires = jiffies + tp->timer_offset;
15770 add_timer(&tp->timer);
15771
15772 netif_device_attach(dev);
15773 tg3_netif_start(tp);
15774
b9ec6c1b 15775out:
f47c11ee 15776 tg3_full_unlock(tp);
b02fd9e3
MC
15777
15778 if (!err2)
15779 tg3_phy_start(tp);
1da177e4
LT
15780 }
15781
15782 return err;
15783}
15784
c866b7ea 15785static int tg3_resume(struct device *device)
1da177e4 15786{
c866b7ea 15787 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15788 struct net_device *dev = pci_get_drvdata(pdev);
15789 struct tg3 *tp = netdev_priv(dev);
15790 int err;
15791
15792 if (!netif_running(dev))
15793 return 0;
15794
1da177e4
LT
15795 netif_device_attach(dev);
15796
f47c11ee 15797 tg3_full_lock(tp, 0);
1da177e4 15798
63c3a66f 15799 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15800 err = tg3_restart_hw(tp, 1);
15801 if (err)
15802 goto out;
1da177e4
LT
15803
15804 tp->timer.expires = jiffies + tp->timer_offset;
15805 add_timer(&tp->timer);
15806
1da177e4
LT
15807 tg3_netif_start(tp);
15808
b9ec6c1b 15809out:
f47c11ee 15810 tg3_full_unlock(tp);
1da177e4 15811
b02fd9e3
MC
15812 if (!err)
15813 tg3_phy_start(tp);
15814
b9ec6c1b 15815 return err;
1da177e4
LT
15816}
15817
c866b7ea 15818static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15819#define TG3_PM_OPS (&tg3_pm_ops)
15820
15821#else
15822
15823#define TG3_PM_OPS NULL
15824
15825#endif /* CONFIG_PM_SLEEP */
c866b7ea 15826
b45aa2f6
MC
15827/**
15828 * tg3_io_error_detected - called when PCI error is detected
15829 * @pdev: Pointer to PCI device
15830 * @state: The current pci connection state
15831 *
15832 * This function is called after a PCI bus error affecting
15833 * this device has been detected.
15834 */
15835static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15836 pci_channel_state_t state)
15837{
15838 struct net_device *netdev = pci_get_drvdata(pdev);
15839 struct tg3 *tp = netdev_priv(netdev);
15840 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15841
15842 netdev_info(netdev, "PCI I/O error detected\n");
15843
15844 rtnl_lock();
15845
15846 if (!netif_running(netdev))
15847 goto done;
15848
15849 tg3_phy_stop(tp);
15850
15851 tg3_netif_stop(tp);
15852
15853 del_timer_sync(&tp->timer);
b45aa2f6
MC
15854
15855 /* Want to make sure that the reset task doesn't run */
db219973 15856 tg3_reset_task_cancel(tp);
63c3a66f 15857 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
b45aa2f6
MC
15858
15859 netif_device_detach(netdev);
15860
15861 /* Clean up software state, even if MMIO is blocked */
15862 tg3_full_lock(tp, 0);
15863 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15864 tg3_full_unlock(tp);
15865
15866done:
15867 if (state == pci_channel_io_perm_failure)
15868 err = PCI_ERS_RESULT_DISCONNECT;
15869 else
15870 pci_disable_device(pdev);
15871
15872 rtnl_unlock();
15873
15874 return err;
15875}
15876
15877/**
15878 * tg3_io_slot_reset - called after the pci bus has been reset.
15879 * @pdev: Pointer to PCI device
15880 *
15881 * Restart the card from scratch, as if from a cold-boot.
15882 * At this point, the card has exprienced a hard reset,
15883 * followed by fixups by BIOS, and has its config space
15884 * set up identically to what it was at cold boot.
15885 */
15886static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15887{
15888 struct net_device *netdev = pci_get_drvdata(pdev);
15889 struct tg3 *tp = netdev_priv(netdev);
15890 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15891 int err;
15892
15893 rtnl_lock();
15894
15895 if (pci_enable_device(pdev)) {
15896 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15897 goto done;
15898 }
15899
15900 pci_set_master(pdev);
15901 pci_restore_state(pdev);
15902 pci_save_state(pdev);
15903
15904 if (!netif_running(netdev)) {
15905 rc = PCI_ERS_RESULT_RECOVERED;
15906 goto done;
15907 }
15908
15909 err = tg3_power_up(tp);
bed9829f 15910 if (err)
b45aa2f6 15911 goto done;
b45aa2f6
MC
15912
15913 rc = PCI_ERS_RESULT_RECOVERED;
15914
15915done:
15916 rtnl_unlock();
15917
15918 return rc;
15919}
15920
15921/**
15922 * tg3_io_resume - called when traffic can start flowing again.
15923 * @pdev: Pointer to PCI device
15924 *
15925 * This callback is called when the error recovery driver tells
15926 * us that its OK to resume normal operation.
15927 */
15928static void tg3_io_resume(struct pci_dev *pdev)
15929{
15930 struct net_device *netdev = pci_get_drvdata(pdev);
15931 struct tg3 *tp = netdev_priv(netdev);
15932 int err;
15933
15934 rtnl_lock();
15935
15936 if (!netif_running(netdev))
15937 goto done;
15938
15939 tg3_full_lock(tp, 0);
63c3a66f 15940 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15941 err = tg3_restart_hw(tp, 1);
15942 tg3_full_unlock(tp);
15943 if (err) {
15944 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15945 goto done;
15946 }
15947
15948 netif_device_attach(netdev);
15949
15950 tp->timer.expires = jiffies + tp->timer_offset;
15951 add_timer(&tp->timer);
15952
15953 tg3_netif_start(tp);
15954
15955 tg3_phy_start(tp);
15956
15957done:
15958 rtnl_unlock();
15959}
15960
15961static struct pci_error_handlers tg3_err_handler = {
15962 .error_detected = tg3_io_error_detected,
15963 .slot_reset = tg3_io_slot_reset,
15964 .resume = tg3_io_resume
15965};
15966
1da177e4
LT
15967static struct pci_driver tg3_driver = {
15968 .name = DRV_MODULE_NAME,
15969 .id_table = tg3_pci_tbl,
15970 .probe = tg3_init_one,
15971 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15972 .err_handler = &tg3_err_handler,
aa6027ca 15973 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15974};
15975
15976static int __init tg3_init(void)
15977{
29917620 15978 return pci_register_driver(&tg3_driver);
1da177e4
LT
15979}
15980
15981static void __exit tg3_cleanup(void)
15982{
15983 pci_unregister_driver(&tg3_driver);
15984}
15985
15986module_init(tg3_init);
15987module_exit(tg3_cleanup);