tg3: Enable EEE support for capable 10/100 devs
[linux-2.6-block.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
efab79c5 92#define TG3_MIN_NUM 122
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
efab79c5 95#define DRV_MODULE_RELDATE "December 7, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 138#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
139
140/* Do not place this n-ring entries value into the tp struct itself,
141 * we really want to expose these constants to GCC so that modulo et
142 * al. operations are done with shifts and masks instead of with
143 * hw multiply/modulo instructions. Another solution would be to
144 * replace things like '% foo' with '& (foo - 1)'.
145 */
1da177e4
LT
146
147#define TG3_TX_RING_SIZE 512
148#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
149
2c49a44d
MC
150#define TG3_RX_STD_RING_BYTES(tp) \
151 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
152#define TG3_RX_JMB_RING_BYTES(tp) \
153 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
154#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 155 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
156#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
157 TG3_TX_RING_SIZE)
1da177e4
LT
158#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
159
287be12e
MC
160#define TG3_DMA_BYTE_ENAB 64
161
162#define TG3_RX_STD_DMA_SZ 1536
163#define TG3_RX_JMB_DMA_SZ 9046
164
165#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
166
167#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
168#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 169
2c49a44d
MC
170#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 172
2c49a44d
MC
173#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
174 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 175
d2757fc4
MC
176/* Due to a hardware bug, the 5701 can only DMA to memory addresses
177 * that are at least dword aligned when used in PCIX mode. The driver
178 * works around this bug by double copying the packet. This workaround
179 * is built into the normal double copy length check for efficiency.
180 *
181 * However, the double copy is only necessary on those architectures
182 * where unaligned memory accesses are inefficient. For those architectures
183 * where unaligned memory accesses incur little penalty, we can reintegrate
184 * the 5701 in the normal rx path. Doing so saves a device structure
185 * dereference by hardcoding the double copy threshold in place.
186 */
187#define TG3_RX_COPY_THRESHOLD 256
188#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
189 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
190#else
191 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
192#endif
193
81389f57
MC
194#if (NET_IP_ALIGN != 0)
195#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
196#else
9205fd9c 197#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
198#endif
199
1da177e4 200/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 201#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
e31aa987 202#define TG3_TX_BD_DMA_MAX 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
63c3a66f 1461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
f07e9af3 1485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
4ba526ce 1499 tg3_generate_fw_event(tp);
95e2869a
MC
1500}
1501
8d5a89b3
MC
1502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
fd6d3f0e
MC
1518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
95e2869a
MC
1645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1648 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
05dbe005
JP
1651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
1658
1659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
47007831
MC
1664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
95e2869a
MC
1669 tg3_ump_link_report(tp);
1670 }
1671}
1672
1673static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
e18ce346 1677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1678 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1679 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1680 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1681 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1682 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
1689static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1690{
1691 u16 miireg;
1692
e18ce346 1693 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1694 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1695 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1696 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1697 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1698 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1699 else
1700 miireg = 0;
1701
1702 return miireg;
1703}
1704
95e2869a
MC
1705static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1706{
1707 u8 cap = 0;
1708
f3791cdf
MC
1709 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1710 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1711 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1712 if (lcladv & ADVERTISE_1000XPAUSE)
1713 cap = FLOW_CTRL_RX;
1714 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1715 cap = FLOW_CTRL_TX;
95e2869a
MC
1716 }
1717
1718 return cap;
1719}
1720
f51f3562 1721static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1722{
b02fd9e3 1723 u8 autoneg;
f51f3562 1724 u8 flowctrl = 0;
95e2869a
MC
1725 u32 old_rx_mode = tp->rx_mode;
1726 u32 old_tx_mode = tp->tx_mode;
1727
63c3a66f 1728 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1729 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1730 else
1731 autoneg = tp->link_config.autoneg;
1732
63c3a66f 1733 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1734 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1735 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1736 else
bc02ff95 1737 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1738 } else
1739 flowctrl = tp->link_config.flowctrl;
95e2869a 1740
f51f3562 1741 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1742
e18ce346 1743 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1744 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1745 else
1746 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1747
f51f3562 1748 if (old_rx_mode != tp->rx_mode)
95e2869a 1749 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1750
e18ce346 1751 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1752 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1753 else
1754 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1755
f51f3562 1756 if (old_tx_mode != tp->tx_mode)
95e2869a 1757 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1758}
1759
b02fd9e3
MC
1760static void tg3_adjust_link(struct net_device *dev)
1761{
1762 u8 oldflowctrl, linkmesg = 0;
1763 u32 mac_mode, lcl_adv, rmt_adv;
1764 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1765 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1766
24bb4fb6 1767 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1768
1769 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1770 MAC_MODE_HALF_DUPLEX);
1771
1772 oldflowctrl = tp->link_config.active_flowctrl;
1773
1774 if (phydev->link) {
1775 lcl_adv = 0;
1776 rmt_adv = 0;
1777
1778 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1779 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1780 else if (phydev->speed == SPEED_1000 ||
1781 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1782 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1783 else
1784 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1785
1786 if (phydev->duplex == DUPLEX_HALF)
1787 mac_mode |= MAC_MODE_HALF_DUPLEX;
1788 else {
1789 lcl_adv = tg3_advert_flowctrl_1000T(
1790 tp->link_config.flowctrl);
1791
1792 if (phydev->pause)
1793 rmt_adv = LPA_PAUSE_CAP;
1794 if (phydev->asym_pause)
1795 rmt_adv |= LPA_PAUSE_ASYM;
1796 }
1797
1798 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1799 } else
1800 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1801
1802 if (mac_mode != tp->mac_mode) {
1803 tp->mac_mode = mac_mode;
1804 tw32_f(MAC_MODE, tp->mac_mode);
1805 udelay(40);
1806 }
1807
fcb389df
MC
1808 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1809 if (phydev->speed == SPEED_10)
1810 tw32(MAC_MI_STAT,
1811 MAC_MI_STAT_10MBPS_MODE |
1812 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1813 else
1814 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1815 }
1816
b02fd9e3
MC
1817 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1818 tw32(MAC_TX_LENGTHS,
1819 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1820 (6 << TX_LENGTHS_IPG_SHIFT) |
1821 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1822 else
1823 tw32(MAC_TX_LENGTHS,
1824 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1825 (6 << TX_LENGTHS_IPG_SHIFT) |
1826 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1827
1828 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1829 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1830 phydev->speed != tp->link_config.active_speed ||
1831 phydev->duplex != tp->link_config.active_duplex ||
1832 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1833 linkmesg = 1;
b02fd9e3
MC
1834
1835 tp->link_config.active_speed = phydev->speed;
1836 tp->link_config.active_duplex = phydev->duplex;
1837
24bb4fb6 1838 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1839
1840 if (linkmesg)
1841 tg3_link_report(tp);
1842}
1843
1844static int tg3_phy_init(struct tg3 *tp)
1845{
1846 struct phy_device *phydev;
1847
f07e9af3 1848 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1849 return 0;
1850
1851 /* Bring the PHY back to a known state. */
1852 tg3_bmcr_reset(tp);
1853
3f0e3ad7 1854 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1855
1856 /* Attach the MAC to the PHY. */
fb28ad35 1857 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1858 phydev->dev_flags, phydev->interface);
b02fd9e3 1859 if (IS_ERR(phydev)) {
ab96b241 1860 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1861 return PTR_ERR(phydev);
1862 }
1863
b02fd9e3 1864 /* Mask with MAC supported features. */
9c61d6bc
MC
1865 switch (phydev->interface) {
1866 case PHY_INTERFACE_MODE_GMII:
1867 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1868 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1869 phydev->supported &= (PHY_GBIT_FEATURES |
1870 SUPPORTED_Pause |
1871 SUPPORTED_Asym_Pause);
1872 break;
1873 }
1874 /* fallthru */
9c61d6bc
MC
1875 case PHY_INTERFACE_MODE_MII:
1876 phydev->supported &= (PHY_BASIC_FEATURES |
1877 SUPPORTED_Pause |
1878 SUPPORTED_Asym_Pause);
1879 break;
1880 default:
3f0e3ad7 1881 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1882 return -EINVAL;
1883 }
1884
f07e9af3 1885 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1886
1887 phydev->advertising = phydev->supported;
1888
b02fd9e3
MC
1889 return 0;
1890}
1891
1892static void tg3_phy_start(struct tg3 *tp)
1893{
1894 struct phy_device *phydev;
1895
f07e9af3 1896 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1897 return;
1898
3f0e3ad7 1899 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1900
80096068
MC
1901 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1902 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1903 phydev->speed = tp->link_config.orig_speed;
1904 phydev->duplex = tp->link_config.orig_duplex;
1905 phydev->autoneg = tp->link_config.orig_autoneg;
1906 phydev->advertising = tp->link_config.orig_advertising;
1907 }
1908
1909 phy_start(phydev);
1910
1911 phy_start_aneg(phydev);
1912}
1913
1914static void tg3_phy_stop(struct tg3 *tp)
1915{
f07e9af3 1916 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1917 return;
1918
3f0e3ad7 1919 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1920}
1921
1922static void tg3_phy_fini(struct tg3 *tp)
1923{
f07e9af3 1924 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1925 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1926 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1927 }
1928}
1929
941ec90f
MC
1930static int tg3_phy_set_extloopbk(struct tg3 *tp)
1931{
1932 int err;
1933 u32 val;
1934
1935 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1936 return 0;
1937
1938 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1939 /* Cannot do read-modify-write on 5401 */
1940 err = tg3_phy_auxctl_write(tp,
1941 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1942 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1943 0x4c20);
1944 goto done;
1945 }
1946
1947 err = tg3_phy_auxctl_read(tp,
1948 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1949 if (err)
1950 return err;
1951
1952 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1953 err = tg3_phy_auxctl_write(tp,
1954 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1955
1956done:
1957 return err;
1958}
1959
7f97a4bd
MC
1960static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1961{
1962 u32 phytest;
1963
1964 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1965 u32 phy;
1966
1967 tg3_writephy(tp, MII_TG3_FET_TEST,
1968 phytest | MII_TG3_FET_SHADOW_EN);
1969 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1970 if (enable)
1971 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1972 else
1973 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1974 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1975 }
1976 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1977 }
1978}
1979
6833c043
MC
1980static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1981{
1982 u32 reg;
1983
63c3a66f
JP
1984 if (!tg3_flag(tp, 5705_PLUS) ||
1985 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1986 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1987 return;
1988
f07e9af3 1989 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1990 tg3_phy_fet_toggle_apd(tp, enable);
1991 return;
1992 }
1993
6833c043
MC
1994 reg = MII_TG3_MISC_SHDW_WREN |
1995 MII_TG3_MISC_SHDW_SCR5_SEL |
1996 MII_TG3_MISC_SHDW_SCR5_LPED |
1997 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1998 MII_TG3_MISC_SHDW_SCR5_SDTL |
1999 MII_TG3_MISC_SHDW_SCR5_C125OE;
2000 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
2001 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2002
2003 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2004
2005
2006 reg = MII_TG3_MISC_SHDW_WREN |
2007 MII_TG3_MISC_SHDW_APD_SEL |
2008 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2009 if (enable)
2010 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2011
2012 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2013}
2014
9ef8ca99
MC
2015static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2016{
2017 u32 phy;
2018
63c3a66f 2019 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2020 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2021 return;
2022
f07e9af3 2023 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2024 u32 ephy;
2025
535ef6e1
MC
2026 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2027 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2028
2029 tg3_writephy(tp, MII_TG3_FET_TEST,
2030 ephy | MII_TG3_FET_SHADOW_EN);
2031 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2032 if (enable)
535ef6e1 2033 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2034 else
535ef6e1
MC
2035 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2036 tg3_writephy(tp, reg, phy);
9ef8ca99 2037 }
535ef6e1 2038 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2039 }
2040 } else {
15ee95c3
MC
2041 int ret;
2042
2043 ret = tg3_phy_auxctl_read(tp,
2044 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2045 if (!ret) {
9ef8ca99
MC
2046 if (enable)
2047 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2048 else
2049 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2050 tg3_phy_auxctl_write(tp,
2051 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2052 }
2053 }
2054}
2055
1da177e4
LT
2056static void tg3_phy_set_wirespeed(struct tg3 *tp)
2057{
15ee95c3 2058 int ret;
1da177e4
LT
2059 u32 val;
2060
f07e9af3 2061 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2062 return;
2063
15ee95c3
MC
2064 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2065 if (!ret)
b4bd2929
MC
2066 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2067 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2068}
2069
b2a5c19c
MC
2070static void tg3_phy_apply_otp(struct tg3 *tp)
2071{
2072 u32 otp, phy;
2073
2074 if (!tp->phy_otp)
2075 return;
2076
2077 otp = tp->phy_otp;
2078
1d36ba45
MC
2079 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2080 return;
b2a5c19c
MC
2081
2082 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2083 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2084 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2085
2086 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2087 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2088 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2089
2090 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2091 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2092 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2093
2094 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2095 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2096
2097 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2098 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2099
2100 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2101 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2102 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2103
1d36ba45 2104 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2105}
2106
52b02d04
MC
2107static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2108{
2109 u32 val;
2110
2111 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2112 return;
2113
2114 tp->setlpicnt = 0;
2115
2116 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2117 current_link_up == 1 &&
a6b68dab
MC
2118 tp->link_config.active_duplex == DUPLEX_FULL &&
2119 (tp->link_config.active_speed == SPEED_100 ||
2120 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2121 u32 eeectl;
2122
2123 if (tp->link_config.active_speed == SPEED_1000)
2124 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2125 else
2126 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2127
2128 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2129
3110f5f5
MC
2130 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2131 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2132
b0c5943f
MC
2133 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2134 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2135 tp->setlpicnt = 2;
2136 }
2137
2138 if (!tp->setlpicnt) {
b715ce94
MC
2139 if (current_link_up == 1 &&
2140 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2141 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2142 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2143 }
2144
52b02d04
MC
2145 val = tr32(TG3_CPMU_EEE_MODE);
2146 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2147 }
2148}
2149
b0c5943f
MC
2150static void tg3_phy_eee_enable(struct tg3 *tp)
2151{
2152 u32 val;
2153
2154 if (tp->link_config.active_speed == SPEED_1000 &&
2155 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2156 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2157 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
2158 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2159 val = MII_TG3_DSP_TAP26_ALNOKO |
2160 MII_TG3_DSP_TAP26_RMRXSTO;
2161 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2162 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2163 }
2164
2165 val = tr32(TG3_CPMU_EEE_MODE);
2166 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2167}
2168
1da177e4
LT
2169static int tg3_wait_macro_done(struct tg3 *tp)
2170{
2171 int limit = 100;
2172
2173 while (limit--) {
2174 u32 tmp32;
2175
f08aa1a8 2176 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2177 if ((tmp32 & 0x1000) == 0)
2178 break;
2179 }
2180 }
d4675b52 2181 if (limit < 0)
1da177e4
LT
2182 return -EBUSY;
2183
2184 return 0;
2185}
2186
2187static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2188{
2189 static const u32 test_pat[4][6] = {
2190 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2191 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2192 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2193 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2194 };
2195 int chan;
2196
2197 for (chan = 0; chan < 4; chan++) {
2198 int i;
2199
2200 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2201 (chan * 0x2000) | 0x0200);
f08aa1a8 2202 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2203
2204 for (i = 0; i < 6; i++)
2205 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2206 test_pat[chan][i]);
2207
f08aa1a8 2208 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2209 if (tg3_wait_macro_done(tp)) {
2210 *resetp = 1;
2211 return -EBUSY;
2212 }
2213
2214 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2215 (chan * 0x2000) | 0x0200);
f08aa1a8 2216 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2217 if (tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221
f08aa1a8 2222 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2223 if (tg3_wait_macro_done(tp)) {
2224 *resetp = 1;
2225 return -EBUSY;
2226 }
2227
2228 for (i = 0; i < 6; i += 2) {
2229 u32 low, high;
2230
2231 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2232 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2233 tg3_wait_macro_done(tp)) {
2234 *resetp = 1;
2235 return -EBUSY;
2236 }
2237 low &= 0x7fff;
2238 high &= 0x000f;
2239 if (low != test_pat[chan][i] ||
2240 high != test_pat[chan][i+1]) {
2241 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2242 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2243 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2244
2245 return -EBUSY;
2246 }
2247 }
2248 }
2249
2250 return 0;
2251}
2252
2253static int tg3_phy_reset_chanpat(struct tg3 *tp)
2254{
2255 int chan;
2256
2257 for (chan = 0; chan < 4; chan++) {
2258 int i;
2259
2260 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2261 (chan * 0x2000) | 0x0200);
f08aa1a8 2262 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2263 for (i = 0; i < 6; i++)
2264 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2265 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2266 if (tg3_wait_macro_done(tp))
2267 return -EBUSY;
2268 }
2269
2270 return 0;
2271}
2272
2273static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2274{
2275 u32 reg32, phy9_orig;
2276 int retries, do_phy_reset, err;
2277
2278 retries = 10;
2279 do_phy_reset = 1;
2280 do {
2281 if (do_phy_reset) {
2282 err = tg3_bmcr_reset(tp);
2283 if (err)
2284 return err;
2285 do_phy_reset = 0;
2286 }
2287
2288 /* Disable transmitter and interrupt. */
2289 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2290 continue;
2291
2292 reg32 |= 0x3000;
2293 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2294
2295 /* Set full-duplex, 1000 mbps. */
2296 tg3_writephy(tp, MII_BMCR,
221c5637 2297 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2298
2299 /* Set to master mode. */
221c5637 2300 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2301 continue;
2302
221c5637
MC
2303 tg3_writephy(tp, MII_CTRL1000,
2304 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2305
1d36ba45
MC
2306 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2307 if (err)
2308 return err;
1da177e4
LT
2309
2310 /* Block the PHY control access. */
6ee7c0a0 2311 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2312
2313 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2314 if (!err)
2315 break;
2316 } while (--retries);
2317
2318 err = tg3_phy_reset_chanpat(tp);
2319 if (err)
2320 return err;
2321
6ee7c0a0 2322 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2323
2324 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2325 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2326
1d36ba45 2327 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2328
221c5637 2329 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2330
2331 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2332 reg32 &= ~0x3000;
2333 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2334 } else if (!err)
2335 err = -EBUSY;
2336
2337 return err;
2338}
2339
2340/* This will reset the tigon3 PHY if there is no valid
2341 * link unless the FORCE argument is non-zero.
2342 */
2343static int tg3_phy_reset(struct tg3 *tp)
2344{
f833c4c1 2345 u32 val, cpmuctrl;
1da177e4
LT
2346 int err;
2347
60189ddf 2348 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2349 val = tr32(GRC_MISC_CFG);
2350 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2351 udelay(40);
2352 }
f833c4c1
MC
2353 err = tg3_readphy(tp, MII_BMSR, &val);
2354 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2355 if (err != 0)
2356 return -EBUSY;
2357
c8e1e82b
MC
2358 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2359 netif_carrier_off(tp->dev);
2360 tg3_link_report(tp);
2361 }
2362
1da177e4
LT
2363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2364 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2365 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2366 err = tg3_phy_reset_5703_4_5(tp);
2367 if (err)
2368 return err;
2369 goto out;
2370 }
2371
b2a5c19c
MC
2372 cpmuctrl = 0;
2373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2374 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2375 cpmuctrl = tr32(TG3_CPMU_CTRL);
2376 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2377 tw32(TG3_CPMU_CTRL,
2378 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2379 }
2380
1da177e4
LT
2381 err = tg3_bmcr_reset(tp);
2382 if (err)
2383 return err;
2384
b2a5c19c 2385 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2386 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2387 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2388
2389 tw32(TG3_CPMU_CTRL, cpmuctrl);
2390 }
2391
bcb37f6c
MC
2392 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2393 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2394 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2395 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2396 CPMU_LSPD_1000MB_MACCLK_12_5) {
2397 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2398 udelay(40);
2399 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2400 }
2401 }
2402
63c3a66f 2403 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2404 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2405 return 0;
2406
b2a5c19c
MC
2407 tg3_phy_apply_otp(tp);
2408
f07e9af3 2409 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2410 tg3_phy_toggle_apd(tp, true);
2411 else
2412 tg3_phy_toggle_apd(tp, false);
2413
1da177e4 2414out:
1d36ba45
MC
2415 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2416 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2417 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2418 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2419 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2420 }
1d36ba45 2421
f07e9af3 2422 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2423 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2424 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2425 }
1d36ba45 2426
f07e9af3 2427 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2428 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2429 tg3_phydsp_write(tp, 0x000a, 0x310b);
2430 tg3_phydsp_write(tp, 0x201f, 0x9506);
2431 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2432 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2433 }
f07e9af3 2434 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2435 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2436 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2437 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2438 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2439 tg3_writephy(tp, MII_TG3_TEST1,
2440 MII_TG3_TEST1_TRIM_EN | 0x4);
2441 } else
2442 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2443
2444 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2445 }
c424cb24 2446 }
1d36ba45 2447
1da177e4
LT
2448 /* Set Extended packet length bit (bit 14) on all chips that */
2449 /* support jumbo frames */
79eb6904 2450 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2451 /* Cannot do read-modify-write on 5401 */
b4bd2929 2452 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2453 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2454 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2455 err = tg3_phy_auxctl_read(tp,
2456 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2457 if (!err)
b4bd2929
MC
2458 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2459 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2460 }
2461
2462 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2463 * jumbo frames transmission.
2464 */
63c3a66f 2465 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2466 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2467 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2468 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2469 }
2470
715116a1 2471 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2472 /* adjust output voltage */
535ef6e1 2473 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2474 }
2475
9ef8ca99 2476 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2477 tg3_phy_set_wirespeed(tp);
2478 return 0;
2479}
2480
3a1e19d3
MC
2481#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2482#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2483#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2484 TG3_GPIO_MSG_NEED_VAUX)
2485#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2486 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2487 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2488 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2489 (TG3_GPIO_MSG_DRVR_PRES << 12))
2490
2491#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2492 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2493 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2494 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2495 (TG3_GPIO_MSG_NEED_VAUX << 12))
2496
2497static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2498{
2499 u32 status, shift;
2500
2501 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2502 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2503 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2504 else
2505 status = tr32(TG3_CPMU_DRV_STATUS);
2506
2507 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2508 status &= ~(TG3_GPIO_MSG_MASK << shift);
2509 status |= (newstat << shift);
2510
2511 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2512 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2513 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2514 else
2515 tw32(TG3_CPMU_DRV_STATUS, status);
2516
2517 return status >> TG3_APE_GPIO_MSG_SHIFT;
2518}
2519
520b2756
MC
2520static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2521{
2522 if (!tg3_flag(tp, IS_NIC))
2523 return 0;
2524
3a1e19d3
MC
2525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2526 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2527 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2528 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2529 return -EIO;
520b2756 2530
3a1e19d3
MC
2531 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2532
2533 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2534 TG3_GRC_LCLCTL_PWRSW_DELAY);
2535
2536 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2537 } else {
2538 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2539 TG3_GRC_LCLCTL_PWRSW_DELAY);
2540 }
6f5c8f83 2541
520b2756
MC
2542 return 0;
2543}
2544
2545static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2546{
2547 u32 grc_local_ctrl;
2548
2549 if (!tg3_flag(tp, IS_NIC) ||
2550 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2551 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2552 return;
2553
2554 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2555
2556 tw32_wait_f(GRC_LOCAL_CTRL,
2557 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2558 TG3_GRC_LCLCTL_PWRSW_DELAY);
2559
2560 tw32_wait_f(GRC_LOCAL_CTRL,
2561 grc_local_ctrl,
2562 TG3_GRC_LCLCTL_PWRSW_DELAY);
2563
2564 tw32_wait_f(GRC_LOCAL_CTRL,
2565 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567}
2568
2569static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2570{
2571 if (!tg3_flag(tp, IS_NIC))
2572 return;
2573
2574 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2575 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2576 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2577 (GRC_LCLCTRL_GPIO_OE0 |
2578 GRC_LCLCTRL_GPIO_OE1 |
2579 GRC_LCLCTRL_GPIO_OE2 |
2580 GRC_LCLCTRL_GPIO_OUTPUT0 |
2581 GRC_LCLCTRL_GPIO_OUTPUT1),
2582 TG3_GRC_LCLCTL_PWRSW_DELAY);
2583 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2584 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2585 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2586 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2587 GRC_LCLCTRL_GPIO_OE1 |
2588 GRC_LCLCTRL_GPIO_OE2 |
2589 GRC_LCLCTRL_GPIO_OUTPUT0 |
2590 GRC_LCLCTRL_GPIO_OUTPUT1 |
2591 tp->grc_local_ctrl;
2592 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2593 TG3_GRC_LCLCTL_PWRSW_DELAY);
2594
2595 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2596 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2597 TG3_GRC_LCLCTL_PWRSW_DELAY);
2598
2599 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2600 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2601 TG3_GRC_LCLCTL_PWRSW_DELAY);
2602 } else {
2603 u32 no_gpio2;
2604 u32 grc_local_ctrl = 0;
2605
2606 /* Workaround to prevent overdrawing Amps. */
2607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2608 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2609 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2610 grc_local_ctrl,
2611 TG3_GRC_LCLCTL_PWRSW_DELAY);
2612 }
2613
2614 /* On 5753 and variants, GPIO2 cannot be used. */
2615 no_gpio2 = tp->nic_sram_data_cfg &
2616 NIC_SRAM_DATA_CFG_NO_GPIO2;
2617
2618 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2619 GRC_LCLCTRL_GPIO_OE1 |
2620 GRC_LCLCTRL_GPIO_OE2 |
2621 GRC_LCLCTRL_GPIO_OUTPUT1 |
2622 GRC_LCLCTRL_GPIO_OUTPUT2;
2623 if (no_gpio2) {
2624 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2625 GRC_LCLCTRL_GPIO_OUTPUT2);
2626 }
2627 tw32_wait_f(GRC_LOCAL_CTRL,
2628 tp->grc_local_ctrl | grc_local_ctrl,
2629 TG3_GRC_LCLCTL_PWRSW_DELAY);
2630
2631 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2632
2633 tw32_wait_f(GRC_LOCAL_CTRL,
2634 tp->grc_local_ctrl | grc_local_ctrl,
2635 TG3_GRC_LCLCTL_PWRSW_DELAY);
2636
2637 if (!no_gpio2) {
2638 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2639 tw32_wait_f(GRC_LOCAL_CTRL,
2640 tp->grc_local_ctrl | grc_local_ctrl,
2641 TG3_GRC_LCLCTL_PWRSW_DELAY);
2642 }
2643 }
3a1e19d3
MC
2644}
2645
cd0d7228 2646static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2647{
2648 u32 msg = 0;
2649
2650 /* Serialize power state transitions */
2651 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2652 return;
2653
cd0d7228 2654 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2655 msg = TG3_GPIO_MSG_NEED_VAUX;
2656
2657 msg = tg3_set_function_status(tp, msg);
2658
2659 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2660 goto done;
6f5c8f83 2661
3a1e19d3
MC
2662 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2663 tg3_pwrsrc_switch_to_vaux(tp);
2664 else
2665 tg3_pwrsrc_die_with_vmain(tp);
2666
2667done:
6f5c8f83 2668 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2669}
2670
cd0d7228 2671static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2672{
683644b7 2673 bool need_vaux = false;
1da177e4 2674
334355aa 2675 /* The GPIOs do something completely different on 57765. */
63c3a66f 2676 if (!tg3_flag(tp, IS_NIC) ||
334355aa 2677 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2678 return;
2679
3a1e19d3
MC
2680 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2682 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2683 tg3_frob_aux_power_5717(tp, include_wol ?
2684 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2685 return;
2686 }
2687
2688 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2689 struct net_device *dev_peer;
2690
2691 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2692
bc1c7567 2693 /* remove_one() may have been run on the peer. */
683644b7
MC
2694 if (dev_peer) {
2695 struct tg3 *tp_peer = netdev_priv(dev_peer);
2696
63c3a66f 2697 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2698 return;
2699
cd0d7228 2700 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2701 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2702 need_vaux = true;
2703 }
1da177e4
LT
2704 }
2705
cd0d7228
MC
2706 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2707 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2708 need_vaux = true;
2709
520b2756
MC
2710 if (need_vaux)
2711 tg3_pwrsrc_switch_to_vaux(tp);
2712 else
2713 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2714}
2715
e8f3f6ca
MC
2716static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2717{
2718 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2719 return 1;
79eb6904 2720 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2721 if (speed != SPEED_10)
2722 return 1;
2723 } else if (speed == SPEED_10)
2724 return 1;
2725
2726 return 0;
2727}
2728
1da177e4 2729static int tg3_setup_phy(struct tg3 *, int);
1da177e4
LT
2730static int tg3_halt_cpu(struct tg3 *, u32);
2731
0a459aac 2732static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2733{
ce057f01
MC
2734 u32 val;
2735
f07e9af3 2736 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2737 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2738 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2739 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2740
2741 sg_dig_ctrl |=
2742 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2743 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2744 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2745 }
3f7045c1 2746 return;
5129724a 2747 }
3f7045c1 2748
60189ddf 2749 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2750 tg3_bmcr_reset(tp);
2751 val = tr32(GRC_MISC_CFG);
2752 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2753 udelay(40);
2754 return;
f07e9af3 2755 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2756 u32 phytest;
2757 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2758 u32 phy;
2759
2760 tg3_writephy(tp, MII_ADVERTISE, 0);
2761 tg3_writephy(tp, MII_BMCR,
2762 BMCR_ANENABLE | BMCR_ANRESTART);
2763
2764 tg3_writephy(tp, MII_TG3_FET_TEST,
2765 phytest | MII_TG3_FET_SHADOW_EN);
2766 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2767 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2768 tg3_writephy(tp,
2769 MII_TG3_FET_SHDW_AUXMODE4,
2770 phy);
2771 }
2772 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2773 }
2774 return;
0a459aac 2775 } else if (do_low_power) {
715116a1
MC
2776 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2777 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2778
b4bd2929
MC
2779 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2780 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2781 MII_TG3_AUXCTL_PCTL_VREG_11V;
2782 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2783 }
3f7045c1 2784
15c3b696
MC
2785 /* The PHY should not be powered down on some chips because
2786 * of bugs.
2787 */
2788 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2789 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2790 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2791 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2792 return;
ce057f01 2793
bcb37f6c
MC
2794 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2795 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2796 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2797 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2798 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2799 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2800 }
2801
15c3b696
MC
2802 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2803}
2804
ffbcfed4
MC
2805/* tp->lock is held. */
2806static int tg3_nvram_lock(struct tg3 *tp)
2807{
63c3a66f 2808 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2809 int i;
2810
2811 if (tp->nvram_lock_cnt == 0) {
2812 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2813 for (i = 0; i < 8000; i++) {
2814 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2815 break;
2816 udelay(20);
2817 }
2818 if (i == 8000) {
2819 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2820 return -ENODEV;
2821 }
2822 }
2823 tp->nvram_lock_cnt++;
2824 }
2825 return 0;
2826}
2827
2828/* tp->lock is held. */
2829static void tg3_nvram_unlock(struct tg3 *tp)
2830{
63c3a66f 2831 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2832 if (tp->nvram_lock_cnt > 0)
2833 tp->nvram_lock_cnt--;
2834 if (tp->nvram_lock_cnt == 0)
2835 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2836 }
2837}
2838
2839/* tp->lock is held. */
2840static void tg3_enable_nvram_access(struct tg3 *tp)
2841{
63c3a66f 2842 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2843 u32 nvaccess = tr32(NVRAM_ACCESS);
2844
2845 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2846 }
2847}
2848
2849/* tp->lock is held. */
2850static void tg3_disable_nvram_access(struct tg3 *tp)
2851{
63c3a66f 2852 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2853 u32 nvaccess = tr32(NVRAM_ACCESS);
2854
2855 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2856 }
2857}
2858
2859static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2860 u32 offset, u32 *val)
2861{
2862 u32 tmp;
2863 int i;
2864
2865 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2866 return -EINVAL;
2867
2868 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2869 EEPROM_ADDR_DEVID_MASK |
2870 EEPROM_ADDR_READ);
2871 tw32(GRC_EEPROM_ADDR,
2872 tmp |
2873 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2874 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2875 EEPROM_ADDR_ADDR_MASK) |
2876 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2877
2878 for (i = 0; i < 1000; i++) {
2879 tmp = tr32(GRC_EEPROM_ADDR);
2880
2881 if (tmp & EEPROM_ADDR_COMPLETE)
2882 break;
2883 msleep(1);
2884 }
2885 if (!(tmp & EEPROM_ADDR_COMPLETE))
2886 return -EBUSY;
2887
62cedd11
MC
2888 tmp = tr32(GRC_EEPROM_DATA);
2889
2890 /*
2891 * The data will always be opposite the native endian
2892 * format. Perform a blind byteswap to compensate.
2893 */
2894 *val = swab32(tmp);
2895
ffbcfed4
MC
2896 return 0;
2897}
2898
2899#define NVRAM_CMD_TIMEOUT 10000
2900
2901static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2902{
2903 int i;
2904
2905 tw32(NVRAM_CMD, nvram_cmd);
2906 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2907 udelay(10);
2908 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2909 udelay(10);
2910 break;
2911 }
2912 }
2913
2914 if (i == NVRAM_CMD_TIMEOUT)
2915 return -EBUSY;
2916
2917 return 0;
2918}
2919
2920static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2921{
63c3a66f
JP
2922 if (tg3_flag(tp, NVRAM) &&
2923 tg3_flag(tp, NVRAM_BUFFERED) &&
2924 tg3_flag(tp, FLASH) &&
2925 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2926 (tp->nvram_jedecnum == JEDEC_ATMEL))
2927
2928 addr = ((addr / tp->nvram_pagesize) <<
2929 ATMEL_AT45DB0X1B_PAGE_POS) +
2930 (addr % tp->nvram_pagesize);
2931
2932 return addr;
2933}
2934
2935static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2936{
63c3a66f
JP
2937 if (tg3_flag(tp, NVRAM) &&
2938 tg3_flag(tp, NVRAM_BUFFERED) &&
2939 tg3_flag(tp, FLASH) &&
2940 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2941 (tp->nvram_jedecnum == JEDEC_ATMEL))
2942
2943 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2944 tp->nvram_pagesize) +
2945 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2946
2947 return addr;
2948}
2949
e4f34110
MC
2950/* NOTE: Data read in from NVRAM is byteswapped according to
2951 * the byteswapping settings for all other register accesses.
2952 * tg3 devices are BE devices, so on a BE machine, the data
2953 * returned will be exactly as it is seen in NVRAM. On a LE
2954 * machine, the 32-bit value will be byteswapped.
2955 */
ffbcfed4
MC
2956static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2957{
2958 int ret;
2959
63c3a66f 2960 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2961 return tg3_nvram_read_using_eeprom(tp, offset, val);
2962
2963 offset = tg3_nvram_phys_addr(tp, offset);
2964
2965 if (offset > NVRAM_ADDR_MSK)
2966 return -EINVAL;
2967
2968 ret = tg3_nvram_lock(tp);
2969 if (ret)
2970 return ret;
2971
2972 tg3_enable_nvram_access(tp);
2973
2974 tw32(NVRAM_ADDR, offset);
2975 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2976 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2977
2978 if (ret == 0)
e4f34110 2979 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2980
2981 tg3_disable_nvram_access(tp);
2982
2983 tg3_nvram_unlock(tp);
2984
2985 return ret;
2986}
2987
a9dc529d
MC
2988/* Ensures NVRAM data is in bytestream format. */
2989static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2990{
2991 u32 v;
a9dc529d 2992 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2993 if (!res)
a9dc529d 2994 *val = cpu_to_be32(v);
ffbcfed4
MC
2995 return res;
2996}
2997
997b4f13
MC
2998#define RX_CPU_SCRATCH_BASE 0x30000
2999#define RX_CPU_SCRATCH_SIZE 0x04000
3000#define TX_CPU_SCRATCH_BASE 0x34000
3001#define TX_CPU_SCRATCH_SIZE 0x04000
3002
3003/* tp->lock is held. */
3004static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3005{
3006 int i;
3007
3008 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3009
3010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3011 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3012
3013 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3014 return 0;
3015 }
3016 if (offset == RX_CPU_BASE) {
3017 for (i = 0; i < 10000; i++) {
3018 tw32(offset + CPU_STATE, 0xffffffff);
3019 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3020 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3021 break;
3022 }
3023
3024 tw32(offset + CPU_STATE, 0xffffffff);
3025 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3026 udelay(10);
3027 } else {
3028 for (i = 0; i < 10000; i++) {
3029 tw32(offset + CPU_STATE, 0xffffffff);
3030 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3031 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3032 break;
3033 }
3034 }
3035
3036 if (i >= 10000) {
3037 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3038 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3039 return -ENODEV;
3040 }
3041
3042 /* Clear firmware's nvram arbitration. */
3043 if (tg3_flag(tp, NVRAM))
3044 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3045 return 0;
3046}
3047
3048struct fw_info {
3049 unsigned int fw_base;
3050 unsigned int fw_len;
3051 const __be32 *fw_data;
3052};
3053
3054/* tp->lock is held. */
3055static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3056 u32 cpu_scratch_base, int cpu_scratch_size,
3057 struct fw_info *info)
3058{
3059 int err, lock_err, i;
3060 void (*write_op)(struct tg3 *, u32, u32);
3061
3062 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3063 netdev_err(tp->dev,
3064 "%s: Trying to load TX cpu firmware which is 5705\n",
3065 __func__);
3066 return -EINVAL;
3067 }
3068
3069 if (tg3_flag(tp, 5705_PLUS))
3070 write_op = tg3_write_mem;
3071 else
3072 write_op = tg3_write_indirect_reg32;
3073
3074 /* It is possible that bootcode is still loading at this point.
3075 * Get the nvram lock first before halting the cpu.
3076 */
3077 lock_err = tg3_nvram_lock(tp);
3078 err = tg3_halt_cpu(tp, cpu_base);
3079 if (!lock_err)
3080 tg3_nvram_unlock(tp);
3081 if (err)
3082 goto out;
3083
3084 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3085 write_op(tp, cpu_scratch_base + i, 0);
3086 tw32(cpu_base + CPU_STATE, 0xffffffff);
3087 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3088 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3089 write_op(tp, (cpu_scratch_base +
3090 (info->fw_base & 0xffff) +
3091 (i * sizeof(u32))),
3092 be32_to_cpu(info->fw_data[i]));
3093
3094 err = 0;
3095
3096out:
3097 return err;
3098}
3099
3100/* tp->lock is held. */
3101static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3102{
3103 struct fw_info info;
3104 const __be32 *fw_data;
3105 int err, i;
3106
3107 fw_data = (void *)tp->fw->data;
3108
3109 /* Firmware blob starts with version numbers, followed by
3110 start address and length. We are setting complete length.
3111 length = end_address_of_bss - start_address_of_text.
3112 Remainder is the blob to be loaded contiguously
3113 from start address. */
3114
3115 info.fw_base = be32_to_cpu(fw_data[1]);
3116 info.fw_len = tp->fw->size - 12;
3117 info.fw_data = &fw_data[3];
3118
3119 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3120 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3121 &info);
3122 if (err)
3123 return err;
3124
3125 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3126 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3127 &info);
3128 if (err)
3129 return err;
3130
3131 /* Now startup only the RX cpu. */
3132 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3133 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3134
3135 for (i = 0; i < 5; i++) {
3136 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3137 break;
3138 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3139 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3140 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3141 udelay(1000);
3142 }
3143 if (i >= 5) {
3144 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3145 "should be %08x\n", __func__,
3146 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3147 return -ENODEV;
3148 }
3149 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3150 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3151
3152 return 0;
3153}
3154
3155/* tp->lock is held. */
3156static int tg3_load_tso_firmware(struct tg3 *tp)
3157{
3158 struct fw_info info;
3159 const __be32 *fw_data;
3160 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3161 int err, i;
3162
3163 if (tg3_flag(tp, HW_TSO_1) ||
3164 tg3_flag(tp, HW_TSO_2) ||
3165 tg3_flag(tp, HW_TSO_3))
3166 return 0;
3167
3168 fw_data = (void *)tp->fw->data;
3169
3170 /* Firmware blob starts with version numbers, followed by
3171 start address and length. We are setting complete length.
3172 length = end_address_of_bss - start_address_of_text.
3173 Remainder is the blob to be loaded contiguously
3174 from start address. */
3175
3176 info.fw_base = be32_to_cpu(fw_data[1]);
3177 cpu_scratch_size = tp->fw_len;
3178 info.fw_len = tp->fw->size - 12;
3179 info.fw_data = &fw_data[3];
3180
3181 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3182 cpu_base = RX_CPU_BASE;
3183 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3184 } else {
3185 cpu_base = TX_CPU_BASE;
3186 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3187 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3188 }
3189
3190 err = tg3_load_firmware_cpu(tp, cpu_base,
3191 cpu_scratch_base, cpu_scratch_size,
3192 &info);
3193 if (err)
3194 return err;
3195
3196 /* Now startup the cpu. */
3197 tw32(cpu_base + CPU_STATE, 0xffffffff);
3198 tw32_f(cpu_base + CPU_PC, info.fw_base);
3199
3200 for (i = 0; i < 5; i++) {
3201 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3202 break;
3203 tw32(cpu_base + CPU_STATE, 0xffffffff);
3204 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3205 tw32_f(cpu_base + CPU_PC, info.fw_base);
3206 udelay(1000);
3207 }
3208 if (i >= 5) {
3209 netdev_err(tp->dev,
3210 "%s fails to set CPU PC, is %08x should be %08x\n",
3211 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3212 return -ENODEV;
3213 }
3214 tw32(cpu_base + CPU_STATE, 0xffffffff);
3215 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3216 return 0;
3217}
3218
3219
3f007891
MC
3220/* tp->lock is held. */
3221static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3222{
3223 u32 addr_high, addr_low;
3224 int i;
3225
3226 addr_high = ((tp->dev->dev_addr[0] << 8) |
3227 tp->dev->dev_addr[1]);
3228 addr_low = ((tp->dev->dev_addr[2] << 24) |
3229 (tp->dev->dev_addr[3] << 16) |
3230 (tp->dev->dev_addr[4] << 8) |
3231 (tp->dev->dev_addr[5] << 0));
3232 for (i = 0; i < 4; i++) {
3233 if (i == 1 && skip_mac_1)
3234 continue;
3235 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3236 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3237 }
3238
3239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3240 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3241 for (i = 0; i < 12; i++) {
3242 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3243 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3244 }
3245 }
3246
3247 addr_high = (tp->dev->dev_addr[0] +
3248 tp->dev->dev_addr[1] +
3249 tp->dev->dev_addr[2] +
3250 tp->dev->dev_addr[3] +
3251 tp->dev->dev_addr[4] +
3252 tp->dev->dev_addr[5]) &
3253 TX_BACKOFF_SEED_MASK;
3254 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3255}
3256
c866b7ea 3257static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3258{
c866b7ea
RW
3259 /*
3260 * Make sure register accesses (indirect or otherwise) will function
3261 * correctly.
1da177e4
LT
3262 */
3263 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3264 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3265}
1da177e4 3266
c866b7ea
RW
3267static int tg3_power_up(struct tg3 *tp)
3268{
bed9829f 3269 int err;
8c6bda1a 3270
bed9829f 3271 tg3_enable_register_access(tp);
1da177e4 3272
bed9829f
MC
3273 err = pci_set_power_state(tp->pdev, PCI_D0);
3274 if (!err) {
3275 /* Switch out of Vaux if it is a NIC */
3276 tg3_pwrsrc_switch_to_vmain(tp);
3277 } else {
3278 netdev_err(tp->dev, "Transition to D0 failed\n");
3279 }
1da177e4 3280
bed9829f 3281 return err;
c866b7ea 3282}
1da177e4 3283
c866b7ea
RW
3284static int tg3_power_down_prepare(struct tg3 *tp)
3285{
3286 u32 misc_host_ctrl;
3287 bool device_should_wake, do_low_power;
3288
3289 tg3_enable_register_access(tp);
5e7dfd0f
MC
3290
3291 /* Restore the CLKREQ setting. */
63c3a66f 3292 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3293 u16 lnkctl;
3294
3295 pci_read_config_word(tp->pdev,
708ebb3a 3296 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3297 &lnkctl);
3298 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3299 pci_write_config_word(tp->pdev,
708ebb3a 3300 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3301 lnkctl);
3302 }
3303
1da177e4
LT
3304 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3305 tw32(TG3PCI_MISC_HOST_CTRL,
3306 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3307
c866b7ea 3308 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3309 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3310
63c3a66f 3311 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3312 do_low_power = false;
f07e9af3 3313 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3314 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3315 struct phy_device *phydev;
0a459aac 3316 u32 phyid, advertising;
b02fd9e3 3317
3f0e3ad7 3318 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3319
80096068 3320 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3321
3322 tp->link_config.orig_speed = phydev->speed;
3323 tp->link_config.orig_duplex = phydev->duplex;
3324 tp->link_config.orig_autoneg = phydev->autoneg;
3325 tp->link_config.orig_advertising = phydev->advertising;
3326
3327 advertising = ADVERTISED_TP |
3328 ADVERTISED_Pause |
3329 ADVERTISED_Autoneg |
3330 ADVERTISED_10baseT_Half;
3331
63c3a66f
JP
3332 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3333 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3334 advertising |=
3335 ADVERTISED_100baseT_Half |
3336 ADVERTISED_100baseT_Full |
3337 ADVERTISED_10baseT_Full;
3338 else
3339 advertising |= ADVERTISED_10baseT_Full;
3340 }
3341
3342 phydev->advertising = advertising;
3343
3344 phy_start_aneg(phydev);
0a459aac
MC
3345
3346 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3347 if (phyid != PHY_ID_BCMAC131) {
3348 phyid &= PHY_BCM_OUI_MASK;
3349 if (phyid == PHY_BCM_OUI_1 ||
3350 phyid == PHY_BCM_OUI_2 ||
3351 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3352 do_low_power = true;
3353 }
b02fd9e3 3354 }
dd477003 3355 } else {
2023276e 3356 do_low_power = true;
0a459aac 3357
80096068
MC
3358 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3359 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3360 tp->link_config.orig_speed = tp->link_config.speed;
3361 tp->link_config.orig_duplex = tp->link_config.duplex;
3362 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3363 }
1da177e4 3364
f07e9af3 3365 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
3366 tp->link_config.speed = SPEED_10;
3367 tp->link_config.duplex = DUPLEX_HALF;
3368 tp->link_config.autoneg = AUTONEG_ENABLE;
3369 tg3_setup_phy(tp, 0);
3370 }
1da177e4
LT
3371 }
3372
b5d3772c
MC
3373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3374 u32 val;
3375
3376 val = tr32(GRC_VCPU_EXT_CTRL);
3377 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3378 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3379 int i;
3380 u32 val;
3381
3382 for (i = 0; i < 200; i++) {
3383 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3384 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3385 break;
3386 msleep(1);
3387 }
3388 }
63c3a66f 3389 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3390 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3391 WOL_DRV_STATE_SHUTDOWN |
3392 WOL_DRV_WOL |
3393 WOL_SET_MAGIC_PKT);
6921d201 3394
05ac4cb7 3395 if (device_should_wake) {
1da177e4
LT
3396 u32 mac_mode;
3397
f07e9af3 3398 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3399 if (do_low_power &&
3400 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3401 tg3_phy_auxctl_write(tp,
3402 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3403 MII_TG3_AUXCTL_PCTL_WOL_EN |
3404 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3405 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3406 udelay(40);
3407 }
1da177e4 3408
f07e9af3 3409 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3410 mac_mode = MAC_MODE_PORT_MODE_GMII;
3411 else
3412 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3413
e8f3f6ca
MC
3414 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3415 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3416 ASIC_REV_5700) {
63c3a66f 3417 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3418 SPEED_100 : SPEED_10;
3419 if (tg3_5700_link_polarity(tp, speed))
3420 mac_mode |= MAC_MODE_LINK_POLARITY;
3421 else
3422 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3423 }
1da177e4
LT
3424 } else {
3425 mac_mode = MAC_MODE_PORT_MODE_TBI;
3426 }
3427
63c3a66f 3428 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3429 tw32(MAC_LED_CTRL, tp->led_ctrl);
3430
05ac4cb7 3431 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3432 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3433 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3434 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3435
63c3a66f 3436 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3437 mac_mode |= MAC_MODE_APE_TX_EN |
3438 MAC_MODE_APE_RX_EN |
3439 MAC_MODE_TDE_ENABLE;
3bda1258 3440
1da177e4
LT
3441 tw32_f(MAC_MODE, mac_mode);
3442 udelay(100);
3443
3444 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3445 udelay(10);
3446 }
3447
63c3a66f 3448 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3449 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3451 u32 base_val;
3452
3453 base_val = tp->pci_clock_ctrl;
3454 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3455 CLOCK_CTRL_TXCLK_DISABLE);
3456
b401e9e2
MC
3457 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3458 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3459 } else if (tg3_flag(tp, 5780_CLASS) ||
3460 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3461 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3462 /* do nothing */
63c3a66f 3463 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3464 u32 newbits1, newbits2;
3465
3466 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3467 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3468 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3469 CLOCK_CTRL_TXCLK_DISABLE |
3470 CLOCK_CTRL_ALTCLK);
3471 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3472 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3473 newbits1 = CLOCK_CTRL_625_CORE;
3474 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3475 } else {
3476 newbits1 = CLOCK_CTRL_ALTCLK;
3477 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3478 }
3479
b401e9e2
MC
3480 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3481 40);
1da177e4 3482
b401e9e2
MC
3483 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3484 40);
1da177e4 3485
63c3a66f 3486 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3487 u32 newbits3;
3488
3489 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3490 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3491 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3492 CLOCK_CTRL_TXCLK_DISABLE |
3493 CLOCK_CTRL_44MHZ_CORE);
3494 } else {
3495 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3496 }
3497
b401e9e2
MC
3498 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3499 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3500 }
3501 }
3502
63c3a66f 3503 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3504 tg3_power_down_phy(tp, do_low_power);
6921d201 3505
cd0d7228 3506 tg3_frob_aux_power(tp, true);
1da177e4
LT
3507
3508 /* Workaround for unstable PLL clock */
3509 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3510 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3511 u32 val = tr32(0x7d00);
3512
3513 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3514 tw32(0x7d00, val);
63c3a66f 3515 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3516 int err;
3517
3518 err = tg3_nvram_lock(tp);
1da177e4 3519 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3520 if (!err)
3521 tg3_nvram_unlock(tp);
6921d201 3522 }
1da177e4
LT
3523 }
3524
bbadf503
MC
3525 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3526
c866b7ea
RW
3527 return 0;
3528}
12dac075 3529
c866b7ea
RW
3530static void tg3_power_down(struct tg3 *tp)
3531{
3532 tg3_power_down_prepare(tp);
1da177e4 3533
63c3a66f 3534 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3535 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3536}
3537
1da177e4
LT
3538static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3539{
3540 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3541 case MII_TG3_AUX_STAT_10HALF:
3542 *speed = SPEED_10;
3543 *duplex = DUPLEX_HALF;
3544 break;
3545
3546 case MII_TG3_AUX_STAT_10FULL:
3547 *speed = SPEED_10;
3548 *duplex = DUPLEX_FULL;
3549 break;
3550
3551 case MII_TG3_AUX_STAT_100HALF:
3552 *speed = SPEED_100;
3553 *duplex = DUPLEX_HALF;
3554 break;
3555
3556 case MII_TG3_AUX_STAT_100FULL:
3557 *speed = SPEED_100;
3558 *duplex = DUPLEX_FULL;
3559 break;
3560
3561 case MII_TG3_AUX_STAT_1000HALF:
3562 *speed = SPEED_1000;
3563 *duplex = DUPLEX_HALF;
3564 break;
3565
3566 case MII_TG3_AUX_STAT_1000FULL:
3567 *speed = SPEED_1000;
3568 *duplex = DUPLEX_FULL;
3569 break;
3570
3571 default:
f07e9af3 3572 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3573 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3574 SPEED_10;
3575 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3576 DUPLEX_HALF;
3577 break;
3578 }
1da177e4
LT
3579 *speed = SPEED_INVALID;
3580 *duplex = DUPLEX_INVALID;
3581 break;
855e1111 3582 }
1da177e4
LT
3583}
3584
42b64a45 3585static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3586{
42b64a45
MC
3587 int err = 0;
3588 u32 val, new_adv;
1da177e4 3589
42b64a45 3590 new_adv = ADVERTISE_CSMA;
202ff1c2 3591 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
42b64a45 3592 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 3593
42b64a45
MC
3594 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3595 if (err)
3596 goto done;
ba4d07a8 3597
4f272096
MC
3598 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3599 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3600
4f272096
MC
3601 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3602 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3603 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3604
4f272096
MC
3605 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3606 if (err)
3607 goto done;
3608 }
1da177e4 3609
42b64a45
MC
3610 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3611 goto done;
52b02d04 3612
42b64a45
MC
3613 tw32(TG3_CPMU_EEE_MODE,
3614 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3615
42b64a45
MC
3616 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3617 if (!err) {
3618 u32 err2;
52b02d04 3619
b715ce94
MC
3620 val = 0;
3621 /* Advertise 100-BaseTX EEE ability */
3622 if (advertise & ADVERTISED_100baseT_Full)
3623 val |= MDIO_AN_EEE_ADV_100TX;
3624 /* Advertise 1000-BaseT EEE ability */
3625 if (advertise & ADVERTISED_1000baseT_Full)
3626 val |= MDIO_AN_EEE_ADV_1000T;
3627 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3628 if (err)
3629 val = 0;
3630
21a00ab2
MC
3631 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3632 case ASIC_REV_5717:
3633 case ASIC_REV_57765:
21a00ab2 3634 case ASIC_REV_5719:
b715ce94
MC
3635 /* If we advertised any eee advertisements above... */
3636 if (val)
3637 val = MII_TG3_DSP_TAP26_ALNOKO |
3638 MII_TG3_DSP_TAP26_RMRXSTO |
3639 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3640 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3641 /* Fall through */
3642 case ASIC_REV_5720:
3643 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3644 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3645 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3646 }
52b02d04 3647
42b64a45
MC
3648 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3649 if (!err)
3650 err = err2;
3651 }
3652
3653done:
3654 return err;
3655}
3656
3657static void tg3_phy_copper_begin(struct tg3 *tp)
3658{
3659 u32 new_adv;
3660 int i;
3661
3662 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3663 new_adv = ADVERTISED_10baseT_Half |
3664 ADVERTISED_10baseT_Full;
3665 if (tg3_flag(tp, WOL_SPEED_100MB))
3666 new_adv |= ADVERTISED_100baseT_Half |
3667 ADVERTISED_100baseT_Full;
3668
3669 tg3_phy_autoneg_cfg(tp, new_adv,
3670 FLOW_CTRL_TX | FLOW_CTRL_RX);
3671 } else if (tp->link_config.speed == SPEED_INVALID) {
3672 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3673 tp->link_config.advertising &=
3674 ~(ADVERTISED_1000baseT_Half |
3675 ADVERTISED_1000baseT_Full);
3676
3677 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3678 tp->link_config.flowctrl);
3679 } else {
3680 /* Asking for a specific link mode. */
3681 if (tp->link_config.speed == SPEED_1000) {
3682 if (tp->link_config.duplex == DUPLEX_FULL)
3683 new_adv = ADVERTISED_1000baseT_Full;
3684 else
3685 new_adv = ADVERTISED_1000baseT_Half;
3686 } else if (tp->link_config.speed == SPEED_100) {
3687 if (tp->link_config.duplex == DUPLEX_FULL)
3688 new_adv = ADVERTISED_100baseT_Full;
3689 else
3690 new_adv = ADVERTISED_100baseT_Half;
3691 } else {
3692 if (tp->link_config.duplex == DUPLEX_FULL)
3693 new_adv = ADVERTISED_10baseT_Full;
3694 else
3695 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3696 }
52b02d04 3697
42b64a45
MC
3698 tg3_phy_autoneg_cfg(tp, new_adv,
3699 tp->link_config.flowctrl);
52b02d04
MC
3700 }
3701
1da177e4
LT
3702 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3703 tp->link_config.speed != SPEED_INVALID) {
3704 u32 bmcr, orig_bmcr;
3705
3706 tp->link_config.active_speed = tp->link_config.speed;
3707 tp->link_config.active_duplex = tp->link_config.duplex;
3708
3709 bmcr = 0;
3710 switch (tp->link_config.speed) {
3711 default:
3712 case SPEED_10:
3713 break;
3714
3715 case SPEED_100:
3716 bmcr |= BMCR_SPEED100;
3717 break;
3718
3719 case SPEED_1000:
221c5637 3720 bmcr |= BMCR_SPEED1000;
1da177e4 3721 break;
855e1111 3722 }
1da177e4
LT
3723
3724 if (tp->link_config.duplex == DUPLEX_FULL)
3725 bmcr |= BMCR_FULLDPLX;
3726
3727 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3728 (bmcr != orig_bmcr)) {
3729 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3730 for (i = 0; i < 1500; i++) {
3731 u32 tmp;
3732
3733 udelay(10);
3734 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3735 tg3_readphy(tp, MII_BMSR, &tmp))
3736 continue;
3737 if (!(tmp & BMSR_LSTATUS)) {
3738 udelay(40);
3739 break;
3740 }
3741 }
3742 tg3_writephy(tp, MII_BMCR, bmcr);
3743 udelay(40);
3744 }
3745 } else {
3746 tg3_writephy(tp, MII_BMCR,
3747 BMCR_ANENABLE | BMCR_ANRESTART);
3748 }
3749}
3750
3751static int tg3_init_5401phy_dsp(struct tg3 *tp)
3752{
3753 int err;
3754
3755 /* Turn off tap power management. */
3756 /* Set Extended packet length bit */
b4bd2929 3757 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3758
6ee7c0a0
MC
3759 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3760 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3761 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3762 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3763 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3764
3765 udelay(40);
3766
3767 return err;
3768}
3769
e2bf73e7 3770static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 3771{
e2bf73e7 3772 u32 advmsk, tgtadv, advertising;
3600d918 3773
e2bf73e7
MC
3774 advertising = tp->link_config.advertising;
3775 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 3776
e2bf73e7
MC
3777 advmsk = ADVERTISE_ALL;
3778 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3779 tgtadv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3780 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3781 }
1da177e4 3782
e2bf73e7
MC
3783 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3784 return false;
3785
3786 if ((*lcladv & advmsk) != tgtadv)
3787 return false;
b99d2a57 3788
f07e9af3 3789 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3790 u32 tg3_ctrl;
3791
e2bf73e7 3792 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 3793
221c5637 3794 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 3795 return false;
1da177e4 3796
b99d2a57 3797 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
e2bf73e7
MC
3798 if (tg3_ctrl != tgtadv)
3799 return false;
ef167e27
MC
3800 }
3801
e2bf73e7 3802 return true;
ef167e27
MC
3803}
3804
859edb26
MC
3805static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
3806{
3807 u32 lpeth = 0;
3808
3809 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3810 u32 val;
3811
3812 if (tg3_readphy(tp, MII_STAT1000, &val))
3813 return false;
3814
3815 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
3816 }
3817
3818 if (tg3_readphy(tp, MII_LPA, rmtadv))
3819 return false;
3820
3821 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
3822 tp->link_config.rmt_adv = lpeth;
3823
3824 return true;
3825}
3826
1da177e4
LT
3827static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3828{
3829 int current_link_up;
f833c4c1 3830 u32 bmsr, val;
ef167e27 3831 u32 lcl_adv, rmt_adv;
1da177e4
LT
3832 u16 current_speed;
3833 u8 current_duplex;
3834 int i, err;
3835
3836 tw32(MAC_EVENT, 0);
3837
3838 tw32_f(MAC_STATUS,
3839 (MAC_STATUS_SYNC_CHANGED |
3840 MAC_STATUS_CFG_CHANGED |
3841 MAC_STATUS_MI_COMPLETION |
3842 MAC_STATUS_LNKSTATE_CHANGED));
3843 udelay(40);
3844
8ef21428
MC
3845 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3846 tw32_f(MAC_MI_MODE,
3847 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3848 udelay(80);
3849 }
1da177e4 3850
b4bd2929 3851 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3852
3853 /* Some third-party PHYs need to be reset on link going
3854 * down.
3855 */
3856 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3857 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3858 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3859 netif_carrier_ok(tp->dev)) {
3860 tg3_readphy(tp, MII_BMSR, &bmsr);
3861 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3862 !(bmsr & BMSR_LSTATUS))
3863 force_reset = 1;
3864 }
3865 if (force_reset)
3866 tg3_phy_reset(tp);
3867
79eb6904 3868 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3869 tg3_readphy(tp, MII_BMSR, &bmsr);
3870 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3871 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3872 bmsr = 0;
3873
3874 if (!(bmsr & BMSR_LSTATUS)) {
3875 err = tg3_init_5401phy_dsp(tp);
3876 if (err)
3877 return err;
3878
3879 tg3_readphy(tp, MII_BMSR, &bmsr);
3880 for (i = 0; i < 1000; i++) {
3881 udelay(10);
3882 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3883 (bmsr & BMSR_LSTATUS)) {
3884 udelay(40);
3885 break;
3886 }
3887 }
3888
79eb6904
MC
3889 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3890 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3891 !(bmsr & BMSR_LSTATUS) &&
3892 tp->link_config.active_speed == SPEED_1000) {
3893 err = tg3_phy_reset(tp);
3894 if (!err)
3895 err = tg3_init_5401phy_dsp(tp);
3896 if (err)
3897 return err;
3898 }
3899 }
3900 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3901 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3902 /* 5701 {A0,B0} CRC bug workaround */
3903 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3904 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3905 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3906 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3907 }
3908
3909 /* Clear pending interrupts... */
f833c4c1
MC
3910 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3911 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3912
f07e9af3 3913 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3914 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3915 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3916 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3917
3918 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3919 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3920 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3921 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3922 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3923 else
3924 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3925 }
3926
3927 current_link_up = 0;
3928 current_speed = SPEED_INVALID;
3929 current_duplex = DUPLEX_INVALID;
e348c5e7 3930 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 3931 tp->link_config.rmt_adv = 0;
1da177e4 3932
f07e9af3 3933 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3934 err = tg3_phy_auxctl_read(tp,
3935 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3936 &val);
3937 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3938 tg3_phy_auxctl_write(tp,
3939 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3940 val | (1 << 10));
1da177e4
LT
3941 goto relink;
3942 }
3943 }
3944
3945 bmsr = 0;
3946 for (i = 0; i < 100; i++) {
3947 tg3_readphy(tp, MII_BMSR, &bmsr);
3948 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3949 (bmsr & BMSR_LSTATUS))
3950 break;
3951 udelay(40);
3952 }
3953
3954 if (bmsr & BMSR_LSTATUS) {
3955 u32 aux_stat, bmcr;
3956
3957 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3958 for (i = 0; i < 2000; i++) {
3959 udelay(10);
3960 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3961 aux_stat)
3962 break;
3963 }
3964
3965 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3966 &current_speed,
3967 &current_duplex);
3968
3969 bmcr = 0;
3970 for (i = 0; i < 200; i++) {
3971 tg3_readphy(tp, MII_BMCR, &bmcr);
3972 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3973 continue;
3974 if (bmcr && bmcr != 0x7fff)
3975 break;
3976 udelay(10);
3977 }
3978
ef167e27
MC
3979 lcl_adv = 0;
3980 rmt_adv = 0;
1da177e4 3981
ef167e27
MC
3982 tp->link_config.active_speed = current_speed;
3983 tp->link_config.active_duplex = current_duplex;
3984
3985 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3986 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 3987 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 3988 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 3989 current_link_up = 1;
1da177e4
LT
3990 } else {
3991 if (!(bmcr & BMCR_ANENABLE) &&
3992 tp->link_config.speed == current_speed &&
ef167e27
MC
3993 tp->link_config.duplex == current_duplex &&
3994 tp->link_config.flowctrl ==
3995 tp->link_config.active_flowctrl) {
1da177e4 3996 current_link_up = 1;
1da177e4
LT
3997 }
3998 }
3999
ef167e27 4000 if (current_link_up == 1 &&
e348c5e7
MC
4001 tp->link_config.active_duplex == DUPLEX_FULL) {
4002 u32 reg, bit;
4003
4004 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4005 reg = MII_TG3_FET_GEN_STAT;
4006 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4007 } else {
4008 reg = MII_TG3_EXT_STAT;
4009 bit = MII_TG3_EXT_STAT_MDIX;
4010 }
4011
4012 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4013 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4014
ef167e27 4015 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4016 }
1da177e4
LT
4017 }
4018
1da177e4 4019relink:
80096068 4020 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4021 tg3_phy_copper_begin(tp);
4022
f833c4c1 4023 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4024 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4025 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4026 current_link_up = 1;
4027 }
4028
4029 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4030 if (current_link_up == 1) {
4031 if (tp->link_config.active_speed == SPEED_100 ||
4032 tp->link_config.active_speed == SPEED_10)
4033 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4034 else
4035 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4036 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4037 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4038 else
1da177e4
LT
4039 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4040
4041 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4042 if (tp->link_config.active_duplex == DUPLEX_HALF)
4043 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4044
1da177e4 4045 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4046 if (current_link_up == 1 &&
4047 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4048 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4049 else
4050 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4051 }
4052
4053 /* ??? Without this setting Netgear GA302T PHY does not
4054 * ??? send/receive packets...
4055 */
79eb6904 4056 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4057 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4058 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4059 tw32_f(MAC_MI_MODE, tp->mi_mode);
4060 udelay(80);
4061 }
4062
4063 tw32_f(MAC_MODE, tp->mac_mode);
4064 udelay(40);
4065
52b02d04
MC
4066 tg3_phy_eee_adjust(tp, current_link_up);
4067
63c3a66f 4068 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4069 /* Polled via timer. */
4070 tw32_f(MAC_EVENT, 0);
4071 } else {
4072 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4073 }
4074 udelay(40);
4075
4076 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4077 current_link_up == 1 &&
4078 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4079 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4080 udelay(120);
4081 tw32_f(MAC_STATUS,
4082 (MAC_STATUS_SYNC_CHANGED |
4083 MAC_STATUS_CFG_CHANGED));
4084 udelay(40);
4085 tg3_write_mem(tp,
4086 NIC_SRAM_FIRMWARE_MBOX,
4087 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4088 }
4089
5e7dfd0f 4090 /* Prevent send BD corruption. */
63c3a66f 4091 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4092 u16 oldlnkctl, newlnkctl;
4093
4094 pci_read_config_word(tp->pdev,
708ebb3a 4095 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4096 &oldlnkctl);
4097 if (tp->link_config.active_speed == SPEED_100 ||
4098 tp->link_config.active_speed == SPEED_10)
4099 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4100 else
4101 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4102 if (newlnkctl != oldlnkctl)
4103 pci_write_config_word(tp->pdev,
93a700a9
MC
4104 pci_pcie_cap(tp->pdev) +
4105 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4106 }
4107
1da177e4
LT
4108 if (current_link_up != netif_carrier_ok(tp->dev)) {
4109 if (current_link_up)
4110 netif_carrier_on(tp->dev);
4111 else
4112 netif_carrier_off(tp->dev);
4113 tg3_link_report(tp);
4114 }
4115
4116 return 0;
4117}
4118
4119struct tg3_fiber_aneginfo {
4120 int state;
4121#define ANEG_STATE_UNKNOWN 0
4122#define ANEG_STATE_AN_ENABLE 1
4123#define ANEG_STATE_RESTART_INIT 2
4124#define ANEG_STATE_RESTART 3
4125#define ANEG_STATE_DISABLE_LINK_OK 4
4126#define ANEG_STATE_ABILITY_DETECT_INIT 5
4127#define ANEG_STATE_ABILITY_DETECT 6
4128#define ANEG_STATE_ACK_DETECT_INIT 7
4129#define ANEG_STATE_ACK_DETECT 8
4130#define ANEG_STATE_COMPLETE_ACK_INIT 9
4131#define ANEG_STATE_COMPLETE_ACK 10
4132#define ANEG_STATE_IDLE_DETECT_INIT 11
4133#define ANEG_STATE_IDLE_DETECT 12
4134#define ANEG_STATE_LINK_OK 13
4135#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4136#define ANEG_STATE_NEXT_PAGE_WAIT 15
4137
4138 u32 flags;
4139#define MR_AN_ENABLE 0x00000001
4140#define MR_RESTART_AN 0x00000002
4141#define MR_AN_COMPLETE 0x00000004
4142#define MR_PAGE_RX 0x00000008
4143#define MR_NP_LOADED 0x00000010
4144#define MR_TOGGLE_TX 0x00000020
4145#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4146#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4147#define MR_LP_ADV_SYM_PAUSE 0x00000100
4148#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4149#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4150#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4151#define MR_LP_ADV_NEXT_PAGE 0x00001000
4152#define MR_TOGGLE_RX 0x00002000
4153#define MR_NP_RX 0x00004000
4154
4155#define MR_LINK_OK 0x80000000
4156
4157 unsigned long link_time, cur_time;
4158
4159 u32 ability_match_cfg;
4160 int ability_match_count;
4161
4162 char ability_match, idle_match, ack_match;
4163
4164 u32 txconfig, rxconfig;
4165#define ANEG_CFG_NP 0x00000080
4166#define ANEG_CFG_ACK 0x00000040
4167#define ANEG_CFG_RF2 0x00000020
4168#define ANEG_CFG_RF1 0x00000010
4169#define ANEG_CFG_PS2 0x00000001
4170#define ANEG_CFG_PS1 0x00008000
4171#define ANEG_CFG_HD 0x00004000
4172#define ANEG_CFG_FD 0x00002000
4173#define ANEG_CFG_INVAL 0x00001f06
4174
4175};
4176#define ANEG_OK 0
4177#define ANEG_DONE 1
4178#define ANEG_TIMER_ENAB 2
4179#define ANEG_FAILED -1
4180
4181#define ANEG_STATE_SETTLE_TIME 10000
4182
4183static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4184 struct tg3_fiber_aneginfo *ap)
4185{
5be73b47 4186 u16 flowctrl;
1da177e4
LT
4187 unsigned long delta;
4188 u32 rx_cfg_reg;
4189 int ret;
4190
4191 if (ap->state == ANEG_STATE_UNKNOWN) {
4192 ap->rxconfig = 0;
4193 ap->link_time = 0;
4194 ap->cur_time = 0;
4195 ap->ability_match_cfg = 0;
4196 ap->ability_match_count = 0;
4197 ap->ability_match = 0;
4198 ap->idle_match = 0;
4199 ap->ack_match = 0;
4200 }
4201 ap->cur_time++;
4202
4203 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4204 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4205
4206 if (rx_cfg_reg != ap->ability_match_cfg) {
4207 ap->ability_match_cfg = rx_cfg_reg;
4208 ap->ability_match = 0;
4209 ap->ability_match_count = 0;
4210 } else {
4211 if (++ap->ability_match_count > 1) {
4212 ap->ability_match = 1;
4213 ap->ability_match_cfg = rx_cfg_reg;
4214 }
4215 }
4216 if (rx_cfg_reg & ANEG_CFG_ACK)
4217 ap->ack_match = 1;
4218 else
4219 ap->ack_match = 0;
4220
4221 ap->idle_match = 0;
4222 } else {
4223 ap->idle_match = 1;
4224 ap->ability_match_cfg = 0;
4225 ap->ability_match_count = 0;
4226 ap->ability_match = 0;
4227 ap->ack_match = 0;
4228
4229 rx_cfg_reg = 0;
4230 }
4231
4232 ap->rxconfig = rx_cfg_reg;
4233 ret = ANEG_OK;
4234
33f401ae 4235 switch (ap->state) {
1da177e4
LT
4236 case ANEG_STATE_UNKNOWN:
4237 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4238 ap->state = ANEG_STATE_AN_ENABLE;
4239
4240 /* fallthru */
4241 case ANEG_STATE_AN_ENABLE:
4242 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4243 if (ap->flags & MR_AN_ENABLE) {
4244 ap->link_time = 0;
4245 ap->cur_time = 0;
4246 ap->ability_match_cfg = 0;
4247 ap->ability_match_count = 0;
4248 ap->ability_match = 0;
4249 ap->idle_match = 0;
4250 ap->ack_match = 0;
4251
4252 ap->state = ANEG_STATE_RESTART_INIT;
4253 } else {
4254 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4255 }
4256 break;
4257
4258 case ANEG_STATE_RESTART_INIT:
4259 ap->link_time = ap->cur_time;
4260 ap->flags &= ~(MR_NP_LOADED);
4261 ap->txconfig = 0;
4262 tw32(MAC_TX_AUTO_NEG, 0);
4263 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4264 tw32_f(MAC_MODE, tp->mac_mode);
4265 udelay(40);
4266
4267 ret = ANEG_TIMER_ENAB;
4268 ap->state = ANEG_STATE_RESTART;
4269
4270 /* fallthru */
4271 case ANEG_STATE_RESTART:
4272 delta = ap->cur_time - ap->link_time;
859a5887 4273 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4274 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4275 else
1da177e4 4276 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4277 break;
4278
4279 case ANEG_STATE_DISABLE_LINK_OK:
4280 ret = ANEG_DONE;
4281 break;
4282
4283 case ANEG_STATE_ABILITY_DETECT_INIT:
4284 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4285 ap->txconfig = ANEG_CFG_FD;
4286 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4287 if (flowctrl & ADVERTISE_1000XPAUSE)
4288 ap->txconfig |= ANEG_CFG_PS1;
4289 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4290 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4291 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4292 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4293 tw32_f(MAC_MODE, tp->mac_mode);
4294 udelay(40);
4295
4296 ap->state = ANEG_STATE_ABILITY_DETECT;
4297 break;
4298
4299 case ANEG_STATE_ABILITY_DETECT:
859a5887 4300 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4301 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4302 break;
4303
4304 case ANEG_STATE_ACK_DETECT_INIT:
4305 ap->txconfig |= ANEG_CFG_ACK;
4306 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4307 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4308 tw32_f(MAC_MODE, tp->mac_mode);
4309 udelay(40);
4310
4311 ap->state = ANEG_STATE_ACK_DETECT;
4312
4313 /* fallthru */
4314 case ANEG_STATE_ACK_DETECT:
4315 if (ap->ack_match != 0) {
4316 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4317 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4318 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4319 } else {
4320 ap->state = ANEG_STATE_AN_ENABLE;
4321 }
4322 } else if (ap->ability_match != 0 &&
4323 ap->rxconfig == 0) {
4324 ap->state = ANEG_STATE_AN_ENABLE;
4325 }
4326 break;
4327
4328 case ANEG_STATE_COMPLETE_ACK_INIT:
4329 if (ap->rxconfig & ANEG_CFG_INVAL) {
4330 ret = ANEG_FAILED;
4331 break;
4332 }
4333 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4334 MR_LP_ADV_HALF_DUPLEX |
4335 MR_LP_ADV_SYM_PAUSE |
4336 MR_LP_ADV_ASYM_PAUSE |
4337 MR_LP_ADV_REMOTE_FAULT1 |
4338 MR_LP_ADV_REMOTE_FAULT2 |
4339 MR_LP_ADV_NEXT_PAGE |
4340 MR_TOGGLE_RX |
4341 MR_NP_RX);
4342 if (ap->rxconfig & ANEG_CFG_FD)
4343 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4344 if (ap->rxconfig & ANEG_CFG_HD)
4345 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4346 if (ap->rxconfig & ANEG_CFG_PS1)
4347 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4348 if (ap->rxconfig & ANEG_CFG_PS2)
4349 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4350 if (ap->rxconfig & ANEG_CFG_RF1)
4351 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4352 if (ap->rxconfig & ANEG_CFG_RF2)
4353 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4354 if (ap->rxconfig & ANEG_CFG_NP)
4355 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4356
4357 ap->link_time = ap->cur_time;
4358
4359 ap->flags ^= (MR_TOGGLE_TX);
4360 if (ap->rxconfig & 0x0008)
4361 ap->flags |= MR_TOGGLE_RX;
4362 if (ap->rxconfig & ANEG_CFG_NP)
4363 ap->flags |= MR_NP_RX;
4364 ap->flags |= MR_PAGE_RX;
4365
4366 ap->state = ANEG_STATE_COMPLETE_ACK;
4367 ret = ANEG_TIMER_ENAB;
4368 break;
4369
4370 case ANEG_STATE_COMPLETE_ACK:
4371 if (ap->ability_match != 0 &&
4372 ap->rxconfig == 0) {
4373 ap->state = ANEG_STATE_AN_ENABLE;
4374 break;
4375 }
4376 delta = ap->cur_time - ap->link_time;
4377 if (delta > ANEG_STATE_SETTLE_TIME) {
4378 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4379 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4380 } else {
4381 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4382 !(ap->flags & MR_NP_RX)) {
4383 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4384 } else {
4385 ret = ANEG_FAILED;
4386 }
4387 }
4388 }
4389 break;
4390
4391 case ANEG_STATE_IDLE_DETECT_INIT:
4392 ap->link_time = ap->cur_time;
4393 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4394 tw32_f(MAC_MODE, tp->mac_mode);
4395 udelay(40);
4396
4397 ap->state = ANEG_STATE_IDLE_DETECT;
4398 ret = ANEG_TIMER_ENAB;
4399 break;
4400
4401 case ANEG_STATE_IDLE_DETECT:
4402 if (ap->ability_match != 0 &&
4403 ap->rxconfig == 0) {
4404 ap->state = ANEG_STATE_AN_ENABLE;
4405 break;
4406 }
4407 delta = ap->cur_time - ap->link_time;
4408 if (delta > ANEG_STATE_SETTLE_TIME) {
4409 /* XXX another gem from the Broadcom driver :( */
4410 ap->state = ANEG_STATE_LINK_OK;
4411 }
4412 break;
4413
4414 case ANEG_STATE_LINK_OK:
4415 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4416 ret = ANEG_DONE;
4417 break;
4418
4419 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4420 /* ??? unimplemented */
4421 break;
4422
4423 case ANEG_STATE_NEXT_PAGE_WAIT:
4424 /* ??? unimplemented */
4425 break;
4426
4427 default:
4428 ret = ANEG_FAILED;
4429 break;
855e1111 4430 }
1da177e4
LT
4431
4432 return ret;
4433}
4434
5be73b47 4435static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4436{
4437 int res = 0;
4438 struct tg3_fiber_aneginfo aninfo;
4439 int status = ANEG_FAILED;
4440 unsigned int tick;
4441 u32 tmp;
4442
4443 tw32_f(MAC_TX_AUTO_NEG, 0);
4444
4445 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4446 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4447 udelay(40);
4448
4449 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4450 udelay(40);
4451
4452 memset(&aninfo, 0, sizeof(aninfo));
4453 aninfo.flags |= MR_AN_ENABLE;
4454 aninfo.state = ANEG_STATE_UNKNOWN;
4455 aninfo.cur_time = 0;
4456 tick = 0;
4457 while (++tick < 195000) {
4458 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4459 if (status == ANEG_DONE || status == ANEG_FAILED)
4460 break;
4461
4462 udelay(1);
4463 }
4464
4465 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4466 tw32_f(MAC_MODE, tp->mac_mode);
4467 udelay(40);
4468
5be73b47
MC
4469 *txflags = aninfo.txconfig;
4470 *rxflags = aninfo.flags;
1da177e4
LT
4471
4472 if (status == ANEG_DONE &&
4473 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4474 MR_LP_ADV_FULL_DUPLEX)))
4475 res = 1;
4476
4477 return res;
4478}
4479
4480static void tg3_init_bcm8002(struct tg3 *tp)
4481{
4482 u32 mac_status = tr32(MAC_STATUS);
4483 int i;
4484
4485 /* Reset when initting first time or we have a link. */
63c3a66f 4486 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4487 !(mac_status & MAC_STATUS_PCS_SYNCED))
4488 return;
4489
4490 /* Set PLL lock range. */
4491 tg3_writephy(tp, 0x16, 0x8007);
4492
4493 /* SW reset */
4494 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4495
4496 /* Wait for reset to complete. */
4497 /* XXX schedule_timeout() ... */
4498 for (i = 0; i < 500; i++)
4499 udelay(10);
4500
4501 /* Config mode; select PMA/Ch 1 regs. */
4502 tg3_writephy(tp, 0x10, 0x8411);
4503
4504 /* Enable auto-lock and comdet, select txclk for tx. */
4505 tg3_writephy(tp, 0x11, 0x0a10);
4506
4507 tg3_writephy(tp, 0x18, 0x00a0);
4508 tg3_writephy(tp, 0x16, 0x41ff);
4509
4510 /* Assert and deassert POR. */
4511 tg3_writephy(tp, 0x13, 0x0400);
4512 udelay(40);
4513 tg3_writephy(tp, 0x13, 0x0000);
4514
4515 tg3_writephy(tp, 0x11, 0x0a50);
4516 udelay(40);
4517 tg3_writephy(tp, 0x11, 0x0a10);
4518
4519 /* Wait for signal to stabilize */
4520 /* XXX schedule_timeout() ... */
4521 for (i = 0; i < 15000; i++)
4522 udelay(10);
4523
4524 /* Deselect the channel register so we can read the PHYID
4525 * later.
4526 */
4527 tg3_writephy(tp, 0x10, 0x8011);
4528}
4529
4530static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4531{
82cd3d11 4532 u16 flowctrl;
1da177e4
LT
4533 u32 sg_dig_ctrl, sg_dig_status;
4534 u32 serdes_cfg, expected_sg_dig_ctrl;
4535 int workaround, port_a;
4536 int current_link_up;
4537
4538 serdes_cfg = 0;
4539 expected_sg_dig_ctrl = 0;
4540 workaround = 0;
4541 port_a = 1;
4542 current_link_up = 0;
4543
4544 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4545 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4546 workaround = 1;
4547 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4548 port_a = 0;
4549
4550 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4551 /* preserve bits 20-23 for voltage regulator */
4552 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4553 }
4554
4555 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4556
4557 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4558 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4559 if (workaround) {
4560 u32 val = serdes_cfg;
4561
4562 if (port_a)
4563 val |= 0xc010000;
4564 else
4565 val |= 0x4010000;
4566 tw32_f(MAC_SERDES_CFG, val);
4567 }
c98f6e3b
MC
4568
4569 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4570 }
4571 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4572 tg3_setup_flow_control(tp, 0, 0);
4573 current_link_up = 1;
4574 }
4575 goto out;
4576 }
4577
4578 /* Want auto-negotiation. */
c98f6e3b 4579 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4580
82cd3d11
MC
4581 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4582 if (flowctrl & ADVERTISE_1000XPAUSE)
4583 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4584 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4585 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4586
4587 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4588 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4589 tp->serdes_counter &&
4590 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4591 MAC_STATUS_RCVD_CFG)) ==
4592 MAC_STATUS_PCS_SYNCED)) {
4593 tp->serdes_counter--;
4594 current_link_up = 1;
4595 goto out;
4596 }
4597restart_autoneg:
1da177e4
LT
4598 if (workaround)
4599 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4600 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4601 udelay(5);
4602 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4603
3d3ebe74 4604 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4605 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4606 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4607 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4608 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4609 mac_status = tr32(MAC_STATUS);
4610
c98f6e3b 4611 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4612 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4613 u32 local_adv = 0, remote_adv = 0;
4614
4615 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4616 local_adv |= ADVERTISE_1000XPAUSE;
4617 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4618 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4619
c98f6e3b 4620 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4621 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4622 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4623 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4624
859edb26
MC
4625 tp->link_config.rmt_adv =
4626 mii_adv_to_ethtool_adv_x(remote_adv);
4627
1da177e4
LT
4628 tg3_setup_flow_control(tp, local_adv, remote_adv);
4629 current_link_up = 1;
3d3ebe74 4630 tp->serdes_counter = 0;
f07e9af3 4631 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4632 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4633 if (tp->serdes_counter)
4634 tp->serdes_counter--;
1da177e4
LT
4635 else {
4636 if (workaround) {
4637 u32 val = serdes_cfg;
4638
4639 if (port_a)
4640 val |= 0xc010000;
4641 else
4642 val |= 0x4010000;
4643
4644 tw32_f(MAC_SERDES_CFG, val);
4645 }
4646
c98f6e3b 4647 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4648 udelay(40);
4649
4650 /* Link parallel detection - link is up */
4651 /* only if we have PCS_SYNC and not */
4652 /* receiving config code words */
4653 mac_status = tr32(MAC_STATUS);
4654 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4655 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4656 tg3_setup_flow_control(tp, 0, 0);
4657 current_link_up = 1;
f07e9af3
MC
4658 tp->phy_flags |=
4659 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4660 tp->serdes_counter =
4661 SERDES_PARALLEL_DET_TIMEOUT;
4662 } else
4663 goto restart_autoneg;
1da177e4
LT
4664 }
4665 }
3d3ebe74
MC
4666 } else {
4667 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4668 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4669 }
4670
4671out:
4672 return current_link_up;
4673}
4674
4675static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4676{
4677 int current_link_up = 0;
4678
5cf64b8a 4679 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4680 goto out;
1da177e4
LT
4681
4682 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4683 u32 txflags, rxflags;
1da177e4 4684 int i;
6aa20a22 4685
5be73b47
MC
4686 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4687 u32 local_adv = 0, remote_adv = 0;
1da177e4 4688
5be73b47
MC
4689 if (txflags & ANEG_CFG_PS1)
4690 local_adv |= ADVERTISE_1000XPAUSE;
4691 if (txflags & ANEG_CFG_PS2)
4692 local_adv |= ADVERTISE_1000XPSE_ASYM;
4693
4694 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4695 remote_adv |= LPA_1000XPAUSE;
4696 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4697 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4698
859edb26
MC
4699 tp->link_config.rmt_adv =
4700 mii_adv_to_ethtool_adv_x(remote_adv);
4701
1da177e4
LT
4702 tg3_setup_flow_control(tp, local_adv, remote_adv);
4703
1da177e4
LT
4704 current_link_up = 1;
4705 }
4706 for (i = 0; i < 30; i++) {
4707 udelay(20);
4708 tw32_f(MAC_STATUS,
4709 (MAC_STATUS_SYNC_CHANGED |
4710 MAC_STATUS_CFG_CHANGED));
4711 udelay(40);
4712 if ((tr32(MAC_STATUS) &
4713 (MAC_STATUS_SYNC_CHANGED |
4714 MAC_STATUS_CFG_CHANGED)) == 0)
4715 break;
4716 }
4717
4718 mac_status = tr32(MAC_STATUS);
4719 if (current_link_up == 0 &&
4720 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4721 !(mac_status & MAC_STATUS_RCVD_CFG))
4722 current_link_up = 1;
4723 } else {
5be73b47
MC
4724 tg3_setup_flow_control(tp, 0, 0);
4725
1da177e4
LT
4726 /* Forcing 1000FD link up. */
4727 current_link_up = 1;
1da177e4
LT
4728
4729 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4730 udelay(40);
e8f3f6ca
MC
4731
4732 tw32_f(MAC_MODE, tp->mac_mode);
4733 udelay(40);
1da177e4
LT
4734 }
4735
4736out:
4737 return current_link_up;
4738}
4739
4740static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4741{
4742 u32 orig_pause_cfg;
4743 u16 orig_active_speed;
4744 u8 orig_active_duplex;
4745 u32 mac_status;
4746 int current_link_up;
4747 int i;
4748
8d018621 4749 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4750 orig_active_speed = tp->link_config.active_speed;
4751 orig_active_duplex = tp->link_config.active_duplex;
4752
63c3a66f 4753 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4754 netif_carrier_ok(tp->dev) &&
63c3a66f 4755 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4756 mac_status = tr32(MAC_STATUS);
4757 mac_status &= (MAC_STATUS_PCS_SYNCED |
4758 MAC_STATUS_SIGNAL_DET |
4759 MAC_STATUS_CFG_CHANGED |
4760 MAC_STATUS_RCVD_CFG);
4761 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4762 MAC_STATUS_SIGNAL_DET)) {
4763 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4764 MAC_STATUS_CFG_CHANGED));
4765 return 0;
4766 }
4767 }
4768
4769 tw32_f(MAC_TX_AUTO_NEG, 0);
4770
4771 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4772 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4773 tw32_f(MAC_MODE, tp->mac_mode);
4774 udelay(40);
4775
79eb6904 4776 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4777 tg3_init_bcm8002(tp);
4778
4779 /* Enable link change event even when serdes polling. */
4780 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4781 udelay(40);
4782
4783 current_link_up = 0;
859edb26 4784 tp->link_config.rmt_adv = 0;
1da177e4
LT
4785 mac_status = tr32(MAC_STATUS);
4786
63c3a66f 4787 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4788 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4789 else
4790 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4791
898a56f8 4792 tp->napi[0].hw_status->status =
1da177e4 4793 (SD_STATUS_UPDATED |
898a56f8 4794 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4795
4796 for (i = 0; i < 100; i++) {
4797 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4798 MAC_STATUS_CFG_CHANGED));
4799 udelay(5);
4800 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4801 MAC_STATUS_CFG_CHANGED |
4802 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4803 break;
4804 }
4805
4806 mac_status = tr32(MAC_STATUS);
4807 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4808 current_link_up = 0;
3d3ebe74
MC
4809 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4810 tp->serdes_counter == 0) {
1da177e4
LT
4811 tw32_f(MAC_MODE, (tp->mac_mode |
4812 MAC_MODE_SEND_CONFIGS));
4813 udelay(1);
4814 tw32_f(MAC_MODE, tp->mac_mode);
4815 }
4816 }
4817
4818 if (current_link_up == 1) {
4819 tp->link_config.active_speed = SPEED_1000;
4820 tp->link_config.active_duplex = DUPLEX_FULL;
4821 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4822 LED_CTRL_LNKLED_OVERRIDE |
4823 LED_CTRL_1000MBPS_ON));
4824 } else {
4825 tp->link_config.active_speed = SPEED_INVALID;
4826 tp->link_config.active_duplex = DUPLEX_INVALID;
4827 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4828 LED_CTRL_LNKLED_OVERRIDE |
4829 LED_CTRL_TRAFFIC_OVERRIDE));
4830 }
4831
4832 if (current_link_up != netif_carrier_ok(tp->dev)) {
4833 if (current_link_up)
4834 netif_carrier_on(tp->dev);
4835 else
4836 netif_carrier_off(tp->dev);
4837 tg3_link_report(tp);
4838 } else {
8d018621 4839 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4840 if (orig_pause_cfg != now_pause_cfg ||
4841 orig_active_speed != tp->link_config.active_speed ||
4842 orig_active_duplex != tp->link_config.active_duplex)
4843 tg3_link_report(tp);
4844 }
4845
4846 return 0;
4847}
4848
747e8f8b
MC
4849static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4850{
4851 int current_link_up, err = 0;
4852 u32 bmsr, bmcr;
4853 u16 current_speed;
4854 u8 current_duplex;
ef167e27 4855 u32 local_adv, remote_adv;
747e8f8b
MC
4856
4857 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4858 tw32_f(MAC_MODE, tp->mac_mode);
4859 udelay(40);
4860
4861 tw32(MAC_EVENT, 0);
4862
4863 tw32_f(MAC_STATUS,
4864 (MAC_STATUS_SYNC_CHANGED |
4865 MAC_STATUS_CFG_CHANGED |
4866 MAC_STATUS_MI_COMPLETION |
4867 MAC_STATUS_LNKSTATE_CHANGED));
4868 udelay(40);
4869
4870 if (force_reset)
4871 tg3_phy_reset(tp);
4872
4873 current_link_up = 0;
4874 current_speed = SPEED_INVALID;
4875 current_duplex = DUPLEX_INVALID;
859edb26 4876 tp->link_config.rmt_adv = 0;
747e8f8b
MC
4877
4878 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4879 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4880 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4881 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4882 bmsr |= BMSR_LSTATUS;
4883 else
4884 bmsr &= ~BMSR_LSTATUS;
4885 }
747e8f8b
MC
4886
4887 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4888
4889 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4890 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4891 /* do nothing, just check for link up at the end */
4892 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 4893 u32 adv, newadv;
747e8f8b
MC
4894
4895 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
4896 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4897 ADVERTISE_1000XPAUSE |
4898 ADVERTISE_1000XPSE_ASYM |
4899 ADVERTISE_SLCT);
747e8f8b 4900
28011cf1 4901 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 4902 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 4903
28011cf1
MC
4904 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
4905 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
4906 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4907 tg3_writephy(tp, MII_BMCR, bmcr);
4908
4909 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4910 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4911 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4912
4913 return err;
4914 }
4915 } else {
4916 u32 new_bmcr;
4917
4918 bmcr &= ~BMCR_SPEED1000;
4919 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4920
4921 if (tp->link_config.duplex == DUPLEX_FULL)
4922 new_bmcr |= BMCR_FULLDPLX;
4923
4924 if (new_bmcr != bmcr) {
4925 /* BMCR_SPEED1000 is a reserved bit that needs
4926 * to be set on write.
4927 */
4928 new_bmcr |= BMCR_SPEED1000;
4929
4930 /* Force a linkdown */
4931 if (netif_carrier_ok(tp->dev)) {
4932 u32 adv;
4933
4934 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4935 adv &= ~(ADVERTISE_1000XFULL |
4936 ADVERTISE_1000XHALF |
4937 ADVERTISE_SLCT);
4938 tg3_writephy(tp, MII_ADVERTISE, adv);
4939 tg3_writephy(tp, MII_BMCR, bmcr |
4940 BMCR_ANRESTART |
4941 BMCR_ANENABLE);
4942 udelay(10);
4943 netif_carrier_off(tp->dev);
4944 }
4945 tg3_writephy(tp, MII_BMCR, new_bmcr);
4946 bmcr = new_bmcr;
4947 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4948 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4949 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4950 ASIC_REV_5714) {
4951 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4952 bmsr |= BMSR_LSTATUS;
4953 else
4954 bmsr &= ~BMSR_LSTATUS;
4955 }
f07e9af3 4956 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4957 }
4958 }
4959
4960 if (bmsr & BMSR_LSTATUS) {
4961 current_speed = SPEED_1000;
4962 current_link_up = 1;
4963 if (bmcr & BMCR_FULLDPLX)
4964 current_duplex = DUPLEX_FULL;
4965 else
4966 current_duplex = DUPLEX_HALF;
4967
ef167e27
MC
4968 local_adv = 0;
4969 remote_adv = 0;
4970
747e8f8b 4971 if (bmcr & BMCR_ANENABLE) {
ef167e27 4972 u32 common;
747e8f8b
MC
4973
4974 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4975 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4976 common = local_adv & remote_adv;
4977 if (common & (ADVERTISE_1000XHALF |
4978 ADVERTISE_1000XFULL)) {
4979 if (common & ADVERTISE_1000XFULL)
4980 current_duplex = DUPLEX_FULL;
4981 else
4982 current_duplex = DUPLEX_HALF;
859edb26
MC
4983
4984 tp->link_config.rmt_adv =
4985 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 4986 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4987 /* Link is up via parallel detect */
859a5887 4988 } else {
747e8f8b 4989 current_link_up = 0;
859a5887 4990 }
747e8f8b
MC
4991 }
4992 }
4993
ef167e27
MC
4994 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4995 tg3_setup_flow_control(tp, local_adv, remote_adv);
4996
747e8f8b
MC
4997 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4998 if (tp->link_config.active_duplex == DUPLEX_HALF)
4999 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5000
5001 tw32_f(MAC_MODE, tp->mac_mode);
5002 udelay(40);
5003
5004 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5005
5006 tp->link_config.active_speed = current_speed;
5007 tp->link_config.active_duplex = current_duplex;
5008
5009 if (current_link_up != netif_carrier_ok(tp->dev)) {
5010 if (current_link_up)
5011 netif_carrier_on(tp->dev);
5012 else {
5013 netif_carrier_off(tp->dev);
f07e9af3 5014 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5015 }
5016 tg3_link_report(tp);
5017 }
5018 return err;
5019}
5020
5021static void tg3_serdes_parallel_detect(struct tg3 *tp)
5022{
3d3ebe74 5023 if (tp->serdes_counter) {
747e8f8b 5024 /* Give autoneg time to complete. */
3d3ebe74 5025 tp->serdes_counter--;
747e8f8b
MC
5026 return;
5027 }
c6cdf436 5028
747e8f8b
MC
5029 if (!netif_carrier_ok(tp->dev) &&
5030 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5031 u32 bmcr;
5032
5033 tg3_readphy(tp, MII_BMCR, &bmcr);
5034 if (bmcr & BMCR_ANENABLE) {
5035 u32 phy1, phy2;
5036
5037 /* Select shadow register 0x1f */
f08aa1a8
MC
5038 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5039 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5040
5041 /* Select expansion interrupt status register */
f08aa1a8
MC
5042 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5043 MII_TG3_DSP_EXP1_INT_STAT);
5044 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5045 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5046
5047 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5048 /* We have signal detect and not receiving
5049 * config code words, link is up by parallel
5050 * detection.
5051 */
5052
5053 bmcr &= ~BMCR_ANENABLE;
5054 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5055 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5056 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5057 }
5058 }
859a5887
MC
5059 } else if (netif_carrier_ok(tp->dev) &&
5060 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5061 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5062 u32 phy2;
5063
5064 /* Select expansion interrupt status register */
f08aa1a8
MC
5065 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5066 MII_TG3_DSP_EXP1_INT_STAT);
5067 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5068 if (phy2 & 0x20) {
5069 u32 bmcr;
5070
5071 /* Config code words received, turn on autoneg. */
5072 tg3_readphy(tp, MII_BMCR, &bmcr);
5073 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5074
f07e9af3 5075 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5076
5077 }
5078 }
5079}
5080
1da177e4
LT
5081static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5082{
f2096f94 5083 u32 val;
1da177e4
LT
5084 int err;
5085
f07e9af3 5086 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5087 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5088 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5089 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5090 else
1da177e4 5091 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5092
bcb37f6c 5093 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5094 u32 scale;
aa6c91fe
MC
5095
5096 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5097 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5098 scale = 65;
5099 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5100 scale = 6;
5101 else
5102 scale = 12;
5103
5104 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5105 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5106 tw32(GRC_MISC_CFG, val);
5107 }
5108
f2096f94
MC
5109 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5110 (6 << TX_LENGTHS_IPG_SHIFT);
5111 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5112 val |= tr32(MAC_TX_LENGTHS) &
5113 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5114 TX_LENGTHS_CNT_DWN_VAL_MSK);
5115
1da177e4
LT
5116 if (tp->link_config.active_speed == SPEED_1000 &&
5117 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5118 tw32(MAC_TX_LENGTHS, val |
5119 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5120 else
f2096f94
MC
5121 tw32(MAC_TX_LENGTHS, val |
5122 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5123
63c3a66f 5124 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5125 if (netif_carrier_ok(tp->dev)) {
5126 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5127 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5128 } else {
5129 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5130 }
5131 }
5132
63c3a66f 5133 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5134 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5135 if (!netif_carrier_ok(tp->dev))
5136 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5137 tp->pwrmgmt_thresh;
5138 else
5139 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5140 tw32(PCIE_PWR_MGMT_THRESH, val);
5141 }
5142
1da177e4
LT
5143 return err;
5144}
5145
66cfd1bd
MC
5146static inline int tg3_irq_sync(struct tg3 *tp)
5147{
5148 return tp->irq_sync;
5149}
5150
97bd8e49
MC
5151static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5152{
5153 int i;
5154
5155 dst = (u32 *)((u8 *)dst + off);
5156 for (i = 0; i < len; i += sizeof(u32))
5157 *dst++ = tr32(off + i);
5158}
5159
5160static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5161{
5162 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5163 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5164 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5165 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5166 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5167 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5168 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5169 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5170 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5171 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5172 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5173 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5174 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5175 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5176 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5177 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5178 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5179 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5180 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5181
63c3a66f 5182 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5183 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5184
5185 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5186 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5187 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5188 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5189 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5190 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5191 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5192 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5193
63c3a66f 5194 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5195 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5196 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5197 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5198 }
5199
5200 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5201 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5202 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5203 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5204 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5205
63c3a66f 5206 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5207 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5208}
5209
5210static void tg3_dump_state(struct tg3 *tp)
5211{
5212 int i;
5213 u32 *regs;
5214
5215 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5216 if (!regs) {
5217 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5218 return;
5219 }
5220
63c3a66f 5221 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5222 /* Read up to but not including private PCI registers */
5223 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5224 regs[i / sizeof(u32)] = tr32(i);
5225 } else
5226 tg3_dump_legacy_regs(tp, regs);
5227
5228 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5229 if (!regs[i + 0] && !regs[i + 1] &&
5230 !regs[i + 2] && !regs[i + 3])
5231 continue;
5232
5233 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5234 i * 4,
5235 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5236 }
5237
5238 kfree(regs);
5239
5240 for (i = 0; i < tp->irq_cnt; i++) {
5241 struct tg3_napi *tnapi = &tp->napi[i];
5242
5243 /* SW status block */
5244 netdev_err(tp->dev,
5245 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5246 i,
5247 tnapi->hw_status->status,
5248 tnapi->hw_status->status_tag,
5249 tnapi->hw_status->rx_jumbo_consumer,
5250 tnapi->hw_status->rx_consumer,
5251 tnapi->hw_status->rx_mini_consumer,
5252 tnapi->hw_status->idx[0].rx_producer,
5253 tnapi->hw_status->idx[0].tx_consumer);
5254
5255 netdev_err(tp->dev,
5256 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5257 i,
5258 tnapi->last_tag, tnapi->last_irq_tag,
5259 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5260 tnapi->rx_rcb_ptr,
5261 tnapi->prodring.rx_std_prod_idx,
5262 tnapi->prodring.rx_std_cons_idx,
5263 tnapi->prodring.rx_jmb_prod_idx,
5264 tnapi->prodring.rx_jmb_cons_idx);
5265 }
5266}
5267
df3e6548
MC
5268/* This is called whenever we suspect that the system chipset is re-
5269 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5270 * is bogus tx completions. We try to recover by setting the
5271 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5272 * in the workqueue.
5273 */
5274static void tg3_tx_recover(struct tg3 *tp)
5275{
63c3a66f 5276 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5277 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5278
5129c3a3
MC
5279 netdev_warn(tp->dev,
5280 "The system may be re-ordering memory-mapped I/O "
5281 "cycles to the network device, attempting to recover. "
5282 "Please report the problem to the driver maintainer "
5283 "and include system chipset information.\n");
df3e6548
MC
5284
5285 spin_lock(&tp->lock);
63c3a66f 5286 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5287 spin_unlock(&tp->lock);
5288}
5289
f3f3f27e 5290static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5291{
f65aac16
MC
5292 /* Tell compiler to fetch tx indices from memory. */
5293 barrier();
f3f3f27e
MC
5294 return tnapi->tx_pending -
5295 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5296}
5297
1da177e4
LT
5298/* Tigon3 never reports partial packet sends. So we do not
5299 * need special logic to handle SKBs that have not had all
5300 * of their frags sent yet, like SunGEM does.
5301 */
17375d25 5302static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5303{
17375d25 5304 struct tg3 *tp = tnapi->tp;
898a56f8 5305 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5306 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5307 struct netdev_queue *txq;
5308 int index = tnapi - tp->napi;
298376d3 5309 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5310
63c3a66f 5311 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5312 index--;
5313
5314 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5315
5316 while (sw_idx != hw_idx) {
df8944cf 5317 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5318 struct sk_buff *skb = ri->skb;
df3e6548
MC
5319 int i, tx_bug = 0;
5320
5321 if (unlikely(skb == NULL)) {
5322 tg3_tx_recover(tp);
5323 return;
5324 }
1da177e4 5325
f4188d8a 5326 pci_unmap_single(tp->pdev,
4e5e4f0d 5327 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5328 skb_headlen(skb),
5329 PCI_DMA_TODEVICE);
1da177e4
LT
5330
5331 ri->skb = NULL;
5332
e01ee14d
MC
5333 while (ri->fragmented) {
5334 ri->fragmented = false;
5335 sw_idx = NEXT_TX(sw_idx);
5336 ri = &tnapi->tx_buffers[sw_idx];
5337 }
5338
1da177e4
LT
5339 sw_idx = NEXT_TX(sw_idx);
5340
5341 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5342 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5343 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5344 tx_bug = 1;
f4188d8a
AD
5345
5346 pci_unmap_page(tp->pdev,
4e5e4f0d 5347 dma_unmap_addr(ri, mapping),
9e903e08 5348 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5349 PCI_DMA_TODEVICE);
e01ee14d
MC
5350
5351 while (ri->fragmented) {
5352 ri->fragmented = false;
5353 sw_idx = NEXT_TX(sw_idx);
5354 ri = &tnapi->tx_buffers[sw_idx];
5355 }
5356
1da177e4
LT
5357 sw_idx = NEXT_TX(sw_idx);
5358 }
5359
298376d3
TH
5360 pkts_compl++;
5361 bytes_compl += skb->len;
5362
f47c11ee 5363 dev_kfree_skb(skb);
df3e6548
MC
5364
5365 if (unlikely(tx_bug)) {
5366 tg3_tx_recover(tp);
5367 return;
5368 }
1da177e4
LT
5369 }
5370
298376d3
TH
5371 netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
5372
f3f3f27e 5373 tnapi->tx_cons = sw_idx;
1da177e4 5374
1b2a7205
MC
5375 /* Need to make the tx_cons update visible to tg3_start_xmit()
5376 * before checking for netif_queue_stopped(). Without the
5377 * memory barrier, there is a small possibility that tg3_start_xmit()
5378 * will miss it and cause the queue to be stopped forever.
5379 */
5380 smp_mb();
5381
fe5f5787 5382 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5383 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5384 __netif_tx_lock(txq, smp_processor_id());
5385 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5386 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5387 netif_tx_wake_queue(txq);
5388 __netif_tx_unlock(txq);
51b91468 5389 }
1da177e4
LT
5390}
5391
9205fd9c 5392static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5393{
9205fd9c 5394 if (!ri->data)
2b2cdb65
MC
5395 return;
5396
4e5e4f0d 5397 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5398 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5399 kfree(ri->data);
5400 ri->data = NULL;
2b2cdb65
MC
5401}
5402
1da177e4
LT
5403/* Returns size of skb allocated or < 0 on error.
5404 *
5405 * We only need to fill in the address because the other members
5406 * of the RX descriptor are invariant, see tg3_init_rings.
5407 *
5408 * Note the purposeful assymetry of cpu vs. chip accesses. For
5409 * posting buffers we only dirty the first cache line of the RX
5410 * descriptor (containing the address). Whereas for the RX status
5411 * buffers the cpu only reads the last cacheline of the RX descriptor
5412 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5413 */
9205fd9c 5414static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5415 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5416{
5417 struct tg3_rx_buffer_desc *desc;
f94e290e 5418 struct ring_info *map;
9205fd9c 5419 u8 *data;
1da177e4 5420 dma_addr_t mapping;
9205fd9c 5421 int skb_size, data_size, dest_idx;
1da177e4 5422
1da177e4
LT
5423 switch (opaque_key) {
5424 case RXD_OPAQUE_RING_STD:
2c49a44d 5425 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5426 desc = &tpr->rx_std[dest_idx];
5427 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5428 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5429 break;
5430
5431 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5432 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5433 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5434 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5435 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5436 break;
5437
5438 default:
5439 return -EINVAL;
855e1111 5440 }
1da177e4
LT
5441
5442 /* Do not overwrite any of the map or rp information
5443 * until we are sure we can commit to a new buffer.
5444 *
5445 * Callers depend upon this behavior and assume that
5446 * we leave everything unchanged if we fail.
5447 */
9205fd9c
ED
5448 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5449 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5450 data = kmalloc(skb_size, GFP_ATOMIC);
5451 if (!data)
1da177e4
LT
5452 return -ENOMEM;
5453
9205fd9c
ED
5454 mapping = pci_map_single(tp->pdev,
5455 data + TG3_RX_OFFSET(tp),
5456 data_size,
1da177e4 5457 PCI_DMA_FROMDEVICE);
a21771dd 5458 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5459 kfree(data);
a21771dd
MC
5460 return -EIO;
5461 }
1da177e4 5462
9205fd9c 5463 map->data = data;
4e5e4f0d 5464 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5465
1da177e4
LT
5466 desc->addr_hi = ((u64)mapping >> 32);
5467 desc->addr_lo = ((u64)mapping & 0xffffffff);
5468
9205fd9c 5469 return data_size;
1da177e4
LT
5470}
5471
5472/* We only need to move over in the address because the other
5473 * members of the RX descriptor are invariant. See notes above
9205fd9c 5474 * tg3_alloc_rx_data for full details.
1da177e4 5475 */
a3896167
MC
5476static void tg3_recycle_rx(struct tg3_napi *tnapi,
5477 struct tg3_rx_prodring_set *dpr,
5478 u32 opaque_key, int src_idx,
5479 u32 dest_idx_unmasked)
1da177e4 5480{
17375d25 5481 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5482 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5483 struct ring_info *src_map, *dest_map;
8fea32b9 5484 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5485 int dest_idx;
1da177e4
LT
5486
5487 switch (opaque_key) {
5488 case RXD_OPAQUE_RING_STD:
2c49a44d 5489 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5490 dest_desc = &dpr->rx_std[dest_idx];
5491 dest_map = &dpr->rx_std_buffers[dest_idx];
5492 src_desc = &spr->rx_std[src_idx];
5493 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5494 break;
5495
5496 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5497 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5498 dest_desc = &dpr->rx_jmb[dest_idx].std;
5499 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5500 src_desc = &spr->rx_jmb[src_idx].std;
5501 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5502 break;
5503
5504 default:
5505 return;
855e1111 5506 }
1da177e4 5507
9205fd9c 5508 dest_map->data = src_map->data;
4e5e4f0d
FT
5509 dma_unmap_addr_set(dest_map, mapping,
5510 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5511 dest_desc->addr_hi = src_desc->addr_hi;
5512 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5513
5514 /* Ensure that the update to the skb happens after the physical
5515 * addresses have been transferred to the new BD location.
5516 */
5517 smp_wmb();
5518
9205fd9c 5519 src_map->data = NULL;
1da177e4
LT
5520}
5521
1da177e4
LT
5522/* The RX ring scheme is composed of multiple rings which post fresh
5523 * buffers to the chip, and one special ring the chip uses to report
5524 * status back to the host.
5525 *
5526 * The special ring reports the status of received packets to the
5527 * host. The chip does not write into the original descriptor the
5528 * RX buffer was obtained from. The chip simply takes the original
5529 * descriptor as provided by the host, updates the status and length
5530 * field, then writes this into the next status ring entry.
5531 *
5532 * Each ring the host uses to post buffers to the chip is described
5533 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5534 * it is first placed into the on-chip ram. When the packet's length
5535 * is known, it walks down the TG3_BDINFO entries to select the ring.
5536 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5537 * which is within the range of the new packet's length is chosen.
5538 *
5539 * The "separate ring for rx status" scheme may sound queer, but it makes
5540 * sense from a cache coherency perspective. If only the host writes
5541 * to the buffer post rings, and only the chip writes to the rx status
5542 * rings, then cache lines never move beyond shared-modified state.
5543 * If both the host and chip were to write into the same ring, cache line
5544 * eviction could occur since both entities want it in an exclusive state.
5545 */
17375d25 5546static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5547{
17375d25 5548 struct tg3 *tp = tnapi->tp;
f92905de 5549 u32 work_mask, rx_std_posted = 0;
4361935a 5550 u32 std_prod_idx, jmb_prod_idx;
72334482 5551 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5552 u16 hw_idx;
1da177e4 5553 int received;
8fea32b9 5554 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5555
8d9d7cfc 5556 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5557 /*
5558 * We need to order the read of hw_idx and the read of
5559 * the opaque cookie.
5560 */
5561 rmb();
1da177e4
LT
5562 work_mask = 0;
5563 received = 0;
4361935a
MC
5564 std_prod_idx = tpr->rx_std_prod_idx;
5565 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5566 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5567 struct ring_info *ri;
72334482 5568 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5569 unsigned int len;
5570 struct sk_buff *skb;
5571 dma_addr_t dma_addr;
5572 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5573 u8 *data;
1da177e4
LT
5574
5575 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5576 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5577 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5578 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5579 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5580 data = ri->data;
4361935a 5581 post_ptr = &std_prod_idx;
f92905de 5582 rx_std_posted++;
1da177e4 5583 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5584 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5585 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5586 data = ri->data;
4361935a 5587 post_ptr = &jmb_prod_idx;
21f581a5 5588 } else
1da177e4 5589 goto next_pkt_nopost;
1da177e4
LT
5590
5591 work_mask |= opaque_key;
5592
5593 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5594 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5595 drop_it:
a3896167 5596 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5597 desc_idx, *post_ptr);
5598 drop_it_no_recycle:
5599 /* Other statistics kept track of by card. */
b0057c51 5600 tp->rx_dropped++;
1da177e4
LT
5601 goto next_pkt;
5602 }
5603
9205fd9c 5604 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5605 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5606 ETH_FCS_LEN;
1da177e4 5607
d2757fc4 5608 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5609 int skb_size;
5610
9205fd9c 5611 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5612 *post_ptr);
1da177e4
LT
5613 if (skb_size < 0)
5614 goto drop_it;
5615
287be12e 5616 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5617 PCI_DMA_FROMDEVICE);
5618
9205fd9c
ED
5619 skb = build_skb(data);
5620 if (!skb) {
5621 kfree(data);
5622 goto drop_it_no_recycle;
5623 }
5624 skb_reserve(skb, TG3_RX_OFFSET(tp));
5625 /* Ensure that the update to the data happens
61e800cf
MC
5626 * after the usage of the old DMA mapping.
5627 */
5628 smp_wmb();
5629
9205fd9c 5630 ri->data = NULL;
61e800cf 5631
1da177e4 5632 } else {
a3896167 5633 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5634 desc_idx, *post_ptr);
5635
9205fd9c
ED
5636 skb = netdev_alloc_skb(tp->dev,
5637 len + TG3_RAW_IP_ALIGN);
5638 if (skb == NULL)
1da177e4
LT
5639 goto drop_it_no_recycle;
5640
9205fd9c 5641 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5642 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5643 memcpy(skb->data,
5644 data + TG3_RX_OFFSET(tp),
5645 len);
1da177e4 5646 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5647 }
5648
9205fd9c 5649 skb_put(skb, len);
dc668910 5650 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5651 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5652 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5653 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5654 skb->ip_summed = CHECKSUM_UNNECESSARY;
5655 else
bc8acf2c 5656 skb_checksum_none_assert(skb);
1da177e4
LT
5657
5658 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5659
5660 if (len > (tp->dev->mtu + ETH_HLEN) &&
5661 skb->protocol != htons(ETH_P_8021Q)) {
5662 dev_kfree_skb(skb);
b0057c51 5663 goto drop_it_no_recycle;
f7b493e0
MC
5664 }
5665
9dc7a113 5666 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5667 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5668 __vlan_hwaccel_put_tag(skb,
5669 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5670
bf933c80 5671 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5672
1da177e4
LT
5673 received++;
5674 budget--;
5675
5676next_pkt:
5677 (*post_ptr)++;
f92905de
MC
5678
5679 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5680 tpr->rx_std_prod_idx = std_prod_idx &
5681 tp->rx_std_ring_mask;
86cfe4ff
MC
5682 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5683 tpr->rx_std_prod_idx);
f92905de
MC
5684 work_mask &= ~RXD_OPAQUE_RING_STD;
5685 rx_std_posted = 0;
5686 }
1da177e4 5687next_pkt_nopost:
483ba50b 5688 sw_idx++;
7cb32cf2 5689 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5690
5691 /* Refresh hw_idx to see if there is new work */
5692 if (sw_idx == hw_idx) {
8d9d7cfc 5693 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5694 rmb();
5695 }
1da177e4
LT
5696 }
5697
5698 /* ACK the status ring. */
72334482
MC
5699 tnapi->rx_rcb_ptr = sw_idx;
5700 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5701
5702 /* Refill RX ring(s). */
63c3a66f 5703 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5704 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5705 tpr->rx_std_prod_idx = std_prod_idx &
5706 tp->rx_std_ring_mask;
b196c7e4
MC
5707 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5708 tpr->rx_std_prod_idx);
5709 }
5710 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5711 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5712 tp->rx_jmb_ring_mask;
b196c7e4
MC
5713 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5714 tpr->rx_jmb_prod_idx);
5715 }
5716 mmiowb();
5717 } else if (work_mask) {
5718 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5719 * updated before the producer indices can be updated.
5720 */
5721 smp_wmb();
5722
2c49a44d
MC
5723 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5724 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5725
e4af1af9
MC
5726 if (tnapi != &tp->napi[1])
5727 napi_schedule(&tp->napi[1].napi);
1da177e4 5728 }
1da177e4
LT
5729
5730 return received;
5731}
5732
35f2d7d0 5733static void tg3_poll_link(struct tg3 *tp)
1da177e4 5734{
1da177e4 5735 /* handle link change and other phy events */
63c3a66f 5736 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5737 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5738
1da177e4
LT
5739 if (sblk->status & SD_STATUS_LINK_CHG) {
5740 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5741 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5742 spin_lock(&tp->lock);
63c3a66f 5743 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5744 tw32_f(MAC_STATUS,
5745 (MAC_STATUS_SYNC_CHANGED |
5746 MAC_STATUS_CFG_CHANGED |
5747 MAC_STATUS_MI_COMPLETION |
5748 MAC_STATUS_LNKSTATE_CHANGED));
5749 udelay(40);
5750 } else
5751 tg3_setup_phy(tp, 0);
f47c11ee 5752 spin_unlock(&tp->lock);
1da177e4
LT
5753 }
5754 }
35f2d7d0
MC
5755}
5756
f89f38b8
MC
5757static int tg3_rx_prodring_xfer(struct tg3 *tp,
5758 struct tg3_rx_prodring_set *dpr,
5759 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5760{
5761 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5762 int i, err = 0;
b196c7e4
MC
5763
5764 while (1) {
5765 src_prod_idx = spr->rx_std_prod_idx;
5766
5767 /* Make sure updates to the rx_std_buffers[] entries and the
5768 * standard producer index are seen in the correct order.
5769 */
5770 smp_rmb();
5771
5772 if (spr->rx_std_cons_idx == src_prod_idx)
5773 break;
5774
5775 if (spr->rx_std_cons_idx < src_prod_idx)
5776 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5777 else
2c49a44d
MC
5778 cpycnt = tp->rx_std_ring_mask + 1 -
5779 spr->rx_std_cons_idx;
b196c7e4 5780
2c49a44d
MC
5781 cpycnt = min(cpycnt,
5782 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5783
5784 si = spr->rx_std_cons_idx;
5785 di = dpr->rx_std_prod_idx;
5786
e92967bf 5787 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5788 if (dpr->rx_std_buffers[i].data) {
e92967bf 5789 cpycnt = i - di;
f89f38b8 5790 err = -ENOSPC;
e92967bf
MC
5791 break;
5792 }
5793 }
5794
5795 if (!cpycnt)
5796 break;
5797
5798 /* Ensure that updates to the rx_std_buffers ring and the
5799 * shadowed hardware producer ring from tg3_recycle_skb() are
5800 * ordered correctly WRT the skb check above.
5801 */
5802 smp_rmb();
5803
b196c7e4
MC
5804 memcpy(&dpr->rx_std_buffers[di],
5805 &spr->rx_std_buffers[si],
5806 cpycnt * sizeof(struct ring_info));
5807
5808 for (i = 0; i < cpycnt; i++, di++, si++) {
5809 struct tg3_rx_buffer_desc *sbd, *dbd;
5810 sbd = &spr->rx_std[si];
5811 dbd = &dpr->rx_std[di];
5812 dbd->addr_hi = sbd->addr_hi;
5813 dbd->addr_lo = sbd->addr_lo;
5814 }
5815
2c49a44d
MC
5816 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5817 tp->rx_std_ring_mask;
5818 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5819 tp->rx_std_ring_mask;
b196c7e4
MC
5820 }
5821
5822 while (1) {
5823 src_prod_idx = spr->rx_jmb_prod_idx;
5824
5825 /* Make sure updates to the rx_jmb_buffers[] entries and
5826 * the jumbo producer index are seen in the correct order.
5827 */
5828 smp_rmb();
5829
5830 if (spr->rx_jmb_cons_idx == src_prod_idx)
5831 break;
5832
5833 if (spr->rx_jmb_cons_idx < src_prod_idx)
5834 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5835 else
2c49a44d
MC
5836 cpycnt = tp->rx_jmb_ring_mask + 1 -
5837 spr->rx_jmb_cons_idx;
b196c7e4
MC
5838
5839 cpycnt = min(cpycnt,
2c49a44d 5840 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5841
5842 si = spr->rx_jmb_cons_idx;
5843 di = dpr->rx_jmb_prod_idx;
5844
e92967bf 5845 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5846 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 5847 cpycnt = i - di;
f89f38b8 5848 err = -ENOSPC;
e92967bf
MC
5849 break;
5850 }
5851 }
5852
5853 if (!cpycnt)
5854 break;
5855
5856 /* Ensure that updates to the rx_jmb_buffers ring and the
5857 * shadowed hardware producer ring from tg3_recycle_skb() are
5858 * ordered correctly WRT the skb check above.
5859 */
5860 smp_rmb();
5861
b196c7e4
MC
5862 memcpy(&dpr->rx_jmb_buffers[di],
5863 &spr->rx_jmb_buffers[si],
5864 cpycnt * sizeof(struct ring_info));
5865
5866 for (i = 0; i < cpycnt; i++, di++, si++) {
5867 struct tg3_rx_buffer_desc *sbd, *dbd;
5868 sbd = &spr->rx_jmb[si].std;
5869 dbd = &dpr->rx_jmb[di].std;
5870 dbd->addr_hi = sbd->addr_hi;
5871 dbd->addr_lo = sbd->addr_lo;
5872 }
5873
2c49a44d
MC
5874 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5875 tp->rx_jmb_ring_mask;
5876 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5877 tp->rx_jmb_ring_mask;
b196c7e4 5878 }
f89f38b8
MC
5879
5880 return err;
b196c7e4
MC
5881}
5882
35f2d7d0
MC
5883static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5884{
5885 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5886
5887 /* run TX completion thread */
f3f3f27e 5888 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5889 tg3_tx(tnapi);
63c3a66f 5890 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5891 return work_done;
1da177e4
LT
5892 }
5893
1da177e4
LT
5894 /* run RX thread, within the bounds set by NAPI.
5895 * All RX "locking" is done by ensuring outside
bea3348e 5896 * code synchronizes with tg3->napi.poll()
1da177e4 5897 */
8d9d7cfc 5898 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5899 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5900
63c3a66f 5901 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5902 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5903 int i, err = 0;
e4af1af9
MC
5904 u32 std_prod_idx = dpr->rx_std_prod_idx;
5905 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5906
e4af1af9 5907 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5908 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5909 &tp->napi[i].prodring);
b196c7e4
MC
5910
5911 wmb();
5912
e4af1af9
MC
5913 if (std_prod_idx != dpr->rx_std_prod_idx)
5914 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5915 dpr->rx_std_prod_idx);
b196c7e4 5916
e4af1af9
MC
5917 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5918 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5919 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5920
5921 mmiowb();
f89f38b8
MC
5922
5923 if (err)
5924 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5925 }
5926
6f535763
DM
5927 return work_done;
5928}
5929
db219973
MC
5930static inline void tg3_reset_task_schedule(struct tg3 *tp)
5931{
5932 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
5933 schedule_work(&tp->reset_task);
5934}
5935
5936static inline void tg3_reset_task_cancel(struct tg3 *tp)
5937{
5938 cancel_work_sync(&tp->reset_task);
5939 tg3_flag_clear(tp, RESET_TASK_PENDING);
5940}
5941
35f2d7d0
MC
5942static int tg3_poll_msix(struct napi_struct *napi, int budget)
5943{
5944 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5945 struct tg3 *tp = tnapi->tp;
5946 int work_done = 0;
5947 struct tg3_hw_status *sblk = tnapi->hw_status;
5948
5949 while (1) {
5950 work_done = tg3_poll_work(tnapi, work_done, budget);
5951
63c3a66f 5952 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5953 goto tx_recovery;
5954
5955 if (unlikely(work_done >= budget))
5956 break;
5957
c6cdf436 5958 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5959 * to tell the hw how much work has been processed,
5960 * so we must read it before checking for more work.
5961 */
5962 tnapi->last_tag = sblk->status_tag;
5963 tnapi->last_irq_tag = tnapi->last_tag;
5964 rmb();
5965
5966 /* check for RX/TX work to do */
6d40db7b
MC
5967 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5968 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5969 napi_complete(napi);
5970 /* Reenable interrupts. */
5971 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5972 mmiowb();
5973 break;
5974 }
5975 }
5976
5977 return work_done;
5978
5979tx_recovery:
5980 /* work_done is guaranteed to be less than budget. */
5981 napi_complete(napi);
db219973 5982 tg3_reset_task_schedule(tp);
35f2d7d0
MC
5983 return work_done;
5984}
5985
e64de4e6
MC
5986static void tg3_process_error(struct tg3 *tp)
5987{
5988 u32 val;
5989 bool real_error = false;
5990
63c3a66f 5991 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5992 return;
5993
5994 /* Check Flow Attention register */
5995 val = tr32(HOSTCC_FLOW_ATTN);
5996 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5997 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5998 real_error = true;
5999 }
6000
6001 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
6002 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
6003 real_error = true;
6004 }
6005
6006 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6007 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6008 real_error = true;
6009 }
6010
6011 if (!real_error)
6012 return;
6013
6014 tg3_dump_state(tp);
6015
63c3a66f 6016 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6017 tg3_reset_task_schedule(tp);
e64de4e6
MC
6018}
6019
6f535763
DM
6020static int tg3_poll(struct napi_struct *napi, int budget)
6021{
8ef0442f
MC
6022 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6023 struct tg3 *tp = tnapi->tp;
6f535763 6024 int work_done = 0;
898a56f8 6025 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6026
6027 while (1) {
e64de4e6
MC
6028 if (sblk->status & SD_STATUS_ERROR)
6029 tg3_process_error(tp);
6030
35f2d7d0
MC
6031 tg3_poll_link(tp);
6032
17375d25 6033 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6034
63c3a66f 6035 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6036 goto tx_recovery;
6037
6038 if (unlikely(work_done >= budget))
6039 break;
6040
63c3a66f 6041 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6042 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6043 * to tell the hw how much work has been processed,
6044 * so we must read it before checking for more work.
6045 */
898a56f8
MC
6046 tnapi->last_tag = sblk->status_tag;
6047 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6048 rmb();
6049 } else
6050 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6051
17375d25 6052 if (likely(!tg3_has_work(tnapi))) {
288379f0 6053 napi_complete(napi);
17375d25 6054 tg3_int_reenable(tnapi);
6f535763
DM
6055 break;
6056 }
1da177e4
LT
6057 }
6058
bea3348e 6059 return work_done;
6f535763
DM
6060
6061tx_recovery:
4fd7ab59 6062 /* work_done is guaranteed to be less than budget. */
288379f0 6063 napi_complete(napi);
db219973 6064 tg3_reset_task_schedule(tp);
4fd7ab59 6065 return work_done;
1da177e4
LT
6066}
6067
66cfd1bd
MC
6068static void tg3_napi_disable(struct tg3 *tp)
6069{
6070 int i;
6071
6072 for (i = tp->irq_cnt - 1; i >= 0; i--)
6073 napi_disable(&tp->napi[i].napi);
6074}
6075
6076static void tg3_napi_enable(struct tg3 *tp)
6077{
6078 int i;
6079
6080 for (i = 0; i < tp->irq_cnt; i++)
6081 napi_enable(&tp->napi[i].napi);
6082}
6083
6084static void tg3_napi_init(struct tg3 *tp)
6085{
6086 int i;
6087
6088 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6089 for (i = 1; i < tp->irq_cnt; i++)
6090 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6091}
6092
6093static void tg3_napi_fini(struct tg3 *tp)
6094{
6095 int i;
6096
6097 for (i = 0; i < tp->irq_cnt; i++)
6098 netif_napi_del(&tp->napi[i].napi);
6099}
6100
6101static inline void tg3_netif_stop(struct tg3 *tp)
6102{
6103 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6104 tg3_napi_disable(tp);
6105 netif_tx_disable(tp->dev);
6106}
6107
6108static inline void tg3_netif_start(struct tg3 *tp)
6109{
6110 /* NOTE: unconditional netif_tx_wake_all_queues is only
6111 * appropriate so long as all callers are assured to
6112 * have free tx slots (such as after tg3_init_hw)
6113 */
6114 netif_tx_wake_all_queues(tp->dev);
6115
6116 tg3_napi_enable(tp);
6117 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6118 tg3_enable_ints(tp);
6119}
6120
f47c11ee
DM
6121static void tg3_irq_quiesce(struct tg3 *tp)
6122{
4f125f42
MC
6123 int i;
6124
f47c11ee
DM
6125 BUG_ON(tp->irq_sync);
6126
6127 tp->irq_sync = 1;
6128 smp_mb();
6129
4f125f42
MC
6130 for (i = 0; i < tp->irq_cnt; i++)
6131 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6132}
6133
f47c11ee
DM
6134/* Fully shutdown all tg3 driver activity elsewhere in the system.
6135 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6136 * with as well. Most of the time, this is not necessary except when
6137 * shutting down the device.
6138 */
6139static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6140{
46966545 6141 spin_lock_bh(&tp->lock);
f47c11ee
DM
6142 if (irq_sync)
6143 tg3_irq_quiesce(tp);
f47c11ee
DM
6144}
6145
6146static inline void tg3_full_unlock(struct tg3 *tp)
6147{
f47c11ee
DM
6148 spin_unlock_bh(&tp->lock);
6149}
6150
fcfa0a32
MC
6151/* One-shot MSI handler - Chip automatically disables interrupt
6152 * after sending MSI so driver doesn't have to do it.
6153 */
7d12e780 6154static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6155{
09943a18
MC
6156 struct tg3_napi *tnapi = dev_id;
6157 struct tg3 *tp = tnapi->tp;
fcfa0a32 6158
898a56f8 6159 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6160 if (tnapi->rx_rcb)
6161 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6162
6163 if (likely(!tg3_irq_sync(tp)))
09943a18 6164 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6165
6166 return IRQ_HANDLED;
6167}
6168
88b06bc2
MC
6169/* MSI ISR - No need to check for interrupt sharing and no need to
6170 * flush status block and interrupt mailbox. PCI ordering rules
6171 * guarantee that MSI will arrive after the status block.
6172 */
7d12e780 6173static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6174{
09943a18
MC
6175 struct tg3_napi *tnapi = dev_id;
6176 struct tg3 *tp = tnapi->tp;
88b06bc2 6177
898a56f8 6178 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6179 if (tnapi->rx_rcb)
6180 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6181 /*
fac9b83e 6182 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6183 * chip-internal interrupt pending events.
fac9b83e 6184 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6185 * NIC to stop sending us irqs, engaging "in-intr-handler"
6186 * event coalescing.
6187 */
5b39de91 6188 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6189 if (likely(!tg3_irq_sync(tp)))
09943a18 6190 napi_schedule(&tnapi->napi);
61487480 6191
88b06bc2
MC
6192 return IRQ_RETVAL(1);
6193}
6194
7d12e780 6195static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6196{
09943a18
MC
6197 struct tg3_napi *tnapi = dev_id;
6198 struct tg3 *tp = tnapi->tp;
898a56f8 6199 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6200 unsigned int handled = 1;
6201
1da177e4
LT
6202 /* In INTx mode, it is possible for the interrupt to arrive at
6203 * the CPU before the status block posted prior to the interrupt.
6204 * Reading the PCI State register will confirm whether the
6205 * interrupt is ours and will flush the status block.
6206 */
d18edcb2 6207 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6208 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6209 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6210 handled = 0;
f47c11ee 6211 goto out;
fac9b83e 6212 }
d18edcb2
MC
6213 }
6214
6215 /*
6216 * Writing any value to intr-mbox-0 clears PCI INTA# and
6217 * chip-internal interrupt pending events.
6218 * Writing non-zero to intr-mbox-0 additional tells the
6219 * NIC to stop sending us irqs, engaging "in-intr-handler"
6220 * event coalescing.
c04cb347
MC
6221 *
6222 * Flush the mailbox to de-assert the IRQ immediately to prevent
6223 * spurious interrupts. The flush impacts performance but
6224 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6225 */
c04cb347 6226 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6227 if (tg3_irq_sync(tp))
6228 goto out;
6229 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6230 if (likely(tg3_has_work(tnapi))) {
72334482 6231 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6232 napi_schedule(&tnapi->napi);
d18edcb2
MC
6233 } else {
6234 /* No work, shared interrupt perhaps? re-enable
6235 * interrupts, and flush that PCI write
6236 */
6237 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6238 0x00000000);
fac9b83e 6239 }
f47c11ee 6240out:
fac9b83e
DM
6241 return IRQ_RETVAL(handled);
6242}
6243
7d12e780 6244static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6245{
09943a18
MC
6246 struct tg3_napi *tnapi = dev_id;
6247 struct tg3 *tp = tnapi->tp;
898a56f8 6248 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6249 unsigned int handled = 1;
6250
fac9b83e
DM
6251 /* In INTx mode, it is possible for the interrupt to arrive at
6252 * the CPU before the status block posted prior to the interrupt.
6253 * Reading the PCI State register will confirm whether the
6254 * interrupt is ours and will flush the status block.
6255 */
898a56f8 6256 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6257 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6258 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6259 handled = 0;
f47c11ee 6260 goto out;
1da177e4 6261 }
d18edcb2
MC
6262 }
6263
6264 /*
6265 * writing any value to intr-mbox-0 clears PCI INTA# and
6266 * chip-internal interrupt pending events.
6267 * writing non-zero to intr-mbox-0 additional tells the
6268 * NIC to stop sending us irqs, engaging "in-intr-handler"
6269 * event coalescing.
c04cb347
MC
6270 *
6271 * Flush the mailbox to de-assert the IRQ immediately to prevent
6272 * spurious interrupts. The flush impacts performance but
6273 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6274 */
c04cb347 6275 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6276
6277 /*
6278 * In a shared interrupt configuration, sometimes other devices'
6279 * interrupts will scream. We record the current status tag here
6280 * so that the above check can report that the screaming interrupts
6281 * are unhandled. Eventually they will be silenced.
6282 */
898a56f8 6283 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6284
d18edcb2
MC
6285 if (tg3_irq_sync(tp))
6286 goto out;
624f8e50 6287
72334482 6288 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6289
09943a18 6290 napi_schedule(&tnapi->napi);
624f8e50 6291
f47c11ee 6292out:
1da177e4
LT
6293 return IRQ_RETVAL(handled);
6294}
6295
7938109f 6296/* ISR for interrupt test */
7d12e780 6297static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6298{
09943a18
MC
6299 struct tg3_napi *tnapi = dev_id;
6300 struct tg3 *tp = tnapi->tp;
898a56f8 6301 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6302
f9804ddb
MC
6303 if ((sblk->status & SD_STATUS_UPDATED) ||
6304 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6305 tg3_disable_ints(tp);
7938109f
MC
6306 return IRQ_RETVAL(1);
6307 }
6308 return IRQ_RETVAL(0);
6309}
6310
8e7a22e3 6311static int tg3_init_hw(struct tg3 *, int);
944d980e 6312static int tg3_halt(struct tg3 *, int, int);
1da177e4 6313
b9ec6c1b
MC
6314/* Restart hardware after configuration changes, self-test, etc.
6315 * Invoked with tp->lock held.
6316 */
6317static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
6318 __releases(tp->lock)
6319 __acquires(tp->lock)
b9ec6c1b
MC
6320{
6321 int err;
6322
6323 err = tg3_init_hw(tp, reset_phy);
6324 if (err) {
5129c3a3
MC
6325 netdev_err(tp->dev,
6326 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
6327 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6328 tg3_full_unlock(tp);
6329 del_timer_sync(&tp->timer);
6330 tp->irq_sync = 0;
fed97810 6331 tg3_napi_enable(tp);
b9ec6c1b
MC
6332 dev_close(tp->dev);
6333 tg3_full_lock(tp, 0);
6334 }
6335 return err;
6336}
6337
1da177e4
LT
6338#ifdef CONFIG_NET_POLL_CONTROLLER
6339static void tg3_poll_controller(struct net_device *dev)
6340{
4f125f42 6341 int i;
88b06bc2
MC
6342 struct tg3 *tp = netdev_priv(dev);
6343
4f125f42 6344 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6345 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6346}
6347#endif
6348
c4028958 6349static void tg3_reset_task(struct work_struct *work)
1da177e4 6350{
c4028958 6351 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 6352 int err;
1da177e4 6353
7faa006f 6354 tg3_full_lock(tp, 0);
7faa006f
MC
6355
6356 if (!netif_running(tp->dev)) {
db219973 6357 tg3_flag_clear(tp, RESET_TASK_PENDING);
7faa006f
MC
6358 tg3_full_unlock(tp);
6359 return;
6360 }
6361
6362 tg3_full_unlock(tp);
6363
b02fd9e3
MC
6364 tg3_phy_stop(tp);
6365
1da177e4
LT
6366 tg3_netif_stop(tp);
6367
f47c11ee 6368 tg3_full_lock(tp, 1);
1da177e4 6369
63c3a66f 6370 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
6371 tp->write32_tx_mbox = tg3_write32_tx_mbox;
6372 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
6373 tg3_flag_set(tp, MBOX_WRITE_REORDER);
6374 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6375 }
6376
944d980e 6377 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
6378 err = tg3_init_hw(tp, 1);
6379 if (err)
b9ec6c1b 6380 goto out;
1da177e4
LT
6381
6382 tg3_netif_start(tp);
6383
b9ec6c1b 6384out:
7faa006f 6385 tg3_full_unlock(tp);
b02fd9e3
MC
6386
6387 if (!err)
6388 tg3_phy_start(tp);
db219973
MC
6389
6390 tg3_flag_clear(tp, RESET_TASK_PENDING);
1da177e4
LT
6391}
6392
6393static void tg3_tx_timeout(struct net_device *dev)
6394{
6395 struct tg3 *tp = netdev_priv(dev);
6396
b0408751 6397 if (netif_msg_tx_err(tp)) {
05dbe005 6398 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6399 tg3_dump_state(tp);
b0408751 6400 }
1da177e4 6401
db219973 6402 tg3_reset_task_schedule(tp);
1da177e4
LT
6403}
6404
c58ec932
MC
6405/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6406static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6407{
6408 u32 base = (u32) mapping & 0xffffffff;
6409
807540ba 6410 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6411}
6412
72f2afb8
MC
6413/* Test for DMA addresses > 40-bit */
6414static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6415 int len)
6416{
6417#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6418 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6419 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6420 return 0;
6421#else
6422 return 0;
6423#endif
6424}
6425
d1a3b737 6426static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6427 dma_addr_t mapping, u32 len, u32 flags,
6428 u32 mss, u32 vlan)
2ffcc981 6429{
92cd3a17
MC
6430 txbd->addr_hi = ((u64) mapping >> 32);
6431 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6432 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6433 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6434}
1da177e4 6435
84b67b27 6436static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6437 dma_addr_t map, u32 len, u32 flags,
6438 u32 mss, u32 vlan)
6439{
6440 struct tg3 *tp = tnapi->tp;
6441 bool hwbug = false;
6442
6443 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
6444 hwbug = 1;
6445
6446 if (tg3_4g_overflow_test(map, len))
6447 hwbug = 1;
6448
6449 if (tg3_40bit_overflow_test(tp, map, len))
6450 hwbug = 1;
6451
e31aa987 6452 if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
b9e45482 6453 u32 prvidx = *entry;
e31aa987 6454 u32 tmp_flag = flags & ~TXD_FLAG_END;
b9e45482 6455 while (len > TG3_TX_BD_DMA_MAX && *budget) {
e31aa987
MC
6456 u32 frag_len = TG3_TX_BD_DMA_MAX;
6457 len -= TG3_TX_BD_DMA_MAX;
6458
b9e45482
MC
6459 /* Avoid the 8byte DMA problem */
6460 if (len <= 8) {
6461 len += TG3_TX_BD_DMA_MAX / 2;
6462 frag_len = TG3_TX_BD_DMA_MAX / 2;
e31aa987
MC
6463 }
6464
b9e45482
MC
6465 tnapi->tx_buffers[*entry].fragmented = true;
6466
6467 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6468 frag_len, tmp_flag, mss, vlan);
6469 *budget -= 1;
6470 prvidx = *entry;
6471 *entry = NEXT_TX(*entry);
6472
e31aa987
MC
6473 map += frag_len;
6474 }
6475
6476 if (len) {
6477 if (*budget) {
6478 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6479 len, flags, mss, vlan);
b9e45482 6480 *budget -= 1;
e31aa987
MC
6481 *entry = NEXT_TX(*entry);
6482 } else {
6483 hwbug = 1;
b9e45482 6484 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6485 }
6486 }
6487 } else {
84b67b27
MC
6488 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6489 len, flags, mss, vlan);
e31aa987
MC
6490 *entry = NEXT_TX(*entry);
6491 }
d1a3b737
MC
6492
6493 return hwbug;
6494}
6495
0d681b27 6496static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6497{
6498 int i;
0d681b27 6499 struct sk_buff *skb;
df8944cf 6500 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6501
0d681b27
MC
6502 skb = txb->skb;
6503 txb->skb = NULL;
6504
432aa7ed
MC
6505 pci_unmap_single(tnapi->tp->pdev,
6506 dma_unmap_addr(txb, mapping),
6507 skb_headlen(skb),
6508 PCI_DMA_TODEVICE);
e01ee14d
MC
6509
6510 while (txb->fragmented) {
6511 txb->fragmented = false;
6512 entry = NEXT_TX(entry);
6513 txb = &tnapi->tx_buffers[entry];
6514 }
6515
ba1142e4 6516 for (i = 0; i <= last; i++) {
9e903e08 6517 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6518
6519 entry = NEXT_TX(entry);
6520 txb = &tnapi->tx_buffers[entry];
6521
6522 pci_unmap_page(tnapi->tp->pdev,
6523 dma_unmap_addr(txb, mapping),
9e903e08 6524 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6525
6526 while (txb->fragmented) {
6527 txb->fragmented = false;
6528 entry = NEXT_TX(entry);
6529 txb = &tnapi->tx_buffers[entry];
6530 }
432aa7ed
MC
6531 }
6532}
6533
72f2afb8 6534/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6535static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6536 struct sk_buff **pskb,
84b67b27 6537 u32 *entry, u32 *budget,
92cd3a17 6538 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6539{
24f4efd4 6540 struct tg3 *tp = tnapi->tp;
f7ff1987 6541 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6542 dma_addr_t new_addr = 0;
432aa7ed 6543 int ret = 0;
1da177e4 6544
41588ba1
MC
6545 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6546 new_skb = skb_copy(skb, GFP_ATOMIC);
6547 else {
6548 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6549
6550 new_skb = skb_copy_expand(skb,
6551 skb_headroom(skb) + more_headroom,
6552 skb_tailroom(skb), GFP_ATOMIC);
6553 }
6554
1da177e4 6555 if (!new_skb) {
c58ec932
MC
6556 ret = -1;
6557 } else {
6558 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6559 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6560 PCI_DMA_TODEVICE);
6561 /* Make sure the mapping succeeded */
6562 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6563 dev_kfree_skb(new_skb);
c58ec932 6564 ret = -1;
c58ec932 6565 } else {
b9e45482
MC
6566 u32 save_entry = *entry;
6567
92cd3a17
MC
6568 base_flags |= TXD_FLAG_END;
6569
84b67b27
MC
6570 tnapi->tx_buffers[*entry].skb = new_skb;
6571 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6572 mapping, new_addr);
6573
84b67b27 6574 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6575 new_skb->len, base_flags,
6576 mss, vlan)) {
ba1142e4 6577 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6578 dev_kfree_skb(new_skb);
6579 ret = -1;
6580 }
f4188d8a 6581 }
1da177e4
LT
6582 }
6583
6584 dev_kfree_skb(skb);
f7ff1987 6585 *pskb = new_skb;
c58ec932 6586 return ret;
1da177e4
LT
6587}
6588
2ffcc981 6589static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6590
6591/* Use GSO to workaround a rare TSO bug that may be triggered when the
6592 * TSO header is greater than 80 bytes.
6593 */
6594static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6595{
6596 struct sk_buff *segs, *nskb;
f3f3f27e 6597 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6598
6599 /* Estimate the number of fragments in the worst case */
f3f3f27e 6600 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6601 netif_stop_queue(tp->dev);
f65aac16
MC
6602
6603 /* netif_tx_stop_queue() must be done before checking
6604 * checking tx index in tg3_tx_avail() below, because in
6605 * tg3_tx(), we update tx index before checking for
6606 * netif_tx_queue_stopped().
6607 */
6608 smp_mb();
f3f3f27e 6609 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6610 return NETDEV_TX_BUSY;
6611
6612 netif_wake_queue(tp->dev);
52c0fd83
MC
6613 }
6614
6615 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6616 if (IS_ERR(segs))
52c0fd83
MC
6617 goto tg3_tso_bug_end;
6618
6619 do {
6620 nskb = segs;
6621 segs = segs->next;
6622 nskb->next = NULL;
2ffcc981 6623 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6624 } while (segs);
6625
6626tg3_tso_bug_end:
6627 dev_kfree_skb(skb);
6628
6629 return NETDEV_TX_OK;
6630}
52c0fd83 6631
5a6f3074 6632/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6633 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6634 */
2ffcc981 6635static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6636{
6637 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6638 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6639 u32 budget;
432aa7ed 6640 int i = -1, would_hit_hwbug;
90079ce8 6641 dma_addr_t mapping;
24f4efd4
MC
6642 struct tg3_napi *tnapi;
6643 struct netdev_queue *txq;
432aa7ed 6644 unsigned int last;
f4188d8a 6645
24f4efd4
MC
6646 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6647 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6648 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6649 tnapi++;
1da177e4 6650
84b67b27
MC
6651 budget = tg3_tx_avail(tnapi);
6652
00b70504 6653 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6654 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6655 * interrupt. Furthermore, IRQ processing runs lockless so we have
6656 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6657 */
84b67b27 6658 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6659 if (!netif_tx_queue_stopped(txq)) {
6660 netif_tx_stop_queue(txq);
1f064a87
SH
6661
6662 /* This is a hard error, log it. */
5129c3a3
MC
6663 netdev_err(dev,
6664 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6665 }
1da177e4
LT
6666 return NETDEV_TX_BUSY;
6667 }
6668
f3f3f27e 6669 entry = tnapi->tx_prod;
1da177e4 6670 base_flags = 0;
84fa7933 6671 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6672 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6673
be98da6a
MC
6674 mss = skb_shinfo(skb)->gso_size;
6675 if (mss) {
eddc9ec5 6676 struct iphdr *iph;
34195c3d 6677 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6678
6679 if (skb_header_cloned(skb) &&
48855432
ED
6680 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6681 goto drop;
1da177e4 6682
34195c3d 6683 iph = ip_hdr(skb);
ab6a5bb6 6684 tcp_opt_len = tcp_optlen(skb);
1da177e4 6685
02e96080 6686 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6687 hdr_len = skb_headlen(skb) - ETH_HLEN;
6688 } else {
6689 u32 ip_tcp_len;
6690
6691 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6692 hdr_len = ip_tcp_len + tcp_opt_len;
6693
6694 iph->check = 0;
6695 iph->tot_len = htons(mss + hdr_len);
6696 }
6697
52c0fd83 6698 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6699 tg3_flag(tp, TSO_BUG))
de6f31eb 6700 return tg3_tso_bug(tp, skb);
52c0fd83 6701
1da177e4
LT
6702 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6703 TXD_FLAG_CPU_POST_DMA);
6704
63c3a66f
JP
6705 if (tg3_flag(tp, HW_TSO_1) ||
6706 tg3_flag(tp, HW_TSO_2) ||
6707 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6708 tcp_hdr(skb)->check = 0;
1da177e4 6709 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6710 } else
6711 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6712 iph->daddr, 0,
6713 IPPROTO_TCP,
6714 0);
1da177e4 6715
63c3a66f 6716 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6717 mss |= (hdr_len & 0xc) << 12;
6718 if (hdr_len & 0x10)
6719 base_flags |= 0x00000010;
6720 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6721 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6722 mss |= hdr_len << 9;
63c3a66f 6723 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6724 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6725 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6726 int tsflags;
6727
eddc9ec5 6728 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6729 mss |= (tsflags << 11);
6730 }
6731 } else {
eddc9ec5 6732 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6733 int tsflags;
6734
eddc9ec5 6735 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6736 base_flags |= tsflags << 12;
6737 }
6738 }
6739 }
bf933c80 6740
93a700a9
MC
6741 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6742 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6743 base_flags |= TXD_FLAG_JMB_PKT;
6744
92cd3a17
MC
6745 if (vlan_tx_tag_present(skb)) {
6746 base_flags |= TXD_FLAG_VLAN;
6747 vlan = vlan_tx_tag_get(skb);
6748 }
1da177e4 6749
f4188d8a
AD
6750 len = skb_headlen(skb);
6751
6752 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6753 if (pci_dma_mapping_error(tp->pdev, mapping))
6754 goto drop;
6755
90079ce8 6756
f3f3f27e 6757 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6758 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6759
6760 would_hit_hwbug = 0;
6761
63c3a66f 6762 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6763 would_hit_hwbug = 1;
1da177e4 6764
84b67b27 6765 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6766 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6767 mss, vlan)) {
d1a3b737 6768 would_hit_hwbug = 1;
1da177e4 6769 /* Now loop through additional data fragments, and queue them. */
ba1142e4 6770 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6771 u32 tmp_mss = mss;
6772
6773 if (!tg3_flag(tp, HW_TSO_1) &&
6774 !tg3_flag(tp, HW_TSO_2) &&
6775 !tg3_flag(tp, HW_TSO_3))
6776 tmp_mss = 0;
6777
1da177e4
LT
6778 last = skb_shinfo(skb)->nr_frags - 1;
6779 for (i = 0; i <= last; i++) {
6780 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6781
9e903e08 6782 len = skb_frag_size(frag);
dc234d0b 6783 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6784 len, DMA_TO_DEVICE);
1da177e4 6785
f3f3f27e 6786 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6787 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6788 mapping);
5d6bcdfe 6789 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6790 goto dma_error;
1da177e4 6791
b9e45482
MC
6792 if (!budget ||
6793 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6794 len, base_flags |
6795 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6796 tmp_mss, vlan)) {
72f2afb8 6797 would_hit_hwbug = 1;
b9e45482
MC
6798 break;
6799 }
1da177e4
LT
6800 }
6801 }
6802
6803 if (would_hit_hwbug) {
0d681b27 6804 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6805
6806 /* If the workaround fails due to memory/mapping
6807 * failure, silently drop this packet.
6808 */
84b67b27
MC
6809 entry = tnapi->tx_prod;
6810 budget = tg3_tx_avail(tnapi);
f7ff1987 6811 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6812 base_flags, mss, vlan))
48855432 6813 goto drop_nofree;
1da177e4
LT
6814 }
6815
d515b450 6816 skb_tx_timestamp(skb);
298376d3 6817 netdev_sent_queue(tp->dev, skb->len);
d515b450 6818
1da177e4 6819 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6820 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6821
f3f3f27e
MC
6822 tnapi->tx_prod = entry;
6823 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6824 netif_tx_stop_queue(txq);
f65aac16
MC
6825
6826 /* netif_tx_stop_queue() must be done before checking
6827 * checking tx index in tg3_tx_avail() below, because in
6828 * tg3_tx(), we update tx index before checking for
6829 * netif_tx_queue_stopped().
6830 */
6831 smp_mb();
f3f3f27e 6832 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6833 netif_tx_wake_queue(txq);
51b91468 6834 }
1da177e4 6835
cdd0db05 6836 mmiowb();
1da177e4 6837 return NETDEV_TX_OK;
f4188d8a
AD
6838
6839dma_error:
ba1142e4 6840 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 6841 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
6842drop:
6843 dev_kfree_skb(skb);
6844drop_nofree:
6845 tp->tx_dropped++;
f4188d8a 6846 return NETDEV_TX_OK;
1da177e4
LT
6847}
6848
6e01b20b
MC
6849static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6850{
6851 if (enable) {
6852 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6853 MAC_MODE_PORT_MODE_MASK);
6854
6855 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6856
6857 if (!tg3_flag(tp, 5705_PLUS))
6858 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6859
6860 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6861 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6862 else
6863 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6864 } else {
6865 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6866
6867 if (tg3_flag(tp, 5705_PLUS) ||
6868 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6869 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6870 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6871 }
6872
6873 tw32(MAC_MODE, tp->mac_mode);
6874 udelay(40);
6875}
6876
941ec90f 6877static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 6878{
941ec90f 6879 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
6880
6881 tg3_phy_toggle_apd(tp, false);
6882 tg3_phy_toggle_automdix(tp, 0);
6883
941ec90f
MC
6884 if (extlpbk && tg3_phy_set_extloopbk(tp))
6885 return -EIO;
6886
6887 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
6888 switch (speed) {
6889 case SPEED_10:
6890 break;
6891 case SPEED_100:
6892 bmcr |= BMCR_SPEED100;
6893 break;
6894 case SPEED_1000:
6895 default:
6896 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6897 speed = SPEED_100;
6898 bmcr |= BMCR_SPEED100;
6899 } else {
6900 speed = SPEED_1000;
6901 bmcr |= BMCR_SPEED1000;
6902 }
6903 }
6904
941ec90f
MC
6905 if (extlpbk) {
6906 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6907 tg3_readphy(tp, MII_CTRL1000, &val);
6908 val |= CTL1000_AS_MASTER |
6909 CTL1000_ENABLE_MASTER;
6910 tg3_writephy(tp, MII_CTRL1000, val);
6911 } else {
6912 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6913 MII_TG3_FET_PTEST_TRIM_2;
6914 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6915 }
6916 } else
6917 bmcr |= BMCR_LOOPBACK;
6918
5e5a7f37
MC
6919 tg3_writephy(tp, MII_BMCR, bmcr);
6920
6921 /* The write needs to be flushed for the FETs */
6922 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6923 tg3_readphy(tp, MII_BMCR, &bmcr);
6924
6925 udelay(40);
6926
6927 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6928 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 6929 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
6930 MII_TG3_FET_PTEST_FRC_TX_LINK |
6931 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6932
6933 /* The write needs to be flushed for the AC131 */
6934 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6935 }
6936
6937 /* Reset to prevent losing 1st rx packet intermittently */
6938 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6939 tg3_flag(tp, 5780_CLASS)) {
6940 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6941 udelay(10);
6942 tw32_f(MAC_RX_MODE, tp->rx_mode);
6943 }
6944
6945 mac_mode = tp->mac_mode &
6946 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6947 if (speed == SPEED_1000)
6948 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6949 else
6950 mac_mode |= MAC_MODE_PORT_MODE_MII;
6951
6952 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6953 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6954
6955 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6956 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6957 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6958 mac_mode |= MAC_MODE_LINK_POLARITY;
6959
6960 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6961 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6962 }
6963
6964 tw32(MAC_MODE, mac_mode);
6965 udelay(40);
941ec90f
MC
6966
6967 return 0;
5e5a7f37
MC
6968}
6969
c8f44aff 6970static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
6971{
6972 struct tg3 *tp = netdev_priv(dev);
6973
6974 if (features & NETIF_F_LOOPBACK) {
6975 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6976 return;
6977
06c03c02 6978 spin_lock_bh(&tp->lock);
6e01b20b 6979 tg3_mac_loopback(tp, true);
06c03c02
MB
6980 netif_carrier_on(tp->dev);
6981 spin_unlock_bh(&tp->lock);
6982 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6983 } else {
6984 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6985 return;
6986
06c03c02 6987 spin_lock_bh(&tp->lock);
6e01b20b 6988 tg3_mac_loopback(tp, false);
06c03c02
MB
6989 /* Force link status check */
6990 tg3_setup_phy(tp, 1);
6991 spin_unlock_bh(&tp->lock);
6992 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6993 }
6994}
6995
c8f44aff
MM
6996static netdev_features_t tg3_fix_features(struct net_device *dev,
6997 netdev_features_t features)
dc668910
MM
6998{
6999 struct tg3 *tp = netdev_priv(dev);
7000
63c3a66f 7001 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
7002 features &= ~NETIF_F_ALL_TSO;
7003
7004 return features;
7005}
7006
c8f44aff 7007static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7008{
c8f44aff 7009 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7010
7011 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7012 tg3_set_loopback(dev, features);
7013
7014 return 0;
7015}
7016
1da177e4
LT
7017static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
7018 int new_mtu)
7019{
7020 dev->mtu = new_mtu;
7021
ef7f5ec0 7022 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 7023 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 7024 netdev_update_features(dev);
63c3a66f 7025 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 7026 } else {
63c3a66f 7027 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 7028 }
ef7f5ec0 7029 } else {
63c3a66f
JP
7030 if (tg3_flag(tp, 5780_CLASS)) {
7031 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
7032 netdev_update_features(dev);
7033 }
63c3a66f 7034 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 7035 }
1da177e4
LT
7036}
7037
7038static int tg3_change_mtu(struct net_device *dev, int new_mtu)
7039{
7040 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 7041 int err;
1da177e4
LT
7042
7043 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
7044 return -EINVAL;
7045
7046 if (!netif_running(dev)) {
7047 /* We'll just catch it later when the
7048 * device is up'd.
7049 */
7050 tg3_set_mtu(dev, tp, new_mtu);
7051 return 0;
7052 }
7053
b02fd9e3
MC
7054 tg3_phy_stop(tp);
7055
1da177e4 7056 tg3_netif_stop(tp);
f47c11ee
DM
7057
7058 tg3_full_lock(tp, 1);
1da177e4 7059
944d980e 7060 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
7061
7062 tg3_set_mtu(dev, tp, new_mtu);
7063
b9ec6c1b 7064 err = tg3_restart_hw(tp, 0);
1da177e4 7065
b9ec6c1b
MC
7066 if (!err)
7067 tg3_netif_start(tp);
1da177e4 7068
f47c11ee 7069 tg3_full_unlock(tp);
1da177e4 7070
b02fd9e3
MC
7071 if (!err)
7072 tg3_phy_start(tp);
7073
b9ec6c1b 7074 return err;
1da177e4
LT
7075}
7076
21f581a5
MC
7077static void tg3_rx_prodring_free(struct tg3 *tp,
7078 struct tg3_rx_prodring_set *tpr)
1da177e4 7079{
1da177e4
LT
7080 int i;
7081
8fea32b9 7082 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7083 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7084 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7085 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7086 tp->rx_pkt_map_sz);
7087
63c3a66f 7088 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7089 for (i = tpr->rx_jmb_cons_idx;
7090 i != tpr->rx_jmb_prod_idx;
2c49a44d 7091 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7092 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7093 TG3_RX_JMB_MAP_SZ);
7094 }
7095 }
7096
2b2cdb65 7097 return;
b196c7e4 7098 }
1da177e4 7099
2c49a44d 7100 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7101 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7102 tp->rx_pkt_map_sz);
1da177e4 7103
63c3a66f 7104 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7105 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7106 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7107 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7108 }
7109}
7110
c6cdf436 7111/* Initialize rx rings for packet processing.
1da177e4
LT
7112 *
7113 * The chip has been shut down and the driver detached from
7114 * the networking, so no interrupts or new tx packets will
7115 * end up in the driver. tp->{tx,}lock are held and thus
7116 * we may not sleep.
7117 */
21f581a5
MC
7118static int tg3_rx_prodring_alloc(struct tg3 *tp,
7119 struct tg3_rx_prodring_set *tpr)
1da177e4 7120{
287be12e 7121 u32 i, rx_pkt_dma_sz;
1da177e4 7122
b196c7e4
MC
7123 tpr->rx_std_cons_idx = 0;
7124 tpr->rx_std_prod_idx = 0;
7125 tpr->rx_jmb_cons_idx = 0;
7126 tpr->rx_jmb_prod_idx = 0;
7127
8fea32b9 7128 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7129 memset(&tpr->rx_std_buffers[0], 0,
7130 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7131 if (tpr->rx_jmb_buffers)
2b2cdb65 7132 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7133 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7134 goto done;
7135 }
7136
1da177e4 7137 /* Zero out all descriptors. */
2c49a44d 7138 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7139
287be12e 7140 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7141 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7142 tp->dev->mtu > ETH_DATA_LEN)
7143 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7144 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7145
1da177e4
LT
7146 /* Initialize invariants of the rings, we only set this
7147 * stuff once. This works because the card does not
7148 * write into the rx buffer posting rings.
7149 */
2c49a44d 7150 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7151 struct tg3_rx_buffer_desc *rxd;
7152
21f581a5 7153 rxd = &tpr->rx_std[i];
287be12e 7154 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7155 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7156 rxd->opaque = (RXD_OPAQUE_RING_STD |
7157 (i << RXD_OPAQUE_INDEX_SHIFT));
7158 }
7159
1da177e4
LT
7160 /* Now allocate fresh SKBs for each rx ring. */
7161 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7162 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7163 netdev_warn(tp->dev,
7164 "Using a smaller RX standard ring. Only "
7165 "%d out of %d buffers were allocated "
7166 "successfully\n", i, tp->rx_pending);
32d8c572 7167 if (i == 0)
cf7a7298 7168 goto initfail;
32d8c572 7169 tp->rx_pending = i;
1da177e4 7170 break;
32d8c572 7171 }
1da177e4
LT
7172 }
7173
63c3a66f 7174 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7175 goto done;
7176
2c49a44d 7177 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7178
63c3a66f 7179 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7180 goto done;
cf7a7298 7181
2c49a44d 7182 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7183 struct tg3_rx_buffer_desc *rxd;
7184
7185 rxd = &tpr->rx_jmb[i].std;
7186 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7187 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7188 RXD_FLAG_JUMBO;
7189 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7190 (i << RXD_OPAQUE_INDEX_SHIFT));
7191 }
7192
7193 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7194 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7195 netdev_warn(tp->dev,
7196 "Using a smaller RX jumbo ring. Only %d "
7197 "out of %d buffers were allocated "
7198 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7199 if (i == 0)
7200 goto initfail;
7201 tp->rx_jumbo_pending = i;
7202 break;
1da177e4
LT
7203 }
7204 }
cf7a7298
MC
7205
7206done:
32d8c572 7207 return 0;
cf7a7298
MC
7208
7209initfail:
21f581a5 7210 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7211 return -ENOMEM;
1da177e4
LT
7212}
7213
21f581a5
MC
7214static void tg3_rx_prodring_fini(struct tg3 *tp,
7215 struct tg3_rx_prodring_set *tpr)
1da177e4 7216{
21f581a5
MC
7217 kfree(tpr->rx_std_buffers);
7218 tpr->rx_std_buffers = NULL;
7219 kfree(tpr->rx_jmb_buffers);
7220 tpr->rx_jmb_buffers = NULL;
7221 if (tpr->rx_std) {
4bae65c8
MC
7222 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7223 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7224 tpr->rx_std = NULL;
1da177e4 7225 }
21f581a5 7226 if (tpr->rx_jmb) {
4bae65c8
MC
7227 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7228 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7229 tpr->rx_jmb = NULL;
1da177e4 7230 }
cf7a7298
MC
7231}
7232
21f581a5
MC
7233static int tg3_rx_prodring_init(struct tg3 *tp,
7234 struct tg3_rx_prodring_set *tpr)
cf7a7298 7235{
2c49a44d
MC
7236 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7237 GFP_KERNEL);
21f581a5 7238 if (!tpr->rx_std_buffers)
cf7a7298
MC
7239 return -ENOMEM;
7240
4bae65c8
MC
7241 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7242 TG3_RX_STD_RING_BYTES(tp),
7243 &tpr->rx_std_mapping,
7244 GFP_KERNEL);
21f581a5 7245 if (!tpr->rx_std)
cf7a7298
MC
7246 goto err_out;
7247
63c3a66f 7248 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7249 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7250 GFP_KERNEL);
7251 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7252 goto err_out;
7253
4bae65c8
MC
7254 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7255 TG3_RX_JMB_RING_BYTES(tp),
7256 &tpr->rx_jmb_mapping,
7257 GFP_KERNEL);
21f581a5 7258 if (!tpr->rx_jmb)
cf7a7298
MC
7259 goto err_out;
7260 }
7261
7262 return 0;
7263
7264err_out:
21f581a5 7265 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7266 return -ENOMEM;
7267}
7268
7269/* Free up pending packets in all rx/tx rings.
7270 *
7271 * The chip has been shut down and the driver detached from
7272 * the networking, so no interrupts or new tx packets will
7273 * end up in the driver. tp->{tx,}lock is not held and we are not
7274 * in an interrupt context and thus may sleep.
7275 */
7276static void tg3_free_rings(struct tg3 *tp)
7277{
f77a6a8e 7278 int i, j;
cf7a7298 7279
f77a6a8e
MC
7280 for (j = 0; j < tp->irq_cnt; j++) {
7281 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7282
8fea32b9 7283 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7284
0c1d0e2b
MC
7285 if (!tnapi->tx_buffers)
7286 continue;
7287
0d681b27
MC
7288 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7289 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7290
0d681b27 7291 if (!skb)
f77a6a8e 7292 continue;
cf7a7298 7293
ba1142e4
MC
7294 tg3_tx_skb_unmap(tnapi, i,
7295 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7296
7297 dev_kfree_skb_any(skb);
7298 }
2b2cdb65 7299 }
298376d3 7300 netdev_reset_queue(tp->dev);
cf7a7298
MC
7301}
7302
7303/* Initialize tx/rx rings for packet processing.
7304 *
7305 * The chip has been shut down and the driver detached from
7306 * the networking, so no interrupts or new tx packets will
7307 * end up in the driver. tp->{tx,}lock are held and thus
7308 * we may not sleep.
7309 */
7310static int tg3_init_rings(struct tg3 *tp)
7311{
f77a6a8e 7312 int i;
72334482 7313
cf7a7298
MC
7314 /* Free up all the SKBs. */
7315 tg3_free_rings(tp);
7316
f77a6a8e
MC
7317 for (i = 0; i < tp->irq_cnt; i++) {
7318 struct tg3_napi *tnapi = &tp->napi[i];
7319
7320 tnapi->last_tag = 0;
7321 tnapi->last_irq_tag = 0;
7322 tnapi->hw_status->status = 0;
7323 tnapi->hw_status->status_tag = 0;
7324 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7325
f77a6a8e
MC
7326 tnapi->tx_prod = 0;
7327 tnapi->tx_cons = 0;
0c1d0e2b
MC
7328 if (tnapi->tx_ring)
7329 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7330
7331 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7332 if (tnapi->rx_rcb)
7333 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7334
8fea32b9 7335 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7336 tg3_free_rings(tp);
2b2cdb65 7337 return -ENOMEM;
e4af1af9 7338 }
f77a6a8e 7339 }
72334482 7340
2b2cdb65 7341 return 0;
cf7a7298
MC
7342}
7343
7344/*
7345 * Must not be invoked with interrupt sources disabled and
7346 * the hardware shutdown down.
7347 */
7348static void tg3_free_consistent(struct tg3 *tp)
7349{
f77a6a8e 7350 int i;
898a56f8 7351
f77a6a8e
MC
7352 for (i = 0; i < tp->irq_cnt; i++) {
7353 struct tg3_napi *tnapi = &tp->napi[i];
7354
7355 if (tnapi->tx_ring) {
4bae65c8 7356 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7357 tnapi->tx_ring, tnapi->tx_desc_mapping);
7358 tnapi->tx_ring = NULL;
7359 }
7360
7361 kfree(tnapi->tx_buffers);
7362 tnapi->tx_buffers = NULL;
7363
7364 if (tnapi->rx_rcb) {
4bae65c8
MC
7365 dma_free_coherent(&tp->pdev->dev,
7366 TG3_RX_RCB_RING_BYTES(tp),
7367 tnapi->rx_rcb,
7368 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7369 tnapi->rx_rcb = NULL;
7370 }
7371
8fea32b9
MC
7372 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7373
f77a6a8e 7374 if (tnapi->hw_status) {
4bae65c8
MC
7375 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7376 tnapi->hw_status,
7377 tnapi->status_mapping);
f77a6a8e
MC
7378 tnapi->hw_status = NULL;
7379 }
1da177e4 7380 }
f77a6a8e 7381
1da177e4 7382 if (tp->hw_stats) {
4bae65c8
MC
7383 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7384 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7385 tp->hw_stats = NULL;
7386 }
7387}
7388
7389/*
7390 * Must not be invoked with interrupt sources disabled and
7391 * the hardware shutdown down. Can sleep.
7392 */
7393static int tg3_alloc_consistent(struct tg3 *tp)
7394{
f77a6a8e 7395 int i;
898a56f8 7396
4bae65c8
MC
7397 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7398 sizeof(struct tg3_hw_stats),
7399 &tp->stats_mapping,
7400 GFP_KERNEL);
f77a6a8e 7401 if (!tp->hw_stats)
1da177e4
LT
7402 goto err_out;
7403
f77a6a8e 7404 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7405
f77a6a8e
MC
7406 for (i = 0; i < tp->irq_cnt; i++) {
7407 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7408 struct tg3_hw_status *sblk;
1da177e4 7409
4bae65c8
MC
7410 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7411 TG3_HW_STATUS_SIZE,
7412 &tnapi->status_mapping,
7413 GFP_KERNEL);
f77a6a8e
MC
7414 if (!tnapi->hw_status)
7415 goto err_out;
898a56f8 7416
f77a6a8e 7417 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7418 sblk = tnapi->hw_status;
7419
8fea32b9
MC
7420 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7421 goto err_out;
7422
19cfaecc
MC
7423 /* If multivector TSS is enabled, vector 0 does not handle
7424 * tx interrupts. Don't allocate any resources for it.
7425 */
63c3a66f
JP
7426 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7427 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7428 tnapi->tx_buffers = kzalloc(
7429 sizeof(struct tg3_tx_ring_info) *
7430 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7431 if (!tnapi->tx_buffers)
7432 goto err_out;
7433
4bae65c8
MC
7434 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7435 TG3_TX_RING_BYTES,
7436 &tnapi->tx_desc_mapping,
7437 GFP_KERNEL);
19cfaecc
MC
7438 if (!tnapi->tx_ring)
7439 goto err_out;
7440 }
7441
8d9d7cfc
MC
7442 /*
7443 * When RSS is enabled, the status block format changes
7444 * slightly. The "rx_jumbo_consumer", "reserved",
7445 * and "rx_mini_consumer" members get mapped to the
7446 * other three rx return ring producer indexes.
7447 */
7448 switch (i) {
7449 default:
7450 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7451 break;
7452 case 2:
7453 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7454 break;
7455 case 3:
7456 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7457 break;
7458 case 4:
7459 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7460 break;
7461 }
72334482 7462
0c1d0e2b
MC
7463 /*
7464 * If multivector RSS is enabled, vector 0 does not handle
7465 * rx or tx interrupts. Don't allocate any resources for it.
7466 */
63c3a66f 7467 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7468 continue;
7469
4bae65c8
MC
7470 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7471 TG3_RX_RCB_RING_BYTES(tp),
7472 &tnapi->rx_rcb_mapping,
7473 GFP_KERNEL);
f77a6a8e
MC
7474 if (!tnapi->rx_rcb)
7475 goto err_out;
72334482 7476
f77a6a8e 7477 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7478 }
1da177e4
LT
7479
7480 return 0;
7481
7482err_out:
7483 tg3_free_consistent(tp);
7484 return -ENOMEM;
7485}
7486
7487#define MAX_WAIT_CNT 1000
7488
7489/* To stop a block, clear the enable bit and poll till it
7490 * clears. tp->lock is held.
7491 */
b3b7d6be 7492static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7493{
7494 unsigned int i;
7495 u32 val;
7496
63c3a66f 7497 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7498 switch (ofs) {
7499 case RCVLSC_MODE:
7500 case DMAC_MODE:
7501 case MBFREE_MODE:
7502 case BUFMGR_MODE:
7503 case MEMARB_MODE:
7504 /* We can't enable/disable these bits of the
7505 * 5705/5750, just say success.
7506 */
7507 return 0;
7508
7509 default:
7510 break;
855e1111 7511 }
1da177e4
LT
7512 }
7513
7514 val = tr32(ofs);
7515 val &= ~enable_bit;
7516 tw32_f(ofs, val);
7517
7518 for (i = 0; i < MAX_WAIT_CNT; i++) {
7519 udelay(100);
7520 val = tr32(ofs);
7521 if ((val & enable_bit) == 0)
7522 break;
7523 }
7524
b3b7d6be 7525 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7526 dev_err(&tp->pdev->dev,
7527 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7528 ofs, enable_bit);
1da177e4
LT
7529 return -ENODEV;
7530 }
7531
7532 return 0;
7533}
7534
7535/* tp->lock is held. */
b3b7d6be 7536static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7537{
7538 int i, err;
7539
7540 tg3_disable_ints(tp);
7541
7542 tp->rx_mode &= ~RX_MODE_ENABLE;
7543 tw32_f(MAC_RX_MODE, tp->rx_mode);
7544 udelay(10);
7545
b3b7d6be
DM
7546 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7547 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7548 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7549 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7550 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7551 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7552
7553 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7554 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7555 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7556 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7557 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7558 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7559 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7560
7561 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7562 tw32_f(MAC_MODE, tp->mac_mode);
7563 udelay(40);
7564
7565 tp->tx_mode &= ~TX_MODE_ENABLE;
7566 tw32_f(MAC_TX_MODE, tp->tx_mode);
7567
7568 for (i = 0; i < MAX_WAIT_CNT; i++) {
7569 udelay(100);
7570 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7571 break;
7572 }
7573 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7574 dev_err(&tp->pdev->dev,
7575 "%s timed out, TX_MODE_ENABLE will not clear "
7576 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7577 err |= -ENODEV;
1da177e4
LT
7578 }
7579
e6de8ad1 7580 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7581 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7582 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7583
7584 tw32(FTQ_RESET, 0xffffffff);
7585 tw32(FTQ_RESET, 0x00000000);
7586
b3b7d6be
DM
7587 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7588 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7589
f77a6a8e
MC
7590 for (i = 0; i < tp->irq_cnt; i++) {
7591 struct tg3_napi *tnapi = &tp->napi[i];
7592 if (tnapi->hw_status)
7593 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7594 }
1da177e4 7595
1da177e4
LT
7596 return err;
7597}
7598
ee6a99b5
MC
7599/* Save PCI command register before chip reset */
7600static void tg3_save_pci_state(struct tg3 *tp)
7601{
8a6eac90 7602 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7603}
7604
7605/* Restore PCI state after chip reset */
7606static void tg3_restore_pci_state(struct tg3 *tp)
7607{
7608 u32 val;
7609
7610 /* Re-enable indirect register accesses. */
7611 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7612 tp->misc_host_ctrl);
7613
7614 /* Set MAX PCI retry to zero. */
7615 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7616 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7617 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7618 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7619 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7620 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7621 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7622 PCISTATE_ALLOW_APE_SHMEM_WR |
7623 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7624 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7625
8a6eac90 7626 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7627
2c55a3d0
MC
7628 if (!tg3_flag(tp, PCI_EXPRESS)) {
7629 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7630 tp->pci_cacheline_sz);
7631 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7632 tp->pci_lat_timer);
114342f2 7633 }
5f5c51e3 7634
ee6a99b5 7635 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7636 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7637 u16 pcix_cmd;
7638
7639 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7640 &pcix_cmd);
7641 pcix_cmd &= ~PCI_X_CMD_ERO;
7642 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7643 pcix_cmd);
7644 }
ee6a99b5 7645
63c3a66f 7646 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7647
7648 /* Chip reset on 5780 will reset MSI enable bit,
7649 * so need to restore it.
7650 */
63c3a66f 7651 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7652 u16 ctrl;
7653
7654 pci_read_config_word(tp->pdev,
7655 tp->msi_cap + PCI_MSI_FLAGS,
7656 &ctrl);
7657 pci_write_config_word(tp->pdev,
7658 tp->msi_cap + PCI_MSI_FLAGS,
7659 ctrl | PCI_MSI_FLAGS_ENABLE);
7660 val = tr32(MSGINT_MODE);
7661 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7662 }
7663 }
7664}
7665
1da177e4
LT
7666/* tp->lock is held. */
7667static int tg3_chip_reset(struct tg3 *tp)
7668{
7669 u32 val;
1ee582d8 7670 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7671 int i, err;
1da177e4 7672
f49639e6
DM
7673 tg3_nvram_lock(tp);
7674
77b483f1
MC
7675 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7676
f49639e6
DM
7677 /* No matching tg3_nvram_unlock() after this because
7678 * chip reset below will undo the nvram lock.
7679 */
7680 tp->nvram_lock_cnt = 0;
1da177e4 7681
ee6a99b5
MC
7682 /* GRC_MISC_CFG core clock reset will clear the memory
7683 * enable bit in PCI register 4 and the MSI enable bit
7684 * on some chips, so we save relevant registers here.
7685 */
7686 tg3_save_pci_state(tp);
7687
d9ab5ad1 7688 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7689 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7690 tw32(GRC_FASTBOOT_PC, 0);
7691
1da177e4
LT
7692 /*
7693 * We must avoid the readl() that normally takes place.
7694 * It locks machines, causes machine checks, and other
7695 * fun things. So, temporarily disable the 5701
7696 * hardware workaround, while we do the reset.
7697 */
1ee582d8
MC
7698 write_op = tp->write32;
7699 if (write_op == tg3_write_flush_reg32)
7700 tp->write32 = tg3_write32;
1da177e4 7701
d18edcb2
MC
7702 /* Prevent the irq handler from reading or writing PCI registers
7703 * during chip reset when the memory enable bit in the PCI command
7704 * register may be cleared. The chip does not generate interrupt
7705 * at this time, but the irq handler may still be called due to irq
7706 * sharing or irqpoll.
7707 */
63c3a66f 7708 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7709 for (i = 0; i < tp->irq_cnt; i++) {
7710 struct tg3_napi *tnapi = &tp->napi[i];
7711 if (tnapi->hw_status) {
7712 tnapi->hw_status->status = 0;
7713 tnapi->hw_status->status_tag = 0;
7714 }
7715 tnapi->last_tag = 0;
7716 tnapi->last_irq_tag = 0;
b8fa2f3a 7717 }
d18edcb2 7718 smp_mb();
4f125f42
MC
7719
7720 for (i = 0; i < tp->irq_cnt; i++)
7721 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7722
255ca311
MC
7723 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7724 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7725 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7726 }
7727
1da177e4
LT
7728 /* do the reset */
7729 val = GRC_MISC_CFG_CORECLK_RESET;
7730
63c3a66f 7731 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7732 /* Force PCIe 1.0a mode */
7733 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7734 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7735 tr32(TG3_PCIE_PHY_TSTCTL) ==
7736 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7737 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7738
1da177e4
LT
7739 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7740 tw32(GRC_MISC_CFG, (1 << 29));
7741 val |= (1 << 29);
7742 }
7743 }
7744
b5d3772c
MC
7745 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7746 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7747 tw32(GRC_VCPU_EXT_CTRL,
7748 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7749 }
7750
f37500d3 7751 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7752 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7753 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7754
1da177e4
LT
7755 tw32(GRC_MISC_CFG, val);
7756
1ee582d8
MC
7757 /* restore 5701 hardware bug workaround write method */
7758 tp->write32 = write_op;
1da177e4
LT
7759
7760 /* Unfortunately, we have to delay before the PCI read back.
7761 * Some 575X chips even will not respond to a PCI cfg access
7762 * when the reset command is given to the chip.
7763 *
7764 * How do these hardware designers expect things to work
7765 * properly if the PCI write is posted for a long period
7766 * of time? It is always necessary to have some method by
7767 * which a register read back can occur to push the write
7768 * out which does the reset.
7769 *
7770 * For most tg3 variants the trick below was working.
7771 * Ho hum...
7772 */
7773 udelay(120);
7774
7775 /* Flush PCI posted writes. The normal MMIO registers
7776 * are inaccessible at this time so this is the only
7777 * way to make this reliably (actually, this is no longer
7778 * the case, see above). I tried to use indirect
7779 * register read/write but this upset some 5701 variants.
7780 */
7781 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7782
7783 udelay(120);
7784
708ebb3a 7785 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7786 u16 val16;
7787
1da177e4
LT
7788 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7789 int i;
7790 u32 cfg_val;
7791
7792 /* Wait for link training to complete. */
7793 for (i = 0; i < 5000; i++)
7794 udelay(100);
7795
7796 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7797 pci_write_config_dword(tp->pdev, 0xc4,
7798 cfg_val | (1 << 15));
7799 }
5e7dfd0f 7800
e7126997
MC
7801 /* Clear the "no snoop" and "relaxed ordering" bits. */
7802 pci_read_config_word(tp->pdev,
708ebb3a 7803 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7804 &val16);
7805 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7806 PCI_EXP_DEVCTL_NOSNOOP_EN);
7807 /*
7808 * Older PCIe devices only support the 128 byte
7809 * MPS setting. Enforce the restriction.
5e7dfd0f 7810 */
63c3a66f 7811 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7812 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7813 pci_write_config_word(tp->pdev,
708ebb3a 7814 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7815 val16);
5e7dfd0f 7816
5e7dfd0f
MC
7817 /* Clear error status */
7818 pci_write_config_word(tp->pdev,
708ebb3a 7819 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7820 PCI_EXP_DEVSTA_CED |
7821 PCI_EXP_DEVSTA_NFED |
7822 PCI_EXP_DEVSTA_FED |
7823 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7824 }
7825
ee6a99b5 7826 tg3_restore_pci_state(tp);
1da177e4 7827
63c3a66f
JP
7828 tg3_flag_clear(tp, CHIP_RESETTING);
7829 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7830
ee6a99b5 7831 val = 0;
63c3a66f 7832 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7833 val = tr32(MEMARB_MODE);
ee6a99b5 7834 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7835
7836 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7837 tg3_stop_fw(tp);
7838 tw32(0x5000, 0x400);
7839 }
7840
7841 tw32(GRC_MODE, tp->grc_mode);
7842
7843 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7844 val = tr32(0xc4);
1da177e4
LT
7845
7846 tw32(0xc4, val | (1 << 15));
7847 }
7848
7849 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7850 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7851 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7852 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7853 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7854 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7855 }
7856
f07e9af3 7857 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7858 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7859 val = tp->mac_mode;
f07e9af3 7860 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7861 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7862 val = tp->mac_mode;
1da177e4 7863 } else
d2394e6b
MC
7864 val = 0;
7865
7866 tw32_f(MAC_MODE, val);
1da177e4
LT
7867 udelay(40);
7868
77b483f1
MC
7869 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7870
7a6f4369
MC
7871 err = tg3_poll_fw(tp);
7872 if (err)
7873 return err;
1da177e4 7874
0a9140cf
MC
7875 tg3_mdio_start(tp);
7876
63c3a66f 7877 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7878 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7879 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7880 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7881 val = tr32(0x7c00);
1da177e4
LT
7882
7883 tw32(0x7c00, val | (1 << 25));
7884 }
7885
d78b59f5
MC
7886 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7887 val = tr32(TG3_CPMU_CLCK_ORIDE);
7888 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7889 }
7890
1da177e4 7891 /* Reprobe ASF enable state. */
63c3a66f
JP
7892 tg3_flag_clear(tp, ENABLE_ASF);
7893 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7894 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7895 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7896 u32 nic_cfg;
7897
7898 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7899 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7900 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7901 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7902 if (tg3_flag(tp, 5750_PLUS))
7903 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7904 }
7905 }
7906
7907 return 0;
7908}
7909
92feeabf
MC
7910static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
7911 struct rtnl_link_stats64 *);
7912static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *,
7913 struct tg3_ethtool_stats *);
7914
1da177e4 7915/* tp->lock is held. */
944d980e 7916static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7917{
7918 int err;
7919
7920 tg3_stop_fw(tp);
7921
944d980e 7922 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7923
b3b7d6be 7924 tg3_abort_hw(tp, silent);
1da177e4
LT
7925 err = tg3_chip_reset(tp);
7926
daba2a63
MC
7927 __tg3_set_mac_addr(tp, 0);
7928
944d980e
MC
7929 tg3_write_sig_legacy(tp, kind);
7930 tg3_write_sig_post_reset(tp, kind);
1da177e4 7931
92feeabf
MC
7932 if (tp->hw_stats) {
7933 /* Save the stats across chip resets... */
7934 tg3_get_stats64(tp->dev, &tp->net_stats_prev),
7935 tg3_get_estats(tp, &tp->estats_prev);
7936
7937 /* And make sure the next sample is new data */
7938 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7939 }
7940
1da177e4
LT
7941 if (err)
7942 return err;
7943
7944 return 0;
7945}
7946
1da177e4
LT
7947static int tg3_set_mac_addr(struct net_device *dev, void *p)
7948{
7949 struct tg3 *tp = netdev_priv(dev);
7950 struct sockaddr *addr = p;
986e0aeb 7951 int err = 0, skip_mac_1 = 0;
1da177e4 7952
f9804ddb
MC
7953 if (!is_valid_ether_addr(addr->sa_data))
7954 return -EINVAL;
7955
1da177e4
LT
7956 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7957
e75f7c90
MC
7958 if (!netif_running(dev))
7959 return 0;
7960
63c3a66f 7961 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7962 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7963
986e0aeb
MC
7964 addr0_high = tr32(MAC_ADDR_0_HIGH);
7965 addr0_low = tr32(MAC_ADDR_0_LOW);
7966 addr1_high = tr32(MAC_ADDR_1_HIGH);
7967 addr1_low = tr32(MAC_ADDR_1_LOW);
7968
7969 /* Skip MAC addr 1 if ASF is using it. */
7970 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7971 !(addr1_high == 0 && addr1_low == 0))
7972 skip_mac_1 = 1;
58712ef9 7973 }
986e0aeb
MC
7974 spin_lock_bh(&tp->lock);
7975 __tg3_set_mac_addr(tp, skip_mac_1);
7976 spin_unlock_bh(&tp->lock);
1da177e4 7977
b9ec6c1b 7978 return err;
1da177e4
LT
7979}
7980
7981/* tp->lock is held. */
7982static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7983 dma_addr_t mapping, u32 maxlen_flags,
7984 u32 nic_addr)
7985{
7986 tg3_write_mem(tp,
7987 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7988 ((u64) mapping >> 32));
7989 tg3_write_mem(tp,
7990 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7991 ((u64) mapping & 0xffffffff));
7992 tg3_write_mem(tp,
7993 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7994 maxlen_flags);
7995
63c3a66f 7996 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7997 tg3_write_mem(tp,
7998 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7999 nic_addr);
8000}
8001
8002static void __tg3_set_rx_mode(struct net_device *);
d244c892 8003static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8004{
b6080e12
MC
8005 int i;
8006
63c3a66f 8007 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8008 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8009 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8010 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8011 } else {
8012 tw32(HOSTCC_TXCOL_TICKS, 0);
8013 tw32(HOSTCC_TXMAX_FRAMES, 0);
8014 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 8015 }
b6080e12 8016
63c3a66f 8017 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8018 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8019 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8020 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8021 } else {
b6080e12
MC
8022 tw32(HOSTCC_RXCOL_TICKS, 0);
8023 tw32(HOSTCC_RXMAX_FRAMES, 0);
8024 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8025 }
b6080e12 8026
63c3a66f 8027 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8028 u32 val = ec->stats_block_coalesce_usecs;
8029
b6080e12
MC
8030 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8031 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8032
15f9850d
DM
8033 if (!netif_carrier_ok(tp->dev))
8034 val = 0;
8035
8036 tw32(HOSTCC_STAT_COAL_TICKS, val);
8037 }
b6080e12
MC
8038
8039 for (i = 0; i < tp->irq_cnt - 1; i++) {
8040 u32 reg;
8041
8042 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8043 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8044 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8045 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8046 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8047 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8048
63c3a66f 8049 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8050 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8051 tw32(reg, ec->tx_coalesce_usecs);
8052 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8053 tw32(reg, ec->tx_max_coalesced_frames);
8054 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8055 tw32(reg, ec->tx_max_coalesced_frames_irq);
8056 }
b6080e12
MC
8057 }
8058
8059 for (; i < tp->irq_max - 1; i++) {
8060 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8061 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8062 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8063
63c3a66f 8064 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8065 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8066 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8067 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8068 }
b6080e12 8069 }
15f9850d 8070}
1da177e4 8071
2d31ecaf
MC
8072/* tp->lock is held. */
8073static void tg3_rings_reset(struct tg3 *tp)
8074{
8075 int i;
f77a6a8e 8076 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8077 struct tg3_napi *tnapi = &tp->napi[0];
8078
8079 /* Disable all transmit rings but the first. */
63c3a66f 8080 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8081 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8082 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8083 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
8084 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8085 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8086 else
8087 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8088
8089 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8090 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8091 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8092 BDINFO_FLAGS_DISABLED);
8093
8094
8095 /* Disable all receive return rings but the first. */
63c3a66f 8096 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8097 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8098 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8099 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
8100 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8101 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
8102 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8103 else
8104 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8105
8106 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8107 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8108 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8109 BDINFO_FLAGS_DISABLED);
8110
8111 /* Disable interrupts */
8112 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8113 tp->napi[0].chk_msi_cnt = 0;
8114 tp->napi[0].last_rx_cons = 0;
8115 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8116
8117 /* Zero mailbox registers. */
63c3a66f 8118 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8119 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8120 tp->napi[i].tx_prod = 0;
8121 tp->napi[i].tx_cons = 0;
63c3a66f 8122 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8123 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8124 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8125 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8126 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8127 tp->napi[i].last_rx_cons = 0;
8128 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8129 }
63c3a66f 8130 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8131 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8132 } else {
8133 tp->napi[0].tx_prod = 0;
8134 tp->napi[0].tx_cons = 0;
8135 tw32_mailbox(tp->napi[0].prodmbox, 0);
8136 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8137 }
2d31ecaf
MC
8138
8139 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8140 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8141 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8142 for (i = 0; i < 16; i++)
8143 tw32_tx_mbox(mbox + i * 8, 0);
8144 }
8145
8146 txrcb = NIC_SRAM_SEND_RCB;
8147 rxrcb = NIC_SRAM_RCV_RET_RCB;
8148
8149 /* Clear status block in ram. */
8150 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8151
8152 /* Set status block DMA address */
8153 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8154 ((u64) tnapi->status_mapping >> 32));
8155 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8156 ((u64) tnapi->status_mapping & 0xffffffff));
8157
f77a6a8e
MC
8158 if (tnapi->tx_ring) {
8159 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8160 (TG3_TX_RING_SIZE <<
8161 BDINFO_FLAGS_MAXLEN_SHIFT),
8162 NIC_SRAM_TX_BUFFER_DESC);
8163 txrcb += TG3_BDINFO_SIZE;
8164 }
8165
8166 if (tnapi->rx_rcb) {
8167 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8168 (tp->rx_ret_ring_mask + 1) <<
8169 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8170 rxrcb += TG3_BDINFO_SIZE;
8171 }
8172
8173 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8174
f77a6a8e
MC
8175 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8176 u64 mapping = (u64)tnapi->status_mapping;
8177 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8178 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8179
8180 /* Clear status block in ram. */
8181 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8182
19cfaecc
MC
8183 if (tnapi->tx_ring) {
8184 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8185 (TG3_TX_RING_SIZE <<
8186 BDINFO_FLAGS_MAXLEN_SHIFT),
8187 NIC_SRAM_TX_BUFFER_DESC);
8188 txrcb += TG3_BDINFO_SIZE;
8189 }
f77a6a8e
MC
8190
8191 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8192 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8193 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8194
8195 stblk += 8;
f77a6a8e
MC
8196 rxrcb += TG3_BDINFO_SIZE;
8197 }
2d31ecaf
MC
8198}
8199
eb07a940
MC
8200static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8201{
8202 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8203
63c3a66f
JP
8204 if (!tg3_flag(tp, 5750_PLUS) ||
8205 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8206 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8207 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8208 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8209 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8210 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8211 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8212 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8213 else
8214 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8215
8216 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8217 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8218
8219 val = min(nic_rep_thresh, host_rep_thresh);
8220 tw32(RCVBDI_STD_THRESH, val);
8221
63c3a66f 8222 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8223 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8224
63c3a66f 8225 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8226 return;
8227
513aa6ea 8228 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8229
8230 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8231
8232 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8233 tw32(RCVBDI_JUMBO_THRESH, val);
8234
63c3a66f 8235 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8236 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8237}
8238
1da177e4 8239/* tp->lock is held. */
8e7a22e3 8240static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8241{
8242 u32 val, rdmac_mode;
8243 int i, err, limit;
8fea32b9 8244 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8245
8246 tg3_disable_ints(tp);
8247
8248 tg3_stop_fw(tp);
8249
8250 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8251
63c3a66f 8252 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8253 tg3_abort_hw(tp, 1);
1da177e4 8254
699c0193
MC
8255 /* Enable MAC control of LPI */
8256 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8257 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8258 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8259 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8260
8261 tw32_f(TG3_CPMU_EEE_CTRL,
8262 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8263
a386b901
MC
8264 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8265 TG3_CPMU_EEEMD_LPI_IN_TX |
8266 TG3_CPMU_EEEMD_LPI_IN_RX |
8267 TG3_CPMU_EEEMD_EEE_ENABLE;
8268
8269 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8270 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8271
63c3a66f 8272 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8273 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8274
8275 tw32_f(TG3_CPMU_EEE_MODE, val);
8276
8277 tw32_f(TG3_CPMU_EEE_DBTMR1,
8278 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8279 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8280
8281 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8282 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8283 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8284 }
8285
603f1173 8286 if (reset_phy)
d4d2c558
MC
8287 tg3_phy_reset(tp);
8288
1da177e4
LT
8289 err = tg3_chip_reset(tp);
8290 if (err)
8291 return err;
8292
8293 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8294
bcb37f6c 8295 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8296 val = tr32(TG3_CPMU_CTRL);
8297 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8298 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8299
8300 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8301 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8302 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8303 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8304
8305 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8306 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8307 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8308 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8309
8310 val = tr32(TG3_CPMU_HST_ACC);
8311 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8312 val |= CPMU_HST_ACC_MACCLK_6_25;
8313 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8314 }
8315
33466d93
MC
8316 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8317 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8318 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8319 PCIE_PWR_MGMT_L1_THRESH_4MS;
8320 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8321
8322 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8323 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8324
8325 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8326
f40386c8
MC
8327 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8328 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8329 }
8330
63c3a66f 8331 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8332 u32 grc_mode = tr32(GRC_MODE);
8333
8334 /* Access the lower 1K of PL PCIE block registers. */
8335 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8336 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8337
8338 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8339 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8340 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8341
8342 tw32(GRC_MODE, grc_mode);
8343 }
8344
5093eedc
MC
8345 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8346 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8347 u32 grc_mode = tr32(GRC_MODE);
cea46462 8348
5093eedc
MC
8349 /* Access the lower 1K of PL PCIE block registers. */
8350 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8351 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8352
5093eedc
MC
8353 val = tr32(TG3_PCIE_TLDLPL_PORT +
8354 TG3_PCIE_PL_LO_PHYCTL5);
8355 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8356 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8357
5093eedc
MC
8358 tw32(GRC_MODE, grc_mode);
8359 }
a977dbe8 8360
1ff30a59
MC
8361 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8362 u32 grc_mode = tr32(GRC_MODE);
8363
8364 /* Access the lower 1K of DL PCIE block registers. */
8365 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8366 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8367
8368 val = tr32(TG3_PCIE_TLDLPL_PORT +
8369 TG3_PCIE_DL_LO_FTSMAX);
8370 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8371 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8372 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8373
8374 tw32(GRC_MODE, grc_mode);
8375 }
8376
a977dbe8
MC
8377 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8378 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8379 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8380 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8381 }
8382
1da177e4
LT
8383 /* This works around an issue with Athlon chipsets on
8384 * B3 tigon3 silicon. This bit has no effect on any
8385 * other revision. But do not set this on PCI Express
795d01c5 8386 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8387 */
63c3a66f
JP
8388 if (!tg3_flag(tp, CPMU_PRESENT)) {
8389 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8390 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8391 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8392 }
1da177e4
LT
8393
8394 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8395 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8396 val = tr32(TG3PCI_PCISTATE);
8397 val |= PCISTATE_RETRY_SAME_DMA;
8398 tw32(TG3PCI_PCISTATE, val);
8399 }
8400
63c3a66f 8401 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8402 /* Allow reads and writes to the
8403 * APE register and memory space.
8404 */
8405 val = tr32(TG3PCI_PCISTATE);
8406 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8407 PCISTATE_ALLOW_APE_SHMEM_WR |
8408 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8409 tw32(TG3PCI_PCISTATE, val);
8410 }
8411
1da177e4
LT
8412 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8413 /* Enable some hw fixes. */
8414 val = tr32(TG3PCI_MSI_DATA);
8415 val |= (1 << 26) | (1 << 28) | (1 << 29);
8416 tw32(TG3PCI_MSI_DATA, val);
8417 }
8418
8419 /* Descriptor ring init may make accesses to the
8420 * NIC SRAM area to setup the TX descriptors, so we
8421 * can only do this after the hardware has been
8422 * successfully reset.
8423 */
32d8c572
MC
8424 err = tg3_init_rings(tp);
8425 if (err)
8426 return err;
1da177e4 8427
63c3a66f 8428 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8429 val = tr32(TG3PCI_DMA_RW_CTRL) &
8430 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8431 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8432 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8433 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8434 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8435 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8436 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8437 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8438 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8439 /* This value is determined during the probe time DMA
8440 * engine test, tg3_test_dma.
8441 */
8442 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8443 }
1da177e4
LT
8444
8445 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8446 GRC_MODE_4X_NIC_SEND_RINGS |
8447 GRC_MODE_NO_TX_PHDR_CSUM |
8448 GRC_MODE_NO_RX_PHDR_CSUM);
8449 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8450
8451 /* Pseudo-header checksum is done by hardware logic and not
8452 * the offload processers, so make the chip do the pseudo-
8453 * header checksums on receive. For transmit it is more
8454 * convenient to do the pseudo-header checksum in software
8455 * as Linux does that on transmit for us in all cases.
8456 */
8457 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8458
8459 tw32(GRC_MODE,
8460 tp->grc_mode |
8461 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8462
8463 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8464 val = tr32(GRC_MISC_CFG);
8465 val &= ~0xff;
8466 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8467 tw32(GRC_MISC_CFG, val);
8468
8469 /* Initialize MBUF/DESC pool. */
63c3a66f 8470 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8471 /* Do nothing. */
8472 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8473 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8474 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8475 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8476 else
8477 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8478 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8479 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8480 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8481 int fw_len;
8482
077f849d 8483 fw_len = tp->fw_len;
1da177e4
LT
8484 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8485 tw32(BUFMGR_MB_POOL_ADDR,
8486 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8487 tw32(BUFMGR_MB_POOL_SIZE,
8488 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8489 }
1da177e4 8490
0f893dc6 8491 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8492 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8493 tp->bufmgr_config.mbuf_read_dma_low_water);
8494 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8495 tp->bufmgr_config.mbuf_mac_rx_low_water);
8496 tw32(BUFMGR_MB_HIGH_WATER,
8497 tp->bufmgr_config.mbuf_high_water);
8498 } else {
8499 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8500 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8501 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8502 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8503 tw32(BUFMGR_MB_HIGH_WATER,
8504 tp->bufmgr_config.mbuf_high_water_jumbo);
8505 }
8506 tw32(BUFMGR_DMA_LOW_WATER,
8507 tp->bufmgr_config.dma_low_water);
8508 tw32(BUFMGR_DMA_HIGH_WATER,
8509 tp->bufmgr_config.dma_high_water);
8510
d309a46e
MC
8511 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8512 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8513 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8514 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8515 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8516 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8517 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8518 tw32(BUFMGR_MODE, val);
1da177e4
LT
8519 for (i = 0; i < 2000; i++) {
8520 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8521 break;
8522 udelay(10);
8523 }
8524 if (i >= 2000) {
05dbe005 8525 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8526 return -ENODEV;
8527 }
8528
eb07a940
MC
8529 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8530 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8531
eb07a940 8532 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8533
8534 /* Initialize TG3_BDINFO's at:
8535 * RCVDBDI_STD_BD: standard eth size rx ring
8536 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8537 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8538 *
8539 * like so:
8540 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8541 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8542 * ring attribute flags
8543 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8544 *
8545 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8546 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8547 *
8548 * The size of each ring is fixed in the firmware, but the location is
8549 * configurable.
8550 */
8551 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8552 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8553 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8554 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8555 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8556 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8557 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8558
fdb72b38 8559 /* Disable the mini ring */
63c3a66f 8560 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8561 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8562 BDINFO_FLAGS_DISABLED);
8563
fdb72b38
MC
8564 /* Program the jumbo buffer descriptor ring control
8565 * blocks on those devices that have them.
8566 */
a0512944 8567 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8568 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8569
63c3a66f 8570 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8571 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8572 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8573 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8574 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8575 val = TG3_RX_JMB_RING_SIZE(tp) <<
8576 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8577 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8578 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8579 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8580 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8581 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8582 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8583 } else {
8584 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8585 BDINFO_FLAGS_DISABLED);
8586 }
8587
63c3a66f 8588 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8589 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8590 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8591 val |= (TG3_RX_STD_DMA_SZ << 2);
8592 } else
04380d40 8593 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8594 } else
de9f5230 8595 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8596
8597 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8598
411da640 8599 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8600 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8601
63c3a66f
JP
8602 tpr->rx_jmb_prod_idx =
8603 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8604 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8605
2d31ecaf
MC
8606 tg3_rings_reset(tp);
8607
1da177e4 8608 /* Initialize MAC address and backoff seed. */
986e0aeb 8609 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8610
8611 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8612 tw32(MAC_RX_MTU_SIZE,
8613 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8614
8615 /* The slot time is changed by tg3_setup_phy if we
8616 * run at gigabit with half duplex.
8617 */
f2096f94
MC
8618 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8619 (6 << TX_LENGTHS_IPG_SHIFT) |
8620 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8621
8622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8623 val |= tr32(MAC_TX_LENGTHS) &
8624 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8625 TX_LENGTHS_CNT_DWN_VAL_MSK);
8626
8627 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8628
8629 /* Receive rules. */
8630 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8631 tw32(RCVLPC_CONFIG, 0x0181);
8632
8633 /* Calculate RDMAC_MODE setting early, we need it to determine
8634 * the RCVLPC_STATE_ENABLE mask.
8635 */
8636 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8637 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8638 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8639 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8640 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8641
deabaac8 8642 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8643 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8644
57e6983c 8645 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8646 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8647 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8648 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8649 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8650 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8651
c5908939
MC
8652 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8653 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8654 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8655 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8656 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8657 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8658 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8659 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8660 }
8661 }
8662
63c3a66f 8663 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8664 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8665
63c3a66f
JP
8666 if (tg3_flag(tp, HW_TSO_1) ||
8667 tg3_flag(tp, HW_TSO_2) ||
8668 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8669 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8670
108a6c16 8671 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8672 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8673 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8674 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8675
f2096f94
MC
8676 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8677 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8678
41a8a7ee
MC
8679 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8680 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8682 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8683 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8684 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8685 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8686 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8687 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8688 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8689 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8690 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8691 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8692 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8693 }
41a8a7ee
MC
8694 tw32(TG3_RDMA_RSRVCTRL_REG,
8695 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8696 }
8697
d78b59f5
MC
8698 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8699 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8700 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8701 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8702 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8703 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8704 }
8705
1da177e4 8706 /* Receive/send statistics. */
63c3a66f 8707 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8708 val = tr32(RCVLPC_STATS_ENABLE);
8709 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8710 tw32(RCVLPC_STATS_ENABLE, val);
8711 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8712 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8713 val = tr32(RCVLPC_STATS_ENABLE);
8714 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8715 tw32(RCVLPC_STATS_ENABLE, val);
8716 } else {
8717 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8718 }
8719 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8720 tw32(SNDDATAI_STATSENAB, 0xffffff);
8721 tw32(SNDDATAI_STATSCTRL,
8722 (SNDDATAI_SCTRL_ENABLE |
8723 SNDDATAI_SCTRL_FASTUPD));
8724
8725 /* Setup host coalescing engine. */
8726 tw32(HOSTCC_MODE, 0);
8727 for (i = 0; i < 2000; i++) {
8728 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8729 break;
8730 udelay(10);
8731 }
8732
d244c892 8733 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8734
63c3a66f 8735 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8736 /* Status/statistics block address. See tg3_timer,
8737 * the tg3_periodic_fetch_stats call there, and
8738 * tg3_get_stats to see how this works for 5705/5750 chips.
8739 */
1da177e4
LT
8740 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8741 ((u64) tp->stats_mapping >> 32));
8742 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8743 ((u64) tp->stats_mapping & 0xffffffff));
8744 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8745
1da177e4 8746 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8747
8748 /* Clear statistics and status block memory areas */
8749 for (i = NIC_SRAM_STATS_BLK;
8750 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8751 i += sizeof(u32)) {
8752 tg3_write_mem(tp, i, 0);
8753 udelay(40);
8754 }
1da177e4
LT
8755 }
8756
8757 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8758
8759 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8760 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8761 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8762 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8763
f07e9af3
MC
8764 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8765 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8766 /* reset to prevent losing 1st rx packet intermittently */
8767 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8768 udelay(10);
8769 }
8770
3bda1258 8771 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8772 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8773 MAC_MODE_FHDE_ENABLE;
8774 if (tg3_flag(tp, ENABLE_APE))
8775 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8776 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8777 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8778 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8779 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8780 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8781 udelay(40);
8782
314fba34 8783 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8784 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8785 * register to preserve the GPIO settings for LOMs. The GPIOs,
8786 * whether used as inputs or outputs, are set by boot code after
8787 * reset.
8788 */
63c3a66f 8789 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8790 u32 gpio_mask;
8791
9d26e213
MC
8792 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8793 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8794 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8795
8796 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8797 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8798 GRC_LCLCTRL_GPIO_OUTPUT3;
8799
af36e6b6
MC
8800 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8801 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8802
aaf84465 8803 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8804 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8805
8806 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8807 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8808 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8809 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8810 }
1da177e4
LT
8811 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8812 udelay(100);
8813
63c3a66f 8814 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8815 val = tr32(MSGINT_MODE);
8816 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
5b39de91
MC
8817 if (!tg3_flag(tp, 1SHOT_MSI))
8818 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
8819 tw32(MSGINT_MODE, val);
8820 }
8821
63c3a66f 8822 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8823 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8824 udelay(40);
8825 }
8826
8827 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8828 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8829 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8830 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8831 WDMAC_MODE_LNGREAD_ENAB);
8832
c5908939
MC
8833 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8834 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8835 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8836 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8837 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8838 /* nothing */
8839 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8840 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8841 val |= WDMAC_MODE_RX_ACCEL;
8842 }
8843 }
8844
d9ab5ad1 8845 /* Enable host coalescing bug fix */
63c3a66f 8846 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8847 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8848
788a035e
MC
8849 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8850 val |= WDMAC_MODE_BURST_ALL_DATA;
8851
1da177e4
LT
8852 tw32_f(WDMAC_MODE, val);
8853 udelay(40);
8854
63c3a66f 8855 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8856 u16 pcix_cmd;
8857
8858 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8859 &pcix_cmd);
1da177e4 8860 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8861 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8862 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8863 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8864 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8865 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8866 }
9974a356
MC
8867 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8868 pcix_cmd);
1da177e4
LT
8869 }
8870
8871 tw32_f(RDMAC_MODE, rdmac_mode);
8872 udelay(40);
8873
8874 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8875 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8876 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8877
8878 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8879 tw32(SNDDATAC_MODE,
8880 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8881 else
8882 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8883
1da177e4
LT
8884 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8885 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8886 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8887 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8888 val |= RCVDBDI_MODE_LRG_RING_SZ;
8889 tw32(RCVDBDI_MODE, val);
1da177e4 8890 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8891 if (tg3_flag(tp, HW_TSO_1) ||
8892 tg3_flag(tp, HW_TSO_2) ||
8893 tg3_flag(tp, HW_TSO_3))
1da177e4 8894 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8895 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8896 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8897 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8898 tw32(SNDBDI_MODE, val);
1da177e4
LT
8899 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8900
8901 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8902 err = tg3_load_5701_a0_firmware_fix(tp);
8903 if (err)
8904 return err;
8905 }
8906
63c3a66f 8907 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8908 err = tg3_load_tso_firmware(tp);
8909 if (err)
8910 return err;
8911 }
1da177e4
LT
8912
8913 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8914
63c3a66f 8915 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8916 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8917 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8918
8919 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8920 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8921 tp->tx_mode &= ~val;
8922 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8923 }
8924
1da177e4
LT
8925 tw32_f(MAC_TX_MODE, tp->tx_mode);
8926 udelay(100);
8927
63c3a66f 8928 if (tg3_flag(tp, ENABLE_RSS)) {
9d53fa12 8929 int i = 0;
baf8a94a 8930 u32 reg = MAC_RSS_INDIR_TBL_0;
baf8a94a 8931
9d53fa12
MC
8932 if (tp->irq_cnt == 2) {
8933 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8934 tw32(reg, 0x0);
8935 reg += 4;
8936 }
8937 } else {
8938 u32 val;
baf8a94a 8939
9d53fa12
MC
8940 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8941 val = i % (tp->irq_cnt - 1);
8942 i++;
8943 for (; i % 8; i++) {
8944 val <<= 4;
8945 val |= (i % (tp->irq_cnt - 1));
8946 }
baf8a94a
MC
8947 tw32(reg, val);
8948 reg += 4;
8949 }
8950 }
8951
8952 /* Setup the "secret" hash key. */
8953 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8954 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8955 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8956 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8957 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8958 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8959 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8960 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8961 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8962 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8963 }
8964
1da177e4 8965 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8966 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8967 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8968
63c3a66f 8969 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8970 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8971 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8972 RX_MODE_RSS_IPV6_HASH_EN |
8973 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8974 RX_MODE_RSS_IPV4_HASH_EN |
8975 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8976
1da177e4
LT
8977 tw32_f(MAC_RX_MODE, tp->rx_mode);
8978 udelay(10);
8979
1da177e4
LT
8980 tw32(MAC_LED_CTRL, tp->led_ctrl);
8981
8982 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8983 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8984 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8985 udelay(10);
8986 }
8987 tw32_f(MAC_RX_MODE, tp->rx_mode);
8988 udelay(10);
8989
f07e9af3 8990 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8991 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8992 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8993 /* Set drive transmission level to 1.2V */
8994 /* only if the signal pre-emphasis bit is not set */
8995 val = tr32(MAC_SERDES_CFG);
8996 val &= 0xfffff000;
8997 val |= 0x880;
8998 tw32(MAC_SERDES_CFG, val);
8999 }
9000 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
9001 tw32(MAC_SERDES_CFG, 0x616000);
9002 }
9003
9004 /* Prevent chip from dropping frames when flow control
9005 * is enabled.
9006 */
666bc831
MC
9007 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9008 val = 1;
9009 else
9010 val = 2;
9011 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9012
9013 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9014 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9015 /* Use hardware link auto-negotiation */
63c3a66f 9016 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9017 }
9018
f07e9af3 9019 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9020 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9021 u32 tmp;
9022
9023 tmp = tr32(SERDES_RX_CTRL);
9024 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9025 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9026 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9027 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9028 }
9029
63c3a66f 9030 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9031 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9032 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9033 tp->link_config.speed = tp->link_config.orig_speed;
9034 tp->link_config.duplex = tp->link_config.orig_duplex;
9035 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9036 }
1da177e4 9037
dd477003
MC
9038 err = tg3_setup_phy(tp, 0);
9039 if (err)
9040 return err;
1da177e4 9041
f07e9af3
MC
9042 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9043 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9044 u32 tmp;
9045
9046 /* Clear CRC stats. */
9047 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9048 tg3_writephy(tp, MII_TG3_TEST1,
9049 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9050 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9051 }
1da177e4
LT
9052 }
9053 }
9054
9055 __tg3_set_rx_mode(tp->dev);
9056
9057 /* Initialize receive rules. */
9058 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9059 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9060 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9061 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9062
63c3a66f 9063 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9064 limit = 8;
9065 else
9066 limit = 16;
63c3a66f 9067 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9068 limit -= 4;
9069 switch (limit) {
9070 case 16:
9071 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9072 case 15:
9073 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9074 case 14:
9075 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9076 case 13:
9077 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9078 case 12:
9079 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9080 case 11:
9081 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9082 case 10:
9083 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9084 case 9:
9085 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9086 case 8:
9087 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9088 case 7:
9089 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9090 case 6:
9091 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9092 case 5:
9093 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9094 case 4:
9095 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9096 case 3:
9097 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9098 case 2:
9099 case 1:
9100
9101 default:
9102 break;
855e1111 9103 }
1da177e4 9104
63c3a66f 9105 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9106 /* Write our heartbeat update interval to APE. */
9107 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9108 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9109
1da177e4
LT
9110 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9111
1da177e4
LT
9112 return 0;
9113}
9114
9115/* Called at device open time to get the chip ready for
9116 * packet processing. Invoked with tp->lock held.
9117 */
8e7a22e3 9118static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9119{
1da177e4
LT
9120 tg3_switch_clocks(tp);
9121
9122 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9123
2f751b67 9124 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9125}
9126
9127#define TG3_STAT_ADD32(PSTAT, REG) \
9128do { u32 __val = tr32(REG); \
9129 (PSTAT)->low += __val; \
9130 if ((PSTAT)->low < __val) \
9131 (PSTAT)->high += 1; \
9132} while (0)
9133
9134static void tg3_periodic_fetch_stats(struct tg3 *tp)
9135{
9136 struct tg3_hw_stats *sp = tp->hw_stats;
9137
9138 if (!netif_carrier_ok(tp->dev))
9139 return;
9140
9141 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9142 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9143 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9144 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9145 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9146 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9147 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9148 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9149 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9150 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9151 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9152 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9153 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9154
9155 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9156 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9157 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9158 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9159 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9160 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9161 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9162 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9163 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9164 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9165 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9166 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9167 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9168 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9169
9170 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9171 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9172 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9173 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9174 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9175 } else {
9176 u32 val = tr32(HOSTCC_FLOW_ATTN);
9177 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9178 if (val) {
9179 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9180 sp->rx_discards.low += val;
9181 if (sp->rx_discards.low < val)
9182 sp->rx_discards.high += 1;
9183 }
9184 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9185 }
463d305b 9186 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9187}
9188
0e6cf6a9
MC
9189static void tg3_chk_missed_msi(struct tg3 *tp)
9190{
9191 u32 i;
9192
9193 for (i = 0; i < tp->irq_cnt; i++) {
9194 struct tg3_napi *tnapi = &tp->napi[i];
9195
9196 if (tg3_has_work(tnapi)) {
9197 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9198 tnapi->last_tx_cons == tnapi->tx_cons) {
9199 if (tnapi->chk_msi_cnt < 1) {
9200 tnapi->chk_msi_cnt++;
9201 return;
9202 }
7f230735 9203 tg3_msi(0, tnapi);
0e6cf6a9
MC
9204 }
9205 }
9206 tnapi->chk_msi_cnt = 0;
9207 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9208 tnapi->last_tx_cons = tnapi->tx_cons;
9209 }
9210}
9211
1da177e4
LT
9212static void tg3_timer(unsigned long __opaque)
9213{
9214 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9215
5b190624 9216 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9217 goto restart_timer;
9218
f47c11ee 9219 spin_lock(&tp->lock);
1da177e4 9220
0e6cf6a9
MC
9221 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9222 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9223 tg3_chk_missed_msi(tp);
9224
63c3a66f 9225 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9226 /* All of this garbage is because when using non-tagged
9227 * IRQ status the mailbox/status_block protocol the chip
9228 * uses with the cpu is race prone.
9229 */
898a56f8 9230 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9231 tw32(GRC_LOCAL_CTRL,
9232 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9233 } else {
9234 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9235 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9236 }
1da177e4 9237
fac9b83e 9238 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9239 spin_unlock(&tp->lock);
db219973 9240 tg3_reset_task_schedule(tp);
5b190624 9241 goto restart_timer;
fac9b83e 9242 }
1da177e4
LT
9243 }
9244
1da177e4
LT
9245 /* This part only runs once per second. */
9246 if (!--tp->timer_counter) {
63c3a66f 9247 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9248 tg3_periodic_fetch_stats(tp);
9249
b0c5943f
MC
9250 if (tp->setlpicnt && !--tp->setlpicnt)
9251 tg3_phy_eee_enable(tp);
52b02d04 9252
63c3a66f 9253 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9254 u32 mac_stat;
9255 int phy_event;
9256
9257 mac_stat = tr32(MAC_STATUS);
9258
9259 phy_event = 0;
f07e9af3 9260 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9261 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9262 phy_event = 1;
9263 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9264 phy_event = 1;
9265
9266 if (phy_event)
9267 tg3_setup_phy(tp, 0);
63c3a66f 9268 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9269 u32 mac_stat = tr32(MAC_STATUS);
9270 int need_setup = 0;
9271
9272 if (netif_carrier_ok(tp->dev) &&
9273 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9274 need_setup = 1;
9275 }
be98da6a 9276 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9277 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9278 MAC_STATUS_SIGNAL_DET))) {
9279 need_setup = 1;
9280 }
9281 if (need_setup) {
3d3ebe74
MC
9282 if (!tp->serdes_counter) {
9283 tw32_f(MAC_MODE,
9284 (tp->mac_mode &
9285 ~MAC_MODE_PORT_MODE_MASK));
9286 udelay(40);
9287 tw32_f(MAC_MODE, tp->mac_mode);
9288 udelay(40);
9289 }
1da177e4
LT
9290 tg3_setup_phy(tp, 0);
9291 }
f07e9af3 9292 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9293 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9294 tg3_serdes_parallel_detect(tp);
57d8b880 9295 }
1da177e4
LT
9296
9297 tp->timer_counter = tp->timer_multiplier;
9298 }
9299
130b8e4d
MC
9300 /* Heartbeat is only sent once every 2 seconds.
9301 *
9302 * The heartbeat is to tell the ASF firmware that the host
9303 * driver is still alive. In the event that the OS crashes,
9304 * ASF needs to reset the hardware to free up the FIFO space
9305 * that may be filled with rx packets destined for the host.
9306 * If the FIFO is full, ASF will no longer function properly.
9307 *
9308 * Unintended resets have been reported on real time kernels
9309 * where the timer doesn't run on time. Netpoll will also have
9310 * same problem.
9311 *
9312 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9313 * to check the ring condition when the heartbeat is expiring
9314 * before doing the reset. This will prevent most unintended
9315 * resets.
9316 */
1da177e4 9317 if (!--tp->asf_counter) {
63c3a66f 9318 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9319 tg3_wait_for_event_ack(tp);
9320
bbadf503 9321 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9322 FWCMD_NICDRV_ALIVE3);
bbadf503 9323 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9324 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9325 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9326
9327 tg3_generate_fw_event(tp);
1da177e4
LT
9328 }
9329 tp->asf_counter = tp->asf_multiplier;
9330 }
9331
f47c11ee 9332 spin_unlock(&tp->lock);
1da177e4 9333
f475f163 9334restart_timer:
1da177e4
LT
9335 tp->timer.expires = jiffies + tp->timer_offset;
9336 add_timer(&tp->timer);
9337}
9338
4f125f42 9339static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9340{
7d12e780 9341 irq_handler_t fn;
fcfa0a32 9342 unsigned long flags;
4f125f42
MC
9343 char *name;
9344 struct tg3_napi *tnapi = &tp->napi[irq_num];
9345
9346 if (tp->irq_cnt == 1)
9347 name = tp->dev->name;
9348 else {
9349 name = &tnapi->irq_lbl[0];
9350 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9351 name[IFNAMSIZ-1] = 0;
9352 }
fcfa0a32 9353
63c3a66f 9354 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9355 fn = tg3_msi;
63c3a66f 9356 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9357 fn = tg3_msi_1shot;
ab392d2d 9358 flags = 0;
fcfa0a32
MC
9359 } else {
9360 fn = tg3_interrupt;
63c3a66f 9361 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9362 fn = tg3_interrupt_tagged;
ab392d2d 9363 flags = IRQF_SHARED;
fcfa0a32 9364 }
4f125f42
MC
9365
9366 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9367}
9368
7938109f
MC
9369static int tg3_test_interrupt(struct tg3 *tp)
9370{
09943a18 9371 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9372 struct net_device *dev = tp->dev;
b16250e3 9373 int err, i, intr_ok = 0;
f6eb9b1f 9374 u32 val;
7938109f 9375
d4bc3927
MC
9376 if (!netif_running(dev))
9377 return -ENODEV;
9378
7938109f
MC
9379 tg3_disable_ints(tp);
9380
4f125f42 9381 free_irq(tnapi->irq_vec, tnapi);
7938109f 9382
f6eb9b1f
MC
9383 /*
9384 * Turn off MSI one shot mode. Otherwise this test has no
9385 * observable way to know whether the interrupt was delivered.
9386 */
3aa1cdf8 9387 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9388 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9389 tw32(MSGINT_MODE, val);
9390 }
9391
4f125f42 9392 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9393 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9394 if (err)
9395 return err;
9396
898a56f8 9397 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9398 tg3_enable_ints(tp);
9399
9400 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9401 tnapi->coal_now);
7938109f
MC
9402
9403 for (i = 0; i < 5; i++) {
b16250e3
MC
9404 u32 int_mbox, misc_host_ctrl;
9405
898a56f8 9406 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9407 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9408
9409 if ((int_mbox != 0) ||
9410 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9411 intr_ok = 1;
7938109f 9412 break;
b16250e3
MC
9413 }
9414
3aa1cdf8
MC
9415 if (tg3_flag(tp, 57765_PLUS) &&
9416 tnapi->hw_status->status_tag != tnapi->last_tag)
9417 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9418
7938109f
MC
9419 msleep(10);
9420 }
9421
9422 tg3_disable_ints(tp);
9423
4f125f42 9424 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9425
4f125f42 9426 err = tg3_request_irq(tp, 0);
7938109f
MC
9427
9428 if (err)
9429 return err;
9430
f6eb9b1f
MC
9431 if (intr_ok) {
9432 /* Reenable MSI one shot mode. */
5b39de91 9433 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9434 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9435 tw32(MSGINT_MODE, val);
9436 }
7938109f 9437 return 0;
f6eb9b1f 9438 }
7938109f
MC
9439
9440 return -EIO;
9441}
9442
9443/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9444 * successfully restored
9445 */
9446static int tg3_test_msi(struct tg3 *tp)
9447{
7938109f
MC
9448 int err;
9449 u16 pci_cmd;
9450
63c3a66f 9451 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9452 return 0;
9453
9454 /* Turn off SERR reporting in case MSI terminates with Master
9455 * Abort.
9456 */
9457 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9458 pci_write_config_word(tp->pdev, PCI_COMMAND,
9459 pci_cmd & ~PCI_COMMAND_SERR);
9460
9461 err = tg3_test_interrupt(tp);
9462
9463 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9464
9465 if (!err)
9466 return 0;
9467
9468 /* other failures */
9469 if (err != -EIO)
9470 return err;
9471
9472 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9473 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9474 "to INTx mode. Please report this failure to the PCI "
9475 "maintainer and include system chipset information\n");
7938109f 9476
4f125f42 9477 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9478
7938109f
MC
9479 pci_disable_msi(tp->pdev);
9480
63c3a66f 9481 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9482 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9483
4f125f42 9484 err = tg3_request_irq(tp, 0);
7938109f
MC
9485 if (err)
9486 return err;
9487
9488 /* Need to reset the chip because the MSI cycle may have terminated
9489 * with Master Abort.
9490 */
f47c11ee 9491 tg3_full_lock(tp, 1);
7938109f 9492
944d980e 9493 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9494 err = tg3_init_hw(tp, 1);
7938109f 9495
f47c11ee 9496 tg3_full_unlock(tp);
7938109f
MC
9497
9498 if (err)
4f125f42 9499 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9500
9501 return err;
9502}
9503
9e9fd12d
MC
9504static int tg3_request_firmware(struct tg3 *tp)
9505{
9506 const __be32 *fw_data;
9507
9508 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9509 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9510 tp->fw_needed);
9e9fd12d
MC
9511 return -ENOENT;
9512 }
9513
9514 fw_data = (void *)tp->fw->data;
9515
9516 /* Firmware blob starts with version numbers, followed by
9517 * start address and _full_ length including BSS sections
9518 * (which must be longer than the actual data, of course
9519 */
9520
9521 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9522 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9523 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9524 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9525 release_firmware(tp->fw);
9526 tp->fw = NULL;
9527 return -EINVAL;
9528 }
9529
9530 /* We no longer need firmware; we have it. */
9531 tp->fw_needed = NULL;
9532 return 0;
9533}
9534
679563f4
MC
9535static bool tg3_enable_msix(struct tg3 *tp)
9536{
9537 int i, rc, cpus = num_online_cpus();
9538 struct msix_entry msix_ent[tp->irq_max];
9539
9540 if (cpus == 1)
9541 /* Just fallback to the simpler MSI mode. */
9542 return false;
9543
9544 /*
9545 * We want as many rx rings enabled as there are cpus.
9546 * The first MSIX vector only deals with link interrupts, etc,
9547 * so we add one to the number of vectors we are requesting.
9548 */
9549 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9550
9551 for (i = 0; i < tp->irq_max; i++) {
9552 msix_ent[i].entry = i;
9553 msix_ent[i].vector = 0;
9554 }
9555
9556 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9557 if (rc < 0) {
9558 return false;
9559 } else if (rc != 0) {
679563f4
MC
9560 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9561 return false;
05dbe005
JP
9562 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9563 tp->irq_cnt, rc);
679563f4
MC
9564 tp->irq_cnt = rc;
9565 }
9566
9567 for (i = 0; i < tp->irq_max; i++)
9568 tp->napi[i].irq_vec = msix_ent[i].vector;
9569
2ddaad39
BH
9570 netif_set_real_num_tx_queues(tp->dev, 1);
9571 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9572 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9573 pci_disable_msix(tp->pdev);
9574 return false;
9575 }
b92b9040
MC
9576
9577 if (tp->irq_cnt > 1) {
63c3a66f 9578 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9579
9580 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9581 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9582 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9583 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9584 }
9585 }
2430b031 9586
679563f4
MC
9587 return true;
9588}
9589
07b0173c
MC
9590static void tg3_ints_init(struct tg3 *tp)
9591{
63c3a66f
JP
9592 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9593 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9594 /* All MSI supporting chips should support tagged
9595 * status. Assert that this is the case.
9596 */
5129c3a3
MC
9597 netdev_warn(tp->dev,
9598 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9599 goto defcfg;
07b0173c 9600 }
4f125f42 9601
63c3a66f
JP
9602 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9603 tg3_flag_set(tp, USING_MSIX);
9604 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9605 tg3_flag_set(tp, USING_MSI);
679563f4 9606
63c3a66f 9607 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9608 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9609 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9610 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9611 if (!tg3_flag(tp, 1SHOT_MSI))
9612 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9613 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9614 }
9615defcfg:
63c3a66f 9616 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9617 tp->irq_cnt = 1;
9618 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9619 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9620 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9621 }
07b0173c
MC
9622}
9623
9624static void tg3_ints_fini(struct tg3 *tp)
9625{
63c3a66f 9626 if (tg3_flag(tp, USING_MSIX))
679563f4 9627 pci_disable_msix(tp->pdev);
63c3a66f 9628 else if (tg3_flag(tp, USING_MSI))
679563f4 9629 pci_disable_msi(tp->pdev);
63c3a66f
JP
9630 tg3_flag_clear(tp, USING_MSI);
9631 tg3_flag_clear(tp, USING_MSIX);
9632 tg3_flag_clear(tp, ENABLE_RSS);
9633 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9634}
9635
1da177e4
LT
9636static int tg3_open(struct net_device *dev)
9637{
9638 struct tg3 *tp = netdev_priv(dev);
4f125f42 9639 int i, err;
1da177e4 9640
9e9fd12d
MC
9641 if (tp->fw_needed) {
9642 err = tg3_request_firmware(tp);
9643 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9644 if (err)
9645 return err;
9646 } else if (err) {
05dbe005 9647 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9648 tg3_flag_clear(tp, TSO_CAPABLE);
9649 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9650 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9651 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9652 }
9653 }
9654
c49a1561
MC
9655 netif_carrier_off(tp->dev);
9656
c866b7ea 9657 err = tg3_power_up(tp);
2f751b67 9658 if (err)
bc1c7567 9659 return err;
2f751b67
MC
9660
9661 tg3_full_lock(tp, 0);
bc1c7567 9662
1da177e4 9663 tg3_disable_ints(tp);
63c3a66f 9664 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9665
f47c11ee 9666 tg3_full_unlock(tp);
1da177e4 9667
679563f4
MC
9668 /*
9669 * Setup interrupts first so we know how
9670 * many NAPI resources to allocate
9671 */
9672 tg3_ints_init(tp);
9673
1da177e4
LT
9674 /* The placement of this call is tied
9675 * to the setup and use of Host TX descriptors.
9676 */
9677 err = tg3_alloc_consistent(tp);
9678 if (err)
679563f4 9679 goto err_out1;
88b06bc2 9680
66cfd1bd
MC
9681 tg3_napi_init(tp);
9682
fed97810 9683 tg3_napi_enable(tp);
1da177e4 9684
4f125f42
MC
9685 for (i = 0; i < tp->irq_cnt; i++) {
9686 struct tg3_napi *tnapi = &tp->napi[i];
9687 err = tg3_request_irq(tp, i);
9688 if (err) {
5bc09186
MC
9689 for (i--; i >= 0; i--) {
9690 tnapi = &tp->napi[i];
4f125f42 9691 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9692 }
9693 goto err_out2;
4f125f42
MC
9694 }
9695 }
1da177e4 9696
f47c11ee 9697 tg3_full_lock(tp, 0);
1da177e4 9698
8e7a22e3 9699 err = tg3_init_hw(tp, 1);
1da177e4 9700 if (err) {
944d980e 9701 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9702 tg3_free_rings(tp);
9703 } else {
0e6cf6a9
MC
9704 if (tg3_flag(tp, TAGGED_STATUS) &&
9705 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9706 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9707 tp->timer_offset = HZ;
9708 else
9709 tp->timer_offset = HZ / 10;
9710
9711 BUG_ON(tp->timer_offset > HZ);
9712 tp->timer_counter = tp->timer_multiplier =
9713 (HZ / tp->timer_offset);
9714 tp->asf_counter = tp->asf_multiplier =
28fbef78 9715 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9716
9717 init_timer(&tp->timer);
9718 tp->timer.expires = jiffies + tp->timer_offset;
9719 tp->timer.data = (unsigned long) tp;
9720 tp->timer.function = tg3_timer;
1da177e4
LT
9721 }
9722
f47c11ee 9723 tg3_full_unlock(tp);
1da177e4 9724
07b0173c 9725 if (err)
679563f4 9726 goto err_out3;
1da177e4 9727
63c3a66f 9728 if (tg3_flag(tp, USING_MSI)) {
7938109f 9729 err = tg3_test_msi(tp);
fac9b83e 9730
7938109f 9731 if (err) {
f47c11ee 9732 tg3_full_lock(tp, 0);
944d980e 9733 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9734 tg3_free_rings(tp);
f47c11ee 9735 tg3_full_unlock(tp);
7938109f 9736
679563f4 9737 goto err_out2;
7938109f 9738 }
fcfa0a32 9739
63c3a66f 9740 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9741 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9742
f6eb9b1f
MC
9743 tw32(PCIE_TRANSACTION_CFG,
9744 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9745 }
7938109f
MC
9746 }
9747
b02fd9e3
MC
9748 tg3_phy_start(tp);
9749
f47c11ee 9750 tg3_full_lock(tp, 0);
1da177e4 9751
7938109f 9752 add_timer(&tp->timer);
63c3a66f 9753 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9754 tg3_enable_ints(tp);
9755
f47c11ee 9756 tg3_full_unlock(tp);
1da177e4 9757
fe5f5787 9758 netif_tx_start_all_queues(dev);
1da177e4 9759
06c03c02
MB
9760 /*
9761 * Reset loopback feature if it was turned on while the device was down
9762 * make sure that it's installed properly now.
9763 */
9764 if (dev->features & NETIF_F_LOOPBACK)
9765 tg3_set_loopback(dev, dev->features);
9766
1da177e4 9767 return 0;
07b0173c 9768
679563f4 9769err_out3:
4f125f42
MC
9770 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9771 struct tg3_napi *tnapi = &tp->napi[i];
9772 free_irq(tnapi->irq_vec, tnapi);
9773 }
07b0173c 9774
679563f4 9775err_out2:
fed97810 9776 tg3_napi_disable(tp);
66cfd1bd 9777 tg3_napi_fini(tp);
07b0173c 9778 tg3_free_consistent(tp);
679563f4
MC
9779
9780err_out1:
9781 tg3_ints_fini(tp);
cd0d7228
MC
9782 tg3_frob_aux_power(tp, false);
9783 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9784 return err;
1da177e4
LT
9785}
9786
1da177e4
LT
9787static int tg3_close(struct net_device *dev)
9788{
4f125f42 9789 int i;
1da177e4
LT
9790 struct tg3 *tp = netdev_priv(dev);
9791
fed97810 9792 tg3_napi_disable(tp);
db219973 9793 tg3_reset_task_cancel(tp);
7faa006f 9794
fe5f5787 9795 netif_tx_stop_all_queues(dev);
1da177e4
LT
9796
9797 del_timer_sync(&tp->timer);
9798
24bb4fb6
MC
9799 tg3_phy_stop(tp);
9800
f47c11ee 9801 tg3_full_lock(tp, 1);
1da177e4
LT
9802
9803 tg3_disable_ints(tp);
9804
944d980e 9805 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9806 tg3_free_rings(tp);
63c3a66f 9807 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9808
f47c11ee 9809 tg3_full_unlock(tp);
1da177e4 9810
4f125f42
MC
9811 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9812 struct tg3_napi *tnapi = &tp->napi[i];
9813 free_irq(tnapi->irq_vec, tnapi);
9814 }
07b0173c
MC
9815
9816 tg3_ints_fini(tp);
1da177e4 9817
92feeabf
MC
9818 /* Clear stats across close / open calls */
9819 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
9820 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 9821
66cfd1bd
MC
9822 tg3_napi_fini(tp);
9823
1da177e4
LT
9824 tg3_free_consistent(tp);
9825
c866b7ea 9826 tg3_power_down(tp);
bc1c7567
MC
9827
9828 netif_carrier_off(tp->dev);
9829
1da177e4
LT
9830 return 0;
9831}
9832
511d2224 9833static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9834{
9835 return ((u64)val->high << 32) | ((u64)val->low);
9836}
9837
511d2224 9838static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9839{
9840 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9841
f07e9af3 9842 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9843 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9844 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9845 u32 val;
9846
f47c11ee 9847 spin_lock_bh(&tp->lock);
569a5df8
MC
9848 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9849 tg3_writephy(tp, MII_TG3_TEST1,
9850 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9851 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9852 } else
9853 val = 0;
f47c11ee 9854 spin_unlock_bh(&tp->lock);
1da177e4
LT
9855
9856 tp->phy_crc_errors += val;
9857
9858 return tp->phy_crc_errors;
9859 }
9860
9861 return get_stat64(&hw_stats->rx_fcs_errors);
9862}
9863
9864#define ESTAT_ADD(member) \
9865 estats->member = old_estats->member + \
511d2224 9866 get_stat64(&hw_stats->member)
1da177e4 9867
0e6c9da3
MC
9868static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp,
9869 struct tg3_ethtool_stats *estats)
1da177e4 9870{
1da177e4
LT
9871 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9872 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9873
9874 if (!hw_stats)
9875 return old_estats;
9876
9877 ESTAT_ADD(rx_octets);
9878 ESTAT_ADD(rx_fragments);
9879 ESTAT_ADD(rx_ucast_packets);
9880 ESTAT_ADD(rx_mcast_packets);
9881 ESTAT_ADD(rx_bcast_packets);
9882 ESTAT_ADD(rx_fcs_errors);
9883 ESTAT_ADD(rx_align_errors);
9884 ESTAT_ADD(rx_xon_pause_rcvd);
9885 ESTAT_ADD(rx_xoff_pause_rcvd);
9886 ESTAT_ADD(rx_mac_ctrl_rcvd);
9887 ESTAT_ADD(rx_xoff_entered);
9888 ESTAT_ADD(rx_frame_too_long_errors);
9889 ESTAT_ADD(rx_jabbers);
9890 ESTAT_ADD(rx_undersize_packets);
9891 ESTAT_ADD(rx_in_length_errors);
9892 ESTAT_ADD(rx_out_length_errors);
9893 ESTAT_ADD(rx_64_or_less_octet_packets);
9894 ESTAT_ADD(rx_65_to_127_octet_packets);
9895 ESTAT_ADD(rx_128_to_255_octet_packets);
9896 ESTAT_ADD(rx_256_to_511_octet_packets);
9897 ESTAT_ADD(rx_512_to_1023_octet_packets);
9898 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9899 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9900 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9901 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9902 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9903
9904 ESTAT_ADD(tx_octets);
9905 ESTAT_ADD(tx_collisions);
9906 ESTAT_ADD(tx_xon_sent);
9907 ESTAT_ADD(tx_xoff_sent);
9908 ESTAT_ADD(tx_flow_control);
9909 ESTAT_ADD(tx_mac_errors);
9910 ESTAT_ADD(tx_single_collisions);
9911 ESTAT_ADD(tx_mult_collisions);
9912 ESTAT_ADD(tx_deferred);
9913 ESTAT_ADD(tx_excessive_collisions);
9914 ESTAT_ADD(tx_late_collisions);
9915 ESTAT_ADD(tx_collide_2times);
9916 ESTAT_ADD(tx_collide_3times);
9917 ESTAT_ADD(tx_collide_4times);
9918 ESTAT_ADD(tx_collide_5times);
9919 ESTAT_ADD(tx_collide_6times);
9920 ESTAT_ADD(tx_collide_7times);
9921 ESTAT_ADD(tx_collide_8times);
9922 ESTAT_ADD(tx_collide_9times);
9923 ESTAT_ADD(tx_collide_10times);
9924 ESTAT_ADD(tx_collide_11times);
9925 ESTAT_ADD(tx_collide_12times);
9926 ESTAT_ADD(tx_collide_13times);
9927 ESTAT_ADD(tx_collide_14times);
9928 ESTAT_ADD(tx_collide_15times);
9929 ESTAT_ADD(tx_ucast_packets);
9930 ESTAT_ADD(tx_mcast_packets);
9931 ESTAT_ADD(tx_bcast_packets);
9932 ESTAT_ADD(tx_carrier_sense_errors);
9933 ESTAT_ADD(tx_discards);
9934 ESTAT_ADD(tx_errors);
9935
9936 ESTAT_ADD(dma_writeq_full);
9937 ESTAT_ADD(dma_write_prioq_full);
9938 ESTAT_ADD(rxbds_empty);
9939 ESTAT_ADD(rx_discards);
9940 ESTAT_ADD(rx_errors);
9941 ESTAT_ADD(rx_threshold_hit);
9942
9943 ESTAT_ADD(dma_readq_full);
9944 ESTAT_ADD(dma_read_prioq_full);
9945 ESTAT_ADD(tx_comp_queue_full);
9946
9947 ESTAT_ADD(ring_set_send_prod_index);
9948 ESTAT_ADD(ring_status_update);
9949 ESTAT_ADD(nic_irqs);
9950 ESTAT_ADD(nic_avoided_irqs);
9951 ESTAT_ADD(nic_tx_threshold_hit);
9952
4452d099
MC
9953 ESTAT_ADD(mbuf_lwm_thresh_hit);
9954
1da177e4
LT
9955 return estats;
9956}
9957
511d2224
ED
9958static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9959 struct rtnl_link_stats64 *stats)
1da177e4
LT
9960{
9961 struct tg3 *tp = netdev_priv(dev);
511d2224 9962 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9963 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9964
9965 if (!hw_stats)
9966 return old_stats;
9967
9968 stats->rx_packets = old_stats->rx_packets +
9969 get_stat64(&hw_stats->rx_ucast_packets) +
9970 get_stat64(&hw_stats->rx_mcast_packets) +
9971 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9972
1da177e4
LT
9973 stats->tx_packets = old_stats->tx_packets +
9974 get_stat64(&hw_stats->tx_ucast_packets) +
9975 get_stat64(&hw_stats->tx_mcast_packets) +
9976 get_stat64(&hw_stats->tx_bcast_packets);
9977
9978 stats->rx_bytes = old_stats->rx_bytes +
9979 get_stat64(&hw_stats->rx_octets);
9980 stats->tx_bytes = old_stats->tx_bytes +
9981 get_stat64(&hw_stats->tx_octets);
9982
9983 stats->rx_errors = old_stats->rx_errors +
4f63b877 9984 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9985 stats->tx_errors = old_stats->tx_errors +
9986 get_stat64(&hw_stats->tx_errors) +
9987 get_stat64(&hw_stats->tx_mac_errors) +
9988 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9989 get_stat64(&hw_stats->tx_discards);
9990
9991 stats->multicast = old_stats->multicast +
9992 get_stat64(&hw_stats->rx_mcast_packets);
9993 stats->collisions = old_stats->collisions +
9994 get_stat64(&hw_stats->tx_collisions);
9995
9996 stats->rx_length_errors = old_stats->rx_length_errors +
9997 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9998 get_stat64(&hw_stats->rx_undersize_packets);
9999
10000 stats->rx_over_errors = old_stats->rx_over_errors +
10001 get_stat64(&hw_stats->rxbds_empty);
10002 stats->rx_frame_errors = old_stats->rx_frame_errors +
10003 get_stat64(&hw_stats->rx_align_errors);
10004 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10005 get_stat64(&hw_stats->tx_discards);
10006 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10007 get_stat64(&hw_stats->tx_carrier_sense_errors);
10008
10009 stats->rx_crc_errors = old_stats->rx_crc_errors +
10010 calc_crc_errors(tp);
10011
4f63b877
JL
10012 stats->rx_missed_errors = old_stats->rx_missed_errors +
10013 get_stat64(&hw_stats->rx_discards);
10014
b0057c51 10015 stats->rx_dropped = tp->rx_dropped;
48855432 10016 stats->tx_dropped = tp->tx_dropped;
b0057c51 10017
1da177e4
LT
10018 return stats;
10019}
10020
10021static inline u32 calc_crc(unsigned char *buf, int len)
10022{
10023 u32 reg;
10024 u32 tmp;
10025 int j, k;
10026
10027 reg = 0xffffffff;
10028
10029 for (j = 0; j < len; j++) {
10030 reg ^= buf[j];
10031
10032 for (k = 0; k < 8; k++) {
10033 tmp = reg & 0x01;
10034
10035 reg >>= 1;
10036
859a5887 10037 if (tmp)
1da177e4 10038 reg ^= 0xedb88320;
1da177e4
LT
10039 }
10040 }
10041
10042 return ~reg;
10043}
10044
10045static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
10046{
10047 /* accept or reject all multicast frames */
10048 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
10049 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
10050 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10051 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10052}
10053
10054static void __tg3_set_rx_mode(struct net_device *dev)
10055{
10056 struct tg3 *tp = netdev_priv(dev);
10057 u32 rx_mode;
10058
10059 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10060 RX_MODE_KEEP_VLAN_TAG);
10061
bf933c80 10062#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
10063 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10064 * flag clear.
10065 */
63c3a66f 10066 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10067 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10068#endif
10069
10070 if (dev->flags & IFF_PROMISC) {
10071 /* Promiscuous mode. */
10072 rx_mode |= RX_MODE_PROMISC;
10073 } else if (dev->flags & IFF_ALLMULTI) {
10074 /* Accept all multicast. */
de6f31eb 10075 tg3_set_multi(tp, 1);
4cd24eaf 10076 } else if (netdev_mc_empty(dev)) {
1da177e4 10077 /* Reject all multicast. */
de6f31eb 10078 tg3_set_multi(tp, 0);
1da177e4
LT
10079 } else {
10080 /* Accept one or more multicast(s). */
22bedad3 10081 struct netdev_hw_addr *ha;
1da177e4
LT
10082 u32 mc_filter[4] = { 0, };
10083 u32 regidx;
10084 u32 bit;
10085 u32 crc;
10086
22bedad3
JP
10087 netdev_for_each_mc_addr(ha, dev) {
10088 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
10089 bit = ~crc & 0x7f;
10090 regidx = (bit & 0x60) >> 5;
10091 bit &= 0x1f;
10092 mc_filter[regidx] |= (1 << bit);
10093 }
10094
10095 tw32(MAC_HASH_REG_0, mc_filter[0]);
10096 tw32(MAC_HASH_REG_1, mc_filter[1]);
10097 tw32(MAC_HASH_REG_2, mc_filter[2]);
10098 tw32(MAC_HASH_REG_3, mc_filter[3]);
10099 }
10100
10101 if (rx_mode != tp->rx_mode) {
10102 tp->rx_mode = rx_mode;
10103 tw32_f(MAC_RX_MODE, rx_mode);
10104 udelay(10);
10105 }
10106}
10107
10108static void tg3_set_rx_mode(struct net_device *dev)
10109{
10110 struct tg3 *tp = netdev_priv(dev);
10111
e75f7c90
MC
10112 if (!netif_running(dev))
10113 return;
10114
f47c11ee 10115 tg3_full_lock(tp, 0);
1da177e4 10116 __tg3_set_rx_mode(dev);
f47c11ee 10117 tg3_full_unlock(tp);
1da177e4
LT
10118}
10119
1da177e4
LT
10120static int tg3_get_regs_len(struct net_device *dev)
10121{
97bd8e49 10122 return TG3_REG_BLK_SIZE;
1da177e4
LT
10123}
10124
10125static void tg3_get_regs(struct net_device *dev,
10126 struct ethtool_regs *regs, void *_p)
10127{
1da177e4 10128 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10129
10130 regs->version = 0;
10131
97bd8e49 10132 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10133
80096068 10134 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10135 return;
10136
f47c11ee 10137 tg3_full_lock(tp, 0);
1da177e4 10138
97bd8e49 10139 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10140
f47c11ee 10141 tg3_full_unlock(tp);
1da177e4
LT
10142}
10143
10144static int tg3_get_eeprom_len(struct net_device *dev)
10145{
10146 struct tg3 *tp = netdev_priv(dev);
10147
10148 return tp->nvram_size;
10149}
10150
1da177e4
LT
10151static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10152{
10153 struct tg3 *tp = netdev_priv(dev);
10154 int ret;
10155 u8 *pd;
b9fc7dc5 10156 u32 i, offset, len, b_offset, b_count;
a9dc529d 10157 __be32 val;
1da177e4 10158
63c3a66f 10159 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10160 return -EINVAL;
10161
80096068 10162 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10163 return -EAGAIN;
10164
1da177e4
LT
10165 offset = eeprom->offset;
10166 len = eeprom->len;
10167 eeprom->len = 0;
10168
10169 eeprom->magic = TG3_EEPROM_MAGIC;
10170
10171 if (offset & 3) {
10172 /* adjustments to start on required 4 byte boundary */
10173 b_offset = offset & 3;
10174 b_count = 4 - b_offset;
10175 if (b_count > len) {
10176 /* i.e. offset=1 len=2 */
10177 b_count = len;
10178 }
a9dc529d 10179 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10180 if (ret)
10181 return ret;
be98da6a 10182 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10183 len -= b_count;
10184 offset += b_count;
c6cdf436 10185 eeprom->len += b_count;
1da177e4
LT
10186 }
10187
25985edc 10188 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10189 pd = &data[eeprom->len];
10190 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10191 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10192 if (ret) {
10193 eeprom->len += i;
10194 return ret;
10195 }
1da177e4
LT
10196 memcpy(pd + i, &val, 4);
10197 }
10198 eeprom->len += i;
10199
10200 if (len & 3) {
10201 /* read last bytes not ending on 4 byte boundary */
10202 pd = &data[eeprom->len];
10203 b_count = len & 3;
10204 b_offset = offset + len - b_count;
a9dc529d 10205 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10206 if (ret)
10207 return ret;
b9fc7dc5 10208 memcpy(pd, &val, b_count);
1da177e4
LT
10209 eeprom->len += b_count;
10210 }
10211 return 0;
10212}
10213
6aa20a22 10214static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10215
10216static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10217{
10218 struct tg3 *tp = netdev_priv(dev);
10219 int ret;
b9fc7dc5 10220 u32 offset, len, b_offset, odd_len;
1da177e4 10221 u8 *buf;
a9dc529d 10222 __be32 start, end;
1da177e4 10223
80096068 10224 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10225 return -EAGAIN;
10226
63c3a66f 10227 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10228 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10229 return -EINVAL;
10230
10231 offset = eeprom->offset;
10232 len = eeprom->len;
10233
10234 if ((b_offset = (offset & 3))) {
10235 /* adjustments to start on required 4 byte boundary */
a9dc529d 10236 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10237 if (ret)
10238 return ret;
1da177e4
LT
10239 len += b_offset;
10240 offset &= ~3;
1c8594b4
MC
10241 if (len < 4)
10242 len = 4;
1da177e4
LT
10243 }
10244
10245 odd_len = 0;
1c8594b4 10246 if (len & 3) {
1da177e4
LT
10247 /* adjustments to end on required 4 byte boundary */
10248 odd_len = 1;
10249 len = (len + 3) & ~3;
a9dc529d 10250 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10251 if (ret)
10252 return ret;
1da177e4
LT
10253 }
10254
10255 buf = data;
10256 if (b_offset || odd_len) {
10257 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10258 if (!buf)
1da177e4
LT
10259 return -ENOMEM;
10260 if (b_offset)
10261 memcpy(buf, &start, 4);
10262 if (odd_len)
10263 memcpy(buf+len-4, &end, 4);
10264 memcpy(buf + b_offset, data, eeprom->len);
10265 }
10266
10267 ret = tg3_nvram_write_block(tp, offset, len, buf);
10268
10269 if (buf != data)
10270 kfree(buf);
10271
10272 return ret;
10273}
10274
10275static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10276{
b02fd9e3
MC
10277 struct tg3 *tp = netdev_priv(dev);
10278
63c3a66f 10279 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10280 struct phy_device *phydev;
f07e9af3 10281 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10282 return -EAGAIN;
3f0e3ad7
MC
10283 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10284 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10285 }
6aa20a22 10286
1da177e4
LT
10287 cmd->supported = (SUPPORTED_Autoneg);
10288
f07e9af3 10289 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10290 cmd->supported |= (SUPPORTED_1000baseT_Half |
10291 SUPPORTED_1000baseT_Full);
10292
f07e9af3 10293 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10294 cmd->supported |= (SUPPORTED_100baseT_Half |
10295 SUPPORTED_100baseT_Full |
10296 SUPPORTED_10baseT_Half |
10297 SUPPORTED_10baseT_Full |
3bebab59 10298 SUPPORTED_TP);
ef348144
KK
10299 cmd->port = PORT_TP;
10300 } else {
1da177e4 10301 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10302 cmd->port = PORT_FIBRE;
10303 }
6aa20a22 10304
1da177e4 10305 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10306 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10307 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10308 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10309 cmd->advertising |= ADVERTISED_Pause;
10310 } else {
10311 cmd->advertising |= ADVERTISED_Pause |
10312 ADVERTISED_Asym_Pause;
10313 }
10314 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10315 cmd->advertising |= ADVERTISED_Asym_Pause;
10316 }
10317 }
859edb26 10318 if (netif_running(dev) && netif_carrier_ok(dev)) {
70739497 10319 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10320 cmd->duplex = tp->link_config.active_duplex;
859edb26 10321 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
10322 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10323 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10324 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10325 else
10326 cmd->eth_tp_mdix = ETH_TP_MDI;
10327 }
64c22182 10328 } else {
70739497 10329 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10330 cmd->duplex = DUPLEX_INVALID;
e348c5e7 10331 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10332 }
882e9793 10333 cmd->phy_address = tp->phy_addr;
7e5856bd 10334 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10335 cmd->autoneg = tp->link_config.autoneg;
10336 cmd->maxtxpkt = 0;
10337 cmd->maxrxpkt = 0;
10338 return 0;
10339}
6aa20a22 10340
1da177e4
LT
10341static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10342{
10343 struct tg3 *tp = netdev_priv(dev);
25db0338 10344 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10345
63c3a66f 10346 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10347 struct phy_device *phydev;
f07e9af3 10348 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10349 return -EAGAIN;
3f0e3ad7
MC
10350 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10351 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10352 }
10353
7e5856bd
MC
10354 if (cmd->autoneg != AUTONEG_ENABLE &&
10355 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10356 return -EINVAL;
7e5856bd
MC
10357
10358 if (cmd->autoneg == AUTONEG_DISABLE &&
10359 cmd->duplex != DUPLEX_FULL &&
10360 cmd->duplex != DUPLEX_HALF)
37ff238d 10361 return -EINVAL;
1da177e4 10362
7e5856bd
MC
10363 if (cmd->autoneg == AUTONEG_ENABLE) {
10364 u32 mask = ADVERTISED_Autoneg |
10365 ADVERTISED_Pause |
10366 ADVERTISED_Asym_Pause;
10367
f07e9af3 10368 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10369 mask |= ADVERTISED_1000baseT_Half |
10370 ADVERTISED_1000baseT_Full;
10371
f07e9af3 10372 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10373 mask |= ADVERTISED_100baseT_Half |
10374 ADVERTISED_100baseT_Full |
10375 ADVERTISED_10baseT_Half |
10376 ADVERTISED_10baseT_Full |
10377 ADVERTISED_TP;
10378 else
10379 mask |= ADVERTISED_FIBRE;
10380
10381 if (cmd->advertising & ~mask)
10382 return -EINVAL;
10383
10384 mask &= (ADVERTISED_1000baseT_Half |
10385 ADVERTISED_1000baseT_Full |
10386 ADVERTISED_100baseT_Half |
10387 ADVERTISED_100baseT_Full |
10388 ADVERTISED_10baseT_Half |
10389 ADVERTISED_10baseT_Full);
10390
10391 cmd->advertising &= mask;
10392 } else {
f07e9af3 10393 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10394 if (speed != SPEED_1000)
7e5856bd
MC
10395 return -EINVAL;
10396
10397 if (cmd->duplex != DUPLEX_FULL)
10398 return -EINVAL;
10399 } else {
25db0338
DD
10400 if (speed != SPEED_100 &&
10401 speed != SPEED_10)
7e5856bd
MC
10402 return -EINVAL;
10403 }
10404 }
10405
f47c11ee 10406 tg3_full_lock(tp, 0);
1da177e4
LT
10407
10408 tp->link_config.autoneg = cmd->autoneg;
10409 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10410 tp->link_config.advertising = (cmd->advertising |
10411 ADVERTISED_Autoneg);
1da177e4
LT
10412 tp->link_config.speed = SPEED_INVALID;
10413 tp->link_config.duplex = DUPLEX_INVALID;
10414 } else {
10415 tp->link_config.advertising = 0;
25db0338 10416 tp->link_config.speed = speed;
1da177e4 10417 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10418 }
6aa20a22 10419
24fcad6b
MC
10420 tp->link_config.orig_speed = tp->link_config.speed;
10421 tp->link_config.orig_duplex = tp->link_config.duplex;
10422 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10423
1da177e4
LT
10424 if (netif_running(dev))
10425 tg3_setup_phy(tp, 1);
10426
f47c11ee 10427 tg3_full_unlock(tp);
6aa20a22 10428
1da177e4
LT
10429 return 0;
10430}
6aa20a22 10431
1da177e4
LT
10432static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10433{
10434 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10435
68aad78c
RJ
10436 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10437 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10438 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10439 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10440}
6aa20a22 10441
1da177e4
LT
10442static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10443{
10444 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10445
63c3a66f 10446 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10447 wol->supported = WAKE_MAGIC;
10448 else
10449 wol->supported = 0;
1da177e4 10450 wol->wolopts = 0;
63c3a66f 10451 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10452 wol->wolopts = WAKE_MAGIC;
10453 memset(&wol->sopass, 0, sizeof(wol->sopass));
10454}
6aa20a22 10455
1da177e4
LT
10456static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10457{
10458 struct tg3 *tp = netdev_priv(dev);
12dac075 10459 struct device *dp = &tp->pdev->dev;
6aa20a22 10460
1da177e4
LT
10461 if (wol->wolopts & ~WAKE_MAGIC)
10462 return -EINVAL;
10463 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10464 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10465 return -EINVAL;
6aa20a22 10466
f2dc0d18
RW
10467 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10468
f47c11ee 10469 spin_lock_bh(&tp->lock);
f2dc0d18 10470 if (device_may_wakeup(dp))
63c3a66f 10471 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10472 else
63c3a66f 10473 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10474 spin_unlock_bh(&tp->lock);
6aa20a22 10475
1da177e4
LT
10476 return 0;
10477}
6aa20a22 10478
1da177e4
LT
10479static u32 tg3_get_msglevel(struct net_device *dev)
10480{
10481 struct tg3 *tp = netdev_priv(dev);
10482 return tp->msg_enable;
10483}
6aa20a22 10484
1da177e4
LT
10485static void tg3_set_msglevel(struct net_device *dev, u32 value)
10486{
10487 struct tg3 *tp = netdev_priv(dev);
10488 tp->msg_enable = value;
10489}
6aa20a22 10490
1da177e4
LT
10491static int tg3_nway_reset(struct net_device *dev)
10492{
10493 struct tg3 *tp = netdev_priv(dev);
1da177e4 10494 int r;
6aa20a22 10495
1da177e4
LT
10496 if (!netif_running(dev))
10497 return -EAGAIN;
10498
f07e9af3 10499 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10500 return -EINVAL;
10501
63c3a66f 10502 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10503 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10504 return -EAGAIN;
3f0e3ad7 10505 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10506 } else {
10507 u32 bmcr;
10508
10509 spin_lock_bh(&tp->lock);
10510 r = -EINVAL;
10511 tg3_readphy(tp, MII_BMCR, &bmcr);
10512 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10513 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10514 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10515 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10516 BMCR_ANENABLE);
10517 r = 0;
10518 }
10519 spin_unlock_bh(&tp->lock);
1da177e4 10520 }
6aa20a22 10521
1da177e4
LT
10522 return r;
10523}
6aa20a22 10524
1da177e4
LT
10525static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10526{
10527 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10528
2c49a44d 10529 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10530 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10531 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10532 else
10533 ering->rx_jumbo_max_pending = 0;
10534
10535 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10536
10537 ering->rx_pending = tp->rx_pending;
63c3a66f 10538 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10539 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10540 else
10541 ering->rx_jumbo_pending = 0;
10542
f3f3f27e 10543 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10544}
6aa20a22 10545
1da177e4
LT
10546static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10547{
10548 struct tg3 *tp = netdev_priv(dev);
646c9edd 10549 int i, irq_sync = 0, err = 0;
6aa20a22 10550
2c49a44d
MC
10551 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10552 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10553 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10554 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10555 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10556 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10557 return -EINVAL;
6aa20a22 10558
bbe832c0 10559 if (netif_running(dev)) {
b02fd9e3 10560 tg3_phy_stop(tp);
1da177e4 10561 tg3_netif_stop(tp);
bbe832c0
MC
10562 irq_sync = 1;
10563 }
1da177e4 10564
bbe832c0 10565 tg3_full_lock(tp, irq_sync);
6aa20a22 10566
1da177e4
LT
10567 tp->rx_pending = ering->rx_pending;
10568
63c3a66f 10569 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10570 tp->rx_pending > 63)
10571 tp->rx_pending = 63;
10572 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10573
6fd45cb8 10574 for (i = 0; i < tp->irq_max; i++)
646c9edd 10575 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10576
10577 if (netif_running(dev)) {
944d980e 10578 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10579 err = tg3_restart_hw(tp, 1);
10580 if (!err)
10581 tg3_netif_start(tp);
1da177e4
LT
10582 }
10583
f47c11ee 10584 tg3_full_unlock(tp);
6aa20a22 10585
b02fd9e3
MC
10586 if (irq_sync && !err)
10587 tg3_phy_start(tp);
10588
b9ec6c1b 10589 return err;
1da177e4 10590}
6aa20a22 10591
1da177e4
LT
10592static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10593{
10594 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10595
63c3a66f 10596 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10597
4a2db503 10598 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
10599 epause->rx_pause = 1;
10600 else
10601 epause->rx_pause = 0;
10602
4a2db503 10603 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
10604 epause->tx_pause = 1;
10605 else
10606 epause->tx_pause = 0;
1da177e4 10607}
6aa20a22 10608
1da177e4
LT
10609static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10610{
10611 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10612 int err = 0;
6aa20a22 10613
63c3a66f 10614 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10615 u32 newadv;
10616 struct phy_device *phydev;
1da177e4 10617
2712168f 10618 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10619
2712168f
MC
10620 if (!(phydev->supported & SUPPORTED_Pause) ||
10621 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10622 (epause->rx_pause != epause->tx_pause)))
2712168f 10623 return -EINVAL;
1da177e4 10624
2712168f
MC
10625 tp->link_config.flowctrl = 0;
10626 if (epause->rx_pause) {
10627 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10628
10629 if (epause->tx_pause) {
10630 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10631 newadv = ADVERTISED_Pause;
b02fd9e3 10632 } else
2712168f
MC
10633 newadv = ADVERTISED_Pause |
10634 ADVERTISED_Asym_Pause;
10635 } else if (epause->tx_pause) {
10636 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10637 newadv = ADVERTISED_Asym_Pause;
10638 } else
10639 newadv = 0;
10640
10641 if (epause->autoneg)
63c3a66f 10642 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10643 else
63c3a66f 10644 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10645
f07e9af3 10646 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10647 u32 oldadv = phydev->advertising &
10648 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10649 if (oldadv != newadv) {
10650 phydev->advertising &=
10651 ~(ADVERTISED_Pause |
10652 ADVERTISED_Asym_Pause);
10653 phydev->advertising |= newadv;
10654 if (phydev->autoneg) {
10655 /*
10656 * Always renegotiate the link to
10657 * inform our link partner of our
10658 * flow control settings, even if the
10659 * flow control is forced. Let
10660 * tg3_adjust_link() do the final
10661 * flow control setup.
10662 */
10663 return phy_start_aneg(phydev);
b02fd9e3 10664 }
b02fd9e3 10665 }
b02fd9e3 10666
2712168f 10667 if (!epause->autoneg)
b02fd9e3 10668 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10669 } else {
10670 tp->link_config.orig_advertising &=
10671 ~(ADVERTISED_Pause |
10672 ADVERTISED_Asym_Pause);
10673 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10674 }
10675 } else {
10676 int irq_sync = 0;
10677
10678 if (netif_running(dev)) {
10679 tg3_netif_stop(tp);
10680 irq_sync = 1;
10681 }
10682
10683 tg3_full_lock(tp, irq_sync);
10684
10685 if (epause->autoneg)
63c3a66f 10686 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10687 else
63c3a66f 10688 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10689 if (epause->rx_pause)
e18ce346 10690 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10691 else
e18ce346 10692 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10693 if (epause->tx_pause)
e18ce346 10694 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10695 else
e18ce346 10696 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10697
10698 if (netif_running(dev)) {
10699 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10700 err = tg3_restart_hw(tp, 1);
10701 if (!err)
10702 tg3_netif_start(tp);
10703 }
10704
10705 tg3_full_unlock(tp);
10706 }
6aa20a22 10707
b9ec6c1b 10708 return err;
1da177e4 10709}
6aa20a22 10710
de6f31eb 10711static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10712{
b9f2c044
JG
10713 switch (sset) {
10714 case ETH_SS_TEST:
10715 return TG3_NUM_TEST;
10716 case ETH_SS_STATS:
10717 return TG3_NUM_STATS;
10718 default:
10719 return -EOPNOTSUPP;
10720 }
4cafd3f5
MC
10721}
10722
de6f31eb 10723static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10724{
10725 switch (stringset) {
10726 case ETH_SS_STATS:
10727 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10728 break;
4cafd3f5
MC
10729 case ETH_SS_TEST:
10730 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10731 break;
1da177e4
LT
10732 default:
10733 WARN_ON(1); /* we need a WARN() */
10734 break;
10735 }
10736}
10737
81b8709c 10738static int tg3_set_phys_id(struct net_device *dev,
10739 enum ethtool_phys_id_state state)
4009a93d
MC
10740{
10741 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10742
10743 if (!netif_running(tp->dev))
10744 return -EAGAIN;
10745
81b8709c 10746 switch (state) {
10747 case ETHTOOL_ID_ACTIVE:
fce55922 10748 return 1; /* cycle on/off once per second */
4009a93d 10749
81b8709c 10750 case ETHTOOL_ID_ON:
10751 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10752 LED_CTRL_1000MBPS_ON |
10753 LED_CTRL_100MBPS_ON |
10754 LED_CTRL_10MBPS_ON |
10755 LED_CTRL_TRAFFIC_OVERRIDE |
10756 LED_CTRL_TRAFFIC_BLINK |
10757 LED_CTRL_TRAFFIC_LED);
10758 break;
6aa20a22 10759
81b8709c 10760 case ETHTOOL_ID_OFF:
10761 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10762 LED_CTRL_TRAFFIC_OVERRIDE);
10763 break;
4009a93d 10764
81b8709c 10765 case ETHTOOL_ID_INACTIVE:
10766 tw32(MAC_LED_CTRL, tp->led_ctrl);
10767 break;
4009a93d 10768 }
81b8709c 10769
4009a93d
MC
10770 return 0;
10771}
10772
de6f31eb 10773static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10774 struct ethtool_stats *estats, u64 *tmp_stats)
10775{
10776 struct tg3 *tp = netdev_priv(dev);
0e6c9da3
MC
10777
10778 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
1da177e4
LT
10779}
10780
535a490e 10781static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
10782{
10783 int i;
10784 __be32 *buf;
10785 u32 offset = 0, len = 0;
10786 u32 magic, val;
10787
63c3a66f 10788 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10789 return NULL;
10790
10791 if (magic == TG3_EEPROM_MAGIC) {
10792 for (offset = TG3_NVM_DIR_START;
10793 offset < TG3_NVM_DIR_END;
10794 offset += TG3_NVM_DIRENT_SIZE) {
10795 if (tg3_nvram_read(tp, offset, &val))
10796 return NULL;
10797
10798 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10799 TG3_NVM_DIRTYPE_EXTVPD)
10800 break;
10801 }
10802
10803 if (offset != TG3_NVM_DIR_END) {
10804 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10805 if (tg3_nvram_read(tp, offset + 4, &offset))
10806 return NULL;
10807
10808 offset = tg3_nvram_logical_addr(tp, offset);
10809 }
10810 }
10811
10812 if (!offset || !len) {
10813 offset = TG3_NVM_VPD_OFF;
10814 len = TG3_NVM_VPD_LEN;
10815 }
10816
10817 buf = kmalloc(len, GFP_KERNEL);
10818 if (buf == NULL)
10819 return NULL;
10820
10821 if (magic == TG3_EEPROM_MAGIC) {
10822 for (i = 0; i < len; i += 4) {
10823 /* The data is in little-endian format in NVRAM.
10824 * Use the big-endian read routines to preserve
10825 * the byte order as it exists in NVRAM.
10826 */
10827 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10828 goto error;
10829 }
10830 } else {
10831 u8 *ptr;
10832 ssize_t cnt;
10833 unsigned int pos = 0;
10834
10835 ptr = (u8 *)&buf[0];
10836 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10837 cnt = pci_read_vpd(tp->pdev, pos,
10838 len - pos, ptr);
10839 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10840 cnt = 0;
10841 else if (cnt < 0)
10842 goto error;
10843 }
10844 if (pos != len)
10845 goto error;
10846 }
10847
535a490e
MC
10848 *vpdlen = len;
10849
c3e94500
MC
10850 return buf;
10851
10852error:
10853 kfree(buf);
10854 return NULL;
10855}
10856
566f86ad 10857#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10858#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10859#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10860#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10861#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10862#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 10863#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
10864#define NVRAM_SELFBOOT_HW_SIZE 0x20
10865#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10866
10867static int tg3_test_nvram(struct tg3 *tp)
10868{
535a490e 10869 u32 csum, magic, len;
a9dc529d 10870 __be32 *buf;
ab0049b4 10871 int i, j, k, err = 0, size;
566f86ad 10872
63c3a66f 10873 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10874 return 0;
10875
e4f34110 10876 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10877 return -EIO;
10878
1b27777a
MC
10879 if (magic == TG3_EEPROM_MAGIC)
10880 size = NVRAM_TEST_SIZE;
b16250e3 10881 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10882 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10883 TG3_EEPROM_SB_FORMAT_1) {
10884 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10885 case TG3_EEPROM_SB_REVISION_0:
10886 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10887 break;
10888 case TG3_EEPROM_SB_REVISION_2:
10889 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10890 break;
10891 case TG3_EEPROM_SB_REVISION_3:
10892 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10893 break;
727a6d9f
MC
10894 case TG3_EEPROM_SB_REVISION_4:
10895 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10896 break;
10897 case TG3_EEPROM_SB_REVISION_5:
10898 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10899 break;
10900 case TG3_EEPROM_SB_REVISION_6:
10901 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10902 break;
a5767dec 10903 default:
727a6d9f 10904 return -EIO;
a5767dec
MC
10905 }
10906 } else
1b27777a 10907 return 0;
b16250e3
MC
10908 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10909 size = NVRAM_SELFBOOT_HW_SIZE;
10910 else
1b27777a
MC
10911 return -EIO;
10912
10913 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10914 if (buf == NULL)
10915 return -ENOMEM;
10916
1b27777a
MC
10917 err = -EIO;
10918 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10919 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10920 if (err)
566f86ad 10921 break;
566f86ad 10922 }
1b27777a 10923 if (i < size)
566f86ad
MC
10924 goto out;
10925
1b27777a 10926 /* Selfboot format */
a9dc529d 10927 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10928 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10929 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10930 u8 *buf8 = (u8 *) buf, csum8 = 0;
10931
b9fc7dc5 10932 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10933 TG3_EEPROM_SB_REVISION_2) {
10934 /* For rev 2, the csum doesn't include the MBA. */
10935 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10936 csum8 += buf8[i];
10937 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10938 csum8 += buf8[i];
10939 } else {
10940 for (i = 0; i < size; i++)
10941 csum8 += buf8[i];
10942 }
1b27777a 10943
ad96b485
AB
10944 if (csum8 == 0) {
10945 err = 0;
10946 goto out;
10947 }
10948
10949 err = -EIO;
10950 goto out;
1b27777a 10951 }
566f86ad 10952
b9fc7dc5 10953 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10954 TG3_EEPROM_MAGIC_HW) {
10955 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10956 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10957 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10958
10959 /* Separate the parity bits and the data bytes. */
10960 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10961 if ((i == 0) || (i == 8)) {
10962 int l;
10963 u8 msk;
10964
10965 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10966 parity[k++] = buf8[i] & msk;
10967 i++;
859a5887 10968 } else if (i == 16) {
b16250e3
MC
10969 int l;
10970 u8 msk;
10971
10972 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10973 parity[k++] = buf8[i] & msk;
10974 i++;
10975
10976 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10977 parity[k++] = buf8[i] & msk;
10978 i++;
10979 }
10980 data[j++] = buf8[i];
10981 }
10982
10983 err = -EIO;
10984 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10985 u8 hw8 = hweight8(data[i]);
10986
10987 if ((hw8 & 0x1) && parity[i])
10988 goto out;
10989 else if (!(hw8 & 0x1) && !parity[i])
10990 goto out;
10991 }
10992 err = 0;
10993 goto out;
10994 }
10995
01c3a392
MC
10996 err = -EIO;
10997
566f86ad
MC
10998 /* Bootstrap checksum at offset 0x10 */
10999 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 11000 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
11001 goto out;
11002
11003 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
11004 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 11005 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 11006 goto out;
566f86ad 11007
c3e94500
MC
11008 kfree(buf);
11009
535a490e 11010 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
11011 if (!buf)
11012 return -ENOMEM;
d4894f3e 11013
535a490e 11014 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11015 if (i > 0) {
11016 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11017 if (j < 0)
11018 goto out;
11019
535a490e 11020 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11021 goto out;
11022
11023 i += PCI_VPD_LRDT_TAG_SIZE;
11024 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11025 PCI_VPD_RO_KEYWORD_CHKSUM);
11026 if (j > 0) {
11027 u8 csum8 = 0;
11028
11029 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11030
11031 for (i = 0; i <= j; i++)
11032 csum8 += ((u8 *)buf)[i];
11033
11034 if (csum8)
11035 goto out;
11036 }
11037 }
11038
566f86ad
MC
11039 err = 0;
11040
11041out:
11042 kfree(buf);
11043 return err;
11044}
11045
ca43007a
MC
11046#define TG3_SERDES_TIMEOUT_SEC 2
11047#define TG3_COPPER_TIMEOUT_SEC 6
11048
11049static int tg3_test_link(struct tg3 *tp)
11050{
11051 int i, max;
11052
11053 if (!netif_running(tp->dev))
11054 return -ENODEV;
11055
f07e9af3 11056 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11057 max = TG3_SERDES_TIMEOUT_SEC;
11058 else
11059 max = TG3_COPPER_TIMEOUT_SEC;
11060
11061 for (i = 0; i < max; i++) {
11062 if (netif_carrier_ok(tp->dev))
11063 return 0;
11064
11065 if (msleep_interruptible(1000))
11066 break;
11067 }
11068
11069 return -EIO;
11070}
11071
a71116d1 11072/* Only test the commonly used registers */
30ca3e37 11073static int tg3_test_registers(struct tg3 *tp)
a71116d1 11074{
b16250e3 11075 int i, is_5705, is_5750;
a71116d1
MC
11076 u32 offset, read_mask, write_mask, val, save_val, read_val;
11077 static struct {
11078 u16 offset;
11079 u16 flags;
11080#define TG3_FL_5705 0x1
11081#define TG3_FL_NOT_5705 0x2
11082#define TG3_FL_NOT_5788 0x4
b16250e3 11083#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11084 u32 read_mask;
11085 u32 write_mask;
11086 } reg_tbl[] = {
11087 /* MAC Control Registers */
11088 { MAC_MODE, TG3_FL_NOT_5705,
11089 0x00000000, 0x00ef6f8c },
11090 { MAC_MODE, TG3_FL_5705,
11091 0x00000000, 0x01ef6b8c },
11092 { MAC_STATUS, TG3_FL_NOT_5705,
11093 0x03800107, 0x00000000 },
11094 { MAC_STATUS, TG3_FL_5705,
11095 0x03800100, 0x00000000 },
11096 { MAC_ADDR_0_HIGH, 0x0000,
11097 0x00000000, 0x0000ffff },
11098 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11099 0x00000000, 0xffffffff },
a71116d1
MC
11100 { MAC_RX_MTU_SIZE, 0x0000,
11101 0x00000000, 0x0000ffff },
11102 { MAC_TX_MODE, 0x0000,
11103 0x00000000, 0x00000070 },
11104 { MAC_TX_LENGTHS, 0x0000,
11105 0x00000000, 0x00003fff },
11106 { MAC_RX_MODE, TG3_FL_NOT_5705,
11107 0x00000000, 0x000007fc },
11108 { MAC_RX_MODE, TG3_FL_5705,
11109 0x00000000, 0x000007dc },
11110 { MAC_HASH_REG_0, 0x0000,
11111 0x00000000, 0xffffffff },
11112 { MAC_HASH_REG_1, 0x0000,
11113 0x00000000, 0xffffffff },
11114 { MAC_HASH_REG_2, 0x0000,
11115 0x00000000, 0xffffffff },
11116 { MAC_HASH_REG_3, 0x0000,
11117 0x00000000, 0xffffffff },
11118
11119 /* Receive Data and Receive BD Initiator Control Registers. */
11120 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11121 0x00000000, 0xffffffff },
11122 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11123 0x00000000, 0xffffffff },
11124 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11125 0x00000000, 0x00000003 },
11126 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11127 0x00000000, 0xffffffff },
11128 { RCVDBDI_STD_BD+0, 0x0000,
11129 0x00000000, 0xffffffff },
11130 { RCVDBDI_STD_BD+4, 0x0000,
11131 0x00000000, 0xffffffff },
11132 { RCVDBDI_STD_BD+8, 0x0000,
11133 0x00000000, 0xffff0002 },
11134 { RCVDBDI_STD_BD+0xc, 0x0000,
11135 0x00000000, 0xffffffff },
6aa20a22 11136
a71116d1
MC
11137 /* Receive BD Initiator Control Registers. */
11138 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11139 0x00000000, 0xffffffff },
11140 { RCVBDI_STD_THRESH, TG3_FL_5705,
11141 0x00000000, 0x000003ff },
11142 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11143 0x00000000, 0xffffffff },
6aa20a22 11144
a71116d1
MC
11145 /* Host Coalescing Control Registers. */
11146 { HOSTCC_MODE, TG3_FL_NOT_5705,
11147 0x00000000, 0x00000004 },
11148 { HOSTCC_MODE, TG3_FL_5705,
11149 0x00000000, 0x000000f6 },
11150 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11151 0x00000000, 0xffffffff },
11152 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11153 0x00000000, 0x000003ff },
11154 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11155 0x00000000, 0xffffffff },
11156 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11157 0x00000000, 0x000003ff },
11158 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11159 0x00000000, 0xffffffff },
11160 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11161 0x00000000, 0x000000ff },
11162 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11163 0x00000000, 0xffffffff },
11164 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11165 0x00000000, 0x000000ff },
11166 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11167 0x00000000, 0xffffffff },
11168 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11169 0x00000000, 0xffffffff },
11170 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11171 0x00000000, 0xffffffff },
11172 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11173 0x00000000, 0x000000ff },
11174 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11175 0x00000000, 0xffffffff },
11176 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11177 0x00000000, 0x000000ff },
11178 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11179 0x00000000, 0xffffffff },
11180 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11181 0x00000000, 0xffffffff },
11182 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11183 0x00000000, 0xffffffff },
11184 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11185 0x00000000, 0xffffffff },
11186 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11187 0x00000000, 0xffffffff },
11188 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11189 0xffffffff, 0x00000000 },
11190 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11191 0xffffffff, 0x00000000 },
11192
11193 /* Buffer Manager Control Registers. */
b16250e3 11194 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11195 0x00000000, 0x007fff80 },
b16250e3 11196 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11197 0x00000000, 0x007fffff },
11198 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11199 0x00000000, 0x0000003f },
11200 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11201 0x00000000, 0x000001ff },
11202 { BUFMGR_MB_HIGH_WATER, 0x0000,
11203 0x00000000, 0x000001ff },
11204 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11205 0xffffffff, 0x00000000 },
11206 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11207 0xffffffff, 0x00000000 },
6aa20a22 11208
a71116d1
MC
11209 /* Mailbox Registers */
11210 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11211 0x00000000, 0x000001ff },
11212 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11213 0x00000000, 0x000001ff },
11214 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11215 0x00000000, 0x000007ff },
11216 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11217 0x00000000, 0x000001ff },
11218
11219 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11220 };
11221
b16250e3 11222 is_5705 = is_5750 = 0;
63c3a66f 11223 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11224 is_5705 = 1;
63c3a66f 11225 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11226 is_5750 = 1;
11227 }
a71116d1
MC
11228
11229 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11230 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11231 continue;
11232
11233 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11234 continue;
11235
63c3a66f 11236 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11237 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11238 continue;
11239
b16250e3
MC
11240 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11241 continue;
11242
a71116d1
MC
11243 offset = (u32) reg_tbl[i].offset;
11244 read_mask = reg_tbl[i].read_mask;
11245 write_mask = reg_tbl[i].write_mask;
11246
11247 /* Save the original register content */
11248 save_val = tr32(offset);
11249
11250 /* Determine the read-only value. */
11251 read_val = save_val & read_mask;
11252
11253 /* Write zero to the register, then make sure the read-only bits
11254 * are not changed and the read/write bits are all zeros.
11255 */
11256 tw32(offset, 0);
11257
11258 val = tr32(offset);
11259
11260 /* Test the read-only and read/write bits. */
11261 if (((val & read_mask) != read_val) || (val & write_mask))
11262 goto out;
11263
11264 /* Write ones to all the bits defined by RdMask and WrMask, then
11265 * make sure the read-only bits are not changed and the
11266 * read/write bits are all ones.
11267 */
11268 tw32(offset, read_mask | write_mask);
11269
11270 val = tr32(offset);
11271
11272 /* Test the read-only bits. */
11273 if ((val & read_mask) != read_val)
11274 goto out;
11275
11276 /* Test the read/write bits. */
11277 if ((val & write_mask) != write_mask)
11278 goto out;
11279
11280 tw32(offset, save_val);
11281 }
11282
11283 return 0;
11284
11285out:
9f88f29f 11286 if (netif_msg_hw(tp))
2445e461
MC
11287 netdev_err(tp->dev,
11288 "Register test failed at offset %x\n", offset);
a71116d1
MC
11289 tw32(offset, save_val);
11290 return -EIO;
11291}
11292
7942e1db
MC
11293static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11294{
f71e1309 11295 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11296 int i;
11297 u32 j;
11298
e9edda69 11299 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11300 for (j = 0; j < len; j += 4) {
11301 u32 val;
11302
11303 tg3_write_mem(tp, offset + j, test_pattern[i]);
11304 tg3_read_mem(tp, offset + j, &val);
11305 if (val != test_pattern[i])
11306 return -EIO;
11307 }
11308 }
11309 return 0;
11310}
11311
11312static int tg3_test_memory(struct tg3 *tp)
11313{
11314 static struct mem_entry {
11315 u32 offset;
11316 u32 len;
11317 } mem_tbl_570x[] = {
38690194 11318 { 0x00000000, 0x00b50},
7942e1db
MC
11319 { 0x00002000, 0x1c000},
11320 { 0xffffffff, 0x00000}
11321 }, mem_tbl_5705[] = {
11322 { 0x00000100, 0x0000c},
11323 { 0x00000200, 0x00008},
7942e1db
MC
11324 { 0x00004000, 0x00800},
11325 { 0x00006000, 0x01000},
11326 { 0x00008000, 0x02000},
11327 { 0x00010000, 0x0e000},
11328 { 0xffffffff, 0x00000}
79f4d13a
MC
11329 }, mem_tbl_5755[] = {
11330 { 0x00000200, 0x00008},
11331 { 0x00004000, 0x00800},
11332 { 0x00006000, 0x00800},
11333 { 0x00008000, 0x02000},
11334 { 0x00010000, 0x0c000},
11335 { 0xffffffff, 0x00000}
b16250e3
MC
11336 }, mem_tbl_5906[] = {
11337 { 0x00000200, 0x00008},
11338 { 0x00004000, 0x00400},
11339 { 0x00006000, 0x00400},
11340 { 0x00008000, 0x01000},
11341 { 0x00010000, 0x01000},
11342 { 0xffffffff, 0x00000}
8b5a6c42
MC
11343 }, mem_tbl_5717[] = {
11344 { 0x00000200, 0x00008},
11345 { 0x00010000, 0x0a000},
11346 { 0x00020000, 0x13c00},
11347 { 0xffffffff, 0x00000}
11348 }, mem_tbl_57765[] = {
11349 { 0x00000200, 0x00008},
11350 { 0x00004000, 0x00800},
11351 { 0x00006000, 0x09800},
11352 { 0x00010000, 0x0a000},
11353 { 0xffffffff, 0x00000}
7942e1db
MC
11354 };
11355 struct mem_entry *mem_tbl;
11356 int err = 0;
11357 int i;
11358
63c3a66f 11359 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
11360 mem_tbl = mem_tbl_5717;
11361 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11362 mem_tbl = mem_tbl_57765;
63c3a66f 11363 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11364 mem_tbl = mem_tbl_5755;
11365 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11366 mem_tbl = mem_tbl_5906;
63c3a66f 11367 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11368 mem_tbl = mem_tbl_5705;
11369 else
7942e1db
MC
11370 mem_tbl = mem_tbl_570x;
11371
11372 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11373 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11374 if (err)
7942e1db
MC
11375 break;
11376 }
6aa20a22 11377
7942e1db
MC
11378 return err;
11379}
11380
bb158d69
MC
11381#define TG3_TSO_MSS 500
11382
11383#define TG3_TSO_IP_HDR_LEN 20
11384#define TG3_TSO_TCP_HDR_LEN 20
11385#define TG3_TSO_TCP_OPT_LEN 12
11386
11387static const u8 tg3_tso_header[] = {
113880x08, 0x00,
113890x45, 0x00, 0x00, 0x00,
113900x00, 0x00, 0x40, 0x00,
113910x40, 0x06, 0x00, 0x00,
113920x0a, 0x00, 0x00, 0x01,
113930x0a, 0x00, 0x00, 0x02,
113940x0d, 0x00, 0xe0, 0x00,
113950x00, 0x00, 0x01, 0x00,
113960x00, 0x00, 0x02, 0x00,
113970x80, 0x10, 0x10, 0x00,
113980x14, 0x09, 0x00, 0x00,
113990x01, 0x01, 0x08, 0x0a,
114000x11, 0x11, 0x11, 0x11,
114010x11, 0x11, 0x11, 0x11,
11402};
9f40dead 11403
28a45957 11404static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11405{
5e5a7f37 11406 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11407 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11408 u32 budget;
9205fd9c
ED
11409 struct sk_buff *skb;
11410 u8 *tx_data, *rx_data;
c76949a6
MC
11411 dma_addr_t map;
11412 int num_pkts, tx_len, rx_len, i, err;
11413 struct tg3_rx_buffer_desc *desc;
898a56f8 11414 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11415 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11416
c8873405
MC
11417 tnapi = &tp->napi[0];
11418 rnapi = &tp->napi[0];
0c1d0e2b 11419 if (tp->irq_cnt > 1) {
63c3a66f 11420 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11421 rnapi = &tp->napi[1];
63c3a66f 11422 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11423 tnapi = &tp->napi[1];
0c1d0e2b 11424 }
fd2ce37f 11425 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11426
c76949a6
MC
11427 err = -EIO;
11428
4852a861 11429 tx_len = pktsz;
a20e9c62 11430 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11431 if (!skb)
11432 return -ENOMEM;
11433
c76949a6
MC
11434 tx_data = skb_put(skb, tx_len);
11435 memcpy(tx_data, tp->dev->dev_addr, 6);
11436 memset(tx_data + 6, 0x0, 8);
11437
4852a861 11438 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11439
28a45957 11440 if (tso_loopback) {
bb158d69
MC
11441 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11442
11443 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11444 TG3_TSO_TCP_OPT_LEN;
11445
11446 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11447 sizeof(tg3_tso_header));
11448 mss = TG3_TSO_MSS;
11449
11450 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11451 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11452
11453 /* Set the total length field in the IP header */
11454 iph->tot_len = htons((u16)(mss + hdr_len));
11455
11456 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11457 TXD_FLAG_CPU_POST_DMA);
11458
63c3a66f
JP
11459 if (tg3_flag(tp, HW_TSO_1) ||
11460 tg3_flag(tp, HW_TSO_2) ||
11461 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11462 struct tcphdr *th;
11463 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11464 th = (struct tcphdr *)&tx_data[val];
11465 th->check = 0;
11466 } else
11467 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11468
63c3a66f 11469 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11470 mss |= (hdr_len & 0xc) << 12;
11471 if (hdr_len & 0x10)
11472 base_flags |= 0x00000010;
11473 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11474 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11475 mss |= hdr_len << 9;
63c3a66f 11476 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11477 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11478 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11479 } else {
11480 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11481 }
11482
11483 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11484 } else {
11485 num_pkts = 1;
11486 data_off = ETH_HLEN;
11487 }
11488
11489 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11490 tx_data[i] = (u8) (i & 0xff);
11491
f4188d8a
AD
11492 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11493 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11494 dev_kfree_skb(skb);
11495 return -EIO;
11496 }
c76949a6 11497
0d681b27
MC
11498 val = tnapi->tx_prod;
11499 tnapi->tx_buffers[val].skb = skb;
11500 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11501
c76949a6 11502 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11503 rnapi->coal_now);
c76949a6
MC
11504
11505 udelay(10);
11506
898a56f8 11507 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11508
84b67b27
MC
11509 budget = tg3_tx_avail(tnapi);
11510 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11511 base_flags | TXD_FLAG_END, mss, 0)) {
11512 tnapi->tx_buffers[val].skb = NULL;
11513 dev_kfree_skb(skb);
11514 return -EIO;
11515 }
c76949a6 11516
f3f3f27e 11517 tnapi->tx_prod++;
c76949a6 11518
f3f3f27e
MC
11519 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11520 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11521
11522 udelay(10);
11523
303fc921
MC
11524 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11525 for (i = 0; i < 35; i++) {
c76949a6 11526 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11527 coal_now);
c76949a6
MC
11528
11529 udelay(10);
11530
898a56f8
MC
11531 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11532 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11533 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11534 (rx_idx == (rx_start_idx + num_pkts)))
11535 break;
11536 }
11537
ba1142e4 11538 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11539 dev_kfree_skb(skb);
11540
f3f3f27e 11541 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11542 goto out;
11543
11544 if (rx_idx != rx_start_idx + num_pkts)
11545 goto out;
11546
bb158d69
MC
11547 val = data_off;
11548 while (rx_idx != rx_start_idx) {
11549 desc = &rnapi->rx_rcb[rx_start_idx++];
11550 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11551 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11552
bb158d69
MC
11553 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11554 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11555 goto out;
c76949a6 11556
bb158d69
MC
11557 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11558 - ETH_FCS_LEN;
c76949a6 11559
28a45957 11560 if (!tso_loopback) {
bb158d69
MC
11561 if (rx_len != tx_len)
11562 goto out;
4852a861 11563
bb158d69
MC
11564 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11565 if (opaque_key != RXD_OPAQUE_RING_STD)
11566 goto out;
11567 } else {
11568 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11569 goto out;
11570 }
11571 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11572 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11573 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11574 goto out;
bb158d69 11575 }
4852a861 11576
bb158d69 11577 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11578 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11579 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11580 mapping);
11581 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11582 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11583 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11584 mapping);
11585 } else
11586 goto out;
c76949a6 11587
bb158d69
MC
11588 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11589 PCI_DMA_FROMDEVICE);
c76949a6 11590
9205fd9c 11591 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11592 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11593 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11594 goto out;
11595 }
c76949a6 11596 }
bb158d69 11597
c76949a6 11598 err = 0;
6aa20a22 11599
9205fd9c 11600 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11601out:
11602 return err;
11603}
11604
00c266b7
MC
11605#define TG3_STD_LOOPBACK_FAILED 1
11606#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11607#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11608#define TG3_LOOPBACK_FAILED \
11609 (TG3_STD_LOOPBACK_FAILED | \
11610 TG3_JMB_LOOPBACK_FAILED | \
11611 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11612
941ec90f 11613static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11614{
28a45957 11615 int err = -EIO;
2215e24c 11616 u32 eee_cap;
9f40dead 11617
ab789046
MC
11618 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11619 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11620
28a45957
MC
11621 if (!netif_running(tp->dev)) {
11622 data[0] = TG3_LOOPBACK_FAILED;
11623 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11624 if (do_extlpbk)
11625 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11626 goto done;
11627 }
11628
b9ec6c1b 11629 err = tg3_reset_hw(tp, 1);
ab789046 11630 if (err) {
28a45957
MC
11631 data[0] = TG3_LOOPBACK_FAILED;
11632 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11633 if (do_extlpbk)
11634 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11635 goto done;
11636 }
9f40dead 11637
63c3a66f 11638 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11639 int i;
11640
11641 /* Reroute all rx packets to the 1st queue */
11642 for (i = MAC_RSS_INDIR_TBL_0;
11643 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11644 tw32(i, 0x0);
11645 }
11646
6e01b20b
MC
11647 /* HW errata - mac loopback fails in some cases on 5780.
11648 * Normal traffic and PHY loopback are not affected by
11649 * errata. Also, the MAC loopback test is deprecated for
11650 * all newer ASIC revisions.
11651 */
11652 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11653 !tg3_flag(tp, CPMU_PRESENT)) {
11654 tg3_mac_loopback(tp, true);
9936bcf6 11655
28a45957
MC
11656 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11657 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11658
11659 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11660 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11661 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11662
11663 tg3_mac_loopback(tp, false);
11664 }
4852a861 11665
f07e9af3 11666 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11667 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11668 int i;
11669
941ec90f 11670 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11671
11672 /* Wait for link */
11673 for (i = 0; i < 100; i++) {
11674 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11675 break;
11676 mdelay(1);
11677 }
11678
28a45957
MC
11679 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11680 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11681 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11682 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11683 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11684 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11685 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11686 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11687
941ec90f
MC
11688 if (do_extlpbk) {
11689 tg3_phy_lpbk_set(tp, 0, true);
11690
11691 /* All link indications report up, but the hardware
11692 * isn't really ready for about 20 msec. Double it
11693 * to be sure.
11694 */
11695 mdelay(40);
11696
11697 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11698 data[2] |= TG3_STD_LOOPBACK_FAILED;
11699 if (tg3_flag(tp, TSO_CAPABLE) &&
11700 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11701 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11702 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11703 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11704 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11705 }
11706
5e5a7f37
MC
11707 /* Re-enable gphy autopowerdown. */
11708 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11709 tg3_phy_toggle_apd(tp, true);
11710 }
6833c043 11711
941ec90f 11712 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11713
ab789046
MC
11714done:
11715 tp->phy_flags |= eee_cap;
11716
9f40dead
MC
11717 return err;
11718}
11719
4cafd3f5
MC
11720static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11721 u64 *data)
11722{
566f86ad 11723 struct tg3 *tp = netdev_priv(dev);
941ec90f 11724 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11725
bed9829f
MC
11726 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11727 tg3_power_up(tp)) {
11728 etest->flags |= ETH_TEST_FL_FAILED;
11729 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11730 return;
11731 }
bc1c7567 11732
566f86ad
MC
11733 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11734
11735 if (tg3_test_nvram(tp) != 0) {
11736 etest->flags |= ETH_TEST_FL_FAILED;
11737 data[0] = 1;
11738 }
941ec90f 11739 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11740 etest->flags |= ETH_TEST_FL_FAILED;
11741 data[1] = 1;
11742 }
a71116d1 11743 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11744 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11745
11746 if (netif_running(dev)) {
b02fd9e3 11747 tg3_phy_stop(tp);
a71116d1 11748 tg3_netif_stop(tp);
bbe832c0
MC
11749 irq_sync = 1;
11750 }
a71116d1 11751
bbe832c0 11752 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11753
11754 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11755 err = tg3_nvram_lock(tp);
a71116d1 11756 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11757 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11758 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11759 if (!err)
11760 tg3_nvram_unlock(tp);
a71116d1 11761
f07e9af3 11762 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11763 tg3_phy_reset(tp);
11764
a71116d1
MC
11765 if (tg3_test_registers(tp) != 0) {
11766 etest->flags |= ETH_TEST_FL_FAILED;
11767 data[2] = 1;
11768 }
28a45957 11769
7942e1db
MC
11770 if (tg3_test_memory(tp) != 0) {
11771 etest->flags |= ETH_TEST_FL_FAILED;
11772 data[3] = 1;
11773 }
28a45957 11774
941ec90f
MC
11775 if (doextlpbk)
11776 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11777
11778 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 11779 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11780
f47c11ee
DM
11781 tg3_full_unlock(tp);
11782
d4bc3927
MC
11783 if (tg3_test_interrupt(tp) != 0) {
11784 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 11785 data[7] = 1;
d4bc3927 11786 }
f47c11ee
DM
11787
11788 tg3_full_lock(tp, 0);
d4bc3927 11789
a71116d1
MC
11790 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11791 if (netif_running(dev)) {
63c3a66f 11792 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11793 err2 = tg3_restart_hw(tp, 1);
11794 if (!err2)
b9ec6c1b 11795 tg3_netif_start(tp);
a71116d1 11796 }
f47c11ee
DM
11797
11798 tg3_full_unlock(tp);
b02fd9e3
MC
11799
11800 if (irq_sync && !err2)
11801 tg3_phy_start(tp);
a71116d1 11802 }
80096068 11803 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11804 tg3_power_down(tp);
bc1c7567 11805
4cafd3f5
MC
11806}
11807
1da177e4
LT
11808static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11809{
11810 struct mii_ioctl_data *data = if_mii(ifr);
11811 struct tg3 *tp = netdev_priv(dev);
11812 int err;
11813
63c3a66f 11814 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11815 struct phy_device *phydev;
f07e9af3 11816 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11817 return -EAGAIN;
3f0e3ad7 11818 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11819 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11820 }
11821
33f401ae 11822 switch (cmd) {
1da177e4 11823 case SIOCGMIIPHY:
882e9793 11824 data->phy_id = tp->phy_addr;
1da177e4
LT
11825
11826 /* fallthru */
11827 case SIOCGMIIREG: {
11828 u32 mii_regval;
11829
f07e9af3 11830 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11831 break; /* We have no PHY */
11832
34eea5ac 11833 if (!netif_running(dev))
bc1c7567
MC
11834 return -EAGAIN;
11835
f47c11ee 11836 spin_lock_bh(&tp->lock);
1da177e4 11837 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11838 spin_unlock_bh(&tp->lock);
1da177e4
LT
11839
11840 data->val_out = mii_regval;
11841
11842 return err;
11843 }
11844
11845 case SIOCSMIIREG:
f07e9af3 11846 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11847 break; /* We have no PHY */
11848
34eea5ac 11849 if (!netif_running(dev))
bc1c7567
MC
11850 return -EAGAIN;
11851
f47c11ee 11852 spin_lock_bh(&tp->lock);
1da177e4 11853 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11854 spin_unlock_bh(&tp->lock);
1da177e4
LT
11855
11856 return err;
11857
11858 default:
11859 /* do nothing */
11860 break;
11861 }
11862 return -EOPNOTSUPP;
11863}
11864
15f9850d
DM
11865static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11866{
11867 struct tg3 *tp = netdev_priv(dev);
11868
11869 memcpy(ec, &tp->coal, sizeof(*ec));
11870 return 0;
11871}
11872
d244c892
MC
11873static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11874{
11875 struct tg3 *tp = netdev_priv(dev);
11876 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11877 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11878
63c3a66f 11879 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11880 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11881 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11882 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11883 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11884 }
11885
11886 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11887 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11888 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11889 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11890 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11891 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11892 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11893 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11894 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11895 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11896 return -EINVAL;
11897
11898 /* No rx interrupts will be generated if both are zero */
11899 if ((ec->rx_coalesce_usecs == 0) &&
11900 (ec->rx_max_coalesced_frames == 0))
11901 return -EINVAL;
11902
11903 /* No tx interrupts will be generated if both are zero */
11904 if ((ec->tx_coalesce_usecs == 0) &&
11905 (ec->tx_max_coalesced_frames == 0))
11906 return -EINVAL;
11907
11908 /* Only copy relevant parameters, ignore all others. */
11909 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11910 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11911 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11912 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11913 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11914 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11915 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11916 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11917 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11918
11919 if (netif_running(dev)) {
11920 tg3_full_lock(tp, 0);
11921 __tg3_set_coalesce(tp, &tp->coal);
11922 tg3_full_unlock(tp);
11923 }
11924 return 0;
11925}
11926
7282d491 11927static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11928 .get_settings = tg3_get_settings,
11929 .set_settings = tg3_set_settings,
11930 .get_drvinfo = tg3_get_drvinfo,
11931 .get_regs_len = tg3_get_regs_len,
11932 .get_regs = tg3_get_regs,
11933 .get_wol = tg3_get_wol,
11934 .set_wol = tg3_set_wol,
11935 .get_msglevel = tg3_get_msglevel,
11936 .set_msglevel = tg3_set_msglevel,
11937 .nway_reset = tg3_nway_reset,
11938 .get_link = ethtool_op_get_link,
11939 .get_eeprom_len = tg3_get_eeprom_len,
11940 .get_eeprom = tg3_get_eeprom,
11941 .set_eeprom = tg3_set_eeprom,
11942 .get_ringparam = tg3_get_ringparam,
11943 .set_ringparam = tg3_set_ringparam,
11944 .get_pauseparam = tg3_get_pauseparam,
11945 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11946 .self_test = tg3_self_test,
1da177e4 11947 .get_strings = tg3_get_strings,
81b8709c 11948 .set_phys_id = tg3_set_phys_id,
1da177e4 11949 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11950 .get_coalesce = tg3_get_coalesce,
d244c892 11951 .set_coalesce = tg3_set_coalesce,
b9f2c044 11952 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11953};
11954
11955static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11956{
1b27777a 11957 u32 cursize, val, magic;
1da177e4
LT
11958
11959 tp->nvram_size = EEPROM_CHIP_SIZE;
11960
e4f34110 11961 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11962 return;
11963
b16250e3
MC
11964 if ((magic != TG3_EEPROM_MAGIC) &&
11965 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11966 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11967 return;
11968
11969 /*
11970 * Size the chip by reading offsets at increasing powers of two.
11971 * When we encounter our validation signature, we know the addressing
11972 * has wrapped around, and thus have our chip size.
11973 */
1b27777a 11974 cursize = 0x10;
1da177e4
LT
11975
11976 while (cursize < tp->nvram_size) {
e4f34110 11977 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11978 return;
11979
1820180b 11980 if (val == magic)
1da177e4
LT
11981 break;
11982
11983 cursize <<= 1;
11984 }
11985
11986 tp->nvram_size = cursize;
11987}
6aa20a22 11988
1da177e4
LT
11989static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11990{
11991 u32 val;
11992
63c3a66f 11993 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11994 return;
11995
11996 /* Selfboot format */
1820180b 11997 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11998 tg3_get_eeprom_size(tp);
11999 return;
12000 }
12001
6d348f2c 12002 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 12003 if (val != 0) {
6d348f2c
MC
12004 /* This is confusing. We want to operate on the
12005 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12006 * call will read from NVRAM and byteswap the data
12007 * according to the byteswapping settings for all
12008 * other register accesses. This ensures the data we
12009 * want will always reside in the lower 16-bits.
12010 * However, the data in NVRAM is in LE format, which
12011 * means the data from the NVRAM read will always be
12012 * opposite the endianness of the CPU. The 16-bit
12013 * byteswap then brings the data to CPU endianness.
12014 */
12015 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12016 return;
12017 }
12018 }
fd1122a2 12019 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12020}
12021
12022static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12023{
12024 u32 nvcfg1;
12025
12026 nvcfg1 = tr32(NVRAM_CFG1);
12027 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12028 tg3_flag_set(tp, FLASH);
8590a603 12029 } else {
1da177e4
LT
12030 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12031 tw32(NVRAM_CFG1, nvcfg1);
12032 }
12033
6ff6f81d 12034 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12035 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12036 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12037 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12038 tp->nvram_jedecnum = JEDEC_ATMEL;
12039 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12040 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12041 break;
12042 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12043 tp->nvram_jedecnum = JEDEC_ATMEL;
12044 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12045 break;
12046 case FLASH_VENDOR_ATMEL_EEPROM:
12047 tp->nvram_jedecnum = JEDEC_ATMEL;
12048 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12049 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12050 break;
12051 case FLASH_VENDOR_ST:
12052 tp->nvram_jedecnum = JEDEC_ST;
12053 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12054 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12055 break;
12056 case FLASH_VENDOR_SAIFUN:
12057 tp->nvram_jedecnum = JEDEC_SAIFUN;
12058 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12059 break;
12060 case FLASH_VENDOR_SST_SMALL:
12061 case FLASH_VENDOR_SST_LARGE:
12062 tp->nvram_jedecnum = JEDEC_SST;
12063 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12064 break;
1da177e4 12065 }
8590a603 12066 } else {
1da177e4
LT
12067 tp->nvram_jedecnum = JEDEC_ATMEL;
12068 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12069 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12070 }
12071}
12072
a1b950d5
MC
12073static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12074{
12075 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12076 case FLASH_5752PAGE_SIZE_256:
12077 tp->nvram_pagesize = 256;
12078 break;
12079 case FLASH_5752PAGE_SIZE_512:
12080 tp->nvram_pagesize = 512;
12081 break;
12082 case FLASH_5752PAGE_SIZE_1K:
12083 tp->nvram_pagesize = 1024;
12084 break;
12085 case FLASH_5752PAGE_SIZE_2K:
12086 tp->nvram_pagesize = 2048;
12087 break;
12088 case FLASH_5752PAGE_SIZE_4K:
12089 tp->nvram_pagesize = 4096;
12090 break;
12091 case FLASH_5752PAGE_SIZE_264:
12092 tp->nvram_pagesize = 264;
12093 break;
12094 case FLASH_5752PAGE_SIZE_528:
12095 tp->nvram_pagesize = 528;
12096 break;
12097 }
12098}
12099
361b4ac2
MC
12100static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12101{
12102 u32 nvcfg1;
12103
12104 nvcfg1 = tr32(NVRAM_CFG1);
12105
e6af301b
MC
12106 /* NVRAM protection for TPM */
12107 if (nvcfg1 & (1 << 27))
63c3a66f 12108 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12109
361b4ac2 12110 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12111 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12112 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12113 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12114 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12115 break;
12116 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12117 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12118 tg3_flag_set(tp, NVRAM_BUFFERED);
12119 tg3_flag_set(tp, FLASH);
8590a603
MC
12120 break;
12121 case FLASH_5752VENDOR_ST_M45PE10:
12122 case FLASH_5752VENDOR_ST_M45PE20:
12123 case FLASH_5752VENDOR_ST_M45PE40:
12124 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12125 tg3_flag_set(tp, NVRAM_BUFFERED);
12126 tg3_flag_set(tp, FLASH);
8590a603 12127 break;
361b4ac2
MC
12128 }
12129
63c3a66f 12130 if (tg3_flag(tp, FLASH)) {
a1b950d5 12131 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12132 } else {
361b4ac2
MC
12133 /* For eeprom, set pagesize to maximum eeprom size */
12134 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12135
12136 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12137 tw32(NVRAM_CFG1, nvcfg1);
12138 }
12139}
12140
d3c7b886
MC
12141static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12142{
989a9d23 12143 u32 nvcfg1, protect = 0;
d3c7b886
MC
12144
12145 nvcfg1 = tr32(NVRAM_CFG1);
12146
12147 /* NVRAM protection for TPM */
989a9d23 12148 if (nvcfg1 & (1 << 27)) {
63c3a66f 12149 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12150 protect = 1;
12151 }
d3c7b886 12152
989a9d23
MC
12153 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12154 switch (nvcfg1) {
8590a603
MC
12155 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12156 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12157 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12158 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12159 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12160 tg3_flag_set(tp, NVRAM_BUFFERED);
12161 tg3_flag_set(tp, FLASH);
8590a603
MC
12162 tp->nvram_pagesize = 264;
12163 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12164 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12165 tp->nvram_size = (protect ? 0x3e200 :
12166 TG3_NVRAM_SIZE_512KB);
12167 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12168 tp->nvram_size = (protect ? 0x1f200 :
12169 TG3_NVRAM_SIZE_256KB);
12170 else
12171 tp->nvram_size = (protect ? 0x1f200 :
12172 TG3_NVRAM_SIZE_128KB);
12173 break;
12174 case FLASH_5752VENDOR_ST_M45PE10:
12175 case FLASH_5752VENDOR_ST_M45PE20:
12176 case FLASH_5752VENDOR_ST_M45PE40:
12177 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12178 tg3_flag_set(tp, NVRAM_BUFFERED);
12179 tg3_flag_set(tp, FLASH);
8590a603
MC
12180 tp->nvram_pagesize = 256;
12181 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12182 tp->nvram_size = (protect ?
12183 TG3_NVRAM_SIZE_64KB :
12184 TG3_NVRAM_SIZE_128KB);
12185 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12186 tp->nvram_size = (protect ?
12187 TG3_NVRAM_SIZE_64KB :
12188 TG3_NVRAM_SIZE_256KB);
12189 else
12190 tp->nvram_size = (protect ?
12191 TG3_NVRAM_SIZE_128KB :
12192 TG3_NVRAM_SIZE_512KB);
12193 break;
d3c7b886
MC
12194 }
12195}
12196
1b27777a
MC
12197static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12198{
12199 u32 nvcfg1;
12200
12201 nvcfg1 = tr32(NVRAM_CFG1);
12202
12203 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12204 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12205 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12206 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12207 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12208 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12209 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12210 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12211
8590a603
MC
12212 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12213 tw32(NVRAM_CFG1, nvcfg1);
12214 break;
12215 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12216 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12217 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12218 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12219 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12220 tg3_flag_set(tp, NVRAM_BUFFERED);
12221 tg3_flag_set(tp, FLASH);
8590a603
MC
12222 tp->nvram_pagesize = 264;
12223 break;
12224 case FLASH_5752VENDOR_ST_M45PE10:
12225 case FLASH_5752VENDOR_ST_M45PE20:
12226 case FLASH_5752VENDOR_ST_M45PE40:
12227 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12228 tg3_flag_set(tp, NVRAM_BUFFERED);
12229 tg3_flag_set(tp, FLASH);
8590a603
MC
12230 tp->nvram_pagesize = 256;
12231 break;
1b27777a
MC
12232 }
12233}
12234
6b91fa02
MC
12235static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12236{
12237 u32 nvcfg1, protect = 0;
12238
12239 nvcfg1 = tr32(NVRAM_CFG1);
12240
12241 /* NVRAM protection for TPM */
12242 if (nvcfg1 & (1 << 27)) {
63c3a66f 12243 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12244 protect = 1;
12245 }
12246
12247 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12248 switch (nvcfg1) {
8590a603
MC
12249 case FLASH_5761VENDOR_ATMEL_ADB021D:
12250 case FLASH_5761VENDOR_ATMEL_ADB041D:
12251 case FLASH_5761VENDOR_ATMEL_ADB081D:
12252 case FLASH_5761VENDOR_ATMEL_ADB161D:
12253 case FLASH_5761VENDOR_ATMEL_MDB021D:
12254 case FLASH_5761VENDOR_ATMEL_MDB041D:
12255 case FLASH_5761VENDOR_ATMEL_MDB081D:
12256 case FLASH_5761VENDOR_ATMEL_MDB161D:
12257 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12258 tg3_flag_set(tp, NVRAM_BUFFERED);
12259 tg3_flag_set(tp, FLASH);
12260 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12261 tp->nvram_pagesize = 256;
12262 break;
12263 case FLASH_5761VENDOR_ST_A_M45PE20:
12264 case FLASH_5761VENDOR_ST_A_M45PE40:
12265 case FLASH_5761VENDOR_ST_A_M45PE80:
12266 case FLASH_5761VENDOR_ST_A_M45PE16:
12267 case FLASH_5761VENDOR_ST_M_M45PE20:
12268 case FLASH_5761VENDOR_ST_M_M45PE40:
12269 case FLASH_5761VENDOR_ST_M_M45PE80:
12270 case FLASH_5761VENDOR_ST_M_M45PE16:
12271 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12272 tg3_flag_set(tp, NVRAM_BUFFERED);
12273 tg3_flag_set(tp, FLASH);
8590a603
MC
12274 tp->nvram_pagesize = 256;
12275 break;
6b91fa02
MC
12276 }
12277
12278 if (protect) {
12279 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12280 } else {
12281 switch (nvcfg1) {
8590a603
MC
12282 case FLASH_5761VENDOR_ATMEL_ADB161D:
12283 case FLASH_5761VENDOR_ATMEL_MDB161D:
12284 case FLASH_5761VENDOR_ST_A_M45PE16:
12285 case FLASH_5761VENDOR_ST_M_M45PE16:
12286 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12287 break;
12288 case FLASH_5761VENDOR_ATMEL_ADB081D:
12289 case FLASH_5761VENDOR_ATMEL_MDB081D:
12290 case FLASH_5761VENDOR_ST_A_M45PE80:
12291 case FLASH_5761VENDOR_ST_M_M45PE80:
12292 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12293 break;
12294 case FLASH_5761VENDOR_ATMEL_ADB041D:
12295 case FLASH_5761VENDOR_ATMEL_MDB041D:
12296 case FLASH_5761VENDOR_ST_A_M45PE40:
12297 case FLASH_5761VENDOR_ST_M_M45PE40:
12298 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12299 break;
12300 case FLASH_5761VENDOR_ATMEL_ADB021D:
12301 case FLASH_5761VENDOR_ATMEL_MDB021D:
12302 case FLASH_5761VENDOR_ST_A_M45PE20:
12303 case FLASH_5761VENDOR_ST_M_M45PE20:
12304 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12305 break;
6b91fa02
MC
12306 }
12307 }
12308}
12309
b5d3772c
MC
12310static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12311{
12312 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12313 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12314 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12315}
12316
321d32a0
MC
12317static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12318{
12319 u32 nvcfg1;
12320
12321 nvcfg1 = tr32(NVRAM_CFG1);
12322
12323 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12324 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12325 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12326 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12327 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12328 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12329
12330 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12331 tw32(NVRAM_CFG1, nvcfg1);
12332 return;
12333 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12334 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12335 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12336 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12337 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12338 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12339 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12340 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12341 tg3_flag_set(tp, NVRAM_BUFFERED);
12342 tg3_flag_set(tp, FLASH);
321d32a0
MC
12343
12344 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12345 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12346 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12347 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12348 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12349 break;
12350 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12351 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12352 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12353 break;
12354 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12355 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12356 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12357 break;
12358 }
12359 break;
12360 case FLASH_5752VENDOR_ST_M45PE10:
12361 case FLASH_5752VENDOR_ST_M45PE20:
12362 case FLASH_5752VENDOR_ST_M45PE40:
12363 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12364 tg3_flag_set(tp, NVRAM_BUFFERED);
12365 tg3_flag_set(tp, FLASH);
321d32a0
MC
12366
12367 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12368 case FLASH_5752VENDOR_ST_M45PE10:
12369 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12370 break;
12371 case FLASH_5752VENDOR_ST_M45PE20:
12372 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12373 break;
12374 case FLASH_5752VENDOR_ST_M45PE40:
12375 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12376 break;
12377 }
12378 break;
12379 default:
63c3a66f 12380 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12381 return;
12382 }
12383
a1b950d5
MC
12384 tg3_nvram_get_pagesize(tp, nvcfg1);
12385 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12386 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12387}
12388
12389
12390static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12391{
12392 u32 nvcfg1;
12393
12394 nvcfg1 = tr32(NVRAM_CFG1);
12395
12396 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12397 case FLASH_5717VENDOR_ATMEL_EEPROM:
12398 case FLASH_5717VENDOR_MICRO_EEPROM:
12399 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12400 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12401 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12402
12403 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12404 tw32(NVRAM_CFG1, nvcfg1);
12405 return;
12406 case FLASH_5717VENDOR_ATMEL_MDB011D:
12407 case FLASH_5717VENDOR_ATMEL_ADB011B:
12408 case FLASH_5717VENDOR_ATMEL_ADB011D:
12409 case FLASH_5717VENDOR_ATMEL_MDB021D:
12410 case FLASH_5717VENDOR_ATMEL_ADB021B:
12411 case FLASH_5717VENDOR_ATMEL_ADB021D:
12412 case FLASH_5717VENDOR_ATMEL_45USPT:
12413 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12414 tg3_flag_set(tp, NVRAM_BUFFERED);
12415 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12416
12417 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12418 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12419 /* Detect size with tg3_nvram_get_size() */
12420 break;
a1b950d5
MC
12421 case FLASH_5717VENDOR_ATMEL_ADB021B:
12422 case FLASH_5717VENDOR_ATMEL_ADB021D:
12423 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12424 break;
12425 default:
12426 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12427 break;
12428 }
321d32a0 12429 break;
a1b950d5
MC
12430 case FLASH_5717VENDOR_ST_M_M25PE10:
12431 case FLASH_5717VENDOR_ST_A_M25PE10:
12432 case FLASH_5717VENDOR_ST_M_M45PE10:
12433 case FLASH_5717VENDOR_ST_A_M45PE10:
12434 case FLASH_5717VENDOR_ST_M_M25PE20:
12435 case FLASH_5717VENDOR_ST_A_M25PE20:
12436 case FLASH_5717VENDOR_ST_M_M45PE20:
12437 case FLASH_5717VENDOR_ST_A_M45PE20:
12438 case FLASH_5717VENDOR_ST_25USPT:
12439 case FLASH_5717VENDOR_ST_45USPT:
12440 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12441 tg3_flag_set(tp, NVRAM_BUFFERED);
12442 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12443
12444 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12445 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12446 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12447 /* Detect size with tg3_nvram_get_size() */
12448 break;
12449 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12450 case FLASH_5717VENDOR_ST_A_M45PE20:
12451 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12452 break;
12453 default:
12454 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12455 break;
12456 }
321d32a0 12457 break;
a1b950d5 12458 default:
63c3a66f 12459 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12460 return;
321d32a0 12461 }
a1b950d5
MC
12462
12463 tg3_nvram_get_pagesize(tp, nvcfg1);
12464 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12465 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12466}
12467
9b91b5f1
MC
12468static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12469{
12470 u32 nvcfg1, nvmpinstrp;
12471
12472 nvcfg1 = tr32(NVRAM_CFG1);
12473 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12474
12475 switch (nvmpinstrp) {
12476 case FLASH_5720_EEPROM_HD:
12477 case FLASH_5720_EEPROM_LD:
12478 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12479 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12480
12481 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12482 tw32(NVRAM_CFG1, nvcfg1);
12483 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12484 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12485 else
12486 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12487 return;
12488 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12489 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12490 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12491 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12492 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12493 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12494 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12495 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12496 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12497 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12498 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12499 case FLASH_5720VENDOR_ATMEL_45USPT:
12500 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12501 tg3_flag_set(tp, NVRAM_BUFFERED);
12502 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12503
12504 switch (nvmpinstrp) {
12505 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12506 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12507 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12508 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12509 break;
12510 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12511 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12512 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12513 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12514 break;
12515 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12516 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12517 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12518 break;
12519 default:
12520 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12521 break;
12522 }
12523 break;
12524 case FLASH_5720VENDOR_M_ST_M25PE10:
12525 case FLASH_5720VENDOR_M_ST_M45PE10:
12526 case FLASH_5720VENDOR_A_ST_M25PE10:
12527 case FLASH_5720VENDOR_A_ST_M45PE10:
12528 case FLASH_5720VENDOR_M_ST_M25PE20:
12529 case FLASH_5720VENDOR_M_ST_M45PE20:
12530 case FLASH_5720VENDOR_A_ST_M25PE20:
12531 case FLASH_5720VENDOR_A_ST_M45PE20:
12532 case FLASH_5720VENDOR_M_ST_M25PE40:
12533 case FLASH_5720VENDOR_M_ST_M45PE40:
12534 case FLASH_5720VENDOR_A_ST_M25PE40:
12535 case FLASH_5720VENDOR_A_ST_M45PE40:
12536 case FLASH_5720VENDOR_M_ST_M25PE80:
12537 case FLASH_5720VENDOR_M_ST_M45PE80:
12538 case FLASH_5720VENDOR_A_ST_M25PE80:
12539 case FLASH_5720VENDOR_A_ST_M45PE80:
12540 case FLASH_5720VENDOR_ST_25USPT:
12541 case FLASH_5720VENDOR_ST_45USPT:
12542 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12543 tg3_flag_set(tp, NVRAM_BUFFERED);
12544 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12545
12546 switch (nvmpinstrp) {
12547 case FLASH_5720VENDOR_M_ST_M25PE20:
12548 case FLASH_5720VENDOR_M_ST_M45PE20:
12549 case FLASH_5720VENDOR_A_ST_M25PE20:
12550 case FLASH_5720VENDOR_A_ST_M45PE20:
12551 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12552 break;
12553 case FLASH_5720VENDOR_M_ST_M25PE40:
12554 case FLASH_5720VENDOR_M_ST_M45PE40:
12555 case FLASH_5720VENDOR_A_ST_M25PE40:
12556 case FLASH_5720VENDOR_A_ST_M45PE40:
12557 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12558 break;
12559 case FLASH_5720VENDOR_M_ST_M25PE80:
12560 case FLASH_5720VENDOR_M_ST_M45PE80:
12561 case FLASH_5720VENDOR_A_ST_M25PE80:
12562 case FLASH_5720VENDOR_A_ST_M45PE80:
12563 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12564 break;
12565 default:
12566 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12567 break;
12568 }
12569 break;
12570 default:
63c3a66f 12571 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12572 return;
12573 }
12574
12575 tg3_nvram_get_pagesize(tp, nvcfg1);
12576 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12577 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12578}
12579
1da177e4
LT
12580/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12581static void __devinit tg3_nvram_init(struct tg3 *tp)
12582{
1da177e4
LT
12583 tw32_f(GRC_EEPROM_ADDR,
12584 (EEPROM_ADDR_FSM_RESET |
12585 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12586 EEPROM_ADDR_CLKPERD_SHIFT)));
12587
9d57f01c 12588 msleep(1);
1da177e4
LT
12589
12590 /* Enable seeprom accesses. */
12591 tw32_f(GRC_LOCAL_CTRL,
12592 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12593 udelay(100);
12594
12595 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12596 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12597 tg3_flag_set(tp, NVRAM);
1da177e4 12598
ec41c7df 12599 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12600 netdev_warn(tp->dev,
12601 "Cannot get nvram lock, %s failed\n",
05dbe005 12602 __func__);
ec41c7df
MC
12603 return;
12604 }
e6af301b 12605 tg3_enable_nvram_access(tp);
1da177e4 12606
989a9d23
MC
12607 tp->nvram_size = 0;
12608
361b4ac2
MC
12609 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12610 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12611 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12612 tg3_get_5755_nvram_info(tp);
d30cdd28 12613 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12614 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12615 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12616 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12617 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12618 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12619 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12620 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12621 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12622 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12623 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12624 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12625 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12626 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12627 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12628 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12629 else
12630 tg3_get_nvram_info(tp);
12631
989a9d23
MC
12632 if (tp->nvram_size == 0)
12633 tg3_get_nvram_size(tp);
1da177e4 12634
e6af301b 12635 tg3_disable_nvram_access(tp);
381291b7 12636 tg3_nvram_unlock(tp);
1da177e4
LT
12637
12638 } else {
63c3a66f
JP
12639 tg3_flag_clear(tp, NVRAM);
12640 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12641
12642 tg3_get_eeprom_size(tp);
12643 }
12644}
12645
1da177e4
LT
12646static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12647 u32 offset, u32 len, u8 *buf)
12648{
12649 int i, j, rc = 0;
12650 u32 val;
12651
12652 for (i = 0; i < len; i += 4) {
b9fc7dc5 12653 u32 addr;
a9dc529d 12654 __be32 data;
1da177e4
LT
12655
12656 addr = offset + i;
12657
12658 memcpy(&data, buf + i, 4);
12659
62cedd11
MC
12660 /*
12661 * The SEEPROM interface expects the data to always be opposite
12662 * the native endian format. We accomplish this by reversing
12663 * all the operations that would have been performed on the
12664 * data from a call to tg3_nvram_read_be32().
12665 */
12666 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12667
12668 val = tr32(GRC_EEPROM_ADDR);
12669 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12670
12671 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12672 EEPROM_ADDR_READ);
12673 tw32(GRC_EEPROM_ADDR, val |
12674 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12675 (addr & EEPROM_ADDR_ADDR_MASK) |
12676 EEPROM_ADDR_START |
12677 EEPROM_ADDR_WRITE);
6aa20a22 12678
9d57f01c 12679 for (j = 0; j < 1000; j++) {
1da177e4
LT
12680 val = tr32(GRC_EEPROM_ADDR);
12681
12682 if (val & EEPROM_ADDR_COMPLETE)
12683 break;
9d57f01c 12684 msleep(1);
1da177e4
LT
12685 }
12686 if (!(val & EEPROM_ADDR_COMPLETE)) {
12687 rc = -EBUSY;
12688 break;
12689 }
12690 }
12691
12692 return rc;
12693}
12694
12695/* offset and length are dword aligned */
12696static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12697 u8 *buf)
12698{
12699 int ret = 0;
12700 u32 pagesize = tp->nvram_pagesize;
12701 u32 pagemask = pagesize - 1;
12702 u32 nvram_cmd;
12703 u8 *tmp;
12704
12705 tmp = kmalloc(pagesize, GFP_KERNEL);
12706 if (tmp == NULL)
12707 return -ENOMEM;
12708
12709 while (len) {
12710 int j;
e6af301b 12711 u32 phy_addr, page_off, size;
1da177e4
LT
12712
12713 phy_addr = offset & ~pagemask;
6aa20a22 12714
1da177e4 12715 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12716 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12717 (__be32 *) (tmp + j));
12718 if (ret)
1da177e4
LT
12719 break;
12720 }
12721 if (ret)
12722 break;
12723
c6cdf436 12724 page_off = offset & pagemask;
1da177e4
LT
12725 size = pagesize;
12726 if (len < size)
12727 size = len;
12728
12729 len -= size;
12730
12731 memcpy(tmp + page_off, buf, size);
12732
12733 offset = offset + (pagesize - page_off);
12734
e6af301b 12735 tg3_enable_nvram_access(tp);
1da177e4
LT
12736
12737 /*
12738 * Before we can erase the flash page, we need
12739 * to issue a special "write enable" command.
12740 */
12741 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12742
12743 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12744 break;
12745
12746 /* Erase the target page */
12747 tw32(NVRAM_ADDR, phy_addr);
12748
12749 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12750 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12751
c6cdf436 12752 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12753 break;
12754
12755 /* Issue another write enable to start the write. */
12756 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12757
12758 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12759 break;
12760
12761 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12762 __be32 data;
1da177e4 12763
b9fc7dc5 12764 data = *((__be32 *) (tmp + j));
a9dc529d 12765
b9fc7dc5 12766 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12767
12768 tw32(NVRAM_ADDR, phy_addr + j);
12769
12770 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12771 NVRAM_CMD_WR;
12772
12773 if (j == 0)
12774 nvram_cmd |= NVRAM_CMD_FIRST;
12775 else if (j == (pagesize - 4))
12776 nvram_cmd |= NVRAM_CMD_LAST;
12777
12778 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12779 break;
12780 }
12781 if (ret)
12782 break;
12783 }
12784
12785 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12786 tg3_nvram_exec_cmd(tp, nvram_cmd);
12787
12788 kfree(tmp);
12789
12790 return ret;
12791}
12792
12793/* offset and length are dword aligned */
12794static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12795 u8 *buf)
12796{
12797 int i, ret = 0;
12798
12799 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12800 u32 page_off, phy_addr, nvram_cmd;
12801 __be32 data;
1da177e4
LT
12802
12803 memcpy(&data, buf + i, 4);
b9fc7dc5 12804 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12805
c6cdf436 12806 page_off = offset % tp->nvram_pagesize;
1da177e4 12807
1820180b 12808 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12809
12810 tw32(NVRAM_ADDR, phy_addr);
12811
12812 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12813
c6cdf436 12814 if (page_off == 0 || i == 0)
1da177e4 12815 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12816 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12817 nvram_cmd |= NVRAM_CMD_LAST;
12818
12819 if (i == (len - 4))
12820 nvram_cmd |= NVRAM_CMD_LAST;
12821
321d32a0 12822 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12823 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12824 (tp->nvram_jedecnum == JEDEC_ST) &&
12825 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12826
12827 if ((ret = tg3_nvram_exec_cmd(tp,
12828 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12829 NVRAM_CMD_DONE)))
12830
12831 break;
12832 }
63c3a66f 12833 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12834 /* We always do complete word writes to eeprom. */
12835 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12836 }
12837
12838 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12839 break;
12840 }
12841 return ret;
12842}
12843
12844/* offset and length are dword aligned */
12845static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12846{
12847 int ret;
12848
63c3a66f 12849 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12850 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12851 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12852 udelay(40);
12853 }
12854
63c3a66f 12855 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12856 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12857 } else {
1da177e4
LT
12858 u32 grc_mode;
12859
ec41c7df
MC
12860 ret = tg3_nvram_lock(tp);
12861 if (ret)
12862 return ret;
1da177e4 12863
e6af301b 12864 tg3_enable_nvram_access(tp);
63c3a66f 12865 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12866 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12867
12868 grc_mode = tr32(GRC_MODE);
12869 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12870
63c3a66f 12871 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12872 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12873 buf);
859a5887 12874 } else {
1da177e4
LT
12875 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12876 buf);
12877 }
12878
12879 grc_mode = tr32(GRC_MODE);
12880 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12881
e6af301b 12882 tg3_disable_nvram_access(tp);
1da177e4
LT
12883 tg3_nvram_unlock(tp);
12884 }
12885
63c3a66f 12886 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12887 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12888 udelay(40);
12889 }
12890
12891 return ret;
12892}
12893
12894struct subsys_tbl_ent {
12895 u16 subsys_vendor, subsys_devid;
12896 u32 phy_id;
12897};
12898
24daf2b0 12899static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12900 /* Broadcom boards. */
24daf2b0 12901 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12902 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12903 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12904 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12905 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12906 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12907 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12908 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12909 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12910 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12911 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12912 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12913 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12914 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12915 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12916 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12917 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12918 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12919 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12920 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12921 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12922 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12923
12924 /* 3com boards. */
24daf2b0 12925 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12926 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12927 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12928 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12929 { TG3PCI_SUBVENDOR_ID_3COM,
12930 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12931 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12932 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12933 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12934 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12935
12936 /* DELL boards. */
24daf2b0 12937 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12938 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12939 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12940 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12941 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12942 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12943 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12944 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12945
12946 /* Compaq boards. */
24daf2b0 12947 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12948 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12949 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12950 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12951 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12952 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12953 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12954 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12955 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12956 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12957
12958 /* IBM boards. */
24daf2b0
MC
12959 { TG3PCI_SUBVENDOR_ID_IBM,
12960 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12961};
12962
24daf2b0 12963static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12964{
12965 int i;
12966
12967 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12968 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12969 tp->pdev->subsystem_vendor) &&
12970 (subsys_id_to_phy_id[i].subsys_devid ==
12971 tp->pdev->subsystem_device))
12972 return &subsys_id_to_phy_id[i];
12973 }
12974 return NULL;
12975}
12976
7d0c41ef 12977static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12978{
1da177e4 12979 u32 val;
f49639e6 12980
79eb6904 12981 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12982 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12983
a85feb8c 12984 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12985 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12986 tg3_flag_set(tp, WOL_CAP);
72b845e0 12987
b5d3772c 12988 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12989 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12990 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12991 tg3_flag_set(tp, IS_NIC);
9d26e213 12992 }
0527ba35
MC
12993 val = tr32(VCPU_CFGSHDW);
12994 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12995 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12996 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12997 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12998 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12999 device_set_wakeup_enable(&tp->pdev->dev, true);
13000 }
05ac4cb7 13001 goto done;
b5d3772c
MC
13002 }
13003
1da177e4
LT
13004 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13005 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13006 u32 nic_cfg, led_cfg;
a9daf367 13007 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 13008 int eeprom_phy_serdes = 0;
1da177e4
LT
13009
13010 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13011 tp->nic_sram_data_cfg = nic_cfg;
13012
13013 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13014 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13015 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13016 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13017 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13018 (ver > 0) && (ver < 0x100))
13019 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13020
a9daf367
MC
13021 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13022 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13023
1da177e4
LT
13024 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13025 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13026 eeprom_phy_serdes = 1;
13027
13028 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13029 if (nic_phy_id != 0) {
13030 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13031 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13032
13033 eeprom_phy_id = (id1 >> 16) << 10;
13034 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13035 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13036 } else
13037 eeprom_phy_id = 0;
13038
7d0c41ef 13039 tp->phy_id = eeprom_phy_id;
747e8f8b 13040 if (eeprom_phy_serdes) {
63c3a66f 13041 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13042 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13043 else
f07e9af3 13044 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13045 }
7d0c41ef 13046
63c3a66f 13047 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13048 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13049 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13050 else
1da177e4
LT
13051 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13052
13053 switch (led_cfg) {
13054 default:
13055 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13056 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13057 break;
13058
13059 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13060 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13061 break;
13062
13063 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13064 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13065
13066 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13067 * read on some older 5700/5701 bootcode.
13068 */
13069 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13070 ASIC_REV_5700 ||
13071 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13072 ASIC_REV_5701)
13073 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13074
1da177e4
LT
13075 break;
13076
13077 case SHASTA_EXT_LED_SHARED:
13078 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13079 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13080 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13081 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13082 LED_CTRL_MODE_PHY_2);
13083 break;
13084
13085 case SHASTA_EXT_LED_MAC:
13086 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13087 break;
13088
13089 case SHASTA_EXT_LED_COMBO:
13090 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13091 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13092 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13093 LED_CTRL_MODE_PHY_2);
13094 break;
13095
855e1111 13096 }
1da177e4
LT
13097
13098 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13099 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13100 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13101 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13102
b2a5c19c
MC
13103 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13104 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13105
9d26e213 13106 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13107 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13108 if ((tp->pdev->subsystem_vendor ==
13109 PCI_VENDOR_ID_ARIMA) &&
13110 (tp->pdev->subsystem_device == 0x205a ||
13111 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13112 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13113 } else {
63c3a66f
JP
13114 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13115 tg3_flag_set(tp, IS_NIC);
9d26e213 13116 }
1da177e4
LT
13117
13118 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13119 tg3_flag_set(tp, ENABLE_ASF);
13120 if (tg3_flag(tp, 5750_PLUS))
13121 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13122 }
b2b98d4a
MC
13123
13124 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13125 tg3_flag(tp, 5750_PLUS))
13126 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13127
f07e9af3 13128 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13129 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13130 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13131
63c3a66f 13132 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13133 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13134 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13135 device_set_wakeup_enable(&tp->pdev->dev, true);
13136 }
0527ba35 13137
1da177e4 13138 if (cfg2 & (1 << 17))
f07e9af3 13139 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13140
13141 /* serdes signal pre-emphasis in register 0x590 set by */
13142 /* bootcode if bit 18 is set */
13143 if (cfg2 & (1 << 18))
f07e9af3 13144 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13145
63c3a66f
JP
13146 if ((tg3_flag(tp, 57765_PLUS) ||
13147 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13148 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13149 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13150 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13151
63c3a66f 13152 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13153 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13154 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13155 u32 cfg3;
13156
13157 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13158 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13159 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13160 }
a9daf367 13161
14417063 13162 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13163 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13164 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13165 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13166 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13167 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13168 }
05ac4cb7 13169done:
63c3a66f 13170 if (tg3_flag(tp, WOL_CAP))
43067ed8 13171 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13172 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13173 else
13174 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13175}
13176
b2a5c19c
MC
13177static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13178{
13179 int i;
13180 u32 val;
13181
13182 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13183 tw32(OTP_CTRL, cmd);
13184
13185 /* Wait for up to 1 ms for command to execute. */
13186 for (i = 0; i < 100; i++) {
13187 val = tr32(OTP_STATUS);
13188 if (val & OTP_STATUS_CMD_DONE)
13189 break;
13190 udelay(10);
13191 }
13192
13193 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13194}
13195
13196/* Read the gphy configuration from the OTP region of the chip. The gphy
13197 * configuration is a 32-bit value that straddles the alignment boundary.
13198 * We do two 32-bit reads and then shift and merge the results.
13199 */
13200static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13201{
13202 u32 bhalf_otp, thalf_otp;
13203
13204 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13205
13206 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13207 return 0;
13208
13209 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13210
13211 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13212 return 0;
13213
13214 thalf_otp = tr32(OTP_READ_DATA);
13215
13216 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13217
13218 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13219 return 0;
13220
13221 bhalf_otp = tr32(OTP_READ_DATA);
13222
13223 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13224}
13225
e256f8a3
MC
13226static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13227{
202ff1c2 13228 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13229
13230 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13231 adv |= ADVERTISED_1000baseT_Half |
13232 ADVERTISED_1000baseT_Full;
13233
13234 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13235 adv |= ADVERTISED_100baseT_Half |
13236 ADVERTISED_100baseT_Full |
13237 ADVERTISED_10baseT_Half |
13238 ADVERTISED_10baseT_Full |
13239 ADVERTISED_TP;
13240 else
13241 adv |= ADVERTISED_FIBRE;
13242
13243 tp->link_config.advertising = adv;
13244 tp->link_config.speed = SPEED_INVALID;
13245 tp->link_config.duplex = DUPLEX_INVALID;
13246 tp->link_config.autoneg = AUTONEG_ENABLE;
13247 tp->link_config.active_speed = SPEED_INVALID;
13248 tp->link_config.active_duplex = DUPLEX_INVALID;
13249 tp->link_config.orig_speed = SPEED_INVALID;
13250 tp->link_config.orig_duplex = DUPLEX_INVALID;
13251 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13252}
13253
7d0c41ef
MC
13254static int __devinit tg3_phy_probe(struct tg3 *tp)
13255{
13256 u32 hw_phy_id_1, hw_phy_id_2;
13257 u32 hw_phy_id, hw_phy_id_masked;
13258 int err;
1da177e4 13259
e256f8a3 13260 /* flow control autonegotiation is default behavior */
63c3a66f 13261 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13262 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13263
63c3a66f 13264 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13265 return tg3_phy_init(tp);
13266
1da177e4 13267 /* Reading the PHY ID register can conflict with ASF
877d0310 13268 * firmware access to the PHY hardware.
1da177e4
LT
13269 */
13270 err = 0;
63c3a66f 13271 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13272 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13273 } else {
13274 /* Now read the physical PHY_ID from the chip and verify
13275 * that it is sane. If it doesn't look good, we fall back
13276 * to either the hard-coded table based PHY_ID and failing
13277 * that the value found in the eeprom area.
13278 */
13279 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13280 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13281
13282 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13283 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13284 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13285
79eb6904 13286 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13287 }
13288
79eb6904 13289 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13290 tp->phy_id = hw_phy_id;
79eb6904 13291 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13292 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13293 else
f07e9af3 13294 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13295 } else {
79eb6904 13296 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13297 /* Do nothing, phy ID already set up in
13298 * tg3_get_eeprom_hw_cfg().
13299 */
1da177e4
LT
13300 } else {
13301 struct subsys_tbl_ent *p;
13302
13303 /* No eeprom signature? Try the hardcoded
13304 * subsys device table.
13305 */
24daf2b0 13306 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13307 if (!p)
13308 return -ENODEV;
13309
13310 tp->phy_id = p->phy_id;
13311 if (!tp->phy_id ||
79eb6904 13312 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13313 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13314 }
13315 }
13316
a6b68dab 13317 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13318 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13319 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13320 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13321 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13322 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13323 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13324 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13325
e256f8a3
MC
13326 tg3_phy_init_link_config(tp);
13327
f07e9af3 13328 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13329 !tg3_flag(tp, ENABLE_APE) &&
13330 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 13331 u32 bmsr, dummy;
1da177e4
LT
13332
13333 tg3_readphy(tp, MII_BMSR, &bmsr);
13334 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13335 (bmsr & BMSR_LSTATUS))
13336 goto skip_phy_reset;
6aa20a22 13337
1da177e4
LT
13338 err = tg3_phy_reset(tp);
13339 if (err)
13340 return err;
13341
42b64a45 13342 tg3_phy_set_wirespeed(tp);
1da177e4 13343
e2bf73e7 13344 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
13345 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13346 tp->link_config.flowctrl);
1da177e4
LT
13347
13348 tg3_writephy(tp, MII_BMCR,
13349 BMCR_ANENABLE | BMCR_ANRESTART);
13350 }
1da177e4
LT
13351 }
13352
13353skip_phy_reset:
79eb6904 13354 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13355 err = tg3_init_5401phy_dsp(tp);
13356 if (err)
13357 return err;
1da177e4 13358
1da177e4
LT
13359 err = tg3_init_5401phy_dsp(tp);
13360 }
13361
1da177e4
LT
13362 return err;
13363}
13364
184b8904 13365static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13366{
a4a8bb15 13367 u8 *vpd_data;
4181b2c8 13368 unsigned int block_end, rosize, len;
535a490e 13369 u32 vpdlen;
184b8904 13370 int j, i = 0;
a4a8bb15 13371
535a490e 13372 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13373 if (!vpd_data)
13374 goto out_no_vpd;
1da177e4 13375
535a490e 13376 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13377 if (i < 0)
13378 goto out_not_found;
1da177e4 13379
4181b2c8
MC
13380 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13381 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13382 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13383
535a490e 13384 if (block_end > vpdlen)
4181b2c8 13385 goto out_not_found;
af2c6a4a 13386
184b8904
MC
13387 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13388 PCI_VPD_RO_KEYWORD_MFR_ID);
13389 if (j > 0) {
13390 len = pci_vpd_info_field_size(&vpd_data[j]);
13391
13392 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13393 if (j + len > block_end || len != 4 ||
13394 memcmp(&vpd_data[j], "1028", 4))
13395 goto partno;
13396
13397 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13398 PCI_VPD_RO_KEYWORD_VENDOR0);
13399 if (j < 0)
13400 goto partno;
13401
13402 len = pci_vpd_info_field_size(&vpd_data[j]);
13403
13404 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13405 if (j + len > block_end)
13406 goto partno;
13407
13408 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13409 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13410 }
13411
13412partno:
4181b2c8
MC
13413 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13414 PCI_VPD_RO_KEYWORD_PARTNO);
13415 if (i < 0)
13416 goto out_not_found;
af2c6a4a 13417
4181b2c8 13418 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13419
4181b2c8
MC
13420 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13421 if (len > TG3_BPN_SIZE ||
535a490e 13422 (len + i) > vpdlen)
4181b2c8 13423 goto out_not_found;
1da177e4 13424
4181b2c8 13425 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13426
1da177e4 13427out_not_found:
a4a8bb15 13428 kfree(vpd_data);
37a949c5 13429 if (tp->board_part_number[0])
a4a8bb15
MC
13430 return;
13431
13432out_no_vpd:
37a949c5
MC
13433 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13434 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13435 strcpy(tp->board_part_number, "BCM5717");
13436 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13437 strcpy(tp->board_part_number, "BCM5718");
13438 else
13439 goto nomatch;
13440 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13441 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13442 strcpy(tp->board_part_number, "BCM57780");
13443 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13444 strcpy(tp->board_part_number, "BCM57760");
13445 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13446 strcpy(tp->board_part_number, "BCM57790");
13447 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13448 strcpy(tp->board_part_number, "BCM57788");
13449 else
13450 goto nomatch;
13451 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13452 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13453 strcpy(tp->board_part_number, "BCM57761");
13454 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13455 strcpy(tp->board_part_number, "BCM57765");
13456 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13457 strcpy(tp->board_part_number, "BCM57781");
13458 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13459 strcpy(tp->board_part_number, "BCM57785");
13460 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13461 strcpy(tp->board_part_number, "BCM57791");
13462 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13463 strcpy(tp->board_part_number, "BCM57795");
13464 else
13465 goto nomatch;
13466 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13467 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13468 } else {
13469nomatch:
b5d3772c 13470 strcpy(tp->board_part_number, "none");
37a949c5 13471 }
1da177e4
LT
13472}
13473
9c8a620e
MC
13474static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13475{
13476 u32 val;
13477
e4f34110 13478 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13479 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13480 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13481 val != 0)
13482 return 0;
13483
13484 return 1;
13485}
13486
acd9c119
MC
13487static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13488{
ff3a7cb2 13489 u32 val, offset, start, ver_offset;
75f9936e 13490 int i, dst_off;
ff3a7cb2 13491 bool newver = false;
acd9c119
MC
13492
13493 if (tg3_nvram_read(tp, 0xc, &offset) ||
13494 tg3_nvram_read(tp, 0x4, &start))
13495 return;
13496
13497 offset = tg3_nvram_logical_addr(tp, offset);
13498
ff3a7cb2 13499 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13500 return;
13501
ff3a7cb2
MC
13502 if ((val & 0xfc000000) == 0x0c000000) {
13503 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13504 return;
13505
ff3a7cb2
MC
13506 if (val == 0)
13507 newver = true;
13508 }
13509
75f9936e
MC
13510 dst_off = strlen(tp->fw_ver);
13511
ff3a7cb2 13512 if (newver) {
75f9936e
MC
13513 if (TG3_VER_SIZE - dst_off < 16 ||
13514 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13515 return;
13516
13517 offset = offset + ver_offset - start;
13518 for (i = 0; i < 16; i += 4) {
13519 __be32 v;
13520 if (tg3_nvram_read_be32(tp, offset + i, &v))
13521 return;
13522
75f9936e 13523 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13524 }
13525 } else {
13526 u32 major, minor;
13527
13528 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13529 return;
13530
13531 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13532 TG3_NVM_BCVER_MAJSFT;
13533 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13534 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13535 "v%d.%02d", major, minor);
acd9c119
MC
13536 }
13537}
13538
a6f6cb1c
MC
13539static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13540{
13541 u32 val, major, minor;
13542
13543 /* Use native endian representation */
13544 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13545 return;
13546
13547 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13548 TG3_NVM_HWSB_CFG1_MAJSFT;
13549 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13550 TG3_NVM_HWSB_CFG1_MINSFT;
13551
13552 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13553}
13554
dfe00d7d
MC
13555static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13556{
13557 u32 offset, major, minor, build;
13558
75f9936e 13559 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13560
13561 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13562 return;
13563
13564 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13565 case TG3_EEPROM_SB_REVISION_0:
13566 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13567 break;
13568 case TG3_EEPROM_SB_REVISION_2:
13569 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13570 break;
13571 case TG3_EEPROM_SB_REVISION_3:
13572 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13573 break;
a4153d40
MC
13574 case TG3_EEPROM_SB_REVISION_4:
13575 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13576 break;
13577 case TG3_EEPROM_SB_REVISION_5:
13578 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13579 break;
bba226ac
MC
13580 case TG3_EEPROM_SB_REVISION_6:
13581 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13582 break;
dfe00d7d
MC
13583 default:
13584 return;
13585 }
13586
e4f34110 13587 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13588 return;
13589
13590 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13591 TG3_EEPROM_SB_EDH_BLD_SHFT;
13592 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13593 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13594 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13595
13596 if (minor > 99 || build > 26)
13597 return;
13598
75f9936e
MC
13599 offset = strlen(tp->fw_ver);
13600 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13601 " v%d.%02d", major, minor);
dfe00d7d
MC
13602
13603 if (build > 0) {
75f9936e
MC
13604 offset = strlen(tp->fw_ver);
13605 if (offset < TG3_VER_SIZE - 1)
13606 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13607 }
13608}
13609
acd9c119 13610static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13611{
13612 u32 val, offset, start;
acd9c119 13613 int i, vlen;
9c8a620e
MC
13614
13615 for (offset = TG3_NVM_DIR_START;
13616 offset < TG3_NVM_DIR_END;
13617 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13618 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13619 return;
13620
9c8a620e
MC
13621 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13622 break;
13623 }
13624
13625 if (offset == TG3_NVM_DIR_END)
13626 return;
13627
63c3a66f 13628 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13629 start = 0x08000000;
e4f34110 13630 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13631 return;
13632
e4f34110 13633 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13634 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13635 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13636 return;
13637
13638 offset += val - start;
13639
acd9c119 13640 vlen = strlen(tp->fw_ver);
9c8a620e 13641
acd9c119
MC
13642 tp->fw_ver[vlen++] = ',';
13643 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13644
13645 for (i = 0; i < 4; i++) {
a9dc529d
MC
13646 __be32 v;
13647 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13648 return;
13649
b9fc7dc5 13650 offset += sizeof(v);
c4e6575c 13651
acd9c119
MC
13652 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13653 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13654 break;
c4e6575c 13655 }
9c8a620e 13656
acd9c119
MC
13657 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13658 vlen += sizeof(v);
c4e6575c 13659 }
acd9c119
MC
13660}
13661
7fd76445
MC
13662static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13663{
13664 int vlen;
13665 u32 apedata;
ecc79648 13666 char *fwtype;
7fd76445 13667
63c3a66f 13668 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13669 return;
13670
13671 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13672 if (apedata != APE_SEG_SIG_MAGIC)
13673 return;
13674
13675 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13676 if (!(apedata & APE_FW_STATUS_READY))
13677 return;
13678
13679 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13680
dc6d0744 13681 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13682 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13683 fwtype = "NCSI";
dc6d0744 13684 } else {
ecc79648 13685 fwtype = "DASH";
dc6d0744 13686 }
ecc79648 13687
7fd76445
MC
13688 vlen = strlen(tp->fw_ver);
13689
ecc79648
MC
13690 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13691 fwtype,
7fd76445
MC
13692 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13693 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13694 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13695 (apedata & APE_FW_VERSION_BLDMSK));
13696}
13697
acd9c119
MC
13698static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13699{
13700 u32 val;
75f9936e 13701 bool vpd_vers = false;
acd9c119 13702
75f9936e
MC
13703 if (tp->fw_ver[0] != 0)
13704 vpd_vers = true;
df259d8c 13705
63c3a66f 13706 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13707 strcat(tp->fw_ver, "sb");
df259d8c
MC
13708 return;
13709 }
13710
acd9c119
MC
13711 if (tg3_nvram_read(tp, 0, &val))
13712 return;
13713
13714 if (val == TG3_EEPROM_MAGIC)
13715 tg3_read_bc_ver(tp);
13716 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13717 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13718 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13719 tg3_read_hwsb_ver(tp);
acd9c119
MC
13720 else
13721 return;
13722
c9cab24e 13723 if (vpd_vers)
75f9936e 13724 goto done;
acd9c119 13725
c9cab24e
MC
13726 if (tg3_flag(tp, ENABLE_APE)) {
13727 if (tg3_flag(tp, ENABLE_ASF))
13728 tg3_read_dash_ver(tp);
13729 } else if (tg3_flag(tp, ENABLE_ASF)) {
13730 tg3_read_mgmtfw_ver(tp);
13731 }
9c8a620e 13732
75f9936e 13733done:
9c8a620e 13734 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13735}
13736
7544b097
MC
13737static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13738
7cb32cf2
MC
13739static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13740{
63c3a66f 13741 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13742 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13743 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13744 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13745 else
de9f5230 13746 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13747}
13748
4143470c 13749static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13750 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13751 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13752 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13753 { },
13754};
13755
1da177e4
LT
13756static int __devinit tg3_get_invariants(struct tg3 *tp)
13757{
1da177e4 13758 u32 misc_ctrl_reg;
1da177e4
LT
13759 u32 pci_state_reg, grc_misc_cfg;
13760 u32 val;
13761 u16 pci_cmd;
5e7dfd0f 13762 int err;
1da177e4 13763
1da177e4
LT
13764 /* Force memory write invalidate off. If we leave it on,
13765 * then on 5700_BX chips we have to enable a workaround.
13766 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13767 * to match the cacheline size. The Broadcom driver have this
13768 * workaround but turns MWI off all the times so never uses
13769 * it. This seems to suggest that the workaround is insufficient.
13770 */
13771 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13772 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13773 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13774
16821285
MC
13775 /* Important! -- Make sure register accesses are byteswapped
13776 * correctly. Also, for those chips that require it, make
13777 * sure that indirect register accesses are enabled before
13778 * the first operation.
1da177e4
LT
13779 */
13780 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13781 &misc_ctrl_reg);
16821285
MC
13782 tp->misc_host_ctrl |= (misc_ctrl_reg &
13783 MISC_HOST_CTRL_CHIPREV);
13784 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13785 tp->misc_host_ctrl);
1da177e4
LT
13786
13787 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13788 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13789 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13790 u32 prod_id_asic_rev;
13791
5001e2f6
MC
13792 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13793 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13794 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13795 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13796 pci_read_config_dword(tp->pdev,
13797 TG3PCI_GEN2_PRODID_ASICREV,
13798 &prod_id_asic_rev);
b703df6f
MC
13799 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13800 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13801 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13802 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13803 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13804 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13805 pci_read_config_dword(tp->pdev,
13806 TG3PCI_GEN15_PRODID_ASICREV,
13807 &prod_id_asic_rev);
f6eb9b1f
MC
13808 else
13809 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13810 &prod_id_asic_rev);
13811
321d32a0 13812 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13813 }
1da177e4 13814
ff645bec
MC
13815 /* Wrong chip ID in 5752 A0. This code can be removed later
13816 * as A0 is not in production.
13817 */
13818 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13819 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13820
6892914f
MC
13821 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13822 * we need to disable memory and use config. cycles
13823 * only to access all registers. The 5702/03 chips
13824 * can mistakenly decode the special cycles from the
13825 * ICH chipsets as memory write cycles, causing corruption
13826 * of register and memory space. Only certain ICH bridges
13827 * will drive special cycles with non-zero data during the
13828 * address phase which can fall within the 5703's address
13829 * range. This is not an ICH bug as the PCI spec allows
13830 * non-zero address during special cycles. However, only
13831 * these ICH bridges are known to drive non-zero addresses
13832 * during special cycles.
13833 *
13834 * Since special cycles do not cross PCI bridges, we only
13835 * enable this workaround if the 5703 is on the secondary
13836 * bus of these ICH bridges.
13837 */
13838 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13839 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13840 static struct tg3_dev_id {
13841 u32 vendor;
13842 u32 device;
13843 u32 rev;
13844 } ich_chipsets[] = {
13845 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13846 PCI_ANY_ID },
13847 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13848 PCI_ANY_ID },
13849 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13850 0xa },
13851 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13852 PCI_ANY_ID },
13853 { },
13854 };
13855 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13856 struct pci_dev *bridge = NULL;
13857
13858 while (pci_id->vendor != 0) {
13859 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13860 bridge);
13861 if (!bridge) {
13862 pci_id++;
13863 continue;
13864 }
13865 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13866 if (bridge->revision > pci_id->rev)
6892914f
MC
13867 continue;
13868 }
13869 if (bridge->subordinate &&
13870 (bridge->subordinate->number ==
13871 tp->pdev->bus->number)) {
63c3a66f 13872 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13873 pci_dev_put(bridge);
13874 break;
13875 }
13876 }
13877 }
13878
6ff6f81d 13879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13880 static struct tg3_dev_id {
13881 u32 vendor;
13882 u32 device;
13883 } bridge_chipsets[] = {
13884 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13885 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13886 { },
13887 };
13888 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13889 struct pci_dev *bridge = NULL;
13890
13891 while (pci_id->vendor != 0) {
13892 bridge = pci_get_device(pci_id->vendor,
13893 pci_id->device,
13894 bridge);
13895 if (!bridge) {
13896 pci_id++;
13897 continue;
13898 }
13899 if (bridge->subordinate &&
13900 (bridge->subordinate->number <=
13901 tp->pdev->bus->number) &&
13902 (bridge->subordinate->subordinate >=
13903 tp->pdev->bus->number)) {
63c3a66f 13904 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13905 pci_dev_put(bridge);
13906 break;
13907 }
13908 }
13909 }
13910
4a29cc2e
MC
13911 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13912 * DMA addresses > 40-bit. This bridge may have other additional
13913 * 57xx devices behind it in some 4-port NIC designs for example.
13914 * Any tg3 device found behind the bridge will also need the 40-bit
13915 * DMA workaround.
13916 */
a4e2b347
MC
13917 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13918 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13919 tg3_flag_set(tp, 5780_CLASS);
13920 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13921 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13922 } else {
4a29cc2e
MC
13923 struct pci_dev *bridge = NULL;
13924
13925 do {
13926 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13927 PCI_DEVICE_ID_SERVERWORKS_EPB,
13928 bridge);
13929 if (bridge && bridge->subordinate &&
13930 (bridge->subordinate->number <=
13931 tp->pdev->bus->number) &&
13932 (bridge->subordinate->subordinate >=
13933 tp->pdev->bus->number)) {
63c3a66f 13934 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13935 pci_dev_put(bridge);
13936 break;
13937 }
13938 } while (bridge);
13939 }
4cf78e4f 13940
f6eb9b1f 13941 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13942 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13943 tp->pdev_peer = tg3_find_peer(tp);
13944
c885e824 13945 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13946 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13947 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13948 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13949
13950 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13951 tg3_flag(tp, 5717_PLUS))
13952 tg3_flag_set(tp, 57765_PLUS);
c885e824 13953
321d32a0
MC
13954 /* Intentionally exclude ASIC_REV_5906 */
13955 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13957 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13958 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13959 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13960 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13961 tg3_flag(tp, 57765_PLUS))
13962 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13963
13964 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13965 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13966 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13967 tg3_flag(tp, 5755_PLUS) ||
13968 tg3_flag(tp, 5780_CLASS))
13969 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13970
6ff6f81d 13971 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13972 tg3_flag(tp, 5750_PLUS))
13973 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13974
507399f1 13975 /* Determine TSO capabilities */
a0512944 13976 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 13977 ; /* Do nothing. HW bug. */
63c3a66f
JP
13978 else if (tg3_flag(tp, 57765_PLUS))
13979 tg3_flag_set(tp, HW_TSO_3);
13980 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13981 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13982 tg3_flag_set(tp, HW_TSO_2);
13983 else if (tg3_flag(tp, 5750_PLUS)) {
13984 tg3_flag_set(tp, HW_TSO_1);
13985 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13986 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13987 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13988 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13989 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13990 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13991 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13992 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13993 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13994 tp->fw_needed = FIRMWARE_TG3TSO5;
13995 else
13996 tp->fw_needed = FIRMWARE_TG3TSO;
13997 }
13998
dabc5c67 13999 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
14000 if (tg3_flag(tp, HW_TSO_1) ||
14001 tg3_flag(tp, HW_TSO_2) ||
14002 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
14003 tp->fw_needed) {
14004 /* For firmware TSO, assume ASF is disabled.
14005 * We'll disable TSO later if we discover ASF
14006 * is enabled in tg3_get_eeprom_hw_cfg().
14007 */
dabc5c67 14008 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 14009 } else {
dabc5c67
MC
14010 tg3_flag_clear(tp, TSO_CAPABLE);
14011 tg3_flag_clear(tp, TSO_BUG);
14012 tp->fw_needed = NULL;
14013 }
14014
14015 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14016 tp->fw_needed = FIRMWARE_TG3;
14017
507399f1
MC
14018 tp->irq_max = 1;
14019
63c3a66f
JP
14020 if (tg3_flag(tp, 5750_PLUS)) {
14021 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14022 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14023 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14024 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14025 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14026 tp->pdev_peer == tp->pdev))
63c3a66f 14027 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14028
63c3a66f 14029 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14030 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14031 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14032 }
4f125f42 14033
63c3a66f
JP
14034 if (tg3_flag(tp, 57765_PLUS)) {
14035 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
14036 tp->irq_max = TG3_IRQ_MAX_VECS;
14037 }
f6eb9b1f 14038 }
0e1406dd 14039
2ffcc981 14040 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14041 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14042
e31aa987
MC
14043 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
14044 tg3_flag_set(tp, 4K_FIFO_LIMIT);
14045
fa6b2aae
MC
14046 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14047 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14048 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14049 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14050
63c3a66f 14051 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14052 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14053 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14054
63c3a66f
JP
14055 if (!tg3_flag(tp, 5705_PLUS) ||
14056 tg3_flag(tp, 5780_CLASS) ||
14057 tg3_flag(tp, USE_JUMBO_BDFLAG))
14058 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14059
52f4490c
MC
14060 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14061 &pci_state_reg);
14062
708ebb3a 14063 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14064 u16 lnkctl;
14065
63c3a66f 14066 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14067
2c55a3d0
MC
14068 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14069 int readrq = pcie_get_readrq(tp->pdev);
14070 if (readrq > 2048)
14071 pcie_set_readrq(tp->pdev, 2048);
14072 }
5f5c51e3 14073
5e7dfd0f 14074 pci_read_config_word(tp->pdev,
708ebb3a 14075 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14076 &lnkctl);
14077 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14078 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14079 ASIC_REV_5906) {
63c3a66f 14080 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14081 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14082 }
5e7dfd0f 14083 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14084 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14085 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14086 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14087 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14088 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14089 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14090 }
52f4490c 14091 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14092 /* BCM5785 devices are effectively PCIe devices, and should
14093 * follow PCIe codepaths, but do not have a PCIe capabilities
14094 * section.
93a700a9 14095 */
63c3a66f
JP
14096 tg3_flag_set(tp, PCI_EXPRESS);
14097 } else if (!tg3_flag(tp, 5705_PLUS) ||
14098 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14099 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14100 if (!tp->pcix_cap) {
2445e461
MC
14101 dev_err(&tp->pdev->dev,
14102 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14103 return -EIO;
14104 }
14105
14106 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14107 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14108 }
1da177e4 14109
399de50b
MC
14110 /* If we have an AMD 762 or VIA K8T800 chipset, write
14111 * reordering to the mailbox registers done by the host
14112 * controller can cause major troubles. We read back from
14113 * every mailbox register write to force the writes to be
14114 * posted to the chip in order.
14115 */
4143470c 14116 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14117 !tg3_flag(tp, PCI_EXPRESS))
14118 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14119
69fc4053
MC
14120 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14121 &tp->pci_cacheline_sz);
14122 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14123 &tp->pci_lat_timer);
1da177e4
LT
14124 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14125 tp->pci_lat_timer < 64) {
14126 tp->pci_lat_timer = 64;
69fc4053
MC
14127 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14128 tp->pci_lat_timer);
1da177e4
LT
14129 }
14130
16821285
MC
14131 /* Important! -- It is critical that the PCI-X hw workaround
14132 * situation is decided before the first MMIO register access.
14133 */
52f4490c
MC
14134 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14135 /* 5700 BX chips need to have their TX producer index
14136 * mailboxes written twice to workaround a bug.
14137 */
63c3a66f 14138 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14139
52f4490c 14140 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14141 *
14142 * The workaround is to use indirect register accesses
14143 * for all chip writes not to mailbox registers.
14144 */
63c3a66f 14145 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14146 u32 pm_reg;
1da177e4 14147
63c3a66f 14148 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14149
14150 /* The chip can have it's power management PCI config
14151 * space registers clobbered due to this bug.
14152 * So explicitly force the chip into D0 here.
14153 */
9974a356
MC
14154 pci_read_config_dword(tp->pdev,
14155 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14156 &pm_reg);
14157 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14158 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14159 pci_write_config_dword(tp->pdev,
14160 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14161 pm_reg);
14162
14163 /* Also, force SERR#/PERR# in PCI command. */
14164 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14165 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14166 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14167 }
14168 }
14169
1da177e4 14170 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14171 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14172 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14173 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14174
14175 /* Chip-specific fixup from Broadcom driver */
14176 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14177 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14178 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14179 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14180 }
14181
1ee582d8 14182 /* Default fast path register access methods */
20094930 14183 tp->read32 = tg3_read32;
1ee582d8 14184 tp->write32 = tg3_write32;
09ee929c 14185 tp->read32_mbox = tg3_read32;
20094930 14186 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14187 tp->write32_tx_mbox = tg3_write32;
14188 tp->write32_rx_mbox = tg3_write32;
14189
14190 /* Various workaround register access methods */
63c3a66f 14191 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14192 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14193 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14194 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14195 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14196 /*
14197 * Back to back register writes can cause problems on these
14198 * chips, the workaround is to read back all reg writes
14199 * except those to mailbox regs.
14200 *
14201 * See tg3_write_indirect_reg32().
14202 */
1ee582d8 14203 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14204 }
14205
63c3a66f 14206 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14207 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14208 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14209 tp->write32_rx_mbox = tg3_write_flush_reg32;
14210 }
20094930 14211
63c3a66f 14212 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14213 tp->read32 = tg3_read_indirect_reg32;
14214 tp->write32 = tg3_write_indirect_reg32;
14215 tp->read32_mbox = tg3_read_indirect_mbox;
14216 tp->write32_mbox = tg3_write_indirect_mbox;
14217 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14218 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14219
14220 iounmap(tp->regs);
22abe310 14221 tp->regs = NULL;
6892914f
MC
14222
14223 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14224 pci_cmd &= ~PCI_COMMAND_MEMORY;
14225 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14226 }
b5d3772c
MC
14227 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14228 tp->read32_mbox = tg3_read32_mbox_5906;
14229 tp->write32_mbox = tg3_write32_mbox_5906;
14230 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14231 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14232 }
6892914f 14233
bbadf503 14234 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14235 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14236 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14237 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14238 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14239
16821285
MC
14240 /* The memory arbiter has to be enabled in order for SRAM accesses
14241 * to succeed. Normally on powerup the tg3 chip firmware will make
14242 * sure it is enabled, but other entities such as system netboot
14243 * code might disable it.
14244 */
14245 val = tr32(MEMARB_MODE);
14246 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14247
9dc5e342
MC
14248 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14249 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14250 tg3_flag(tp, 5780_CLASS)) {
14251 if (tg3_flag(tp, PCIX_MODE)) {
14252 pci_read_config_dword(tp->pdev,
14253 tp->pcix_cap + PCI_X_STATUS,
14254 &val);
14255 tp->pci_fn = val & 0x7;
14256 }
14257 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14258 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14259 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14260 NIC_SRAM_CPMUSTAT_SIG) {
14261 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14262 tp->pci_fn = tp->pci_fn ? 1 : 0;
14263 }
14264 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14265 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14266 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14267 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14268 NIC_SRAM_CPMUSTAT_SIG) {
14269 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14270 TG3_CPMU_STATUS_FSHFT_5719;
14271 }
69f11c99
MC
14272 }
14273
7d0c41ef 14274 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14275 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14276 * determined before calling tg3_set_power_state() so that
14277 * we know whether or not to switch out of Vaux power.
14278 * When the flag is set, it means that GPIO1 is used for eeprom
14279 * write protect and also implies that it is a LOM where GPIOs
14280 * are not used to switch power.
6aa20a22 14281 */
7d0c41ef
MC
14282 tg3_get_eeprom_hw_cfg(tp);
14283
cf9ecf4b
MC
14284 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14285 tg3_flag_clear(tp, TSO_CAPABLE);
14286 tg3_flag_clear(tp, TSO_BUG);
14287 tp->fw_needed = NULL;
14288 }
14289
63c3a66f 14290 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14291 /* Allow reads and writes to the
14292 * APE register and memory space.
14293 */
14294 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14295 PCISTATE_ALLOW_APE_SHMEM_WR |
14296 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14297 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14298 pci_state_reg);
c9cab24e
MC
14299
14300 tg3_ape_lock_init(tp);
0d3031d9
MC
14301 }
14302
9936bcf6 14303 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14304 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14305 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14306 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14307 tg3_flag(tp, 57765_PLUS))
14308 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14309
16821285
MC
14310 /* Set up tp->grc_local_ctrl before calling
14311 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14312 * will bring 5700's external PHY out of reset.
314fba34
MC
14313 * It is also used as eeprom write protect on LOMs.
14314 */
14315 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14316 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14317 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14318 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14319 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14320 /* Unused GPIO3 must be driven as output on 5752 because there
14321 * are no pull-up resistors on unused GPIO pins.
14322 */
14323 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14324 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14325
321d32a0 14326 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14327 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14328 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14329 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14330
8d519ab2
MC
14331 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14332 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14333 /* Turn off the debug UART. */
14334 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14335 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14336 /* Keep VMain power. */
14337 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14338 GRC_LCLCTRL_GPIO_OUTPUT0;
14339 }
14340
16821285
MC
14341 /* Switch out of Vaux if it is a NIC */
14342 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14343
1da177e4
LT
14344 /* Derive initial jumbo mode from MTU assigned in
14345 * ether_setup() via the alloc_etherdev() call
14346 */
63c3a66f
JP
14347 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14348 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14349
14350 /* Determine WakeOnLan speed to use. */
14351 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14352 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14353 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14354 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14355 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14356 } else {
63c3a66f 14357 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14358 }
14359
7f97a4bd 14360 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14361 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14362
1da177e4 14363 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14364 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14365 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14366 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14367 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14368 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14369 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14370 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14371
14372 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14373 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14374 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14375 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14376 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14377
63c3a66f 14378 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14379 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14380 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14381 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14382 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14383 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14384 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14385 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14386 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14387 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14388 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14389 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14390 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14391 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14392 } else
f07e9af3 14393 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14394 }
1da177e4 14395
b2a5c19c
MC
14396 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14397 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14398 tp->phy_otp = tg3_read_otp_phycfg(tp);
14399 if (tp->phy_otp == 0)
14400 tp->phy_otp = TG3_OTP_DEFAULT;
14401 }
14402
63c3a66f 14403 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14404 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14405 else
14406 tp->mi_mode = MAC_MI_MODE_BASE;
14407
1da177e4 14408 tp->coalesce_mode = 0;
1da177e4
LT
14409 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14410 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14411 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14412
4d958473
MC
14413 /* Set these bits to enable statistics workaround. */
14414 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14415 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14416 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14417 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14418 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14419 }
14420
321d32a0
MC
14421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14422 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14423 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14424
158d7abd
MC
14425 err = tg3_mdio_init(tp);
14426 if (err)
14427 return err;
1da177e4
LT
14428
14429 /* Initialize data/descriptor byte/word swapping. */
14430 val = tr32(GRC_MODE);
f2096f94
MC
14431 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14432 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14433 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14434 GRC_MODE_B2HRX_ENABLE |
14435 GRC_MODE_HTX2B_ENABLE |
14436 GRC_MODE_HOST_STACKUP);
14437 else
14438 val &= GRC_MODE_HOST_STACKUP;
14439
1da177e4
LT
14440 tw32(GRC_MODE, val | tp->grc_mode);
14441
14442 tg3_switch_clocks(tp);
14443
14444 /* Clear this out for sanity. */
14445 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14446
14447 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14448 &pci_state_reg);
14449 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14450 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14451 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14452
14453 if (chiprevid == CHIPREV_ID_5701_A0 ||
14454 chiprevid == CHIPREV_ID_5701_B0 ||
14455 chiprevid == CHIPREV_ID_5701_B2 ||
14456 chiprevid == CHIPREV_ID_5701_B5) {
14457 void __iomem *sram_base;
14458
14459 /* Write some dummy words into the SRAM status block
14460 * area, see if it reads back correctly. If the return
14461 * value is bad, force enable the PCIX workaround.
14462 */
14463 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14464
14465 writel(0x00000000, sram_base);
14466 writel(0x00000000, sram_base + 4);
14467 writel(0xffffffff, sram_base + 4);
14468 if (readl(sram_base) != 0x00000000)
63c3a66f 14469 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14470 }
14471 }
14472
14473 udelay(50);
14474 tg3_nvram_init(tp);
14475
14476 grc_misc_cfg = tr32(GRC_MISC_CFG);
14477 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14478
1da177e4
LT
14479 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14480 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14481 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14482 tg3_flag_set(tp, IS_5788);
1da177e4 14483
63c3a66f 14484 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14485 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14486 tg3_flag_set(tp, TAGGED_STATUS);
14487 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14488 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14489 HOSTCC_MODE_CLRTICK_TXBD);
14490
14491 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14492 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14493 tp->misc_host_ctrl);
14494 }
14495
3bda1258 14496 /* Preserve the APE MAC_MODE bits */
63c3a66f 14497 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14498 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14499 else
6e01b20b 14500 tp->mac_mode = 0;
3bda1258 14501
1da177e4
LT
14502 /* these are limited to 10/100 only */
14503 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14504 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14505 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14506 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14507 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14508 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14509 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14510 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14511 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14512 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14513 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14514 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14515 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14516 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14517 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14518 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14519
14520 err = tg3_phy_probe(tp);
14521 if (err) {
2445e461 14522 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14523 /* ... but do not return immediately ... */
b02fd9e3 14524 tg3_mdio_fini(tp);
1da177e4
LT
14525 }
14526
184b8904 14527 tg3_read_vpd(tp);
c4e6575c 14528 tg3_read_fw_ver(tp);
1da177e4 14529
f07e9af3
MC
14530 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14531 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14532 } else {
14533 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14534 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14535 else
f07e9af3 14536 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14537 }
14538
14539 /* 5700 {AX,BX} chips have a broken status block link
14540 * change bit implementation, so we must use the
14541 * status register in those cases.
14542 */
14543 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14544 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14545 else
63c3a66f 14546 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14547
14548 /* The led_ctrl is set during tg3_phy_probe, here we might
14549 * have to force the link status polling mechanism based
14550 * upon subsystem IDs.
14551 */
14552 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14553 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14554 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14555 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14556 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14557 }
14558
14559 /* For all SERDES we poll the MAC status register. */
f07e9af3 14560 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14561 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14562 else
63c3a66f 14563 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14564
9205fd9c 14565 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14566 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14567 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14568 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14569 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14570#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14571 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14572#endif
14573 }
1da177e4 14574
2c49a44d
MC
14575 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14576 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14577 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14578
2c49a44d 14579 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14580
14581 /* Increment the rx prod index on the rx std ring by at most
14582 * 8 for these chips to workaround hw errata.
14583 */
14584 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14585 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14586 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14587 tp->rx_std_max_post = 8;
14588
63c3a66f 14589 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14590 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14591 PCIE_PWR_MGMT_L1_THRESH_MSK;
14592
1da177e4
LT
14593 return err;
14594}
14595
49b6e95f 14596#ifdef CONFIG_SPARC
1da177e4
LT
14597static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14598{
14599 struct net_device *dev = tp->dev;
14600 struct pci_dev *pdev = tp->pdev;
49b6e95f 14601 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14602 const unsigned char *addr;
49b6e95f
DM
14603 int len;
14604
14605 addr = of_get_property(dp, "local-mac-address", &len);
14606 if (addr && len == 6) {
14607 memcpy(dev->dev_addr, addr, 6);
14608 memcpy(dev->perm_addr, dev->dev_addr, 6);
14609 return 0;
1da177e4
LT
14610 }
14611 return -ENODEV;
14612}
14613
14614static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14615{
14616 struct net_device *dev = tp->dev;
14617
14618 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14619 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14620 return 0;
14621}
14622#endif
14623
14624static int __devinit tg3_get_device_address(struct tg3 *tp)
14625{
14626 struct net_device *dev = tp->dev;
14627 u32 hi, lo, mac_offset;
008652b3 14628 int addr_ok = 0;
1da177e4 14629
49b6e95f 14630#ifdef CONFIG_SPARC
1da177e4
LT
14631 if (!tg3_get_macaddr_sparc(tp))
14632 return 0;
14633#endif
14634
14635 mac_offset = 0x7c;
6ff6f81d 14636 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14637 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14638 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14639 mac_offset = 0xcc;
14640 if (tg3_nvram_lock(tp))
14641 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14642 else
14643 tg3_nvram_unlock(tp);
63c3a66f 14644 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14645 if (tp->pci_fn & 1)
a1b950d5 14646 mac_offset = 0xcc;
69f11c99 14647 if (tp->pci_fn > 1)
a50d0796 14648 mac_offset += 0x18c;
a1b950d5 14649 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14650 mac_offset = 0x10;
1da177e4
LT
14651
14652 /* First try to get it from MAC address mailbox. */
14653 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14654 if ((hi >> 16) == 0x484b) {
14655 dev->dev_addr[0] = (hi >> 8) & 0xff;
14656 dev->dev_addr[1] = (hi >> 0) & 0xff;
14657
14658 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14659 dev->dev_addr[2] = (lo >> 24) & 0xff;
14660 dev->dev_addr[3] = (lo >> 16) & 0xff;
14661 dev->dev_addr[4] = (lo >> 8) & 0xff;
14662 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14663
008652b3
MC
14664 /* Some old bootcode may report a 0 MAC address in SRAM */
14665 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14666 }
14667 if (!addr_ok) {
14668 /* Next, try NVRAM. */
63c3a66f 14669 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14670 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14671 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14672 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14673 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14674 }
14675 /* Finally just fetch it out of the MAC control regs. */
14676 else {
14677 hi = tr32(MAC_ADDR_0_HIGH);
14678 lo = tr32(MAC_ADDR_0_LOW);
14679
14680 dev->dev_addr[5] = lo & 0xff;
14681 dev->dev_addr[4] = (lo >> 8) & 0xff;
14682 dev->dev_addr[3] = (lo >> 16) & 0xff;
14683 dev->dev_addr[2] = (lo >> 24) & 0xff;
14684 dev->dev_addr[1] = hi & 0xff;
14685 dev->dev_addr[0] = (hi >> 8) & 0xff;
14686 }
1da177e4
LT
14687 }
14688
14689 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14690#ifdef CONFIG_SPARC
1da177e4
LT
14691 if (!tg3_get_default_macaddr_sparc(tp))
14692 return 0;
14693#endif
14694 return -EINVAL;
14695 }
2ff43697 14696 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14697 return 0;
14698}
14699
59e6b434
DM
14700#define BOUNDARY_SINGLE_CACHELINE 1
14701#define BOUNDARY_MULTI_CACHELINE 2
14702
14703static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14704{
14705 int cacheline_size;
14706 u8 byte;
14707 int goal;
14708
14709 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14710 if (byte == 0)
14711 cacheline_size = 1024;
14712 else
14713 cacheline_size = (int) byte * 4;
14714
14715 /* On 5703 and later chips, the boundary bits have no
14716 * effect.
14717 */
14718 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14719 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14720 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14721 goto out;
14722
14723#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14724 goal = BOUNDARY_MULTI_CACHELINE;
14725#else
14726#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14727 goal = BOUNDARY_SINGLE_CACHELINE;
14728#else
14729 goal = 0;
14730#endif
14731#endif
14732
63c3a66f 14733 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14734 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14735 goto out;
14736 }
14737
59e6b434
DM
14738 if (!goal)
14739 goto out;
14740
14741 /* PCI controllers on most RISC systems tend to disconnect
14742 * when a device tries to burst across a cache-line boundary.
14743 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14744 *
14745 * Unfortunately, for PCI-E there are only limited
14746 * write-side controls for this, and thus for reads
14747 * we will still get the disconnects. We'll also waste
14748 * these PCI cycles for both read and write for chips
14749 * other than 5700 and 5701 which do not implement the
14750 * boundary bits.
14751 */
63c3a66f 14752 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14753 switch (cacheline_size) {
14754 case 16:
14755 case 32:
14756 case 64:
14757 case 128:
14758 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14759 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14760 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14761 } else {
14762 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14763 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14764 }
14765 break;
14766
14767 case 256:
14768 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14769 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14770 break;
14771
14772 default:
14773 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14774 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14775 break;
855e1111 14776 }
63c3a66f 14777 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14778 switch (cacheline_size) {
14779 case 16:
14780 case 32:
14781 case 64:
14782 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14783 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14784 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14785 break;
14786 }
14787 /* fallthrough */
14788 case 128:
14789 default:
14790 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14791 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14792 break;
855e1111 14793 }
59e6b434
DM
14794 } else {
14795 switch (cacheline_size) {
14796 case 16:
14797 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14798 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14799 DMA_RWCTRL_WRITE_BNDRY_16);
14800 break;
14801 }
14802 /* fallthrough */
14803 case 32:
14804 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14805 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14806 DMA_RWCTRL_WRITE_BNDRY_32);
14807 break;
14808 }
14809 /* fallthrough */
14810 case 64:
14811 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14812 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14813 DMA_RWCTRL_WRITE_BNDRY_64);
14814 break;
14815 }
14816 /* fallthrough */
14817 case 128:
14818 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14819 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14820 DMA_RWCTRL_WRITE_BNDRY_128);
14821 break;
14822 }
14823 /* fallthrough */
14824 case 256:
14825 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14826 DMA_RWCTRL_WRITE_BNDRY_256);
14827 break;
14828 case 512:
14829 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14830 DMA_RWCTRL_WRITE_BNDRY_512);
14831 break;
14832 case 1024:
14833 default:
14834 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14835 DMA_RWCTRL_WRITE_BNDRY_1024);
14836 break;
855e1111 14837 }
59e6b434
DM
14838 }
14839
14840out:
14841 return val;
14842}
14843
1da177e4
LT
14844static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14845{
14846 struct tg3_internal_buffer_desc test_desc;
14847 u32 sram_dma_descs;
14848 int i, ret;
14849
14850 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14851
14852 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14853 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14854 tw32(RDMAC_STATUS, 0);
14855 tw32(WDMAC_STATUS, 0);
14856
14857 tw32(BUFMGR_MODE, 0);
14858 tw32(FTQ_RESET, 0);
14859
14860 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14861 test_desc.addr_lo = buf_dma & 0xffffffff;
14862 test_desc.nic_mbuf = 0x00002100;
14863 test_desc.len = size;
14864
14865 /*
14866 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14867 * the *second* time the tg3 driver was getting loaded after an
14868 * initial scan.
14869 *
14870 * Broadcom tells me:
14871 * ...the DMA engine is connected to the GRC block and a DMA
14872 * reset may affect the GRC block in some unpredictable way...
14873 * The behavior of resets to individual blocks has not been tested.
14874 *
14875 * Broadcom noted the GRC reset will also reset all sub-components.
14876 */
14877 if (to_device) {
14878 test_desc.cqid_sqid = (13 << 8) | 2;
14879
14880 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14881 udelay(40);
14882 } else {
14883 test_desc.cqid_sqid = (16 << 8) | 7;
14884
14885 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14886 udelay(40);
14887 }
14888 test_desc.flags = 0x00000005;
14889
14890 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14891 u32 val;
14892
14893 val = *(((u32 *)&test_desc) + i);
14894 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14895 sram_dma_descs + (i * sizeof(u32)));
14896 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14897 }
14898 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14899
859a5887 14900 if (to_device)
1da177e4 14901 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14902 else
1da177e4 14903 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14904
14905 ret = -ENODEV;
14906 for (i = 0; i < 40; i++) {
14907 u32 val;
14908
14909 if (to_device)
14910 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14911 else
14912 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14913 if ((val & 0xffff) == sram_dma_descs) {
14914 ret = 0;
14915 break;
14916 }
14917
14918 udelay(100);
14919 }
14920
14921 return ret;
14922}
14923
ded7340d 14924#define TEST_BUFFER_SIZE 0x2000
1da177e4 14925
4143470c 14926static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14927 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14928 { },
14929};
14930
1da177e4
LT
14931static int __devinit tg3_test_dma(struct tg3 *tp)
14932{
14933 dma_addr_t buf_dma;
59e6b434 14934 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14935 int ret = 0;
1da177e4 14936
4bae65c8
MC
14937 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14938 &buf_dma, GFP_KERNEL);
1da177e4
LT
14939 if (!buf) {
14940 ret = -ENOMEM;
14941 goto out_nofree;
14942 }
14943
14944 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14945 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14946
59e6b434 14947 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14948
63c3a66f 14949 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14950 goto out;
14951
63c3a66f 14952 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14953 /* DMA read watermark not used on PCIE */
14954 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14955 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14956 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14957 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14958 tp->dma_rwctrl |= 0x003f0000;
14959 else
14960 tp->dma_rwctrl |= 0x003f000f;
14961 } else {
14962 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14963 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14964 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14965 u32 read_water = 0x7;
1da177e4 14966
4a29cc2e
MC
14967 /* If the 5704 is behind the EPB bridge, we can
14968 * do the less restrictive ONE_DMA workaround for
14969 * better performance.
14970 */
63c3a66f 14971 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14972 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14973 tp->dma_rwctrl |= 0x8000;
14974 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14975 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14976
49afdeb6
MC
14977 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14978 read_water = 4;
59e6b434 14979 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14980 tp->dma_rwctrl |=
14981 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14982 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14983 (1 << 23);
4cf78e4f
MC
14984 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14985 /* 5780 always in PCIX mode */
14986 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14987 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14988 /* 5714 always in PCIX mode */
14989 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14990 } else {
14991 tp->dma_rwctrl |= 0x001b000f;
14992 }
14993 }
14994
14995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14997 tp->dma_rwctrl &= 0xfffffff0;
14998
14999 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15000 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15001 /* Remove this if it causes problems for some boards. */
15002 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15003
15004 /* On 5700/5701 chips, we need to set this bit.
15005 * Otherwise the chip will issue cacheline transactions
15006 * to streamable DMA memory with not all the byte
15007 * enables turned on. This is an error on several
15008 * RISC PCI controllers, in particular sparc64.
15009 *
15010 * On 5703/5704 chips, this bit has been reassigned
15011 * a different meaning. In particular, it is used
15012 * on those chips to enable a PCI-X workaround.
15013 */
15014 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15015 }
15016
15017 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15018
15019#if 0
15020 /* Unneeded, already done by tg3_get_invariants. */
15021 tg3_switch_clocks(tp);
15022#endif
15023
1da177e4
LT
15024 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15025 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15026 goto out;
15027
59e6b434
DM
15028 /* It is best to perform DMA test with maximum write burst size
15029 * to expose the 5700/5701 write DMA bug.
15030 */
15031 saved_dma_rwctrl = tp->dma_rwctrl;
15032 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15033 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15034
1da177e4
LT
15035 while (1) {
15036 u32 *p = buf, i;
15037
15038 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15039 p[i] = i;
15040
15041 /* Send the buffer to the chip. */
15042 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15043 if (ret) {
2445e461
MC
15044 dev_err(&tp->pdev->dev,
15045 "%s: Buffer write failed. err = %d\n",
15046 __func__, ret);
1da177e4
LT
15047 break;
15048 }
15049
15050#if 0
15051 /* validate data reached card RAM correctly. */
15052 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15053 u32 val;
15054 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15055 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15056 dev_err(&tp->pdev->dev,
15057 "%s: Buffer corrupted on device! "
15058 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15059 /* ret = -ENODEV here? */
15060 }
15061 p[i] = 0;
15062 }
15063#endif
15064 /* Now read it back. */
15065 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15066 if (ret) {
5129c3a3
MC
15067 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15068 "err = %d\n", __func__, ret);
1da177e4
LT
15069 break;
15070 }
15071
15072 /* Verify it. */
15073 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15074 if (p[i] == i)
15075 continue;
15076
59e6b434
DM
15077 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15078 DMA_RWCTRL_WRITE_BNDRY_16) {
15079 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15080 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15081 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15082 break;
15083 } else {
2445e461
MC
15084 dev_err(&tp->pdev->dev,
15085 "%s: Buffer corrupted on read back! "
15086 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15087 ret = -ENODEV;
15088 goto out;
15089 }
15090 }
15091
15092 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15093 /* Success. */
15094 ret = 0;
15095 break;
15096 }
15097 }
59e6b434
DM
15098 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15099 DMA_RWCTRL_WRITE_BNDRY_16) {
15100 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15101 * now look for chipsets that are known to expose the
15102 * DMA bug without failing the test.
59e6b434 15103 */
4143470c 15104 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15105 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15106 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15107 } else {
6d1cfbab
MC
15108 /* Safe to use the calculated DMA boundary. */
15109 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15110 }
6d1cfbab 15111
59e6b434
DM
15112 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15113 }
1da177e4
LT
15114
15115out:
4bae65c8 15116 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15117out_nofree:
15118 return ret;
15119}
15120
1da177e4
LT
15121static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15122{
63c3a66f 15123 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15124 tp->bufmgr_config.mbuf_read_dma_low_water =
15125 DEFAULT_MB_RDMA_LOW_WATER_5705;
15126 tp->bufmgr_config.mbuf_mac_rx_low_water =
15127 DEFAULT_MB_MACRX_LOW_WATER_57765;
15128 tp->bufmgr_config.mbuf_high_water =
15129 DEFAULT_MB_HIGH_WATER_57765;
15130
15131 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15132 DEFAULT_MB_RDMA_LOW_WATER_5705;
15133 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15134 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15135 tp->bufmgr_config.mbuf_high_water_jumbo =
15136 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15137 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15138 tp->bufmgr_config.mbuf_read_dma_low_water =
15139 DEFAULT_MB_RDMA_LOW_WATER_5705;
15140 tp->bufmgr_config.mbuf_mac_rx_low_water =
15141 DEFAULT_MB_MACRX_LOW_WATER_5705;
15142 tp->bufmgr_config.mbuf_high_water =
15143 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15144 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15145 tp->bufmgr_config.mbuf_mac_rx_low_water =
15146 DEFAULT_MB_MACRX_LOW_WATER_5906;
15147 tp->bufmgr_config.mbuf_high_water =
15148 DEFAULT_MB_HIGH_WATER_5906;
15149 }
fdfec172
MC
15150
15151 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15152 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15153 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15154 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15155 tp->bufmgr_config.mbuf_high_water_jumbo =
15156 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15157 } else {
15158 tp->bufmgr_config.mbuf_read_dma_low_water =
15159 DEFAULT_MB_RDMA_LOW_WATER;
15160 tp->bufmgr_config.mbuf_mac_rx_low_water =
15161 DEFAULT_MB_MACRX_LOW_WATER;
15162 tp->bufmgr_config.mbuf_high_water =
15163 DEFAULT_MB_HIGH_WATER;
15164
15165 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15166 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15167 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15168 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15169 tp->bufmgr_config.mbuf_high_water_jumbo =
15170 DEFAULT_MB_HIGH_WATER_JUMBO;
15171 }
1da177e4
LT
15172
15173 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15174 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15175}
15176
15177static char * __devinit tg3_phy_string(struct tg3 *tp)
15178{
79eb6904
MC
15179 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15180 case TG3_PHY_ID_BCM5400: return "5400";
15181 case TG3_PHY_ID_BCM5401: return "5401";
15182 case TG3_PHY_ID_BCM5411: return "5411";
15183 case TG3_PHY_ID_BCM5701: return "5701";
15184 case TG3_PHY_ID_BCM5703: return "5703";
15185 case TG3_PHY_ID_BCM5704: return "5704";
15186 case TG3_PHY_ID_BCM5705: return "5705";
15187 case TG3_PHY_ID_BCM5750: return "5750";
15188 case TG3_PHY_ID_BCM5752: return "5752";
15189 case TG3_PHY_ID_BCM5714: return "5714";
15190 case TG3_PHY_ID_BCM5780: return "5780";
15191 case TG3_PHY_ID_BCM5755: return "5755";
15192 case TG3_PHY_ID_BCM5787: return "5787";
15193 case TG3_PHY_ID_BCM5784: return "5784";
15194 case TG3_PHY_ID_BCM5756: return "5722/5756";
15195 case TG3_PHY_ID_BCM5906: return "5906";
15196 case TG3_PHY_ID_BCM5761: return "5761";
15197 case TG3_PHY_ID_BCM5718C: return "5718C";
15198 case TG3_PHY_ID_BCM5718S: return "5718S";
15199 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15200 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15201 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15202 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15203 case 0: return "serdes";
15204 default: return "unknown";
855e1111 15205 }
1da177e4
LT
15206}
15207
f9804ddb
MC
15208static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15209{
63c3a66f 15210 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15211 strcpy(str, "PCI Express");
15212 return str;
63c3a66f 15213 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15214 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15215
15216 strcpy(str, "PCIX:");
15217
15218 if ((clock_ctrl == 7) ||
15219 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15220 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15221 strcat(str, "133MHz");
15222 else if (clock_ctrl == 0)
15223 strcat(str, "33MHz");
15224 else if (clock_ctrl == 2)
15225 strcat(str, "50MHz");
15226 else if (clock_ctrl == 4)
15227 strcat(str, "66MHz");
15228 else if (clock_ctrl == 6)
15229 strcat(str, "100MHz");
f9804ddb
MC
15230 } else {
15231 strcpy(str, "PCI:");
63c3a66f 15232 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15233 strcat(str, "66MHz");
15234 else
15235 strcat(str, "33MHz");
15236 }
63c3a66f 15237 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15238 strcat(str, ":32-bit");
15239 else
15240 strcat(str, ":64-bit");
15241 return str;
15242}
15243
8c2dc7e1 15244static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15245{
15246 struct pci_dev *peer;
15247 unsigned int func, devnr = tp->pdev->devfn & ~7;
15248
15249 for (func = 0; func < 8; func++) {
15250 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15251 if (peer && peer != tp->pdev)
15252 break;
15253 pci_dev_put(peer);
15254 }
16fe9d74
MC
15255 /* 5704 can be configured in single-port mode, set peer to
15256 * tp->pdev in that case.
15257 */
15258 if (!peer) {
15259 peer = tp->pdev;
15260 return peer;
15261 }
1da177e4
LT
15262
15263 /*
15264 * We don't need to keep the refcount elevated; there's no way
15265 * to remove one half of this device without removing the other
15266 */
15267 pci_dev_put(peer);
15268
15269 return peer;
15270}
15271
15f9850d
DM
15272static void __devinit tg3_init_coal(struct tg3 *tp)
15273{
15274 struct ethtool_coalesce *ec = &tp->coal;
15275
15276 memset(ec, 0, sizeof(*ec));
15277 ec->cmd = ETHTOOL_GCOALESCE;
15278 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15279 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15280 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15281 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15282 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15283 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15284 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15285 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15286 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15287
15288 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15289 HOSTCC_MODE_CLRTICK_TXBD)) {
15290 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15291 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15292 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15293 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15294 }
d244c892 15295
63c3a66f 15296 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15297 ec->rx_coalesce_usecs_irq = 0;
15298 ec->tx_coalesce_usecs_irq = 0;
15299 ec->stats_block_coalesce_usecs = 0;
15300 }
15f9850d
DM
15301}
15302
7c7d64b8
SH
15303static const struct net_device_ops tg3_netdev_ops = {
15304 .ndo_open = tg3_open,
15305 .ndo_stop = tg3_close,
00829823 15306 .ndo_start_xmit = tg3_start_xmit,
511d2224 15307 .ndo_get_stats64 = tg3_get_stats64,
00829823 15308 .ndo_validate_addr = eth_validate_addr,
afc4b13d 15309 .ndo_set_rx_mode = tg3_set_rx_mode,
00829823
SH
15310 .ndo_set_mac_address = tg3_set_mac_addr,
15311 .ndo_do_ioctl = tg3_ioctl,
15312 .ndo_tx_timeout = tg3_tx_timeout,
15313 .ndo_change_mtu = tg3_change_mtu,
dc668910 15314 .ndo_fix_features = tg3_fix_features,
06c03c02 15315 .ndo_set_features = tg3_set_features,
00829823
SH
15316#ifdef CONFIG_NET_POLL_CONTROLLER
15317 .ndo_poll_controller = tg3_poll_controller,
15318#endif
15319};
15320
1da177e4
LT
15321static int __devinit tg3_init_one(struct pci_dev *pdev,
15322 const struct pci_device_id *ent)
15323{
1da177e4
LT
15324 struct net_device *dev;
15325 struct tg3 *tp;
646c9edd
MC
15326 int i, err, pm_cap;
15327 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15328 char str[40];
72f2afb8 15329 u64 dma_mask, persist_dma_mask;
c8f44aff 15330 netdev_features_t features = 0;
1da177e4 15331
05dbe005 15332 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15333
15334 err = pci_enable_device(pdev);
15335 if (err) {
2445e461 15336 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15337 return err;
15338 }
15339
1da177e4
LT
15340 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15341 if (err) {
2445e461 15342 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15343 goto err_out_disable_pdev;
15344 }
15345
15346 pci_set_master(pdev);
15347
15348 /* Find power-management capability. */
15349 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15350 if (pm_cap == 0) {
2445e461
MC
15351 dev_err(&pdev->dev,
15352 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15353 err = -EIO;
15354 goto err_out_free_res;
15355 }
15356
16821285
MC
15357 err = pci_set_power_state(pdev, PCI_D0);
15358 if (err) {
15359 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15360 goto err_out_free_res;
15361 }
15362
fe5f5787 15363 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15364 if (!dev) {
2445e461 15365 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15366 err = -ENOMEM;
16821285 15367 goto err_out_power_down;
1da177e4
LT
15368 }
15369
1da177e4
LT
15370 SET_NETDEV_DEV(dev, &pdev->dev);
15371
1da177e4
LT
15372 tp = netdev_priv(dev);
15373 tp->pdev = pdev;
15374 tp->dev = dev;
15375 tp->pm_cap = pm_cap;
1da177e4
LT
15376 tp->rx_mode = TG3_DEF_RX_MODE;
15377 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15378
1da177e4
LT
15379 if (tg3_debug > 0)
15380 tp->msg_enable = tg3_debug;
15381 else
15382 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15383
15384 /* The word/byte swap controls here control register access byte
15385 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15386 * setting below.
15387 */
15388 tp->misc_host_ctrl =
15389 MISC_HOST_CTRL_MASK_PCI_INT |
15390 MISC_HOST_CTRL_WORD_SWAP |
15391 MISC_HOST_CTRL_INDIR_ACCESS |
15392 MISC_HOST_CTRL_PCISTATE_RW;
15393
15394 /* The NONFRM (non-frame) byte/word swap controls take effect
15395 * on descriptor entries, anything which isn't packet data.
15396 *
15397 * The StrongARM chips on the board (one for tx, one for rx)
15398 * are running in big-endian mode.
15399 */
15400 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15401 GRC_MODE_WSWAP_NONFRM_DATA);
15402#ifdef __BIG_ENDIAN
15403 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15404#endif
15405 spin_lock_init(&tp->lock);
1da177e4 15406 spin_lock_init(&tp->indirect_lock);
c4028958 15407 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15408
d5fe488a 15409 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15410 if (!tp->regs) {
ab96b241 15411 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15412 err = -ENOMEM;
15413 goto err_out_free_dev;
15414 }
15415
c9cab24e
MC
15416 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15417 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15418 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15419 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15420 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15421 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15422 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15423 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15424 tg3_flag_set(tp, ENABLE_APE);
15425 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15426 if (!tp->aperegs) {
15427 dev_err(&pdev->dev,
15428 "Cannot map APE registers, aborting\n");
15429 err = -ENOMEM;
15430 goto err_out_iounmap;
15431 }
15432 }
15433
1da177e4
LT
15434 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15435 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15436
1da177e4 15437 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15438 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15439 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15440 dev->irq = pdev->irq;
1da177e4
LT
15441
15442 err = tg3_get_invariants(tp);
15443 if (err) {
ab96b241
MC
15444 dev_err(&pdev->dev,
15445 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15446 goto err_out_apeunmap;
1da177e4
LT
15447 }
15448
4a29cc2e
MC
15449 /* The EPB bridge inside 5714, 5715, and 5780 and any
15450 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15451 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15452 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15453 * do DMA address check in tg3_start_xmit().
15454 */
63c3a66f 15455 if (tg3_flag(tp, IS_5788))
284901a9 15456 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15457 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15458 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15459#ifdef CONFIG_HIGHMEM
6a35528a 15460 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15461#endif
4a29cc2e 15462 } else
6a35528a 15463 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15464
15465 /* Configure DMA attributes. */
284901a9 15466 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15467 err = pci_set_dma_mask(pdev, dma_mask);
15468 if (!err) {
0da0606f 15469 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15470 err = pci_set_consistent_dma_mask(pdev,
15471 persist_dma_mask);
15472 if (err < 0) {
ab96b241
MC
15473 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15474 "DMA for consistent allocations\n");
c9cab24e 15475 goto err_out_apeunmap;
72f2afb8
MC
15476 }
15477 }
15478 }
284901a9
YH
15479 if (err || dma_mask == DMA_BIT_MASK(32)) {
15480 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15481 if (err) {
ab96b241
MC
15482 dev_err(&pdev->dev,
15483 "No usable DMA configuration, aborting\n");
c9cab24e 15484 goto err_out_apeunmap;
72f2afb8
MC
15485 }
15486 }
15487
fdfec172 15488 tg3_init_bufmgr_config(tp);
1da177e4 15489
0da0606f
MC
15490 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15491
15492 /* 5700 B0 chips do not support checksumming correctly due
15493 * to hardware bugs.
15494 */
15495 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15496 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15497
15498 if (tg3_flag(tp, 5755_PLUS))
15499 features |= NETIF_F_IPV6_CSUM;
15500 }
15501
4e3a7aaa
MC
15502 /* TSO is on by default on chips that support hardware TSO.
15503 * Firmware TSO on older chips gives lower performance, so it
15504 * is off by default, but can be enabled using ethtool.
15505 */
63c3a66f
JP
15506 if ((tg3_flag(tp, HW_TSO_1) ||
15507 tg3_flag(tp, HW_TSO_2) ||
15508 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15509 (features & NETIF_F_IP_CSUM))
15510 features |= NETIF_F_TSO;
63c3a66f 15511 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15512 if (features & NETIF_F_IPV6_CSUM)
15513 features |= NETIF_F_TSO6;
63c3a66f 15514 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15515 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15516 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15517 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15518 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15519 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15520 features |= NETIF_F_TSO_ECN;
b0026624 15521 }
1da177e4 15522
d542fe27
MC
15523 dev->features |= features;
15524 dev->vlan_features |= features;
15525
06c03c02
MB
15526 /*
15527 * Add loopback capability only for a subset of devices that support
15528 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15529 * loopback for the remaining devices.
15530 */
15531 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15532 !tg3_flag(tp, CPMU_PRESENT))
15533 /* Add the loopback capability */
0da0606f
MC
15534 features |= NETIF_F_LOOPBACK;
15535
0da0606f 15536 dev->hw_features |= features;
06c03c02 15537
1da177e4 15538 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15539 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15540 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15541 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15542 tp->rx_pending = 63;
15543 }
15544
1da177e4
LT
15545 err = tg3_get_device_address(tp);
15546 if (err) {
ab96b241
MC
15547 dev_err(&pdev->dev,
15548 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15549 goto err_out_apeunmap;
c88864df
MC
15550 }
15551
1da177e4
LT
15552 /*
15553 * Reset chip in case UNDI or EFI driver did not shutdown
15554 * DMA self test will enable WDMAC and we'll see (spurious)
15555 * pending DMA on the PCI bus at that point.
15556 */
15557 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15558 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15559 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15560 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15561 }
15562
15563 err = tg3_test_dma(tp);
15564 if (err) {
ab96b241 15565 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15566 goto err_out_apeunmap;
1da177e4
LT
15567 }
15568
78f90dcf
MC
15569 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15570 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15571 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15572 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15573 struct tg3_napi *tnapi = &tp->napi[i];
15574
15575 tnapi->tp = tp;
15576 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15577
15578 tnapi->int_mbox = intmbx;
93a700a9 15579 if (i <= 4)
78f90dcf
MC
15580 intmbx += 0x8;
15581 else
15582 intmbx += 0x4;
15583
15584 tnapi->consmbox = rcvmbx;
15585 tnapi->prodmbox = sndmbx;
15586
66cfd1bd 15587 if (i)
78f90dcf 15588 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15589 else
78f90dcf 15590 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15591
63c3a66f 15592 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15593 break;
15594
15595 /*
15596 * If we support MSIX, we'll be using RSS. If we're using
15597 * RSS, the first vector only handles link interrupts and the
15598 * remaining vectors handle rx and tx interrupts. Reuse the
15599 * mailbox values for the next iteration. The values we setup
15600 * above are still useful for the single vectored mode.
15601 */
15602 if (!i)
15603 continue;
15604
15605 rcvmbx += 0x8;
15606
15607 if (sndmbx & 0x4)
15608 sndmbx -= 0x4;
15609 else
15610 sndmbx += 0xc;
15611 }
15612
15f9850d
DM
15613 tg3_init_coal(tp);
15614
c49a1561
MC
15615 pci_set_drvdata(pdev, dev);
15616
cd0d7228
MC
15617 if (tg3_flag(tp, 5717_PLUS)) {
15618 /* Resume a low-power mode */
15619 tg3_frob_aux_power(tp, false);
15620 }
15621
1da177e4
LT
15622 err = register_netdev(dev);
15623 if (err) {
ab96b241 15624 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15625 goto err_out_apeunmap;
1da177e4
LT
15626 }
15627
05dbe005
JP
15628 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15629 tp->board_part_number,
15630 tp->pci_chip_rev_id,
15631 tg3_bus_string(tp, str),
15632 dev->dev_addr);
1da177e4 15633
f07e9af3 15634 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15635 struct phy_device *phydev;
15636 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15637 netdev_info(dev,
15638 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15639 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15640 } else {
15641 char *ethtype;
15642
15643 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15644 ethtype = "10/100Base-TX";
15645 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15646 ethtype = "1000Base-SX";
15647 else
15648 ethtype = "10/100/1000Base-T";
15649
5129c3a3 15650 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15651 "(WireSpeed[%d], EEE[%d])\n",
15652 tg3_phy_string(tp), ethtype,
15653 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15654 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15655 }
05dbe005
JP
15656
15657 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15658 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15659 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15660 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15661 tg3_flag(tp, ENABLE_ASF) != 0,
15662 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15663 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15664 tp->dma_rwctrl,
15665 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15666 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15667
b45aa2f6
MC
15668 pci_save_state(pdev);
15669
1da177e4
LT
15670 return 0;
15671
0d3031d9
MC
15672err_out_apeunmap:
15673 if (tp->aperegs) {
15674 iounmap(tp->aperegs);
15675 tp->aperegs = NULL;
15676 }
15677
1da177e4 15678err_out_iounmap:
6892914f
MC
15679 if (tp->regs) {
15680 iounmap(tp->regs);
22abe310 15681 tp->regs = NULL;
6892914f 15682 }
1da177e4
LT
15683
15684err_out_free_dev:
15685 free_netdev(dev);
15686
16821285
MC
15687err_out_power_down:
15688 pci_set_power_state(pdev, PCI_D3hot);
15689
1da177e4
LT
15690err_out_free_res:
15691 pci_release_regions(pdev);
15692
15693err_out_disable_pdev:
15694 pci_disable_device(pdev);
15695 pci_set_drvdata(pdev, NULL);
15696 return err;
15697}
15698
15699static void __devexit tg3_remove_one(struct pci_dev *pdev)
15700{
15701 struct net_device *dev = pci_get_drvdata(pdev);
15702
15703 if (dev) {
15704 struct tg3 *tp = netdev_priv(dev);
15705
077f849d
JSR
15706 if (tp->fw)
15707 release_firmware(tp->fw);
15708
db219973 15709 tg3_reset_task_cancel(tp);
158d7abd 15710
e730c823 15711 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15712 tg3_phy_fini(tp);
158d7abd 15713 tg3_mdio_fini(tp);
b02fd9e3 15714 }
158d7abd 15715
1da177e4 15716 unregister_netdev(dev);
0d3031d9
MC
15717 if (tp->aperegs) {
15718 iounmap(tp->aperegs);
15719 tp->aperegs = NULL;
15720 }
6892914f
MC
15721 if (tp->regs) {
15722 iounmap(tp->regs);
22abe310 15723 tp->regs = NULL;
6892914f 15724 }
1da177e4
LT
15725 free_netdev(dev);
15726 pci_release_regions(pdev);
15727 pci_disable_device(pdev);
15728 pci_set_drvdata(pdev, NULL);
15729 }
15730}
15731
aa6027ca 15732#ifdef CONFIG_PM_SLEEP
c866b7ea 15733static int tg3_suspend(struct device *device)
1da177e4 15734{
c866b7ea 15735 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15736 struct net_device *dev = pci_get_drvdata(pdev);
15737 struct tg3 *tp = netdev_priv(dev);
15738 int err;
15739
15740 if (!netif_running(dev))
15741 return 0;
15742
db219973 15743 tg3_reset_task_cancel(tp);
b02fd9e3 15744 tg3_phy_stop(tp);
1da177e4
LT
15745 tg3_netif_stop(tp);
15746
15747 del_timer_sync(&tp->timer);
15748
f47c11ee 15749 tg3_full_lock(tp, 1);
1da177e4 15750 tg3_disable_ints(tp);
f47c11ee 15751 tg3_full_unlock(tp);
1da177e4
LT
15752
15753 netif_device_detach(dev);
15754
f47c11ee 15755 tg3_full_lock(tp, 0);
944d980e 15756 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15757 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15758 tg3_full_unlock(tp);
1da177e4 15759
c866b7ea 15760 err = tg3_power_down_prepare(tp);
1da177e4 15761 if (err) {
b02fd9e3
MC
15762 int err2;
15763
f47c11ee 15764 tg3_full_lock(tp, 0);
1da177e4 15765
63c3a66f 15766 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15767 err2 = tg3_restart_hw(tp, 1);
15768 if (err2)
b9ec6c1b 15769 goto out;
1da177e4
LT
15770
15771 tp->timer.expires = jiffies + tp->timer_offset;
15772 add_timer(&tp->timer);
15773
15774 netif_device_attach(dev);
15775 tg3_netif_start(tp);
15776
b9ec6c1b 15777out:
f47c11ee 15778 tg3_full_unlock(tp);
b02fd9e3
MC
15779
15780 if (!err2)
15781 tg3_phy_start(tp);
1da177e4
LT
15782 }
15783
15784 return err;
15785}
15786
c866b7ea 15787static int tg3_resume(struct device *device)
1da177e4 15788{
c866b7ea 15789 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15790 struct net_device *dev = pci_get_drvdata(pdev);
15791 struct tg3 *tp = netdev_priv(dev);
15792 int err;
15793
15794 if (!netif_running(dev))
15795 return 0;
15796
1da177e4
LT
15797 netif_device_attach(dev);
15798
f47c11ee 15799 tg3_full_lock(tp, 0);
1da177e4 15800
63c3a66f 15801 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15802 err = tg3_restart_hw(tp, 1);
15803 if (err)
15804 goto out;
1da177e4
LT
15805
15806 tp->timer.expires = jiffies + tp->timer_offset;
15807 add_timer(&tp->timer);
15808
1da177e4
LT
15809 tg3_netif_start(tp);
15810
b9ec6c1b 15811out:
f47c11ee 15812 tg3_full_unlock(tp);
1da177e4 15813
b02fd9e3
MC
15814 if (!err)
15815 tg3_phy_start(tp);
15816
b9ec6c1b 15817 return err;
1da177e4
LT
15818}
15819
c866b7ea 15820static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15821#define TG3_PM_OPS (&tg3_pm_ops)
15822
15823#else
15824
15825#define TG3_PM_OPS NULL
15826
15827#endif /* CONFIG_PM_SLEEP */
c866b7ea 15828
b45aa2f6
MC
15829/**
15830 * tg3_io_error_detected - called when PCI error is detected
15831 * @pdev: Pointer to PCI device
15832 * @state: The current pci connection state
15833 *
15834 * This function is called after a PCI bus error affecting
15835 * this device has been detected.
15836 */
15837static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15838 pci_channel_state_t state)
15839{
15840 struct net_device *netdev = pci_get_drvdata(pdev);
15841 struct tg3 *tp = netdev_priv(netdev);
15842 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15843
15844 netdev_info(netdev, "PCI I/O error detected\n");
15845
15846 rtnl_lock();
15847
15848 if (!netif_running(netdev))
15849 goto done;
15850
15851 tg3_phy_stop(tp);
15852
15853 tg3_netif_stop(tp);
15854
15855 del_timer_sync(&tp->timer);
b45aa2f6
MC
15856
15857 /* Want to make sure that the reset task doesn't run */
db219973 15858 tg3_reset_task_cancel(tp);
63c3a66f 15859 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
b45aa2f6
MC
15860
15861 netif_device_detach(netdev);
15862
15863 /* Clean up software state, even if MMIO is blocked */
15864 tg3_full_lock(tp, 0);
15865 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15866 tg3_full_unlock(tp);
15867
15868done:
15869 if (state == pci_channel_io_perm_failure)
15870 err = PCI_ERS_RESULT_DISCONNECT;
15871 else
15872 pci_disable_device(pdev);
15873
15874 rtnl_unlock();
15875
15876 return err;
15877}
15878
15879/**
15880 * tg3_io_slot_reset - called after the pci bus has been reset.
15881 * @pdev: Pointer to PCI device
15882 *
15883 * Restart the card from scratch, as if from a cold-boot.
15884 * At this point, the card has exprienced a hard reset,
15885 * followed by fixups by BIOS, and has its config space
15886 * set up identically to what it was at cold boot.
15887 */
15888static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15889{
15890 struct net_device *netdev = pci_get_drvdata(pdev);
15891 struct tg3 *tp = netdev_priv(netdev);
15892 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15893 int err;
15894
15895 rtnl_lock();
15896
15897 if (pci_enable_device(pdev)) {
15898 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15899 goto done;
15900 }
15901
15902 pci_set_master(pdev);
15903 pci_restore_state(pdev);
15904 pci_save_state(pdev);
15905
15906 if (!netif_running(netdev)) {
15907 rc = PCI_ERS_RESULT_RECOVERED;
15908 goto done;
15909 }
15910
15911 err = tg3_power_up(tp);
bed9829f 15912 if (err)
b45aa2f6 15913 goto done;
b45aa2f6
MC
15914
15915 rc = PCI_ERS_RESULT_RECOVERED;
15916
15917done:
15918 rtnl_unlock();
15919
15920 return rc;
15921}
15922
15923/**
15924 * tg3_io_resume - called when traffic can start flowing again.
15925 * @pdev: Pointer to PCI device
15926 *
15927 * This callback is called when the error recovery driver tells
15928 * us that its OK to resume normal operation.
15929 */
15930static void tg3_io_resume(struct pci_dev *pdev)
15931{
15932 struct net_device *netdev = pci_get_drvdata(pdev);
15933 struct tg3 *tp = netdev_priv(netdev);
15934 int err;
15935
15936 rtnl_lock();
15937
15938 if (!netif_running(netdev))
15939 goto done;
15940
15941 tg3_full_lock(tp, 0);
63c3a66f 15942 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15943 err = tg3_restart_hw(tp, 1);
15944 tg3_full_unlock(tp);
15945 if (err) {
15946 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15947 goto done;
15948 }
15949
15950 netif_device_attach(netdev);
15951
15952 tp->timer.expires = jiffies + tp->timer_offset;
15953 add_timer(&tp->timer);
15954
15955 tg3_netif_start(tp);
15956
15957 tg3_phy_start(tp);
15958
15959done:
15960 rtnl_unlock();
15961}
15962
15963static struct pci_error_handlers tg3_err_handler = {
15964 .error_detected = tg3_io_error_detected,
15965 .slot_reset = tg3_io_slot_reset,
15966 .resume = tg3_io_resume
15967};
15968
1da177e4
LT
15969static struct pci_driver tg3_driver = {
15970 .name = DRV_MODULE_NAME,
15971 .id_table = tg3_pci_tbl,
15972 .probe = tg3_init_one,
15973 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15974 .err_handler = &tg3_err_handler,
aa6027ca 15975 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15976};
15977
15978static int __init tg3_init(void)
15979{
29917620 15980 return pci_register_driver(&tg3_driver);
1da177e4
LT
15981}
15982
15983static void __exit tg3_cleanup(void)
15984{
15985 pci_unregister_driver(&tg3_driver);
15986}
15987
15988module_init(tg3_init);
15989module_exit(tg3_cleanup);