bridge: add local MAC address to forwarding table (v2)
[linux-2.6-block.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
5ae7fa06 92#define TG3_MIN_NUM 121
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
5ae7fa06 95#define DRV_MODULE_RELDATE "November 2, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 138#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
139
140/* Do not place this n-ring entries value into the tp struct itself,
141 * we really want to expose these constants to GCC so that modulo et
142 * al. operations are done with shifts and masks instead of with
143 * hw multiply/modulo instructions. Another solution would be to
144 * replace things like '% foo' with '& (foo - 1)'.
145 */
1da177e4
LT
146
147#define TG3_TX_RING_SIZE 512
148#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
149
2c49a44d
MC
150#define TG3_RX_STD_RING_BYTES(tp) \
151 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
152#define TG3_RX_JMB_RING_BYTES(tp) \
153 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
154#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 155 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
156#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
157 TG3_TX_RING_SIZE)
1da177e4
LT
158#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
159
287be12e
MC
160#define TG3_DMA_BYTE_ENAB 64
161
162#define TG3_RX_STD_DMA_SZ 1536
163#define TG3_RX_JMB_DMA_SZ 9046
164
165#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
166
167#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
168#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 169
2c49a44d
MC
170#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 172
2c49a44d
MC
173#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
174 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 175
d2757fc4
MC
176/* Due to a hardware bug, the 5701 can only DMA to memory addresses
177 * that are at least dword aligned when used in PCIX mode. The driver
178 * works around this bug by double copying the packet. This workaround
179 * is built into the normal double copy length check for efficiency.
180 *
181 * However, the double copy is only necessary on those architectures
182 * where unaligned memory accesses are inefficient. For those architectures
183 * where unaligned memory accesses incur little penalty, we can reintegrate
184 * the 5701 in the normal rx path. Doing so saves a device structure
185 * dereference by hardcoding the double copy threshold in place.
186 */
187#define TG3_RX_COPY_THRESHOLD 256
188#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
189 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
190#else
191 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
192#endif
193
81389f57
MC
194#if (NET_IP_ALIGN != 0)
195#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
196#else
9205fd9c 197#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
198#endif
199
1da177e4 200/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 201#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
e31aa987 202#define TG3_TX_BD_DMA_MAX 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
1456static void tg3_ump_link_report(struct tg3 *tp)
1457{
1458 u32 reg;
1459 u32 val;
1460
63c3a66f 1461 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1462 return;
1463
1464 tg3_wait_for_event_ack(tp);
1465
1466 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1467
1468 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1469
1470 val = 0;
1471 if (!tg3_readphy(tp, MII_BMCR, &reg))
1472 val = reg << 16;
1473 if (!tg3_readphy(tp, MII_BMSR, &reg))
1474 val |= (reg & 0xffff);
1475 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1476
1477 val = 0;
1478 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1479 val = reg << 16;
1480 if (!tg3_readphy(tp, MII_LPA, &reg))
1481 val |= (reg & 0xffff);
1482 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1483
1484 val = 0;
f07e9af3 1485 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1486 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1487 val = reg << 16;
1488 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1489 val |= (reg & 0xffff);
1490 }
1491 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1492
1493 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1494 val = reg << 16;
1495 else
1496 val = 0;
1497 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1498
4ba526ce 1499 tg3_generate_fw_event(tp);
95e2869a
MC
1500}
1501
8d5a89b3
MC
1502/* tp->lock is held. */
1503static void tg3_stop_fw(struct tg3 *tp)
1504{
1505 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1506 /* Wait for RX cpu to ACK the previous event. */
1507 tg3_wait_for_event_ack(tp);
1508
1509 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1510
1511 tg3_generate_fw_event(tp);
1512
1513 /* Wait for RX cpu to ACK this event. */
1514 tg3_wait_for_event_ack(tp);
1515 }
1516}
1517
fd6d3f0e
MC
1518/* tp->lock is held. */
1519static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1520{
1521 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1522 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1523
1524 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1525 switch (kind) {
1526 case RESET_KIND_INIT:
1527 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1528 DRV_STATE_START);
1529 break;
1530
1531 case RESET_KIND_SHUTDOWN:
1532 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1533 DRV_STATE_UNLOAD);
1534 break;
1535
1536 case RESET_KIND_SUSPEND:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_SUSPEND);
1539 break;
1540
1541 default:
1542 break;
1543 }
1544 }
1545
1546 if (kind == RESET_KIND_INIT ||
1547 kind == RESET_KIND_SUSPEND)
1548 tg3_ape_driver_state_change(tp, kind);
1549}
1550
1551/* tp->lock is held. */
1552static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1553{
1554 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1555 switch (kind) {
1556 case RESET_KIND_INIT:
1557 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1558 DRV_STATE_START_DONE);
1559 break;
1560
1561 case RESET_KIND_SHUTDOWN:
1562 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1563 DRV_STATE_UNLOAD_DONE);
1564 break;
1565
1566 default:
1567 break;
1568 }
1569 }
1570
1571 if (kind == RESET_KIND_SHUTDOWN)
1572 tg3_ape_driver_state_change(tp, kind);
1573}
1574
1575/* tp->lock is held. */
1576static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1577{
1578 if (tg3_flag(tp, ENABLE_ASF)) {
1579 switch (kind) {
1580 case RESET_KIND_INIT:
1581 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1582 DRV_STATE_START);
1583 break;
1584
1585 case RESET_KIND_SHUTDOWN:
1586 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1587 DRV_STATE_UNLOAD);
1588 break;
1589
1590 case RESET_KIND_SUSPEND:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_SUSPEND);
1593 break;
1594
1595 default:
1596 break;
1597 }
1598 }
1599}
1600
1601static int tg3_poll_fw(struct tg3 *tp)
1602{
1603 int i;
1604 u32 val;
1605
1606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1607 /* Wait up to 20ms for init done. */
1608 for (i = 0; i < 200; i++) {
1609 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1610 return 0;
1611 udelay(100);
1612 }
1613 return -ENODEV;
1614 }
1615
1616 /* Wait for firmware initialization to complete. */
1617 for (i = 0; i < 100000; i++) {
1618 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1619 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1620 break;
1621 udelay(10);
1622 }
1623
1624 /* Chip might not be fitted with firmware. Some Sun onboard
1625 * parts are configured like that. So don't signal the timeout
1626 * of the above loop as an error, but do report the lack of
1627 * running firmware once.
1628 */
1629 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1630 tg3_flag_set(tp, NO_FWARE_REPORTED);
1631
1632 netdev_info(tp->dev, "No firmware running\n");
1633 }
1634
1635 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1636 /* The 57765 A0 needs a little more
1637 * time to do some important work.
1638 */
1639 mdelay(10);
1640 }
1641
1642 return 0;
1643}
1644
95e2869a
MC
1645static void tg3_link_report(struct tg3 *tp)
1646{
1647 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1648 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1649 tg3_ump_link_report(tp);
1650 } else if (netif_msg_link(tp)) {
05dbe005
JP
1651 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1652 (tp->link_config.active_speed == SPEED_1000 ?
1653 1000 :
1654 (tp->link_config.active_speed == SPEED_100 ?
1655 100 : 10)),
1656 (tp->link_config.active_duplex == DUPLEX_FULL ?
1657 "full" : "half"));
1658
1659 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1660 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1661 "on" : "off",
1662 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1663 "on" : "off");
47007831
MC
1664
1665 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1666 netdev_info(tp->dev, "EEE is %s\n",
1667 tp->setlpicnt ? "enabled" : "disabled");
1668
95e2869a
MC
1669 tg3_ump_link_report(tp);
1670 }
1671}
1672
1673static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1674{
1675 u16 miireg;
1676
e18ce346 1677 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1678 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1679 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1680 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1681 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1682 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1683 else
1684 miireg = 0;
1685
1686 return miireg;
1687}
1688
1689static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1690{
1691 u16 miireg;
1692
e18ce346 1693 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1694 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1695 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1696 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1697 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1698 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1699 else
1700 miireg = 0;
1701
1702 return miireg;
1703}
1704
95e2869a
MC
1705static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1706{
1707 u8 cap = 0;
1708
f3791cdf
MC
1709 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1710 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1711 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1712 if (lcladv & ADVERTISE_1000XPAUSE)
1713 cap = FLOW_CTRL_RX;
1714 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1715 cap = FLOW_CTRL_TX;
95e2869a
MC
1716 }
1717
1718 return cap;
1719}
1720
f51f3562 1721static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1722{
b02fd9e3 1723 u8 autoneg;
f51f3562 1724 u8 flowctrl = 0;
95e2869a
MC
1725 u32 old_rx_mode = tp->rx_mode;
1726 u32 old_tx_mode = tp->tx_mode;
1727
63c3a66f 1728 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1729 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1730 else
1731 autoneg = tp->link_config.autoneg;
1732
63c3a66f 1733 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1734 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1735 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1736 else
bc02ff95 1737 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1738 } else
1739 flowctrl = tp->link_config.flowctrl;
95e2869a 1740
f51f3562 1741 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1742
e18ce346 1743 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1744 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1745 else
1746 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1747
f51f3562 1748 if (old_rx_mode != tp->rx_mode)
95e2869a 1749 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1750
e18ce346 1751 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1752 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1753 else
1754 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1755
f51f3562 1756 if (old_tx_mode != tp->tx_mode)
95e2869a 1757 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1758}
1759
b02fd9e3
MC
1760static void tg3_adjust_link(struct net_device *dev)
1761{
1762 u8 oldflowctrl, linkmesg = 0;
1763 u32 mac_mode, lcl_adv, rmt_adv;
1764 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1765 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1766
24bb4fb6 1767 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1768
1769 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1770 MAC_MODE_HALF_DUPLEX);
1771
1772 oldflowctrl = tp->link_config.active_flowctrl;
1773
1774 if (phydev->link) {
1775 lcl_adv = 0;
1776 rmt_adv = 0;
1777
1778 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1779 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1780 else if (phydev->speed == SPEED_1000 ||
1781 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1782 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1783 else
1784 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1785
1786 if (phydev->duplex == DUPLEX_HALF)
1787 mac_mode |= MAC_MODE_HALF_DUPLEX;
1788 else {
1789 lcl_adv = tg3_advert_flowctrl_1000T(
1790 tp->link_config.flowctrl);
1791
1792 if (phydev->pause)
1793 rmt_adv = LPA_PAUSE_CAP;
1794 if (phydev->asym_pause)
1795 rmt_adv |= LPA_PAUSE_ASYM;
1796 }
1797
1798 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1799 } else
1800 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1801
1802 if (mac_mode != tp->mac_mode) {
1803 tp->mac_mode = mac_mode;
1804 tw32_f(MAC_MODE, tp->mac_mode);
1805 udelay(40);
1806 }
1807
fcb389df
MC
1808 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1809 if (phydev->speed == SPEED_10)
1810 tw32(MAC_MI_STAT,
1811 MAC_MI_STAT_10MBPS_MODE |
1812 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1813 else
1814 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1815 }
1816
b02fd9e3
MC
1817 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1818 tw32(MAC_TX_LENGTHS,
1819 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1820 (6 << TX_LENGTHS_IPG_SHIFT) |
1821 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1822 else
1823 tw32(MAC_TX_LENGTHS,
1824 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1825 (6 << TX_LENGTHS_IPG_SHIFT) |
1826 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1827
1828 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1829 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1830 phydev->speed != tp->link_config.active_speed ||
1831 phydev->duplex != tp->link_config.active_duplex ||
1832 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1833 linkmesg = 1;
b02fd9e3
MC
1834
1835 tp->link_config.active_speed = phydev->speed;
1836 tp->link_config.active_duplex = phydev->duplex;
1837
24bb4fb6 1838 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1839
1840 if (linkmesg)
1841 tg3_link_report(tp);
1842}
1843
1844static int tg3_phy_init(struct tg3 *tp)
1845{
1846 struct phy_device *phydev;
1847
f07e9af3 1848 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1849 return 0;
1850
1851 /* Bring the PHY back to a known state. */
1852 tg3_bmcr_reset(tp);
1853
3f0e3ad7 1854 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1855
1856 /* Attach the MAC to the PHY. */
fb28ad35 1857 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1858 phydev->dev_flags, phydev->interface);
b02fd9e3 1859 if (IS_ERR(phydev)) {
ab96b241 1860 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1861 return PTR_ERR(phydev);
1862 }
1863
b02fd9e3 1864 /* Mask with MAC supported features. */
9c61d6bc
MC
1865 switch (phydev->interface) {
1866 case PHY_INTERFACE_MODE_GMII:
1867 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1868 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1869 phydev->supported &= (PHY_GBIT_FEATURES |
1870 SUPPORTED_Pause |
1871 SUPPORTED_Asym_Pause);
1872 break;
1873 }
1874 /* fallthru */
9c61d6bc
MC
1875 case PHY_INTERFACE_MODE_MII:
1876 phydev->supported &= (PHY_BASIC_FEATURES |
1877 SUPPORTED_Pause |
1878 SUPPORTED_Asym_Pause);
1879 break;
1880 default:
3f0e3ad7 1881 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1882 return -EINVAL;
1883 }
1884
f07e9af3 1885 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1886
1887 phydev->advertising = phydev->supported;
1888
b02fd9e3
MC
1889 return 0;
1890}
1891
1892static void tg3_phy_start(struct tg3 *tp)
1893{
1894 struct phy_device *phydev;
1895
f07e9af3 1896 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1897 return;
1898
3f0e3ad7 1899 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1900
80096068
MC
1901 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1902 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1903 phydev->speed = tp->link_config.orig_speed;
1904 phydev->duplex = tp->link_config.orig_duplex;
1905 phydev->autoneg = tp->link_config.orig_autoneg;
1906 phydev->advertising = tp->link_config.orig_advertising;
1907 }
1908
1909 phy_start(phydev);
1910
1911 phy_start_aneg(phydev);
1912}
1913
1914static void tg3_phy_stop(struct tg3 *tp)
1915{
f07e9af3 1916 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1917 return;
1918
3f0e3ad7 1919 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1920}
1921
1922static void tg3_phy_fini(struct tg3 *tp)
1923{
f07e9af3 1924 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1925 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1926 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1927 }
1928}
1929
941ec90f
MC
1930static int tg3_phy_set_extloopbk(struct tg3 *tp)
1931{
1932 int err;
1933 u32 val;
1934
1935 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1936 return 0;
1937
1938 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1939 /* Cannot do read-modify-write on 5401 */
1940 err = tg3_phy_auxctl_write(tp,
1941 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1942 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1943 0x4c20);
1944 goto done;
1945 }
1946
1947 err = tg3_phy_auxctl_read(tp,
1948 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1949 if (err)
1950 return err;
1951
1952 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1953 err = tg3_phy_auxctl_write(tp,
1954 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1955
1956done:
1957 return err;
1958}
1959
7f97a4bd
MC
1960static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1961{
1962 u32 phytest;
1963
1964 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1965 u32 phy;
1966
1967 tg3_writephy(tp, MII_TG3_FET_TEST,
1968 phytest | MII_TG3_FET_SHADOW_EN);
1969 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1970 if (enable)
1971 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1972 else
1973 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1974 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1975 }
1976 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1977 }
1978}
1979
6833c043
MC
1980static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1981{
1982 u32 reg;
1983
63c3a66f
JP
1984 if (!tg3_flag(tp, 5705_PLUS) ||
1985 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1986 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1987 return;
1988
f07e9af3 1989 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1990 tg3_phy_fet_toggle_apd(tp, enable);
1991 return;
1992 }
1993
6833c043
MC
1994 reg = MII_TG3_MISC_SHDW_WREN |
1995 MII_TG3_MISC_SHDW_SCR5_SEL |
1996 MII_TG3_MISC_SHDW_SCR5_LPED |
1997 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1998 MII_TG3_MISC_SHDW_SCR5_SDTL |
1999 MII_TG3_MISC_SHDW_SCR5_C125OE;
2000 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
2001 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
2002
2003 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2004
2005
2006 reg = MII_TG3_MISC_SHDW_WREN |
2007 MII_TG3_MISC_SHDW_APD_SEL |
2008 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2009 if (enable)
2010 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2011
2012 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2013}
2014
9ef8ca99
MC
2015static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2016{
2017 u32 phy;
2018
63c3a66f 2019 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2020 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2021 return;
2022
f07e9af3 2023 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2024 u32 ephy;
2025
535ef6e1
MC
2026 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2027 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2028
2029 tg3_writephy(tp, MII_TG3_FET_TEST,
2030 ephy | MII_TG3_FET_SHADOW_EN);
2031 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2032 if (enable)
535ef6e1 2033 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2034 else
535ef6e1
MC
2035 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2036 tg3_writephy(tp, reg, phy);
9ef8ca99 2037 }
535ef6e1 2038 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2039 }
2040 } else {
15ee95c3
MC
2041 int ret;
2042
2043 ret = tg3_phy_auxctl_read(tp,
2044 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2045 if (!ret) {
9ef8ca99
MC
2046 if (enable)
2047 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2048 else
2049 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2050 tg3_phy_auxctl_write(tp,
2051 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2052 }
2053 }
2054}
2055
1da177e4
LT
2056static void tg3_phy_set_wirespeed(struct tg3 *tp)
2057{
15ee95c3 2058 int ret;
1da177e4
LT
2059 u32 val;
2060
f07e9af3 2061 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2062 return;
2063
15ee95c3
MC
2064 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2065 if (!ret)
b4bd2929
MC
2066 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2067 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2068}
2069
b2a5c19c
MC
2070static void tg3_phy_apply_otp(struct tg3 *tp)
2071{
2072 u32 otp, phy;
2073
2074 if (!tp->phy_otp)
2075 return;
2076
2077 otp = tp->phy_otp;
2078
1d36ba45
MC
2079 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2080 return;
b2a5c19c
MC
2081
2082 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2083 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2084 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2085
2086 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2087 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2088 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2089
2090 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2091 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2092 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2093
2094 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2095 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2096
2097 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2098 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2099
2100 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2101 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2102 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2103
1d36ba45 2104 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2105}
2106
52b02d04
MC
2107static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2108{
2109 u32 val;
2110
2111 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2112 return;
2113
2114 tp->setlpicnt = 0;
2115
2116 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2117 current_link_up == 1 &&
a6b68dab
MC
2118 tp->link_config.active_duplex == DUPLEX_FULL &&
2119 (tp->link_config.active_speed == SPEED_100 ||
2120 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2121 u32 eeectl;
2122
2123 if (tp->link_config.active_speed == SPEED_1000)
2124 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2125 else
2126 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2127
2128 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2129
3110f5f5
MC
2130 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2131 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2132
b0c5943f
MC
2133 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2134 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2135 tp->setlpicnt = 2;
2136 }
2137
2138 if (!tp->setlpicnt) {
b715ce94
MC
2139 if (current_link_up == 1 &&
2140 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2141 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2142 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2143 }
2144
52b02d04
MC
2145 val = tr32(TG3_CPMU_EEE_MODE);
2146 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2147 }
2148}
2149
b0c5943f
MC
2150static void tg3_phy_eee_enable(struct tg3 *tp)
2151{
2152 u32 val;
2153
2154 if (tp->link_config.active_speed == SPEED_1000 &&
2155 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2156 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2157 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
2158 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2159 val = MII_TG3_DSP_TAP26_ALNOKO |
2160 MII_TG3_DSP_TAP26_RMRXSTO;
2161 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2162 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2163 }
2164
2165 val = tr32(TG3_CPMU_EEE_MODE);
2166 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2167}
2168
1da177e4
LT
2169static int tg3_wait_macro_done(struct tg3 *tp)
2170{
2171 int limit = 100;
2172
2173 while (limit--) {
2174 u32 tmp32;
2175
f08aa1a8 2176 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2177 if ((tmp32 & 0x1000) == 0)
2178 break;
2179 }
2180 }
d4675b52 2181 if (limit < 0)
1da177e4
LT
2182 return -EBUSY;
2183
2184 return 0;
2185}
2186
2187static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2188{
2189 static const u32 test_pat[4][6] = {
2190 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2191 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2192 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2193 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2194 };
2195 int chan;
2196
2197 for (chan = 0; chan < 4; chan++) {
2198 int i;
2199
2200 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2201 (chan * 0x2000) | 0x0200);
f08aa1a8 2202 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2203
2204 for (i = 0; i < 6; i++)
2205 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2206 test_pat[chan][i]);
2207
f08aa1a8 2208 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2209 if (tg3_wait_macro_done(tp)) {
2210 *resetp = 1;
2211 return -EBUSY;
2212 }
2213
2214 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2215 (chan * 0x2000) | 0x0200);
f08aa1a8 2216 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2217 if (tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221
f08aa1a8 2222 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2223 if (tg3_wait_macro_done(tp)) {
2224 *resetp = 1;
2225 return -EBUSY;
2226 }
2227
2228 for (i = 0; i < 6; i += 2) {
2229 u32 low, high;
2230
2231 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2232 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2233 tg3_wait_macro_done(tp)) {
2234 *resetp = 1;
2235 return -EBUSY;
2236 }
2237 low &= 0x7fff;
2238 high &= 0x000f;
2239 if (low != test_pat[chan][i] ||
2240 high != test_pat[chan][i+1]) {
2241 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2242 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2243 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2244
2245 return -EBUSY;
2246 }
2247 }
2248 }
2249
2250 return 0;
2251}
2252
2253static int tg3_phy_reset_chanpat(struct tg3 *tp)
2254{
2255 int chan;
2256
2257 for (chan = 0; chan < 4; chan++) {
2258 int i;
2259
2260 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2261 (chan * 0x2000) | 0x0200);
f08aa1a8 2262 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2263 for (i = 0; i < 6; i++)
2264 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2265 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2266 if (tg3_wait_macro_done(tp))
2267 return -EBUSY;
2268 }
2269
2270 return 0;
2271}
2272
2273static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2274{
2275 u32 reg32, phy9_orig;
2276 int retries, do_phy_reset, err;
2277
2278 retries = 10;
2279 do_phy_reset = 1;
2280 do {
2281 if (do_phy_reset) {
2282 err = tg3_bmcr_reset(tp);
2283 if (err)
2284 return err;
2285 do_phy_reset = 0;
2286 }
2287
2288 /* Disable transmitter and interrupt. */
2289 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2290 continue;
2291
2292 reg32 |= 0x3000;
2293 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2294
2295 /* Set full-duplex, 1000 mbps. */
2296 tg3_writephy(tp, MII_BMCR,
221c5637 2297 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2298
2299 /* Set to master mode. */
221c5637 2300 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2301 continue;
2302
221c5637
MC
2303 tg3_writephy(tp, MII_CTRL1000,
2304 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2305
1d36ba45
MC
2306 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2307 if (err)
2308 return err;
1da177e4
LT
2309
2310 /* Block the PHY control access. */
6ee7c0a0 2311 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2312
2313 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2314 if (!err)
2315 break;
2316 } while (--retries);
2317
2318 err = tg3_phy_reset_chanpat(tp);
2319 if (err)
2320 return err;
2321
6ee7c0a0 2322 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2323
2324 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2325 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2326
1d36ba45 2327 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2328
221c5637 2329 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2330
2331 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2332 reg32 &= ~0x3000;
2333 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2334 } else if (!err)
2335 err = -EBUSY;
2336
2337 return err;
2338}
2339
2340/* This will reset the tigon3 PHY if there is no valid
2341 * link unless the FORCE argument is non-zero.
2342 */
2343static int tg3_phy_reset(struct tg3 *tp)
2344{
f833c4c1 2345 u32 val, cpmuctrl;
1da177e4
LT
2346 int err;
2347
60189ddf 2348 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2349 val = tr32(GRC_MISC_CFG);
2350 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2351 udelay(40);
2352 }
f833c4c1
MC
2353 err = tg3_readphy(tp, MII_BMSR, &val);
2354 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2355 if (err != 0)
2356 return -EBUSY;
2357
c8e1e82b
MC
2358 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2359 netif_carrier_off(tp->dev);
2360 tg3_link_report(tp);
2361 }
2362
1da177e4
LT
2363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2364 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2365 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2366 err = tg3_phy_reset_5703_4_5(tp);
2367 if (err)
2368 return err;
2369 goto out;
2370 }
2371
b2a5c19c
MC
2372 cpmuctrl = 0;
2373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2374 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2375 cpmuctrl = tr32(TG3_CPMU_CTRL);
2376 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2377 tw32(TG3_CPMU_CTRL,
2378 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2379 }
2380
1da177e4
LT
2381 err = tg3_bmcr_reset(tp);
2382 if (err)
2383 return err;
2384
b2a5c19c 2385 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2386 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2387 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2388
2389 tw32(TG3_CPMU_CTRL, cpmuctrl);
2390 }
2391
bcb37f6c
MC
2392 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2393 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2394 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2395 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2396 CPMU_LSPD_1000MB_MACCLK_12_5) {
2397 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2398 udelay(40);
2399 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2400 }
2401 }
2402
63c3a66f 2403 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2404 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2405 return 0;
2406
b2a5c19c
MC
2407 tg3_phy_apply_otp(tp);
2408
f07e9af3 2409 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2410 tg3_phy_toggle_apd(tp, true);
2411 else
2412 tg3_phy_toggle_apd(tp, false);
2413
1da177e4 2414out:
1d36ba45
MC
2415 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2416 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2417 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2418 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2419 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2420 }
1d36ba45 2421
f07e9af3 2422 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2423 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2424 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2425 }
1d36ba45 2426
f07e9af3 2427 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2428 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2429 tg3_phydsp_write(tp, 0x000a, 0x310b);
2430 tg3_phydsp_write(tp, 0x201f, 0x9506);
2431 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2432 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2433 }
f07e9af3 2434 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2435 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2436 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2437 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2438 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2439 tg3_writephy(tp, MII_TG3_TEST1,
2440 MII_TG3_TEST1_TRIM_EN | 0x4);
2441 } else
2442 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2443
2444 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2445 }
c424cb24 2446 }
1d36ba45 2447
1da177e4
LT
2448 /* Set Extended packet length bit (bit 14) on all chips that */
2449 /* support jumbo frames */
79eb6904 2450 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2451 /* Cannot do read-modify-write on 5401 */
b4bd2929 2452 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2453 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2454 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2455 err = tg3_phy_auxctl_read(tp,
2456 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2457 if (!err)
b4bd2929
MC
2458 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2459 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2460 }
2461
2462 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2463 * jumbo frames transmission.
2464 */
63c3a66f 2465 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2466 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2467 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2468 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2469 }
2470
715116a1 2471 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2472 /* adjust output voltage */
535ef6e1 2473 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2474 }
2475
9ef8ca99 2476 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2477 tg3_phy_set_wirespeed(tp);
2478 return 0;
2479}
2480
3a1e19d3
MC
2481#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2482#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2483#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2484 TG3_GPIO_MSG_NEED_VAUX)
2485#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2486 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2487 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2488 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2489 (TG3_GPIO_MSG_DRVR_PRES << 12))
2490
2491#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2492 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2493 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2494 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2495 (TG3_GPIO_MSG_NEED_VAUX << 12))
2496
2497static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2498{
2499 u32 status, shift;
2500
2501 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2502 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2503 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2504 else
2505 status = tr32(TG3_CPMU_DRV_STATUS);
2506
2507 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2508 status &= ~(TG3_GPIO_MSG_MASK << shift);
2509 status |= (newstat << shift);
2510
2511 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2512 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2513 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2514 else
2515 tw32(TG3_CPMU_DRV_STATUS, status);
2516
2517 return status >> TG3_APE_GPIO_MSG_SHIFT;
2518}
2519
520b2756
MC
2520static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2521{
2522 if (!tg3_flag(tp, IS_NIC))
2523 return 0;
2524
3a1e19d3
MC
2525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2526 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2527 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2528 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2529 return -EIO;
520b2756 2530
3a1e19d3
MC
2531 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2532
2533 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2534 TG3_GRC_LCLCTL_PWRSW_DELAY);
2535
2536 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2537 } else {
2538 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2539 TG3_GRC_LCLCTL_PWRSW_DELAY);
2540 }
6f5c8f83 2541
520b2756
MC
2542 return 0;
2543}
2544
2545static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2546{
2547 u32 grc_local_ctrl;
2548
2549 if (!tg3_flag(tp, IS_NIC) ||
2550 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2551 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2552 return;
2553
2554 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2555
2556 tw32_wait_f(GRC_LOCAL_CTRL,
2557 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2558 TG3_GRC_LCLCTL_PWRSW_DELAY);
2559
2560 tw32_wait_f(GRC_LOCAL_CTRL,
2561 grc_local_ctrl,
2562 TG3_GRC_LCLCTL_PWRSW_DELAY);
2563
2564 tw32_wait_f(GRC_LOCAL_CTRL,
2565 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2566 TG3_GRC_LCLCTL_PWRSW_DELAY);
2567}
2568
2569static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2570{
2571 if (!tg3_flag(tp, IS_NIC))
2572 return;
2573
2574 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2575 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2576 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2577 (GRC_LCLCTRL_GPIO_OE0 |
2578 GRC_LCLCTRL_GPIO_OE1 |
2579 GRC_LCLCTRL_GPIO_OE2 |
2580 GRC_LCLCTRL_GPIO_OUTPUT0 |
2581 GRC_LCLCTRL_GPIO_OUTPUT1),
2582 TG3_GRC_LCLCTL_PWRSW_DELAY);
2583 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2584 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2585 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2586 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2587 GRC_LCLCTRL_GPIO_OE1 |
2588 GRC_LCLCTRL_GPIO_OE2 |
2589 GRC_LCLCTRL_GPIO_OUTPUT0 |
2590 GRC_LCLCTRL_GPIO_OUTPUT1 |
2591 tp->grc_local_ctrl;
2592 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2593 TG3_GRC_LCLCTL_PWRSW_DELAY);
2594
2595 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2596 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2597 TG3_GRC_LCLCTL_PWRSW_DELAY);
2598
2599 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2600 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2601 TG3_GRC_LCLCTL_PWRSW_DELAY);
2602 } else {
2603 u32 no_gpio2;
2604 u32 grc_local_ctrl = 0;
2605
2606 /* Workaround to prevent overdrawing Amps. */
2607 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2608 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2609 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2610 grc_local_ctrl,
2611 TG3_GRC_LCLCTL_PWRSW_DELAY);
2612 }
2613
2614 /* On 5753 and variants, GPIO2 cannot be used. */
2615 no_gpio2 = tp->nic_sram_data_cfg &
2616 NIC_SRAM_DATA_CFG_NO_GPIO2;
2617
2618 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2619 GRC_LCLCTRL_GPIO_OE1 |
2620 GRC_LCLCTRL_GPIO_OE2 |
2621 GRC_LCLCTRL_GPIO_OUTPUT1 |
2622 GRC_LCLCTRL_GPIO_OUTPUT2;
2623 if (no_gpio2) {
2624 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2625 GRC_LCLCTRL_GPIO_OUTPUT2);
2626 }
2627 tw32_wait_f(GRC_LOCAL_CTRL,
2628 tp->grc_local_ctrl | grc_local_ctrl,
2629 TG3_GRC_LCLCTL_PWRSW_DELAY);
2630
2631 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2632
2633 tw32_wait_f(GRC_LOCAL_CTRL,
2634 tp->grc_local_ctrl | grc_local_ctrl,
2635 TG3_GRC_LCLCTL_PWRSW_DELAY);
2636
2637 if (!no_gpio2) {
2638 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2639 tw32_wait_f(GRC_LOCAL_CTRL,
2640 tp->grc_local_ctrl | grc_local_ctrl,
2641 TG3_GRC_LCLCTL_PWRSW_DELAY);
2642 }
2643 }
3a1e19d3
MC
2644}
2645
cd0d7228 2646static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2647{
2648 u32 msg = 0;
2649
2650 /* Serialize power state transitions */
2651 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2652 return;
2653
cd0d7228 2654 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2655 msg = TG3_GPIO_MSG_NEED_VAUX;
2656
2657 msg = tg3_set_function_status(tp, msg);
2658
2659 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2660 goto done;
6f5c8f83 2661
3a1e19d3
MC
2662 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2663 tg3_pwrsrc_switch_to_vaux(tp);
2664 else
2665 tg3_pwrsrc_die_with_vmain(tp);
2666
2667done:
6f5c8f83 2668 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2669}
2670
cd0d7228 2671static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2672{
683644b7 2673 bool need_vaux = false;
1da177e4 2674
334355aa 2675 /* The GPIOs do something completely different on 57765. */
63c3a66f 2676 if (!tg3_flag(tp, IS_NIC) ||
334355aa 2677 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2678 return;
2679
3a1e19d3
MC
2680 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2682 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2683 tg3_frob_aux_power_5717(tp, include_wol ?
2684 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2685 return;
2686 }
2687
2688 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2689 struct net_device *dev_peer;
2690
2691 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2692
bc1c7567 2693 /* remove_one() may have been run on the peer. */
683644b7
MC
2694 if (dev_peer) {
2695 struct tg3 *tp_peer = netdev_priv(dev_peer);
2696
63c3a66f 2697 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2698 return;
2699
cd0d7228 2700 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2701 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2702 need_vaux = true;
2703 }
1da177e4
LT
2704 }
2705
cd0d7228
MC
2706 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2707 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2708 need_vaux = true;
2709
520b2756
MC
2710 if (need_vaux)
2711 tg3_pwrsrc_switch_to_vaux(tp);
2712 else
2713 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2714}
2715
e8f3f6ca
MC
2716static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2717{
2718 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2719 return 1;
79eb6904 2720 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2721 if (speed != SPEED_10)
2722 return 1;
2723 } else if (speed == SPEED_10)
2724 return 1;
2725
2726 return 0;
2727}
2728
1da177e4 2729static int tg3_setup_phy(struct tg3 *, int);
1da177e4
LT
2730static int tg3_halt_cpu(struct tg3 *, u32);
2731
0a459aac 2732static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2733{
ce057f01
MC
2734 u32 val;
2735
f07e9af3 2736 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2737 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2738 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2739 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2740
2741 sg_dig_ctrl |=
2742 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2743 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2744 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2745 }
3f7045c1 2746 return;
5129724a 2747 }
3f7045c1 2748
60189ddf 2749 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2750 tg3_bmcr_reset(tp);
2751 val = tr32(GRC_MISC_CFG);
2752 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2753 udelay(40);
2754 return;
f07e9af3 2755 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2756 u32 phytest;
2757 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2758 u32 phy;
2759
2760 tg3_writephy(tp, MII_ADVERTISE, 0);
2761 tg3_writephy(tp, MII_BMCR,
2762 BMCR_ANENABLE | BMCR_ANRESTART);
2763
2764 tg3_writephy(tp, MII_TG3_FET_TEST,
2765 phytest | MII_TG3_FET_SHADOW_EN);
2766 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2767 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2768 tg3_writephy(tp,
2769 MII_TG3_FET_SHDW_AUXMODE4,
2770 phy);
2771 }
2772 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2773 }
2774 return;
0a459aac 2775 } else if (do_low_power) {
715116a1
MC
2776 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2777 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2778
b4bd2929
MC
2779 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2780 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2781 MII_TG3_AUXCTL_PCTL_VREG_11V;
2782 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2783 }
3f7045c1 2784
15c3b696
MC
2785 /* The PHY should not be powered down on some chips because
2786 * of bugs.
2787 */
2788 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2789 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2790 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2791 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2792 return;
ce057f01 2793
bcb37f6c
MC
2794 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2795 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2796 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2797 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2798 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2799 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2800 }
2801
15c3b696
MC
2802 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2803}
2804
ffbcfed4
MC
2805/* tp->lock is held. */
2806static int tg3_nvram_lock(struct tg3 *tp)
2807{
63c3a66f 2808 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2809 int i;
2810
2811 if (tp->nvram_lock_cnt == 0) {
2812 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2813 for (i = 0; i < 8000; i++) {
2814 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2815 break;
2816 udelay(20);
2817 }
2818 if (i == 8000) {
2819 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2820 return -ENODEV;
2821 }
2822 }
2823 tp->nvram_lock_cnt++;
2824 }
2825 return 0;
2826}
2827
2828/* tp->lock is held. */
2829static void tg3_nvram_unlock(struct tg3 *tp)
2830{
63c3a66f 2831 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2832 if (tp->nvram_lock_cnt > 0)
2833 tp->nvram_lock_cnt--;
2834 if (tp->nvram_lock_cnt == 0)
2835 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2836 }
2837}
2838
2839/* tp->lock is held. */
2840static void tg3_enable_nvram_access(struct tg3 *tp)
2841{
63c3a66f 2842 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2843 u32 nvaccess = tr32(NVRAM_ACCESS);
2844
2845 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2846 }
2847}
2848
2849/* tp->lock is held. */
2850static void tg3_disable_nvram_access(struct tg3 *tp)
2851{
63c3a66f 2852 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2853 u32 nvaccess = tr32(NVRAM_ACCESS);
2854
2855 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2856 }
2857}
2858
2859static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2860 u32 offset, u32 *val)
2861{
2862 u32 tmp;
2863 int i;
2864
2865 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2866 return -EINVAL;
2867
2868 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2869 EEPROM_ADDR_DEVID_MASK |
2870 EEPROM_ADDR_READ);
2871 tw32(GRC_EEPROM_ADDR,
2872 tmp |
2873 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2874 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2875 EEPROM_ADDR_ADDR_MASK) |
2876 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2877
2878 for (i = 0; i < 1000; i++) {
2879 tmp = tr32(GRC_EEPROM_ADDR);
2880
2881 if (tmp & EEPROM_ADDR_COMPLETE)
2882 break;
2883 msleep(1);
2884 }
2885 if (!(tmp & EEPROM_ADDR_COMPLETE))
2886 return -EBUSY;
2887
62cedd11
MC
2888 tmp = tr32(GRC_EEPROM_DATA);
2889
2890 /*
2891 * The data will always be opposite the native endian
2892 * format. Perform a blind byteswap to compensate.
2893 */
2894 *val = swab32(tmp);
2895
ffbcfed4
MC
2896 return 0;
2897}
2898
2899#define NVRAM_CMD_TIMEOUT 10000
2900
2901static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2902{
2903 int i;
2904
2905 tw32(NVRAM_CMD, nvram_cmd);
2906 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2907 udelay(10);
2908 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2909 udelay(10);
2910 break;
2911 }
2912 }
2913
2914 if (i == NVRAM_CMD_TIMEOUT)
2915 return -EBUSY;
2916
2917 return 0;
2918}
2919
2920static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2921{
63c3a66f
JP
2922 if (tg3_flag(tp, NVRAM) &&
2923 tg3_flag(tp, NVRAM_BUFFERED) &&
2924 tg3_flag(tp, FLASH) &&
2925 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2926 (tp->nvram_jedecnum == JEDEC_ATMEL))
2927
2928 addr = ((addr / tp->nvram_pagesize) <<
2929 ATMEL_AT45DB0X1B_PAGE_POS) +
2930 (addr % tp->nvram_pagesize);
2931
2932 return addr;
2933}
2934
2935static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2936{
63c3a66f
JP
2937 if (tg3_flag(tp, NVRAM) &&
2938 tg3_flag(tp, NVRAM_BUFFERED) &&
2939 tg3_flag(tp, FLASH) &&
2940 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2941 (tp->nvram_jedecnum == JEDEC_ATMEL))
2942
2943 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2944 tp->nvram_pagesize) +
2945 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2946
2947 return addr;
2948}
2949
e4f34110
MC
2950/* NOTE: Data read in from NVRAM is byteswapped according to
2951 * the byteswapping settings for all other register accesses.
2952 * tg3 devices are BE devices, so on a BE machine, the data
2953 * returned will be exactly as it is seen in NVRAM. On a LE
2954 * machine, the 32-bit value will be byteswapped.
2955 */
ffbcfed4
MC
2956static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2957{
2958 int ret;
2959
63c3a66f 2960 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2961 return tg3_nvram_read_using_eeprom(tp, offset, val);
2962
2963 offset = tg3_nvram_phys_addr(tp, offset);
2964
2965 if (offset > NVRAM_ADDR_MSK)
2966 return -EINVAL;
2967
2968 ret = tg3_nvram_lock(tp);
2969 if (ret)
2970 return ret;
2971
2972 tg3_enable_nvram_access(tp);
2973
2974 tw32(NVRAM_ADDR, offset);
2975 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2976 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2977
2978 if (ret == 0)
e4f34110 2979 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2980
2981 tg3_disable_nvram_access(tp);
2982
2983 tg3_nvram_unlock(tp);
2984
2985 return ret;
2986}
2987
a9dc529d
MC
2988/* Ensures NVRAM data is in bytestream format. */
2989static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2990{
2991 u32 v;
a9dc529d 2992 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2993 if (!res)
a9dc529d 2994 *val = cpu_to_be32(v);
ffbcfed4
MC
2995 return res;
2996}
2997
997b4f13
MC
2998#define RX_CPU_SCRATCH_BASE 0x30000
2999#define RX_CPU_SCRATCH_SIZE 0x04000
3000#define TX_CPU_SCRATCH_BASE 0x34000
3001#define TX_CPU_SCRATCH_SIZE 0x04000
3002
3003/* tp->lock is held. */
3004static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3005{
3006 int i;
3007
3008 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3009
3010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3011 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3012
3013 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3014 return 0;
3015 }
3016 if (offset == RX_CPU_BASE) {
3017 for (i = 0; i < 10000; i++) {
3018 tw32(offset + CPU_STATE, 0xffffffff);
3019 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3020 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3021 break;
3022 }
3023
3024 tw32(offset + CPU_STATE, 0xffffffff);
3025 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3026 udelay(10);
3027 } else {
3028 for (i = 0; i < 10000; i++) {
3029 tw32(offset + CPU_STATE, 0xffffffff);
3030 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3031 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3032 break;
3033 }
3034 }
3035
3036 if (i >= 10000) {
3037 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3038 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3039 return -ENODEV;
3040 }
3041
3042 /* Clear firmware's nvram arbitration. */
3043 if (tg3_flag(tp, NVRAM))
3044 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3045 return 0;
3046}
3047
3048struct fw_info {
3049 unsigned int fw_base;
3050 unsigned int fw_len;
3051 const __be32 *fw_data;
3052};
3053
3054/* tp->lock is held. */
3055static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3056 u32 cpu_scratch_base, int cpu_scratch_size,
3057 struct fw_info *info)
3058{
3059 int err, lock_err, i;
3060 void (*write_op)(struct tg3 *, u32, u32);
3061
3062 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3063 netdev_err(tp->dev,
3064 "%s: Trying to load TX cpu firmware which is 5705\n",
3065 __func__);
3066 return -EINVAL;
3067 }
3068
3069 if (tg3_flag(tp, 5705_PLUS))
3070 write_op = tg3_write_mem;
3071 else
3072 write_op = tg3_write_indirect_reg32;
3073
3074 /* It is possible that bootcode is still loading at this point.
3075 * Get the nvram lock first before halting the cpu.
3076 */
3077 lock_err = tg3_nvram_lock(tp);
3078 err = tg3_halt_cpu(tp, cpu_base);
3079 if (!lock_err)
3080 tg3_nvram_unlock(tp);
3081 if (err)
3082 goto out;
3083
3084 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3085 write_op(tp, cpu_scratch_base + i, 0);
3086 tw32(cpu_base + CPU_STATE, 0xffffffff);
3087 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3088 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3089 write_op(tp, (cpu_scratch_base +
3090 (info->fw_base & 0xffff) +
3091 (i * sizeof(u32))),
3092 be32_to_cpu(info->fw_data[i]));
3093
3094 err = 0;
3095
3096out:
3097 return err;
3098}
3099
3100/* tp->lock is held. */
3101static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3102{
3103 struct fw_info info;
3104 const __be32 *fw_data;
3105 int err, i;
3106
3107 fw_data = (void *)tp->fw->data;
3108
3109 /* Firmware blob starts with version numbers, followed by
3110 start address and length. We are setting complete length.
3111 length = end_address_of_bss - start_address_of_text.
3112 Remainder is the blob to be loaded contiguously
3113 from start address. */
3114
3115 info.fw_base = be32_to_cpu(fw_data[1]);
3116 info.fw_len = tp->fw->size - 12;
3117 info.fw_data = &fw_data[3];
3118
3119 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3120 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3121 &info);
3122 if (err)
3123 return err;
3124
3125 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3126 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3127 &info);
3128 if (err)
3129 return err;
3130
3131 /* Now startup only the RX cpu. */
3132 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3133 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3134
3135 for (i = 0; i < 5; i++) {
3136 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3137 break;
3138 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3139 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3140 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3141 udelay(1000);
3142 }
3143 if (i >= 5) {
3144 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3145 "should be %08x\n", __func__,
3146 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3147 return -ENODEV;
3148 }
3149 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3150 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3151
3152 return 0;
3153}
3154
3155/* tp->lock is held. */
3156static int tg3_load_tso_firmware(struct tg3 *tp)
3157{
3158 struct fw_info info;
3159 const __be32 *fw_data;
3160 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3161 int err, i;
3162
3163 if (tg3_flag(tp, HW_TSO_1) ||
3164 tg3_flag(tp, HW_TSO_2) ||
3165 tg3_flag(tp, HW_TSO_3))
3166 return 0;
3167
3168 fw_data = (void *)tp->fw->data;
3169
3170 /* Firmware blob starts with version numbers, followed by
3171 start address and length. We are setting complete length.
3172 length = end_address_of_bss - start_address_of_text.
3173 Remainder is the blob to be loaded contiguously
3174 from start address. */
3175
3176 info.fw_base = be32_to_cpu(fw_data[1]);
3177 cpu_scratch_size = tp->fw_len;
3178 info.fw_len = tp->fw->size - 12;
3179 info.fw_data = &fw_data[3];
3180
3181 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3182 cpu_base = RX_CPU_BASE;
3183 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3184 } else {
3185 cpu_base = TX_CPU_BASE;
3186 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3187 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3188 }
3189
3190 err = tg3_load_firmware_cpu(tp, cpu_base,
3191 cpu_scratch_base, cpu_scratch_size,
3192 &info);
3193 if (err)
3194 return err;
3195
3196 /* Now startup the cpu. */
3197 tw32(cpu_base + CPU_STATE, 0xffffffff);
3198 tw32_f(cpu_base + CPU_PC, info.fw_base);
3199
3200 for (i = 0; i < 5; i++) {
3201 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3202 break;
3203 tw32(cpu_base + CPU_STATE, 0xffffffff);
3204 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3205 tw32_f(cpu_base + CPU_PC, info.fw_base);
3206 udelay(1000);
3207 }
3208 if (i >= 5) {
3209 netdev_err(tp->dev,
3210 "%s fails to set CPU PC, is %08x should be %08x\n",
3211 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3212 return -ENODEV;
3213 }
3214 tw32(cpu_base + CPU_STATE, 0xffffffff);
3215 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3216 return 0;
3217}
3218
3219
3f007891
MC
3220/* tp->lock is held. */
3221static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3222{
3223 u32 addr_high, addr_low;
3224 int i;
3225
3226 addr_high = ((tp->dev->dev_addr[0] << 8) |
3227 tp->dev->dev_addr[1]);
3228 addr_low = ((tp->dev->dev_addr[2] << 24) |
3229 (tp->dev->dev_addr[3] << 16) |
3230 (tp->dev->dev_addr[4] << 8) |
3231 (tp->dev->dev_addr[5] << 0));
3232 for (i = 0; i < 4; i++) {
3233 if (i == 1 && skip_mac_1)
3234 continue;
3235 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3236 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3237 }
3238
3239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3240 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3241 for (i = 0; i < 12; i++) {
3242 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3243 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3244 }
3245 }
3246
3247 addr_high = (tp->dev->dev_addr[0] +
3248 tp->dev->dev_addr[1] +
3249 tp->dev->dev_addr[2] +
3250 tp->dev->dev_addr[3] +
3251 tp->dev->dev_addr[4] +
3252 tp->dev->dev_addr[5]) &
3253 TX_BACKOFF_SEED_MASK;
3254 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3255}
3256
c866b7ea 3257static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3258{
c866b7ea
RW
3259 /*
3260 * Make sure register accesses (indirect or otherwise) will function
3261 * correctly.
1da177e4
LT
3262 */
3263 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3264 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3265}
1da177e4 3266
c866b7ea
RW
3267static int tg3_power_up(struct tg3 *tp)
3268{
bed9829f 3269 int err;
8c6bda1a 3270
bed9829f 3271 tg3_enable_register_access(tp);
1da177e4 3272
bed9829f
MC
3273 err = pci_set_power_state(tp->pdev, PCI_D0);
3274 if (!err) {
3275 /* Switch out of Vaux if it is a NIC */
3276 tg3_pwrsrc_switch_to_vmain(tp);
3277 } else {
3278 netdev_err(tp->dev, "Transition to D0 failed\n");
3279 }
1da177e4 3280
bed9829f 3281 return err;
c866b7ea 3282}
1da177e4 3283
c866b7ea
RW
3284static int tg3_power_down_prepare(struct tg3 *tp)
3285{
3286 u32 misc_host_ctrl;
3287 bool device_should_wake, do_low_power;
3288
3289 tg3_enable_register_access(tp);
5e7dfd0f
MC
3290
3291 /* Restore the CLKREQ setting. */
63c3a66f 3292 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3293 u16 lnkctl;
3294
3295 pci_read_config_word(tp->pdev,
708ebb3a 3296 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3297 &lnkctl);
3298 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3299 pci_write_config_word(tp->pdev,
708ebb3a 3300 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3301 lnkctl);
3302 }
3303
1da177e4
LT
3304 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3305 tw32(TG3PCI_MISC_HOST_CTRL,
3306 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3307
c866b7ea 3308 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3309 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3310
63c3a66f 3311 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3312 do_low_power = false;
f07e9af3 3313 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3314 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3315 struct phy_device *phydev;
0a459aac 3316 u32 phyid, advertising;
b02fd9e3 3317
3f0e3ad7 3318 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3319
80096068 3320 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3321
3322 tp->link_config.orig_speed = phydev->speed;
3323 tp->link_config.orig_duplex = phydev->duplex;
3324 tp->link_config.orig_autoneg = phydev->autoneg;
3325 tp->link_config.orig_advertising = phydev->advertising;
3326
3327 advertising = ADVERTISED_TP |
3328 ADVERTISED_Pause |
3329 ADVERTISED_Autoneg |
3330 ADVERTISED_10baseT_Half;
3331
63c3a66f
JP
3332 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3333 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3334 advertising |=
3335 ADVERTISED_100baseT_Half |
3336 ADVERTISED_100baseT_Full |
3337 ADVERTISED_10baseT_Full;
3338 else
3339 advertising |= ADVERTISED_10baseT_Full;
3340 }
3341
3342 phydev->advertising = advertising;
3343
3344 phy_start_aneg(phydev);
0a459aac
MC
3345
3346 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3347 if (phyid != PHY_ID_BCMAC131) {
3348 phyid &= PHY_BCM_OUI_MASK;
3349 if (phyid == PHY_BCM_OUI_1 ||
3350 phyid == PHY_BCM_OUI_2 ||
3351 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3352 do_low_power = true;
3353 }
b02fd9e3 3354 }
dd477003 3355 } else {
2023276e 3356 do_low_power = true;
0a459aac 3357
80096068
MC
3358 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3359 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3360 tp->link_config.orig_speed = tp->link_config.speed;
3361 tp->link_config.orig_duplex = tp->link_config.duplex;
3362 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3363 }
1da177e4 3364
f07e9af3 3365 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
3366 tp->link_config.speed = SPEED_10;
3367 tp->link_config.duplex = DUPLEX_HALF;
3368 tp->link_config.autoneg = AUTONEG_ENABLE;
3369 tg3_setup_phy(tp, 0);
3370 }
1da177e4
LT
3371 }
3372
b5d3772c
MC
3373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3374 u32 val;
3375
3376 val = tr32(GRC_VCPU_EXT_CTRL);
3377 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3378 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3379 int i;
3380 u32 val;
3381
3382 for (i = 0; i < 200; i++) {
3383 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3384 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3385 break;
3386 msleep(1);
3387 }
3388 }
63c3a66f 3389 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3390 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3391 WOL_DRV_STATE_SHUTDOWN |
3392 WOL_DRV_WOL |
3393 WOL_SET_MAGIC_PKT);
6921d201 3394
05ac4cb7 3395 if (device_should_wake) {
1da177e4
LT
3396 u32 mac_mode;
3397
f07e9af3 3398 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3399 if (do_low_power &&
3400 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3401 tg3_phy_auxctl_write(tp,
3402 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3403 MII_TG3_AUXCTL_PCTL_WOL_EN |
3404 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3405 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3406 udelay(40);
3407 }
1da177e4 3408
f07e9af3 3409 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3410 mac_mode = MAC_MODE_PORT_MODE_GMII;
3411 else
3412 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3413
e8f3f6ca
MC
3414 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3415 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3416 ASIC_REV_5700) {
63c3a66f 3417 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3418 SPEED_100 : SPEED_10;
3419 if (tg3_5700_link_polarity(tp, speed))
3420 mac_mode |= MAC_MODE_LINK_POLARITY;
3421 else
3422 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3423 }
1da177e4
LT
3424 } else {
3425 mac_mode = MAC_MODE_PORT_MODE_TBI;
3426 }
3427
63c3a66f 3428 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3429 tw32(MAC_LED_CTRL, tp->led_ctrl);
3430
05ac4cb7 3431 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3432 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3433 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3434 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3435
63c3a66f 3436 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3437 mac_mode |= MAC_MODE_APE_TX_EN |
3438 MAC_MODE_APE_RX_EN |
3439 MAC_MODE_TDE_ENABLE;
3bda1258 3440
1da177e4
LT
3441 tw32_f(MAC_MODE, mac_mode);
3442 udelay(100);
3443
3444 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3445 udelay(10);
3446 }
3447
63c3a66f 3448 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3449 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3451 u32 base_val;
3452
3453 base_val = tp->pci_clock_ctrl;
3454 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3455 CLOCK_CTRL_TXCLK_DISABLE);
3456
b401e9e2
MC
3457 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3458 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3459 } else if (tg3_flag(tp, 5780_CLASS) ||
3460 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3461 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3462 /* do nothing */
63c3a66f 3463 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3464 u32 newbits1, newbits2;
3465
3466 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3467 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3468 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3469 CLOCK_CTRL_TXCLK_DISABLE |
3470 CLOCK_CTRL_ALTCLK);
3471 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3472 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3473 newbits1 = CLOCK_CTRL_625_CORE;
3474 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3475 } else {
3476 newbits1 = CLOCK_CTRL_ALTCLK;
3477 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3478 }
3479
b401e9e2
MC
3480 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3481 40);
1da177e4 3482
b401e9e2
MC
3483 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3484 40);
1da177e4 3485
63c3a66f 3486 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3487 u32 newbits3;
3488
3489 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3490 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3491 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3492 CLOCK_CTRL_TXCLK_DISABLE |
3493 CLOCK_CTRL_44MHZ_CORE);
3494 } else {
3495 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3496 }
3497
b401e9e2
MC
3498 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3499 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3500 }
3501 }
3502
63c3a66f 3503 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3504 tg3_power_down_phy(tp, do_low_power);
6921d201 3505
cd0d7228 3506 tg3_frob_aux_power(tp, true);
1da177e4
LT
3507
3508 /* Workaround for unstable PLL clock */
3509 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3510 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3511 u32 val = tr32(0x7d00);
3512
3513 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3514 tw32(0x7d00, val);
63c3a66f 3515 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3516 int err;
3517
3518 err = tg3_nvram_lock(tp);
1da177e4 3519 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3520 if (!err)
3521 tg3_nvram_unlock(tp);
6921d201 3522 }
1da177e4
LT
3523 }
3524
bbadf503
MC
3525 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3526
c866b7ea
RW
3527 return 0;
3528}
12dac075 3529
c866b7ea
RW
3530static void tg3_power_down(struct tg3 *tp)
3531{
3532 tg3_power_down_prepare(tp);
1da177e4 3533
63c3a66f 3534 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3535 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3536}
3537
1da177e4
LT
3538static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3539{
3540 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3541 case MII_TG3_AUX_STAT_10HALF:
3542 *speed = SPEED_10;
3543 *duplex = DUPLEX_HALF;
3544 break;
3545
3546 case MII_TG3_AUX_STAT_10FULL:
3547 *speed = SPEED_10;
3548 *duplex = DUPLEX_FULL;
3549 break;
3550
3551 case MII_TG3_AUX_STAT_100HALF:
3552 *speed = SPEED_100;
3553 *duplex = DUPLEX_HALF;
3554 break;
3555
3556 case MII_TG3_AUX_STAT_100FULL:
3557 *speed = SPEED_100;
3558 *duplex = DUPLEX_FULL;
3559 break;
3560
3561 case MII_TG3_AUX_STAT_1000HALF:
3562 *speed = SPEED_1000;
3563 *duplex = DUPLEX_HALF;
3564 break;
3565
3566 case MII_TG3_AUX_STAT_1000FULL:
3567 *speed = SPEED_1000;
3568 *duplex = DUPLEX_FULL;
3569 break;
3570
3571 default:
f07e9af3 3572 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3573 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3574 SPEED_10;
3575 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3576 DUPLEX_HALF;
3577 break;
3578 }
1da177e4
LT
3579 *speed = SPEED_INVALID;
3580 *duplex = DUPLEX_INVALID;
3581 break;
855e1111 3582 }
1da177e4
LT
3583}
3584
42b64a45 3585static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3586{
42b64a45
MC
3587 int err = 0;
3588 u32 val, new_adv;
1da177e4 3589
42b64a45 3590 new_adv = ADVERTISE_CSMA;
202ff1c2 3591 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
42b64a45 3592 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 3593
42b64a45
MC
3594 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3595 if (err)
3596 goto done;
ba4d07a8 3597
42b64a45
MC
3598 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3599 goto done;
1da177e4 3600
37f07023 3601 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3602
42b64a45
MC
3603 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3604 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
221c5637 3605 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3606
221c5637 3607 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
42b64a45
MC
3608 if (err)
3609 goto done;
1da177e4 3610
42b64a45
MC
3611 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3612 goto done;
52b02d04 3613
42b64a45
MC
3614 tw32(TG3_CPMU_EEE_MODE,
3615 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3616
42b64a45
MC
3617 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3618 if (!err) {
3619 u32 err2;
52b02d04 3620
b715ce94
MC
3621 val = 0;
3622 /* Advertise 100-BaseTX EEE ability */
3623 if (advertise & ADVERTISED_100baseT_Full)
3624 val |= MDIO_AN_EEE_ADV_100TX;
3625 /* Advertise 1000-BaseT EEE ability */
3626 if (advertise & ADVERTISED_1000baseT_Full)
3627 val |= MDIO_AN_EEE_ADV_1000T;
3628 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3629 if (err)
3630 val = 0;
3631
21a00ab2
MC
3632 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3633 case ASIC_REV_5717:
3634 case ASIC_REV_57765:
21a00ab2 3635 case ASIC_REV_5719:
b715ce94
MC
3636 /* If we advertised any eee advertisements above... */
3637 if (val)
3638 val = MII_TG3_DSP_TAP26_ALNOKO |
3639 MII_TG3_DSP_TAP26_RMRXSTO |
3640 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3641 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3642 /* Fall through */
3643 case ASIC_REV_5720:
3644 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3645 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3646 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3647 }
52b02d04 3648
42b64a45
MC
3649 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3650 if (!err)
3651 err = err2;
3652 }
3653
3654done:
3655 return err;
3656}
3657
3658static void tg3_phy_copper_begin(struct tg3 *tp)
3659{
3660 u32 new_adv;
3661 int i;
3662
3663 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3664 new_adv = ADVERTISED_10baseT_Half |
3665 ADVERTISED_10baseT_Full;
3666 if (tg3_flag(tp, WOL_SPEED_100MB))
3667 new_adv |= ADVERTISED_100baseT_Half |
3668 ADVERTISED_100baseT_Full;
3669
3670 tg3_phy_autoneg_cfg(tp, new_adv,
3671 FLOW_CTRL_TX | FLOW_CTRL_RX);
3672 } else if (tp->link_config.speed == SPEED_INVALID) {
3673 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3674 tp->link_config.advertising &=
3675 ~(ADVERTISED_1000baseT_Half |
3676 ADVERTISED_1000baseT_Full);
3677
3678 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3679 tp->link_config.flowctrl);
3680 } else {
3681 /* Asking for a specific link mode. */
3682 if (tp->link_config.speed == SPEED_1000) {
3683 if (tp->link_config.duplex == DUPLEX_FULL)
3684 new_adv = ADVERTISED_1000baseT_Full;
3685 else
3686 new_adv = ADVERTISED_1000baseT_Half;
3687 } else if (tp->link_config.speed == SPEED_100) {
3688 if (tp->link_config.duplex == DUPLEX_FULL)
3689 new_adv = ADVERTISED_100baseT_Full;
3690 else
3691 new_adv = ADVERTISED_100baseT_Half;
3692 } else {
3693 if (tp->link_config.duplex == DUPLEX_FULL)
3694 new_adv = ADVERTISED_10baseT_Full;
3695 else
3696 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3697 }
52b02d04 3698
42b64a45
MC
3699 tg3_phy_autoneg_cfg(tp, new_adv,
3700 tp->link_config.flowctrl);
52b02d04
MC
3701 }
3702
1da177e4
LT
3703 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3704 tp->link_config.speed != SPEED_INVALID) {
3705 u32 bmcr, orig_bmcr;
3706
3707 tp->link_config.active_speed = tp->link_config.speed;
3708 tp->link_config.active_duplex = tp->link_config.duplex;
3709
3710 bmcr = 0;
3711 switch (tp->link_config.speed) {
3712 default:
3713 case SPEED_10:
3714 break;
3715
3716 case SPEED_100:
3717 bmcr |= BMCR_SPEED100;
3718 break;
3719
3720 case SPEED_1000:
221c5637 3721 bmcr |= BMCR_SPEED1000;
1da177e4 3722 break;
855e1111 3723 }
1da177e4
LT
3724
3725 if (tp->link_config.duplex == DUPLEX_FULL)
3726 bmcr |= BMCR_FULLDPLX;
3727
3728 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3729 (bmcr != orig_bmcr)) {
3730 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3731 for (i = 0; i < 1500; i++) {
3732 u32 tmp;
3733
3734 udelay(10);
3735 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3736 tg3_readphy(tp, MII_BMSR, &tmp))
3737 continue;
3738 if (!(tmp & BMSR_LSTATUS)) {
3739 udelay(40);
3740 break;
3741 }
3742 }
3743 tg3_writephy(tp, MII_BMCR, bmcr);
3744 udelay(40);
3745 }
3746 } else {
3747 tg3_writephy(tp, MII_BMCR,
3748 BMCR_ANENABLE | BMCR_ANRESTART);
3749 }
3750}
3751
3752static int tg3_init_5401phy_dsp(struct tg3 *tp)
3753{
3754 int err;
3755
3756 /* Turn off tap power management. */
3757 /* Set Extended packet length bit */
b4bd2929 3758 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3759
6ee7c0a0
MC
3760 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3761 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3762 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3763 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3764 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3765
3766 udelay(40);
3767
3768 return err;
3769}
3770
3600d918 3771static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3772{
3600d918
MC
3773 u32 adv_reg, all_mask = 0;
3774
202ff1c2 3775 all_mask = ethtool_adv_to_mii_adv_t(mask) & ADVERTISE_ALL;
1da177e4
LT
3776
3777 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3778 return 0;
3779
b99d2a57 3780 if ((adv_reg & ADVERTISE_ALL) != all_mask)
1da177e4 3781 return 0;
b99d2a57 3782
f07e9af3 3783 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3784 u32 tg3_ctrl;
3785
37f07023 3786 all_mask = ethtool_adv_to_mii_ctrl1000_t(mask);
3600d918 3787
221c5637 3788 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
1da177e4
LT
3789 return 0;
3790
b99d2a57
MC
3791 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
3792 if (tg3_ctrl != all_mask)
1da177e4
LT
3793 return 0;
3794 }
93a700a9 3795
1da177e4
LT
3796 return 1;
3797}
3798
ef167e27
MC
3799static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3800{
3801 u32 curadv, reqadv;
3802
3803 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3804 return 1;
3805
3806 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3807 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3808
3809 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3810 if (curadv != reqadv)
3811 return 0;
3812
63c3a66f 3813 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3814 tg3_readphy(tp, MII_LPA, rmtadv);
3815 } else {
3816 /* Reprogram the advertisement register, even if it
3817 * does not affect the current link. If the link
3818 * gets renegotiated in the future, we can save an
3819 * additional renegotiation cycle by advertising
3820 * it correctly in the first place.
3821 */
3822 if (curadv != reqadv) {
3823 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3824 ADVERTISE_PAUSE_ASYM);
3825 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3826 }
3827 }
3828
3829 return 1;
3830}
3831
1da177e4
LT
3832static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3833{
3834 int current_link_up;
f833c4c1 3835 u32 bmsr, val;
ef167e27 3836 u32 lcl_adv, rmt_adv;
1da177e4
LT
3837 u16 current_speed;
3838 u8 current_duplex;
3839 int i, err;
3840
3841 tw32(MAC_EVENT, 0);
3842
3843 tw32_f(MAC_STATUS,
3844 (MAC_STATUS_SYNC_CHANGED |
3845 MAC_STATUS_CFG_CHANGED |
3846 MAC_STATUS_MI_COMPLETION |
3847 MAC_STATUS_LNKSTATE_CHANGED));
3848 udelay(40);
3849
8ef21428
MC
3850 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3851 tw32_f(MAC_MI_MODE,
3852 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3853 udelay(80);
3854 }
1da177e4 3855
b4bd2929 3856 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3857
3858 /* Some third-party PHYs need to be reset on link going
3859 * down.
3860 */
3861 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3862 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3863 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3864 netif_carrier_ok(tp->dev)) {
3865 tg3_readphy(tp, MII_BMSR, &bmsr);
3866 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3867 !(bmsr & BMSR_LSTATUS))
3868 force_reset = 1;
3869 }
3870 if (force_reset)
3871 tg3_phy_reset(tp);
3872
79eb6904 3873 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3874 tg3_readphy(tp, MII_BMSR, &bmsr);
3875 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3876 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3877 bmsr = 0;
3878
3879 if (!(bmsr & BMSR_LSTATUS)) {
3880 err = tg3_init_5401phy_dsp(tp);
3881 if (err)
3882 return err;
3883
3884 tg3_readphy(tp, MII_BMSR, &bmsr);
3885 for (i = 0; i < 1000; i++) {
3886 udelay(10);
3887 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3888 (bmsr & BMSR_LSTATUS)) {
3889 udelay(40);
3890 break;
3891 }
3892 }
3893
79eb6904
MC
3894 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3895 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3896 !(bmsr & BMSR_LSTATUS) &&
3897 tp->link_config.active_speed == SPEED_1000) {
3898 err = tg3_phy_reset(tp);
3899 if (!err)
3900 err = tg3_init_5401phy_dsp(tp);
3901 if (err)
3902 return err;
3903 }
3904 }
3905 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3906 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3907 /* 5701 {A0,B0} CRC bug workaround */
3908 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3909 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3910 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3911 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3912 }
3913
3914 /* Clear pending interrupts... */
f833c4c1
MC
3915 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3916 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3917
f07e9af3 3918 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3919 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3920 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3921 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3922
3923 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3925 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3926 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3927 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3928 else
3929 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3930 }
3931
3932 current_link_up = 0;
3933 current_speed = SPEED_INVALID;
3934 current_duplex = DUPLEX_INVALID;
e348c5e7 3935 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
1da177e4 3936
f07e9af3 3937 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3938 err = tg3_phy_auxctl_read(tp,
3939 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3940 &val);
3941 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3942 tg3_phy_auxctl_write(tp,
3943 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3944 val | (1 << 10));
1da177e4
LT
3945 goto relink;
3946 }
3947 }
3948
3949 bmsr = 0;
3950 for (i = 0; i < 100; i++) {
3951 tg3_readphy(tp, MII_BMSR, &bmsr);
3952 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3953 (bmsr & BMSR_LSTATUS))
3954 break;
3955 udelay(40);
3956 }
3957
3958 if (bmsr & BMSR_LSTATUS) {
3959 u32 aux_stat, bmcr;
3960
3961 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3962 for (i = 0; i < 2000; i++) {
3963 udelay(10);
3964 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3965 aux_stat)
3966 break;
3967 }
3968
3969 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3970 &current_speed,
3971 &current_duplex);
3972
3973 bmcr = 0;
3974 for (i = 0; i < 200; i++) {
3975 tg3_readphy(tp, MII_BMCR, &bmcr);
3976 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3977 continue;
3978 if (bmcr && bmcr != 0x7fff)
3979 break;
3980 udelay(10);
3981 }
3982
ef167e27
MC
3983 lcl_adv = 0;
3984 rmt_adv = 0;
1da177e4 3985
ef167e27
MC
3986 tp->link_config.active_speed = current_speed;
3987 tp->link_config.active_duplex = current_duplex;
3988
3989 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3990 if ((bmcr & BMCR_ANENABLE) &&
3991 tg3_copper_is_advertising_all(tp,
3992 tp->link_config.advertising)) {
3993 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3994 &rmt_adv))
3995 current_link_up = 1;
1da177e4
LT
3996 }
3997 } else {
3998 if (!(bmcr & BMCR_ANENABLE) &&
3999 tp->link_config.speed == current_speed &&
ef167e27
MC
4000 tp->link_config.duplex == current_duplex &&
4001 tp->link_config.flowctrl ==
4002 tp->link_config.active_flowctrl) {
1da177e4 4003 current_link_up = 1;
1da177e4
LT
4004 }
4005 }
4006
ef167e27 4007 if (current_link_up == 1 &&
e348c5e7
MC
4008 tp->link_config.active_duplex == DUPLEX_FULL) {
4009 u32 reg, bit;
4010
4011 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4012 reg = MII_TG3_FET_GEN_STAT;
4013 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4014 } else {
4015 reg = MII_TG3_EXT_STAT;
4016 bit = MII_TG3_EXT_STAT_MDIX;
4017 }
4018
4019 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4020 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4021
ef167e27 4022 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4023 }
1da177e4
LT
4024 }
4025
1da177e4 4026relink:
80096068 4027 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4028 tg3_phy_copper_begin(tp);
4029
f833c4c1 4030 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4031 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4032 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4033 current_link_up = 1;
4034 }
4035
4036 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4037 if (current_link_up == 1) {
4038 if (tp->link_config.active_speed == SPEED_100 ||
4039 tp->link_config.active_speed == SPEED_10)
4040 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4041 else
4042 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4043 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4044 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4045 else
1da177e4
LT
4046 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4047
4048 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4049 if (tp->link_config.active_duplex == DUPLEX_HALF)
4050 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4051
1da177e4 4052 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4053 if (current_link_up == 1 &&
4054 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4055 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4056 else
4057 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4058 }
4059
4060 /* ??? Without this setting Netgear GA302T PHY does not
4061 * ??? send/receive packets...
4062 */
79eb6904 4063 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4064 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4065 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4066 tw32_f(MAC_MI_MODE, tp->mi_mode);
4067 udelay(80);
4068 }
4069
4070 tw32_f(MAC_MODE, tp->mac_mode);
4071 udelay(40);
4072
52b02d04
MC
4073 tg3_phy_eee_adjust(tp, current_link_up);
4074
63c3a66f 4075 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4076 /* Polled via timer. */
4077 tw32_f(MAC_EVENT, 0);
4078 } else {
4079 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4080 }
4081 udelay(40);
4082
4083 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4084 current_link_up == 1 &&
4085 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4086 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4087 udelay(120);
4088 tw32_f(MAC_STATUS,
4089 (MAC_STATUS_SYNC_CHANGED |
4090 MAC_STATUS_CFG_CHANGED));
4091 udelay(40);
4092 tg3_write_mem(tp,
4093 NIC_SRAM_FIRMWARE_MBOX,
4094 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4095 }
4096
5e7dfd0f 4097 /* Prevent send BD corruption. */
63c3a66f 4098 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4099 u16 oldlnkctl, newlnkctl;
4100
4101 pci_read_config_word(tp->pdev,
708ebb3a 4102 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4103 &oldlnkctl);
4104 if (tp->link_config.active_speed == SPEED_100 ||
4105 tp->link_config.active_speed == SPEED_10)
4106 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4107 else
4108 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4109 if (newlnkctl != oldlnkctl)
4110 pci_write_config_word(tp->pdev,
93a700a9
MC
4111 pci_pcie_cap(tp->pdev) +
4112 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4113 }
4114
1da177e4
LT
4115 if (current_link_up != netif_carrier_ok(tp->dev)) {
4116 if (current_link_up)
4117 netif_carrier_on(tp->dev);
4118 else
4119 netif_carrier_off(tp->dev);
4120 tg3_link_report(tp);
4121 }
4122
4123 return 0;
4124}
4125
4126struct tg3_fiber_aneginfo {
4127 int state;
4128#define ANEG_STATE_UNKNOWN 0
4129#define ANEG_STATE_AN_ENABLE 1
4130#define ANEG_STATE_RESTART_INIT 2
4131#define ANEG_STATE_RESTART 3
4132#define ANEG_STATE_DISABLE_LINK_OK 4
4133#define ANEG_STATE_ABILITY_DETECT_INIT 5
4134#define ANEG_STATE_ABILITY_DETECT 6
4135#define ANEG_STATE_ACK_DETECT_INIT 7
4136#define ANEG_STATE_ACK_DETECT 8
4137#define ANEG_STATE_COMPLETE_ACK_INIT 9
4138#define ANEG_STATE_COMPLETE_ACK 10
4139#define ANEG_STATE_IDLE_DETECT_INIT 11
4140#define ANEG_STATE_IDLE_DETECT 12
4141#define ANEG_STATE_LINK_OK 13
4142#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4143#define ANEG_STATE_NEXT_PAGE_WAIT 15
4144
4145 u32 flags;
4146#define MR_AN_ENABLE 0x00000001
4147#define MR_RESTART_AN 0x00000002
4148#define MR_AN_COMPLETE 0x00000004
4149#define MR_PAGE_RX 0x00000008
4150#define MR_NP_LOADED 0x00000010
4151#define MR_TOGGLE_TX 0x00000020
4152#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4153#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4154#define MR_LP_ADV_SYM_PAUSE 0x00000100
4155#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4156#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4157#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4158#define MR_LP_ADV_NEXT_PAGE 0x00001000
4159#define MR_TOGGLE_RX 0x00002000
4160#define MR_NP_RX 0x00004000
4161
4162#define MR_LINK_OK 0x80000000
4163
4164 unsigned long link_time, cur_time;
4165
4166 u32 ability_match_cfg;
4167 int ability_match_count;
4168
4169 char ability_match, idle_match, ack_match;
4170
4171 u32 txconfig, rxconfig;
4172#define ANEG_CFG_NP 0x00000080
4173#define ANEG_CFG_ACK 0x00000040
4174#define ANEG_CFG_RF2 0x00000020
4175#define ANEG_CFG_RF1 0x00000010
4176#define ANEG_CFG_PS2 0x00000001
4177#define ANEG_CFG_PS1 0x00008000
4178#define ANEG_CFG_HD 0x00004000
4179#define ANEG_CFG_FD 0x00002000
4180#define ANEG_CFG_INVAL 0x00001f06
4181
4182};
4183#define ANEG_OK 0
4184#define ANEG_DONE 1
4185#define ANEG_TIMER_ENAB 2
4186#define ANEG_FAILED -1
4187
4188#define ANEG_STATE_SETTLE_TIME 10000
4189
4190static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4191 struct tg3_fiber_aneginfo *ap)
4192{
5be73b47 4193 u16 flowctrl;
1da177e4
LT
4194 unsigned long delta;
4195 u32 rx_cfg_reg;
4196 int ret;
4197
4198 if (ap->state == ANEG_STATE_UNKNOWN) {
4199 ap->rxconfig = 0;
4200 ap->link_time = 0;
4201 ap->cur_time = 0;
4202 ap->ability_match_cfg = 0;
4203 ap->ability_match_count = 0;
4204 ap->ability_match = 0;
4205 ap->idle_match = 0;
4206 ap->ack_match = 0;
4207 }
4208 ap->cur_time++;
4209
4210 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4211 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4212
4213 if (rx_cfg_reg != ap->ability_match_cfg) {
4214 ap->ability_match_cfg = rx_cfg_reg;
4215 ap->ability_match = 0;
4216 ap->ability_match_count = 0;
4217 } else {
4218 if (++ap->ability_match_count > 1) {
4219 ap->ability_match = 1;
4220 ap->ability_match_cfg = rx_cfg_reg;
4221 }
4222 }
4223 if (rx_cfg_reg & ANEG_CFG_ACK)
4224 ap->ack_match = 1;
4225 else
4226 ap->ack_match = 0;
4227
4228 ap->idle_match = 0;
4229 } else {
4230 ap->idle_match = 1;
4231 ap->ability_match_cfg = 0;
4232 ap->ability_match_count = 0;
4233 ap->ability_match = 0;
4234 ap->ack_match = 0;
4235
4236 rx_cfg_reg = 0;
4237 }
4238
4239 ap->rxconfig = rx_cfg_reg;
4240 ret = ANEG_OK;
4241
33f401ae 4242 switch (ap->state) {
1da177e4
LT
4243 case ANEG_STATE_UNKNOWN:
4244 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4245 ap->state = ANEG_STATE_AN_ENABLE;
4246
4247 /* fallthru */
4248 case ANEG_STATE_AN_ENABLE:
4249 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4250 if (ap->flags & MR_AN_ENABLE) {
4251 ap->link_time = 0;
4252 ap->cur_time = 0;
4253 ap->ability_match_cfg = 0;
4254 ap->ability_match_count = 0;
4255 ap->ability_match = 0;
4256 ap->idle_match = 0;
4257 ap->ack_match = 0;
4258
4259 ap->state = ANEG_STATE_RESTART_INIT;
4260 } else {
4261 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4262 }
4263 break;
4264
4265 case ANEG_STATE_RESTART_INIT:
4266 ap->link_time = ap->cur_time;
4267 ap->flags &= ~(MR_NP_LOADED);
4268 ap->txconfig = 0;
4269 tw32(MAC_TX_AUTO_NEG, 0);
4270 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4271 tw32_f(MAC_MODE, tp->mac_mode);
4272 udelay(40);
4273
4274 ret = ANEG_TIMER_ENAB;
4275 ap->state = ANEG_STATE_RESTART;
4276
4277 /* fallthru */
4278 case ANEG_STATE_RESTART:
4279 delta = ap->cur_time - ap->link_time;
859a5887 4280 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4281 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4282 else
1da177e4 4283 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4284 break;
4285
4286 case ANEG_STATE_DISABLE_LINK_OK:
4287 ret = ANEG_DONE;
4288 break;
4289
4290 case ANEG_STATE_ABILITY_DETECT_INIT:
4291 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4292 ap->txconfig = ANEG_CFG_FD;
4293 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4294 if (flowctrl & ADVERTISE_1000XPAUSE)
4295 ap->txconfig |= ANEG_CFG_PS1;
4296 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4297 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4298 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4299 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4300 tw32_f(MAC_MODE, tp->mac_mode);
4301 udelay(40);
4302
4303 ap->state = ANEG_STATE_ABILITY_DETECT;
4304 break;
4305
4306 case ANEG_STATE_ABILITY_DETECT:
859a5887 4307 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4308 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4309 break;
4310
4311 case ANEG_STATE_ACK_DETECT_INIT:
4312 ap->txconfig |= ANEG_CFG_ACK;
4313 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4314 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4315 tw32_f(MAC_MODE, tp->mac_mode);
4316 udelay(40);
4317
4318 ap->state = ANEG_STATE_ACK_DETECT;
4319
4320 /* fallthru */
4321 case ANEG_STATE_ACK_DETECT:
4322 if (ap->ack_match != 0) {
4323 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4324 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4325 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4326 } else {
4327 ap->state = ANEG_STATE_AN_ENABLE;
4328 }
4329 } else if (ap->ability_match != 0 &&
4330 ap->rxconfig == 0) {
4331 ap->state = ANEG_STATE_AN_ENABLE;
4332 }
4333 break;
4334
4335 case ANEG_STATE_COMPLETE_ACK_INIT:
4336 if (ap->rxconfig & ANEG_CFG_INVAL) {
4337 ret = ANEG_FAILED;
4338 break;
4339 }
4340 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4341 MR_LP_ADV_HALF_DUPLEX |
4342 MR_LP_ADV_SYM_PAUSE |
4343 MR_LP_ADV_ASYM_PAUSE |
4344 MR_LP_ADV_REMOTE_FAULT1 |
4345 MR_LP_ADV_REMOTE_FAULT2 |
4346 MR_LP_ADV_NEXT_PAGE |
4347 MR_TOGGLE_RX |
4348 MR_NP_RX);
4349 if (ap->rxconfig & ANEG_CFG_FD)
4350 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4351 if (ap->rxconfig & ANEG_CFG_HD)
4352 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4353 if (ap->rxconfig & ANEG_CFG_PS1)
4354 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4355 if (ap->rxconfig & ANEG_CFG_PS2)
4356 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4357 if (ap->rxconfig & ANEG_CFG_RF1)
4358 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4359 if (ap->rxconfig & ANEG_CFG_RF2)
4360 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4361 if (ap->rxconfig & ANEG_CFG_NP)
4362 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4363
4364 ap->link_time = ap->cur_time;
4365
4366 ap->flags ^= (MR_TOGGLE_TX);
4367 if (ap->rxconfig & 0x0008)
4368 ap->flags |= MR_TOGGLE_RX;
4369 if (ap->rxconfig & ANEG_CFG_NP)
4370 ap->flags |= MR_NP_RX;
4371 ap->flags |= MR_PAGE_RX;
4372
4373 ap->state = ANEG_STATE_COMPLETE_ACK;
4374 ret = ANEG_TIMER_ENAB;
4375 break;
4376
4377 case ANEG_STATE_COMPLETE_ACK:
4378 if (ap->ability_match != 0 &&
4379 ap->rxconfig == 0) {
4380 ap->state = ANEG_STATE_AN_ENABLE;
4381 break;
4382 }
4383 delta = ap->cur_time - ap->link_time;
4384 if (delta > ANEG_STATE_SETTLE_TIME) {
4385 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4386 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4387 } else {
4388 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4389 !(ap->flags & MR_NP_RX)) {
4390 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4391 } else {
4392 ret = ANEG_FAILED;
4393 }
4394 }
4395 }
4396 break;
4397
4398 case ANEG_STATE_IDLE_DETECT_INIT:
4399 ap->link_time = ap->cur_time;
4400 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4401 tw32_f(MAC_MODE, tp->mac_mode);
4402 udelay(40);
4403
4404 ap->state = ANEG_STATE_IDLE_DETECT;
4405 ret = ANEG_TIMER_ENAB;
4406 break;
4407
4408 case ANEG_STATE_IDLE_DETECT:
4409 if (ap->ability_match != 0 &&
4410 ap->rxconfig == 0) {
4411 ap->state = ANEG_STATE_AN_ENABLE;
4412 break;
4413 }
4414 delta = ap->cur_time - ap->link_time;
4415 if (delta > ANEG_STATE_SETTLE_TIME) {
4416 /* XXX another gem from the Broadcom driver :( */
4417 ap->state = ANEG_STATE_LINK_OK;
4418 }
4419 break;
4420
4421 case ANEG_STATE_LINK_OK:
4422 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4423 ret = ANEG_DONE;
4424 break;
4425
4426 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4427 /* ??? unimplemented */
4428 break;
4429
4430 case ANEG_STATE_NEXT_PAGE_WAIT:
4431 /* ??? unimplemented */
4432 break;
4433
4434 default:
4435 ret = ANEG_FAILED;
4436 break;
855e1111 4437 }
1da177e4
LT
4438
4439 return ret;
4440}
4441
5be73b47 4442static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4443{
4444 int res = 0;
4445 struct tg3_fiber_aneginfo aninfo;
4446 int status = ANEG_FAILED;
4447 unsigned int tick;
4448 u32 tmp;
4449
4450 tw32_f(MAC_TX_AUTO_NEG, 0);
4451
4452 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4453 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4454 udelay(40);
4455
4456 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4457 udelay(40);
4458
4459 memset(&aninfo, 0, sizeof(aninfo));
4460 aninfo.flags |= MR_AN_ENABLE;
4461 aninfo.state = ANEG_STATE_UNKNOWN;
4462 aninfo.cur_time = 0;
4463 tick = 0;
4464 while (++tick < 195000) {
4465 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4466 if (status == ANEG_DONE || status == ANEG_FAILED)
4467 break;
4468
4469 udelay(1);
4470 }
4471
4472 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4473 tw32_f(MAC_MODE, tp->mac_mode);
4474 udelay(40);
4475
5be73b47
MC
4476 *txflags = aninfo.txconfig;
4477 *rxflags = aninfo.flags;
1da177e4
LT
4478
4479 if (status == ANEG_DONE &&
4480 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4481 MR_LP_ADV_FULL_DUPLEX)))
4482 res = 1;
4483
4484 return res;
4485}
4486
4487static void tg3_init_bcm8002(struct tg3 *tp)
4488{
4489 u32 mac_status = tr32(MAC_STATUS);
4490 int i;
4491
4492 /* Reset when initting first time or we have a link. */
63c3a66f 4493 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4494 !(mac_status & MAC_STATUS_PCS_SYNCED))
4495 return;
4496
4497 /* Set PLL lock range. */
4498 tg3_writephy(tp, 0x16, 0x8007);
4499
4500 /* SW reset */
4501 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4502
4503 /* Wait for reset to complete. */
4504 /* XXX schedule_timeout() ... */
4505 for (i = 0; i < 500; i++)
4506 udelay(10);
4507
4508 /* Config mode; select PMA/Ch 1 regs. */
4509 tg3_writephy(tp, 0x10, 0x8411);
4510
4511 /* Enable auto-lock and comdet, select txclk for tx. */
4512 tg3_writephy(tp, 0x11, 0x0a10);
4513
4514 tg3_writephy(tp, 0x18, 0x00a0);
4515 tg3_writephy(tp, 0x16, 0x41ff);
4516
4517 /* Assert and deassert POR. */
4518 tg3_writephy(tp, 0x13, 0x0400);
4519 udelay(40);
4520 tg3_writephy(tp, 0x13, 0x0000);
4521
4522 tg3_writephy(tp, 0x11, 0x0a50);
4523 udelay(40);
4524 tg3_writephy(tp, 0x11, 0x0a10);
4525
4526 /* Wait for signal to stabilize */
4527 /* XXX schedule_timeout() ... */
4528 for (i = 0; i < 15000; i++)
4529 udelay(10);
4530
4531 /* Deselect the channel register so we can read the PHYID
4532 * later.
4533 */
4534 tg3_writephy(tp, 0x10, 0x8011);
4535}
4536
4537static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4538{
82cd3d11 4539 u16 flowctrl;
1da177e4
LT
4540 u32 sg_dig_ctrl, sg_dig_status;
4541 u32 serdes_cfg, expected_sg_dig_ctrl;
4542 int workaround, port_a;
4543 int current_link_up;
4544
4545 serdes_cfg = 0;
4546 expected_sg_dig_ctrl = 0;
4547 workaround = 0;
4548 port_a = 1;
4549 current_link_up = 0;
4550
4551 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4552 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4553 workaround = 1;
4554 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4555 port_a = 0;
4556
4557 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4558 /* preserve bits 20-23 for voltage regulator */
4559 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4560 }
4561
4562 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4563
4564 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4565 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4566 if (workaround) {
4567 u32 val = serdes_cfg;
4568
4569 if (port_a)
4570 val |= 0xc010000;
4571 else
4572 val |= 0x4010000;
4573 tw32_f(MAC_SERDES_CFG, val);
4574 }
c98f6e3b
MC
4575
4576 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4577 }
4578 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4579 tg3_setup_flow_control(tp, 0, 0);
4580 current_link_up = 1;
4581 }
4582 goto out;
4583 }
4584
4585 /* Want auto-negotiation. */
c98f6e3b 4586 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4587
82cd3d11
MC
4588 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4589 if (flowctrl & ADVERTISE_1000XPAUSE)
4590 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4591 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4592 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4593
4594 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4595 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4596 tp->serdes_counter &&
4597 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4598 MAC_STATUS_RCVD_CFG)) ==
4599 MAC_STATUS_PCS_SYNCED)) {
4600 tp->serdes_counter--;
4601 current_link_up = 1;
4602 goto out;
4603 }
4604restart_autoneg:
1da177e4
LT
4605 if (workaround)
4606 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4607 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4608 udelay(5);
4609 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4610
3d3ebe74 4611 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4612 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4613 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4614 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4615 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4616 mac_status = tr32(MAC_STATUS);
4617
c98f6e3b 4618 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4619 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4620 u32 local_adv = 0, remote_adv = 0;
4621
4622 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4623 local_adv |= ADVERTISE_1000XPAUSE;
4624 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4625 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4626
c98f6e3b 4627 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4628 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4629 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4630 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4631
4632 tg3_setup_flow_control(tp, local_adv, remote_adv);
4633 current_link_up = 1;
3d3ebe74 4634 tp->serdes_counter = 0;
f07e9af3 4635 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4636 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4637 if (tp->serdes_counter)
4638 tp->serdes_counter--;
1da177e4
LT
4639 else {
4640 if (workaround) {
4641 u32 val = serdes_cfg;
4642
4643 if (port_a)
4644 val |= 0xc010000;
4645 else
4646 val |= 0x4010000;
4647
4648 tw32_f(MAC_SERDES_CFG, val);
4649 }
4650
c98f6e3b 4651 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4652 udelay(40);
4653
4654 /* Link parallel detection - link is up */
4655 /* only if we have PCS_SYNC and not */
4656 /* receiving config code words */
4657 mac_status = tr32(MAC_STATUS);
4658 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4659 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4660 tg3_setup_flow_control(tp, 0, 0);
4661 current_link_up = 1;
f07e9af3
MC
4662 tp->phy_flags |=
4663 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4664 tp->serdes_counter =
4665 SERDES_PARALLEL_DET_TIMEOUT;
4666 } else
4667 goto restart_autoneg;
1da177e4
LT
4668 }
4669 }
3d3ebe74
MC
4670 } else {
4671 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4672 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4673 }
4674
4675out:
4676 return current_link_up;
4677}
4678
4679static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4680{
4681 int current_link_up = 0;
4682
5cf64b8a 4683 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4684 goto out;
1da177e4
LT
4685
4686 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4687 u32 txflags, rxflags;
1da177e4 4688 int i;
6aa20a22 4689
5be73b47
MC
4690 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4691 u32 local_adv = 0, remote_adv = 0;
1da177e4 4692
5be73b47
MC
4693 if (txflags & ANEG_CFG_PS1)
4694 local_adv |= ADVERTISE_1000XPAUSE;
4695 if (txflags & ANEG_CFG_PS2)
4696 local_adv |= ADVERTISE_1000XPSE_ASYM;
4697
4698 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4699 remote_adv |= LPA_1000XPAUSE;
4700 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4701 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4702
4703 tg3_setup_flow_control(tp, local_adv, remote_adv);
4704
1da177e4
LT
4705 current_link_up = 1;
4706 }
4707 for (i = 0; i < 30; i++) {
4708 udelay(20);
4709 tw32_f(MAC_STATUS,
4710 (MAC_STATUS_SYNC_CHANGED |
4711 MAC_STATUS_CFG_CHANGED));
4712 udelay(40);
4713 if ((tr32(MAC_STATUS) &
4714 (MAC_STATUS_SYNC_CHANGED |
4715 MAC_STATUS_CFG_CHANGED)) == 0)
4716 break;
4717 }
4718
4719 mac_status = tr32(MAC_STATUS);
4720 if (current_link_up == 0 &&
4721 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4722 !(mac_status & MAC_STATUS_RCVD_CFG))
4723 current_link_up = 1;
4724 } else {
5be73b47
MC
4725 tg3_setup_flow_control(tp, 0, 0);
4726
1da177e4
LT
4727 /* Forcing 1000FD link up. */
4728 current_link_up = 1;
1da177e4
LT
4729
4730 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4731 udelay(40);
e8f3f6ca
MC
4732
4733 tw32_f(MAC_MODE, tp->mac_mode);
4734 udelay(40);
1da177e4
LT
4735 }
4736
4737out:
4738 return current_link_up;
4739}
4740
4741static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4742{
4743 u32 orig_pause_cfg;
4744 u16 orig_active_speed;
4745 u8 orig_active_duplex;
4746 u32 mac_status;
4747 int current_link_up;
4748 int i;
4749
8d018621 4750 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4751 orig_active_speed = tp->link_config.active_speed;
4752 orig_active_duplex = tp->link_config.active_duplex;
4753
63c3a66f 4754 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4755 netif_carrier_ok(tp->dev) &&
63c3a66f 4756 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4757 mac_status = tr32(MAC_STATUS);
4758 mac_status &= (MAC_STATUS_PCS_SYNCED |
4759 MAC_STATUS_SIGNAL_DET |
4760 MAC_STATUS_CFG_CHANGED |
4761 MAC_STATUS_RCVD_CFG);
4762 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4763 MAC_STATUS_SIGNAL_DET)) {
4764 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4765 MAC_STATUS_CFG_CHANGED));
4766 return 0;
4767 }
4768 }
4769
4770 tw32_f(MAC_TX_AUTO_NEG, 0);
4771
4772 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4773 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4774 tw32_f(MAC_MODE, tp->mac_mode);
4775 udelay(40);
4776
79eb6904 4777 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4778 tg3_init_bcm8002(tp);
4779
4780 /* Enable link change event even when serdes polling. */
4781 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4782 udelay(40);
4783
4784 current_link_up = 0;
4785 mac_status = tr32(MAC_STATUS);
4786
63c3a66f 4787 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4788 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4789 else
4790 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4791
898a56f8 4792 tp->napi[0].hw_status->status =
1da177e4 4793 (SD_STATUS_UPDATED |
898a56f8 4794 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4795
4796 for (i = 0; i < 100; i++) {
4797 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4798 MAC_STATUS_CFG_CHANGED));
4799 udelay(5);
4800 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4801 MAC_STATUS_CFG_CHANGED |
4802 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4803 break;
4804 }
4805
4806 mac_status = tr32(MAC_STATUS);
4807 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4808 current_link_up = 0;
3d3ebe74
MC
4809 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4810 tp->serdes_counter == 0) {
1da177e4
LT
4811 tw32_f(MAC_MODE, (tp->mac_mode |
4812 MAC_MODE_SEND_CONFIGS));
4813 udelay(1);
4814 tw32_f(MAC_MODE, tp->mac_mode);
4815 }
4816 }
4817
4818 if (current_link_up == 1) {
4819 tp->link_config.active_speed = SPEED_1000;
4820 tp->link_config.active_duplex = DUPLEX_FULL;
4821 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4822 LED_CTRL_LNKLED_OVERRIDE |
4823 LED_CTRL_1000MBPS_ON));
4824 } else {
4825 tp->link_config.active_speed = SPEED_INVALID;
4826 tp->link_config.active_duplex = DUPLEX_INVALID;
4827 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4828 LED_CTRL_LNKLED_OVERRIDE |
4829 LED_CTRL_TRAFFIC_OVERRIDE));
4830 }
4831
4832 if (current_link_up != netif_carrier_ok(tp->dev)) {
4833 if (current_link_up)
4834 netif_carrier_on(tp->dev);
4835 else
4836 netif_carrier_off(tp->dev);
4837 tg3_link_report(tp);
4838 } else {
8d018621 4839 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4840 if (orig_pause_cfg != now_pause_cfg ||
4841 orig_active_speed != tp->link_config.active_speed ||
4842 orig_active_duplex != tp->link_config.active_duplex)
4843 tg3_link_report(tp);
4844 }
4845
4846 return 0;
4847}
4848
747e8f8b
MC
4849static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4850{
4851 int current_link_up, err = 0;
4852 u32 bmsr, bmcr;
4853 u16 current_speed;
4854 u8 current_duplex;
ef167e27 4855 u32 local_adv, remote_adv;
747e8f8b
MC
4856
4857 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4858 tw32_f(MAC_MODE, tp->mac_mode);
4859 udelay(40);
4860
4861 tw32(MAC_EVENT, 0);
4862
4863 tw32_f(MAC_STATUS,
4864 (MAC_STATUS_SYNC_CHANGED |
4865 MAC_STATUS_CFG_CHANGED |
4866 MAC_STATUS_MI_COMPLETION |
4867 MAC_STATUS_LNKSTATE_CHANGED));
4868 udelay(40);
4869
4870 if (force_reset)
4871 tg3_phy_reset(tp);
4872
4873 current_link_up = 0;
4874 current_speed = SPEED_INVALID;
4875 current_duplex = DUPLEX_INVALID;
4876
4877 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4878 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4880 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4881 bmsr |= BMSR_LSTATUS;
4882 else
4883 bmsr &= ~BMSR_LSTATUS;
4884 }
747e8f8b
MC
4885
4886 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4887
4888 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4889 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4890 /* do nothing, just check for link up at the end */
4891 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 4892 u32 adv, newadv;
747e8f8b
MC
4893
4894 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
4895 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4896 ADVERTISE_1000XPAUSE |
4897 ADVERTISE_1000XPSE_ASYM |
4898 ADVERTISE_SLCT);
747e8f8b 4899
28011cf1 4900 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 4901 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 4902
28011cf1
MC
4903 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
4904 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
4905 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4906 tg3_writephy(tp, MII_BMCR, bmcr);
4907
4908 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4909 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4910 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4911
4912 return err;
4913 }
4914 } else {
4915 u32 new_bmcr;
4916
4917 bmcr &= ~BMCR_SPEED1000;
4918 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4919
4920 if (tp->link_config.duplex == DUPLEX_FULL)
4921 new_bmcr |= BMCR_FULLDPLX;
4922
4923 if (new_bmcr != bmcr) {
4924 /* BMCR_SPEED1000 is a reserved bit that needs
4925 * to be set on write.
4926 */
4927 new_bmcr |= BMCR_SPEED1000;
4928
4929 /* Force a linkdown */
4930 if (netif_carrier_ok(tp->dev)) {
4931 u32 adv;
4932
4933 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4934 adv &= ~(ADVERTISE_1000XFULL |
4935 ADVERTISE_1000XHALF |
4936 ADVERTISE_SLCT);
4937 tg3_writephy(tp, MII_ADVERTISE, adv);
4938 tg3_writephy(tp, MII_BMCR, bmcr |
4939 BMCR_ANRESTART |
4940 BMCR_ANENABLE);
4941 udelay(10);
4942 netif_carrier_off(tp->dev);
4943 }
4944 tg3_writephy(tp, MII_BMCR, new_bmcr);
4945 bmcr = new_bmcr;
4946 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4947 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4948 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4949 ASIC_REV_5714) {
4950 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4951 bmsr |= BMSR_LSTATUS;
4952 else
4953 bmsr &= ~BMSR_LSTATUS;
4954 }
f07e9af3 4955 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4956 }
4957 }
4958
4959 if (bmsr & BMSR_LSTATUS) {
4960 current_speed = SPEED_1000;
4961 current_link_up = 1;
4962 if (bmcr & BMCR_FULLDPLX)
4963 current_duplex = DUPLEX_FULL;
4964 else
4965 current_duplex = DUPLEX_HALF;
4966
ef167e27
MC
4967 local_adv = 0;
4968 remote_adv = 0;
4969
747e8f8b 4970 if (bmcr & BMCR_ANENABLE) {
ef167e27 4971 u32 common;
747e8f8b
MC
4972
4973 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4974 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4975 common = local_adv & remote_adv;
4976 if (common & (ADVERTISE_1000XHALF |
4977 ADVERTISE_1000XFULL)) {
4978 if (common & ADVERTISE_1000XFULL)
4979 current_duplex = DUPLEX_FULL;
4980 else
4981 current_duplex = DUPLEX_HALF;
63c3a66f 4982 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4983 /* Link is up via parallel detect */
859a5887 4984 } else {
747e8f8b 4985 current_link_up = 0;
859a5887 4986 }
747e8f8b
MC
4987 }
4988 }
4989
ef167e27
MC
4990 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4991 tg3_setup_flow_control(tp, local_adv, remote_adv);
4992
747e8f8b
MC
4993 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4994 if (tp->link_config.active_duplex == DUPLEX_HALF)
4995 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4996
4997 tw32_f(MAC_MODE, tp->mac_mode);
4998 udelay(40);
4999
5000 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5001
5002 tp->link_config.active_speed = current_speed;
5003 tp->link_config.active_duplex = current_duplex;
5004
5005 if (current_link_up != netif_carrier_ok(tp->dev)) {
5006 if (current_link_up)
5007 netif_carrier_on(tp->dev);
5008 else {
5009 netif_carrier_off(tp->dev);
f07e9af3 5010 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5011 }
5012 tg3_link_report(tp);
5013 }
5014 return err;
5015}
5016
5017static void tg3_serdes_parallel_detect(struct tg3 *tp)
5018{
3d3ebe74 5019 if (tp->serdes_counter) {
747e8f8b 5020 /* Give autoneg time to complete. */
3d3ebe74 5021 tp->serdes_counter--;
747e8f8b
MC
5022 return;
5023 }
c6cdf436 5024
747e8f8b
MC
5025 if (!netif_carrier_ok(tp->dev) &&
5026 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5027 u32 bmcr;
5028
5029 tg3_readphy(tp, MII_BMCR, &bmcr);
5030 if (bmcr & BMCR_ANENABLE) {
5031 u32 phy1, phy2;
5032
5033 /* Select shadow register 0x1f */
f08aa1a8
MC
5034 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5035 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5036
5037 /* Select expansion interrupt status register */
f08aa1a8
MC
5038 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5039 MII_TG3_DSP_EXP1_INT_STAT);
5040 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5041 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5042
5043 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5044 /* We have signal detect and not receiving
5045 * config code words, link is up by parallel
5046 * detection.
5047 */
5048
5049 bmcr &= ~BMCR_ANENABLE;
5050 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5051 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5052 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5053 }
5054 }
859a5887
MC
5055 } else if (netif_carrier_ok(tp->dev) &&
5056 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5057 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5058 u32 phy2;
5059
5060 /* Select expansion interrupt status register */
f08aa1a8
MC
5061 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5062 MII_TG3_DSP_EXP1_INT_STAT);
5063 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5064 if (phy2 & 0x20) {
5065 u32 bmcr;
5066
5067 /* Config code words received, turn on autoneg. */
5068 tg3_readphy(tp, MII_BMCR, &bmcr);
5069 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5070
f07e9af3 5071 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5072
5073 }
5074 }
5075}
5076
1da177e4
LT
5077static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5078{
f2096f94 5079 u32 val;
1da177e4
LT
5080 int err;
5081
f07e9af3 5082 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5083 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5084 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5085 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5086 else
1da177e4 5087 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5088
bcb37f6c 5089 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5090 u32 scale;
aa6c91fe
MC
5091
5092 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5093 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5094 scale = 65;
5095 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5096 scale = 6;
5097 else
5098 scale = 12;
5099
5100 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5101 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5102 tw32(GRC_MISC_CFG, val);
5103 }
5104
f2096f94
MC
5105 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5106 (6 << TX_LENGTHS_IPG_SHIFT);
5107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5108 val |= tr32(MAC_TX_LENGTHS) &
5109 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5110 TX_LENGTHS_CNT_DWN_VAL_MSK);
5111
1da177e4
LT
5112 if (tp->link_config.active_speed == SPEED_1000 &&
5113 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5114 tw32(MAC_TX_LENGTHS, val |
5115 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5116 else
f2096f94
MC
5117 tw32(MAC_TX_LENGTHS, val |
5118 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5119
63c3a66f 5120 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5121 if (netif_carrier_ok(tp->dev)) {
5122 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5123 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5124 } else {
5125 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5126 }
5127 }
5128
63c3a66f 5129 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5130 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5131 if (!netif_carrier_ok(tp->dev))
5132 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5133 tp->pwrmgmt_thresh;
5134 else
5135 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5136 tw32(PCIE_PWR_MGMT_THRESH, val);
5137 }
5138
1da177e4
LT
5139 return err;
5140}
5141
66cfd1bd
MC
5142static inline int tg3_irq_sync(struct tg3 *tp)
5143{
5144 return tp->irq_sync;
5145}
5146
97bd8e49
MC
5147static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5148{
5149 int i;
5150
5151 dst = (u32 *)((u8 *)dst + off);
5152 for (i = 0; i < len; i += sizeof(u32))
5153 *dst++ = tr32(off + i);
5154}
5155
5156static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5157{
5158 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5159 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5160 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5161 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5162 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5163 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5164 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5165 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5166 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5167 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5168 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5169 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5170 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5171 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5172 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5173 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5174 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5175 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5176 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5177
63c3a66f 5178 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5179 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5180
5181 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5182 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5183 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5184 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5185 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5186 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5187 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5188 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5189
63c3a66f 5190 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5191 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5192 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5193 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5194 }
5195
5196 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5197 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5198 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5199 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5200 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5201
63c3a66f 5202 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5203 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5204}
5205
5206static void tg3_dump_state(struct tg3 *tp)
5207{
5208 int i;
5209 u32 *regs;
5210
5211 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5212 if (!regs) {
5213 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5214 return;
5215 }
5216
63c3a66f 5217 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5218 /* Read up to but not including private PCI registers */
5219 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5220 regs[i / sizeof(u32)] = tr32(i);
5221 } else
5222 tg3_dump_legacy_regs(tp, regs);
5223
5224 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5225 if (!regs[i + 0] && !regs[i + 1] &&
5226 !regs[i + 2] && !regs[i + 3])
5227 continue;
5228
5229 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5230 i * 4,
5231 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5232 }
5233
5234 kfree(regs);
5235
5236 for (i = 0; i < tp->irq_cnt; i++) {
5237 struct tg3_napi *tnapi = &tp->napi[i];
5238
5239 /* SW status block */
5240 netdev_err(tp->dev,
5241 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5242 i,
5243 tnapi->hw_status->status,
5244 tnapi->hw_status->status_tag,
5245 tnapi->hw_status->rx_jumbo_consumer,
5246 tnapi->hw_status->rx_consumer,
5247 tnapi->hw_status->rx_mini_consumer,
5248 tnapi->hw_status->idx[0].rx_producer,
5249 tnapi->hw_status->idx[0].tx_consumer);
5250
5251 netdev_err(tp->dev,
5252 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5253 i,
5254 tnapi->last_tag, tnapi->last_irq_tag,
5255 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5256 tnapi->rx_rcb_ptr,
5257 tnapi->prodring.rx_std_prod_idx,
5258 tnapi->prodring.rx_std_cons_idx,
5259 tnapi->prodring.rx_jmb_prod_idx,
5260 tnapi->prodring.rx_jmb_cons_idx);
5261 }
5262}
5263
df3e6548
MC
5264/* This is called whenever we suspect that the system chipset is re-
5265 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5266 * is bogus tx completions. We try to recover by setting the
5267 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5268 * in the workqueue.
5269 */
5270static void tg3_tx_recover(struct tg3 *tp)
5271{
63c3a66f 5272 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5273 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5274
5129c3a3
MC
5275 netdev_warn(tp->dev,
5276 "The system may be re-ordering memory-mapped I/O "
5277 "cycles to the network device, attempting to recover. "
5278 "Please report the problem to the driver maintainer "
5279 "and include system chipset information.\n");
df3e6548
MC
5280
5281 spin_lock(&tp->lock);
63c3a66f 5282 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5283 spin_unlock(&tp->lock);
5284}
5285
f3f3f27e 5286static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5287{
f65aac16
MC
5288 /* Tell compiler to fetch tx indices from memory. */
5289 barrier();
f3f3f27e
MC
5290 return tnapi->tx_pending -
5291 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5292}
5293
1da177e4
LT
5294/* Tigon3 never reports partial packet sends. So we do not
5295 * need special logic to handle SKBs that have not had all
5296 * of their frags sent yet, like SunGEM does.
5297 */
17375d25 5298static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5299{
17375d25 5300 struct tg3 *tp = tnapi->tp;
898a56f8 5301 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5302 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5303 struct netdev_queue *txq;
5304 int index = tnapi - tp->napi;
298376d3 5305 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5306
63c3a66f 5307 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5308 index--;
5309
5310 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5311
5312 while (sw_idx != hw_idx) {
df8944cf 5313 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5314 struct sk_buff *skb = ri->skb;
df3e6548
MC
5315 int i, tx_bug = 0;
5316
5317 if (unlikely(skb == NULL)) {
5318 tg3_tx_recover(tp);
5319 return;
5320 }
1da177e4 5321
f4188d8a 5322 pci_unmap_single(tp->pdev,
4e5e4f0d 5323 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5324 skb_headlen(skb),
5325 PCI_DMA_TODEVICE);
1da177e4
LT
5326
5327 ri->skb = NULL;
5328
e01ee14d
MC
5329 while (ri->fragmented) {
5330 ri->fragmented = false;
5331 sw_idx = NEXT_TX(sw_idx);
5332 ri = &tnapi->tx_buffers[sw_idx];
5333 }
5334
1da177e4
LT
5335 sw_idx = NEXT_TX(sw_idx);
5336
5337 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5338 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5339 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5340 tx_bug = 1;
f4188d8a
AD
5341
5342 pci_unmap_page(tp->pdev,
4e5e4f0d 5343 dma_unmap_addr(ri, mapping),
9e903e08 5344 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5345 PCI_DMA_TODEVICE);
e01ee14d
MC
5346
5347 while (ri->fragmented) {
5348 ri->fragmented = false;
5349 sw_idx = NEXT_TX(sw_idx);
5350 ri = &tnapi->tx_buffers[sw_idx];
5351 }
5352
1da177e4
LT
5353 sw_idx = NEXT_TX(sw_idx);
5354 }
5355
298376d3
TH
5356 pkts_compl++;
5357 bytes_compl += skb->len;
5358
f47c11ee 5359 dev_kfree_skb(skb);
df3e6548
MC
5360
5361 if (unlikely(tx_bug)) {
5362 tg3_tx_recover(tp);
5363 return;
5364 }
1da177e4
LT
5365 }
5366
298376d3
TH
5367 netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
5368
f3f3f27e 5369 tnapi->tx_cons = sw_idx;
1da177e4 5370
1b2a7205
MC
5371 /* Need to make the tx_cons update visible to tg3_start_xmit()
5372 * before checking for netif_queue_stopped(). Without the
5373 * memory barrier, there is a small possibility that tg3_start_xmit()
5374 * will miss it and cause the queue to be stopped forever.
5375 */
5376 smp_mb();
5377
fe5f5787 5378 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5379 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5380 __netif_tx_lock(txq, smp_processor_id());
5381 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5382 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5383 netif_tx_wake_queue(txq);
5384 __netif_tx_unlock(txq);
51b91468 5385 }
1da177e4
LT
5386}
5387
9205fd9c 5388static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5389{
9205fd9c 5390 if (!ri->data)
2b2cdb65
MC
5391 return;
5392
4e5e4f0d 5393 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5394 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5395 kfree(ri->data);
5396 ri->data = NULL;
2b2cdb65
MC
5397}
5398
1da177e4
LT
5399/* Returns size of skb allocated or < 0 on error.
5400 *
5401 * We only need to fill in the address because the other members
5402 * of the RX descriptor are invariant, see tg3_init_rings.
5403 *
5404 * Note the purposeful assymetry of cpu vs. chip accesses. For
5405 * posting buffers we only dirty the first cache line of the RX
5406 * descriptor (containing the address). Whereas for the RX status
5407 * buffers the cpu only reads the last cacheline of the RX descriptor
5408 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5409 */
9205fd9c 5410static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5411 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5412{
5413 struct tg3_rx_buffer_desc *desc;
f94e290e 5414 struct ring_info *map;
9205fd9c 5415 u8 *data;
1da177e4 5416 dma_addr_t mapping;
9205fd9c 5417 int skb_size, data_size, dest_idx;
1da177e4 5418
1da177e4
LT
5419 switch (opaque_key) {
5420 case RXD_OPAQUE_RING_STD:
2c49a44d 5421 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5422 desc = &tpr->rx_std[dest_idx];
5423 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5424 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5425 break;
5426
5427 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5428 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5429 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5430 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5431 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5432 break;
5433
5434 default:
5435 return -EINVAL;
855e1111 5436 }
1da177e4
LT
5437
5438 /* Do not overwrite any of the map or rp information
5439 * until we are sure we can commit to a new buffer.
5440 *
5441 * Callers depend upon this behavior and assume that
5442 * we leave everything unchanged if we fail.
5443 */
9205fd9c
ED
5444 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5445 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5446 data = kmalloc(skb_size, GFP_ATOMIC);
5447 if (!data)
1da177e4
LT
5448 return -ENOMEM;
5449
9205fd9c
ED
5450 mapping = pci_map_single(tp->pdev,
5451 data + TG3_RX_OFFSET(tp),
5452 data_size,
1da177e4 5453 PCI_DMA_FROMDEVICE);
a21771dd 5454 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5455 kfree(data);
a21771dd
MC
5456 return -EIO;
5457 }
1da177e4 5458
9205fd9c 5459 map->data = data;
4e5e4f0d 5460 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5461
1da177e4
LT
5462 desc->addr_hi = ((u64)mapping >> 32);
5463 desc->addr_lo = ((u64)mapping & 0xffffffff);
5464
9205fd9c 5465 return data_size;
1da177e4
LT
5466}
5467
5468/* We only need to move over in the address because the other
5469 * members of the RX descriptor are invariant. See notes above
9205fd9c 5470 * tg3_alloc_rx_data for full details.
1da177e4 5471 */
a3896167
MC
5472static void tg3_recycle_rx(struct tg3_napi *tnapi,
5473 struct tg3_rx_prodring_set *dpr,
5474 u32 opaque_key, int src_idx,
5475 u32 dest_idx_unmasked)
1da177e4 5476{
17375d25 5477 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5478 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5479 struct ring_info *src_map, *dest_map;
8fea32b9 5480 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5481 int dest_idx;
1da177e4
LT
5482
5483 switch (opaque_key) {
5484 case RXD_OPAQUE_RING_STD:
2c49a44d 5485 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5486 dest_desc = &dpr->rx_std[dest_idx];
5487 dest_map = &dpr->rx_std_buffers[dest_idx];
5488 src_desc = &spr->rx_std[src_idx];
5489 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5490 break;
5491
5492 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5493 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5494 dest_desc = &dpr->rx_jmb[dest_idx].std;
5495 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5496 src_desc = &spr->rx_jmb[src_idx].std;
5497 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5498 break;
5499
5500 default:
5501 return;
855e1111 5502 }
1da177e4 5503
9205fd9c 5504 dest_map->data = src_map->data;
4e5e4f0d
FT
5505 dma_unmap_addr_set(dest_map, mapping,
5506 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5507 dest_desc->addr_hi = src_desc->addr_hi;
5508 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5509
5510 /* Ensure that the update to the skb happens after the physical
5511 * addresses have been transferred to the new BD location.
5512 */
5513 smp_wmb();
5514
9205fd9c 5515 src_map->data = NULL;
1da177e4
LT
5516}
5517
1da177e4
LT
5518/* The RX ring scheme is composed of multiple rings which post fresh
5519 * buffers to the chip, and one special ring the chip uses to report
5520 * status back to the host.
5521 *
5522 * The special ring reports the status of received packets to the
5523 * host. The chip does not write into the original descriptor the
5524 * RX buffer was obtained from. The chip simply takes the original
5525 * descriptor as provided by the host, updates the status and length
5526 * field, then writes this into the next status ring entry.
5527 *
5528 * Each ring the host uses to post buffers to the chip is described
5529 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5530 * it is first placed into the on-chip ram. When the packet's length
5531 * is known, it walks down the TG3_BDINFO entries to select the ring.
5532 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5533 * which is within the range of the new packet's length is chosen.
5534 *
5535 * The "separate ring for rx status" scheme may sound queer, but it makes
5536 * sense from a cache coherency perspective. If only the host writes
5537 * to the buffer post rings, and only the chip writes to the rx status
5538 * rings, then cache lines never move beyond shared-modified state.
5539 * If both the host and chip were to write into the same ring, cache line
5540 * eviction could occur since both entities want it in an exclusive state.
5541 */
17375d25 5542static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5543{
17375d25 5544 struct tg3 *tp = tnapi->tp;
f92905de 5545 u32 work_mask, rx_std_posted = 0;
4361935a 5546 u32 std_prod_idx, jmb_prod_idx;
72334482 5547 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5548 u16 hw_idx;
1da177e4 5549 int received;
8fea32b9 5550 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5551
8d9d7cfc 5552 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5553 /*
5554 * We need to order the read of hw_idx and the read of
5555 * the opaque cookie.
5556 */
5557 rmb();
1da177e4
LT
5558 work_mask = 0;
5559 received = 0;
4361935a
MC
5560 std_prod_idx = tpr->rx_std_prod_idx;
5561 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5562 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5563 struct ring_info *ri;
72334482 5564 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5565 unsigned int len;
5566 struct sk_buff *skb;
5567 dma_addr_t dma_addr;
5568 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5569 u8 *data;
1da177e4
LT
5570
5571 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5572 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5573 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5574 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5575 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5576 data = ri->data;
4361935a 5577 post_ptr = &std_prod_idx;
f92905de 5578 rx_std_posted++;
1da177e4 5579 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5580 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5581 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5582 data = ri->data;
4361935a 5583 post_ptr = &jmb_prod_idx;
21f581a5 5584 } else
1da177e4 5585 goto next_pkt_nopost;
1da177e4
LT
5586
5587 work_mask |= opaque_key;
5588
5589 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5590 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5591 drop_it:
a3896167 5592 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5593 desc_idx, *post_ptr);
5594 drop_it_no_recycle:
5595 /* Other statistics kept track of by card. */
b0057c51 5596 tp->rx_dropped++;
1da177e4
LT
5597 goto next_pkt;
5598 }
5599
9205fd9c 5600 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5601 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5602 ETH_FCS_LEN;
1da177e4 5603
d2757fc4 5604 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5605 int skb_size;
5606
9205fd9c 5607 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5608 *post_ptr);
1da177e4
LT
5609 if (skb_size < 0)
5610 goto drop_it;
5611
287be12e 5612 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5613 PCI_DMA_FROMDEVICE);
5614
9205fd9c
ED
5615 skb = build_skb(data);
5616 if (!skb) {
5617 kfree(data);
5618 goto drop_it_no_recycle;
5619 }
5620 skb_reserve(skb, TG3_RX_OFFSET(tp));
5621 /* Ensure that the update to the data happens
61e800cf
MC
5622 * after the usage of the old DMA mapping.
5623 */
5624 smp_wmb();
5625
9205fd9c 5626 ri->data = NULL;
61e800cf 5627
1da177e4 5628 } else {
a3896167 5629 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5630 desc_idx, *post_ptr);
5631
9205fd9c
ED
5632 skb = netdev_alloc_skb(tp->dev,
5633 len + TG3_RAW_IP_ALIGN);
5634 if (skb == NULL)
1da177e4
LT
5635 goto drop_it_no_recycle;
5636
9205fd9c 5637 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5638 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5639 memcpy(skb->data,
5640 data + TG3_RX_OFFSET(tp),
5641 len);
1da177e4 5642 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5643 }
5644
9205fd9c 5645 skb_put(skb, len);
dc668910 5646 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5647 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5648 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5649 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5650 skb->ip_summed = CHECKSUM_UNNECESSARY;
5651 else
bc8acf2c 5652 skb_checksum_none_assert(skb);
1da177e4
LT
5653
5654 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5655
5656 if (len > (tp->dev->mtu + ETH_HLEN) &&
5657 skb->protocol != htons(ETH_P_8021Q)) {
5658 dev_kfree_skb(skb);
b0057c51 5659 goto drop_it_no_recycle;
f7b493e0
MC
5660 }
5661
9dc7a113 5662 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5663 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5664 __vlan_hwaccel_put_tag(skb,
5665 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5666
bf933c80 5667 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5668
1da177e4
LT
5669 received++;
5670 budget--;
5671
5672next_pkt:
5673 (*post_ptr)++;
f92905de
MC
5674
5675 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5676 tpr->rx_std_prod_idx = std_prod_idx &
5677 tp->rx_std_ring_mask;
86cfe4ff
MC
5678 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5679 tpr->rx_std_prod_idx);
f92905de
MC
5680 work_mask &= ~RXD_OPAQUE_RING_STD;
5681 rx_std_posted = 0;
5682 }
1da177e4 5683next_pkt_nopost:
483ba50b 5684 sw_idx++;
7cb32cf2 5685 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5686
5687 /* Refresh hw_idx to see if there is new work */
5688 if (sw_idx == hw_idx) {
8d9d7cfc 5689 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5690 rmb();
5691 }
1da177e4
LT
5692 }
5693
5694 /* ACK the status ring. */
72334482
MC
5695 tnapi->rx_rcb_ptr = sw_idx;
5696 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5697
5698 /* Refill RX ring(s). */
63c3a66f 5699 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5700 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5701 tpr->rx_std_prod_idx = std_prod_idx &
5702 tp->rx_std_ring_mask;
b196c7e4
MC
5703 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5704 tpr->rx_std_prod_idx);
5705 }
5706 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5707 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5708 tp->rx_jmb_ring_mask;
b196c7e4
MC
5709 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5710 tpr->rx_jmb_prod_idx);
5711 }
5712 mmiowb();
5713 } else if (work_mask) {
5714 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5715 * updated before the producer indices can be updated.
5716 */
5717 smp_wmb();
5718
2c49a44d
MC
5719 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5720 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5721
e4af1af9
MC
5722 if (tnapi != &tp->napi[1])
5723 napi_schedule(&tp->napi[1].napi);
1da177e4 5724 }
1da177e4
LT
5725
5726 return received;
5727}
5728
35f2d7d0 5729static void tg3_poll_link(struct tg3 *tp)
1da177e4 5730{
1da177e4 5731 /* handle link change and other phy events */
63c3a66f 5732 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5733 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5734
1da177e4
LT
5735 if (sblk->status & SD_STATUS_LINK_CHG) {
5736 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5737 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5738 spin_lock(&tp->lock);
63c3a66f 5739 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5740 tw32_f(MAC_STATUS,
5741 (MAC_STATUS_SYNC_CHANGED |
5742 MAC_STATUS_CFG_CHANGED |
5743 MAC_STATUS_MI_COMPLETION |
5744 MAC_STATUS_LNKSTATE_CHANGED));
5745 udelay(40);
5746 } else
5747 tg3_setup_phy(tp, 0);
f47c11ee 5748 spin_unlock(&tp->lock);
1da177e4
LT
5749 }
5750 }
35f2d7d0
MC
5751}
5752
f89f38b8
MC
5753static int tg3_rx_prodring_xfer(struct tg3 *tp,
5754 struct tg3_rx_prodring_set *dpr,
5755 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5756{
5757 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5758 int i, err = 0;
b196c7e4
MC
5759
5760 while (1) {
5761 src_prod_idx = spr->rx_std_prod_idx;
5762
5763 /* Make sure updates to the rx_std_buffers[] entries and the
5764 * standard producer index are seen in the correct order.
5765 */
5766 smp_rmb();
5767
5768 if (spr->rx_std_cons_idx == src_prod_idx)
5769 break;
5770
5771 if (spr->rx_std_cons_idx < src_prod_idx)
5772 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5773 else
2c49a44d
MC
5774 cpycnt = tp->rx_std_ring_mask + 1 -
5775 spr->rx_std_cons_idx;
b196c7e4 5776
2c49a44d
MC
5777 cpycnt = min(cpycnt,
5778 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5779
5780 si = spr->rx_std_cons_idx;
5781 di = dpr->rx_std_prod_idx;
5782
e92967bf 5783 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5784 if (dpr->rx_std_buffers[i].data) {
e92967bf 5785 cpycnt = i - di;
f89f38b8 5786 err = -ENOSPC;
e92967bf
MC
5787 break;
5788 }
5789 }
5790
5791 if (!cpycnt)
5792 break;
5793
5794 /* Ensure that updates to the rx_std_buffers ring and the
5795 * shadowed hardware producer ring from tg3_recycle_skb() are
5796 * ordered correctly WRT the skb check above.
5797 */
5798 smp_rmb();
5799
b196c7e4
MC
5800 memcpy(&dpr->rx_std_buffers[di],
5801 &spr->rx_std_buffers[si],
5802 cpycnt * sizeof(struct ring_info));
5803
5804 for (i = 0; i < cpycnt; i++, di++, si++) {
5805 struct tg3_rx_buffer_desc *sbd, *dbd;
5806 sbd = &spr->rx_std[si];
5807 dbd = &dpr->rx_std[di];
5808 dbd->addr_hi = sbd->addr_hi;
5809 dbd->addr_lo = sbd->addr_lo;
5810 }
5811
2c49a44d
MC
5812 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5813 tp->rx_std_ring_mask;
5814 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5815 tp->rx_std_ring_mask;
b196c7e4
MC
5816 }
5817
5818 while (1) {
5819 src_prod_idx = spr->rx_jmb_prod_idx;
5820
5821 /* Make sure updates to the rx_jmb_buffers[] entries and
5822 * the jumbo producer index are seen in the correct order.
5823 */
5824 smp_rmb();
5825
5826 if (spr->rx_jmb_cons_idx == src_prod_idx)
5827 break;
5828
5829 if (spr->rx_jmb_cons_idx < src_prod_idx)
5830 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5831 else
2c49a44d
MC
5832 cpycnt = tp->rx_jmb_ring_mask + 1 -
5833 spr->rx_jmb_cons_idx;
b196c7e4
MC
5834
5835 cpycnt = min(cpycnt,
2c49a44d 5836 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5837
5838 si = spr->rx_jmb_cons_idx;
5839 di = dpr->rx_jmb_prod_idx;
5840
e92967bf 5841 for (i = di; i < di + cpycnt; i++) {
9205fd9c 5842 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 5843 cpycnt = i - di;
f89f38b8 5844 err = -ENOSPC;
e92967bf
MC
5845 break;
5846 }
5847 }
5848
5849 if (!cpycnt)
5850 break;
5851
5852 /* Ensure that updates to the rx_jmb_buffers ring and the
5853 * shadowed hardware producer ring from tg3_recycle_skb() are
5854 * ordered correctly WRT the skb check above.
5855 */
5856 smp_rmb();
5857
b196c7e4
MC
5858 memcpy(&dpr->rx_jmb_buffers[di],
5859 &spr->rx_jmb_buffers[si],
5860 cpycnt * sizeof(struct ring_info));
5861
5862 for (i = 0; i < cpycnt; i++, di++, si++) {
5863 struct tg3_rx_buffer_desc *sbd, *dbd;
5864 sbd = &spr->rx_jmb[si].std;
5865 dbd = &dpr->rx_jmb[di].std;
5866 dbd->addr_hi = sbd->addr_hi;
5867 dbd->addr_lo = sbd->addr_lo;
5868 }
5869
2c49a44d
MC
5870 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5871 tp->rx_jmb_ring_mask;
5872 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5873 tp->rx_jmb_ring_mask;
b196c7e4 5874 }
f89f38b8
MC
5875
5876 return err;
b196c7e4
MC
5877}
5878
35f2d7d0
MC
5879static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5880{
5881 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5882
5883 /* run TX completion thread */
f3f3f27e 5884 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5885 tg3_tx(tnapi);
63c3a66f 5886 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5887 return work_done;
1da177e4
LT
5888 }
5889
1da177e4
LT
5890 /* run RX thread, within the bounds set by NAPI.
5891 * All RX "locking" is done by ensuring outside
bea3348e 5892 * code synchronizes with tg3->napi.poll()
1da177e4 5893 */
8d9d7cfc 5894 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5895 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5896
63c3a66f 5897 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5898 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5899 int i, err = 0;
e4af1af9
MC
5900 u32 std_prod_idx = dpr->rx_std_prod_idx;
5901 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5902
e4af1af9 5903 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5904 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5905 &tp->napi[i].prodring);
b196c7e4
MC
5906
5907 wmb();
5908
e4af1af9
MC
5909 if (std_prod_idx != dpr->rx_std_prod_idx)
5910 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5911 dpr->rx_std_prod_idx);
b196c7e4 5912
e4af1af9
MC
5913 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5914 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5915 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5916
5917 mmiowb();
f89f38b8
MC
5918
5919 if (err)
5920 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5921 }
5922
6f535763
DM
5923 return work_done;
5924}
5925
db219973
MC
5926static inline void tg3_reset_task_schedule(struct tg3 *tp)
5927{
5928 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
5929 schedule_work(&tp->reset_task);
5930}
5931
5932static inline void tg3_reset_task_cancel(struct tg3 *tp)
5933{
5934 cancel_work_sync(&tp->reset_task);
5935 tg3_flag_clear(tp, RESET_TASK_PENDING);
5936}
5937
35f2d7d0
MC
5938static int tg3_poll_msix(struct napi_struct *napi, int budget)
5939{
5940 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5941 struct tg3 *tp = tnapi->tp;
5942 int work_done = 0;
5943 struct tg3_hw_status *sblk = tnapi->hw_status;
5944
5945 while (1) {
5946 work_done = tg3_poll_work(tnapi, work_done, budget);
5947
63c3a66f 5948 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5949 goto tx_recovery;
5950
5951 if (unlikely(work_done >= budget))
5952 break;
5953
c6cdf436 5954 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5955 * to tell the hw how much work has been processed,
5956 * so we must read it before checking for more work.
5957 */
5958 tnapi->last_tag = sblk->status_tag;
5959 tnapi->last_irq_tag = tnapi->last_tag;
5960 rmb();
5961
5962 /* check for RX/TX work to do */
6d40db7b
MC
5963 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5964 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5965 napi_complete(napi);
5966 /* Reenable interrupts. */
5967 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5968 mmiowb();
5969 break;
5970 }
5971 }
5972
5973 return work_done;
5974
5975tx_recovery:
5976 /* work_done is guaranteed to be less than budget. */
5977 napi_complete(napi);
db219973 5978 tg3_reset_task_schedule(tp);
35f2d7d0
MC
5979 return work_done;
5980}
5981
e64de4e6
MC
5982static void tg3_process_error(struct tg3 *tp)
5983{
5984 u32 val;
5985 bool real_error = false;
5986
63c3a66f 5987 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5988 return;
5989
5990 /* Check Flow Attention register */
5991 val = tr32(HOSTCC_FLOW_ATTN);
5992 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5993 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5994 real_error = true;
5995 }
5996
5997 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5998 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5999 real_error = true;
6000 }
6001
6002 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6003 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6004 real_error = true;
6005 }
6006
6007 if (!real_error)
6008 return;
6009
6010 tg3_dump_state(tp);
6011
63c3a66f 6012 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6013 tg3_reset_task_schedule(tp);
e64de4e6
MC
6014}
6015
6f535763
DM
6016static int tg3_poll(struct napi_struct *napi, int budget)
6017{
8ef0442f
MC
6018 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6019 struct tg3 *tp = tnapi->tp;
6f535763 6020 int work_done = 0;
898a56f8 6021 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6022
6023 while (1) {
e64de4e6
MC
6024 if (sblk->status & SD_STATUS_ERROR)
6025 tg3_process_error(tp);
6026
35f2d7d0
MC
6027 tg3_poll_link(tp);
6028
17375d25 6029 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6030
63c3a66f 6031 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6032 goto tx_recovery;
6033
6034 if (unlikely(work_done >= budget))
6035 break;
6036
63c3a66f 6037 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6038 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6039 * to tell the hw how much work has been processed,
6040 * so we must read it before checking for more work.
6041 */
898a56f8
MC
6042 tnapi->last_tag = sblk->status_tag;
6043 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6044 rmb();
6045 } else
6046 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6047
17375d25 6048 if (likely(!tg3_has_work(tnapi))) {
288379f0 6049 napi_complete(napi);
17375d25 6050 tg3_int_reenable(tnapi);
6f535763
DM
6051 break;
6052 }
1da177e4
LT
6053 }
6054
bea3348e 6055 return work_done;
6f535763
DM
6056
6057tx_recovery:
4fd7ab59 6058 /* work_done is guaranteed to be less than budget. */
288379f0 6059 napi_complete(napi);
db219973 6060 tg3_reset_task_schedule(tp);
4fd7ab59 6061 return work_done;
1da177e4
LT
6062}
6063
66cfd1bd
MC
6064static void tg3_napi_disable(struct tg3 *tp)
6065{
6066 int i;
6067
6068 for (i = tp->irq_cnt - 1; i >= 0; i--)
6069 napi_disable(&tp->napi[i].napi);
6070}
6071
6072static void tg3_napi_enable(struct tg3 *tp)
6073{
6074 int i;
6075
6076 for (i = 0; i < tp->irq_cnt; i++)
6077 napi_enable(&tp->napi[i].napi);
6078}
6079
6080static void tg3_napi_init(struct tg3 *tp)
6081{
6082 int i;
6083
6084 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6085 for (i = 1; i < tp->irq_cnt; i++)
6086 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6087}
6088
6089static void tg3_napi_fini(struct tg3 *tp)
6090{
6091 int i;
6092
6093 for (i = 0; i < tp->irq_cnt; i++)
6094 netif_napi_del(&tp->napi[i].napi);
6095}
6096
6097static inline void tg3_netif_stop(struct tg3 *tp)
6098{
6099 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6100 tg3_napi_disable(tp);
6101 netif_tx_disable(tp->dev);
6102}
6103
6104static inline void tg3_netif_start(struct tg3 *tp)
6105{
6106 /* NOTE: unconditional netif_tx_wake_all_queues is only
6107 * appropriate so long as all callers are assured to
6108 * have free tx slots (such as after tg3_init_hw)
6109 */
6110 netif_tx_wake_all_queues(tp->dev);
6111
6112 tg3_napi_enable(tp);
6113 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6114 tg3_enable_ints(tp);
6115}
6116
f47c11ee
DM
6117static void tg3_irq_quiesce(struct tg3 *tp)
6118{
4f125f42
MC
6119 int i;
6120
f47c11ee
DM
6121 BUG_ON(tp->irq_sync);
6122
6123 tp->irq_sync = 1;
6124 smp_mb();
6125
4f125f42
MC
6126 for (i = 0; i < tp->irq_cnt; i++)
6127 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6128}
6129
f47c11ee
DM
6130/* Fully shutdown all tg3 driver activity elsewhere in the system.
6131 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6132 * with as well. Most of the time, this is not necessary except when
6133 * shutting down the device.
6134 */
6135static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6136{
46966545 6137 spin_lock_bh(&tp->lock);
f47c11ee
DM
6138 if (irq_sync)
6139 tg3_irq_quiesce(tp);
f47c11ee
DM
6140}
6141
6142static inline void tg3_full_unlock(struct tg3 *tp)
6143{
f47c11ee
DM
6144 spin_unlock_bh(&tp->lock);
6145}
6146
fcfa0a32
MC
6147/* One-shot MSI handler - Chip automatically disables interrupt
6148 * after sending MSI so driver doesn't have to do it.
6149 */
7d12e780 6150static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6151{
09943a18
MC
6152 struct tg3_napi *tnapi = dev_id;
6153 struct tg3 *tp = tnapi->tp;
fcfa0a32 6154
898a56f8 6155 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6156 if (tnapi->rx_rcb)
6157 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6158
6159 if (likely(!tg3_irq_sync(tp)))
09943a18 6160 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6161
6162 return IRQ_HANDLED;
6163}
6164
88b06bc2
MC
6165/* MSI ISR - No need to check for interrupt sharing and no need to
6166 * flush status block and interrupt mailbox. PCI ordering rules
6167 * guarantee that MSI will arrive after the status block.
6168 */
7d12e780 6169static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6170{
09943a18
MC
6171 struct tg3_napi *tnapi = dev_id;
6172 struct tg3 *tp = tnapi->tp;
88b06bc2 6173
898a56f8 6174 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6175 if (tnapi->rx_rcb)
6176 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6177 /*
fac9b83e 6178 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6179 * chip-internal interrupt pending events.
fac9b83e 6180 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6181 * NIC to stop sending us irqs, engaging "in-intr-handler"
6182 * event coalescing.
6183 */
5b39de91 6184 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6185 if (likely(!tg3_irq_sync(tp)))
09943a18 6186 napi_schedule(&tnapi->napi);
61487480 6187
88b06bc2
MC
6188 return IRQ_RETVAL(1);
6189}
6190
7d12e780 6191static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6192{
09943a18
MC
6193 struct tg3_napi *tnapi = dev_id;
6194 struct tg3 *tp = tnapi->tp;
898a56f8 6195 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6196 unsigned int handled = 1;
6197
1da177e4
LT
6198 /* In INTx mode, it is possible for the interrupt to arrive at
6199 * the CPU before the status block posted prior to the interrupt.
6200 * Reading the PCI State register will confirm whether the
6201 * interrupt is ours and will flush the status block.
6202 */
d18edcb2 6203 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6204 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6205 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6206 handled = 0;
f47c11ee 6207 goto out;
fac9b83e 6208 }
d18edcb2
MC
6209 }
6210
6211 /*
6212 * Writing any value to intr-mbox-0 clears PCI INTA# and
6213 * chip-internal interrupt pending events.
6214 * Writing non-zero to intr-mbox-0 additional tells the
6215 * NIC to stop sending us irqs, engaging "in-intr-handler"
6216 * event coalescing.
c04cb347
MC
6217 *
6218 * Flush the mailbox to de-assert the IRQ immediately to prevent
6219 * spurious interrupts. The flush impacts performance but
6220 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6221 */
c04cb347 6222 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6223 if (tg3_irq_sync(tp))
6224 goto out;
6225 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6226 if (likely(tg3_has_work(tnapi))) {
72334482 6227 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6228 napi_schedule(&tnapi->napi);
d18edcb2
MC
6229 } else {
6230 /* No work, shared interrupt perhaps? re-enable
6231 * interrupts, and flush that PCI write
6232 */
6233 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6234 0x00000000);
fac9b83e 6235 }
f47c11ee 6236out:
fac9b83e
DM
6237 return IRQ_RETVAL(handled);
6238}
6239
7d12e780 6240static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6241{
09943a18
MC
6242 struct tg3_napi *tnapi = dev_id;
6243 struct tg3 *tp = tnapi->tp;
898a56f8 6244 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6245 unsigned int handled = 1;
6246
fac9b83e
DM
6247 /* In INTx mode, it is possible for the interrupt to arrive at
6248 * the CPU before the status block posted prior to the interrupt.
6249 * Reading the PCI State register will confirm whether the
6250 * interrupt is ours and will flush the status block.
6251 */
898a56f8 6252 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6253 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6254 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6255 handled = 0;
f47c11ee 6256 goto out;
1da177e4 6257 }
d18edcb2
MC
6258 }
6259
6260 /*
6261 * writing any value to intr-mbox-0 clears PCI INTA# and
6262 * chip-internal interrupt pending events.
6263 * writing non-zero to intr-mbox-0 additional tells the
6264 * NIC to stop sending us irqs, engaging "in-intr-handler"
6265 * event coalescing.
c04cb347
MC
6266 *
6267 * Flush the mailbox to de-assert the IRQ immediately to prevent
6268 * spurious interrupts. The flush impacts performance but
6269 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6270 */
c04cb347 6271 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6272
6273 /*
6274 * In a shared interrupt configuration, sometimes other devices'
6275 * interrupts will scream. We record the current status tag here
6276 * so that the above check can report that the screaming interrupts
6277 * are unhandled. Eventually they will be silenced.
6278 */
898a56f8 6279 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6280
d18edcb2
MC
6281 if (tg3_irq_sync(tp))
6282 goto out;
624f8e50 6283
72334482 6284 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6285
09943a18 6286 napi_schedule(&tnapi->napi);
624f8e50 6287
f47c11ee 6288out:
1da177e4
LT
6289 return IRQ_RETVAL(handled);
6290}
6291
7938109f 6292/* ISR for interrupt test */
7d12e780 6293static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6294{
09943a18
MC
6295 struct tg3_napi *tnapi = dev_id;
6296 struct tg3 *tp = tnapi->tp;
898a56f8 6297 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6298
f9804ddb
MC
6299 if ((sblk->status & SD_STATUS_UPDATED) ||
6300 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6301 tg3_disable_ints(tp);
7938109f
MC
6302 return IRQ_RETVAL(1);
6303 }
6304 return IRQ_RETVAL(0);
6305}
6306
8e7a22e3 6307static int tg3_init_hw(struct tg3 *, int);
944d980e 6308static int tg3_halt(struct tg3 *, int, int);
1da177e4 6309
b9ec6c1b
MC
6310/* Restart hardware after configuration changes, self-test, etc.
6311 * Invoked with tp->lock held.
6312 */
6313static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
6314 __releases(tp->lock)
6315 __acquires(tp->lock)
b9ec6c1b
MC
6316{
6317 int err;
6318
6319 err = tg3_init_hw(tp, reset_phy);
6320 if (err) {
5129c3a3
MC
6321 netdev_err(tp->dev,
6322 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
6323 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6324 tg3_full_unlock(tp);
6325 del_timer_sync(&tp->timer);
6326 tp->irq_sync = 0;
fed97810 6327 tg3_napi_enable(tp);
b9ec6c1b
MC
6328 dev_close(tp->dev);
6329 tg3_full_lock(tp, 0);
6330 }
6331 return err;
6332}
6333
1da177e4
LT
6334#ifdef CONFIG_NET_POLL_CONTROLLER
6335static void tg3_poll_controller(struct net_device *dev)
6336{
4f125f42 6337 int i;
88b06bc2
MC
6338 struct tg3 *tp = netdev_priv(dev);
6339
4f125f42 6340 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6341 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6342}
6343#endif
6344
c4028958 6345static void tg3_reset_task(struct work_struct *work)
1da177e4 6346{
c4028958 6347 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 6348 int err;
1da177e4 6349
7faa006f 6350 tg3_full_lock(tp, 0);
7faa006f
MC
6351
6352 if (!netif_running(tp->dev)) {
db219973 6353 tg3_flag_clear(tp, RESET_TASK_PENDING);
7faa006f
MC
6354 tg3_full_unlock(tp);
6355 return;
6356 }
6357
6358 tg3_full_unlock(tp);
6359
b02fd9e3
MC
6360 tg3_phy_stop(tp);
6361
1da177e4
LT
6362 tg3_netif_stop(tp);
6363
f47c11ee 6364 tg3_full_lock(tp, 1);
1da177e4 6365
63c3a66f 6366 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
6367 tp->write32_tx_mbox = tg3_write32_tx_mbox;
6368 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
6369 tg3_flag_set(tp, MBOX_WRITE_REORDER);
6370 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
6371 }
6372
944d980e 6373 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
6374 err = tg3_init_hw(tp, 1);
6375 if (err)
b9ec6c1b 6376 goto out;
1da177e4
LT
6377
6378 tg3_netif_start(tp);
6379
b9ec6c1b 6380out:
7faa006f 6381 tg3_full_unlock(tp);
b02fd9e3
MC
6382
6383 if (!err)
6384 tg3_phy_start(tp);
db219973
MC
6385
6386 tg3_flag_clear(tp, RESET_TASK_PENDING);
1da177e4
LT
6387}
6388
6389static void tg3_tx_timeout(struct net_device *dev)
6390{
6391 struct tg3 *tp = netdev_priv(dev);
6392
b0408751 6393 if (netif_msg_tx_err(tp)) {
05dbe005 6394 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6395 tg3_dump_state(tp);
b0408751 6396 }
1da177e4 6397
db219973 6398 tg3_reset_task_schedule(tp);
1da177e4
LT
6399}
6400
c58ec932
MC
6401/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6402static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6403{
6404 u32 base = (u32) mapping & 0xffffffff;
6405
807540ba 6406 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6407}
6408
72f2afb8
MC
6409/* Test for DMA addresses > 40-bit */
6410static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6411 int len)
6412{
6413#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6414 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6415 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6416 return 0;
6417#else
6418 return 0;
6419#endif
6420}
6421
d1a3b737 6422static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6423 dma_addr_t mapping, u32 len, u32 flags,
6424 u32 mss, u32 vlan)
2ffcc981 6425{
92cd3a17
MC
6426 txbd->addr_hi = ((u64) mapping >> 32);
6427 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6428 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6429 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6430}
1da177e4 6431
84b67b27 6432static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6433 dma_addr_t map, u32 len, u32 flags,
6434 u32 mss, u32 vlan)
6435{
6436 struct tg3 *tp = tnapi->tp;
6437 bool hwbug = false;
6438
6439 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
6440 hwbug = 1;
6441
6442 if (tg3_4g_overflow_test(map, len))
6443 hwbug = 1;
6444
6445 if (tg3_40bit_overflow_test(tp, map, len))
6446 hwbug = 1;
6447
e31aa987 6448 if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
b9e45482 6449 u32 prvidx = *entry;
e31aa987 6450 u32 tmp_flag = flags & ~TXD_FLAG_END;
b9e45482 6451 while (len > TG3_TX_BD_DMA_MAX && *budget) {
e31aa987
MC
6452 u32 frag_len = TG3_TX_BD_DMA_MAX;
6453 len -= TG3_TX_BD_DMA_MAX;
6454
b9e45482
MC
6455 /* Avoid the 8byte DMA problem */
6456 if (len <= 8) {
6457 len += TG3_TX_BD_DMA_MAX / 2;
6458 frag_len = TG3_TX_BD_DMA_MAX / 2;
e31aa987
MC
6459 }
6460
b9e45482
MC
6461 tnapi->tx_buffers[*entry].fragmented = true;
6462
6463 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6464 frag_len, tmp_flag, mss, vlan);
6465 *budget -= 1;
6466 prvidx = *entry;
6467 *entry = NEXT_TX(*entry);
6468
e31aa987
MC
6469 map += frag_len;
6470 }
6471
6472 if (len) {
6473 if (*budget) {
6474 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6475 len, flags, mss, vlan);
b9e45482 6476 *budget -= 1;
e31aa987
MC
6477 *entry = NEXT_TX(*entry);
6478 } else {
6479 hwbug = 1;
b9e45482 6480 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6481 }
6482 }
6483 } else {
84b67b27
MC
6484 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6485 len, flags, mss, vlan);
e31aa987
MC
6486 *entry = NEXT_TX(*entry);
6487 }
d1a3b737
MC
6488
6489 return hwbug;
6490}
6491
0d681b27 6492static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6493{
6494 int i;
0d681b27 6495 struct sk_buff *skb;
df8944cf 6496 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6497
0d681b27
MC
6498 skb = txb->skb;
6499 txb->skb = NULL;
6500
432aa7ed
MC
6501 pci_unmap_single(tnapi->tp->pdev,
6502 dma_unmap_addr(txb, mapping),
6503 skb_headlen(skb),
6504 PCI_DMA_TODEVICE);
e01ee14d
MC
6505
6506 while (txb->fragmented) {
6507 txb->fragmented = false;
6508 entry = NEXT_TX(entry);
6509 txb = &tnapi->tx_buffers[entry];
6510 }
6511
ba1142e4 6512 for (i = 0; i <= last; i++) {
9e903e08 6513 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6514
6515 entry = NEXT_TX(entry);
6516 txb = &tnapi->tx_buffers[entry];
6517
6518 pci_unmap_page(tnapi->tp->pdev,
6519 dma_unmap_addr(txb, mapping),
9e903e08 6520 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6521
6522 while (txb->fragmented) {
6523 txb->fragmented = false;
6524 entry = NEXT_TX(entry);
6525 txb = &tnapi->tx_buffers[entry];
6526 }
432aa7ed
MC
6527 }
6528}
6529
72f2afb8 6530/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6531static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6532 struct sk_buff **pskb,
84b67b27 6533 u32 *entry, u32 *budget,
92cd3a17 6534 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6535{
24f4efd4 6536 struct tg3 *tp = tnapi->tp;
f7ff1987 6537 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6538 dma_addr_t new_addr = 0;
432aa7ed 6539 int ret = 0;
1da177e4 6540
41588ba1
MC
6541 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6542 new_skb = skb_copy(skb, GFP_ATOMIC);
6543 else {
6544 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6545
6546 new_skb = skb_copy_expand(skb,
6547 skb_headroom(skb) + more_headroom,
6548 skb_tailroom(skb), GFP_ATOMIC);
6549 }
6550
1da177e4 6551 if (!new_skb) {
c58ec932
MC
6552 ret = -1;
6553 } else {
6554 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6555 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6556 PCI_DMA_TODEVICE);
6557 /* Make sure the mapping succeeded */
6558 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6559 dev_kfree_skb(new_skb);
c58ec932 6560 ret = -1;
c58ec932 6561 } else {
b9e45482
MC
6562 u32 save_entry = *entry;
6563
92cd3a17
MC
6564 base_flags |= TXD_FLAG_END;
6565
84b67b27
MC
6566 tnapi->tx_buffers[*entry].skb = new_skb;
6567 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6568 mapping, new_addr);
6569
84b67b27 6570 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6571 new_skb->len, base_flags,
6572 mss, vlan)) {
ba1142e4 6573 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6574 dev_kfree_skb(new_skb);
6575 ret = -1;
6576 }
f4188d8a 6577 }
1da177e4
LT
6578 }
6579
6580 dev_kfree_skb(skb);
f7ff1987 6581 *pskb = new_skb;
c58ec932 6582 return ret;
1da177e4
LT
6583}
6584
2ffcc981 6585static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6586
6587/* Use GSO to workaround a rare TSO bug that may be triggered when the
6588 * TSO header is greater than 80 bytes.
6589 */
6590static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6591{
6592 struct sk_buff *segs, *nskb;
f3f3f27e 6593 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6594
6595 /* Estimate the number of fragments in the worst case */
f3f3f27e 6596 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6597 netif_stop_queue(tp->dev);
f65aac16
MC
6598
6599 /* netif_tx_stop_queue() must be done before checking
6600 * checking tx index in tg3_tx_avail() below, because in
6601 * tg3_tx(), we update tx index before checking for
6602 * netif_tx_queue_stopped().
6603 */
6604 smp_mb();
f3f3f27e 6605 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6606 return NETDEV_TX_BUSY;
6607
6608 netif_wake_queue(tp->dev);
52c0fd83
MC
6609 }
6610
6611 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6612 if (IS_ERR(segs))
52c0fd83
MC
6613 goto tg3_tso_bug_end;
6614
6615 do {
6616 nskb = segs;
6617 segs = segs->next;
6618 nskb->next = NULL;
2ffcc981 6619 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6620 } while (segs);
6621
6622tg3_tso_bug_end:
6623 dev_kfree_skb(skb);
6624
6625 return NETDEV_TX_OK;
6626}
52c0fd83 6627
5a6f3074 6628/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6629 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6630 */
2ffcc981 6631static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6632{
6633 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6634 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6635 u32 budget;
432aa7ed 6636 int i = -1, would_hit_hwbug;
90079ce8 6637 dma_addr_t mapping;
24f4efd4
MC
6638 struct tg3_napi *tnapi;
6639 struct netdev_queue *txq;
432aa7ed 6640 unsigned int last;
f4188d8a 6641
24f4efd4
MC
6642 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6643 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6644 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6645 tnapi++;
1da177e4 6646
84b67b27
MC
6647 budget = tg3_tx_avail(tnapi);
6648
00b70504 6649 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6650 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6651 * interrupt. Furthermore, IRQ processing runs lockless so we have
6652 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6653 */
84b67b27 6654 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6655 if (!netif_tx_queue_stopped(txq)) {
6656 netif_tx_stop_queue(txq);
1f064a87
SH
6657
6658 /* This is a hard error, log it. */
5129c3a3
MC
6659 netdev_err(dev,
6660 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6661 }
1da177e4
LT
6662 return NETDEV_TX_BUSY;
6663 }
6664
f3f3f27e 6665 entry = tnapi->tx_prod;
1da177e4 6666 base_flags = 0;
84fa7933 6667 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6668 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6669
be98da6a
MC
6670 mss = skb_shinfo(skb)->gso_size;
6671 if (mss) {
eddc9ec5 6672 struct iphdr *iph;
34195c3d 6673 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6674
6675 if (skb_header_cloned(skb) &&
48855432
ED
6676 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6677 goto drop;
1da177e4 6678
34195c3d 6679 iph = ip_hdr(skb);
ab6a5bb6 6680 tcp_opt_len = tcp_optlen(skb);
1da177e4 6681
02e96080 6682 if (skb_is_gso_v6(skb)) {
34195c3d
MC
6683 hdr_len = skb_headlen(skb) - ETH_HLEN;
6684 } else {
6685 u32 ip_tcp_len;
6686
6687 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6688 hdr_len = ip_tcp_len + tcp_opt_len;
6689
6690 iph->check = 0;
6691 iph->tot_len = htons(mss + hdr_len);
6692 }
6693
52c0fd83 6694 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6695 tg3_flag(tp, TSO_BUG))
de6f31eb 6696 return tg3_tso_bug(tp, skb);
52c0fd83 6697
1da177e4
LT
6698 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6699 TXD_FLAG_CPU_POST_DMA);
6700
63c3a66f
JP
6701 if (tg3_flag(tp, HW_TSO_1) ||
6702 tg3_flag(tp, HW_TSO_2) ||
6703 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6704 tcp_hdr(skb)->check = 0;
1da177e4 6705 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6706 } else
6707 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6708 iph->daddr, 0,
6709 IPPROTO_TCP,
6710 0);
1da177e4 6711
63c3a66f 6712 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6713 mss |= (hdr_len & 0xc) << 12;
6714 if (hdr_len & 0x10)
6715 base_flags |= 0x00000010;
6716 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6717 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6718 mss |= hdr_len << 9;
63c3a66f 6719 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6720 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6721 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6722 int tsflags;
6723
eddc9ec5 6724 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6725 mss |= (tsflags << 11);
6726 }
6727 } else {
eddc9ec5 6728 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6729 int tsflags;
6730
eddc9ec5 6731 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6732 base_flags |= tsflags << 12;
6733 }
6734 }
6735 }
bf933c80 6736
93a700a9
MC
6737 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6738 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6739 base_flags |= TXD_FLAG_JMB_PKT;
6740
92cd3a17
MC
6741 if (vlan_tx_tag_present(skb)) {
6742 base_flags |= TXD_FLAG_VLAN;
6743 vlan = vlan_tx_tag_get(skb);
6744 }
1da177e4 6745
f4188d8a
AD
6746 len = skb_headlen(skb);
6747
6748 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6749 if (pci_dma_mapping_error(tp->pdev, mapping))
6750 goto drop;
6751
90079ce8 6752
f3f3f27e 6753 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6754 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6755
6756 would_hit_hwbug = 0;
6757
63c3a66f 6758 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6759 would_hit_hwbug = 1;
1da177e4 6760
84b67b27 6761 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6762 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6763 mss, vlan)) {
d1a3b737 6764 would_hit_hwbug = 1;
1da177e4 6765 /* Now loop through additional data fragments, and queue them. */
ba1142e4 6766 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6767 u32 tmp_mss = mss;
6768
6769 if (!tg3_flag(tp, HW_TSO_1) &&
6770 !tg3_flag(tp, HW_TSO_2) &&
6771 !tg3_flag(tp, HW_TSO_3))
6772 tmp_mss = 0;
6773
1da177e4
LT
6774 last = skb_shinfo(skb)->nr_frags - 1;
6775 for (i = 0; i <= last; i++) {
6776 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6777
9e903e08 6778 len = skb_frag_size(frag);
dc234d0b 6779 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6780 len, DMA_TO_DEVICE);
1da177e4 6781
f3f3f27e 6782 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6783 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6784 mapping);
5d6bcdfe 6785 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6786 goto dma_error;
1da177e4 6787
b9e45482
MC
6788 if (!budget ||
6789 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6790 len, base_flags |
6791 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6792 tmp_mss, vlan)) {
72f2afb8 6793 would_hit_hwbug = 1;
b9e45482
MC
6794 break;
6795 }
1da177e4
LT
6796 }
6797 }
6798
6799 if (would_hit_hwbug) {
0d681b27 6800 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6801
6802 /* If the workaround fails due to memory/mapping
6803 * failure, silently drop this packet.
6804 */
84b67b27
MC
6805 entry = tnapi->tx_prod;
6806 budget = tg3_tx_avail(tnapi);
f7ff1987 6807 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6808 base_flags, mss, vlan))
48855432 6809 goto drop_nofree;
1da177e4
LT
6810 }
6811
d515b450 6812 skb_tx_timestamp(skb);
298376d3 6813 netdev_sent_queue(tp->dev, skb->len);
d515b450 6814
1da177e4 6815 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6816 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6817
f3f3f27e
MC
6818 tnapi->tx_prod = entry;
6819 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6820 netif_tx_stop_queue(txq);
f65aac16
MC
6821
6822 /* netif_tx_stop_queue() must be done before checking
6823 * checking tx index in tg3_tx_avail() below, because in
6824 * tg3_tx(), we update tx index before checking for
6825 * netif_tx_queue_stopped().
6826 */
6827 smp_mb();
f3f3f27e 6828 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6829 netif_tx_wake_queue(txq);
51b91468 6830 }
1da177e4 6831
cdd0db05 6832 mmiowb();
1da177e4 6833 return NETDEV_TX_OK;
f4188d8a
AD
6834
6835dma_error:
ba1142e4 6836 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 6837 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
6838drop:
6839 dev_kfree_skb(skb);
6840drop_nofree:
6841 tp->tx_dropped++;
f4188d8a 6842 return NETDEV_TX_OK;
1da177e4
LT
6843}
6844
6e01b20b
MC
6845static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6846{
6847 if (enable) {
6848 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6849 MAC_MODE_PORT_MODE_MASK);
6850
6851 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6852
6853 if (!tg3_flag(tp, 5705_PLUS))
6854 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6855
6856 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6857 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6858 else
6859 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6860 } else {
6861 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6862
6863 if (tg3_flag(tp, 5705_PLUS) ||
6864 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6865 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6866 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6867 }
6868
6869 tw32(MAC_MODE, tp->mac_mode);
6870 udelay(40);
6871}
6872
941ec90f 6873static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 6874{
941ec90f 6875 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
6876
6877 tg3_phy_toggle_apd(tp, false);
6878 tg3_phy_toggle_automdix(tp, 0);
6879
941ec90f
MC
6880 if (extlpbk && tg3_phy_set_extloopbk(tp))
6881 return -EIO;
6882
6883 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
6884 switch (speed) {
6885 case SPEED_10:
6886 break;
6887 case SPEED_100:
6888 bmcr |= BMCR_SPEED100;
6889 break;
6890 case SPEED_1000:
6891 default:
6892 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6893 speed = SPEED_100;
6894 bmcr |= BMCR_SPEED100;
6895 } else {
6896 speed = SPEED_1000;
6897 bmcr |= BMCR_SPEED1000;
6898 }
6899 }
6900
941ec90f
MC
6901 if (extlpbk) {
6902 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
6903 tg3_readphy(tp, MII_CTRL1000, &val);
6904 val |= CTL1000_AS_MASTER |
6905 CTL1000_ENABLE_MASTER;
6906 tg3_writephy(tp, MII_CTRL1000, val);
6907 } else {
6908 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
6909 MII_TG3_FET_PTEST_TRIM_2;
6910 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
6911 }
6912 } else
6913 bmcr |= BMCR_LOOPBACK;
6914
5e5a7f37
MC
6915 tg3_writephy(tp, MII_BMCR, bmcr);
6916
6917 /* The write needs to be flushed for the FETs */
6918 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6919 tg3_readphy(tp, MII_BMCR, &bmcr);
6920
6921 udelay(40);
6922
6923 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 6925 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
6926 MII_TG3_FET_PTEST_FRC_TX_LINK |
6927 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6928
6929 /* The write needs to be flushed for the AC131 */
6930 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6931 }
6932
6933 /* Reset to prevent losing 1st rx packet intermittently */
6934 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6935 tg3_flag(tp, 5780_CLASS)) {
6936 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6937 udelay(10);
6938 tw32_f(MAC_RX_MODE, tp->rx_mode);
6939 }
6940
6941 mac_mode = tp->mac_mode &
6942 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6943 if (speed == SPEED_1000)
6944 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6945 else
6946 mac_mode |= MAC_MODE_PORT_MODE_MII;
6947
6948 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6949 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6950
6951 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6952 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6953 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6954 mac_mode |= MAC_MODE_LINK_POLARITY;
6955
6956 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6957 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6958 }
6959
6960 tw32(MAC_MODE, mac_mode);
6961 udelay(40);
941ec90f
MC
6962
6963 return 0;
5e5a7f37
MC
6964}
6965
c8f44aff 6966static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
6967{
6968 struct tg3 *tp = netdev_priv(dev);
6969
6970 if (features & NETIF_F_LOOPBACK) {
6971 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6972 return;
6973
06c03c02 6974 spin_lock_bh(&tp->lock);
6e01b20b 6975 tg3_mac_loopback(tp, true);
06c03c02
MB
6976 netif_carrier_on(tp->dev);
6977 spin_unlock_bh(&tp->lock);
6978 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6979 } else {
6980 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6981 return;
6982
06c03c02 6983 spin_lock_bh(&tp->lock);
6e01b20b 6984 tg3_mac_loopback(tp, false);
06c03c02
MB
6985 /* Force link status check */
6986 tg3_setup_phy(tp, 1);
6987 spin_unlock_bh(&tp->lock);
6988 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6989 }
6990}
6991
c8f44aff
MM
6992static netdev_features_t tg3_fix_features(struct net_device *dev,
6993 netdev_features_t features)
dc668910
MM
6994{
6995 struct tg3 *tp = netdev_priv(dev);
6996
63c3a66f 6997 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6998 features &= ~NETIF_F_ALL_TSO;
6999
7000 return features;
7001}
7002
c8f44aff 7003static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7004{
c8f44aff 7005 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7006
7007 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7008 tg3_set_loopback(dev, features);
7009
7010 return 0;
7011}
7012
1da177e4
LT
7013static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
7014 int new_mtu)
7015{
7016 dev->mtu = new_mtu;
7017
ef7f5ec0 7018 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 7019 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 7020 netdev_update_features(dev);
63c3a66f 7021 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 7022 } else {
63c3a66f 7023 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 7024 }
ef7f5ec0 7025 } else {
63c3a66f
JP
7026 if (tg3_flag(tp, 5780_CLASS)) {
7027 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
7028 netdev_update_features(dev);
7029 }
63c3a66f 7030 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 7031 }
1da177e4
LT
7032}
7033
7034static int tg3_change_mtu(struct net_device *dev, int new_mtu)
7035{
7036 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 7037 int err;
1da177e4
LT
7038
7039 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
7040 return -EINVAL;
7041
7042 if (!netif_running(dev)) {
7043 /* We'll just catch it later when the
7044 * device is up'd.
7045 */
7046 tg3_set_mtu(dev, tp, new_mtu);
7047 return 0;
7048 }
7049
b02fd9e3
MC
7050 tg3_phy_stop(tp);
7051
1da177e4 7052 tg3_netif_stop(tp);
f47c11ee
DM
7053
7054 tg3_full_lock(tp, 1);
1da177e4 7055
944d980e 7056 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
7057
7058 tg3_set_mtu(dev, tp, new_mtu);
7059
b9ec6c1b 7060 err = tg3_restart_hw(tp, 0);
1da177e4 7061
b9ec6c1b
MC
7062 if (!err)
7063 tg3_netif_start(tp);
1da177e4 7064
f47c11ee 7065 tg3_full_unlock(tp);
1da177e4 7066
b02fd9e3
MC
7067 if (!err)
7068 tg3_phy_start(tp);
7069
b9ec6c1b 7070 return err;
1da177e4
LT
7071}
7072
21f581a5
MC
7073static void tg3_rx_prodring_free(struct tg3 *tp,
7074 struct tg3_rx_prodring_set *tpr)
1da177e4 7075{
1da177e4
LT
7076 int i;
7077
8fea32b9 7078 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7079 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7080 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7081 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7082 tp->rx_pkt_map_sz);
7083
63c3a66f 7084 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7085 for (i = tpr->rx_jmb_cons_idx;
7086 i != tpr->rx_jmb_prod_idx;
2c49a44d 7087 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7088 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7089 TG3_RX_JMB_MAP_SZ);
7090 }
7091 }
7092
2b2cdb65 7093 return;
b196c7e4 7094 }
1da177e4 7095
2c49a44d 7096 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7097 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7098 tp->rx_pkt_map_sz);
1da177e4 7099
63c3a66f 7100 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7101 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7102 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7103 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7104 }
7105}
7106
c6cdf436 7107/* Initialize rx rings for packet processing.
1da177e4
LT
7108 *
7109 * The chip has been shut down and the driver detached from
7110 * the networking, so no interrupts or new tx packets will
7111 * end up in the driver. tp->{tx,}lock are held and thus
7112 * we may not sleep.
7113 */
21f581a5
MC
7114static int tg3_rx_prodring_alloc(struct tg3 *tp,
7115 struct tg3_rx_prodring_set *tpr)
1da177e4 7116{
287be12e 7117 u32 i, rx_pkt_dma_sz;
1da177e4 7118
b196c7e4
MC
7119 tpr->rx_std_cons_idx = 0;
7120 tpr->rx_std_prod_idx = 0;
7121 tpr->rx_jmb_cons_idx = 0;
7122 tpr->rx_jmb_prod_idx = 0;
7123
8fea32b9 7124 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7125 memset(&tpr->rx_std_buffers[0], 0,
7126 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7127 if (tpr->rx_jmb_buffers)
2b2cdb65 7128 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7129 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7130 goto done;
7131 }
7132
1da177e4 7133 /* Zero out all descriptors. */
2c49a44d 7134 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7135
287be12e 7136 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7137 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7138 tp->dev->mtu > ETH_DATA_LEN)
7139 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7140 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7141
1da177e4
LT
7142 /* Initialize invariants of the rings, we only set this
7143 * stuff once. This works because the card does not
7144 * write into the rx buffer posting rings.
7145 */
2c49a44d 7146 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7147 struct tg3_rx_buffer_desc *rxd;
7148
21f581a5 7149 rxd = &tpr->rx_std[i];
287be12e 7150 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7151 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7152 rxd->opaque = (RXD_OPAQUE_RING_STD |
7153 (i << RXD_OPAQUE_INDEX_SHIFT));
7154 }
7155
1da177e4
LT
7156 /* Now allocate fresh SKBs for each rx ring. */
7157 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7158 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7159 netdev_warn(tp->dev,
7160 "Using a smaller RX standard ring. Only "
7161 "%d out of %d buffers were allocated "
7162 "successfully\n", i, tp->rx_pending);
32d8c572 7163 if (i == 0)
cf7a7298 7164 goto initfail;
32d8c572 7165 tp->rx_pending = i;
1da177e4 7166 break;
32d8c572 7167 }
1da177e4
LT
7168 }
7169
63c3a66f 7170 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7171 goto done;
7172
2c49a44d 7173 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7174
63c3a66f 7175 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7176 goto done;
cf7a7298 7177
2c49a44d 7178 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7179 struct tg3_rx_buffer_desc *rxd;
7180
7181 rxd = &tpr->rx_jmb[i].std;
7182 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7183 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7184 RXD_FLAG_JUMBO;
7185 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7186 (i << RXD_OPAQUE_INDEX_SHIFT));
7187 }
7188
7189 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7190 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7191 netdev_warn(tp->dev,
7192 "Using a smaller RX jumbo ring. Only %d "
7193 "out of %d buffers were allocated "
7194 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7195 if (i == 0)
7196 goto initfail;
7197 tp->rx_jumbo_pending = i;
7198 break;
1da177e4
LT
7199 }
7200 }
cf7a7298
MC
7201
7202done:
32d8c572 7203 return 0;
cf7a7298
MC
7204
7205initfail:
21f581a5 7206 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7207 return -ENOMEM;
1da177e4
LT
7208}
7209
21f581a5
MC
7210static void tg3_rx_prodring_fini(struct tg3 *tp,
7211 struct tg3_rx_prodring_set *tpr)
1da177e4 7212{
21f581a5
MC
7213 kfree(tpr->rx_std_buffers);
7214 tpr->rx_std_buffers = NULL;
7215 kfree(tpr->rx_jmb_buffers);
7216 tpr->rx_jmb_buffers = NULL;
7217 if (tpr->rx_std) {
4bae65c8
MC
7218 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7219 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7220 tpr->rx_std = NULL;
1da177e4 7221 }
21f581a5 7222 if (tpr->rx_jmb) {
4bae65c8
MC
7223 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7224 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7225 tpr->rx_jmb = NULL;
1da177e4 7226 }
cf7a7298
MC
7227}
7228
21f581a5
MC
7229static int tg3_rx_prodring_init(struct tg3 *tp,
7230 struct tg3_rx_prodring_set *tpr)
cf7a7298 7231{
2c49a44d
MC
7232 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7233 GFP_KERNEL);
21f581a5 7234 if (!tpr->rx_std_buffers)
cf7a7298
MC
7235 return -ENOMEM;
7236
4bae65c8
MC
7237 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7238 TG3_RX_STD_RING_BYTES(tp),
7239 &tpr->rx_std_mapping,
7240 GFP_KERNEL);
21f581a5 7241 if (!tpr->rx_std)
cf7a7298
MC
7242 goto err_out;
7243
63c3a66f 7244 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7245 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7246 GFP_KERNEL);
7247 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7248 goto err_out;
7249
4bae65c8
MC
7250 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7251 TG3_RX_JMB_RING_BYTES(tp),
7252 &tpr->rx_jmb_mapping,
7253 GFP_KERNEL);
21f581a5 7254 if (!tpr->rx_jmb)
cf7a7298
MC
7255 goto err_out;
7256 }
7257
7258 return 0;
7259
7260err_out:
21f581a5 7261 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7262 return -ENOMEM;
7263}
7264
7265/* Free up pending packets in all rx/tx rings.
7266 *
7267 * The chip has been shut down and the driver detached from
7268 * the networking, so no interrupts or new tx packets will
7269 * end up in the driver. tp->{tx,}lock is not held and we are not
7270 * in an interrupt context and thus may sleep.
7271 */
7272static void tg3_free_rings(struct tg3 *tp)
7273{
f77a6a8e 7274 int i, j;
cf7a7298 7275
f77a6a8e
MC
7276 for (j = 0; j < tp->irq_cnt; j++) {
7277 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7278
8fea32b9 7279 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7280
0c1d0e2b
MC
7281 if (!tnapi->tx_buffers)
7282 continue;
7283
0d681b27
MC
7284 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7285 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7286
0d681b27 7287 if (!skb)
f77a6a8e 7288 continue;
cf7a7298 7289
ba1142e4
MC
7290 tg3_tx_skb_unmap(tnapi, i,
7291 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7292
7293 dev_kfree_skb_any(skb);
7294 }
2b2cdb65 7295 }
298376d3 7296 netdev_reset_queue(tp->dev);
cf7a7298
MC
7297}
7298
7299/* Initialize tx/rx rings for packet processing.
7300 *
7301 * The chip has been shut down and the driver detached from
7302 * the networking, so no interrupts or new tx packets will
7303 * end up in the driver. tp->{tx,}lock are held and thus
7304 * we may not sleep.
7305 */
7306static int tg3_init_rings(struct tg3 *tp)
7307{
f77a6a8e 7308 int i;
72334482 7309
cf7a7298
MC
7310 /* Free up all the SKBs. */
7311 tg3_free_rings(tp);
7312
f77a6a8e
MC
7313 for (i = 0; i < tp->irq_cnt; i++) {
7314 struct tg3_napi *tnapi = &tp->napi[i];
7315
7316 tnapi->last_tag = 0;
7317 tnapi->last_irq_tag = 0;
7318 tnapi->hw_status->status = 0;
7319 tnapi->hw_status->status_tag = 0;
7320 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7321
f77a6a8e
MC
7322 tnapi->tx_prod = 0;
7323 tnapi->tx_cons = 0;
0c1d0e2b
MC
7324 if (tnapi->tx_ring)
7325 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7326
7327 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7328 if (tnapi->rx_rcb)
7329 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7330
8fea32b9 7331 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7332 tg3_free_rings(tp);
2b2cdb65 7333 return -ENOMEM;
e4af1af9 7334 }
f77a6a8e 7335 }
72334482 7336
2b2cdb65 7337 return 0;
cf7a7298
MC
7338}
7339
7340/*
7341 * Must not be invoked with interrupt sources disabled and
7342 * the hardware shutdown down.
7343 */
7344static void tg3_free_consistent(struct tg3 *tp)
7345{
f77a6a8e 7346 int i;
898a56f8 7347
f77a6a8e
MC
7348 for (i = 0; i < tp->irq_cnt; i++) {
7349 struct tg3_napi *tnapi = &tp->napi[i];
7350
7351 if (tnapi->tx_ring) {
4bae65c8 7352 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7353 tnapi->tx_ring, tnapi->tx_desc_mapping);
7354 tnapi->tx_ring = NULL;
7355 }
7356
7357 kfree(tnapi->tx_buffers);
7358 tnapi->tx_buffers = NULL;
7359
7360 if (tnapi->rx_rcb) {
4bae65c8
MC
7361 dma_free_coherent(&tp->pdev->dev,
7362 TG3_RX_RCB_RING_BYTES(tp),
7363 tnapi->rx_rcb,
7364 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7365 tnapi->rx_rcb = NULL;
7366 }
7367
8fea32b9
MC
7368 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7369
f77a6a8e 7370 if (tnapi->hw_status) {
4bae65c8
MC
7371 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7372 tnapi->hw_status,
7373 tnapi->status_mapping);
f77a6a8e
MC
7374 tnapi->hw_status = NULL;
7375 }
1da177e4 7376 }
f77a6a8e 7377
1da177e4 7378 if (tp->hw_stats) {
4bae65c8
MC
7379 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7380 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7381 tp->hw_stats = NULL;
7382 }
7383}
7384
7385/*
7386 * Must not be invoked with interrupt sources disabled and
7387 * the hardware shutdown down. Can sleep.
7388 */
7389static int tg3_alloc_consistent(struct tg3 *tp)
7390{
f77a6a8e 7391 int i;
898a56f8 7392
4bae65c8
MC
7393 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7394 sizeof(struct tg3_hw_stats),
7395 &tp->stats_mapping,
7396 GFP_KERNEL);
f77a6a8e 7397 if (!tp->hw_stats)
1da177e4
LT
7398 goto err_out;
7399
f77a6a8e 7400 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7401
f77a6a8e
MC
7402 for (i = 0; i < tp->irq_cnt; i++) {
7403 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7404 struct tg3_hw_status *sblk;
1da177e4 7405
4bae65c8
MC
7406 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7407 TG3_HW_STATUS_SIZE,
7408 &tnapi->status_mapping,
7409 GFP_KERNEL);
f77a6a8e
MC
7410 if (!tnapi->hw_status)
7411 goto err_out;
898a56f8 7412
f77a6a8e 7413 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7414 sblk = tnapi->hw_status;
7415
8fea32b9
MC
7416 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7417 goto err_out;
7418
19cfaecc
MC
7419 /* If multivector TSS is enabled, vector 0 does not handle
7420 * tx interrupts. Don't allocate any resources for it.
7421 */
63c3a66f
JP
7422 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7423 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7424 tnapi->tx_buffers = kzalloc(
7425 sizeof(struct tg3_tx_ring_info) *
7426 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7427 if (!tnapi->tx_buffers)
7428 goto err_out;
7429
4bae65c8
MC
7430 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7431 TG3_TX_RING_BYTES,
7432 &tnapi->tx_desc_mapping,
7433 GFP_KERNEL);
19cfaecc
MC
7434 if (!tnapi->tx_ring)
7435 goto err_out;
7436 }
7437
8d9d7cfc
MC
7438 /*
7439 * When RSS is enabled, the status block format changes
7440 * slightly. The "rx_jumbo_consumer", "reserved",
7441 * and "rx_mini_consumer" members get mapped to the
7442 * other three rx return ring producer indexes.
7443 */
7444 switch (i) {
7445 default:
7446 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7447 break;
7448 case 2:
7449 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7450 break;
7451 case 3:
7452 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7453 break;
7454 case 4:
7455 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7456 break;
7457 }
72334482 7458
0c1d0e2b
MC
7459 /*
7460 * If multivector RSS is enabled, vector 0 does not handle
7461 * rx or tx interrupts. Don't allocate any resources for it.
7462 */
63c3a66f 7463 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7464 continue;
7465
4bae65c8
MC
7466 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7467 TG3_RX_RCB_RING_BYTES(tp),
7468 &tnapi->rx_rcb_mapping,
7469 GFP_KERNEL);
f77a6a8e
MC
7470 if (!tnapi->rx_rcb)
7471 goto err_out;
72334482 7472
f77a6a8e 7473 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7474 }
1da177e4
LT
7475
7476 return 0;
7477
7478err_out:
7479 tg3_free_consistent(tp);
7480 return -ENOMEM;
7481}
7482
7483#define MAX_WAIT_CNT 1000
7484
7485/* To stop a block, clear the enable bit and poll till it
7486 * clears. tp->lock is held.
7487 */
b3b7d6be 7488static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7489{
7490 unsigned int i;
7491 u32 val;
7492
63c3a66f 7493 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7494 switch (ofs) {
7495 case RCVLSC_MODE:
7496 case DMAC_MODE:
7497 case MBFREE_MODE:
7498 case BUFMGR_MODE:
7499 case MEMARB_MODE:
7500 /* We can't enable/disable these bits of the
7501 * 5705/5750, just say success.
7502 */
7503 return 0;
7504
7505 default:
7506 break;
855e1111 7507 }
1da177e4
LT
7508 }
7509
7510 val = tr32(ofs);
7511 val &= ~enable_bit;
7512 tw32_f(ofs, val);
7513
7514 for (i = 0; i < MAX_WAIT_CNT; i++) {
7515 udelay(100);
7516 val = tr32(ofs);
7517 if ((val & enable_bit) == 0)
7518 break;
7519 }
7520
b3b7d6be 7521 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7522 dev_err(&tp->pdev->dev,
7523 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7524 ofs, enable_bit);
1da177e4
LT
7525 return -ENODEV;
7526 }
7527
7528 return 0;
7529}
7530
7531/* tp->lock is held. */
b3b7d6be 7532static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7533{
7534 int i, err;
7535
7536 tg3_disable_ints(tp);
7537
7538 tp->rx_mode &= ~RX_MODE_ENABLE;
7539 tw32_f(MAC_RX_MODE, tp->rx_mode);
7540 udelay(10);
7541
b3b7d6be
DM
7542 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7543 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7544 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7545 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7546 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7547 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7548
7549 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7550 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7551 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7552 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7553 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7554 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7555 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7556
7557 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7558 tw32_f(MAC_MODE, tp->mac_mode);
7559 udelay(40);
7560
7561 tp->tx_mode &= ~TX_MODE_ENABLE;
7562 tw32_f(MAC_TX_MODE, tp->tx_mode);
7563
7564 for (i = 0; i < MAX_WAIT_CNT; i++) {
7565 udelay(100);
7566 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7567 break;
7568 }
7569 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7570 dev_err(&tp->pdev->dev,
7571 "%s timed out, TX_MODE_ENABLE will not clear "
7572 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7573 err |= -ENODEV;
1da177e4
LT
7574 }
7575
e6de8ad1 7576 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7577 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7578 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7579
7580 tw32(FTQ_RESET, 0xffffffff);
7581 tw32(FTQ_RESET, 0x00000000);
7582
b3b7d6be
DM
7583 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7584 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7585
f77a6a8e
MC
7586 for (i = 0; i < tp->irq_cnt; i++) {
7587 struct tg3_napi *tnapi = &tp->napi[i];
7588 if (tnapi->hw_status)
7589 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7590 }
1da177e4
LT
7591 if (tp->hw_stats)
7592 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7593
1da177e4
LT
7594 return err;
7595}
7596
ee6a99b5
MC
7597/* Save PCI command register before chip reset */
7598static void tg3_save_pci_state(struct tg3 *tp)
7599{
8a6eac90 7600 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7601}
7602
7603/* Restore PCI state after chip reset */
7604static void tg3_restore_pci_state(struct tg3 *tp)
7605{
7606 u32 val;
7607
7608 /* Re-enable indirect register accesses. */
7609 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7610 tp->misc_host_ctrl);
7611
7612 /* Set MAX PCI retry to zero. */
7613 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7614 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7615 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7616 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7617 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7618 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7619 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7620 PCISTATE_ALLOW_APE_SHMEM_WR |
7621 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7622 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7623
8a6eac90 7624 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7625
2c55a3d0
MC
7626 if (!tg3_flag(tp, PCI_EXPRESS)) {
7627 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7628 tp->pci_cacheline_sz);
7629 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7630 tp->pci_lat_timer);
114342f2 7631 }
5f5c51e3 7632
ee6a99b5 7633 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7634 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7635 u16 pcix_cmd;
7636
7637 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7638 &pcix_cmd);
7639 pcix_cmd &= ~PCI_X_CMD_ERO;
7640 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7641 pcix_cmd);
7642 }
ee6a99b5 7643
63c3a66f 7644 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7645
7646 /* Chip reset on 5780 will reset MSI enable bit,
7647 * so need to restore it.
7648 */
63c3a66f 7649 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7650 u16 ctrl;
7651
7652 pci_read_config_word(tp->pdev,
7653 tp->msi_cap + PCI_MSI_FLAGS,
7654 &ctrl);
7655 pci_write_config_word(tp->pdev,
7656 tp->msi_cap + PCI_MSI_FLAGS,
7657 ctrl | PCI_MSI_FLAGS_ENABLE);
7658 val = tr32(MSGINT_MODE);
7659 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7660 }
7661 }
7662}
7663
1da177e4
LT
7664/* tp->lock is held. */
7665static int tg3_chip_reset(struct tg3 *tp)
7666{
7667 u32 val;
1ee582d8 7668 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7669 int i, err;
1da177e4 7670
f49639e6
DM
7671 tg3_nvram_lock(tp);
7672
77b483f1
MC
7673 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7674
f49639e6
DM
7675 /* No matching tg3_nvram_unlock() after this because
7676 * chip reset below will undo the nvram lock.
7677 */
7678 tp->nvram_lock_cnt = 0;
1da177e4 7679
ee6a99b5
MC
7680 /* GRC_MISC_CFG core clock reset will clear the memory
7681 * enable bit in PCI register 4 and the MSI enable bit
7682 * on some chips, so we save relevant registers here.
7683 */
7684 tg3_save_pci_state(tp);
7685
d9ab5ad1 7686 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7687 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7688 tw32(GRC_FASTBOOT_PC, 0);
7689
1da177e4
LT
7690 /*
7691 * We must avoid the readl() that normally takes place.
7692 * It locks machines, causes machine checks, and other
7693 * fun things. So, temporarily disable the 5701
7694 * hardware workaround, while we do the reset.
7695 */
1ee582d8
MC
7696 write_op = tp->write32;
7697 if (write_op == tg3_write_flush_reg32)
7698 tp->write32 = tg3_write32;
1da177e4 7699
d18edcb2
MC
7700 /* Prevent the irq handler from reading or writing PCI registers
7701 * during chip reset when the memory enable bit in the PCI command
7702 * register may be cleared. The chip does not generate interrupt
7703 * at this time, but the irq handler may still be called due to irq
7704 * sharing or irqpoll.
7705 */
63c3a66f 7706 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7707 for (i = 0; i < tp->irq_cnt; i++) {
7708 struct tg3_napi *tnapi = &tp->napi[i];
7709 if (tnapi->hw_status) {
7710 tnapi->hw_status->status = 0;
7711 tnapi->hw_status->status_tag = 0;
7712 }
7713 tnapi->last_tag = 0;
7714 tnapi->last_irq_tag = 0;
b8fa2f3a 7715 }
d18edcb2 7716 smp_mb();
4f125f42
MC
7717
7718 for (i = 0; i < tp->irq_cnt; i++)
7719 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7720
255ca311
MC
7721 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7722 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7723 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7724 }
7725
1da177e4
LT
7726 /* do the reset */
7727 val = GRC_MISC_CFG_CORECLK_RESET;
7728
63c3a66f 7729 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7730 /* Force PCIe 1.0a mode */
7731 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7732 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7733 tr32(TG3_PCIE_PHY_TSTCTL) ==
7734 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7735 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7736
1da177e4
LT
7737 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7738 tw32(GRC_MISC_CFG, (1 << 29));
7739 val |= (1 << 29);
7740 }
7741 }
7742
b5d3772c
MC
7743 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7744 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7745 tw32(GRC_VCPU_EXT_CTRL,
7746 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7747 }
7748
f37500d3 7749 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7750 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7751 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7752
1da177e4
LT
7753 tw32(GRC_MISC_CFG, val);
7754
1ee582d8
MC
7755 /* restore 5701 hardware bug workaround write method */
7756 tp->write32 = write_op;
1da177e4
LT
7757
7758 /* Unfortunately, we have to delay before the PCI read back.
7759 * Some 575X chips even will not respond to a PCI cfg access
7760 * when the reset command is given to the chip.
7761 *
7762 * How do these hardware designers expect things to work
7763 * properly if the PCI write is posted for a long period
7764 * of time? It is always necessary to have some method by
7765 * which a register read back can occur to push the write
7766 * out which does the reset.
7767 *
7768 * For most tg3 variants the trick below was working.
7769 * Ho hum...
7770 */
7771 udelay(120);
7772
7773 /* Flush PCI posted writes. The normal MMIO registers
7774 * are inaccessible at this time so this is the only
7775 * way to make this reliably (actually, this is no longer
7776 * the case, see above). I tried to use indirect
7777 * register read/write but this upset some 5701 variants.
7778 */
7779 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7780
7781 udelay(120);
7782
708ebb3a 7783 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7784 u16 val16;
7785
1da177e4
LT
7786 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7787 int i;
7788 u32 cfg_val;
7789
7790 /* Wait for link training to complete. */
7791 for (i = 0; i < 5000; i++)
7792 udelay(100);
7793
7794 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7795 pci_write_config_dword(tp->pdev, 0xc4,
7796 cfg_val | (1 << 15));
7797 }
5e7dfd0f 7798
e7126997
MC
7799 /* Clear the "no snoop" and "relaxed ordering" bits. */
7800 pci_read_config_word(tp->pdev,
708ebb3a 7801 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7802 &val16);
7803 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7804 PCI_EXP_DEVCTL_NOSNOOP_EN);
7805 /*
7806 * Older PCIe devices only support the 128 byte
7807 * MPS setting. Enforce the restriction.
5e7dfd0f 7808 */
63c3a66f 7809 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7810 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7811 pci_write_config_word(tp->pdev,
708ebb3a 7812 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7813 val16);
5e7dfd0f 7814
5e7dfd0f
MC
7815 /* Clear error status */
7816 pci_write_config_word(tp->pdev,
708ebb3a 7817 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7818 PCI_EXP_DEVSTA_CED |
7819 PCI_EXP_DEVSTA_NFED |
7820 PCI_EXP_DEVSTA_FED |
7821 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7822 }
7823
ee6a99b5 7824 tg3_restore_pci_state(tp);
1da177e4 7825
63c3a66f
JP
7826 tg3_flag_clear(tp, CHIP_RESETTING);
7827 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7828
ee6a99b5 7829 val = 0;
63c3a66f 7830 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7831 val = tr32(MEMARB_MODE);
ee6a99b5 7832 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7833
7834 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7835 tg3_stop_fw(tp);
7836 tw32(0x5000, 0x400);
7837 }
7838
7839 tw32(GRC_MODE, tp->grc_mode);
7840
7841 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7842 val = tr32(0xc4);
1da177e4
LT
7843
7844 tw32(0xc4, val | (1 << 15));
7845 }
7846
7847 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7848 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7849 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7850 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7851 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7852 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7853 }
7854
f07e9af3 7855 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7856 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7857 val = tp->mac_mode;
f07e9af3 7858 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7859 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7860 val = tp->mac_mode;
1da177e4 7861 } else
d2394e6b
MC
7862 val = 0;
7863
7864 tw32_f(MAC_MODE, val);
1da177e4
LT
7865 udelay(40);
7866
77b483f1
MC
7867 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7868
7a6f4369
MC
7869 err = tg3_poll_fw(tp);
7870 if (err)
7871 return err;
1da177e4 7872
0a9140cf
MC
7873 tg3_mdio_start(tp);
7874
63c3a66f 7875 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7876 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7877 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7878 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7879 val = tr32(0x7c00);
1da177e4
LT
7880
7881 tw32(0x7c00, val | (1 << 25));
7882 }
7883
d78b59f5
MC
7884 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7885 val = tr32(TG3_CPMU_CLCK_ORIDE);
7886 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7887 }
7888
1da177e4 7889 /* Reprobe ASF enable state. */
63c3a66f
JP
7890 tg3_flag_clear(tp, ENABLE_ASF);
7891 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7892 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7893 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7894 u32 nic_cfg;
7895
7896 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7897 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7898 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7899 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7900 if (tg3_flag(tp, 5750_PLUS))
7901 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7902 }
7903 }
7904
7905 return 0;
7906}
7907
1da177e4 7908/* tp->lock is held. */
944d980e 7909static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7910{
7911 int err;
7912
7913 tg3_stop_fw(tp);
7914
944d980e 7915 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7916
b3b7d6be 7917 tg3_abort_hw(tp, silent);
1da177e4
LT
7918 err = tg3_chip_reset(tp);
7919
daba2a63
MC
7920 __tg3_set_mac_addr(tp, 0);
7921
944d980e
MC
7922 tg3_write_sig_legacy(tp, kind);
7923 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7924
7925 if (err)
7926 return err;
7927
7928 return 0;
7929}
7930
1da177e4
LT
7931static int tg3_set_mac_addr(struct net_device *dev, void *p)
7932{
7933 struct tg3 *tp = netdev_priv(dev);
7934 struct sockaddr *addr = p;
986e0aeb 7935 int err = 0, skip_mac_1 = 0;
1da177e4 7936
f9804ddb
MC
7937 if (!is_valid_ether_addr(addr->sa_data))
7938 return -EINVAL;
7939
1da177e4
LT
7940 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7941
e75f7c90
MC
7942 if (!netif_running(dev))
7943 return 0;
7944
63c3a66f 7945 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7946 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7947
986e0aeb
MC
7948 addr0_high = tr32(MAC_ADDR_0_HIGH);
7949 addr0_low = tr32(MAC_ADDR_0_LOW);
7950 addr1_high = tr32(MAC_ADDR_1_HIGH);
7951 addr1_low = tr32(MAC_ADDR_1_LOW);
7952
7953 /* Skip MAC addr 1 if ASF is using it. */
7954 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7955 !(addr1_high == 0 && addr1_low == 0))
7956 skip_mac_1 = 1;
58712ef9 7957 }
986e0aeb
MC
7958 spin_lock_bh(&tp->lock);
7959 __tg3_set_mac_addr(tp, skip_mac_1);
7960 spin_unlock_bh(&tp->lock);
1da177e4 7961
b9ec6c1b 7962 return err;
1da177e4
LT
7963}
7964
7965/* tp->lock is held. */
7966static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7967 dma_addr_t mapping, u32 maxlen_flags,
7968 u32 nic_addr)
7969{
7970 tg3_write_mem(tp,
7971 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7972 ((u64) mapping >> 32));
7973 tg3_write_mem(tp,
7974 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7975 ((u64) mapping & 0xffffffff));
7976 tg3_write_mem(tp,
7977 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7978 maxlen_flags);
7979
63c3a66f 7980 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7981 tg3_write_mem(tp,
7982 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7983 nic_addr);
7984}
7985
7986static void __tg3_set_rx_mode(struct net_device *);
d244c892 7987static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7988{
b6080e12
MC
7989 int i;
7990
63c3a66f 7991 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7992 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7993 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7994 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7995 } else {
7996 tw32(HOSTCC_TXCOL_TICKS, 0);
7997 tw32(HOSTCC_TXMAX_FRAMES, 0);
7998 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7999 }
b6080e12 8000
63c3a66f 8001 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8002 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8003 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8004 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8005 } else {
b6080e12
MC
8006 tw32(HOSTCC_RXCOL_TICKS, 0);
8007 tw32(HOSTCC_RXMAX_FRAMES, 0);
8008 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8009 }
b6080e12 8010
63c3a66f 8011 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8012 u32 val = ec->stats_block_coalesce_usecs;
8013
b6080e12
MC
8014 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8015 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8016
15f9850d
DM
8017 if (!netif_carrier_ok(tp->dev))
8018 val = 0;
8019
8020 tw32(HOSTCC_STAT_COAL_TICKS, val);
8021 }
b6080e12
MC
8022
8023 for (i = 0; i < tp->irq_cnt - 1; i++) {
8024 u32 reg;
8025
8026 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8027 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8028 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8029 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8030 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8031 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8032
63c3a66f 8033 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8034 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8035 tw32(reg, ec->tx_coalesce_usecs);
8036 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8037 tw32(reg, ec->tx_max_coalesced_frames);
8038 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8039 tw32(reg, ec->tx_max_coalesced_frames_irq);
8040 }
b6080e12
MC
8041 }
8042
8043 for (; i < tp->irq_max - 1; i++) {
8044 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8045 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8046 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8047
63c3a66f 8048 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8049 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8050 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8051 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8052 }
b6080e12 8053 }
15f9850d 8054}
1da177e4 8055
2d31ecaf
MC
8056/* tp->lock is held. */
8057static void tg3_rings_reset(struct tg3 *tp)
8058{
8059 int i;
f77a6a8e 8060 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8061 struct tg3_napi *tnapi = &tp->napi[0];
8062
8063 /* Disable all transmit rings but the first. */
63c3a66f 8064 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8065 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8066 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8067 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
8068 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8069 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8070 else
8071 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8072
8073 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8074 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8075 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8076 BDINFO_FLAGS_DISABLED);
8077
8078
8079 /* Disable all receive return rings but the first. */
63c3a66f 8080 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8081 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8082 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8083 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
8084 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8085 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
8086 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8087 else
8088 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8089
8090 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8091 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8092 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8093 BDINFO_FLAGS_DISABLED);
8094
8095 /* Disable interrupts */
8096 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8097 tp->napi[0].chk_msi_cnt = 0;
8098 tp->napi[0].last_rx_cons = 0;
8099 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8100
8101 /* Zero mailbox registers. */
63c3a66f 8102 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8103 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8104 tp->napi[i].tx_prod = 0;
8105 tp->napi[i].tx_cons = 0;
63c3a66f 8106 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8107 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8108 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8109 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8110 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8111 tp->napi[i].last_rx_cons = 0;
8112 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8113 }
63c3a66f 8114 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8115 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8116 } else {
8117 tp->napi[0].tx_prod = 0;
8118 tp->napi[0].tx_cons = 0;
8119 tw32_mailbox(tp->napi[0].prodmbox, 0);
8120 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8121 }
2d31ecaf
MC
8122
8123 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8124 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8125 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8126 for (i = 0; i < 16; i++)
8127 tw32_tx_mbox(mbox + i * 8, 0);
8128 }
8129
8130 txrcb = NIC_SRAM_SEND_RCB;
8131 rxrcb = NIC_SRAM_RCV_RET_RCB;
8132
8133 /* Clear status block in ram. */
8134 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8135
8136 /* Set status block DMA address */
8137 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8138 ((u64) tnapi->status_mapping >> 32));
8139 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8140 ((u64) tnapi->status_mapping & 0xffffffff));
8141
f77a6a8e
MC
8142 if (tnapi->tx_ring) {
8143 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8144 (TG3_TX_RING_SIZE <<
8145 BDINFO_FLAGS_MAXLEN_SHIFT),
8146 NIC_SRAM_TX_BUFFER_DESC);
8147 txrcb += TG3_BDINFO_SIZE;
8148 }
8149
8150 if (tnapi->rx_rcb) {
8151 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8152 (tp->rx_ret_ring_mask + 1) <<
8153 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8154 rxrcb += TG3_BDINFO_SIZE;
8155 }
8156
8157 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8158
f77a6a8e
MC
8159 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8160 u64 mapping = (u64)tnapi->status_mapping;
8161 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8162 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8163
8164 /* Clear status block in ram. */
8165 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8166
19cfaecc
MC
8167 if (tnapi->tx_ring) {
8168 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8169 (TG3_TX_RING_SIZE <<
8170 BDINFO_FLAGS_MAXLEN_SHIFT),
8171 NIC_SRAM_TX_BUFFER_DESC);
8172 txrcb += TG3_BDINFO_SIZE;
8173 }
f77a6a8e
MC
8174
8175 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8176 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8177 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8178
8179 stblk += 8;
f77a6a8e
MC
8180 rxrcb += TG3_BDINFO_SIZE;
8181 }
2d31ecaf
MC
8182}
8183
eb07a940
MC
8184static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8185{
8186 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8187
63c3a66f
JP
8188 if (!tg3_flag(tp, 5750_PLUS) ||
8189 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8190 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8191 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8192 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8193 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8194 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8195 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8196 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8197 else
8198 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8199
8200 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8201 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8202
8203 val = min(nic_rep_thresh, host_rep_thresh);
8204 tw32(RCVBDI_STD_THRESH, val);
8205
63c3a66f 8206 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8207 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8208
63c3a66f 8209 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8210 return;
8211
513aa6ea 8212 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8213
8214 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8215
8216 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8217 tw32(RCVBDI_JUMBO_THRESH, val);
8218
63c3a66f 8219 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8220 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8221}
8222
1da177e4 8223/* tp->lock is held. */
8e7a22e3 8224static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8225{
8226 u32 val, rdmac_mode;
8227 int i, err, limit;
8fea32b9 8228 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8229
8230 tg3_disable_ints(tp);
8231
8232 tg3_stop_fw(tp);
8233
8234 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8235
63c3a66f 8236 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8237 tg3_abort_hw(tp, 1);
1da177e4 8238
699c0193
MC
8239 /* Enable MAC control of LPI */
8240 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8241 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8242 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8243 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8244
8245 tw32_f(TG3_CPMU_EEE_CTRL,
8246 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8247
a386b901
MC
8248 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8249 TG3_CPMU_EEEMD_LPI_IN_TX |
8250 TG3_CPMU_EEEMD_LPI_IN_RX |
8251 TG3_CPMU_EEEMD_EEE_ENABLE;
8252
8253 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8254 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8255
63c3a66f 8256 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8257 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8258
8259 tw32_f(TG3_CPMU_EEE_MODE, val);
8260
8261 tw32_f(TG3_CPMU_EEE_DBTMR1,
8262 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8263 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8264
8265 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8266 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8267 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8268 }
8269
603f1173 8270 if (reset_phy)
d4d2c558
MC
8271 tg3_phy_reset(tp);
8272
1da177e4
LT
8273 err = tg3_chip_reset(tp);
8274 if (err)
8275 return err;
8276
8277 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8278
bcb37f6c 8279 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8280 val = tr32(TG3_CPMU_CTRL);
8281 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8282 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8283
8284 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8285 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8286 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8287 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8288
8289 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8290 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8291 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8292 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8293
8294 val = tr32(TG3_CPMU_HST_ACC);
8295 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8296 val |= CPMU_HST_ACC_MACCLK_6_25;
8297 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8298 }
8299
33466d93
MC
8300 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8301 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8302 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8303 PCIE_PWR_MGMT_L1_THRESH_4MS;
8304 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8305
8306 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8307 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8308
8309 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8310
f40386c8
MC
8311 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8312 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8313 }
8314
63c3a66f 8315 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8316 u32 grc_mode = tr32(GRC_MODE);
8317
8318 /* Access the lower 1K of PL PCIE block registers. */
8319 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8320 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8321
8322 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8323 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8324 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8325
8326 tw32(GRC_MODE, grc_mode);
8327 }
8328
5093eedc
MC
8329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8330 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8331 u32 grc_mode = tr32(GRC_MODE);
cea46462 8332
5093eedc
MC
8333 /* Access the lower 1K of PL PCIE block registers. */
8334 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8335 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8336
5093eedc
MC
8337 val = tr32(TG3_PCIE_TLDLPL_PORT +
8338 TG3_PCIE_PL_LO_PHYCTL5);
8339 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8340 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8341
5093eedc
MC
8342 tw32(GRC_MODE, grc_mode);
8343 }
a977dbe8 8344
1ff30a59
MC
8345 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8346 u32 grc_mode = tr32(GRC_MODE);
8347
8348 /* Access the lower 1K of DL PCIE block registers. */
8349 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8350 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8351
8352 val = tr32(TG3_PCIE_TLDLPL_PORT +
8353 TG3_PCIE_DL_LO_FTSMAX);
8354 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8355 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8356 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8357
8358 tw32(GRC_MODE, grc_mode);
8359 }
8360
a977dbe8
MC
8361 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8362 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8363 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8364 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8365 }
8366
1da177e4
LT
8367 /* This works around an issue with Athlon chipsets on
8368 * B3 tigon3 silicon. This bit has no effect on any
8369 * other revision. But do not set this on PCI Express
795d01c5 8370 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8371 */
63c3a66f
JP
8372 if (!tg3_flag(tp, CPMU_PRESENT)) {
8373 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8374 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8375 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8376 }
1da177e4
LT
8377
8378 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8379 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8380 val = tr32(TG3PCI_PCISTATE);
8381 val |= PCISTATE_RETRY_SAME_DMA;
8382 tw32(TG3PCI_PCISTATE, val);
8383 }
8384
63c3a66f 8385 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8386 /* Allow reads and writes to the
8387 * APE register and memory space.
8388 */
8389 val = tr32(TG3PCI_PCISTATE);
8390 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8391 PCISTATE_ALLOW_APE_SHMEM_WR |
8392 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8393 tw32(TG3PCI_PCISTATE, val);
8394 }
8395
1da177e4
LT
8396 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8397 /* Enable some hw fixes. */
8398 val = tr32(TG3PCI_MSI_DATA);
8399 val |= (1 << 26) | (1 << 28) | (1 << 29);
8400 tw32(TG3PCI_MSI_DATA, val);
8401 }
8402
8403 /* Descriptor ring init may make accesses to the
8404 * NIC SRAM area to setup the TX descriptors, so we
8405 * can only do this after the hardware has been
8406 * successfully reset.
8407 */
32d8c572
MC
8408 err = tg3_init_rings(tp);
8409 if (err)
8410 return err;
1da177e4 8411
63c3a66f 8412 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8413 val = tr32(TG3PCI_DMA_RW_CTRL) &
8414 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8415 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8416 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8417 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8418 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8419 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8420 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8421 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8422 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8423 /* This value is determined during the probe time DMA
8424 * engine test, tg3_test_dma.
8425 */
8426 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8427 }
1da177e4
LT
8428
8429 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8430 GRC_MODE_4X_NIC_SEND_RINGS |
8431 GRC_MODE_NO_TX_PHDR_CSUM |
8432 GRC_MODE_NO_RX_PHDR_CSUM);
8433 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8434
8435 /* Pseudo-header checksum is done by hardware logic and not
8436 * the offload processers, so make the chip do the pseudo-
8437 * header checksums on receive. For transmit it is more
8438 * convenient to do the pseudo-header checksum in software
8439 * as Linux does that on transmit for us in all cases.
8440 */
8441 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8442
8443 tw32(GRC_MODE,
8444 tp->grc_mode |
8445 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8446
8447 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8448 val = tr32(GRC_MISC_CFG);
8449 val &= ~0xff;
8450 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8451 tw32(GRC_MISC_CFG, val);
8452
8453 /* Initialize MBUF/DESC pool. */
63c3a66f 8454 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8455 /* Do nothing. */
8456 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8457 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8458 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8459 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8460 else
8461 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8462 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8463 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8464 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8465 int fw_len;
8466
077f849d 8467 fw_len = tp->fw_len;
1da177e4
LT
8468 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8469 tw32(BUFMGR_MB_POOL_ADDR,
8470 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8471 tw32(BUFMGR_MB_POOL_SIZE,
8472 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8473 }
1da177e4 8474
0f893dc6 8475 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8476 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8477 tp->bufmgr_config.mbuf_read_dma_low_water);
8478 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8479 tp->bufmgr_config.mbuf_mac_rx_low_water);
8480 tw32(BUFMGR_MB_HIGH_WATER,
8481 tp->bufmgr_config.mbuf_high_water);
8482 } else {
8483 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8484 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8485 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8486 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8487 tw32(BUFMGR_MB_HIGH_WATER,
8488 tp->bufmgr_config.mbuf_high_water_jumbo);
8489 }
8490 tw32(BUFMGR_DMA_LOW_WATER,
8491 tp->bufmgr_config.dma_low_water);
8492 tw32(BUFMGR_DMA_HIGH_WATER,
8493 tp->bufmgr_config.dma_high_water);
8494
d309a46e
MC
8495 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8496 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8497 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8498 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8499 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8500 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8501 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8502 tw32(BUFMGR_MODE, val);
1da177e4
LT
8503 for (i = 0; i < 2000; i++) {
8504 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8505 break;
8506 udelay(10);
8507 }
8508 if (i >= 2000) {
05dbe005 8509 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8510 return -ENODEV;
8511 }
8512
eb07a940
MC
8513 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8514 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8515
eb07a940 8516 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8517
8518 /* Initialize TG3_BDINFO's at:
8519 * RCVDBDI_STD_BD: standard eth size rx ring
8520 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8521 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8522 *
8523 * like so:
8524 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8525 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8526 * ring attribute flags
8527 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8528 *
8529 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8530 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8531 *
8532 * The size of each ring is fixed in the firmware, but the location is
8533 * configurable.
8534 */
8535 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8536 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8537 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8538 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8539 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8540 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8541 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8542
fdb72b38 8543 /* Disable the mini ring */
63c3a66f 8544 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8545 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8546 BDINFO_FLAGS_DISABLED);
8547
fdb72b38
MC
8548 /* Program the jumbo buffer descriptor ring control
8549 * blocks on those devices that have them.
8550 */
a0512944 8551 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8552 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8553
63c3a66f 8554 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8555 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8556 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8557 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8558 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8559 val = TG3_RX_JMB_RING_SIZE(tp) <<
8560 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8561 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8562 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8563 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8564 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8565 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8566 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8567 } else {
8568 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8569 BDINFO_FLAGS_DISABLED);
8570 }
8571
63c3a66f 8572 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8573 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8574 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8575 val |= (TG3_RX_STD_DMA_SZ << 2);
8576 } else
04380d40 8577 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8578 } else
de9f5230 8579 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8580
8581 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8582
411da640 8583 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8584 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8585
63c3a66f
JP
8586 tpr->rx_jmb_prod_idx =
8587 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8588 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8589
2d31ecaf
MC
8590 tg3_rings_reset(tp);
8591
1da177e4 8592 /* Initialize MAC address and backoff seed. */
986e0aeb 8593 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8594
8595 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8596 tw32(MAC_RX_MTU_SIZE,
8597 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8598
8599 /* The slot time is changed by tg3_setup_phy if we
8600 * run at gigabit with half duplex.
8601 */
f2096f94
MC
8602 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8603 (6 << TX_LENGTHS_IPG_SHIFT) |
8604 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8605
8606 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8607 val |= tr32(MAC_TX_LENGTHS) &
8608 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8609 TX_LENGTHS_CNT_DWN_VAL_MSK);
8610
8611 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8612
8613 /* Receive rules. */
8614 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8615 tw32(RCVLPC_CONFIG, 0x0181);
8616
8617 /* Calculate RDMAC_MODE setting early, we need it to determine
8618 * the RCVLPC_STATE_ENABLE mask.
8619 */
8620 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8621 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8622 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8623 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8624 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8625
deabaac8 8626 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8627 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8628
57e6983c 8629 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8630 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8631 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8632 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8633 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8634 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8635
c5908939
MC
8636 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8637 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8638 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8639 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8640 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8641 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8642 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8643 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8644 }
8645 }
8646
63c3a66f 8647 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8648 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8649
63c3a66f
JP
8650 if (tg3_flag(tp, HW_TSO_1) ||
8651 tg3_flag(tp, HW_TSO_2) ||
8652 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8653 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8654
108a6c16 8655 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8656 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8657 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8658 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8659
f2096f94
MC
8660 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8661 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8662
41a8a7ee
MC
8663 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8664 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8665 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8666 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8667 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8668 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8669 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8670 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8671 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8672 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8673 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8674 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8675 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8676 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8677 }
41a8a7ee
MC
8678 tw32(TG3_RDMA_RSRVCTRL_REG,
8679 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8680 }
8681
d78b59f5
MC
8682 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8683 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8684 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8685 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8686 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8687 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8688 }
8689
1da177e4 8690 /* Receive/send statistics. */
63c3a66f 8691 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8692 val = tr32(RCVLPC_STATS_ENABLE);
8693 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8694 tw32(RCVLPC_STATS_ENABLE, val);
8695 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8696 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8697 val = tr32(RCVLPC_STATS_ENABLE);
8698 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8699 tw32(RCVLPC_STATS_ENABLE, val);
8700 } else {
8701 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8702 }
8703 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8704 tw32(SNDDATAI_STATSENAB, 0xffffff);
8705 tw32(SNDDATAI_STATSCTRL,
8706 (SNDDATAI_SCTRL_ENABLE |
8707 SNDDATAI_SCTRL_FASTUPD));
8708
8709 /* Setup host coalescing engine. */
8710 tw32(HOSTCC_MODE, 0);
8711 for (i = 0; i < 2000; i++) {
8712 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8713 break;
8714 udelay(10);
8715 }
8716
d244c892 8717 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8718
63c3a66f 8719 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8720 /* Status/statistics block address. See tg3_timer,
8721 * the tg3_periodic_fetch_stats call there, and
8722 * tg3_get_stats to see how this works for 5705/5750 chips.
8723 */
1da177e4
LT
8724 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8725 ((u64) tp->stats_mapping >> 32));
8726 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8727 ((u64) tp->stats_mapping & 0xffffffff));
8728 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8729
1da177e4 8730 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8731
8732 /* Clear statistics and status block memory areas */
8733 for (i = NIC_SRAM_STATS_BLK;
8734 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8735 i += sizeof(u32)) {
8736 tg3_write_mem(tp, i, 0);
8737 udelay(40);
8738 }
1da177e4
LT
8739 }
8740
8741 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8742
8743 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8744 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8745 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8746 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8747
f07e9af3
MC
8748 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8749 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8750 /* reset to prevent losing 1st rx packet intermittently */
8751 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8752 udelay(10);
8753 }
8754
3bda1258 8755 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
8756 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8757 MAC_MODE_FHDE_ENABLE;
8758 if (tg3_flag(tp, ENABLE_APE))
8759 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 8760 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8761 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8762 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8763 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8764 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8765 udelay(40);
8766
314fba34 8767 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8768 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8769 * register to preserve the GPIO settings for LOMs. The GPIOs,
8770 * whether used as inputs or outputs, are set by boot code after
8771 * reset.
8772 */
63c3a66f 8773 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8774 u32 gpio_mask;
8775
9d26e213
MC
8776 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8777 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8778 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8779
8780 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8781 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8782 GRC_LCLCTRL_GPIO_OUTPUT3;
8783
af36e6b6
MC
8784 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8785 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8786
aaf84465 8787 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8788 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8789
8790 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8791 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8792 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8793 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8794 }
1da177e4
LT
8795 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8796 udelay(100);
8797
63c3a66f 8798 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8799 val = tr32(MSGINT_MODE);
8800 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
5b39de91
MC
8801 if (!tg3_flag(tp, 1SHOT_MSI))
8802 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
8803 tw32(MSGINT_MODE, val);
8804 }
8805
63c3a66f 8806 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8807 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8808 udelay(40);
8809 }
8810
8811 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8812 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8813 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8814 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8815 WDMAC_MODE_LNGREAD_ENAB);
8816
c5908939
MC
8817 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8818 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8819 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8820 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8821 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8822 /* nothing */
8823 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8824 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8825 val |= WDMAC_MODE_RX_ACCEL;
8826 }
8827 }
8828
d9ab5ad1 8829 /* Enable host coalescing bug fix */
63c3a66f 8830 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8831 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8832
788a035e
MC
8833 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8834 val |= WDMAC_MODE_BURST_ALL_DATA;
8835
1da177e4
LT
8836 tw32_f(WDMAC_MODE, val);
8837 udelay(40);
8838
63c3a66f 8839 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8840 u16 pcix_cmd;
8841
8842 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8843 &pcix_cmd);
1da177e4 8844 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8845 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8846 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8847 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8848 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8849 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8850 }
9974a356
MC
8851 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8852 pcix_cmd);
1da177e4
LT
8853 }
8854
8855 tw32_f(RDMAC_MODE, rdmac_mode);
8856 udelay(40);
8857
8858 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8859 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8860 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8861
8862 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8863 tw32(SNDDATAC_MODE,
8864 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8865 else
8866 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8867
1da177e4
LT
8868 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8869 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8870 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8871 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8872 val |= RCVDBDI_MODE_LRG_RING_SZ;
8873 tw32(RCVDBDI_MODE, val);
1da177e4 8874 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8875 if (tg3_flag(tp, HW_TSO_1) ||
8876 tg3_flag(tp, HW_TSO_2) ||
8877 tg3_flag(tp, HW_TSO_3))
1da177e4 8878 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8879 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8880 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8881 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8882 tw32(SNDBDI_MODE, val);
1da177e4
LT
8883 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8884
8885 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8886 err = tg3_load_5701_a0_firmware_fix(tp);
8887 if (err)
8888 return err;
8889 }
8890
63c3a66f 8891 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8892 err = tg3_load_tso_firmware(tp);
8893 if (err)
8894 return err;
8895 }
1da177e4
LT
8896
8897 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8898
63c3a66f 8899 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8900 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8901 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8902
8903 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8904 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8905 tp->tx_mode &= ~val;
8906 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8907 }
8908
1da177e4
LT
8909 tw32_f(MAC_TX_MODE, tp->tx_mode);
8910 udelay(100);
8911
63c3a66f 8912 if (tg3_flag(tp, ENABLE_RSS)) {
9d53fa12 8913 int i = 0;
baf8a94a 8914 u32 reg = MAC_RSS_INDIR_TBL_0;
baf8a94a 8915
9d53fa12
MC
8916 if (tp->irq_cnt == 2) {
8917 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8918 tw32(reg, 0x0);
8919 reg += 4;
8920 }
8921 } else {
8922 u32 val;
baf8a94a 8923
9d53fa12
MC
8924 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8925 val = i % (tp->irq_cnt - 1);
8926 i++;
8927 for (; i % 8; i++) {
8928 val <<= 4;
8929 val |= (i % (tp->irq_cnt - 1));
8930 }
baf8a94a
MC
8931 tw32(reg, val);
8932 reg += 4;
8933 }
8934 }
8935
8936 /* Setup the "secret" hash key. */
8937 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8938 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8939 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8940 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8941 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8942 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8943 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8944 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8945 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8946 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8947 }
8948
1da177e4 8949 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8950 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8951 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8952
63c3a66f 8953 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8954 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8955 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8956 RX_MODE_RSS_IPV6_HASH_EN |
8957 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8958 RX_MODE_RSS_IPV4_HASH_EN |
8959 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8960
1da177e4
LT
8961 tw32_f(MAC_RX_MODE, tp->rx_mode);
8962 udelay(10);
8963
1da177e4
LT
8964 tw32(MAC_LED_CTRL, tp->led_ctrl);
8965
8966 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8967 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8968 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8969 udelay(10);
8970 }
8971 tw32_f(MAC_RX_MODE, tp->rx_mode);
8972 udelay(10);
8973
f07e9af3 8974 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8975 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8976 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8977 /* Set drive transmission level to 1.2V */
8978 /* only if the signal pre-emphasis bit is not set */
8979 val = tr32(MAC_SERDES_CFG);
8980 val &= 0xfffff000;
8981 val |= 0x880;
8982 tw32(MAC_SERDES_CFG, val);
8983 }
8984 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8985 tw32(MAC_SERDES_CFG, 0x616000);
8986 }
8987
8988 /* Prevent chip from dropping frames when flow control
8989 * is enabled.
8990 */
666bc831
MC
8991 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8992 val = 1;
8993 else
8994 val = 2;
8995 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8996
8997 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8998 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 8999 /* Use hardware link auto-negotiation */
63c3a66f 9000 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9001 }
9002
f07e9af3 9003 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9004 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9005 u32 tmp;
9006
9007 tmp = tr32(SERDES_RX_CTRL);
9008 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9009 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9010 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9011 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9012 }
9013
63c3a66f 9014 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9015 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9016 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9017 tp->link_config.speed = tp->link_config.orig_speed;
9018 tp->link_config.duplex = tp->link_config.orig_duplex;
9019 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9020 }
1da177e4 9021
dd477003
MC
9022 err = tg3_setup_phy(tp, 0);
9023 if (err)
9024 return err;
1da177e4 9025
f07e9af3
MC
9026 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9027 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9028 u32 tmp;
9029
9030 /* Clear CRC stats. */
9031 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9032 tg3_writephy(tp, MII_TG3_TEST1,
9033 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9034 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9035 }
1da177e4
LT
9036 }
9037 }
9038
9039 __tg3_set_rx_mode(tp->dev);
9040
9041 /* Initialize receive rules. */
9042 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9043 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9044 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9045 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9046
63c3a66f 9047 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9048 limit = 8;
9049 else
9050 limit = 16;
63c3a66f 9051 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9052 limit -= 4;
9053 switch (limit) {
9054 case 16:
9055 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9056 case 15:
9057 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9058 case 14:
9059 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9060 case 13:
9061 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9062 case 12:
9063 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9064 case 11:
9065 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9066 case 10:
9067 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9068 case 9:
9069 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9070 case 8:
9071 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9072 case 7:
9073 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9074 case 6:
9075 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9076 case 5:
9077 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9078 case 4:
9079 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9080 case 3:
9081 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9082 case 2:
9083 case 1:
9084
9085 default:
9086 break;
855e1111 9087 }
1da177e4 9088
63c3a66f 9089 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9090 /* Write our heartbeat update interval to APE. */
9091 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9092 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9093
1da177e4
LT
9094 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9095
1da177e4
LT
9096 return 0;
9097}
9098
9099/* Called at device open time to get the chip ready for
9100 * packet processing. Invoked with tp->lock held.
9101 */
8e7a22e3 9102static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9103{
1da177e4
LT
9104 tg3_switch_clocks(tp);
9105
9106 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9107
2f751b67 9108 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9109}
9110
9111#define TG3_STAT_ADD32(PSTAT, REG) \
9112do { u32 __val = tr32(REG); \
9113 (PSTAT)->low += __val; \
9114 if ((PSTAT)->low < __val) \
9115 (PSTAT)->high += 1; \
9116} while (0)
9117
9118static void tg3_periodic_fetch_stats(struct tg3 *tp)
9119{
9120 struct tg3_hw_stats *sp = tp->hw_stats;
9121
9122 if (!netif_carrier_ok(tp->dev))
9123 return;
9124
9125 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9126 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9127 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9128 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9129 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9130 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9131 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9132 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9133 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9134 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9135 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9136 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9137 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9138
9139 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9140 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9141 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9142 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9143 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9144 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9145 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9146 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9147 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9148 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9149 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9150 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9151 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9152 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9153
9154 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9155 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9156 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9157 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9158 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9159 } else {
9160 u32 val = tr32(HOSTCC_FLOW_ATTN);
9161 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9162 if (val) {
9163 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9164 sp->rx_discards.low += val;
9165 if (sp->rx_discards.low < val)
9166 sp->rx_discards.high += 1;
9167 }
9168 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9169 }
463d305b 9170 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9171}
9172
0e6cf6a9
MC
9173static void tg3_chk_missed_msi(struct tg3 *tp)
9174{
9175 u32 i;
9176
9177 for (i = 0; i < tp->irq_cnt; i++) {
9178 struct tg3_napi *tnapi = &tp->napi[i];
9179
9180 if (tg3_has_work(tnapi)) {
9181 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9182 tnapi->last_tx_cons == tnapi->tx_cons) {
9183 if (tnapi->chk_msi_cnt < 1) {
9184 tnapi->chk_msi_cnt++;
9185 return;
9186 }
7f230735 9187 tg3_msi(0, tnapi);
0e6cf6a9
MC
9188 }
9189 }
9190 tnapi->chk_msi_cnt = 0;
9191 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9192 tnapi->last_tx_cons = tnapi->tx_cons;
9193 }
9194}
9195
1da177e4
LT
9196static void tg3_timer(unsigned long __opaque)
9197{
9198 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9199
5b190624 9200 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9201 goto restart_timer;
9202
f47c11ee 9203 spin_lock(&tp->lock);
1da177e4 9204
0e6cf6a9
MC
9205 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9206 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9207 tg3_chk_missed_msi(tp);
9208
63c3a66f 9209 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9210 /* All of this garbage is because when using non-tagged
9211 * IRQ status the mailbox/status_block protocol the chip
9212 * uses with the cpu is race prone.
9213 */
898a56f8 9214 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9215 tw32(GRC_LOCAL_CTRL,
9216 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9217 } else {
9218 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9219 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9220 }
1da177e4 9221
fac9b83e 9222 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9223 spin_unlock(&tp->lock);
db219973 9224 tg3_reset_task_schedule(tp);
5b190624 9225 goto restart_timer;
fac9b83e 9226 }
1da177e4
LT
9227 }
9228
1da177e4
LT
9229 /* This part only runs once per second. */
9230 if (!--tp->timer_counter) {
63c3a66f 9231 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9232 tg3_periodic_fetch_stats(tp);
9233
b0c5943f
MC
9234 if (tp->setlpicnt && !--tp->setlpicnt)
9235 tg3_phy_eee_enable(tp);
52b02d04 9236
63c3a66f 9237 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9238 u32 mac_stat;
9239 int phy_event;
9240
9241 mac_stat = tr32(MAC_STATUS);
9242
9243 phy_event = 0;
f07e9af3 9244 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9245 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9246 phy_event = 1;
9247 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9248 phy_event = 1;
9249
9250 if (phy_event)
9251 tg3_setup_phy(tp, 0);
63c3a66f 9252 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9253 u32 mac_stat = tr32(MAC_STATUS);
9254 int need_setup = 0;
9255
9256 if (netif_carrier_ok(tp->dev) &&
9257 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9258 need_setup = 1;
9259 }
be98da6a 9260 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9261 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9262 MAC_STATUS_SIGNAL_DET))) {
9263 need_setup = 1;
9264 }
9265 if (need_setup) {
3d3ebe74
MC
9266 if (!tp->serdes_counter) {
9267 tw32_f(MAC_MODE,
9268 (tp->mac_mode &
9269 ~MAC_MODE_PORT_MODE_MASK));
9270 udelay(40);
9271 tw32_f(MAC_MODE, tp->mac_mode);
9272 udelay(40);
9273 }
1da177e4
LT
9274 tg3_setup_phy(tp, 0);
9275 }
f07e9af3 9276 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9277 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9278 tg3_serdes_parallel_detect(tp);
57d8b880 9279 }
1da177e4
LT
9280
9281 tp->timer_counter = tp->timer_multiplier;
9282 }
9283
130b8e4d
MC
9284 /* Heartbeat is only sent once every 2 seconds.
9285 *
9286 * The heartbeat is to tell the ASF firmware that the host
9287 * driver is still alive. In the event that the OS crashes,
9288 * ASF needs to reset the hardware to free up the FIFO space
9289 * that may be filled with rx packets destined for the host.
9290 * If the FIFO is full, ASF will no longer function properly.
9291 *
9292 * Unintended resets have been reported on real time kernels
9293 * where the timer doesn't run on time. Netpoll will also have
9294 * same problem.
9295 *
9296 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9297 * to check the ring condition when the heartbeat is expiring
9298 * before doing the reset. This will prevent most unintended
9299 * resets.
9300 */
1da177e4 9301 if (!--tp->asf_counter) {
63c3a66f 9302 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9303 tg3_wait_for_event_ack(tp);
9304
bbadf503 9305 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9306 FWCMD_NICDRV_ALIVE3);
bbadf503 9307 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9308 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9309 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9310
9311 tg3_generate_fw_event(tp);
1da177e4
LT
9312 }
9313 tp->asf_counter = tp->asf_multiplier;
9314 }
9315
f47c11ee 9316 spin_unlock(&tp->lock);
1da177e4 9317
f475f163 9318restart_timer:
1da177e4
LT
9319 tp->timer.expires = jiffies + tp->timer_offset;
9320 add_timer(&tp->timer);
9321}
9322
4f125f42 9323static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9324{
7d12e780 9325 irq_handler_t fn;
fcfa0a32 9326 unsigned long flags;
4f125f42
MC
9327 char *name;
9328 struct tg3_napi *tnapi = &tp->napi[irq_num];
9329
9330 if (tp->irq_cnt == 1)
9331 name = tp->dev->name;
9332 else {
9333 name = &tnapi->irq_lbl[0];
9334 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9335 name[IFNAMSIZ-1] = 0;
9336 }
fcfa0a32 9337
63c3a66f 9338 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9339 fn = tg3_msi;
63c3a66f 9340 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9341 fn = tg3_msi_1shot;
ab392d2d 9342 flags = 0;
fcfa0a32
MC
9343 } else {
9344 fn = tg3_interrupt;
63c3a66f 9345 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9346 fn = tg3_interrupt_tagged;
ab392d2d 9347 flags = IRQF_SHARED;
fcfa0a32 9348 }
4f125f42
MC
9349
9350 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9351}
9352
7938109f
MC
9353static int tg3_test_interrupt(struct tg3 *tp)
9354{
09943a18 9355 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9356 struct net_device *dev = tp->dev;
b16250e3 9357 int err, i, intr_ok = 0;
f6eb9b1f 9358 u32 val;
7938109f 9359
d4bc3927
MC
9360 if (!netif_running(dev))
9361 return -ENODEV;
9362
7938109f
MC
9363 tg3_disable_ints(tp);
9364
4f125f42 9365 free_irq(tnapi->irq_vec, tnapi);
7938109f 9366
f6eb9b1f
MC
9367 /*
9368 * Turn off MSI one shot mode. Otherwise this test has no
9369 * observable way to know whether the interrupt was delivered.
9370 */
3aa1cdf8 9371 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9372 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9373 tw32(MSGINT_MODE, val);
9374 }
9375
4f125f42 9376 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9377 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9378 if (err)
9379 return err;
9380
898a56f8 9381 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9382 tg3_enable_ints(tp);
9383
9384 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9385 tnapi->coal_now);
7938109f
MC
9386
9387 for (i = 0; i < 5; i++) {
b16250e3
MC
9388 u32 int_mbox, misc_host_ctrl;
9389
898a56f8 9390 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9391 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9392
9393 if ((int_mbox != 0) ||
9394 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9395 intr_ok = 1;
7938109f 9396 break;
b16250e3
MC
9397 }
9398
3aa1cdf8
MC
9399 if (tg3_flag(tp, 57765_PLUS) &&
9400 tnapi->hw_status->status_tag != tnapi->last_tag)
9401 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9402
7938109f
MC
9403 msleep(10);
9404 }
9405
9406 tg3_disable_ints(tp);
9407
4f125f42 9408 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9409
4f125f42 9410 err = tg3_request_irq(tp, 0);
7938109f
MC
9411
9412 if (err)
9413 return err;
9414
f6eb9b1f
MC
9415 if (intr_ok) {
9416 /* Reenable MSI one shot mode. */
5b39de91 9417 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9418 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9419 tw32(MSGINT_MODE, val);
9420 }
7938109f 9421 return 0;
f6eb9b1f 9422 }
7938109f
MC
9423
9424 return -EIO;
9425}
9426
9427/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9428 * successfully restored
9429 */
9430static int tg3_test_msi(struct tg3 *tp)
9431{
7938109f
MC
9432 int err;
9433 u16 pci_cmd;
9434
63c3a66f 9435 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9436 return 0;
9437
9438 /* Turn off SERR reporting in case MSI terminates with Master
9439 * Abort.
9440 */
9441 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9442 pci_write_config_word(tp->pdev, PCI_COMMAND,
9443 pci_cmd & ~PCI_COMMAND_SERR);
9444
9445 err = tg3_test_interrupt(tp);
9446
9447 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9448
9449 if (!err)
9450 return 0;
9451
9452 /* other failures */
9453 if (err != -EIO)
9454 return err;
9455
9456 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9457 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9458 "to INTx mode. Please report this failure to the PCI "
9459 "maintainer and include system chipset information\n");
7938109f 9460
4f125f42 9461 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9462
7938109f
MC
9463 pci_disable_msi(tp->pdev);
9464
63c3a66f 9465 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9466 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9467
4f125f42 9468 err = tg3_request_irq(tp, 0);
7938109f
MC
9469 if (err)
9470 return err;
9471
9472 /* Need to reset the chip because the MSI cycle may have terminated
9473 * with Master Abort.
9474 */
f47c11ee 9475 tg3_full_lock(tp, 1);
7938109f 9476
944d980e 9477 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9478 err = tg3_init_hw(tp, 1);
7938109f 9479
f47c11ee 9480 tg3_full_unlock(tp);
7938109f
MC
9481
9482 if (err)
4f125f42 9483 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9484
9485 return err;
9486}
9487
9e9fd12d
MC
9488static int tg3_request_firmware(struct tg3 *tp)
9489{
9490 const __be32 *fw_data;
9491
9492 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9493 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9494 tp->fw_needed);
9e9fd12d
MC
9495 return -ENOENT;
9496 }
9497
9498 fw_data = (void *)tp->fw->data;
9499
9500 /* Firmware blob starts with version numbers, followed by
9501 * start address and _full_ length including BSS sections
9502 * (which must be longer than the actual data, of course
9503 */
9504
9505 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9506 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9507 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9508 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9509 release_firmware(tp->fw);
9510 tp->fw = NULL;
9511 return -EINVAL;
9512 }
9513
9514 /* We no longer need firmware; we have it. */
9515 tp->fw_needed = NULL;
9516 return 0;
9517}
9518
679563f4
MC
9519static bool tg3_enable_msix(struct tg3 *tp)
9520{
9521 int i, rc, cpus = num_online_cpus();
9522 struct msix_entry msix_ent[tp->irq_max];
9523
9524 if (cpus == 1)
9525 /* Just fallback to the simpler MSI mode. */
9526 return false;
9527
9528 /*
9529 * We want as many rx rings enabled as there are cpus.
9530 * The first MSIX vector only deals with link interrupts, etc,
9531 * so we add one to the number of vectors we are requesting.
9532 */
9533 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9534
9535 for (i = 0; i < tp->irq_max; i++) {
9536 msix_ent[i].entry = i;
9537 msix_ent[i].vector = 0;
9538 }
9539
9540 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9541 if (rc < 0) {
9542 return false;
9543 } else if (rc != 0) {
679563f4
MC
9544 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9545 return false;
05dbe005
JP
9546 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9547 tp->irq_cnt, rc);
679563f4
MC
9548 tp->irq_cnt = rc;
9549 }
9550
9551 for (i = 0; i < tp->irq_max; i++)
9552 tp->napi[i].irq_vec = msix_ent[i].vector;
9553
2ddaad39
BH
9554 netif_set_real_num_tx_queues(tp->dev, 1);
9555 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9556 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9557 pci_disable_msix(tp->pdev);
9558 return false;
9559 }
b92b9040
MC
9560
9561 if (tp->irq_cnt > 1) {
63c3a66f 9562 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9563
9564 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9565 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9566 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9567 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9568 }
9569 }
2430b031 9570
679563f4
MC
9571 return true;
9572}
9573
07b0173c
MC
9574static void tg3_ints_init(struct tg3 *tp)
9575{
63c3a66f
JP
9576 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9577 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9578 /* All MSI supporting chips should support tagged
9579 * status. Assert that this is the case.
9580 */
5129c3a3
MC
9581 netdev_warn(tp->dev,
9582 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9583 goto defcfg;
07b0173c 9584 }
4f125f42 9585
63c3a66f
JP
9586 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9587 tg3_flag_set(tp, USING_MSIX);
9588 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9589 tg3_flag_set(tp, USING_MSI);
679563f4 9590
63c3a66f 9591 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9592 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9593 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9594 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9595 if (!tg3_flag(tp, 1SHOT_MSI))
9596 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9597 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9598 }
9599defcfg:
63c3a66f 9600 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9601 tp->irq_cnt = 1;
9602 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9603 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9604 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9605 }
07b0173c
MC
9606}
9607
9608static void tg3_ints_fini(struct tg3 *tp)
9609{
63c3a66f 9610 if (tg3_flag(tp, USING_MSIX))
679563f4 9611 pci_disable_msix(tp->pdev);
63c3a66f 9612 else if (tg3_flag(tp, USING_MSI))
679563f4 9613 pci_disable_msi(tp->pdev);
63c3a66f
JP
9614 tg3_flag_clear(tp, USING_MSI);
9615 tg3_flag_clear(tp, USING_MSIX);
9616 tg3_flag_clear(tp, ENABLE_RSS);
9617 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9618}
9619
1da177e4
LT
9620static int tg3_open(struct net_device *dev)
9621{
9622 struct tg3 *tp = netdev_priv(dev);
4f125f42 9623 int i, err;
1da177e4 9624
9e9fd12d
MC
9625 if (tp->fw_needed) {
9626 err = tg3_request_firmware(tp);
9627 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9628 if (err)
9629 return err;
9630 } else if (err) {
05dbe005 9631 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9632 tg3_flag_clear(tp, TSO_CAPABLE);
9633 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9634 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9635 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9636 }
9637 }
9638
c49a1561
MC
9639 netif_carrier_off(tp->dev);
9640
c866b7ea 9641 err = tg3_power_up(tp);
2f751b67 9642 if (err)
bc1c7567 9643 return err;
2f751b67
MC
9644
9645 tg3_full_lock(tp, 0);
bc1c7567 9646
1da177e4 9647 tg3_disable_ints(tp);
63c3a66f 9648 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9649
f47c11ee 9650 tg3_full_unlock(tp);
1da177e4 9651
679563f4
MC
9652 /*
9653 * Setup interrupts first so we know how
9654 * many NAPI resources to allocate
9655 */
9656 tg3_ints_init(tp);
9657
1da177e4
LT
9658 /* The placement of this call is tied
9659 * to the setup and use of Host TX descriptors.
9660 */
9661 err = tg3_alloc_consistent(tp);
9662 if (err)
679563f4 9663 goto err_out1;
88b06bc2 9664
66cfd1bd
MC
9665 tg3_napi_init(tp);
9666
fed97810 9667 tg3_napi_enable(tp);
1da177e4 9668
4f125f42
MC
9669 for (i = 0; i < tp->irq_cnt; i++) {
9670 struct tg3_napi *tnapi = &tp->napi[i];
9671 err = tg3_request_irq(tp, i);
9672 if (err) {
5bc09186
MC
9673 for (i--; i >= 0; i--) {
9674 tnapi = &tp->napi[i];
4f125f42 9675 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9676 }
9677 goto err_out2;
4f125f42
MC
9678 }
9679 }
1da177e4 9680
f47c11ee 9681 tg3_full_lock(tp, 0);
1da177e4 9682
8e7a22e3 9683 err = tg3_init_hw(tp, 1);
1da177e4 9684 if (err) {
944d980e 9685 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9686 tg3_free_rings(tp);
9687 } else {
0e6cf6a9
MC
9688 if (tg3_flag(tp, TAGGED_STATUS) &&
9689 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9690 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9691 tp->timer_offset = HZ;
9692 else
9693 tp->timer_offset = HZ / 10;
9694
9695 BUG_ON(tp->timer_offset > HZ);
9696 tp->timer_counter = tp->timer_multiplier =
9697 (HZ / tp->timer_offset);
9698 tp->asf_counter = tp->asf_multiplier =
28fbef78 9699 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9700
9701 init_timer(&tp->timer);
9702 tp->timer.expires = jiffies + tp->timer_offset;
9703 tp->timer.data = (unsigned long) tp;
9704 tp->timer.function = tg3_timer;
1da177e4
LT
9705 }
9706
f47c11ee 9707 tg3_full_unlock(tp);
1da177e4 9708
07b0173c 9709 if (err)
679563f4 9710 goto err_out3;
1da177e4 9711
63c3a66f 9712 if (tg3_flag(tp, USING_MSI)) {
7938109f 9713 err = tg3_test_msi(tp);
fac9b83e 9714
7938109f 9715 if (err) {
f47c11ee 9716 tg3_full_lock(tp, 0);
944d980e 9717 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9718 tg3_free_rings(tp);
f47c11ee 9719 tg3_full_unlock(tp);
7938109f 9720
679563f4 9721 goto err_out2;
7938109f 9722 }
fcfa0a32 9723
63c3a66f 9724 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9725 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9726
f6eb9b1f
MC
9727 tw32(PCIE_TRANSACTION_CFG,
9728 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9729 }
7938109f
MC
9730 }
9731
b02fd9e3
MC
9732 tg3_phy_start(tp);
9733
f47c11ee 9734 tg3_full_lock(tp, 0);
1da177e4 9735
7938109f 9736 add_timer(&tp->timer);
63c3a66f 9737 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9738 tg3_enable_ints(tp);
9739
f47c11ee 9740 tg3_full_unlock(tp);
1da177e4 9741
fe5f5787 9742 netif_tx_start_all_queues(dev);
1da177e4 9743
06c03c02
MB
9744 /*
9745 * Reset loopback feature if it was turned on while the device was down
9746 * make sure that it's installed properly now.
9747 */
9748 if (dev->features & NETIF_F_LOOPBACK)
9749 tg3_set_loopback(dev, dev->features);
9750
1da177e4 9751 return 0;
07b0173c 9752
679563f4 9753err_out3:
4f125f42
MC
9754 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9755 struct tg3_napi *tnapi = &tp->napi[i];
9756 free_irq(tnapi->irq_vec, tnapi);
9757 }
07b0173c 9758
679563f4 9759err_out2:
fed97810 9760 tg3_napi_disable(tp);
66cfd1bd 9761 tg3_napi_fini(tp);
07b0173c 9762 tg3_free_consistent(tp);
679563f4
MC
9763
9764err_out1:
9765 tg3_ints_fini(tp);
cd0d7228
MC
9766 tg3_frob_aux_power(tp, false);
9767 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 9768 return err;
1da177e4
LT
9769}
9770
511d2224
ED
9771static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9772 struct rtnl_link_stats64 *);
1da177e4
LT
9773static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9774
9775static int tg3_close(struct net_device *dev)
9776{
4f125f42 9777 int i;
1da177e4
LT
9778 struct tg3 *tp = netdev_priv(dev);
9779
fed97810 9780 tg3_napi_disable(tp);
db219973 9781 tg3_reset_task_cancel(tp);
7faa006f 9782
fe5f5787 9783 netif_tx_stop_all_queues(dev);
1da177e4
LT
9784
9785 del_timer_sync(&tp->timer);
9786
24bb4fb6
MC
9787 tg3_phy_stop(tp);
9788
f47c11ee 9789 tg3_full_lock(tp, 1);
1da177e4
LT
9790
9791 tg3_disable_ints(tp);
9792
944d980e 9793 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9794 tg3_free_rings(tp);
63c3a66f 9795 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9796
f47c11ee 9797 tg3_full_unlock(tp);
1da177e4 9798
4f125f42
MC
9799 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9800 struct tg3_napi *tnapi = &tp->napi[i];
9801 free_irq(tnapi->irq_vec, tnapi);
9802 }
07b0173c
MC
9803
9804 tg3_ints_fini(tp);
1da177e4 9805
511d2224
ED
9806 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9807
1da177e4
LT
9808 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9809 sizeof(tp->estats_prev));
9810
66cfd1bd
MC
9811 tg3_napi_fini(tp);
9812
1da177e4
LT
9813 tg3_free_consistent(tp);
9814
c866b7ea 9815 tg3_power_down(tp);
bc1c7567
MC
9816
9817 netif_carrier_off(tp->dev);
9818
1da177e4
LT
9819 return 0;
9820}
9821
511d2224 9822static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9823{
9824 return ((u64)val->high << 32) | ((u64)val->low);
9825}
9826
511d2224 9827static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9828{
9829 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9830
f07e9af3 9831 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9832 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9833 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9834 u32 val;
9835
f47c11ee 9836 spin_lock_bh(&tp->lock);
569a5df8
MC
9837 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9838 tg3_writephy(tp, MII_TG3_TEST1,
9839 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9840 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9841 } else
9842 val = 0;
f47c11ee 9843 spin_unlock_bh(&tp->lock);
1da177e4
LT
9844
9845 tp->phy_crc_errors += val;
9846
9847 return tp->phy_crc_errors;
9848 }
9849
9850 return get_stat64(&hw_stats->rx_fcs_errors);
9851}
9852
9853#define ESTAT_ADD(member) \
9854 estats->member = old_estats->member + \
511d2224 9855 get_stat64(&hw_stats->member)
1da177e4
LT
9856
9857static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9858{
9859 struct tg3_ethtool_stats *estats = &tp->estats;
9860 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9861 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9862
9863 if (!hw_stats)
9864 return old_estats;
9865
9866 ESTAT_ADD(rx_octets);
9867 ESTAT_ADD(rx_fragments);
9868 ESTAT_ADD(rx_ucast_packets);
9869 ESTAT_ADD(rx_mcast_packets);
9870 ESTAT_ADD(rx_bcast_packets);
9871 ESTAT_ADD(rx_fcs_errors);
9872 ESTAT_ADD(rx_align_errors);
9873 ESTAT_ADD(rx_xon_pause_rcvd);
9874 ESTAT_ADD(rx_xoff_pause_rcvd);
9875 ESTAT_ADD(rx_mac_ctrl_rcvd);
9876 ESTAT_ADD(rx_xoff_entered);
9877 ESTAT_ADD(rx_frame_too_long_errors);
9878 ESTAT_ADD(rx_jabbers);
9879 ESTAT_ADD(rx_undersize_packets);
9880 ESTAT_ADD(rx_in_length_errors);
9881 ESTAT_ADD(rx_out_length_errors);
9882 ESTAT_ADD(rx_64_or_less_octet_packets);
9883 ESTAT_ADD(rx_65_to_127_octet_packets);
9884 ESTAT_ADD(rx_128_to_255_octet_packets);
9885 ESTAT_ADD(rx_256_to_511_octet_packets);
9886 ESTAT_ADD(rx_512_to_1023_octet_packets);
9887 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9888 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9889 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9890 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9891 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9892
9893 ESTAT_ADD(tx_octets);
9894 ESTAT_ADD(tx_collisions);
9895 ESTAT_ADD(tx_xon_sent);
9896 ESTAT_ADD(tx_xoff_sent);
9897 ESTAT_ADD(tx_flow_control);
9898 ESTAT_ADD(tx_mac_errors);
9899 ESTAT_ADD(tx_single_collisions);
9900 ESTAT_ADD(tx_mult_collisions);
9901 ESTAT_ADD(tx_deferred);
9902 ESTAT_ADD(tx_excessive_collisions);
9903 ESTAT_ADD(tx_late_collisions);
9904 ESTAT_ADD(tx_collide_2times);
9905 ESTAT_ADD(tx_collide_3times);
9906 ESTAT_ADD(tx_collide_4times);
9907 ESTAT_ADD(tx_collide_5times);
9908 ESTAT_ADD(tx_collide_6times);
9909 ESTAT_ADD(tx_collide_7times);
9910 ESTAT_ADD(tx_collide_8times);
9911 ESTAT_ADD(tx_collide_9times);
9912 ESTAT_ADD(tx_collide_10times);
9913 ESTAT_ADD(tx_collide_11times);
9914 ESTAT_ADD(tx_collide_12times);
9915 ESTAT_ADD(tx_collide_13times);
9916 ESTAT_ADD(tx_collide_14times);
9917 ESTAT_ADD(tx_collide_15times);
9918 ESTAT_ADD(tx_ucast_packets);
9919 ESTAT_ADD(tx_mcast_packets);
9920 ESTAT_ADD(tx_bcast_packets);
9921 ESTAT_ADD(tx_carrier_sense_errors);
9922 ESTAT_ADD(tx_discards);
9923 ESTAT_ADD(tx_errors);
9924
9925 ESTAT_ADD(dma_writeq_full);
9926 ESTAT_ADD(dma_write_prioq_full);
9927 ESTAT_ADD(rxbds_empty);
9928 ESTAT_ADD(rx_discards);
9929 ESTAT_ADD(rx_errors);
9930 ESTAT_ADD(rx_threshold_hit);
9931
9932 ESTAT_ADD(dma_readq_full);
9933 ESTAT_ADD(dma_read_prioq_full);
9934 ESTAT_ADD(tx_comp_queue_full);
9935
9936 ESTAT_ADD(ring_set_send_prod_index);
9937 ESTAT_ADD(ring_status_update);
9938 ESTAT_ADD(nic_irqs);
9939 ESTAT_ADD(nic_avoided_irqs);
9940 ESTAT_ADD(nic_tx_threshold_hit);
9941
4452d099
MC
9942 ESTAT_ADD(mbuf_lwm_thresh_hit);
9943
1da177e4
LT
9944 return estats;
9945}
9946
511d2224
ED
9947static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9948 struct rtnl_link_stats64 *stats)
1da177e4
LT
9949{
9950 struct tg3 *tp = netdev_priv(dev);
511d2224 9951 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9952 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9953
9954 if (!hw_stats)
9955 return old_stats;
9956
9957 stats->rx_packets = old_stats->rx_packets +
9958 get_stat64(&hw_stats->rx_ucast_packets) +
9959 get_stat64(&hw_stats->rx_mcast_packets) +
9960 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9961
1da177e4
LT
9962 stats->tx_packets = old_stats->tx_packets +
9963 get_stat64(&hw_stats->tx_ucast_packets) +
9964 get_stat64(&hw_stats->tx_mcast_packets) +
9965 get_stat64(&hw_stats->tx_bcast_packets);
9966
9967 stats->rx_bytes = old_stats->rx_bytes +
9968 get_stat64(&hw_stats->rx_octets);
9969 stats->tx_bytes = old_stats->tx_bytes +
9970 get_stat64(&hw_stats->tx_octets);
9971
9972 stats->rx_errors = old_stats->rx_errors +
4f63b877 9973 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9974 stats->tx_errors = old_stats->tx_errors +
9975 get_stat64(&hw_stats->tx_errors) +
9976 get_stat64(&hw_stats->tx_mac_errors) +
9977 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9978 get_stat64(&hw_stats->tx_discards);
9979
9980 stats->multicast = old_stats->multicast +
9981 get_stat64(&hw_stats->rx_mcast_packets);
9982 stats->collisions = old_stats->collisions +
9983 get_stat64(&hw_stats->tx_collisions);
9984
9985 stats->rx_length_errors = old_stats->rx_length_errors +
9986 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9987 get_stat64(&hw_stats->rx_undersize_packets);
9988
9989 stats->rx_over_errors = old_stats->rx_over_errors +
9990 get_stat64(&hw_stats->rxbds_empty);
9991 stats->rx_frame_errors = old_stats->rx_frame_errors +
9992 get_stat64(&hw_stats->rx_align_errors);
9993 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9994 get_stat64(&hw_stats->tx_discards);
9995 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9996 get_stat64(&hw_stats->tx_carrier_sense_errors);
9997
9998 stats->rx_crc_errors = old_stats->rx_crc_errors +
9999 calc_crc_errors(tp);
10000
4f63b877
JL
10001 stats->rx_missed_errors = old_stats->rx_missed_errors +
10002 get_stat64(&hw_stats->rx_discards);
10003
b0057c51 10004 stats->rx_dropped = tp->rx_dropped;
48855432 10005 stats->tx_dropped = tp->tx_dropped;
b0057c51 10006
1da177e4
LT
10007 return stats;
10008}
10009
10010static inline u32 calc_crc(unsigned char *buf, int len)
10011{
10012 u32 reg;
10013 u32 tmp;
10014 int j, k;
10015
10016 reg = 0xffffffff;
10017
10018 for (j = 0; j < len; j++) {
10019 reg ^= buf[j];
10020
10021 for (k = 0; k < 8; k++) {
10022 tmp = reg & 0x01;
10023
10024 reg >>= 1;
10025
859a5887 10026 if (tmp)
1da177e4 10027 reg ^= 0xedb88320;
1da177e4
LT
10028 }
10029 }
10030
10031 return ~reg;
10032}
10033
10034static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
10035{
10036 /* accept or reject all multicast frames */
10037 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
10038 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
10039 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
10040 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
10041}
10042
10043static void __tg3_set_rx_mode(struct net_device *dev)
10044{
10045 struct tg3 *tp = netdev_priv(dev);
10046 u32 rx_mode;
10047
10048 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
10049 RX_MODE_KEEP_VLAN_TAG);
10050
bf933c80 10051#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
10052 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10053 * flag clear.
10054 */
63c3a66f 10055 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
10056 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10057#endif
10058
10059 if (dev->flags & IFF_PROMISC) {
10060 /* Promiscuous mode. */
10061 rx_mode |= RX_MODE_PROMISC;
10062 } else if (dev->flags & IFF_ALLMULTI) {
10063 /* Accept all multicast. */
de6f31eb 10064 tg3_set_multi(tp, 1);
4cd24eaf 10065 } else if (netdev_mc_empty(dev)) {
1da177e4 10066 /* Reject all multicast. */
de6f31eb 10067 tg3_set_multi(tp, 0);
1da177e4
LT
10068 } else {
10069 /* Accept one or more multicast(s). */
22bedad3 10070 struct netdev_hw_addr *ha;
1da177e4
LT
10071 u32 mc_filter[4] = { 0, };
10072 u32 regidx;
10073 u32 bit;
10074 u32 crc;
10075
22bedad3
JP
10076 netdev_for_each_mc_addr(ha, dev) {
10077 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
10078 bit = ~crc & 0x7f;
10079 regidx = (bit & 0x60) >> 5;
10080 bit &= 0x1f;
10081 mc_filter[regidx] |= (1 << bit);
10082 }
10083
10084 tw32(MAC_HASH_REG_0, mc_filter[0]);
10085 tw32(MAC_HASH_REG_1, mc_filter[1]);
10086 tw32(MAC_HASH_REG_2, mc_filter[2]);
10087 tw32(MAC_HASH_REG_3, mc_filter[3]);
10088 }
10089
10090 if (rx_mode != tp->rx_mode) {
10091 tp->rx_mode = rx_mode;
10092 tw32_f(MAC_RX_MODE, rx_mode);
10093 udelay(10);
10094 }
10095}
10096
10097static void tg3_set_rx_mode(struct net_device *dev)
10098{
10099 struct tg3 *tp = netdev_priv(dev);
10100
e75f7c90
MC
10101 if (!netif_running(dev))
10102 return;
10103
f47c11ee 10104 tg3_full_lock(tp, 0);
1da177e4 10105 __tg3_set_rx_mode(dev);
f47c11ee 10106 tg3_full_unlock(tp);
1da177e4
LT
10107}
10108
1da177e4
LT
10109static int tg3_get_regs_len(struct net_device *dev)
10110{
97bd8e49 10111 return TG3_REG_BLK_SIZE;
1da177e4
LT
10112}
10113
10114static void tg3_get_regs(struct net_device *dev,
10115 struct ethtool_regs *regs, void *_p)
10116{
1da177e4 10117 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10118
10119 regs->version = 0;
10120
97bd8e49 10121 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10122
80096068 10123 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10124 return;
10125
f47c11ee 10126 tg3_full_lock(tp, 0);
1da177e4 10127
97bd8e49 10128 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10129
f47c11ee 10130 tg3_full_unlock(tp);
1da177e4
LT
10131}
10132
10133static int tg3_get_eeprom_len(struct net_device *dev)
10134{
10135 struct tg3 *tp = netdev_priv(dev);
10136
10137 return tp->nvram_size;
10138}
10139
1da177e4
LT
10140static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10141{
10142 struct tg3 *tp = netdev_priv(dev);
10143 int ret;
10144 u8 *pd;
b9fc7dc5 10145 u32 i, offset, len, b_offset, b_count;
a9dc529d 10146 __be32 val;
1da177e4 10147
63c3a66f 10148 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10149 return -EINVAL;
10150
80096068 10151 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10152 return -EAGAIN;
10153
1da177e4
LT
10154 offset = eeprom->offset;
10155 len = eeprom->len;
10156 eeprom->len = 0;
10157
10158 eeprom->magic = TG3_EEPROM_MAGIC;
10159
10160 if (offset & 3) {
10161 /* adjustments to start on required 4 byte boundary */
10162 b_offset = offset & 3;
10163 b_count = 4 - b_offset;
10164 if (b_count > len) {
10165 /* i.e. offset=1 len=2 */
10166 b_count = len;
10167 }
a9dc529d 10168 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10169 if (ret)
10170 return ret;
be98da6a 10171 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10172 len -= b_count;
10173 offset += b_count;
c6cdf436 10174 eeprom->len += b_count;
1da177e4
LT
10175 }
10176
25985edc 10177 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10178 pd = &data[eeprom->len];
10179 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10180 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10181 if (ret) {
10182 eeprom->len += i;
10183 return ret;
10184 }
1da177e4
LT
10185 memcpy(pd + i, &val, 4);
10186 }
10187 eeprom->len += i;
10188
10189 if (len & 3) {
10190 /* read last bytes not ending on 4 byte boundary */
10191 pd = &data[eeprom->len];
10192 b_count = len & 3;
10193 b_offset = offset + len - b_count;
a9dc529d 10194 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10195 if (ret)
10196 return ret;
b9fc7dc5 10197 memcpy(pd, &val, b_count);
1da177e4
LT
10198 eeprom->len += b_count;
10199 }
10200 return 0;
10201}
10202
6aa20a22 10203static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
10204
10205static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10206{
10207 struct tg3 *tp = netdev_priv(dev);
10208 int ret;
b9fc7dc5 10209 u32 offset, len, b_offset, odd_len;
1da177e4 10210 u8 *buf;
a9dc529d 10211 __be32 start, end;
1da177e4 10212
80096068 10213 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10214 return -EAGAIN;
10215
63c3a66f 10216 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10217 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10218 return -EINVAL;
10219
10220 offset = eeprom->offset;
10221 len = eeprom->len;
10222
10223 if ((b_offset = (offset & 3))) {
10224 /* adjustments to start on required 4 byte boundary */
a9dc529d 10225 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10226 if (ret)
10227 return ret;
1da177e4
LT
10228 len += b_offset;
10229 offset &= ~3;
1c8594b4
MC
10230 if (len < 4)
10231 len = 4;
1da177e4
LT
10232 }
10233
10234 odd_len = 0;
1c8594b4 10235 if (len & 3) {
1da177e4
LT
10236 /* adjustments to end on required 4 byte boundary */
10237 odd_len = 1;
10238 len = (len + 3) & ~3;
a9dc529d 10239 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10240 if (ret)
10241 return ret;
1da177e4
LT
10242 }
10243
10244 buf = data;
10245 if (b_offset || odd_len) {
10246 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10247 if (!buf)
1da177e4
LT
10248 return -ENOMEM;
10249 if (b_offset)
10250 memcpy(buf, &start, 4);
10251 if (odd_len)
10252 memcpy(buf+len-4, &end, 4);
10253 memcpy(buf + b_offset, data, eeprom->len);
10254 }
10255
10256 ret = tg3_nvram_write_block(tp, offset, len, buf);
10257
10258 if (buf != data)
10259 kfree(buf);
10260
10261 return ret;
10262}
10263
10264static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10265{
b02fd9e3
MC
10266 struct tg3 *tp = netdev_priv(dev);
10267
63c3a66f 10268 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10269 struct phy_device *phydev;
f07e9af3 10270 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10271 return -EAGAIN;
3f0e3ad7
MC
10272 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10273 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10274 }
6aa20a22 10275
1da177e4
LT
10276 cmd->supported = (SUPPORTED_Autoneg);
10277
f07e9af3 10278 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10279 cmd->supported |= (SUPPORTED_1000baseT_Half |
10280 SUPPORTED_1000baseT_Full);
10281
f07e9af3 10282 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10283 cmd->supported |= (SUPPORTED_100baseT_Half |
10284 SUPPORTED_100baseT_Full |
10285 SUPPORTED_10baseT_Half |
10286 SUPPORTED_10baseT_Full |
3bebab59 10287 SUPPORTED_TP);
ef348144
KK
10288 cmd->port = PORT_TP;
10289 } else {
1da177e4 10290 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10291 cmd->port = PORT_FIBRE;
10292 }
6aa20a22 10293
1da177e4 10294 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10295 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10296 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10297 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10298 cmd->advertising |= ADVERTISED_Pause;
10299 } else {
10300 cmd->advertising |= ADVERTISED_Pause |
10301 ADVERTISED_Asym_Pause;
10302 }
10303 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10304 cmd->advertising |= ADVERTISED_Asym_Pause;
10305 }
10306 }
1da177e4 10307 if (netif_running(dev)) {
70739497 10308 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10309 cmd->duplex = tp->link_config.active_duplex;
e348c5e7
MC
10310 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10311 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10312 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10313 else
10314 cmd->eth_tp_mdix = ETH_TP_MDI;
10315 }
64c22182 10316 } else {
70739497 10317 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10318 cmd->duplex = DUPLEX_INVALID;
e348c5e7 10319 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10320 }
882e9793 10321 cmd->phy_address = tp->phy_addr;
7e5856bd 10322 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10323 cmd->autoneg = tp->link_config.autoneg;
10324 cmd->maxtxpkt = 0;
10325 cmd->maxrxpkt = 0;
10326 return 0;
10327}
6aa20a22 10328
1da177e4
LT
10329static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10330{
10331 struct tg3 *tp = netdev_priv(dev);
25db0338 10332 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10333
63c3a66f 10334 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10335 struct phy_device *phydev;
f07e9af3 10336 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10337 return -EAGAIN;
3f0e3ad7
MC
10338 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10339 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10340 }
10341
7e5856bd
MC
10342 if (cmd->autoneg != AUTONEG_ENABLE &&
10343 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10344 return -EINVAL;
7e5856bd
MC
10345
10346 if (cmd->autoneg == AUTONEG_DISABLE &&
10347 cmd->duplex != DUPLEX_FULL &&
10348 cmd->duplex != DUPLEX_HALF)
37ff238d 10349 return -EINVAL;
1da177e4 10350
7e5856bd
MC
10351 if (cmd->autoneg == AUTONEG_ENABLE) {
10352 u32 mask = ADVERTISED_Autoneg |
10353 ADVERTISED_Pause |
10354 ADVERTISED_Asym_Pause;
10355
f07e9af3 10356 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10357 mask |= ADVERTISED_1000baseT_Half |
10358 ADVERTISED_1000baseT_Full;
10359
f07e9af3 10360 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10361 mask |= ADVERTISED_100baseT_Half |
10362 ADVERTISED_100baseT_Full |
10363 ADVERTISED_10baseT_Half |
10364 ADVERTISED_10baseT_Full |
10365 ADVERTISED_TP;
10366 else
10367 mask |= ADVERTISED_FIBRE;
10368
10369 if (cmd->advertising & ~mask)
10370 return -EINVAL;
10371
10372 mask &= (ADVERTISED_1000baseT_Half |
10373 ADVERTISED_1000baseT_Full |
10374 ADVERTISED_100baseT_Half |
10375 ADVERTISED_100baseT_Full |
10376 ADVERTISED_10baseT_Half |
10377 ADVERTISED_10baseT_Full);
10378
10379 cmd->advertising &= mask;
10380 } else {
f07e9af3 10381 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10382 if (speed != SPEED_1000)
7e5856bd
MC
10383 return -EINVAL;
10384
10385 if (cmd->duplex != DUPLEX_FULL)
10386 return -EINVAL;
10387 } else {
25db0338
DD
10388 if (speed != SPEED_100 &&
10389 speed != SPEED_10)
7e5856bd
MC
10390 return -EINVAL;
10391 }
10392 }
10393
f47c11ee 10394 tg3_full_lock(tp, 0);
1da177e4
LT
10395
10396 tp->link_config.autoneg = cmd->autoneg;
10397 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10398 tp->link_config.advertising = (cmd->advertising |
10399 ADVERTISED_Autoneg);
1da177e4
LT
10400 tp->link_config.speed = SPEED_INVALID;
10401 tp->link_config.duplex = DUPLEX_INVALID;
10402 } else {
10403 tp->link_config.advertising = 0;
25db0338 10404 tp->link_config.speed = speed;
1da177e4 10405 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10406 }
6aa20a22 10407
24fcad6b
MC
10408 tp->link_config.orig_speed = tp->link_config.speed;
10409 tp->link_config.orig_duplex = tp->link_config.duplex;
10410 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10411
1da177e4
LT
10412 if (netif_running(dev))
10413 tg3_setup_phy(tp, 1);
10414
f47c11ee 10415 tg3_full_unlock(tp);
6aa20a22 10416
1da177e4
LT
10417 return 0;
10418}
6aa20a22 10419
1da177e4
LT
10420static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10421{
10422 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10423
68aad78c
RJ
10424 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10425 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10426 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10427 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10428}
6aa20a22 10429
1da177e4
LT
10430static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10431{
10432 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10433
63c3a66f 10434 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10435 wol->supported = WAKE_MAGIC;
10436 else
10437 wol->supported = 0;
1da177e4 10438 wol->wolopts = 0;
63c3a66f 10439 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10440 wol->wolopts = WAKE_MAGIC;
10441 memset(&wol->sopass, 0, sizeof(wol->sopass));
10442}
6aa20a22 10443
1da177e4
LT
10444static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10445{
10446 struct tg3 *tp = netdev_priv(dev);
12dac075 10447 struct device *dp = &tp->pdev->dev;
6aa20a22 10448
1da177e4
LT
10449 if (wol->wolopts & ~WAKE_MAGIC)
10450 return -EINVAL;
10451 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10452 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10453 return -EINVAL;
6aa20a22 10454
f2dc0d18
RW
10455 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10456
f47c11ee 10457 spin_lock_bh(&tp->lock);
f2dc0d18 10458 if (device_may_wakeup(dp))
63c3a66f 10459 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10460 else
63c3a66f 10461 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10462 spin_unlock_bh(&tp->lock);
6aa20a22 10463
1da177e4
LT
10464 return 0;
10465}
6aa20a22 10466
1da177e4
LT
10467static u32 tg3_get_msglevel(struct net_device *dev)
10468{
10469 struct tg3 *tp = netdev_priv(dev);
10470 return tp->msg_enable;
10471}
6aa20a22 10472
1da177e4
LT
10473static void tg3_set_msglevel(struct net_device *dev, u32 value)
10474{
10475 struct tg3 *tp = netdev_priv(dev);
10476 tp->msg_enable = value;
10477}
6aa20a22 10478
1da177e4
LT
10479static int tg3_nway_reset(struct net_device *dev)
10480{
10481 struct tg3 *tp = netdev_priv(dev);
1da177e4 10482 int r;
6aa20a22 10483
1da177e4
LT
10484 if (!netif_running(dev))
10485 return -EAGAIN;
10486
f07e9af3 10487 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10488 return -EINVAL;
10489
63c3a66f 10490 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10491 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10492 return -EAGAIN;
3f0e3ad7 10493 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10494 } else {
10495 u32 bmcr;
10496
10497 spin_lock_bh(&tp->lock);
10498 r = -EINVAL;
10499 tg3_readphy(tp, MII_BMCR, &bmcr);
10500 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10501 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10502 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10503 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10504 BMCR_ANENABLE);
10505 r = 0;
10506 }
10507 spin_unlock_bh(&tp->lock);
1da177e4 10508 }
6aa20a22 10509
1da177e4
LT
10510 return r;
10511}
6aa20a22 10512
1da177e4
LT
10513static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10514{
10515 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10516
2c49a44d 10517 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10518 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10519 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10520 else
10521 ering->rx_jumbo_max_pending = 0;
10522
10523 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10524
10525 ering->rx_pending = tp->rx_pending;
63c3a66f 10526 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10527 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10528 else
10529 ering->rx_jumbo_pending = 0;
10530
f3f3f27e 10531 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10532}
6aa20a22 10533
1da177e4
LT
10534static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10535{
10536 struct tg3 *tp = netdev_priv(dev);
646c9edd 10537 int i, irq_sync = 0, err = 0;
6aa20a22 10538
2c49a44d
MC
10539 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10540 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10541 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10542 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10543 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10544 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10545 return -EINVAL;
6aa20a22 10546
bbe832c0 10547 if (netif_running(dev)) {
b02fd9e3 10548 tg3_phy_stop(tp);
1da177e4 10549 tg3_netif_stop(tp);
bbe832c0
MC
10550 irq_sync = 1;
10551 }
1da177e4 10552
bbe832c0 10553 tg3_full_lock(tp, irq_sync);
6aa20a22 10554
1da177e4
LT
10555 tp->rx_pending = ering->rx_pending;
10556
63c3a66f 10557 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10558 tp->rx_pending > 63)
10559 tp->rx_pending = 63;
10560 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10561
6fd45cb8 10562 for (i = 0; i < tp->irq_max; i++)
646c9edd 10563 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10564
10565 if (netif_running(dev)) {
944d980e 10566 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10567 err = tg3_restart_hw(tp, 1);
10568 if (!err)
10569 tg3_netif_start(tp);
1da177e4
LT
10570 }
10571
f47c11ee 10572 tg3_full_unlock(tp);
6aa20a22 10573
b02fd9e3
MC
10574 if (irq_sync && !err)
10575 tg3_phy_start(tp);
10576
b9ec6c1b 10577 return err;
1da177e4 10578}
6aa20a22 10579
1da177e4
LT
10580static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10581{
10582 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10583
63c3a66f 10584 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10585
e18ce346 10586 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10587 epause->rx_pause = 1;
10588 else
10589 epause->rx_pause = 0;
10590
e18ce346 10591 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10592 epause->tx_pause = 1;
10593 else
10594 epause->tx_pause = 0;
1da177e4 10595}
6aa20a22 10596
1da177e4
LT
10597static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10598{
10599 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10600 int err = 0;
6aa20a22 10601
63c3a66f 10602 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10603 u32 newadv;
10604 struct phy_device *phydev;
1da177e4 10605
2712168f 10606 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10607
2712168f
MC
10608 if (!(phydev->supported & SUPPORTED_Pause) ||
10609 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10610 (epause->rx_pause != epause->tx_pause)))
2712168f 10611 return -EINVAL;
1da177e4 10612
2712168f
MC
10613 tp->link_config.flowctrl = 0;
10614 if (epause->rx_pause) {
10615 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10616
10617 if (epause->tx_pause) {
10618 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10619 newadv = ADVERTISED_Pause;
b02fd9e3 10620 } else
2712168f
MC
10621 newadv = ADVERTISED_Pause |
10622 ADVERTISED_Asym_Pause;
10623 } else if (epause->tx_pause) {
10624 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10625 newadv = ADVERTISED_Asym_Pause;
10626 } else
10627 newadv = 0;
10628
10629 if (epause->autoneg)
63c3a66f 10630 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10631 else
63c3a66f 10632 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10633
f07e9af3 10634 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10635 u32 oldadv = phydev->advertising &
10636 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10637 if (oldadv != newadv) {
10638 phydev->advertising &=
10639 ~(ADVERTISED_Pause |
10640 ADVERTISED_Asym_Pause);
10641 phydev->advertising |= newadv;
10642 if (phydev->autoneg) {
10643 /*
10644 * Always renegotiate the link to
10645 * inform our link partner of our
10646 * flow control settings, even if the
10647 * flow control is forced. Let
10648 * tg3_adjust_link() do the final
10649 * flow control setup.
10650 */
10651 return phy_start_aneg(phydev);
b02fd9e3 10652 }
b02fd9e3 10653 }
b02fd9e3 10654
2712168f 10655 if (!epause->autoneg)
b02fd9e3 10656 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10657 } else {
10658 tp->link_config.orig_advertising &=
10659 ~(ADVERTISED_Pause |
10660 ADVERTISED_Asym_Pause);
10661 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10662 }
10663 } else {
10664 int irq_sync = 0;
10665
10666 if (netif_running(dev)) {
10667 tg3_netif_stop(tp);
10668 irq_sync = 1;
10669 }
10670
10671 tg3_full_lock(tp, irq_sync);
10672
10673 if (epause->autoneg)
63c3a66f 10674 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10675 else
63c3a66f 10676 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10677 if (epause->rx_pause)
e18ce346 10678 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10679 else
e18ce346 10680 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10681 if (epause->tx_pause)
e18ce346 10682 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10683 else
e18ce346 10684 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10685
10686 if (netif_running(dev)) {
10687 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10688 err = tg3_restart_hw(tp, 1);
10689 if (!err)
10690 tg3_netif_start(tp);
10691 }
10692
10693 tg3_full_unlock(tp);
10694 }
6aa20a22 10695
b9ec6c1b 10696 return err;
1da177e4 10697}
6aa20a22 10698
de6f31eb 10699static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10700{
b9f2c044
JG
10701 switch (sset) {
10702 case ETH_SS_TEST:
10703 return TG3_NUM_TEST;
10704 case ETH_SS_STATS:
10705 return TG3_NUM_STATS;
10706 default:
10707 return -EOPNOTSUPP;
10708 }
4cafd3f5
MC
10709}
10710
de6f31eb 10711static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10712{
10713 switch (stringset) {
10714 case ETH_SS_STATS:
10715 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10716 break;
4cafd3f5
MC
10717 case ETH_SS_TEST:
10718 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10719 break;
1da177e4
LT
10720 default:
10721 WARN_ON(1); /* we need a WARN() */
10722 break;
10723 }
10724}
10725
81b8709c 10726static int tg3_set_phys_id(struct net_device *dev,
10727 enum ethtool_phys_id_state state)
4009a93d
MC
10728{
10729 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10730
10731 if (!netif_running(tp->dev))
10732 return -EAGAIN;
10733
81b8709c 10734 switch (state) {
10735 case ETHTOOL_ID_ACTIVE:
fce55922 10736 return 1; /* cycle on/off once per second */
4009a93d 10737
81b8709c 10738 case ETHTOOL_ID_ON:
10739 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10740 LED_CTRL_1000MBPS_ON |
10741 LED_CTRL_100MBPS_ON |
10742 LED_CTRL_10MBPS_ON |
10743 LED_CTRL_TRAFFIC_OVERRIDE |
10744 LED_CTRL_TRAFFIC_BLINK |
10745 LED_CTRL_TRAFFIC_LED);
10746 break;
6aa20a22 10747
81b8709c 10748 case ETHTOOL_ID_OFF:
10749 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10750 LED_CTRL_TRAFFIC_OVERRIDE);
10751 break;
4009a93d 10752
81b8709c 10753 case ETHTOOL_ID_INACTIVE:
10754 tw32(MAC_LED_CTRL, tp->led_ctrl);
10755 break;
4009a93d 10756 }
81b8709c 10757
4009a93d
MC
10758 return 0;
10759}
10760
de6f31eb 10761static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10762 struct ethtool_stats *estats, u64 *tmp_stats)
10763{
10764 struct tg3 *tp = netdev_priv(dev);
10765 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10766}
10767
535a490e 10768static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
10769{
10770 int i;
10771 __be32 *buf;
10772 u32 offset = 0, len = 0;
10773 u32 magic, val;
10774
63c3a66f 10775 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10776 return NULL;
10777
10778 if (magic == TG3_EEPROM_MAGIC) {
10779 for (offset = TG3_NVM_DIR_START;
10780 offset < TG3_NVM_DIR_END;
10781 offset += TG3_NVM_DIRENT_SIZE) {
10782 if (tg3_nvram_read(tp, offset, &val))
10783 return NULL;
10784
10785 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10786 TG3_NVM_DIRTYPE_EXTVPD)
10787 break;
10788 }
10789
10790 if (offset != TG3_NVM_DIR_END) {
10791 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10792 if (tg3_nvram_read(tp, offset + 4, &offset))
10793 return NULL;
10794
10795 offset = tg3_nvram_logical_addr(tp, offset);
10796 }
10797 }
10798
10799 if (!offset || !len) {
10800 offset = TG3_NVM_VPD_OFF;
10801 len = TG3_NVM_VPD_LEN;
10802 }
10803
10804 buf = kmalloc(len, GFP_KERNEL);
10805 if (buf == NULL)
10806 return NULL;
10807
10808 if (magic == TG3_EEPROM_MAGIC) {
10809 for (i = 0; i < len; i += 4) {
10810 /* The data is in little-endian format in NVRAM.
10811 * Use the big-endian read routines to preserve
10812 * the byte order as it exists in NVRAM.
10813 */
10814 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10815 goto error;
10816 }
10817 } else {
10818 u8 *ptr;
10819 ssize_t cnt;
10820 unsigned int pos = 0;
10821
10822 ptr = (u8 *)&buf[0];
10823 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10824 cnt = pci_read_vpd(tp->pdev, pos,
10825 len - pos, ptr);
10826 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10827 cnt = 0;
10828 else if (cnt < 0)
10829 goto error;
10830 }
10831 if (pos != len)
10832 goto error;
10833 }
10834
535a490e
MC
10835 *vpdlen = len;
10836
c3e94500
MC
10837 return buf;
10838
10839error:
10840 kfree(buf);
10841 return NULL;
10842}
10843
566f86ad 10844#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10845#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10846#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10847#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10848#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10849#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 10850#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
10851#define NVRAM_SELFBOOT_HW_SIZE 0x20
10852#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10853
10854static int tg3_test_nvram(struct tg3 *tp)
10855{
535a490e 10856 u32 csum, magic, len;
a9dc529d 10857 __be32 *buf;
ab0049b4 10858 int i, j, k, err = 0, size;
566f86ad 10859
63c3a66f 10860 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10861 return 0;
10862
e4f34110 10863 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10864 return -EIO;
10865
1b27777a
MC
10866 if (magic == TG3_EEPROM_MAGIC)
10867 size = NVRAM_TEST_SIZE;
b16250e3 10868 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10869 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10870 TG3_EEPROM_SB_FORMAT_1) {
10871 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10872 case TG3_EEPROM_SB_REVISION_0:
10873 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10874 break;
10875 case TG3_EEPROM_SB_REVISION_2:
10876 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10877 break;
10878 case TG3_EEPROM_SB_REVISION_3:
10879 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10880 break;
727a6d9f
MC
10881 case TG3_EEPROM_SB_REVISION_4:
10882 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10883 break;
10884 case TG3_EEPROM_SB_REVISION_5:
10885 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10886 break;
10887 case TG3_EEPROM_SB_REVISION_6:
10888 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10889 break;
a5767dec 10890 default:
727a6d9f 10891 return -EIO;
a5767dec
MC
10892 }
10893 } else
1b27777a 10894 return 0;
b16250e3
MC
10895 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10896 size = NVRAM_SELFBOOT_HW_SIZE;
10897 else
1b27777a
MC
10898 return -EIO;
10899
10900 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10901 if (buf == NULL)
10902 return -ENOMEM;
10903
1b27777a
MC
10904 err = -EIO;
10905 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10906 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10907 if (err)
566f86ad 10908 break;
566f86ad 10909 }
1b27777a 10910 if (i < size)
566f86ad
MC
10911 goto out;
10912
1b27777a 10913 /* Selfboot format */
a9dc529d 10914 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10915 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10916 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10917 u8 *buf8 = (u8 *) buf, csum8 = 0;
10918
b9fc7dc5 10919 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10920 TG3_EEPROM_SB_REVISION_2) {
10921 /* For rev 2, the csum doesn't include the MBA. */
10922 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10923 csum8 += buf8[i];
10924 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10925 csum8 += buf8[i];
10926 } else {
10927 for (i = 0; i < size; i++)
10928 csum8 += buf8[i];
10929 }
1b27777a 10930
ad96b485
AB
10931 if (csum8 == 0) {
10932 err = 0;
10933 goto out;
10934 }
10935
10936 err = -EIO;
10937 goto out;
1b27777a 10938 }
566f86ad 10939
b9fc7dc5 10940 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10941 TG3_EEPROM_MAGIC_HW) {
10942 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10943 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10944 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10945
10946 /* Separate the parity bits and the data bytes. */
10947 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10948 if ((i == 0) || (i == 8)) {
10949 int l;
10950 u8 msk;
10951
10952 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10953 parity[k++] = buf8[i] & msk;
10954 i++;
859a5887 10955 } else if (i == 16) {
b16250e3
MC
10956 int l;
10957 u8 msk;
10958
10959 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10960 parity[k++] = buf8[i] & msk;
10961 i++;
10962
10963 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10964 parity[k++] = buf8[i] & msk;
10965 i++;
10966 }
10967 data[j++] = buf8[i];
10968 }
10969
10970 err = -EIO;
10971 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10972 u8 hw8 = hweight8(data[i]);
10973
10974 if ((hw8 & 0x1) && parity[i])
10975 goto out;
10976 else if (!(hw8 & 0x1) && !parity[i])
10977 goto out;
10978 }
10979 err = 0;
10980 goto out;
10981 }
10982
01c3a392
MC
10983 err = -EIO;
10984
566f86ad
MC
10985 /* Bootstrap checksum at offset 0x10 */
10986 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10987 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10988 goto out;
10989
10990 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10991 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10992 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10993 goto out;
566f86ad 10994
c3e94500
MC
10995 kfree(buf);
10996
535a490e 10997 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
10998 if (!buf)
10999 return -ENOMEM;
d4894f3e 11000
535a490e 11001 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11002 if (i > 0) {
11003 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11004 if (j < 0)
11005 goto out;
11006
535a490e 11007 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11008 goto out;
11009
11010 i += PCI_VPD_LRDT_TAG_SIZE;
11011 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11012 PCI_VPD_RO_KEYWORD_CHKSUM);
11013 if (j > 0) {
11014 u8 csum8 = 0;
11015
11016 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11017
11018 for (i = 0; i <= j; i++)
11019 csum8 += ((u8 *)buf)[i];
11020
11021 if (csum8)
11022 goto out;
11023 }
11024 }
11025
566f86ad
MC
11026 err = 0;
11027
11028out:
11029 kfree(buf);
11030 return err;
11031}
11032
ca43007a
MC
11033#define TG3_SERDES_TIMEOUT_SEC 2
11034#define TG3_COPPER_TIMEOUT_SEC 6
11035
11036static int tg3_test_link(struct tg3 *tp)
11037{
11038 int i, max;
11039
11040 if (!netif_running(tp->dev))
11041 return -ENODEV;
11042
f07e9af3 11043 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11044 max = TG3_SERDES_TIMEOUT_SEC;
11045 else
11046 max = TG3_COPPER_TIMEOUT_SEC;
11047
11048 for (i = 0; i < max; i++) {
11049 if (netif_carrier_ok(tp->dev))
11050 return 0;
11051
11052 if (msleep_interruptible(1000))
11053 break;
11054 }
11055
11056 return -EIO;
11057}
11058
a71116d1 11059/* Only test the commonly used registers */
30ca3e37 11060static int tg3_test_registers(struct tg3 *tp)
a71116d1 11061{
b16250e3 11062 int i, is_5705, is_5750;
a71116d1
MC
11063 u32 offset, read_mask, write_mask, val, save_val, read_val;
11064 static struct {
11065 u16 offset;
11066 u16 flags;
11067#define TG3_FL_5705 0x1
11068#define TG3_FL_NOT_5705 0x2
11069#define TG3_FL_NOT_5788 0x4
b16250e3 11070#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11071 u32 read_mask;
11072 u32 write_mask;
11073 } reg_tbl[] = {
11074 /* MAC Control Registers */
11075 { MAC_MODE, TG3_FL_NOT_5705,
11076 0x00000000, 0x00ef6f8c },
11077 { MAC_MODE, TG3_FL_5705,
11078 0x00000000, 0x01ef6b8c },
11079 { MAC_STATUS, TG3_FL_NOT_5705,
11080 0x03800107, 0x00000000 },
11081 { MAC_STATUS, TG3_FL_5705,
11082 0x03800100, 0x00000000 },
11083 { MAC_ADDR_0_HIGH, 0x0000,
11084 0x00000000, 0x0000ffff },
11085 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11086 0x00000000, 0xffffffff },
a71116d1
MC
11087 { MAC_RX_MTU_SIZE, 0x0000,
11088 0x00000000, 0x0000ffff },
11089 { MAC_TX_MODE, 0x0000,
11090 0x00000000, 0x00000070 },
11091 { MAC_TX_LENGTHS, 0x0000,
11092 0x00000000, 0x00003fff },
11093 { MAC_RX_MODE, TG3_FL_NOT_5705,
11094 0x00000000, 0x000007fc },
11095 { MAC_RX_MODE, TG3_FL_5705,
11096 0x00000000, 0x000007dc },
11097 { MAC_HASH_REG_0, 0x0000,
11098 0x00000000, 0xffffffff },
11099 { MAC_HASH_REG_1, 0x0000,
11100 0x00000000, 0xffffffff },
11101 { MAC_HASH_REG_2, 0x0000,
11102 0x00000000, 0xffffffff },
11103 { MAC_HASH_REG_3, 0x0000,
11104 0x00000000, 0xffffffff },
11105
11106 /* Receive Data and Receive BD Initiator Control Registers. */
11107 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11108 0x00000000, 0xffffffff },
11109 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11110 0x00000000, 0xffffffff },
11111 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11112 0x00000000, 0x00000003 },
11113 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11114 0x00000000, 0xffffffff },
11115 { RCVDBDI_STD_BD+0, 0x0000,
11116 0x00000000, 0xffffffff },
11117 { RCVDBDI_STD_BD+4, 0x0000,
11118 0x00000000, 0xffffffff },
11119 { RCVDBDI_STD_BD+8, 0x0000,
11120 0x00000000, 0xffff0002 },
11121 { RCVDBDI_STD_BD+0xc, 0x0000,
11122 0x00000000, 0xffffffff },
6aa20a22 11123
a71116d1
MC
11124 /* Receive BD Initiator Control Registers. */
11125 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11126 0x00000000, 0xffffffff },
11127 { RCVBDI_STD_THRESH, TG3_FL_5705,
11128 0x00000000, 0x000003ff },
11129 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11130 0x00000000, 0xffffffff },
6aa20a22 11131
a71116d1
MC
11132 /* Host Coalescing Control Registers. */
11133 { HOSTCC_MODE, TG3_FL_NOT_5705,
11134 0x00000000, 0x00000004 },
11135 { HOSTCC_MODE, TG3_FL_5705,
11136 0x00000000, 0x000000f6 },
11137 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11138 0x00000000, 0xffffffff },
11139 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11140 0x00000000, 0x000003ff },
11141 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11142 0x00000000, 0xffffffff },
11143 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11144 0x00000000, 0x000003ff },
11145 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11146 0x00000000, 0xffffffff },
11147 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11148 0x00000000, 0x000000ff },
11149 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11150 0x00000000, 0xffffffff },
11151 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11152 0x00000000, 0x000000ff },
11153 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11154 0x00000000, 0xffffffff },
11155 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11156 0x00000000, 0xffffffff },
11157 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11158 0x00000000, 0xffffffff },
11159 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11160 0x00000000, 0x000000ff },
11161 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11162 0x00000000, 0xffffffff },
11163 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11164 0x00000000, 0x000000ff },
11165 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11166 0x00000000, 0xffffffff },
11167 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11168 0x00000000, 0xffffffff },
11169 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11170 0x00000000, 0xffffffff },
11171 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11172 0x00000000, 0xffffffff },
11173 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11174 0x00000000, 0xffffffff },
11175 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11176 0xffffffff, 0x00000000 },
11177 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11178 0xffffffff, 0x00000000 },
11179
11180 /* Buffer Manager Control Registers. */
b16250e3 11181 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11182 0x00000000, 0x007fff80 },
b16250e3 11183 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11184 0x00000000, 0x007fffff },
11185 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11186 0x00000000, 0x0000003f },
11187 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11188 0x00000000, 0x000001ff },
11189 { BUFMGR_MB_HIGH_WATER, 0x0000,
11190 0x00000000, 0x000001ff },
11191 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11192 0xffffffff, 0x00000000 },
11193 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11194 0xffffffff, 0x00000000 },
6aa20a22 11195
a71116d1
MC
11196 /* Mailbox Registers */
11197 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11198 0x00000000, 0x000001ff },
11199 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11200 0x00000000, 0x000001ff },
11201 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11202 0x00000000, 0x000007ff },
11203 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11204 0x00000000, 0x000001ff },
11205
11206 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11207 };
11208
b16250e3 11209 is_5705 = is_5750 = 0;
63c3a66f 11210 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11211 is_5705 = 1;
63c3a66f 11212 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11213 is_5750 = 1;
11214 }
a71116d1
MC
11215
11216 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11217 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11218 continue;
11219
11220 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11221 continue;
11222
63c3a66f 11223 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11224 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11225 continue;
11226
b16250e3
MC
11227 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11228 continue;
11229
a71116d1
MC
11230 offset = (u32) reg_tbl[i].offset;
11231 read_mask = reg_tbl[i].read_mask;
11232 write_mask = reg_tbl[i].write_mask;
11233
11234 /* Save the original register content */
11235 save_val = tr32(offset);
11236
11237 /* Determine the read-only value. */
11238 read_val = save_val & read_mask;
11239
11240 /* Write zero to the register, then make sure the read-only bits
11241 * are not changed and the read/write bits are all zeros.
11242 */
11243 tw32(offset, 0);
11244
11245 val = tr32(offset);
11246
11247 /* Test the read-only and read/write bits. */
11248 if (((val & read_mask) != read_val) || (val & write_mask))
11249 goto out;
11250
11251 /* Write ones to all the bits defined by RdMask and WrMask, then
11252 * make sure the read-only bits are not changed and the
11253 * read/write bits are all ones.
11254 */
11255 tw32(offset, read_mask | write_mask);
11256
11257 val = tr32(offset);
11258
11259 /* Test the read-only bits. */
11260 if ((val & read_mask) != read_val)
11261 goto out;
11262
11263 /* Test the read/write bits. */
11264 if ((val & write_mask) != write_mask)
11265 goto out;
11266
11267 tw32(offset, save_val);
11268 }
11269
11270 return 0;
11271
11272out:
9f88f29f 11273 if (netif_msg_hw(tp))
2445e461
MC
11274 netdev_err(tp->dev,
11275 "Register test failed at offset %x\n", offset);
a71116d1
MC
11276 tw32(offset, save_val);
11277 return -EIO;
11278}
11279
7942e1db
MC
11280static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11281{
f71e1309 11282 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11283 int i;
11284 u32 j;
11285
e9edda69 11286 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11287 for (j = 0; j < len; j += 4) {
11288 u32 val;
11289
11290 tg3_write_mem(tp, offset + j, test_pattern[i]);
11291 tg3_read_mem(tp, offset + j, &val);
11292 if (val != test_pattern[i])
11293 return -EIO;
11294 }
11295 }
11296 return 0;
11297}
11298
11299static int tg3_test_memory(struct tg3 *tp)
11300{
11301 static struct mem_entry {
11302 u32 offset;
11303 u32 len;
11304 } mem_tbl_570x[] = {
38690194 11305 { 0x00000000, 0x00b50},
7942e1db
MC
11306 { 0x00002000, 0x1c000},
11307 { 0xffffffff, 0x00000}
11308 }, mem_tbl_5705[] = {
11309 { 0x00000100, 0x0000c},
11310 { 0x00000200, 0x00008},
7942e1db
MC
11311 { 0x00004000, 0x00800},
11312 { 0x00006000, 0x01000},
11313 { 0x00008000, 0x02000},
11314 { 0x00010000, 0x0e000},
11315 { 0xffffffff, 0x00000}
79f4d13a
MC
11316 }, mem_tbl_5755[] = {
11317 { 0x00000200, 0x00008},
11318 { 0x00004000, 0x00800},
11319 { 0x00006000, 0x00800},
11320 { 0x00008000, 0x02000},
11321 { 0x00010000, 0x0c000},
11322 { 0xffffffff, 0x00000}
b16250e3
MC
11323 }, mem_tbl_5906[] = {
11324 { 0x00000200, 0x00008},
11325 { 0x00004000, 0x00400},
11326 { 0x00006000, 0x00400},
11327 { 0x00008000, 0x01000},
11328 { 0x00010000, 0x01000},
11329 { 0xffffffff, 0x00000}
8b5a6c42
MC
11330 }, mem_tbl_5717[] = {
11331 { 0x00000200, 0x00008},
11332 { 0x00010000, 0x0a000},
11333 { 0x00020000, 0x13c00},
11334 { 0xffffffff, 0x00000}
11335 }, mem_tbl_57765[] = {
11336 { 0x00000200, 0x00008},
11337 { 0x00004000, 0x00800},
11338 { 0x00006000, 0x09800},
11339 { 0x00010000, 0x0a000},
11340 { 0xffffffff, 0x00000}
7942e1db
MC
11341 };
11342 struct mem_entry *mem_tbl;
11343 int err = 0;
11344 int i;
11345
63c3a66f 11346 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
11347 mem_tbl = mem_tbl_5717;
11348 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11349 mem_tbl = mem_tbl_57765;
63c3a66f 11350 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11351 mem_tbl = mem_tbl_5755;
11352 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11353 mem_tbl = mem_tbl_5906;
63c3a66f 11354 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11355 mem_tbl = mem_tbl_5705;
11356 else
7942e1db
MC
11357 mem_tbl = mem_tbl_570x;
11358
11359 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11360 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11361 if (err)
7942e1db
MC
11362 break;
11363 }
6aa20a22 11364
7942e1db
MC
11365 return err;
11366}
11367
bb158d69
MC
11368#define TG3_TSO_MSS 500
11369
11370#define TG3_TSO_IP_HDR_LEN 20
11371#define TG3_TSO_TCP_HDR_LEN 20
11372#define TG3_TSO_TCP_OPT_LEN 12
11373
11374static const u8 tg3_tso_header[] = {
113750x08, 0x00,
113760x45, 0x00, 0x00, 0x00,
113770x00, 0x00, 0x40, 0x00,
113780x40, 0x06, 0x00, 0x00,
113790x0a, 0x00, 0x00, 0x01,
113800x0a, 0x00, 0x00, 0x02,
113810x0d, 0x00, 0xe0, 0x00,
113820x00, 0x00, 0x01, 0x00,
113830x00, 0x00, 0x02, 0x00,
113840x80, 0x10, 0x10, 0x00,
113850x14, 0x09, 0x00, 0x00,
113860x01, 0x01, 0x08, 0x0a,
113870x11, 0x11, 0x11, 0x11,
113880x11, 0x11, 0x11, 0x11,
11389};
9f40dead 11390
28a45957 11391static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11392{
5e5a7f37 11393 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11394 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11395 u32 budget;
9205fd9c
ED
11396 struct sk_buff *skb;
11397 u8 *tx_data, *rx_data;
c76949a6
MC
11398 dma_addr_t map;
11399 int num_pkts, tx_len, rx_len, i, err;
11400 struct tg3_rx_buffer_desc *desc;
898a56f8 11401 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11402 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11403
c8873405
MC
11404 tnapi = &tp->napi[0];
11405 rnapi = &tp->napi[0];
0c1d0e2b 11406 if (tp->irq_cnt > 1) {
63c3a66f 11407 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11408 rnapi = &tp->napi[1];
63c3a66f 11409 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11410 tnapi = &tp->napi[1];
0c1d0e2b 11411 }
fd2ce37f 11412 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11413
c76949a6
MC
11414 err = -EIO;
11415
4852a861 11416 tx_len = pktsz;
a20e9c62 11417 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11418 if (!skb)
11419 return -ENOMEM;
11420
c76949a6
MC
11421 tx_data = skb_put(skb, tx_len);
11422 memcpy(tx_data, tp->dev->dev_addr, 6);
11423 memset(tx_data + 6, 0x0, 8);
11424
4852a861 11425 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11426
28a45957 11427 if (tso_loopback) {
bb158d69
MC
11428 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11429
11430 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11431 TG3_TSO_TCP_OPT_LEN;
11432
11433 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11434 sizeof(tg3_tso_header));
11435 mss = TG3_TSO_MSS;
11436
11437 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11438 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11439
11440 /* Set the total length field in the IP header */
11441 iph->tot_len = htons((u16)(mss + hdr_len));
11442
11443 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11444 TXD_FLAG_CPU_POST_DMA);
11445
63c3a66f
JP
11446 if (tg3_flag(tp, HW_TSO_1) ||
11447 tg3_flag(tp, HW_TSO_2) ||
11448 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11449 struct tcphdr *th;
11450 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11451 th = (struct tcphdr *)&tx_data[val];
11452 th->check = 0;
11453 } else
11454 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11455
63c3a66f 11456 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11457 mss |= (hdr_len & 0xc) << 12;
11458 if (hdr_len & 0x10)
11459 base_flags |= 0x00000010;
11460 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11461 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11462 mss |= hdr_len << 9;
63c3a66f 11463 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11464 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11465 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11466 } else {
11467 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11468 }
11469
11470 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11471 } else {
11472 num_pkts = 1;
11473 data_off = ETH_HLEN;
11474 }
11475
11476 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11477 tx_data[i] = (u8) (i & 0xff);
11478
f4188d8a
AD
11479 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11480 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11481 dev_kfree_skb(skb);
11482 return -EIO;
11483 }
c76949a6 11484
0d681b27
MC
11485 val = tnapi->tx_prod;
11486 tnapi->tx_buffers[val].skb = skb;
11487 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11488
c76949a6 11489 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11490 rnapi->coal_now);
c76949a6
MC
11491
11492 udelay(10);
11493
898a56f8 11494 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11495
84b67b27
MC
11496 budget = tg3_tx_avail(tnapi);
11497 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11498 base_flags | TXD_FLAG_END, mss, 0)) {
11499 tnapi->tx_buffers[val].skb = NULL;
11500 dev_kfree_skb(skb);
11501 return -EIO;
11502 }
c76949a6 11503
f3f3f27e 11504 tnapi->tx_prod++;
c76949a6 11505
f3f3f27e
MC
11506 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11507 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11508
11509 udelay(10);
11510
303fc921
MC
11511 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11512 for (i = 0; i < 35; i++) {
c76949a6 11513 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11514 coal_now);
c76949a6
MC
11515
11516 udelay(10);
11517
898a56f8
MC
11518 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11519 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11520 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11521 (rx_idx == (rx_start_idx + num_pkts)))
11522 break;
11523 }
11524
ba1142e4 11525 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11526 dev_kfree_skb(skb);
11527
f3f3f27e 11528 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11529 goto out;
11530
11531 if (rx_idx != rx_start_idx + num_pkts)
11532 goto out;
11533
bb158d69
MC
11534 val = data_off;
11535 while (rx_idx != rx_start_idx) {
11536 desc = &rnapi->rx_rcb[rx_start_idx++];
11537 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11538 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11539
bb158d69
MC
11540 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11541 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11542 goto out;
c76949a6 11543
bb158d69
MC
11544 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11545 - ETH_FCS_LEN;
c76949a6 11546
28a45957 11547 if (!tso_loopback) {
bb158d69
MC
11548 if (rx_len != tx_len)
11549 goto out;
4852a861 11550
bb158d69
MC
11551 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11552 if (opaque_key != RXD_OPAQUE_RING_STD)
11553 goto out;
11554 } else {
11555 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11556 goto out;
11557 }
11558 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11559 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11560 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11561 goto out;
bb158d69 11562 }
4852a861 11563
bb158d69 11564 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11565 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11566 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11567 mapping);
11568 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11569 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11570 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11571 mapping);
11572 } else
11573 goto out;
c76949a6 11574
bb158d69
MC
11575 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11576 PCI_DMA_FROMDEVICE);
c76949a6 11577
9205fd9c 11578 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11579 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11580 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11581 goto out;
11582 }
c76949a6 11583 }
bb158d69 11584
c76949a6 11585 err = 0;
6aa20a22 11586
9205fd9c 11587 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11588out:
11589 return err;
11590}
11591
00c266b7
MC
11592#define TG3_STD_LOOPBACK_FAILED 1
11593#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11594#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11595#define TG3_LOOPBACK_FAILED \
11596 (TG3_STD_LOOPBACK_FAILED | \
11597 TG3_JMB_LOOPBACK_FAILED | \
11598 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11599
941ec90f 11600static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11601{
28a45957 11602 int err = -EIO;
2215e24c 11603 u32 eee_cap;
9f40dead 11604
ab789046
MC
11605 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11606 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11607
28a45957
MC
11608 if (!netif_running(tp->dev)) {
11609 data[0] = TG3_LOOPBACK_FAILED;
11610 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11611 if (do_extlpbk)
11612 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11613 goto done;
11614 }
11615
b9ec6c1b 11616 err = tg3_reset_hw(tp, 1);
ab789046 11617 if (err) {
28a45957
MC
11618 data[0] = TG3_LOOPBACK_FAILED;
11619 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11620 if (do_extlpbk)
11621 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11622 goto done;
11623 }
9f40dead 11624
63c3a66f 11625 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11626 int i;
11627
11628 /* Reroute all rx packets to the 1st queue */
11629 for (i = MAC_RSS_INDIR_TBL_0;
11630 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11631 tw32(i, 0x0);
11632 }
11633
6e01b20b
MC
11634 /* HW errata - mac loopback fails in some cases on 5780.
11635 * Normal traffic and PHY loopback are not affected by
11636 * errata. Also, the MAC loopback test is deprecated for
11637 * all newer ASIC revisions.
11638 */
11639 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11640 !tg3_flag(tp, CPMU_PRESENT)) {
11641 tg3_mac_loopback(tp, true);
9936bcf6 11642
28a45957
MC
11643 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11644 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11645
11646 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11647 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11648 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11649
11650 tg3_mac_loopback(tp, false);
11651 }
4852a861 11652
f07e9af3 11653 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11654 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11655 int i;
11656
941ec90f 11657 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11658
11659 /* Wait for link */
11660 for (i = 0; i < 100; i++) {
11661 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11662 break;
11663 mdelay(1);
11664 }
11665
28a45957
MC
11666 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11667 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11668 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11669 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11670 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11671 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11672 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11673 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11674
941ec90f
MC
11675 if (do_extlpbk) {
11676 tg3_phy_lpbk_set(tp, 0, true);
11677
11678 /* All link indications report up, but the hardware
11679 * isn't really ready for about 20 msec. Double it
11680 * to be sure.
11681 */
11682 mdelay(40);
11683
11684 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11685 data[2] |= TG3_STD_LOOPBACK_FAILED;
11686 if (tg3_flag(tp, TSO_CAPABLE) &&
11687 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11688 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11689 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11690 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11691 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11692 }
11693
5e5a7f37
MC
11694 /* Re-enable gphy autopowerdown. */
11695 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11696 tg3_phy_toggle_apd(tp, true);
11697 }
6833c043 11698
941ec90f 11699 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11700
ab789046
MC
11701done:
11702 tp->phy_flags |= eee_cap;
11703
9f40dead
MC
11704 return err;
11705}
11706
4cafd3f5
MC
11707static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11708 u64 *data)
11709{
566f86ad 11710 struct tg3 *tp = netdev_priv(dev);
941ec90f 11711 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11712
bed9829f
MC
11713 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11714 tg3_power_up(tp)) {
11715 etest->flags |= ETH_TEST_FL_FAILED;
11716 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11717 return;
11718 }
bc1c7567 11719
566f86ad
MC
11720 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11721
11722 if (tg3_test_nvram(tp) != 0) {
11723 etest->flags |= ETH_TEST_FL_FAILED;
11724 data[0] = 1;
11725 }
941ec90f 11726 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
11727 etest->flags |= ETH_TEST_FL_FAILED;
11728 data[1] = 1;
11729 }
a71116d1 11730 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11731 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11732
11733 if (netif_running(dev)) {
b02fd9e3 11734 tg3_phy_stop(tp);
a71116d1 11735 tg3_netif_stop(tp);
bbe832c0
MC
11736 irq_sync = 1;
11737 }
a71116d1 11738
bbe832c0 11739 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11740
11741 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11742 err = tg3_nvram_lock(tp);
a71116d1 11743 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11744 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11745 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11746 if (!err)
11747 tg3_nvram_unlock(tp);
a71116d1 11748
f07e9af3 11749 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11750 tg3_phy_reset(tp);
11751
a71116d1
MC
11752 if (tg3_test_registers(tp) != 0) {
11753 etest->flags |= ETH_TEST_FL_FAILED;
11754 data[2] = 1;
11755 }
28a45957 11756
7942e1db
MC
11757 if (tg3_test_memory(tp) != 0) {
11758 etest->flags |= ETH_TEST_FL_FAILED;
11759 data[3] = 1;
11760 }
28a45957 11761
941ec90f
MC
11762 if (doextlpbk)
11763 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
11764
11765 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 11766 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11767
f47c11ee
DM
11768 tg3_full_unlock(tp);
11769
d4bc3927
MC
11770 if (tg3_test_interrupt(tp) != 0) {
11771 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 11772 data[7] = 1;
d4bc3927 11773 }
f47c11ee
DM
11774
11775 tg3_full_lock(tp, 0);
d4bc3927 11776
a71116d1
MC
11777 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11778 if (netif_running(dev)) {
63c3a66f 11779 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11780 err2 = tg3_restart_hw(tp, 1);
11781 if (!err2)
b9ec6c1b 11782 tg3_netif_start(tp);
a71116d1 11783 }
f47c11ee
DM
11784
11785 tg3_full_unlock(tp);
b02fd9e3
MC
11786
11787 if (irq_sync && !err2)
11788 tg3_phy_start(tp);
a71116d1 11789 }
80096068 11790 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11791 tg3_power_down(tp);
bc1c7567 11792
4cafd3f5
MC
11793}
11794
1da177e4
LT
11795static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11796{
11797 struct mii_ioctl_data *data = if_mii(ifr);
11798 struct tg3 *tp = netdev_priv(dev);
11799 int err;
11800
63c3a66f 11801 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11802 struct phy_device *phydev;
f07e9af3 11803 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11804 return -EAGAIN;
3f0e3ad7 11805 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11806 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11807 }
11808
33f401ae 11809 switch (cmd) {
1da177e4 11810 case SIOCGMIIPHY:
882e9793 11811 data->phy_id = tp->phy_addr;
1da177e4
LT
11812
11813 /* fallthru */
11814 case SIOCGMIIREG: {
11815 u32 mii_regval;
11816
f07e9af3 11817 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11818 break; /* We have no PHY */
11819
34eea5ac 11820 if (!netif_running(dev))
bc1c7567
MC
11821 return -EAGAIN;
11822
f47c11ee 11823 spin_lock_bh(&tp->lock);
1da177e4 11824 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11825 spin_unlock_bh(&tp->lock);
1da177e4
LT
11826
11827 data->val_out = mii_regval;
11828
11829 return err;
11830 }
11831
11832 case SIOCSMIIREG:
f07e9af3 11833 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11834 break; /* We have no PHY */
11835
34eea5ac 11836 if (!netif_running(dev))
bc1c7567
MC
11837 return -EAGAIN;
11838
f47c11ee 11839 spin_lock_bh(&tp->lock);
1da177e4 11840 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11841 spin_unlock_bh(&tp->lock);
1da177e4
LT
11842
11843 return err;
11844
11845 default:
11846 /* do nothing */
11847 break;
11848 }
11849 return -EOPNOTSUPP;
11850}
11851
15f9850d
DM
11852static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11853{
11854 struct tg3 *tp = netdev_priv(dev);
11855
11856 memcpy(ec, &tp->coal, sizeof(*ec));
11857 return 0;
11858}
11859
d244c892
MC
11860static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11861{
11862 struct tg3 *tp = netdev_priv(dev);
11863 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11864 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11865
63c3a66f 11866 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11867 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11868 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11869 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11870 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11871 }
11872
11873 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11874 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11875 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11876 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11877 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11878 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11879 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11880 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11881 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11882 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11883 return -EINVAL;
11884
11885 /* No rx interrupts will be generated if both are zero */
11886 if ((ec->rx_coalesce_usecs == 0) &&
11887 (ec->rx_max_coalesced_frames == 0))
11888 return -EINVAL;
11889
11890 /* No tx interrupts will be generated if both are zero */
11891 if ((ec->tx_coalesce_usecs == 0) &&
11892 (ec->tx_max_coalesced_frames == 0))
11893 return -EINVAL;
11894
11895 /* Only copy relevant parameters, ignore all others. */
11896 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11897 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11898 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11899 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11900 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11901 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11902 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11903 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11904 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11905
11906 if (netif_running(dev)) {
11907 tg3_full_lock(tp, 0);
11908 __tg3_set_coalesce(tp, &tp->coal);
11909 tg3_full_unlock(tp);
11910 }
11911 return 0;
11912}
11913
7282d491 11914static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11915 .get_settings = tg3_get_settings,
11916 .set_settings = tg3_set_settings,
11917 .get_drvinfo = tg3_get_drvinfo,
11918 .get_regs_len = tg3_get_regs_len,
11919 .get_regs = tg3_get_regs,
11920 .get_wol = tg3_get_wol,
11921 .set_wol = tg3_set_wol,
11922 .get_msglevel = tg3_get_msglevel,
11923 .set_msglevel = tg3_set_msglevel,
11924 .nway_reset = tg3_nway_reset,
11925 .get_link = ethtool_op_get_link,
11926 .get_eeprom_len = tg3_get_eeprom_len,
11927 .get_eeprom = tg3_get_eeprom,
11928 .set_eeprom = tg3_set_eeprom,
11929 .get_ringparam = tg3_get_ringparam,
11930 .set_ringparam = tg3_set_ringparam,
11931 .get_pauseparam = tg3_get_pauseparam,
11932 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11933 .self_test = tg3_self_test,
1da177e4 11934 .get_strings = tg3_get_strings,
81b8709c 11935 .set_phys_id = tg3_set_phys_id,
1da177e4 11936 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11937 .get_coalesce = tg3_get_coalesce,
d244c892 11938 .set_coalesce = tg3_set_coalesce,
b9f2c044 11939 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11940};
11941
11942static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11943{
1b27777a 11944 u32 cursize, val, magic;
1da177e4
LT
11945
11946 tp->nvram_size = EEPROM_CHIP_SIZE;
11947
e4f34110 11948 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11949 return;
11950
b16250e3
MC
11951 if ((magic != TG3_EEPROM_MAGIC) &&
11952 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11953 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11954 return;
11955
11956 /*
11957 * Size the chip by reading offsets at increasing powers of two.
11958 * When we encounter our validation signature, we know the addressing
11959 * has wrapped around, and thus have our chip size.
11960 */
1b27777a 11961 cursize = 0x10;
1da177e4
LT
11962
11963 while (cursize < tp->nvram_size) {
e4f34110 11964 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11965 return;
11966
1820180b 11967 if (val == magic)
1da177e4
LT
11968 break;
11969
11970 cursize <<= 1;
11971 }
11972
11973 tp->nvram_size = cursize;
11974}
6aa20a22 11975
1da177e4
LT
11976static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11977{
11978 u32 val;
11979
63c3a66f 11980 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11981 return;
11982
11983 /* Selfboot format */
1820180b 11984 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11985 tg3_get_eeprom_size(tp);
11986 return;
11987 }
11988
6d348f2c 11989 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11990 if (val != 0) {
6d348f2c
MC
11991 /* This is confusing. We want to operate on the
11992 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11993 * call will read from NVRAM and byteswap the data
11994 * according to the byteswapping settings for all
11995 * other register accesses. This ensures the data we
11996 * want will always reside in the lower 16-bits.
11997 * However, the data in NVRAM is in LE format, which
11998 * means the data from the NVRAM read will always be
11999 * opposite the endianness of the CPU. The 16-bit
12000 * byteswap then brings the data to CPU endianness.
12001 */
12002 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12003 return;
12004 }
12005 }
fd1122a2 12006 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12007}
12008
12009static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12010{
12011 u32 nvcfg1;
12012
12013 nvcfg1 = tr32(NVRAM_CFG1);
12014 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12015 tg3_flag_set(tp, FLASH);
8590a603 12016 } else {
1da177e4
LT
12017 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12018 tw32(NVRAM_CFG1, nvcfg1);
12019 }
12020
6ff6f81d 12021 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12022 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12023 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12024 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12025 tp->nvram_jedecnum = JEDEC_ATMEL;
12026 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12027 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12028 break;
12029 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12030 tp->nvram_jedecnum = JEDEC_ATMEL;
12031 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12032 break;
12033 case FLASH_VENDOR_ATMEL_EEPROM:
12034 tp->nvram_jedecnum = JEDEC_ATMEL;
12035 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12036 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12037 break;
12038 case FLASH_VENDOR_ST:
12039 tp->nvram_jedecnum = JEDEC_ST;
12040 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12041 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12042 break;
12043 case FLASH_VENDOR_SAIFUN:
12044 tp->nvram_jedecnum = JEDEC_SAIFUN;
12045 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12046 break;
12047 case FLASH_VENDOR_SST_SMALL:
12048 case FLASH_VENDOR_SST_LARGE:
12049 tp->nvram_jedecnum = JEDEC_SST;
12050 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12051 break;
1da177e4 12052 }
8590a603 12053 } else {
1da177e4
LT
12054 tp->nvram_jedecnum = JEDEC_ATMEL;
12055 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12056 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12057 }
12058}
12059
a1b950d5
MC
12060static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12061{
12062 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12063 case FLASH_5752PAGE_SIZE_256:
12064 tp->nvram_pagesize = 256;
12065 break;
12066 case FLASH_5752PAGE_SIZE_512:
12067 tp->nvram_pagesize = 512;
12068 break;
12069 case FLASH_5752PAGE_SIZE_1K:
12070 tp->nvram_pagesize = 1024;
12071 break;
12072 case FLASH_5752PAGE_SIZE_2K:
12073 tp->nvram_pagesize = 2048;
12074 break;
12075 case FLASH_5752PAGE_SIZE_4K:
12076 tp->nvram_pagesize = 4096;
12077 break;
12078 case FLASH_5752PAGE_SIZE_264:
12079 tp->nvram_pagesize = 264;
12080 break;
12081 case FLASH_5752PAGE_SIZE_528:
12082 tp->nvram_pagesize = 528;
12083 break;
12084 }
12085}
12086
361b4ac2
MC
12087static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12088{
12089 u32 nvcfg1;
12090
12091 nvcfg1 = tr32(NVRAM_CFG1);
12092
e6af301b
MC
12093 /* NVRAM protection for TPM */
12094 if (nvcfg1 & (1 << 27))
63c3a66f 12095 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12096
361b4ac2 12097 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12098 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12099 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12100 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12101 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12102 break;
12103 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12104 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12105 tg3_flag_set(tp, NVRAM_BUFFERED);
12106 tg3_flag_set(tp, FLASH);
8590a603
MC
12107 break;
12108 case FLASH_5752VENDOR_ST_M45PE10:
12109 case FLASH_5752VENDOR_ST_M45PE20:
12110 case FLASH_5752VENDOR_ST_M45PE40:
12111 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12112 tg3_flag_set(tp, NVRAM_BUFFERED);
12113 tg3_flag_set(tp, FLASH);
8590a603 12114 break;
361b4ac2
MC
12115 }
12116
63c3a66f 12117 if (tg3_flag(tp, FLASH)) {
a1b950d5 12118 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12119 } else {
361b4ac2
MC
12120 /* For eeprom, set pagesize to maximum eeprom size */
12121 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12122
12123 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12124 tw32(NVRAM_CFG1, nvcfg1);
12125 }
12126}
12127
d3c7b886
MC
12128static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12129{
989a9d23 12130 u32 nvcfg1, protect = 0;
d3c7b886
MC
12131
12132 nvcfg1 = tr32(NVRAM_CFG1);
12133
12134 /* NVRAM protection for TPM */
989a9d23 12135 if (nvcfg1 & (1 << 27)) {
63c3a66f 12136 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12137 protect = 1;
12138 }
d3c7b886 12139
989a9d23
MC
12140 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12141 switch (nvcfg1) {
8590a603
MC
12142 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12143 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12144 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12145 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12146 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12147 tg3_flag_set(tp, NVRAM_BUFFERED);
12148 tg3_flag_set(tp, FLASH);
8590a603
MC
12149 tp->nvram_pagesize = 264;
12150 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12151 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12152 tp->nvram_size = (protect ? 0x3e200 :
12153 TG3_NVRAM_SIZE_512KB);
12154 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12155 tp->nvram_size = (protect ? 0x1f200 :
12156 TG3_NVRAM_SIZE_256KB);
12157 else
12158 tp->nvram_size = (protect ? 0x1f200 :
12159 TG3_NVRAM_SIZE_128KB);
12160 break;
12161 case FLASH_5752VENDOR_ST_M45PE10:
12162 case FLASH_5752VENDOR_ST_M45PE20:
12163 case FLASH_5752VENDOR_ST_M45PE40:
12164 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12165 tg3_flag_set(tp, NVRAM_BUFFERED);
12166 tg3_flag_set(tp, FLASH);
8590a603
MC
12167 tp->nvram_pagesize = 256;
12168 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12169 tp->nvram_size = (protect ?
12170 TG3_NVRAM_SIZE_64KB :
12171 TG3_NVRAM_SIZE_128KB);
12172 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12173 tp->nvram_size = (protect ?
12174 TG3_NVRAM_SIZE_64KB :
12175 TG3_NVRAM_SIZE_256KB);
12176 else
12177 tp->nvram_size = (protect ?
12178 TG3_NVRAM_SIZE_128KB :
12179 TG3_NVRAM_SIZE_512KB);
12180 break;
d3c7b886
MC
12181 }
12182}
12183
1b27777a
MC
12184static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12185{
12186 u32 nvcfg1;
12187
12188 nvcfg1 = tr32(NVRAM_CFG1);
12189
12190 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12191 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12192 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12193 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12194 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12195 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12196 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12197 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12198
8590a603
MC
12199 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12200 tw32(NVRAM_CFG1, nvcfg1);
12201 break;
12202 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12203 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12204 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12205 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12206 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12207 tg3_flag_set(tp, NVRAM_BUFFERED);
12208 tg3_flag_set(tp, FLASH);
8590a603
MC
12209 tp->nvram_pagesize = 264;
12210 break;
12211 case FLASH_5752VENDOR_ST_M45PE10:
12212 case FLASH_5752VENDOR_ST_M45PE20:
12213 case FLASH_5752VENDOR_ST_M45PE40:
12214 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12215 tg3_flag_set(tp, NVRAM_BUFFERED);
12216 tg3_flag_set(tp, FLASH);
8590a603
MC
12217 tp->nvram_pagesize = 256;
12218 break;
1b27777a
MC
12219 }
12220}
12221
6b91fa02
MC
12222static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12223{
12224 u32 nvcfg1, protect = 0;
12225
12226 nvcfg1 = tr32(NVRAM_CFG1);
12227
12228 /* NVRAM protection for TPM */
12229 if (nvcfg1 & (1 << 27)) {
63c3a66f 12230 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12231 protect = 1;
12232 }
12233
12234 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12235 switch (nvcfg1) {
8590a603
MC
12236 case FLASH_5761VENDOR_ATMEL_ADB021D:
12237 case FLASH_5761VENDOR_ATMEL_ADB041D:
12238 case FLASH_5761VENDOR_ATMEL_ADB081D:
12239 case FLASH_5761VENDOR_ATMEL_ADB161D:
12240 case FLASH_5761VENDOR_ATMEL_MDB021D:
12241 case FLASH_5761VENDOR_ATMEL_MDB041D:
12242 case FLASH_5761VENDOR_ATMEL_MDB081D:
12243 case FLASH_5761VENDOR_ATMEL_MDB161D:
12244 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12245 tg3_flag_set(tp, NVRAM_BUFFERED);
12246 tg3_flag_set(tp, FLASH);
12247 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12248 tp->nvram_pagesize = 256;
12249 break;
12250 case FLASH_5761VENDOR_ST_A_M45PE20:
12251 case FLASH_5761VENDOR_ST_A_M45PE40:
12252 case FLASH_5761VENDOR_ST_A_M45PE80:
12253 case FLASH_5761VENDOR_ST_A_M45PE16:
12254 case FLASH_5761VENDOR_ST_M_M45PE20:
12255 case FLASH_5761VENDOR_ST_M_M45PE40:
12256 case FLASH_5761VENDOR_ST_M_M45PE80:
12257 case FLASH_5761VENDOR_ST_M_M45PE16:
12258 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12259 tg3_flag_set(tp, NVRAM_BUFFERED);
12260 tg3_flag_set(tp, FLASH);
8590a603
MC
12261 tp->nvram_pagesize = 256;
12262 break;
6b91fa02
MC
12263 }
12264
12265 if (protect) {
12266 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12267 } else {
12268 switch (nvcfg1) {
8590a603
MC
12269 case FLASH_5761VENDOR_ATMEL_ADB161D:
12270 case FLASH_5761VENDOR_ATMEL_MDB161D:
12271 case FLASH_5761VENDOR_ST_A_M45PE16:
12272 case FLASH_5761VENDOR_ST_M_M45PE16:
12273 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12274 break;
12275 case FLASH_5761VENDOR_ATMEL_ADB081D:
12276 case FLASH_5761VENDOR_ATMEL_MDB081D:
12277 case FLASH_5761VENDOR_ST_A_M45PE80:
12278 case FLASH_5761VENDOR_ST_M_M45PE80:
12279 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12280 break;
12281 case FLASH_5761VENDOR_ATMEL_ADB041D:
12282 case FLASH_5761VENDOR_ATMEL_MDB041D:
12283 case FLASH_5761VENDOR_ST_A_M45PE40:
12284 case FLASH_5761VENDOR_ST_M_M45PE40:
12285 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12286 break;
12287 case FLASH_5761VENDOR_ATMEL_ADB021D:
12288 case FLASH_5761VENDOR_ATMEL_MDB021D:
12289 case FLASH_5761VENDOR_ST_A_M45PE20:
12290 case FLASH_5761VENDOR_ST_M_M45PE20:
12291 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12292 break;
6b91fa02
MC
12293 }
12294 }
12295}
12296
b5d3772c
MC
12297static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12298{
12299 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12300 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12301 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12302}
12303
321d32a0
MC
12304static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12305{
12306 u32 nvcfg1;
12307
12308 nvcfg1 = tr32(NVRAM_CFG1);
12309
12310 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12311 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12312 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12313 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12314 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12315 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12316
12317 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12318 tw32(NVRAM_CFG1, nvcfg1);
12319 return;
12320 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12321 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12322 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12323 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12324 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12325 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12326 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12327 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12328 tg3_flag_set(tp, NVRAM_BUFFERED);
12329 tg3_flag_set(tp, FLASH);
321d32a0
MC
12330
12331 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12332 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12333 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12334 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12335 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12336 break;
12337 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12338 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12339 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12340 break;
12341 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12342 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12343 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12344 break;
12345 }
12346 break;
12347 case FLASH_5752VENDOR_ST_M45PE10:
12348 case FLASH_5752VENDOR_ST_M45PE20:
12349 case FLASH_5752VENDOR_ST_M45PE40:
12350 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12351 tg3_flag_set(tp, NVRAM_BUFFERED);
12352 tg3_flag_set(tp, FLASH);
321d32a0
MC
12353
12354 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12355 case FLASH_5752VENDOR_ST_M45PE10:
12356 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12357 break;
12358 case FLASH_5752VENDOR_ST_M45PE20:
12359 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12360 break;
12361 case FLASH_5752VENDOR_ST_M45PE40:
12362 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12363 break;
12364 }
12365 break;
12366 default:
63c3a66f 12367 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12368 return;
12369 }
12370
a1b950d5
MC
12371 tg3_nvram_get_pagesize(tp, nvcfg1);
12372 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12373 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12374}
12375
12376
12377static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12378{
12379 u32 nvcfg1;
12380
12381 nvcfg1 = tr32(NVRAM_CFG1);
12382
12383 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12384 case FLASH_5717VENDOR_ATMEL_EEPROM:
12385 case FLASH_5717VENDOR_MICRO_EEPROM:
12386 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12387 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12388 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12389
12390 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12391 tw32(NVRAM_CFG1, nvcfg1);
12392 return;
12393 case FLASH_5717VENDOR_ATMEL_MDB011D:
12394 case FLASH_5717VENDOR_ATMEL_ADB011B:
12395 case FLASH_5717VENDOR_ATMEL_ADB011D:
12396 case FLASH_5717VENDOR_ATMEL_MDB021D:
12397 case FLASH_5717VENDOR_ATMEL_ADB021B:
12398 case FLASH_5717VENDOR_ATMEL_ADB021D:
12399 case FLASH_5717VENDOR_ATMEL_45USPT:
12400 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12401 tg3_flag_set(tp, NVRAM_BUFFERED);
12402 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12403
12404 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12405 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12406 /* Detect size with tg3_nvram_get_size() */
12407 break;
a1b950d5
MC
12408 case FLASH_5717VENDOR_ATMEL_ADB021B:
12409 case FLASH_5717VENDOR_ATMEL_ADB021D:
12410 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12411 break;
12412 default:
12413 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12414 break;
12415 }
321d32a0 12416 break;
a1b950d5
MC
12417 case FLASH_5717VENDOR_ST_M_M25PE10:
12418 case FLASH_5717VENDOR_ST_A_M25PE10:
12419 case FLASH_5717VENDOR_ST_M_M45PE10:
12420 case FLASH_5717VENDOR_ST_A_M45PE10:
12421 case FLASH_5717VENDOR_ST_M_M25PE20:
12422 case FLASH_5717VENDOR_ST_A_M25PE20:
12423 case FLASH_5717VENDOR_ST_M_M45PE20:
12424 case FLASH_5717VENDOR_ST_A_M45PE20:
12425 case FLASH_5717VENDOR_ST_25USPT:
12426 case FLASH_5717VENDOR_ST_45USPT:
12427 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12428 tg3_flag_set(tp, NVRAM_BUFFERED);
12429 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12430
12431 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12432 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12433 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12434 /* Detect size with tg3_nvram_get_size() */
12435 break;
12436 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12437 case FLASH_5717VENDOR_ST_A_M45PE20:
12438 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12439 break;
12440 default:
12441 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12442 break;
12443 }
321d32a0 12444 break;
a1b950d5 12445 default:
63c3a66f 12446 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12447 return;
321d32a0 12448 }
a1b950d5
MC
12449
12450 tg3_nvram_get_pagesize(tp, nvcfg1);
12451 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12452 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12453}
12454
9b91b5f1
MC
12455static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12456{
12457 u32 nvcfg1, nvmpinstrp;
12458
12459 nvcfg1 = tr32(NVRAM_CFG1);
12460 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12461
12462 switch (nvmpinstrp) {
12463 case FLASH_5720_EEPROM_HD:
12464 case FLASH_5720_EEPROM_LD:
12465 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12466 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12467
12468 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12469 tw32(NVRAM_CFG1, nvcfg1);
12470 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12471 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12472 else
12473 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12474 return;
12475 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12476 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12477 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12478 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12479 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12480 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12481 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12482 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12483 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12484 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12485 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12486 case FLASH_5720VENDOR_ATMEL_45USPT:
12487 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12488 tg3_flag_set(tp, NVRAM_BUFFERED);
12489 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12490
12491 switch (nvmpinstrp) {
12492 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12493 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12494 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12495 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12496 break;
12497 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12498 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12499 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12500 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12501 break;
12502 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12503 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12504 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12505 break;
12506 default:
12507 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12508 break;
12509 }
12510 break;
12511 case FLASH_5720VENDOR_M_ST_M25PE10:
12512 case FLASH_5720VENDOR_M_ST_M45PE10:
12513 case FLASH_5720VENDOR_A_ST_M25PE10:
12514 case FLASH_5720VENDOR_A_ST_M45PE10:
12515 case FLASH_5720VENDOR_M_ST_M25PE20:
12516 case FLASH_5720VENDOR_M_ST_M45PE20:
12517 case FLASH_5720VENDOR_A_ST_M25PE20:
12518 case FLASH_5720VENDOR_A_ST_M45PE20:
12519 case FLASH_5720VENDOR_M_ST_M25PE40:
12520 case FLASH_5720VENDOR_M_ST_M45PE40:
12521 case FLASH_5720VENDOR_A_ST_M25PE40:
12522 case FLASH_5720VENDOR_A_ST_M45PE40:
12523 case FLASH_5720VENDOR_M_ST_M25PE80:
12524 case FLASH_5720VENDOR_M_ST_M45PE80:
12525 case FLASH_5720VENDOR_A_ST_M25PE80:
12526 case FLASH_5720VENDOR_A_ST_M45PE80:
12527 case FLASH_5720VENDOR_ST_25USPT:
12528 case FLASH_5720VENDOR_ST_45USPT:
12529 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12530 tg3_flag_set(tp, NVRAM_BUFFERED);
12531 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12532
12533 switch (nvmpinstrp) {
12534 case FLASH_5720VENDOR_M_ST_M25PE20:
12535 case FLASH_5720VENDOR_M_ST_M45PE20:
12536 case FLASH_5720VENDOR_A_ST_M25PE20:
12537 case FLASH_5720VENDOR_A_ST_M45PE20:
12538 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12539 break;
12540 case FLASH_5720VENDOR_M_ST_M25PE40:
12541 case FLASH_5720VENDOR_M_ST_M45PE40:
12542 case FLASH_5720VENDOR_A_ST_M25PE40:
12543 case FLASH_5720VENDOR_A_ST_M45PE40:
12544 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12545 break;
12546 case FLASH_5720VENDOR_M_ST_M25PE80:
12547 case FLASH_5720VENDOR_M_ST_M45PE80:
12548 case FLASH_5720VENDOR_A_ST_M25PE80:
12549 case FLASH_5720VENDOR_A_ST_M45PE80:
12550 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12551 break;
12552 default:
12553 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12554 break;
12555 }
12556 break;
12557 default:
63c3a66f 12558 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12559 return;
12560 }
12561
12562 tg3_nvram_get_pagesize(tp, nvcfg1);
12563 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12564 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12565}
12566
1da177e4
LT
12567/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12568static void __devinit tg3_nvram_init(struct tg3 *tp)
12569{
1da177e4
LT
12570 tw32_f(GRC_EEPROM_ADDR,
12571 (EEPROM_ADDR_FSM_RESET |
12572 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12573 EEPROM_ADDR_CLKPERD_SHIFT)));
12574
9d57f01c 12575 msleep(1);
1da177e4
LT
12576
12577 /* Enable seeprom accesses. */
12578 tw32_f(GRC_LOCAL_CTRL,
12579 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12580 udelay(100);
12581
12582 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12583 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12584 tg3_flag_set(tp, NVRAM);
1da177e4 12585
ec41c7df 12586 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12587 netdev_warn(tp->dev,
12588 "Cannot get nvram lock, %s failed\n",
05dbe005 12589 __func__);
ec41c7df
MC
12590 return;
12591 }
e6af301b 12592 tg3_enable_nvram_access(tp);
1da177e4 12593
989a9d23
MC
12594 tp->nvram_size = 0;
12595
361b4ac2
MC
12596 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12597 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12598 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12599 tg3_get_5755_nvram_info(tp);
d30cdd28 12600 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12601 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12602 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12603 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12604 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12605 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12606 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12607 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12608 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12609 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12610 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12611 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12612 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12613 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12614 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12615 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12616 else
12617 tg3_get_nvram_info(tp);
12618
989a9d23
MC
12619 if (tp->nvram_size == 0)
12620 tg3_get_nvram_size(tp);
1da177e4 12621
e6af301b 12622 tg3_disable_nvram_access(tp);
381291b7 12623 tg3_nvram_unlock(tp);
1da177e4
LT
12624
12625 } else {
63c3a66f
JP
12626 tg3_flag_clear(tp, NVRAM);
12627 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12628
12629 tg3_get_eeprom_size(tp);
12630 }
12631}
12632
1da177e4
LT
12633static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12634 u32 offset, u32 len, u8 *buf)
12635{
12636 int i, j, rc = 0;
12637 u32 val;
12638
12639 for (i = 0; i < len; i += 4) {
b9fc7dc5 12640 u32 addr;
a9dc529d 12641 __be32 data;
1da177e4
LT
12642
12643 addr = offset + i;
12644
12645 memcpy(&data, buf + i, 4);
12646
62cedd11
MC
12647 /*
12648 * The SEEPROM interface expects the data to always be opposite
12649 * the native endian format. We accomplish this by reversing
12650 * all the operations that would have been performed on the
12651 * data from a call to tg3_nvram_read_be32().
12652 */
12653 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12654
12655 val = tr32(GRC_EEPROM_ADDR);
12656 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12657
12658 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12659 EEPROM_ADDR_READ);
12660 tw32(GRC_EEPROM_ADDR, val |
12661 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12662 (addr & EEPROM_ADDR_ADDR_MASK) |
12663 EEPROM_ADDR_START |
12664 EEPROM_ADDR_WRITE);
6aa20a22 12665
9d57f01c 12666 for (j = 0; j < 1000; j++) {
1da177e4
LT
12667 val = tr32(GRC_EEPROM_ADDR);
12668
12669 if (val & EEPROM_ADDR_COMPLETE)
12670 break;
9d57f01c 12671 msleep(1);
1da177e4
LT
12672 }
12673 if (!(val & EEPROM_ADDR_COMPLETE)) {
12674 rc = -EBUSY;
12675 break;
12676 }
12677 }
12678
12679 return rc;
12680}
12681
12682/* offset and length are dword aligned */
12683static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12684 u8 *buf)
12685{
12686 int ret = 0;
12687 u32 pagesize = tp->nvram_pagesize;
12688 u32 pagemask = pagesize - 1;
12689 u32 nvram_cmd;
12690 u8 *tmp;
12691
12692 tmp = kmalloc(pagesize, GFP_KERNEL);
12693 if (tmp == NULL)
12694 return -ENOMEM;
12695
12696 while (len) {
12697 int j;
e6af301b 12698 u32 phy_addr, page_off, size;
1da177e4
LT
12699
12700 phy_addr = offset & ~pagemask;
6aa20a22 12701
1da177e4 12702 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12703 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12704 (__be32 *) (tmp + j));
12705 if (ret)
1da177e4
LT
12706 break;
12707 }
12708 if (ret)
12709 break;
12710
c6cdf436 12711 page_off = offset & pagemask;
1da177e4
LT
12712 size = pagesize;
12713 if (len < size)
12714 size = len;
12715
12716 len -= size;
12717
12718 memcpy(tmp + page_off, buf, size);
12719
12720 offset = offset + (pagesize - page_off);
12721
e6af301b 12722 tg3_enable_nvram_access(tp);
1da177e4
LT
12723
12724 /*
12725 * Before we can erase the flash page, we need
12726 * to issue a special "write enable" command.
12727 */
12728 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12729
12730 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12731 break;
12732
12733 /* Erase the target page */
12734 tw32(NVRAM_ADDR, phy_addr);
12735
12736 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12737 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12738
c6cdf436 12739 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12740 break;
12741
12742 /* Issue another write enable to start the write. */
12743 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12744
12745 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12746 break;
12747
12748 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12749 __be32 data;
1da177e4 12750
b9fc7dc5 12751 data = *((__be32 *) (tmp + j));
a9dc529d 12752
b9fc7dc5 12753 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12754
12755 tw32(NVRAM_ADDR, phy_addr + j);
12756
12757 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12758 NVRAM_CMD_WR;
12759
12760 if (j == 0)
12761 nvram_cmd |= NVRAM_CMD_FIRST;
12762 else if (j == (pagesize - 4))
12763 nvram_cmd |= NVRAM_CMD_LAST;
12764
12765 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12766 break;
12767 }
12768 if (ret)
12769 break;
12770 }
12771
12772 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12773 tg3_nvram_exec_cmd(tp, nvram_cmd);
12774
12775 kfree(tmp);
12776
12777 return ret;
12778}
12779
12780/* offset and length are dword aligned */
12781static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12782 u8 *buf)
12783{
12784 int i, ret = 0;
12785
12786 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12787 u32 page_off, phy_addr, nvram_cmd;
12788 __be32 data;
1da177e4
LT
12789
12790 memcpy(&data, buf + i, 4);
b9fc7dc5 12791 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12792
c6cdf436 12793 page_off = offset % tp->nvram_pagesize;
1da177e4 12794
1820180b 12795 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12796
12797 tw32(NVRAM_ADDR, phy_addr);
12798
12799 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12800
c6cdf436 12801 if (page_off == 0 || i == 0)
1da177e4 12802 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12803 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12804 nvram_cmd |= NVRAM_CMD_LAST;
12805
12806 if (i == (len - 4))
12807 nvram_cmd |= NVRAM_CMD_LAST;
12808
321d32a0 12809 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12810 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12811 (tp->nvram_jedecnum == JEDEC_ST) &&
12812 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12813
12814 if ((ret = tg3_nvram_exec_cmd(tp,
12815 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12816 NVRAM_CMD_DONE)))
12817
12818 break;
12819 }
63c3a66f 12820 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12821 /* We always do complete word writes to eeprom. */
12822 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12823 }
12824
12825 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12826 break;
12827 }
12828 return ret;
12829}
12830
12831/* offset and length are dword aligned */
12832static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12833{
12834 int ret;
12835
63c3a66f 12836 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12837 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12838 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12839 udelay(40);
12840 }
12841
63c3a66f 12842 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12843 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12844 } else {
1da177e4
LT
12845 u32 grc_mode;
12846
ec41c7df
MC
12847 ret = tg3_nvram_lock(tp);
12848 if (ret)
12849 return ret;
1da177e4 12850
e6af301b 12851 tg3_enable_nvram_access(tp);
63c3a66f 12852 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12853 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12854
12855 grc_mode = tr32(GRC_MODE);
12856 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12857
63c3a66f 12858 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12859 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12860 buf);
859a5887 12861 } else {
1da177e4
LT
12862 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12863 buf);
12864 }
12865
12866 grc_mode = tr32(GRC_MODE);
12867 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12868
e6af301b 12869 tg3_disable_nvram_access(tp);
1da177e4
LT
12870 tg3_nvram_unlock(tp);
12871 }
12872
63c3a66f 12873 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12874 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12875 udelay(40);
12876 }
12877
12878 return ret;
12879}
12880
12881struct subsys_tbl_ent {
12882 u16 subsys_vendor, subsys_devid;
12883 u32 phy_id;
12884};
12885
24daf2b0 12886static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12887 /* Broadcom boards. */
24daf2b0 12888 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12889 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12890 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12891 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12892 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12893 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12894 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12895 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12896 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12897 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12898 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12899 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12900 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12901 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12902 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12903 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12904 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12905 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12906 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12907 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12908 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12909 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12910
12911 /* 3com boards. */
24daf2b0 12912 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12913 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12914 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12915 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12916 { TG3PCI_SUBVENDOR_ID_3COM,
12917 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12918 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12919 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12920 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12921 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12922
12923 /* DELL boards. */
24daf2b0 12924 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12925 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12926 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12927 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12928 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12929 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12930 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12931 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12932
12933 /* Compaq boards. */
24daf2b0 12934 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12935 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12936 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12937 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12938 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12939 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12940 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12941 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12942 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12943 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12944
12945 /* IBM boards. */
24daf2b0
MC
12946 { TG3PCI_SUBVENDOR_ID_IBM,
12947 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12948};
12949
24daf2b0 12950static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12951{
12952 int i;
12953
12954 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12955 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12956 tp->pdev->subsystem_vendor) &&
12957 (subsys_id_to_phy_id[i].subsys_devid ==
12958 tp->pdev->subsystem_device))
12959 return &subsys_id_to_phy_id[i];
12960 }
12961 return NULL;
12962}
12963
7d0c41ef 12964static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12965{
1da177e4 12966 u32 val;
f49639e6 12967
79eb6904 12968 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12969 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12970
a85feb8c 12971 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12972 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12973 tg3_flag_set(tp, WOL_CAP);
72b845e0 12974
b5d3772c 12975 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12976 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12977 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12978 tg3_flag_set(tp, IS_NIC);
9d26e213 12979 }
0527ba35
MC
12980 val = tr32(VCPU_CFGSHDW);
12981 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12982 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12983 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12984 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12985 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12986 device_set_wakeup_enable(&tp->pdev->dev, true);
12987 }
05ac4cb7 12988 goto done;
b5d3772c
MC
12989 }
12990
1da177e4
LT
12991 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12992 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12993 u32 nic_cfg, led_cfg;
a9daf367 12994 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12995 int eeprom_phy_serdes = 0;
1da177e4
LT
12996
12997 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12998 tp->nic_sram_data_cfg = nic_cfg;
12999
13000 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13001 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13002 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13003 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13004 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13005 (ver > 0) && (ver < 0x100))
13006 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13007
a9daf367
MC
13008 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13009 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13010
1da177e4
LT
13011 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13012 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13013 eeprom_phy_serdes = 1;
13014
13015 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13016 if (nic_phy_id != 0) {
13017 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13018 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13019
13020 eeprom_phy_id = (id1 >> 16) << 10;
13021 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13022 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13023 } else
13024 eeprom_phy_id = 0;
13025
7d0c41ef 13026 tp->phy_id = eeprom_phy_id;
747e8f8b 13027 if (eeprom_phy_serdes) {
63c3a66f 13028 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13029 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13030 else
f07e9af3 13031 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13032 }
7d0c41ef 13033
63c3a66f 13034 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13035 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13036 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13037 else
1da177e4
LT
13038 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13039
13040 switch (led_cfg) {
13041 default:
13042 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13043 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13044 break;
13045
13046 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13047 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13048 break;
13049
13050 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13051 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13052
13053 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13054 * read on some older 5700/5701 bootcode.
13055 */
13056 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13057 ASIC_REV_5700 ||
13058 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13059 ASIC_REV_5701)
13060 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13061
1da177e4
LT
13062 break;
13063
13064 case SHASTA_EXT_LED_SHARED:
13065 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13066 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13067 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13068 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13069 LED_CTRL_MODE_PHY_2);
13070 break;
13071
13072 case SHASTA_EXT_LED_MAC:
13073 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13074 break;
13075
13076 case SHASTA_EXT_LED_COMBO:
13077 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13078 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13079 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13080 LED_CTRL_MODE_PHY_2);
13081 break;
13082
855e1111 13083 }
1da177e4
LT
13084
13085 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13087 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13088 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13089
b2a5c19c
MC
13090 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13091 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13092
9d26e213 13093 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13094 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13095 if ((tp->pdev->subsystem_vendor ==
13096 PCI_VENDOR_ID_ARIMA) &&
13097 (tp->pdev->subsystem_device == 0x205a ||
13098 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13099 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13100 } else {
63c3a66f
JP
13101 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13102 tg3_flag_set(tp, IS_NIC);
9d26e213 13103 }
1da177e4
LT
13104
13105 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13106 tg3_flag_set(tp, ENABLE_ASF);
13107 if (tg3_flag(tp, 5750_PLUS))
13108 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13109 }
b2b98d4a
MC
13110
13111 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13112 tg3_flag(tp, 5750_PLUS))
13113 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13114
f07e9af3 13115 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13116 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13117 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13118
63c3a66f 13119 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13120 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13121 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13122 device_set_wakeup_enable(&tp->pdev->dev, true);
13123 }
0527ba35 13124
1da177e4 13125 if (cfg2 & (1 << 17))
f07e9af3 13126 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13127
13128 /* serdes signal pre-emphasis in register 0x590 set by */
13129 /* bootcode if bit 18 is set */
13130 if (cfg2 & (1 << 18))
f07e9af3 13131 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13132
63c3a66f
JP
13133 if ((tg3_flag(tp, 57765_PLUS) ||
13134 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13135 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13136 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13137 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13138
63c3a66f 13139 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13140 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13141 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13142 u32 cfg3;
13143
13144 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13145 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13146 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13147 }
a9daf367 13148
14417063 13149 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13150 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13151 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13152 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13153 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13154 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13155 }
05ac4cb7 13156done:
63c3a66f 13157 if (tg3_flag(tp, WOL_CAP))
43067ed8 13158 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13159 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13160 else
13161 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13162}
13163
b2a5c19c
MC
13164static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13165{
13166 int i;
13167 u32 val;
13168
13169 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13170 tw32(OTP_CTRL, cmd);
13171
13172 /* Wait for up to 1 ms for command to execute. */
13173 for (i = 0; i < 100; i++) {
13174 val = tr32(OTP_STATUS);
13175 if (val & OTP_STATUS_CMD_DONE)
13176 break;
13177 udelay(10);
13178 }
13179
13180 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13181}
13182
13183/* Read the gphy configuration from the OTP region of the chip. The gphy
13184 * configuration is a 32-bit value that straddles the alignment boundary.
13185 * We do two 32-bit reads and then shift and merge the results.
13186 */
13187static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13188{
13189 u32 bhalf_otp, thalf_otp;
13190
13191 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13192
13193 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13194 return 0;
13195
13196 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13197
13198 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13199 return 0;
13200
13201 thalf_otp = tr32(OTP_READ_DATA);
13202
13203 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13204
13205 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13206 return 0;
13207
13208 bhalf_otp = tr32(OTP_READ_DATA);
13209
13210 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13211}
13212
e256f8a3
MC
13213static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13214{
202ff1c2 13215 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13216
13217 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13218 adv |= ADVERTISED_1000baseT_Half |
13219 ADVERTISED_1000baseT_Full;
13220
13221 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13222 adv |= ADVERTISED_100baseT_Half |
13223 ADVERTISED_100baseT_Full |
13224 ADVERTISED_10baseT_Half |
13225 ADVERTISED_10baseT_Full |
13226 ADVERTISED_TP;
13227 else
13228 adv |= ADVERTISED_FIBRE;
13229
13230 tp->link_config.advertising = adv;
13231 tp->link_config.speed = SPEED_INVALID;
13232 tp->link_config.duplex = DUPLEX_INVALID;
13233 tp->link_config.autoneg = AUTONEG_ENABLE;
13234 tp->link_config.active_speed = SPEED_INVALID;
13235 tp->link_config.active_duplex = DUPLEX_INVALID;
13236 tp->link_config.orig_speed = SPEED_INVALID;
13237 tp->link_config.orig_duplex = DUPLEX_INVALID;
13238 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13239}
13240
7d0c41ef
MC
13241static int __devinit tg3_phy_probe(struct tg3 *tp)
13242{
13243 u32 hw_phy_id_1, hw_phy_id_2;
13244 u32 hw_phy_id, hw_phy_id_masked;
13245 int err;
1da177e4 13246
e256f8a3 13247 /* flow control autonegotiation is default behavior */
63c3a66f 13248 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13249 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13250
63c3a66f 13251 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13252 return tg3_phy_init(tp);
13253
1da177e4 13254 /* Reading the PHY ID register can conflict with ASF
877d0310 13255 * firmware access to the PHY hardware.
1da177e4
LT
13256 */
13257 err = 0;
63c3a66f 13258 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13259 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13260 } else {
13261 /* Now read the physical PHY_ID from the chip and verify
13262 * that it is sane. If it doesn't look good, we fall back
13263 * to either the hard-coded table based PHY_ID and failing
13264 * that the value found in the eeprom area.
13265 */
13266 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13267 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13268
13269 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13270 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13271 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13272
79eb6904 13273 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13274 }
13275
79eb6904 13276 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13277 tp->phy_id = hw_phy_id;
79eb6904 13278 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13279 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13280 else
f07e9af3 13281 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13282 } else {
79eb6904 13283 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13284 /* Do nothing, phy ID already set up in
13285 * tg3_get_eeprom_hw_cfg().
13286 */
1da177e4
LT
13287 } else {
13288 struct subsys_tbl_ent *p;
13289
13290 /* No eeprom signature? Try the hardcoded
13291 * subsys device table.
13292 */
24daf2b0 13293 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13294 if (!p)
13295 return -ENODEV;
13296
13297 tp->phy_id = p->phy_id;
13298 if (!tp->phy_id ||
79eb6904 13299 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13300 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13301 }
13302 }
13303
a6b68dab 13304 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13305 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13306 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13307 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13308 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13309 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13310 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13311 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13312
e256f8a3
MC
13313 tg3_phy_init_link_config(tp);
13314
f07e9af3 13315 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13316 !tg3_flag(tp, ENABLE_APE) &&
13317 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 13318 u32 bmsr, mask;
1da177e4
LT
13319
13320 tg3_readphy(tp, MII_BMSR, &bmsr);
13321 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13322 (bmsr & BMSR_LSTATUS))
13323 goto skip_phy_reset;
6aa20a22 13324
1da177e4
LT
13325 err = tg3_phy_reset(tp);
13326 if (err)
13327 return err;
13328
42b64a45 13329 tg3_phy_set_wirespeed(tp);
1da177e4 13330
3600d918
MC
13331 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13332 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13333 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13334 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
13335 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13336 tp->link_config.flowctrl);
1da177e4
LT
13337
13338 tg3_writephy(tp, MII_BMCR,
13339 BMCR_ANENABLE | BMCR_ANRESTART);
13340 }
1da177e4
LT
13341 }
13342
13343skip_phy_reset:
79eb6904 13344 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13345 err = tg3_init_5401phy_dsp(tp);
13346 if (err)
13347 return err;
1da177e4 13348
1da177e4
LT
13349 err = tg3_init_5401phy_dsp(tp);
13350 }
13351
1da177e4
LT
13352 return err;
13353}
13354
184b8904 13355static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13356{
a4a8bb15 13357 u8 *vpd_data;
4181b2c8 13358 unsigned int block_end, rosize, len;
535a490e 13359 u32 vpdlen;
184b8904 13360 int j, i = 0;
a4a8bb15 13361
535a490e 13362 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13363 if (!vpd_data)
13364 goto out_no_vpd;
1da177e4 13365
535a490e 13366 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13367 if (i < 0)
13368 goto out_not_found;
1da177e4 13369
4181b2c8
MC
13370 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13371 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13372 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13373
535a490e 13374 if (block_end > vpdlen)
4181b2c8 13375 goto out_not_found;
af2c6a4a 13376
184b8904
MC
13377 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13378 PCI_VPD_RO_KEYWORD_MFR_ID);
13379 if (j > 0) {
13380 len = pci_vpd_info_field_size(&vpd_data[j]);
13381
13382 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13383 if (j + len > block_end || len != 4 ||
13384 memcmp(&vpd_data[j], "1028", 4))
13385 goto partno;
13386
13387 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13388 PCI_VPD_RO_KEYWORD_VENDOR0);
13389 if (j < 0)
13390 goto partno;
13391
13392 len = pci_vpd_info_field_size(&vpd_data[j]);
13393
13394 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13395 if (j + len > block_end)
13396 goto partno;
13397
13398 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13399 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13400 }
13401
13402partno:
4181b2c8
MC
13403 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13404 PCI_VPD_RO_KEYWORD_PARTNO);
13405 if (i < 0)
13406 goto out_not_found;
af2c6a4a 13407
4181b2c8 13408 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13409
4181b2c8
MC
13410 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13411 if (len > TG3_BPN_SIZE ||
535a490e 13412 (len + i) > vpdlen)
4181b2c8 13413 goto out_not_found;
1da177e4 13414
4181b2c8 13415 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13416
1da177e4 13417out_not_found:
a4a8bb15 13418 kfree(vpd_data);
37a949c5 13419 if (tp->board_part_number[0])
a4a8bb15
MC
13420 return;
13421
13422out_no_vpd:
37a949c5
MC
13423 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13424 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13425 strcpy(tp->board_part_number, "BCM5717");
13426 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13427 strcpy(tp->board_part_number, "BCM5718");
13428 else
13429 goto nomatch;
13430 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13431 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13432 strcpy(tp->board_part_number, "BCM57780");
13433 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13434 strcpy(tp->board_part_number, "BCM57760");
13435 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13436 strcpy(tp->board_part_number, "BCM57790");
13437 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13438 strcpy(tp->board_part_number, "BCM57788");
13439 else
13440 goto nomatch;
13441 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13442 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13443 strcpy(tp->board_part_number, "BCM57761");
13444 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13445 strcpy(tp->board_part_number, "BCM57765");
13446 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13447 strcpy(tp->board_part_number, "BCM57781");
13448 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13449 strcpy(tp->board_part_number, "BCM57785");
13450 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13451 strcpy(tp->board_part_number, "BCM57791");
13452 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13453 strcpy(tp->board_part_number, "BCM57795");
13454 else
13455 goto nomatch;
13456 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13457 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13458 } else {
13459nomatch:
b5d3772c 13460 strcpy(tp->board_part_number, "none");
37a949c5 13461 }
1da177e4
LT
13462}
13463
9c8a620e
MC
13464static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13465{
13466 u32 val;
13467
e4f34110 13468 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13469 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13470 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13471 val != 0)
13472 return 0;
13473
13474 return 1;
13475}
13476
acd9c119
MC
13477static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13478{
ff3a7cb2 13479 u32 val, offset, start, ver_offset;
75f9936e 13480 int i, dst_off;
ff3a7cb2 13481 bool newver = false;
acd9c119
MC
13482
13483 if (tg3_nvram_read(tp, 0xc, &offset) ||
13484 tg3_nvram_read(tp, 0x4, &start))
13485 return;
13486
13487 offset = tg3_nvram_logical_addr(tp, offset);
13488
ff3a7cb2 13489 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13490 return;
13491
ff3a7cb2
MC
13492 if ((val & 0xfc000000) == 0x0c000000) {
13493 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13494 return;
13495
ff3a7cb2
MC
13496 if (val == 0)
13497 newver = true;
13498 }
13499
75f9936e
MC
13500 dst_off = strlen(tp->fw_ver);
13501
ff3a7cb2 13502 if (newver) {
75f9936e
MC
13503 if (TG3_VER_SIZE - dst_off < 16 ||
13504 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13505 return;
13506
13507 offset = offset + ver_offset - start;
13508 for (i = 0; i < 16; i += 4) {
13509 __be32 v;
13510 if (tg3_nvram_read_be32(tp, offset + i, &v))
13511 return;
13512
75f9936e 13513 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13514 }
13515 } else {
13516 u32 major, minor;
13517
13518 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13519 return;
13520
13521 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13522 TG3_NVM_BCVER_MAJSFT;
13523 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13524 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13525 "v%d.%02d", major, minor);
acd9c119
MC
13526 }
13527}
13528
a6f6cb1c
MC
13529static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13530{
13531 u32 val, major, minor;
13532
13533 /* Use native endian representation */
13534 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13535 return;
13536
13537 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13538 TG3_NVM_HWSB_CFG1_MAJSFT;
13539 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13540 TG3_NVM_HWSB_CFG1_MINSFT;
13541
13542 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13543}
13544
dfe00d7d
MC
13545static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13546{
13547 u32 offset, major, minor, build;
13548
75f9936e 13549 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13550
13551 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13552 return;
13553
13554 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13555 case TG3_EEPROM_SB_REVISION_0:
13556 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13557 break;
13558 case TG3_EEPROM_SB_REVISION_2:
13559 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13560 break;
13561 case TG3_EEPROM_SB_REVISION_3:
13562 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13563 break;
a4153d40
MC
13564 case TG3_EEPROM_SB_REVISION_4:
13565 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13566 break;
13567 case TG3_EEPROM_SB_REVISION_5:
13568 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13569 break;
bba226ac
MC
13570 case TG3_EEPROM_SB_REVISION_6:
13571 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13572 break;
dfe00d7d
MC
13573 default:
13574 return;
13575 }
13576
e4f34110 13577 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13578 return;
13579
13580 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13581 TG3_EEPROM_SB_EDH_BLD_SHFT;
13582 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13583 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13584 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13585
13586 if (minor > 99 || build > 26)
13587 return;
13588
75f9936e
MC
13589 offset = strlen(tp->fw_ver);
13590 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13591 " v%d.%02d", major, minor);
dfe00d7d
MC
13592
13593 if (build > 0) {
75f9936e
MC
13594 offset = strlen(tp->fw_ver);
13595 if (offset < TG3_VER_SIZE - 1)
13596 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13597 }
13598}
13599
acd9c119 13600static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13601{
13602 u32 val, offset, start;
acd9c119 13603 int i, vlen;
9c8a620e
MC
13604
13605 for (offset = TG3_NVM_DIR_START;
13606 offset < TG3_NVM_DIR_END;
13607 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13608 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13609 return;
13610
9c8a620e
MC
13611 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13612 break;
13613 }
13614
13615 if (offset == TG3_NVM_DIR_END)
13616 return;
13617
63c3a66f 13618 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13619 start = 0x08000000;
e4f34110 13620 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13621 return;
13622
e4f34110 13623 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13624 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13625 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13626 return;
13627
13628 offset += val - start;
13629
acd9c119 13630 vlen = strlen(tp->fw_ver);
9c8a620e 13631
acd9c119
MC
13632 tp->fw_ver[vlen++] = ',';
13633 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13634
13635 for (i = 0; i < 4; i++) {
a9dc529d
MC
13636 __be32 v;
13637 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13638 return;
13639
b9fc7dc5 13640 offset += sizeof(v);
c4e6575c 13641
acd9c119
MC
13642 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13643 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13644 break;
c4e6575c 13645 }
9c8a620e 13646
acd9c119
MC
13647 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13648 vlen += sizeof(v);
c4e6575c 13649 }
acd9c119
MC
13650}
13651
7fd76445
MC
13652static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13653{
13654 int vlen;
13655 u32 apedata;
ecc79648 13656 char *fwtype;
7fd76445 13657
63c3a66f 13658 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13659 return;
13660
13661 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13662 if (apedata != APE_SEG_SIG_MAGIC)
13663 return;
13664
13665 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13666 if (!(apedata & APE_FW_STATUS_READY))
13667 return;
13668
13669 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13670
dc6d0744 13671 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13672 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13673 fwtype = "NCSI";
dc6d0744 13674 } else {
ecc79648 13675 fwtype = "DASH";
dc6d0744 13676 }
ecc79648 13677
7fd76445
MC
13678 vlen = strlen(tp->fw_ver);
13679
ecc79648
MC
13680 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13681 fwtype,
7fd76445
MC
13682 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13683 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13684 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13685 (apedata & APE_FW_VERSION_BLDMSK));
13686}
13687
acd9c119
MC
13688static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13689{
13690 u32 val;
75f9936e 13691 bool vpd_vers = false;
acd9c119 13692
75f9936e
MC
13693 if (tp->fw_ver[0] != 0)
13694 vpd_vers = true;
df259d8c 13695
63c3a66f 13696 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13697 strcat(tp->fw_ver, "sb");
df259d8c
MC
13698 return;
13699 }
13700
acd9c119
MC
13701 if (tg3_nvram_read(tp, 0, &val))
13702 return;
13703
13704 if (val == TG3_EEPROM_MAGIC)
13705 tg3_read_bc_ver(tp);
13706 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13707 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13708 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13709 tg3_read_hwsb_ver(tp);
acd9c119
MC
13710 else
13711 return;
13712
c9cab24e 13713 if (vpd_vers)
75f9936e 13714 goto done;
acd9c119 13715
c9cab24e
MC
13716 if (tg3_flag(tp, ENABLE_APE)) {
13717 if (tg3_flag(tp, ENABLE_ASF))
13718 tg3_read_dash_ver(tp);
13719 } else if (tg3_flag(tp, ENABLE_ASF)) {
13720 tg3_read_mgmtfw_ver(tp);
13721 }
9c8a620e 13722
75f9936e 13723done:
9c8a620e 13724 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13725}
13726
7544b097
MC
13727static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13728
7cb32cf2
MC
13729static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13730{
63c3a66f 13731 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13732 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13733 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13734 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13735 else
de9f5230 13736 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13737}
13738
4143470c 13739static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13740 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13741 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13742 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13743 { },
13744};
13745
1da177e4
LT
13746static int __devinit tg3_get_invariants(struct tg3 *tp)
13747{
1da177e4 13748 u32 misc_ctrl_reg;
1da177e4
LT
13749 u32 pci_state_reg, grc_misc_cfg;
13750 u32 val;
13751 u16 pci_cmd;
5e7dfd0f 13752 int err;
1da177e4 13753
1da177e4
LT
13754 /* Force memory write invalidate off. If we leave it on,
13755 * then on 5700_BX chips we have to enable a workaround.
13756 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13757 * to match the cacheline size. The Broadcom driver have this
13758 * workaround but turns MWI off all the times so never uses
13759 * it. This seems to suggest that the workaround is insufficient.
13760 */
13761 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13762 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13763 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13764
16821285
MC
13765 /* Important! -- Make sure register accesses are byteswapped
13766 * correctly. Also, for those chips that require it, make
13767 * sure that indirect register accesses are enabled before
13768 * the first operation.
1da177e4
LT
13769 */
13770 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13771 &misc_ctrl_reg);
16821285
MC
13772 tp->misc_host_ctrl |= (misc_ctrl_reg &
13773 MISC_HOST_CTRL_CHIPREV);
13774 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13775 tp->misc_host_ctrl);
1da177e4
LT
13776
13777 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13778 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13779 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13780 u32 prod_id_asic_rev;
13781
5001e2f6
MC
13782 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13783 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13784 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13785 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13786 pci_read_config_dword(tp->pdev,
13787 TG3PCI_GEN2_PRODID_ASICREV,
13788 &prod_id_asic_rev);
b703df6f
MC
13789 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13790 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13791 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13792 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13793 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13794 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13795 pci_read_config_dword(tp->pdev,
13796 TG3PCI_GEN15_PRODID_ASICREV,
13797 &prod_id_asic_rev);
f6eb9b1f
MC
13798 else
13799 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13800 &prod_id_asic_rev);
13801
321d32a0 13802 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13803 }
1da177e4 13804
ff645bec
MC
13805 /* Wrong chip ID in 5752 A0. This code can be removed later
13806 * as A0 is not in production.
13807 */
13808 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13809 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13810
6892914f
MC
13811 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13812 * we need to disable memory and use config. cycles
13813 * only to access all registers. The 5702/03 chips
13814 * can mistakenly decode the special cycles from the
13815 * ICH chipsets as memory write cycles, causing corruption
13816 * of register and memory space. Only certain ICH bridges
13817 * will drive special cycles with non-zero data during the
13818 * address phase which can fall within the 5703's address
13819 * range. This is not an ICH bug as the PCI spec allows
13820 * non-zero address during special cycles. However, only
13821 * these ICH bridges are known to drive non-zero addresses
13822 * during special cycles.
13823 *
13824 * Since special cycles do not cross PCI bridges, we only
13825 * enable this workaround if the 5703 is on the secondary
13826 * bus of these ICH bridges.
13827 */
13828 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13829 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13830 static struct tg3_dev_id {
13831 u32 vendor;
13832 u32 device;
13833 u32 rev;
13834 } ich_chipsets[] = {
13835 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13836 PCI_ANY_ID },
13837 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13838 PCI_ANY_ID },
13839 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13840 0xa },
13841 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13842 PCI_ANY_ID },
13843 { },
13844 };
13845 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13846 struct pci_dev *bridge = NULL;
13847
13848 while (pci_id->vendor != 0) {
13849 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13850 bridge);
13851 if (!bridge) {
13852 pci_id++;
13853 continue;
13854 }
13855 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13856 if (bridge->revision > pci_id->rev)
6892914f
MC
13857 continue;
13858 }
13859 if (bridge->subordinate &&
13860 (bridge->subordinate->number ==
13861 tp->pdev->bus->number)) {
63c3a66f 13862 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13863 pci_dev_put(bridge);
13864 break;
13865 }
13866 }
13867 }
13868
6ff6f81d 13869 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13870 static struct tg3_dev_id {
13871 u32 vendor;
13872 u32 device;
13873 } bridge_chipsets[] = {
13874 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13875 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13876 { },
13877 };
13878 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13879 struct pci_dev *bridge = NULL;
13880
13881 while (pci_id->vendor != 0) {
13882 bridge = pci_get_device(pci_id->vendor,
13883 pci_id->device,
13884 bridge);
13885 if (!bridge) {
13886 pci_id++;
13887 continue;
13888 }
13889 if (bridge->subordinate &&
13890 (bridge->subordinate->number <=
13891 tp->pdev->bus->number) &&
13892 (bridge->subordinate->subordinate >=
13893 tp->pdev->bus->number)) {
63c3a66f 13894 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13895 pci_dev_put(bridge);
13896 break;
13897 }
13898 }
13899 }
13900
4a29cc2e
MC
13901 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13902 * DMA addresses > 40-bit. This bridge may have other additional
13903 * 57xx devices behind it in some 4-port NIC designs for example.
13904 * Any tg3 device found behind the bridge will also need the 40-bit
13905 * DMA workaround.
13906 */
a4e2b347
MC
13907 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13908 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13909 tg3_flag_set(tp, 5780_CLASS);
13910 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13911 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13912 } else {
4a29cc2e
MC
13913 struct pci_dev *bridge = NULL;
13914
13915 do {
13916 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13917 PCI_DEVICE_ID_SERVERWORKS_EPB,
13918 bridge);
13919 if (bridge && bridge->subordinate &&
13920 (bridge->subordinate->number <=
13921 tp->pdev->bus->number) &&
13922 (bridge->subordinate->subordinate >=
13923 tp->pdev->bus->number)) {
63c3a66f 13924 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13925 pci_dev_put(bridge);
13926 break;
13927 }
13928 } while (bridge);
13929 }
4cf78e4f 13930
f6eb9b1f 13931 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 13932 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
13933 tp->pdev_peer = tg3_find_peer(tp);
13934
c885e824 13935 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13936 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13937 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13938 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13939
13940 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13941 tg3_flag(tp, 5717_PLUS))
13942 tg3_flag_set(tp, 57765_PLUS);
c885e824 13943
321d32a0
MC
13944 /* Intentionally exclude ASIC_REV_5906 */
13945 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13946 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13947 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13948 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13949 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13950 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13951 tg3_flag(tp, 57765_PLUS))
13952 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13953
13954 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13955 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13957 tg3_flag(tp, 5755_PLUS) ||
13958 tg3_flag(tp, 5780_CLASS))
13959 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13960
6ff6f81d 13961 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13962 tg3_flag(tp, 5750_PLUS))
13963 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13964
507399f1 13965 /* Determine TSO capabilities */
a0512944 13966 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 13967 ; /* Do nothing. HW bug. */
63c3a66f
JP
13968 else if (tg3_flag(tp, 57765_PLUS))
13969 tg3_flag_set(tp, HW_TSO_3);
13970 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13971 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13972 tg3_flag_set(tp, HW_TSO_2);
13973 else if (tg3_flag(tp, 5750_PLUS)) {
13974 tg3_flag_set(tp, HW_TSO_1);
13975 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13976 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13977 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13978 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13979 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13980 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13981 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13982 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13983 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13984 tp->fw_needed = FIRMWARE_TG3TSO5;
13985 else
13986 tp->fw_needed = FIRMWARE_TG3TSO;
13987 }
13988
dabc5c67 13989 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13990 if (tg3_flag(tp, HW_TSO_1) ||
13991 tg3_flag(tp, HW_TSO_2) ||
13992 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
13993 tp->fw_needed) {
13994 /* For firmware TSO, assume ASF is disabled.
13995 * We'll disable TSO later if we discover ASF
13996 * is enabled in tg3_get_eeprom_hw_cfg().
13997 */
dabc5c67 13998 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 13999 } else {
dabc5c67
MC
14000 tg3_flag_clear(tp, TSO_CAPABLE);
14001 tg3_flag_clear(tp, TSO_BUG);
14002 tp->fw_needed = NULL;
14003 }
14004
14005 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14006 tp->fw_needed = FIRMWARE_TG3;
14007
507399f1
MC
14008 tp->irq_max = 1;
14009
63c3a66f
JP
14010 if (tg3_flag(tp, 5750_PLUS)) {
14011 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14012 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14013 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14014 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14015 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14016 tp->pdev_peer == tp->pdev))
63c3a66f 14017 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14018
63c3a66f 14019 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14020 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14021 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14022 }
4f125f42 14023
63c3a66f
JP
14024 if (tg3_flag(tp, 57765_PLUS)) {
14025 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
14026 tp->irq_max = TG3_IRQ_MAX_VECS;
14027 }
f6eb9b1f 14028 }
0e1406dd 14029
2ffcc981 14030 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14031 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14032
e31aa987
MC
14033 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
14034 tg3_flag_set(tp, 4K_FIFO_LIMIT);
14035
fa6b2aae
MC
14036 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14037 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14038 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14039 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14040
63c3a66f 14041 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14042 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14043 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14044
63c3a66f
JP
14045 if (!tg3_flag(tp, 5705_PLUS) ||
14046 tg3_flag(tp, 5780_CLASS) ||
14047 tg3_flag(tp, USE_JUMBO_BDFLAG))
14048 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14049
52f4490c
MC
14050 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14051 &pci_state_reg);
14052
708ebb3a 14053 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14054 u16 lnkctl;
14055
63c3a66f 14056 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14057
2c55a3d0
MC
14058 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14059 int readrq = pcie_get_readrq(tp->pdev);
14060 if (readrq > 2048)
14061 pcie_set_readrq(tp->pdev, 2048);
14062 }
5f5c51e3 14063
5e7dfd0f 14064 pci_read_config_word(tp->pdev,
708ebb3a 14065 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14066 &lnkctl);
14067 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14068 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14069 ASIC_REV_5906) {
63c3a66f 14070 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14071 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14072 }
5e7dfd0f 14073 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14074 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14075 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14076 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14077 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14078 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14079 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14080 }
52f4490c 14081 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14082 /* BCM5785 devices are effectively PCIe devices, and should
14083 * follow PCIe codepaths, but do not have a PCIe capabilities
14084 * section.
93a700a9 14085 */
63c3a66f
JP
14086 tg3_flag_set(tp, PCI_EXPRESS);
14087 } else if (!tg3_flag(tp, 5705_PLUS) ||
14088 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14089 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14090 if (!tp->pcix_cap) {
2445e461
MC
14091 dev_err(&tp->pdev->dev,
14092 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14093 return -EIO;
14094 }
14095
14096 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14097 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14098 }
1da177e4 14099
399de50b
MC
14100 /* If we have an AMD 762 or VIA K8T800 chipset, write
14101 * reordering to the mailbox registers done by the host
14102 * controller can cause major troubles. We read back from
14103 * every mailbox register write to force the writes to be
14104 * posted to the chip in order.
14105 */
4143470c 14106 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14107 !tg3_flag(tp, PCI_EXPRESS))
14108 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14109
69fc4053
MC
14110 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14111 &tp->pci_cacheline_sz);
14112 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14113 &tp->pci_lat_timer);
1da177e4
LT
14114 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14115 tp->pci_lat_timer < 64) {
14116 tp->pci_lat_timer = 64;
69fc4053
MC
14117 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14118 tp->pci_lat_timer);
1da177e4
LT
14119 }
14120
16821285
MC
14121 /* Important! -- It is critical that the PCI-X hw workaround
14122 * situation is decided before the first MMIO register access.
14123 */
52f4490c
MC
14124 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14125 /* 5700 BX chips need to have their TX producer index
14126 * mailboxes written twice to workaround a bug.
14127 */
63c3a66f 14128 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14129
52f4490c 14130 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14131 *
14132 * The workaround is to use indirect register accesses
14133 * for all chip writes not to mailbox registers.
14134 */
63c3a66f 14135 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14136 u32 pm_reg;
1da177e4 14137
63c3a66f 14138 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14139
14140 /* The chip can have it's power management PCI config
14141 * space registers clobbered due to this bug.
14142 * So explicitly force the chip into D0 here.
14143 */
9974a356
MC
14144 pci_read_config_dword(tp->pdev,
14145 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14146 &pm_reg);
14147 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14148 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14149 pci_write_config_dword(tp->pdev,
14150 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14151 pm_reg);
14152
14153 /* Also, force SERR#/PERR# in PCI command. */
14154 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14155 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14156 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14157 }
14158 }
14159
1da177e4 14160 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14161 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14162 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14163 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14164
14165 /* Chip-specific fixup from Broadcom driver */
14166 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14167 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14168 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14169 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14170 }
14171
1ee582d8 14172 /* Default fast path register access methods */
20094930 14173 tp->read32 = tg3_read32;
1ee582d8 14174 tp->write32 = tg3_write32;
09ee929c 14175 tp->read32_mbox = tg3_read32;
20094930 14176 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14177 tp->write32_tx_mbox = tg3_write32;
14178 tp->write32_rx_mbox = tg3_write32;
14179
14180 /* Various workaround register access methods */
63c3a66f 14181 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14182 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14183 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14184 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14185 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14186 /*
14187 * Back to back register writes can cause problems on these
14188 * chips, the workaround is to read back all reg writes
14189 * except those to mailbox regs.
14190 *
14191 * See tg3_write_indirect_reg32().
14192 */
1ee582d8 14193 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14194 }
14195
63c3a66f 14196 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14197 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14198 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14199 tp->write32_rx_mbox = tg3_write_flush_reg32;
14200 }
20094930 14201
63c3a66f 14202 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14203 tp->read32 = tg3_read_indirect_reg32;
14204 tp->write32 = tg3_write_indirect_reg32;
14205 tp->read32_mbox = tg3_read_indirect_mbox;
14206 tp->write32_mbox = tg3_write_indirect_mbox;
14207 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14208 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14209
14210 iounmap(tp->regs);
22abe310 14211 tp->regs = NULL;
6892914f
MC
14212
14213 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14214 pci_cmd &= ~PCI_COMMAND_MEMORY;
14215 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14216 }
b5d3772c
MC
14217 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14218 tp->read32_mbox = tg3_read32_mbox_5906;
14219 tp->write32_mbox = tg3_write32_mbox_5906;
14220 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14221 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14222 }
6892914f 14223
bbadf503 14224 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14225 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14226 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14227 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14228 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14229
16821285
MC
14230 /* The memory arbiter has to be enabled in order for SRAM accesses
14231 * to succeed. Normally on powerup the tg3 chip firmware will make
14232 * sure it is enabled, but other entities such as system netboot
14233 * code might disable it.
14234 */
14235 val = tr32(MEMARB_MODE);
14236 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14237
9dc5e342
MC
14238 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14240 tg3_flag(tp, 5780_CLASS)) {
14241 if (tg3_flag(tp, PCIX_MODE)) {
14242 pci_read_config_dword(tp->pdev,
14243 tp->pcix_cap + PCI_X_STATUS,
14244 &val);
14245 tp->pci_fn = val & 0x7;
14246 }
14247 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14248 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14249 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14250 NIC_SRAM_CPMUSTAT_SIG) {
14251 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14252 tp->pci_fn = tp->pci_fn ? 1 : 0;
14253 }
14254 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14255 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14256 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14257 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14258 NIC_SRAM_CPMUSTAT_SIG) {
14259 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14260 TG3_CPMU_STATUS_FSHFT_5719;
14261 }
69f11c99
MC
14262 }
14263
7d0c41ef 14264 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14265 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14266 * determined before calling tg3_set_power_state() so that
14267 * we know whether or not to switch out of Vaux power.
14268 * When the flag is set, it means that GPIO1 is used for eeprom
14269 * write protect and also implies that it is a LOM where GPIOs
14270 * are not used to switch power.
6aa20a22 14271 */
7d0c41ef
MC
14272 tg3_get_eeprom_hw_cfg(tp);
14273
cf9ecf4b
MC
14274 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14275 tg3_flag_clear(tp, TSO_CAPABLE);
14276 tg3_flag_clear(tp, TSO_BUG);
14277 tp->fw_needed = NULL;
14278 }
14279
63c3a66f 14280 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14281 /* Allow reads and writes to the
14282 * APE register and memory space.
14283 */
14284 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14285 PCISTATE_ALLOW_APE_SHMEM_WR |
14286 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14287 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14288 pci_state_reg);
c9cab24e
MC
14289
14290 tg3_ape_lock_init(tp);
0d3031d9
MC
14291 }
14292
9936bcf6 14293 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 14294 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 14295 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 14296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
14297 tg3_flag(tp, 57765_PLUS))
14298 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 14299
16821285
MC
14300 /* Set up tp->grc_local_ctrl before calling
14301 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14302 * will bring 5700's external PHY out of reset.
314fba34
MC
14303 * It is also used as eeprom write protect on LOMs.
14304 */
14305 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14306 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14307 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14308 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14309 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14310 /* Unused GPIO3 must be driven as output on 5752 because there
14311 * are no pull-up resistors on unused GPIO pins.
14312 */
14313 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14314 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14315
321d32a0 14316 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
14317 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14318 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
14319 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14320
8d519ab2
MC
14321 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14322 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14323 /* Turn off the debug UART. */
14324 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14325 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14326 /* Keep VMain power. */
14327 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14328 GRC_LCLCTRL_GPIO_OUTPUT0;
14329 }
14330
16821285
MC
14331 /* Switch out of Vaux if it is a NIC */
14332 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14333
1da177e4
LT
14334 /* Derive initial jumbo mode from MTU assigned in
14335 * ether_setup() via the alloc_etherdev() call
14336 */
63c3a66f
JP
14337 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14338 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14339
14340 /* Determine WakeOnLan speed to use. */
14341 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14342 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14343 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14344 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14345 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14346 } else {
63c3a66f 14347 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14348 }
14349
7f97a4bd 14350 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14351 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14352
1da177e4 14353 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14354 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14355 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14356 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14357 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14358 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14359 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14360 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14361
14362 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14363 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14364 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14365 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14366 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14367
63c3a66f 14368 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14369 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14370 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14371 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14372 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14374 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14375 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14376 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14377 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14378 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14379 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14380 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14381 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14382 } else
f07e9af3 14383 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14384 }
1da177e4 14385
b2a5c19c
MC
14386 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14387 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14388 tp->phy_otp = tg3_read_otp_phycfg(tp);
14389 if (tp->phy_otp == 0)
14390 tp->phy_otp = TG3_OTP_DEFAULT;
14391 }
14392
63c3a66f 14393 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14394 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14395 else
14396 tp->mi_mode = MAC_MI_MODE_BASE;
14397
1da177e4 14398 tp->coalesce_mode = 0;
1da177e4
LT
14399 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14400 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14401 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14402
4d958473
MC
14403 /* Set these bits to enable statistics workaround. */
14404 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14405 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14406 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14407 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14408 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14409 }
14410
321d32a0
MC
14411 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14412 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14413 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14414
158d7abd
MC
14415 err = tg3_mdio_init(tp);
14416 if (err)
14417 return err;
1da177e4
LT
14418
14419 /* Initialize data/descriptor byte/word swapping. */
14420 val = tr32(GRC_MODE);
f2096f94
MC
14421 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14422 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14423 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14424 GRC_MODE_B2HRX_ENABLE |
14425 GRC_MODE_HTX2B_ENABLE |
14426 GRC_MODE_HOST_STACKUP);
14427 else
14428 val &= GRC_MODE_HOST_STACKUP;
14429
1da177e4
LT
14430 tw32(GRC_MODE, val | tp->grc_mode);
14431
14432 tg3_switch_clocks(tp);
14433
14434 /* Clear this out for sanity. */
14435 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14436
14437 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14438 &pci_state_reg);
14439 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14440 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14441 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14442
14443 if (chiprevid == CHIPREV_ID_5701_A0 ||
14444 chiprevid == CHIPREV_ID_5701_B0 ||
14445 chiprevid == CHIPREV_ID_5701_B2 ||
14446 chiprevid == CHIPREV_ID_5701_B5) {
14447 void __iomem *sram_base;
14448
14449 /* Write some dummy words into the SRAM status block
14450 * area, see if it reads back correctly. If the return
14451 * value is bad, force enable the PCIX workaround.
14452 */
14453 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14454
14455 writel(0x00000000, sram_base);
14456 writel(0x00000000, sram_base + 4);
14457 writel(0xffffffff, sram_base + 4);
14458 if (readl(sram_base) != 0x00000000)
63c3a66f 14459 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14460 }
14461 }
14462
14463 udelay(50);
14464 tg3_nvram_init(tp);
14465
14466 grc_misc_cfg = tr32(GRC_MISC_CFG);
14467 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14468
1da177e4
LT
14469 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14470 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14471 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14472 tg3_flag_set(tp, IS_5788);
1da177e4 14473
63c3a66f 14474 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14475 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14476 tg3_flag_set(tp, TAGGED_STATUS);
14477 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14478 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14479 HOSTCC_MODE_CLRTICK_TXBD);
14480
14481 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14482 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14483 tp->misc_host_ctrl);
14484 }
14485
3bda1258 14486 /* Preserve the APE MAC_MODE bits */
63c3a66f 14487 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14488 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14489 else
6e01b20b 14490 tp->mac_mode = 0;
3bda1258 14491
1da177e4
LT
14492 /* these are limited to 10/100 only */
14493 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14494 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14495 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14496 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14497 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14498 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14499 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14500 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14501 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14502 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14503 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14504 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14505 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14506 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14507 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14508 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14509
14510 err = tg3_phy_probe(tp);
14511 if (err) {
2445e461 14512 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14513 /* ... but do not return immediately ... */
b02fd9e3 14514 tg3_mdio_fini(tp);
1da177e4
LT
14515 }
14516
184b8904 14517 tg3_read_vpd(tp);
c4e6575c 14518 tg3_read_fw_ver(tp);
1da177e4 14519
f07e9af3
MC
14520 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14521 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14522 } else {
14523 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14524 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14525 else
f07e9af3 14526 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14527 }
14528
14529 /* 5700 {AX,BX} chips have a broken status block link
14530 * change bit implementation, so we must use the
14531 * status register in those cases.
14532 */
14533 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14534 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14535 else
63c3a66f 14536 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14537
14538 /* The led_ctrl is set during tg3_phy_probe, here we might
14539 * have to force the link status polling mechanism based
14540 * upon subsystem IDs.
14541 */
14542 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14543 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14544 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14545 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14546 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14547 }
14548
14549 /* For all SERDES we poll the MAC status register. */
f07e9af3 14550 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14551 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14552 else
63c3a66f 14553 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14554
9205fd9c 14555 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14556 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14557 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14558 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14559 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14560#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14561 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14562#endif
14563 }
1da177e4 14564
2c49a44d
MC
14565 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14566 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14567 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14568
2c49a44d 14569 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14570
14571 /* Increment the rx prod index on the rx std ring by at most
14572 * 8 for these chips to workaround hw errata.
14573 */
14574 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14575 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14576 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14577 tp->rx_std_max_post = 8;
14578
63c3a66f 14579 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14580 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14581 PCIE_PWR_MGMT_L1_THRESH_MSK;
14582
1da177e4
LT
14583 return err;
14584}
14585
49b6e95f 14586#ifdef CONFIG_SPARC
1da177e4
LT
14587static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14588{
14589 struct net_device *dev = tp->dev;
14590 struct pci_dev *pdev = tp->pdev;
49b6e95f 14591 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14592 const unsigned char *addr;
49b6e95f
DM
14593 int len;
14594
14595 addr = of_get_property(dp, "local-mac-address", &len);
14596 if (addr && len == 6) {
14597 memcpy(dev->dev_addr, addr, 6);
14598 memcpy(dev->perm_addr, dev->dev_addr, 6);
14599 return 0;
1da177e4
LT
14600 }
14601 return -ENODEV;
14602}
14603
14604static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14605{
14606 struct net_device *dev = tp->dev;
14607
14608 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14609 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14610 return 0;
14611}
14612#endif
14613
14614static int __devinit tg3_get_device_address(struct tg3 *tp)
14615{
14616 struct net_device *dev = tp->dev;
14617 u32 hi, lo, mac_offset;
008652b3 14618 int addr_ok = 0;
1da177e4 14619
49b6e95f 14620#ifdef CONFIG_SPARC
1da177e4
LT
14621 if (!tg3_get_macaddr_sparc(tp))
14622 return 0;
14623#endif
14624
14625 mac_offset = 0x7c;
6ff6f81d 14626 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14627 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14628 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14629 mac_offset = 0xcc;
14630 if (tg3_nvram_lock(tp))
14631 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14632 else
14633 tg3_nvram_unlock(tp);
63c3a66f 14634 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14635 if (tp->pci_fn & 1)
a1b950d5 14636 mac_offset = 0xcc;
69f11c99 14637 if (tp->pci_fn > 1)
a50d0796 14638 mac_offset += 0x18c;
a1b950d5 14639 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14640 mac_offset = 0x10;
1da177e4
LT
14641
14642 /* First try to get it from MAC address mailbox. */
14643 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14644 if ((hi >> 16) == 0x484b) {
14645 dev->dev_addr[0] = (hi >> 8) & 0xff;
14646 dev->dev_addr[1] = (hi >> 0) & 0xff;
14647
14648 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14649 dev->dev_addr[2] = (lo >> 24) & 0xff;
14650 dev->dev_addr[3] = (lo >> 16) & 0xff;
14651 dev->dev_addr[4] = (lo >> 8) & 0xff;
14652 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14653
008652b3
MC
14654 /* Some old bootcode may report a 0 MAC address in SRAM */
14655 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14656 }
14657 if (!addr_ok) {
14658 /* Next, try NVRAM. */
63c3a66f 14659 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14660 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14661 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14662 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14663 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14664 }
14665 /* Finally just fetch it out of the MAC control regs. */
14666 else {
14667 hi = tr32(MAC_ADDR_0_HIGH);
14668 lo = tr32(MAC_ADDR_0_LOW);
14669
14670 dev->dev_addr[5] = lo & 0xff;
14671 dev->dev_addr[4] = (lo >> 8) & 0xff;
14672 dev->dev_addr[3] = (lo >> 16) & 0xff;
14673 dev->dev_addr[2] = (lo >> 24) & 0xff;
14674 dev->dev_addr[1] = hi & 0xff;
14675 dev->dev_addr[0] = (hi >> 8) & 0xff;
14676 }
1da177e4
LT
14677 }
14678
14679 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14680#ifdef CONFIG_SPARC
1da177e4
LT
14681 if (!tg3_get_default_macaddr_sparc(tp))
14682 return 0;
14683#endif
14684 return -EINVAL;
14685 }
2ff43697 14686 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14687 return 0;
14688}
14689
59e6b434
DM
14690#define BOUNDARY_SINGLE_CACHELINE 1
14691#define BOUNDARY_MULTI_CACHELINE 2
14692
14693static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14694{
14695 int cacheline_size;
14696 u8 byte;
14697 int goal;
14698
14699 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14700 if (byte == 0)
14701 cacheline_size = 1024;
14702 else
14703 cacheline_size = (int) byte * 4;
14704
14705 /* On 5703 and later chips, the boundary bits have no
14706 * effect.
14707 */
14708 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14709 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14710 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14711 goto out;
14712
14713#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14714 goal = BOUNDARY_MULTI_CACHELINE;
14715#else
14716#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14717 goal = BOUNDARY_SINGLE_CACHELINE;
14718#else
14719 goal = 0;
14720#endif
14721#endif
14722
63c3a66f 14723 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14724 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14725 goto out;
14726 }
14727
59e6b434
DM
14728 if (!goal)
14729 goto out;
14730
14731 /* PCI controllers on most RISC systems tend to disconnect
14732 * when a device tries to burst across a cache-line boundary.
14733 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14734 *
14735 * Unfortunately, for PCI-E there are only limited
14736 * write-side controls for this, and thus for reads
14737 * we will still get the disconnects. We'll also waste
14738 * these PCI cycles for both read and write for chips
14739 * other than 5700 and 5701 which do not implement the
14740 * boundary bits.
14741 */
63c3a66f 14742 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14743 switch (cacheline_size) {
14744 case 16:
14745 case 32:
14746 case 64:
14747 case 128:
14748 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14749 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14750 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14751 } else {
14752 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14753 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14754 }
14755 break;
14756
14757 case 256:
14758 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14759 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14760 break;
14761
14762 default:
14763 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14764 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14765 break;
855e1111 14766 }
63c3a66f 14767 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14768 switch (cacheline_size) {
14769 case 16:
14770 case 32:
14771 case 64:
14772 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14773 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14774 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14775 break;
14776 }
14777 /* fallthrough */
14778 case 128:
14779 default:
14780 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14781 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14782 break;
855e1111 14783 }
59e6b434
DM
14784 } else {
14785 switch (cacheline_size) {
14786 case 16:
14787 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14788 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14789 DMA_RWCTRL_WRITE_BNDRY_16);
14790 break;
14791 }
14792 /* fallthrough */
14793 case 32:
14794 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14795 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14796 DMA_RWCTRL_WRITE_BNDRY_32);
14797 break;
14798 }
14799 /* fallthrough */
14800 case 64:
14801 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14802 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14803 DMA_RWCTRL_WRITE_BNDRY_64);
14804 break;
14805 }
14806 /* fallthrough */
14807 case 128:
14808 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14809 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14810 DMA_RWCTRL_WRITE_BNDRY_128);
14811 break;
14812 }
14813 /* fallthrough */
14814 case 256:
14815 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14816 DMA_RWCTRL_WRITE_BNDRY_256);
14817 break;
14818 case 512:
14819 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14820 DMA_RWCTRL_WRITE_BNDRY_512);
14821 break;
14822 case 1024:
14823 default:
14824 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14825 DMA_RWCTRL_WRITE_BNDRY_1024);
14826 break;
855e1111 14827 }
59e6b434
DM
14828 }
14829
14830out:
14831 return val;
14832}
14833
1da177e4
LT
14834static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14835{
14836 struct tg3_internal_buffer_desc test_desc;
14837 u32 sram_dma_descs;
14838 int i, ret;
14839
14840 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14841
14842 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14843 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14844 tw32(RDMAC_STATUS, 0);
14845 tw32(WDMAC_STATUS, 0);
14846
14847 tw32(BUFMGR_MODE, 0);
14848 tw32(FTQ_RESET, 0);
14849
14850 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14851 test_desc.addr_lo = buf_dma & 0xffffffff;
14852 test_desc.nic_mbuf = 0x00002100;
14853 test_desc.len = size;
14854
14855 /*
14856 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14857 * the *second* time the tg3 driver was getting loaded after an
14858 * initial scan.
14859 *
14860 * Broadcom tells me:
14861 * ...the DMA engine is connected to the GRC block and a DMA
14862 * reset may affect the GRC block in some unpredictable way...
14863 * The behavior of resets to individual blocks has not been tested.
14864 *
14865 * Broadcom noted the GRC reset will also reset all sub-components.
14866 */
14867 if (to_device) {
14868 test_desc.cqid_sqid = (13 << 8) | 2;
14869
14870 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14871 udelay(40);
14872 } else {
14873 test_desc.cqid_sqid = (16 << 8) | 7;
14874
14875 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14876 udelay(40);
14877 }
14878 test_desc.flags = 0x00000005;
14879
14880 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14881 u32 val;
14882
14883 val = *(((u32 *)&test_desc) + i);
14884 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14885 sram_dma_descs + (i * sizeof(u32)));
14886 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14887 }
14888 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14889
859a5887 14890 if (to_device)
1da177e4 14891 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14892 else
1da177e4 14893 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14894
14895 ret = -ENODEV;
14896 for (i = 0; i < 40; i++) {
14897 u32 val;
14898
14899 if (to_device)
14900 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14901 else
14902 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14903 if ((val & 0xffff) == sram_dma_descs) {
14904 ret = 0;
14905 break;
14906 }
14907
14908 udelay(100);
14909 }
14910
14911 return ret;
14912}
14913
ded7340d 14914#define TEST_BUFFER_SIZE 0x2000
1da177e4 14915
4143470c 14916static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14917 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14918 { },
14919};
14920
1da177e4
LT
14921static int __devinit tg3_test_dma(struct tg3 *tp)
14922{
14923 dma_addr_t buf_dma;
59e6b434 14924 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14925 int ret = 0;
1da177e4 14926
4bae65c8
MC
14927 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14928 &buf_dma, GFP_KERNEL);
1da177e4
LT
14929 if (!buf) {
14930 ret = -ENOMEM;
14931 goto out_nofree;
14932 }
14933
14934 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14935 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14936
59e6b434 14937 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14938
63c3a66f 14939 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14940 goto out;
14941
63c3a66f 14942 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14943 /* DMA read watermark not used on PCIE */
14944 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14945 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14946 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14947 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14948 tp->dma_rwctrl |= 0x003f0000;
14949 else
14950 tp->dma_rwctrl |= 0x003f000f;
14951 } else {
14952 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14953 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14954 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14955 u32 read_water = 0x7;
1da177e4 14956
4a29cc2e
MC
14957 /* If the 5704 is behind the EPB bridge, we can
14958 * do the less restrictive ONE_DMA workaround for
14959 * better performance.
14960 */
63c3a66f 14961 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14962 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14963 tp->dma_rwctrl |= 0x8000;
14964 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14965 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14966
49afdeb6
MC
14967 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14968 read_water = 4;
59e6b434 14969 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14970 tp->dma_rwctrl |=
14971 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14972 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14973 (1 << 23);
4cf78e4f
MC
14974 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14975 /* 5780 always in PCIX mode */
14976 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14977 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14978 /* 5714 always in PCIX mode */
14979 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14980 } else {
14981 tp->dma_rwctrl |= 0x001b000f;
14982 }
14983 }
14984
14985 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14986 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14987 tp->dma_rwctrl &= 0xfffffff0;
14988
14989 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14990 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14991 /* Remove this if it causes problems for some boards. */
14992 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14993
14994 /* On 5700/5701 chips, we need to set this bit.
14995 * Otherwise the chip will issue cacheline transactions
14996 * to streamable DMA memory with not all the byte
14997 * enables turned on. This is an error on several
14998 * RISC PCI controllers, in particular sparc64.
14999 *
15000 * On 5703/5704 chips, this bit has been reassigned
15001 * a different meaning. In particular, it is used
15002 * on those chips to enable a PCI-X workaround.
15003 */
15004 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15005 }
15006
15007 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15008
15009#if 0
15010 /* Unneeded, already done by tg3_get_invariants. */
15011 tg3_switch_clocks(tp);
15012#endif
15013
1da177e4
LT
15014 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15015 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15016 goto out;
15017
59e6b434
DM
15018 /* It is best to perform DMA test with maximum write burst size
15019 * to expose the 5700/5701 write DMA bug.
15020 */
15021 saved_dma_rwctrl = tp->dma_rwctrl;
15022 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15023 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15024
1da177e4
LT
15025 while (1) {
15026 u32 *p = buf, i;
15027
15028 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15029 p[i] = i;
15030
15031 /* Send the buffer to the chip. */
15032 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15033 if (ret) {
2445e461
MC
15034 dev_err(&tp->pdev->dev,
15035 "%s: Buffer write failed. err = %d\n",
15036 __func__, ret);
1da177e4
LT
15037 break;
15038 }
15039
15040#if 0
15041 /* validate data reached card RAM correctly. */
15042 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15043 u32 val;
15044 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15045 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15046 dev_err(&tp->pdev->dev,
15047 "%s: Buffer corrupted on device! "
15048 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15049 /* ret = -ENODEV here? */
15050 }
15051 p[i] = 0;
15052 }
15053#endif
15054 /* Now read it back. */
15055 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15056 if (ret) {
5129c3a3
MC
15057 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15058 "err = %d\n", __func__, ret);
1da177e4
LT
15059 break;
15060 }
15061
15062 /* Verify it. */
15063 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15064 if (p[i] == i)
15065 continue;
15066
59e6b434
DM
15067 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15068 DMA_RWCTRL_WRITE_BNDRY_16) {
15069 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15070 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15071 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15072 break;
15073 } else {
2445e461
MC
15074 dev_err(&tp->pdev->dev,
15075 "%s: Buffer corrupted on read back! "
15076 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15077 ret = -ENODEV;
15078 goto out;
15079 }
15080 }
15081
15082 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15083 /* Success. */
15084 ret = 0;
15085 break;
15086 }
15087 }
59e6b434
DM
15088 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15089 DMA_RWCTRL_WRITE_BNDRY_16) {
15090 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15091 * now look for chipsets that are known to expose the
15092 * DMA bug without failing the test.
59e6b434 15093 */
4143470c 15094 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15095 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15096 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15097 } else {
6d1cfbab
MC
15098 /* Safe to use the calculated DMA boundary. */
15099 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15100 }
6d1cfbab 15101
59e6b434
DM
15102 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15103 }
1da177e4
LT
15104
15105out:
4bae65c8 15106 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15107out_nofree:
15108 return ret;
15109}
15110
1da177e4
LT
15111static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15112{
63c3a66f 15113 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15114 tp->bufmgr_config.mbuf_read_dma_low_water =
15115 DEFAULT_MB_RDMA_LOW_WATER_5705;
15116 tp->bufmgr_config.mbuf_mac_rx_low_water =
15117 DEFAULT_MB_MACRX_LOW_WATER_57765;
15118 tp->bufmgr_config.mbuf_high_water =
15119 DEFAULT_MB_HIGH_WATER_57765;
15120
15121 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15122 DEFAULT_MB_RDMA_LOW_WATER_5705;
15123 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15124 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15125 tp->bufmgr_config.mbuf_high_water_jumbo =
15126 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15127 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15128 tp->bufmgr_config.mbuf_read_dma_low_water =
15129 DEFAULT_MB_RDMA_LOW_WATER_5705;
15130 tp->bufmgr_config.mbuf_mac_rx_low_water =
15131 DEFAULT_MB_MACRX_LOW_WATER_5705;
15132 tp->bufmgr_config.mbuf_high_water =
15133 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15134 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15135 tp->bufmgr_config.mbuf_mac_rx_low_water =
15136 DEFAULT_MB_MACRX_LOW_WATER_5906;
15137 tp->bufmgr_config.mbuf_high_water =
15138 DEFAULT_MB_HIGH_WATER_5906;
15139 }
fdfec172
MC
15140
15141 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15142 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15143 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15144 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15145 tp->bufmgr_config.mbuf_high_water_jumbo =
15146 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15147 } else {
15148 tp->bufmgr_config.mbuf_read_dma_low_water =
15149 DEFAULT_MB_RDMA_LOW_WATER;
15150 tp->bufmgr_config.mbuf_mac_rx_low_water =
15151 DEFAULT_MB_MACRX_LOW_WATER;
15152 tp->bufmgr_config.mbuf_high_water =
15153 DEFAULT_MB_HIGH_WATER;
15154
15155 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15156 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15157 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15158 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15159 tp->bufmgr_config.mbuf_high_water_jumbo =
15160 DEFAULT_MB_HIGH_WATER_JUMBO;
15161 }
1da177e4
LT
15162
15163 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15164 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15165}
15166
15167static char * __devinit tg3_phy_string(struct tg3 *tp)
15168{
79eb6904
MC
15169 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15170 case TG3_PHY_ID_BCM5400: return "5400";
15171 case TG3_PHY_ID_BCM5401: return "5401";
15172 case TG3_PHY_ID_BCM5411: return "5411";
15173 case TG3_PHY_ID_BCM5701: return "5701";
15174 case TG3_PHY_ID_BCM5703: return "5703";
15175 case TG3_PHY_ID_BCM5704: return "5704";
15176 case TG3_PHY_ID_BCM5705: return "5705";
15177 case TG3_PHY_ID_BCM5750: return "5750";
15178 case TG3_PHY_ID_BCM5752: return "5752";
15179 case TG3_PHY_ID_BCM5714: return "5714";
15180 case TG3_PHY_ID_BCM5780: return "5780";
15181 case TG3_PHY_ID_BCM5755: return "5755";
15182 case TG3_PHY_ID_BCM5787: return "5787";
15183 case TG3_PHY_ID_BCM5784: return "5784";
15184 case TG3_PHY_ID_BCM5756: return "5722/5756";
15185 case TG3_PHY_ID_BCM5906: return "5906";
15186 case TG3_PHY_ID_BCM5761: return "5761";
15187 case TG3_PHY_ID_BCM5718C: return "5718C";
15188 case TG3_PHY_ID_BCM5718S: return "5718S";
15189 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15190 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15191 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15192 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15193 case 0: return "serdes";
15194 default: return "unknown";
855e1111 15195 }
1da177e4
LT
15196}
15197
f9804ddb
MC
15198static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15199{
63c3a66f 15200 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15201 strcpy(str, "PCI Express");
15202 return str;
63c3a66f 15203 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15204 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15205
15206 strcpy(str, "PCIX:");
15207
15208 if ((clock_ctrl == 7) ||
15209 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15210 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15211 strcat(str, "133MHz");
15212 else if (clock_ctrl == 0)
15213 strcat(str, "33MHz");
15214 else if (clock_ctrl == 2)
15215 strcat(str, "50MHz");
15216 else if (clock_ctrl == 4)
15217 strcat(str, "66MHz");
15218 else if (clock_ctrl == 6)
15219 strcat(str, "100MHz");
f9804ddb
MC
15220 } else {
15221 strcpy(str, "PCI:");
63c3a66f 15222 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15223 strcat(str, "66MHz");
15224 else
15225 strcat(str, "33MHz");
15226 }
63c3a66f 15227 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15228 strcat(str, ":32-bit");
15229 else
15230 strcat(str, ":64-bit");
15231 return str;
15232}
15233
8c2dc7e1 15234static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
15235{
15236 struct pci_dev *peer;
15237 unsigned int func, devnr = tp->pdev->devfn & ~7;
15238
15239 for (func = 0; func < 8; func++) {
15240 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15241 if (peer && peer != tp->pdev)
15242 break;
15243 pci_dev_put(peer);
15244 }
16fe9d74
MC
15245 /* 5704 can be configured in single-port mode, set peer to
15246 * tp->pdev in that case.
15247 */
15248 if (!peer) {
15249 peer = tp->pdev;
15250 return peer;
15251 }
1da177e4
LT
15252
15253 /*
15254 * We don't need to keep the refcount elevated; there's no way
15255 * to remove one half of this device without removing the other
15256 */
15257 pci_dev_put(peer);
15258
15259 return peer;
15260}
15261
15f9850d
DM
15262static void __devinit tg3_init_coal(struct tg3 *tp)
15263{
15264 struct ethtool_coalesce *ec = &tp->coal;
15265
15266 memset(ec, 0, sizeof(*ec));
15267 ec->cmd = ETHTOOL_GCOALESCE;
15268 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15269 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15270 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15271 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15272 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15273 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15274 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15275 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15276 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15277
15278 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15279 HOSTCC_MODE_CLRTICK_TXBD)) {
15280 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15281 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15282 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15283 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15284 }
d244c892 15285
63c3a66f 15286 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15287 ec->rx_coalesce_usecs_irq = 0;
15288 ec->tx_coalesce_usecs_irq = 0;
15289 ec->stats_block_coalesce_usecs = 0;
15290 }
15f9850d
DM
15291}
15292
7c7d64b8
SH
15293static const struct net_device_ops tg3_netdev_ops = {
15294 .ndo_open = tg3_open,
15295 .ndo_stop = tg3_close,
00829823 15296 .ndo_start_xmit = tg3_start_xmit,
511d2224 15297 .ndo_get_stats64 = tg3_get_stats64,
00829823 15298 .ndo_validate_addr = eth_validate_addr,
afc4b13d 15299 .ndo_set_rx_mode = tg3_set_rx_mode,
00829823
SH
15300 .ndo_set_mac_address = tg3_set_mac_addr,
15301 .ndo_do_ioctl = tg3_ioctl,
15302 .ndo_tx_timeout = tg3_tx_timeout,
15303 .ndo_change_mtu = tg3_change_mtu,
dc668910 15304 .ndo_fix_features = tg3_fix_features,
06c03c02 15305 .ndo_set_features = tg3_set_features,
00829823
SH
15306#ifdef CONFIG_NET_POLL_CONTROLLER
15307 .ndo_poll_controller = tg3_poll_controller,
15308#endif
15309};
15310
1da177e4
LT
15311static int __devinit tg3_init_one(struct pci_dev *pdev,
15312 const struct pci_device_id *ent)
15313{
1da177e4
LT
15314 struct net_device *dev;
15315 struct tg3 *tp;
646c9edd
MC
15316 int i, err, pm_cap;
15317 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15318 char str[40];
72f2afb8 15319 u64 dma_mask, persist_dma_mask;
c8f44aff 15320 netdev_features_t features = 0;
1da177e4 15321
05dbe005 15322 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15323
15324 err = pci_enable_device(pdev);
15325 if (err) {
2445e461 15326 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15327 return err;
15328 }
15329
1da177e4
LT
15330 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15331 if (err) {
2445e461 15332 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15333 goto err_out_disable_pdev;
15334 }
15335
15336 pci_set_master(pdev);
15337
15338 /* Find power-management capability. */
15339 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15340 if (pm_cap == 0) {
2445e461
MC
15341 dev_err(&pdev->dev,
15342 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15343 err = -EIO;
15344 goto err_out_free_res;
15345 }
15346
16821285
MC
15347 err = pci_set_power_state(pdev, PCI_D0);
15348 if (err) {
15349 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15350 goto err_out_free_res;
15351 }
15352
fe5f5787 15353 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15354 if (!dev) {
2445e461 15355 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4 15356 err = -ENOMEM;
16821285 15357 goto err_out_power_down;
1da177e4
LT
15358 }
15359
1da177e4
LT
15360 SET_NETDEV_DEV(dev, &pdev->dev);
15361
1da177e4
LT
15362 tp = netdev_priv(dev);
15363 tp->pdev = pdev;
15364 tp->dev = dev;
15365 tp->pm_cap = pm_cap;
1da177e4
LT
15366 tp->rx_mode = TG3_DEF_RX_MODE;
15367 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15368
1da177e4
LT
15369 if (tg3_debug > 0)
15370 tp->msg_enable = tg3_debug;
15371 else
15372 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15373
15374 /* The word/byte swap controls here control register access byte
15375 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15376 * setting below.
15377 */
15378 tp->misc_host_ctrl =
15379 MISC_HOST_CTRL_MASK_PCI_INT |
15380 MISC_HOST_CTRL_WORD_SWAP |
15381 MISC_HOST_CTRL_INDIR_ACCESS |
15382 MISC_HOST_CTRL_PCISTATE_RW;
15383
15384 /* The NONFRM (non-frame) byte/word swap controls take effect
15385 * on descriptor entries, anything which isn't packet data.
15386 *
15387 * The StrongARM chips on the board (one for tx, one for rx)
15388 * are running in big-endian mode.
15389 */
15390 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15391 GRC_MODE_WSWAP_NONFRM_DATA);
15392#ifdef __BIG_ENDIAN
15393 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15394#endif
15395 spin_lock_init(&tp->lock);
1da177e4 15396 spin_lock_init(&tp->indirect_lock);
c4028958 15397 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15398
d5fe488a 15399 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15400 if (!tp->regs) {
ab96b241 15401 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15402 err = -ENOMEM;
15403 goto err_out_free_dev;
15404 }
15405
c9cab24e
MC
15406 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15407 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15408 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15409 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15410 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15411 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15412 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15413 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15414 tg3_flag_set(tp, ENABLE_APE);
15415 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15416 if (!tp->aperegs) {
15417 dev_err(&pdev->dev,
15418 "Cannot map APE registers, aborting\n");
15419 err = -ENOMEM;
15420 goto err_out_iounmap;
15421 }
15422 }
15423
1da177e4
LT
15424 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15425 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15426
1da177e4 15427 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15428 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15429 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15430 dev->irq = pdev->irq;
1da177e4
LT
15431
15432 err = tg3_get_invariants(tp);
15433 if (err) {
ab96b241
MC
15434 dev_err(&pdev->dev,
15435 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15436 goto err_out_apeunmap;
1da177e4
LT
15437 }
15438
4a29cc2e
MC
15439 /* The EPB bridge inside 5714, 5715, and 5780 and any
15440 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15441 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15442 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15443 * do DMA address check in tg3_start_xmit().
15444 */
63c3a66f 15445 if (tg3_flag(tp, IS_5788))
284901a9 15446 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15447 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15448 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15449#ifdef CONFIG_HIGHMEM
6a35528a 15450 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15451#endif
4a29cc2e 15452 } else
6a35528a 15453 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15454
15455 /* Configure DMA attributes. */
284901a9 15456 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15457 err = pci_set_dma_mask(pdev, dma_mask);
15458 if (!err) {
0da0606f 15459 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15460 err = pci_set_consistent_dma_mask(pdev,
15461 persist_dma_mask);
15462 if (err < 0) {
ab96b241
MC
15463 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15464 "DMA for consistent allocations\n");
c9cab24e 15465 goto err_out_apeunmap;
72f2afb8
MC
15466 }
15467 }
15468 }
284901a9
YH
15469 if (err || dma_mask == DMA_BIT_MASK(32)) {
15470 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15471 if (err) {
ab96b241
MC
15472 dev_err(&pdev->dev,
15473 "No usable DMA configuration, aborting\n");
c9cab24e 15474 goto err_out_apeunmap;
72f2afb8
MC
15475 }
15476 }
15477
fdfec172 15478 tg3_init_bufmgr_config(tp);
1da177e4 15479
0da0606f
MC
15480 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15481
15482 /* 5700 B0 chips do not support checksumming correctly due
15483 * to hardware bugs.
15484 */
15485 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15486 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15487
15488 if (tg3_flag(tp, 5755_PLUS))
15489 features |= NETIF_F_IPV6_CSUM;
15490 }
15491
4e3a7aaa
MC
15492 /* TSO is on by default on chips that support hardware TSO.
15493 * Firmware TSO on older chips gives lower performance, so it
15494 * is off by default, but can be enabled using ethtool.
15495 */
63c3a66f
JP
15496 if ((tg3_flag(tp, HW_TSO_1) ||
15497 tg3_flag(tp, HW_TSO_2) ||
15498 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15499 (features & NETIF_F_IP_CSUM))
15500 features |= NETIF_F_TSO;
63c3a66f 15501 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15502 if (features & NETIF_F_IPV6_CSUM)
15503 features |= NETIF_F_TSO6;
63c3a66f 15504 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15505 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15506 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15507 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15508 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15509 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15510 features |= NETIF_F_TSO_ECN;
b0026624 15511 }
1da177e4 15512
d542fe27
MC
15513 dev->features |= features;
15514 dev->vlan_features |= features;
15515
06c03c02
MB
15516 /*
15517 * Add loopback capability only for a subset of devices that support
15518 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15519 * loopback for the remaining devices.
15520 */
15521 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15522 !tg3_flag(tp, CPMU_PRESENT))
15523 /* Add the loopback capability */
0da0606f
MC
15524 features |= NETIF_F_LOOPBACK;
15525
0da0606f 15526 dev->hw_features |= features;
06c03c02 15527
1da177e4 15528 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15529 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15530 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15531 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15532 tp->rx_pending = 63;
15533 }
15534
1da177e4
LT
15535 err = tg3_get_device_address(tp);
15536 if (err) {
ab96b241
MC
15537 dev_err(&pdev->dev,
15538 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15539 goto err_out_apeunmap;
c88864df
MC
15540 }
15541
1da177e4
LT
15542 /*
15543 * Reset chip in case UNDI or EFI driver did not shutdown
15544 * DMA self test will enable WDMAC and we'll see (spurious)
15545 * pending DMA on the PCI bus at that point.
15546 */
15547 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15548 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15549 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15550 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15551 }
15552
15553 err = tg3_test_dma(tp);
15554 if (err) {
ab96b241 15555 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15556 goto err_out_apeunmap;
1da177e4
LT
15557 }
15558
78f90dcf
MC
15559 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15560 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15561 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15562 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15563 struct tg3_napi *tnapi = &tp->napi[i];
15564
15565 tnapi->tp = tp;
15566 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15567
15568 tnapi->int_mbox = intmbx;
93a700a9 15569 if (i <= 4)
78f90dcf
MC
15570 intmbx += 0x8;
15571 else
15572 intmbx += 0x4;
15573
15574 tnapi->consmbox = rcvmbx;
15575 tnapi->prodmbox = sndmbx;
15576
66cfd1bd 15577 if (i)
78f90dcf 15578 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15579 else
78f90dcf 15580 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15581
63c3a66f 15582 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15583 break;
15584
15585 /*
15586 * If we support MSIX, we'll be using RSS. If we're using
15587 * RSS, the first vector only handles link interrupts and the
15588 * remaining vectors handle rx and tx interrupts. Reuse the
15589 * mailbox values for the next iteration. The values we setup
15590 * above are still useful for the single vectored mode.
15591 */
15592 if (!i)
15593 continue;
15594
15595 rcvmbx += 0x8;
15596
15597 if (sndmbx & 0x4)
15598 sndmbx -= 0x4;
15599 else
15600 sndmbx += 0xc;
15601 }
15602
15f9850d
DM
15603 tg3_init_coal(tp);
15604
c49a1561
MC
15605 pci_set_drvdata(pdev, dev);
15606
cd0d7228
MC
15607 if (tg3_flag(tp, 5717_PLUS)) {
15608 /* Resume a low-power mode */
15609 tg3_frob_aux_power(tp, false);
15610 }
15611
1da177e4
LT
15612 err = register_netdev(dev);
15613 if (err) {
ab96b241 15614 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15615 goto err_out_apeunmap;
1da177e4
LT
15616 }
15617
05dbe005
JP
15618 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15619 tp->board_part_number,
15620 tp->pci_chip_rev_id,
15621 tg3_bus_string(tp, str),
15622 dev->dev_addr);
1da177e4 15623
f07e9af3 15624 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15625 struct phy_device *phydev;
15626 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15627 netdev_info(dev,
15628 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15629 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15630 } else {
15631 char *ethtype;
15632
15633 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15634 ethtype = "10/100Base-TX";
15635 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15636 ethtype = "1000Base-SX";
15637 else
15638 ethtype = "10/100/1000Base-T";
15639
5129c3a3 15640 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15641 "(WireSpeed[%d], EEE[%d])\n",
15642 tg3_phy_string(tp), ethtype,
15643 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15644 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15645 }
05dbe005
JP
15646
15647 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15648 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15649 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15650 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15651 tg3_flag(tp, ENABLE_ASF) != 0,
15652 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15653 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15654 tp->dma_rwctrl,
15655 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15656 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15657
b45aa2f6
MC
15658 pci_save_state(pdev);
15659
1da177e4
LT
15660 return 0;
15661
0d3031d9
MC
15662err_out_apeunmap:
15663 if (tp->aperegs) {
15664 iounmap(tp->aperegs);
15665 tp->aperegs = NULL;
15666 }
15667
1da177e4 15668err_out_iounmap:
6892914f
MC
15669 if (tp->regs) {
15670 iounmap(tp->regs);
22abe310 15671 tp->regs = NULL;
6892914f 15672 }
1da177e4
LT
15673
15674err_out_free_dev:
15675 free_netdev(dev);
15676
16821285
MC
15677err_out_power_down:
15678 pci_set_power_state(pdev, PCI_D3hot);
15679
1da177e4
LT
15680err_out_free_res:
15681 pci_release_regions(pdev);
15682
15683err_out_disable_pdev:
15684 pci_disable_device(pdev);
15685 pci_set_drvdata(pdev, NULL);
15686 return err;
15687}
15688
15689static void __devexit tg3_remove_one(struct pci_dev *pdev)
15690{
15691 struct net_device *dev = pci_get_drvdata(pdev);
15692
15693 if (dev) {
15694 struct tg3 *tp = netdev_priv(dev);
15695
077f849d
JSR
15696 if (tp->fw)
15697 release_firmware(tp->fw);
15698
db219973 15699 tg3_reset_task_cancel(tp);
158d7abd 15700
e730c823 15701 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15702 tg3_phy_fini(tp);
158d7abd 15703 tg3_mdio_fini(tp);
b02fd9e3 15704 }
158d7abd 15705
1da177e4 15706 unregister_netdev(dev);
0d3031d9
MC
15707 if (tp->aperegs) {
15708 iounmap(tp->aperegs);
15709 tp->aperegs = NULL;
15710 }
6892914f
MC
15711 if (tp->regs) {
15712 iounmap(tp->regs);
22abe310 15713 tp->regs = NULL;
6892914f 15714 }
1da177e4
LT
15715 free_netdev(dev);
15716 pci_release_regions(pdev);
15717 pci_disable_device(pdev);
15718 pci_set_drvdata(pdev, NULL);
15719 }
15720}
15721
aa6027ca 15722#ifdef CONFIG_PM_SLEEP
c866b7ea 15723static int tg3_suspend(struct device *device)
1da177e4 15724{
c866b7ea 15725 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15726 struct net_device *dev = pci_get_drvdata(pdev);
15727 struct tg3 *tp = netdev_priv(dev);
15728 int err;
15729
15730 if (!netif_running(dev))
15731 return 0;
15732
db219973 15733 tg3_reset_task_cancel(tp);
b02fd9e3 15734 tg3_phy_stop(tp);
1da177e4
LT
15735 tg3_netif_stop(tp);
15736
15737 del_timer_sync(&tp->timer);
15738
f47c11ee 15739 tg3_full_lock(tp, 1);
1da177e4 15740 tg3_disable_ints(tp);
f47c11ee 15741 tg3_full_unlock(tp);
1da177e4
LT
15742
15743 netif_device_detach(dev);
15744
f47c11ee 15745 tg3_full_lock(tp, 0);
944d980e 15746 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15747 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15748 tg3_full_unlock(tp);
1da177e4 15749
c866b7ea 15750 err = tg3_power_down_prepare(tp);
1da177e4 15751 if (err) {
b02fd9e3
MC
15752 int err2;
15753
f47c11ee 15754 tg3_full_lock(tp, 0);
1da177e4 15755
63c3a66f 15756 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15757 err2 = tg3_restart_hw(tp, 1);
15758 if (err2)
b9ec6c1b 15759 goto out;
1da177e4
LT
15760
15761 tp->timer.expires = jiffies + tp->timer_offset;
15762 add_timer(&tp->timer);
15763
15764 netif_device_attach(dev);
15765 tg3_netif_start(tp);
15766
b9ec6c1b 15767out:
f47c11ee 15768 tg3_full_unlock(tp);
b02fd9e3
MC
15769
15770 if (!err2)
15771 tg3_phy_start(tp);
1da177e4
LT
15772 }
15773
15774 return err;
15775}
15776
c866b7ea 15777static int tg3_resume(struct device *device)
1da177e4 15778{
c866b7ea 15779 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15780 struct net_device *dev = pci_get_drvdata(pdev);
15781 struct tg3 *tp = netdev_priv(dev);
15782 int err;
15783
15784 if (!netif_running(dev))
15785 return 0;
15786
1da177e4
LT
15787 netif_device_attach(dev);
15788
f47c11ee 15789 tg3_full_lock(tp, 0);
1da177e4 15790
63c3a66f 15791 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15792 err = tg3_restart_hw(tp, 1);
15793 if (err)
15794 goto out;
1da177e4
LT
15795
15796 tp->timer.expires = jiffies + tp->timer_offset;
15797 add_timer(&tp->timer);
15798
1da177e4
LT
15799 tg3_netif_start(tp);
15800
b9ec6c1b 15801out:
f47c11ee 15802 tg3_full_unlock(tp);
1da177e4 15803
b02fd9e3
MC
15804 if (!err)
15805 tg3_phy_start(tp);
15806
b9ec6c1b 15807 return err;
1da177e4
LT
15808}
15809
c866b7ea 15810static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15811#define TG3_PM_OPS (&tg3_pm_ops)
15812
15813#else
15814
15815#define TG3_PM_OPS NULL
15816
15817#endif /* CONFIG_PM_SLEEP */
c866b7ea 15818
b45aa2f6
MC
15819/**
15820 * tg3_io_error_detected - called when PCI error is detected
15821 * @pdev: Pointer to PCI device
15822 * @state: The current pci connection state
15823 *
15824 * This function is called after a PCI bus error affecting
15825 * this device has been detected.
15826 */
15827static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15828 pci_channel_state_t state)
15829{
15830 struct net_device *netdev = pci_get_drvdata(pdev);
15831 struct tg3 *tp = netdev_priv(netdev);
15832 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15833
15834 netdev_info(netdev, "PCI I/O error detected\n");
15835
15836 rtnl_lock();
15837
15838 if (!netif_running(netdev))
15839 goto done;
15840
15841 tg3_phy_stop(tp);
15842
15843 tg3_netif_stop(tp);
15844
15845 del_timer_sync(&tp->timer);
b45aa2f6
MC
15846
15847 /* Want to make sure that the reset task doesn't run */
db219973 15848 tg3_reset_task_cancel(tp);
63c3a66f 15849 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
b45aa2f6
MC
15850
15851 netif_device_detach(netdev);
15852
15853 /* Clean up software state, even if MMIO is blocked */
15854 tg3_full_lock(tp, 0);
15855 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15856 tg3_full_unlock(tp);
15857
15858done:
15859 if (state == pci_channel_io_perm_failure)
15860 err = PCI_ERS_RESULT_DISCONNECT;
15861 else
15862 pci_disable_device(pdev);
15863
15864 rtnl_unlock();
15865
15866 return err;
15867}
15868
15869/**
15870 * tg3_io_slot_reset - called after the pci bus has been reset.
15871 * @pdev: Pointer to PCI device
15872 *
15873 * Restart the card from scratch, as if from a cold-boot.
15874 * At this point, the card has exprienced a hard reset,
15875 * followed by fixups by BIOS, and has its config space
15876 * set up identically to what it was at cold boot.
15877 */
15878static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15879{
15880 struct net_device *netdev = pci_get_drvdata(pdev);
15881 struct tg3 *tp = netdev_priv(netdev);
15882 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15883 int err;
15884
15885 rtnl_lock();
15886
15887 if (pci_enable_device(pdev)) {
15888 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15889 goto done;
15890 }
15891
15892 pci_set_master(pdev);
15893 pci_restore_state(pdev);
15894 pci_save_state(pdev);
15895
15896 if (!netif_running(netdev)) {
15897 rc = PCI_ERS_RESULT_RECOVERED;
15898 goto done;
15899 }
15900
15901 err = tg3_power_up(tp);
bed9829f 15902 if (err)
b45aa2f6 15903 goto done;
b45aa2f6
MC
15904
15905 rc = PCI_ERS_RESULT_RECOVERED;
15906
15907done:
15908 rtnl_unlock();
15909
15910 return rc;
15911}
15912
15913/**
15914 * tg3_io_resume - called when traffic can start flowing again.
15915 * @pdev: Pointer to PCI device
15916 *
15917 * This callback is called when the error recovery driver tells
15918 * us that its OK to resume normal operation.
15919 */
15920static void tg3_io_resume(struct pci_dev *pdev)
15921{
15922 struct net_device *netdev = pci_get_drvdata(pdev);
15923 struct tg3 *tp = netdev_priv(netdev);
15924 int err;
15925
15926 rtnl_lock();
15927
15928 if (!netif_running(netdev))
15929 goto done;
15930
15931 tg3_full_lock(tp, 0);
63c3a66f 15932 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15933 err = tg3_restart_hw(tp, 1);
15934 tg3_full_unlock(tp);
15935 if (err) {
15936 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15937 goto done;
15938 }
15939
15940 netif_device_attach(netdev);
15941
15942 tp->timer.expires = jiffies + tp->timer_offset;
15943 add_timer(&tp->timer);
15944
15945 tg3_netif_start(tp);
15946
15947 tg3_phy_start(tp);
15948
15949done:
15950 rtnl_unlock();
15951}
15952
15953static struct pci_error_handlers tg3_err_handler = {
15954 .error_detected = tg3_io_error_detected,
15955 .slot_reset = tg3_io_slot_reset,
15956 .resume = tg3_io_resume
15957};
15958
1da177e4
LT
15959static struct pci_driver tg3_driver = {
15960 .name = DRV_MODULE_NAME,
15961 .id_table = tg3_pci_tbl,
15962 .probe = tg3_init_one,
15963 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15964 .err_handler = &tg3_err_handler,
aa6027ca 15965 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15966};
15967
15968static int __init tg3_init(void)
15969{
29917620 15970 return pci_register_driver(&tg3_driver);
1da177e4
LT
15971}
15972
15973static void __exit tg3_cleanup(void)
15974{
15975 pci_unregister_driver(&tg3_driver);
15976}
15977
15978module_init(tg3_init);
15979module_exit(tg3_cleanup);