tg3: Remove unused link config code
[linux-2.6-block.git] / drivers / net / ethernet / broadcom / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
efab79c5 92#define TG3_MIN_NUM 122
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
efab79c5 95#define DRV_MODULE_RELDATE "December 7, 2011"
1da177e4 96
fd6d3f0e
MC
97#define RESET_KIND_SHUTDOWN 0
98#define RESET_KIND_INIT 1
99#define RESET_KIND_SUSPEND 2
100
1da177e4
LT
101#define TG3_DEF_RX_MODE 0
102#define TG3_DEF_TX_MODE 0
103#define TG3_DEF_MSG_ENABLE \
104 (NETIF_MSG_DRV | \
105 NETIF_MSG_PROBE | \
106 NETIF_MSG_LINK | \
107 NETIF_MSG_TIMER | \
108 NETIF_MSG_IFDOWN | \
109 NETIF_MSG_IFUP | \
110 NETIF_MSG_RX_ERR | \
111 NETIF_MSG_TX_ERR)
112
520b2756
MC
113#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
114
1da177e4
LT
115/* length of time before we decide the hardware is borked,
116 * and dev->tx_timeout() should be called to fix the problem
117 */
63c3a66f 118
1da177e4
LT
119#define TG3_TX_TIMEOUT (5 * HZ)
120
121/* hardware minimum and maximum for a single frame's data payload */
122#define TG3_MIN_MTU 60
123#define TG3_MAX_MTU(tp) \
63c3a66f 124 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
125
126/* These numbers seem to be hard coded in the NIC firmware somehow.
127 * You can't change the ring sizes, but you can change where you place
128 * them in the NIC onboard memory.
129 */
7cb32cf2 130#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 132 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 133#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 134#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 135 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 136 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4
LT
137#define TG3_DEF_RX_JUMBO_RING_PENDING 100
138
139/* Do not place this n-ring entries value into the tp struct itself,
140 * we really want to expose these constants to GCC so that modulo et
141 * al. operations are done with shifts and masks instead of with
142 * hw multiply/modulo instructions. Another solution would be to
143 * replace things like '% foo' with '& (foo - 1)'.
144 */
1da177e4
LT
145
146#define TG3_TX_RING_SIZE 512
147#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
148
2c49a44d
MC
149#define TG3_RX_STD_RING_BYTES(tp) \
150 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
151#define TG3_RX_JMB_RING_BYTES(tp) \
152 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
153#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 154 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
155#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
156 TG3_TX_RING_SIZE)
1da177e4
LT
157#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
158
287be12e
MC
159#define TG3_DMA_BYTE_ENAB 64
160
161#define TG3_RX_STD_DMA_SZ 1536
162#define TG3_RX_JMB_DMA_SZ 9046
163
164#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
165
166#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
167#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 168
2c49a44d
MC
169#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
170 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 171
2c49a44d
MC
172#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
173 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 174
d2757fc4
MC
175/* Due to a hardware bug, the 5701 can only DMA to memory addresses
176 * that are at least dword aligned when used in PCIX mode. The driver
177 * works around this bug by double copying the packet. This workaround
178 * is built into the normal double copy length check for efficiency.
179 *
180 * However, the double copy is only necessary on those architectures
181 * where unaligned memory accesses are inefficient. For those architectures
182 * where unaligned memory accesses incur little penalty, we can reintegrate
183 * the 5701 in the normal rx path. Doing so saves a device structure
184 * dereference by hardcoding the double copy threshold in place.
185 */
186#define TG3_RX_COPY_THRESHOLD 256
187#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
188 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
189#else
190 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
191#endif
192
81389f57
MC
193#if (NET_IP_ALIGN != 0)
194#define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
195#else
9205fd9c 196#define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
81389f57
MC
197#endif
198
1da177e4 199/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 200#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
55086ad9 201#define TG3_TX_BD_DMA_MAX_2K 2048
a4cb428d 202#define TG3_TX_BD_DMA_MAX_4K 4096
1da177e4 203
ad829268
MC
204#define TG3_RAW_IP_ALIGN 2
205
c6cdf436
MC
206#define TG3_FW_UPDATE_TIMEOUT_SEC 5
207
077f849d
JSR
208#define FIRMWARE_TG3 "tigon/tg3.bin"
209#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
210#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
211
1da177e4 212static char version[] __devinitdata =
05dbe005 213 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
214
215MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
216MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
217MODULE_LICENSE("GPL");
218MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
219MODULE_FIRMWARE(FIRMWARE_TG3);
220MODULE_FIRMWARE(FIRMWARE_TG3TSO);
221MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
222
1da177e4
LT
223static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
224module_param(tg3_debug, int, 0);
225MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
226
a3aa1884 227static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
291 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
292 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
293 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
294 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
295 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
296 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
297 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
298 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 299 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 300 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
301 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
302 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
303 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
304 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
305 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
306 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
307 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 308 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 309 {}
1da177e4
LT
310};
311
312MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
313
50da859d 314static const struct {
1da177e4 315 const char string[ETH_GSTRING_LEN];
48fa55a0 316} ethtool_stats_keys[] = {
1da177e4
LT
317 { "rx_octets" },
318 { "rx_fragments" },
319 { "rx_ucast_packets" },
320 { "rx_mcast_packets" },
321 { "rx_bcast_packets" },
322 { "rx_fcs_errors" },
323 { "rx_align_errors" },
324 { "rx_xon_pause_rcvd" },
325 { "rx_xoff_pause_rcvd" },
326 { "rx_mac_ctrl_rcvd" },
327 { "rx_xoff_entered" },
328 { "rx_frame_too_long_errors" },
329 { "rx_jabbers" },
330 { "rx_undersize_packets" },
331 { "rx_in_length_errors" },
332 { "rx_out_length_errors" },
333 { "rx_64_or_less_octet_packets" },
334 { "rx_65_to_127_octet_packets" },
335 { "rx_128_to_255_octet_packets" },
336 { "rx_256_to_511_octet_packets" },
337 { "rx_512_to_1023_octet_packets" },
338 { "rx_1024_to_1522_octet_packets" },
339 { "rx_1523_to_2047_octet_packets" },
340 { "rx_2048_to_4095_octet_packets" },
341 { "rx_4096_to_8191_octet_packets" },
342 { "rx_8192_to_9022_octet_packets" },
343
344 { "tx_octets" },
345 { "tx_collisions" },
346
347 { "tx_xon_sent" },
348 { "tx_xoff_sent" },
349 { "tx_flow_control" },
350 { "tx_mac_errors" },
351 { "tx_single_collisions" },
352 { "tx_mult_collisions" },
353 { "tx_deferred" },
354 { "tx_excessive_collisions" },
355 { "tx_late_collisions" },
356 { "tx_collide_2times" },
357 { "tx_collide_3times" },
358 { "tx_collide_4times" },
359 { "tx_collide_5times" },
360 { "tx_collide_6times" },
361 { "tx_collide_7times" },
362 { "tx_collide_8times" },
363 { "tx_collide_9times" },
364 { "tx_collide_10times" },
365 { "tx_collide_11times" },
366 { "tx_collide_12times" },
367 { "tx_collide_13times" },
368 { "tx_collide_14times" },
369 { "tx_collide_15times" },
370 { "tx_ucast_packets" },
371 { "tx_mcast_packets" },
372 { "tx_bcast_packets" },
373 { "tx_carrier_sense_errors" },
374 { "tx_discards" },
375 { "tx_errors" },
376
377 { "dma_writeq_full" },
378 { "dma_write_prioq_full" },
379 { "rxbds_empty" },
380 { "rx_discards" },
381 { "rx_errors" },
382 { "rx_threshold_hit" },
383
384 { "dma_readq_full" },
385 { "dma_read_prioq_full" },
386 { "tx_comp_queue_full" },
387
388 { "ring_set_send_prod_index" },
389 { "ring_status_update" },
390 { "nic_irqs" },
391 { "nic_avoided_irqs" },
4452d099
MC
392 { "nic_tx_threshold_hit" },
393
394 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
395};
396
48fa55a0
MC
397#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
398
399
50da859d 400static const struct {
4cafd3f5 401 const char string[ETH_GSTRING_LEN];
48fa55a0 402} ethtool_test_keys[] = {
28a45957
MC
403 { "nvram test (online) " },
404 { "link test (online) " },
405 { "register test (offline)" },
406 { "memory test (offline)" },
407 { "mac loopback test (offline)" },
408 { "phy loopback test (offline)" },
941ec90f 409 { "ext loopback test (offline)" },
28a45957 410 { "interrupt test (offline)" },
4cafd3f5
MC
411};
412
48fa55a0
MC
413#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
414
415
b401e9e2
MC
416static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
417{
418 writel(val, tp->regs + off);
419}
420
421static u32 tg3_read32(struct tg3 *tp, u32 off)
422{
de6f31eb 423 return readl(tp->regs + off);
b401e9e2
MC
424}
425
0d3031d9
MC
426static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
427{
428 writel(val, tp->aperegs + off);
429}
430
431static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
432{
de6f31eb 433 return readl(tp->aperegs + off);
0d3031d9
MC
434}
435
1da177e4
LT
436static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
437{
6892914f
MC
438 unsigned long flags;
439
440 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
441 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
442 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 443 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
444}
445
446static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
447{
448 writel(val, tp->regs + off);
449 readl(tp->regs + off);
1da177e4
LT
450}
451
6892914f 452static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 453{
6892914f
MC
454 unsigned long flags;
455 u32 val;
456
457 spin_lock_irqsave(&tp->indirect_lock, flags);
458 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
459 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
460 spin_unlock_irqrestore(&tp->indirect_lock, flags);
461 return val;
462}
463
464static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
465{
466 unsigned long flags;
467
468 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
469 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
470 TG3_64BIT_REG_LOW, val);
471 return;
472 }
66711e66 473 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
474 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
475 TG3_64BIT_REG_LOW, val);
476 return;
1da177e4 477 }
6892914f
MC
478
479 spin_lock_irqsave(&tp->indirect_lock, flags);
480 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
481 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
482 spin_unlock_irqrestore(&tp->indirect_lock, flags);
483
484 /* In indirect mode when disabling interrupts, we also need
485 * to clear the interrupt bit in the GRC local ctrl register.
486 */
487 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
488 (val == 0x1)) {
489 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
490 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
491 }
492}
493
494static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
495{
496 unsigned long flags;
497 u32 val;
498
499 spin_lock_irqsave(&tp->indirect_lock, flags);
500 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
501 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
502 spin_unlock_irqrestore(&tp->indirect_lock, flags);
503 return val;
504}
505
b401e9e2
MC
506/* usec_wait specifies the wait time in usec when writing to certain registers
507 * where it is unsafe to read back the register without some delay.
508 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
509 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
510 */
511static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 512{
63c3a66f 513 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
514 /* Non-posted methods */
515 tp->write32(tp, off, val);
516 else {
517 /* Posted method */
518 tg3_write32(tp, off, val);
519 if (usec_wait)
520 udelay(usec_wait);
521 tp->read32(tp, off);
522 }
523 /* Wait again after the read for the posted method to guarantee that
524 * the wait time is met.
525 */
526 if (usec_wait)
527 udelay(usec_wait);
1da177e4
LT
528}
529
09ee929c
MC
530static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
531{
532 tp->write32_mbox(tp, off, val);
63c3a66f 533 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 534 tp->read32_mbox(tp, off);
09ee929c
MC
535}
536
20094930 537static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
538{
539 void __iomem *mbox = tp->regs + off;
540 writel(val, mbox);
63c3a66f 541 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 542 writel(val, mbox);
63c3a66f 543 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
544 readl(mbox);
545}
546
b5d3772c
MC
547static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
548{
de6f31eb 549 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
550}
551
552static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
553{
554 writel(val, tp->regs + off + GRCMBOX_BASE);
555}
556
c6cdf436 557#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 558#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
559#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
560#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
561#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 562
c6cdf436
MC
563#define tw32(reg, val) tp->write32(tp, reg, val)
564#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
565#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
566#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
567
568static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
569{
6892914f
MC
570 unsigned long flags;
571
6ff6f81d 572 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
573 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
574 return;
575
6892914f 576 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 577 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
578 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
579 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 580
bbadf503
MC
581 /* Always leave this as zero. */
582 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
583 } else {
584 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
585 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 586
bbadf503
MC
587 /* Always leave this as zero. */
588 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
589 }
590 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
591}
592
1da177e4
LT
593static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
594{
6892914f
MC
595 unsigned long flags;
596
6ff6f81d 597 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
598 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
599 *val = 0;
600 return;
601 }
602
6892914f 603 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 604 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
605 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
606 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 607
bbadf503
MC
608 /* Always leave this as zero. */
609 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
610 } else {
611 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
612 *val = tr32(TG3PCI_MEM_WIN_DATA);
613
614 /* Always leave this as zero. */
615 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
616 }
6892914f 617 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
618}
619
0d3031d9
MC
620static void tg3_ape_lock_init(struct tg3 *tp)
621{
622 int i;
6f5c8f83 623 u32 regbase, bit;
f92d9dc1
MC
624
625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
626 regbase = TG3_APE_LOCK_GRANT;
627 else
628 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
629
630 /* Make sure the driver hasn't any stale locks. */
78f94dc7
MC
631 for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
632 switch (i) {
633 case TG3_APE_LOCK_PHY0:
634 case TG3_APE_LOCK_PHY1:
635 case TG3_APE_LOCK_PHY2:
636 case TG3_APE_LOCK_PHY3:
637 bit = APE_LOCK_GRANT_DRIVER;
638 break;
639 default:
640 if (!tp->pci_fn)
641 bit = APE_LOCK_GRANT_DRIVER;
642 else
643 bit = 1 << tp->pci_fn;
644 }
645 tg3_ape_write32(tp, regbase + 4 * i, bit);
6f5c8f83
MC
646 }
647
0d3031d9
MC
648}
649
650static int tg3_ape_lock(struct tg3 *tp, int locknum)
651{
652 int i, off;
653 int ret = 0;
6f5c8f83 654 u32 status, req, gnt, bit;
0d3031d9 655
63c3a66f 656 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
657 return 0;
658
659 switch (locknum) {
6f5c8f83
MC
660 case TG3_APE_LOCK_GPIO:
661 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
662 return 0;
33f401ae
MC
663 case TG3_APE_LOCK_GRC:
664 case TG3_APE_LOCK_MEM:
78f94dc7
MC
665 if (!tp->pci_fn)
666 bit = APE_LOCK_REQ_DRIVER;
667 else
668 bit = 1 << tp->pci_fn;
33f401ae
MC
669 break;
670 default:
671 return -EINVAL;
0d3031d9
MC
672 }
673
f92d9dc1
MC
674 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
675 req = TG3_APE_LOCK_REQ;
676 gnt = TG3_APE_LOCK_GRANT;
677 } else {
678 req = TG3_APE_PER_LOCK_REQ;
679 gnt = TG3_APE_PER_LOCK_GRANT;
680 }
681
0d3031d9
MC
682 off = 4 * locknum;
683
6f5c8f83 684 tg3_ape_write32(tp, req + off, bit);
0d3031d9
MC
685
686 /* Wait for up to 1 millisecond to acquire lock. */
687 for (i = 0; i < 100; i++) {
f92d9dc1 688 status = tg3_ape_read32(tp, gnt + off);
6f5c8f83 689 if (status == bit)
0d3031d9
MC
690 break;
691 udelay(10);
692 }
693
6f5c8f83 694 if (status != bit) {
0d3031d9 695 /* Revoke the lock request. */
6f5c8f83 696 tg3_ape_write32(tp, gnt + off, bit);
0d3031d9
MC
697 ret = -EBUSY;
698 }
699
700 return ret;
701}
702
703static void tg3_ape_unlock(struct tg3 *tp, int locknum)
704{
6f5c8f83 705 u32 gnt, bit;
0d3031d9 706
63c3a66f 707 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
708 return;
709
710 switch (locknum) {
6f5c8f83
MC
711 case TG3_APE_LOCK_GPIO:
712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
713 return;
33f401ae
MC
714 case TG3_APE_LOCK_GRC:
715 case TG3_APE_LOCK_MEM:
78f94dc7
MC
716 if (!tp->pci_fn)
717 bit = APE_LOCK_GRANT_DRIVER;
718 else
719 bit = 1 << tp->pci_fn;
33f401ae
MC
720 break;
721 default:
722 return;
0d3031d9
MC
723 }
724
f92d9dc1
MC
725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
726 gnt = TG3_APE_LOCK_GRANT;
727 else
728 gnt = TG3_APE_PER_LOCK_GRANT;
729
6f5c8f83 730 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
0d3031d9
MC
731}
732
fd6d3f0e
MC
733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
734{
735 int i;
736 u32 apedata;
737
738 /* NCSI does not support APE events */
739 if (tg3_flag(tp, APE_HAS_NCSI))
740 return;
741
742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
743 if (apedata != APE_SEG_SIG_MAGIC)
744 return;
745
746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
747 if (!(apedata & APE_FW_STATUS_READY))
748 return;
749
750 /* Wait for up to 1 millisecond for APE to service previous event. */
751 for (i = 0; i < 10; i++) {
752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
753 return;
754
755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
756
757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
759 event | APE_EVENT_STATUS_EVENT_PENDING);
760
761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
762
763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
764 break;
765
766 udelay(100);
767 }
768
769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
771}
772
773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
774{
775 u32 event;
776 u32 apedata;
777
778 if (!tg3_flag(tp, ENABLE_APE))
779 return;
780
781 switch (kind) {
782 case RESET_KIND_INIT:
783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
784 APE_HOST_SEG_SIG_MAGIC);
785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
786 APE_HOST_SEG_LEN_MAGIC);
787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
792 APE_HOST_BEHAV_NO_PHYLOCK);
793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
794 TG3_APE_HOST_DRVR_STATE_START);
795
796 event = APE_EVENT_STATUS_STATE_START;
797 break;
798 case RESET_KIND_SHUTDOWN:
799 /* With the interface we are currently using,
800 * APE does not track driver state. Wiping
801 * out the HOST SEGMENT SIGNATURE forces
802 * the APE to assume OS absent status.
803 */
804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
805
806 if (device_may_wakeup(&tp->pdev->dev) &&
807 tg3_flag(tp, WOL_ENABLE)) {
808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
809 TG3_APE_HOST_WOL_SPEED_AUTO);
810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
811 } else
812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
813
814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
815
816 event = APE_EVENT_STATUS_STATE_UNLOAD;
817 break;
818 case RESET_KIND_SUSPEND:
819 event = APE_EVENT_STATUS_STATE_SUSPEND;
820 break;
821 default:
822 return;
823 }
824
825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
826
827 tg3_ape_send_event(tp, event);
828}
829
1da177e4
LT
830static void tg3_disable_ints(struct tg3 *tp)
831{
89aeb3bc
MC
832 int i;
833
1da177e4
LT
834 tw32(TG3PCI_MISC_HOST_CTRL,
835 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
836 for (i = 0; i < tp->irq_max; i++)
837 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
838}
839
1da177e4
LT
840static void tg3_enable_ints(struct tg3 *tp)
841{
89aeb3bc 842 int i;
89aeb3bc 843
bbe832c0
MC
844 tp->irq_sync = 0;
845 wmb();
846
1da177e4
LT
847 tw32(TG3PCI_MISC_HOST_CTRL,
848 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 849
f89f38b8 850 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
851 for (i = 0; i < tp->irq_cnt; i++) {
852 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 853
898a56f8 854 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 855 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 856 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 857
f89f38b8 858 tp->coal_now |= tnapi->coal_now;
89aeb3bc 859 }
f19af9c2
MC
860
861 /* Force an initial interrupt */
63c3a66f 862 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
863 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
864 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
865 else
f89f38b8
MC
866 tw32(HOSTCC_MODE, tp->coal_now);
867
868 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
869}
870
17375d25 871static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 872{
17375d25 873 struct tg3 *tp = tnapi->tp;
898a56f8 874 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
875 unsigned int work_exists = 0;
876
877 /* check for phy events */
63c3a66f 878 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
879 if (sblk->status & SD_STATUS_LINK_CHG)
880 work_exists = 1;
881 }
882 /* check for RX/TX work to do */
f3f3f27e 883 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 884 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
885 work_exists = 1;
886
887 return work_exists;
888}
889
17375d25 890/* tg3_int_reenable
04237ddd
MC
891 * similar to tg3_enable_ints, but it accurately determines whether there
892 * is new work pending and can return without flushing the PIO write
6aa20a22 893 * which reenables interrupts
1da177e4 894 */
17375d25 895static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 896{
17375d25
MC
897 struct tg3 *tp = tnapi->tp;
898
898a56f8 899 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
900 mmiowb();
901
fac9b83e
DM
902 /* When doing tagged status, this work check is unnecessary.
903 * The last_tag we write above tells the chip which piece of
904 * work we've completed.
905 */
63c3a66f 906 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 907 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 908 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
909}
910
1da177e4
LT
911static void tg3_switch_clocks(struct tg3 *tp)
912{
f6eb9b1f 913 u32 clock_ctrl;
1da177e4
LT
914 u32 orig_clock_ctrl;
915
63c3a66f 916 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
917 return;
918
f6eb9b1f
MC
919 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
920
1da177e4
LT
921 orig_clock_ctrl = clock_ctrl;
922 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
923 CLOCK_CTRL_CLKRUN_OENABLE |
924 0x1f);
925 tp->pci_clock_ctrl = clock_ctrl;
926
63c3a66f 927 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 928 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
929 tw32_wait_f(TG3PCI_CLOCK_CTRL,
930 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
931 }
932 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
933 tw32_wait_f(TG3PCI_CLOCK_CTRL,
934 clock_ctrl |
935 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
936 40);
937 tw32_wait_f(TG3PCI_CLOCK_CTRL,
938 clock_ctrl | (CLOCK_CTRL_ALTCLK),
939 40);
1da177e4 940 }
b401e9e2 941 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
942}
943
944#define PHY_BUSY_LOOPS 5000
945
946static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
947{
948 u32 frame_val;
949 unsigned int loops;
950 int ret;
951
952 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
953 tw32_f(MAC_MI_MODE,
954 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
955 udelay(80);
956 }
957
958 *val = 0x0;
959
882e9793 960 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
961 MI_COM_PHY_ADDR_MASK);
962 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
963 MI_COM_REG_ADDR_MASK);
964 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 965
1da177e4
LT
966 tw32_f(MAC_MI_COM, frame_val);
967
968 loops = PHY_BUSY_LOOPS;
969 while (loops != 0) {
970 udelay(10);
971 frame_val = tr32(MAC_MI_COM);
972
973 if ((frame_val & MI_COM_BUSY) == 0) {
974 udelay(5);
975 frame_val = tr32(MAC_MI_COM);
976 break;
977 }
978 loops -= 1;
979 }
980
981 ret = -EBUSY;
982 if (loops != 0) {
983 *val = frame_val & MI_COM_DATA_MASK;
984 ret = 0;
985 }
986
987 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
988 tw32_f(MAC_MI_MODE, tp->mi_mode);
989 udelay(80);
990 }
991
992 return ret;
993}
994
995static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
996{
997 u32 frame_val;
998 unsigned int loops;
999 int ret;
1000
f07e9af3 1001 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 1002 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
1003 return 0;
1004
1da177e4
LT
1005 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1006 tw32_f(MAC_MI_MODE,
1007 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
1008 udelay(80);
1009 }
1010
882e9793 1011 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
1012 MI_COM_PHY_ADDR_MASK);
1013 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
1014 MI_COM_REG_ADDR_MASK);
1015 frame_val |= (val & MI_COM_DATA_MASK);
1016 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 1017
1da177e4
LT
1018 tw32_f(MAC_MI_COM, frame_val);
1019
1020 loops = PHY_BUSY_LOOPS;
1021 while (loops != 0) {
1022 udelay(10);
1023 frame_val = tr32(MAC_MI_COM);
1024 if ((frame_val & MI_COM_BUSY) == 0) {
1025 udelay(5);
1026 frame_val = tr32(MAC_MI_COM);
1027 break;
1028 }
1029 loops -= 1;
1030 }
1031
1032 ret = -EBUSY;
1033 if (loops != 0)
1034 ret = 0;
1035
1036 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
1037 tw32_f(MAC_MI_MODE, tp->mi_mode);
1038 udelay(80);
1039 }
1040
1041 return ret;
1042}
1043
b0988c15
MC
1044static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1045{
1046 int err;
1047
1048 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1049 if (err)
1050 goto done;
1051
1052 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1053 if (err)
1054 goto done;
1055
1056 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1057 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1058 if (err)
1059 goto done;
1060
1061 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1062
1063done:
1064 return err;
1065}
1066
1067static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1068{
1069 int err;
1070
1071 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1072 if (err)
1073 goto done;
1074
1075 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1076 if (err)
1077 goto done;
1078
1079 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1080 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1081 if (err)
1082 goto done;
1083
1084 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1085
1086done:
1087 return err;
1088}
1089
1090static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1091{
1092 int err;
1093
1094 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1095 if (!err)
1096 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1097
1098 return err;
1099}
1100
1101static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1102{
1103 int err;
1104
1105 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1106 if (!err)
1107 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1108
1109 return err;
1110}
1111
15ee95c3
MC
1112static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1113{
1114 int err;
1115
1116 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1117 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1118 MII_TG3_AUXCTL_SHDWSEL_MISC);
1119 if (!err)
1120 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1121
1122 return err;
1123}
1124
b4bd2929
MC
1125static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1126{
1127 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1128 set |= MII_TG3_AUXCTL_MISC_WREN;
1129
1130 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1131}
1132
1d36ba45
MC
1133#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1134 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1135 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1136 MII_TG3_AUXCTL_ACTL_TX_6DB)
1137
1138#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1139 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1140 MII_TG3_AUXCTL_ACTL_TX_6DB);
1141
95e2869a
MC
1142static int tg3_bmcr_reset(struct tg3 *tp)
1143{
1144 u32 phy_control;
1145 int limit, err;
1146
1147 /* OK, reset it, and poll the BMCR_RESET bit until it
1148 * clears or we time out.
1149 */
1150 phy_control = BMCR_RESET;
1151 err = tg3_writephy(tp, MII_BMCR, phy_control);
1152 if (err != 0)
1153 return -EBUSY;
1154
1155 limit = 5000;
1156 while (limit--) {
1157 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1158 if (err != 0)
1159 return -EBUSY;
1160
1161 if ((phy_control & BMCR_RESET) == 0) {
1162 udelay(40);
1163 break;
1164 }
1165 udelay(10);
1166 }
d4675b52 1167 if (limit < 0)
95e2869a
MC
1168 return -EBUSY;
1169
1170 return 0;
1171}
1172
158d7abd
MC
1173static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1174{
3d16543d 1175 struct tg3 *tp = bp->priv;
158d7abd
MC
1176 u32 val;
1177
24bb4fb6 1178 spin_lock_bh(&tp->lock);
158d7abd
MC
1179
1180 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1181 val = -EIO;
1182
1183 spin_unlock_bh(&tp->lock);
158d7abd
MC
1184
1185 return val;
1186}
1187
1188static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1189{
3d16543d 1190 struct tg3 *tp = bp->priv;
24bb4fb6 1191 u32 ret = 0;
158d7abd 1192
24bb4fb6 1193 spin_lock_bh(&tp->lock);
158d7abd
MC
1194
1195 if (tg3_writephy(tp, reg, val))
24bb4fb6 1196 ret = -EIO;
158d7abd 1197
24bb4fb6
MC
1198 spin_unlock_bh(&tp->lock);
1199
1200 return ret;
158d7abd
MC
1201}
1202
1203static int tg3_mdio_reset(struct mii_bus *bp)
1204{
1205 return 0;
1206}
1207
9c61d6bc 1208static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1209{
1210 u32 val;
fcb389df 1211 struct phy_device *phydev;
a9daf367 1212
3f0e3ad7 1213 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1214 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1215 case PHY_ID_BCM50610:
1216 case PHY_ID_BCM50610M:
fcb389df
MC
1217 val = MAC_PHYCFG2_50610_LED_MODES;
1218 break;
6a443a0f 1219 case PHY_ID_BCMAC131:
fcb389df
MC
1220 val = MAC_PHYCFG2_AC131_LED_MODES;
1221 break;
6a443a0f 1222 case PHY_ID_RTL8211C:
fcb389df
MC
1223 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1224 break;
6a443a0f 1225 case PHY_ID_RTL8201E:
fcb389df
MC
1226 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1227 break;
1228 default:
a9daf367 1229 return;
fcb389df
MC
1230 }
1231
1232 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1233 tw32(MAC_PHYCFG2, val);
1234
1235 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1236 val &= ~(MAC_PHYCFG1_RGMII_INT |
1237 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1238 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1239 tw32(MAC_PHYCFG1, val);
1240
1241 return;
1242 }
1243
63c3a66f 1244 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1245 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1246 MAC_PHYCFG2_FMODE_MASK_MASK |
1247 MAC_PHYCFG2_GMODE_MASK_MASK |
1248 MAC_PHYCFG2_ACT_MASK_MASK |
1249 MAC_PHYCFG2_QUAL_MASK_MASK |
1250 MAC_PHYCFG2_INBAND_ENABLE;
1251
1252 tw32(MAC_PHYCFG2, val);
a9daf367 1253
bb85fbb6
MC
1254 val = tr32(MAC_PHYCFG1);
1255 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1256 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1257 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1258 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1259 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1260 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1261 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1262 }
bb85fbb6
MC
1263 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1264 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1265 tw32(MAC_PHYCFG1, val);
a9daf367 1266
a9daf367
MC
1267 val = tr32(MAC_EXT_RGMII_MODE);
1268 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1269 MAC_RGMII_MODE_RX_QUALITY |
1270 MAC_RGMII_MODE_RX_ACTIVITY |
1271 MAC_RGMII_MODE_RX_ENG_DET |
1272 MAC_RGMII_MODE_TX_ENABLE |
1273 MAC_RGMII_MODE_TX_LOWPWR |
1274 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1275 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1276 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1277 val |= MAC_RGMII_MODE_RX_INT_B |
1278 MAC_RGMII_MODE_RX_QUALITY |
1279 MAC_RGMII_MODE_RX_ACTIVITY |
1280 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1281 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1282 val |= MAC_RGMII_MODE_TX_ENABLE |
1283 MAC_RGMII_MODE_TX_LOWPWR |
1284 MAC_RGMII_MODE_TX_RESET;
1285 }
1286 tw32(MAC_EXT_RGMII_MODE, val);
1287}
1288
158d7abd
MC
1289static void tg3_mdio_start(struct tg3 *tp)
1290{
158d7abd
MC
1291 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1292 tw32_f(MAC_MI_MODE, tp->mi_mode);
1293 udelay(80);
a9daf367 1294
63c3a66f 1295 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1297 tg3_mdio_config_5785(tp);
1298}
1299
1300static int tg3_mdio_init(struct tg3 *tp)
1301{
1302 int i;
1303 u32 reg;
1304 struct phy_device *phydev;
1305
63c3a66f 1306 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1307 u32 is_serdes;
882e9793 1308
69f11c99 1309 tp->phy_addr = tp->pci_fn + 1;
882e9793 1310
d1ec96af
MC
1311 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1312 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1313 else
1314 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1315 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1316 if (is_serdes)
1317 tp->phy_addr += 7;
1318 } else
3f0e3ad7 1319 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1320
158d7abd
MC
1321 tg3_mdio_start(tp);
1322
63c3a66f 1323 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1324 return 0;
1325
298cf9be
LB
1326 tp->mdio_bus = mdiobus_alloc();
1327 if (tp->mdio_bus == NULL)
1328 return -ENOMEM;
158d7abd 1329
298cf9be
LB
1330 tp->mdio_bus->name = "tg3 mdio bus";
1331 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1332 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1333 tp->mdio_bus->priv = tp;
1334 tp->mdio_bus->parent = &tp->pdev->dev;
1335 tp->mdio_bus->read = &tg3_mdio_read;
1336 tp->mdio_bus->write = &tg3_mdio_write;
1337 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1338 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1339 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1340
1341 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1342 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1343
1344 /* The bus registration will look for all the PHYs on the mdio bus.
1345 * Unfortunately, it does not ensure the PHY is powered up before
1346 * accessing the PHY ID registers. A chip reset is the
1347 * quickest way to bring the device back to an operational state..
1348 */
1349 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1350 tg3_bmcr_reset(tp);
1351
298cf9be 1352 i = mdiobus_register(tp->mdio_bus);
a9daf367 1353 if (i) {
ab96b241 1354 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1355 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1356 return i;
1357 }
158d7abd 1358
3f0e3ad7 1359 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1360
9c61d6bc 1361 if (!phydev || !phydev->drv) {
ab96b241 1362 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1363 mdiobus_unregister(tp->mdio_bus);
1364 mdiobus_free(tp->mdio_bus);
1365 return -ENODEV;
1366 }
1367
1368 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1369 case PHY_ID_BCM57780:
321d32a0 1370 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1371 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1372 break;
6a443a0f
MC
1373 case PHY_ID_BCM50610:
1374 case PHY_ID_BCM50610M:
32e5a8d6 1375 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1376 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1377 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1378 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1379 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1380 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1381 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1382 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1383 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1384 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1385 /* fallthru */
6a443a0f 1386 case PHY_ID_RTL8211C:
fcb389df 1387 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1388 break;
6a443a0f
MC
1389 case PHY_ID_RTL8201E:
1390 case PHY_ID_BCMAC131:
a9daf367 1391 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1392 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1393 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1394 break;
1395 }
1396
63c3a66f 1397 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1398
1399 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1400 tg3_mdio_config_5785(tp);
a9daf367
MC
1401
1402 return 0;
158d7abd
MC
1403}
1404
1405static void tg3_mdio_fini(struct tg3 *tp)
1406{
63c3a66f
JP
1407 if (tg3_flag(tp, MDIOBUS_INITED)) {
1408 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1409 mdiobus_unregister(tp->mdio_bus);
1410 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1411 }
1412}
1413
4ba526ce
MC
1414/* tp->lock is held. */
1415static inline void tg3_generate_fw_event(struct tg3 *tp)
1416{
1417 u32 val;
1418
1419 val = tr32(GRC_RX_CPU_EVENT);
1420 val |= GRC_RX_CPU_DRIVER_EVENT;
1421 tw32_f(GRC_RX_CPU_EVENT, val);
1422
1423 tp->last_event_jiffies = jiffies;
1424}
1425
1426#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1427
95e2869a
MC
1428/* tp->lock is held. */
1429static void tg3_wait_for_event_ack(struct tg3 *tp)
1430{
1431 int i;
4ba526ce
MC
1432 unsigned int delay_cnt;
1433 long time_remain;
1434
1435 /* If enough time has passed, no wait is necessary. */
1436 time_remain = (long)(tp->last_event_jiffies + 1 +
1437 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1438 (long)jiffies;
1439 if (time_remain < 0)
1440 return;
1441
1442 /* Check if we can shorten the wait time. */
1443 delay_cnt = jiffies_to_usecs(time_remain);
1444 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1445 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1446 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1447
4ba526ce 1448 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1449 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1450 break;
4ba526ce 1451 udelay(8);
95e2869a
MC
1452 }
1453}
1454
1455/* tp->lock is held. */
b28f389d 1456static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
95e2869a 1457{
b28f389d 1458 u32 reg, val;
95e2869a
MC
1459
1460 val = 0;
1461 if (!tg3_readphy(tp, MII_BMCR, &reg))
1462 val = reg << 16;
1463 if (!tg3_readphy(tp, MII_BMSR, &reg))
1464 val |= (reg & 0xffff);
b28f389d 1465 *data++ = val;
95e2869a
MC
1466
1467 val = 0;
1468 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1469 val = reg << 16;
1470 if (!tg3_readphy(tp, MII_LPA, &reg))
1471 val |= (reg & 0xffff);
b28f389d 1472 *data++ = val;
95e2869a
MC
1473
1474 val = 0;
f07e9af3 1475 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1476 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1477 val = reg << 16;
1478 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1479 val |= (reg & 0xffff);
1480 }
b28f389d 1481 *data++ = val;
95e2869a
MC
1482
1483 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1484 val = reg << 16;
1485 else
1486 val = 0;
b28f389d
MC
1487 *data++ = val;
1488}
1489
1490/* tp->lock is held. */
1491static void tg3_ump_link_report(struct tg3 *tp)
1492{
1493 u32 data[4];
1494
1495 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
1496 return;
1497
1498 tg3_phy_gather_ump_data(tp, data);
1499
1500 tg3_wait_for_event_ack(tp);
1501
1502 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1503 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1504 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
1505 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
1506 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
1507 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
95e2869a 1508
4ba526ce 1509 tg3_generate_fw_event(tp);
95e2869a
MC
1510}
1511
8d5a89b3
MC
1512/* tp->lock is held. */
1513static void tg3_stop_fw(struct tg3 *tp)
1514{
1515 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
1516 /* Wait for RX cpu to ACK the previous event. */
1517 tg3_wait_for_event_ack(tp);
1518
1519 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
1520
1521 tg3_generate_fw_event(tp);
1522
1523 /* Wait for RX cpu to ACK this event. */
1524 tg3_wait_for_event_ack(tp);
1525 }
1526}
1527
fd6d3f0e
MC
1528/* tp->lock is held. */
1529static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
1530{
1531 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
1532 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1533
1534 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1535 switch (kind) {
1536 case RESET_KIND_INIT:
1537 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1538 DRV_STATE_START);
1539 break;
1540
1541 case RESET_KIND_SHUTDOWN:
1542 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1543 DRV_STATE_UNLOAD);
1544 break;
1545
1546 case RESET_KIND_SUSPEND:
1547 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1548 DRV_STATE_SUSPEND);
1549 break;
1550
1551 default:
1552 break;
1553 }
1554 }
1555
1556 if (kind == RESET_KIND_INIT ||
1557 kind == RESET_KIND_SUSPEND)
1558 tg3_ape_driver_state_change(tp, kind);
1559}
1560
1561/* tp->lock is held. */
1562static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
1563{
1564 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1565 switch (kind) {
1566 case RESET_KIND_INIT:
1567 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1568 DRV_STATE_START_DONE);
1569 break;
1570
1571 case RESET_KIND_SHUTDOWN:
1572 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1573 DRV_STATE_UNLOAD_DONE);
1574 break;
1575
1576 default:
1577 break;
1578 }
1579 }
1580
1581 if (kind == RESET_KIND_SHUTDOWN)
1582 tg3_ape_driver_state_change(tp, kind);
1583}
1584
1585/* tp->lock is held. */
1586static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
1587{
1588 if (tg3_flag(tp, ENABLE_ASF)) {
1589 switch (kind) {
1590 case RESET_KIND_INIT:
1591 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1592 DRV_STATE_START);
1593 break;
1594
1595 case RESET_KIND_SHUTDOWN:
1596 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1597 DRV_STATE_UNLOAD);
1598 break;
1599
1600 case RESET_KIND_SUSPEND:
1601 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
1602 DRV_STATE_SUSPEND);
1603 break;
1604
1605 default:
1606 break;
1607 }
1608 }
1609}
1610
1611static int tg3_poll_fw(struct tg3 *tp)
1612{
1613 int i;
1614 u32 val;
1615
1616 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1617 /* Wait up to 20ms for init done. */
1618 for (i = 0; i < 200; i++) {
1619 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
1620 return 0;
1621 udelay(100);
1622 }
1623 return -ENODEV;
1624 }
1625
1626 /* Wait for firmware initialization to complete. */
1627 for (i = 0; i < 100000; i++) {
1628 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
1629 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
1630 break;
1631 udelay(10);
1632 }
1633
1634 /* Chip might not be fitted with firmware. Some Sun onboard
1635 * parts are configured like that. So don't signal the timeout
1636 * of the above loop as an error, but do report the lack of
1637 * running firmware once.
1638 */
1639 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
1640 tg3_flag_set(tp, NO_FWARE_REPORTED);
1641
1642 netdev_info(tp->dev, "No firmware running\n");
1643 }
1644
1645 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
1646 /* The 57765 A0 needs a little more
1647 * time to do some important work.
1648 */
1649 mdelay(10);
1650 }
1651
1652 return 0;
1653}
1654
95e2869a
MC
1655static void tg3_link_report(struct tg3 *tp)
1656{
1657 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1658 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1659 tg3_ump_link_report(tp);
1660 } else if (netif_msg_link(tp)) {
05dbe005
JP
1661 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1662 (tp->link_config.active_speed == SPEED_1000 ?
1663 1000 :
1664 (tp->link_config.active_speed == SPEED_100 ?
1665 100 : 10)),
1666 (tp->link_config.active_duplex == DUPLEX_FULL ?
1667 "full" : "half"));
1668
1669 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1670 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1671 "on" : "off",
1672 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1673 "on" : "off");
47007831
MC
1674
1675 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1676 netdev_info(tp->dev, "EEE is %s\n",
1677 tp->setlpicnt ? "enabled" : "disabled");
1678
95e2869a
MC
1679 tg3_ump_link_report(tp);
1680 }
1681}
1682
95e2869a
MC
1683static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1684{
1685 u16 miireg;
1686
e18ce346 1687 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1688 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1689 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1690 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1691 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1692 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1693 else
1694 miireg = 0;
1695
1696 return miireg;
1697}
1698
95e2869a
MC
1699static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1700{
1701 u8 cap = 0;
1702
f3791cdf
MC
1703 if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
1704 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
1705 } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
1706 if (lcladv & ADVERTISE_1000XPAUSE)
1707 cap = FLOW_CTRL_RX;
1708 if (rmtadv & ADVERTISE_1000XPAUSE)
e18ce346 1709 cap = FLOW_CTRL_TX;
95e2869a
MC
1710 }
1711
1712 return cap;
1713}
1714
f51f3562 1715static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1716{
b02fd9e3 1717 u8 autoneg;
f51f3562 1718 u8 flowctrl = 0;
95e2869a
MC
1719 u32 old_rx_mode = tp->rx_mode;
1720 u32 old_tx_mode = tp->tx_mode;
1721
63c3a66f 1722 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1723 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1724 else
1725 autoneg = tp->link_config.autoneg;
1726
63c3a66f 1727 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1728 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1729 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1730 else
bc02ff95 1731 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1732 } else
1733 flowctrl = tp->link_config.flowctrl;
95e2869a 1734
f51f3562 1735 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1736
e18ce346 1737 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1738 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1739 else
1740 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1741
f51f3562 1742 if (old_rx_mode != tp->rx_mode)
95e2869a 1743 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1744
e18ce346 1745 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1746 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1747 else
1748 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1749
f51f3562 1750 if (old_tx_mode != tp->tx_mode)
95e2869a 1751 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1752}
1753
b02fd9e3
MC
1754static void tg3_adjust_link(struct net_device *dev)
1755{
1756 u8 oldflowctrl, linkmesg = 0;
1757 u32 mac_mode, lcl_adv, rmt_adv;
1758 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1759 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1760
24bb4fb6 1761 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1762
1763 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1764 MAC_MODE_HALF_DUPLEX);
1765
1766 oldflowctrl = tp->link_config.active_flowctrl;
1767
1768 if (phydev->link) {
1769 lcl_adv = 0;
1770 rmt_adv = 0;
1771
1772 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1773 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1774 else if (phydev->speed == SPEED_1000 ||
1775 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1776 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1777 else
1778 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1779
1780 if (phydev->duplex == DUPLEX_HALF)
1781 mac_mode |= MAC_MODE_HALF_DUPLEX;
1782 else {
f88788f0 1783 lcl_adv = mii_advertise_flowctrl(
b02fd9e3
MC
1784 tp->link_config.flowctrl);
1785
1786 if (phydev->pause)
1787 rmt_adv = LPA_PAUSE_CAP;
1788 if (phydev->asym_pause)
1789 rmt_adv |= LPA_PAUSE_ASYM;
1790 }
1791
1792 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1793 } else
1794 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1795
1796 if (mac_mode != tp->mac_mode) {
1797 tp->mac_mode = mac_mode;
1798 tw32_f(MAC_MODE, tp->mac_mode);
1799 udelay(40);
1800 }
1801
fcb389df
MC
1802 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1803 if (phydev->speed == SPEED_10)
1804 tw32(MAC_MI_STAT,
1805 MAC_MI_STAT_10MBPS_MODE |
1806 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1807 else
1808 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1809 }
1810
b02fd9e3
MC
1811 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1812 tw32(MAC_TX_LENGTHS,
1813 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1814 (6 << TX_LENGTHS_IPG_SHIFT) |
1815 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1816 else
1817 tw32(MAC_TX_LENGTHS,
1818 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1819 (6 << TX_LENGTHS_IPG_SHIFT) |
1820 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1821
1822 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1823 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1824 phydev->speed != tp->link_config.active_speed ||
1825 phydev->duplex != tp->link_config.active_duplex ||
1826 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1827 linkmesg = 1;
b02fd9e3
MC
1828
1829 tp->link_config.active_speed = phydev->speed;
1830 tp->link_config.active_duplex = phydev->duplex;
1831
24bb4fb6 1832 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1833
1834 if (linkmesg)
1835 tg3_link_report(tp);
1836}
1837
1838static int tg3_phy_init(struct tg3 *tp)
1839{
1840 struct phy_device *phydev;
1841
f07e9af3 1842 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1843 return 0;
1844
1845 /* Bring the PHY back to a known state. */
1846 tg3_bmcr_reset(tp);
1847
3f0e3ad7 1848 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1849
1850 /* Attach the MAC to the PHY. */
fb28ad35 1851 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1852 phydev->dev_flags, phydev->interface);
b02fd9e3 1853 if (IS_ERR(phydev)) {
ab96b241 1854 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1855 return PTR_ERR(phydev);
1856 }
1857
b02fd9e3 1858 /* Mask with MAC supported features. */
9c61d6bc
MC
1859 switch (phydev->interface) {
1860 case PHY_INTERFACE_MODE_GMII:
1861 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1862 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1863 phydev->supported &= (PHY_GBIT_FEATURES |
1864 SUPPORTED_Pause |
1865 SUPPORTED_Asym_Pause);
1866 break;
1867 }
1868 /* fallthru */
9c61d6bc
MC
1869 case PHY_INTERFACE_MODE_MII:
1870 phydev->supported &= (PHY_BASIC_FEATURES |
1871 SUPPORTED_Pause |
1872 SUPPORTED_Asym_Pause);
1873 break;
1874 default:
3f0e3ad7 1875 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1876 return -EINVAL;
1877 }
1878
f07e9af3 1879 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1880
1881 phydev->advertising = phydev->supported;
1882
b02fd9e3
MC
1883 return 0;
1884}
1885
1886static void tg3_phy_start(struct tg3 *tp)
1887{
1888 struct phy_device *phydev;
1889
f07e9af3 1890 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1891 return;
1892
3f0e3ad7 1893 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1894
80096068
MC
1895 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1896 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1897 phydev->speed = tp->link_config.orig_speed;
1898 phydev->duplex = tp->link_config.orig_duplex;
1899 phydev->autoneg = tp->link_config.orig_autoneg;
1900 phydev->advertising = tp->link_config.orig_advertising;
1901 }
1902
1903 phy_start(phydev);
1904
1905 phy_start_aneg(phydev);
1906}
1907
1908static void tg3_phy_stop(struct tg3 *tp)
1909{
f07e9af3 1910 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1911 return;
1912
3f0e3ad7 1913 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1914}
1915
1916static void tg3_phy_fini(struct tg3 *tp)
1917{
f07e9af3 1918 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1919 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1920 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1921 }
1922}
1923
941ec90f
MC
1924static int tg3_phy_set_extloopbk(struct tg3 *tp)
1925{
1926 int err;
1927 u32 val;
1928
1929 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
1930 return 0;
1931
1932 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1933 /* Cannot do read-modify-write on 5401 */
1934 err = tg3_phy_auxctl_write(tp,
1935 MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
1936 MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
1937 0x4c20);
1938 goto done;
1939 }
1940
1941 err = tg3_phy_auxctl_read(tp,
1942 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
1943 if (err)
1944 return err;
1945
1946 val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
1947 err = tg3_phy_auxctl_write(tp,
1948 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
1949
1950done:
1951 return err;
1952}
1953
7f97a4bd
MC
1954static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1955{
1956 u32 phytest;
1957
1958 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1959 u32 phy;
1960
1961 tg3_writephy(tp, MII_TG3_FET_TEST,
1962 phytest | MII_TG3_FET_SHADOW_EN);
1963 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1964 if (enable)
1965 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1966 else
1967 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1968 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1969 }
1970 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1971 }
1972}
1973
6833c043
MC
1974static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1975{
1976 u32 reg;
1977
63c3a66f
JP
1978 if (!tg3_flag(tp, 5705_PLUS) ||
1979 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1980 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1981 return;
1982
f07e9af3 1983 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1984 tg3_phy_fet_toggle_apd(tp, enable);
1985 return;
1986 }
1987
6833c043
MC
1988 reg = MII_TG3_MISC_SHDW_WREN |
1989 MII_TG3_MISC_SHDW_SCR5_SEL |
1990 MII_TG3_MISC_SHDW_SCR5_LPED |
1991 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1992 MII_TG3_MISC_SHDW_SCR5_SDTL |
1993 MII_TG3_MISC_SHDW_SCR5_C125OE;
1994 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1995 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1996
1997 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1998
1999
2000 reg = MII_TG3_MISC_SHDW_WREN |
2001 MII_TG3_MISC_SHDW_APD_SEL |
2002 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
2003 if (enable)
2004 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
2005
2006 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
2007}
2008
9ef8ca99
MC
2009static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
2010{
2011 u32 phy;
2012
63c3a66f 2013 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 2014 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
2015 return;
2016
f07e9af3 2017 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
2018 u32 ephy;
2019
535ef6e1
MC
2020 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
2021 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
2022
2023 tg3_writephy(tp, MII_TG3_FET_TEST,
2024 ephy | MII_TG3_FET_SHADOW_EN);
2025 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 2026 if (enable)
535ef6e1 2027 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 2028 else
535ef6e1
MC
2029 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
2030 tg3_writephy(tp, reg, phy);
9ef8ca99 2031 }
535ef6e1 2032 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
2033 }
2034 } else {
15ee95c3
MC
2035 int ret;
2036
2037 ret = tg3_phy_auxctl_read(tp,
2038 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
2039 if (!ret) {
9ef8ca99
MC
2040 if (enable)
2041 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
2042 else
2043 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
2044 tg3_phy_auxctl_write(tp,
2045 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
2046 }
2047 }
2048}
2049
1da177e4
LT
2050static void tg3_phy_set_wirespeed(struct tg3 *tp)
2051{
15ee95c3 2052 int ret;
1da177e4
LT
2053 u32 val;
2054
f07e9af3 2055 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
2056 return;
2057
15ee95c3
MC
2058 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
2059 if (!ret)
b4bd2929
MC
2060 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
2061 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
2062}
2063
b2a5c19c
MC
2064static void tg3_phy_apply_otp(struct tg3 *tp)
2065{
2066 u32 otp, phy;
2067
2068 if (!tp->phy_otp)
2069 return;
2070
2071 otp = tp->phy_otp;
2072
1d36ba45
MC
2073 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
2074 return;
b2a5c19c
MC
2075
2076 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
2077 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
2078 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
2079
2080 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
2081 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
2082 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
2083
2084 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
2085 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
2086 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
2087
2088 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
2089 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
2090
2091 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
2092 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
2093
2094 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
2095 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
2096 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
2097
1d36ba45 2098 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
2099}
2100
52b02d04
MC
2101static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
2102{
2103 u32 val;
2104
2105 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2106 return;
2107
2108 tp->setlpicnt = 0;
2109
2110 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
2111 current_link_up == 1 &&
a6b68dab
MC
2112 tp->link_config.active_duplex == DUPLEX_FULL &&
2113 (tp->link_config.active_speed == SPEED_100 ||
2114 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
2115 u32 eeectl;
2116
2117 if (tp->link_config.active_speed == SPEED_1000)
2118 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
2119 else
2120 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
2121
2122 tw32(TG3_CPMU_EEE_CTRL, eeectl);
2123
3110f5f5
MC
2124 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
2125 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 2126
b0c5943f
MC
2127 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
2128 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
2129 tp->setlpicnt = 2;
2130 }
2131
2132 if (!tp->setlpicnt) {
b715ce94
MC
2133 if (current_link_up == 1 &&
2134 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2135 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
2136 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2137 }
2138
52b02d04
MC
2139 val = tr32(TG3_CPMU_EEE_MODE);
2140 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2141 }
2142}
2143
b0c5943f
MC
2144static void tg3_phy_eee_enable(struct tg3 *tp)
2145{
2146 u32 val;
2147
2148 if (tp->link_config.active_speed == SPEED_1000 &&
2149 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2150 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
55086ad9 2151 tg3_flag(tp, 57765_CLASS)) &&
b0c5943f 2152 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
b715ce94
MC
2153 val = MII_TG3_DSP_TAP26_ALNOKO |
2154 MII_TG3_DSP_TAP26_RMRXSTO;
2155 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
b0c5943f
MC
2156 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2157 }
2158
2159 val = tr32(TG3_CPMU_EEE_MODE);
2160 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
2161}
2162
1da177e4
LT
2163static int tg3_wait_macro_done(struct tg3 *tp)
2164{
2165 int limit = 100;
2166
2167 while (limit--) {
2168 u32 tmp32;
2169
f08aa1a8 2170 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
2171 if ((tmp32 & 0x1000) == 0)
2172 break;
2173 }
2174 }
d4675b52 2175 if (limit < 0)
1da177e4
LT
2176 return -EBUSY;
2177
2178 return 0;
2179}
2180
2181static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
2182{
2183 static const u32 test_pat[4][6] = {
2184 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
2185 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
2186 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
2187 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
2188 };
2189 int chan;
2190
2191 for (chan = 0; chan < 4; chan++) {
2192 int i;
2193
2194 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2195 (chan * 0x2000) | 0x0200);
f08aa1a8 2196 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2197
2198 for (i = 0; i < 6; i++)
2199 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
2200 test_pat[chan][i]);
2201
f08aa1a8 2202 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2203 if (tg3_wait_macro_done(tp)) {
2204 *resetp = 1;
2205 return -EBUSY;
2206 }
2207
2208 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2209 (chan * 0x2000) | 0x0200);
f08aa1a8 2210 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
2211 if (tg3_wait_macro_done(tp)) {
2212 *resetp = 1;
2213 return -EBUSY;
2214 }
2215
f08aa1a8 2216 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
2217 if (tg3_wait_macro_done(tp)) {
2218 *resetp = 1;
2219 return -EBUSY;
2220 }
2221
2222 for (i = 0; i < 6; i += 2) {
2223 u32 low, high;
2224
2225 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
2226 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
2227 tg3_wait_macro_done(tp)) {
2228 *resetp = 1;
2229 return -EBUSY;
2230 }
2231 low &= 0x7fff;
2232 high &= 0x000f;
2233 if (low != test_pat[chan][i] ||
2234 high != test_pat[chan][i+1]) {
2235 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
2236 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
2237 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
2238
2239 return -EBUSY;
2240 }
2241 }
2242 }
2243
2244 return 0;
2245}
2246
2247static int tg3_phy_reset_chanpat(struct tg3 *tp)
2248{
2249 int chan;
2250
2251 for (chan = 0; chan < 4; chan++) {
2252 int i;
2253
2254 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
2255 (chan * 0x2000) | 0x0200);
f08aa1a8 2256 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
2257 for (i = 0; i < 6; i++)
2258 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 2259 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
2260 if (tg3_wait_macro_done(tp))
2261 return -EBUSY;
2262 }
2263
2264 return 0;
2265}
2266
2267static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
2268{
2269 u32 reg32, phy9_orig;
2270 int retries, do_phy_reset, err;
2271
2272 retries = 10;
2273 do_phy_reset = 1;
2274 do {
2275 if (do_phy_reset) {
2276 err = tg3_bmcr_reset(tp);
2277 if (err)
2278 return err;
2279 do_phy_reset = 0;
2280 }
2281
2282 /* Disable transmitter and interrupt. */
2283 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2284 continue;
2285
2286 reg32 |= 0x3000;
2287 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2288
2289 /* Set full-duplex, 1000 mbps. */
2290 tg3_writephy(tp, MII_BMCR,
221c5637 2291 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
2292
2293 /* Set to master mode. */
221c5637 2294 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
2295 continue;
2296
221c5637
MC
2297 tg3_writephy(tp, MII_CTRL1000,
2298 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 2299
1d36ba45
MC
2300 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2301 if (err)
2302 return err;
1da177e4
LT
2303
2304 /* Block the PHY control access. */
6ee7c0a0 2305 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
2306
2307 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2308 if (!err)
2309 break;
2310 } while (--retries);
2311
2312 err = tg3_phy_reset_chanpat(tp);
2313 if (err)
2314 return err;
2315
6ee7c0a0 2316 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2317
2318 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2319 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2320
1d36ba45 2321 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2322
221c5637 2323 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2324
2325 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2326 reg32 &= ~0x3000;
2327 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2328 } else if (!err)
2329 err = -EBUSY;
2330
2331 return err;
2332}
2333
2334/* This will reset the tigon3 PHY if there is no valid
2335 * link unless the FORCE argument is non-zero.
2336 */
2337static int tg3_phy_reset(struct tg3 *tp)
2338{
f833c4c1 2339 u32 val, cpmuctrl;
1da177e4
LT
2340 int err;
2341
60189ddf 2342 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2343 val = tr32(GRC_MISC_CFG);
2344 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2345 udelay(40);
2346 }
f833c4c1
MC
2347 err = tg3_readphy(tp, MII_BMSR, &val);
2348 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2349 if (err != 0)
2350 return -EBUSY;
2351
c8e1e82b
MC
2352 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2353 netif_carrier_off(tp->dev);
2354 tg3_link_report(tp);
2355 }
2356
1da177e4
LT
2357 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2358 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2359 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2360 err = tg3_phy_reset_5703_4_5(tp);
2361 if (err)
2362 return err;
2363 goto out;
2364 }
2365
b2a5c19c
MC
2366 cpmuctrl = 0;
2367 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2368 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2369 cpmuctrl = tr32(TG3_CPMU_CTRL);
2370 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2371 tw32(TG3_CPMU_CTRL,
2372 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2373 }
2374
1da177e4
LT
2375 err = tg3_bmcr_reset(tp);
2376 if (err)
2377 return err;
2378
b2a5c19c 2379 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2380 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2381 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2382
2383 tw32(TG3_CPMU_CTRL, cpmuctrl);
2384 }
2385
bcb37f6c
MC
2386 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2387 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2388 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2389 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2390 CPMU_LSPD_1000MB_MACCLK_12_5) {
2391 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2392 udelay(40);
2393 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2394 }
2395 }
2396
63c3a66f 2397 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2398 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2399 return 0;
2400
b2a5c19c
MC
2401 tg3_phy_apply_otp(tp);
2402
f07e9af3 2403 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2404 tg3_phy_toggle_apd(tp, true);
2405 else
2406 tg3_phy_toggle_apd(tp, false);
2407
1da177e4 2408out:
1d36ba45
MC
2409 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2410 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2411 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2412 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2413 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2414 }
1d36ba45 2415
f07e9af3 2416 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2417 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2418 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2419 }
1d36ba45 2420
f07e9af3 2421 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2422 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2423 tg3_phydsp_write(tp, 0x000a, 0x310b);
2424 tg3_phydsp_write(tp, 0x201f, 0x9506);
2425 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2426 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2427 }
f07e9af3 2428 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2429 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2430 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2431 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2432 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2433 tg3_writephy(tp, MII_TG3_TEST1,
2434 MII_TG3_TEST1_TRIM_EN | 0x4);
2435 } else
2436 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2437
2438 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2439 }
c424cb24 2440 }
1d36ba45 2441
1da177e4
LT
2442 /* Set Extended packet length bit (bit 14) on all chips that */
2443 /* support jumbo frames */
79eb6904 2444 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2445 /* Cannot do read-modify-write on 5401 */
b4bd2929 2446 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2447 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2448 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2449 err = tg3_phy_auxctl_read(tp,
2450 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2451 if (!err)
b4bd2929
MC
2452 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2453 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2454 }
2455
2456 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2457 * jumbo frames transmission.
2458 */
63c3a66f 2459 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2460 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2461 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2462 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2463 }
2464
715116a1 2465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2466 /* adjust output voltage */
535ef6e1 2467 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2468 }
2469
9ef8ca99 2470 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2471 tg3_phy_set_wirespeed(tp);
2472 return 0;
2473}
2474
3a1e19d3
MC
2475#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2476#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2477#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2478 TG3_GPIO_MSG_NEED_VAUX)
2479#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2480 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2481 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2482 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2483 (TG3_GPIO_MSG_DRVR_PRES << 12))
2484
2485#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2486 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2487 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2488 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2489 (TG3_GPIO_MSG_NEED_VAUX << 12))
2490
2491static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2492{
2493 u32 status, shift;
2494
2495 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2496 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2497 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2498 else
2499 status = tr32(TG3_CPMU_DRV_STATUS);
2500
2501 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2502 status &= ~(TG3_GPIO_MSG_MASK << shift);
2503 status |= (newstat << shift);
2504
2505 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2506 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2507 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2508 else
2509 tw32(TG3_CPMU_DRV_STATUS, status);
2510
2511 return status >> TG3_APE_GPIO_MSG_SHIFT;
2512}
2513
520b2756
MC
2514static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2515{
2516 if (!tg3_flag(tp, IS_NIC))
2517 return 0;
2518
3a1e19d3
MC
2519 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2520 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2521 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2522 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2523 return -EIO;
520b2756 2524
3a1e19d3
MC
2525 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2526
2527 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2528 TG3_GRC_LCLCTL_PWRSW_DELAY);
2529
2530 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2531 } else {
2532 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2533 TG3_GRC_LCLCTL_PWRSW_DELAY);
2534 }
6f5c8f83 2535
520b2756
MC
2536 return 0;
2537}
2538
2539static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2540{
2541 u32 grc_local_ctrl;
2542
2543 if (!tg3_flag(tp, IS_NIC) ||
2544 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2545 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2546 return;
2547
2548 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2549
2550 tw32_wait_f(GRC_LOCAL_CTRL,
2551 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2552 TG3_GRC_LCLCTL_PWRSW_DELAY);
2553
2554 tw32_wait_f(GRC_LOCAL_CTRL,
2555 grc_local_ctrl,
2556 TG3_GRC_LCLCTL_PWRSW_DELAY);
2557
2558 tw32_wait_f(GRC_LOCAL_CTRL,
2559 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2560 TG3_GRC_LCLCTL_PWRSW_DELAY);
2561}
2562
2563static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2564{
2565 if (!tg3_flag(tp, IS_NIC))
2566 return;
2567
2568 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2569 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2570 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2571 (GRC_LCLCTRL_GPIO_OE0 |
2572 GRC_LCLCTRL_GPIO_OE1 |
2573 GRC_LCLCTRL_GPIO_OE2 |
2574 GRC_LCLCTRL_GPIO_OUTPUT0 |
2575 GRC_LCLCTRL_GPIO_OUTPUT1),
2576 TG3_GRC_LCLCTL_PWRSW_DELAY);
2577 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2578 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2579 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2580 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2581 GRC_LCLCTRL_GPIO_OE1 |
2582 GRC_LCLCTRL_GPIO_OE2 |
2583 GRC_LCLCTRL_GPIO_OUTPUT0 |
2584 GRC_LCLCTRL_GPIO_OUTPUT1 |
2585 tp->grc_local_ctrl;
2586 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2587 TG3_GRC_LCLCTL_PWRSW_DELAY);
2588
2589 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2590 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2591 TG3_GRC_LCLCTL_PWRSW_DELAY);
2592
2593 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2594 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2595 TG3_GRC_LCLCTL_PWRSW_DELAY);
2596 } else {
2597 u32 no_gpio2;
2598 u32 grc_local_ctrl = 0;
2599
2600 /* Workaround to prevent overdrawing Amps. */
2601 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2602 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2603 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2604 grc_local_ctrl,
2605 TG3_GRC_LCLCTL_PWRSW_DELAY);
2606 }
2607
2608 /* On 5753 and variants, GPIO2 cannot be used. */
2609 no_gpio2 = tp->nic_sram_data_cfg &
2610 NIC_SRAM_DATA_CFG_NO_GPIO2;
2611
2612 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2613 GRC_LCLCTRL_GPIO_OE1 |
2614 GRC_LCLCTRL_GPIO_OE2 |
2615 GRC_LCLCTRL_GPIO_OUTPUT1 |
2616 GRC_LCLCTRL_GPIO_OUTPUT2;
2617 if (no_gpio2) {
2618 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2619 GRC_LCLCTRL_GPIO_OUTPUT2);
2620 }
2621 tw32_wait_f(GRC_LOCAL_CTRL,
2622 tp->grc_local_ctrl | grc_local_ctrl,
2623 TG3_GRC_LCLCTL_PWRSW_DELAY);
2624
2625 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2626
2627 tw32_wait_f(GRC_LOCAL_CTRL,
2628 tp->grc_local_ctrl | grc_local_ctrl,
2629 TG3_GRC_LCLCTL_PWRSW_DELAY);
2630
2631 if (!no_gpio2) {
2632 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2633 tw32_wait_f(GRC_LOCAL_CTRL,
2634 tp->grc_local_ctrl | grc_local_ctrl,
2635 TG3_GRC_LCLCTL_PWRSW_DELAY);
2636 }
2637 }
3a1e19d3
MC
2638}
2639
cd0d7228 2640static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
3a1e19d3
MC
2641{
2642 u32 msg = 0;
2643
2644 /* Serialize power state transitions */
2645 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2646 return;
2647
cd0d7228 2648 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
3a1e19d3
MC
2649 msg = TG3_GPIO_MSG_NEED_VAUX;
2650
2651 msg = tg3_set_function_status(tp, msg);
2652
2653 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2654 goto done;
6f5c8f83 2655
3a1e19d3
MC
2656 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2657 tg3_pwrsrc_switch_to_vaux(tp);
2658 else
2659 tg3_pwrsrc_die_with_vmain(tp);
2660
2661done:
6f5c8f83 2662 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
520b2756
MC
2663}
2664
cd0d7228 2665static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
1da177e4 2666{
683644b7 2667 bool need_vaux = false;
1da177e4 2668
334355aa 2669 /* The GPIOs do something completely different on 57765. */
55086ad9 2670 if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
1da177e4
LT
2671 return;
2672
3a1e19d3
MC
2673 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2674 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2675 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
cd0d7228
MC
2676 tg3_frob_aux_power_5717(tp, include_wol ?
2677 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
3a1e19d3
MC
2678 return;
2679 }
2680
2681 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2682 struct net_device *dev_peer;
2683
2684 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2685
bc1c7567 2686 /* remove_one() may have been run on the peer. */
683644b7
MC
2687 if (dev_peer) {
2688 struct tg3 *tp_peer = netdev_priv(dev_peer);
2689
63c3a66f 2690 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2691 return;
2692
cd0d7228 2693 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
63c3a66f 2694 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2695 need_vaux = true;
2696 }
1da177e4
LT
2697 }
2698
cd0d7228
MC
2699 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2700 tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2701 need_vaux = true;
2702
520b2756
MC
2703 if (need_vaux)
2704 tg3_pwrsrc_switch_to_vaux(tp);
2705 else
2706 tg3_pwrsrc_die_with_vmain(tp);
1da177e4
LT
2707}
2708
e8f3f6ca
MC
2709static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2710{
2711 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2712 return 1;
79eb6904 2713 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2714 if (speed != SPEED_10)
2715 return 1;
2716 } else if (speed == SPEED_10)
2717 return 1;
2718
2719 return 0;
2720}
2721
0a459aac 2722static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2723{
ce057f01
MC
2724 u32 val;
2725
f07e9af3 2726 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2727 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2728 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2729 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2730
2731 sg_dig_ctrl |=
2732 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2733 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2734 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2735 }
3f7045c1 2736 return;
5129724a 2737 }
3f7045c1 2738
60189ddf 2739 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2740 tg3_bmcr_reset(tp);
2741 val = tr32(GRC_MISC_CFG);
2742 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2743 udelay(40);
2744 return;
f07e9af3 2745 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2746 u32 phytest;
2747 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2748 u32 phy;
2749
2750 tg3_writephy(tp, MII_ADVERTISE, 0);
2751 tg3_writephy(tp, MII_BMCR,
2752 BMCR_ANENABLE | BMCR_ANRESTART);
2753
2754 tg3_writephy(tp, MII_TG3_FET_TEST,
2755 phytest | MII_TG3_FET_SHADOW_EN);
2756 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2757 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2758 tg3_writephy(tp,
2759 MII_TG3_FET_SHDW_AUXMODE4,
2760 phy);
2761 }
2762 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2763 }
2764 return;
0a459aac 2765 } else if (do_low_power) {
715116a1
MC
2766 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2767 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2768
b4bd2929
MC
2769 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2770 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2771 MII_TG3_AUXCTL_PCTL_VREG_11V;
2772 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2773 }
3f7045c1 2774
15c3b696
MC
2775 /* The PHY should not be powered down on some chips because
2776 * of bugs.
2777 */
2778 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2779 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2780 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2781 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2782 return;
ce057f01 2783
bcb37f6c
MC
2784 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2785 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2786 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2787 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2788 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2789 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2790 }
2791
15c3b696
MC
2792 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2793}
2794
ffbcfed4
MC
2795/* tp->lock is held. */
2796static int tg3_nvram_lock(struct tg3 *tp)
2797{
63c3a66f 2798 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2799 int i;
2800
2801 if (tp->nvram_lock_cnt == 0) {
2802 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2803 for (i = 0; i < 8000; i++) {
2804 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2805 break;
2806 udelay(20);
2807 }
2808 if (i == 8000) {
2809 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2810 return -ENODEV;
2811 }
2812 }
2813 tp->nvram_lock_cnt++;
2814 }
2815 return 0;
2816}
2817
2818/* tp->lock is held. */
2819static void tg3_nvram_unlock(struct tg3 *tp)
2820{
63c3a66f 2821 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2822 if (tp->nvram_lock_cnt > 0)
2823 tp->nvram_lock_cnt--;
2824 if (tp->nvram_lock_cnt == 0)
2825 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2826 }
2827}
2828
2829/* tp->lock is held. */
2830static void tg3_enable_nvram_access(struct tg3 *tp)
2831{
63c3a66f 2832 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2833 u32 nvaccess = tr32(NVRAM_ACCESS);
2834
2835 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2836 }
2837}
2838
2839/* tp->lock is held. */
2840static void tg3_disable_nvram_access(struct tg3 *tp)
2841{
63c3a66f 2842 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2843 u32 nvaccess = tr32(NVRAM_ACCESS);
2844
2845 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2846 }
2847}
2848
2849static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2850 u32 offset, u32 *val)
2851{
2852 u32 tmp;
2853 int i;
2854
2855 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2856 return -EINVAL;
2857
2858 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2859 EEPROM_ADDR_DEVID_MASK |
2860 EEPROM_ADDR_READ);
2861 tw32(GRC_EEPROM_ADDR,
2862 tmp |
2863 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2864 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2865 EEPROM_ADDR_ADDR_MASK) |
2866 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2867
2868 for (i = 0; i < 1000; i++) {
2869 tmp = tr32(GRC_EEPROM_ADDR);
2870
2871 if (tmp & EEPROM_ADDR_COMPLETE)
2872 break;
2873 msleep(1);
2874 }
2875 if (!(tmp & EEPROM_ADDR_COMPLETE))
2876 return -EBUSY;
2877
62cedd11
MC
2878 tmp = tr32(GRC_EEPROM_DATA);
2879
2880 /*
2881 * The data will always be opposite the native endian
2882 * format. Perform a blind byteswap to compensate.
2883 */
2884 *val = swab32(tmp);
2885
ffbcfed4
MC
2886 return 0;
2887}
2888
2889#define NVRAM_CMD_TIMEOUT 10000
2890
2891static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2892{
2893 int i;
2894
2895 tw32(NVRAM_CMD, nvram_cmd);
2896 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2897 udelay(10);
2898 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2899 udelay(10);
2900 break;
2901 }
2902 }
2903
2904 if (i == NVRAM_CMD_TIMEOUT)
2905 return -EBUSY;
2906
2907 return 0;
2908}
2909
2910static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2911{
63c3a66f
JP
2912 if (tg3_flag(tp, NVRAM) &&
2913 tg3_flag(tp, NVRAM_BUFFERED) &&
2914 tg3_flag(tp, FLASH) &&
2915 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2916 (tp->nvram_jedecnum == JEDEC_ATMEL))
2917
2918 addr = ((addr / tp->nvram_pagesize) <<
2919 ATMEL_AT45DB0X1B_PAGE_POS) +
2920 (addr % tp->nvram_pagesize);
2921
2922 return addr;
2923}
2924
2925static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2926{
63c3a66f
JP
2927 if (tg3_flag(tp, NVRAM) &&
2928 tg3_flag(tp, NVRAM_BUFFERED) &&
2929 tg3_flag(tp, FLASH) &&
2930 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2931 (tp->nvram_jedecnum == JEDEC_ATMEL))
2932
2933 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2934 tp->nvram_pagesize) +
2935 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2936
2937 return addr;
2938}
2939
e4f34110
MC
2940/* NOTE: Data read in from NVRAM is byteswapped according to
2941 * the byteswapping settings for all other register accesses.
2942 * tg3 devices are BE devices, so on a BE machine, the data
2943 * returned will be exactly as it is seen in NVRAM. On a LE
2944 * machine, the 32-bit value will be byteswapped.
2945 */
ffbcfed4
MC
2946static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2947{
2948 int ret;
2949
63c3a66f 2950 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2951 return tg3_nvram_read_using_eeprom(tp, offset, val);
2952
2953 offset = tg3_nvram_phys_addr(tp, offset);
2954
2955 if (offset > NVRAM_ADDR_MSK)
2956 return -EINVAL;
2957
2958 ret = tg3_nvram_lock(tp);
2959 if (ret)
2960 return ret;
2961
2962 tg3_enable_nvram_access(tp);
2963
2964 tw32(NVRAM_ADDR, offset);
2965 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2966 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2967
2968 if (ret == 0)
e4f34110 2969 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2970
2971 tg3_disable_nvram_access(tp);
2972
2973 tg3_nvram_unlock(tp);
2974
2975 return ret;
2976}
2977
a9dc529d
MC
2978/* Ensures NVRAM data is in bytestream format. */
2979static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2980{
2981 u32 v;
a9dc529d 2982 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2983 if (!res)
a9dc529d 2984 *val = cpu_to_be32(v);
ffbcfed4
MC
2985 return res;
2986}
2987
dbe9b92a
MC
2988static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
2989 u32 offset, u32 len, u8 *buf)
2990{
2991 int i, j, rc = 0;
2992 u32 val;
2993
2994 for (i = 0; i < len; i += 4) {
2995 u32 addr;
2996 __be32 data;
2997
2998 addr = offset + i;
2999
3000 memcpy(&data, buf + i, 4);
3001
3002 /*
3003 * The SEEPROM interface expects the data to always be opposite
3004 * the native endian format. We accomplish this by reversing
3005 * all the operations that would have been performed on the
3006 * data from a call to tg3_nvram_read_be32().
3007 */
3008 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
3009
3010 val = tr32(GRC_EEPROM_ADDR);
3011 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
3012
3013 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
3014 EEPROM_ADDR_READ);
3015 tw32(GRC_EEPROM_ADDR, val |
3016 (0 << EEPROM_ADDR_DEVID_SHIFT) |
3017 (addr & EEPROM_ADDR_ADDR_MASK) |
3018 EEPROM_ADDR_START |
3019 EEPROM_ADDR_WRITE);
3020
3021 for (j = 0; j < 1000; j++) {
3022 val = tr32(GRC_EEPROM_ADDR);
3023
3024 if (val & EEPROM_ADDR_COMPLETE)
3025 break;
3026 msleep(1);
3027 }
3028 if (!(val & EEPROM_ADDR_COMPLETE)) {
3029 rc = -EBUSY;
3030 break;
3031 }
3032 }
3033
3034 return rc;
3035}
3036
3037/* offset and length are dword aligned */
3038static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
3039 u8 *buf)
3040{
3041 int ret = 0;
3042 u32 pagesize = tp->nvram_pagesize;
3043 u32 pagemask = pagesize - 1;
3044 u32 nvram_cmd;
3045 u8 *tmp;
3046
3047 tmp = kmalloc(pagesize, GFP_KERNEL);
3048 if (tmp == NULL)
3049 return -ENOMEM;
3050
3051 while (len) {
3052 int j;
3053 u32 phy_addr, page_off, size;
3054
3055 phy_addr = offset & ~pagemask;
3056
3057 for (j = 0; j < pagesize; j += 4) {
3058 ret = tg3_nvram_read_be32(tp, phy_addr + j,
3059 (__be32 *) (tmp + j));
3060 if (ret)
3061 break;
3062 }
3063 if (ret)
3064 break;
3065
3066 page_off = offset & pagemask;
3067 size = pagesize;
3068 if (len < size)
3069 size = len;
3070
3071 len -= size;
3072
3073 memcpy(tmp + page_off, buf, size);
3074
3075 offset = offset + (pagesize - page_off);
3076
3077 tg3_enable_nvram_access(tp);
3078
3079 /*
3080 * Before we can erase the flash page, we need
3081 * to issue a special "write enable" command.
3082 */
3083 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3084
3085 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3086 break;
3087
3088 /* Erase the target page */
3089 tw32(NVRAM_ADDR, phy_addr);
3090
3091 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
3092 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
3093
3094 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3095 break;
3096
3097 /* Issue another write enable to start the write. */
3098 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3099
3100 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
3101 break;
3102
3103 for (j = 0; j < pagesize; j += 4) {
3104 __be32 data;
3105
3106 data = *((__be32 *) (tmp + j));
3107
3108 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3109
3110 tw32(NVRAM_ADDR, phy_addr + j);
3111
3112 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
3113 NVRAM_CMD_WR;
3114
3115 if (j == 0)
3116 nvram_cmd |= NVRAM_CMD_FIRST;
3117 else if (j == (pagesize - 4))
3118 nvram_cmd |= NVRAM_CMD_LAST;
3119
3120 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3121 if (ret)
3122 break;
3123 }
3124 if (ret)
3125 break;
3126 }
3127
3128 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3129 tg3_nvram_exec_cmd(tp, nvram_cmd);
3130
3131 kfree(tmp);
3132
3133 return ret;
3134}
3135
3136/* offset and length are dword aligned */
3137static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
3138 u8 *buf)
3139{
3140 int i, ret = 0;
3141
3142 for (i = 0; i < len; i += 4, offset += 4) {
3143 u32 page_off, phy_addr, nvram_cmd;
3144 __be32 data;
3145
3146 memcpy(&data, buf + i, 4);
3147 tw32(NVRAM_WRDATA, be32_to_cpu(data));
3148
3149 page_off = offset % tp->nvram_pagesize;
3150
3151 phy_addr = tg3_nvram_phys_addr(tp, offset);
3152
dbe9b92a
MC
3153 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
3154
3155 if (page_off == 0 || i == 0)
3156 nvram_cmd |= NVRAM_CMD_FIRST;
3157 if (page_off == (tp->nvram_pagesize - 4))
3158 nvram_cmd |= NVRAM_CMD_LAST;
3159
3160 if (i == (len - 4))
3161 nvram_cmd |= NVRAM_CMD_LAST;
3162
42278224
MC
3163 if ((nvram_cmd & NVRAM_CMD_FIRST) ||
3164 !tg3_flag(tp, FLASH) ||
3165 !tg3_flag(tp, 57765_PLUS))
3166 tw32(NVRAM_ADDR, phy_addr);
3167
dbe9b92a
MC
3168 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
3169 !tg3_flag(tp, 5755_PLUS) &&
3170 (tp->nvram_jedecnum == JEDEC_ST) &&
3171 (nvram_cmd & NVRAM_CMD_FIRST)) {
3172 u32 cmd;
3173
3174 cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
3175 ret = tg3_nvram_exec_cmd(tp, cmd);
3176 if (ret)
3177 break;
3178 }
3179 if (!tg3_flag(tp, FLASH)) {
3180 /* We always do complete word writes to eeprom. */
3181 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
3182 }
3183
3184 ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
3185 if (ret)
3186 break;
3187 }
3188 return ret;
3189}
3190
3191/* offset and length are dword aligned */
3192static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
3193{
3194 int ret;
3195
3196 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3197 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
3198 ~GRC_LCLCTRL_GPIO_OUTPUT1);
3199 udelay(40);
3200 }
3201
3202 if (!tg3_flag(tp, NVRAM)) {
3203 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
3204 } else {
3205 u32 grc_mode;
3206
3207 ret = tg3_nvram_lock(tp);
3208 if (ret)
3209 return ret;
3210
3211 tg3_enable_nvram_access(tp);
3212 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
3213 tw32(NVRAM_WRITE1, 0x406);
3214
3215 grc_mode = tr32(GRC_MODE);
3216 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
3217
3218 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
3219 ret = tg3_nvram_write_block_buffered(tp, offset, len,
3220 buf);
3221 } else {
3222 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
3223 buf);
3224 }
3225
3226 grc_mode = tr32(GRC_MODE);
3227 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
3228
3229 tg3_disable_nvram_access(tp);
3230 tg3_nvram_unlock(tp);
3231 }
3232
3233 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
3234 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
3235 udelay(40);
3236 }
3237
3238 return ret;
3239}
3240
997b4f13
MC
3241#define RX_CPU_SCRATCH_BASE 0x30000
3242#define RX_CPU_SCRATCH_SIZE 0x04000
3243#define TX_CPU_SCRATCH_BASE 0x34000
3244#define TX_CPU_SCRATCH_SIZE 0x04000
3245
3246/* tp->lock is held. */
3247static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
3248{
3249 int i;
3250
3251 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
3252
3253 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3254 u32 val = tr32(GRC_VCPU_EXT_CTRL);
3255
3256 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
3257 return 0;
3258 }
3259 if (offset == RX_CPU_BASE) {
3260 for (i = 0; i < 10000; i++) {
3261 tw32(offset + CPU_STATE, 0xffffffff);
3262 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3263 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3264 break;
3265 }
3266
3267 tw32(offset + CPU_STATE, 0xffffffff);
3268 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
3269 udelay(10);
3270 } else {
3271 for (i = 0; i < 10000; i++) {
3272 tw32(offset + CPU_STATE, 0xffffffff);
3273 tw32(offset + CPU_MODE, CPU_MODE_HALT);
3274 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
3275 break;
3276 }
3277 }
3278
3279 if (i >= 10000) {
3280 netdev_err(tp->dev, "%s timed out, %s CPU\n",
3281 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
3282 return -ENODEV;
3283 }
3284
3285 /* Clear firmware's nvram arbitration. */
3286 if (tg3_flag(tp, NVRAM))
3287 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
3288 return 0;
3289}
3290
3291struct fw_info {
3292 unsigned int fw_base;
3293 unsigned int fw_len;
3294 const __be32 *fw_data;
3295};
3296
3297/* tp->lock is held. */
3298static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
3299 u32 cpu_scratch_base, int cpu_scratch_size,
3300 struct fw_info *info)
3301{
3302 int err, lock_err, i;
3303 void (*write_op)(struct tg3 *, u32, u32);
3304
3305 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
3306 netdev_err(tp->dev,
3307 "%s: Trying to load TX cpu firmware which is 5705\n",
3308 __func__);
3309 return -EINVAL;
3310 }
3311
3312 if (tg3_flag(tp, 5705_PLUS))
3313 write_op = tg3_write_mem;
3314 else
3315 write_op = tg3_write_indirect_reg32;
3316
3317 /* It is possible that bootcode is still loading at this point.
3318 * Get the nvram lock first before halting the cpu.
3319 */
3320 lock_err = tg3_nvram_lock(tp);
3321 err = tg3_halt_cpu(tp, cpu_base);
3322 if (!lock_err)
3323 tg3_nvram_unlock(tp);
3324 if (err)
3325 goto out;
3326
3327 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
3328 write_op(tp, cpu_scratch_base + i, 0);
3329 tw32(cpu_base + CPU_STATE, 0xffffffff);
3330 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
3331 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
3332 write_op(tp, (cpu_scratch_base +
3333 (info->fw_base & 0xffff) +
3334 (i * sizeof(u32))),
3335 be32_to_cpu(info->fw_data[i]));
3336
3337 err = 0;
3338
3339out:
3340 return err;
3341}
3342
3343/* tp->lock is held. */
3344static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
3345{
3346 struct fw_info info;
3347 const __be32 *fw_data;
3348 int err, i;
3349
3350 fw_data = (void *)tp->fw->data;
3351
3352 /* Firmware blob starts with version numbers, followed by
3353 start address and length. We are setting complete length.
3354 length = end_address_of_bss - start_address_of_text.
3355 Remainder is the blob to be loaded contiguously
3356 from start address. */
3357
3358 info.fw_base = be32_to_cpu(fw_data[1]);
3359 info.fw_len = tp->fw->size - 12;
3360 info.fw_data = &fw_data[3];
3361
3362 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
3363 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
3364 &info);
3365 if (err)
3366 return err;
3367
3368 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
3369 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
3370 &info);
3371 if (err)
3372 return err;
3373
3374 /* Now startup only the RX cpu. */
3375 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3376 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3377
3378 for (i = 0; i < 5; i++) {
3379 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
3380 break;
3381 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3382 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
3383 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
3384 udelay(1000);
3385 }
3386 if (i >= 5) {
3387 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
3388 "should be %08x\n", __func__,
3389 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
3390 return -ENODEV;
3391 }
3392 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
3393 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
3394
3395 return 0;
3396}
3397
3398/* tp->lock is held. */
3399static int tg3_load_tso_firmware(struct tg3 *tp)
3400{
3401 struct fw_info info;
3402 const __be32 *fw_data;
3403 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
3404 int err, i;
3405
3406 if (tg3_flag(tp, HW_TSO_1) ||
3407 tg3_flag(tp, HW_TSO_2) ||
3408 tg3_flag(tp, HW_TSO_3))
3409 return 0;
3410
3411 fw_data = (void *)tp->fw->data;
3412
3413 /* Firmware blob starts with version numbers, followed by
3414 start address and length. We are setting complete length.
3415 length = end_address_of_bss - start_address_of_text.
3416 Remainder is the blob to be loaded contiguously
3417 from start address. */
3418
3419 info.fw_base = be32_to_cpu(fw_data[1]);
3420 cpu_scratch_size = tp->fw_len;
3421 info.fw_len = tp->fw->size - 12;
3422 info.fw_data = &fw_data[3];
3423
3424 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
3425 cpu_base = RX_CPU_BASE;
3426 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
3427 } else {
3428 cpu_base = TX_CPU_BASE;
3429 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
3430 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
3431 }
3432
3433 err = tg3_load_firmware_cpu(tp, cpu_base,
3434 cpu_scratch_base, cpu_scratch_size,
3435 &info);
3436 if (err)
3437 return err;
3438
3439 /* Now startup the cpu. */
3440 tw32(cpu_base + CPU_STATE, 0xffffffff);
3441 tw32_f(cpu_base + CPU_PC, info.fw_base);
3442
3443 for (i = 0; i < 5; i++) {
3444 if (tr32(cpu_base + CPU_PC) == info.fw_base)
3445 break;
3446 tw32(cpu_base + CPU_STATE, 0xffffffff);
3447 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
3448 tw32_f(cpu_base + CPU_PC, info.fw_base);
3449 udelay(1000);
3450 }
3451 if (i >= 5) {
3452 netdev_err(tp->dev,
3453 "%s fails to set CPU PC, is %08x should be %08x\n",
3454 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
3455 return -ENODEV;
3456 }
3457 tw32(cpu_base + CPU_STATE, 0xffffffff);
3458 tw32_f(cpu_base + CPU_MODE, 0x00000000);
3459 return 0;
3460}
3461
3462
3f007891
MC
3463/* tp->lock is held. */
3464static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
3465{
3466 u32 addr_high, addr_low;
3467 int i;
3468
3469 addr_high = ((tp->dev->dev_addr[0] << 8) |
3470 tp->dev->dev_addr[1]);
3471 addr_low = ((tp->dev->dev_addr[2] << 24) |
3472 (tp->dev->dev_addr[3] << 16) |
3473 (tp->dev->dev_addr[4] << 8) |
3474 (tp->dev->dev_addr[5] << 0));
3475 for (i = 0; i < 4; i++) {
3476 if (i == 1 && skip_mac_1)
3477 continue;
3478 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
3479 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
3480 }
3481
3482 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3483 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
3484 for (i = 0; i < 12; i++) {
3485 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
3486 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
3487 }
3488 }
3489
3490 addr_high = (tp->dev->dev_addr[0] +
3491 tp->dev->dev_addr[1] +
3492 tp->dev->dev_addr[2] +
3493 tp->dev->dev_addr[3] +
3494 tp->dev->dev_addr[4] +
3495 tp->dev->dev_addr[5]) &
3496 TX_BACKOFF_SEED_MASK;
3497 tw32(MAC_TX_BACKOFF_SEED, addr_high);
3498}
3499
c866b7ea 3500static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 3501{
c866b7ea
RW
3502 /*
3503 * Make sure register accesses (indirect or otherwise) will function
3504 * correctly.
1da177e4
LT
3505 */
3506 pci_write_config_dword(tp->pdev,
c866b7ea
RW
3507 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
3508}
1da177e4 3509
c866b7ea
RW
3510static int tg3_power_up(struct tg3 *tp)
3511{
bed9829f 3512 int err;
8c6bda1a 3513
bed9829f 3514 tg3_enable_register_access(tp);
1da177e4 3515
bed9829f
MC
3516 err = pci_set_power_state(tp->pdev, PCI_D0);
3517 if (!err) {
3518 /* Switch out of Vaux if it is a NIC */
3519 tg3_pwrsrc_switch_to_vmain(tp);
3520 } else {
3521 netdev_err(tp->dev, "Transition to D0 failed\n");
3522 }
1da177e4 3523
bed9829f 3524 return err;
c866b7ea 3525}
1da177e4 3526
4b409522
MC
3527static int tg3_setup_phy(struct tg3 *, int);
3528
c866b7ea
RW
3529static int tg3_power_down_prepare(struct tg3 *tp)
3530{
3531 u32 misc_host_ctrl;
3532 bool device_should_wake, do_low_power;
3533
3534 tg3_enable_register_access(tp);
5e7dfd0f
MC
3535
3536 /* Restore the CLKREQ setting. */
63c3a66f 3537 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3538 u16 lnkctl;
3539
3540 pci_read_config_word(tp->pdev,
708ebb3a 3541 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3542 &lnkctl);
3543 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
3544 pci_write_config_word(tp->pdev,
708ebb3a 3545 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
3546 lnkctl);
3547 }
3548
1da177e4
LT
3549 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
3550 tw32(TG3PCI_MISC_HOST_CTRL,
3551 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
3552
c866b7ea 3553 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 3554 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 3555
63c3a66f 3556 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 3557 do_low_power = false;
f07e9af3 3558 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 3559 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 3560 struct phy_device *phydev;
0a459aac 3561 u32 phyid, advertising;
b02fd9e3 3562
3f0e3ad7 3563 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 3564
80096068 3565 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
3566
3567 tp->link_config.orig_speed = phydev->speed;
3568 tp->link_config.orig_duplex = phydev->duplex;
3569 tp->link_config.orig_autoneg = phydev->autoneg;
3570 tp->link_config.orig_advertising = phydev->advertising;
3571
3572 advertising = ADVERTISED_TP |
3573 ADVERTISED_Pause |
3574 ADVERTISED_Autoneg |
3575 ADVERTISED_10baseT_Half;
3576
63c3a66f
JP
3577 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
3578 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
3579 advertising |=
3580 ADVERTISED_100baseT_Half |
3581 ADVERTISED_100baseT_Full |
3582 ADVERTISED_10baseT_Full;
3583 else
3584 advertising |= ADVERTISED_10baseT_Full;
3585 }
3586
3587 phydev->advertising = advertising;
3588
3589 phy_start_aneg(phydev);
0a459aac
MC
3590
3591 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
3592 if (phyid != PHY_ID_BCMAC131) {
3593 phyid &= PHY_BCM_OUI_MASK;
3594 if (phyid == PHY_BCM_OUI_1 ||
3595 phyid == PHY_BCM_OUI_2 ||
3596 phyid == PHY_BCM_OUI_3)
0a459aac
MC
3597 do_low_power = true;
3598 }
b02fd9e3 3599 }
dd477003 3600 } else {
2023276e 3601 do_low_power = true;
0a459aac 3602
80096068
MC
3603 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
3604 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
3605 tp->link_config.orig_speed = tp->link_config.speed;
3606 tp->link_config.orig_duplex = tp->link_config.duplex;
3607 tp->link_config.orig_autoneg = tp->link_config.autoneg;
3608 }
1da177e4 3609
2855b9fe 3610 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
dd477003 3611 tg3_setup_phy(tp, 0);
1da177e4
LT
3612 }
3613
b5d3772c
MC
3614 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
3615 u32 val;
3616
3617 val = tr32(GRC_VCPU_EXT_CTRL);
3618 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 3619 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
3620 int i;
3621 u32 val;
3622
3623 for (i = 0; i < 200; i++) {
3624 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
3625 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
3626 break;
3627 msleep(1);
3628 }
3629 }
63c3a66f 3630 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
3631 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
3632 WOL_DRV_STATE_SHUTDOWN |
3633 WOL_DRV_WOL |
3634 WOL_SET_MAGIC_PKT);
6921d201 3635
05ac4cb7 3636 if (device_should_wake) {
1da177e4
LT
3637 u32 mac_mode;
3638
f07e9af3 3639 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
3640 if (do_low_power &&
3641 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
3642 tg3_phy_auxctl_write(tp,
3643 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
3644 MII_TG3_AUXCTL_PCTL_WOL_EN |
3645 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
3646 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
3647 udelay(40);
3648 }
1da177e4 3649
f07e9af3 3650 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
3651 mac_mode = MAC_MODE_PORT_MODE_GMII;
3652 else
3653 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 3654
e8f3f6ca
MC
3655 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
3656 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
3657 ASIC_REV_5700) {
63c3a66f 3658 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
3659 SPEED_100 : SPEED_10;
3660 if (tg3_5700_link_polarity(tp, speed))
3661 mac_mode |= MAC_MODE_LINK_POLARITY;
3662 else
3663 mac_mode &= ~MAC_MODE_LINK_POLARITY;
3664 }
1da177e4
LT
3665 } else {
3666 mac_mode = MAC_MODE_PORT_MODE_TBI;
3667 }
3668
63c3a66f 3669 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
3670 tw32(MAC_LED_CTRL, tp->led_ctrl);
3671
05ac4cb7 3672 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
3673 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
3674 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 3675 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 3676
63c3a66f 3677 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
3678 mac_mode |= MAC_MODE_APE_TX_EN |
3679 MAC_MODE_APE_RX_EN |
3680 MAC_MODE_TDE_ENABLE;
3bda1258 3681
1da177e4
LT
3682 tw32_f(MAC_MODE, mac_mode);
3683 udelay(100);
3684
3685 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
3686 udelay(10);
3687 }
3688
63c3a66f 3689 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
3690 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3691 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
3692 u32 base_val;
3693
3694 base_val = tp->pci_clock_ctrl;
3695 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
3696 CLOCK_CTRL_TXCLK_DISABLE);
3697
b401e9e2
MC
3698 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
3699 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
3700 } else if (tg3_flag(tp, 5780_CLASS) ||
3701 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 3702 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 3703 /* do nothing */
63c3a66f 3704 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
3705 u32 newbits1, newbits2;
3706
3707 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3708 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3709 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
3710 CLOCK_CTRL_TXCLK_DISABLE |
3711 CLOCK_CTRL_ALTCLK);
3712 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 3713 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3714 newbits1 = CLOCK_CTRL_625_CORE;
3715 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
3716 } else {
3717 newbits1 = CLOCK_CTRL_ALTCLK;
3718 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
3719 }
3720
b401e9e2
MC
3721 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
3722 40);
1da177e4 3723
b401e9e2
MC
3724 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
3725 40);
1da177e4 3726
63c3a66f 3727 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
3728 u32 newbits3;
3729
3730 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3731 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3732 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
3733 CLOCK_CTRL_TXCLK_DISABLE |
3734 CLOCK_CTRL_44MHZ_CORE);
3735 } else {
3736 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3737 }
3738
b401e9e2
MC
3739 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3740 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
3741 }
3742 }
3743
63c3a66f 3744 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 3745 tg3_power_down_phy(tp, do_low_power);
6921d201 3746
cd0d7228 3747 tg3_frob_aux_power(tp, true);
1da177e4
LT
3748
3749 /* Workaround for unstable PLL clock */
3750 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3751 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3752 u32 val = tr32(0x7d00);
3753
3754 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3755 tw32(0x7d00, val);
63c3a66f 3756 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
3757 int err;
3758
3759 err = tg3_nvram_lock(tp);
1da177e4 3760 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
3761 if (!err)
3762 tg3_nvram_unlock(tp);
6921d201 3763 }
1da177e4
LT
3764 }
3765
bbadf503
MC
3766 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3767
c866b7ea
RW
3768 return 0;
3769}
12dac075 3770
c866b7ea
RW
3771static void tg3_power_down(struct tg3 *tp)
3772{
3773 tg3_power_down_prepare(tp);
1da177e4 3774
63c3a66f 3775 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 3776 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
3777}
3778
1da177e4
LT
3779static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3780{
3781 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3782 case MII_TG3_AUX_STAT_10HALF:
3783 *speed = SPEED_10;
3784 *duplex = DUPLEX_HALF;
3785 break;
3786
3787 case MII_TG3_AUX_STAT_10FULL:
3788 *speed = SPEED_10;
3789 *duplex = DUPLEX_FULL;
3790 break;
3791
3792 case MII_TG3_AUX_STAT_100HALF:
3793 *speed = SPEED_100;
3794 *duplex = DUPLEX_HALF;
3795 break;
3796
3797 case MII_TG3_AUX_STAT_100FULL:
3798 *speed = SPEED_100;
3799 *duplex = DUPLEX_FULL;
3800 break;
3801
3802 case MII_TG3_AUX_STAT_1000HALF:
3803 *speed = SPEED_1000;
3804 *duplex = DUPLEX_HALF;
3805 break;
3806
3807 case MII_TG3_AUX_STAT_1000FULL:
3808 *speed = SPEED_1000;
3809 *duplex = DUPLEX_FULL;
3810 break;
3811
3812 default:
f07e9af3 3813 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
3814 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3815 SPEED_10;
3816 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3817 DUPLEX_HALF;
3818 break;
3819 }
1da177e4
LT
3820 *speed = SPEED_INVALID;
3821 *duplex = DUPLEX_INVALID;
3822 break;
855e1111 3823 }
1da177e4
LT
3824}
3825
42b64a45 3826static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 3827{
42b64a45
MC
3828 int err = 0;
3829 u32 val, new_adv;
1da177e4 3830
42b64a45 3831 new_adv = ADVERTISE_CSMA;
202ff1c2 3832 new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
f88788f0 3833 new_adv |= mii_advertise_flowctrl(flowctrl);
1da177e4 3834
42b64a45
MC
3835 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3836 if (err)
3837 goto done;
ba4d07a8 3838
4f272096
MC
3839 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
3840 new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
ba4d07a8 3841
4f272096
MC
3842 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3843 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
3844 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 3845
4f272096
MC
3846 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
3847 if (err)
3848 goto done;
3849 }
1da177e4 3850
42b64a45
MC
3851 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3852 goto done;
52b02d04 3853
42b64a45
MC
3854 tw32(TG3_CPMU_EEE_MODE,
3855 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 3856
42b64a45
MC
3857 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3858 if (!err) {
3859 u32 err2;
52b02d04 3860
b715ce94
MC
3861 val = 0;
3862 /* Advertise 100-BaseTX EEE ability */
3863 if (advertise & ADVERTISED_100baseT_Full)
3864 val |= MDIO_AN_EEE_ADV_100TX;
3865 /* Advertise 1000-BaseT EEE ability */
3866 if (advertise & ADVERTISED_1000baseT_Full)
3867 val |= MDIO_AN_EEE_ADV_1000T;
3868 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3869 if (err)
3870 val = 0;
3871
21a00ab2
MC
3872 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3873 case ASIC_REV_5717:
3874 case ASIC_REV_57765:
55086ad9 3875 case ASIC_REV_57766:
21a00ab2 3876 case ASIC_REV_5719:
b715ce94
MC
3877 /* If we advertised any eee advertisements above... */
3878 if (val)
3879 val = MII_TG3_DSP_TAP26_ALNOKO |
3880 MII_TG3_DSP_TAP26_RMRXSTO |
3881 MII_TG3_DSP_TAP26_OPCSINPT;
21a00ab2 3882 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
be671947
MC
3883 /* Fall through */
3884 case ASIC_REV_5720:
3885 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3886 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3887 MII_TG3_DSP_CH34TP2_HIBW01);
21a00ab2 3888 }
52b02d04 3889
42b64a45
MC
3890 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3891 if (!err)
3892 err = err2;
3893 }
3894
3895done:
3896 return err;
3897}
3898
3899static void tg3_phy_copper_begin(struct tg3 *tp)
3900{
3901 u32 new_adv;
3902 int i;
3903
3904 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3905 new_adv = ADVERTISED_10baseT_Half |
3906 ADVERTISED_10baseT_Full;
3907 if (tg3_flag(tp, WOL_SPEED_100MB))
3908 new_adv |= ADVERTISED_100baseT_Half |
3909 ADVERTISED_100baseT_Full;
3910
3911 tg3_phy_autoneg_cfg(tp, new_adv,
3912 FLOW_CTRL_TX | FLOW_CTRL_RX);
3913 } else if (tp->link_config.speed == SPEED_INVALID) {
3914 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3915 tp->link_config.advertising &=
3916 ~(ADVERTISED_1000baseT_Half |
3917 ADVERTISED_1000baseT_Full);
3918
3919 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3920 tp->link_config.flowctrl);
3921 } else {
3922 /* Asking for a specific link mode. */
3923 if (tp->link_config.speed == SPEED_1000) {
3924 if (tp->link_config.duplex == DUPLEX_FULL)
3925 new_adv = ADVERTISED_1000baseT_Full;
3926 else
3927 new_adv = ADVERTISED_1000baseT_Half;
3928 } else if (tp->link_config.speed == SPEED_100) {
3929 if (tp->link_config.duplex == DUPLEX_FULL)
3930 new_adv = ADVERTISED_100baseT_Full;
3931 else
3932 new_adv = ADVERTISED_100baseT_Half;
3933 } else {
3934 if (tp->link_config.duplex == DUPLEX_FULL)
3935 new_adv = ADVERTISED_10baseT_Full;
3936 else
3937 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3938 }
52b02d04 3939
42b64a45
MC
3940 tg3_phy_autoneg_cfg(tp, new_adv,
3941 tp->link_config.flowctrl);
52b02d04
MC
3942 }
3943
1da177e4
LT
3944 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3945 tp->link_config.speed != SPEED_INVALID) {
3946 u32 bmcr, orig_bmcr;
3947
3948 tp->link_config.active_speed = tp->link_config.speed;
3949 tp->link_config.active_duplex = tp->link_config.duplex;
3950
3951 bmcr = 0;
3952 switch (tp->link_config.speed) {
3953 default:
3954 case SPEED_10:
3955 break;
3956
3957 case SPEED_100:
3958 bmcr |= BMCR_SPEED100;
3959 break;
3960
3961 case SPEED_1000:
221c5637 3962 bmcr |= BMCR_SPEED1000;
1da177e4 3963 break;
855e1111 3964 }
1da177e4
LT
3965
3966 if (tp->link_config.duplex == DUPLEX_FULL)
3967 bmcr |= BMCR_FULLDPLX;
3968
3969 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3970 (bmcr != orig_bmcr)) {
3971 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3972 for (i = 0; i < 1500; i++) {
3973 u32 tmp;
3974
3975 udelay(10);
3976 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3977 tg3_readphy(tp, MII_BMSR, &tmp))
3978 continue;
3979 if (!(tmp & BMSR_LSTATUS)) {
3980 udelay(40);
3981 break;
3982 }
3983 }
3984 tg3_writephy(tp, MII_BMCR, bmcr);
3985 udelay(40);
3986 }
3987 } else {
3988 tg3_writephy(tp, MII_BMCR,
3989 BMCR_ANENABLE | BMCR_ANRESTART);
3990 }
3991}
3992
3993static int tg3_init_5401phy_dsp(struct tg3 *tp)
3994{
3995 int err;
3996
3997 /* Turn off tap power management. */
3998 /* Set Extended packet length bit */
b4bd2929 3999 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 4000
6ee7c0a0
MC
4001 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
4002 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
4003 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
4004 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
4005 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
4006
4007 udelay(40);
4008
4009 return err;
4010}
4011
e2bf73e7 4012static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
1da177e4 4013{
e2bf73e7 4014 u32 advmsk, tgtadv, advertising;
3600d918 4015
e2bf73e7
MC
4016 advertising = tp->link_config.advertising;
4017 tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
1da177e4 4018
e2bf73e7
MC
4019 advmsk = ADVERTISE_ALL;
4020 if (tp->link_config.active_duplex == DUPLEX_FULL) {
f88788f0 4021 tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
e2bf73e7
MC
4022 advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4023 }
1da177e4 4024
e2bf73e7
MC
4025 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
4026 return false;
4027
4028 if ((*lcladv & advmsk) != tgtadv)
4029 return false;
b99d2a57 4030
f07e9af3 4031 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
4032 u32 tg3_ctrl;
4033
e2bf73e7 4034 tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
3600d918 4035
221c5637 4036 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
e2bf73e7 4037 return false;
1da177e4 4038
3198e07f
MC
4039 if (tgtadv &&
4040 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4041 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
4042 tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
4043 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
4044 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
4045 } else {
4046 tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
4047 }
4048
e2bf73e7
MC
4049 if (tg3_ctrl != tgtadv)
4050 return false;
ef167e27
MC
4051 }
4052
e2bf73e7 4053 return true;
ef167e27
MC
4054}
4055
859edb26
MC
4056static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
4057{
4058 u32 lpeth = 0;
4059
4060 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
4061 u32 val;
4062
4063 if (tg3_readphy(tp, MII_STAT1000, &val))
4064 return false;
4065
4066 lpeth = mii_stat1000_to_ethtool_lpa_t(val);
4067 }
4068
4069 if (tg3_readphy(tp, MII_LPA, rmtadv))
4070 return false;
4071
4072 lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
4073 tp->link_config.rmt_adv = lpeth;
4074
4075 return true;
4076}
4077
1da177e4
LT
4078static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
4079{
4080 int current_link_up;
f833c4c1 4081 u32 bmsr, val;
ef167e27 4082 u32 lcl_adv, rmt_adv;
1da177e4
LT
4083 u16 current_speed;
4084 u8 current_duplex;
4085 int i, err;
4086
4087 tw32(MAC_EVENT, 0);
4088
4089 tw32_f(MAC_STATUS,
4090 (MAC_STATUS_SYNC_CHANGED |
4091 MAC_STATUS_CFG_CHANGED |
4092 MAC_STATUS_MI_COMPLETION |
4093 MAC_STATUS_LNKSTATE_CHANGED));
4094 udelay(40);
4095
8ef21428
MC
4096 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
4097 tw32_f(MAC_MI_MODE,
4098 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
4099 udelay(80);
4100 }
1da177e4 4101
b4bd2929 4102 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
4103
4104 /* Some third-party PHYs need to be reset on link going
4105 * down.
4106 */
4107 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
4108 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
4109 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
4110 netif_carrier_ok(tp->dev)) {
4111 tg3_readphy(tp, MII_BMSR, &bmsr);
4112 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4113 !(bmsr & BMSR_LSTATUS))
4114 force_reset = 1;
4115 }
4116 if (force_reset)
4117 tg3_phy_reset(tp);
4118
79eb6904 4119 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
4120 tg3_readphy(tp, MII_BMSR, &bmsr);
4121 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 4122 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
4123 bmsr = 0;
4124
4125 if (!(bmsr & BMSR_LSTATUS)) {
4126 err = tg3_init_5401phy_dsp(tp);
4127 if (err)
4128 return err;
4129
4130 tg3_readphy(tp, MII_BMSR, &bmsr);
4131 for (i = 0; i < 1000; i++) {
4132 udelay(10);
4133 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4134 (bmsr & BMSR_LSTATUS)) {
4135 udelay(40);
4136 break;
4137 }
4138 }
4139
79eb6904
MC
4140 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
4141 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
4142 !(bmsr & BMSR_LSTATUS) &&
4143 tp->link_config.active_speed == SPEED_1000) {
4144 err = tg3_phy_reset(tp);
4145 if (!err)
4146 err = tg3_init_5401phy_dsp(tp);
4147 if (err)
4148 return err;
4149 }
4150 }
4151 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
4152 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
4153 /* 5701 {A0,B0} CRC bug workaround */
4154 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
4155 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
4156 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
4157 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
4158 }
4159
4160 /* Clear pending interrupts... */
f833c4c1
MC
4161 tg3_readphy(tp, MII_TG3_ISTAT, &val);
4162 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 4163
f07e9af3 4164 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 4165 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 4166 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
4167 tg3_writephy(tp, MII_TG3_IMASK, ~0);
4168
4169 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
4170 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
4171 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
4172 tg3_writephy(tp, MII_TG3_EXT_CTRL,
4173 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
4174 else
4175 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
4176 }
4177
4178 current_link_up = 0;
4179 current_speed = SPEED_INVALID;
4180 current_duplex = DUPLEX_INVALID;
e348c5e7 4181 tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
859edb26 4182 tp->link_config.rmt_adv = 0;
1da177e4 4183
f07e9af3 4184 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
4185 err = tg3_phy_auxctl_read(tp,
4186 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4187 &val);
4188 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
4189 tg3_phy_auxctl_write(tp,
4190 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
4191 val | (1 << 10));
1da177e4
LT
4192 goto relink;
4193 }
4194 }
4195
4196 bmsr = 0;
4197 for (i = 0; i < 100; i++) {
4198 tg3_readphy(tp, MII_BMSR, &bmsr);
4199 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
4200 (bmsr & BMSR_LSTATUS))
4201 break;
4202 udelay(40);
4203 }
4204
4205 if (bmsr & BMSR_LSTATUS) {
4206 u32 aux_stat, bmcr;
4207
4208 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
4209 for (i = 0; i < 2000; i++) {
4210 udelay(10);
4211 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
4212 aux_stat)
4213 break;
4214 }
4215
4216 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
4217 &current_speed,
4218 &current_duplex);
4219
4220 bmcr = 0;
4221 for (i = 0; i < 200; i++) {
4222 tg3_readphy(tp, MII_BMCR, &bmcr);
4223 if (tg3_readphy(tp, MII_BMCR, &bmcr))
4224 continue;
4225 if (bmcr && bmcr != 0x7fff)
4226 break;
4227 udelay(10);
4228 }
4229
ef167e27
MC
4230 lcl_adv = 0;
4231 rmt_adv = 0;
1da177e4 4232
ef167e27
MC
4233 tp->link_config.active_speed = current_speed;
4234 tp->link_config.active_duplex = current_duplex;
4235
4236 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4237 if ((bmcr & BMCR_ANENABLE) &&
e2bf73e7 4238 tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
859edb26 4239 tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
e2bf73e7 4240 current_link_up = 1;
1da177e4
LT
4241 } else {
4242 if (!(bmcr & BMCR_ANENABLE) &&
4243 tp->link_config.speed == current_speed &&
ef167e27
MC
4244 tp->link_config.duplex == current_duplex &&
4245 tp->link_config.flowctrl ==
4246 tp->link_config.active_flowctrl) {
1da177e4 4247 current_link_up = 1;
1da177e4
LT
4248 }
4249 }
4250
ef167e27 4251 if (current_link_up == 1 &&
e348c5e7
MC
4252 tp->link_config.active_duplex == DUPLEX_FULL) {
4253 u32 reg, bit;
4254
4255 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
4256 reg = MII_TG3_FET_GEN_STAT;
4257 bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
4258 } else {
4259 reg = MII_TG3_EXT_STAT;
4260 bit = MII_TG3_EXT_STAT_MDIX;
4261 }
4262
4263 if (!tg3_readphy(tp, reg, &val) && (val & bit))
4264 tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
4265
ef167e27 4266 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
e348c5e7 4267 }
1da177e4
LT
4268 }
4269
1da177e4 4270relink:
80096068 4271 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
4272 tg3_phy_copper_begin(tp);
4273
f833c4c1 4274 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
4275 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
4276 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
4277 current_link_up = 1;
4278 }
4279
4280 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
4281 if (current_link_up == 1) {
4282 if (tp->link_config.active_speed == SPEED_100 ||
4283 tp->link_config.active_speed == SPEED_10)
4284 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4285 else
4286 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 4287 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
4288 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
4289 else
1da177e4
LT
4290 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4291
4292 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4293 if (tp->link_config.active_duplex == DUPLEX_HALF)
4294 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4295
1da177e4 4296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
4297 if (current_link_up == 1 &&
4298 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 4299 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
4300 else
4301 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
4302 }
4303
4304 /* ??? Without this setting Netgear GA302T PHY does not
4305 * ??? send/receive packets...
4306 */
79eb6904 4307 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
4308 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
4309 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
4310 tw32_f(MAC_MI_MODE, tp->mi_mode);
4311 udelay(80);
4312 }
4313
4314 tw32_f(MAC_MODE, tp->mac_mode);
4315 udelay(40);
4316
52b02d04
MC
4317 tg3_phy_eee_adjust(tp, current_link_up);
4318
63c3a66f 4319 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
4320 /* Polled via timer. */
4321 tw32_f(MAC_EVENT, 0);
4322 } else {
4323 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4324 }
4325 udelay(40);
4326
4327 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
4328 current_link_up == 1 &&
4329 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 4330 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
4331 udelay(120);
4332 tw32_f(MAC_STATUS,
4333 (MAC_STATUS_SYNC_CHANGED |
4334 MAC_STATUS_CFG_CHANGED));
4335 udelay(40);
4336 tg3_write_mem(tp,
4337 NIC_SRAM_FIRMWARE_MBOX,
4338 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
4339 }
4340
5e7dfd0f 4341 /* Prevent send BD corruption. */
63c3a66f 4342 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
4343 u16 oldlnkctl, newlnkctl;
4344
4345 pci_read_config_word(tp->pdev,
708ebb3a 4346 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
4347 &oldlnkctl);
4348 if (tp->link_config.active_speed == SPEED_100 ||
4349 tp->link_config.active_speed == SPEED_10)
4350 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
4351 else
4352 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
4353 if (newlnkctl != oldlnkctl)
4354 pci_write_config_word(tp->pdev,
93a700a9
MC
4355 pci_pcie_cap(tp->pdev) +
4356 PCI_EXP_LNKCTL, newlnkctl);
5e7dfd0f
MC
4357 }
4358
1da177e4
LT
4359 if (current_link_up != netif_carrier_ok(tp->dev)) {
4360 if (current_link_up)
4361 netif_carrier_on(tp->dev);
4362 else
4363 netif_carrier_off(tp->dev);
4364 tg3_link_report(tp);
4365 }
4366
4367 return 0;
4368}
4369
4370struct tg3_fiber_aneginfo {
4371 int state;
4372#define ANEG_STATE_UNKNOWN 0
4373#define ANEG_STATE_AN_ENABLE 1
4374#define ANEG_STATE_RESTART_INIT 2
4375#define ANEG_STATE_RESTART 3
4376#define ANEG_STATE_DISABLE_LINK_OK 4
4377#define ANEG_STATE_ABILITY_DETECT_INIT 5
4378#define ANEG_STATE_ABILITY_DETECT 6
4379#define ANEG_STATE_ACK_DETECT_INIT 7
4380#define ANEG_STATE_ACK_DETECT 8
4381#define ANEG_STATE_COMPLETE_ACK_INIT 9
4382#define ANEG_STATE_COMPLETE_ACK 10
4383#define ANEG_STATE_IDLE_DETECT_INIT 11
4384#define ANEG_STATE_IDLE_DETECT 12
4385#define ANEG_STATE_LINK_OK 13
4386#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
4387#define ANEG_STATE_NEXT_PAGE_WAIT 15
4388
4389 u32 flags;
4390#define MR_AN_ENABLE 0x00000001
4391#define MR_RESTART_AN 0x00000002
4392#define MR_AN_COMPLETE 0x00000004
4393#define MR_PAGE_RX 0x00000008
4394#define MR_NP_LOADED 0x00000010
4395#define MR_TOGGLE_TX 0x00000020
4396#define MR_LP_ADV_FULL_DUPLEX 0x00000040
4397#define MR_LP_ADV_HALF_DUPLEX 0x00000080
4398#define MR_LP_ADV_SYM_PAUSE 0x00000100
4399#define MR_LP_ADV_ASYM_PAUSE 0x00000200
4400#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
4401#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
4402#define MR_LP_ADV_NEXT_PAGE 0x00001000
4403#define MR_TOGGLE_RX 0x00002000
4404#define MR_NP_RX 0x00004000
4405
4406#define MR_LINK_OK 0x80000000
4407
4408 unsigned long link_time, cur_time;
4409
4410 u32 ability_match_cfg;
4411 int ability_match_count;
4412
4413 char ability_match, idle_match, ack_match;
4414
4415 u32 txconfig, rxconfig;
4416#define ANEG_CFG_NP 0x00000080
4417#define ANEG_CFG_ACK 0x00000040
4418#define ANEG_CFG_RF2 0x00000020
4419#define ANEG_CFG_RF1 0x00000010
4420#define ANEG_CFG_PS2 0x00000001
4421#define ANEG_CFG_PS1 0x00008000
4422#define ANEG_CFG_HD 0x00004000
4423#define ANEG_CFG_FD 0x00002000
4424#define ANEG_CFG_INVAL 0x00001f06
4425
4426};
4427#define ANEG_OK 0
4428#define ANEG_DONE 1
4429#define ANEG_TIMER_ENAB 2
4430#define ANEG_FAILED -1
4431
4432#define ANEG_STATE_SETTLE_TIME 10000
4433
4434static int tg3_fiber_aneg_smachine(struct tg3 *tp,
4435 struct tg3_fiber_aneginfo *ap)
4436{
5be73b47 4437 u16 flowctrl;
1da177e4
LT
4438 unsigned long delta;
4439 u32 rx_cfg_reg;
4440 int ret;
4441
4442 if (ap->state == ANEG_STATE_UNKNOWN) {
4443 ap->rxconfig = 0;
4444 ap->link_time = 0;
4445 ap->cur_time = 0;
4446 ap->ability_match_cfg = 0;
4447 ap->ability_match_count = 0;
4448 ap->ability_match = 0;
4449 ap->idle_match = 0;
4450 ap->ack_match = 0;
4451 }
4452 ap->cur_time++;
4453
4454 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
4455 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
4456
4457 if (rx_cfg_reg != ap->ability_match_cfg) {
4458 ap->ability_match_cfg = rx_cfg_reg;
4459 ap->ability_match = 0;
4460 ap->ability_match_count = 0;
4461 } else {
4462 if (++ap->ability_match_count > 1) {
4463 ap->ability_match = 1;
4464 ap->ability_match_cfg = rx_cfg_reg;
4465 }
4466 }
4467 if (rx_cfg_reg & ANEG_CFG_ACK)
4468 ap->ack_match = 1;
4469 else
4470 ap->ack_match = 0;
4471
4472 ap->idle_match = 0;
4473 } else {
4474 ap->idle_match = 1;
4475 ap->ability_match_cfg = 0;
4476 ap->ability_match_count = 0;
4477 ap->ability_match = 0;
4478 ap->ack_match = 0;
4479
4480 rx_cfg_reg = 0;
4481 }
4482
4483 ap->rxconfig = rx_cfg_reg;
4484 ret = ANEG_OK;
4485
33f401ae 4486 switch (ap->state) {
1da177e4
LT
4487 case ANEG_STATE_UNKNOWN:
4488 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
4489 ap->state = ANEG_STATE_AN_ENABLE;
4490
4491 /* fallthru */
4492 case ANEG_STATE_AN_ENABLE:
4493 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
4494 if (ap->flags & MR_AN_ENABLE) {
4495 ap->link_time = 0;
4496 ap->cur_time = 0;
4497 ap->ability_match_cfg = 0;
4498 ap->ability_match_count = 0;
4499 ap->ability_match = 0;
4500 ap->idle_match = 0;
4501 ap->ack_match = 0;
4502
4503 ap->state = ANEG_STATE_RESTART_INIT;
4504 } else {
4505 ap->state = ANEG_STATE_DISABLE_LINK_OK;
4506 }
4507 break;
4508
4509 case ANEG_STATE_RESTART_INIT:
4510 ap->link_time = ap->cur_time;
4511 ap->flags &= ~(MR_NP_LOADED);
4512 ap->txconfig = 0;
4513 tw32(MAC_TX_AUTO_NEG, 0);
4514 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4515 tw32_f(MAC_MODE, tp->mac_mode);
4516 udelay(40);
4517
4518 ret = ANEG_TIMER_ENAB;
4519 ap->state = ANEG_STATE_RESTART;
4520
4521 /* fallthru */
4522 case ANEG_STATE_RESTART:
4523 delta = ap->cur_time - ap->link_time;
859a5887 4524 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 4525 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 4526 else
1da177e4 4527 ret = ANEG_TIMER_ENAB;
1da177e4
LT
4528 break;
4529
4530 case ANEG_STATE_DISABLE_LINK_OK:
4531 ret = ANEG_DONE;
4532 break;
4533
4534 case ANEG_STATE_ABILITY_DETECT_INIT:
4535 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
4536 ap->txconfig = ANEG_CFG_FD;
4537 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4538 if (flowctrl & ADVERTISE_1000XPAUSE)
4539 ap->txconfig |= ANEG_CFG_PS1;
4540 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4541 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
4542 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4543 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4544 tw32_f(MAC_MODE, tp->mac_mode);
4545 udelay(40);
4546
4547 ap->state = ANEG_STATE_ABILITY_DETECT;
4548 break;
4549
4550 case ANEG_STATE_ABILITY_DETECT:
859a5887 4551 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 4552 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
4553 break;
4554
4555 case ANEG_STATE_ACK_DETECT_INIT:
4556 ap->txconfig |= ANEG_CFG_ACK;
4557 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
4558 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
4559 tw32_f(MAC_MODE, tp->mac_mode);
4560 udelay(40);
4561
4562 ap->state = ANEG_STATE_ACK_DETECT;
4563
4564 /* fallthru */
4565 case ANEG_STATE_ACK_DETECT:
4566 if (ap->ack_match != 0) {
4567 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
4568 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
4569 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
4570 } else {
4571 ap->state = ANEG_STATE_AN_ENABLE;
4572 }
4573 } else if (ap->ability_match != 0 &&
4574 ap->rxconfig == 0) {
4575 ap->state = ANEG_STATE_AN_ENABLE;
4576 }
4577 break;
4578
4579 case ANEG_STATE_COMPLETE_ACK_INIT:
4580 if (ap->rxconfig & ANEG_CFG_INVAL) {
4581 ret = ANEG_FAILED;
4582 break;
4583 }
4584 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
4585 MR_LP_ADV_HALF_DUPLEX |
4586 MR_LP_ADV_SYM_PAUSE |
4587 MR_LP_ADV_ASYM_PAUSE |
4588 MR_LP_ADV_REMOTE_FAULT1 |
4589 MR_LP_ADV_REMOTE_FAULT2 |
4590 MR_LP_ADV_NEXT_PAGE |
4591 MR_TOGGLE_RX |
4592 MR_NP_RX);
4593 if (ap->rxconfig & ANEG_CFG_FD)
4594 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
4595 if (ap->rxconfig & ANEG_CFG_HD)
4596 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
4597 if (ap->rxconfig & ANEG_CFG_PS1)
4598 ap->flags |= MR_LP_ADV_SYM_PAUSE;
4599 if (ap->rxconfig & ANEG_CFG_PS2)
4600 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
4601 if (ap->rxconfig & ANEG_CFG_RF1)
4602 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
4603 if (ap->rxconfig & ANEG_CFG_RF2)
4604 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
4605 if (ap->rxconfig & ANEG_CFG_NP)
4606 ap->flags |= MR_LP_ADV_NEXT_PAGE;
4607
4608 ap->link_time = ap->cur_time;
4609
4610 ap->flags ^= (MR_TOGGLE_TX);
4611 if (ap->rxconfig & 0x0008)
4612 ap->flags |= MR_TOGGLE_RX;
4613 if (ap->rxconfig & ANEG_CFG_NP)
4614 ap->flags |= MR_NP_RX;
4615 ap->flags |= MR_PAGE_RX;
4616
4617 ap->state = ANEG_STATE_COMPLETE_ACK;
4618 ret = ANEG_TIMER_ENAB;
4619 break;
4620
4621 case ANEG_STATE_COMPLETE_ACK:
4622 if (ap->ability_match != 0 &&
4623 ap->rxconfig == 0) {
4624 ap->state = ANEG_STATE_AN_ENABLE;
4625 break;
4626 }
4627 delta = ap->cur_time - ap->link_time;
4628 if (delta > ANEG_STATE_SETTLE_TIME) {
4629 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
4630 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4631 } else {
4632 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
4633 !(ap->flags & MR_NP_RX)) {
4634 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
4635 } else {
4636 ret = ANEG_FAILED;
4637 }
4638 }
4639 }
4640 break;
4641
4642 case ANEG_STATE_IDLE_DETECT_INIT:
4643 ap->link_time = ap->cur_time;
4644 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4645 tw32_f(MAC_MODE, tp->mac_mode);
4646 udelay(40);
4647
4648 ap->state = ANEG_STATE_IDLE_DETECT;
4649 ret = ANEG_TIMER_ENAB;
4650 break;
4651
4652 case ANEG_STATE_IDLE_DETECT:
4653 if (ap->ability_match != 0 &&
4654 ap->rxconfig == 0) {
4655 ap->state = ANEG_STATE_AN_ENABLE;
4656 break;
4657 }
4658 delta = ap->cur_time - ap->link_time;
4659 if (delta > ANEG_STATE_SETTLE_TIME) {
4660 /* XXX another gem from the Broadcom driver :( */
4661 ap->state = ANEG_STATE_LINK_OK;
4662 }
4663 break;
4664
4665 case ANEG_STATE_LINK_OK:
4666 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
4667 ret = ANEG_DONE;
4668 break;
4669
4670 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
4671 /* ??? unimplemented */
4672 break;
4673
4674 case ANEG_STATE_NEXT_PAGE_WAIT:
4675 /* ??? unimplemented */
4676 break;
4677
4678 default:
4679 ret = ANEG_FAILED;
4680 break;
855e1111 4681 }
1da177e4
LT
4682
4683 return ret;
4684}
4685
5be73b47 4686static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
4687{
4688 int res = 0;
4689 struct tg3_fiber_aneginfo aninfo;
4690 int status = ANEG_FAILED;
4691 unsigned int tick;
4692 u32 tmp;
4693
4694 tw32_f(MAC_TX_AUTO_NEG, 0);
4695
4696 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
4697 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
4698 udelay(40);
4699
4700 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
4701 udelay(40);
4702
4703 memset(&aninfo, 0, sizeof(aninfo));
4704 aninfo.flags |= MR_AN_ENABLE;
4705 aninfo.state = ANEG_STATE_UNKNOWN;
4706 aninfo.cur_time = 0;
4707 tick = 0;
4708 while (++tick < 195000) {
4709 status = tg3_fiber_aneg_smachine(tp, &aninfo);
4710 if (status == ANEG_DONE || status == ANEG_FAILED)
4711 break;
4712
4713 udelay(1);
4714 }
4715
4716 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
4717 tw32_f(MAC_MODE, tp->mac_mode);
4718 udelay(40);
4719
5be73b47
MC
4720 *txflags = aninfo.txconfig;
4721 *rxflags = aninfo.flags;
1da177e4
LT
4722
4723 if (status == ANEG_DONE &&
4724 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
4725 MR_LP_ADV_FULL_DUPLEX)))
4726 res = 1;
4727
4728 return res;
4729}
4730
4731static void tg3_init_bcm8002(struct tg3 *tp)
4732{
4733 u32 mac_status = tr32(MAC_STATUS);
4734 int i;
4735
4736 /* Reset when initting first time or we have a link. */
63c3a66f 4737 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
4738 !(mac_status & MAC_STATUS_PCS_SYNCED))
4739 return;
4740
4741 /* Set PLL lock range. */
4742 tg3_writephy(tp, 0x16, 0x8007);
4743
4744 /* SW reset */
4745 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4746
4747 /* Wait for reset to complete. */
4748 /* XXX schedule_timeout() ... */
4749 for (i = 0; i < 500; i++)
4750 udelay(10);
4751
4752 /* Config mode; select PMA/Ch 1 regs. */
4753 tg3_writephy(tp, 0x10, 0x8411);
4754
4755 /* Enable auto-lock and comdet, select txclk for tx. */
4756 tg3_writephy(tp, 0x11, 0x0a10);
4757
4758 tg3_writephy(tp, 0x18, 0x00a0);
4759 tg3_writephy(tp, 0x16, 0x41ff);
4760
4761 /* Assert and deassert POR. */
4762 tg3_writephy(tp, 0x13, 0x0400);
4763 udelay(40);
4764 tg3_writephy(tp, 0x13, 0x0000);
4765
4766 tg3_writephy(tp, 0x11, 0x0a50);
4767 udelay(40);
4768 tg3_writephy(tp, 0x11, 0x0a10);
4769
4770 /* Wait for signal to stabilize */
4771 /* XXX schedule_timeout() ... */
4772 for (i = 0; i < 15000; i++)
4773 udelay(10);
4774
4775 /* Deselect the channel register so we can read the PHYID
4776 * later.
4777 */
4778 tg3_writephy(tp, 0x10, 0x8011);
4779}
4780
4781static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4782{
82cd3d11 4783 u16 flowctrl;
1da177e4
LT
4784 u32 sg_dig_ctrl, sg_dig_status;
4785 u32 serdes_cfg, expected_sg_dig_ctrl;
4786 int workaround, port_a;
4787 int current_link_up;
4788
4789 serdes_cfg = 0;
4790 expected_sg_dig_ctrl = 0;
4791 workaround = 0;
4792 port_a = 1;
4793 current_link_up = 0;
4794
4795 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4796 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4797 workaround = 1;
4798 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4799 port_a = 0;
4800
4801 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4802 /* preserve bits 20-23 for voltage regulator */
4803 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4804 }
4805
4806 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4807
4808 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 4809 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
4810 if (workaround) {
4811 u32 val = serdes_cfg;
4812
4813 if (port_a)
4814 val |= 0xc010000;
4815 else
4816 val |= 0x4010000;
4817 tw32_f(MAC_SERDES_CFG, val);
4818 }
c98f6e3b
MC
4819
4820 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4821 }
4822 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4823 tg3_setup_flow_control(tp, 0, 0);
4824 current_link_up = 1;
4825 }
4826 goto out;
4827 }
4828
4829 /* Want auto-negotiation. */
c98f6e3b 4830 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 4831
82cd3d11
MC
4832 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4833 if (flowctrl & ADVERTISE_1000XPAUSE)
4834 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4835 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4836 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
4837
4838 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 4839 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
4840 tp->serdes_counter &&
4841 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4842 MAC_STATUS_RCVD_CFG)) ==
4843 MAC_STATUS_PCS_SYNCED)) {
4844 tp->serdes_counter--;
4845 current_link_up = 1;
4846 goto out;
4847 }
4848restart_autoneg:
1da177e4
LT
4849 if (workaround)
4850 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 4851 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
4852 udelay(5);
4853 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4854
3d3ebe74 4855 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4856 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4857 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4858 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 4859 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
4860 mac_status = tr32(MAC_STATUS);
4861
c98f6e3b 4862 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 4863 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
4864 u32 local_adv = 0, remote_adv = 0;
4865
4866 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4867 local_adv |= ADVERTISE_1000XPAUSE;
4868 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4869 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 4870
c98f6e3b 4871 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 4872 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 4873 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 4874 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4875
859edb26
MC
4876 tp->link_config.rmt_adv =
4877 mii_adv_to_ethtool_adv_x(remote_adv);
4878
1da177e4
LT
4879 tg3_setup_flow_control(tp, local_adv, remote_adv);
4880 current_link_up = 1;
3d3ebe74 4881 tp->serdes_counter = 0;
f07e9af3 4882 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 4883 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
4884 if (tp->serdes_counter)
4885 tp->serdes_counter--;
1da177e4
LT
4886 else {
4887 if (workaround) {
4888 u32 val = serdes_cfg;
4889
4890 if (port_a)
4891 val |= 0xc010000;
4892 else
4893 val |= 0x4010000;
4894
4895 tw32_f(MAC_SERDES_CFG, val);
4896 }
4897
c98f6e3b 4898 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4899 udelay(40);
4900
4901 /* Link parallel detection - link is up */
4902 /* only if we have PCS_SYNC and not */
4903 /* receiving config code words */
4904 mac_status = tr32(MAC_STATUS);
4905 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4906 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4907 tg3_setup_flow_control(tp, 0, 0);
4908 current_link_up = 1;
f07e9af3
MC
4909 tp->phy_flags |=
4910 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4911 tp->serdes_counter =
4912 SERDES_PARALLEL_DET_TIMEOUT;
4913 } else
4914 goto restart_autoneg;
1da177e4
LT
4915 }
4916 }
3d3ebe74
MC
4917 } else {
4918 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4919 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4920 }
4921
4922out:
4923 return current_link_up;
4924}
4925
4926static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4927{
4928 int current_link_up = 0;
4929
5cf64b8a 4930 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4931 goto out;
1da177e4
LT
4932
4933 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4934 u32 txflags, rxflags;
1da177e4 4935 int i;
6aa20a22 4936
5be73b47
MC
4937 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4938 u32 local_adv = 0, remote_adv = 0;
1da177e4 4939
5be73b47
MC
4940 if (txflags & ANEG_CFG_PS1)
4941 local_adv |= ADVERTISE_1000XPAUSE;
4942 if (txflags & ANEG_CFG_PS2)
4943 local_adv |= ADVERTISE_1000XPSE_ASYM;
4944
4945 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4946 remote_adv |= LPA_1000XPAUSE;
4947 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4948 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4 4949
859edb26
MC
4950 tp->link_config.rmt_adv =
4951 mii_adv_to_ethtool_adv_x(remote_adv);
4952
1da177e4
LT
4953 tg3_setup_flow_control(tp, local_adv, remote_adv);
4954
1da177e4
LT
4955 current_link_up = 1;
4956 }
4957 for (i = 0; i < 30; i++) {
4958 udelay(20);
4959 tw32_f(MAC_STATUS,
4960 (MAC_STATUS_SYNC_CHANGED |
4961 MAC_STATUS_CFG_CHANGED));
4962 udelay(40);
4963 if ((tr32(MAC_STATUS) &
4964 (MAC_STATUS_SYNC_CHANGED |
4965 MAC_STATUS_CFG_CHANGED)) == 0)
4966 break;
4967 }
4968
4969 mac_status = tr32(MAC_STATUS);
4970 if (current_link_up == 0 &&
4971 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4972 !(mac_status & MAC_STATUS_RCVD_CFG))
4973 current_link_up = 1;
4974 } else {
5be73b47
MC
4975 tg3_setup_flow_control(tp, 0, 0);
4976
1da177e4
LT
4977 /* Forcing 1000FD link up. */
4978 current_link_up = 1;
1da177e4
LT
4979
4980 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4981 udelay(40);
e8f3f6ca
MC
4982
4983 tw32_f(MAC_MODE, tp->mac_mode);
4984 udelay(40);
1da177e4
LT
4985 }
4986
4987out:
4988 return current_link_up;
4989}
4990
4991static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4992{
4993 u32 orig_pause_cfg;
4994 u16 orig_active_speed;
4995 u8 orig_active_duplex;
4996 u32 mac_status;
4997 int current_link_up;
4998 int i;
4999
8d018621 5000 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5001 orig_active_speed = tp->link_config.active_speed;
5002 orig_active_duplex = tp->link_config.active_duplex;
5003
63c3a66f 5004 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 5005 netif_carrier_ok(tp->dev) &&
63c3a66f 5006 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
5007 mac_status = tr32(MAC_STATUS);
5008 mac_status &= (MAC_STATUS_PCS_SYNCED |
5009 MAC_STATUS_SIGNAL_DET |
5010 MAC_STATUS_CFG_CHANGED |
5011 MAC_STATUS_RCVD_CFG);
5012 if (mac_status == (MAC_STATUS_PCS_SYNCED |
5013 MAC_STATUS_SIGNAL_DET)) {
5014 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5015 MAC_STATUS_CFG_CHANGED));
5016 return 0;
5017 }
5018 }
5019
5020 tw32_f(MAC_TX_AUTO_NEG, 0);
5021
5022 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
5023 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
5024 tw32_f(MAC_MODE, tp->mac_mode);
5025 udelay(40);
5026
79eb6904 5027 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
5028 tg3_init_bcm8002(tp);
5029
5030 /* Enable link change event even when serdes polling. */
5031 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5032 udelay(40);
5033
5034 current_link_up = 0;
859edb26 5035 tp->link_config.rmt_adv = 0;
1da177e4
LT
5036 mac_status = tr32(MAC_STATUS);
5037
63c3a66f 5038 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
5039 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
5040 else
5041 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
5042
898a56f8 5043 tp->napi[0].hw_status->status =
1da177e4 5044 (SD_STATUS_UPDATED |
898a56f8 5045 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
5046
5047 for (i = 0; i < 100; i++) {
5048 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
5049 MAC_STATUS_CFG_CHANGED));
5050 udelay(5);
5051 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
5052 MAC_STATUS_CFG_CHANGED |
5053 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
5054 break;
5055 }
5056
5057 mac_status = tr32(MAC_STATUS);
5058 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
5059 current_link_up = 0;
3d3ebe74
MC
5060 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
5061 tp->serdes_counter == 0) {
1da177e4
LT
5062 tw32_f(MAC_MODE, (tp->mac_mode |
5063 MAC_MODE_SEND_CONFIGS));
5064 udelay(1);
5065 tw32_f(MAC_MODE, tp->mac_mode);
5066 }
5067 }
5068
5069 if (current_link_up == 1) {
5070 tp->link_config.active_speed = SPEED_1000;
5071 tp->link_config.active_duplex = DUPLEX_FULL;
5072 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5073 LED_CTRL_LNKLED_OVERRIDE |
5074 LED_CTRL_1000MBPS_ON));
5075 } else {
5076 tp->link_config.active_speed = SPEED_INVALID;
5077 tp->link_config.active_duplex = DUPLEX_INVALID;
5078 tw32(MAC_LED_CTRL, (tp->led_ctrl |
5079 LED_CTRL_LNKLED_OVERRIDE |
5080 LED_CTRL_TRAFFIC_OVERRIDE));
5081 }
5082
5083 if (current_link_up != netif_carrier_ok(tp->dev)) {
5084 if (current_link_up)
5085 netif_carrier_on(tp->dev);
5086 else
5087 netif_carrier_off(tp->dev);
5088 tg3_link_report(tp);
5089 } else {
8d018621 5090 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
5091 if (orig_pause_cfg != now_pause_cfg ||
5092 orig_active_speed != tp->link_config.active_speed ||
5093 orig_active_duplex != tp->link_config.active_duplex)
5094 tg3_link_report(tp);
5095 }
5096
5097 return 0;
5098}
5099
747e8f8b
MC
5100static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
5101{
5102 int current_link_up, err = 0;
5103 u32 bmsr, bmcr;
5104 u16 current_speed;
5105 u8 current_duplex;
ef167e27 5106 u32 local_adv, remote_adv;
747e8f8b
MC
5107
5108 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
5109 tw32_f(MAC_MODE, tp->mac_mode);
5110 udelay(40);
5111
5112 tw32(MAC_EVENT, 0);
5113
5114 tw32_f(MAC_STATUS,
5115 (MAC_STATUS_SYNC_CHANGED |
5116 MAC_STATUS_CFG_CHANGED |
5117 MAC_STATUS_MI_COMPLETION |
5118 MAC_STATUS_LNKSTATE_CHANGED));
5119 udelay(40);
5120
5121 if (force_reset)
5122 tg3_phy_reset(tp);
5123
5124 current_link_up = 0;
5125 current_speed = SPEED_INVALID;
5126 current_duplex = DUPLEX_INVALID;
859edb26 5127 tp->link_config.rmt_adv = 0;
747e8f8b
MC
5128
5129 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5130 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5131 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
5132 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5133 bmsr |= BMSR_LSTATUS;
5134 else
5135 bmsr &= ~BMSR_LSTATUS;
5136 }
747e8f8b
MC
5137
5138 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
5139
5140 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 5141 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5142 /* do nothing, just check for link up at the end */
5143 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
28011cf1 5144 u32 adv, newadv;
747e8f8b
MC
5145
5146 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
28011cf1
MC
5147 newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
5148 ADVERTISE_1000XPAUSE |
5149 ADVERTISE_1000XPSE_ASYM |
5150 ADVERTISE_SLCT);
747e8f8b 5151
28011cf1 5152 newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
37f07023 5153 newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
747e8f8b 5154
28011cf1
MC
5155 if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
5156 tg3_writephy(tp, MII_ADVERTISE, newadv);
747e8f8b
MC
5157 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
5158 tg3_writephy(tp, MII_BMCR, bmcr);
5159
5160 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 5161 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 5162 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5163
5164 return err;
5165 }
5166 } else {
5167 u32 new_bmcr;
5168
5169 bmcr &= ~BMCR_SPEED1000;
5170 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
5171
5172 if (tp->link_config.duplex == DUPLEX_FULL)
5173 new_bmcr |= BMCR_FULLDPLX;
5174
5175 if (new_bmcr != bmcr) {
5176 /* BMCR_SPEED1000 is a reserved bit that needs
5177 * to be set on write.
5178 */
5179 new_bmcr |= BMCR_SPEED1000;
5180
5181 /* Force a linkdown */
5182 if (netif_carrier_ok(tp->dev)) {
5183 u32 adv;
5184
5185 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
5186 adv &= ~(ADVERTISE_1000XFULL |
5187 ADVERTISE_1000XHALF |
5188 ADVERTISE_SLCT);
5189 tg3_writephy(tp, MII_ADVERTISE, adv);
5190 tg3_writephy(tp, MII_BMCR, bmcr |
5191 BMCR_ANRESTART |
5192 BMCR_ANENABLE);
5193 udelay(10);
5194 netif_carrier_off(tp->dev);
5195 }
5196 tg3_writephy(tp, MII_BMCR, new_bmcr);
5197 bmcr = new_bmcr;
5198 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
5199 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
5200 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
5201 ASIC_REV_5714) {
5202 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
5203 bmsr |= BMSR_LSTATUS;
5204 else
5205 bmsr &= ~BMSR_LSTATUS;
5206 }
f07e9af3 5207 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5208 }
5209 }
5210
5211 if (bmsr & BMSR_LSTATUS) {
5212 current_speed = SPEED_1000;
5213 current_link_up = 1;
5214 if (bmcr & BMCR_FULLDPLX)
5215 current_duplex = DUPLEX_FULL;
5216 else
5217 current_duplex = DUPLEX_HALF;
5218
ef167e27
MC
5219 local_adv = 0;
5220 remote_adv = 0;
5221
747e8f8b 5222 if (bmcr & BMCR_ANENABLE) {
ef167e27 5223 u32 common;
747e8f8b
MC
5224
5225 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
5226 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
5227 common = local_adv & remote_adv;
5228 if (common & (ADVERTISE_1000XHALF |
5229 ADVERTISE_1000XFULL)) {
5230 if (common & ADVERTISE_1000XFULL)
5231 current_duplex = DUPLEX_FULL;
5232 else
5233 current_duplex = DUPLEX_HALF;
859edb26
MC
5234
5235 tp->link_config.rmt_adv =
5236 mii_adv_to_ethtool_adv_x(remote_adv);
63c3a66f 5237 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 5238 /* Link is up via parallel detect */
859a5887 5239 } else {
747e8f8b 5240 current_link_up = 0;
859a5887 5241 }
747e8f8b
MC
5242 }
5243 }
5244
ef167e27
MC
5245 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
5246 tg3_setup_flow_control(tp, local_adv, remote_adv);
5247
747e8f8b
MC
5248 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
5249 if (tp->link_config.active_duplex == DUPLEX_HALF)
5250 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
5251
5252 tw32_f(MAC_MODE, tp->mac_mode);
5253 udelay(40);
5254
5255 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
5256
5257 tp->link_config.active_speed = current_speed;
5258 tp->link_config.active_duplex = current_duplex;
5259
5260 if (current_link_up != netif_carrier_ok(tp->dev)) {
5261 if (current_link_up)
5262 netif_carrier_on(tp->dev);
5263 else {
5264 netif_carrier_off(tp->dev);
f07e9af3 5265 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5266 }
5267 tg3_link_report(tp);
5268 }
5269 return err;
5270}
5271
5272static void tg3_serdes_parallel_detect(struct tg3 *tp)
5273{
3d3ebe74 5274 if (tp->serdes_counter) {
747e8f8b 5275 /* Give autoneg time to complete. */
3d3ebe74 5276 tp->serdes_counter--;
747e8f8b
MC
5277 return;
5278 }
c6cdf436 5279
747e8f8b
MC
5280 if (!netif_carrier_ok(tp->dev) &&
5281 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
5282 u32 bmcr;
5283
5284 tg3_readphy(tp, MII_BMCR, &bmcr);
5285 if (bmcr & BMCR_ANENABLE) {
5286 u32 phy1, phy2;
5287
5288 /* Select shadow register 0x1f */
f08aa1a8
MC
5289 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
5290 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
5291
5292 /* Select expansion interrupt status register */
f08aa1a8
MC
5293 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5294 MII_TG3_DSP_EXP1_INT_STAT);
5295 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
5296 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5297
5298 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
5299 /* We have signal detect and not receiving
5300 * config code words, link is up by parallel
5301 * detection.
5302 */
5303
5304 bmcr &= ~BMCR_ANENABLE;
5305 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
5306 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 5307 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5308 }
5309 }
859a5887
MC
5310 } else if (netif_carrier_ok(tp->dev) &&
5311 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 5312 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
5313 u32 phy2;
5314
5315 /* Select expansion interrupt status register */
f08aa1a8
MC
5316 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
5317 MII_TG3_DSP_EXP1_INT_STAT);
5318 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
5319 if (phy2 & 0x20) {
5320 u32 bmcr;
5321
5322 /* Config code words received, turn on autoneg. */
5323 tg3_readphy(tp, MII_BMCR, &bmcr);
5324 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
5325
f07e9af3 5326 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
5327
5328 }
5329 }
5330}
5331
1da177e4
LT
5332static int tg3_setup_phy(struct tg3 *tp, int force_reset)
5333{
f2096f94 5334 u32 val;
1da177e4
LT
5335 int err;
5336
f07e9af3 5337 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 5338 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 5339 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 5340 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 5341 else
1da177e4 5342 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 5343
bcb37f6c 5344 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 5345 u32 scale;
aa6c91fe
MC
5346
5347 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
5348 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
5349 scale = 65;
5350 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
5351 scale = 6;
5352 else
5353 scale = 12;
5354
5355 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
5356 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
5357 tw32(GRC_MISC_CFG, val);
5358 }
5359
f2096f94
MC
5360 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
5361 (6 << TX_LENGTHS_IPG_SHIFT);
5362 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
5363 val |= tr32(MAC_TX_LENGTHS) &
5364 (TX_LENGTHS_JMB_FRM_LEN_MSK |
5365 TX_LENGTHS_CNT_DWN_VAL_MSK);
5366
1da177e4
LT
5367 if (tp->link_config.active_speed == SPEED_1000 &&
5368 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
5369 tw32(MAC_TX_LENGTHS, val |
5370 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5371 else
f2096f94
MC
5372 tw32(MAC_TX_LENGTHS, val |
5373 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 5374
63c3a66f 5375 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
5376 if (netif_carrier_ok(tp->dev)) {
5377 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 5378 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
5379 } else {
5380 tw32(HOSTCC_STAT_COAL_TICKS, 0);
5381 }
5382 }
5383
63c3a66f 5384 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 5385 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
5386 if (!netif_carrier_ok(tp->dev))
5387 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
5388 tp->pwrmgmt_thresh;
5389 else
5390 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
5391 tw32(PCIE_PWR_MGMT_THRESH, val);
5392 }
5393
1da177e4
LT
5394 return err;
5395}
5396
66cfd1bd
MC
5397static inline int tg3_irq_sync(struct tg3 *tp)
5398{
5399 return tp->irq_sync;
5400}
5401
97bd8e49
MC
5402static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
5403{
5404 int i;
5405
5406 dst = (u32 *)((u8 *)dst + off);
5407 for (i = 0; i < len; i += sizeof(u32))
5408 *dst++ = tr32(off + i);
5409}
5410
5411static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
5412{
5413 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
5414 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
5415 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
5416 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
5417 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
5418 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
5419 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
5420 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
5421 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
5422 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
5423 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
5424 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
5425 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
5426 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
5427 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
5428 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
5429 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
5430 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
5431 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
5432
63c3a66f 5433 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
5434 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
5435
5436 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
5437 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
5438 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
5439 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
5440 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
5441 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
5442 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
5443 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
5444
63c3a66f 5445 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
5446 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
5447 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
5448 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
5449 }
5450
5451 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
5452 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
5453 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
5454 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
5455 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
5456
63c3a66f 5457 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
5458 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
5459}
5460
5461static void tg3_dump_state(struct tg3 *tp)
5462{
5463 int i;
5464 u32 *regs;
5465
5466 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
5467 if (!regs) {
5468 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
5469 return;
5470 }
5471
63c3a66f 5472 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
5473 /* Read up to but not including private PCI registers */
5474 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
5475 regs[i / sizeof(u32)] = tr32(i);
5476 } else
5477 tg3_dump_legacy_regs(tp, regs);
5478
5479 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
5480 if (!regs[i + 0] && !regs[i + 1] &&
5481 !regs[i + 2] && !regs[i + 3])
5482 continue;
5483
5484 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
5485 i * 4,
5486 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
5487 }
5488
5489 kfree(regs);
5490
5491 for (i = 0; i < tp->irq_cnt; i++) {
5492 struct tg3_napi *tnapi = &tp->napi[i];
5493
5494 /* SW status block */
5495 netdev_err(tp->dev,
5496 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
5497 i,
5498 tnapi->hw_status->status,
5499 tnapi->hw_status->status_tag,
5500 tnapi->hw_status->rx_jumbo_consumer,
5501 tnapi->hw_status->rx_consumer,
5502 tnapi->hw_status->rx_mini_consumer,
5503 tnapi->hw_status->idx[0].rx_producer,
5504 tnapi->hw_status->idx[0].tx_consumer);
5505
5506 netdev_err(tp->dev,
5507 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
5508 i,
5509 tnapi->last_tag, tnapi->last_irq_tag,
5510 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
5511 tnapi->rx_rcb_ptr,
5512 tnapi->prodring.rx_std_prod_idx,
5513 tnapi->prodring.rx_std_cons_idx,
5514 tnapi->prodring.rx_jmb_prod_idx,
5515 tnapi->prodring.rx_jmb_cons_idx);
5516 }
5517}
5518
df3e6548
MC
5519/* This is called whenever we suspect that the system chipset is re-
5520 * ordering the sequence of MMIO to the tx send mailbox. The symptom
5521 * is bogus tx completions. We try to recover by setting the
5522 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
5523 * in the workqueue.
5524 */
5525static void tg3_tx_recover(struct tg3 *tp)
5526{
63c3a66f 5527 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
5528 tp->write32_tx_mbox == tg3_write_indirect_mbox);
5529
5129c3a3
MC
5530 netdev_warn(tp->dev,
5531 "The system may be re-ordering memory-mapped I/O "
5532 "cycles to the network device, attempting to recover. "
5533 "Please report the problem to the driver maintainer "
5534 "and include system chipset information.\n");
df3e6548
MC
5535
5536 spin_lock(&tp->lock);
63c3a66f 5537 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5538 spin_unlock(&tp->lock);
5539}
5540
f3f3f27e 5541static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 5542{
f65aac16
MC
5543 /* Tell compiler to fetch tx indices from memory. */
5544 barrier();
f3f3f27e
MC
5545 return tnapi->tx_pending -
5546 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
5547}
5548
1da177e4
LT
5549/* Tigon3 never reports partial packet sends. So we do not
5550 * need special logic to handle SKBs that have not had all
5551 * of their frags sent yet, like SunGEM does.
5552 */
17375d25 5553static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 5554{
17375d25 5555 struct tg3 *tp = tnapi->tp;
898a56f8 5556 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 5557 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
5558 struct netdev_queue *txq;
5559 int index = tnapi - tp->napi;
298376d3 5560 unsigned int pkts_compl = 0, bytes_compl = 0;
fe5f5787 5561
63c3a66f 5562 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
5563 index--;
5564
5565 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
5566
5567 while (sw_idx != hw_idx) {
df8944cf 5568 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 5569 struct sk_buff *skb = ri->skb;
df3e6548
MC
5570 int i, tx_bug = 0;
5571
5572 if (unlikely(skb == NULL)) {
5573 tg3_tx_recover(tp);
5574 return;
5575 }
1da177e4 5576
f4188d8a 5577 pci_unmap_single(tp->pdev,
4e5e4f0d 5578 dma_unmap_addr(ri, mapping),
f4188d8a
AD
5579 skb_headlen(skb),
5580 PCI_DMA_TODEVICE);
1da177e4
LT
5581
5582 ri->skb = NULL;
5583
e01ee14d
MC
5584 while (ri->fragmented) {
5585 ri->fragmented = false;
5586 sw_idx = NEXT_TX(sw_idx);
5587 ri = &tnapi->tx_buffers[sw_idx];
5588 }
5589
1da177e4
LT
5590 sw_idx = NEXT_TX(sw_idx);
5591
5592 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 5593 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
5594 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
5595 tx_bug = 1;
f4188d8a
AD
5596
5597 pci_unmap_page(tp->pdev,
4e5e4f0d 5598 dma_unmap_addr(ri, mapping),
9e903e08 5599 skb_frag_size(&skb_shinfo(skb)->frags[i]),
f4188d8a 5600 PCI_DMA_TODEVICE);
e01ee14d
MC
5601
5602 while (ri->fragmented) {
5603 ri->fragmented = false;
5604 sw_idx = NEXT_TX(sw_idx);
5605 ri = &tnapi->tx_buffers[sw_idx];
5606 }
5607
1da177e4
LT
5608 sw_idx = NEXT_TX(sw_idx);
5609 }
5610
298376d3
TH
5611 pkts_compl++;
5612 bytes_compl += skb->len;
5613
f47c11ee 5614 dev_kfree_skb(skb);
df3e6548
MC
5615
5616 if (unlikely(tx_bug)) {
5617 tg3_tx_recover(tp);
5618 return;
5619 }
1da177e4
LT
5620 }
5621
298376d3
TH
5622 netdev_completed_queue(tp->dev, pkts_compl, bytes_compl);
5623
f3f3f27e 5624 tnapi->tx_cons = sw_idx;
1da177e4 5625
1b2a7205
MC
5626 /* Need to make the tx_cons update visible to tg3_start_xmit()
5627 * before checking for netif_queue_stopped(). Without the
5628 * memory barrier, there is a small possibility that tg3_start_xmit()
5629 * will miss it and cause the queue to be stopped forever.
5630 */
5631 smp_mb();
5632
fe5f5787 5633 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 5634 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
5635 __netif_tx_lock(txq, smp_processor_id());
5636 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 5637 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
5638 netif_tx_wake_queue(txq);
5639 __netif_tx_unlock(txq);
51b91468 5640 }
1da177e4
LT
5641}
5642
9205fd9c 5643static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
2b2cdb65 5644{
9205fd9c 5645 if (!ri->data)
2b2cdb65
MC
5646 return;
5647
4e5e4f0d 5648 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65 5649 map_sz, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5650 kfree(ri->data);
5651 ri->data = NULL;
2b2cdb65
MC
5652}
5653
1da177e4
LT
5654/* Returns size of skb allocated or < 0 on error.
5655 *
5656 * We only need to fill in the address because the other members
5657 * of the RX descriptor are invariant, see tg3_init_rings.
5658 *
5659 * Note the purposeful assymetry of cpu vs. chip accesses. For
5660 * posting buffers we only dirty the first cache line of the RX
5661 * descriptor (containing the address). Whereas for the RX status
5662 * buffers the cpu only reads the last cacheline of the RX descriptor
5663 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
5664 */
9205fd9c 5665static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 5666 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
5667{
5668 struct tg3_rx_buffer_desc *desc;
f94e290e 5669 struct ring_info *map;
9205fd9c 5670 u8 *data;
1da177e4 5671 dma_addr_t mapping;
9205fd9c 5672 int skb_size, data_size, dest_idx;
1da177e4 5673
1da177e4
LT
5674 switch (opaque_key) {
5675 case RXD_OPAQUE_RING_STD:
2c49a44d 5676 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
5677 desc = &tpr->rx_std[dest_idx];
5678 map = &tpr->rx_std_buffers[dest_idx];
9205fd9c 5679 data_size = tp->rx_pkt_map_sz;
1da177e4
LT
5680 break;
5681
5682 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5683 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 5684 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 5685 map = &tpr->rx_jmb_buffers[dest_idx];
9205fd9c 5686 data_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
5687 break;
5688
5689 default:
5690 return -EINVAL;
855e1111 5691 }
1da177e4
LT
5692
5693 /* Do not overwrite any of the map or rp information
5694 * until we are sure we can commit to a new buffer.
5695 *
5696 * Callers depend upon this behavior and assume that
5697 * we leave everything unchanged if we fail.
5698 */
9205fd9c
ED
5699 skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
5700 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
5701 data = kmalloc(skb_size, GFP_ATOMIC);
5702 if (!data)
1da177e4
LT
5703 return -ENOMEM;
5704
9205fd9c
ED
5705 mapping = pci_map_single(tp->pdev,
5706 data + TG3_RX_OFFSET(tp),
5707 data_size,
1da177e4 5708 PCI_DMA_FROMDEVICE);
a21771dd 5709 if (pci_dma_mapping_error(tp->pdev, mapping)) {
9205fd9c 5710 kfree(data);
a21771dd
MC
5711 return -EIO;
5712 }
1da177e4 5713
9205fd9c 5714 map->data = data;
4e5e4f0d 5715 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 5716
1da177e4
LT
5717 desc->addr_hi = ((u64)mapping >> 32);
5718 desc->addr_lo = ((u64)mapping & 0xffffffff);
5719
9205fd9c 5720 return data_size;
1da177e4
LT
5721}
5722
5723/* We only need to move over in the address because the other
5724 * members of the RX descriptor are invariant. See notes above
9205fd9c 5725 * tg3_alloc_rx_data for full details.
1da177e4 5726 */
a3896167
MC
5727static void tg3_recycle_rx(struct tg3_napi *tnapi,
5728 struct tg3_rx_prodring_set *dpr,
5729 u32 opaque_key, int src_idx,
5730 u32 dest_idx_unmasked)
1da177e4 5731{
17375d25 5732 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5733 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
5734 struct ring_info *src_map, *dest_map;
8fea32b9 5735 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 5736 int dest_idx;
1da177e4
LT
5737
5738 switch (opaque_key) {
5739 case RXD_OPAQUE_RING_STD:
2c49a44d 5740 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
5741 dest_desc = &dpr->rx_std[dest_idx];
5742 dest_map = &dpr->rx_std_buffers[dest_idx];
5743 src_desc = &spr->rx_std[src_idx];
5744 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
5745 break;
5746
5747 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 5748 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
5749 dest_desc = &dpr->rx_jmb[dest_idx].std;
5750 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5751 src_desc = &spr->rx_jmb[src_idx].std;
5752 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
5753 break;
5754
5755 default:
5756 return;
855e1111 5757 }
1da177e4 5758
9205fd9c 5759 dest_map->data = src_map->data;
4e5e4f0d
FT
5760 dma_unmap_addr_set(dest_map, mapping,
5761 dma_unmap_addr(src_map, mapping));
1da177e4
LT
5762 dest_desc->addr_hi = src_desc->addr_hi;
5763 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
5764
5765 /* Ensure that the update to the skb happens after the physical
5766 * addresses have been transferred to the new BD location.
5767 */
5768 smp_wmb();
5769
9205fd9c 5770 src_map->data = NULL;
1da177e4
LT
5771}
5772
1da177e4
LT
5773/* The RX ring scheme is composed of multiple rings which post fresh
5774 * buffers to the chip, and one special ring the chip uses to report
5775 * status back to the host.
5776 *
5777 * The special ring reports the status of received packets to the
5778 * host. The chip does not write into the original descriptor the
5779 * RX buffer was obtained from. The chip simply takes the original
5780 * descriptor as provided by the host, updates the status and length
5781 * field, then writes this into the next status ring entry.
5782 *
5783 * Each ring the host uses to post buffers to the chip is described
5784 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5785 * it is first placed into the on-chip ram. When the packet's length
5786 * is known, it walks down the TG3_BDINFO entries to select the ring.
5787 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5788 * which is within the range of the new packet's length is chosen.
5789 *
5790 * The "separate ring for rx status" scheme may sound queer, but it makes
5791 * sense from a cache coherency perspective. If only the host writes
5792 * to the buffer post rings, and only the chip writes to the rx status
5793 * rings, then cache lines never move beyond shared-modified state.
5794 * If both the host and chip were to write into the same ring, cache line
5795 * eviction could occur since both entities want it in an exclusive state.
5796 */
17375d25 5797static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 5798{
17375d25 5799 struct tg3 *tp = tnapi->tp;
f92905de 5800 u32 work_mask, rx_std_posted = 0;
4361935a 5801 u32 std_prod_idx, jmb_prod_idx;
72334482 5802 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 5803 u16 hw_idx;
1da177e4 5804 int received;
8fea32b9 5805 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 5806
8d9d7cfc 5807 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
5808 /*
5809 * We need to order the read of hw_idx and the read of
5810 * the opaque cookie.
5811 */
5812 rmb();
1da177e4
LT
5813 work_mask = 0;
5814 received = 0;
4361935a
MC
5815 std_prod_idx = tpr->rx_std_prod_idx;
5816 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 5817 while (sw_idx != hw_idx && budget > 0) {
afc081f8 5818 struct ring_info *ri;
72334482 5819 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
5820 unsigned int len;
5821 struct sk_buff *skb;
5822 dma_addr_t dma_addr;
5823 u32 opaque_key, desc_idx, *post_ptr;
9205fd9c 5824 u8 *data;
1da177e4
LT
5825
5826 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5827 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5828 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 5829 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 5830 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5831 data = ri->data;
4361935a 5832 post_ptr = &std_prod_idx;
f92905de 5833 rx_std_posted++;
1da177e4 5834 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 5835 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 5836 dma_addr = dma_unmap_addr(ri, mapping);
9205fd9c 5837 data = ri->data;
4361935a 5838 post_ptr = &jmb_prod_idx;
21f581a5 5839 } else
1da177e4 5840 goto next_pkt_nopost;
1da177e4
LT
5841
5842 work_mask |= opaque_key;
5843
5844 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5845 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5846 drop_it:
a3896167 5847 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5848 desc_idx, *post_ptr);
5849 drop_it_no_recycle:
5850 /* Other statistics kept track of by card. */
b0057c51 5851 tp->rx_dropped++;
1da177e4
LT
5852 goto next_pkt;
5853 }
5854
9205fd9c 5855 prefetch(data + TG3_RX_OFFSET(tp));
ad829268
MC
5856 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5857 ETH_FCS_LEN;
1da177e4 5858
d2757fc4 5859 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
5860 int skb_size;
5861
9205fd9c 5862 skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
afc081f8 5863 *post_ptr);
1da177e4
LT
5864 if (skb_size < 0)
5865 goto drop_it;
5866
287be12e 5867 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
5868 PCI_DMA_FROMDEVICE);
5869
9205fd9c
ED
5870 skb = build_skb(data);
5871 if (!skb) {
5872 kfree(data);
5873 goto drop_it_no_recycle;
5874 }
5875 skb_reserve(skb, TG3_RX_OFFSET(tp));
5876 /* Ensure that the update to the data happens
61e800cf
MC
5877 * after the usage of the old DMA mapping.
5878 */
5879 smp_wmb();
5880
9205fd9c 5881 ri->data = NULL;
61e800cf 5882
1da177e4 5883 } else {
a3896167 5884 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
5885 desc_idx, *post_ptr);
5886
9205fd9c
ED
5887 skb = netdev_alloc_skb(tp->dev,
5888 len + TG3_RAW_IP_ALIGN);
5889 if (skb == NULL)
1da177e4
LT
5890 goto drop_it_no_recycle;
5891
9205fd9c 5892 skb_reserve(skb, TG3_RAW_IP_ALIGN);
1da177e4 5893 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
9205fd9c
ED
5894 memcpy(skb->data,
5895 data + TG3_RX_OFFSET(tp),
5896 len);
1da177e4 5897 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
1da177e4
LT
5898 }
5899
9205fd9c 5900 skb_put(skb, len);
dc668910 5901 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
5902 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5903 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5904 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5905 skb->ip_summed = CHECKSUM_UNNECESSARY;
5906 else
bc8acf2c 5907 skb_checksum_none_assert(skb);
1da177e4
LT
5908
5909 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
5910
5911 if (len > (tp->dev->mtu + ETH_HLEN) &&
5912 skb->protocol != htons(ETH_P_8021Q)) {
5913 dev_kfree_skb(skb);
b0057c51 5914 goto drop_it_no_recycle;
f7b493e0
MC
5915 }
5916
9dc7a113 5917 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
5918 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5919 __vlan_hwaccel_put_tag(skb,
5920 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 5921
bf933c80 5922 napi_gro_receive(&tnapi->napi, skb);
1da177e4 5923
1da177e4
LT
5924 received++;
5925 budget--;
5926
5927next_pkt:
5928 (*post_ptr)++;
f92905de
MC
5929
5930 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5931 tpr->rx_std_prod_idx = std_prod_idx &
5932 tp->rx_std_ring_mask;
86cfe4ff
MC
5933 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5934 tpr->rx_std_prod_idx);
f92905de
MC
5935 work_mask &= ~RXD_OPAQUE_RING_STD;
5936 rx_std_posted = 0;
5937 }
1da177e4 5938next_pkt_nopost:
483ba50b 5939 sw_idx++;
7cb32cf2 5940 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5941
5942 /* Refresh hw_idx to see if there is new work */
5943 if (sw_idx == hw_idx) {
8d9d7cfc 5944 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5945 rmb();
5946 }
1da177e4
LT
5947 }
5948
5949 /* ACK the status ring. */
72334482
MC
5950 tnapi->rx_rcb_ptr = sw_idx;
5951 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5952
5953 /* Refill RX ring(s). */
63c3a66f 5954 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5955 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5956 tpr->rx_std_prod_idx = std_prod_idx &
5957 tp->rx_std_ring_mask;
b196c7e4
MC
5958 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5959 tpr->rx_std_prod_idx);
5960 }
5961 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5962 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5963 tp->rx_jmb_ring_mask;
b196c7e4
MC
5964 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5965 tpr->rx_jmb_prod_idx);
5966 }
5967 mmiowb();
5968 } else if (work_mask) {
5969 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5970 * updated before the producer indices can be updated.
5971 */
5972 smp_wmb();
5973
2c49a44d
MC
5974 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5975 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5976
e4af1af9
MC
5977 if (tnapi != &tp->napi[1])
5978 napi_schedule(&tp->napi[1].napi);
1da177e4 5979 }
1da177e4
LT
5980
5981 return received;
5982}
5983
35f2d7d0 5984static void tg3_poll_link(struct tg3 *tp)
1da177e4 5985{
1da177e4 5986 /* handle link change and other phy events */
63c3a66f 5987 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5988 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5989
1da177e4
LT
5990 if (sblk->status & SD_STATUS_LINK_CHG) {
5991 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5992 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5993 spin_lock(&tp->lock);
63c3a66f 5994 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5995 tw32_f(MAC_STATUS,
5996 (MAC_STATUS_SYNC_CHANGED |
5997 MAC_STATUS_CFG_CHANGED |
5998 MAC_STATUS_MI_COMPLETION |
5999 MAC_STATUS_LNKSTATE_CHANGED));
6000 udelay(40);
6001 } else
6002 tg3_setup_phy(tp, 0);
f47c11ee 6003 spin_unlock(&tp->lock);
1da177e4
LT
6004 }
6005 }
35f2d7d0
MC
6006}
6007
f89f38b8
MC
6008static int tg3_rx_prodring_xfer(struct tg3 *tp,
6009 struct tg3_rx_prodring_set *dpr,
6010 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
6011{
6012 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 6013 int i, err = 0;
b196c7e4
MC
6014
6015 while (1) {
6016 src_prod_idx = spr->rx_std_prod_idx;
6017
6018 /* Make sure updates to the rx_std_buffers[] entries and the
6019 * standard producer index are seen in the correct order.
6020 */
6021 smp_rmb();
6022
6023 if (spr->rx_std_cons_idx == src_prod_idx)
6024 break;
6025
6026 if (spr->rx_std_cons_idx < src_prod_idx)
6027 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
6028 else
2c49a44d
MC
6029 cpycnt = tp->rx_std_ring_mask + 1 -
6030 spr->rx_std_cons_idx;
b196c7e4 6031
2c49a44d
MC
6032 cpycnt = min(cpycnt,
6033 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
6034
6035 si = spr->rx_std_cons_idx;
6036 di = dpr->rx_std_prod_idx;
6037
e92967bf 6038 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6039 if (dpr->rx_std_buffers[i].data) {
e92967bf 6040 cpycnt = i - di;
f89f38b8 6041 err = -ENOSPC;
e92967bf
MC
6042 break;
6043 }
6044 }
6045
6046 if (!cpycnt)
6047 break;
6048
6049 /* Ensure that updates to the rx_std_buffers ring and the
6050 * shadowed hardware producer ring from tg3_recycle_skb() are
6051 * ordered correctly WRT the skb check above.
6052 */
6053 smp_rmb();
6054
b196c7e4
MC
6055 memcpy(&dpr->rx_std_buffers[di],
6056 &spr->rx_std_buffers[si],
6057 cpycnt * sizeof(struct ring_info));
6058
6059 for (i = 0; i < cpycnt; i++, di++, si++) {
6060 struct tg3_rx_buffer_desc *sbd, *dbd;
6061 sbd = &spr->rx_std[si];
6062 dbd = &dpr->rx_std[di];
6063 dbd->addr_hi = sbd->addr_hi;
6064 dbd->addr_lo = sbd->addr_lo;
6065 }
6066
2c49a44d
MC
6067 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
6068 tp->rx_std_ring_mask;
6069 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
6070 tp->rx_std_ring_mask;
b196c7e4
MC
6071 }
6072
6073 while (1) {
6074 src_prod_idx = spr->rx_jmb_prod_idx;
6075
6076 /* Make sure updates to the rx_jmb_buffers[] entries and
6077 * the jumbo producer index are seen in the correct order.
6078 */
6079 smp_rmb();
6080
6081 if (spr->rx_jmb_cons_idx == src_prod_idx)
6082 break;
6083
6084 if (spr->rx_jmb_cons_idx < src_prod_idx)
6085 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
6086 else
2c49a44d
MC
6087 cpycnt = tp->rx_jmb_ring_mask + 1 -
6088 spr->rx_jmb_cons_idx;
b196c7e4
MC
6089
6090 cpycnt = min(cpycnt,
2c49a44d 6091 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
6092
6093 si = spr->rx_jmb_cons_idx;
6094 di = dpr->rx_jmb_prod_idx;
6095
e92967bf 6096 for (i = di; i < di + cpycnt; i++) {
9205fd9c 6097 if (dpr->rx_jmb_buffers[i].data) {
e92967bf 6098 cpycnt = i - di;
f89f38b8 6099 err = -ENOSPC;
e92967bf
MC
6100 break;
6101 }
6102 }
6103
6104 if (!cpycnt)
6105 break;
6106
6107 /* Ensure that updates to the rx_jmb_buffers ring and the
6108 * shadowed hardware producer ring from tg3_recycle_skb() are
6109 * ordered correctly WRT the skb check above.
6110 */
6111 smp_rmb();
6112
b196c7e4
MC
6113 memcpy(&dpr->rx_jmb_buffers[di],
6114 &spr->rx_jmb_buffers[si],
6115 cpycnt * sizeof(struct ring_info));
6116
6117 for (i = 0; i < cpycnt; i++, di++, si++) {
6118 struct tg3_rx_buffer_desc *sbd, *dbd;
6119 sbd = &spr->rx_jmb[si].std;
6120 dbd = &dpr->rx_jmb[di].std;
6121 dbd->addr_hi = sbd->addr_hi;
6122 dbd->addr_lo = sbd->addr_lo;
6123 }
6124
2c49a44d
MC
6125 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
6126 tp->rx_jmb_ring_mask;
6127 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
6128 tp->rx_jmb_ring_mask;
b196c7e4 6129 }
f89f38b8
MC
6130
6131 return err;
b196c7e4
MC
6132}
6133
35f2d7d0
MC
6134static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
6135{
6136 struct tg3 *tp = tnapi->tp;
1da177e4
LT
6137
6138 /* run TX completion thread */
f3f3f27e 6139 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 6140 tg3_tx(tnapi);
63c3a66f 6141 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 6142 return work_done;
1da177e4
LT
6143 }
6144
1da177e4
LT
6145 /* run RX thread, within the bounds set by NAPI.
6146 * All RX "locking" is done by ensuring outside
bea3348e 6147 * code synchronizes with tg3->napi.poll()
1da177e4 6148 */
8d9d7cfc 6149 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 6150 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 6151
63c3a66f 6152 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 6153 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 6154 int i, err = 0;
e4af1af9
MC
6155 u32 std_prod_idx = dpr->rx_std_prod_idx;
6156 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 6157
e4af1af9 6158 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 6159 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 6160 &tp->napi[i].prodring);
b196c7e4
MC
6161
6162 wmb();
6163
e4af1af9
MC
6164 if (std_prod_idx != dpr->rx_std_prod_idx)
6165 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
6166 dpr->rx_std_prod_idx);
b196c7e4 6167
e4af1af9
MC
6168 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
6169 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
6170 dpr->rx_jmb_prod_idx);
b196c7e4
MC
6171
6172 mmiowb();
f89f38b8
MC
6173
6174 if (err)
6175 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
6176 }
6177
6f535763
DM
6178 return work_done;
6179}
6180
db219973
MC
6181static inline void tg3_reset_task_schedule(struct tg3 *tp)
6182{
6183 if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
6184 schedule_work(&tp->reset_task);
6185}
6186
6187static inline void tg3_reset_task_cancel(struct tg3 *tp)
6188{
6189 cancel_work_sync(&tp->reset_task);
6190 tg3_flag_clear(tp, RESET_TASK_PENDING);
6191}
6192
35f2d7d0
MC
6193static int tg3_poll_msix(struct napi_struct *napi, int budget)
6194{
6195 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6196 struct tg3 *tp = tnapi->tp;
6197 int work_done = 0;
6198 struct tg3_hw_status *sblk = tnapi->hw_status;
6199
6200 while (1) {
6201 work_done = tg3_poll_work(tnapi, work_done, budget);
6202
63c3a66f 6203 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
6204 goto tx_recovery;
6205
6206 if (unlikely(work_done >= budget))
6207 break;
6208
c6cdf436 6209 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
6210 * to tell the hw how much work has been processed,
6211 * so we must read it before checking for more work.
6212 */
6213 tnapi->last_tag = sblk->status_tag;
6214 tnapi->last_irq_tag = tnapi->last_tag;
6215 rmb();
6216
6217 /* check for RX/TX work to do */
6d40db7b
MC
6218 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
6219 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
6220 napi_complete(napi);
6221 /* Reenable interrupts. */
6222 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
6223 mmiowb();
6224 break;
6225 }
6226 }
6227
6228 return work_done;
6229
6230tx_recovery:
6231 /* work_done is guaranteed to be less than budget. */
6232 napi_complete(napi);
db219973 6233 tg3_reset_task_schedule(tp);
35f2d7d0
MC
6234 return work_done;
6235}
6236
e64de4e6
MC
6237static void tg3_process_error(struct tg3 *tp)
6238{
6239 u32 val;
6240 bool real_error = false;
6241
63c3a66f 6242 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
6243 return;
6244
6245 /* Check Flow Attention register */
6246 val = tr32(HOSTCC_FLOW_ATTN);
6247 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
6248 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
6249 real_error = true;
6250 }
6251
6252 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
6253 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
6254 real_error = true;
6255 }
6256
6257 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
6258 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
6259 real_error = true;
6260 }
6261
6262 if (!real_error)
6263 return;
6264
6265 tg3_dump_state(tp);
6266
63c3a66f 6267 tg3_flag_set(tp, ERROR_PROCESSED);
db219973 6268 tg3_reset_task_schedule(tp);
e64de4e6
MC
6269}
6270
6f535763
DM
6271static int tg3_poll(struct napi_struct *napi, int budget)
6272{
8ef0442f
MC
6273 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
6274 struct tg3 *tp = tnapi->tp;
6f535763 6275 int work_done = 0;
898a56f8 6276 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
6277
6278 while (1) {
e64de4e6
MC
6279 if (sblk->status & SD_STATUS_ERROR)
6280 tg3_process_error(tp);
6281
35f2d7d0
MC
6282 tg3_poll_link(tp);
6283
17375d25 6284 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 6285
63c3a66f 6286 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
6287 goto tx_recovery;
6288
6289 if (unlikely(work_done >= budget))
6290 break;
6291
63c3a66f 6292 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 6293 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
6294 * to tell the hw how much work has been processed,
6295 * so we must read it before checking for more work.
6296 */
898a56f8
MC
6297 tnapi->last_tag = sblk->status_tag;
6298 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
6299 rmb();
6300 } else
6301 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 6302
17375d25 6303 if (likely(!tg3_has_work(tnapi))) {
288379f0 6304 napi_complete(napi);
17375d25 6305 tg3_int_reenable(tnapi);
6f535763
DM
6306 break;
6307 }
1da177e4
LT
6308 }
6309
bea3348e 6310 return work_done;
6f535763
DM
6311
6312tx_recovery:
4fd7ab59 6313 /* work_done is guaranteed to be less than budget. */
288379f0 6314 napi_complete(napi);
db219973 6315 tg3_reset_task_schedule(tp);
4fd7ab59 6316 return work_done;
1da177e4
LT
6317}
6318
66cfd1bd
MC
6319static void tg3_napi_disable(struct tg3 *tp)
6320{
6321 int i;
6322
6323 for (i = tp->irq_cnt - 1; i >= 0; i--)
6324 napi_disable(&tp->napi[i].napi);
6325}
6326
6327static void tg3_napi_enable(struct tg3 *tp)
6328{
6329 int i;
6330
6331 for (i = 0; i < tp->irq_cnt; i++)
6332 napi_enable(&tp->napi[i].napi);
6333}
6334
6335static void tg3_napi_init(struct tg3 *tp)
6336{
6337 int i;
6338
6339 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
6340 for (i = 1; i < tp->irq_cnt; i++)
6341 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
6342}
6343
6344static void tg3_napi_fini(struct tg3 *tp)
6345{
6346 int i;
6347
6348 for (i = 0; i < tp->irq_cnt; i++)
6349 netif_napi_del(&tp->napi[i].napi);
6350}
6351
6352static inline void tg3_netif_stop(struct tg3 *tp)
6353{
6354 tp->dev->trans_start = jiffies; /* prevent tx timeout */
6355 tg3_napi_disable(tp);
6356 netif_tx_disable(tp->dev);
6357}
6358
6359static inline void tg3_netif_start(struct tg3 *tp)
6360{
6361 /* NOTE: unconditional netif_tx_wake_all_queues is only
6362 * appropriate so long as all callers are assured to
6363 * have free tx slots (such as after tg3_init_hw)
6364 */
6365 netif_tx_wake_all_queues(tp->dev);
6366
6367 tg3_napi_enable(tp);
6368 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
6369 tg3_enable_ints(tp);
6370}
6371
f47c11ee
DM
6372static void tg3_irq_quiesce(struct tg3 *tp)
6373{
4f125f42
MC
6374 int i;
6375
f47c11ee
DM
6376 BUG_ON(tp->irq_sync);
6377
6378 tp->irq_sync = 1;
6379 smp_mb();
6380
4f125f42
MC
6381 for (i = 0; i < tp->irq_cnt; i++)
6382 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
6383}
6384
f47c11ee
DM
6385/* Fully shutdown all tg3 driver activity elsewhere in the system.
6386 * If irq_sync is non-zero, then the IRQ handler must be synchronized
6387 * with as well. Most of the time, this is not necessary except when
6388 * shutting down the device.
6389 */
6390static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
6391{
46966545 6392 spin_lock_bh(&tp->lock);
f47c11ee
DM
6393 if (irq_sync)
6394 tg3_irq_quiesce(tp);
f47c11ee
DM
6395}
6396
6397static inline void tg3_full_unlock(struct tg3 *tp)
6398{
f47c11ee
DM
6399 spin_unlock_bh(&tp->lock);
6400}
6401
fcfa0a32
MC
6402/* One-shot MSI handler - Chip automatically disables interrupt
6403 * after sending MSI so driver doesn't have to do it.
6404 */
7d12e780 6405static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 6406{
09943a18
MC
6407 struct tg3_napi *tnapi = dev_id;
6408 struct tg3 *tp = tnapi->tp;
fcfa0a32 6409
898a56f8 6410 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6411 if (tnapi->rx_rcb)
6412 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
6413
6414 if (likely(!tg3_irq_sync(tp)))
09943a18 6415 napi_schedule(&tnapi->napi);
fcfa0a32
MC
6416
6417 return IRQ_HANDLED;
6418}
6419
88b06bc2
MC
6420/* MSI ISR - No need to check for interrupt sharing and no need to
6421 * flush status block and interrupt mailbox. PCI ordering rules
6422 * guarantee that MSI will arrive after the status block.
6423 */
7d12e780 6424static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 6425{
09943a18
MC
6426 struct tg3_napi *tnapi = dev_id;
6427 struct tg3 *tp = tnapi->tp;
88b06bc2 6428
898a56f8 6429 prefetch(tnapi->hw_status);
0c1d0e2b
MC
6430 if (tnapi->rx_rcb)
6431 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 6432 /*
fac9b83e 6433 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 6434 * chip-internal interrupt pending events.
fac9b83e 6435 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
6436 * NIC to stop sending us irqs, engaging "in-intr-handler"
6437 * event coalescing.
6438 */
5b39de91 6439 tw32_mailbox(tnapi->int_mbox, 0x00000001);
61487480 6440 if (likely(!tg3_irq_sync(tp)))
09943a18 6441 napi_schedule(&tnapi->napi);
61487480 6442
88b06bc2
MC
6443 return IRQ_RETVAL(1);
6444}
6445
7d12e780 6446static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 6447{
09943a18
MC
6448 struct tg3_napi *tnapi = dev_id;
6449 struct tg3 *tp = tnapi->tp;
898a56f8 6450 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
6451 unsigned int handled = 1;
6452
1da177e4
LT
6453 /* In INTx mode, it is possible for the interrupt to arrive at
6454 * the CPU before the status block posted prior to the interrupt.
6455 * Reading the PCI State register will confirm whether the
6456 * interrupt is ours and will flush the status block.
6457 */
d18edcb2 6458 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 6459 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6460 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6461 handled = 0;
f47c11ee 6462 goto out;
fac9b83e 6463 }
d18edcb2
MC
6464 }
6465
6466 /*
6467 * Writing any value to intr-mbox-0 clears PCI INTA# and
6468 * chip-internal interrupt pending events.
6469 * Writing non-zero to intr-mbox-0 additional tells the
6470 * NIC to stop sending us irqs, engaging "in-intr-handler"
6471 * event coalescing.
c04cb347
MC
6472 *
6473 * Flush the mailbox to de-assert the IRQ immediately to prevent
6474 * spurious interrupts. The flush impacts performance but
6475 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6476 */
c04cb347 6477 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
6478 if (tg3_irq_sync(tp))
6479 goto out;
6480 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 6481 if (likely(tg3_has_work(tnapi))) {
72334482 6482 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 6483 napi_schedule(&tnapi->napi);
d18edcb2
MC
6484 } else {
6485 /* No work, shared interrupt perhaps? re-enable
6486 * interrupts, and flush that PCI write
6487 */
6488 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
6489 0x00000000);
fac9b83e 6490 }
f47c11ee 6491out:
fac9b83e
DM
6492 return IRQ_RETVAL(handled);
6493}
6494
7d12e780 6495static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 6496{
09943a18
MC
6497 struct tg3_napi *tnapi = dev_id;
6498 struct tg3 *tp = tnapi->tp;
898a56f8 6499 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
6500 unsigned int handled = 1;
6501
fac9b83e
DM
6502 /* In INTx mode, it is possible for the interrupt to arrive at
6503 * the CPU before the status block posted prior to the interrupt.
6504 * Reading the PCI State register will confirm whether the
6505 * interrupt is ours and will flush the status block.
6506 */
898a56f8 6507 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 6508 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
6509 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
6510 handled = 0;
f47c11ee 6511 goto out;
1da177e4 6512 }
d18edcb2
MC
6513 }
6514
6515 /*
6516 * writing any value to intr-mbox-0 clears PCI INTA# and
6517 * chip-internal interrupt pending events.
6518 * writing non-zero to intr-mbox-0 additional tells the
6519 * NIC to stop sending us irqs, engaging "in-intr-handler"
6520 * event coalescing.
c04cb347
MC
6521 *
6522 * Flush the mailbox to de-assert the IRQ immediately to prevent
6523 * spurious interrupts. The flush impacts performance but
6524 * excessive spurious interrupts can be worse in some cases.
d18edcb2 6525 */
c04cb347 6526 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
6527
6528 /*
6529 * In a shared interrupt configuration, sometimes other devices'
6530 * interrupts will scream. We record the current status tag here
6531 * so that the above check can report that the screaming interrupts
6532 * are unhandled. Eventually they will be silenced.
6533 */
898a56f8 6534 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 6535
d18edcb2
MC
6536 if (tg3_irq_sync(tp))
6537 goto out;
624f8e50 6538
72334482 6539 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 6540
09943a18 6541 napi_schedule(&tnapi->napi);
624f8e50 6542
f47c11ee 6543out:
1da177e4
LT
6544 return IRQ_RETVAL(handled);
6545}
6546
7938109f 6547/* ISR for interrupt test */
7d12e780 6548static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 6549{
09943a18
MC
6550 struct tg3_napi *tnapi = dev_id;
6551 struct tg3 *tp = tnapi->tp;
898a56f8 6552 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 6553
f9804ddb
MC
6554 if ((sblk->status & SD_STATUS_UPDATED) ||
6555 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 6556 tg3_disable_ints(tp);
7938109f
MC
6557 return IRQ_RETVAL(1);
6558 }
6559 return IRQ_RETVAL(0);
6560}
6561
1da177e4
LT
6562#ifdef CONFIG_NET_POLL_CONTROLLER
6563static void tg3_poll_controller(struct net_device *dev)
6564{
4f125f42 6565 int i;
88b06bc2
MC
6566 struct tg3 *tp = netdev_priv(dev);
6567
4f125f42 6568 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 6569 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
6570}
6571#endif
6572
1da177e4
LT
6573static void tg3_tx_timeout(struct net_device *dev)
6574{
6575 struct tg3 *tp = netdev_priv(dev);
6576
b0408751 6577 if (netif_msg_tx_err(tp)) {
05dbe005 6578 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 6579 tg3_dump_state(tp);
b0408751 6580 }
1da177e4 6581
db219973 6582 tg3_reset_task_schedule(tp);
1da177e4
LT
6583}
6584
c58ec932
MC
6585/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
6586static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
6587{
6588 u32 base = (u32) mapping & 0xffffffff;
6589
807540ba 6590 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
6591}
6592
72f2afb8
MC
6593/* Test for DMA addresses > 40-bit */
6594static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
6595 int len)
6596{
6597#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 6598 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 6599 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
6600 return 0;
6601#else
6602 return 0;
6603#endif
6604}
6605
d1a3b737 6606static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
92cd3a17
MC
6607 dma_addr_t mapping, u32 len, u32 flags,
6608 u32 mss, u32 vlan)
2ffcc981 6609{
92cd3a17
MC
6610 txbd->addr_hi = ((u64) mapping >> 32);
6611 txbd->addr_lo = ((u64) mapping & 0xffffffff);
6612 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
6613 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
2ffcc981 6614}
1da177e4 6615
84b67b27 6616static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
d1a3b737
MC
6617 dma_addr_t map, u32 len, u32 flags,
6618 u32 mss, u32 vlan)
6619{
6620 struct tg3 *tp = tnapi->tp;
6621 bool hwbug = false;
6622
6623 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
3db1cd5c 6624 hwbug = true;
d1a3b737
MC
6625
6626 if (tg3_4g_overflow_test(map, len))
3db1cd5c 6627 hwbug = true;
d1a3b737
MC
6628
6629 if (tg3_40bit_overflow_test(tp, map, len))
3db1cd5c 6630 hwbug = true;
d1a3b737 6631
a4cb428d 6632 if (tp->dma_limit) {
b9e45482 6633 u32 prvidx = *entry;
e31aa987 6634 u32 tmp_flag = flags & ~TXD_FLAG_END;
a4cb428d
MC
6635 while (len > tp->dma_limit && *budget) {
6636 u32 frag_len = tp->dma_limit;
6637 len -= tp->dma_limit;
e31aa987 6638
b9e45482
MC
6639 /* Avoid the 8byte DMA problem */
6640 if (len <= 8) {
a4cb428d
MC
6641 len += tp->dma_limit / 2;
6642 frag_len = tp->dma_limit / 2;
e31aa987
MC
6643 }
6644
b9e45482
MC
6645 tnapi->tx_buffers[*entry].fragmented = true;
6646
6647 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6648 frag_len, tmp_flag, mss, vlan);
6649 *budget -= 1;
6650 prvidx = *entry;
6651 *entry = NEXT_TX(*entry);
6652
e31aa987
MC
6653 map += frag_len;
6654 }
6655
6656 if (len) {
6657 if (*budget) {
6658 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6659 len, flags, mss, vlan);
b9e45482 6660 *budget -= 1;
e31aa987
MC
6661 *entry = NEXT_TX(*entry);
6662 } else {
3db1cd5c 6663 hwbug = true;
b9e45482 6664 tnapi->tx_buffers[prvidx].fragmented = false;
e31aa987
MC
6665 }
6666 }
6667 } else {
84b67b27
MC
6668 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
6669 len, flags, mss, vlan);
e31aa987
MC
6670 *entry = NEXT_TX(*entry);
6671 }
d1a3b737
MC
6672
6673 return hwbug;
6674}
6675
0d681b27 6676static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
432aa7ed
MC
6677{
6678 int i;
0d681b27 6679 struct sk_buff *skb;
df8944cf 6680 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
432aa7ed 6681
0d681b27
MC
6682 skb = txb->skb;
6683 txb->skb = NULL;
6684
432aa7ed
MC
6685 pci_unmap_single(tnapi->tp->pdev,
6686 dma_unmap_addr(txb, mapping),
6687 skb_headlen(skb),
6688 PCI_DMA_TODEVICE);
e01ee14d
MC
6689
6690 while (txb->fragmented) {
6691 txb->fragmented = false;
6692 entry = NEXT_TX(entry);
6693 txb = &tnapi->tx_buffers[entry];
6694 }
6695
ba1142e4 6696 for (i = 0; i <= last; i++) {
9e903e08 6697 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
432aa7ed
MC
6698
6699 entry = NEXT_TX(entry);
6700 txb = &tnapi->tx_buffers[entry];
6701
6702 pci_unmap_page(tnapi->tp->pdev,
6703 dma_unmap_addr(txb, mapping),
9e903e08 6704 skb_frag_size(frag), PCI_DMA_TODEVICE);
e01ee14d
MC
6705
6706 while (txb->fragmented) {
6707 txb->fragmented = false;
6708 entry = NEXT_TX(entry);
6709 txb = &tnapi->tx_buffers[entry];
6710 }
432aa7ed
MC
6711 }
6712}
6713
72f2afb8 6714/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 6715static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
f7ff1987 6716 struct sk_buff **pskb,
84b67b27 6717 u32 *entry, u32 *budget,
92cd3a17 6718 u32 base_flags, u32 mss, u32 vlan)
1da177e4 6719{
24f4efd4 6720 struct tg3 *tp = tnapi->tp;
f7ff1987 6721 struct sk_buff *new_skb, *skb = *pskb;
c58ec932 6722 dma_addr_t new_addr = 0;
432aa7ed 6723 int ret = 0;
1da177e4 6724
41588ba1
MC
6725 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6726 new_skb = skb_copy(skb, GFP_ATOMIC);
6727 else {
6728 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6729
6730 new_skb = skb_copy_expand(skb,
6731 skb_headroom(skb) + more_headroom,
6732 skb_tailroom(skb), GFP_ATOMIC);
6733 }
6734
1da177e4 6735 if (!new_skb) {
c58ec932
MC
6736 ret = -1;
6737 } else {
6738 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
6739 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6740 PCI_DMA_TODEVICE);
6741 /* Make sure the mapping succeeded */
6742 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
f4188d8a 6743 dev_kfree_skb(new_skb);
c58ec932 6744 ret = -1;
c58ec932 6745 } else {
b9e45482
MC
6746 u32 save_entry = *entry;
6747
92cd3a17
MC
6748 base_flags |= TXD_FLAG_END;
6749
84b67b27
MC
6750 tnapi->tx_buffers[*entry].skb = new_skb;
6751 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
432aa7ed
MC
6752 mapping, new_addr);
6753
84b67b27 6754 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
d1a3b737
MC
6755 new_skb->len, base_flags,
6756 mss, vlan)) {
ba1142e4 6757 tg3_tx_skb_unmap(tnapi, save_entry, -1);
d1a3b737
MC
6758 dev_kfree_skb(new_skb);
6759 ret = -1;
6760 }
f4188d8a 6761 }
1da177e4
LT
6762 }
6763
6764 dev_kfree_skb(skb);
f7ff1987 6765 *pskb = new_skb;
c58ec932 6766 return ret;
1da177e4
LT
6767}
6768
2ffcc981 6769static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
6770
6771/* Use GSO to workaround a rare TSO bug that may be triggered when the
6772 * TSO header is greater than 80 bytes.
6773 */
6774static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6775{
6776 struct sk_buff *segs, *nskb;
f3f3f27e 6777 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
6778
6779 /* Estimate the number of fragments in the worst case */
f3f3f27e 6780 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 6781 netif_stop_queue(tp->dev);
f65aac16
MC
6782
6783 /* netif_tx_stop_queue() must be done before checking
6784 * checking tx index in tg3_tx_avail() below, because in
6785 * tg3_tx(), we update tx index before checking for
6786 * netif_tx_queue_stopped().
6787 */
6788 smp_mb();
f3f3f27e 6789 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
6790 return NETDEV_TX_BUSY;
6791
6792 netif_wake_queue(tp->dev);
52c0fd83
MC
6793 }
6794
6795 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 6796 if (IS_ERR(segs))
52c0fd83
MC
6797 goto tg3_tso_bug_end;
6798
6799 do {
6800 nskb = segs;
6801 segs = segs->next;
6802 nskb->next = NULL;
2ffcc981 6803 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
6804 } while (segs);
6805
6806tg3_tso_bug_end:
6807 dev_kfree_skb(skb);
6808
6809 return NETDEV_TX_OK;
6810}
52c0fd83 6811
5a6f3074 6812/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 6813 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 6814 */
2ffcc981 6815static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
6816{
6817 struct tg3 *tp = netdev_priv(dev);
92cd3a17 6818 u32 len, entry, base_flags, mss, vlan = 0;
84b67b27 6819 u32 budget;
432aa7ed 6820 int i = -1, would_hit_hwbug;
90079ce8 6821 dma_addr_t mapping;
24f4efd4
MC
6822 struct tg3_napi *tnapi;
6823 struct netdev_queue *txq;
432aa7ed 6824 unsigned int last;
f4188d8a 6825
24f4efd4
MC
6826 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6827 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 6828 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 6829 tnapi++;
1da177e4 6830
84b67b27
MC
6831 budget = tg3_tx_avail(tnapi);
6832
00b70504 6833 /* We are running in BH disabled context with netif_tx_lock
bea3348e 6834 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
6835 * interrupt. Furthermore, IRQ processing runs lockless so we have
6836 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 6837 */
84b67b27 6838 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
6839 if (!netif_tx_queue_stopped(txq)) {
6840 netif_tx_stop_queue(txq);
1f064a87
SH
6841
6842 /* This is a hard error, log it. */
5129c3a3
MC
6843 netdev_err(dev,
6844 "BUG! Tx Ring full when queue awake!\n");
1f064a87 6845 }
1da177e4
LT
6846 return NETDEV_TX_BUSY;
6847 }
6848
f3f3f27e 6849 entry = tnapi->tx_prod;
1da177e4 6850 base_flags = 0;
84fa7933 6851 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 6852 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 6853
be98da6a
MC
6854 mss = skb_shinfo(skb)->gso_size;
6855 if (mss) {
eddc9ec5 6856 struct iphdr *iph;
34195c3d 6857 u32 tcp_opt_len, hdr_len;
1da177e4
LT
6858
6859 if (skb_header_cloned(skb) &&
48855432
ED
6860 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6861 goto drop;
1da177e4 6862
34195c3d 6863 iph = ip_hdr(skb);
ab6a5bb6 6864 tcp_opt_len = tcp_optlen(skb);
1da177e4 6865
a5a11955 6866 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
34195c3d 6867
a5a11955 6868 if (!skb_is_gso_v6(skb)) {
34195c3d
MC
6869 iph->check = 0;
6870 iph->tot_len = htons(mss + hdr_len);
6871 }
6872
52c0fd83 6873 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 6874 tg3_flag(tp, TSO_BUG))
de6f31eb 6875 return tg3_tso_bug(tp, skb);
52c0fd83 6876
1da177e4
LT
6877 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6878 TXD_FLAG_CPU_POST_DMA);
6879
63c3a66f
JP
6880 if (tg3_flag(tp, HW_TSO_1) ||
6881 tg3_flag(tp, HW_TSO_2) ||
6882 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 6883 tcp_hdr(skb)->check = 0;
1da177e4 6884 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
6885 } else
6886 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6887 iph->daddr, 0,
6888 IPPROTO_TCP,
6889 0);
1da177e4 6890
63c3a66f 6891 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
6892 mss |= (hdr_len & 0xc) << 12;
6893 if (hdr_len & 0x10)
6894 base_flags |= 0x00000010;
6895 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 6896 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 6897 mss |= hdr_len << 9;
63c3a66f 6898 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 6899 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 6900 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6901 int tsflags;
6902
eddc9ec5 6903 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6904 mss |= (tsflags << 11);
6905 }
6906 } else {
eddc9ec5 6907 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
6908 int tsflags;
6909
eddc9ec5 6910 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
6911 base_flags |= tsflags << 12;
6912 }
6913 }
6914 }
bf933c80 6915
93a700a9
MC
6916 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
6917 !mss && skb->len > VLAN_ETH_FRAME_LEN)
6918 base_flags |= TXD_FLAG_JMB_PKT;
6919
92cd3a17
MC
6920 if (vlan_tx_tag_present(skb)) {
6921 base_flags |= TXD_FLAG_VLAN;
6922 vlan = vlan_tx_tag_get(skb);
6923 }
1da177e4 6924
f4188d8a
AD
6925 len = skb_headlen(skb);
6926
6927 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
48855432
ED
6928 if (pci_dma_mapping_error(tp->pdev, mapping))
6929 goto drop;
6930
90079ce8 6931
f3f3f27e 6932 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6933 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6934
6935 would_hit_hwbug = 0;
6936
63c3a66f 6937 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6938 would_hit_hwbug = 1;
1da177e4 6939
84b67b27 6940 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
d1a3b737 6941 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
ba1142e4 6942 mss, vlan)) {
d1a3b737 6943 would_hit_hwbug = 1;
ba1142e4 6944 } else if (skb_shinfo(skb)->nr_frags > 0) {
92cd3a17
MC
6945 u32 tmp_mss = mss;
6946
6947 if (!tg3_flag(tp, HW_TSO_1) &&
6948 !tg3_flag(tp, HW_TSO_2) &&
6949 !tg3_flag(tp, HW_TSO_3))
6950 tmp_mss = 0;
6951
c5665a53
MC
6952 /* Now loop through additional data
6953 * fragments, and queue them.
6954 */
1da177e4
LT
6955 last = skb_shinfo(skb)->nr_frags - 1;
6956 for (i = 0; i <= last; i++) {
6957 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6958
9e903e08 6959 len = skb_frag_size(frag);
dc234d0b 6960 mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
5d6bcdfe 6961 len, DMA_TO_DEVICE);
1da177e4 6962
f3f3f27e 6963 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6964 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 6965 mapping);
5d6bcdfe 6966 if (dma_mapping_error(&tp->pdev->dev, mapping))
f4188d8a 6967 goto dma_error;
1da177e4 6968
b9e45482
MC
6969 if (!budget ||
6970 tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
84b67b27
MC
6971 len, base_flags |
6972 ((i == last) ? TXD_FLAG_END : 0),
b9e45482 6973 tmp_mss, vlan)) {
72f2afb8 6974 would_hit_hwbug = 1;
b9e45482
MC
6975 break;
6976 }
1da177e4
LT
6977 }
6978 }
6979
6980 if (would_hit_hwbug) {
0d681b27 6981 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
1da177e4
LT
6982
6983 /* If the workaround fails due to memory/mapping
6984 * failure, silently drop this packet.
6985 */
84b67b27
MC
6986 entry = tnapi->tx_prod;
6987 budget = tg3_tx_avail(tnapi);
f7ff1987 6988 if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
84b67b27 6989 base_flags, mss, vlan))
48855432 6990 goto drop_nofree;
1da177e4
LT
6991 }
6992
d515b450 6993 skb_tx_timestamp(skb);
298376d3 6994 netdev_sent_queue(tp->dev, skb->len);
d515b450 6995
1da177e4 6996 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6997 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6998
f3f3f27e
MC
6999 tnapi->tx_prod = entry;
7000 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 7001 netif_tx_stop_queue(txq);
f65aac16
MC
7002
7003 /* netif_tx_stop_queue() must be done before checking
7004 * checking tx index in tg3_tx_avail() below, because in
7005 * tg3_tx(), we update tx index before checking for
7006 * netif_tx_queue_stopped().
7007 */
7008 smp_mb();
f3f3f27e 7009 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 7010 netif_tx_wake_queue(txq);
51b91468 7011 }
1da177e4 7012
cdd0db05 7013 mmiowb();
1da177e4 7014 return NETDEV_TX_OK;
f4188d8a
AD
7015
7016dma_error:
ba1142e4 7017 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
432aa7ed 7018 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
48855432
ED
7019drop:
7020 dev_kfree_skb(skb);
7021drop_nofree:
7022 tp->tx_dropped++;
f4188d8a 7023 return NETDEV_TX_OK;
1da177e4
LT
7024}
7025
6e01b20b
MC
7026static void tg3_mac_loopback(struct tg3 *tp, bool enable)
7027{
7028 if (enable) {
7029 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
7030 MAC_MODE_PORT_MODE_MASK);
7031
7032 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
7033
7034 if (!tg3_flag(tp, 5705_PLUS))
7035 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
7036
7037 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
7038 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
7039 else
7040 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7041 } else {
7042 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
7043
7044 if (tg3_flag(tp, 5705_PLUS) ||
7045 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
7046 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
7047 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
7048 }
7049
7050 tw32(MAC_MODE, tp->mac_mode);
7051 udelay(40);
7052}
7053
941ec90f 7054static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
5e5a7f37 7055{
941ec90f 7056 u32 val, bmcr, mac_mode, ptest = 0;
5e5a7f37
MC
7057
7058 tg3_phy_toggle_apd(tp, false);
7059 tg3_phy_toggle_automdix(tp, 0);
7060
941ec90f
MC
7061 if (extlpbk && tg3_phy_set_extloopbk(tp))
7062 return -EIO;
7063
7064 bmcr = BMCR_FULLDPLX;
5e5a7f37
MC
7065 switch (speed) {
7066 case SPEED_10:
7067 break;
7068 case SPEED_100:
7069 bmcr |= BMCR_SPEED100;
7070 break;
7071 case SPEED_1000:
7072 default:
7073 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7074 speed = SPEED_100;
7075 bmcr |= BMCR_SPEED100;
7076 } else {
7077 speed = SPEED_1000;
7078 bmcr |= BMCR_SPEED1000;
7079 }
7080 }
7081
941ec90f
MC
7082 if (extlpbk) {
7083 if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
7084 tg3_readphy(tp, MII_CTRL1000, &val);
7085 val |= CTL1000_AS_MASTER |
7086 CTL1000_ENABLE_MASTER;
7087 tg3_writephy(tp, MII_CTRL1000, val);
7088 } else {
7089 ptest = MII_TG3_FET_PTEST_TRIM_SEL |
7090 MII_TG3_FET_PTEST_TRIM_2;
7091 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
7092 }
7093 } else
7094 bmcr |= BMCR_LOOPBACK;
7095
5e5a7f37
MC
7096 tg3_writephy(tp, MII_BMCR, bmcr);
7097
7098 /* The write needs to be flushed for the FETs */
7099 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7100 tg3_readphy(tp, MII_BMCR, &bmcr);
7101
7102 udelay(40);
7103
7104 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
7105 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
941ec90f 7106 tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
5e5a7f37
MC
7107 MII_TG3_FET_PTEST_FRC_TX_LINK |
7108 MII_TG3_FET_PTEST_FRC_TX_LOCK);
7109
7110 /* The write needs to be flushed for the AC131 */
7111 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
7112 }
7113
7114 /* Reset to prevent losing 1st rx packet intermittently */
7115 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
7116 tg3_flag(tp, 5780_CLASS)) {
7117 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7118 udelay(10);
7119 tw32_f(MAC_RX_MODE, tp->rx_mode);
7120 }
7121
7122 mac_mode = tp->mac_mode &
7123 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
7124 if (speed == SPEED_1000)
7125 mac_mode |= MAC_MODE_PORT_MODE_GMII;
7126 else
7127 mac_mode |= MAC_MODE_PORT_MODE_MII;
7128
7129 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
7130 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
7131
7132 if (masked_phy_id == TG3_PHY_ID_BCM5401)
7133 mac_mode &= ~MAC_MODE_LINK_POLARITY;
7134 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
7135 mac_mode |= MAC_MODE_LINK_POLARITY;
7136
7137 tg3_writephy(tp, MII_TG3_EXT_CTRL,
7138 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
7139 }
7140
7141 tw32(MAC_MODE, mac_mode);
7142 udelay(40);
941ec90f
MC
7143
7144 return 0;
5e5a7f37
MC
7145}
7146
c8f44aff 7147static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
06c03c02
MB
7148{
7149 struct tg3 *tp = netdev_priv(dev);
7150
7151 if (features & NETIF_F_LOOPBACK) {
7152 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
7153 return;
7154
06c03c02 7155 spin_lock_bh(&tp->lock);
6e01b20b 7156 tg3_mac_loopback(tp, true);
06c03c02
MB
7157 netif_carrier_on(tp->dev);
7158 spin_unlock_bh(&tp->lock);
7159 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
7160 } else {
7161 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
7162 return;
7163
06c03c02 7164 spin_lock_bh(&tp->lock);
6e01b20b 7165 tg3_mac_loopback(tp, false);
06c03c02
MB
7166 /* Force link status check */
7167 tg3_setup_phy(tp, 1);
7168 spin_unlock_bh(&tp->lock);
7169 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
7170 }
7171}
7172
c8f44aff
MM
7173static netdev_features_t tg3_fix_features(struct net_device *dev,
7174 netdev_features_t features)
dc668910
MM
7175{
7176 struct tg3 *tp = netdev_priv(dev);
7177
63c3a66f 7178 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
7179 features &= ~NETIF_F_ALL_TSO;
7180
7181 return features;
7182}
7183
c8f44aff 7184static int tg3_set_features(struct net_device *dev, netdev_features_t features)
06c03c02 7185{
c8f44aff 7186 netdev_features_t changed = dev->features ^ features;
06c03c02
MB
7187
7188 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
7189 tg3_set_loopback(dev, features);
7190
7191 return 0;
7192}
7193
21f581a5
MC
7194static void tg3_rx_prodring_free(struct tg3 *tp,
7195 struct tg3_rx_prodring_set *tpr)
1da177e4 7196{
1da177e4
LT
7197 int i;
7198
8fea32b9 7199 if (tpr != &tp->napi[0].prodring) {
b196c7e4 7200 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 7201 i = (i + 1) & tp->rx_std_ring_mask)
9205fd9c 7202 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
b196c7e4
MC
7203 tp->rx_pkt_map_sz);
7204
63c3a66f 7205 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
7206 for (i = tpr->rx_jmb_cons_idx;
7207 i != tpr->rx_jmb_prod_idx;
2c49a44d 7208 i = (i + 1) & tp->rx_jmb_ring_mask) {
9205fd9c 7209 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
b196c7e4
MC
7210 TG3_RX_JMB_MAP_SZ);
7211 }
7212 }
7213
2b2cdb65 7214 return;
b196c7e4 7215 }
1da177e4 7216
2c49a44d 7217 for (i = 0; i <= tp->rx_std_ring_mask; i++)
9205fd9c 7218 tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
2b2cdb65 7219 tp->rx_pkt_map_sz);
1da177e4 7220
63c3a66f 7221 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7222 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
9205fd9c 7223 tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
2b2cdb65 7224 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
7225 }
7226}
7227
c6cdf436 7228/* Initialize rx rings for packet processing.
1da177e4
LT
7229 *
7230 * The chip has been shut down and the driver detached from
7231 * the networking, so no interrupts or new tx packets will
7232 * end up in the driver. tp->{tx,}lock are held and thus
7233 * we may not sleep.
7234 */
21f581a5
MC
7235static int tg3_rx_prodring_alloc(struct tg3 *tp,
7236 struct tg3_rx_prodring_set *tpr)
1da177e4 7237{
287be12e 7238 u32 i, rx_pkt_dma_sz;
1da177e4 7239
b196c7e4
MC
7240 tpr->rx_std_cons_idx = 0;
7241 tpr->rx_std_prod_idx = 0;
7242 tpr->rx_jmb_cons_idx = 0;
7243 tpr->rx_jmb_prod_idx = 0;
7244
8fea32b9 7245 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
7246 memset(&tpr->rx_std_buffers[0], 0,
7247 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 7248 if (tpr->rx_jmb_buffers)
2b2cdb65 7249 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 7250 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
7251 goto done;
7252 }
7253
1da177e4 7254 /* Zero out all descriptors. */
2c49a44d 7255 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 7256
287be12e 7257 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 7258 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
7259 tp->dev->mtu > ETH_DATA_LEN)
7260 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
7261 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 7262
1da177e4
LT
7263 /* Initialize invariants of the rings, we only set this
7264 * stuff once. This works because the card does not
7265 * write into the rx buffer posting rings.
7266 */
2c49a44d 7267 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
7268 struct tg3_rx_buffer_desc *rxd;
7269
21f581a5 7270 rxd = &tpr->rx_std[i];
287be12e 7271 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
7272 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
7273 rxd->opaque = (RXD_OPAQUE_RING_STD |
7274 (i << RXD_OPAQUE_INDEX_SHIFT));
7275 }
7276
1da177e4
LT
7277 /* Now allocate fresh SKBs for each rx ring. */
7278 for (i = 0; i < tp->rx_pending; i++) {
9205fd9c 7279 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
7280 netdev_warn(tp->dev,
7281 "Using a smaller RX standard ring. Only "
7282 "%d out of %d buffers were allocated "
7283 "successfully\n", i, tp->rx_pending);
32d8c572 7284 if (i == 0)
cf7a7298 7285 goto initfail;
32d8c572 7286 tp->rx_pending = i;
1da177e4 7287 break;
32d8c572 7288 }
1da177e4
LT
7289 }
7290
63c3a66f 7291 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
7292 goto done;
7293
2c49a44d 7294 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 7295
63c3a66f 7296 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 7297 goto done;
cf7a7298 7298
2c49a44d 7299 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
7300 struct tg3_rx_buffer_desc *rxd;
7301
7302 rxd = &tpr->rx_jmb[i].std;
7303 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
7304 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
7305 RXD_FLAG_JUMBO;
7306 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
7307 (i << RXD_OPAQUE_INDEX_SHIFT));
7308 }
7309
7310 for (i = 0; i < tp->rx_jumbo_pending; i++) {
9205fd9c 7311 if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
7312 netdev_warn(tp->dev,
7313 "Using a smaller RX jumbo ring. Only %d "
7314 "out of %d buffers were allocated "
7315 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
7316 if (i == 0)
7317 goto initfail;
7318 tp->rx_jumbo_pending = i;
7319 break;
1da177e4
LT
7320 }
7321 }
cf7a7298
MC
7322
7323done:
32d8c572 7324 return 0;
cf7a7298
MC
7325
7326initfail:
21f581a5 7327 tg3_rx_prodring_free(tp, tpr);
cf7a7298 7328 return -ENOMEM;
1da177e4
LT
7329}
7330
21f581a5
MC
7331static void tg3_rx_prodring_fini(struct tg3 *tp,
7332 struct tg3_rx_prodring_set *tpr)
1da177e4 7333{
21f581a5
MC
7334 kfree(tpr->rx_std_buffers);
7335 tpr->rx_std_buffers = NULL;
7336 kfree(tpr->rx_jmb_buffers);
7337 tpr->rx_jmb_buffers = NULL;
7338 if (tpr->rx_std) {
4bae65c8
MC
7339 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
7340 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 7341 tpr->rx_std = NULL;
1da177e4 7342 }
21f581a5 7343 if (tpr->rx_jmb) {
4bae65c8
MC
7344 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
7345 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 7346 tpr->rx_jmb = NULL;
1da177e4 7347 }
cf7a7298
MC
7348}
7349
21f581a5
MC
7350static int tg3_rx_prodring_init(struct tg3 *tp,
7351 struct tg3_rx_prodring_set *tpr)
cf7a7298 7352{
2c49a44d
MC
7353 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
7354 GFP_KERNEL);
21f581a5 7355 if (!tpr->rx_std_buffers)
cf7a7298
MC
7356 return -ENOMEM;
7357
4bae65c8
MC
7358 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
7359 TG3_RX_STD_RING_BYTES(tp),
7360 &tpr->rx_std_mapping,
7361 GFP_KERNEL);
21f581a5 7362 if (!tpr->rx_std)
cf7a7298
MC
7363 goto err_out;
7364
63c3a66f 7365 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 7366 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
7367 GFP_KERNEL);
7368 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
7369 goto err_out;
7370
4bae65c8
MC
7371 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
7372 TG3_RX_JMB_RING_BYTES(tp),
7373 &tpr->rx_jmb_mapping,
7374 GFP_KERNEL);
21f581a5 7375 if (!tpr->rx_jmb)
cf7a7298
MC
7376 goto err_out;
7377 }
7378
7379 return 0;
7380
7381err_out:
21f581a5 7382 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
7383 return -ENOMEM;
7384}
7385
7386/* Free up pending packets in all rx/tx rings.
7387 *
7388 * The chip has been shut down and the driver detached from
7389 * the networking, so no interrupts or new tx packets will
7390 * end up in the driver. tp->{tx,}lock is not held and we are not
7391 * in an interrupt context and thus may sleep.
7392 */
7393static void tg3_free_rings(struct tg3 *tp)
7394{
f77a6a8e 7395 int i, j;
cf7a7298 7396
f77a6a8e
MC
7397 for (j = 0; j < tp->irq_cnt; j++) {
7398 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 7399
8fea32b9 7400 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 7401
0c1d0e2b
MC
7402 if (!tnapi->tx_buffers)
7403 continue;
7404
0d681b27
MC
7405 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
7406 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
cf7a7298 7407
0d681b27 7408 if (!skb)
f77a6a8e 7409 continue;
cf7a7298 7410
ba1142e4
MC
7411 tg3_tx_skb_unmap(tnapi, i,
7412 skb_shinfo(skb)->nr_frags - 1);
f77a6a8e
MC
7413
7414 dev_kfree_skb_any(skb);
7415 }
2b2cdb65 7416 }
298376d3 7417 netdev_reset_queue(tp->dev);
cf7a7298
MC
7418}
7419
7420/* Initialize tx/rx rings for packet processing.
7421 *
7422 * The chip has been shut down and the driver detached from
7423 * the networking, so no interrupts or new tx packets will
7424 * end up in the driver. tp->{tx,}lock are held and thus
7425 * we may not sleep.
7426 */
7427static int tg3_init_rings(struct tg3 *tp)
7428{
f77a6a8e 7429 int i;
72334482 7430
cf7a7298
MC
7431 /* Free up all the SKBs. */
7432 tg3_free_rings(tp);
7433
f77a6a8e
MC
7434 for (i = 0; i < tp->irq_cnt; i++) {
7435 struct tg3_napi *tnapi = &tp->napi[i];
7436
7437 tnapi->last_tag = 0;
7438 tnapi->last_irq_tag = 0;
7439 tnapi->hw_status->status = 0;
7440 tnapi->hw_status->status_tag = 0;
7441 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 7442
f77a6a8e
MC
7443 tnapi->tx_prod = 0;
7444 tnapi->tx_cons = 0;
0c1d0e2b
MC
7445 if (tnapi->tx_ring)
7446 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
7447
7448 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
7449 if (tnapi->rx_rcb)
7450 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 7451
8fea32b9 7452 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 7453 tg3_free_rings(tp);
2b2cdb65 7454 return -ENOMEM;
e4af1af9 7455 }
f77a6a8e 7456 }
72334482 7457
2b2cdb65 7458 return 0;
cf7a7298
MC
7459}
7460
7461/*
7462 * Must not be invoked with interrupt sources disabled and
7463 * the hardware shutdown down.
7464 */
7465static void tg3_free_consistent(struct tg3 *tp)
7466{
f77a6a8e 7467 int i;
898a56f8 7468
f77a6a8e
MC
7469 for (i = 0; i < tp->irq_cnt; i++) {
7470 struct tg3_napi *tnapi = &tp->napi[i];
7471
7472 if (tnapi->tx_ring) {
4bae65c8 7473 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
7474 tnapi->tx_ring, tnapi->tx_desc_mapping);
7475 tnapi->tx_ring = NULL;
7476 }
7477
7478 kfree(tnapi->tx_buffers);
7479 tnapi->tx_buffers = NULL;
7480
7481 if (tnapi->rx_rcb) {
4bae65c8
MC
7482 dma_free_coherent(&tp->pdev->dev,
7483 TG3_RX_RCB_RING_BYTES(tp),
7484 tnapi->rx_rcb,
7485 tnapi->rx_rcb_mapping);
f77a6a8e
MC
7486 tnapi->rx_rcb = NULL;
7487 }
7488
8fea32b9
MC
7489 tg3_rx_prodring_fini(tp, &tnapi->prodring);
7490
f77a6a8e 7491 if (tnapi->hw_status) {
4bae65c8
MC
7492 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
7493 tnapi->hw_status,
7494 tnapi->status_mapping);
f77a6a8e
MC
7495 tnapi->hw_status = NULL;
7496 }
1da177e4 7497 }
f77a6a8e 7498
1da177e4 7499 if (tp->hw_stats) {
4bae65c8
MC
7500 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
7501 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
7502 tp->hw_stats = NULL;
7503 }
7504}
7505
7506/*
7507 * Must not be invoked with interrupt sources disabled and
7508 * the hardware shutdown down. Can sleep.
7509 */
7510static int tg3_alloc_consistent(struct tg3 *tp)
7511{
f77a6a8e 7512 int i;
898a56f8 7513
4bae65c8
MC
7514 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
7515 sizeof(struct tg3_hw_stats),
7516 &tp->stats_mapping,
7517 GFP_KERNEL);
f77a6a8e 7518 if (!tp->hw_stats)
1da177e4
LT
7519 goto err_out;
7520
f77a6a8e 7521 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 7522
f77a6a8e
MC
7523 for (i = 0; i < tp->irq_cnt; i++) {
7524 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 7525 struct tg3_hw_status *sblk;
1da177e4 7526
4bae65c8
MC
7527 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
7528 TG3_HW_STATUS_SIZE,
7529 &tnapi->status_mapping,
7530 GFP_KERNEL);
f77a6a8e
MC
7531 if (!tnapi->hw_status)
7532 goto err_out;
898a56f8 7533
f77a6a8e 7534 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
7535 sblk = tnapi->hw_status;
7536
8fea32b9
MC
7537 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
7538 goto err_out;
7539
19cfaecc
MC
7540 /* If multivector TSS is enabled, vector 0 does not handle
7541 * tx interrupts. Don't allocate any resources for it.
7542 */
63c3a66f
JP
7543 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
7544 (i && tg3_flag(tp, ENABLE_TSS))) {
df8944cf
MC
7545 tnapi->tx_buffers = kzalloc(
7546 sizeof(struct tg3_tx_ring_info) *
7547 TG3_TX_RING_SIZE, GFP_KERNEL);
19cfaecc
MC
7548 if (!tnapi->tx_buffers)
7549 goto err_out;
7550
4bae65c8
MC
7551 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
7552 TG3_TX_RING_BYTES,
7553 &tnapi->tx_desc_mapping,
7554 GFP_KERNEL);
19cfaecc
MC
7555 if (!tnapi->tx_ring)
7556 goto err_out;
7557 }
7558
8d9d7cfc
MC
7559 /*
7560 * When RSS is enabled, the status block format changes
7561 * slightly. The "rx_jumbo_consumer", "reserved",
7562 * and "rx_mini_consumer" members get mapped to the
7563 * other three rx return ring producer indexes.
7564 */
7565 switch (i) {
7566 default:
7567 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
7568 break;
7569 case 2:
7570 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
7571 break;
7572 case 3:
7573 tnapi->rx_rcb_prod_idx = &sblk->reserved;
7574 break;
7575 case 4:
7576 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
7577 break;
7578 }
72334482 7579
0c1d0e2b
MC
7580 /*
7581 * If multivector RSS is enabled, vector 0 does not handle
7582 * rx or tx interrupts. Don't allocate any resources for it.
7583 */
63c3a66f 7584 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
7585 continue;
7586
4bae65c8
MC
7587 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
7588 TG3_RX_RCB_RING_BYTES(tp),
7589 &tnapi->rx_rcb_mapping,
7590 GFP_KERNEL);
f77a6a8e
MC
7591 if (!tnapi->rx_rcb)
7592 goto err_out;
72334482 7593
f77a6a8e 7594 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 7595 }
1da177e4
LT
7596
7597 return 0;
7598
7599err_out:
7600 tg3_free_consistent(tp);
7601 return -ENOMEM;
7602}
7603
7604#define MAX_WAIT_CNT 1000
7605
7606/* To stop a block, clear the enable bit and poll till it
7607 * clears. tp->lock is held.
7608 */
b3b7d6be 7609static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
7610{
7611 unsigned int i;
7612 u32 val;
7613
63c3a66f 7614 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
7615 switch (ofs) {
7616 case RCVLSC_MODE:
7617 case DMAC_MODE:
7618 case MBFREE_MODE:
7619 case BUFMGR_MODE:
7620 case MEMARB_MODE:
7621 /* We can't enable/disable these bits of the
7622 * 5705/5750, just say success.
7623 */
7624 return 0;
7625
7626 default:
7627 break;
855e1111 7628 }
1da177e4
LT
7629 }
7630
7631 val = tr32(ofs);
7632 val &= ~enable_bit;
7633 tw32_f(ofs, val);
7634
7635 for (i = 0; i < MAX_WAIT_CNT; i++) {
7636 udelay(100);
7637 val = tr32(ofs);
7638 if ((val & enable_bit) == 0)
7639 break;
7640 }
7641
b3b7d6be 7642 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
7643 dev_err(&tp->pdev->dev,
7644 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7645 ofs, enable_bit);
1da177e4
LT
7646 return -ENODEV;
7647 }
7648
7649 return 0;
7650}
7651
7652/* tp->lock is held. */
b3b7d6be 7653static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
7654{
7655 int i, err;
7656
7657 tg3_disable_ints(tp);
7658
7659 tp->rx_mode &= ~RX_MODE_ENABLE;
7660 tw32_f(MAC_RX_MODE, tp->rx_mode);
7661 udelay(10);
7662
b3b7d6be
DM
7663 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7664 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7665 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7666 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7667 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7668 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
7669
7670 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7671 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7672 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7673 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7674 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7675 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7676 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
7677
7678 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7679 tw32_f(MAC_MODE, tp->mac_mode);
7680 udelay(40);
7681
7682 tp->tx_mode &= ~TX_MODE_ENABLE;
7683 tw32_f(MAC_TX_MODE, tp->tx_mode);
7684
7685 for (i = 0; i < MAX_WAIT_CNT; i++) {
7686 udelay(100);
7687 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7688 break;
7689 }
7690 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
7691 dev_err(&tp->pdev->dev,
7692 "%s timed out, TX_MODE_ENABLE will not clear "
7693 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 7694 err |= -ENODEV;
1da177e4
LT
7695 }
7696
e6de8ad1 7697 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
7698 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7699 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
7700
7701 tw32(FTQ_RESET, 0xffffffff);
7702 tw32(FTQ_RESET, 0x00000000);
7703
b3b7d6be
DM
7704 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7705 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 7706
f77a6a8e
MC
7707 for (i = 0; i < tp->irq_cnt; i++) {
7708 struct tg3_napi *tnapi = &tp->napi[i];
7709 if (tnapi->hw_status)
7710 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7711 }
1da177e4 7712
1da177e4
LT
7713 return err;
7714}
7715
ee6a99b5
MC
7716/* Save PCI command register before chip reset */
7717static void tg3_save_pci_state(struct tg3 *tp)
7718{
8a6eac90 7719 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7720}
7721
7722/* Restore PCI state after chip reset */
7723static void tg3_restore_pci_state(struct tg3 *tp)
7724{
7725 u32 val;
7726
7727 /* Re-enable indirect register accesses. */
7728 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7729 tp->misc_host_ctrl);
7730
7731 /* Set MAX PCI retry to zero. */
7732 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7733 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7734 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7735 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7736 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7737 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7738 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7739 PCISTATE_ALLOW_APE_SHMEM_WR |
7740 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7741 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7742
8a6eac90 7743 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7744
2c55a3d0
MC
7745 if (!tg3_flag(tp, PCI_EXPRESS)) {
7746 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7747 tp->pci_cacheline_sz);
7748 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7749 tp->pci_lat_timer);
114342f2 7750 }
5f5c51e3 7751
ee6a99b5 7752 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7753 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7754 u16 pcix_cmd;
7755
7756 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7757 &pcix_cmd);
7758 pcix_cmd &= ~PCI_X_CMD_ERO;
7759 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7760 pcix_cmd);
7761 }
ee6a99b5 7762
63c3a66f 7763 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7764
7765 /* Chip reset on 5780 will reset MSI enable bit,
7766 * so need to restore it.
7767 */
63c3a66f 7768 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7769 u16 ctrl;
7770
7771 pci_read_config_word(tp->pdev,
7772 tp->msi_cap + PCI_MSI_FLAGS,
7773 &ctrl);
7774 pci_write_config_word(tp->pdev,
7775 tp->msi_cap + PCI_MSI_FLAGS,
7776 ctrl | PCI_MSI_FLAGS_ENABLE);
7777 val = tr32(MSGINT_MODE);
7778 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7779 }
7780 }
7781}
7782
1da177e4
LT
7783/* tp->lock is held. */
7784static int tg3_chip_reset(struct tg3 *tp)
7785{
7786 u32 val;
1ee582d8 7787 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7788 int i, err;
1da177e4 7789
f49639e6
DM
7790 tg3_nvram_lock(tp);
7791
77b483f1
MC
7792 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7793
f49639e6
DM
7794 /* No matching tg3_nvram_unlock() after this because
7795 * chip reset below will undo the nvram lock.
7796 */
7797 tp->nvram_lock_cnt = 0;
1da177e4 7798
ee6a99b5
MC
7799 /* GRC_MISC_CFG core clock reset will clear the memory
7800 * enable bit in PCI register 4 and the MSI enable bit
7801 * on some chips, so we save relevant registers here.
7802 */
7803 tg3_save_pci_state(tp);
7804
d9ab5ad1 7805 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7806 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7807 tw32(GRC_FASTBOOT_PC, 0);
7808
1da177e4
LT
7809 /*
7810 * We must avoid the readl() that normally takes place.
7811 * It locks machines, causes machine checks, and other
7812 * fun things. So, temporarily disable the 5701
7813 * hardware workaround, while we do the reset.
7814 */
1ee582d8
MC
7815 write_op = tp->write32;
7816 if (write_op == tg3_write_flush_reg32)
7817 tp->write32 = tg3_write32;
1da177e4 7818
d18edcb2
MC
7819 /* Prevent the irq handler from reading or writing PCI registers
7820 * during chip reset when the memory enable bit in the PCI command
7821 * register may be cleared. The chip does not generate interrupt
7822 * at this time, but the irq handler may still be called due to irq
7823 * sharing or irqpoll.
7824 */
63c3a66f 7825 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7826 for (i = 0; i < tp->irq_cnt; i++) {
7827 struct tg3_napi *tnapi = &tp->napi[i];
7828 if (tnapi->hw_status) {
7829 tnapi->hw_status->status = 0;
7830 tnapi->hw_status->status_tag = 0;
7831 }
7832 tnapi->last_tag = 0;
7833 tnapi->last_irq_tag = 0;
b8fa2f3a 7834 }
d18edcb2 7835 smp_mb();
4f125f42
MC
7836
7837 for (i = 0; i < tp->irq_cnt; i++)
7838 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7839
255ca311
MC
7840 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7841 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7842 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7843 }
7844
1da177e4
LT
7845 /* do the reset */
7846 val = GRC_MISC_CFG_CORECLK_RESET;
7847
63c3a66f 7848 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7849 /* Force PCIe 1.0a mode */
7850 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7851 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7852 tr32(TG3_PCIE_PHY_TSTCTL) ==
7853 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7854 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7855
1da177e4
LT
7856 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7857 tw32(GRC_MISC_CFG, (1 << 29));
7858 val |= (1 << 29);
7859 }
7860 }
7861
b5d3772c
MC
7862 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7863 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7864 tw32(GRC_VCPU_EXT_CTRL,
7865 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7866 }
7867
f37500d3 7868 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7869 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7870 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7871
1da177e4
LT
7872 tw32(GRC_MISC_CFG, val);
7873
1ee582d8
MC
7874 /* restore 5701 hardware bug workaround write method */
7875 tp->write32 = write_op;
1da177e4
LT
7876
7877 /* Unfortunately, we have to delay before the PCI read back.
7878 * Some 575X chips even will not respond to a PCI cfg access
7879 * when the reset command is given to the chip.
7880 *
7881 * How do these hardware designers expect things to work
7882 * properly if the PCI write is posted for a long period
7883 * of time? It is always necessary to have some method by
7884 * which a register read back can occur to push the write
7885 * out which does the reset.
7886 *
7887 * For most tg3 variants the trick below was working.
7888 * Ho hum...
7889 */
7890 udelay(120);
7891
7892 /* Flush PCI posted writes. The normal MMIO registers
7893 * are inaccessible at this time so this is the only
7894 * way to make this reliably (actually, this is no longer
7895 * the case, see above). I tried to use indirect
7896 * register read/write but this upset some 5701 variants.
7897 */
7898 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7899
7900 udelay(120);
7901
708ebb3a 7902 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
e7126997
MC
7903 u16 val16;
7904
1da177e4
LT
7905 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7906 int i;
7907 u32 cfg_val;
7908
7909 /* Wait for link training to complete. */
7910 for (i = 0; i < 5000; i++)
7911 udelay(100);
7912
7913 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7914 pci_write_config_dword(tp->pdev, 0xc4,
7915 cfg_val | (1 << 15));
7916 }
5e7dfd0f 7917
e7126997
MC
7918 /* Clear the "no snoop" and "relaxed ordering" bits. */
7919 pci_read_config_word(tp->pdev,
708ebb3a 7920 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997
MC
7921 &val16);
7922 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7923 PCI_EXP_DEVCTL_NOSNOOP_EN);
7924 /*
7925 * Older PCIe devices only support the 128 byte
7926 * MPS setting. Enforce the restriction.
5e7dfd0f 7927 */
63c3a66f 7928 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7929 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f 7930 pci_write_config_word(tp->pdev,
708ebb3a 7931 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
e7126997 7932 val16);
5e7dfd0f 7933
5e7dfd0f
MC
7934 /* Clear error status */
7935 pci_write_config_word(tp->pdev,
708ebb3a 7936 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
5e7dfd0f
MC
7937 PCI_EXP_DEVSTA_CED |
7938 PCI_EXP_DEVSTA_NFED |
7939 PCI_EXP_DEVSTA_FED |
7940 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7941 }
7942
ee6a99b5 7943 tg3_restore_pci_state(tp);
1da177e4 7944
63c3a66f
JP
7945 tg3_flag_clear(tp, CHIP_RESETTING);
7946 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7947
ee6a99b5 7948 val = 0;
63c3a66f 7949 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7950 val = tr32(MEMARB_MODE);
ee6a99b5 7951 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7952
7953 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7954 tg3_stop_fw(tp);
7955 tw32(0x5000, 0x400);
7956 }
7957
7958 tw32(GRC_MODE, tp->grc_mode);
7959
7960 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7961 val = tr32(0xc4);
1da177e4
LT
7962
7963 tw32(0xc4, val | (1 << 15));
7964 }
7965
7966 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7967 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7968 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7969 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7970 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7971 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7972 }
7973
f07e9af3 7974 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
9e975cc2 7975 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
d2394e6b 7976 val = tp->mac_mode;
f07e9af3 7977 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9e975cc2 7978 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
d2394e6b 7979 val = tp->mac_mode;
1da177e4 7980 } else
d2394e6b
MC
7981 val = 0;
7982
7983 tw32_f(MAC_MODE, val);
1da177e4
LT
7984 udelay(40);
7985
77b483f1
MC
7986 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7987
7a6f4369
MC
7988 err = tg3_poll_fw(tp);
7989 if (err)
7990 return err;
1da177e4 7991
0a9140cf
MC
7992 tg3_mdio_start(tp);
7993
63c3a66f 7994 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7995 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7996 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7997 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7998 val = tr32(0x7c00);
1da177e4
LT
7999
8000 tw32(0x7c00, val | (1 << 25));
8001 }
8002
d78b59f5
MC
8003 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8004 val = tr32(TG3_CPMU_CLCK_ORIDE);
8005 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
8006 }
8007
1da177e4 8008 /* Reprobe ASF enable state. */
63c3a66f
JP
8009 tg3_flag_clear(tp, ENABLE_ASF);
8010 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8011 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
8012 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
8013 u32 nic_cfg;
8014
8015 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
8016 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 8017 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 8018 tp->last_event_jiffies = jiffies;
63c3a66f
JP
8019 if (tg3_flag(tp, 5750_PLUS))
8020 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
8021 }
8022 }
8023
8024 return 0;
8025}
8026
92feeabf
MC
8027static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
8028 struct rtnl_link_stats64 *);
8029static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *,
8030 struct tg3_ethtool_stats *);
8031
1da177e4 8032/* tp->lock is held. */
944d980e 8033static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
8034{
8035 int err;
8036
8037 tg3_stop_fw(tp);
8038
944d980e 8039 tg3_write_sig_pre_reset(tp, kind);
1da177e4 8040
b3b7d6be 8041 tg3_abort_hw(tp, silent);
1da177e4
LT
8042 err = tg3_chip_reset(tp);
8043
daba2a63
MC
8044 __tg3_set_mac_addr(tp, 0);
8045
944d980e
MC
8046 tg3_write_sig_legacy(tp, kind);
8047 tg3_write_sig_post_reset(tp, kind);
1da177e4 8048
92feeabf
MC
8049 if (tp->hw_stats) {
8050 /* Save the stats across chip resets... */
8051 tg3_get_stats64(tp->dev, &tp->net_stats_prev),
8052 tg3_get_estats(tp, &tp->estats_prev);
8053
8054 /* And make sure the next sample is new data */
8055 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
8056 }
8057
1da177e4
LT
8058 if (err)
8059 return err;
8060
8061 return 0;
8062}
8063
1da177e4
LT
8064static int tg3_set_mac_addr(struct net_device *dev, void *p)
8065{
8066 struct tg3 *tp = netdev_priv(dev);
8067 struct sockaddr *addr = p;
986e0aeb 8068 int err = 0, skip_mac_1 = 0;
1da177e4 8069
f9804ddb
MC
8070 if (!is_valid_ether_addr(addr->sa_data))
8071 return -EINVAL;
8072
1da177e4
LT
8073 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8074
e75f7c90
MC
8075 if (!netif_running(dev))
8076 return 0;
8077
63c3a66f 8078 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 8079 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 8080
986e0aeb
MC
8081 addr0_high = tr32(MAC_ADDR_0_HIGH);
8082 addr0_low = tr32(MAC_ADDR_0_LOW);
8083 addr1_high = tr32(MAC_ADDR_1_HIGH);
8084 addr1_low = tr32(MAC_ADDR_1_LOW);
8085
8086 /* Skip MAC addr 1 if ASF is using it. */
8087 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
8088 !(addr1_high == 0 && addr1_low == 0))
8089 skip_mac_1 = 1;
58712ef9 8090 }
986e0aeb
MC
8091 spin_lock_bh(&tp->lock);
8092 __tg3_set_mac_addr(tp, skip_mac_1);
8093 spin_unlock_bh(&tp->lock);
1da177e4 8094
b9ec6c1b 8095 return err;
1da177e4
LT
8096}
8097
8098/* tp->lock is held. */
8099static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
8100 dma_addr_t mapping, u32 maxlen_flags,
8101 u32 nic_addr)
8102{
8103 tg3_write_mem(tp,
8104 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
8105 ((u64) mapping >> 32));
8106 tg3_write_mem(tp,
8107 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
8108 ((u64) mapping & 0xffffffff));
8109 tg3_write_mem(tp,
8110 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
8111 maxlen_flags);
8112
63c3a66f 8113 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8114 tg3_write_mem(tp,
8115 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
8116 nic_addr);
8117}
8118
d244c892 8119static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 8120{
b6080e12
MC
8121 int i;
8122
63c3a66f 8123 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
8124 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
8125 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
8126 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
8127 } else {
8128 tw32(HOSTCC_TXCOL_TICKS, 0);
8129 tw32(HOSTCC_TXMAX_FRAMES, 0);
8130 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 8131 }
b6080e12 8132
63c3a66f 8133 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
8134 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
8135 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
8136 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
8137 } else {
b6080e12
MC
8138 tw32(HOSTCC_RXCOL_TICKS, 0);
8139 tw32(HOSTCC_RXMAX_FRAMES, 0);
8140 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 8141 }
b6080e12 8142
63c3a66f 8143 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
8144 u32 val = ec->stats_block_coalesce_usecs;
8145
b6080e12
MC
8146 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
8147 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
8148
15f9850d
DM
8149 if (!netif_carrier_ok(tp->dev))
8150 val = 0;
8151
8152 tw32(HOSTCC_STAT_COAL_TICKS, val);
8153 }
b6080e12
MC
8154
8155 for (i = 0; i < tp->irq_cnt - 1; i++) {
8156 u32 reg;
8157
8158 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
8159 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
8160 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
8161 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
8162 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
8163 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 8164
63c3a66f 8165 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8166 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
8167 tw32(reg, ec->tx_coalesce_usecs);
8168 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
8169 tw32(reg, ec->tx_max_coalesced_frames);
8170 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
8171 tw32(reg, ec->tx_max_coalesced_frames_irq);
8172 }
b6080e12
MC
8173 }
8174
8175 for (; i < tp->irq_max - 1; i++) {
8176 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 8177 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 8178 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 8179
63c3a66f 8180 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
8181 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
8182 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
8183 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
8184 }
b6080e12 8185 }
15f9850d 8186}
1da177e4 8187
2d31ecaf
MC
8188/* tp->lock is held. */
8189static void tg3_rings_reset(struct tg3 *tp)
8190{
8191 int i;
f77a6a8e 8192 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
8193 struct tg3_napi *tnapi = &tp->napi[0];
8194
8195 /* Disable all transmit rings but the first. */
63c3a66f 8196 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8197 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 8198 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 8199 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
55086ad9 8200 else if (tg3_flag(tp, 57765_CLASS))
b703df6f 8201 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
8202 else
8203 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8204
8205 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8206 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8207 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8208 BDINFO_FLAGS_DISABLED);
8209
8210
8211 /* Disable all receive return rings but the first. */
63c3a66f 8212 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 8213 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 8214 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 8215 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f 8216 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
55086ad9 8217 tg3_flag(tp, 57765_CLASS))
2d31ecaf
MC
8218 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8219 else
8220 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8221
8222 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8223 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8224 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8225 BDINFO_FLAGS_DISABLED);
8226
8227 /* Disable interrupts */
8228 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
8229 tp->napi[0].chk_msi_cnt = 0;
8230 tp->napi[0].last_rx_cons = 0;
8231 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
8232
8233 /* Zero mailbox registers. */
63c3a66f 8234 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 8235 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
8236 tp->napi[i].tx_prod = 0;
8237 tp->napi[i].tx_cons = 0;
63c3a66f 8238 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 8239 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
8240 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8241 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7f230735 8242 tp->napi[i].chk_msi_cnt = 0;
0e6cf6a9
MC
8243 tp->napi[i].last_rx_cons = 0;
8244 tp->napi[i].last_tx_cons = 0;
f77a6a8e 8245 }
63c3a66f 8246 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 8247 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
8248 } else {
8249 tp->napi[0].tx_prod = 0;
8250 tp->napi[0].tx_cons = 0;
8251 tw32_mailbox(tp->napi[0].prodmbox, 0);
8252 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8253 }
2d31ecaf
MC
8254
8255 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 8256 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
8257 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8258 for (i = 0; i < 16; i++)
8259 tw32_tx_mbox(mbox + i * 8, 0);
8260 }
8261
8262 txrcb = NIC_SRAM_SEND_RCB;
8263 rxrcb = NIC_SRAM_RCV_RET_RCB;
8264
8265 /* Clear status block in ram. */
8266 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8267
8268 /* Set status block DMA address */
8269 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8270 ((u64) tnapi->status_mapping >> 32));
8271 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8272 ((u64) tnapi->status_mapping & 0xffffffff));
8273
f77a6a8e
MC
8274 if (tnapi->tx_ring) {
8275 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8276 (TG3_TX_RING_SIZE <<
8277 BDINFO_FLAGS_MAXLEN_SHIFT),
8278 NIC_SRAM_TX_BUFFER_DESC);
8279 txrcb += TG3_BDINFO_SIZE;
8280 }
8281
8282 if (tnapi->rx_rcb) {
8283 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
8284 (tp->rx_ret_ring_mask + 1) <<
8285 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
8286 rxrcb += TG3_BDINFO_SIZE;
8287 }
8288
8289 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 8290
f77a6a8e
MC
8291 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8292 u64 mapping = (u64)tnapi->status_mapping;
8293 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8294 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8295
8296 /* Clear status block in ram. */
8297 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8298
19cfaecc
MC
8299 if (tnapi->tx_ring) {
8300 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8301 (TG3_TX_RING_SIZE <<
8302 BDINFO_FLAGS_MAXLEN_SHIFT),
8303 NIC_SRAM_TX_BUFFER_DESC);
8304 txrcb += TG3_BDINFO_SIZE;
8305 }
f77a6a8e
MC
8306
8307 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 8308 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
8309 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8310
8311 stblk += 8;
f77a6a8e
MC
8312 rxrcb += TG3_BDINFO_SIZE;
8313 }
2d31ecaf
MC
8314}
8315
eb07a940
MC
8316static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8317{
8318 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8319
63c3a66f
JP
8320 if (!tg3_flag(tp, 5750_PLUS) ||
8321 tg3_flag(tp, 5780_CLASS) ||
eb07a940 8322 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
513aa6ea
MC
8323 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
8324 tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8325 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8326 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8327 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8328 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8329 else
8330 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8331
8332 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8333 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8334
8335 val = min(nic_rep_thresh, host_rep_thresh);
8336 tw32(RCVBDI_STD_THRESH, val);
8337
63c3a66f 8338 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8339 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8340
63c3a66f 8341 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
8342 return;
8343
513aa6ea 8344 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
eb07a940
MC
8345
8346 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8347
8348 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8349 tw32(RCVBDI_JUMBO_THRESH, val);
8350
63c3a66f 8351 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
8352 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8353}
8354
ccd5ba9d
MC
8355static inline u32 calc_crc(unsigned char *buf, int len)
8356{
8357 u32 reg;
8358 u32 tmp;
8359 int j, k;
8360
8361 reg = 0xffffffff;
8362
8363 for (j = 0; j < len; j++) {
8364 reg ^= buf[j];
8365
8366 for (k = 0; k < 8; k++) {
8367 tmp = reg & 0x01;
8368
8369 reg >>= 1;
8370
8371 if (tmp)
8372 reg ^= 0xedb88320;
8373 }
8374 }
8375
8376 return ~reg;
8377}
8378
8379static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8380{
8381 /* accept or reject all multicast frames */
8382 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8383 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8384 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8385 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8386}
8387
8388static void __tg3_set_rx_mode(struct net_device *dev)
8389{
8390 struct tg3 *tp = netdev_priv(dev);
8391 u32 rx_mode;
8392
8393 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8394 RX_MODE_KEEP_VLAN_TAG);
8395
8396#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
8397 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8398 * flag clear.
8399 */
8400 if (!tg3_flag(tp, ENABLE_ASF))
8401 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8402#endif
8403
8404 if (dev->flags & IFF_PROMISC) {
8405 /* Promiscuous mode. */
8406 rx_mode |= RX_MODE_PROMISC;
8407 } else if (dev->flags & IFF_ALLMULTI) {
8408 /* Accept all multicast. */
8409 tg3_set_multi(tp, 1);
8410 } else if (netdev_mc_empty(dev)) {
8411 /* Reject all multicast. */
8412 tg3_set_multi(tp, 0);
8413 } else {
8414 /* Accept one or more multicast(s). */
8415 struct netdev_hw_addr *ha;
8416 u32 mc_filter[4] = { 0, };
8417 u32 regidx;
8418 u32 bit;
8419 u32 crc;
8420
8421 netdev_for_each_mc_addr(ha, dev) {
8422 crc = calc_crc(ha->addr, ETH_ALEN);
8423 bit = ~crc & 0x7f;
8424 regidx = (bit & 0x60) >> 5;
8425 bit &= 0x1f;
8426 mc_filter[regidx] |= (1 << bit);
8427 }
8428
8429 tw32(MAC_HASH_REG_0, mc_filter[0]);
8430 tw32(MAC_HASH_REG_1, mc_filter[1]);
8431 tw32(MAC_HASH_REG_2, mc_filter[2]);
8432 tw32(MAC_HASH_REG_3, mc_filter[3]);
8433 }
8434
8435 if (rx_mode != tp->rx_mode) {
8436 tp->rx_mode = rx_mode;
8437 tw32_f(MAC_RX_MODE, rx_mode);
8438 udelay(10);
8439 }
8440}
8441
90415477
MC
8442static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
8443{
8444 int i;
8445
8446 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
8447 tp->rss_ind_tbl[i] =
8448 ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
8449}
8450
8451static void tg3_rss_check_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8452{
8453 int i;
8454
8455 if (!tg3_flag(tp, SUPPORT_MSIX))
8456 return;
8457
90415477 8458 if (tp->irq_cnt <= 2) {
bcebcc46 8459 memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
90415477
MC
8460 return;
8461 }
8462
8463 /* Validate table against current IRQ count */
8464 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8465 if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
8466 break;
8467 }
8468
8469 if (i != TG3_RSS_INDIR_TBL_SIZE)
8470 tg3_rss_init_dflt_indir_tbl(tp);
bcebcc46
MC
8471}
8472
90415477 8473static void tg3_rss_write_indir_tbl(struct tg3 *tp)
bcebcc46
MC
8474{
8475 int i = 0;
8476 u32 reg = MAC_RSS_INDIR_TBL_0;
8477
8478 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8479 u32 val = tp->rss_ind_tbl[i];
8480 i++;
8481 for (; i % 8; i++) {
8482 val <<= 4;
8483 val |= tp->rss_ind_tbl[i];
8484 }
8485 tw32(reg, val);
8486 reg += 4;
8487 }
8488}
8489
1da177e4 8490/* tp->lock is held. */
8e7a22e3 8491static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
8492{
8493 u32 val, rdmac_mode;
8494 int i, err, limit;
8fea32b9 8495 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
8496
8497 tg3_disable_ints(tp);
8498
8499 tg3_stop_fw(tp);
8500
8501 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8502
63c3a66f 8503 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 8504 tg3_abort_hw(tp, 1);
1da177e4 8505
699c0193
MC
8506 /* Enable MAC control of LPI */
8507 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8508 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8509 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8510 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8511
8512 tw32_f(TG3_CPMU_EEE_CTRL,
8513 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8514
a386b901
MC
8515 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8516 TG3_CPMU_EEEMD_LPI_IN_TX |
8517 TG3_CPMU_EEEMD_LPI_IN_RX |
8518 TG3_CPMU_EEEMD_EEE_ENABLE;
8519
8520 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8521 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8522
63c3a66f 8523 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
8524 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8525
8526 tw32_f(TG3_CPMU_EEE_MODE, val);
8527
8528 tw32_f(TG3_CPMU_EEE_DBTMR1,
8529 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8530 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8531
8532 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 8533 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 8534 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
8535 }
8536
603f1173 8537 if (reset_phy)
d4d2c558
MC
8538 tg3_phy_reset(tp);
8539
1da177e4
LT
8540 err = tg3_chip_reset(tp);
8541 if (err)
8542 return err;
8543
8544 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8545
bcb37f6c 8546 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
8547 val = tr32(TG3_CPMU_CTRL);
8548 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8549 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
8550
8551 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8552 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8553 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8554 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8555
8556 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8557 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8558 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8559 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8560
8561 val = tr32(TG3_CPMU_HST_ACC);
8562 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8563 val |= CPMU_HST_ACC_MACCLK_6_25;
8564 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
8565 }
8566
33466d93
MC
8567 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8568 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8569 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8570 PCIE_PWR_MGMT_L1_THRESH_4MS;
8571 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
8572
8573 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8574 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8575
8576 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 8577
f40386c8
MC
8578 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8579 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
8580 }
8581
63c3a66f 8582 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
8583 u32 grc_mode = tr32(GRC_MODE);
8584
8585 /* Access the lower 1K of PL PCIE block registers. */
8586 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8587 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8588
8589 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8590 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8591 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8592
8593 tw32(GRC_MODE, grc_mode);
8594 }
8595
55086ad9 8596 if (tg3_flag(tp, 57765_CLASS)) {
5093eedc
MC
8597 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8598 u32 grc_mode = tr32(GRC_MODE);
cea46462 8599
5093eedc
MC
8600 /* Access the lower 1K of PL PCIE block registers. */
8601 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8602 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 8603
5093eedc
MC
8604 val = tr32(TG3_PCIE_TLDLPL_PORT +
8605 TG3_PCIE_PL_LO_PHYCTL5);
8606 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8607 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 8608
5093eedc
MC
8609 tw32(GRC_MODE, grc_mode);
8610 }
a977dbe8 8611
1ff30a59
MC
8612 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8613 u32 grc_mode = tr32(GRC_MODE);
8614
8615 /* Access the lower 1K of DL PCIE block registers. */
8616 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8617 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8618
8619 val = tr32(TG3_PCIE_TLDLPL_PORT +
8620 TG3_PCIE_DL_LO_FTSMAX);
8621 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8622 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8623 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8624
8625 tw32(GRC_MODE, grc_mode);
8626 }
8627
a977dbe8
MC
8628 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8629 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8630 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8631 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8632 }
8633
1da177e4
LT
8634 /* This works around an issue with Athlon chipsets on
8635 * B3 tigon3 silicon. This bit has no effect on any
8636 * other revision. But do not set this on PCI Express
795d01c5 8637 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8638 */
63c3a66f
JP
8639 if (!tg3_flag(tp, CPMU_PRESENT)) {
8640 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8641 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8642 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8643 }
1da177e4
LT
8644
8645 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8646 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8647 val = tr32(TG3PCI_PCISTATE);
8648 val |= PCISTATE_RETRY_SAME_DMA;
8649 tw32(TG3PCI_PCISTATE, val);
8650 }
8651
63c3a66f 8652 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8653 /* Allow reads and writes to the
8654 * APE register and memory space.
8655 */
8656 val = tr32(TG3PCI_PCISTATE);
8657 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8658 PCISTATE_ALLOW_APE_SHMEM_WR |
8659 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8660 tw32(TG3PCI_PCISTATE, val);
8661 }
8662
1da177e4
LT
8663 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8664 /* Enable some hw fixes. */
8665 val = tr32(TG3PCI_MSI_DATA);
8666 val |= (1 << 26) | (1 << 28) | (1 << 29);
8667 tw32(TG3PCI_MSI_DATA, val);
8668 }
8669
8670 /* Descriptor ring init may make accesses to the
8671 * NIC SRAM area to setup the TX descriptors, so we
8672 * can only do this after the hardware has been
8673 * successfully reset.
8674 */
32d8c572
MC
8675 err = tg3_init_rings(tp);
8676 if (err)
8677 return err;
1da177e4 8678
63c3a66f 8679 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8680 val = tr32(TG3PCI_DMA_RW_CTRL) &
8681 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8682 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8683 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
55086ad9 8684 if (!tg3_flag(tp, 57765_CLASS) &&
0aebff48
MC
8685 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8686 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8687 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8688 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8689 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8690 /* This value is determined during the probe time DMA
8691 * engine test, tg3_test_dma.
8692 */
8693 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8694 }
1da177e4
LT
8695
8696 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8697 GRC_MODE_4X_NIC_SEND_RINGS |
8698 GRC_MODE_NO_TX_PHDR_CSUM |
8699 GRC_MODE_NO_RX_PHDR_CSUM);
8700 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8701
8702 /* Pseudo-header checksum is done by hardware logic and not
8703 * the offload processers, so make the chip do the pseudo-
8704 * header checksums on receive. For transmit it is more
8705 * convenient to do the pseudo-header checksum in software
8706 * as Linux does that on transmit for us in all cases.
8707 */
8708 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8709
8710 tw32(GRC_MODE,
8711 tp->grc_mode |
8712 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8713
8714 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8715 val = tr32(GRC_MISC_CFG);
8716 val &= ~0xff;
8717 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8718 tw32(GRC_MISC_CFG, val);
8719
8720 /* Initialize MBUF/DESC pool. */
63c3a66f 8721 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8722 /* Do nothing. */
8723 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8724 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8725 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8726 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8727 else
8728 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8729 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8730 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8731 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8732 int fw_len;
8733
077f849d 8734 fw_len = tp->fw_len;
1da177e4
LT
8735 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8736 tw32(BUFMGR_MB_POOL_ADDR,
8737 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8738 tw32(BUFMGR_MB_POOL_SIZE,
8739 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8740 }
1da177e4 8741
0f893dc6 8742 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8743 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8744 tp->bufmgr_config.mbuf_read_dma_low_water);
8745 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8746 tp->bufmgr_config.mbuf_mac_rx_low_water);
8747 tw32(BUFMGR_MB_HIGH_WATER,
8748 tp->bufmgr_config.mbuf_high_water);
8749 } else {
8750 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8751 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8752 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8753 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8754 tw32(BUFMGR_MB_HIGH_WATER,
8755 tp->bufmgr_config.mbuf_high_water_jumbo);
8756 }
8757 tw32(BUFMGR_DMA_LOW_WATER,
8758 tp->bufmgr_config.dma_low_water);
8759 tw32(BUFMGR_DMA_HIGH_WATER,
8760 tp->bufmgr_config.dma_high_water);
8761
d309a46e
MC
8762 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8763 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8764 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8765 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8766 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8767 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8768 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8769 tw32(BUFMGR_MODE, val);
1da177e4
LT
8770 for (i = 0; i < 2000; i++) {
8771 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8772 break;
8773 udelay(10);
8774 }
8775 if (i >= 2000) {
05dbe005 8776 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8777 return -ENODEV;
8778 }
8779
eb07a940
MC
8780 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8781 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8782
eb07a940 8783 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8784
8785 /* Initialize TG3_BDINFO's at:
8786 * RCVDBDI_STD_BD: standard eth size rx ring
8787 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8788 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8789 *
8790 * like so:
8791 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8792 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8793 * ring attribute flags
8794 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8795 *
8796 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8797 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8798 *
8799 * The size of each ring is fixed in the firmware, but the location is
8800 * configurable.
8801 */
8802 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8803 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8804 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8805 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8806 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8807 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8808 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8809
fdb72b38 8810 /* Disable the mini ring */
63c3a66f 8811 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8812 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8813 BDINFO_FLAGS_DISABLED);
8814
fdb72b38
MC
8815 /* Program the jumbo buffer descriptor ring control
8816 * blocks on those devices that have them.
8817 */
a0512944 8818 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
63c3a66f 8819 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8820
63c3a66f 8821 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8822 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8823 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8824 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8825 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8826 val = TG3_RX_JMB_RING_SIZE(tp) <<
8827 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8828 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8829 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8830 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
55086ad9 8831 tg3_flag(tp, 57765_CLASS))
87668d35
MC
8832 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8833 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8834 } else {
8835 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8836 BDINFO_FLAGS_DISABLED);
8837 }
8838
63c3a66f 8839 if (tg3_flag(tp, 57765_PLUS)) {
fa6b2aae 8840 val = TG3_RX_STD_RING_SIZE(tp);
7cb32cf2
MC
8841 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8842 val |= (TG3_RX_STD_DMA_SZ << 2);
8843 } else
04380d40 8844 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8845 } else
de9f5230 8846 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8847
8848 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8849
411da640 8850 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8851 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8852
63c3a66f
JP
8853 tpr->rx_jmb_prod_idx =
8854 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8855 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8856
2d31ecaf
MC
8857 tg3_rings_reset(tp);
8858
1da177e4 8859 /* Initialize MAC address and backoff seed. */
986e0aeb 8860 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8861
8862 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8863 tw32(MAC_RX_MTU_SIZE,
8864 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8865
8866 /* The slot time is changed by tg3_setup_phy if we
8867 * run at gigabit with half duplex.
8868 */
f2096f94
MC
8869 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8870 (6 << TX_LENGTHS_IPG_SHIFT) |
8871 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8872
8873 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8874 val |= tr32(MAC_TX_LENGTHS) &
8875 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8876 TX_LENGTHS_CNT_DWN_VAL_MSK);
8877
8878 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8879
8880 /* Receive rules. */
8881 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8882 tw32(RCVLPC_CONFIG, 0x0181);
8883
8884 /* Calculate RDMAC_MODE setting early, we need it to determine
8885 * the RCVLPC_STATE_ENABLE mask.
8886 */
8887 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8888 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8889 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8890 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8891 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8892
deabaac8 8893 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8894 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8895
57e6983c 8896 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8897 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8898 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8899 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8900 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8901 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8902
c5908939
MC
8903 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8904 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8905 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8906 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8907 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8908 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8909 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8910 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8911 }
8912 }
8913
63c3a66f 8914 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8915 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8916
63c3a66f
JP
8917 if (tg3_flag(tp, HW_TSO_1) ||
8918 tg3_flag(tp, HW_TSO_2) ||
8919 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8920 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8921
108a6c16 8922 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8923 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8924 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8925 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8926
f2096f94
MC
8927 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8928 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8929
41a8a7ee
MC
8930 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8931 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8932 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8933 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8934 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8935 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8936 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8937 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8938 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8939 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8940 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8941 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8942 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8943 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8944 }
41a8a7ee
MC
8945 tw32(TG3_RDMA_RSRVCTRL_REG,
8946 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8947 }
8948
d78b59f5
MC
8949 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8950 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8951 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8952 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8953 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8954 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8955 }
8956
1da177e4 8957 /* Receive/send statistics. */
63c3a66f 8958 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8959 val = tr32(RCVLPC_STATS_ENABLE);
8960 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8961 tw32(RCVLPC_STATS_ENABLE, val);
8962 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8963 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8964 val = tr32(RCVLPC_STATS_ENABLE);
8965 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8966 tw32(RCVLPC_STATS_ENABLE, val);
8967 } else {
8968 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8969 }
8970 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8971 tw32(SNDDATAI_STATSENAB, 0xffffff);
8972 tw32(SNDDATAI_STATSCTRL,
8973 (SNDDATAI_SCTRL_ENABLE |
8974 SNDDATAI_SCTRL_FASTUPD));
8975
8976 /* Setup host coalescing engine. */
8977 tw32(HOSTCC_MODE, 0);
8978 for (i = 0; i < 2000; i++) {
8979 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8980 break;
8981 udelay(10);
8982 }
8983
d244c892 8984 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8985
63c3a66f 8986 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8987 /* Status/statistics block address. See tg3_timer,
8988 * the tg3_periodic_fetch_stats call there, and
8989 * tg3_get_stats to see how this works for 5705/5750 chips.
8990 */
1da177e4
LT
8991 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8992 ((u64) tp->stats_mapping >> 32));
8993 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8994 ((u64) tp->stats_mapping & 0xffffffff));
8995 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8996
1da177e4 8997 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8998
8999 /* Clear statistics and status block memory areas */
9000 for (i = NIC_SRAM_STATS_BLK;
9001 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
9002 i += sizeof(u32)) {
9003 tg3_write_mem(tp, i, 0);
9004 udelay(40);
9005 }
1da177e4
LT
9006 }
9007
9008 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
9009
9010 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
9011 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 9012 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
9013 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
9014
f07e9af3
MC
9015 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
9016 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
9017 /* reset to prevent losing 1st rx packet intermittently */
9018 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9019 udelay(10);
9020 }
9021
3bda1258 9022 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
9e975cc2
MC
9023 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
9024 MAC_MODE_FHDE_ENABLE;
9025 if (tg3_flag(tp, ENABLE_APE))
9026 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
63c3a66f 9027 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 9028 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
9029 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
9030 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
9031 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
9032 udelay(40);
9033
314fba34 9034 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 9035 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
9036 * register to preserve the GPIO settings for LOMs. The GPIOs,
9037 * whether used as inputs or outputs, are set by boot code after
9038 * reset.
9039 */
63c3a66f 9040 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
9041 u32 gpio_mask;
9042
9d26e213
MC
9043 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
9044 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
9045 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
9046
9047 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
9048 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
9049 GRC_LCLCTRL_GPIO_OUTPUT3;
9050
af36e6b6
MC
9051 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
9052 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
9053
aaf84465 9054 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
9055 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
9056
9057 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 9058 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
9059 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
9060 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 9061 }
1da177e4
LT
9062 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9063 udelay(100);
9064
c3b5003b 9065 if (tg3_flag(tp, USING_MSIX)) {
baf8a94a 9066 val = tr32(MSGINT_MODE);
c3b5003b
MC
9067 val |= MSGINT_MODE_ENABLE;
9068 if (tp->irq_cnt > 1)
9069 val |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9070 if (!tg3_flag(tp, 1SHOT_MSI))
9071 val |= MSGINT_MODE_ONE_SHOT_DISABLE;
baf8a94a
MC
9072 tw32(MSGINT_MODE, val);
9073 }
9074
63c3a66f 9075 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
9076 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
9077 udelay(40);
9078 }
9079
9080 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
9081 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
9082 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
9083 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
9084 WDMAC_MODE_LNGREAD_ENAB);
9085
c5908939
MC
9086 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
9087 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 9088 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
9089 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
9090 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
9091 /* nothing */
9092 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 9093 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
9094 val |= WDMAC_MODE_RX_ACCEL;
9095 }
9096 }
9097
d9ab5ad1 9098 /* Enable host coalescing bug fix */
63c3a66f 9099 if (tg3_flag(tp, 5755_PLUS))
f51f3562 9100 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 9101
788a035e
MC
9102 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
9103 val |= WDMAC_MODE_BURST_ALL_DATA;
9104
1da177e4
LT
9105 tw32_f(WDMAC_MODE, val);
9106 udelay(40);
9107
63c3a66f 9108 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
9109 u16 pcix_cmd;
9110
9111 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9112 &pcix_cmd);
1da177e4 9113 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
9114 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
9115 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9116 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
9117 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
9118 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 9119 }
9974a356
MC
9120 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
9121 pcix_cmd);
1da177e4
LT
9122 }
9123
9124 tw32_f(RDMAC_MODE, rdmac_mode);
9125 udelay(40);
9126
9127 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 9128 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 9129 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
9130
9131 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
9132 tw32(SNDDATAC_MODE,
9133 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
9134 else
9135 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
9136
1da177e4
LT
9137 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
9138 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 9139 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 9140 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
9141 val |= RCVDBDI_MODE_LRG_RING_SZ;
9142 tw32(RCVDBDI_MODE, val);
1da177e4 9143 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
9144 if (tg3_flag(tp, HW_TSO_1) ||
9145 tg3_flag(tp, HW_TSO_2) ||
9146 tg3_flag(tp, HW_TSO_3))
1da177e4 9147 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 9148 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 9149 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
9150 val |= SNDBDI_MODE_MULTI_TXQ_EN;
9151 tw32(SNDBDI_MODE, val);
1da177e4
LT
9152 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
9153
9154 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9155 err = tg3_load_5701_a0_firmware_fix(tp);
9156 if (err)
9157 return err;
9158 }
9159
63c3a66f 9160 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
9161 err = tg3_load_tso_firmware(tp);
9162 if (err)
9163 return err;
9164 }
1da177e4
LT
9165
9166 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 9167
63c3a66f 9168 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
9169 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9170 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
9171
9172 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
9173 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
9174 tp->tx_mode &= ~val;
9175 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
9176 }
9177
1da177e4
LT
9178 tw32_f(MAC_TX_MODE, tp->tx_mode);
9179 udelay(100);
9180
63c3a66f 9181 if (tg3_flag(tp, ENABLE_RSS)) {
bcebcc46 9182 tg3_rss_write_indir_tbl(tp);
baf8a94a
MC
9183
9184 /* Setup the "secret" hash key. */
9185 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
9186 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
9187 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
9188 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
9189 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
9190 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
9191 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
9192 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
9193 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
9194 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
9195 }
9196
1da177e4 9197 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 9198 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
9199 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
9200
63c3a66f 9201 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
9202 tp->rx_mode |= RX_MODE_RSS_ENABLE |
9203 RX_MODE_RSS_ITBL_HASH_BITS_7 |
9204 RX_MODE_RSS_IPV6_HASH_EN |
9205 RX_MODE_RSS_TCP_IPV6_HASH_EN |
9206 RX_MODE_RSS_IPV4_HASH_EN |
9207 RX_MODE_RSS_TCP_IPV4_HASH_EN;
9208
1da177e4
LT
9209 tw32_f(MAC_RX_MODE, tp->rx_mode);
9210 udelay(10);
9211
1da177e4
LT
9212 tw32(MAC_LED_CTRL, tp->led_ctrl);
9213
9214 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 9215 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
9216 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9217 udelay(10);
9218 }
9219 tw32_f(MAC_RX_MODE, tp->rx_mode);
9220 udelay(10);
9221
f07e9af3 9222 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 9223 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 9224 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
9225 /* Set drive transmission level to 1.2V */
9226 /* only if the signal pre-emphasis bit is not set */
9227 val = tr32(MAC_SERDES_CFG);
9228 val &= 0xfffff000;
9229 val |= 0x880;
9230 tw32(MAC_SERDES_CFG, val);
9231 }
9232 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
9233 tw32(MAC_SERDES_CFG, 0x616000);
9234 }
9235
9236 /* Prevent chip from dropping frames when flow control
9237 * is enabled.
9238 */
55086ad9 9239 if (tg3_flag(tp, 57765_CLASS))
666bc831
MC
9240 val = 1;
9241 else
9242 val = 2;
9243 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
9244
9245 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 9246 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 9247 /* Use hardware link auto-negotiation */
63c3a66f 9248 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
9249 }
9250
f07e9af3 9251 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 9252 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
9253 u32 tmp;
9254
9255 tmp = tr32(SERDES_RX_CTRL);
9256 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
9257 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
9258 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
9259 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
9260 }
9261
63c3a66f 9262 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
9263 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
9264 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
9265 tp->link_config.speed = tp->link_config.orig_speed;
9266 tp->link_config.duplex = tp->link_config.orig_duplex;
9267 tp->link_config.autoneg = tp->link_config.orig_autoneg;
9268 }
1da177e4 9269
dd477003
MC
9270 err = tg3_setup_phy(tp, 0);
9271 if (err)
9272 return err;
1da177e4 9273
f07e9af3
MC
9274 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
9275 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
9276 u32 tmp;
9277
9278 /* Clear CRC stats. */
9279 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
9280 tg3_writephy(tp, MII_TG3_TEST1,
9281 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9282 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 9283 }
1da177e4
LT
9284 }
9285 }
9286
9287 __tg3_set_rx_mode(tp->dev);
9288
9289 /* Initialize receive rules. */
9290 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
9291 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
9292 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
9293 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
9294
63c3a66f 9295 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
9296 limit = 8;
9297 else
9298 limit = 16;
63c3a66f 9299 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9300 limit -= 4;
9301 switch (limit) {
9302 case 16:
9303 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9304 case 15:
9305 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9306 case 14:
9307 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9308 case 13:
9309 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9310 case 12:
9311 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9312 case 11:
9313 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9314 case 10:
9315 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9316 case 9:
9317 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9318 case 8:
9319 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9320 case 7:
9321 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9322 case 6:
9323 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9324 case 5:
9325 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9326 case 4:
9327 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9328 case 3:
9329 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9330 case 2:
9331 case 1:
9332
9333 default:
9334 break;
855e1111 9335 }
1da177e4 9336
63c3a66f 9337 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
9338 /* Write our heartbeat update interval to APE. */
9339 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9340 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 9341
1da177e4
LT
9342 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9343
1da177e4
LT
9344 return 0;
9345}
9346
9347/* Called at device open time to get the chip ready for
9348 * packet processing. Invoked with tp->lock held.
9349 */
8e7a22e3 9350static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 9351{
1da177e4
LT
9352 tg3_switch_clocks(tp);
9353
9354 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9355
2f751b67 9356 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
9357}
9358
ebf3312e
MC
9359/* Restart hardware after configuration changes, self-test, etc.
9360 * Invoked with tp->lock held.
9361 */
9362static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
9363 __releases(tp->lock)
9364 __acquires(tp->lock)
9365{
9366 int err;
9367
9368 err = tg3_init_hw(tp, reset_phy);
9369 if (err) {
9370 netdev_err(tp->dev,
9371 "Failed to re-initialize device, aborting\n");
9372 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9373 tg3_full_unlock(tp);
9374 del_timer_sync(&tp->timer);
9375 tp->irq_sync = 0;
9376 tg3_napi_enable(tp);
9377 dev_close(tp->dev);
9378 tg3_full_lock(tp, 0);
9379 }
9380 return err;
9381}
9382
9a21fb8f
MC
9383static void tg3_reset_task(struct work_struct *work)
9384{
9385 struct tg3 *tp = container_of(work, struct tg3, reset_task);
9386 int err;
9387
9388 tg3_full_lock(tp, 0);
9389
9390 if (!netif_running(tp->dev)) {
9391 tg3_flag_clear(tp, RESET_TASK_PENDING);
9392 tg3_full_unlock(tp);
9393 return;
9394 }
9395
9396 tg3_full_unlock(tp);
9397
9398 tg3_phy_stop(tp);
9399
9400 tg3_netif_stop(tp);
9401
9402 tg3_full_lock(tp, 1);
9403
9404 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
9405 tp->write32_tx_mbox = tg3_write32_tx_mbox;
9406 tp->write32_rx_mbox = tg3_write_flush_reg32;
9407 tg3_flag_set(tp, MBOX_WRITE_REORDER);
9408 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
9409 }
9410
9411 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
9412 err = tg3_init_hw(tp, 1);
9413 if (err)
9414 goto out;
9415
9416 tg3_netif_start(tp);
9417
9418out:
9419 tg3_full_unlock(tp);
9420
9421 if (!err)
9422 tg3_phy_start(tp);
9423
9424 tg3_flag_clear(tp, RESET_TASK_PENDING);
9425}
9426
1da177e4
LT
9427#define TG3_STAT_ADD32(PSTAT, REG) \
9428do { u32 __val = tr32(REG); \
9429 (PSTAT)->low += __val; \
9430 if ((PSTAT)->low < __val) \
9431 (PSTAT)->high += 1; \
9432} while (0)
9433
9434static void tg3_periodic_fetch_stats(struct tg3 *tp)
9435{
9436 struct tg3_hw_stats *sp = tp->hw_stats;
9437
9438 if (!netif_carrier_ok(tp->dev))
9439 return;
9440
9441 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9442 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9443 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9444 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9445 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9446 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9447 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9448 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9449 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9450 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9451 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9452 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9453 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9454
9455 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9456 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9457 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9458 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9459 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9460 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9461 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9462 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9463 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9464 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9465 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9466 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9467 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9468 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
9469
9470 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
9471 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9472 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9473 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
9474 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9475 } else {
9476 u32 val = tr32(HOSTCC_FLOW_ATTN);
9477 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9478 if (val) {
9479 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9480 sp->rx_discards.low += val;
9481 if (sp->rx_discards.low < val)
9482 sp->rx_discards.high += 1;
9483 }
9484 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9485 }
463d305b 9486 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
9487}
9488
0e6cf6a9
MC
9489static void tg3_chk_missed_msi(struct tg3 *tp)
9490{
9491 u32 i;
9492
9493 for (i = 0; i < tp->irq_cnt; i++) {
9494 struct tg3_napi *tnapi = &tp->napi[i];
9495
9496 if (tg3_has_work(tnapi)) {
9497 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9498 tnapi->last_tx_cons == tnapi->tx_cons) {
9499 if (tnapi->chk_msi_cnt < 1) {
9500 tnapi->chk_msi_cnt++;
9501 return;
9502 }
7f230735 9503 tg3_msi(0, tnapi);
0e6cf6a9
MC
9504 }
9505 }
9506 tnapi->chk_msi_cnt = 0;
9507 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9508 tnapi->last_tx_cons = tnapi->tx_cons;
9509 }
9510}
9511
1da177e4
LT
9512static void tg3_timer(unsigned long __opaque)
9513{
9514 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 9515
5b190624 9516 if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
f475f163
MC
9517 goto restart_timer;
9518
f47c11ee 9519 spin_lock(&tp->lock);
1da177e4 9520
0e6cf6a9 9521 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
55086ad9 9522 tg3_flag(tp, 57765_CLASS))
0e6cf6a9
MC
9523 tg3_chk_missed_msi(tp);
9524
63c3a66f 9525 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
9526 /* All of this garbage is because when using non-tagged
9527 * IRQ status the mailbox/status_block protocol the chip
9528 * uses with the cpu is race prone.
9529 */
898a56f8 9530 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
9531 tw32(GRC_LOCAL_CTRL,
9532 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9533 } else {
9534 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 9535 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 9536 }
1da177e4 9537
fac9b83e 9538 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
f47c11ee 9539 spin_unlock(&tp->lock);
db219973 9540 tg3_reset_task_schedule(tp);
5b190624 9541 goto restart_timer;
fac9b83e 9542 }
1da177e4
LT
9543 }
9544
1da177e4
LT
9545 /* This part only runs once per second. */
9546 if (!--tp->timer_counter) {
63c3a66f 9547 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
9548 tg3_periodic_fetch_stats(tp);
9549
b0c5943f
MC
9550 if (tp->setlpicnt && !--tp->setlpicnt)
9551 tg3_phy_eee_enable(tp);
52b02d04 9552
63c3a66f 9553 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
9554 u32 mac_stat;
9555 int phy_event;
9556
9557 mac_stat = tr32(MAC_STATUS);
9558
9559 phy_event = 0;
f07e9af3 9560 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
9561 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9562 phy_event = 1;
9563 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9564 phy_event = 1;
9565
9566 if (phy_event)
9567 tg3_setup_phy(tp, 0);
63c3a66f 9568 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
9569 u32 mac_stat = tr32(MAC_STATUS);
9570 int need_setup = 0;
9571
9572 if (netif_carrier_ok(tp->dev) &&
9573 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9574 need_setup = 1;
9575 }
be98da6a 9576 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
9577 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9578 MAC_STATUS_SIGNAL_DET))) {
9579 need_setup = 1;
9580 }
9581 if (need_setup) {
3d3ebe74
MC
9582 if (!tp->serdes_counter) {
9583 tw32_f(MAC_MODE,
9584 (tp->mac_mode &
9585 ~MAC_MODE_PORT_MODE_MASK));
9586 udelay(40);
9587 tw32_f(MAC_MODE, tp->mac_mode);
9588 udelay(40);
9589 }
1da177e4
LT
9590 tg3_setup_phy(tp, 0);
9591 }
f07e9af3 9592 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 9593 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 9594 tg3_serdes_parallel_detect(tp);
57d8b880 9595 }
1da177e4
LT
9596
9597 tp->timer_counter = tp->timer_multiplier;
9598 }
9599
130b8e4d
MC
9600 /* Heartbeat is only sent once every 2 seconds.
9601 *
9602 * The heartbeat is to tell the ASF firmware that the host
9603 * driver is still alive. In the event that the OS crashes,
9604 * ASF needs to reset the hardware to free up the FIFO space
9605 * that may be filled with rx packets destined for the host.
9606 * If the FIFO is full, ASF will no longer function properly.
9607 *
9608 * Unintended resets have been reported on real time kernels
9609 * where the timer doesn't run on time. Netpoll will also have
9610 * same problem.
9611 *
9612 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9613 * to check the ring condition when the heartbeat is expiring
9614 * before doing the reset. This will prevent most unintended
9615 * resets.
9616 */
1da177e4 9617 if (!--tp->asf_counter) {
63c3a66f 9618 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
9619 tg3_wait_for_event_ack(tp);
9620
bbadf503 9621 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 9622 FWCMD_NICDRV_ALIVE3);
bbadf503 9623 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
9624 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9625 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
9626
9627 tg3_generate_fw_event(tp);
1da177e4
LT
9628 }
9629 tp->asf_counter = tp->asf_multiplier;
9630 }
9631
f47c11ee 9632 spin_unlock(&tp->lock);
1da177e4 9633
f475f163 9634restart_timer:
1da177e4
LT
9635 tp->timer.expires = jiffies + tp->timer_offset;
9636 add_timer(&tp->timer);
9637}
9638
4f125f42 9639static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 9640{
7d12e780 9641 irq_handler_t fn;
fcfa0a32 9642 unsigned long flags;
4f125f42
MC
9643 char *name;
9644 struct tg3_napi *tnapi = &tp->napi[irq_num];
9645
9646 if (tp->irq_cnt == 1)
9647 name = tp->dev->name;
9648 else {
9649 name = &tnapi->irq_lbl[0];
9650 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9651 name[IFNAMSIZ-1] = 0;
9652 }
fcfa0a32 9653
63c3a66f 9654 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 9655 fn = tg3_msi;
63c3a66f 9656 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 9657 fn = tg3_msi_1shot;
ab392d2d 9658 flags = 0;
fcfa0a32
MC
9659 } else {
9660 fn = tg3_interrupt;
63c3a66f 9661 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 9662 fn = tg3_interrupt_tagged;
ab392d2d 9663 flags = IRQF_SHARED;
fcfa0a32 9664 }
4f125f42
MC
9665
9666 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9667}
9668
7938109f
MC
9669static int tg3_test_interrupt(struct tg3 *tp)
9670{
09943a18 9671 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9672 struct net_device *dev = tp->dev;
b16250e3 9673 int err, i, intr_ok = 0;
f6eb9b1f 9674 u32 val;
7938109f 9675
d4bc3927
MC
9676 if (!netif_running(dev))
9677 return -ENODEV;
9678
7938109f
MC
9679 tg3_disable_ints(tp);
9680
4f125f42 9681 free_irq(tnapi->irq_vec, tnapi);
7938109f 9682
f6eb9b1f
MC
9683 /*
9684 * Turn off MSI one shot mode. Otherwise this test has no
9685 * observable way to know whether the interrupt was delivered.
9686 */
3aa1cdf8 9687 if (tg3_flag(tp, 57765_PLUS)) {
f6eb9b1f
MC
9688 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9689 tw32(MSGINT_MODE, val);
9690 }
9691
4f125f42 9692 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9693 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9694 if (err)
9695 return err;
9696
898a56f8 9697 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9698 tg3_enable_ints(tp);
9699
9700 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9701 tnapi->coal_now);
7938109f
MC
9702
9703 for (i = 0; i < 5; i++) {
b16250e3
MC
9704 u32 int_mbox, misc_host_ctrl;
9705
898a56f8 9706 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9707 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9708
9709 if ((int_mbox != 0) ||
9710 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9711 intr_ok = 1;
7938109f 9712 break;
b16250e3
MC
9713 }
9714
3aa1cdf8
MC
9715 if (tg3_flag(tp, 57765_PLUS) &&
9716 tnapi->hw_status->status_tag != tnapi->last_tag)
9717 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9718
7938109f
MC
9719 msleep(10);
9720 }
9721
9722 tg3_disable_ints(tp);
9723
4f125f42 9724 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9725
4f125f42 9726 err = tg3_request_irq(tp, 0);
7938109f
MC
9727
9728 if (err)
9729 return err;
9730
f6eb9b1f
MC
9731 if (intr_ok) {
9732 /* Reenable MSI one shot mode. */
5b39de91 9733 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
f6eb9b1f
MC
9734 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9735 tw32(MSGINT_MODE, val);
9736 }
7938109f 9737 return 0;
f6eb9b1f 9738 }
7938109f
MC
9739
9740 return -EIO;
9741}
9742
9743/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9744 * successfully restored
9745 */
9746static int tg3_test_msi(struct tg3 *tp)
9747{
7938109f
MC
9748 int err;
9749 u16 pci_cmd;
9750
63c3a66f 9751 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9752 return 0;
9753
9754 /* Turn off SERR reporting in case MSI terminates with Master
9755 * Abort.
9756 */
9757 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9758 pci_write_config_word(tp->pdev, PCI_COMMAND,
9759 pci_cmd & ~PCI_COMMAND_SERR);
9760
9761 err = tg3_test_interrupt(tp);
9762
9763 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9764
9765 if (!err)
9766 return 0;
9767
9768 /* other failures */
9769 if (err != -EIO)
9770 return err;
9771
9772 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9773 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9774 "to INTx mode. Please report this failure to the PCI "
9775 "maintainer and include system chipset information\n");
7938109f 9776
4f125f42 9777 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9778
7938109f
MC
9779 pci_disable_msi(tp->pdev);
9780
63c3a66f 9781 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9782 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9783
4f125f42 9784 err = tg3_request_irq(tp, 0);
7938109f
MC
9785 if (err)
9786 return err;
9787
9788 /* Need to reset the chip because the MSI cycle may have terminated
9789 * with Master Abort.
9790 */
f47c11ee 9791 tg3_full_lock(tp, 1);
7938109f 9792
944d980e 9793 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9794 err = tg3_init_hw(tp, 1);
7938109f 9795
f47c11ee 9796 tg3_full_unlock(tp);
7938109f
MC
9797
9798 if (err)
4f125f42 9799 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9800
9801 return err;
9802}
9803
9e9fd12d
MC
9804static int tg3_request_firmware(struct tg3 *tp)
9805{
9806 const __be32 *fw_data;
9807
9808 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9809 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9810 tp->fw_needed);
9e9fd12d
MC
9811 return -ENOENT;
9812 }
9813
9814 fw_data = (void *)tp->fw->data;
9815
9816 /* Firmware blob starts with version numbers, followed by
9817 * start address and _full_ length including BSS sections
9818 * (which must be longer than the actual data, of course
9819 */
9820
9821 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9822 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9823 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9824 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9825 release_firmware(tp->fw);
9826 tp->fw = NULL;
9827 return -EINVAL;
9828 }
9829
9830 /* We no longer need firmware; we have it. */
9831 tp->fw_needed = NULL;
9832 return 0;
9833}
9834
679563f4
MC
9835static bool tg3_enable_msix(struct tg3 *tp)
9836{
c3b5003b 9837 int i, rc;
679563f4
MC
9838 struct msix_entry msix_ent[tp->irq_max];
9839
c3b5003b
MC
9840 tp->irq_cnt = num_online_cpus();
9841 if (tp->irq_cnt > 1) {
9842 /* We want as many rx rings enabled as there are cpus.
9843 * In multiqueue MSI-X mode, the first MSI-X vector
9844 * only deals with link interrupts, etc, so we add
9845 * one to the number of vectors we are requesting.
9846 */
9847 tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
9848 }
679563f4
MC
9849
9850 for (i = 0; i < tp->irq_max; i++) {
9851 msix_ent[i].entry = i;
9852 msix_ent[i].vector = 0;
9853 }
9854
9855 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9856 if (rc < 0) {
9857 return false;
9858 } else if (rc != 0) {
679563f4
MC
9859 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9860 return false;
05dbe005
JP
9861 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9862 tp->irq_cnt, rc);
679563f4
MC
9863 tp->irq_cnt = rc;
9864 }
9865
9866 for (i = 0; i < tp->irq_max; i++)
9867 tp->napi[i].irq_vec = msix_ent[i].vector;
9868
2ddaad39
BH
9869 netif_set_real_num_tx_queues(tp->dev, 1);
9870 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9871 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9872 pci_disable_msix(tp->pdev);
9873 return false;
9874 }
b92b9040
MC
9875
9876 if (tp->irq_cnt > 1) {
63c3a66f 9877 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9878
9879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9880 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9881 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9882 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9883 }
9884 }
2430b031 9885
679563f4
MC
9886 return true;
9887}
9888
07b0173c
MC
9889static void tg3_ints_init(struct tg3 *tp)
9890{
63c3a66f
JP
9891 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9892 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9893 /* All MSI supporting chips should support tagged
9894 * status. Assert that this is the case.
9895 */
5129c3a3
MC
9896 netdev_warn(tp->dev,
9897 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9898 goto defcfg;
07b0173c 9899 }
4f125f42 9900
63c3a66f
JP
9901 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9902 tg3_flag_set(tp, USING_MSIX);
9903 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9904 tg3_flag_set(tp, USING_MSI);
679563f4 9905
63c3a66f 9906 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9907 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9908 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9909 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
5b39de91
MC
9910 if (!tg3_flag(tp, 1SHOT_MSI))
9911 msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
679563f4
MC
9912 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9913 }
9914defcfg:
63c3a66f 9915 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9916 tp->irq_cnt = 1;
9917 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9918 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9919 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9920 }
07b0173c
MC
9921}
9922
9923static void tg3_ints_fini(struct tg3 *tp)
9924{
63c3a66f 9925 if (tg3_flag(tp, USING_MSIX))
679563f4 9926 pci_disable_msix(tp->pdev);
63c3a66f 9927 else if (tg3_flag(tp, USING_MSI))
679563f4 9928 pci_disable_msi(tp->pdev);
63c3a66f
JP
9929 tg3_flag_clear(tp, USING_MSI);
9930 tg3_flag_clear(tp, USING_MSIX);
9931 tg3_flag_clear(tp, ENABLE_RSS);
9932 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9933}
9934
1da177e4
LT
9935static int tg3_open(struct net_device *dev)
9936{
9937 struct tg3 *tp = netdev_priv(dev);
4f125f42 9938 int i, err;
1da177e4 9939
9e9fd12d
MC
9940 if (tp->fw_needed) {
9941 err = tg3_request_firmware(tp);
9942 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9943 if (err)
9944 return err;
9945 } else if (err) {
05dbe005 9946 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9947 tg3_flag_clear(tp, TSO_CAPABLE);
9948 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9949 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9950 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9951 }
9952 }
9953
c49a1561
MC
9954 netif_carrier_off(tp->dev);
9955
c866b7ea 9956 err = tg3_power_up(tp);
2f751b67 9957 if (err)
bc1c7567 9958 return err;
2f751b67
MC
9959
9960 tg3_full_lock(tp, 0);
bc1c7567 9961
1da177e4 9962 tg3_disable_ints(tp);
63c3a66f 9963 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9964
f47c11ee 9965 tg3_full_unlock(tp);
1da177e4 9966
679563f4
MC
9967 /*
9968 * Setup interrupts first so we know how
9969 * many NAPI resources to allocate
9970 */
9971 tg3_ints_init(tp);
9972
90415477 9973 tg3_rss_check_indir_tbl(tp);
bcebcc46 9974
1da177e4
LT
9975 /* The placement of this call is tied
9976 * to the setup and use of Host TX descriptors.
9977 */
9978 err = tg3_alloc_consistent(tp);
9979 if (err)
679563f4 9980 goto err_out1;
88b06bc2 9981
66cfd1bd
MC
9982 tg3_napi_init(tp);
9983
fed97810 9984 tg3_napi_enable(tp);
1da177e4 9985
4f125f42
MC
9986 for (i = 0; i < tp->irq_cnt; i++) {
9987 struct tg3_napi *tnapi = &tp->napi[i];
9988 err = tg3_request_irq(tp, i);
9989 if (err) {
5bc09186
MC
9990 for (i--; i >= 0; i--) {
9991 tnapi = &tp->napi[i];
4f125f42 9992 free_irq(tnapi->irq_vec, tnapi);
5bc09186
MC
9993 }
9994 goto err_out2;
4f125f42
MC
9995 }
9996 }
1da177e4 9997
f47c11ee 9998 tg3_full_lock(tp, 0);
1da177e4 9999
8e7a22e3 10000 err = tg3_init_hw(tp, 1);
1da177e4 10001 if (err) {
944d980e 10002 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
10003 tg3_free_rings(tp);
10004 } else {
0e6cf6a9 10005 if (tg3_flag(tp, TAGGED_STATUS) &&
55086ad9
MC
10006 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
10007 !tg3_flag(tp, 57765_CLASS))
fac9b83e
DM
10008 tp->timer_offset = HZ;
10009 else
10010 tp->timer_offset = HZ / 10;
10011
10012 BUG_ON(tp->timer_offset > HZ);
10013 tp->timer_counter = tp->timer_multiplier =
10014 (HZ / tp->timer_offset);
10015 tp->asf_counter = tp->asf_multiplier =
28fbef78 10016 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
10017
10018 init_timer(&tp->timer);
10019 tp->timer.expires = jiffies + tp->timer_offset;
10020 tp->timer.data = (unsigned long) tp;
10021 tp->timer.function = tg3_timer;
1da177e4
LT
10022 }
10023
f47c11ee 10024 tg3_full_unlock(tp);
1da177e4 10025
07b0173c 10026 if (err)
679563f4 10027 goto err_out3;
1da177e4 10028
63c3a66f 10029 if (tg3_flag(tp, USING_MSI)) {
7938109f 10030 err = tg3_test_msi(tp);
fac9b83e 10031
7938109f 10032 if (err) {
f47c11ee 10033 tg3_full_lock(tp, 0);
944d980e 10034 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 10035 tg3_free_rings(tp);
f47c11ee 10036 tg3_full_unlock(tp);
7938109f 10037
679563f4 10038 goto err_out2;
7938109f 10039 }
fcfa0a32 10040
63c3a66f 10041 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 10042 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 10043
f6eb9b1f
MC
10044 tw32(PCIE_TRANSACTION_CFG,
10045 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 10046 }
7938109f
MC
10047 }
10048
b02fd9e3
MC
10049 tg3_phy_start(tp);
10050
f47c11ee 10051 tg3_full_lock(tp, 0);
1da177e4 10052
7938109f 10053 add_timer(&tp->timer);
63c3a66f 10054 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
10055 tg3_enable_ints(tp);
10056
f47c11ee 10057 tg3_full_unlock(tp);
1da177e4 10058
fe5f5787 10059 netif_tx_start_all_queues(dev);
1da177e4 10060
06c03c02
MB
10061 /*
10062 * Reset loopback feature if it was turned on while the device was down
10063 * make sure that it's installed properly now.
10064 */
10065 if (dev->features & NETIF_F_LOOPBACK)
10066 tg3_set_loopback(dev, dev->features);
10067
1da177e4 10068 return 0;
07b0173c 10069
679563f4 10070err_out3:
4f125f42
MC
10071 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10072 struct tg3_napi *tnapi = &tp->napi[i];
10073 free_irq(tnapi->irq_vec, tnapi);
10074 }
07b0173c 10075
679563f4 10076err_out2:
fed97810 10077 tg3_napi_disable(tp);
66cfd1bd 10078 tg3_napi_fini(tp);
07b0173c 10079 tg3_free_consistent(tp);
679563f4
MC
10080
10081err_out1:
10082 tg3_ints_fini(tp);
cd0d7228
MC
10083 tg3_frob_aux_power(tp, false);
10084 pci_set_power_state(tp->pdev, PCI_D3hot);
07b0173c 10085 return err;
1da177e4
LT
10086}
10087
1da177e4
LT
10088static int tg3_close(struct net_device *dev)
10089{
4f125f42 10090 int i;
1da177e4
LT
10091 struct tg3 *tp = netdev_priv(dev);
10092
fed97810 10093 tg3_napi_disable(tp);
db219973 10094 tg3_reset_task_cancel(tp);
7faa006f 10095
fe5f5787 10096 netif_tx_stop_all_queues(dev);
1da177e4
LT
10097
10098 del_timer_sync(&tp->timer);
10099
24bb4fb6
MC
10100 tg3_phy_stop(tp);
10101
f47c11ee 10102 tg3_full_lock(tp, 1);
1da177e4
LT
10103
10104 tg3_disable_ints(tp);
10105
944d980e 10106 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 10107 tg3_free_rings(tp);
63c3a66f 10108 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 10109
f47c11ee 10110 tg3_full_unlock(tp);
1da177e4 10111
4f125f42
MC
10112 for (i = tp->irq_cnt - 1; i >= 0; i--) {
10113 struct tg3_napi *tnapi = &tp->napi[i];
10114 free_irq(tnapi->irq_vec, tnapi);
10115 }
07b0173c
MC
10116
10117 tg3_ints_fini(tp);
1da177e4 10118
92feeabf
MC
10119 /* Clear stats across close / open calls */
10120 memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
10121 memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
1da177e4 10122
66cfd1bd
MC
10123 tg3_napi_fini(tp);
10124
1da177e4
LT
10125 tg3_free_consistent(tp);
10126
c866b7ea 10127 tg3_power_down(tp);
bc1c7567
MC
10128
10129 netif_carrier_off(tp->dev);
10130
1da177e4
LT
10131 return 0;
10132}
10133
511d2224 10134static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
10135{
10136 return ((u64)val->high << 32) | ((u64)val->low);
10137}
10138
511d2224 10139static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
10140{
10141 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10142
f07e9af3 10143 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
10144 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
10145 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
10146 u32 val;
10147
f47c11ee 10148 spin_lock_bh(&tp->lock);
569a5df8
MC
10149 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
10150 tg3_writephy(tp, MII_TG3_TEST1,
10151 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 10152 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
10153 } else
10154 val = 0;
f47c11ee 10155 spin_unlock_bh(&tp->lock);
1da177e4
LT
10156
10157 tp->phy_crc_errors += val;
10158
10159 return tp->phy_crc_errors;
10160 }
10161
10162 return get_stat64(&hw_stats->rx_fcs_errors);
10163}
10164
10165#define ESTAT_ADD(member) \
10166 estats->member = old_estats->member + \
511d2224 10167 get_stat64(&hw_stats->member)
1da177e4 10168
0e6c9da3
MC
10169static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp,
10170 struct tg3_ethtool_stats *estats)
1da177e4 10171{
1da177e4
LT
10172 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
10173 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10174
1da177e4
LT
10175 ESTAT_ADD(rx_octets);
10176 ESTAT_ADD(rx_fragments);
10177 ESTAT_ADD(rx_ucast_packets);
10178 ESTAT_ADD(rx_mcast_packets);
10179 ESTAT_ADD(rx_bcast_packets);
10180 ESTAT_ADD(rx_fcs_errors);
10181 ESTAT_ADD(rx_align_errors);
10182 ESTAT_ADD(rx_xon_pause_rcvd);
10183 ESTAT_ADD(rx_xoff_pause_rcvd);
10184 ESTAT_ADD(rx_mac_ctrl_rcvd);
10185 ESTAT_ADD(rx_xoff_entered);
10186 ESTAT_ADD(rx_frame_too_long_errors);
10187 ESTAT_ADD(rx_jabbers);
10188 ESTAT_ADD(rx_undersize_packets);
10189 ESTAT_ADD(rx_in_length_errors);
10190 ESTAT_ADD(rx_out_length_errors);
10191 ESTAT_ADD(rx_64_or_less_octet_packets);
10192 ESTAT_ADD(rx_65_to_127_octet_packets);
10193 ESTAT_ADD(rx_128_to_255_octet_packets);
10194 ESTAT_ADD(rx_256_to_511_octet_packets);
10195 ESTAT_ADD(rx_512_to_1023_octet_packets);
10196 ESTAT_ADD(rx_1024_to_1522_octet_packets);
10197 ESTAT_ADD(rx_1523_to_2047_octet_packets);
10198 ESTAT_ADD(rx_2048_to_4095_octet_packets);
10199 ESTAT_ADD(rx_4096_to_8191_octet_packets);
10200 ESTAT_ADD(rx_8192_to_9022_octet_packets);
10201
10202 ESTAT_ADD(tx_octets);
10203 ESTAT_ADD(tx_collisions);
10204 ESTAT_ADD(tx_xon_sent);
10205 ESTAT_ADD(tx_xoff_sent);
10206 ESTAT_ADD(tx_flow_control);
10207 ESTAT_ADD(tx_mac_errors);
10208 ESTAT_ADD(tx_single_collisions);
10209 ESTAT_ADD(tx_mult_collisions);
10210 ESTAT_ADD(tx_deferred);
10211 ESTAT_ADD(tx_excessive_collisions);
10212 ESTAT_ADD(tx_late_collisions);
10213 ESTAT_ADD(tx_collide_2times);
10214 ESTAT_ADD(tx_collide_3times);
10215 ESTAT_ADD(tx_collide_4times);
10216 ESTAT_ADD(tx_collide_5times);
10217 ESTAT_ADD(tx_collide_6times);
10218 ESTAT_ADD(tx_collide_7times);
10219 ESTAT_ADD(tx_collide_8times);
10220 ESTAT_ADD(tx_collide_9times);
10221 ESTAT_ADD(tx_collide_10times);
10222 ESTAT_ADD(tx_collide_11times);
10223 ESTAT_ADD(tx_collide_12times);
10224 ESTAT_ADD(tx_collide_13times);
10225 ESTAT_ADD(tx_collide_14times);
10226 ESTAT_ADD(tx_collide_15times);
10227 ESTAT_ADD(tx_ucast_packets);
10228 ESTAT_ADD(tx_mcast_packets);
10229 ESTAT_ADD(tx_bcast_packets);
10230 ESTAT_ADD(tx_carrier_sense_errors);
10231 ESTAT_ADD(tx_discards);
10232 ESTAT_ADD(tx_errors);
10233
10234 ESTAT_ADD(dma_writeq_full);
10235 ESTAT_ADD(dma_write_prioq_full);
10236 ESTAT_ADD(rxbds_empty);
10237 ESTAT_ADD(rx_discards);
10238 ESTAT_ADD(rx_errors);
10239 ESTAT_ADD(rx_threshold_hit);
10240
10241 ESTAT_ADD(dma_readq_full);
10242 ESTAT_ADD(dma_read_prioq_full);
10243 ESTAT_ADD(tx_comp_queue_full);
10244
10245 ESTAT_ADD(ring_set_send_prod_index);
10246 ESTAT_ADD(ring_status_update);
10247 ESTAT_ADD(nic_irqs);
10248 ESTAT_ADD(nic_avoided_irqs);
10249 ESTAT_ADD(nic_tx_threshold_hit);
10250
4452d099
MC
10251 ESTAT_ADD(mbuf_lwm_thresh_hit);
10252
1da177e4
LT
10253 return estats;
10254}
10255
511d2224
ED
10256static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
10257 struct rtnl_link_stats64 *stats)
1da177e4
LT
10258{
10259 struct tg3 *tp = netdev_priv(dev);
511d2224 10260 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
10261 struct tg3_hw_stats *hw_stats = tp->hw_stats;
10262
10263 if (!hw_stats)
10264 return old_stats;
10265
10266 stats->rx_packets = old_stats->rx_packets +
10267 get_stat64(&hw_stats->rx_ucast_packets) +
10268 get_stat64(&hw_stats->rx_mcast_packets) +
10269 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 10270
1da177e4
LT
10271 stats->tx_packets = old_stats->tx_packets +
10272 get_stat64(&hw_stats->tx_ucast_packets) +
10273 get_stat64(&hw_stats->tx_mcast_packets) +
10274 get_stat64(&hw_stats->tx_bcast_packets);
10275
10276 stats->rx_bytes = old_stats->rx_bytes +
10277 get_stat64(&hw_stats->rx_octets);
10278 stats->tx_bytes = old_stats->tx_bytes +
10279 get_stat64(&hw_stats->tx_octets);
10280
10281 stats->rx_errors = old_stats->rx_errors +
4f63b877 10282 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
10283 stats->tx_errors = old_stats->tx_errors +
10284 get_stat64(&hw_stats->tx_errors) +
10285 get_stat64(&hw_stats->tx_mac_errors) +
10286 get_stat64(&hw_stats->tx_carrier_sense_errors) +
10287 get_stat64(&hw_stats->tx_discards);
10288
10289 stats->multicast = old_stats->multicast +
10290 get_stat64(&hw_stats->rx_mcast_packets);
10291 stats->collisions = old_stats->collisions +
10292 get_stat64(&hw_stats->tx_collisions);
10293
10294 stats->rx_length_errors = old_stats->rx_length_errors +
10295 get_stat64(&hw_stats->rx_frame_too_long_errors) +
10296 get_stat64(&hw_stats->rx_undersize_packets);
10297
10298 stats->rx_over_errors = old_stats->rx_over_errors +
10299 get_stat64(&hw_stats->rxbds_empty);
10300 stats->rx_frame_errors = old_stats->rx_frame_errors +
10301 get_stat64(&hw_stats->rx_align_errors);
10302 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
10303 get_stat64(&hw_stats->tx_discards);
10304 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
10305 get_stat64(&hw_stats->tx_carrier_sense_errors);
10306
10307 stats->rx_crc_errors = old_stats->rx_crc_errors +
10308 calc_crc_errors(tp);
10309
4f63b877
JL
10310 stats->rx_missed_errors = old_stats->rx_missed_errors +
10311 get_stat64(&hw_stats->rx_discards);
10312
b0057c51 10313 stats->rx_dropped = tp->rx_dropped;
48855432 10314 stats->tx_dropped = tp->tx_dropped;
b0057c51 10315
1da177e4
LT
10316 return stats;
10317}
10318
1da177e4
LT
10319static int tg3_get_regs_len(struct net_device *dev)
10320{
97bd8e49 10321 return TG3_REG_BLK_SIZE;
1da177e4
LT
10322}
10323
10324static void tg3_get_regs(struct net_device *dev,
10325 struct ethtool_regs *regs, void *_p)
10326{
1da177e4 10327 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
10328
10329 regs->version = 0;
10330
97bd8e49 10331 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 10332
80096068 10333 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10334 return;
10335
f47c11ee 10336 tg3_full_lock(tp, 0);
1da177e4 10337
97bd8e49 10338 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 10339
f47c11ee 10340 tg3_full_unlock(tp);
1da177e4
LT
10341}
10342
10343static int tg3_get_eeprom_len(struct net_device *dev)
10344{
10345 struct tg3 *tp = netdev_priv(dev);
10346
10347 return tp->nvram_size;
10348}
10349
1da177e4
LT
10350static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10351{
10352 struct tg3 *tp = netdev_priv(dev);
10353 int ret;
10354 u8 *pd;
b9fc7dc5 10355 u32 i, offset, len, b_offset, b_count;
a9dc529d 10356 __be32 val;
1da177e4 10357
63c3a66f 10358 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10359 return -EINVAL;
10360
80096068 10361 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10362 return -EAGAIN;
10363
1da177e4
LT
10364 offset = eeprom->offset;
10365 len = eeprom->len;
10366 eeprom->len = 0;
10367
10368 eeprom->magic = TG3_EEPROM_MAGIC;
10369
10370 if (offset & 3) {
10371 /* adjustments to start on required 4 byte boundary */
10372 b_offset = offset & 3;
10373 b_count = 4 - b_offset;
10374 if (b_count > len) {
10375 /* i.e. offset=1 len=2 */
10376 b_count = len;
10377 }
a9dc529d 10378 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
10379 if (ret)
10380 return ret;
be98da6a 10381 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
10382 len -= b_count;
10383 offset += b_count;
c6cdf436 10384 eeprom->len += b_count;
1da177e4
LT
10385 }
10386
25985edc 10387 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
10388 pd = &data[eeprom->len];
10389 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 10390 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
10391 if (ret) {
10392 eeprom->len += i;
10393 return ret;
10394 }
1da177e4
LT
10395 memcpy(pd + i, &val, 4);
10396 }
10397 eeprom->len += i;
10398
10399 if (len & 3) {
10400 /* read last bytes not ending on 4 byte boundary */
10401 pd = &data[eeprom->len];
10402 b_count = len & 3;
10403 b_offset = offset + len - b_count;
a9dc529d 10404 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
10405 if (ret)
10406 return ret;
b9fc7dc5 10407 memcpy(pd, &val, b_count);
1da177e4
LT
10408 eeprom->len += b_count;
10409 }
10410 return 0;
10411}
10412
1da177e4
LT
10413static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10414{
10415 struct tg3 *tp = netdev_priv(dev);
10416 int ret;
b9fc7dc5 10417 u32 offset, len, b_offset, odd_len;
1da177e4 10418 u8 *buf;
a9dc529d 10419 __be32 start, end;
1da177e4 10420
80096068 10421 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
10422 return -EAGAIN;
10423
63c3a66f 10424 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 10425 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
10426 return -EINVAL;
10427
10428 offset = eeprom->offset;
10429 len = eeprom->len;
10430
10431 if ((b_offset = (offset & 3))) {
10432 /* adjustments to start on required 4 byte boundary */
a9dc529d 10433 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
10434 if (ret)
10435 return ret;
1da177e4
LT
10436 len += b_offset;
10437 offset &= ~3;
1c8594b4
MC
10438 if (len < 4)
10439 len = 4;
1da177e4
LT
10440 }
10441
10442 odd_len = 0;
1c8594b4 10443 if (len & 3) {
1da177e4
LT
10444 /* adjustments to end on required 4 byte boundary */
10445 odd_len = 1;
10446 len = (len + 3) & ~3;
a9dc529d 10447 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
10448 if (ret)
10449 return ret;
1da177e4
LT
10450 }
10451
10452 buf = data;
10453 if (b_offset || odd_len) {
10454 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 10455 if (!buf)
1da177e4
LT
10456 return -ENOMEM;
10457 if (b_offset)
10458 memcpy(buf, &start, 4);
10459 if (odd_len)
10460 memcpy(buf+len-4, &end, 4);
10461 memcpy(buf + b_offset, data, eeprom->len);
10462 }
10463
10464 ret = tg3_nvram_write_block(tp, offset, len, buf);
10465
10466 if (buf != data)
10467 kfree(buf);
10468
10469 return ret;
10470}
10471
10472static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10473{
b02fd9e3
MC
10474 struct tg3 *tp = netdev_priv(dev);
10475
63c3a66f 10476 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10477 struct phy_device *phydev;
f07e9af3 10478 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10479 return -EAGAIN;
3f0e3ad7
MC
10480 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10481 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 10482 }
6aa20a22 10483
1da177e4
LT
10484 cmd->supported = (SUPPORTED_Autoneg);
10485
f07e9af3 10486 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
10487 cmd->supported |= (SUPPORTED_1000baseT_Half |
10488 SUPPORTED_1000baseT_Full);
10489
f07e9af3 10490 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
10491 cmd->supported |= (SUPPORTED_100baseT_Half |
10492 SUPPORTED_100baseT_Full |
10493 SUPPORTED_10baseT_Half |
10494 SUPPORTED_10baseT_Full |
3bebab59 10495 SUPPORTED_TP);
ef348144
KK
10496 cmd->port = PORT_TP;
10497 } else {
1da177e4 10498 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
10499 cmd->port = PORT_FIBRE;
10500 }
6aa20a22 10501
1da177e4 10502 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
10503 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10504 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10505 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10506 cmd->advertising |= ADVERTISED_Pause;
10507 } else {
10508 cmd->advertising |= ADVERTISED_Pause |
10509 ADVERTISED_Asym_Pause;
10510 }
10511 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10512 cmd->advertising |= ADVERTISED_Asym_Pause;
10513 }
10514 }
859edb26 10515 if (netif_running(dev) && netif_carrier_ok(dev)) {
70739497 10516 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 10517 cmd->duplex = tp->link_config.active_duplex;
859edb26 10518 cmd->lp_advertising = tp->link_config.rmt_adv;
e348c5e7
MC
10519 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
10520 if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
10521 cmd->eth_tp_mdix = ETH_TP_MDI_X;
10522 else
10523 cmd->eth_tp_mdix = ETH_TP_MDI;
10524 }
64c22182 10525 } else {
70739497 10526 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 10527 cmd->duplex = DUPLEX_INVALID;
e348c5e7 10528 cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
1da177e4 10529 }
882e9793 10530 cmd->phy_address = tp->phy_addr;
7e5856bd 10531 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
10532 cmd->autoneg = tp->link_config.autoneg;
10533 cmd->maxtxpkt = 0;
10534 cmd->maxrxpkt = 0;
10535 return 0;
10536}
6aa20a22 10537
1da177e4
LT
10538static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10539{
10540 struct tg3 *tp = netdev_priv(dev);
25db0338 10541 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 10542
63c3a66f 10543 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 10544 struct phy_device *phydev;
f07e9af3 10545 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10546 return -EAGAIN;
3f0e3ad7
MC
10547 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10548 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
10549 }
10550
7e5856bd
MC
10551 if (cmd->autoneg != AUTONEG_ENABLE &&
10552 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 10553 return -EINVAL;
7e5856bd
MC
10554
10555 if (cmd->autoneg == AUTONEG_DISABLE &&
10556 cmd->duplex != DUPLEX_FULL &&
10557 cmd->duplex != DUPLEX_HALF)
37ff238d 10558 return -EINVAL;
1da177e4 10559
7e5856bd
MC
10560 if (cmd->autoneg == AUTONEG_ENABLE) {
10561 u32 mask = ADVERTISED_Autoneg |
10562 ADVERTISED_Pause |
10563 ADVERTISED_Asym_Pause;
10564
f07e9af3 10565 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
10566 mask |= ADVERTISED_1000baseT_Half |
10567 ADVERTISED_1000baseT_Full;
10568
f07e9af3 10569 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
10570 mask |= ADVERTISED_100baseT_Half |
10571 ADVERTISED_100baseT_Full |
10572 ADVERTISED_10baseT_Half |
10573 ADVERTISED_10baseT_Full |
10574 ADVERTISED_TP;
10575 else
10576 mask |= ADVERTISED_FIBRE;
10577
10578 if (cmd->advertising & ~mask)
10579 return -EINVAL;
10580
10581 mask &= (ADVERTISED_1000baseT_Half |
10582 ADVERTISED_1000baseT_Full |
10583 ADVERTISED_100baseT_Half |
10584 ADVERTISED_100baseT_Full |
10585 ADVERTISED_10baseT_Half |
10586 ADVERTISED_10baseT_Full);
10587
10588 cmd->advertising &= mask;
10589 } else {
f07e9af3 10590 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10591 if (speed != SPEED_1000)
7e5856bd
MC
10592 return -EINVAL;
10593
10594 if (cmd->duplex != DUPLEX_FULL)
10595 return -EINVAL;
10596 } else {
25db0338
DD
10597 if (speed != SPEED_100 &&
10598 speed != SPEED_10)
7e5856bd
MC
10599 return -EINVAL;
10600 }
10601 }
10602
f47c11ee 10603 tg3_full_lock(tp, 0);
1da177e4
LT
10604
10605 tp->link_config.autoneg = cmd->autoneg;
10606 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10607 tp->link_config.advertising = (cmd->advertising |
10608 ADVERTISED_Autoneg);
1da177e4
LT
10609 tp->link_config.speed = SPEED_INVALID;
10610 tp->link_config.duplex = DUPLEX_INVALID;
10611 } else {
10612 tp->link_config.advertising = 0;
25db0338 10613 tp->link_config.speed = speed;
1da177e4 10614 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10615 }
6aa20a22 10616
24fcad6b
MC
10617 tp->link_config.orig_speed = tp->link_config.speed;
10618 tp->link_config.orig_duplex = tp->link_config.duplex;
10619 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10620
1da177e4
LT
10621 if (netif_running(dev))
10622 tg3_setup_phy(tp, 1);
10623
f47c11ee 10624 tg3_full_unlock(tp);
6aa20a22 10625
1da177e4
LT
10626 return 0;
10627}
6aa20a22 10628
1da177e4
LT
10629static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10630{
10631 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10632
68aad78c
RJ
10633 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
10634 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
10635 strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
10636 strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
1da177e4 10637}
6aa20a22 10638
1da177e4
LT
10639static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10640{
10641 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10642
63c3a66f 10643 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10644 wol->supported = WAKE_MAGIC;
10645 else
10646 wol->supported = 0;
1da177e4 10647 wol->wolopts = 0;
63c3a66f 10648 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10649 wol->wolopts = WAKE_MAGIC;
10650 memset(&wol->sopass, 0, sizeof(wol->sopass));
10651}
6aa20a22 10652
1da177e4
LT
10653static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10654{
10655 struct tg3 *tp = netdev_priv(dev);
12dac075 10656 struct device *dp = &tp->pdev->dev;
6aa20a22 10657
1da177e4
LT
10658 if (wol->wolopts & ~WAKE_MAGIC)
10659 return -EINVAL;
10660 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10661 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10662 return -EINVAL;
6aa20a22 10663
f2dc0d18
RW
10664 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10665
f47c11ee 10666 spin_lock_bh(&tp->lock);
f2dc0d18 10667 if (device_may_wakeup(dp))
63c3a66f 10668 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10669 else
63c3a66f 10670 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10671 spin_unlock_bh(&tp->lock);
6aa20a22 10672
1da177e4
LT
10673 return 0;
10674}
6aa20a22 10675
1da177e4
LT
10676static u32 tg3_get_msglevel(struct net_device *dev)
10677{
10678 struct tg3 *tp = netdev_priv(dev);
10679 return tp->msg_enable;
10680}
6aa20a22 10681
1da177e4
LT
10682static void tg3_set_msglevel(struct net_device *dev, u32 value)
10683{
10684 struct tg3 *tp = netdev_priv(dev);
10685 tp->msg_enable = value;
10686}
6aa20a22 10687
1da177e4
LT
10688static int tg3_nway_reset(struct net_device *dev)
10689{
10690 struct tg3 *tp = netdev_priv(dev);
1da177e4 10691 int r;
6aa20a22 10692
1da177e4
LT
10693 if (!netif_running(dev))
10694 return -EAGAIN;
10695
f07e9af3 10696 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10697 return -EINVAL;
10698
63c3a66f 10699 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10700 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10701 return -EAGAIN;
3f0e3ad7 10702 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10703 } else {
10704 u32 bmcr;
10705
10706 spin_lock_bh(&tp->lock);
10707 r = -EINVAL;
10708 tg3_readphy(tp, MII_BMCR, &bmcr);
10709 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10710 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10711 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10712 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10713 BMCR_ANENABLE);
10714 r = 0;
10715 }
10716 spin_unlock_bh(&tp->lock);
1da177e4 10717 }
6aa20a22 10718
1da177e4
LT
10719 return r;
10720}
6aa20a22 10721
1da177e4
LT
10722static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10723{
10724 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10725
2c49a44d 10726 ering->rx_max_pending = tp->rx_std_ring_mask;
63c3a66f 10727 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10728 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10729 else
10730 ering->rx_jumbo_max_pending = 0;
10731
10732 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10733
10734 ering->rx_pending = tp->rx_pending;
63c3a66f 10735 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10736 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10737 else
10738 ering->rx_jumbo_pending = 0;
10739
f3f3f27e 10740 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10741}
6aa20a22 10742
1da177e4
LT
10743static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10744{
10745 struct tg3 *tp = netdev_priv(dev);
646c9edd 10746 int i, irq_sync = 0, err = 0;
6aa20a22 10747
2c49a44d
MC
10748 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10749 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10750 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10751 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10752 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10753 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10754 return -EINVAL;
6aa20a22 10755
bbe832c0 10756 if (netif_running(dev)) {
b02fd9e3 10757 tg3_phy_stop(tp);
1da177e4 10758 tg3_netif_stop(tp);
bbe832c0
MC
10759 irq_sync = 1;
10760 }
1da177e4 10761
bbe832c0 10762 tg3_full_lock(tp, irq_sync);
6aa20a22 10763
1da177e4
LT
10764 tp->rx_pending = ering->rx_pending;
10765
63c3a66f 10766 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10767 tp->rx_pending > 63)
10768 tp->rx_pending = 63;
10769 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10770
6fd45cb8 10771 for (i = 0; i < tp->irq_max; i++)
646c9edd 10772 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10773
10774 if (netif_running(dev)) {
944d980e 10775 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10776 err = tg3_restart_hw(tp, 1);
10777 if (!err)
10778 tg3_netif_start(tp);
1da177e4
LT
10779 }
10780
f47c11ee 10781 tg3_full_unlock(tp);
6aa20a22 10782
b02fd9e3
MC
10783 if (irq_sync && !err)
10784 tg3_phy_start(tp);
10785
b9ec6c1b 10786 return err;
1da177e4 10787}
6aa20a22 10788
1da177e4
LT
10789static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10790{
10791 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10792
63c3a66f 10793 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10794
4a2db503 10795 if (tp->link_config.flowctrl & FLOW_CTRL_RX)
8d018621
MC
10796 epause->rx_pause = 1;
10797 else
10798 epause->rx_pause = 0;
10799
4a2db503 10800 if (tp->link_config.flowctrl & FLOW_CTRL_TX)
8d018621
MC
10801 epause->tx_pause = 1;
10802 else
10803 epause->tx_pause = 0;
1da177e4 10804}
6aa20a22 10805
1da177e4
LT
10806static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10807{
10808 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10809 int err = 0;
6aa20a22 10810
63c3a66f 10811 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10812 u32 newadv;
10813 struct phy_device *phydev;
1da177e4 10814
2712168f 10815 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10816
2712168f
MC
10817 if (!(phydev->supported & SUPPORTED_Pause) ||
10818 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10819 (epause->rx_pause != epause->tx_pause)))
2712168f 10820 return -EINVAL;
1da177e4 10821
2712168f
MC
10822 tp->link_config.flowctrl = 0;
10823 if (epause->rx_pause) {
10824 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10825
10826 if (epause->tx_pause) {
10827 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10828 newadv = ADVERTISED_Pause;
b02fd9e3 10829 } else
2712168f
MC
10830 newadv = ADVERTISED_Pause |
10831 ADVERTISED_Asym_Pause;
10832 } else if (epause->tx_pause) {
10833 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10834 newadv = ADVERTISED_Asym_Pause;
10835 } else
10836 newadv = 0;
10837
10838 if (epause->autoneg)
63c3a66f 10839 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10840 else
63c3a66f 10841 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10842
f07e9af3 10843 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10844 u32 oldadv = phydev->advertising &
10845 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10846 if (oldadv != newadv) {
10847 phydev->advertising &=
10848 ~(ADVERTISED_Pause |
10849 ADVERTISED_Asym_Pause);
10850 phydev->advertising |= newadv;
10851 if (phydev->autoneg) {
10852 /*
10853 * Always renegotiate the link to
10854 * inform our link partner of our
10855 * flow control settings, even if the
10856 * flow control is forced. Let
10857 * tg3_adjust_link() do the final
10858 * flow control setup.
10859 */
10860 return phy_start_aneg(phydev);
b02fd9e3 10861 }
b02fd9e3 10862 }
b02fd9e3 10863
2712168f 10864 if (!epause->autoneg)
b02fd9e3 10865 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10866 } else {
10867 tp->link_config.orig_advertising &=
10868 ~(ADVERTISED_Pause |
10869 ADVERTISED_Asym_Pause);
10870 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10871 }
10872 } else {
10873 int irq_sync = 0;
10874
10875 if (netif_running(dev)) {
10876 tg3_netif_stop(tp);
10877 irq_sync = 1;
10878 }
10879
10880 tg3_full_lock(tp, irq_sync);
10881
10882 if (epause->autoneg)
63c3a66f 10883 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10884 else
63c3a66f 10885 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10886 if (epause->rx_pause)
e18ce346 10887 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10888 else
e18ce346 10889 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10890 if (epause->tx_pause)
e18ce346 10891 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10892 else
e18ce346 10893 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10894
10895 if (netif_running(dev)) {
10896 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10897 err = tg3_restart_hw(tp, 1);
10898 if (!err)
10899 tg3_netif_start(tp);
10900 }
10901
10902 tg3_full_unlock(tp);
10903 }
6aa20a22 10904
b9ec6c1b 10905 return err;
1da177e4 10906}
6aa20a22 10907
de6f31eb 10908static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10909{
b9f2c044
JG
10910 switch (sset) {
10911 case ETH_SS_TEST:
10912 return TG3_NUM_TEST;
10913 case ETH_SS_STATS:
10914 return TG3_NUM_STATS;
10915 default:
10916 return -EOPNOTSUPP;
10917 }
4cafd3f5
MC
10918}
10919
90415477
MC
10920static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
10921 u32 *rules __always_unused)
10922{
10923 struct tg3 *tp = netdev_priv(dev);
10924
10925 if (!tg3_flag(tp, SUPPORT_MSIX))
10926 return -EOPNOTSUPP;
10927
10928 switch (info->cmd) {
10929 case ETHTOOL_GRXRINGS:
10930 if (netif_running(tp->dev))
10931 info->data = tp->irq_cnt;
10932 else {
10933 info->data = num_online_cpus();
10934 if (info->data > TG3_IRQ_MAX_VECS_RSS)
10935 info->data = TG3_IRQ_MAX_VECS_RSS;
10936 }
10937
10938 /* The first interrupt vector only
10939 * handles link interrupts.
10940 */
10941 info->data -= 1;
10942 return 0;
10943
10944 default:
10945 return -EOPNOTSUPP;
10946 }
10947}
10948
10949static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
10950{
10951 u32 size = 0;
10952 struct tg3 *tp = netdev_priv(dev);
10953
10954 if (tg3_flag(tp, SUPPORT_MSIX))
10955 size = TG3_RSS_INDIR_TBL_SIZE;
10956
10957 return size;
10958}
10959
10960static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
10961{
10962 struct tg3 *tp = netdev_priv(dev);
10963 int i;
10964
10965 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10966 indir[i] = tp->rss_ind_tbl[i];
10967
10968 return 0;
10969}
10970
10971static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
10972{
10973 struct tg3 *tp = netdev_priv(dev);
10974 size_t i;
10975
10976 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
10977 tp->rss_ind_tbl[i] = indir[i];
10978
10979 if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
10980 return 0;
10981
10982 /* It is legal to write the indirection
10983 * table while the device is running.
10984 */
10985 tg3_full_lock(tp, 0);
10986 tg3_rss_write_indir_tbl(tp);
10987 tg3_full_unlock(tp);
10988
10989 return 0;
10990}
10991
de6f31eb 10992static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10993{
10994 switch (stringset) {
10995 case ETH_SS_STATS:
10996 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10997 break;
4cafd3f5
MC
10998 case ETH_SS_TEST:
10999 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
11000 break;
1da177e4
LT
11001 default:
11002 WARN_ON(1); /* we need a WARN() */
11003 break;
11004 }
11005}
11006
81b8709c 11007static int tg3_set_phys_id(struct net_device *dev,
11008 enum ethtool_phys_id_state state)
4009a93d
MC
11009{
11010 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
11011
11012 if (!netif_running(tp->dev))
11013 return -EAGAIN;
11014
81b8709c 11015 switch (state) {
11016 case ETHTOOL_ID_ACTIVE:
fce55922 11017 return 1; /* cycle on/off once per second */
4009a93d 11018
81b8709c 11019 case ETHTOOL_ID_ON:
11020 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11021 LED_CTRL_1000MBPS_ON |
11022 LED_CTRL_100MBPS_ON |
11023 LED_CTRL_10MBPS_ON |
11024 LED_CTRL_TRAFFIC_OVERRIDE |
11025 LED_CTRL_TRAFFIC_BLINK |
11026 LED_CTRL_TRAFFIC_LED);
11027 break;
6aa20a22 11028
81b8709c 11029 case ETHTOOL_ID_OFF:
11030 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
11031 LED_CTRL_TRAFFIC_OVERRIDE);
11032 break;
4009a93d 11033
81b8709c 11034 case ETHTOOL_ID_INACTIVE:
11035 tw32(MAC_LED_CTRL, tp->led_ctrl);
11036 break;
4009a93d 11037 }
81b8709c 11038
4009a93d
MC
11039 return 0;
11040}
11041
de6f31eb 11042static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
11043 struct ethtool_stats *estats, u64 *tmp_stats)
11044{
11045 struct tg3 *tp = netdev_priv(dev);
0e6c9da3 11046
b546e46f
MC
11047 if (tp->hw_stats)
11048 tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
11049 else
11050 memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
1da177e4
LT
11051}
11052
535a490e 11053static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
c3e94500
MC
11054{
11055 int i;
11056 __be32 *buf;
11057 u32 offset = 0, len = 0;
11058 u32 magic, val;
11059
63c3a66f 11060 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
11061 return NULL;
11062
11063 if (magic == TG3_EEPROM_MAGIC) {
11064 for (offset = TG3_NVM_DIR_START;
11065 offset < TG3_NVM_DIR_END;
11066 offset += TG3_NVM_DIRENT_SIZE) {
11067 if (tg3_nvram_read(tp, offset, &val))
11068 return NULL;
11069
11070 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
11071 TG3_NVM_DIRTYPE_EXTVPD)
11072 break;
11073 }
11074
11075 if (offset != TG3_NVM_DIR_END) {
11076 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
11077 if (tg3_nvram_read(tp, offset + 4, &offset))
11078 return NULL;
11079
11080 offset = tg3_nvram_logical_addr(tp, offset);
11081 }
11082 }
11083
11084 if (!offset || !len) {
11085 offset = TG3_NVM_VPD_OFF;
11086 len = TG3_NVM_VPD_LEN;
11087 }
11088
11089 buf = kmalloc(len, GFP_KERNEL);
11090 if (buf == NULL)
11091 return NULL;
11092
11093 if (magic == TG3_EEPROM_MAGIC) {
11094 for (i = 0; i < len; i += 4) {
11095 /* The data is in little-endian format in NVRAM.
11096 * Use the big-endian read routines to preserve
11097 * the byte order as it exists in NVRAM.
11098 */
11099 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
11100 goto error;
11101 }
11102 } else {
11103 u8 *ptr;
11104 ssize_t cnt;
11105 unsigned int pos = 0;
11106
11107 ptr = (u8 *)&buf[0];
11108 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
11109 cnt = pci_read_vpd(tp->pdev, pos,
11110 len - pos, ptr);
11111 if (cnt == -ETIMEDOUT || cnt == -EINTR)
11112 cnt = 0;
11113 else if (cnt < 0)
11114 goto error;
11115 }
11116 if (pos != len)
11117 goto error;
11118 }
11119
535a490e
MC
11120 *vpdlen = len;
11121
c3e94500
MC
11122 return buf;
11123
11124error:
11125 kfree(buf);
11126 return NULL;
11127}
11128
566f86ad 11129#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
11130#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
11131#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
11132#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
11133#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
11134#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
bda18faf 11135#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
b16250e3
MC
11136#define NVRAM_SELFBOOT_HW_SIZE 0x20
11137#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
11138
11139static int tg3_test_nvram(struct tg3 *tp)
11140{
535a490e 11141 u32 csum, magic, len;
a9dc529d 11142 __be32 *buf;
ab0049b4 11143 int i, j, k, err = 0, size;
566f86ad 11144
63c3a66f 11145 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
11146 return 0;
11147
e4f34110 11148 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
11149 return -EIO;
11150
1b27777a
MC
11151 if (magic == TG3_EEPROM_MAGIC)
11152 size = NVRAM_TEST_SIZE;
b16250e3 11153 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
11154 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
11155 TG3_EEPROM_SB_FORMAT_1) {
11156 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
11157 case TG3_EEPROM_SB_REVISION_0:
11158 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
11159 break;
11160 case TG3_EEPROM_SB_REVISION_2:
11161 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
11162 break;
11163 case TG3_EEPROM_SB_REVISION_3:
11164 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
11165 break;
727a6d9f
MC
11166 case TG3_EEPROM_SB_REVISION_4:
11167 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
11168 break;
11169 case TG3_EEPROM_SB_REVISION_5:
11170 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
11171 break;
11172 case TG3_EEPROM_SB_REVISION_6:
11173 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
11174 break;
a5767dec 11175 default:
727a6d9f 11176 return -EIO;
a5767dec
MC
11177 }
11178 } else
1b27777a 11179 return 0;
b16250e3
MC
11180 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
11181 size = NVRAM_SELFBOOT_HW_SIZE;
11182 else
1b27777a
MC
11183 return -EIO;
11184
11185 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
11186 if (buf == NULL)
11187 return -ENOMEM;
11188
1b27777a
MC
11189 err = -EIO;
11190 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
11191 err = tg3_nvram_read_be32(tp, i, &buf[j]);
11192 if (err)
566f86ad 11193 break;
566f86ad 11194 }
1b27777a 11195 if (i < size)
566f86ad
MC
11196 goto out;
11197
1b27777a 11198 /* Selfboot format */
a9dc529d 11199 magic = be32_to_cpu(buf[0]);
b9fc7dc5 11200 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 11201 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
11202 u8 *buf8 = (u8 *) buf, csum8 = 0;
11203
b9fc7dc5 11204 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
11205 TG3_EEPROM_SB_REVISION_2) {
11206 /* For rev 2, the csum doesn't include the MBA. */
11207 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
11208 csum8 += buf8[i];
11209 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
11210 csum8 += buf8[i];
11211 } else {
11212 for (i = 0; i < size; i++)
11213 csum8 += buf8[i];
11214 }
1b27777a 11215
ad96b485
AB
11216 if (csum8 == 0) {
11217 err = 0;
11218 goto out;
11219 }
11220
11221 err = -EIO;
11222 goto out;
1b27777a 11223 }
566f86ad 11224
b9fc7dc5 11225 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
11226 TG3_EEPROM_MAGIC_HW) {
11227 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 11228 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 11229 u8 *buf8 = (u8 *) buf;
b16250e3
MC
11230
11231 /* Separate the parity bits and the data bytes. */
11232 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
11233 if ((i == 0) || (i == 8)) {
11234 int l;
11235 u8 msk;
11236
11237 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
11238 parity[k++] = buf8[i] & msk;
11239 i++;
859a5887 11240 } else if (i == 16) {
b16250e3
MC
11241 int l;
11242 u8 msk;
11243
11244 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
11245 parity[k++] = buf8[i] & msk;
11246 i++;
11247
11248 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
11249 parity[k++] = buf8[i] & msk;
11250 i++;
11251 }
11252 data[j++] = buf8[i];
11253 }
11254
11255 err = -EIO;
11256 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
11257 u8 hw8 = hweight8(data[i]);
11258
11259 if ((hw8 & 0x1) && parity[i])
11260 goto out;
11261 else if (!(hw8 & 0x1) && !parity[i])
11262 goto out;
11263 }
11264 err = 0;
11265 goto out;
11266 }
11267
01c3a392
MC
11268 err = -EIO;
11269
566f86ad
MC
11270 /* Bootstrap checksum at offset 0x10 */
11271 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 11272 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
11273 goto out;
11274
11275 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
11276 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 11277 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 11278 goto out;
566f86ad 11279
c3e94500
MC
11280 kfree(buf);
11281
535a490e 11282 buf = tg3_vpd_readblock(tp, &len);
c3e94500
MC
11283 if (!buf)
11284 return -ENOMEM;
d4894f3e 11285
535a490e 11286 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
d4894f3e
MC
11287 if (i > 0) {
11288 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
11289 if (j < 0)
11290 goto out;
11291
535a490e 11292 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
d4894f3e
MC
11293 goto out;
11294
11295 i += PCI_VPD_LRDT_TAG_SIZE;
11296 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
11297 PCI_VPD_RO_KEYWORD_CHKSUM);
11298 if (j > 0) {
11299 u8 csum8 = 0;
11300
11301 j += PCI_VPD_INFO_FLD_HDR_SIZE;
11302
11303 for (i = 0; i <= j; i++)
11304 csum8 += ((u8 *)buf)[i];
11305
11306 if (csum8)
11307 goto out;
11308 }
11309 }
11310
566f86ad
MC
11311 err = 0;
11312
11313out:
11314 kfree(buf);
11315 return err;
11316}
11317
ca43007a
MC
11318#define TG3_SERDES_TIMEOUT_SEC 2
11319#define TG3_COPPER_TIMEOUT_SEC 6
11320
11321static int tg3_test_link(struct tg3 *tp)
11322{
11323 int i, max;
11324
11325 if (!netif_running(tp->dev))
11326 return -ENODEV;
11327
f07e9af3 11328 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
11329 max = TG3_SERDES_TIMEOUT_SEC;
11330 else
11331 max = TG3_COPPER_TIMEOUT_SEC;
11332
11333 for (i = 0; i < max; i++) {
11334 if (netif_carrier_ok(tp->dev))
11335 return 0;
11336
11337 if (msleep_interruptible(1000))
11338 break;
11339 }
11340
11341 return -EIO;
11342}
11343
a71116d1 11344/* Only test the commonly used registers */
30ca3e37 11345static int tg3_test_registers(struct tg3 *tp)
a71116d1 11346{
b16250e3 11347 int i, is_5705, is_5750;
a71116d1
MC
11348 u32 offset, read_mask, write_mask, val, save_val, read_val;
11349 static struct {
11350 u16 offset;
11351 u16 flags;
11352#define TG3_FL_5705 0x1
11353#define TG3_FL_NOT_5705 0x2
11354#define TG3_FL_NOT_5788 0x4
b16250e3 11355#define TG3_FL_NOT_5750 0x8
a71116d1
MC
11356 u32 read_mask;
11357 u32 write_mask;
11358 } reg_tbl[] = {
11359 /* MAC Control Registers */
11360 { MAC_MODE, TG3_FL_NOT_5705,
11361 0x00000000, 0x00ef6f8c },
11362 { MAC_MODE, TG3_FL_5705,
11363 0x00000000, 0x01ef6b8c },
11364 { MAC_STATUS, TG3_FL_NOT_5705,
11365 0x03800107, 0x00000000 },
11366 { MAC_STATUS, TG3_FL_5705,
11367 0x03800100, 0x00000000 },
11368 { MAC_ADDR_0_HIGH, 0x0000,
11369 0x00000000, 0x0000ffff },
11370 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 11371 0x00000000, 0xffffffff },
a71116d1
MC
11372 { MAC_RX_MTU_SIZE, 0x0000,
11373 0x00000000, 0x0000ffff },
11374 { MAC_TX_MODE, 0x0000,
11375 0x00000000, 0x00000070 },
11376 { MAC_TX_LENGTHS, 0x0000,
11377 0x00000000, 0x00003fff },
11378 { MAC_RX_MODE, TG3_FL_NOT_5705,
11379 0x00000000, 0x000007fc },
11380 { MAC_RX_MODE, TG3_FL_5705,
11381 0x00000000, 0x000007dc },
11382 { MAC_HASH_REG_0, 0x0000,
11383 0x00000000, 0xffffffff },
11384 { MAC_HASH_REG_1, 0x0000,
11385 0x00000000, 0xffffffff },
11386 { MAC_HASH_REG_2, 0x0000,
11387 0x00000000, 0xffffffff },
11388 { MAC_HASH_REG_3, 0x0000,
11389 0x00000000, 0xffffffff },
11390
11391 /* Receive Data and Receive BD Initiator Control Registers. */
11392 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11393 0x00000000, 0xffffffff },
11394 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11395 0x00000000, 0xffffffff },
11396 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11397 0x00000000, 0x00000003 },
11398 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11399 0x00000000, 0xffffffff },
11400 { RCVDBDI_STD_BD+0, 0x0000,
11401 0x00000000, 0xffffffff },
11402 { RCVDBDI_STD_BD+4, 0x0000,
11403 0x00000000, 0xffffffff },
11404 { RCVDBDI_STD_BD+8, 0x0000,
11405 0x00000000, 0xffff0002 },
11406 { RCVDBDI_STD_BD+0xc, 0x0000,
11407 0x00000000, 0xffffffff },
6aa20a22 11408
a71116d1
MC
11409 /* Receive BD Initiator Control Registers. */
11410 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11411 0x00000000, 0xffffffff },
11412 { RCVBDI_STD_THRESH, TG3_FL_5705,
11413 0x00000000, 0x000003ff },
11414 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11415 0x00000000, 0xffffffff },
6aa20a22 11416
a71116d1
MC
11417 /* Host Coalescing Control Registers. */
11418 { HOSTCC_MODE, TG3_FL_NOT_5705,
11419 0x00000000, 0x00000004 },
11420 { HOSTCC_MODE, TG3_FL_5705,
11421 0x00000000, 0x000000f6 },
11422 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11423 0x00000000, 0xffffffff },
11424 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11425 0x00000000, 0x000003ff },
11426 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11427 0x00000000, 0xffffffff },
11428 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11429 0x00000000, 0x000003ff },
11430 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11431 0x00000000, 0xffffffff },
11432 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11433 0x00000000, 0x000000ff },
11434 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11435 0x00000000, 0xffffffff },
11436 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11437 0x00000000, 0x000000ff },
11438 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11439 0x00000000, 0xffffffff },
11440 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11441 0x00000000, 0xffffffff },
11442 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11443 0x00000000, 0xffffffff },
11444 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11445 0x00000000, 0x000000ff },
11446 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11447 0x00000000, 0xffffffff },
11448 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11449 0x00000000, 0x000000ff },
11450 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11451 0x00000000, 0xffffffff },
11452 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11453 0x00000000, 0xffffffff },
11454 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11455 0x00000000, 0xffffffff },
11456 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11457 0x00000000, 0xffffffff },
11458 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11459 0x00000000, 0xffffffff },
11460 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11461 0xffffffff, 0x00000000 },
11462 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11463 0xffffffff, 0x00000000 },
11464
11465 /* Buffer Manager Control Registers. */
b16250e3 11466 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 11467 0x00000000, 0x007fff80 },
b16250e3 11468 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
11469 0x00000000, 0x007fffff },
11470 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11471 0x00000000, 0x0000003f },
11472 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11473 0x00000000, 0x000001ff },
11474 { BUFMGR_MB_HIGH_WATER, 0x0000,
11475 0x00000000, 0x000001ff },
11476 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11477 0xffffffff, 0x00000000 },
11478 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11479 0xffffffff, 0x00000000 },
6aa20a22 11480
a71116d1
MC
11481 /* Mailbox Registers */
11482 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11483 0x00000000, 0x000001ff },
11484 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11485 0x00000000, 0x000001ff },
11486 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11487 0x00000000, 0x000007ff },
11488 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11489 0x00000000, 0x000001ff },
11490
11491 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11492 };
11493
b16250e3 11494 is_5705 = is_5750 = 0;
63c3a66f 11495 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 11496 is_5705 = 1;
63c3a66f 11497 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
11498 is_5750 = 1;
11499 }
a71116d1
MC
11500
11501 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11502 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11503 continue;
11504
11505 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11506 continue;
11507
63c3a66f 11508 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
11509 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11510 continue;
11511
b16250e3
MC
11512 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11513 continue;
11514
a71116d1
MC
11515 offset = (u32) reg_tbl[i].offset;
11516 read_mask = reg_tbl[i].read_mask;
11517 write_mask = reg_tbl[i].write_mask;
11518
11519 /* Save the original register content */
11520 save_val = tr32(offset);
11521
11522 /* Determine the read-only value. */
11523 read_val = save_val & read_mask;
11524
11525 /* Write zero to the register, then make sure the read-only bits
11526 * are not changed and the read/write bits are all zeros.
11527 */
11528 tw32(offset, 0);
11529
11530 val = tr32(offset);
11531
11532 /* Test the read-only and read/write bits. */
11533 if (((val & read_mask) != read_val) || (val & write_mask))
11534 goto out;
11535
11536 /* Write ones to all the bits defined by RdMask and WrMask, then
11537 * make sure the read-only bits are not changed and the
11538 * read/write bits are all ones.
11539 */
11540 tw32(offset, read_mask | write_mask);
11541
11542 val = tr32(offset);
11543
11544 /* Test the read-only bits. */
11545 if ((val & read_mask) != read_val)
11546 goto out;
11547
11548 /* Test the read/write bits. */
11549 if ((val & write_mask) != write_mask)
11550 goto out;
11551
11552 tw32(offset, save_val);
11553 }
11554
11555 return 0;
11556
11557out:
9f88f29f 11558 if (netif_msg_hw(tp))
2445e461
MC
11559 netdev_err(tp->dev,
11560 "Register test failed at offset %x\n", offset);
a71116d1
MC
11561 tw32(offset, save_val);
11562 return -EIO;
11563}
11564
7942e1db
MC
11565static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11566{
f71e1309 11567 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
11568 int i;
11569 u32 j;
11570
e9edda69 11571 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
11572 for (j = 0; j < len; j += 4) {
11573 u32 val;
11574
11575 tg3_write_mem(tp, offset + j, test_pattern[i]);
11576 tg3_read_mem(tp, offset + j, &val);
11577 if (val != test_pattern[i])
11578 return -EIO;
11579 }
11580 }
11581 return 0;
11582}
11583
11584static int tg3_test_memory(struct tg3 *tp)
11585{
11586 static struct mem_entry {
11587 u32 offset;
11588 u32 len;
11589 } mem_tbl_570x[] = {
38690194 11590 { 0x00000000, 0x00b50},
7942e1db
MC
11591 { 0x00002000, 0x1c000},
11592 { 0xffffffff, 0x00000}
11593 }, mem_tbl_5705[] = {
11594 { 0x00000100, 0x0000c},
11595 { 0x00000200, 0x00008},
7942e1db
MC
11596 { 0x00004000, 0x00800},
11597 { 0x00006000, 0x01000},
11598 { 0x00008000, 0x02000},
11599 { 0x00010000, 0x0e000},
11600 { 0xffffffff, 0x00000}
79f4d13a
MC
11601 }, mem_tbl_5755[] = {
11602 { 0x00000200, 0x00008},
11603 { 0x00004000, 0x00800},
11604 { 0x00006000, 0x00800},
11605 { 0x00008000, 0x02000},
11606 { 0x00010000, 0x0c000},
11607 { 0xffffffff, 0x00000}
b16250e3
MC
11608 }, mem_tbl_5906[] = {
11609 { 0x00000200, 0x00008},
11610 { 0x00004000, 0x00400},
11611 { 0x00006000, 0x00400},
11612 { 0x00008000, 0x01000},
11613 { 0x00010000, 0x01000},
11614 { 0xffffffff, 0x00000}
8b5a6c42
MC
11615 }, mem_tbl_5717[] = {
11616 { 0x00000200, 0x00008},
11617 { 0x00010000, 0x0a000},
11618 { 0x00020000, 0x13c00},
11619 { 0xffffffff, 0x00000}
11620 }, mem_tbl_57765[] = {
11621 { 0x00000200, 0x00008},
11622 { 0x00004000, 0x00800},
11623 { 0x00006000, 0x09800},
11624 { 0x00010000, 0x0a000},
11625 { 0xffffffff, 0x00000}
7942e1db
MC
11626 };
11627 struct mem_entry *mem_tbl;
11628 int err = 0;
11629 int i;
11630
63c3a66f 11631 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42 11632 mem_tbl = mem_tbl_5717;
55086ad9 11633 else if (tg3_flag(tp, 57765_CLASS))
8b5a6c42 11634 mem_tbl = mem_tbl_57765;
63c3a66f 11635 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
11636 mem_tbl = mem_tbl_5755;
11637 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11638 mem_tbl = mem_tbl_5906;
63c3a66f 11639 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
11640 mem_tbl = mem_tbl_5705;
11641 else
7942e1db
MC
11642 mem_tbl = mem_tbl_570x;
11643
11644 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
11645 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11646 if (err)
7942e1db
MC
11647 break;
11648 }
6aa20a22 11649
7942e1db
MC
11650 return err;
11651}
11652
bb158d69
MC
11653#define TG3_TSO_MSS 500
11654
11655#define TG3_TSO_IP_HDR_LEN 20
11656#define TG3_TSO_TCP_HDR_LEN 20
11657#define TG3_TSO_TCP_OPT_LEN 12
11658
11659static const u8 tg3_tso_header[] = {
116600x08, 0x00,
116610x45, 0x00, 0x00, 0x00,
116620x00, 0x00, 0x40, 0x00,
116630x40, 0x06, 0x00, 0x00,
116640x0a, 0x00, 0x00, 0x01,
116650x0a, 0x00, 0x00, 0x02,
116660x0d, 0x00, 0xe0, 0x00,
116670x00, 0x00, 0x01, 0x00,
116680x00, 0x00, 0x02, 0x00,
116690x80, 0x10, 0x10, 0x00,
116700x14, 0x09, 0x00, 0x00,
116710x01, 0x01, 0x08, 0x0a,
116720x11, 0x11, 0x11, 0x11,
116730x11, 0x11, 0x11, 0x11,
11674};
9f40dead 11675
28a45957 11676static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
c76949a6 11677{
5e5a7f37 11678 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11679 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
84b67b27 11680 u32 budget;
9205fd9c
ED
11681 struct sk_buff *skb;
11682 u8 *tx_data, *rx_data;
c76949a6
MC
11683 dma_addr_t map;
11684 int num_pkts, tx_len, rx_len, i, err;
11685 struct tg3_rx_buffer_desc *desc;
898a56f8 11686 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11687 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11688
c8873405
MC
11689 tnapi = &tp->napi[0];
11690 rnapi = &tp->napi[0];
0c1d0e2b 11691 if (tp->irq_cnt > 1) {
63c3a66f 11692 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11693 rnapi = &tp->napi[1];
63c3a66f 11694 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11695 tnapi = &tp->napi[1];
0c1d0e2b 11696 }
fd2ce37f 11697 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11698
c76949a6
MC
11699 err = -EIO;
11700
4852a861 11701 tx_len = pktsz;
a20e9c62 11702 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11703 if (!skb)
11704 return -ENOMEM;
11705
c76949a6
MC
11706 tx_data = skb_put(skb, tx_len);
11707 memcpy(tx_data, tp->dev->dev_addr, 6);
11708 memset(tx_data + 6, 0x0, 8);
11709
4852a861 11710 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11711
28a45957 11712 if (tso_loopback) {
bb158d69
MC
11713 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11714
11715 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11716 TG3_TSO_TCP_OPT_LEN;
11717
11718 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11719 sizeof(tg3_tso_header));
11720 mss = TG3_TSO_MSS;
11721
11722 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11723 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11724
11725 /* Set the total length field in the IP header */
11726 iph->tot_len = htons((u16)(mss + hdr_len));
11727
11728 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11729 TXD_FLAG_CPU_POST_DMA);
11730
63c3a66f
JP
11731 if (tg3_flag(tp, HW_TSO_1) ||
11732 tg3_flag(tp, HW_TSO_2) ||
11733 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11734 struct tcphdr *th;
11735 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11736 th = (struct tcphdr *)&tx_data[val];
11737 th->check = 0;
11738 } else
11739 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11740
63c3a66f 11741 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11742 mss |= (hdr_len & 0xc) << 12;
11743 if (hdr_len & 0x10)
11744 base_flags |= 0x00000010;
11745 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11746 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11747 mss |= hdr_len << 9;
63c3a66f 11748 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11749 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11750 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11751 } else {
11752 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11753 }
11754
11755 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11756 } else {
11757 num_pkts = 1;
11758 data_off = ETH_HLEN;
11759 }
11760
11761 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11762 tx_data[i] = (u8) (i & 0xff);
11763
f4188d8a
AD
11764 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11765 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11766 dev_kfree_skb(skb);
11767 return -EIO;
11768 }
c76949a6 11769
0d681b27
MC
11770 val = tnapi->tx_prod;
11771 tnapi->tx_buffers[val].skb = skb;
11772 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11773
c76949a6 11774 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11775 rnapi->coal_now);
c76949a6
MC
11776
11777 udelay(10);
11778
898a56f8 11779 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11780
84b67b27
MC
11781 budget = tg3_tx_avail(tnapi);
11782 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
d1a3b737
MC
11783 base_flags | TXD_FLAG_END, mss, 0)) {
11784 tnapi->tx_buffers[val].skb = NULL;
11785 dev_kfree_skb(skb);
11786 return -EIO;
11787 }
c76949a6 11788
f3f3f27e 11789 tnapi->tx_prod++;
c76949a6 11790
f3f3f27e
MC
11791 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11792 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11793
11794 udelay(10);
11795
303fc921
MC
11796 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11797 for (i = 0; i < 35; i++) {
c76949a6 11798 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11799 coal_now);
c76949a6
MC
11800
11801 udelay(10);
11802
898a56f8
MC
11803 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11804 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11805 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11806 (rx_idx == (rx_start_idx + num_pkts)))
11807 break;
11808 }
11809
ba1142e4 11810 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
c76949a6
MC
11811 dev_kfree_skb(skb);
11812
f3f3f27e 11813 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11814 goto out;
11815
11816 if (rx_idx != rx_start_idx + num_pkts)
11817 goto out;
11818
bb158d69
MC
11819 val = data_off;
11820 while (rx_idx != rx_start_idx) {
11821 desc = &rnapi->rx_rcb[rx_start_idx++];
11822 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11823 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11824
bb158d69
MC
11825 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11826 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11827 goto out;
c76949a6 11828
bb158d69
MC
11829 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11830 - ETH_FCS_LEN;
c76949a6 11831
28a45957 11832 if (!tso_loopback) {
bb158d69
MC
11833 if (rx_len != tx_len)
11834 goto out;
4852a861 11835
bb158d69
MC
11836 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11837 if (opaque_key != RXD_OPAQUE_RING_STD)
11838 goto out;
11839 } else {
11840 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11841 goto out;
11842 }
11843 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11844 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11845 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11846 goto out;
bb158d69 11847 }
4852a861 11848
bb158d69 11849 if (opaque_key == RXD_OPAQUE_RING_STD) {
9205fd9c 11850 rx_data = tpr->rx_std_buffers[desc_idx].data;
bb158d69
MC
11851 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11852 mapping);
11853 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
9205fd9c 11854 rx_data = tpr->rx_jmb_buffers[desc_idx].data;
bb158d69
MC
11855 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11856 mapping);
11857 } else
11858 goto out;
c76949a6 11859
bb158d69
MC
11860 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11861 PCI_DMA_FROMDEVICE);
c76949a6 11862
9205fd9c 11863 rx_data += TG3_RX_OFFSET(tp);
bb158d69 11864 for (i = data_off; i < rx_len; i++, val++) {
9205fd9c 11865 if (*(rx_data + i) != (u8) (val & 0xff))
bb158d69
MC
11866 goto out;
11867 }
c76949a6 11868 }
bb158d69 11869
c76949a6 11870 err = 0;
6aa20a22 11871
9205fd9c 11872 /* tg3_free_rings will unmap and free the rx_data */
c76949a6
MC
11873out:
11874 return err;
11875}
11876
00c266b7
MC
11877#define TG3_STD_LOOPBACK_FAILED 1
11878#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11879#define TG3_TSO_LOOPBACK_FAILED 4
28a45957
MC
11880#define TG3_LOOPBACK_FAILED \
11881 (TG3_STD_LOOPBACK_FAILED | \
11882 TG3_JMB_LOOPBACK_FAILED | \
11883 TG3_TSO_LOOPBACK_FAILED)
00c266b7 11884
941ec90f 11885static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
9f40dead 11886{
28a45957 11887 int err = -EIO;
2215e24c 11888 u32 eee_cap;
9f40dead 11889
ab789046
MC
11890 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11891 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11892
28a45957
MC
11893 if (!netif_running(tp->dev)) {
11894 data[0] = TG3_LOOPBACK_FAILED;
11895 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11896 if (do_extlpbk)
11897 data[2] = TG3_LOOPBACK_FAILED;
28a45957
MC
11898 goto done;
11899 }
11900
b9ec6c1b 11901 err = tg3_reset_hw(tp, 1);
ab789046 11902 if (err) {
28a45957
MC
11903 data[0] = TG3_LOOPBACK_FAILED;
11904 data[1] = TG3_LOOPBACK_FAILED;
941ec90f
MC
11905 if (do_extlpbk)
11906 data[2] = TG3_LOOPBACK_FAILED;
ab789046
MC
11907 goto done;
11908 }
9f40dead 11909
63c3a66f 11910 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11911 int i;
11912
11913 /* Reroute all rx packets to the 1st queue */
11914 for (i = MAC_RSS_INDIR_TBL_0;
11915 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11916 tw32(i, 0x0);
11917 }
11918
6e01b20b
MC
11919 /* HW errata - mac loopback fails in some cases on 5780.
11920 * Normal traffic and PHY loopback are not affected by
11921 * errata. Also, the MAC loopback test is deprecated for
11922 * all newer ASIC revisions.
11923 */
11924 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11925 !tg3_flag(tp, CPMU_PRESENT)) {
11926 tg3_mac_loopback(tp, true);
9936bcf6 11927
28a45957
MC
11928 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11929 data[0] |= TG3_STD_LOOPBACK_FAILED;
6e01b20b
MC
11930
11931 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11932 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11933 data[0] |= TG3_JMB_LOOPBACK_FAILED;
6e01b20b
MC
11934
11935 tg3_mac_loopback(tp, false);
11936 }
4852a861 11937
f07e9af3 11938 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11939 !tg3_flag(tp, USE_PHYLIB)) {
5e5a7f37
MC
11940 int i;
11941
941ec90f 11942 tg3_phy_lpbk_set(tp, 0, false);
5e5a7f37
MC
11943
11944 /* Wait for link */
11945 for (i = 0; i < 100; i++) {
11946 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11947 break;
11948 mdelay(1);
11949 }
11950
28a45957
MC
11951 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11952 data[1] |= TG3_STD_LOOPBACK_FAILED;
63c3a66f 11953 if (tg3_flag(tp, TSO_CAPABLE) &&
28a45957
MC
11954 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11955 data[1] |= TG3_TSO_LOOPBACK_FAILED;
63c3a66f 11956 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
28a45957
MC
11957 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11958 data[1] |= TG3_JMB_LOOPBACK_FAILED;
9f40dead 11959
941ec90f
MC
11960 if (do_extlpbk) {
11961 tg3_phy_lpbk_set(tp, 0, true);
11962
11963 /* All link indications report up, but the hardware
11964 * isn't really ready for about 20 msec. Double it
11965 * to be sure.
11966 */
11967 mdelay(40);
11968
11969 if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
11970 data[2] |= TG3_STD_LOOPBACK_FAILED;
11971 if (tg3_flag(tp, TSO_CAPABLE) &&
11972 tg3_run_loopback(tp, ETH_FRAME_LEN, true))
11973 data[2] |= TG3_TSO_LOOPBACK_FAILED;
11974 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11975 tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
11976 data[2] |= TG3_JMB_LOOPBACK_FAILED;
11977 }
11978
5e5a7f37
MC
11979 /* Re-enable gphy autopowerdown. */
11980 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11981 tg3_phy_toggle_apd(tp, true);
11982 }
6833c043 11983
941ec90f 11984 err = (data[0] | data[1] | data[2]) ? -EIO : 0;
28a45957 11985
ab789046
MC
11986done:
11987 tp->phy_flags |= eee_cap;
11988
9f40dead
MC
11989 return err;
11990}
11991
4cafd3f5
MC
11992static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11993 u64 *data)
11994{
566f86ad 11995 struct tg3 *tp = netdev_priv(dev);
941ec90f 11996 bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
566f86ad 11997
bed9829f
MC
11998 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11999 tg3_power_up(tp)) {
12000 etest->flags |= ETH_TEST_FL_FAILED;
12001 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
12002 return;
12003 }
bc1c7567 12004
566f86ad
MC
12005 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
12006
12007 if (tg3_test_nvram(tp) != 0) {
12008 etest->flags |= ETH_TEST_FL_FAILED;
12009 data[0] = 1;
12010 }
941ec90f 12011 if (!doextlpbk && tg3_test_link(tp)) {
ca43007a
MC
12012 etest->flags |= ETH_TEST_FL_FAILED;
12013 data[1] = 1;
12014 }
a71116d1 12015 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 12016 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
12017
12018 if (netif_running(dev)) {
b02fd9e3 12019 tg3_phy_stop(tp);
a71116d1 12020 tg3_netif_stop(tp);
bbe832c0
MC
12021 irq_sync = 1;
12022 }
a71116d1 12023
bbe832c0 12024 tg3_full_lock(tp, irq_sync);
a71116d1
MC
12025
12026 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 12027 err = tg3_nvram_lock(tp);
a71116d1 12028 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 12029 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 12030 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
12031 if (!err)
12032 tg3_nvram_unlock(tp);
a71116d1 12033
f07e9af3 12034 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
12035 tg3_phy_reset(tp);
12036
a71116d1
MC
12037 if (tg3_test_registers(tp) != 0) {
12038 etest->flags |= ETH_TEST_FL_FAILED;
12039 data[2] = 1;
12040 }
28a45957 12041
7942e1db
MC
12042 if (tg3_test_memory(tp) != 0) {
12043 etest->flags |= ETH_TEST_FL_FAILED;
12044 data[3] = 1;
12045 }
28a45957 12046
941ec90f
MC
12047 if (doextlpbk)
12048 etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
12049
12050 if (tg3_test_loopback(tp, &data[4], doextlpbk))
c76949a6 12051 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 12052
f47c11ee
DM
12053 tg3_full_unlock(tp);
12054
d4bc3927
MC
12055 if (tg3_test_interrupt(tp) != 0) {
12056 etest->flags |= ETH_TEST_FL_FAILED;
941ec90f 12057 data[7] = 1;
d4bc3927 12058 }
f47c11ee
DM
12059
12060 tg3_full_lock(tp, 0);
d4bc3927 12061
a71116d1
MC
12062 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12063 if (netif_running(dev)) {
63c3a66f 12064 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
12065 err2 = tg3_restart_hw(tp, 1);
12066 if (!err2)
b9ec6c1b 12067 tg3_netif_start(tp);
a71116d1 12068 }
f47c11ee
DM
12069
12070 tg3_full_unlock(tp);
b02fd9e3
MC
12071
12072 if (irq_sync && !err2)
12073 tg3_phy_start(tp);
a71116d1 12074 }
80096068 12075 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 12076 tg3_power_down(tp);
bc1c7567 12077
4cafd3f5
MC
12078}
12079
1da177e4
LT
12080static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12081{
12082 struct mii_ioctl_data *data = if_mii(ifr);
12083 struct tg3 *tp = netdev_priv(dev);
12084 int err;
12085
63c3a66f 12086 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 12087 struct phy_device *phydev;
f07e9af3 12088 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 12089 return -EAGAIN;
3f0e3ad7 12090 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 12091 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
12092 }
12093
33f401ae 12094 switch (cmd) {
1da177e4 12095 case SIOCGMIIPHY:
882e9793 12096 data->phy_id = tp->phy_addr;
1da177e4
LT
12097
12098 /* fallthru */
12099 case SIOCGMIIREG: {
12100 u32 mii_regval;
12101
f07e9af3 12102 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12103 break; /* We have no PHY */
12104
34eea5ac 12105 if (!netif_running(dev))
bc1c7567
MC
12106 return -EAGAIN;
12107
f47c11ee 12108 spin_lock_bh(&tp->lock);
1da177e4 12109 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 12110 spin_unlock_bh(&tp->lock);
1da177e4
LT
12111
12112 data->val_out = mii_regval;
12113
12114 return err;
12115 }
12116
12117 case SIOCSMIIREG:
f07e9af3 12118 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
12119 break; /* We have no PHY */
12120
34eea5ac 12121 if (!netif_running(dev))
bc1c7567
MC
12122 return -EAGAIN;
12123
f47c11ee 12124 spin_lock_bh(&tp->lock);
1da177e4 12125 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 12126 spin_unlock_bh(&tp->lock);
1da177e4
LT
12127
12128 return err;
12129
12130 default:
12131 /* do nothing */
12132 break;
12133 }
12134 return -EOPNOTSUPP;
12135}
12136
15f9850d
DM
12137static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12138{
12139 struct tg3 *tp = netdev_priv(dev);
12140
12141 memcpy(ec, &tp->coal, sizeof(*ec));
12142 return 0;
12143}
12144
d244c892
MC
12145static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
12146{
12147 struct tg3 *tp = netdev_priv(dev);
12148 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
12149 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
12150
63c3a66f 12151 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
12152 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
12153 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
12154 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
12155 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
12156 }
12157
12158 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
12159 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
12160 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
12161 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
12162 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
12163 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
12164 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
12165 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
12166 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
12167 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
12168 return -EINVAL;
12169
12170 /* No rx interrupts will be generated if both are zero */
12171 if ((ec->rx_coalesce_usecs == 0) &&
12172 (ec->rx_max_coalesced_frames == 0))
12173 return -EINVAL;
12174
12175 /* No tx interrupts will be generated if both are zero */
12176 if ((ec->tx_coalesce_usecs == 0) &&
12177 (ec->tx_max_coalesced_frames == 0))
12178 return -EINVAL;
12179
12180 /* Only copy relevant parameters, ignore all others. */
12181 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
12182 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
12183 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
12184 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
12185 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
12186 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
12187 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
12188 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
12189 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
12190
12191 if (netif_running(dev)) {
12192 tg3_full_lock(tp, 0);
12193 __tg3_set_coalesce(tp, &tp->coal);
12194 tg3_full_unlock(tp);
12195 }
12196 return 0;
12197}
12198
7282d491 12199static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
12200 .get_settings = tg3_get_settings,
12201 .set_settings = tg3_set_settings,
12202 .get_drvinfo = tg3_get_drvinfo,
12203 .get_regs_len = tg3_get_regs_len,
12204 .get_regs = tg3_get_regs,
12205 .get_wol = tg3_get_wol,
12206 .set_wol = tg3_set_wol,
12207 .get_msglevel = tg3_get_msglevel,
12208 .set_msglevel = tg3_set_msglevel,
12209 .nway_reset = tg3_nway_reset,
12210 .get_link = ethtool_op_get_link,
12211 .get_eeprom_len = tg3_get_eeprom_len,
12212 .get_eeprom = tg3_get_eeprom,
12213 .set_eeprom = tg3_set_eeprom,
12214 .get_ringparam = tg3_get_ringparam,
12215 .set_ringparam = tg3_set_ringparam,
12216 .get_pauseparam = tg3_get_pauseparam,
12217 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 12218 .self_test = tg3_self_test,
1da177e4 12219 .get_strings = tg3_get_strings,
81b8709c 12220 .set_phys_id = tg3_set_phys_id,
1da177e4 12221 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 12222 .get_coalesce = tg3_get_coalesce,
d244c892 12223 .set_coalesce = tg3_set_coalesce,
b9f2c044 12224 .get_sset_count = tg3_get_sset_count,
90415477
MC
12225 .get_rxnfc = tg3_get_rxnfc,
12226 .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
12227 .get_rxfh_indir = tg3_get_rxfh_indir,
12228 .set_rxfh_indir = tg3_set_rxfh_indir,
1da177e4
LT
12229};
12230
ccd5ba9d
MC
12231static void tg3_set_rx_mode(struct net_device *dev)
12232{
12233 struct tg3 *tp = netdev_priv(dev);
12234
12235 if (!netif_running(dev))
12236 return;
12237
12238 tg3_full_lock(tp, 0);
12239 __tg3_set_rx_mode(dev);
12240 tg3_full_unlock(tp);
12241}
12242
faf1627a
MC
12243static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
12244 int new_mtu)
12245{
12246 dev->mtu = new_mtu;
12247
12248 if (new_mtu > ETH_DATA_LEN) {
12249 if (tg3_flag(tp, 5780_CLASS)) {
12250 netdev_update_features(dev);
12251 tg3_flag_clear(tp, TSO_CAPABLE);
12252 } else {
12253 tg3_flag_set(tp, JUMBO_RING_ENABLE);
12254 }
12255 } else {
12256 if (tg3_flag(tp, 5780_CLASS)) {
12257 tg3_flag_set(tp, TSO_CAPABLE);
12258 netdev_update_features(dev);
12259 }
12260 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
12261 }
12262}
12263
12264static int tg3_change_mtu(struct net_device *dev, int new_mtu)
12265{
12266 struct tg3 *tp = netdev_priv(dev);
12267 int err;
12268
12269 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
12270 return -EINVAL;
12271
12272 if (!netif_running(dev)) {
12273 /* We'll just catch it later when the
12274 * device is up'd.
12275 */
12276 tg3_set_mtu(dev, tp, new_mtu);
12277 return 0;
12278 }
12279
12280 tg3_phy_stop(tp);
12281
12282 tg3_netif_stop(tp);
12283
12284 tg3_full_lock(tp, 1);
12285
12286 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
12287
12288 tg3_set_mtu(dev, tp, new_mtu);
12289
12290 err = tg3_restart_hw(tp, 0);
12291
12292 if (!err)
12293 tg3_netif_start(tp);
12294
12295 tg3_full_unlock(tp);
12296
12297 if (!err)
12298 tg3_phy_start(tp);
12299
12300 return err;
12301}
12302
12303static const struct net_device_ops tg3_netdev_ops = {
12304 .ndo_open = tg3_open,
12305 .ndo_stop = tg3_close,
12306 .ndo_start_xmit = tg3_start_xmit,
12307 .ndo_get_stats64 = tg3_get_stats64,
12308 .ndo_validate_addr = eth_validate_addr,
12309 .ndo_set_rx_mode = tg3_set_rx_mode,
12310 .ndo_set_mac_address = tg3_set_mac_addr,
12311 .ndo_do_ioctl = tg3_ioctl,
12312 .ndo_tx_timeout = tg3_tx_timeout,
12313 .ndo_change_mtu = tg3_change_mtu,
12314 .ndo_fix_features = tg3_fix_features,
12315 .ndo_set_features = tg3_set_features,
12316#ifdef CONFIG_NET_POLL_CONTROLLER
12317 .ndo_poll_controller = tg3_poll_controller,
12318#endif
12319};
12320
1da177e4
LT
12321static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
12322{
1b27777a 12323 u32 cursize, val, magic;
1da177e4
LT
12324
12325 tp->nvram_size = EEPROM_CHIP_SIZE;
12326
e4f34110 12327 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
12328 return;
12329
b16250e3
MC
12330 if ((magic != TG3_EEPROM_MAGIC) &&
12331 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
12332 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
12333 return;
12334
12335 /*
12336 * Size the chip by reading offsets at increasing powers of two.
12337 * When we encounter our validation signature, we know the addressing
12338 * has wrapped around, and thus have our chip size.
12339 */
1b27777a 12340 cursize = 0x10;
1da177e4
LT
12341
12342 while (cursize < tp->nvram_size) {
e4f34110 12343 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
12344 return;
12345
1820180b 12346 if (val == magic)
1da177e4
LT
12347 break;
12348
12349 cursize <<= 1;
12350 }
12351
12352 tp->nvram_size = cursize;
12353}
6aa20a22 12354
1da177e4
LT
12355static void __devinit tg3_get_nvram_size(struct tg3 *tp)
12356{
12357 u32 val;
12358
63c3a66f 12359 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
12360 return;
12361
12362 /* Selfboot format */
1820180b 12363 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
12364 tg3_get_eeprom_size(tp);
12365 return;
12366 }
12367
6d348f2c 12368 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 12369 if (val != 0) {
6d348f2c
MC
12370 /* This is confusing. We want to operate on the
12371 * 16-bit value at offset 0xf2. The tg3_nvram_read()
12372 * call will read from NVRAM and byteswap the data
12373 * according to the byteswapping settings for all
12374 * other register accesses. This ensures the data we
12375 * want will always reside in the lower 16-bits.
12376 * However, the data in NVRAM is in LE format, which
12377 * means the data from the NVRAM read will always be
12378 * opposite the endianness of the CPU. The 16-bit
12379 * byteswap then brings the data to CPU endianness.
12380 */
12381 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
12382 return;
12383 }
12384 }
fd1122a2 12385 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
12386}
12387
12388static void __devinit tg3_get_nvram_info(struct tg3 *tp)
12389{
12390 u32 nvcfg1;
12391
12392 nvcfg1 = tr32(NVRAM_CFG1);
12393 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 12394 tg3_flag_set(tp, FLASH);
8590a603 12395 } else {
1da177e4
LT
12396 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12397 tw32(NVRAM_CFG1, nvcfg1);
12398 }
12399
6ff6f81d 12400 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 12401 tg3_flag(tp, 5780_CLASS)) {
1da177e4 12402 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
12403 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
12404 tp->nvram_jedecnum = JEDEC_ATMEL;
12405 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12406 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12407 break;
12408 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
12409 tp->nvram_jedecnum = JEDEC_ATMEL;
12410 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
12411 break;
12412 case FLASH_VENDOR_ATMEL_EEPROM:
12413 tp->nvram_jedecnum = JEDEC_ATMEL;
12414 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 12415 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12416 break;
12417 case FLASH_VENDOR_ST:
12418 tp->nvram_jedecnum = JEDEC_ST;
12419 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 12420 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12421 break;
12422 case FLASH_VENDOR_SAIFUN:
12423 tp->nvram_jedecnum = JEDEC_SAIFUN;
12424 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
12425 break;
12426 case FLASH_VENDOR_SST_SMALL:
12427 case FLASH_VENDOR_SST_LARGE:
12428 tp->nvram_jedecnum = JEDEC_SST;
12429 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
12430 break;
1da177e4 12431 }
8590a603 12432 } else {
1da177e4
LT
12433 tp->nvram_jedecnum = JEDEC_ATMEL;
12434 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 12435 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
12436 }
12437}
12438
a1b950d5
MC
12439static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
12440{
12441 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
12442 case FLASH_5752PAGE_SIZE_256:
12443 tp->nvram_pagesize = 256;
12444 break;
12445 case FLASH_5752PAGE_SIZE_512:
12446 tp->nvram_pagesize = 512;
12447 break;
12448 case FLASH_5752PAGE_SIZE_1K:
12449 tp->nvram_pagesize = 1024;
12450 break;
12451 case FLASH_5752PAGE_SIZE_2K:
12452 tp->nvram_pagesize = 2048;
12453 break;
12454 case FLASH_5752PAGE_SIZE_4K:
12455 tp->nvram_pagesize = 4096;
12456 break;
12457 case FLASH_5752PAGE_SIZE_264:
12458 tp->nvram_pagesize = 264;
12459 break;
12460 case FLASH_5752PAGE_SIZE_528:
12461 tp->nvram_pagesize = 528;
12462 break;
12463 }
12464}
12465
361b4ac2
MC
12466static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12467{
12468 u32 nvcfg1;
12469
12470 nvcfg1 = tr32(NVRAM_CFG1);
12471
e6af301b
MC
12472 /* NVRAM protection for TPM */
12473 if (nvcfg1 & (1 << 27))
63c3a66f 12474 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 12475
361b4ac2 12476 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12477 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12478 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12479 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12480 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
12481 break;
12482 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12483 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12484 tg3_flag_set(tp, NVRAM_BUFFERED);
12485 tg3_flag_set(tp, FLASH);
8590a603
MC
12486 break;
12487 case FLASH_5752VENDOR_ST_M45PE10:
12488 case FLASH_5752VENDOR_ST_M45PE20:
12489 case FLASH_5752VENDOR_ST_M45PE40:
12490 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12491 tg3_flag_set(tp, NVRAM_BUFFERED);
12492 tg3_flag_set(tp, FLASH);
8590a603 12493 break;
361b4ac2
MC
12494 }
12495
63c3a66f 12496 if (tg3_flag(tp, FLASH)) {
a1b950d5 12497 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 12498 } else {
361b4ac2
MC
12499 /* For eeprom, set pagesize to maximum eeprom size */
12500 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12501
12502 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12503 tw32(NVRAM_CFG1, nvcfg1);
12504 }
12505}
12506
d3c7b886
MC
12507static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12508{
989a9d23 12509 u32 nvcfg1, protect = 0;
d3c7b886
MC
12510
12511 nvcfg1 = tr32(NVRAM_CFG1);
12512
12513 /* NVRAM protection for TPM */
989a9d23 12514 if (nvcfg1 & (1 << 27)) {
63c3a66f 12515 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
12516 protect = 1;
12517 }
d3c7b886 12518
989a9d23
MC
12519 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12520 switch (nvcfg1) {
8590a603
MC
12521 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12522 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12523 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12524 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12525 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12526 tg3_flag_set(tp, NVRAM_BUFFERED);
12527 tg3_flag_set(tp, FLASH);
8590a603
MC
12528 tp->nvram_pagesize = 264;
12529 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12530 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12531 tp->nvram_size = (protect ? 0x3e200 :
12532 TG3_NVRAM_SIZE_512KB);
12533 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12534 tp->nvram_size = (protect ? 0x1f200 :
12535 TG3_NVRAM_SIZE_256KB);
12536 else
12537 tp->nvram_size = (protect ? 0x1f200 :
12538 TG3_NVRAM_SIZE_128KB);
12539 break;
12540 case FLASH_5752VENDOR_ST_M45PE10:
12541 case FLASH_5752VENDOR_ST_M45PE20:
12542 case FLASH_5752VENDOR_ST_M45PE40:
12543 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12544 tg3_flag_set(tp, NVRAM_BUFFERED);
12545 tg3_flag_set(tp, FLASH);
8590a603
MC
12546 tp->nvram_pagesize = 256;
12547 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12548 tp->nvram_size = (protect ?
12549 TG3_NVRAM_SIZE_64KB :
12550 TG3_NVRAM_SIZE_128KB);
12551 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12552 tp->nvram_size = (protect ?
12553 TG3_NVRAM_SIZE_64KB :
12554 TG3_NVRAM_SIZE_256KB);
12555 else
12556 tp->nvram_size = (protect ?
12557 TG3_NVRAM_SIZE_128KB :
12558 TG3_NVRAM_SIZE_512KB);
12559 break;
d3c7b886
MC
12560 }
12561}
12562
1b27777a
MC
12563static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12564{
12565 u32 nvcfg1;
12566
12567 nvcfg1 = tr32(NVRAM_CFG1);
12568
12569 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
12570 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12571 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12572 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12573 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12574 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12575 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 12576 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 12577
8590a603
MC
12578 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12579 tw32(NVRAM_CFG1, nvcfg1);
12580 break;
12581 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12582 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12583 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12584 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12585 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12586 tg3_flag_set(tp, NVRAM_BUFFERED);
12587 tg3_flag_set(tp, FLASH);
8590a603
MC
12588 tp->nvram_pagesize = 264;
12589 break;
12590 case FLASH_5752VENDOR_ST_M45PE10:
12591 case FLASH_5752VENDOR_ST_M45PE20:
12592 case FLASH_5752VENDOR_ST_M45PE40:
12593 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12594 tg3_flag_set(tp, NVRAM_BUFFERED);
12595 tg3_flag_set(tp, FLASH);
8590a603
MC
12596 tp->nvram_pagesize = 256;
12597 break;
1b27777a
MC
12598 }
12599}
12600
6b91fa02
MC
12601static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12602{
12603 u32 nvcfg1, protect = 0;
12604
12605 nvcfg1 = tr32(NVRAM_CFG1);
12606
12607 /* NVRAM protection for TPM */
12608 if (nvcfg1 & (1 << 27)) {
63c3a66f 12609 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
12610 protect = 1;
12611 }
12612
12613 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12614 switch (nvcfg1) {
8590a603
MC
12615 case FLASH_5761VENDOR_ATMEL_ADB021D:
12616 case FLASH_5761VENDOR_ATMEL_ADB041D:
12617 case FLASH_5761VENDOR_ATMEL_ADB081D:
12618 case FLASH_5761VENDOR_ATMEL_ADB161D:
12619 case FLASH_5761VENDOR_ATMEL_MDB021D:
12620 case FLASH_5761VENDOR_ATMEL_MDB041D:
12621 case FLASH_5761VENDOR_ATMEL_MDB081D:
12622 case FLASH_5761VENDOR_ATMEL_MDB161D:
12623 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12624 tg3_flag_set(tp, NVRAM_BUFFERED);
12625 tg3_flag_set(tp, FLASH);
12626 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
12627 tp->nvram_pagesize = 256;
12628 break;
12629 case FLASH_5761VENDOR_ST_A_M45PE20:
12630 case FLASH_5761VENDOR_ST_A_M45PE40:
12631 case FLASH_5761VENDOR_ST_A_M45PE80:
12632 case FLASH_5761VENDOR_ST_A_M45PE16:
12633 case FLASH_5761VENDOR_ST_M_M45PE20:
12634 case FLASH_5761VENDOR_ST_M_M45PE40:
12635 case FLASH_5761VENDOR_ST_M_M45PE80:
12636 case FLASH_5761VENDOR_ST_M_M45PE16:
12637 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12638 tg3_flag_set(tp, NVRAM_BUFFERED);
12639 tg3_flag_set(tp, FLASH);
8590a603
MC
12640 tp->nvram_pagesize = 256;
12641 break;
6b91fa02
MC
12642 }
12643
12644 if (protect) {
12645 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12646 } else {
12647 switch (nvcfg1) {
8590a603
MC
12648 case FLASH_5761VENDOR_ATMEL_ADB161D:
12649 case FLASH_5761VENDOR_ATMEL_MDB161D:
12650 case FLASH_5761VENDOR_ST_A_M45PE16:
12651 case FLASH_5761VENDOR_ST_M_M45PE16:
12652 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12653 break;
12654 case FLASH_5761VENDOR_ATMEL_ADB081D:
12655 case FLASH_5761VENDOR_ATMEL_MDB081D:
12656 case FLASH_5761VENDOR_ST_A_M45PE80:
12657 case FLASH_5761VENDOR_ST_M_M45PE80:
12658 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12659 break;
12660 case FLASH_5761VENDOR_ATMEL_ADB041D:
12661 case FLASH_5761VENDOR_ATMEL_MDB041D:
12662 case FLASH_5761VENDOR_ST_A_M45PE40:
12663 case FLASH_5761VENDOR_ST_M_M45PE40:
12664 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12665 break;
12666 case FLASH_5761VENDOR_ATMEL_ADB021D:
12667 case FLASH_5761VENDOR_ATMEL_MDB021D:
12668 case FLASH_5761VENDOR_ST_A_M45PE20:
12669 case FLASH_5761VENDOR_ST_M_M45PE20:
12670 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12671 break;
6b91fa02
MC
12672 }
12673 }
12674}
12675
b5d3772c
MC
12676static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12677{
12678 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12679 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
12680 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12681}
12682
321d32a0
MC
12683static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12684{
12685 u32 nvcfg1;
12686
12687 nvcfg1 = tr32(NVRAM_CFG1);
12688
12689 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12690 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12691 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12692 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12693 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
12694 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12695
12696 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12697 tw32(NVRAM_CFG1, nvcfg1);
12698 return;
12699 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12700 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12701 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12702 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12703 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12704 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12705 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12706 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12707 tg3_flag_set(tp, NVRAM_BUFFERED);
12708 tg3_flag_set(tp, FLASH);
321d32a0
MC
12709
12710 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12711 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12712 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12713 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12714 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12715 break;
12716 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12717 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12718 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12719 break;
12720 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12721 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12722 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12723 break;
12724 }
12725 break;
12726 case FLASH_5752VENDOR_ST_M45PE10:
12727 case FLASH_5752VENDOR_ST_M45PE20:
12728 case FLASH_5752VENDOR_ST_M45PE40:
12729 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12730 tg3_flag_set(tp, NVRAM_BUFFERED);
12731 tg3_flag_set(tp, FLASH);
321d32a0
MC
12732
12733 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12734 case FLASH_5752VENDOR_ST_M45PE10:
12735 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12736 break;
12737 case FLASH_5752VENDOR_ST_M45PE20:
12738 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12739 break;
12740 case FLASH_5752VENDOR_ST_M45PE40:
12741 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12742 break;
12743 }
12744 break;
12745 default:
63c3a66f 12746 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12747 return;
12748 }
12749
a1b950d5
MC
12750 tg3_nvram_get_pagesize(tp, nvcfg1);
12751 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12752 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12753}
12754
12755
12756static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12757{
12758 u32 nvcfg1;
12759
12760 nvcfg1 = tr32(NVRAM_CFG1);
12761
12762 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12763 case FLASH_5717VENDOR_ATMEL_EEPROM:
12764 case FLASH_5717VENDOR_MICRO_EEPROM:
12765 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12766 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12767 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12768
12769 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12770 tw32(NVRAM_CFG1, nvcfg1);
12771 return;
12772 case FLASH_5717VENDOR_ATMEL_MDB011D:
12773 case FLASH_5717VENDOR_ATMEL_ADB011B:
12774 case FLASH_5717VENDOR_ATMEL_ADB011D:
12775 case FLASH_5717VENDOR_ATMEL_MDB021D:
12776 case FLASH_5717VENDOR_ATMEL_ADB021B:
12777 case FLASH_5717VENDOR_ATMEL_ADB021D:
12778 case FLASH_5717VENDOR_ATMEL_45USPT:
12779 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12780 tg3_flag_set(tp, NVRAM_BUFFERED);
12781 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12782
12783 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12784 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12785 /* Detect size with tg3_nvram_get_size() */
12786 break;
a1b950d5
MC
12787 case FLASH_5717VENDOR_ATMEL_ADB021B:
12788 case FLASH_5717VENDOR_ATMEL_ADB021D:
12789 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12790 break;
12791 default:
12792 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12793 break;
12794 }
321d32a0 12795 break;
a1b950d5
MC
12796 case FLASH_5717VENDOR_ST_M_M25PE10:
12797 case FLASH_5717VENDOR_ST_A_M25PE10:
12798 case FLASH_5717VENDOR_ST_M_M45PE10:
12799 case FLASH_5717VENDOR_ST_A_M45PE10:
12800 case FLASH_5717VENDOR_ST_M_M25PE20:
12801 case FLASH_5717VENDOR_ST_A_M25PE20:
12802 case FLASH_5717VENDOR_ST_M_M45PE20:
12803 case FLASH_5717VENDOR_ST_A_M45PE20:
12804 case FLASH_5717VENDOR_ST_25USPT:
12805 case FLASH_5717VENDOR_ST_45USPT:
12806 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12807 tg3_flag_set(tp, NVRAM_BUFFERED);
12808 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12809
12810 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12811 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12812 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12813 /* Detect size with tg3_nvram_get_size() */
12814 break;
12815 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12816 case FLASH_5717VENDOR_ST_A_M45PE20:
12817 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12818 break;
12819 default:
12820 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12821 break;
12822 }
321d32a0 12823 break;
a1b950d5 12824 default:
63c3a66f 12825 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12826 return;
321d32a0 12827 }
a1b950d5
MC
12828
12829 tg3_nvram_get_pagesize(tp, nvcfg1);
12830 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12831 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12832}
12833
9b91b5f1
MC
12834static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12835{
12836 u32 nvcfg1, nvmpinstrp;
12837
12838 nvcfg1 = tr32(NVRAM_CFG1);
12839 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12840
12841 switch (nvmpinstrp) {
12842 case FLASH_5720_EEPROM_HD:
12843 case FLASH_5720_EEPROM_LD:
12844 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12845 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12846
12847 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12848 tw32(NVRAM_CFG1, nvcfg1);
12849 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12850 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12851 else
12852 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12853 return;
12854 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12855 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12856 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12857 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12858 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12859 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12860 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12861 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12862 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12863 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12864 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12865 case FLASH_5720VENDOR_ATMEL_45USPT:
12866 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12867 tg3_flag_set(tp, NVRAM_BUFFERED);
12868 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12869
12870 switch (nvmpinstrp) {
12871 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12872 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12873 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12874 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12875 break;
12876 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12877 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12878 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12879 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12880 break;
12881 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12882 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12883 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12884 break;
12885 default:
12886 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12887 break;
12888 }
12889 break;
12890 case FLASH_5720VENDOR_M_ST_M25PE10:
12891 case FLASH_5720VENDOR_M_ST_M45PE10:
12892 case FLASH_5720VENDOR_A_ST_M25PE10:
12893 case FLASH_5720VENDOR_A_ST_M45PE10:
12894 case FLASH_5720VENDOR_M_ST_M25PE20:
12895 case FLASH_5720VENDOR_M_ST_M45PE20:
12896 case FLASH_5720VENDOR_A_ST_M25PE20:
12897 case FLASH_5720VENDOR_A_ST_M45PE20:
12898 case FLASH_5720VENDOR_M_ST_M25PE40:
12899 case FLASH_5720VENDOR_M_ST_M45PE40:
12900 case FLASH_5720VENDOR_A_ST_M25PE40:
12901 case FLASH_5720VENDOR_A_ST_M45PE40:
12902 case FLASH_5720VENDOR_M_ST_M25PE80:
12903 case FLASH_5720VENDOR_M_ST_M45PE80:
12904 case FLASH_5720VENDOR_A_ST_M25PE80:
12905 case FLASH_5720VENDOR_A_ST_M45PE80:
12906 case FLASH_5720VENDOR_ST_25USPT:
12907 case FLASH_5720VENDOR_ST_45USPT:
12908 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12909 tg3_flag_set(tp, NVRAM_BUFFERED);
12910 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12911
12912 switch (nvmpinstrp) {
12913 case FLASH_5720VENDOR_M_ST_M25PE20:
12914 case FLASH_5720VENDOR_M_ST_M45PE20:
12915 case FLASH_5720VENDOR_A_ST_M25PE20:
12916 case FLASH_5720VENDOR_A_ST_M45PE20:
12917 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12918 break;
12919 case FLASH_5720VENDOR_M_ST_M25PE40:
12920 case FLASH_5720VENDOR_M_ST_M45PE40:
12921 case FLASH_5720VENDOR_A_ST_M25PE40:
12922 case FLASH_5720VENDOR_A_ST_M45PE40:
12923 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12924 break;
12925 case FLASH_5720VENDOR_M_ST_M25PE80:
12926 case FLASH_5720VENDOR_M_ST_M45PE80:
12927 case FLASH_5720VENDOR_A_ST_M25PE80:
12928 case FLASH_5720VENDOR_A_ST_M45PE80:
12929 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12930 break;
12931 default:
12932 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12933 break;
12934 }
12935 break;
12936 default:
63c3a66f 12937 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12938 return;
12939 }
12940
12941 tg3_nvram_get_pagesize(tp, nvcfg1);
12942 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12943 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12944}
12945
1da177e4
LT
12946/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12947static void __devinit tg3_nvram_init(struct tg3 *tp)
12948{
1da177e4
LT
12949 tw32_f(GRC_EEPROM_ADDR,
12950 (EEPROM_ADDR_FSM_RESET |
12951 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12952 EEPROM_ADDR_CLKPERD_SHIFT)));
12953
9d57f01c 12954 msleep(1);
1da177e4
LT
12955
12956 /* Enable seeprom accesses. */
12957 tw32_f(GRC_LOCAL_CTRL,
12958 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12959 udelay(100);
12960
12961 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12962 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12963 tg3_flag_set(tp, NVRAM);
1da177e4 12964
ec41c7df 12965 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12966 netdev_warn(tp->dev,
12967 "Cannot get nvram lock, %s failed\n",
05dbe005 12968 __func__);
ec41c7df
MC
12969 return;
12970 }
e6af301b 12971 tg3_enable_nvram_access(tp);
1da177e4 12972
989a9d23
MC
12973 tp->nvram_size = 0;
12974
361b4ac2
MC
12975 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12976 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12977 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12978 tg3_get_5755_nvram_info(tp);
d30cdd28 12979 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12980 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12981 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12982 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12983 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12984 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12985 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12986 tg3_get_5906_nvram_info(tp);
b703df6f 12987 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 12988 tg3_flag(tp, 57765_CLASS))
321d32a0 12989 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12990 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12991 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12992 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12993 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12994 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12995 else
12996 tg3_get_nvram_info(tp);
12997
989a9d23
MC
12998 if (tp->nvram_size == 0)
12999 tg3_get_nvram_size(tp);
1da177e4 13000
e6af301b 13001 tg3_disable_nvram_access(tp);
381291b7 13002 tg3_nvram_unlock(tp);
1da177e4
LT
13003
13004 } else {
63c3a66f
JP
13005 tg3_flag_clear(tp, NVRAM);
13006 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
13007
13008 tg3_get_eeprom_size(tp);
13009 }
13010}
13011
1da177e4
LT
13012struct subsys_tbl_ent {
13013 u16 subsys_vendor, subsys_devid;
13014 u32 phy_id;
13015};
13016
24daf2b0 13017static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 13018 /* Broadcom boards. */
24daf2b0 13019 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13020 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 13021 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13022 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 13023 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13024 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
13025 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13026 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
13027 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13028 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 13029 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13030 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13031 { TG3PCI_SUBVENDOR_ID_BROADCOM,
13032 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
13033 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13034 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 13035 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13036 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 13037 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13038 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 13039 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 13040 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
13041
13042 /* 3com boards. */
24daf2b0 13043 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13044 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 13045 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13046 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13047 { TG3PCI_SUBVENDOR_ID_3COM,
13048 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
13049 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13050 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 13051 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 13052 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13053
13054 /* DELL boards. */
24daf2b0 13055 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13056 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 13057 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13058 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 13059 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13060 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 13061 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 13062 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
13063
13064 /* Compaq boards. */
24daf2b0 13065 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13066 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 13067 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13068 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
13069 { TG3PCI_SUBVENDOR_ID_COMPAQ,
13070 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
13071 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13072 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 13073 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 13074 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
13075
13076 /* IBM boards. */
24daf2b0
MC
13077 { TG3PCI_SUBVENDOR_ID_IBM,
13078 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
13079};
13080
24daf2b0 13081static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
13082{
13083 int i;
13084
13085 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
13086 if ((subsys_id_to_phy_id[i].subsys_vendor ==
13087 tp->pdev->subsystem_vendor) &&
13088 (subsys_id_to_phy_id[i].subsys_devid ==
13089 tp->pdev->subsystem_device))
13090 return &subsys_id_to_phy_id[i];
13091 }
13092 return NULL;
13093}
13094
7d0c41ef 13095static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 13096{
1da177e4 13097 u32 val;
f49639e6 13098
79eb6904 13099 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
13100 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13101
a85feb8c 13102 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
13103 tg3_flag_set(tp, EEPROM_WRITE_PROT);
13104 tg3_flag_set(tp, WOL_CAP);
72b845e0 13105
b5d3772c 13106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 13107 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
13108 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13109 tg3_flag_set(tp, IS_NIC);
9d26e213 13110 }
0527ba35
MC
13111 val = tr32(VCPU_CFGSHDW);
13112 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 13113 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 13114 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 13115 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 13116 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13117 device_set_wakeup_enable(&tp->pdev->dev, true);
13118 }
05ac4cb7 13119 goto done;
b5d3772c
MC
13120 }
13121
1da177e4
LT
13122 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
13123 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
13124 u32 nic_cfg, led_cfg;
a9daf367 13125 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 13126 int eeprom_phy_serdes = 0;
1da177e4
LT
13127
13128 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
13129 tp->nic_sram_data_cfg = nic_cfg;
13130
13131 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
13132 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
13133 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13134 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13135 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
13136 (ver > 0) && (ver < 0x100))
13137 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
13138
a9daf367
MC
13139 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
13140 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
13141
1da177e4
LT
13142 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
13143 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
13144 eeprom_phy_serdes = 1;
13145
13146 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
13147 if (nic_phy_id != 0) {
13148 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
13149 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
13150
13151 eeprom_phy_id = (id1 >> 16) << 10;
13152 eeprom_phy_id |= (id2 & 0xfc00) << 16;
13153 eeprom_phy_id |= (id2 & 0x03ff) << 0;
13154 } else
13155 eeprom_phy_id = 0;
13156
7d0c41ef 13157 tp->phy_id = eeprom_phy_id;
747e8f8b 13158 if (eeprom_phy_serdes) {
63c3a66f 13159 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 13160 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 13161 else
f07e9af3 13162 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 13163 }
7d0c41ef 13164
63c3a66f 13165 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
13166 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
13167 SHASTA_EXT_LED_MODE_MASK);
cbf46853 13168 else
1da177e4
LT
13169 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
13170
13171 switch (led_cfg) {
13172 default:
13173 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
13174 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13175 break;
13176
13177 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
13178 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13179 break;
13180
13181 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
13182 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
13183
13184 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
13185 * read on some older 5700/5701 bootcode.
13186 */
13187 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13188 ASIC_REV_5700 ||
13189 GET_ASIC_REV(tp->pci_chip_rev_id) ==
13190 ASIC_REV_5701)
13191 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
13192
1da177e4
LT
13193 break;
13194
13195 case SHASTA_EXT_LED_SHARED:
13196 tp->led_ctrl = LED_CTRL_MODE_SHARED;
13197 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
13198 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
13199 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13200 LED_CTRL_MODE_PHY_2);
13201 break;
13202
13203 case SHASTA_EXT_LED_MAC:
13204 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
13205 break;
13206
13207 case SHASTA_EXT_LED_COMBO:
13208 tp->led_ctrl = LED_CTRL_MODE_COMBO;
13209 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
13210 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
13211 LED_CTRL_MODE_PHY_2);
13212 break;
13213
855e1111 13214 }
1da177e4
LT
13215
13216 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13217 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13218 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13219 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13220
b2a5c19c
MC
13221 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13222 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 13223
9d26e213 13224 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 13225 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
13226 if ((tp->pdev->subsystem_vendor ==
13227 PCI_VENDOR_ID_ARIMA) &&
13228 (tp->pdev->subsystem_device == 0x205a ||
13229 tp->pdev->subsystem_device == 0x2063))
63c3a66f 13230 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 13231 } else {
63c3a66f
JP
13232 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13233 tg3_flag_set(tp, IS_NIC);
9d26e213 13234 }
1da177e4
LT
13235
13236 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
13237 tg3_flag_set(tp, ENABLE_ASF);
13238 if (tg3_flag(tp, 5750_PLUS))
13239 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 13240 }
b2b98d4a
MC
13241
13242 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
13243 tg3_flag(tp, 5750_PLUS))
13244 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 13245
f07e9af3 13246 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 13247 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 13248 tg3_flag_clear(tp, WOL_CAP);
1da177e4 13249
63c3a66f 13250 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 13251 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 13252 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
13253 device_set_wakeup_enable(&tp->pdev->dev, true);
13254 }
0527ba35 13255
1da177e4 13256 if (cfg2 & (1 << 17))
f07e9af3 13257 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
13258
13259 /* serdes signal pre-emphasis in register 0x590 set by */
13260 /* bootcode if bit 18 is set */
13261 if (cfg2 & (1 << 18))
f07e9af3 13262 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 13263
63c3a66f
JP
13264 if ((tg3_flag(tp, 57765_PLUS) ||
13265 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13266 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 13267 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 13268 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 13269
63c3a66f 13270 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 13271 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 13272 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
13273 u32 cfg3;
13274
13275 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13276 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 13277 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 13278 }
a9daf367 13279
14417063 13280 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 13281 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 13282 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 13283 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 13284 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 13285 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 13286 }
05ac4cb7 13287done:
63c3a66f 13288 if (tg3_flag(tp, WOL_CAP))
43067ed8 13289 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 13290 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
13291 else
13292 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
13293}
13294
b2a5c19c
MC
13295static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13296{
13297 int i;
13298 u32 val;
13299
13300 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13301 tw32(OTP_CTRL, cmd);
13302
13303 /* Wait for up to 1 ms for command to execute. */
13304 for (i = 0; i < 100; i++) {
13305 val = tr32(OTP_STATUS);
13306 if (val & OTP_STATUS_CMD_DONE)
13307 break;
13308 udelay(10);
13309 }
13310
13311 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13312}
13313
13314/* Read the gphy configuration from the OTP region of the chip. The gphy
13315 * configuration is a 32-bit value that straddles the alignment boundary.
13316 * We do two 32-bit reads and then shift and merge the results.
13317 */
13318static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13319{
13320 u32 bhalf_otp, thalf_otp;
13321
13322 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13323
13324 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13325 return 0;
13326
13327 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13328
13329 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13330 return 0;
13331
13332 thalf_otp = tr32(OTP_READ_DATA);
13333
13334 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13335
13336 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13337 return 0;
13338
13339 bhalf_otp = tr32(OTP_READ_DATA);
13340
13341 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13342}
13343
e256f8a3
MC
13344static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13345{
202ff1c2 13346 u32 adv = ADVERTISED_Autoneg;
e256f8a3
MC
13347
13348 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13349 adv |= ADVERTISED_1000baseT_Half |
13350 ADVERTISED_1000baseT_Full;
13351
13352 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13353 adv |= ADVERTISED_100baseT_Half |
13354 ADVERTISED_100baseT_Full |
13355 ADVERTISED_10baseT_Half |
13356 ADVERTISED_10baseT_Full |
13357 ADVERTISED_TP;
13358 else
13359 adv |= ADVERTISED_FIBRE;
13360
13361 tp->link_config.advertising = adv;
13362 tp->link_config.speed = SPEED_INVALID;
13363 tp->link_config.duplex = DUPLEX_INVALID;
13364 tp->link_config.autoneg = AUTONEG_ENABLE;
13365 tp->link_config.active_speed = SPEED_INVALID;
13366 tp->link_config.active_duplex = DUPLEX_INVALID;
13367 tp->link_config.orig_speed = SPEED_INVALID;
13368 tp->link_config.orig_duplex = DUPLEX_INVALID;
13369 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13370}
13371
7d0c41ef
MC
13372static int __devinit tg3_phy_probe(struct tg3 *tp)
13373{
13374 u32 hw_phy_id_1, hw_phy_id_2;
13375 u32 hw_phy_id, hw_phy_id_masked;
13376 int err;
1da177e4 13377
e256f8a3 13378 /* flow control autonegotiation is default behavior */
63c3a66f 13379 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
13380 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13381
63c3a66f 13382 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
13383 return tg3_phy_init(tp);
13384
1da177e4 13385 /* Reading the PHY ID register can conflict with ASF
877d0310 13386 * firmware access to the PHY hardware.
1da177e4
LT
13387 */
13388 err = 0;
63c3a66f 13389 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 13390 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
13391 } else {
13392 /* Now read the physical PHY_ID from the chip and verify
13393 * that it is sane. If it doesn't look good, we fall back
13394 * to either the hard-coded table based PHY_ID and failing
13395 * that the value found in the eeprom area.
13396 */
13397 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13398 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13399
13400 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13401 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13402 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13403
79eb6904 13404 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
13405 }
13406
79eb6904 13407 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 13408 tp->phy_id = hw_phy_id;
79eb6904 13409 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 13410 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 13411 else
f07e9af3 13412 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 13413 } else {
79eb6904 13414 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
13415 /* Do nothing, phy ID already set up in
13416 * tg3_get_eeprom_hw_cfg().
13417 */
1da177e4
LT
13418 } else {
13419 struct subsys_tbl_ent *p;
13420
13421 /* No eeprom signature? Try the hardcoded
13422 * subsys device table.
13423 */
24daf2b0 13424 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
13425 if (!p)
13426 return -ENODEV;
13427
13428 tp->phy_id = p->phy_id;
13429 if (!tp->phy_id ||
79eb6904 13430 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13431 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13432 }
13433 }
13434
a6b68dab 13435 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
5baa5e9a
MC
13436 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13437 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13438 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
a6b68dab
MC
13439 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13440 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13441 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13442 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13443
e256f8a3
MC
13444 tg3_phy_init_link_config(tp);
13445
f07e9af3 13446 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13447 !tg3_flag(tp, ENABLE_APE) &&
13448 !tg3_flag(tp, ENABLE_ASF)) {
e2bf73e7 13449 u32 bmsr, dummy;
1da177e4
LT
13450
13451 tg3_readphy(tp, MII_BMSR, &bmsr);
13452 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13453 (bmsr & BMSR_LSTATUS))
13454 goto skip_phy_reset;
6aa20a22 13455
1da177e4
LT
13456 err = tg3_phy_reset(tp);
13457 if (err)
13458 return err;
13459
42b64a45 13460 tg3_phy_set_wirespeed(tp);
1da177e4 13461
e2bf73e7 13462 if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
42b64a45
MC
13463 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13464 tp->link_config.flowctrl);
1da177e4
LT
13465
13466 tg3_writephy(tp, MII_BMCR,
13467 BMCR_ANENABLE | BMCR_ANRESTART);
13468 }
1da177e4
LT
13469 }
13470
13471skip_phy_reset:
79eb6904 13472 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13473 err = tg3_init_5401phy_dsp(tp);
13474 if (err)
13475 return err;
1da177e4 13476
1da177e4
LT
13477 err = tg3_init_5401phy_dsp(tp);
13478 }
13479
1da177e4
LT
13480 return err;
13481}
13482
184b8904 13483static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13484{
a4a8bb15 13485 u8 *vpd_data;
4181b2c8 13486 unsigned int block_end, rosize, len;
535a490e 13487 u32 vpdlen;
184b8904 13488 int j, i = 0;
a4a8bb15 13489
535a490e 13490 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
a4a8bb15
MC
13491 if (!vpd_data)
13492 goto out_no_vpd;
1da177e4 13493
535a490e 13494 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
4181b2c8
MC
13495 if (i < 0)
13496 goto out_not_found;
1da177e4 13497
4181b2c8
MC
13498 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13499 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13500 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13501
535a490e 13502 if (block_end > vpdlen)
4181b2c8 13503 goto out_not_found;
af2c6a4a 13504
184b8904
MC
13505 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13506 PCI_VPD_RO_KEYWORD_MFR_ID);
13507 if (j > 0) {
13508 len = pci_vpd_info_field_size(&vpd_data[j]);
13509
13510 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13511 if (j + len > block_end || len != 4 ||
13512 memcmp(&vpd_data[j], "1028", 4))
13513 goto partno;
13514
13515 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13516 PCI_VPD_RO_KEYWORD_VENDOR0);
13517 if (j < 0)
13518 goto partno;
13519
13520 len = pci_vpd_info_field_size(&vpd_data[j]);
13521
13522 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13523 if (j + len > block_end)
13524 goto partno;
13525
13526 memcpy(tp->fw_ver, &vpd_data[j], len);
535a490e 13527 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
184b8904
MC
13528 }
13529
13530partno:
4181b2c8
MC
13531 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13532 PCI_VPD_RO_KEYWORD_PARTNO);
13533 if (i < 0)
13534 goto out_not_found;
af2c6a4a 13535
4181b2c8 13536 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13537
4181b2c8
MC
13538 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13539 if (len > TG3_BPN_SIZE ||
535a490e 13540 (len + i) > vpdlen)
4181b2c8 13541 goto out_not_found;
1da177e4 13542
4181b2c8 13543 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13544
1da177e4 13545out_not_found:
a4a8bb15 13546 kfree(vpd_data);
37a949c5 13547 if (tp->board_part_number[0])
a4a8bb15
MC
13548 return;
13549
13550out_no_vpd:
37a949c5
MC
13551 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13552 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13553 strcpy(tp->board_part_number, "BCM5717");
13554 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13555 strcpy(tp->board_part_number, "BCM5718");
13556 else
13557 goto nomatch;
13558 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13559 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13560 strcpy(tp->board_part_number, "BCM57780");
13561 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13562 strcpy(tp->board_part_number, "BCM57760");
13563 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13564 strcpy(tp->board_part_number, "BCM57790");
13565 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13566 strcpy(tp->board_part_number, "BCM57788");
13567 else
13568 goto nomatch;
13569 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13570 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13571 strcpy(tp->board_part_number, "BCM57761");
13572 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13573 strcpy(tp->board_part_number, "BCM57765");
13574 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13575 strcpy(tp->board_part_number, "BCM57781");
13576 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13577 strcpy(tp->board_part_number, "BCM57785");
13578 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13579 strcpy(tp->board_part_number, "BCM57791");
13580 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13581 strcpy(tp->board_part_number, "BCM57795");
13582 else
13583 goto nomatch;
55086ad9
MC
13584 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
13585 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
13586 strcpy(tp->board_part_number, "BCM57762");
13587 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
13588 strcpy(tp->board_part_number, "BCM57766");
13589 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
13590 strcpy(tp->board_part_number, "BCM57782");
13591 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13592 strcpy(tp->board_part_number, "BCM57786");
13593 else
13594 goto nomatch;
37a949c5 13595 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13596 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13597 } else {
13598nomatch:
b5d3772c 13599 strcpy(tp->board_part_number, "none");
37a949c5 13600 }
1da177e4
LT
13601}
13602
9c8a620e
MC
13603static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13604{
13605 u32 val;
13606
e4f34110 13607 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13608 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13609 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13610 val != 0)
13611 return 0;
13612
13613 return 1;
13614}
13615
acd9c119
MC
13616static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13617{
ff3a7cb2 13618 u32 val, offset, start, ver_offset;
75f9936e 13619 int i, dst_off;
ff3a7cb2 13620 bool newver = false;
acd9c119
MC
13621
13622 if (tg3_nvram_read(tp, 0xc, &offset) ||
13623 tg3_nvram_read(tp, 0x4, &start))
13624 return;
13625
13626 offset = tg3_nvram_logical_addr(tp, offset);
13627
ff3a7cb2 13628 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13629 return;
13630
ff3a7cb2
MC
13631 if ((val & 0xfc000000) == 0x0c000000) {
13632 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13633 return;
13634
ff3a7cb2
MC
13635 if (val == 0)
13636 newver = true;
13637 }
13638
75f9936e
MC
13639 dst_off = strlen(tp->fw_ver);
13640
ff3a7cb2 13641 if (newver) {
75f9936e
MC
13642 if (TG3_VER_SIZE - dst_off < 16 ||
13643 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13644 return;
13645
13646 offset = offset + ver_offset - start;
13647 for (i = 0; i < 16; i += 4) {
13648 __be32 v;
13649 if (tg3_nvram_read_be32(tp, offset + i, &v))
13650 return;
13651
75f9936e 13652 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13653 }
13654 } else {
13655 u32 major, minor;
13656
13657 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13658 return;
13659
13660 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13661 TG3_NVM_BCVER_MAJSFT;
13662 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13663 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13664 "v%d.%02d", major, minor);
acd9c119
MC
13665 }
13666}
13667
a6f6cb1c
MC
13668static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13669{
13670 u32 val, major, minor;
13671
13672 /* Use native endian representation */
13673 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13674 return;
13675
13676 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13677 TG3_NVM_HWSB_CFG1_MAJSFT;
13678 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13679 TG3_NVM_HWSB_CFG1_MINSFT;
13680
13681 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13682}
13683
dfe00d7d
MC
13684static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13685{
13686 u32 offset, major, minor, build;
13687
75f9936e 13688 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13689
13690 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13691 return;
13692
13693 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13694 case TG3_EEPROM_SB_REVISION_0:
13695 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13696 break;
13697 case TG3_EEPROM_SB_REVISION_2:
13698 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13699 break;
13700 case TG3_EEPROM_SB_REVISION_3:
13701 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13702 break;
a4153d40
MC
13703 case TG3_EEPROM_SB_REVISION_4:
13704 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13705 break;
13706 case TG3_EEPROM_SB_REVISION_5:
13707 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13708 break;
bba226ac
MC
13709 case TG3_EEPROM_SB_REVISION_6:
13710 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13711 break;
dfe00d7d
MC
13712 default:
13713 return;
13714 }
13715
e4f34110 13716 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13717 return;
13718
13719 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13720 TG3_EEPROM_SB_EDH_BLD_SHFT;
13721 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13722 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13723 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13724
13725 if (minor > 99 || build > 26)
13726 return;
13727
75f9936e
MC
13728 offset = strlen(tp->fw_ver);
13729 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13730 " v%d.%02d", major, minor);
dfe00d7d
MC
13731
13732 if (build > 0) {
75f9936e
MC
13733 offset = strlen(tp->fw_ver);
13734 if (offset < TG3_VER_SIZE - 1)
13735 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13736 }
13737}
13738
acd9c119 13739static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13740{
13741 u32 val, offset, start;
acd9c119 13742 int i, vlen;
9c8a620e
MC
13743
13744 for (offset = TG3_NVM_DIR_START;
13745 offset < TG3_NVM_DIR_END;
13746 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13747 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13748 return;
13749
9c8a620e
MC
13750 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13751 break;
13752 }
13753
13754 if (offset == TG3_NVM_DIR_END)
13755 return;
13756
63c3a66f 13757 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13758 start = 0x08000000;
e4f34110 13759 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13760 return;
13761
e4f34110 13762 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13763 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13764 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13765 return;
13766
13767 offset += val - start;
13768
acd9c119 13769 vlen = strlen(tp->fw_ver);
9c8a620e 13770
acd9c119
MC
13771 tp->fw_ver[vlen++] = ',';
13772 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13773
13774 for (i = 0; i < 4; i++) {
a9dc529d
MC
13775 __be32 v;
13776 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13777 return;
13778
b9fc7dc5 13779 offset += sizeof(v);
c4e6575c 13780
acd9c119
MC
13781 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13782 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13783 break;
c4e6575c 13784 }
9c8a620e 13785
acd9c119
MC
13786 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13787 vlen += sizeof(v);
c4e6575c 13788 }
acd9c119
MC
13789}
13790
7fd76445
MC
13791static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13792{
13793 int vlen;
13794 u32 apedata;
ecc79648 13795 char *fwtype;
7fd76445 13796
63c3a66f 13797 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13798 return;
13799
13800 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13801 if (apedata != APE_SEG_SIG_MAGIC)
13802 return;
13803
13804 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13805 if (!(apedata & APE_FW_STATUS_READY))
13806 return;
13807
13808 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13809
dc6d0744 13810 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13811 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13812 fwtype = "NCSI";
dc6d0744 13813 } else {
ecc79648 13814 fwtype = "DASH";
dc6d0744 13815 }
ecc79648 13816
7fd76445
MC
13817 vlen = strlen(tp->fw_ver);
13818
ecc79648
MC
13819 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13820 fwtype,
7fd76445
MC
13821 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13822 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13823 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13824 (apedata & APE_FW_VERSION_BLDMSK));
13825}
13826
acd9c119
MC
13827static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13828{
13829 u32 val;
75f9936e 13830 bool vpd_vers = false;
acd9c119 13831
75f9936e
MC
13832 if (tp->fw_ver[0] != 0)
13833 vpd_vers = true;
df259d8c 13834
63c3a66f 13835 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13836 strcat(tp->fw_ver, "sb");
df259d8c
MC
13837 return;
13838 }
13839
acd9c119
MC
13840 if (tg3_nvram_read(tp, 0, &val))
13841 return;
13842
13843 if (val == TG3_EEPROM_MAGIC)
13844 tg3_read_bc_ver(tp);
13845 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13846 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13847 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13848 tg3_read_hwsb_ver(tp);
acd9c119
MC
13849 else
13850 return;
13851
c9cab24e 13852 if (vpd_vers)
75f9936e 13853 goto done;
acd9c119 13854
c9cab24e
MC
13855 if (tg3_flag(tp, ENABLE_APE)) {
13856 if (tg3_flag(tp, ENABLE_ASF))
13857 tg3_read_dash_ver(tp);
13858 } else if (tg3_flag(tp, ENABLE_ASF)) {
13859 tg3_read_mgmtfw_ver(tp);
13860 }
9c8a620e 13861
75f9936e 13862done:
9c8a620e 13863 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13864}
13865
7cb32cf2
MC
13866static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13867{
63c3a66f 13868 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13869 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13870 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13871 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13872 else
de9f5230 13873 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13874}
13875
4143470c 13876static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13877 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13878 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13879 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13880 { },
13881};
13882
16c7fa7d
MC
13883static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
13884{
13885 struct pci_dev *peer;
13886 unsigned int func, devnr = tp->pdev->devfn & ~7;
13887
13888 for (func = 0; func < 8; func++) {
13889 peer = pci_get_slot(tp->pdev->bus, devnr | func);
13890 if (peer && peer != tp->pdev)
13891 break;
13892 pci_dev_put(peer);
13893 }
13894 /* 5704 can be configured in single-port mode, set peer to
13895 * tp->pdev in that case.
13896 */
13897 if (!peer) {
13898 peer = tp->pdev;
13899 return peer;
13900 }
13901
13902 /*
13903 * We don't need to keep the refcount elevated; there's no way
13904 * to remove one half of this device without removing the other
13905 */
13906 pci_dev_put(peer);
13907
13908 return peer;
13909}
13910
42b123b1
MC
13911static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
13912{
13913 tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
13914 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13915 u32 reg;
13916
13917 /* All devices that use the alternate
13918 * ASIC REV location have a CPMU.
13919 */
13920 tg3_flag_set(tp, CPMU_PRESENT);
13921
13922 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13923 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
13924 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13925 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
13926 reg = TG3PCI_GEN2_PRODID_ASICREV;
13927 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13928 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13929 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13930 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13931 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13932 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
13933 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
13934 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
13935 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
13936 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
13937 reg = TG3PCI_GEN15_PRODID_ASICREV;
13938 else
13939 reg = TG3PCI_PRODID_ASICREV;
13940
13941 pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
13942 }
13943
13944 /* Wrong chip ID in 5752 A0. This code can be removed later
13945 * as A0 is not in production.
13946 */
13947 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13948 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13949
13950 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13951 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13952 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
13953 tg3_flag_set(tp, 5717_PLUS);
13954
13955 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
13956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
13957 tg3_flag_set(tp, 57765_CLASS);
13958
13959 if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
13960 tg3_flag_set(tp, 57765_PLUS);
13961
13962 /* Intentionally exclude ASIC_REV_5906 */
13963 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
13964 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
13965 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13966 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
13967 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13968 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13969 tg3_flag(tp, 57765_PLUS))
13970 tg3_flag_set(tp, 5755_PLUS);
13971
13972 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13973 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
13974 tg3_flag_set(tp, 5780_CLASS);
13975
13976 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13977 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13978 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
13979 tg3_flag(tp, 5755_PLUS) ||
13980 tg3_flag(tp, 5780_CLASS))
13981 tg3_flag_set(tp, 5750_PLUS);
13982
13983 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
13984 tg3_flag(tp, 5750_PLUS))
13985 tg3_flag_set(tp, 5705_PLUS);
13986}
13987
1da177e4
LT
13988static int __devinit tg3_get_invariants(struct tg3 *tp)
13989{
1da177e4 13990 u32 misc_ctrl_reg;
1da177e4
LT
13991 u32 pci_state_reg, grc_misc_cfg;
13992 u32 val;
13993 u16 pci_cmd;
5e7dfd0f 13994 int err;
1da177e4 13995
1da177e4
LT
13996 /* Force memory write invalidate off. If we leave it on,
13997 * then on 5700_BX chips we have to enable a workaround.
13998 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13999 * to match the cacheline size. The Broadcom driver have this
14000 * workaround but turns MWI off all the times so never uses
14001 * it. This seems to suggest that the workaround is insufficient.
14002 */
14003 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14004 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
14005 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14006
16821285
MC
14007 /* Important! -- Make sure register accesses are byteswapped
14008 * correctly. Also, for those chips that require it, make
14009 * sure that indirect register accesses are enabled before
14010 * the first operation.
1da177e4
LT
14011 */
14012 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14013 &misc_ctrl_reg);
16821285
MC
14014 tp->misc_host_ctrl |= (misc_ctrl_reg &
14015 MISC_HOST_CTRL_CHIPREV);
14016 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14017 tp->misc_host_ctrl);
1da177e4 14018
42b123b1 14019 tg3_detect_asic_rev(tp, misc_ctrl_reg);
ff645bec 14020
6892914f
MC
14021 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
14022 * we need to disable memory and use config. cycles
14023 * only to access all registers. The 5702/03 chips
14024 * can mistakenly decode the special cycles from the
14025 * ICH chipsets as memory write cycles, causing corruption
14026 * of register and memory space. Only certain ICH bridges
14027 * will drive special cycles with non-zero data during the
14028 * address phase which can fall within the 5703's address
14029 * range. This is not an ICH bug as the PCI spec allows
14030 * non-zero address during special cycles. However, only
14031 * these ICH bridges are known to drive non-zero addresses
14032 * during special cycles.
14033 *
14034 * Since special cycles do not cross PCI bridges, we only
14035 * enable this workaround if the 5703 is on the secondary
14036 * bus of these ICH bridges.
14037 */
14038 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
14039 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
14040 static struct tg3_dev_id {
14041 u32 vendor;
14042 u32 device;
14043 u32 rev;
14044 } ich_chipsets[] = {
14045 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
14046 PCI_ANY_ID },
14047 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
14048 PCI_ANY_ID },
14049 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
14050 0xa },
14051 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
14052 PCI_ANY_ID },
14053 { },
14054 };
14055 struct tg3_dev_id *pci_id = &ich_chipsets[0];
14056 struct pci_dev *bridge = NULL;
14057
14058 while (pci_id->vendor != 0) {
14059 bridge = pci_get_device(pci_id->vendor, pci_id->device,
14060 bridge);
14061 if (!bridge) {
14062 pci_id++;
14063 continue;
14064 }
14065 if (pci_id->rev != PCI_ANY_ID) {
44c10138 14066 if (bridge->revision > pci_id->rev)
6892914f
MC
14067 continue;
14068 }
14069 if (bridge->subordinate &&
14070 (bridge->subordinate->number ==
14071 tp->pdev->bus->number)) {
63c3a66f 14072 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
14073 pci_dev_put(bridge);
14074 break;
14075 }
14076 }
14077 }
14078
6ff6f81d 14079 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
14080 static struct tg3_dev_id {
14081 u32 vendor;
14082 u32 device;
14083 } bridge_chipsets[] = {
14084 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
14085 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
14086 { },
14087 };
14088 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
14089 struct pci_dev *bridge = NULL;
14090
14091 while (pci_id->vendor != 0) {
14092 bridge = pci_get_device(pci_id->vendor,
14093 pci_id->device,
14094 bridge);
14095 if (!bridge) {
14096 pci_id++;
14097 continue;
14098 }
14099 if (bridge->subordinate &&
14100 (bridge->subordinate->number <=
14101 tp->pdev->bus->number) &&
14102 (bridge->subordinate->subordinate >=
14103 tp->pdev->bus->number)) {
63c3a66f 14104 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
14105 pci_dev_put(bridge);
14106 break;
14107 }
14108 }
14109 }
14110
4a29cc2e
MC
14111 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
14112 * DMA addresses > 40-bit. This bridge may have other additional
14113 * 57xx devices behind it in some 4-port NIC designs for example.
14114 * Any tg3 device found behind the bridge will also need the 40-bit
14115 * DMA workaround.
14116 */
42b123b1 14117 if (tg3_flag(tp, 5780_CLASS)) {
63c3a66f 14118 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 14119 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 14120 } else {
4a29cc2e
MC
14121 struct pci_dev *bridge = NULL;
14122
14123 do {
14124 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
14125 PCI_DEVICE_ID_SERVERWORKS_EPB,
14126 bridge);
14127 if (bridge && bridge->subordinate &&
14128 (bridge->subordinate->number <=
14129 tp->pdev->bus->number) &&
14130 (bridge->subordinate->subordinate >=
14131 tp->pdev->bus->number)) {
63c3a66f 14132 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
14133 pci_dev_put(bridge);
14134 break;
14135 }
14136 } while (bridge);
14137 }
4cf78e4f 14138
f6eb9b1f 14139 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3a1e19d3 14140 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
7544b097
MC
14141 tp->pdev_peer = tg3_find_peer(tp);
14142
507399f1 14143 /* Determine TSO capabilities */
a0512944 14144 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
4d163b75 14145 ; /* Do nothing. HW bug. */
63c3a66f
JP
14146 else if (tg3_flag(tp, 57765_PLUS))
14147 tg3_flag_set(tp, HW_TSO_3);
14148 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 14149 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
14150 tg3_flag_set(tp, HW_TSO_2);
14151 else if (tg3_flag(tp, 5750_PLUS)) {
14152 tg3_flag_set(tp, HW_TSO_1);
14153 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14154 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
14155 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 14156 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
14157 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14158 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14159 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 14160 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
14161 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
14162 tp->fw_needed = FIRMWARE_TG3TSO5;
14163 else
14164 tp->fw_needed = FIRMWARE_TG3TSO;
14165 }
14166
dabc5c67 14167 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
14168 if (tg3_flag(tp, HW_TSO_1) ||
14169 tg3_flag(tp, HW_TSO_2) ||
14170 tg3_flag(tp, HW_TSO_3) ||
cf9ecf4b
MC
14171 tp->fw_needed) {
14172 /* For firmware TSO, assume ASF is disabled.
14173 * We'll disable TSO later if we discover ASF
14174 * is enabled in tg3_get_eeprom_hw_cfg().
14175 */
dabc5c67 14176 tg3_flag_set(tp, TSO_CAPABLE);
cf9ecf4b 14177 } else {
dabc5c67
MC
14178 tg3_flag_clear(tp, TSO_CAPABLE);
14179 tg3_flag_clear(tp, TSO_BUG);
14180 tp->fw_needed = NULL;
14181 }
14182
14183 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14184 tp->fw_needed = FIRMWARE_TG3;
14185
507399f1
MC
14186 tp->irq_max = 1;
14187
63c3a66f
JP
14188 if (tg3_flag(tp, 5750_PLUS)) {
14189 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
14190 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
14191 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
14192 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
14193 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
14194 tp->pdev_peer == tp->pdev))
63c3a66f 14195 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 14196
63c3a66f 14197 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 14198 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 14199 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 14200 }
4f125f42 14201
63c3a66f
JP
14202 if (tg3_flag(tp, 57765_PLUS)) {
14203 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1 14204 tp->irq_max = TG3_IRQ_MAX_VECS;
90415477 14205 tg3_rss_init_dflt_indir_tbl(tp);
507399f1 14206 }
f6eb9b1f 14207 }
0e1406dd 14208
2ffcc981 14209 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 14210 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 14211
e31aa987 14212 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a4cb428d 14213 tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
e31aa987 14214
fa6b2aae
MC
14215 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14216 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14217 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 14218 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 14219
63c3a66f 14220 if (tg3_flag(tp, 57765_PLUS) &&
a0512944 14221 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
63c3a66f 14222 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 14223
63c3a66f
JP
14224 if (!tg3_flag(tp, 5705_PLUS) ||
14225 tg3_flag(tp, 5780_CLASS) ||
14226 tg3_flag(tp, USE_JUMBO_BDFLAG))
14227 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 14228
52f4490c
MC
14229 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14230 &pci_state_reg);
14231
708ebb3a 14232 if (pci_is_pcie(tp->pdev)) {
5e7dfd0f
MC
14233 u16 lnkctl;
14234
63c3a66f 14235 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 14236
2c55a3d0
MC
14237 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
14238 int readrq = pcie_get_readrq(tp->pdev);
14239 if (readrq > 2048)
14240 pcie_set_readrq(tp->pdev, 2048);
14241 }
5f5c51e3 14242
5e7dfd0f 14243 pci_read_config_word(tp->pdev,
708ebb3a 14244 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
5e7dfd0f
MC
14245 &lnkctl);
14246 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
14247 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
14248 ASIC_REV_5906) {
63c3a66f 14249 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 14250 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 14251 }
5e7dfd0f 14252 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 14253 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
14254 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
14255 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 14256 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 14257 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 14258 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 14259 }
52f4490c 14260 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
708ebb3a
JM
14261 /* BCM5785 devices are effectively PCIe devices, and should
14262 * follow PCIe codepaths, but do not have a PCIe capabilities
14263 * section.
93a700a9 14264 */
63c3a66f
JP
14265 tg3_flag_set(tp, PCI_EXPRESS);
14266 } else if (!tg3_flag(tp, 5705_PLUS) ||
14267 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
14268 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14269 if (!tp->pcix_cap) {
2445e461
MC
14270 dev_err(&tp->pdev->dev,
14271 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
14272 return -EIO;
14273 }
14274
14275 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 14276 tg3_flag_set(tp, PCIX_MODE);
52f4490c 14277 }
1da177e4 14278
399de50b
MC
14279 /* If we have an AMD 762 or VIA K8T800 chipset, write
14280 * reordering to the mailbox registers done by the host
14281 * controller can cause major troubles. We read back from
14282 * every mailbox register write to force the writes to be
14283 * posted to the chip in order.
14284 */
4143470c 14285 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
14286 !tg3_flag(tp, PCI_EXPRESS))
14287 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 14288
69fc4053
MC
14289 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14290 &tp->pci_cacheline_sz);
14291 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14292 &tp->pci_lat_timer);
1da177e4
LT
14293 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14294 tp->pci_lat_timer < 64) {
14295 tp->pci_lat_timer = 64;
69fc4053
MC
14296 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14297 tp->pci_lat_timer);
1da177e4
LT
14298 }
14299
16821285
MC
14300 /* Important! -- It is critical that the PCI-X hw workaround
14301 * situation is decided before the first MMIO register access.
14302 */
52f4490c
MC
14303 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14304 /* 5700 BX chips need to have their TX producer index
14305 * mailboxes written twice to workaround a bug.
14306 */
63c3a66f 14307 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 14308
52f4490c 14309 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
14310 *
14311 * The workaround is to use indirect register accesses
14312 * for all chip writes not to mailbox registers.
14313 */
63c3a66f 14314 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 14315 u32 pm_reg;
1da177e4 14316
63c3a66f 14317 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14318
14319 /* The chip can have it's power management PCI config
14320 * space registers clobbered due to this bug.
14321 * So explicitly force the chip into D0 here.
14322 */
9974a356
MC
14323 pci_read_config_dword(tp->pdev,
14324 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14325 &pm_reg);
14326 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14327 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
14328 pci_write_config_dword(tp->pdev,
14329 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
14330 pm_reg);
14331
14332 /* Also, force SERR#/PERR# in PCI command. */
14333 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14334 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14335 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14336 }
14337 }
14338
1da177e4 14339 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 14340 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 14341 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 14342 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
14343
14344 /* Chip-specific fixup from Broadcom driver */
14345 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14346 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14347 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14348 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14349 }
14350
1ee582d8 14351 /* Default fast path register access methods */
20094930 14352 tp->read32 = tg3_read32;
1ee582d8 14353 tp->write32 = tg3_write32;
09ee929c 14354 tp->read32_mbox = tg3_read32;
20094930 14355 tp->write32_mbox = tg3_write32;
1ee582d8
MC
14356 tp->write32_tx_mbox = tg3_write32;
14357 tp->write32_rx_mbox = tg3_write32;
14358
14359 /* Various workaround register access methods */
63c3a66f 14360 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 14361 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 14362 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 14363 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
14364 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14365 /*
14366 * Back to back register writes can cause problems on these
14367 * chips, the workaround is to read back all reg writes
14368 * except those to mailbox regs.
14369 *
14370 * See tg3_write_indirect_reg32().
14371 */
1ee582d8 14372 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
14373 }
14374
63c3a66f 14375 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 14376 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 14377 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
14378 tp->write32_rx_mbox = tg3_write_flush_reg32;
14379 }
20094930 14380
63c3a66f 14381 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
14382 tp->read32 = tg3_read_indirect_reg32;
14383 tp->write32 = tg3_write_indirect_reg32;
14384 tp->read32_mbox = tg3_read_indirect_mbox;
14385 tp->write32_mbox = tg3_write_indirect_mbox;
14386 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14387 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14388
14389 iounmap(tp->regs);
22abe310 14390 tp->regs = NULL;
6892914f
MC
14391
14392 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14393 pci_cmd &= ~PCI_COMMAND_MEMORY;
14394 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14395 }
b5d3772c
MC
14396 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14397 tp->read32_mbox = tg3_read32_mbox_5906;
14398 tp->write32_mbox = tg3_write32_mbox_5906;
14399 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14400 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14401 }
6892914f 14402
bbadf503 14403 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 14404 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 14405 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 14406 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 14407 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 14408
16821285
MC
14409 /* The memory arbiter has to be enabled in order for SRAM accesses
14410 * to succeed. Normally on powerup the tg3 chip firmware will make
14411 * sure it is enabled, but other entities such as system netboot
14412 * code might disable it.
14413 */
14414 val = tr32(MEMARB_MODE);
14415 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14416
9dc5e342
MC
14417 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14418 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
14419 tg3_flag(tp, 5780_CLASS)) {
14420 if (tg3_flag(tp, PCIX_MODE)) {
14421 pci_read_config_dword(tp->pdev,
14422 tp->pcix_cap + PCI_X_STATUS,
14423 &val);
14424 tp->pci_fn = val & 0x7;
14425 }
14426 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
14427 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14428 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14429 NIC_SRAM_CPMUSTAT_SIG) {
14430 tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
14431 tp->pci_fn = tp->pci_fn ? 1 : 0;
14432 }
14433 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
14434 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
14435 tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
14436 if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
14437 NIC_SRAM_CPMUSTAT_SIG) {
14438 tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
14439 TG3_CPMU_STATUS_FSHFT_5719;
14440 }
69f11c99
MC
14441 }
14442
7d0c41ef 14443 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 14444 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
14445 * determined before calling tg3_set_power_state() so that
14446 * we know whether or not to switch out of Vaux power.
14447 * When the flag is set, it means that GPIO1 is used for eeprom
14448 * write protect and also implies that it is a LOM where GPIOs
14449 * are not used to switch power.
6aa20a22 14450 */
7d0c41ef
MC
14451 tg3_get_eeprom_hw_cfg(tp);
14452
cf9ecf4b
MC
14453 if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
14454 tg3_flag_clear(tp, TSO_CAPABLE);
14455 tg3_flag_clear(tp, TSO_BUG);
14456 tp->fw_needed = NULL;
14457 }
14458
63c3a66f 14459 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
14460 /* Allow reads and writes to the
14461 * APE register and memory space.
14462 */
14463 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
14464 PCISTATE_ALLOW_APE_SHMEM_WR |
14465 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
14466 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14467 pci_state_reg);
c9cab24e
MC
14468
14469 tg3_ape_lock_init(tp);
0d3031d9
MC
14470 }
14471
16821285
MC
14472 /* Set up tp->grc_local_ctrl before calling
14473 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14474 * will bring 5700's external PHY out of reset.
314fba34
MC
14475 * It is also used as eeprom write protect on LOMs.
14476 */
14477 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 14478 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 14479 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
14480 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14481 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
14482 /* Unused GPIO3 must be driven as output on 5752 because there
14483 * are no pull-up resistors on unused GPIO pins.
14484 */
14485 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14486 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 14487
321d32a0 14488 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd 14489 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
55086ad9 14490 tg3_flag(tp, 57765_CLASS))
af36e6b6
MC
14491 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14492
8d519ab2
MC
14493 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14494 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
14495 /* Turn off the debug UART. */
14496 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 14497 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
14498 /* Keep VMain power. */
14499 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14500 GRC_LCLCTRL_GPIO_OUTPUT0;
14501 }
14502
16821285
MC
14503 /* Switch out of Vaux if it is a NIC */
14504 tg3_pwrsrc_switch_to_vmain(tp);
1da177e4 14505
1da177e4
LT
14506 /* Derive initial jumbo mode from MTU assigned in
14507 * ether_setup() via the alloc_etherdev() call
14508 */
63c3a66f
JP
14509 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14510 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
14511
14512 /* Determine WakeOnLan speed to use. */
14513 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14514 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14515 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14516 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 14517 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 14518 } else {
63c3a66f 14519 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
14520 }
14521
7f97a4bd 14522 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 14523 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 14524
1da177e4 14525 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14526 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14527 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14528 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14529 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14530 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14531 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14532 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14533
14534 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14535 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14536 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14537 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14538 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14539
63c3a66f 14540 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14541 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14542 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14543 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14544 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14545 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14546 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14547 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14548 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14549 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14550 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14551 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14552 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14553 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14554 } else
f07e9af3 14555 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14556 }
1da177e4 14557
b2a5c19c
MC
14558 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14559 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14560 tp->phy_otp = tg3_read_otp_phycfg(tp);
14561 if (tp->phy_otp == 0)
14562 tp->phy_otp = TG3_OTP_DEFAULT;
14563 }
14564
63c3a66f 14565 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14566 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14567 else
14568 tp->mi_mode = MAC_MI_MODE_BASE;
14569
1da177e4 14570 tp->coalesce_mode = 0;
1da177e4
LT
14571 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14572 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14573 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14574
4d958473
MC
14575 /* Set these bits to enable statistics workaround. */
14576 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14577 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14578 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14579 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14580 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14581 }
14582
321d32a0
MC
14583 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14584 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14585 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14586
158d7abd
MC
14587 err = tg3_mdio_init(tp);
14588 if (err)
14589 return err;
1da177e4
LT
14590
14591 /* Initialize data/descriptor byte/word swapping. */
14592 val = tr32(GRC_MODE);
f2096f94
MC
14593 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14594 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14595 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14596 GRC_MODE_B2HRX_ENABLE |
14597 GRC_MODE_HTX2B_ENABLE |
14598 GRC_MODE_HOST_STACKUP);
14599 else
14600 val &= GRC_MODE_HOST_STACKUP;
14601
1da177e4
LT
14602 tw32(GRC_MODE, val | tp->grc_mode);
14603
14604 tg3_switch_clocks(tp);
14605
14606 /* Clear this out for sanity. */
14607 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14608
14609 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14610 &pci_state_reg);
14611 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14612 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14613 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14614
14615 if (chiprevid == CHIPREV_ID_5701_A0 ||
14616 chiprevid == CHIPREV_ID_5701_B0 ||
14617 chiprevid == CHIPREV_ID_5701_B2 ||
14618 chiprevid == CHIPREV_ID_5701_B5) {
14619 void __iomem *sram_base;
14620
14621 /* Write some dummy words into the SRAM status block
14622 * area, see if it reads back correctly. If the return
14623 * value is bad, force enable the PCIX workaround.
14624 */
14625 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14626
14627 writel(0x00000000, sram_base);
14628 writel(0x00000000, sram_base + 4);
14629 writel(0xffffffff, sram_base + 4);
14630 if (readl(sram_base) != 0x00000000)
63c3a66f 14631 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14632 }
14633 }
14634
14635 udelay(50);
14636 tg3_nvram_init(tp);
14637
14638 grc_misc_cfg = tr32(GRC_MISC_CFG);
14639 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14640
1da177e4
LT
14641 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14642 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14643 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14644 tg3_flag_set(tp, IS_5788);
1da177e4 14645
63c3a66f 14646 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14647 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14648 tg3_flag_set(tp, TAGGED_STATUS);
14649 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14650 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14651 HOSTCC_MODE_CLRTICK_TXBD);
14652
14653 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14654 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14655 tp->misc_host_ctrl);
14656 }
14657
3bda1258 14658 /* Preserve the APE MAC_MODE bits */
63c3a66f 14659 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14660 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258 14661 else
6e01b20b 14662 tp->mac_mode = 0;
3bda1258 14663
1da177e4
LT
14664 /* these are limited to 10/100 only */
14665 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14666 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14667 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14668 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14669 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14670 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14671 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14672 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14673 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14674 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14675 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14676 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14677 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14678 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14679 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14680 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14681
14682 err = tg3_phy_probe(tp);
14683 if (err) {
2445e461 14684 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14685 /* ... but do not return immediately ... */
b02fd9e3 14686 tg3_mdio_fini(tp);
1da177e4
LT
14687 }
14688
184b8904 14689 tg3_read_vpd(tp);
c4e6575c 14690 tg3_read_fw_ver(tp);
1da177e4 14691
f07e9af3
MC
14692 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14693 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14694 } else {
14695 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14696 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14697 else
f07e9af3 14698 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14699 }
14700
14701 /* 5700 {AX,BX} chips have a broken status block link
14702 * change bit implementation, so we must use the
14703 * status register in those cases.
14704 */
14705 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14706 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14707 else
63c3a66f 14708 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14709
14710 /* The led_ctrl is set during tg3_phy_probe, here we might
14711 * have to force the link status polling mechanism based
14712 * upon subsystem IDs.
14713 */
14714 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14715 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14716 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14717 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14718 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14719 }
14720
14721 /* For all SERDES we poll the MAC status register. */
f07e9af3 14722 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14723 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14724 else
63c3a66f 14725 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14726
9205fd9c 14727 tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
d2757fc4 14728 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14729 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14730 tg3_flag(tp, PCIX_MODE)) {
9205fd9c 14731 tp->rx_offset = NET_SKB_PAD;
d2757fc4 14732#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14733 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14734#endif
14735 }
1da177e4 14736
2c49a44d
MC
14737 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14738 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14739 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14740
2c49a44d 14741 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14742
14743 /* Increment the rx prod index on the rx std ring by at most
14744 * 8 for these chips to workaround hw errata.
14745 */
14746 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14747 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14748 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14749 tp->rx_std_max_post = 8;
14750
63c3a66f 14751 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14752 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14753 PCIE_PWR_MGMT_L1_THRESH_MSK;
14754
1da177e4
LT
14755 return err;
14756}
14757
49b6e95f 14758#ifdef CONFIG_SPARC
1da177e4
LT
14759static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14760{
14761 struct net_device *dev = tp->dev;
14762 struct pci_dev *pdev = tp->pdev;
49b6e95f 14763 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14764 const unsigned char *addr;
49b6e95f
DM
14765 int len;
14766
14767 addr = of_get_property(dp, "local-mac-address", &len);
14768 if (addr && len == 6) {
14769 memcpy(dev->dev_addr, addr, 6);
14770 memcpy(dev->perm_addr, dev->dev_addr, 6);
14771 return 0;
1da177e4
LT
14772 }
14773 return -ENODEV;
14774}
14775
14776static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14777{
14778 struct net_device *dev = tp->dev;
14779
14780 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14781 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14782 return 0;
14783}
14784#endif
14785
14786static int __devinit tg3_get_device_address(struct tg3 *tp)
14787{
14788 struct net_device *dev = tp->dev;
14789 u32 hi, lo, mac_offset;
008652b3 14790 int addr_ok = 0;
1da177e4 14791
49b6e95f 14792#ifdef CONFIG_SPARC
1da177e4
LT
14793 if (!tg3_get_macaddr_sparc(tp))
14794 return 0;
14795#endif
14796
14797 mac_offset = 0x7c;
6ff6f81d 14798 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14799 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14800 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14801 mac_offset = 0xcc;
14802 if (tg3_nvram_lock(tp))
14803 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14804 else
14805 tg3_nvram_unlock(tp);
63c3a66f 14806 } else if (tg3_flag(tp, 5717_PLUS)) {
69f11c99 14807 if (tp->pci_fn & 1)
a1b950d5 14808 mac_offset = 0xcc;
69f11c99 14809 if (tp->pci_fn > 1)
a50d0796 14810 mac_offset += 0x18c;
a1b950d5 14811 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14812 mac_offset = 0x10;
1da177e4
LT
14813
14814 /* First try to get it from MAC address mailbox. */
14815 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14816 if ((hi >> 16) == 0x484b) {
14817 dev->dev_addr[0] = (hi >> 8) & 0xff;
14818 dev->dev_addr[1] = (hi >> 0) & 0xff;
14819
14820 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14821 dev->dev_addr[2] = (lo >> 24) & 0xff;
14822 dev->dev_addr[3] = (lo >> 16) & 0xff;
14823 dev->dev_addr[4] = (lo >> 8) & 0xff;
14824 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14825
008652b3
MC
14826 /* Some old bootcode may report a 0 MAC address in SRAM */
14827 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14828 }
14829 if (!addr_ok) {
14830 /* Next, try NVRAM. */
63c3a66f 14831 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14832 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14833 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14834 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14835 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14836 }
14837 /* Finally just fetch it out of the MAC control regs. */
14838 else {
14839 hi = tr32(MAC_ADDR_0_HIGH);
14840 lo = tr32(MAC_ADDR_0_LOW);
14841
14842 dev->dev_addr[5] = lo & 0xff;
14843 dev->dev_addr[4] = (lo >> 8) & 0xff;
14844 dev->dev_addr[3] = (lo >> 16) & 0xff;
14845 dev->dev_addr[2] = (lo >> 24) & 0xff;
14846 dev->dev_addr[1] = hi & 0xff;
14847 dev->dev_addr[0] = (hi >> 8) & 0xff;
14848 }
1da177e4
LT
14849 }
14850
14851 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14852#ifdef CONFIG_SPARC
1da177e4
LT
14853 if (!tg3_get_default_macaddr_sparc(tp))
14854 return 0;
14855#endif
14856 return -EINVAL;
14857 }
2ff43697 14858 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14859 return 0;
14860}
14861
59e6b434
DM
14862#define BOUNDARY_SINGLE_CACHELINE 1
14863#define BOUNDARY_MULTI_CACHELINE 2
14864
14865static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14866{
14867 int cacheline_size;
14868 u8 byte;
14869 int goal;
14870
14871 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14872 if (byte == 0)
14873 cacheline_size = 1024;
14874 else
14875 cacheline_size = (int) byte * 4;
14876
14877 /* On 5703 and later chips, the boundary bits have no
14878 * effect.
14879 */
14880 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14881 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14882 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14883 goto out;
14884
14885#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14886 goal = BOUNDARY_MULTI_CACHELINE;
14887#else
14888#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14889 goal = BOUNDARY_SINGLE_CACHELINE;
14890#else
14891 goal = 0;
14892#endif
14893#endif
14894
63c3a66f 14895 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14896 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14897 goto out;
14898 }
14899
59e6b434
DM
14900 if (!goal)
14901 goto out;
14902
14903 /* PCI controllers on most RISC systems tend to disconnect
14904 * when a device tries to burst across a cache-line boundary.
14905 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14906 *
14907 * Unfortunately, for PCI-E there are only limited
14908 * write-side controls for this, and thus for reads
14909 * we will still get the disconnects. We'll also waste
14910 * these PCI cycles for both read and write for chips
14911 * other than 5700 and 5701 which do not implement the
14912 * boundary bits.
14913 */
63c3a66f 14914 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14915 switch (cacheline_size) {
14916 case 16:
14917 case 32:
14918 case 64:
14919 case 128:
14920 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14921 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14922 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14923 } else {
14924 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14925 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14926 }
14927 break;
14928
14929 case 256:
14930 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14931 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14932 break;
14933
14934 default:
14935 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14936 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14937 break;
855e1111 14938 }
63c3a66f 14939 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14940 switch (cacheline_size) {
14941 case 16:
14942 case 32:
14943 case 64:
14944 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14945 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14946 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14947 break;
14948 }
14949 /* fallthrough */
14950 case 128:
14951 default:
14952 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14953 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14954 break;
855e1111 14955 }
59e6b434
DM
14956 } else {
14957 switch (cacheline_size) {
14958 case 16:
14959 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14960 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14961 DMA_RWCTRL_WRITE_BNDRY_16);
14962 break;
14963 }
14964 /* fallthrough */
14965 case 32:
14966 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14967 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14968 DMA_RWCTRL_WRITE_BNDRY_32);
14969 break;
14970 }
14971 /* fallthrough */
14972 case 64:
14973 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14974 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14975 DMA_RWCTRL_WRITE_BNDRY_64);
14976 break;
14977 }
14978 /* fallthrough */
14979 case 128:
14980 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14981 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14982 DMA_RWCTRL_WRITE_BNDRY_128);
14983 break;
14984 }
14985 /* fallthrough */
14986 case 256:
14987 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14988 DMA_RWCTRL_WRITE_BNDRY_256);
14989 break;
14990 case 512:
14991 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14992 DMA_RWCTRL_WRITE_BNDRY_512);
14993 break;
14994 case 1024:
14995 default:
14996 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14997 DMA_RWCTRL_WRITE_BNDRY_1024);
14998 break;
855e1111 14999 }
59e6b434
DM
15000 }
15001
15002out:
15003 return val;
15004}
15005
1da177e4
LT
15006static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
15007{
15008 struct tg3_internal_buffer_desc test_desc;
15009 u32 sram_dma_descs;
15010 int i, ret;
15011
15012 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
15013
15014 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
15015 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
15016 tw32(RDMAC_STATUS, 0);
15017 tw32(WDMAC_STATUS, 0);
15018
15019 tw32(BUFMGR_MODE, 0);
15020 tw32(FTQ_RESET, 0);
15021
15022 test_desc.addr_hi = ((u64) buf_dma) >> 32;
15023 test_desc.addr_lo = buf_dma & 0xffffffff;
15024 test_desc.nic_mbuf = 0x00002100;
15025 test_desc.len = size;
15026
15027 /*
15028 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
15029 * the *second* time the tg3 driver was getting loaded after an
15030 * initial scan.
15031 *
15032 * Broadcom tells me:
15033 * ...the DMA engine is connected to the GRC block and a DMA
15034 * reset may affect the GRC block in some unpredictable way...
15035 * The behavior of resets to individual blocks has not been tested.
15036 *
15037 * Broadcom noted the GRC reset will also reset all sub-components.
15038 */
15039 if (to_device) {
15040 test_desc.cqid_sqid = (13 << 8) | 2;
15041
15042 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
15043 udelay(40);
15044 } else {
15045 test_desc.cqid_sqid = (16 << 8) | 7;
15046
15047 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
15048 udelay(40);
15049 }
15050 test_desc.flags = 0x00000005;
15051
15052 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
15053 u32 val;
15054
15055 val = *(((u32 *)&test_desc) + i);
15056 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
15057 sram_dma_descs + (i * sizeof(u32)));
15058 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
15059 }
15060 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
15061
859a5887 15062 if (to_device)
1da177e4 15063 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 15064 else
1da177e4 15065 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
15066
15067 ret = -ENODEV;
15068 for (i = 0; i < 40; i++) {
15069 u32 val;
15070
15071 if (to_device)
15072 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
15073 else
15074 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
15075 if ((val & 0xffff) == sram_dma_descs) {
15076 ret = 0;
15077 break;
15078 }
15079
15080 udelay(100);
15081 }
15082
15083 return ret;
15084}
15085
ded7340d 15086#define TEST_BUFFER_SIZE 0x2000
1da177e4 15087
4143470c 15088static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
15089 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
15090 { },
15091};
15092
1da177e4
LT
15093static int __devinit tg3_test_dma(struct tg3 *tp)
15094{
15095 dma_addr_t buf_dma;
59e6b434 15096 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 15097 int ret = 0;
1da177e4 15098
4bae65c8
MC
15099 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
15100 &buf_dma, GFP_KERNEL);
1da177e4
LT
15101 if (!buf) {
15102 ret = -ENOMEM;
15103 goto out_nofree;
15104 }
15105
15106 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
15107 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
15108
59e6b434 15109 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 15110
63c3a66f 15111 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
15112 goto out;
15113
63c3a66f 15114 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
15115 /* DMA read watermark not used on PCIE */
15116 tp->dma_rwctrl |= 0x00180000;
63c3a66f 15117 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
15118 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
15119 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
15120 tp->dma_rwctrl |= 0x003f0000;
15121 else
15122 tp->dma_rwctrl |= 0x003f000f;
15123 } else {
15124 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15125 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
15126 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 15127 u32 read_water = 0x7;
1da177e4 15128
4a29cc2e
MC
15129 /* If the 5704 is behind the EPB bridge, we can
15130 * do the less restrictive ONE_DMA workaround for
15131 * better performance.
15132 */
63c3a66f 15133 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
15134 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15135 tp->dma_rwctrl |= 0x8000;
15136 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
15137 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
15138
49afdeb6
MC
15139 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
15140 read_water = 4;
59e6b434 15141 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
15142 tp->dma_rwctrl |=
15143 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
15144 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
15145 (1 << 23);
4cf78e4f
MC
15146 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
15147 /* 5780 always in PCIX mode */
15148 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
15149 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
15150 /* 5714 always in PCIX mode */
15151 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
15152 } else {
15153 tp->dma_rwctrl |= 0x001b000f;
15154 }
15155 }
15156
15157 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
15158 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
15159 tp->dma_rwctrl &= 0xfffffff0;
15160
15161 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
15162 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
15163 /* Remove this if it causes problems for some boards. */
15164 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
15165
15166 /* On 5700/5701 chips, we need to set this bit.
15167 * Otherwise the chip will issue cacheline transactions
15168 * to streamable DMA memory with not all the byte
15169 * enables turned on. This is an error on several
15170 * RISC PCI controllers, in particular sparc64.
15171 *
15172 * On 5703/5704 chips, this bit has been reassigned
15173 * a different meaning. In particular, it is used
15174 * on those chips to enable a PCI-X workaround.
15175 */
15176 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
15177 }
15178
15179 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15180
15181#if 0
15182 /* Unneeded, already done by tg3_get_invariants. */
15183 tg3_switch_clocks(tp);
15184#endif
15185
1da177e4
LT
15186 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
15187 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
15188 goto out;
15189
59e6b434
DM
15190 /* It is best to perform DMA test with maximum write burst size
15191 * to expose the 5700/5701 write DMA bug.
15192 */
15193 saved_dma_rwctrl = tp->dma_rwctrl;
15194 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15195 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15196
1da177e4
LT
15197 while (1) {
15198 u32 *p = buf, i;
15199
15200 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
15201 p[i] = i;
15202
15203 /* Send the buffer to the chip. */
15204 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
15205 if (ret) {
2445e461
MC
15206 dev_err(&tp->pdev->dev,
15207 "%s: Buffer write failed. err = %d\n",
15208 __func__, ret);
1da177e4
LT
15209 break;
15210 }
15211
15212#if 0
15213 /* validate data reached card RAM correctly. */
15214 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15215 u32 val;
15216 tg3_read_mem(tp, 0x2100 + (i*4), &val);
15217 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
15218 dev_err(&tp->pdev->dev,
15219 "%s: Buffer corrupted on device! "
15220 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
15221 /* ret = -ENODEV here? */
15222 }
15223 p[i] = 0;
15224 }
15225#endif
15226 /* Now read it back. */
15227 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
15228 if (ret) {
5129c3a3
MC
15229 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
15230 "err = %d\n", __func__, ret);
1da177e4
LT
15231 break;
15232 }
15233
15234 /* Verify it. */
15235 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
15236 if (p[i] == i)
15237 continue;
15238
59e6b434
DM
15239 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15240 DMA_RWCTRL_WRITE_BNDRY_16) {
15241 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
15242 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
15243 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15244 break;
15245 } else {
2445e461
MC
15246 dev_err(&tp->pdev->dev,
15247 "%s: Buffer corrupted on read back! "
15248 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
15249 ret = -ENODEV;
15250 goto out;
15251 }
15252 }
15253
15254 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
15255 /* Success. */
15256 ret = 0;
15257 break;
15258 }
15259 }
59e6b434
DM
15260 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
15261 DMA_RWCTRL_WRITE_BNDRY_16) {
15262 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
15263 * now look for chipsets that are known to expose the
15264 * DMA bug without failing the test.
59e6b434 15265 */
4143470c 15266 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
15267 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
15268 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 15269 } else {
6d1cfbab
MC
15270 /* Safe to use the calculated DMA boundary. */
15271 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 15272 }
6d1cfbab 15273
59e6b434
DM
15274 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
15275 }
1da177e4
LT
15276
15277out:
4bae65c8 15278 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
15279out_nofree:
15280 return ret;
15281}
15282
1da177e4
LT
15283static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15284{
63c3a66f 15285 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
15286 tp->bufmgr_config.mbuf_read_dma_low_water =
15287 DEFAULT_MB_RDMA_LOW_WATER_5705;
15288 tp->bufmgr_config.mbuf_mac_rx_low_water =
15289 DEFAULT_MB_MACRX_LOW_WATER_57765;
15290 tp->bufmgr_config.mbuf_high_water =
15291 DEFAULT_MB_HIGH_WATER_57765;
15292
15293 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15294 DEFAULT_MB_RDMA_LOW_WATER_5705;
15295 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15296 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15297 tp->bufmgr_config.mbuf_high_water_jumbo =
15298 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 15299 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
15300 tp->bufmgr_config.mbuf_read_dma_low_water =
15301 DEFAULT_MB_RDMA_LOW_WATER_5705;
15302 tp->bufmgr_config.mbuf_mac_rx_low_water =
15303 DEFAULT_MB_MACRX_LOW_WATER_5705;
15304 tp->bufmgr_config.mbuf_high_water =
15305 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
15306 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15307 tp->bufmgr_config.mbuf_mac_rx_low_water =
15308 DEFAULT_MB_MACRX_LOW_WATER_5906;
15309 tp->bufmgr_config.mbuf_high_water =
15310 DEFAULT_MB_HIGH_WATER_5906;
15311 }
fdfec172
MC
15312
15313 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15314 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15315 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15316 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15317 tp->bufmgr_config.mbuf_high_water_jumbo =
15318 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15319 } else {
15320 tp->bufmgr_config.mbuf_read_dma_low_water =
15321 DEFAULT_MB_RDMA_LOW_WATER;
15322 tp->bufmgr_config.mbuf_mac_rx_low_water =
15323 DEFAULT_MB_MACRX_LOW_WATER;
15324 tp->bufmgr_config.mbuf_high_water =
15325 DEFAULT_MB_HIGH_WATER;
15326
15327 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15328 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15329 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15330 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15331 tp->bufmgr_config.mbuf_high_water_jumbo =
15332 DEFAULT_MB_HIGH_WATER_JUMBO;
15333 }
1da177e4
LT
15334
15335 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15336 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15337}
15338
15339static char * __devinit tg3_phy_string(struct tg3 *tp)
15340{
79eb6904
MC
15341 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15342 case TG3_PHY_ID_BCM5400: return "5400";
15343 case TG3_PHY_ID_BCM5401: return "5401";
15344 case TG3_PHY_ID_BCM5411: return "5411";
15345 case TG3_PHY_ID_BCM5701: return "5701";
15346 case TG3_PHY_ID_BCM5703: return "5703";
15347 case TG3_PHY_ID_BCM5704: return "5704";
15348 case TG3_PHY_ID_BCM5705: return "5705";
15349 case TG3_PHY_ID_BCM5750: return "5750";
15350 case TG3_PHY_ID_BCM5752: return "5752";
15351 case TG3_PHY_ID_BCM5714: return "5714";
15352 case TG3_PHY_ID_BCM5780: return "5780";
15353 case TG3_PHY_ID_BCM5755: return "5755";
15354 case TG3_PHY_ID_BCM5787: return "5787";
15355 case TG3_PHY_ID_BCM5784: return "5784";
15356 case TG3_PHY_ID_BCM5756: return "5722/5756";
15357 case TG3_PHY_ID_BCM5906: return "5906";
15358 case TG3_PHY_ID_BCM5761: return "5761";
15359 case TG3_PHY_ID_BCM5718C: return "5718C";
15360 case TG3_PHY_ID_BCM5718S: return "5718S";
15361 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 15362 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 15363 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 15364 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
15365 case 0: return "serdes";
15366 default: return "unknown";
855e1111 15367 }
1da177e4
LT
15368}
15369
f9804ddb
MC
15370static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15371{
63c3a66f 15372 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
15373 strcpy(str, "PCI Express");
15374 return str;
63c3a66f 15375 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
15376 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15377
15378 strcpy(str, "PCIX:");
15379
15380 if ((clock_ctrl == 7) ||
15381 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15382 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15383 strcat(str, "133MHz");
15384 else if (clock_ctrl == 0)
15385 strcat(str, "33MHz");
15386 else if (clock_ctrl == 2)
15387 strcat(str, "50MHz");
15388 else if (clock_ctrl == 4)
15389 strcat(str, "66MHz");
15390 else if (clock_ctrl == 6)
15391 strcat(str, "100MHz");
f9804ddb
MC
15392 } else {
15393 strcpy(str, "PCI:");
63c3a66f 15394 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
15395 strcat(str, "66MHz");
15396 else
15397 strcat(str, "33MHz");
15398 }
63c3a66f 15399 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
15400 strcat(str, ":32-bit");
15401 else
15402 strcat(str, ":64-bit");
15403 return str;
15404}
15405
15f9850d
DM
15406static void __devinit tg3_init_coal(struct tg3 *tp)
15407{
15408 struct ethtool_coalesce *ec = &tp->coal;
15409
15410 memset(ec, 0, sizeof(*ec));
15411 ec->cmd = ETHTOOL_GCOALESCE;
15412 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15413 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15414 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15415 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15416 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15417 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15418 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15419 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15420 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15421
15422 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15423 HOSTCC_MODE_CLRTICK_TXBD)) {
15424 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15425 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15426 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15427 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15428 }
d244c892 15429
63c3a66f 15430 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
15431 ec->rx_coalesce_usecs_irq = 0;
15432 ec->tx_coalesce_usecs_irq = 0;
15433 ec->stats_block_coalesce_usecs = 0;
15434 }
15f9850d
DM
15435}
15436
1da177e4
LT
15437static int __devinit tg3_init_one(struct pci_dev *pdev,
15438 const struct pci_device_id *ent)
15439{
1da177e4
LT
15440 struct net_device *dev;
15441 struct tg3 *tp;
646c9edd
MC
15442 int i, err, pm_cap;
15443 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 15444 char str[40];
72f2afb8 15445 u64 dma_mask, persist_dma_mask;
c8f44aff 15446 netdev_features_t features = 0;
1da177e4 15447
05dbe005 15448 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
15449
15450 err = pci_enable_device(pdev);
15451 if (err) {
2445e461 15452 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
15453 return err;
15454 }
15455
1da177e4
LT
15456 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15457 if (err) {
2445e461 15458 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
15459 goto err_out_disable_pdev;
15460 }
15461
15462 pci_set_master(pdev);
15463
15464 /* Find power-management capability. */
15465 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15466 if (pm_cap == 0) {
2445e461
MC
15467 dev_err(&pdev->dev,
15468 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
15469 err = -EIO;
15470 goto err_out_free_res;
15471 }
15472
16821285
MC
15473 err = pci_set_power_state(pdev, PCI_D0);
15474 if (err) {
15475 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15476 goto err_out_free_res;
15477 }
15478
fe5f5787 15479 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 15480 if (!dev) {
1da177e4 15481 err = -ENOMEM;
16821285 15482 goto err_out_power_down;
1da177e4
LT
15483 }
15484
1da177e4
LT
15485 SET_NETDEV_DEV(dev, &pdev->dev);
15486
1da177e4
LT
15487 tp = netdev_priv(dev);
15488 tp->pdev = pdev;
15489 tp->dev = dev;
15490 tp->pm_cap = pm_cap;
1da177e4
LT
15491 tp->rx_mode = TG3_DEF_RX_MODE;
15492 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15493
1da177e4
LT
15494 if (tg3_debug > 0)
15495 tp->msg_enable = tg3_debug;
15496 else
15497 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15498
15499 /* The word/byte swap controls here control register access byte
15500 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15501 * setting below.
15502 */
15503 tp->misc_host_ctrl =
15504 MISC_HOST_CTRL_MASK_PCI_INT |
15505 MISC_HOST_CTRL_WORD_SWAP |
15506 MISC_HOST_CTRL_INDIR_ACCESS |
15507 MISC_HOST_CTRL_PCISTATE_RW;
15508
15509 /* The NONFRM (non-frame) byte/word swap controls take effect
15510 * on descriptor entries, anything which isn't packet data.
15511 *
15512 * The StrongARM chips on the board (one for tx, one for rx)
15513 * are running in big-endian mode.
15514 */
15515 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15516 GRC_MODE_WSWAP_NONFRM_DATA);
15517#ifdef __BIG_ENDIAN
15518 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15519#endif
15520 spin_lock_init(&tp->lock);
1da177e4 15521 spin_lock_init(&tp->indirect_lock);
c4028958 15522 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15523
d5fe488a 15524 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15525 if (!tp->regs) {
ab96b241 15526 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15527 err = -ENOMEM;
15528 goto err_out_free_dev;
15529 }
15530
c9cab24e
MC
15531 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15532 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15533 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15534 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15535 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15536 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15537 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15538 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15539 tg3_flag_set(tp, ENABLE_APE);
15540 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15541 if (!tp->aperegs) {
15542 dev_err(&pdev->dev,
15543 "Cannot map APE registers, aborting\n");
15544 err = -ENOMEM;
15545 goto err_out_iounmap;
15546 }
15547 }
15548
1da177e4
LT
15549 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15550 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15551
1da177e4 15552 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15553 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15554 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15555 dev->irq = pdev->irq;
1da177e4
LT
15556
15557 err = tg3_get_invariants(tp);
15558 if (err) {
ab96b241
MC
15559 dev_err(&pdev->dev,
15560 "Problem fetching invariants of chip, aborting\n");
c9cab24e 15561 goto err_out_apeunmap;
1da177e4
LT
15562 }
15563
4a29cc2e
MC
15564 /* The EPB bridge inside 5714, 5715, and 5780 and any
15565 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15566 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15567 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15568 * do DMA address check in tg3_start_xmit().
15569 */
63c3a66f 15570 if (tg3_flag(tp, IS_5788))
284901a9 15571 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15572 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15573 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15574#ifdef CONFIG_HIGHMEM
6a35528a 15575 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15576#endif
4a29cc2e 15577 } else
6a35528a 15578 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15579
15580 /* Configure DMA attributes. */
284901a9 15581 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15582 err = pci_set_dma_mask(pdev, dma_mask);
15583 if (!err) {
0da0606f 15584 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15585 err = pci_set_consistent_dma_mask(pdev,
15586 persist_dma_mask);
15587 if (err < 0) {
ab96b241
MC
15588 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15589 "DMA for consistent allocations\n");
c9cab24e 15590 goto err_out_apeunmap;
72f2afb8
MC
15591 }
15592 }
15593 }
284901a9
YH
15594 if (err || dma_mask == DMA_BIT_MASK(32)) {
15595 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15596 if (err) {
ab96b241
MC
15597 dev_err(&pdev->dev,
15598 "No usable DMA configuration, aborting\n");
c9cab24e 15599 goto err_out_apeunmap;
72f2afb8
MC
15600 }
15601 }
15602
fdfec172 15603 tg3_init_bufmgr_config(tp);
1da177e4 15604
0da0606f
MC
15605 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15606
15607 /* 5700 B0 chips do not support checksumming correctly due
15608 * to hardware bugs.
15609 */
15610 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15611 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15612
15613 if (tg3_flag(tp, 5755_PLUS))
15614 features |= NETIF_F_IPV6_CSUM;
15615 }
15616
4e3a7aaa
MC
15617 /* TSO is on by default on chips that support hardware TSO.
15618 * Firmware TSO on older chips gives lower performance, so it
15619 * is off by default, but can be enabled using ethtool.
15620 */
63c3a66f
JP
15621 if ((tg3_flag(tp, HW_TSO_1) ||
15622 tg3_flag(tp, HW_TSO_2) ||
15623 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15624 (features & NETIF_F_IP_CSUM))
15625 features |= NETIF_F_TSO;
63c3a66f 15626 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15627 if (features & NETIF_F_IPV6_CSUM)
15628 features |= NETIF_F_TSO6;
63c3a66f 15629 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15630 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15631 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15632 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15633 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15634 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15635 features |= NETIF_F_TSO_ECN;
b0026624 15636 }
1da177e4 15637
d542fe27
MC
15638 dev->features |= features;
15639 dev->vlan_features |= features;
15640
06c03c02
MB
15641 /*
15642 * Add loopback capability only for a subset of devices that support
15643 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15644 * loopback for the remaining devices.
15645 */
15646 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15647 !tg3_flag(tp, CPMU_PRESENT))
15648 /* Add the loopback capability */
0da0606f
MC
15649 features |= NETIF_F_LOOPBACK;
15650
0da0606f 15651 dev->hw_features |= features;
06c03c02 15652
1da177e4 15653 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15654 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15655 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15656 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15657 tp->rx_pending = 63;
15658 }
15659
1da177e4
LT
15660 err = tg3_get_device_address(tp);
15661 if (err) {
ab96b241
MC
15662 dev_err(&pdev->dev,
15663 "Could not obtain valid ethernet address, aborting\n");
c9cab24e 15664 goto err_out_apeunmap;
c88864df
MC
15665 }
15666
1da177e4
LT
15667 /*
15668 * Reset chip in case UNDI or EFI driver did not shutdown
15669 * DMA self test will enable WDMAC and we'll see (spurious)
15670 * pending DMA on the PCI bus at that point.
15671 */
15672 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15673 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15674 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15675 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15676 }
15677
15678 err = tg3_test_dma(tp);
15679 if (err) {
ab96b241 15680 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15681 goto err_out_apeunmap;
1da177e4
LT
15682 }
15683
78f90dcf
MC
15684 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15685 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15686 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15687 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15688 struct tg3_napi *tnapi = &tp->napi[i];
15689
15690 tnapi->tp = tp;
15691 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15692
15693 tnapi->int_mbox = intmbx;
93a700a9 15694 if (i <= 4)
78f90dcf
MC
15695 intmbx += 0x8;
15696 else
15697 intmbx += 0x4;
15698
15699 tnapi->consmbox = rcvmbx;
15700 tnapi->prodmbox = sndmbx;
15701
66cfd1bd 15702 if (i)
78f90dcf 15703 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15704 else
78f90dcf 15705 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15706
63c3a66f 15707 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15708 break;
15709
15710 /*
15711 * If we support MSIX, we'll be using RSS. If we're using
15712 * RSS, the first vector only handles link interrupts and the
15713 * remaining vectors handle rx and tx interrupts. Reuse the
15714 * mailbox values for the next iteration. The values we setup
15715 * above are still useful for the single vectored mode.
15716 */
15717 if (!i)
15718 continue;
15719
15720 rcvmbx += 0x8;
15721
15722 if (sndmbx & 0x4)
15723 sndmbx -= 0x4;
15724 else
15725 sndmbx += 0xc;
15726 }
15727
15f9850d
DM
15728 tg3_init_coal(tp);
15729
c49a1561
MC
15730 pci_set_drvdata(pdev, dev);
15731
cd0d7228
MC
15732 if (tg3_flag(tp, 5717_PLUS)) {
15733 /* Resume a low-power mode */
15734 tg3_frob_aux_power(tp, false);
15735 }
15736
1da177e4
LT
15737 err = register_netdev(dev);
15738 if (err) {
ab96b241 15739 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15740 goto err_out_apeunmap;
1da177e4
LT
15741 }
15742
05dbe005
JP
15743 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15744 tp->board_part_number,
15745 tp->pci_chip_rev_id,
15746 tg3_bus_string(tp, str),
15747 dev->dev_addr);
1da177e4 15748
f07e9af3 15749 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15750 struct phy_device *phydev;
15751 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15752 netdev_info(dev,
15753 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15754 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15755 } else {
15756 char *ethtype;
15757
15758 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15759 ethtype = "10/100Base-TX";
15760 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15761 ethtype = "1000Base-SX";
15762 else
15763 ethtype = "10/100/1000Base-T";
15764
5129c3a3 15765 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15766 "(WireSpeed[%d], EEE[%d])\n",
15767 tg3_phy_string(tp), ethtype,
15768 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15769 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15770 }
05dbe005
JP
15771
15772 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15773 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15774 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15775 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15776 tg3_flag(tp, ENABLE_ASF) != 0,
15777 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15778 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15779 tp->dma_rwctrl,
15780 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15781 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15782
b45aa2f6
MC
15783 pci_save_state(pdev);
15784
1da177e4
LT
15785 return 0;
15786
0d3031d9
MC
15787err_out_apeunmap:
15788 if (tp->aperegs) {
15789 iounmap(tp->aperegs);
15790 tp->aperegs = NULL;
15791 }
15792
1da177e4 15793err_out_iounmap:
6892914f
MC
15794 if (tp->regs) {
15795 iounmap(tp->regs);
22abe310 15796 tp->regs = NULL;
6892914f 15797 }
1da177e4
LT
15798
15799err_out_free_dev:
15800 free_netdev(dev);
15801
16821285
MC
15802err_out_power_down:
15803 pci_set_power_state(pdev, PCI_D3hot);
15804
1da177e4
LT
15805err_out_free_res:
15806 pci_release_regions(pdev);
15807
15808err_out_disable_pdev:
15809 pci_disable_device(pdev);
15810 pci_set_drvdata(pdev, NULL);
15811 return err;
15812}
15813
15814static void __devexit tg3_remove_one(struct pci_dev *pdev)
15815{
15816 struct net_device *dev = pci_get_drvdata(pdev);
15817
15818 if (dev) {
15819 struct tg3 *tp = netdev_priv(dev);
15820
077f849d
JSR
15821 if (tp->fw)
15822 release_firmware(tp->fw);
15823
db219973 15824 tg3_reset_task_cancel(tp);
158d7abd 15825
e730c823 15826 if (tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15827 tg3_phy_fini(tp);
158d7abd 15828 tg3_mdio_fini(tp);
b02fd9e3 15829 }
158d7abd 15830
1da177e4 15831 unregister_netdev(dev);
0d3031d9
MC
15832 if (tp->aperegs) {
15833 iounmap(tp->aperegs);
15834 tp->aperegs = NULL;
15835 }
6892914f
MC
15836 if (tp->regs) {
15837 iounmap(tp->regs);
22abe310 15838 tp->regs = NULL;
6892914f 15839 }
1da177e4
LT
15840 free_netdev(dev);
15841 pci_release_regions(pdev);
15842 pci_disable_device(pdev);
15843 pci_set_drvdata(pdev, NULL);
15844 }
15845}
15846
aa6027ca 15847#ifdef CONFIG_PM_SLEEP
c866b7ea 15848static int tg3_suspend(struct device *device)
1da177e4 15849{
c866b7ea 15850 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15851 struct net_device *dev = pci_get_drvdata(pdev);
15852 struct tg3 *tp = netdev_priv(dev);
15853 int err;
15854
15855 if (!netif_running(dev))
15856 return 0;
15857
db219973 15858 tg3_reset_task_cancel(tp);
b02fd9e3 15859 tg3_phy_stop(tp);
1da177e4
LT
15860 tg3_netif_stop(tp);
15861
15862 del_timer_sync(&tp->timer);
15863
f47c11ee 15864 tg3_full_lock(tp, 1);
1da177e4 15865 tg3_disable_ints(tp);
f47c11ee 15866 tg3_full_unlock(tp);
1da177e4
LT
15867
15868 netif_device_detach(dev);
15869
f47c11ee 15870 tg3_full_lock(tp, 0);
944d980e 15871 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15872 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15873 tg3_full_unlock(tp);
1da177e4 15874
c866b7ea 15875 err = tg3_power_down_prepare(tp);
1da177e4 15876 if (err) {
b02fd9e3
MC
15877 int err2;
15878
f47c11ee 15879 tg3_full_lock(tp, 0);
1da177e4 15880
63c3a66f 15881 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15882 err2 = tg3_restart_hw(tp, 1);
15883 if (err2)
b9ec6c1b 15884 goto out;
1da177e4
LT
15885
15886 tp->timer.expires = jiffies + tp->timer_offset;
15887 add_timer(&tp->timer);
15888
15889 netif_device_attach(dev);
15890 tg3_netif_start(tp);
15891
b9ec6c1b 15892out:
f47c11ee 15893 tg3_full_unlock(tp);
b02fd9e3
MC
15894
15895 if (!err2)
15896 tg3_phy_start(tp);
1da177e4
LT
15897 }
15898
15899 return err;
15900}
15901
c866b7ea 15902static int tg3_resume(struct device *device)
1da177e4 15903{
c866b7ea 15904 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15905 struct net_device *dev = pci_get_drvdata(pdev);
15906 struct tg3 *tp = netdev_priv(dev);
15907 int err;
15908
15909 if (!netif_running(dev))
15910 return 0;
15911
1da177e4
LT
15912 netif_device_attach(dev);
15913
f47c11ee 15914 tg3_full_lock(tp, 0);
1da177e4 15915
63c3a66f 15916 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15917 err = tg3_restart_hw(tp, 1);
15918 if (err)
15919 goto out;
1da177e4
LT
15920
15921 tp->timer.expires = jiffies + tp->timer_offset;
15922 add_timer(&tp->timer);
15923
1da177e4
LT
15924 tg3_netif_start(tp);
15925
b9ec6c1b 15926out:
f47c11ee 15927 tg3_full_unlock(tp);
1da177e4 15928
b02fd9e3
MC
15929 if (!err)
15930 tg3_phy_start(tp);
15931
b9ec6c1b 15932 return err;
1da177e4
LT
15933}
15934
c866b7ea 15935static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15936#define TG3_PM_OPS (&tg3_pm_ops)
15937
15938#else
15939
15940#define TG3_PM_OPS NULL
15941
15942#endif /* CONFIG_PM_SLEEP */
c866b7ea 15943
b45aa2f6
MC
15944/**
15945 * tg3_io_error_detected - called when PCI error is detected
15946 * @pdev: Pointer to PCI device
15947 * @state: The current pci connection state
15948 *
15949 * This function is called after a PCI bus error affecting
15950 * this device has been detected.
15951 */
15952static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15953 pci_channel_state_t state)
15954{
15955 struct net_device *netdev = pci_get_drvdata(pdev);
15956 struct tg3 *tp = netdev_priv(netdev);
15957 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15958
15959 netdev_info(netdev, "PCI I/O error detected\n");
15960
15961 rtnl_lock();
15962
15963 if (!netif_running(netdev))
15964 goto done;
15965
15966 tg3_phy_stop(tp);
15967
15968 tg3_netif_stop(tp);
15969
15970 del_timer_sync(&tp->timer);
b45aa2f6
MC
15971
15972 /* Want to make sure that the reset task doesn't run */
db219973 15973 tg3_reset_task_cancel(tp);
63c3a66f 15974 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
b45aa2f6
MC
15975
15976 netif_device_detach(netdev);
15977
15978 /* Clean up software state, even if MMIO is blocked */
15979 tg3_full_lock(tp, 0);
15980 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15981 tg3_full_unlock(tp);
15982
15983done:
15984 if (state == pci_channel_io_perm_failure)
15985 err = PCI_ERS_RESULT_DISCONNECT;
15986 else
15987 pci_disable_device(pdev);
15988
15989 rtnl_unlock();
15990
15991 return err;
15992}
15993
15994/**
15995 * tg3_io_slot_reset - called after the pci bus has been reset.
15996 * @pdev: Pointer to PCI device
15997 *
15998 * Restart the card from scratch, as if from a cold-boot.
15999 * At this point, the card has exprienced a hard reset,
16000 * followed by fixups by BIOS, and has its config space
16001 * set up identically to what it was at cold boot.
16002 */
16003static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
16004{
16005 struct net_device *netdev = pci_get_drvdata(pdev);
16006 struct tg3 *tp = netdev_priv(netdev);
16007 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
16008 int err;
16009
16010 rtnl_lock();
16011
16012 if (pci_enable_device(pdev)) {
16013 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
16014 goto done;
16015 }
16016
16017 pci_set_master(pdev);
16018 pci_restore_state(pdev);
16019 pci_save_state(pdev);
16020
16021 if (!netif_running(netdev)) {
16022 rc = PCI_ERS_RESULT_RECOVERED;
16023 goto done;
16024 }
16025
16026 err = tg3_power_up(tp);
bed9829f 16027 if (err)
b45aa2f6 16028 goto done;
b45aa2f6
MC
16029
16030 rc = PCI_ERS_RESULT_RECOVERED;
16031
16032done:
16033 rtnl_unlock();
16034
16035 return rc;
16036}
16037
16038/**
16039 * tg3_io_resume - called when traffic can start flowing again.
16040 * @pdev: Pointer to PCI device
16041 *
16042 * This callback is called when the error recovery driver tells
16043 * us that its OK to resume normal operation.
16044 */
16045static void tg3_io_resume(struct pci_dev *pdev)
16046{
16047 struct net_device *netdev = pci_get_drvdata(pdev);
16048 struct tg3 *tp = netdev_priv(netdev);
16049 int err;
16050
16051 rtnl_lock();
16052
16053 if (!netif_running(netdev))
16054 goto done;
16055
16056 tg3_full_lock(tp, 0);
63c3a66f 16057 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
16058 err = tg3_restart_hw(tp, 1);
16059 tg3_full_unlock(tp);
16060 if (err) {
16061 netdev_err(netdev, "Cannot restart hardware after reset.\n");
16062 goto done;
16063 }
16064
16065 netif_device_attach(netdev);
16066
16067 tp->timer.expires = jiffies + tp->timer_offset;
16068 add_timer(&tp->timer);
16069
16070 tg3_netif_start(tp);
16071
16072 tg3_phy_start(tp);
16073
16074done:
16075 rtnl_unlock();
16076}
16077
16078static struct pci_error_handlers tg3_err_handler = {
16079 .error_detected = tg3_io_error_detected,
16080 .slot_reset = tg3_io_slot_reset,
16081 .resume = tg3_io_resume
16082};
16083
1da177e4
LT
16084static struct pci_driver tg3_driver = {
16085 .name = DRV_MODULE_NAME,
16086 .id_table = tg3_pci_tbl,
16087 .probe = tg3_init_one,
16088 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 16089 .err_handler = &tg3_err_handler,
aa6027ca 16090 .driver.pm = TG3_PM_OPS,
1da177e4
LT
16091};
16092
16093static int __init tg3_init(void)
16094{
29917620 16095 return pci_register_driver(&tg3_driver);
1da177e4
LT
16096}
16097
16098static void __exit tg3_cleanup(void)
16099{
16100 pci_unregister_driver(&tg3_driver);
16101}
16102
16103module_init(tg3_init);
16104module_exit(tg3_cleanup);