bnx2x: Support probing and removing of VF device
[linux-2.6-block.git] / drivers / net / ethernet / broadcom / bnx2x / bnx2x.h
CommitLineData
a2fbb9ea
ET
1/* bnx2x.h: Broadcom Everest network driver.
2 *
85b26ea1 3 * Copyright (c) 2007-2012 Broadcom Corporation
a2fbb9ea
ET
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
24e3fcef
EG
9 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
a2fbb9ea
ET
11 * Based on code from Michael Chan's bnx2 driver
12 */
13
14#ifndef BNX2X_H
15#define BNX2X_H
ec6ba945 16#include <linux/netdevice.h>
b7f080cf 17#include <linux/dma-mapping.h>
ec6ba945 18#include <linux/types.h>
a2fbb9ea 19
34f80b04
EG
20/* compilation time flags */
21
22/* define this to make the driver freeze on error to allow getting debug info
23 * (you will need to reboot afterwards) */
24/* #define BNX2X_STOP_ON_ERROR */
25
515e1240
YM
26#define DRV_MODULE_VERSION "1.78.00-0"
27#define DRV_MODULE_RELDATE "2012/09/27"
de0c62db
DK
28#define BNX2X_BC_VER 0x040200
29
785b9b1a 30#if defined(CONFIG_DCB)
98507672 31#define BCM_DCBNL
785b9b1a 32#endif
b475d78f
YM
33
34
35#include "bnx2x_hsi.h"
36
5d1e859c 37#include "../cnic_if.h"
0c6671b0 38
55c11941
MS
39
40#define BNX2X_MIN_MSIX_VEC_CNT(bp) ((bp)->min_msix_vec_cnt)
01cd4528
EG
41
42#include <linux/mdio.h>
619c5cb6 43
359d8b15
EG
44#include "bnx2x_reg.h"
45#include "bnx2x_fw_defs.h"
2e499d3c 46#include "bnx2x_mfw_req.h"
359d8b15 47#include "bnx2x_link.h"
619c5cb6 48#include "bnx2x_sp.h"
e4901dde 49#include "bnx2x_dcb.h"
6c719d00 50#include "bnx2x_stats.h"
359d8b15 51
1ab4434c
AE
52enum bnx2x_int_mode {
53 BNX2X_INT_MODE_MSIX,
54 BNX2X_INT_MODE_INTX,
55 BNX2X_INT_MODE_MSI
56};
57
a2fbb9ea
ET
58/* error/debug prints */
59
34f80b04 60#define DRV_MODULE_NAME "bnx2x"
a2fbb9ea
ET
61
62/* for messages that are currently off */
51c1a580
MS
63#define BNX2X_MSG_OFF 0x0
64#define BNX2X_MSG_MCP 0x0010000 /* was: NETIF_MSG_HW */
65#define BNX2X_MSG_STATS 0x0020000 /* was: NETIF_MSG_TIMER */
66#define BNX2X_MSG_NVM 0x0040000 /* was: NETIF_MSG_HW */
67#define BNX2X_MSG_DMAE 0x0080000 /* was: NETIF_MSG_HW */
68#define BNX2X_MSG_SP 0x0100000 /* was: NETIF_MSG_INTR */
69#define BNX2X_MSG_FP 0x0200000 /* was: NETIF_MSG_INTR */
70#define BNX2X_MSG_IOV 0x0800000
71#define BNX2X_MSG_IDLE 0x2000000 /* used for idle check*/
72#define BNX2X_MSG_ETHTOOL 0x4000000
73#define BNX2X_MSG_DCB 0x8000000
a2fbb9ea 74
a2fbb9ea 75/* regular debug print */
f1deab50 76#define DP(__mask, fmt, ...) \
7995c64e 77do { \
51c1a580 78 if (unlikely(bp->msg_enable & (__mask))) \
f1deab50
JP
79 pr_notice("[%s:%d(%s)]" fmt, \
80 __func__, __LINE__, \
81 bp->dev ? (bp->dev->name) : "?", \
82 ##__VA_ARGS__); \
7995c64e 83} while (0)
a2fbb9ea 84
f1deab50 85#define DP_CONT(__mask, fmt, ...) \
619c5cb6 86do { \
51c1a580 87 if (unlikely(bp->msg_enable & (__mask))) \
f1deab50 88 pr_cont(fmt, ##__VA_ARGS__); \
619c5cb6
VZ
89} while (0)
90
34f80b04 91/* errors debug print */
f1deab50 92#define BNX2X_DBG_ERR(fmt, ...) \
7995c64e 93do { \
51c1a580 94 if (unlikely(netif_msg_probe(bp))) \
f1deab50 95 pr_err("[%s:%d(%s)]" fmt, \
7995c64e
JP
96 __func__, __LINE__, \
97 bp->dev ? (bp->dev->name) : "?", \
f1deab50 98 ##__VA_ARGS__); \
7995c64e 99} while (0)
a2fbb9ea 100
34f80b04 101/* for errors (never masked) */
f1deab50 102#define BNX2X_ERR(fmt, ...) \
7995c64e 103do { \
f1deab50 104 pr_err("[%s:%d(%s)]" fmt, \
7995c64e
JP
105 __func__, __LINE__, \
106 bp->dev ? (bp->dev->name) : "?", \
f1deab50
JP
107 ##__VA_ARGS__); \
108} while (0)
cdaa7cb8 109
f1deab50
JP
110#define BNX2X_ERROR(fmt, ...) \
111 pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
cdaa7cb8 112
f1410647 113
a2fbb9ea 114/* before we have a dev->name use dev_info() */
f1deab50 115#define BNX2X_DEV_INFO(fmt, ...) \
7995c64e 116do { \
51c1a580 117 if (unlikely(netif_msg_probe(bp))) \
f1deab50 118 dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \
7995c64e 119} while (0)
a2fbb9ea 120
a2fbb9ea 121#ifdef BNX2X_STOP_ON_ERROR
6383c0b3 122void bnx2x_int_disable(struct bnx2x *bp);
f1deab50
JP
123#define bnx2x_panic() \
124do { \
125 bp->panic = 1; \
126 BNX2X_ERR("driver assert\n"); \
127 bnx2x_int_disable(bp); \
128 bnx2x_panic_dump(bp); \
129} while (0)
a2fbb9ea 130#else
f1deab50
JP
131#define bnx2x_panic() \
132do { \
133 bp->panic = 1; \
134 BNX2X_ERR("driver assert\n"); \
135 bnx2x_panic_dump(bp); \
136} while (0)
a2fbb9ea
ET
137#endif
138
523224a3 139#define bnx2x_mc_addr(ha) ((ha)->addr)
6e30dd4e 140#define bnx2x_uc_addr(ha) ((ha)->addr)
a2fbb9ea 141
34f80b04
EG
142#define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
143#define U64_HI(x) (u32)(((u64)(x)) >> 32)
144#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
a2fbb9ea 145
a2fbb9ea 146
523224a3 147#define REG_ADDR(bp, offset) ((bp->regview) + (offset))
a2fbb9ea 148
34f80b04
EG
149#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
150#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
523224a3 151#define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
34f80b04
EG
152
153#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
a2fbb9ea 154#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
34f80b04 155#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
a2fbb9ea 156
34f80b04
EG
157#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
158#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
a2fbb9ea 159
c18487ee
YR
160#define REG_RD_DMAE(bp, offset, valp, len32) \
161 do { \
162 bnx2x_read_dmae(bp, offset, len32);\
573f2035 163 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
c18487ee
YR
164 } while (0)
165
34f80b04 166#define REG_WR_DMAE(bp, offset, valp, len32) \
a2fbb9ea 167 do { \
573f2035 168 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
a2fbb9ea
ET
169 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
170 offset, len32); \
171 } while (0)
172
523224a3
DK
173#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
174 REG_WR_DMAE(bp, offset, valp, len32)
175
3359fced 176#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
573f2035
EG
177 do { \
178 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
179 bnx2x_write_big_buf_wb(bp, addr, len32); \
180 } while (0)
181
34f80b04
EG
182#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
183 offsetof(struct shmem_region, field))
184#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
185#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
a2fbb9ea 186
2691d51d
EG
187#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
188 offsetof(struct shmem2_region, field))
189#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
190#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
523224a3
DK
191#define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
192 offsetof(struct mf_cfg, field))
f85582f8 193#define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
f2e0899f 194 offsetof(struct mf2_cfg, field))
2691d51d 195
523224a3
DK
196#define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
197#define MF_CFG_WR(bp, field, val) REG_WR(bp,\
198 MF_CFG_ADDR(bp, field), (val))
f2e0899f 199#define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
f85582f8 200
f2e0899f
DK
201#define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
202 (SHMEM2_RD((bp), size) > \
203 offsetof(struct shmem2_region, field)))
72fd0718 204
345b5d52 205#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
3196a88a 206#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
a2fbb9ea 207
523224a3
DK
208/* SP SB indices */
209
210/* General SP events - stats query, cfc delete, etc */
211#define HC_SP_INDEX_ETH_DEF_CONS 3
212
213/* EQ completions */
214#define HC_SP_INDEX_EQ_CONS 7
215
ec6ba945
VZ
216/* FCoE L2 connection completions */
217#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
218#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
523224a3
DK
219/* iSCSI L2 */
220#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
221#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
222
ec6ba945
VZ
223/* Special clients parameters */
224
225/* SB indices */
226/* FCoE L2 */
227#define BNX2X_FCOE_L2_RX_INDEX \
228 (&bp->def_status_blk->sp_sb.\
229 index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
230
231#define BNX2X_FCOE_L2_TX_INDEX \
232 (&bp->def_status_blk->sp_sb.\
233 index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
234
523224a3
DK
235/**
236 * CIDs and CLIDs:
237 * CLIDs below is a CLID for func 0, then the CLID for other
238 * functions will be calculated by the formula:
239 *
240 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
241 *
242 */
134d0f97
DK
243enum {
244 BNX2X_ISCSI_ETH_CL_ID_IDX,
245 BNX2X_FCOE_ETH_CL_ID_IDX,
246 BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
247};
248
37ae41a9
MS
249#define BNX2X_CNIC_START_ETH_CID(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) *\
250 (bp)->max_cos)
134d0f97 251 /* iSCSI L2 */
37ae41a9 252#define BNX2X_ISCSI_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp))
134d0f97 253 /* FCoE L2 */
37ae41a9 254#define BNX2X_FCOE_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp) + 1)
ec6ba945 255
55c11941
MS
256#define CNIC_SUPPORT(bp) ((bp)->cnic_support)
257#define CNIC_ENABLED(bp) ((bp)->cnic_enabled)
258#define CNIC_LOADED(bp) ((bp)->cnic_loaded)
259#define FCOE_INIT(bp) ((bp)->fcoe_init)
523224a3 260
72fd0718
VZ
261#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
262 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
263
523224a3
DK
264#define SM_RX_ID 0
265#define SM_TX_ID 1
a2fbb9ea 266
6383c0b3
AE
267/* defines for multiple tx priority indices */
268#define FIRST_TX_ONLY_COS_INDEX 1
269#define FIRST_TX_COS_INDEX 0
270
6383c0b3 271/* rules for calculating the cids of tx-only connections */
65565884
MS
272#define CID_TO_FP(cid, bp) ((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
273#define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
274 (cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
6383c0b3
AE
275
276/* fp index inside class of service range */
65565884
MS
277#define FP_COS_TO_TXQ(fp, cos, bp) \
278 ((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
279
280/* Indexes for transmission queues array:
281 * txdata for RSS i CoS j is at location i + (j * num of RSS)
282 * txdata for FCoE (if exist) is at location max cos * num of RSS
283 * txdata for FWD (if exist) is one location after FCoE
284 * txdata for OOO (if exist) is one location after FWD
6383c0b3 285 */
65565884
MS
286enum {
287 FCOE_TXQ_IDX_OFFSET,
288 FWD_TXQ_IDX_OFFSET,
289 OOO_TXQ_IDX_OFFSET,
290};
291#define MAX_ETH_TXQ_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
65565884 292#define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
a2fbb9ea 293
6383c0b3 294/* fast path */
e52fcb24
ED
295/*
296 * This driver uses new build_skb() API :
297 * RX ring buffer contains pointer to kmalloc() data only,
298 * skb are built only after Hardware filled the frame.
299 */
a2fbb9ea 300struct sw_rx_bd {
e52fcb24 301 u8 *data;
1a983142 302 DEFINE_DMA_UNMAP_ADDR(mapping);
a2fbb9ea
ET
303};
304
305struct sw_tx_bd {
34f80b04
EG
306 struct sk_buff *skb;
307 u16 first_bd;
ca00392c
EG
308 u8 flags;
309/* Set on the first BD descriptor when there is a split BD */
310#define BNX2X_TSO_SPLIT_BD (1<<0)
a2fbb9ea
ET
311};
312
7a9b2557
VZ
313struct sw_rx_page {
314 struct page *page;
1a983142 315 DEFINE_DMA_UNMAP_ADDR(mapping);
7a9b2557
VZ
316};
317
ca00392c
EG
318union db_prod {
319 struct doorbell_set_prod data;
320 u32 raw;
321};
322
dfacf138
DK
323/* dropless fc FW/HW related params */
324#define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512)
325#define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \
326 ETH_MAX_AGGREGATION_QUEUES_E1 :\
327 ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
328#define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
329#define FW_PREFETCH_CNT 16
330#define DROPLESS_FC_HEADROOM 100
7a9b2557
VZ
331
332/* MC hsi */
619c5cb6
VZ
333#define BCM_PAGE_SHIFT 12
334#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
335#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
7a9b2557
VZ
336#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
337
619c5cb6
VZ
338#define PAGES_PER_SGE_SHIFT 0
339#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
340#define SGE_PAGE_SIZE PAGE_SIZE
341#define SGE_PAGE_SHIFT PAGE_SHIFT
342#define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
7a9b2557
VZ
343
344/* SGE ring related macros */
619c5cb6 345#define NUM_RX_SGE_PAGES 2
7a9b2557 346#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
dfacf138
DK
347#define NEXT_PAGE_SGE_DESC_CNT 2
348#define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
33471629 349/* RX_SGE_CNT is promised to be a power of 2 */
619c5cb6
VZ
350#define RX_SGE_MASK (RX_SGE_CNT - 1)
351#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
352#define MAX_RX_SGE (NUM_RX_SGE - 1)
7a9b2557 353#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
dfacf138
DK
354 (MAX_RX_SGE_CNT - 1)) ? \
355 (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
356 (x) + 1)
619c5cb6
VZ
357#define RX_SGE(x) ((x) & MAX_RX_SGE)
358
dfacf138
DK
359/*
360 * Number of required SGEs is the sum of two:
361 * 1. Number of possible opened aggregations (next packet for
362 * these aggregations will probably consume SGE immidiatelly)
363 * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
364 * after placement on BD for new TPA aggregation)
365 *
366 * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
367 */
368#define NUM_SGE_REQ (MAX_AGG_QS(bp) + \
369 (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
370#define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
371 MAX_RX_SGE_CNT)
372#define SGE_TH_LO(bp) (NUM_SGE_REQ + \
373 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
374#define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
375
619c5cb6 376/* Manipulate a bit vector defined as an array of u64 */
7a9b2557 377
7a9b2557 378/* Number of bits in one sge_mask array element */
619c5cb6
VZ
379#define BIT_VEC64_ELEM_SZ 64
380#define BIT_VEC64_ELEM_SHIFT 6
381#define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1)
382
383
384#define __BIT_VEC64_SET_BIT(el, bit) \
385 do { \
386 el = ((el) | ((u64)0x1 << (bit))); \
387 } while (0)
388
389#define __BIT_VEC64_CLEAR_BIT(el, bit) \
390 do { \
391 el = ((el) & (~((u64)0x1 << (bit)))); \
392 } while (0)
393
394
395#define BIT_VEC64_SET_BIT(vec64, idx) \
396 __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
397 (idx) & BIT_VEC64_ELEM_MASK)
398
399#define BIT_VEC64_CLEAR_BIT(vec64, idx) \
400 __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
401 (idx) & BIT_VEC64_ELEM_MASK)
402
403#define BIT_VEC64_TEST_BIT(vec64, idx) \
404 (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
405 ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
7a9b2557
VZ
406
407/* Creates a bitmask of all ones in less significant bits.
408 idx - index of the most significant bit in the created mask */
619c5cb6
VZ
409#define BIT_VEC64_ONES_MASK(idx) \
410 (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
411#define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0))
412
413/*******************************************************/
414
415
7a9b2557
VZ
416
417/* Number of u64 elements in SGE mask array */
b3637827 418#define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
7a9b2557
VZ
419#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
420#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
421
523224a3
DK
422union host_hc_status_block {
423 /* pointer to fp status block e1x */
424 struct host_hc_status_block_e1x *e1x_sb;
f2e0899f
DK
425 /* pointer to fp status block e2 */
426 struct host_hc_status_block_e2 *e2_sb;
523224a3 427};
7a9b2557 428
619c5cb6
VZ
429struct bnx2x_agg_info {
430 /*
e52fcb24
ED
431 * First aggregation buffer is a data buffer, the following - are pages.
432 * We will preallocate the data buffer for each aggregation when
619c5cb6
VZ
433 * we open the interface and will replace the BD at the consumer
434 * with this one when we receive the TPA_START CQE in order to
435 * keep the Rx BD ring consistent.
436 */
437 struct sw_rx_bd first_buf;
438 u8 tpa_state;
439#define BNX2X_TPA_START 1
440#define BNX2X_TPA_STOP 2
441#define BNX2X_TPA_ERROR 3
442 u8 placement_offset;
443 u16 parsing_flags;
444 u16 vlan_tag;
445 u16 len_on_bd;
e52fcb24 446 u32 rxhash;
a334b5fb 447 bool l4_rxhash;
621b4d66
DK
448 u16 gro_size;
449 u16 full_page;
619c5cb6
VZ
450};
451
452#define Q_STATS_OFFSET32(stat_name) \
453 (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
454
6383c0b3
AE
455struct bnx2x_fp_txdata {
456
457 struct sw_tx_bd *tx_buf_ring;
458
459 union eth_tx_bd_types *tx_desc_ring;
460 dma_addr_t tx_desc_mapping;
461
462 u32 cid;
463
464 union db_prod tx_db;
465
466 u16 tx_pkt_prod;
467 u16 tx_pkt_cons;
468 u16 tx_bd_prod;
469 u16 tx_bd_cons;
470
471 unsigned long tx_pkt;
472
473 __le16 *tx_cons_sb;
474
475 int txq_index;
65565884
MS
476 struct bnx2x_fastpath *parent_fp;
477 int tx_ring_size;
6383c0b3
AE
478};
479
621b4d66
DK
480enum bnx2x_tpa_mode_t {
481 TPA_MODE_LRO,
482 TPA_MODE_GRO
483};
484
a2fbb9ea 485struct bnx2x_fastpath {
619c5cb6 486 struct bnx2x *bp; /* parent */
a2fbb9ea 487
d6214d7a 488#define BNX2X_NAPI_WEIGHT 128
34f80b04 489 struct napi_struct napi;
f85582f8 490 union host_hc_status_block status_blk;
523224a3
DK
491 /* chip independed shortcuts into sb structure */
492 __le16 *sb_index_values;
493 __le16 *sb_running_index;
494 /* chip independed shortcut into rx_prods_offset memory */
495 u32 ustorm_rx_prods_offset;
496
a8c94b91 497 u32 rx_buf_size;
d46d132c 498 u32 rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
34f80b04 499 dma_addr_t status_blk_mapping;
a2fbb9ea 500
621b4d66
DK
501 enum bnx2x_tpa_mode_t mode;
502
6383c0b3 503 u8 max_cos; /* actual number of active tx coses */
65565884 504 struct bnx2x_fp_txdata *txdata_ptr[BNX2X_MULTI_TX_COS];
a2fbb9ea 505
7a9b2557
VZ
506 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
507 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
a2fbb9ea
ET
508
509 struct eth_rx_bd *rx_desc_ring;
34f80b04 510 dma_addr_t rx_desc_mapping;
a2fbb9ea
ET
511
512 union eth_rx_cqe *rx_comp_ring;
34f80b04
EG
513 dma_addr_t rx_comp_mapping;
514
7a9b2557
VZ
515 /* SGE ring */
516 struct eth_rx_sge *rx_sge_ring;
517 dma_addr_t rx_sge_mapping;
518
519 u64 sge_mask[RX_SGE_MASK_LEN];
520
619c5cb6 521 u32 cid;
34f80b04 522
6383c0b3
AE
523 __le16 fp_hc_idx;
524
f85582f8 525 u8 index; /* number in fp array */
f233cafe 526 u8 rx_queue; /* index for skb_record */
f85582f8 527 u8 cl_id; /* eth client id */
523224a3
DK
528 u8 cl_qzone_id;
529 u8 fw_sb_id; /* status block number in FW */
530 u8 igu_sb_id; /* status block number in HW */
34f80b04
EG
531
532 u16 rx_bd_prod;
533 u16 rx_bd_cons;
534 u16 rx_comp_prod;
535 u16 rx_comp_cons;
7a9b2557
VZ
536 u16 rx_sge_prod;
537 /* The last maximal completed SGE */
538 u16 last_max_sge;
4781bfad 539 __le16 *rx_cons_sb;
6383c0b3 540 unsigned long rx_pkt,
66e855f3 541 rx_calls;
ab6ad5a4 542
7a9b2557 543 /* TPA related */
15192a8c 544 struct bnx2x_agg_info *tpa_info;
7a9b2557
VZ
545 u8 disable_tpa;
546#ifdef BNX2X_STOP_ON_ERROR
547 u64 tpa_queue_used;
548#endif
ca00392c
EG
549 /* The size is calculated using the following:
550 sizeof name field from netdev structure +
551 4 ('-Xx-' string) +
552 4 (for the digits and to make it DWORD aligned) */
553#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
554 char name[FP_NAME_SIZE];
a2fbb9ea
ET
555};
556
15192a8c
BW
557#define bnx2x_fp(bp, nr, var) ((bp)->fp[(nr)].var)
558#define bnx2x_sp_obj(bp, fp) ((bp)->sp_objs[(fp)->index])
559#define bnx2x_fp_stats(bp, fp) (&((bp)->fp_stats[(fp)->index]))
560#define bnx2x_fp_qstats(bp, fp) (&((bp)->fp_stats[(fp)->index].eth_q_stats))
a8c94b91
VZ
561
562/* Use 2500 as a mini-jumbo MTU for FCoE */
563#define BNX2X_FCOE_MINI_JUMBO_MTU 2500
564
65565884
MS
565#define FCOE_IDX_OFFSET 0
566
567#define FCOE_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
568 FCOE_IDX_OFFSET)
569#define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX(bp)])
570#define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
15192a8c
BW
571#define bnx2x_fcoe_inner_sp_obj(bp) (&bp->sp_objs[FCOE_IDX(bp)])
572#define bnx2x_fcoe_sp_obj(bp, var) (bnx2x_fcoe_inner_sp_obj(bp)->var)
65565884
MS
573#define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \
574 txdata_ptr[FIRST_TX_COS_INDEX] \
575 ->var)
619c5cb6
VZ
576
577
55c11941
MS
578#define IS_ETH_FP(fp) ((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
579#define IS_FCOE_FP(fp) ((fp)->index == FCOE_IDX((fp)->bp))
580#define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX(bp))
7a9b2557
VZ
581
582
583/* MC hsi */
619c5cb6
VZ
584#define MAX_FETCH_BD 13 /* HW max BDs per packet */
585#define RX_COPY_THRESH 92
7a9b2557 586
619c5cb6 587#define NUM_TX_RINGS 16
ca00392c 588#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
dfacf138
DK
589#define NEXT_PAGE_TX_DESC_CNT 1
590#define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
619c5cb6
VZ
591#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
592#define MAX_TX_BD (NUM_TX_BD - 1)
593#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
7a9b2557 594#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
dfacf138
DK
595 (MAX_TX_DESC_CNT - 1)) ? \
596 (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
597 (x) + 1)
619c5cb6
VZ
598#define TX_BD(x) ((x) & MAX_TX_BD)
599#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
7a9b2557 600
7df2dc6b
DK
601/* number of NEXT_PAGE descriptors may be required during placement */
602#define NEXT_CNT_PER_TX_PKT(bds) \
603 (((bds) + MAX_TX_DESC_CNT - 1) / \
604 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
605/* max BDs per tx packet w/o next_pages:
606 * START_BD - describes packed
607 * START_BD(splitted) - includes unpaged data segment for GSO
608 * PARSING_BD - for TSO and CSUM data
609 * Frag BDs - decribes pages for frags
610 */
611#define BDS_PER_TX_PKT 3
612#define MAX_BDS_PER_TX_PKT (MAX_SKB_FRAGS + BDS_PER_TX_PKT)
613/* max BDs per tx packet including next pages */
614#define MAX_DESC_PER_TX_PKT (MAX_BDS_PER_TX_PKT + \
615 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
616
7a9b2557 617/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
619c5cb6 618#define NUM_RX_RINGS 8
7a9b2557 619#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
dfacf138
DK
620#define NEXT_PAGE_RX_DESC_CNT 2
621#define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
619c5cb6
VZ
622#define RX_DESC_MASK (RX_DESC_CNT - 1)
623#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
624#define MAX_RX_BD (NUM_RX_BD - 1)
625#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
dfacf138
DK
626
627/* dropless fc calculations for BDs
628 *
629 * Number of BDs should as number of buffers in BRB:
630 * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
631 * "next" elements on each page
632 */
633#define NUM_BD_REQ BRB_SIZE(bp)
634#define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
635 MAX_RX_DESC_CNT)
636#define BD_TH_LO(bp) (NUM_BD_REQ + \
637 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
638 FW_DROP_LEVEL(bp))
639#define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
640
641#define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
619c5cb6
VZ
642
643#define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \
644 ETH_MIN_RX_CQES_WITH_TPA_E1 : \
645 ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
646#define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA
647#define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
648#define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
649 MIN_RX_AVAIL))
650
7a9b2557 651#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
dfacf138
DK
652 (MAX_RX_DESC_CNT - 1)) ? \
653 (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
654 (x) + 1)
619c5cb6 655#define RX_BD(x) ((x) & MAX_RX_BD)
7a9b2557 656
619c5cb6
VZ
657/*
658 * As long as CQE is X times bigger than BD entry we have to allocate X times
659 * more pages for CQ ring in order to keep it balanced with BD ring
660 */
661#define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
662#define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL)
7a9b2557 663#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
dfacf138
DK
664#define NEXT_PAGE_RCQ_DESC_CNT 1
665#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
619c5cb6
VZ
666#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
667#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
668#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
7a9b2557 669#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
dfacf138
DK
670 (MAX_RCQ_DESC_CNT - 1)) ? \
671 (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
672 (x) + 1)
619c5cb6 673#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
7a9b2557 674
dfacf138
DK
675/* dropless fc calculations for RCQs
676 *
677 * Number of RCQs should be as number of buffers in BRB:
678 * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
679 * "next" elements on each page
680 */
681#define NUM_RCQ_REQ BRB_SIZE(bp)
682#define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
683 MAX_RCQ_DESC_CNT)
684#define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \
685 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
686 FW_DROP_LEVEL(bp))
687#define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
688
7a9b2557 689
33471629 690/* This is needed for determining of last_max */
619c5cb6
VZ
691#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
692#define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b))
7a9b2557 693
7a9b2557 694
619c5cb6
VZ
695#define BNX2X_SWCID_SHIFT 17
696#define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1)
7a9b2557
VZ
697
698/* used on a CID received from the HW */
619c5cb6 699#define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK)
7a9b2557
VZ
700#define CQE_CMD(x) (le32_to_cpu(x) >> \
701 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
702
bb2a0f7a
YG
703#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
704 le32_to_cpu((bd)->addr_lo))
705#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
706
523224a3
DK
707#define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
708#define BNX2X_DB_SHIFT 7 /* 128 bytes*/
619c5cb6
VZ
709#if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
710#error "Min DB doorbell stride is 8"
711#endif
7a9b2557
VZ
712#define DPM_TRIGER_TYPE 0x40
713#define DOORBELL(bp, cid, val) \
714 do { \
523224a3 715 writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
7a9b2557
VZ
716 DPM_TRIGER_TYPE); \
717 } while (0)
718
719
720/* TX CSUM helpers */
721#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
722 skb->csum_offset)
723#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
724 skb->csum_offset))
725
726#define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
727
728#define XMIT_PLAIN 0
729#define XMIT_CSUM_V4 0x1
730#define XMIT_CSUM_V6 0x2
731#define XMIT_CSUM_TCP 0x4
732#define XMIT_GSO_V4 0x8
733#define XMIT_GSO_V6 0x10
734
735#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
736#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
737
738
34f80b04 739/* stuff added to make the code fit 80Col */
619c5cb6
VZ
740#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
741#define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
742#define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
743#define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
744#define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
7a9b2557 745
1adcd8be
EG
746#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
747
052a38e0
EG
748#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
749 (((le16_to_cpu(flags) & \
750 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
751 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
752 == PRS_FLAG_OVERETH_IPV4)
7a9b2557 753#define BNX2X_RX_SUM_FIX(cqe) \
052a38e0 754 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
7a9b2557 755
619c5cb6
VZ
756
757#define FP_USB_FUNC_OFF \
758 offsetof(struct cstorm_status_block_u, func)
759#define FP_CSB_FUNC_OFF \
760 offsetof(struct cstorm_status_block_c, func)
761
150966ad 762#define HC_INDEX_ETH_RX_CQ_CONS 1
619c5cb6 763
150966ad 764#define HC_INDEX_OOO_TX_CQ_CONS 4
6383c0b3 765
150966ad
AE
766#define HC_INDEX_ETH_TX_CQ_CONS_COS0 5
767
768#define HC_INDEX_ETH_TX_CQ_CONS_COS1 6
6383c0b3 769
150966ad
AE
770#define HC_INDEX_ETH_TX_CQ_CONS_COS2 7
771
772#define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0
a2fbb9ea 773
34f80b04 774#define BNX2X_RX_SB_INDEX \
619c5cb6 775 (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
a2fbb9ea 776
6383c0b3
AE
777#define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
778
779#define BNX2X_TX_SB_INDEX_COS0 \
780 (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
7a9b2557
VZ
781
782/* end of fast path */
783
34f80b04 784/* common */
a2fbb9ea 785
34f80b04 786struct bnx2x_common {
a2fbb9ea 787
ad8d3948 788 u32 chip_id;
a2fbb9ea 789/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
34f80b04 790#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
ad8d3948 791
34f80b04 792#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
ad8d3948
EG
793#define CHIP_NUM_57710 0x164e
794#define CHIP_NUM_57711 0x164f
795#define CHIP_NUM_57711E 0x1650
f2e0899f 796#define CHIP_NUM_57712 0x1662
619c5cb6
VZ
797#define CHIP_NUM_57712_MF 0x1663
798#define CHIP_NUM_57713 0x1651
799#define CHIP_NUM_57713E 0x1652
800#define CHIP_NUM_57800 0x168a
801#define CHIP_NUM_57800_MF 0x16a5
802#define CHIP_NUM_57810 0x168e
803#define CHIP_NUM_57810_MF 0x16ae
7e8e02df
BW
804#define CHIP_NUM_57811 0x163d
805#define CHIP_NUM_57811_MF 0x163e
c3def943
YM
806#define CHIP_NUM_57840_OBSOLETE 0x168d
807#define CHIP_NUM_57840_MF_OBSOLETE 0x16ab
808#define CHIP_NUM_57840_4_10 0x16a1
809#define CHIP_NUM_57840_2_20 0x16a2
810#define CHIP_NUM_57840_MF 0x16a4
ad8d3948
EG
811#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
812#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
813#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
f2e0899f 814#define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
619c5cb6
VZ
815#define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF)
816#define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800)
817#define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF)
818#define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810)
819#define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF)
7e8e02df
BW
820#define CHIP_IS_57811(bp) (CHIP_NUM(bp) == CHIP_NUM_57811)
821#define CHIP_IS_57811_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_MF)
c3def943
YM
822#define CHIP_IS_57840(bp) \
823 ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
824 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
825 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
826#define CHIP_IS_57840_MF(bp) ((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
827 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
ad8d3948
EG
828#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
829 CHIP_IS_57711E(bp))
f2e0899f 830#define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
619c5cb6
VZ
831 CHIP_IS_57712_MF(bp))
832#define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \
833 CHIP_IS_57800_MF(bp) || \
834 CHIP_IS_57810(bp) || \
835 CHIP_IS_57810_MF(bp) || \
7e8e02df
BW
836 CHIP_IS_57811(bp) || \
837 CHIP_IS_57811_MF(bp) || \
619c5cb6
VZ
838 CHIP_IS_57840(bp) || \
839 CHIP_IS_57840_MF(bp))
f2e0899f 840#define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
619c5cb6
VZ
841#define USES_WARPCORE(bp) (CHIP_IS_E3(bp))
842#define IS_E1H_OFFSET (!CHIP_IS_E1(bp))
843
844#define CHIP_REV_SHIFT 12
845#define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT)
846#define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK)
847#define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT)
848#define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT)
ad8d3948 849/* assume maximum 5 revisions */
619c5cb6 850#define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000)
ad8d3948
EG
851/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
852#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
619c5cb6 853 !(CHIP_REV_VAL(bp) & 0x00001000))
ad8d3948
EG
854/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
855#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
619c5cb6 856 (CHIP_REV_VAL(bp) & 0x00001000))
ad8d3948
EG
857
858#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
859 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
860
34f80b04
EG
861#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
862#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
619c5cb6
VZ
863#define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
864 (CHIP_REV_SHIFT + 1)) \
865 << CHIP_REV_SHIFT)
866#define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \
867 CHIP_REV_SIM(bp) :\
868 CHIP_REV_VAL(bp))
869#define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \
870 (CHIP_REV(bp) == CHIP_REV_Bx))
871#define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \
872 (CHIP_REV(bp) == CHIP_REV_Ax))
55c11941
MS
873/* This define is used in two main places:
874 * 1. In the early stages of nic_load, to know if to configrue Parser / Searcher
875 * to nic-only mode or to offload mode. Offload mode is configured if either the
876 * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
877 * registered for this port (which means that the user wants storage services).
878 * 2. During cnic-related load, to know if offload mode is already configured in
879 * the HW or needs to be configrued.
880 * Since the transition from nic-mode to offload-mode in HW causes traffic
881 * coruption, nic-mode is configured only in ports on which storage services
882 * where never requested.
883 */
884#define CONFIGURE_NIC_MODE(bp) (!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
a2fbb9ea 885
34f80b04 886 int flash_size;
754a2f52
DK
887#define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
888#define BNX2X_NVRAM_TIMEOUT_COUNT 30000
889#define BNX2X_NVRAM_PAGE_SIZE 256
a2fbb9ea 890
34f80b04 891 u32 shmem_base;
2691d51d 892 u32 shmem2_base;
523224a3 893 u32 mf_cfg_base;
f2e0899f 894 u32 mf2_cfg_base;
34f80b04
EG
895
896 u32 hw_config;
c18487ee 897
34f80b04 898 u32 bc_ver;
523224a3
DK
899
900 u8 int_block;
901#define INT_BLOCK_HC 0
f2e0899f
DK
902#define INT_BLOCK_IGU 1
903#define INT_BLOCK_MODE_NORMAL 0
904#define INT_BLOCK_MODE_BW_COMP 2
905#define CHIP_INT_MODE_IS_NBC(bp) \
619c5cb6 906 (!CHIP_IS_E1x(bp) && \
f2e0899f
DK
907 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
908#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
909
523224a3 910 u8 chip_port_mode;
f2e0899f
DK
911#define CHIP_4_PORT_MODE 0x0
912#define CHIP_2_PORT_MODE 0x1
523224a3 913#define CHIP_PORT_MODE_NONE 0x2
f2e0899f
DK
914#define CHIP_MODE(bp) (bp->common.chip_port_mode)
915#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
1d187b34
BW
916
917 u32 boot_mode;
34f80b04 918};
c18487ee 919
f2e0899f
DK
920/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
921#define BNX2X_IGU_STAS_MSG_VF_CNT 64
922#define BNX2X_IGU_STAS_MSG_PF_CNT 4
34f80b04 923
27c1151c 924#define MAX_IGU_ATTN_ACK_TO 100
34f80b04
EG
925/* end of common */
926
927/* port */
928
929struct bnx2x_port {
930 u32 pmf;
c18487ee 931
a22f0788 932 u32 link_config[LINK_CONFIG_SIZE];
a2fbb9ea 933
a22f0788 934 u32 supported[LINK_CONFIG_SIZE];
34f80b04
EG
935/* link settings - missing defines */
936#define SUPPORTED_2500baseX_Full (1 << 15)
937
a22f0788 938 u32 advertising[LINK_CONFIG_SIZE];
a2fbb9ea 939/* link settings - missing defines */
34f80b04 940#define ADVERTISED_2500baseX_Full (1 << 15)
a2fbb9ea 941
34f80b04 942 u32 phy_addr;
c18487ee
YR
943
944 /* used to synchronize phy accesses */
945 struct mutex phy_mutex;
946
34f80b04 947 u32 port_stx;
a2fbb9ea 948
34f80b04
EG
949 struct nig_stats old_nig_stats;
950};
a2fbb9ea 951
34f80b04
EG
952/* end of port */
953
619c5cb6
VZ
954#define STATS_OFFSET32(stat_name) \
955 (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
bb2a0f7a 956
619c5cb6
VZ
957/* slow path */
958
959/* slow path work-queue */
960extern struct workqueue_struct *bnx2x_wq;
961
962#define BNX2X_MAX_NUM_OF_VFS 64
1ab4434c
AE
963#define BNX2X_VF_CID_WND 0
964#define BNX2X_CIDS_PER_VF (1 << BNX2X_VF_CID_WND)
965#define BNX2X_VF_CIDS (BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
523224a3 966#define BNX2X_VF_ID_INVALID 0xFF
34f80b04 967
523224a3
DK
968/*
969 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
970 * control by the number of fast-path status blocks supported by the
971 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
972 * status block represents an independent interrupts context that can
973 * serve a regular L2 networking queue. However special L2 queues such
974 * as the FCoE queue do not require a FP-SB and other components like
975 * the CNIC may consume FP-SB reducing the number of possible L2 queues
976 *
977 * If the maximum number of FP-SB available is X then:
978 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
979 * regular L2 queues is Y=X-1
980 * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
981 * c. If the FCoE L2 queue is supported the actual number of L2 queues
982 * is Y+1
983 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
984 * slow-path interrupts) or Y+2 if CNIC is supported (one additional
985 * FP interrupt context for the CNIC).
986 * e. The number of HW context (CID count) is always X or X+1 if FCoE
987 * L2 queue is supported. the cid for the FCoE L2 queue is always X.
988 */
989
619c5cb6
VZ
990/* fast-path interrupt contexts E1x */
991#define FP_SB_MAX_E1x 16
992/* fast-path interrupt contexts E2 */
993#define FP_SB_MAX_E2 HC_SB_MAX_SB_E2
523224a3 994
34f80b04
EG
995union cdu_context {
996 struct eth_context eth;
997 char pad[1024];
998};
999
523224a3 1000/* CDU host DB constants */
a052997e
MS
1001#define CDU_ILT_PAGE_SZ_HW 2
1002#define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
523224a3
DK
1003#define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1004
523224a3 1005#define CNIC_ISCSI_CID_MAX 256
ec6ba945
VZ
1006#define CNIC_FCOE_CID_MAX 2048
1007#define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
523224a3 1008#define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
523224a3 1009
619c5cb6
VZ
1010#define QM_ILT_PAGE_SZ_HW 0
1011#define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
523224a3
DK
1012#define QM_CID_ROUND 1024
1013
523224a3 1014/* TM (timers) host DB constants */
619c5cb6
VZ
1015#define TM_ILT_PAGE_SZ_HW 0
1016#define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
523224a3
DK
1017/* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
1018#define TM_CONN_NUM 1024
1019#define TM_ILT_SZ (8 * TM_CONN_NUM)
1020#define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1021
1022/* SRC (Searcher) host DB constants */
619c5cb6
VZ
1023#define SRC_ILT_PAGE_SZ_HW 0
1024#define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
523224a3
DK
1025#define SRC_HASH_BITS 10
1026#define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
1027#define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
1028#define SRC_T2_SZ SRC_ILT_SZ
1029#define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
619c5cb6 1030
619c5cb6 1031#define MAX_DMAE_C 8
34f80b04
EG
1032
1033/* DMA memory not used in fastpath */
1034struct bnx2x_slowpath {
619c5cb6
VZ
1035 union {
1036 struct mac_configuration_cmd e1x;
1037 struct eth_classify_rules_ramrod_data e2;
1038 } mac_rdata;
1039
1040
1041 union {
1042 struct tstorm_eth_mac_filter_config e1x;
1043 struct eth_filter_rules_ramrod_data e2;
1044 } rx_mode_rdata;
1045
1046 union {
1047 struct mac_configuration_cmd e1;
1048 struct eth_multicast_rules_ramrod_data e2;
1049 } mcast_rdata;
1050
1051 struct eth_rss_update_ramrod_data rss_rdata;
1052
1053 /* Queue State related ramrods are always sent under rtnl_lock */
1054 union {
1055 struct client_init_ramrod_data init_data;
1056 struct client_update_ramrod_data update_data;
1057 } q_rdata;
1058
1059 union {
1060 struct function_start_data func_start;
6debea87
DK
1061 /* pfc configuration for DCBX ramrod */
1062 struct flow_control_configuration pfc_config;
619c5cb6 1063 } func_rdata;
34f80b04 1064
a3348722
BW
1065 /* afex ramrod can not be a part of func_rdata union because these
1066 * events might arrive in parallel to other events from func_rdata.
1067 * Therefore, if they would have been defined in the same union,
1068 * data can get corrupted.
1069 */
1070 struct afex_vif_list_ramrod_data func_afex_rdata;
1071
34f80b04
EG
1072 /* used by dmae command executer */
1073 struct dmae_command dmae[MAX_DMAE_C];
1074
bb2a0f7a
YG
1075 u32 stats_comp;
1076 union mac_stats mac_stats;
1077 struct nig_stats nig_stats;
1078 struct host_port_stats port_stats;
1079 struct host_func_stats func_stats;
34f80b04
EG
1080
1081 u32 wb_comp;
34f80b04 1082 u32 wb_data[4];
1d187b34
BW
1083
1084 union drv_info_to_mcp drv_info_to_mcp;
34f80b04
EG
1085};
1086
1087#define bnx2x_sp(bp, var) (&bp->slowpath->var)
1088#define bnx2x_sp_mapping(bp, var) \
1089 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
1090
1091
1092/* attn group wiring */
1093#define MAX_DYNAMIC_ATTN_GRPS 8
1094
1095struct attn_route {
619c5cb6 1096 u32 sig[5];
34f80b04
EG
1097};
1098
523224a3
DK
1099struct iro {
1100 u32 base;
1101 u16 m1;
1102 u16 m2;
1103 u16 m3;
1104 u16 size;
1105};
1106
1107struct hw_context {
1108 union cdu_context *vcxt;
1109 dma_addr_t cxt_mapping;
1110 size_t size;
1111};
1112
1113/* forward */
1114struct bnx2x_ilt;
1115
c9ee9206
VZ
1116
1117enum bnx2x_recovery_state {
72fd0718
VZ
1118 BNX2X_RECOVERY_DONE,
1119 BNX2X_RECOVERY_INIT,
1120 BNX2X_RECOVERY_WAIT,
95c6c616
AE
1121 BNX2X_RECOVERY_FAILED,
1122 BNX2X_RECOVERY_NIC_LOADING
c9ee9206 1123};
72fd0718 1124
619c5cb6 1125/*
523224a3
DK
1126 * Event queue (EQ or event ring) MC hsi
1127 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1128 */
1129#define NUM_EQ_PAGES 1
1130#define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1131#define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
1132#define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1133#define EQ_DESC_MASK (NUM_EQ_DESC - 1)
1134#define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1135
1136/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1137#define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
1138 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1139
1140/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1141#define EQ_DESC(x) ((x) & EQ_DESC_MASK)
1142
1143#define BNX2X_EQ_INDEX \
1144 (&bp->def_status_blk->sp_sb.\
1145 index_values[HC_SP_INDEX_EQ_CONS])
1146
2ae17f66
VZ
1147/* This is a data that will be used to create a link report message.
1148 * We will keep the data used for the last link report in order
1149 * to prevent reporting the same link parameters twice.
1150 */
1151struct bnx2x_link_report_data {
1152 u16 line_speed; /* Effective line speed */
1153 unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
1154};
1155
1156enum {
1157 BNX2X_LINK_REPORT_FD, /* Full DUPLEX */
1158 BNX2X_LINK_REPORT_LINK_DOWN,
1159 BNX2X_LINK_REPORT_RX_FC_ON,
1160 BNX2X_LINK_REPORT_TX_FC_ON,
1161};
1162
619c5cb6
VZ
1163enum {
1164 BNX2X_PORT_QUERY_IDX,
1165 BNX2X_PF_QUERY_IDX,
50f0a562 1166 BNX2X_FCOE_QUERY_IDX,
619c5cb6
VZ
1167 BNX2X_FIRST_QUEUE_QUERY_IDX,
1168};
1169
1170struct bnx2x_fw_stats_req {
1171 struct stats_query_header hdr;
50f0a562
BW
1172 struct stats_query_entry query[FP_SB_MAX_E1x+
1173 BNX2X_FIRST_QUEUE_QUERY_IDX];
619c5cb6
VZ
1174};
1175
1176struct bnx2x_fw_stats_data {
1177 struct stats_counter storm_counters;
1178 struct per_port_stats port;
1179 struct per_pf_stats pf;
50f0a562 1180 struct fcoe_statistics_params fcoe;
619c5cb6
VZ
1181 struct per_queue_stats queue_stats[1];
1182};
1183
7be08a72
AE
1184/* Public slow path states */
1185enum {
6383c0b3 1186 BNX2X_SP_RTNL_SETUP_TC,
7be08a72 1187 BNX2X_SP_RTNL_TX_TIMEOUT,
a3348722 1188 BNX2X_SP_RTNL_AFEX_F_UPDATE,
8304859a 1189 BNX2X_SP_RTNL_FAN_FAILURE,
7be08a72
AE
1190};
1191
1192
452427b0
YM
1193struct bnx2x_prev_path_list {
1194 u8 bus;
1195 u8 slot;
1196 u8 path;
1197 struct list_head list;
c63da990 1198 u8 undi;
452427b0
YM
1199};
1200
15192a8c
BW
1201struct bnx2x_sp_objs {
1202 /* MACs object */
1203 struct bnx2x_vlan_mac_obj mac_obj;
1204
1205 /* Queue State object */
1206 struct bnx2x_queue_sp_obj q_obj;
1207};
1208
1209struct bnx2x_fp_stats {
1210 struct tstorm_per_queue_stats old_tclient;
1211 struct ustorm_per_queue_stats old_uclient;
1212 struct xstorm_per_queue_stats old_xclient;
1213 struct bnx2x_eth_q_stats eth_q_stats;
1214 struct bnx2x_eth_q_stats_old eth_q_stats_old;
1215};
1216
34f80b04
EG
1217struct bnx2x {
1218 /* Fields used in the tx and intr/napi performance paths
1219 * are grouped together in the beginning of the structure
1220 */
523224a3 1221 struct bnx2x_fastpath *fp;
15192a8c
BW
1222 struct bnx2x_sp_objs *sp_objs;
1223 struct bnx2x_fp_stats *fp_stats;
65565884 1224 struct bnx2x_fp_txdata *bnx2x_txq;
34f80b04
EG
1225 void __iomem *regview;
1226 void __iomem *doorbells;
523224a3 1227 u16 db_size;
34f80b04 1228
619c5cb6
VZ
1229 u8 pf_num; /* absolute PF number */
1230 u8 pfid; /* per-path PF number */
1231 int base_fw_ndsb; /**/
1232#define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1233#define BP_PORT(bp) (bp->pfid & 1)
1234#define BP_FUNC(bp) (bp->pfid)
1235#define BP_ABS_FUNC(bp) (bp->pf_num)
3395a033
DK
1236#define BP_VN(bp) ((bp)->pfid >> 1)
1237#define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
1238#define BP_L_ID(bp) (BP_VN(bp) << 2)
1239#define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\
1240 (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1))
1241#define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp))
619c5cb6 1242
1ab4434c
AE
1243 /* vf pf channel mailbox contains request and response buffers */
1244 struct bnx2x_vf_mbx_msg *vf2pf_mbox;
1245 dma_addr_t vf2pf_mbox_mapping;
1246
34f80b04
EG
1247 struct net_device *dev;
1248 struct pci_dev *pdev;
1249
619c5cb6 1250 const struct iro *iro_arr;
523224a3
DK
1251#define IRO (bp->iro_arr)
1252
c9ee9206 1253 enum bnx2x_recovery_state recovery_state;
72fd0718 1254 int is_leader;
523224a3 1255 struct msix_entry *msix_table;
34f80b04
EG
1256
1257 int tx_ring_size;
1258
523224a3
DK
1259/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1260#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
34f80b04
EG
1261#define ETH_MIN_PACKET_SIZE 60
1262#define ETH_MAX_PACKET_SIZE 1500
1263#define ETH_MAX_JUMBO_PACKET_SIZE 9600
621b4d66
DK
1264/* TCP with Timestamp Option (32) + IPv6 (40) */
1265#define ETH_MAX_TPA_HEADER_SIZE 72
a2fbb9ea 1266
0f00846d 1267 /* Max supported alignment is 256 (8 shift) */
e52fcb24
ED
1268#define BNX2X_RX_ALIGN_SHIFT min(8, L1_CACHE_SHIFT)
1269
1270 /* FW uses 2 Cache lines Alignment for start packet and size
1271 *
1272 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1273 * at the end of skb->data, to avoid wasting a full cache line.
1274 * This reduces memory use (skb->truesize).
1275 */
1276#define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT)
1277
1278#define BNX2X_FW_RX_ALIGN_END \
f57b07c0 1279 max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT, \
e52fcb24
ED
1280 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1281
523224a3 1282#define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
0f00846d 1283
523224a3
DK
1284 struct host_sp_status_block *def_status_blk;
1285#define DEF_SB_IGU_ID 16
1286#define DEF_SB_ID HC_SP_SB_ID
1287 __le16 def_idx;
4781bfad 1288 __le16 def_att_idx;
34f80b04
EG
1289 u32 attn_state;
1290 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
34f80b04
EG
1291
1292 /* slow path ring */
1293 struct eth_spe *spq;
1294 dma_addr_t spq_mapping;
1295 u16 spq_prod_idx;
1296 struct eth_spe *spq_prod_bd;
1297 struct eth_spe *spq_last_bd;
4781bfad 1298 __le16 *dsb_sp_prod;
6e30dd4e 1299 atomic_t cq_spq_left; /* ETH_XXX ramrods credit */
34f80b04
EG
1300 /* used to synchronize spq accesses */
1301 spinlock_t spq_lock;
1302
523224a3
DK
1303 /* event queue */
1304 union event_ring_elem *eq_ring;
1305 dma_addr_t eq_mapping;
1306 u16 eq_prod;
1307 u16 eq_cons;
1308 __le16 *eq_cons_sb;
6e30dd4e 1309 atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */
523224a3 1310
619c5cb6
VZ
1311
1312
1313 /* Counter for marking that there is a STAT_QUERY ramrod pending */
1314 u16 stats_pending;
1315 /* Counter for completed statistics ramrods */
1316 u16 stats_comp;
34f80b04 1317
33471629 1318 /* End of fields used in the performance code paths */
34f80b04
EG
1319
1320 int panic;
7995c64e 1321 int msg_enable;
34f80b04
EG
1322
1323 u32 flags;
619c5cb6
VZ
1324#define PCIX_FLAG (1 << 0)
1325#define PCI_32BIT_FLAG (1 << 1)
1326#define ONE_PORT_FLAG (1 << 2)
1327#define NO_WOL_FLAG (1 << 3)
1328#define USING_DAC_FLAG (1 << 4)
1329#define USING_MSIX_FLAG (1 << 5)
1330#define USING_MSI_FLAG (1 << 6)
1331#define DISABLE_MSI_FLAG (1 << 7)
1332#define TPA_ENABLE_FLAG (1 << 8)
1333#define NO_MCP_FLAG (1 << 9)
621b4d66 1334#define GRO_ENABLE_FLAG (1 << 10)
619c5cb6
VZ
1335#define MF_FUNC_DIS (1 << 11)
1336#define OWN_CNIC_IRQ (1 << 12)
1337#define NO_ISCSI_OOO_FLAG (1 << 13)
1338#define NO_ISCSI_FLAG (1 << 14)
1339#define NO_FCOE_FLAG (1 << 15)
0e898dd7 1340#define BC_SUPPORTS_PFC_STATS (1 << 17)
2e499d3c 1341#define BC_SUPPORTS_FCOE_FEATURES (1 << 19)
30a5de77 1342#define USING_SINGLE_MSIX_FLAG (1 << 20)
9876879f 1343#define BC_SUPPORTS_DCBX_MSG_NON_PMF (1 << 21)
1ab4434c
AE
1344#define IS_VF_FLAG (1 << 22)
1345
1346#define BP_NOMCP(bp) ((bp)->flags & NO_MCP_FLAG)
1347#define IS_VF(bp) ((bp)->flags & IS_VF_FLAG)
1348#define IS_PF(bp) (!((bp)->flags & IS_VF_FLAG))
ec6ba945 1349
2ba45142
VZ
1350#define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
1351#define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
619c5cb6 1352#define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
37b091ba 1353
55c11941
MS
1354 u8 cnic_support;
1355 bool cnic_enabled;
1356 bool cnic_loaded;
4bd9b0ff 1357 struct cnic_eth_dev *(*cnic_probe)(struct net_device *);
55c11941
MS
1358
1359 /* Flag that indicates that we can start looking for FCoE L2 queue
1360 * completions in the default status block.
1361 */
1362 bool fcoe_init;
1363
34f80b04 1364 int pm_cap;
8d5726c4 1365 int mrrs;
34f80b04 1366
1cf167f2 1367 struct delayed_work sp_task;
7be08a72 1368 struct delayed_work sp_rtnl_task;
3deb8167
YR
1369
1370 struct delayed_work period_task;
34f80b04 1371 struct timer_list timer;
34f80b04
EG
1372 int current_interval;
1373
1374 u16 fw_seq;
1375 u16 fw_drv_pulse_wr_seq;
1376 u32 func_stx;
1377
1378 struct link_params link_params;
1379 struct link_vars link_vars;
2ae17f66
VZ
1380 u32 link_cnt;
1381 struct bnx2x_link_report_data last_reported_link;
1382
01cd4528 1383 struct mdio_if_info mdio;
a2fbb9ea 1384
34f80b04
EG
1385 struct bnx2x_common common;
1386 struct bnx2x_port port;
1387
b475d78f
YM
1388 struct cmng_init cmng;
1389
f2e0899f 1390 u32 mf_config[E1HVN_MAX];
a3348722 1391 u32 mf_ext_config;
619c5cb6 1392 u32 path_has_ovlan; /* E3 */
fb3bff17
DK
1393 u16 mf_ov;
1394 u8 mf_mode;
f85582f8 1395#define IS_MF(bp) (bp->mf_mode != 0)
0793f83f
DK
1396#define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
1397#define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
a3348722 1398#define IS_MF_AFEX(bp) (bp->mf_mode == MULTI_FUNCTION_AFEX)
a2fbb9ea 1399
f1410647
ET
1400 u8 wol;
1401
34f80b04 1402 int rx_ring_size;
a2fbb9ea 1403
34f80b04
EG
1404 u16 tx_quick_cons_trip_int;
1405 u16 tx_quick_cons_trip;
1406 u16 tx_ticks_int;
1407 u16 tx_ticks;
a2fbb9ea 1408
34f80b04
EG
1409 u16 rx_quick_cons_trip_int;
1410 u16 rx_quick_cons_trip;
1411 u16 rx_ticks_int;
1412 u16 rx_ticks;
cdaa7cb8
VZ
1413/* Maximal coalescing timeout in us */
1414#define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
a2fbb9ea 1415
34f80b04 1416 u32 lin_cnt;
a2fbb9ea 1417
619c5cb6 1418 u16 state;
356e2385 1419#define BNX2X_STATE_CLOSED 0
34f80b04
EG
1420#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1421#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
a2fbb9ea 1422#define BNX2X_STATE_OPEN 0x3000
34f80b04 1423#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
a2fbb9ea 1424#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
619c5cb6 1425
34f80b04
EG
1426#define BNX2X_STATE_DIAG 0xe000
1427#define BNX2X_STATE_ERROR 0xf000
a2fbb9ea 1428
6383c0b3
AE
1429#define BNX2X_MAX_PRIORITY 8
1430#define BNX2X_MAX_ENTRIES_PER_PRI 16
1431#define BNX2X_MAX_COS 3
1432#define BNX2X_MAX_TX_COS 2
54b9ddaa 1433 int num_queues;
55c11941
MS
1434 uint num_ethernet_queues;
1435 uint num_cnic_queues;
0e8d2ec5 1436 int num_napi_queues;
5d7cd496 1437 int disable_tpa;
523224a3 1438
34f80b04
EG
1439 u32 rx_mode;
1440#define BNX2X_RX_MODE_NONE 0
1441#define BNX2X_RX_MODE_NORMAL 1
1442#define BNX2X_RX_MODE_ALLMULTI 2
1443#define BNX2X_RX_MODE_PROMISC 3
1444#define BNX2X_MAX_MULTICAST 64
a2fbb9ea 1445
523224a3
DK
1446 u8 igu_dsb_id;
1447 u8 igu_base_sb;
1448 u8 igu_sb_cnt;
55c11941 1449 u8 min_msix_vec_cnt;
65565884 1450
1ab4434c 1451 u32 igu_base_addr;
34f80b04 1452 dma_addr_t def_status_blk_mapping;
a2fbb9ea 1453
34f80b04
EG
1454 struct bnx2x_slowpath *slowpath;
1455 dma_addr_t slowpath_mapping;
619c5cb6
VZ
1456
1457 /* Total number of FW statistics requests */
1458 u8 fw_stats_num;
1459
1460 /*
1461 * This is a memory buffer that will contain both statistics
1462 * ramrod request and data.
1463 */
1464 void *fw_stats;
1465 dma_addr_t fw_stats_mapping;
1466
1467 /*
1468 * FW statistics request shortcut (points at the
1469 * beginning of fw_stats buffer).
1470 */
1471 struct bnx2x_fw_stats_req *fw_stats_req;
1472 dma_addr_t fw_stats_req_mapping;
1473 int fw_stats_req_sz;
1474
1475 /*
4907cb7b 1476 * FW statistics data shortcut (points at the beginning of
619c5cb6
VZ
1477 * fw_stats buffer + fw_stats_req_sz).
1478 */
1479 struct bnx2x_fw_stats_data *fw_stats_data;
1480 dma_addr_t fw_stats_data_mapping;
1481 int fw_stats_data_sz;
1482
a052997e
MS
1483 /* For max 196 cids (64*3 + non-eth), 32KB ILT page size and 1KB
1484 * context size we need 8 ILT entries.
1485 */
1486#define ILT_MAX_L2_LINES 8
1487 struct hw_context context[ILT_MAX_L2_LINES];
523224a3
DK
1488
1489 struct bnx2x_ilt *ilt;
1490#define BP_ILT(bp) ((bp)->ilt)
619c5cb6 1491#define ILT_MAX_LINES 256
6383c0b3
AE
1492/*
1493 * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
1494 * to CNIC.
1495 */
55c11941 1496#define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
523224a3 1497
6383c0b3
AE
1498/*
1499 * Maximum CID count that might be required by the bnx2x:
37ae41a9 1500 * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
6383c0b3 1501 */
37ae41a9 1502#define BNX2X_L2_CID_COUNT(bp) (BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
55c11941 1503 + 2 * CNIC_SUPPORT(bp))
37ae41a9 1504#define BNX2X_L2_MAX_CID(bp) (BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
55c11941 1505 + 2 * CNIC_SUPPORT(bp))
6383c0b3
AE
1506#define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1507 ILT_PAGE_CIDS))
523224a3
DK
1508
1509 int qm_cid_count;
a2fbb9ea 1510
7964211d 1511 bool dropless_fc;
a18f5128 1512
37b091ba
MC
1513 void *t2;
1514 dma_addr_t t2_mapping;
13707f9e 1515 struct cnic_ops __rcu *cnic_ops;
37b091ba
MC
1516 void *cnic_data;
1517 u32 cnic_tag;
1518 struct cnic_eth_dev cnic_eth_dev;
523224a3 1519 union host_hc_status_block cnic_sb;
37b091ba 1520 dma_addr_t cnic_sb_mapping;
37b091ba
MC
1521 struct eth_spe *cnic_kwq;
1522 struct eth_spe *cnic_kwq_prod;
1523 struct eth_spe *cnic_kwq_cons;
1524 struct eth_spe *cnic_kwq_last;
1525 u16 cnic_kwq_pending;
1526 u16 cnic_spq_pending;
ec6ba945 1527 u8 fip_mac[ETH_ALEN];
619c5cb6
VZ
1528 struct mutex cnic_mutex;
1529 struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1530
1531 /* Start index of the "special" (CNIC related) L2 cleints */
1532 u8 cnic_base_cl_id;
37b091ba 1533
ad8d3948
EG
1534 int dmae_ready;
1535 /* used to synchronize dmae accesses */
6e30dd4e 1536 spinlock_t dmae_lock;
ad8d3948 1537
c4ff7cbf
EG
1538 /* used to protect the FW mail box */
1539 struct mutex fw_mb_mutex;
1540
bb2a0f7a
YG
1541 /* used to synchronize stats collecting */
1542 int stats_state;
a13773a5
VZ
1543
1544 /* used for synchronization of concurrent threads statistics handling */
1545 spinlock_t stats_lock;
1546
bb2a0f7a
YG
1547 /* used by dmae command loader */
1548 struct dmae_command stats_dmae;
1549 int executer_idx;
ad8d3948 1550
bb2a0f7a 1551 u16 stats_counter;
bb2a0f7a 1552 struct bnx2x_eth_stats eth_stats;
cb4dca27 1553 struct host_func_stats func_stats;
1355b704
MY
1554 struct bnx2x_eth_stats_old eth_stats_old;
1555 struct bnx2x_net_stats_old net_stats_old;
1556 struct bnx2x_fw_port_stats_old fw_stats_old;
1557 bool stats_init;
bb2a0f7a
YG
1558
1559 struct z_stream_s *strm;
1560 void *gunzip_buf;
1561 dma_addr_t gunzip_mapping;
1562 int gunzip_outlen;
ad8d3948 1563#define FW_BUF_SIZE 0x8000
573f2035
EG
1564#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1565#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1566#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
a2fbb9ea 1567
ab6ad5a4 1568 struct raw_op *init_ops;
94a78b79 1569 /* Init blocks offsets inside init_ops */
ab6ad5a4 1570 u16 *init_ops_offsets;
94a78b79 1571 /* Data blob - has 32 bit granularity */
ab6ad5a4 1572 u32 *init_data;
619c5cb6
VZ
1573 u32 init_mode_flags;
1574#define INIT_MODE_FLAGS(bp) (bp->init_mode_flags)
94a78b79 1575 /* Zipped PRAM blobs - raw data */
ab6ad5a4
EG
1576 const u8 *tsem_int_table_data;
1577 const u8 *tsem_pram_data;
1578 const u8 *usem_int_table_data;
1579 const u8 *usem_pram_data;
1580 const u8 *xsem_int_table_data;
1581 const u8 *xsem_pram_data;
1582 const u8 *csem_int_table_data;
1583 const u8 *csem_pram_data;
573f2035
EG
1584#define INIT_OPS(bp) (bp->init_ops)
1585#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1586#define INIT_DATA(bp) (bp->init_data)
1587#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1588#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1589#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1590#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1591#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1592#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1593#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1594#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1595
619c5cb6 1596#define PHY_FW_VER_LEN 20
34f24c7f 1597 char fw_ver[32];
ab6ad5a4 1598 const struct firmware *firmware;
619c5cb6 1599
785b9b1a
SR
1600 /* DCB support on/off */
1601 u16 dcb_state;
1602#define BNX2X_DCB_STATE_OFF 0
1603#define BNX2X_DCB_STATE_ON 1
1604
1605 /* DCBX engine mode */
1606 int dcbx_enabled;
1607#define BNX2X_DCBX_ENABLED_OFF 0
1608#define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
1609#define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
1610#define BNX2X_DCBX_ENABLED_INVALID (-1)
1611
1612 bool dcbx_mode_uset;
1613
e4901dde 1614 struct bnx2x_config_dcbx_params dcbx_config_params;
e4901dde
VZ
1615 struct bnx2x_dcbx_port_params dcbx_port_params;
1616 int dcb_version;
1617
619c5cb6
VZ
1618 /* CAM credit pools */
1619 struct bnx2x_credit_pool_obj macs_pool;
1620
1621 /* RX_MODE object */
1622 struct bnx2x_rx_mode_obj rx_mode_obj;
1623
1624 /* MCAST object */
1625 struct bnx2x_mcast_obj mcast_obj;
1626
1627 /* RSS configuration object */
1628 struct bnx2x_rss_config_obj rss_conf_obj;
1629
1630 /* Function State controlling object */
1631 struct bnx2x_func_sp_obj func_obj;
1632
1633 unsigned long sp_state;
1634
7be08a72
AE
1635 /* operation indication for the sp_rtnl task */
1636 unsigned long sp_rtnl_state;
1637
619c5cb6 1638 /* DCBX Negotation results */
e4901dde
VZ
1639 struct dcbx_features dcbx_local_feat;
1640 u32 dcbx_error;
619c5cb6 1641
0be6bc62
SR
1642#ifdef BCM_DCBNL
1643 struct dcbx_features dcbx_remote_feat;
1644 u32 dcbx_remote_flags;
1645#endif
a3348722
BW
1646 /* AFEX: store default vlan used */
1647 int afex_def_vlan_tag;
1648 enum mf_cfg_afex_vlan_mode afex_vlan_mode;
e3835b99 1649 u32 pending_max;
6383c0b3
AE
1650
1651 /* multiple tx classes of service */
1652 u8 max_cos;
1653
1654 /* priority to cos mapping */
1655 u8 prio_to_cos[8];
a2fbb9ea
ET
1656};
1657
619c5cb6
VZ
1658/* Tx queues may be less or equal to Rx queues */
1659extern int num_queues;
54b9ddaa 1660#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
55c11941 1661#define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
65565884 1662#define BNX2X_NUM_NON_CNIC_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - \
55c11941 1663 (bp)->num_cnic_queues)
6383c0b3 1664#define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp)
ec6ba945 1665
54b9ddaa 1666#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
3196a88a 1667
6383c0b3
AE
1668#define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp)
1669/* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */
523224a3
DK
1670
1671#define RSS_IPV4_CAP_MASK \
1672 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1673
1674#define RSS_IPV4_TCP_CAP_MASK \
1675 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1676
1677#define RSS_IPV6_CAP_MASK \
1678 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1679
1680#define RSS_IPV6_TCP_CAP_MASK \
1681 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1682
1683/* func init flags */
619c5cb6
VZ
1684#define FUNC_FLG_RSS 0x0001
1685#define FUNC_FLG_STATS 0x0002
1686/* removed FUNC_FLG_UNMATCHED 0x0004 */
1687#define FUNC_FLG_TPA 0x0008
1688#define FUNC_FLG_SPQ 0x0010
1689#define FUNC_FLG_LEADING 0x0020 /* PF only */
523224a3 1690
523224a3
DK
1691
1692struct bnx2x_func_init_params {
523224a3
DK
1693 /* dma */
1694 dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
1695 dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
1696
1697 u16 func_flgs;
1698 u16 func_id; /* abs fid */
1699 u16 pf_id;
1700 u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
1701};
1702
55c11941
MS
1703#define for_each_cnic_queue(bp, var) \
1704 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1705 (var)++) \
1706 if (skip_queue(bp, var)) \
1707 continue; \
1708 else
1709
ec6ba945 1710#define for_each_eth_queue(bp, var) \
6383c0b3 1711 for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
ec6ba945
VZ
1712
1713#define for_each_nondefault_eth_queue(bp, var) \
6383c0b3 1714 for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
ec6ba945 1715
555f6c78 1716#define for_each_queue(bp, var) \
6383c0b3 1717 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
ec6ba945
VZ
1718 if (skip_queue(bp, var)) \
1719 continue; \
1720 else
1721
6383c0b3 1722/* Skip forwarding FP */
55c11941
MS
1723#define for_each_valid_rx_queue(bp, var) \
1724 for ((var) = 0; \
1725 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1726 BNX2X_NUM_ETH_QUEUES(bp)); \
1727 (var)++) \
1728 if (skip_rx_queue(bp, var)) \
1729 continue; \
1730 else
1731
1732#define for_each_rx_queue_cnic(bp, var) \
1733 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1734 (var)++) \
1735 if (skip_rx_queue(bp, var)) \
1736 continue; \
1737 else
1738
ec6ba945 1739#define for_each_rx_queue(bp, var) \
6383c0b3 1740 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
ec6ba945
VZ
1741 if (skip_rx_queue(bp, var)) \
1742 continue; \
1743 else
1744
6383c0b3 1745/* Skip OOO FP */
55c11941
MS
1746#define for_each_valid_tx_queue(bp, var) \
1747 for ((var) = 0; \
1748 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1749 BNX2X_NUM_ETH_QUEUES(bp)); \
1750 (var)++) \
1751 if (skip_tx_queue(bp, var)) \
1752 continue; \
1753 else
1754
1755#define for_each_tx_queue_cnic(bp, var) \
1756 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1757 (var)++) \
1758 if (skip_tx_queue(bp, var)) \
1759 continue; \
1760 else
1761
ec6ba945 1762#define for_each_tx_queue(bp, var) \
6383c0b3 1763 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
ec6ba945
VZ
1764 if (skip_tx_queue(bp, var)) \
1765 continue; \
1766 else
1767
3196a88a 1768#define for_each_nondefault_queue(bp, var) \
6383c0b3 1769 for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
ec6ba945
VZ
1770 if (skip_queue(bp, var)) \
1771 continue; \
1772 else
3196a88a 1773
6383c0b3
AE
1774#define for_each_cos_in_tx_queue(fp, var) \
1775 for ((var) = 0; (var) < (fp)->max_cos; (var)++)
1776
ec6ba945 1777/* skip rx queue
008d23e4 1778 * if FCOE l2 support is disabled and this is the fcoe L2 queue
ec6ba945
VZ
1779 */
1780#define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1781
1782/* skip tx queue
008d23e4 1783 * if FCOE l2 support is disabled and this is the fcoe L2 queue
ec6ba945
VZ
1784 */
1785#define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1786
1787#define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
3196a88a 1788
f85582f8 1789
619c5cb6
VZ
1790
1791
1792/**
1793 * bnx2x_set_mac_one - configure a single MAC address
1794 *
1795 * @bp: driver handle
1796 * @mac: MAC to configure
1797 * @obj: MAC object handle
1798 * @set: if 'true' add a new MAC, otherwise - delete
1799 * @mac_type: the type of the MAC to configure (e.g. ETH, UC list)
1800 * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
1801 *
1802 * Configures one MAC according to provided parameters or continues the
1803 * execution of previously scheduled commands if RAMROD_CONT is set in
1804 * ramrod_flags.
1805 *
1806 * Returns zero if operation has successfully completed, a positive value if the
1807 * operation has been successfully scheduled and a negative - if a requested
1808 * operations has failed.
1809 */
1810int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
1811 struct bnx2x_vlan_mac_obj *obj, bool set,
1812 int mac_type, unsigned long *ramrod_flags);
619c5cb6
VZ
1813/**
1814 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
1815 *
1816 * @bp: driver handle
1817 * @mac_obj: MAC object handle
1818 * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC)
1819 * @wait_for_comp: if 'true' block until completion
1820 *
1821 * Deletes all MACs of the specific type (e.g. ETH, UC list).
1822 *
1823 * Returns zero if operation has successfully completed, a positive value if the
1824 * operation has been successfully scheduled and a negative - if a requested
1825 * operations has failed.
1826 */
1827int bnx2x_del_all_macs(struct bnx2x *bp,
1828 struct bnx2x_vlan_mac_obj *mac_obj,
1829 int mac_type, bool wait_for_comp);
1830
1831/* Init Function API */
1832void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
1833int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
1834int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1835int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
1836int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
2ae17f66
VZ
1837void bnx2x_read_mf_cfg(struct bnx2x *bp);
1838
619c5cb6 1839
f85582f8 1840/* dmae */
c18487ee
YR
1841void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1842void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1843 u32 len32);
f85582f8
DK
1844void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1845u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1846u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1847u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1848 bool with_comp, u8 comp_type);
1849
f85582f8 1850
de0c62db
DK
1851void bnx2x_calc_fc_adv(struct bnx2x *bp);
1852int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
619c5cb6 1853 u32 data_hi, u32 data_lo, int cmd_type);
de0c62db 1854void bnx2x_update_coalesce(struct bnx2x *bp);
1ac9e428 1855int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
f85582f8 1856
34f80b04
EG
1857static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
1858 int wait)
1859{
1860 u32 val;
1861
1862 do {
1863 val = REG_RD(bp, reg);
1864 if (val == expected)
1865 break;
1866 ms -= wait;
1867 msleep(wait);
1868
1869 } while (ms > 0);
1870
1871 return val;
1872}
f85582f8 1873
523224a3
DK
1874#define BNX2X_ILT_ZALLOC(x, y, size) \
1875 do { \
d245a111 1876 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
523224a3
DK
1877 if (x) \
1878 memset(x, 0, size); \
1879 } while (0)
1880
1881#define BNX2X_ILT_FREE(x, y, size) \
1882 do { \
1883 if (x) { \
d245a111 1884 dma_free_coherent(&bp->pdev->dev, size, x, y); \
523224a3
DK
1885 x = NULL; \
1886 y = 0; \
1887 } \
1888 } while (0)
1889
1890#define ILOG2(x) (ilog2((x)))
1891
1892#define ILT_NUM_PAGE_ENTRIES (3072)
1893/* In 57710/11 we use whole table since we have 8 func
f85582f8
DK
1894 * In 57712 we have only 4 func, but use same size per func, then only half of
1895 * the table in use
523224a3
DK
1896 */
1897#define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
1898
1899#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
1900/*
1901 * the phys address is shifted right 12 bits and has an added
1902 * 1=valid bit added to the 53rd bit
1903 * then since this is a wide register(TM)
1904 * we split it into two 32 bit writes
1905 */
1906#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1907#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
34f80b04 1908
34f80b04
EG
1909/* load/unload mode */
1910#define LOAD_NORMAL 0
1911#define LOAD_OPEN 1
1912#define LOAD_DIAG 2
8970b2e4 1913#define LOAD_LOOPBACK_EXT 3
34f80b04
EG
1914#define UNLOAD_NORMAL 0
1915#define UNLOAD_CLOSE 1
f85582f8 1916#define UNLOAD_RECOVERY 2
34f80b04 1917
bb2a0f7a 1918
ad8d3948 1919/* DMAE command defines */
f2e0899f
DK
1920#define DMAE_TIMEOUT -1
1921#define DMAE_PCI_ERROR -2 /* E2 and onward */
1922#define DMAE_NOT_RDY -3
1923#define DMAE_PCI_ERR_FLAG 0x80000000
1924
1925#define DMAE_SRC_PCI 0
1926#define DMAE_SRC_GRC 1
1927
1928#define DMAE_DST_NONE 0
1929#define DMAE_DST_PCI 1
1930#define DMAE_DST_GRC 2
1931
1932#define DMAE_COMP_PCI 0
1933#define DMAE_COMP_GRC 1
1934
1935/* E2 and onward - PCI error handling in the completion */
1936
1937#define DMAE_COMP_REGULAR 0
1938#define DMAE_COM_SET_ERR 1
ad8d3948 1939
f2e0899f
DK
1940#define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
1941 DMAE_COMMAND_SRC_SHIFT)
1942#define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
1943 DMAE_COMMAND_SRC_SHIFT)
ad8d3948 1944
f2e0899f
DK
1945#define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
1946 DMAE_COMMAND_DST_SHIFT)
1947#define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
1948 DMAE_COMMAND_DST_SHIFT)
1949
1950#define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
1951 DMAE_COMMAND_C_DST_SHIFT)
1952#define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
1953 DMAE_COMMAND_C_DST_SHIFT)
ad8d3948
EG
1954
1955#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
1956
1957#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
1958#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
1959#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
1960#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
1961
1962#define DMAE_CMD_PORT_0 0
1963#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
1964
1965#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
1966#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
1967#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
1968
f2e0899f
DK
1969#define DMAE_SRC_PF 0
1970#define DMAE_SRC_VF 1
1971
1972#define DMAE_DST_PF 0
1973#define DMAE_DST_VF 1
1974
1975#define DMAE_C_SRC 0
1976#define DMAE_C_DST 1
1977
ad8d3948 1978#define DMAE_LEN32_RD_MAX 0x80
02e3c6cb 1979#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
ad8d3948 1980
f2e0899f
DK
1981#define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
1982 indicates eror */
ad8d3948
EG
1983
1984#define MAX_DMAE_C_PER_PORT 8
ab6ad5a4 1985#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
3395a033 1986 BP_VN(bp))
ab6ad5a4 1987#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
ad8d3948
EG
1988 E1HVN_MAX)
1989
25047950
ET
1990/* PCIE link and speed */
1991#define PCICFG_LINK_WIDTH 0x1f00000
1992#define PCICFG_LINK_WIDTH_SHIFT 20
1993#define PCICFG_LINK_SPEED 0xf0000
1994#define PCICFG_LINK_SPEED_SHIFT 16
a2fbb9ea 1995
cf2c1df6
MS
1996#define BNX2X_NUM_TESTS_SF 7
1997#define BNX2X_NUM_TESTS_MF 3
1998#define BNX2X_NUM_TESTS(bp) (IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
1999 BNX2X_NUM_TESTS_SF)
bb2a0f7a 2000
b5bf9068
EG
2001#define BNX2X_PHY_LOOPBACK 0
2002#define BNX2X_MAC_LOOPBACK 1
8970b2e4 2003#define BNX2X_EXT_LOOPBACK 2
b5bf9068
EG
2004#define BNX2X_PHY_LOOPBACK_FAILED 1
2005#define BNX2X_MAC_LOOPBACK_FAILED 2
8970b2e4 2006#define BNX2X_EXT_LOOPBACK_FAILED 3
bb2a0f7a
YG
2007#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
2008 BNX2X_PHY_LOOPBACK_FAILED)
96fc1784 2009
7a9b2557
VZ
2010
2011#define STROM_ASSERT_ARRAY_SIZE 50
2012
96fc1784 2013
34f80b04 2014/* must be used on a CID before placing it on a HW ring */
ab6ad5a4 2015#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
3395a033 2016 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
619c5cb6 2017 (x))
7a9b2557
VZ
2018
2019#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
2020#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
2021
2022
523224a3 2023#define BNX2X_BTR 4
7a9b2557 2024#define MAX_SPQ_PENDING 8
a2fbb9ea 2025
ff80ee02
DK
2026/* CMNG constants, as derived from system spec calculations */
2027/* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
2028#define DEF_MIN_RATE 100
9b3de1ef
DK
2029/* resolution of the rate shaping timer - 400 usec */
2030#define RS_PERIODIC_TIMEOUT_USEC 400
34f80b04 2031/* number of bytes in single QM arbitration cycle -
ff80ee02
DK
2032 * coefficient for calculating the fairness timer */
2033#define QM_ARB_BYTES 160000
2034/* resolution of Min algorithm 1:100 */
2035#define MIN_RES 100
2036/* how many bytes above threshold for the minimal credit of Min algorithm*/
2037#define MIN_ABOVE_THRESH 32768
2038/* Fairness algorithm integration time coefficient -
2039 * for calculating the actual Tfair */
2040#define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES)
2041/* Memory of fairness algorithm . 2 cycles */
2042#define FAIR_MEM 2
34f80b04
EG
2043
2044
2045#define ATTN_NIG_FOR_FUNC (1L << 8)
2046#define ATTN_SW_TIMER_4_FUNC (1L << 9)
2047#define GPIO_2_FUNC (1L << 10)
2048#define GPIO_3_FUNC (1L << 11)
2049#define GPIO_4_FUNC (1L << 12)
2050#define ATTN_GENERAL_ATTN_1 (1L << 13)
2051#define ATTN_GENERAL_ATTN_2 (1L << 14)
2052#define ATTN_GENERAL_ATTN_3 (1L << 15)
2053#define ATTN_GENERAL_ATTN_4 (1L << 13)
2054#define ATTN_GENERAL_ATTN_5 (1L << 14)
2055#define ATTN_GENERAL_ATTN_6 (1L << 15)
2056
2057#define ATTN_HARD_WIRED_MASK 0xff00
2058#define ATTENTION_ID 4
a2fbb9ea
ET
2059
2060
34f80b04
EG
2061/* stuff added to make the code fit 80Col */
2062
2063#define BNX2X_PMF_LINK_ASSERT \
2064 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
2065
a2fbb9ea
ET
2066#define BNX2X_MC_ASSERT_BITS \
2067 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2068 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2069 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2070 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2071
2072#define BNX2X_MCP_ASSERT \
2073 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2074
34f80b04
EG
2075#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
2076#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
2077 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
2078 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
2079 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
2080 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
2081 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
2082
a2fbb9ea
ET
2083#define HW_INTERRUT_ASSERT_SET_0 \
2084 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2085 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2086 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
c9ee9206 2087 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
34f80b04 2088#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
a2fbb9ea
ET
2089 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2090 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2091 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
c9ee9206
VZ
2092 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2093 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2094 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
a2fbb9ea
ET
2095#define HW_INTERRUT_ASSERT_SET_1 \
2096 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2097 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2098 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2099 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2100 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2101 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2102 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2103 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2104 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2105 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2106 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
c9ee9206 2107#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
a2fbb9ea 2108 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
c9ee9206 2109 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
a2fbb9ea 2110 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
c9ee9206 2111 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
a2fbb9ea 2112 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
ab6ad5a4 2113 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
c9ee9206 2114 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
ab6ad5a4 2115 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
a2fbb9ea
ET
2116 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2117 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
c9ee9206 2118 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
a2fbb9ea
ET
2119 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2120 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
c9ee9206
VZ
2121 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2122 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
a2fbb9ea
ET
2123#define HW_INTERRUT_ASSERT_SET_2 \
2124 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2125 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2126 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2127 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2128 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
34f80b04 2129#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
a2fbb9ea
ET
2130 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2131 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2132 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2133 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
c9ee9206 2134 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
a2fbb9ea
ET
2135 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2136 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2137
72fd0718
VZ
2138#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
2139 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
2140 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
2141 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
a2fbb9ea 2142
8736c826
VZ
2143#define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
2144 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
2145
34f80b04 2146#define MULTI_MASK 0x7f
a2fbb9ea 2147
619c5cb6
VZ
2148
2149#define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func)
2150#define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func)
2151#define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func)
2152#define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func)
2153
2154#define DEF_USB_IGU_INDEX_OFF \
2155 offsetof(struct cstorm_def_status_block_u, igu_index)
2156#define DEF_CSB_IGU_INDEX_OFF \
2157 offsetof(struct cstorm_def_status_block_c, igu_index)
2158#define DEF_XSB_IGU_INDEX_OFF \
2159 offsetof(struct xstorm_def_status_block, igu_index)
2160#define DEF_TSB_IGU_INDEX_OFF \
2161 offsetof(struct tstorm_def_status_block, igu_index)
2162
2163#define DEF_USB_SEGMENT_OFF \
2164 offsetof(struct cstorm_def_status_block_u, segment)
2165#define DEF_CSB_SEGMENT_OFF \
2166 offsetof(struct cstorm_def_status_block_c, segment)
2167#define DEF_XSB_SEGMENT_OFF \
2168 offsetof(struct xstorm_def_status_block, segment)
2169#define DEF_TSB_SEGMENT_OFF \
2170 offsetof(struct tstorm_def_status_block, segment)
2171
a2fbb9ea 2172#define BNX2X_SP_DSB_INDEX \
523224a3
DK
2173 (&bp->def_status_blk->sp_sb.\
2174 index_values[HC_SP_INDEX_ETH_DEF_CONS])
f85582f8 2175
523224a3
DK
2176#define SET_FLAG(value, mask, flag) \
2177 do {\
2178 (value) &= ~(mask);\
2179 (value) |= ((flag) << (mask##_SHIFT));\
2180 } while (0)
a2fbb9ea 2181
523224a3 2182#define GET_FLAG(value, mask) \
619c5cb6 2183 (((value) & (mask)) >> (mask##_SHIFT))
a2fbb9ea 2184
f2e0899f
DK
2185#define GET_FIELD(value, fname) \
2186 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
2187
a2fbb9ea 2188#define CAM_IS_INVALID(x) \
523224a3
DK
2189 (GET_FLAG(x.flags, \
2190 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2191 (T_ETH_MAC_COMMAND_INVALIDATE))
a2fbb9ea 2192
34f80b04
EG
2193/* Number of u32 elements in MC hash array */
2194#define MC_HASH_SIZE 8
2195#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
2196 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
a2fbb9ea
ET
2197
2198
34f80b04
EG
2199#ifndef PXP2_REG_PXP2_INT_STS
2200#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
2201#endif
2202
f2e0899f
DK
2203#ifndef ETH_MAX_RX_CLIENTS_E2
2204#define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
2205#endif
f85582f8 2206
34f24c7f
VZ
2207#define BNX2X_VPD_LEN 128
2208#define VENDOR_ID_LEN 4
2209
523224a3
DK
2210/* Congestion management fairness mode */
2211#define CMNG_FNS_NONE 0
2212#define CMNG_FNS_MINMAX 1
2213
2214#define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
2215#define HC_SEG_ACCESS_ATTN 4
2216#define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
2217
619c5cb6
VZ
2218static const u32 dmae_reg_go_c[] = {
2219 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2220 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2221 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2222 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2223};
de0c62db 2224
619c5cb6 2225void bnx2x_set_ethtool_ops(struct net_device *netdev);
3deb8167 2226void bnx2x_notify_link_changed(struct bnx2x *bp);
614c76df
DK
2227
2228
9e62e912 2229#define BNX2X_MF_SD_PROTOCOL(bp) \
614c76df
DK
2230 ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2231
9e62e912
DK
2232#define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
2233 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
614c76df 2234
9e62e912
DK
2235#define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
2236 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
2237
2238#define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
2239#define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
2240
a3348722
BW
2241#define BNX2X_MF_EXT_PROTOCOL_FCOE(bp) ((bp)->mf_ext_config & \
2242 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2243
2244#define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
9e62e912
DK
2245#define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
2246 (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
2247 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
614c76df 2248
55c11941
MS
2249enum {
2250 SWITCH_UPDATE,
2251 AFEX_UPDATE,
2252};
2253
2254#define NUM_MACS 8
a3348722 2255
a2fbb9ea 2256#endif /* bnx2x.h */