mmc: SDHI: add SoC specific workaround via HW version
[linux-2.6-block.git] / drivers / mmc / host / sh_mmcif.c
CommitLineData
fdc50a94
YG
1/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
f985da17
GL
19/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
86df1745 45#include <linux/bitops.h>
aa0787a9
GL
46#include <linux/clk.h>
47#include <linux/completion.h>
e47bf32a 48#include <linux/delay.h>
fdc50a94 49#include <linux/dma-mapping.h>
a782d688 50#include <linux/dmaengine.h>
fdc50a94
YG
51#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
e47bf32a 53#include <linux/mmc/host.h>
fdc50a94
YG
54#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
fdc50a94 56#include <linux/mmc/sh_mmcif.h>
e480606a 57#include <linux/mmc/slot-gpio.h>
bf68a812 58#include <linux/mod_devicetable.h>
8047310e 59#include <linux/mutex.h>
a782d688 60#include <linux/pagemap.h>
e47bf32a 61#include <linux/platform_device.h>
efe6a8ad 62#include <linux/pm_qos.h>
faca6648 63#include <linux/pm_runtime.h>
d00cadac 64#include <linux/sh_dma.h>
3b0beafc 65#include <linux/spinlock.h>
88b47679 66#include <linux/module.h>
fdc50a94
YG
67
68#define DRIVER_NAME "sh_mmcif"
69#define DRIVER_VERSION "2010-04-28"
70
fdc50a94
YG
71/* CE_CMD_SET */
72#define CMD_MASK 0x3f000000
73#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
74#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
75#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
76#define CMD_SET_RBSY (1 << 21) /* R1b */
77#define CMD_SET_CCSEN (1 << 20)
78#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
79#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
80#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
81#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
82#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
83#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
84#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
85#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
86#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
87#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
88#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
89#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
90#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
91#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
92#define CMD_SET_CCSH (1 << 5)
555061f9 93#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
fdc50a94
YG
94#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
95#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
96#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
97
98/* CE_CMD_CTRL */
99#define CMD_CTRL_BREAK (1 << 0)
100
101/* CE_BLOCK_SET */
102#define BLOCK_SIZE_MASK 0x0000ffff
103
fdc50a94
YG
104/* CE_INT */
105#define INT_CCSDE (1 << 29)
106#define INT_CMD12DRE (1 << 26)
107#define INT_CMD12RBE (1 << 25)
108#define INT_CMD12CRE (1 << 24)
109#define INT_DTRANE (1 << 23)
110#define INT_BUFRE (1 << 22)
111#define INT_BUFWEN (1 << 21)
112#define INT_BUFREN (1 << 20)
113#define INT_CCSRCV (1 << 19)
114#define INT_RBSYE (1 << 17)
115#define INT_CRSPE (1 << 16)
116#define INT_CMDVIO (1 << 15)
117#define INT_BUFVIO (1 << 14)
118#define INT_WDATERR (1 << 11)
119#define INT_RDATERR (1 << 10)
120#define INT_RIDXERR (1 << 9)
121#define INT_RSPERR (1 << 8)
122#define INT_CCSTO (1 << 5)
123#define INT_CRCSTO (1 << 4)
124#define INT_WDATTO (1 << 3)
125#define INT_RDATTO (1 << 2)
126#define INT_RBSYTO (1 << 1)
127#define INT_RSPTO (1 << 0)
128#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
129 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
130 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
131 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
132
8af50750
GL
133#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
134 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
135 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
136
967bcb77
GL
137#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
138
fdc50a94
YG
139/* CE_INT_MASK */
140#define MASK_ALL 0x00000000
141#define MASK_MCCSDE (1 << 29)
142#define MASK_MCMD12DRE (1 << 26)
143#define MASK_MCMD12RBE (1 << 25)
144#define MASK_MCMD12CRE (1 << 24)
145#define MASK_MDTRANE (1 << 23)
146#define MASK_MBUFRE (1 << 22)
147#define MASK_MBUFWEN (1 << 21)
148#define MASK_MBUFREN (1 << 20)
149#define MASK_MCCSRCV (1 << 19)
150#define MASK_MRBSYE (1 << 17)
151#define MASK_MCRSPE (1 << 16)
152#define MASK_MCMDVIO (1 << 15)
153#define MASK_MBUFVIO (1 << 14)
154#define MASK_MWDATERR (1 << 11)
155#define MASK_MRDATERR (1 << 10)
156#define MASK_MRIDXERR (1 << 9)
157#define MASK_MRSPERR (1 << 8)
158#define MASK_MCCSTO (1 << 5)
159#define MASK_MCRCSTO (1 << 4)
160#define MASK_MWDATTO (1 << 3)
161#define MASK_MRDATTO (1 << 2)
162#define MASK_MRBSYTO (1 << 1)
163#define MASK_MRSPTO (1 << 0)
164
ee4b8887
GL
165#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
166 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
967bcb77 167 MASK_MCRCSTO | MASK_MWDATTO | \
ee4b8887
GL
168 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
169
8af50750
GL
170#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
171 MASK_MBUFREN | MASK_MBUFWEN | \
172 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
173 MASK_MCMD12RBE | MASK_MCMD12CRE)
174
fdc50a94
YG
175/* CE_HOST_STS1 */
176#define STS1_CMDSEQ (1 << 31)
177
178/* CE_HOST_STS2 */
179#define STS2_CRCSTE (1 << 31)
180#define STS2_CRC16E (1 << 30)
181#define STS2_AC12CRCE (1 << 29)
182#define STS2_RSPCRC7E (1 << 28)
183#define STS2_CRCSTEBE (1 << 27)
184#define STS2_RDATEBE (1 << 26)
185#define STS2_AC12REBE (1 << 25)
186#define STS2_RSPEBE (1 << 24)
187#define STS2_AC12IDXE (1 << 23)
188#define STS2_RSPIDXE (1 << 22)
189#define STS2_CCSTO (1 << 15)
190#define STS2_RDATTO (1 << 14)
191#define STS2_DATBSYTO (1 << 13)
192#define STS2_CRCSTTO (1 << 12)
193#define STS2_AC12BSYTO (1 << 11)
194#define STS2_RSPBSYTO (1 << 10)
195#define STS2_AC12RSPTO (1 << 9)
196#define STS2_RSPTO (1 << 8)
197#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
198 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
199#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
200 STS2_DATBSYTO | STS2_CRCSTTO | \
201 STS2_AC12BSYTO | STS2_RSPBSYTO | \
202 STS2_AC12RSPTO | STS2_RSPTO)
203
fdc50a94
YG
204#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
205#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
206#define CLKDEV_INIT 400000 /* 400 KHz */
207
3b0beafc
GL
208enum mmcif_state {
209 STATE_IDLE,
210 STATE_REQUEST,
211 STATE_IOS,
8047310e 212 STATE_TIMEOUT,
3b0beafc
GL
213};
214
f985da17
GL
215enum mmcif_wait_for {
216 MMCIF_WAIT_FOR_REQUEST,
217 MMCIF_WAIT_FOR_CMD,
218 MMCIF_WAIT_FOR_MREAD,
219 MMCIF_WAIT_FOR_MWRITE,
220 MMCIF_WAIT_FOR_READ,
221 MMCIF_WAIT_FOR_WRITE,
222 MMCIF_WAIT_FOR_READ_END,
223 MMCIF_WAIT_FOR_WRITE_END,
224 MMCIF_WAIT_FOR_STOP,
225};
226
fdc50a94
YG
227struct sh_mmcif_host {
228 struct mmc_host *mmc;
f985da17 229 struct mmc_request *mrq;
fdc50a94
YG
230 struct platform_device *pd;
231 struct clk *hclk;
232 unsigned int clk;
233 int bus_width;
555061f9 234 unsigned char timing;
aa0787a9 235 bool sd_error;
f985da17 236 bool dying;
fdc50a94
YG
237 long timeout;
238 void __iomem *addr;
f985da17 239 u32 *pio_ptr;
ee4b8887 240 spinlock_t lock; /* protect sh_mmcif_host::state */
3b0beafc 241 enum mmcif_state state;
f985da17
GL
242 enum mmcif_wait_for wait_for;
243 struct delayed_work timeout_work;
244 size_t blocksize;
245 int sg_idx;
246 int sg_blkidx;
faca6648 247 bool power;
c9b0cef2 248 bool card_present;
967bcb77 249 bool ccs_enable; /* Command Completion Signal support */
6d6fd367 250 bool clk_ctrl2_enable;
8047310e 251 struct mutex thread_lock;
fdc50a94 252
a782d688
GL
253 /* DMA support */
254 struct dma_chan *chan_rx;
255 struct dma_chan *chan_tx;
256 struct completion dma_complete;
f38f94c6 257 bool dma_active;
a782d688 258};
fdc50a94
YG
259
260static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
261 unsigned int reg, u32 val)
262{
487d9fc5 263 writel(val | readl(host->addr + reg), host->addr + reg);
fdc50a94
YG
264}
265
266static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
267 unsigned int reg, u32 val)
268{
487d9fc5 269 writel(~val & readl(host->addr + reg), host->addr + reg);
fdc50a94
YG
270}
271
a782d688
GL
272static void mmcif_dma_complete(void *arg)
273{
274 struct sh_mmcif_host *host = arg;
8047310e 275 struct mmc_request *mrq = host->mrq;
69983404 276
a782d688
GL
277 dev_dbg(&host->pd->dev, "Command completed\n");
278
8047310e 279 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
a782d688
GL
280 dev_name(&host->pd->dev)))
281 return;
282
a782d688
GL
283 complete(&host->dma_complete);
284}
285
286static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
287{
69983404
GL
288 struct mmc_data *data = host->mrq->data;
289 struct scatterlist *sg = data->sg;
a782d688
GL
290 struct dma_async_tx_descriptor *desc = NULL;
291 struct dma_chan *chan = host->chan_rx;
292 dma_cookie_t cookie = -EINVAL;
293 int ret;
294
69983404 295 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
1ed828db 296 DMA_FROM_DEVICE);
a782d688 297 if (ret > 0) {
f38f94c6 298 host->dma_active = true;
16052827 299 desc = dmaengine_prep_slave_sg(chan, sg, ret,
05f5799c 300 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
a782d688
GL
301 }
302
303 if (desc) {
304 desc->callback = mmcif_dma_complete;
305 desc->callback_param = host;
a5ece7d2
LW
306 cookie = dmaengine_submit(desc);
307 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
308 dma_async_issue_pending(chan);
a782d688
GL
309 }
310 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
69983404 311 __func__, data->sg_len, ret, cookie);
a782d688
GL
312
313 if (!desc) {
314 /* DMA failed, fall back to PIO */
315 if (ret >= 0)
316 ret = -EIO;
317 host->chan_rx = NULL;
f38f94c6 318 host->dma_active = false;
a782d688
GL
319 dma_release_channel(chan);
320 /* Free the Tx channel too */
321 chan = host->chan_tx;
322 if (chan) {
323 host->chan_tx = NULL;
324 dma_release_channel(chan);
325 }
326 dev_warn(&host->pd->dev,
327 "DMA failed: %d, falling back to PIO\n", ret);
328 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
329 }
330
331 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
69983404 332 desc, cookie, data->sg_len);
a782d688
GL
333}
334
335static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
336{
69983404
GL
337 struct mmc_data *data = host->mrq->data;
338 struct scatterlist *sg = data->sg;
a782d688
GL
339 struct dma_async_tx_descriptor *desc = NULL;
340 struct dma_chan *chan = host->chan_tx;
341 dma_cookie_t cookie = -EINVAL;
342 int ret;
343
69983404 344 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
1ed828db 345 DMA_TO_DEVICE);
a782d688 346 if (ret > 0) {
f38f94c6 347 host->dma_active = true;
16052827 348 desc = dmaengine_prep_slave_sg(chan, sg, ret,
05f5799c 349 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
a782d688
GL
350 }
351
352 if (desc) {
353 desc->callback = mmcif_dma_complete;
354 desc->callback_param = host;
a5ece7d2
LW
355 cookie = dmaengine_submit(desc);
356 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
357 dma_async_issue_pending(chan);
a782d688
GL
358 }
359 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
69983404 360 __func__, data->sg_len, ret, cookie);
a782d688
GL
361
362 if (!desc) {
363 /* DMA failed, fall back to PIO */
364 if (ret >= 0)
365 ret = -EIO;
366 host->chan_tx = NULL;
f38f94c6 367 host->dma_active = false;
a782d688
GL
368 dma_release_channel(chan);
369 /* Free the Rx channel too */
370 chan = host->chan_rx;
371 if (chan) {
372 host->chan_rx = NULL;
373 dma_release_channel(chan);
374 }
375 dev_warn(&host->pd->dev,
376 "DMA failed: %d, falling back to PIO\n", ret);
377 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
378 }
379
380 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
381 desc, cookie);
382}
383
a782d688
GL
384static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
385 struct sh_mmcif_plat_data *pdata)
386{
0e79f9ae
GL
387 struct resource *res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
388 struct dma_slave_config cfg;
389 dma_cap_mask_t mask;
390 int ret;
a782d688 391
f38f94c6 392 host->dma_active = false;
a782d688 393
acd6d772
GL
394 if (pdata) {
395 if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
396 return;
397 } else if (!host->pd->dev.of_node) {
0e79f9ae 398 return;
acd6d772 399 }
a782d688 400
0e79f9ae
GL
401 /* We can only either use DMA for both Tx and Rx or not use it at all */
402 dma_cap_zero(mask);
403 dma_cap_set(DMA_SLAVE, mask);
a782d688 404
acd6d772
GL
405 host->chan_tx = dma_request_slave_channel_compat(mask, shdma_chan_filter,
406 pdata ? (void *)pdata->slave_id_tx : NULL,
407 &host->pd->dev, "tx");
0e79f9ae
GL
408 dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
409 host->chan_tx);
a782d688 410
0e79f9ae
GL
411 if (!host->chan_tx)
412 return;
a782d688 413
acd6d772
GL
414 /* In the OF case the driver will get the slave ID from the DT */
415 if (pdata)
416 cfg.slave_id = pdata->slave_id_tx;
0e79f9ae
GL
417 cfg.direction = DMA_MEM_TO_DEV;
418 cfg.dst_addr = res->start + MMCIF_CE_DATA;
419 cfg.src_addr = 0;
420 ret = dmaengine_slave_config(host->chan_tx, &cfg);
421 if (ret < 0)
422 goto ecfgtx;
423
acd6d772
GL
424 host->chan_rx = dma_request_slave_channel_compat(mask, shdma_chan_filter,
425 pdata ? (void *)pdata->slave_id_rx : NULL,
426 &host->pd->dev, "rx");
0e79f9ae
GL
427 dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
428 host->chan_rx);
429
430 if (!host->chan_rx)
431 goto erqrx;
432
acd6d772
GL
433 if (pdata)
434 cfg.slave_id = pdata->slave_id_rx;
0e79f9ae
GL
435 cfg.direction = DMA_DEV_TO_MEM;
436 cfg.dst_addr = 0;
437 cfg.src_addr = res->start + MMCIF_CE_DATA;
438 ret = dmaengine_slave_config(host->chan_rx, &cfg);
439 if (ret < 0)
440 goto ecfgrx;
441
0e79f9ae
GL
442 return;
443
444ecfgrx:
445 dma_release_channel(host->chan_rx);
446 host->chan_rx = NULL;
447erqrx:
448ecfgtx:
449 dma_release_channel(host->chan_tx);
450 host->chan_tx = NULL;
a782d688
GL
451}
452
453static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
454{
455 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
456 /* Descriptors are freed automatically */
457 if (host->chan_tx) {
458 struct dma_chan *chan = host->chan_tx;
459 host->chan_tx = NULL;
460 dma_release_channel(chan);
461 }
462 if (host->chan_rx) {
463 struct dma_chan *chan = host->chan_rx;
464 host->chan_rx = NULL;
465 dma_release_channel(chan);
466 }
467
f38f94c6 468 host->dma_active = false;
a782d688 469}
fdc50a94
YG
470
471static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
472{
473 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
bf68a812 474 bool sup_pclk = p ? p->sup_pclk : false;
fdc50a94
YG
475
476 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
477 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
478
479 if (!clk)
480 return;
bf68a812 481 if (sup_pclk && clk == host->clk)
fdc50a94
YG
482 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
483 else
484 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
f9388257
SH
485 ((fls(DIV_ROUND_UP(host->clk,
486 clk) - 1) - 1) << 16));
fdc50a94
YG
487
488 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
489}
490
491static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
492{
493 u32 tmp;
494
487d9fc5 495 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
fdc50a94 496
487d9fc5
MD
497 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
498 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
967bcb77
GL
499 if (host->ccs_enable)
500 tmp |= SCCSTO_29;
6d6fd367
GL
501 if (host->clk_ctrl2_enable)
502 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
fdc50a94 503 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
967bcb77 504 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
fdc50a94
YG
505 /* byte swap on */
506 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
507}
508
509static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
510{
511 u32 state1, state2;
ee4b8887 512 int ret, timeout;
fdc50a94 513
aa0787a9 514 host->sd_error = false;
fdc50a94 515
487d9fc5
MD
516 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
517 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
e47bf32a
GL
518 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
519 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
fdc50a94
YG
520
521 if (state1 & STS1_CMDSEQ) {
522 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
523 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
ee4b8887 524 for (timeout = 10000000; timeout; timeout--) {
487d9fc5 525 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
ee4b8887 526 & STS1_CMDSEQ))
fdc50a94
YG
527 break;
528 mdelay(1);
529 }
ee4b8887
GL
530 if (!timeout) {
531 dev_err(&host->pd->dev,
532 "Forced end of command sequence timeout err\n");
533 return -EIO;
534 }
fdc50a94 535 sh_mmcif_sync_reset(host);
e47bf32a 536 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
fdc50a94
YG
537 return -EIO;
538 }
539
540 if (state2 & STS2_CRC_ERR) {
e475b270
TK
541 dev_err(&host->pd->dev, " CRC error: state %u, wait %u\n",
542 host->state, host->wait_for);
fdc50a94
YG
543 ret = -EIO;
544 } else if (state2 & STS2_TIMEOUT_ERR) {
e475b270
TK
545 dev_err(&host->pd->dev, " Timeout: state %u, wait %u\n",
546 host->state, host->wait_for);
fdc50a94
YG
547 ret = -ETIMEDOUT;
548 } else {
e475b270
TK
549 dev_dbg(&host->pd->dev, " End/Index error: state %u, wait %u\n",
550 host->state, host->wait_for);
fdc50a94
YG
551 ret = -EIO;
552 }
553 return ret;
554}
555
f985da17 556static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
fdc50a94 557{
f985da17
GL
558 struct mmc_data *data = host->mrq->data;
559
560 host->sg_blkidx += host->blocksize;
561
562 /* data->sg->length must be a multiple of host->blocksize? */
563 BUG_ON(host->sg_blkidx > data->sg->length);
564
565 if (host->sg_blkidx == data->sg->length) {
566 host->sg_blkidx = 0;
567 if (++host->sg_idx < data->sg_len)
568 host->pio_ptr = sg_virt(++data->sg);
569 } else {
570 host->pio_ptr = p;
571 }
572
99eb9d8d 573 return host->sg_idx != data->sg_len;
f985da17
GL
574}
575
576static void sh_mmcif_single_read(struct sh_mmcif_host *host,
577 struct mmc_request *mrq)
578{
579 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
580 BLOCK_SIZE_MASK) + 3;
581
582 host->wait_for = MMCIF_WAIT_FOR_READ;
fdc50a94 583
fdc50a94
YG
584 /* buf read enable */
585 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
f985da17
GL
586}
587
588static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
589{
590 struct mmc_data *data = host->mrq->data;
591 u32 *p = sg_virt(data->sg);
592 int i;
593
594 if (host->sd_error) {
595 data->error = sh_mmcif_error_manage(host);
e475b270 596 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
f985da17
GL
597 return false;
598 }
599
600 for (i = 0; i < host->blocksize / 4; i++)
487d9fc5 601 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
fdc50a94
YG
602
603 /* buffer read end */
604 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
f985da17 605 host->wait_for = MMCIF_WAIT_FOR_READ_END;
fdc50a94 606
f985da17 607 return true;
fdc50a94
YG
608}
609
f985da17
GL
610static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
611 struct mmc_request *mrq)
fdc50a94
YG
612{
613 struct mmc_data *data = mrq->data;
f985da17
GL
614
615 if (!data->sg_len || !data->sg->length)
616 return;
617
618 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
619 BLOCK_SIZE_MASK;
620
621 host->wait_for = MMCIF_WAIT_FOR_MREAD;
622 host->sg_idx = 0;
623 host->sg_blkidx = 0;
624 host->pio_ptr = sg_virt(data->sg);
5df460b1 625
f985da17
GL
626 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
627}
628
629static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
630{
631 struct mmc_data *data = host->mrq->data;
632 u32 *p = host->pio_ptr;
633 int i;
634
635 if (host->sd_error) {
636 data->error = sh_mmcif_error_manage(host);
e475b270 637 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
f985da17 638 return false;
fdc50a94 639 }
f985da17
GL
640
641 BUG_ON(!data->sg->length);
642
643 for (i = 0; i < host->blocksize / 4; i++)
644 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
645
646 if (!sh_mmcif_next_block(host, p))
647 return false;
648
f985da17
GL
649 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
650
651 return true;
fdc50a94
YG
652}
653
f985da17 654static void sh_mmcif_single_write(struct sh_mmcif_host *host,
fdc50a94
YG
655 struct mmc_request *mrq)
656{
f985da17
GL
657 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
658 BLOCK_SIZE_MASK) + 3;
fdc50a94 659
f985da17 660 host->wait_for = MMCIF_WAIT_FOR_WRITE;
fdc50a94
YG
661
662 /* buf write enable */
f985da17
GL
663 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
664}
665
666static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
667{
668 struct mmc_data *data = host->mrq->data;
669 u32 *p = sg_virt(data->sg);
670 int i;
671
672 if (host->sd_error) {
673 data->error = sh_mmcif_error_manage(host);
e475b270 674 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
f985da17
GL
675 return false;
676 }
677
678 for (i = 0; i < host->blocksize / 4; i++)
487d9fc5 679 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
fdc50a94
YG
680
681 /* buffer write end */
682 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
f985da17 683 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
fdc50a94 684
f985da17 685 return true;
fdc50a94
YG
686}
687
f985da17
GL
688static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
689 struct mmc_request *mrq)
fdc50a94
YG
690{
691 struct mmc_data *data = mrq->data;
fdc50a94 692
f985da17
GL
693 if (!data->sg_len || !data->sg->length)
694 return;
fdc50a94 695
f985da17
GL
696 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
697 BLOCK_SIZE_MASK;
fdc50a94 698
f985da17
GL
699 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
700 host->sg_idx = 0;
701 host->sg_blkidx = 0;
702 host->pio_ptr = sg_virt(data->sg);
5df460b1 703
f985da17
GL
704 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
705}
fdc50a94 706
f985da17
GL
707static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
708{
709 struct mmc_data *data = host->mrq->data;
710 u32 *p = host->pio_ptr;
711 int i;
712
713 if (host->sd_error) {
714 data->error = sh_mmcif_error_manage(host);
e475b270 715 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
f985da17 716 return false;
fdc50a94 717 }
f985da17
GL
718
719 BUG_ON(!data->sg->length);
720
721 for (i = 0; i < host->blocksize / 4; i++)
722 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
723
724 if (!sh_mmcif_next_block(host, p))
725 return false;
726
f985da17
GL
727 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
728
729 return true;
fdc50a94
YG
730}
731
732static void sh_mmcif_get_response(struct sh_mmcif_host *host,
733 struct mmc_command *cmd)
734{
735 if (cmd->flags & MMC_RSP_136) {
487d9fc5
MD
736 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
737 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
738 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
739 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
fdc50a94 740 } else
487d9fc5 741 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
fdc50a94
YG
742}
743
744static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
745 struct mmc_command *cmd)
746{
487d9fc5 747 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
fdc50a94
YG
748}
749
750static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
69983404 751 struct mmc_request *mrq)
fdc50a94 752{
69983404
GL
753 struct mmc_data *data = mrq->data;
754 struct mmc_command *cmd = mrq->cmd;
755 u32 opc = cmd->opcode;
fdc50a94
YG
756 u32 tmp = 0;
757
758 /* Response Type check */
759 switch (mmc_resp_type(cmd)) {
760 case MMC_RSP_NONE:
761 tmp |= CMD_SET_RTYP_NO;
762 break;
763 case MMC_RSP_R1:
764 case MMC_RSP_R1B:
765 case MMC_RSP_R3:
766 tmp |= CMD_SET_RTYP_6B;
767 break;
768 case MMC_RSP_R2:
769 tmp |= CMD_SET_RTYP_17B;
770 break;
771 default:
e47bf32a 772 dev_err(&host->pd->dev, "Unsupported response type.\n");
fdc50a94
YG
773 break;
774 }
775 switch (opc) {
776 /* RBSY */
a812ba0f 777 case MMC_SLEEP_AWAKE:
fdc50a94
YG
778 case MMC_SWITCH:
779 case MMC_STOP_TRANSMISSION:
780 case MMC_SET_WRITE_PROT:
781 case MMC_CLR_WRITE_PROT:
782 case MMC_ERASE:
fdc50a94
YG
783 tmp |= CMD_SET_RBSY;
784 break;
785 }
786 /* WDAT / DATW */
69983404 787 if (data) {
fdc50a94
YG
788 tmp |= CMD_SET_WDAT;
789 switch (host->bus_width) {
790 case MMC_BUS_WIDTH_1:
791 tmp |= CMD_SET_DATW_1;
792 break;
793 case MMC_BUS_WIDTH_4:
794 tmp |= CMD_SET_DATW_4;
795 break;
796 case MMC_BUS_WIDTH_8:
797 tmp |= CMD_SET_DATW_8;
798 break;
799 default:
e47bf32a 800 dev_err(&host->pd->dev, "Unsupported bus width.\n");
fdc50a94
YG
801 break;
802 }
555061f9
TK
803 switch (host->timing) {
804 case MMC_TIMING_UHS_DDR50:
805 /*
806 * MMC core will only set this timing, if the host
807 * advertises the MMC_CAP_UHS_DDR50 capability. MMCIF
808 * implementations with this capability, e.g. sh73a0,
809 * will have to set it in their platform data.
810 */
811 tmp |= CMD_SET_DARS;
812 break;
813 }
fdc50a94
YG
814 }
815 /* DWEN */
816 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
817 tmp |= CMD_SET_DWEN;
818 /* CMLTE/CMD12EN */
819 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
820 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
821 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
69983404 822 data->blocks << 16);
fdc50a94
YG
823 }
824 /* RIDXC[1:0] check bits */
825 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
826 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
827 tmp |= CMD_SET_RIDXC_BITS;
828 /* RCRC7C[1:0] check bits */
829 if (opc == MMC_SEND_OP_COND)
830 tmp |= CMD_SET_CRC7C_BITS;
831 /* RCRC7C[1:0] internal CRC7 */
832 if (opc == MMC_ALL_SEND_CID ||
833 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
834 tmp |= CMD_SET_CRC7C_INTERNAL;
835
69983404 836 return (opc << 24) | tmp;
fdc50a94
YG
837}
838
e47bf32a 839static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
f985da17 840 struct mmc_request *mrq, u32 opc)
fdc50a94 841{
fdc50a94
YG
842 switch (opc) {
843 case MMC_READ_MULTIPLE_BLOCK:
f985da17
GL
844 sh_mmcif_multi_read(host, mrq);
845 return 0;
fdc50a94 846 case MMC_WRITE_MULTIPLE_BLOCK:
f985da17
GL
847 sh_mmcif_multi_write(host, mrq);
848 return 0;
fdc50a94 849 case MMC_WRITE_BLOCK:
f985da17
GL
850 sh_mmcif_single_write(host, mrq);
851 return 0;
fdc50a94
YG
852 case MMC_READ_SINGLE_BLOCK:
853 case MMC_SEND_EXT_CSD:
f985da17
GL
854 sh_mmcif_single_read(host, mrq);
855 return 0;
fdc50a94 856 default:
e475b270 857 dev_err(&host->pd->dev, "Unsupported CMD%d\n", opc);
ee4b8887 858 return -EINVAL;
fdc50a94 859 }
fdc50a94
YG
860}
861
862static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
ee4b8887 863 struct mmc_request *mrq)
fdc50a94 864{
ee4b8887 865 struct mmc_command *cmd = mrq->cmd;
f985da17
GL
866 u32 opc = cmd->opcode;
867 u32 mask;
fdc50a94 868
fdc50a94 869 switch (opc) {
ee4b8887 870 /* response busy check */
a812ba0f 871 case MMC_SLEEP_AWAKE:
fdc50a94
YG
872 case MMC_SWITCH:
873 case MMC_STOP_TRANSMISSION:
874 case MMC_SET_WRITE_PROT:
875 case MMC_CLR_WRITE_PROT:
876 case MMC_ERASE:
ee4b8887 877 mask = MASK_START_CMD | MASK_MRBSYE;
fdc50a94
YG
878 break;
879 default:
ee4b8887 880 mask = MASK_START_CMD | MASK_MCRSPE;
fdc50a94
YG
881 break;
882 }
fdc50a94 883
967bcb77
GL
884 if (host->ccs_enable)
885 mask |= MASK_MCCSTO;
886
69983404 887 if (mrq->data) {
487d9fc5
MD
888 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
889 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
890 mrq->data->blksz);
fdc50a94 891 }
69983404 892 opc = sh_mmcif_set_cmd(host, mrq);
fdc50a94 893
967bcb77
GL
894 if (host->ccs_enable)
895 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
896 else
897 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
487d9fc5 898 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
fdc50a94 899 /* set arg */
487d9fc5 900 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
fdc50a94 901 /* set cmd */
487d9fc5 902 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
fdc50a94 903
f985da17
GL
904 host->wait_for = MMCIF_WAIT_FOR_CMD;
905 schedule_delayed_work(&host->timeout_work, host->timeout);
fdc50a94
YG
906}
907
908static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
ee4b8887 909 struct mmc_request *mrq)
fdc50a94 910{
69983404
GL
911 switch (mrq->cmd->opcode) {
912 case MMC_READ_MULTIPLE_BLOCK:
fdc50a94 913 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
69983404
GL
914 break;
915 case MMC_WRITE_MULTIPLE_BLOCK:
fdc50a94 916 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
69983404
GL
917 break;
918 default:
e47bf32a 919 dev_err(&host->pd->dev, "unsupported stop cmd\n");
69983404 920 mrq->stop->error = sh_mmcif_error_manage(host);
fdc50a94
YG
921 return;
922 }
923
f985da17 924 host->wait_for = MMCIF_WAIT_FOR_STOP;
fdc50a94
YG
925}
926
927static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
928{
929 struct sh_mmcif_host *host = mmc_priv(mmc);
3b0beafc
GL
930 unsigned long flags;
931
932 spin_lock_irqsave(&host->lock, flags);
933 if (host->state != STATE_IDLE) {
e475b270 934 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
3b0beafc
GL
935 spin_unlock_irqrestore(&host->lock, flags);
936 mrq->cmd->error = -EAGAIN;
937 mmc_request_done(mmc, mrq);
938 return;
939 }
940
941 host->state = STATE_REQUEST;
942 spin_unlock_irqrestore(&host->lock, flags);
fdc50a94
YG
943
944 switch (mrq->cmd->opcode) {
945 /* MMCIF does not support SD/SDIO command */
7541ca98
LP
946 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
947 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
948 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
949 break;
fdc50a94 950 case MMC_APP_CMD:
92ff0c5b 951 case SD_IO_RW_DIRECT:
3b0beafc 952 host->state = STATE_IDLE;
fdc50a94
YG
953 mrq->cmd->error = -ETIMEDOUT;
954 mmc_request_done(mmc, mrq);
955 return;
fdc50a94
YG
956 default:
957 break;
958 }
f985da17
GL
959
960 host->mrq = mrq;
fdc50a94 961
f985da17 962 sh_mmcif_start_cmd(host, mrq);
fdc50a94
YG
963}
964
a6609267
GL
965static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
966{
ac0a2e98 967 int ret = clk_prepare_enable(host->hclk);
a6609267
GL
968
969 if (!ret) {
970 host->clk = clk_get_rate(host->hclk);
971 host->mmc->f_max = host->clk / 2;
972 host->mmc->f_min = host->clk / 512;
973 }
974
975 return ret;
976}
977
7d17baa0
GL
978static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
979{
7d17baa0
GL
980 struct mmc_host *mmc = host->mmc;
981
7d17baa0
GL
982 if (!IS_ERR(mmc->supply.vmmc))
983 /* Errors ignored... */
984 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
985 ios->power_mode ? ios->vdd : 0);
986}
987
fdc50a94
YG
988static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
989{
990 struct sh_mmcif_host *host = mmc_priv(mmc);
3b0beafc
GL
991 unsigned long flags;
992
993 spin_lock_irqsave(&host->lock, flags);
994 if (host->state != STATE_IDLE) {
e475b270 995 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
3b0beafc
GL
996 spin_unlock_irqrestore(&host->lock, flags);
997 return;
998 }
999
1000 host->state = STATE_IOS;
1001 spin_unlock_irqrestore(&host->lock, flags);
fdc50a94 1002
f5e0cec4 1003 if (ios->power_mode == MMC_POWER_UP) {
c9b0cef2 1004 if (!host->card_present) {
faca6648
GL
1005 /* See if we also get DMA */
1006 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
c9b0cef2 1007 host->card_present = true;
faca6648 1008 }
7d17baa0 1009 sh_mmcif_set_power(host, ios);
f5e0cec4 1010 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
fdc50a94
YG
1011 /* clock stop */
1012 sh_mmcif_clock_control(host, 0);
faca6648 1013 if (ios->power_mode == MMC_POWER_OFF) {
c9b0cef2 1014 if (host->card_present) {
faca6648 1015 sh_mmcif_release_dma(host);
c9b0cef2 1016 host->card_present = false;
faca6648 1017 }
c9b0cef2
GL
1018 }
1019 if (host->power) {
f8a8ced7 1020 pm_runtime_put_sync(&host->pd->dev);
ac0a2e98 1021 clk_disable_unprepare(host->hclk);
c9b0cef2 1022 host->power = false;
7d17baa0
GL
1023 if (ios->power_mode == MMC_POWER_OFF)
1024 sh_mmcif_set_power(host, ios);
faca6648 1025 }
3b0beafc 1026 host->state = STATE_IDLE;
fdc50a94 1027 return;
fdc50a94
YG
1028 }
1029
c9b0cef2
GL
1030 if (ios->clock) {
1031 if (!host->power) {
a6609267 1032 sh_mmcif_clk_update(host);
c9b0cef2
GL
1033 pm_runtime_get_sync(&host->pd->dev);
1034 host->power = true;
1035 sh_mmcif_sync_reset(host);
1036 }
fdc50a94 1037 sh_mmcif_clock_control(host, ios->clock);
c9b0cef2 1038 }
fdc50a94 1039
555061f9 1040 host->timing = ios->timing;
fdc50a94 1041 host->bus_width = ios->bus_width;
3b0beafc 1042 host->state = STATE_IDLE;
fdc50a94
YG
1043}
1044
777271d0
AH
1045static int sh_mmcif_get_cd(struct mmc_host *mmc)
1046{
1047 struct sh_mmcif_host *host = mmc_priv(mmc);
1048 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
e480606a
GL
1049 int ret = mmc_gpio_get_cd(mmc);
1050
1051 if (ret >= 0)
1052 return ret;
777271d0 1053
bf68a812 1054 if (!p || !p->get_cd)
777271d0
AH
1055 return -ENOSYS;
1056 else
1057 return p->get_cd(host->pd);
1058}
1059
fdc50a94
YG
1060static struct mmc_host_ops sh_mmcif_ops = {
1061 .request = sh_mmcif_request,
1062 .set_ios = sh_mmcif_set_ios,
777271d0 1063 .get_cd = sh_mmcif_get_cd,
fdc50a94
YG
1064};
1065
f985da17
GL
1066static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1067{
1068 struct mmc_command *cmd = host->mrq->cmd;
69983404 1069 struct mmc_data *data = host->mrq->data;
f985da17
GL
1070 long time;
1071
1072 if (host->sd_error) {
1073 switch (cmd->opcode) {
1074 case MMC_ALL_SEND_CID:
1075 case MMC_SELECT_CARD:
1076 case MMC_APP_CMD:
1077 cmd->error = -ETIMEDOUT;
f985da17
GL
1078 break;
1079 default:
1080 cmd->error = sh_mmcif_error_manage(host);
f985da17
GL
1081 break;
1082 }
e475b270
TK
1083 dev_dbg(&host->pd->dev, "CMD%d error %d\n",
1084 cmd->opcode, cmd->error);
aba9d646 1085 host->sd_error = false;
f985da17
GL
1086 return false;
1087 }
1088 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1089 cmd->error = 0;
1090 return false;
1091 }
1092
1093 sh_mmcif_get_response(host, cmd);
1094
69983404 1095 if (!data)
f985da17
GL
1096 return false;
1097
90f1cb43
GL
1098 /*
1099 * Completion can be signalled from DMA callback and error, so, have to
1100 * reset here, before setting .dma_active
1101 */
1102 init_completion(&host->dma_complete);
1103
69983404 1104 if (data->flags & MMC_DATA_READ) {
f985da17
GL
1105 if (host->chan_rx)
1106 sh_mmcif_start_dma_rx(host);
1107 } else {
1108 if (host->chan_tx)
1109 sh_mmcif_start_dma_tx(host);
1110 }
1111
1112 if (!host->dma_active) {
69983404 1113 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
99eb9d8d 1114 return !data->error;
f985da17
GL
1115 }
1116
1117 /* Running in the IRQ thread, can sleep */
1118 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1119 host->timeout);
eae30983
TK
1120
1121 if (data->flags & MMC_DATA_READ)
1122 dma_unmap_sg(host->chan_rx->device->dev,
1123 data->sg, data->sg_len,
1124 DMA_FROM_DEVICE);
1125 else
1126 dma_unmap_sg(host->chan_tx->device->dev,
1127 data->sg, data->sg_len,
1128 DMA_TO_DEVICE);
1129
f985da17
GL
1130 if (host->sd_error) {
1131 dev_err(host->mmc->parent,
1132 "Error IRQ while waiting for DMA completion!\n");
1133 /* Woken up by an error IRQ: abort DMA */
69983404 1134 data->error = sh_mmcif_error_manage(host);
f985da17 1135 } else if (!time) {
e475b270 1136 dev_err(host->mmc->parent, "DMA timeout!\n");
69983404 1137 data->error = -ETIMEDOUT;
f985da17 1138 } else if (time < 0) {
e475b270
TK
1139 dev_err(host->mmc->parent,
1140 "wait_for_completion_...() error %ld!\n", time);
69983404 1141 data->error = time;
f985da17
GL
1142 }
1143 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1144 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1145 host->dma_active = false;
1146
eae30983 1147 if (data->error) {
69983404 1148 data->bytes_xfered = 0;
eae30983
TK
1149 /* Abort DMA */
1150 if (data->flags & MMC_DATA_READ)
1151 dmaengine_terminate_all(host->chan_rx);
1152 else
1153 dmaengine_terminate_all(host->chan_tx);
1154 }
f985da17
GL
1155
1156 return false;
1157}
1158
1159static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1160{
1161 struct sh_mmcif_host *host = dev_id;
8047310e 1162 struct mmc_request *mrq;
5df460b1 1163 bool wait = false;
f985da17
GL
1164
1165 cancel_delayed_work_sync(&host->timeout_work);
1166
8047310e
GL
1167 mutex_lock(&host->thread_lock);
1168
1169 mrq = host->mrq;
1170 if (!mrq) {
1171 dev_dbg(&host->pd->dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
1172 host->state, host->wait_for);
1173 mutex_unlock(&host->thread_lock);
1174 return IRQ_HANDLED;
1175 }
1176
f985da17
GL
1177 /*
1178 * All handlers return true, if processing continues, and false, if the
1179 * request has to be completed - successfully or not
1180 */
1181 switch (host->wait_for) {
1182 case MMCIF_WAIT_FOR_REQUEST:
1183 /* We're too late, the timeout has already kicked in */
8047310e 1184 mutex_unlock(&host->thread_lock);
f985da17
GL
1185 return IRQ_HANDLED;
1186 case MMCIF_WAIT_FOR_CMD:
5df460b1
GL
1187 /* Wait for data? */
1188 wait = sh_mmcif_end_cmd(host);
f985da17
GL
1189 break;
1190 case MMCIF_WAIT_FOR_MREAD:
5df460b1
GL
1191 /* Wait for more data? */
1192 wait = sh_mmcif_mread_block(host);
f985da17
GL
1193 break;
1194 case MMCIF_WAIT_FOR_READ:
5df460b1
GL
1195 /* Wait for data end? */
1196 wait = sh_mmcif_read_block(host);
f985da17
GL
1197 break;
1198 case MMCIF_WAIT_FOR_MWRITE:
5df460b1
GL
1199 /* Wait data to write? */
1200 wait = sh_mmcif_mwrite_block(host);
f985da17
GL
1201 break;
1202 case MMCIF_WAIT_FOR_WRITE:
5df460b1
GL
1203 /* Wait for data end? */
1204 wait = sh_mmcif_write_block(host);
f985da17
GL
1205 break;
1206 case MMCIF_WAIT_FOR_STOP:
1207 if (host->sd_error) {
1208 mrq->stop->error = sh_mmcif_error_manage(host);
e475b270 1209 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->stop->error);
f985da17
GL
1210 break;
1211 }
1212 sh_mmcif_get_cmd12response(host, mrq->stop);
1213 mrq->stop->error = 0;
1214 break;
1215 case MMCIF_WAIT_FOR_READ_END:
1216 case MMCIF_WAIT_FOR_WRITE_END:
e475b270 1217 if (host->sd_error) {
91ab252a 1218 mrq->data->error = sh_mmcif_error_manage(host);
e475b270
TK
1219 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->data->error);
1220 }
f985da17
GL
1221 break;
1222 default:
1223 BUG();
1224 }
1225
5df460b1
GL
1226 if (wait) {
1227 schedule_delayed_work(&host->timeout_work, host->timeout);
1228 /* Wait for more data */
8047310e 1229 mutex_unlock(&host->thread_lock);
5df460b1
GL
1230 return IRQ_HANDLED;
1231 }
1232
f985da17 1233 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
91ab252a 1234 struct mmc_data *data = mrq->data;
69983404
GL
1235 if (!mrq->cmd->error && data && !data->error)
1236 data->bytes_xfered =
1237 data->blocks * data->blksz;
f985da17 1238
69983404 1239 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
f985da17 1240 sh_mmcif_stop_cmd(host, mrq);
5df460b1
GL
1241 if (!mrq->stop->error) {
1242 schedule_delayed_work(&host->timeout_work, host->timeout);
8047310e 1243 mutex_unlock(&host->thread_lock);
f985da17 1244 return IRQ_HANDLED;
5df460b1 1245 }
f985da17
GL
1246 }
1247 }
1248
1249 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1250 host->state = STATE_IDLE;
69983404 1251 host->mrq = NULL;
f985da17
GL
1252 mmc_request_done(host->mmc, mrq);
1253
8047310e
GL
1254 mutex_unlock(&host->thread_lock);
1255
f985da17
GL
1256 return IRQ_HANDLED;
1257}
1258
fdc50a94
YG
1259static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1260{
1261 struct sh_mmcif_host *host = dev_id;
967bcb77 1262 u32 state, mask;
fdc50a94 1263
487d9fc5 1264 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
967bcb77
GL
1265 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1266 if (host->ccs_enable)
1267 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1268 else
1269 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
8af50750 1270 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
fdc50a94 1271
8af50750
GL
1272 if (state & ~MASK_CLEAN)
1273 dev_dbg(&host->pd->dev, "IRQ state = 0x%08x incompletely cleared\n",
1274 state);
1275
1276 if (state & INT_ERR_STS || state & ~INT_ALL) {
aa0787a9 1277 host->sd_error = true;
8af50750 1278 dev_dbg(&host->pd->dev, "int err state = 0x%08x\n", state);
fdc50a94 1279 }
f985da17 1280 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
8af50750
GL
1281 if (!host->mrq)
1282 dev_dbg(&host->pd->dev, "NULL IRQ state = 0x%08x\n", state);
f985da17
GL
1283 if (!host->dma_active)
1284 return IRQ_WAKE_THREAD;
1285 else if (host->sd_error)
1286 mmcif_dma_complete(host);
1287 } else {
aa0787a9 1288 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
f985da17 1289 }
fdc50a94
YG
1290
1291 return IRQ_HANDLED;
1292}
1293
f985da17
GL
1294static void mmcif_timeout_work(struct work_struct *work)
1295{
1296 struct delayed_work *d = container_of(work, struct delayed_work, work);
1297 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1298 struct mmc_request *mrq = host->mrq;
8047310e 1299 unsigned long flags;
f985da17
GL
1300
1301 if (host->dying)
1302 /* Don't run after mmc_remove_host() */
1303 return;
1304
e475b270 1305 dev_err(&host->pd->dev, "Timeout waiting for %u on CMD%u\n",
8047310e
GL
1306 host->wait_for, mrq->cmd->opcode);
1307
1308 spin_lock_irqsave(&host->lock, flags);
1309 if (host->state == STATE_IDLE) {
1310 spin_unlock_irqrestore(&host->lock, flags);
1311 return;
1312 }
1313
1314 host->state = STATE_TIMEOUT;
1315 spin_unlock_irqrestore(&host->lock, flags);
1316
f985da17
GL
1317 /*
1318 * Handle races with cancel_delayed_work(), unless
1319 * cancel_delayed_work_sync() is used
1320 */
1321 switch (host->wait_for) {
1322 case MMCIF_WAIT_FOR_CMD:
1323 mrq->cmd->error = sh_mmcif_error_manage(host);
1324 break;
1325 case MMCIF_WAIT_FOR_STOP:
1326 mrq->stop->error = sh_mmcif_error_manage(host);
1327 break;
1328 case MMCIF_WAIT_FOR_MREAD:
1329 case MMCIF_WAIT_FOR_MWRITE:
1330 case MMCIF_WAIT_FOR_READ:
1331 case MMCIF_WAIT_FOR_WRITE:
1332 case MMCIF_WAIT_FOR_READ_END:
1333 case MMCIF_WAIT_FOR_WRITE_END:
69983404 1334 mrq->data->error = sh_mmcif_error_manage(host);
f985da17
GL
1335 break;
1336 default:
1337 BUG();
1338 }
1339
1340 host->state = STATE_IDLE;
1341 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
f985da17
GL
1342 host->mrq = NULL;
1343 mmc_request_done(host->mmc, mrq);
1344}
1345
7d17baa0
GL
1346static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1347{
1348 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
1349 struct mmc_host *mmc = host->mmc;
1350
1351 mmc_regulator_get_supply(mmc);
1352
bf68a812
GL
1353 if (!pd)
1354 return;
1355
7d17baa0
GL
1356 if (!mmc->ocr_avail)
1357 mmc->ocr_avail = pd->ocr;
1358 else if (pd->ocr)
1359 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1360}
1361
c3be1efd 1362static int sh_mmcif_probe(struct platform_device *pdev)
fdc50a94
YG
1363{
1364 int ret = 0, irq[2];
1365 struct mmc_host *mmc;
e47bf32a 1366 struct sh_mmcif_host *host;
e1aae2eb 1367 struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
fdc50a94
YG
1368 struct resource *res;
1369 void __iomem *reg;
2cd5b3e0 1370 const char *name;
fdc50a94
YG
1371
1372 irq[0] = platform_get_irq(pdev, 0);
1373 irq[1] = platform_get_irq(pdev, 1);
2cd5b3e0 1374 if (irq[0] < 0) {
e47bf32a 1375 dev_err(&pdev->dev, "Get irq error\n");
fdc50a94
YG
1376 return -ENXIO;
1377 }
1378 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1379 if (!res) {
1380 dev_err(&pdev->dev, "platform_get_resource error.\n");
1381 return -ENXIO;
1382 }
1383 reg = ioremap(res->start, resource_size(res));
1384 if (!reg) {
1385 dev_err(&pdev->dev, "ioremap error.\n");
1386 return -ENOMEM;
1387 }
e1aae2eb 1388
fdc50a94
YG
1389 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
1390 if (!mmc) {
1391 ret = -ENOMEM;
e1aae2eb 1392 goto ealloch;
fdc50a94 1393 }
2c9054dc
SB
1394
1395 ret = mmc_of_parse(mmc);
1396 if (ret < 0)
1397 goto eofparse;
1398
fdc50a94
YG
1399 host = mmc_priv(mmc);
1400 host->mmc = mmc;
1401 host->addr = reg;
f9fd54f2 1402 host->timeout = msecs_to_jiffies(1000);
967bcb77 1403 host->ccs_enable = !pd || !pd->ccs_unsupported;
6d6fd367 1404 host->clk_ctrl2_enable = pd && pd->clk_ctrl2_present;
fdc50a94 1405
fdc50a94
YG
1406 host->pd = pdev;
1407
3b0beafc 1408 spin_lock_init(&host->lock);
fdc50a94
YG
1409
1410 mmc->ops = &sh_mmcif_ops;
7d17baa0
GL
1411 sh_mmcif_init_ocr(host);
1412
eca889f6 1413 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
bf68a812 1414 if (pd && pd->caps)
fdc50a94 1415 mmc->caps |= pd->caps;
a782d688 1416 mmc->max_segs = 32;
fdc50a94 1417 mmc->max_blk_size = 512;
a782d688
GL
1418 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1419 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
fdc50a94
YG
1420 mmc->max_seg_size = mmc->max_req_size;
1421
fdc50a94 1422 platform_set_drvdata(pdev, host);
a782d688 1423
faca6648
GL
1424 pm_runtime_enable(&pdev->dev);
1425 host->power = false;
1426
047a9ce7 1427 host->hclk = clk_get(&pdev->dev, NULL);
b289174f
GL
1428 if (IS_ERR(host->hclk)) {
1429 ret = PTR_ERR(host->hclk);
047a9ce7 1430 dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
b289174f
GL
1431 goto eclkget;
1432 }
a6609267
GL
1433 ret = sh_mmcif_clk_update(host);
1434 if (ret < 0)
1435 goto eclkupdate;
b289174f 1436
faca6648
GL
1437 ret = pm_runtime_resume(&pdev->dev);
1438 if (ret < 0)
e1aae2eb 1439 goto eresume;
a782d688 1440
5ba85d95 1441 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
fdc50a94 1442
b289174f 1443 sh_mmcif_sync_reset(host);
3b0beafc
GL
1444 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1445
2cd5b3e0
SK
1446 name = irq[1] < 0 ? dev_name(&pdev->dev) : "sh_mmc:error";
1447 ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, name, host);
fdc50a94 1448 if (ret) {
2cd5b3e0 1449 dev_err(&pdev->dev, "request_irq error (%s)\n", name);
e1aae2eb 1450 goto ereqirq0;
fdc50a94 1451 }
2cd5b3e0
SK
1452 if (irq[1] >= 0) {
1453 ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt,
1454 0, "sh_mmc:int", host);
1455 if (ret) {
1456 dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
1457 goto ereqirq1;
1458 }
fdc50a94
YG
1459 }
1460
e480606a 1461 if (pd && pd->use_cd_gpio) {
214fc309 1462 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio, 0);
e480606a
GL
1463 if (ret < 0)
1464 goto erqcd;
1465 }
1466
8047310e
GL
1467 mutex_init(&host->thread_lock);
1468
ac0a2e98 1469 clk_disable_unprepare(host->hclk);
5ba85d95
GL
1470 ret = mmc_add_host(mmc);
1471 if (ret < 0)
e1aae2eb 1472 goto emmcaddh;
fdc50a94 1473
efe6a8ad
RW
1474 dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
1475
e47bf32a
GL
1476 dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
1477 dev_dbg(&pdev->dev, "chip ver H'%04x\n",
487d9fc5 1478 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
fdc50a94
YG
1479 return ret;
1480
e1aae2eb 1481emmcaddh:
e480606a 1482erqcd:
2cd5b3e0
SK
1483 if (irq[1] >= 0)
1484 free_irq(irq[1], host);
e1aae2eb 1485ereqirq1:
5ba85d95 1486 free_irq(irq[0], host);
e1aae2eb 1487ereqirq0:
faca6648 1488 pm_runtime_suspend(&pdev->dev);
e1aae2eb 1489eresume:
ac0a2e98 1490 clk_disable_unprepare(host->hclk);
a6609267 1491eclkupdate:
b289174f 1492 clk_put(host->hclk);
e1aae2eb 1493eclkget:
b289174f 1494 pm_runtime_disable(&pdev->dev);
2c9054dc 1495eofparse:
fdc50a94 1496 mmc_free_host(mmc);
e1aae2eb
GL
1497ealloch:
1498 iounmap(reg);
fdc50a94
YG
1499 return ret;
1500}
1501
6e0ee714 1502static int sh_mmcif_remove(struct platform_device *pdev)
fdc50a94
YG
1503{
1504 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1505 int irq[2];
1506
f985da17 1507 host->dying = true;
ac0a2e98 1508 clk_prepare_enable(host->hclk);
faca6648 1509 pm_runtime_get_sync(&pdev->dev);
fdc50a94 1510
efe6a8ad
RW
1511 dev_pm_qos_hide_latency_limit(&pdev->dev);
1512
faca6648 1513 mmc_remove_host(host->mmc);
3b0beafc
GL
1514 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1515
f985da17
GL
1516 /*
1517 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1518 * mmc_remove_host() call above. But swapping order doesn't help either
1519 * (a query on the linux-mmc mailing list didn't bring any replies).
1520 */
1521 cancel_delayed_work_sync(&host->timeout_work);
1522
fdc50a94
YG
1523 if (host->addr)
1524 iounmap(host->addr);
1525
aa0787a9
GL
1526 irq[0] = platform_get_irq(pdev, 0);
1527 irq[1] = platform_get_irq(pdev, 1);
fdc50a94
YG
1528
1529 free_irq(irq[0], host);
2cd5b3e0
SK
1530 if (irq[1] >= 0)
1531 free_irq(irq[1], host);
fdc50a94 1532
ac0a2e98 1533 clk_disable_unprepare(host->hclk);
fdc50a94 1534 mmc_free_host(host->mmc);
faca6648
GL
1535 pm_runtime_put_sync(&pdev->dev);
1536 pm_runtime_disable(&pdev->dev);
fdc50a94
YG
1537
1538 return 0;
1539}
1540
51129f31 1541#ifdef CONFIG_PM_SLEEP
faca6648
GL
1542static int sh_mmcif_suspend(struct device *dev)
1543{
b289174f 1544 struct sh_mmcif_host *host = dev_get_drvdata(dev);
faca6648 1545
cb3ca1ae 1546 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
faca6648 1547
cb3ca1ae 1548 return 0;
faca6648
GL
1549}
1550
1551static int sh_mmcif_resume(struct device *dev)
1552{
cb3ca1ae 1553 return 0;
faca6648 1554}
51129f31 1555#endif
faca6648 1556
bf68a812
GL
1557static const struct of_device_id mmcif_of_match[] = {
1558 { .compatible = "renesas,sh-mmcif" },
1559 { }
1560};
1561MODULE_DEVICE_TABLE(of, mmcif_of_match);
1562
faca6648 1563static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
51129f31 1564 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
faca6648
GL
1565};
1566
fdc50a94
YG
1567static struct platform_driver sh_mmcif_driver = {
1568 .probe = sh_mmcif_probe,
1569 .remove = sh_mmcif_remove,
1570 .driver = {
1571 .name = DRIVER_NAME,
faca6648 1572 .pm = &sh_mmcif_dev_pm_ops,
bf68a812
GL
1573 .owner = THIS_MODULE,
1574 .of_match_table = mmcif_of_match,
fdc50a94
YG
1575 },
1576};
1577
d1f81a64 1578module_platform_driver(sh_mmcif_driver);
fdc50a94
YG
1579
1580MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1581MODULE_LICENSE("GPL");
aa0787a9 1582MODULE_ALIAS("platform:" DRIVER_NAME);
fdc50a94 1583MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");