mmc: sdhci-acpi.c: Use SET_RUNTIME_PM_OPS macro to set runtime pm callbacks
[linux-2.6-block.git] / drivers / mmc / host / sdhci-pxav3.c
CommitLineData
a702c8ab
ZG
1/*
2 * Copyright (C) 2010 Marvell International Ltd.
3 * Zhangfei Gao <zhangfei.gao@marvell.com>
4 * Kevin Wang <dwang4@marvell.com>
5 * Mingwei Wang <mwwang@marvell.com>
6 * Philip Rakity <prakity@marvell.com>
7 * Mark Brown <markb@marvell.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19#include <linux/err.h>
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/clk.h>
23#include <linux/io.h>
24#include <linux/gpio.h>
25#include <linux/mmc/card.h>
26#include <linux/mmc/host.h>
8f63795c 27#include <linux/mmc/slot-gpio.h>
bfed345e 28#include <linux/platform_data/pxa_sdhci.h>
a702c8ab
ZG
29#include <linux/slab.h>
30#include <linux/delay.h>
88b47679 31#include <linux/module.h>
b650352d
CB
32#include <linux/of.h>
33#include <linux/of_device.h>
8f63795c 34#include <linux/of_gpio.h>
bb691ae4
KL
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
5491ce3f 37#include <linux/mbus.h>
b650352d 38
a702c8ab
ZG
39#include "sdhci.h"
40#include "sdhci-pltfm.h"
41
bb691ae4
KL
42#define PXAV3_RPM_DELAY_MS 50
43
a702c8ab
ZG
44#define SD_CLOCK_BURST_SIZE_SETUP 0x10A
45#define SDCLK_SEL 0x100
46#define SDCLK_DELAY_SHIFT 9
47#define SDCLK_DELAY_MASK 0x1f
48
49#define SD_CFG_FIFO_PARAM 0x100
50#define SDCFG_GEN_PAD_CLK_ON (1<<6)
51#define SDCFG_GEN_PAD_CLK_CNT_MASK 0xFF
52#define SDCFG_GEN_PAD_CLK_CNT_SHIFT 24
53
54#define SD_SPI_MODE 0x108
55#define SD_CE_ATA_1 0x10C
56
57#define SD_CE_ATA_2 0x10E
58#define SDCE_MISC_INT (1<<2)
59#define SDCE_MISC_INT_EN (1<<1)
60
5491ce3f
MW
61/*
62 * These registers are relative to the second register region, for the
63 * MBus bridge.
64 */
65#define SDHCI_WINDOW_CTRL(i) (0x80 + ((i) << 3))
66#define SDHCI_WINDOW_BASE(i) (0x84 + ((i) << 3))
67#define SDHCI_MAX_WIN_NUM 8
68
69static int mv_conf_mbus_windows(struct platform_device *pdev,
70 const struct mbus_dram_target_info *dram)
71{
72 int i;
73 void __iomem *regs;
74 struct resource *res;
75
76 if (!dram) {
77 dev_err(&pdev->dev, "no mbus dram info\n");
78 return -EINVAL;
79 }
80
81 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
82 if (!res) {
83 dev_err(&pdev->dev, "cannot get mbus registers\n");
84 return -EINVAL;
85 }
86
87 regs = ioremap(res->start, resource_size(res));
88 if (!regs) {
89 dev_err(&pdev->dev, "cannot map mbus registers\n");
90 return -ENOMEM;
91 }
92
93 for (i = 0; i < SDHCI_MAX_WIN_NUM; i++) {
94 writel(0, regs + SDHCI_WINDOW_CTRL(i));
95 writel(0, regs + SDHCI_WINDOW_BASE(i));
96 }
97
98 for (i = 0; i < dram->num_cs; i++) {
99 const struct mbus_dram_window *cs = dram->cs + i;
100
101 /* Write size, attributes and target id to control register */
102 writel(((cs->size - 1) & 0xffff0000) |
103 (cs->mbus_attr << 8) |
104 (dram->mbus_dram_target_id << 4) | 1,
105 regs + SDHCI_WINDOW_CTRL(i));
106 /* Write base address to base register */
107 writel(cs->base, regs + SDHCI_WINDOW_BASE(i));
108 }
109
110 iounmap(regs);
111
112 return 0;
113}
114
03231f9b 115static void pxav3_reset(struct sdhci_host *host, u8 mask)
a702c8ab
ZG
116{
117 struct platform_device *pdev = to_platform_device(mmc_dev(host->mmc));
118 struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
119
03231f9b
RK
120 sdhci_reset(host, mask);
121
a702c8ab
ZG
122 if (mask == SDHCI_RESET_ALL) {
123 /*
124 * tune timing of read data/command when crc error happen
125 * no performance impact
126 */
127 if (pdata && 0 != pdata->clk_delay_cycles) {
128 u16 tmp;
129
130 tmp = readw(host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
131 tmp |= (pdata->clk_delay_cycles & SDCLK_DELAY_MASK)
132 << SDCLK_DELAY_SHIFT;
133 tmp |= SDCLK_SEL;
134 writew(tmp, host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
135 }
136 }
137}
138
139#define MAX_WAIT_COUNT 5
140static void pxav3_gen_init_74_clocks(struct sdhci_host *host, u8 power_mode)
141{
142 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
143 struct sdhci_pxa *pxa = pltfm_host->priv;
144 u16 tmp;
145 int count;
146
147 if (pxa->power_mode == MMC_POWER_UP
148 && power_mode == MMC_POWER_ON) {
149
150 dev_dbg(mmc_dev(host->mmc),
151 "%s: slot->power_mode = %d,"
152 "ios->power_mode = %d\n",
153 __func__,
154 pxa->power_mode,
155 power_mode);
156
157 /* set we want notice of when 74 clocks are sent */
158 tmp = readw(host->ioaddr + SD_CE_ATA_2);
159 tmp |= SDCE_MISC_INT_EN;
160 writew(tmp, host->ioaddr + SD_CE_ATA_2);
161
162 /* start sending the 74 clocks */
163 tmp = readw(host->ioaddr + SD_CFG_FIFO_PARAM);
164 tmp |= SDCFG_GEN_PAD_CLK_ON;
165 writew(tmp, host->ioaddr + SD_CFG_FIFO_PARAM);
166
167 /* slowest speed is about 100KHz or 10usec per clock */
168 udelay(740);
169 count = 0;
170
171 while (count++ < MAX_WAIT_COUNT) {
172 if ((readw(host->ioaddr + SD_CE_ATA_2)
173 & SDCE_MISC_INT) == 0)
174 break;
175 udelay(10);
176 }
177
178 if (count == MAX_WAIT_COUNT)
179 dev_warn(mmc_dev(host->mmc), "74 clock interrupt not cleared\n");
180
181 /* clear the interrupt bit if posted */
182 tmp = readw(host->ioaddr + SD_CE_ATA_2);
183 tmp |= SDCE_MISC_INT;
184 writew(tmp, host->ioaddr + SD_CE_ATA_2);
185 }
186 pxa->power_mode = power_mode;
187}
188
13e64501 189static void pxav3_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs)
a702c8ab
ZG
190{
191 u16 ctrl_2;
192
193 /*
194 * Set V18_EN -- UHS modes do not work without this.
195 * does not change signaling voltage
196 */
197 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
198
199 /* Select Bus Speed Mode for host */
200 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
201 switch (uhs) {
202 case MMC_TIMING_UHS_SDR12:
203 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
204 break;
205 case MMC_TIMING_UHS_SDR25:
206 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
207 break;
208 case MMC_TIMING_UHS_SDR50:
209 ctrl_2 |= SDHCI_CTRL_UHS_SDR50 | SDHCI_CTRL_VDD_180;
210 break;
211 case MMC_TIMING_UHS_SDR104:
212 ctrl_2 |= SDHCI_CTRL_UHS_SDR104 | SDHCI_CTRL_VDD_180;
213 break;
214 case MMC_TIMING_UHS_DDR50:
215 ctrl_2 |= SDHCI_CTRL_UHS_DDR50 | SDHCI_CTRL_VDD_180;
216 break;
217 }
218
219 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
220 dev_dbg(mmc_dev(host->mmc),
221 "%s uhs = %d, ctrl_2 = %04X\n",
222 __func__, uhs, ctrl_2);
a702c8ab
ZG
223}
224
c915568d 225static const struct sdhci_ops pxav3_sdhci_ops = {
1771059c 226 .set_clock = sdhci_set_clock,
a702c8ab
ZG
227 .set_uhs_signaling = pxav3_set_uhs_signaling,
228 .platform_send_init_74_clocks = pxav3_gen_init_74_clocks,
d005d943 229 .get_max_clock = sdhci_pltfm_clk_get_max_clock,
2317f56c 230 .set_bus_width = sdhci_set_bus_width,
03231f9b 231 .reset = pxav3_reset,
96d7b78c 232 .set_uhs_signaling = sdhci_set_uhs_signaling,
a702c8ab
ZG
233};
234
73b7afb9 235static struct sdhci_pltfm_data sdhci_pxav3_pdata = {
e065162a 236 .quirks = SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK
73b7afb9
KL
237 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
238 | SDHCI_QUIRK_32BIT_ADMA_SIZE
239 | SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
240 .ops = &pxav3_sdhci_ops,
241};
242
b650352d
CB
243#ifdef CONFIG_OF
244static const struct of_device_id sdhci_pxav3_of_match[] = {
245 {
246 .compatible = "mrvl,pxav3-mmc",
247 },
5491ce3f
MW
248 {
249 .compatible = "marvell,armada-380-sdhci",
250 },
b650352d
CB
251 {},
252};
253MODULE_DEVICE_TABLE(of, sdhci_pxav3_of_match);
254
255static struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev)
256{
257 struct sdhci_pxa_platdata *pdata;
258 struct device_node *np = dev->of_node;
b650352d
CB
259 u32 clk_delay_cycles;
260
261 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
262 if (!pdata)
263 return NULL;
264
b650352d
CB
265 of_property_read_u32(np, "mrvl,clk-delay-cycles", &clk_delay_cycles);
266 if (clk_delay_cycles > 0)
267 pdata->clk_delay_cycles = clk_delay_cycles;
268
269 return pdata;
270}
271#else
272static inline struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev)
273{
274 return NULL;
275}
276#endif
277
c3be1efd 278static int sdhci_pxav3_probe(struct platform_device *pdev)
a702c8ab
ZG
279{
280 struct sdhci_pltfm_host *pltfm_host;
281 struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
282 struct device *dev = &pdev->dev;
5491ce3f 283 struct device_node *np = pdev->dev.of_node;
a702c8ab
ZG
284 struct sdhci_host *host = NULL;
285 struct sdhci_pxa *pxa = NULL;
b650352d
CB
286 const struct of_device_id *match;
287
a702c8ab
ZG
288 int ret;
289 struct clk *clk;
290
3df5b281 291 pxa = devm_kzalloc(&pdev->dev, sizeof(struct sdhci_pxa), GFP_KERNEL);
a702c8ab
ZG
292 if (!pxa)
293 return -ENOMEM;
294
0e748234 295 host = sdhci_pltfm_init(pdev, &sdhci_pxav3_pdata, 0);
3df5b281 296 if (IS_ERR(host))
a702c8ab 297 return PTR_ERR(host);
5491ce3f
MW
298
299 if (of_device_is_compatible(np, "marvell,armada-380-sdhci")) {
300 ret = mv_conf_mbus_windows(pdev, mv_mbus_dram_info());
301 if (ret < 0)
302 goto err_mbus_win;
303 }
304
305
a702c8ab
ZG
306 pltfm_host = sdhci_priv(host);
307 pltfm_host->priv = pxa;
308
3df5b281 309 clk = devm_clk_get(dev, NULL);
a702c8ab
ZG
310 if (IS_ERR(clk)) {
311 dev_err(dev, "failed to get io clock\n");
312 ret = PTR_ERR(clk);
313 goto err_clk_get;
314 }
315 pltfm_host->clk = clk;
164378ef 316 clk_prepare_enable(clk);
a702c8ab 317
a702c8ab
ZG
318 /* enable 1/8V DDR capable */
319 host->mmc->caps |= MMC_CAP_1_8V_DDR;
320
b650352d 321 match = of_match_device(of_match_ptr(sdhci_pxav3_of_match), &pdev->dev);
943647f6 322 if (match) {
d2cf6071
SB
323 ret = mmc_of_parse(host->mmc);
324 if (ret)
325 goto err_of_parse;
943647f6 326 sdhci_get_of_property(pdev);
b650352d 327 pdata = pxav3_get_mmc_pdata(dev);
943647f6 328 } else if (pdata) {
c844a46f
KL
329 /* on-chip device */
330 if (pdata->flags & PXA_FLAG_CARD_PERMANENT)
a702c8ab 331 host->mmc->caps |= MMC_CAP_NONREMOVABLE;
a702c8ab
ZG
332
333 /* If slot design supports 8 bit data, indicate this to MMC. */
334 if (pdata->flags & PXA_FLAG_SD_8_BIT_CAPABLE_SLOT)
335 host->mmc->caps |= MMC_CAP_8_BIT_DATA;
336
337 if (pdata->quirks)
338 host->quirks |= pdata->quirks;
7c52d7bb
KL
339 if (pdata->quirks2)
340 host->quirks2 |= pdata->quirks2;
a702c8ab
ZG
341 if (pdata->host_caps)
342 host->mmc->caps |= pdata->host_caps;
8f63795c
CB
343 if (pdata->host_caps2)
344 host->mmc->caps2 |= pdata->host_caps2;
a702c8ab
ZG
345 if (pdata->pm_caps)
346 host->mmc->pm_caps |= pdata->pm_caps;
8f63795c
CB
347
348 if (gpio_is_valid(pdata->ext_cd_gpio)) {
214fc309
LP
349 ret = mmc_gpio_request_cd(host->mmc, pdata->ext_cd_gpio,
350 0);
8f63795c
CB
351 if (ret) {
352 dev_err(mmc_dev(host->mmc),
353 "failed to allocate card detect gpio\n");
354 goto err_cd_req;
355 }
356 }
a702c8ab
ZG
357 }
358
bb691ae4 359 pm_runtime_enable(&pdev->dev);
0dcaa249 360 pm_runtime_get_sync(&pdev->dev);
bb691ae4
KL
361 pm_runtime_set_autosuspend_delay(&pdev->dev, PXAV3_RPM_DELAY_MS);
362 pm_runtime_use_autosuspend(&pdev->dev);
363 pm_suspend_ignore_children(&pdev->dev, 1);
bb691ae4 364
a702c8ab
ZG
365 ret = sdhci_add_host(host);
366 if (ret) {
367 dev_err(&pdev->dev, "failed to add host\n");
368 goto err_add_host;
369 }
370
371 platform_set_drvdata(pdev, host);
372
943647f6 373 if (host->mmc->pm_caps & MMC_PM_KEEP_POWER) {
740b7a44
KL
374 device_init_wakeup(&pdev->dev, 1);
375 host->mmc->pm_flags |= MMC_PM_WAKE_SDIO_IRQ;
376 } else {
377 device_init_wakeup(&pdev->dev, 0);
378 }
379
bb691ae4
KL
380 pm_runtime_put_autosuspend(&pdev->dev);
381
a702c8ab
ZG
382 return 0;
383
d2cf6071
SB
384err_of_parse:
385err_cd_req:
a702c8ab 386err_add_host:
0dcaa249
DD
387 pm_runtime_put_sync(&pdev->dev);
388 pm_runtime_disable(&pdev->dev);
164378ef 389 clk_disable_unprepare(clk);
a702c8ab 390err_clk_get:
5491ce3f 391err_mbus_win:
a702c8ab 392 sdhci_pltfm_free(pdev);
a702c8ab
ZG
393 return ret;
394}
395
6e0ee714 396static int sdhci_pxav3_remove(struct platform_device *pdev)
a702c8ab
ZG
397{
398 struct sdhci_host *host = platform_get_drvdata(pdev);
399 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
a702c8ab 400
bb691ae4 401 pm_runtime_get_sync(&pdev->dev);
a702c8ab 402 sdhci_remove_host(host, 1);
bb691ae4 403 pm_runtime_disable(&pdev->dev);
a702c8ab 404
164378ef 405 clk_disable_unprepare(pltfm_host->clk);
8f63795c 406
a702c8ab 407 sdhci_pltfm_free(pdev);
a702c8ab 408
a702c8ab
ZG
409 return 0;
410}
411
bb691ae4
KL
412#ifdef CONFIG_PM_SLEEP
413static int sdhci_pxav3_suspend(struct device *dev)
414{
415 int ret;
416 struct sdhci_host *host = dev_get_drvdata(dev);
417
418 pm_runtime_get_sync(dev);
419 ret = sdhci_suspend_host(host);
420 pm_runtime_mark_last_busy(dev);
421 pm_runtime_put_autosuspend(dev);
422
423 return ret;
424}
425
426static int sdhci_pxav3_resume(struct device *dev)
427{
428 int ret;
429 struct sdhci_host *host = dev_get_drvdata(dev);
430
431 pm_runtime_get_sync(dev);
432 ret = sdhci_resume_host(host);
433 pm_runtime_mark_last_busy(dev);
434 pm_runtime_put_autosuspend(dev);
435
436 return ret;
437}
438#endif
439
440#ifdef CONFIG_PM_RUNTIME
441static int sdhci_pxav3_runtime_suspend(struct device *dev)
442{
443 struct sdhci_host *host = dev_get_drvdata(dev);
444 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
445 unsigned long flags;
446
447 if (pltfm_host->clk) {
448 spin_lock_irqsave(&host->lock, flags);
449 host->runtime_suspended = true;
450 spin_unlock_irqrestore(&host->lock, flags);
451
452 clk_disable_unprepare(pltfm_host->clk);
453 }
454
455 return 0;
456}
457
458static int sdhci_pxav3_runtime_resume(struct device *dev)
459{
460 struct sdhci_host *host = dev_get_drvdata(dev);
461 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
462 unsigned long flags;
463
464 if (pltfm_host->clk) {
465 clk_prepare_enable(pltfm_host->clk);
466
467 spin_lock_irqsave(&host->lock, flags);
468 host->runtime_suspended = false;
469 spin_unlock_irqrestore(&host->lock, flags);
470 }
471
472 return 0;
473}
474#endif
475
476#ifdef CONFIG_PM
477static const struct dev_pm_ops sdhci_pxav3_pmops = {
478 SET_SYSTEM_SLEEP_PM_OPS(sdhci_pxav3_suspend, sdhci_pxav3_resume)
479 SET_RUNTIME_PM_OPS(sdhci_pxav3_runtime_suspend,
480 sdhci_pxav3_runtime_resume, NULL)
481};
482
483#define SDHCI_PXAV3_PMOPS (&sdhci_pxav3_pmops)
484
485#else
486#define SDHCI_PXAV3_PMOPS NULL
487#endif
488
a702c8ab
ZG
489static struct platform_driver sdhci_pxav3_driver = {
490 .driver = {
491 .name = "sdhci-pxav3",
b650352d
CB
492#ifdef CONFIG_OF
493 .of_match_table = sdhci_pxav3_of_match,
494#endif
bb691ae4 495 .pm = SDHCI_PXAV3_PMOPS,
a702c8ab
ZG
496 },
497 .probe = sdhci_pxav3_probe,
0433c143 498 .remove = sdhci_pxav3_remove,
a702c8ab 499};
a702c8ab 500
d1f81a64 501module_platform_driver(sdhci_pxav3_driver);
a702c8ab
ZG
502
503MODULE_DESCRIPTION("SDHCI driver for pxav3");
504MODULE_AUTHOR("Marvell International Ltd.");
505MODULE_LICENSE("GPL v2");
506