mmc: sdhci: move setting host->clock into sdhci_do_set_ios()
[linux-2.6-block.git] / drivers / mmc / host / sdhci-esdhc-imx.c
CommitLineData
95f25efe
WS
1/*
2 * Freescale eSDHC i.MX controller driver for the platform bus.
3 *
4 * derived from the OF-version.
5 *
6 * Copyright (c) 2010 Pengutronix e.K.
7 * Author: Wolfram Sang <w.sang@pengutronix.de>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
12 */
13
14#include <linux/io.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
0c6d49ce 18#include <linux/gpio.h>
66506f76 19#include <linux/module.h>
e149860d 20#include <linux/slab.h>
95f25efe 21#include <linux/mmc/host.h>
58ac8177
RZ
22#include <linux/mmc/mmc.h>
23#include <linux/mmc/sdio.h>
fbe5fdd1 24#include <linux/mmc/slot-gpio.h>
abfafc2d
SG
25#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/of_gpio.h>
e62d8b8f 28#include <linux/pinctrl/consumer.h>
82906b13 29#include <linux/platform_data/mmc-esdhc-imx.h>
89d7e5c1 30#include <linux/pm_runtime.h>
95f25efe
WS
31#include "sdhci-pltfm.h"
32#include "sdhci-esdhc.h"
33
60bf6396 34#define ESDHC_CTRL_D3CD 0x08
58ac8177 35/* VENDOR SPEC register */
60bf6396
SG
36#define ESDHC_VENDOR_SPEC 0xc0
37#define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1)
0322191e 38#define ESDHC_VENDOR_SPEC_VSELECT (1 << 1)
fed2f6e2 39#define ESDHC_VENDOR_SPEC_FRC_SDCLK_ON (1 << 8)
60bf6396
SG
40#define ESDHC_WTMK_LVL 0x44
41#define ESDHC_MIX_CTRL 0x48
de5bdbff 42#define ESDHC_MIX_CTRL_DDREN (1 << 3)
2a15f981 43#define ESDHC_MIX_CTRL_AC23EN (1 << 7)
0322191e
DA
44#define ESDHC_MIX_CTRL_EXE_TUNE (1 << 22)
45#define ESDHC_MIX_CTRL_SMPCLK_SEL (1 << 23)
46#define ESDHC_MIX_CTRL_FBCLK_SEL (1 << 25)
2a15f981
SG
47/* Bits 3 and 6 are not SDHCI standard definitions */
48#define ESDHC_MIX_CTRL_SDHCI_MASK 0xb7
d131a71c
DA
49/* Tuning bits */
50#define ESDHC_MIX_CTRL_TUNING_MASK 0x03c00000
58ac8177 51
602519b2
DA
52/* dll control register */
53#define ESDHC_DLL_CTRL 0x60
54#define ESDHC_DLL_OVERRIDE_VAL_SHIFT 9
55#define ESDHC_DLL_OVERRIDE_EN_SHIFT 8
56
0322191e
DA
57/* tune control register */
58#define ESDHC_TUNE_CTRL_STATUS 0x68
59#define ESDHC_TUNE_CTRL_STEP 1
60#define ESDHC_TUNE_CTRL_MIN 0
61#define ESDHC_TUNE_CTRL_MAX ((1 << 7) - 1)
62
6e9fd28e
DA
63#define ESDHC_TUNING_CTRL 0xcc
64#define ESDHC_STD_TUNING_EN (1 << 24)
65/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
66#define ESDHC_TUNING_START_TAP 0x1
67
0322191e
DA
68#define ESDHC_TUNING_BLOCK_PATTERN_LEN 64
69
ad93220d
DA
70/* pinctrl state */
71#define ESDHC_PINCTRL_STATE_100MHZ "state_100mhz"
72#define ESDHC_PINCTRL_STATE_200MHZ "state_200mhz"
73
af51079e
SH
74/*
75 * Our interpretation of the SDHCI_HOST_CONTROL register
76 */
77#define ESDHC_CTRL_4BITBUS (0x1 << 1)
78#define ESDHC_CTRL_8BITBUS (0x2 << 1)
79#define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1)
80
97e4ba6a
RZ
81/*
82 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
83 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
84 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
85 * Define this macro DMA error INT for fsl eSDHC
86 */
60bf6396 87#define ESDHC_INT_VENDOR_SPEC_DMA_ERR (1 << 28)
97e4ba6a 88
58ac8177
RZ
89/*
90 * The CMDTYPE of the CMD register (offset 0xE) should be set to
91 * "11" when the STOP CMD12 is issued on imx53 to abort one
92 * open ended multi-blk IO. Otherwise the TC INT wouldn't
93 * be generated.
94 * In exact block transfer, the controller doesn't complete the
95 * operations automatically as required at the end of the
96 * transfer and remains on hold if the abort command is not sent.
97 * As a result, the TC flag is not asserted and SW received timeout
98 * exeception. Bit1 of Vendor Spec registor is used to fix it.
99 */
31fbb301
SG
100#define ESDHC_FLAG_MULTIBLK_NO_INT BIT(1)
101/*
102 * The flag enables the workaround for ESDHC errata ENGcm07207 which
103 * affects i.MX25 and i.MX35.
104 */
105#define ESDHC_FLAG_ENGCM07207 BIT(2)
9d61c009
SG
106/*
107 * The flag tells that the ESDHC controller is an USDHC block that is
108 * integrated on the i.MX6 series.
109 */
110#define ESDHC_FLAG_USDHC BIT(3)
6e9fd28e
DA
111/* The IP supports manual tuning process */
112#define ESDHC_FLAG_MAN_TUNING BIT(4)
113/* The IP supports standard tuning process */
114#define ESDHC_FLAG_STD_TUNING BIT(5)
115/* The IP has SDHCI_CAPABILITIES_1 register */
116#define ESDHC_FLAG_HAVE_CAP1 BIT(6)
e149860d 117
f47c4bbf
SG
118struct esdhc_soc_data {
119 u32 flags;
120};
121
122static struct esdhc_soc_data esdhc_imx25_data = {
123 .flags = ESDHC_FLAG_ENGCM07207,
124};
125
126static struct esdhc_soc_data esdhc_imx35_data = {
127 .flags = ESDHC_FLAG_ENGCM07207,
128};
129
130static struct esdhc_soc_data esdhc_imx51_data = {
131 .flags = 0,
132};
133
134static struct esdhc_soc_data esdhc_imx53_data = {
135 .flags = ESDHC_FLAG_MULTIBLK_NO_INT,
136};
137
138static struct esdhc_soc_data usdhc_imx6q_data = {
6e9fd28e
DA
139 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
140};
141
142static struct esdhc_soc_data usdhc_imx6sl_data = {
143 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
144 | ESDHC_FLAG_HAVE_CAP1,
57ed3314
SG
145};
146
e149860d 147struct pltfm_imx_data {
e149860d 148 u32 scratchpad;
e62d8b8f 149 struct pinctrl *pinctrl;
ad93220d
DA
150 struct pinctrl_state *pins_default;
151 struct pinctrl_state *pins_100mhz;
152 struct pinctrl_state *pins_200mhz;
f47c4bbf 153 const struct esdhc_soc_data *socdata;
842afc02 154 struct esdhc_platform_data boarddata;
52dac615
SH
155 struct clk *clk_ipg;
156 struct clk *clk_ahb;
157 struct clk *clk_per;
361b8482
LS
158 enum {
159 NO_CMD_PENDING, /* no multiblock command pending*/
160 MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
161 WAIT_FOR_INT, /* sent CMD12, waiting for response INT */
162 } multiblock_status;
0322191e 163 u32 uhs_mode;
de5bdbff 164 u32 is_ddr;
e149860d
RZ
165};
166
57ed3314
SG
167static struct platform_device_id imx_esdhc_devtype[] = {
168 {
169 .name = "sdhci-esdhc-imx25",
f47c4bbf 170 .driver_data = (kernel_ulong_t) &esdhc_imx25_data,
57ed3314
SG
171 }, {
172 .name = "sdhci-esdhc-imx35",
f47c4bbf 173 .driver_data = (kernel_ulong_t) &esdhc_imx35_data,
57ed3314
SG
174 }, {
175 .name = "sdhci-esdhc-imx51",
f47c4bbf 176 .driver_data = (kernel_ulong_t) &esdhc_imx51_data,
57ed3314
SG
177 }, {
178 /* sentinel */
179 }
180};
181MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
182
abfafc2d 183static const struct of_device_id imx_esdhc_dt_ids[] = {
f47c4bbf
SG
184 { .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
185 { .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
186 { .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
187 { .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
6e9fd28e 188 { .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
f47c4bbf 189 { .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
abfafc2d
SG
190 { /* sentinel */ }
191};
192MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
193
57ed3314
SG
194static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
195{
f47c4bbf 196 return data->socdata == &esdhc_imx25_data;
57ed3314
SG
197}
198
199static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
200{
f47c4bbf 201 return data->socdata == &esdhc_imx53_data;
57ed3314
SG
202}
203
95a2482a
SG
204static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
205{
f47c4bbf 206 return data->socdata == &usdhc_imx6q_data;
95a2482a
SG
207}
208
9d61c009
SG
209static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
210{
f47c4bbf 211 return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
9d61c009
SG
212}
213
95f25efe
WS
214static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
215{
216 void __iomem *base = host->ioaddr + (reg & ~0x3);
217 u32 shift = (reg & 0x3) * 8;
218
219 writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
220}
221
7e29c306
WS
222static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
223{
361b8482
LS
224 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
225 struct pltfm_imx_data *imx_data = pltfm_host->priv;
7e29c306
WS
226 u32 val = readl(host->ioaddr + reg);
227
0322191e
DA
228 if (unlikely(reg == SDHCI_PRESENT_STATE)) {
229 u32 fsl_prss = val;
230 /* save the least 20 bits */
231 val = fsl_prss & 0x000FFFFF;
232 /* move dat[0-3] bits */
233 val |= (fsl_prss & 0x0F000000) >> 4;
234 /* move cmd line bit */
235 val |= (fsl_prss & 0x00800000) << 1;
236 }
237
97e4ba6a 238 if (unlikely(reg == SDHCI_CAPABILITIES)) {
6b4fb671
DA
239 /* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
240 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
241 val &= 0xffff0000;
242
97e4ba6a
RZ
243 /* In FSL esdhc IC module, only bit20 is used to indicate the
244 * ADMA2 capability of esdhc, but this bit is messed up on
245 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
246 * don't actually support ADMA2). So set the BROKEN_ADMA
247 * uirk on MX25/35 platforms.
248 */
249
250 if (val & SDHCI_CAN_DO_ADMA1) {
251 val &= ~SDHCI_CAN_DO_ADMA1;
252 val |= SDHCI_CAN_DO_ADMA2;
253 }
254 }
255
6e9fd28e
DA
256 if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
257 if (esdhc_is_usdhc(imx_data)) {
258 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
259 val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
260 else
261 /* imx6q/dl does not have cap_1 register, fake one */
262 val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
888824bb
DA
263 | SDHCI_SUPPORT_SDR50
264 | SDHCI_USE_SDR50_TUNING;
6e9fd28e
DA
265 }
266 }
0322191e 267
9d61c009 268 if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
0322191e
DA
269 val = 0;
270 val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
271 val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
272 val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
273 }
274
97e4ba6a 275 if (unlikely(reg == SDHCI_INT_STATUS)) {
60bf6396
SG
276 if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
277 val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
97e4ba6a
RZ
278 val |= SDHCI_INT_ADMA_ERROR;
279 }
361b8482
LS
280
281 /*
282 * mask off the interrupt we get in response to the manually
283 * sent CMD12
284 */
285 if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
286 ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
287 val &= ~SDHCI_INT_RESPONSE;
288 writel(SDHCI_INT_RESPONSE, host->ioaddr +
289 SDHCI_INT_STATUS);
290 imx_data->multiblock_status = NO_CMD_PENDING;
291 }
97e4ba6a
RZ
292 }
293
7e29c306
WS
294 return val;
295}
296
297static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
298{
e149860d
RZ
299 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
300 struct pltfm_imx_data *imx_data = pltfm_host->priv;
0d58864b
TL
301 u32 data;
302
303 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
0d58864b
TL
304 if (val & SDHCI_INT_CARD_INT) {
305 /*
306 * Clear and then set D3CD bit to avoid missing the
307 * card interrupt. This is a eSDHC controller problem
308 * so we need to apply the following workaround: clear
309 * and set D3CD bit will make eSDHC re-sample the card
310 * interrupt. In case a card interrupt was lost,
311 * re-sample it by the following steps.
312 */
313 data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
60bf6396 314 data &= ~ESDHC_CTRL_D3CD;
0d58864b 315 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
60bf6396 316 data |= ESDHC_CTRL_D3CD;
0d58864b
TL
317 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
318 }
319 }
7e29c306 320
f47c4bbf 321 if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
58ac8177
RZ
322 && (reg == SDHCI_INT_STATUS)
323 && (val & SDHCI_INT_DATA_END))) {
324 u32 v;
60bf6396
SG
325 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
326 v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
327 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
361b8482
LS
328
329 if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
330 {
331 /* send a manual CMD12 with RESPTYP=none */
332 data = MMC_STOP_TRANSMISSION << 24 |
333 SDHCI_CMD_ABORTCMD << 16;
334 writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
335 imx_data->multiblock_status = WAIT_FOR_INT;
336 }
58ac8177
RZ
337 }
338
97e4ba6a
RZ
339 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
340 if (val & SDHCI_INT_ADMA_ERROR) {
341 val &= ~SDHCI_INT_ADMA_ERROR;
60bf6396 342 val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
97e4ba6a
RZ
343 }
344 }
345
7e29c306
WS
346 writel(val, host->ioaddr + reg);
347}
348
95f25efe
WS
349static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
350{
ef4d0888
SG
351 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
352 struct pltfm_imx_data *imx_data = pltfm_host->priv;
0322191e
DA
353 u16 ret = 0;
354 u32 val;
ef4d0888 355
95a2482a 356 if (unlikely(reg == SDHCI_HOST_VERSION)) {
ef4d0888 357 reg ^= 2;
9d61c009 358 if (esdhc_is_usdhc(imx_data)) {
ef4d0888
SG
359 /*
360 * The usdhc register returns a wrong host version.
361 * Correct it here.
362 */
363 return SDHCI_SPEC_300;
364 }
95a2482a 365 }
95f25efe 366
0322191e
DA
367 if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
368 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
369 if (val & ESDHC_VENDOR_SPEC_VSELECT)
370 ret |= SDHCI_CTRL_VDD_180;
371
9d61c009 372 if (esdhc_is_usdhc(imx_data)) {
6e9fd28e
DA
373 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
374 val = readl(host->ioaddr + ESDHC_MIX_CTRL);
375 else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
376 /* the std tuning bits is in ACMD12_ERR for imx6sl */
377 val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
0322191e
DA
378 }
379
6e9fd28e
DA
380 if (val & ESDHC_MIX_CTRL_EXE_TUNE)
381 ret |= SDHCI_CTRL_EXEC_TUNING;
382 if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
383 ret |= SDHCI_CTRL_TUNED_CLK;
384
0322191e
DA
385 ret |= (imx_data->uhs_mode & SDHCI_CTRL_UHS_MASK);
386 ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
387
388 return ret;
389 }
390
7dd109ef
DA
391 if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
392 if (esdhc_is_usdhc(imx_data)) {
393 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
394 ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
395 /* Swap AC23 bit */
396 if (m & ESDHC_MIX_CTRL_AC23EN) {
397 ret &= ~ESDHC_MIX_CTRL_AC23EN;
398 ret |= SDHCI_TRNS_AUTO_CMD23;
399 }
400 } else {
401 ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
402 }
403
404 return ret;
405 }
406
95f25efe
WS
407 return readw(host->ioaddr + reg);
408}
409
410static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
411{
412 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
e149860d 413 struct pltfm_imx_data *imx_data = pltfm_host->priv;
0322191e 414 u32 new_val = 0;
95f25efe
WS
415
416 switch (reg) {
0322191e
DA
417 case SDHCI_CLOCK_CONTROL:
418 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
419 if (val & SDHCI_CLOCK_CARD_EN)
420 new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
421 else
422 new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
423 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
424 return;
425 case SDHCI_HOST_CONTROL2:
426 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
427 if (val & SDHCI_CTRL_VDD_180)
428 new_val |= ESDHC_VENDOR_SPEC_VSELECT;
429 else
430 new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
431 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
432 imx_data->uhs_mode = val & SDHCI_CTRL_UHS_MASK;
6e9fd28e
DA
433 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
434 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
435 if (val & SDHCI_CTRL_TUNED_CLK)
436 new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
437 else
438 new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
439 writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
440 } else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
441 u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
442 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
8b2bb0ad
DA
443 if (val & SDHCI_CTRL_TUNED_CLK) {
444 v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
445 } else {
446 v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
447 m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
448 }
449
6e9fd28e 450 if (val & SDHCI_CTRL_EXEC_TUNING) {
6e9fd28e
DA
451 v |= ESDHC_MIX_CTRL_EXE_TUNE;
452 m |= ESDHC_MIX_CTRL_FBCLK_SEL;
453 } else {
6e9fd28e 454 v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
6e9fd28e
DA
455 }
456
6e9fd28e
DA
457 writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
458 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
459 }
0322191e 460 return;
95f25efe 461 case SDHCI_TRANSFER_MODE:
f47c4bbf 462 if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
58ac8177
RZ
463 && (host->cmd->opcode == SD_IO_RW_EXTENDED)
464 && (host->cmd->data->blocks > 1)
465 && (host->cmd->data->flags & MMC_DATA_READ)) {
466 u32 v;
60bf6396
SG
467 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
468 v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
469 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
58ac8177 470 }
69f54698 471
9d61c009 472 if (esdhc_is_usdhc(imx_data)) {
69f54698 473 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
2a15f981
SG
474 /* Swap AC23 bit */
475 if (val & SDHCI_TRNS_AUTO_CMD23) {
476 val &= ~SDHCI_TRNS_AUTO_CMD23;
477 val |= ESDHC_MIX_CTRL_AC23EN;
478 }
479 m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
69f54698
SG
480 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
481 } else {
482 /*
483 * Postpone this write, we must do it together with a
484 * command write that is down below.
485 */
486 imx_data->scratchpad = val;
487 }
95f25efe
WS
488 return;
489 case SDHCI_COMMAND:
361b8482 490 if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
58ac8177 491 val |= SDHCI_CMD_ABORTCMD;
95a2482a 492
361b8482 493 if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
f47c4bbf 494 (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
361b8482
LS
495 imx_data->multiblock_status = MULTIBLK_IN_PROCESS;
496
9d61c009 497 if (esdhc_is_usdhc(imx_data))
95a2482a
SG
498 writel(val << 16,
499 host->ioaddr + SDHCI_TRANSFER_MODE);
69f54698 500 else
95a2482a
SG
501 writel(val << 16 | imx_data->scratchpad,
502 host->ioaddr + SDHCI_TRANSFER_MODE);
95f25efe
WS
503 return;
504 case SDHCI_BLOCK_SIZE:
505 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
506 break;
507 }
508 esdhc_clrset_le(host, 0xffff, val, reg);
509}
510
511static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
512{
9a0985b7
WC
513 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
514 struct pltfm_imx_data *imx_data = pltfm_host->priv;
95f25efe 515 u32 new_val;
af51079e 516 u32 mask;
95f25efe
WS
517
518 switch (reg) {
519 case SDHCI_POWER_CONTROL:
520 /*
521 * FSL put some DMA bits here
522 * If your board has a regulator, code should be here
523 */
524 return;
525 case SDHCI_HOST_CONTROL:
6b40d182 526 /* FSL messed up here, so we need to manually compose it. */
af51079e 527 new_val = val & SDHCI_CTRL_LED;
7122bbb0 528 /* ensure the endianness */
95f25efe 529 new_val |= ESDHC_HOST_CONTROL_LE;
9a0985b7
WC
530 /* bits 8&9 are reserved on mx25 */
531 if (!is_imx25_esdhc(imx_data)) {
532 /* DMA mode bits are shifted */
533 new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
534 }
95f25efe 535
af51079e
SH
536 /*
537 * Do not touch buswidth bits here. This is done in
538 * esdhc_pltfm_bus_width.
f6825748
MF
539 * Do not touch the D3CD bit either which is used for the
540 * SDIO interrupt errata workaround.
af51079e 541 */
f6825748 542 mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
af51079e
SH
543
544 esdhc_clrset_le(host, mask, new_val, reg);
95f25efe
WS
545 return;
546 }
547 esdhc_clrset_le(host, 0xff, val, reg);
913413c3
SG
548
549 /*
550 * The esdhc has a design violation to SDHC spec which tells
551 * that software reset should not affect card detection circuit.
552 * But esdhc clears its SYSCTL register bits [0..2] during the
553 * software reset. This will stop those clocks that card detection
554 * circuit relies on. To work around it, we turn the clocks on back
555 * to keep card detection circuit functional.
556 */
58c8c4fb 557 if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
913413c3 558 esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
58c8c4fb
SG
559 /*
560 * The reset on usdhc fails to clear MIX_CTRL register.
561 * Do it manually here.
562 */
de5bdbff 563 if (esdhc_is_usdhc(imx_data)) {
d131a71c
DA
564 /* the tuning bits should be kept during reset */
565 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
566 writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
567 host->ioaddr + ESDHC_MIX_CTRL);
de5bdbff
DA
568 imx_data->is_ddr = 0;
569 }
58c8c4fb 570 }
95f25efe
WS
571}
572
0ddf03c9
LS
573static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
574{
575 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
576 struct pltfm_imx_data *imx_data = pltfm_host->priv;
577 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
578
a974862f 579 if (boarddata->f_max && (boarddata->f_max < pltfm_host->clock))
0ddf03c9
LS
580 return boarddata->f_max;
581 else
a974862f 582 return pltfm_host->clock;
0ddf03c9
LS
583}
584
95f25efe
WS
585static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
586{
587 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
588
a974862f 589 return pltfm_host->clock / 256 / 16;
95f25efe
WS
590}
591
8ba9580a
LS
592static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
593 unsigned int clock)
594{
595 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
fed2f6e2 596 struct pltfm_imx_data *imx_data = pltfm_host->priv;
a974862f 597 unsigned int host_clock = pltfm_host->clock;
d31fc00a
DA
598 int pre_div = 2;
599 int div = 1;
fed2f6e2 600 u32 temp, val;
d31fc00a 601
fed2f6e2 602 if (clock == 0) {
9d61c009 603 if (esdhc_is_usdhc(imx_data)) {
fed2f6e2
DA
604 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
605 writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
606 host->ioaddr + ESDHC_VENDOR_SPEC);
607 }
373073ef 608 return;
fed2f6e2 609 }
d31fc00a 610
de5bdbff 611 if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr)
5f7886c5
DA
612 pre_div = 1;
613
d31fc00a
DA
614 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
615 temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
616 | ESDHC_CLOCK_MASK);
617 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
618
619 while (host_clock / pre_div / 16 > clock && pre_div < 256)
620 pre_div *= 2;
621
622 while (host_clock / pre_div / div > clock && div < 16)
623 div++;
624
e76b8559 625 host->mmc->actual_clock = host_clock / pre_div / div;
d31fc00a 626 dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
e76b8559 627 clock, host->mmc->actual_clock);
d31fc00a 628
de5bdbff
DA
629 if (imx_data->is_ddr)
630 pre_div >>= 2;
631 else
632 pre_div >>= 1;
d31fc00a
DA
633 div--;
634
635 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
636 temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
637 | (div << ESDHC_DIVIDER_SHIFT)
638 | (pre_div << ESDHC_PREDIV_SHIFT));
639 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
fed2f6e2 640
9d61c009 641 if (esdhc_is_usdhc(imx_data)) {
fed2f6e2
DA
642 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
643 writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
644 host->ioaddr + ESDHC_VENDOR_SPEC);
645 }
646
d31fc00a 647 mdelay(1);
8ba9580a
LS
648}
649
913413c3
SG
650static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
651{
842afc02
SG
652 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
653 struct pltfm_imx_data *imx_data = pltfm_host->priv;
654 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
913413c3
SG
655
656 switch (boarddata->wp_type) {
657 case ESDHC_WP_GPIO:
fbe5fdd1 658 return mmc_gpio_get_ro(host->mmc);
913413c3
SG
659 case ESDHC_WP_CONTROLLER:
660 return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
661 SDHCI_WRITE_PROTECT);
662 case ESDHC_WP_NONE:
663 break;
664 }
665
666 return -ENOSYS;
667}
668
2317f56c 669static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
af51079e
SH
670{
671 u32 ctrl;
672
673 switch (width) {
674 case MMC_BUS_WIDTH_8:
675 ctrl = ESDHC_CTRL_8BITBUS;
676 break;
677 case MMC_BUS_WIDTH_4:
678 ctrl = ESDHC_CTRL_4BITBUS;
679 break;
680 default:
681 ctrl = 0;
682 break;
683 }
684
685 esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
686 SDHCI_HOST_CONTROL);
af51079e
SH
687}
688
0322191e
DA
689static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
690{
691 u32 reg;
692
693 /* FIXME: delay a bit for card to be ready for next tuning due to errors */
694 mdelay(1);
695
ce090a4e 696 pm_runtime_get_sync(host->mmc->parent);
0322191e
DA
697 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
698 reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
699 ESDHC_MIX_CTRL_FBCLK_SEL;
700 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
701 writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
702 dev_dbg(mmc_dev(host->mmc),
703 "tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
704 val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
705}
706
707static void esdhc_request_done(struct mmc_request *mrq)
708{
709 complete(&mrq->completion);
710}
711
712static int esdhc_send_tuning_cmd(struct sdhci_host *host, u32 opcode)
713{
714 struct mmc_command cmd = {0};
a50145f9 715 struct mmc_request mrq = {NULL};
0322191e
DA
716 struct mmc_data data = {0};
717 struct scatterlist sg;
718 char tuning_pattern[ESDHC_TUNING_BLOCK_PATTERN_LEN];
719
720 cmd.opcode = opcode;
721 cmd.arg = 0;
722 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
723
724 data.blksz = ESDHC_TUNING_BLOCK_PATTERN_LEN;
725 data.blocks = 1;
726 data.flags = MMC_DATA_READ;
727 data.sg = &sg;
728 data.sg_len = 1;
729
730 sg_init_one(&sg, tuning_pattern, sizeof(tuning_pattern));
731
732 mrq.cmd = &cmd;
733 mrq.cmd->mrq = &mrq;
734 mrq.data = &data;
735 mrq.data->mrq = &mrq;
736 mrq.cmd->data = mrq.data;
737
738 mrq.done = esdhc_request_done;
739 init_completion(&(mrq.completion));
740
741 disable_irq(host->irq);
742 spin_lock(&host->lock);
743 host->mrq = &mrq;
744
745 sdhci_send_command(host, mrq.cmd);
746
747 spin_unlock(&host->lock);
748 enable_irq(host->irq);
749
750 wait_for_completion(&mrq.completion);
751
752 if (cmd.error)
753 return cmd.error;
754 if (data.error)
755 return data.error;
756
757 return 0;
758}
759
760static void esdhc_post_tuning(struct sdhci_host *host)
761{
762 u32 reg;
763
764 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
765 reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
766 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
767}
768
769static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
770{
771 int min, max, avg, ret;
772
773 /* find the mininum delay first which can pass tuning */
774 min = ESDHC_TUNE_CTRL_MIN;
775 while (min < ESDHC_TUNE_CTRL_MAX) {
776 esdhc_prepare_tuning(host, min);
777 if (!esdhc_send_tuning_cmd(host, opcode))
778 break;
779 min += ESDHC_TUNE_CTRL_STEP;
780 }
781
782 /* find the maxinum delay which can not pass tuning */
783 max = min + ESDHC_TUNE_CTRL_STEP;
784 while (max < ESDHC_TUNE_CTRL_MAX) {
785 esdhc_prepare_tuning(host, max);
786 if (esdhc_send_tuning_cmd(host, opcode)) {
787 max -= ESDHC_TUNE_CTRL_STEP;
788 break;
789 }
790 max += ESDHC_TUNE_CTRL_STEP;
791 }
792
793 /* use average delay to get the best timing */
794 avg = (min + max) / 2;
795 esdhc_prepare_tuning(host, avg);
796 ret = esdhc_send_tuning_cmd(host, opcode);
797 esdhc_post_tuning(host);
798
799 dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n",
800 ret ? "failed" : "passed", avg, ret);
801
802 return ret;
803}
804
ad93220d
DA
805static int esdhc_change_pinstate(struct sdhci_host *host,
806 unsigned int uhs)
807{
808 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
809 struct pltfm_imx_data *imx_data = pltfm_host->priv;
810 struct pinctrl_state *pinctrl;
811
812 dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);
813
814 if (IS_ERR(imx_data->pinctrl) ||
815 IS_ERR(imx_data->pins_default) ||
816 IS_ERR(imx_data->pins_100mhz) ||
817 IS_ERR(imx_data->pins_200mhz))
818 return -EINVAL;
819
820 switch (uhs) {
821 case MMC_TIMING_UHS_SDR50:
822 pinctrl = imx_data->pins_100mhz;
823 break;
824 case MMC_TIMING_UHS_SDR104:
429a5b45 825 case MMC_TIMING_MMC_HS200:
ad93220d
DA
826 pinctrl = imx_data->pins_200mhz;
827 break;
828 default:
829 /* back to default state for other legacy timing */
830 pinctrl = imx_data->pins_default;
831 }
832
833 return pinctrl_select_state(imx_data->pinctrl, pinctrl);
834}
835
836static int esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs)
837{
838 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
839 struct pltfm_imx_data *imx_data = pltfm_host->priv;
602519b2 840 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
ad93220d
DA
841
842 switch (uhs) {
843 case MMC_TIMING_UHS_SDR12:
844 imx_data->uhs_mode = SDHCI_CTRL_UHS_SDR12;
845 break;
846 case MMC_TIMING_UHS_SDR25:
847 imx_data->uhs_mode = SDHCI_CTRL_UHS_SDR25;
848 break;
849 case MMC_TIMING_UHS_SDR50:
850 imx_data->uhs_mode = SDHCI_CTRL_UHS_SDR50;
851 break;
852 case MMC_TIMING_UHS_SDR104:
429a5b45 853 case MMC_TIMING_MMC_HS200:
ad93220d
DA
854 imx_data->uhs_mode = SDHCI_CTRL_UHS_SDR104;
855 break;
856 case MMC_TIMING_UHS_DDR50:
857 imx_data->uhs_mode = SDHCI_CTRL_UHS_DDR50;
de5bdbff
DA
858 writel(readl(host->ioaddr + ESDHC_MIX_CTRL) |
859 ESDHC_MIX_CTRL_DDREN,
860 host->ioaddr + ESDHC_MIX_CTRL);
861 imx_data->is_ddr = 1;
602519b2
DA
862 if (boarddata->delay_line) {
863 u32 v;
864 v = boarddata->delay_line <<
865 ESDHC_DLL_OVERRIDE_VAL_SHIFT |
866 (1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
867 if (is_imx53_esdhc(imx_data))
868 v <<= 1;
869 writel(v, host->ioaddr + ESDHC_DLL_CTRL);
870 }
ad93220d
DA
871 break;
872 }
873
874 return esdhc_change_pinstate(host, uhs);
875}
876
0718e59a
RK
877static void esdhc_reset(struct sdhci_host *host, u8 mask)
878{
879 sdhci_reset(host, mask);
880
881 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
882 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
883}
884
6e9fd28e 885static struct sdhci_ops sdhci_esdhc_ops = {
e149860d 886 .read_l = esdhc_readl_le,
0c6d49ce 887 .read_w = esdhc_readw_le,
e149860d 888 .write_l = esdhc_writel_le,
0c6d49ce
WS
889 .write_w = esdhc_writew_le,
890 .write_b = esdhc_writeb_le,
8ba9580a 891 .set_clock = esdhc_pltfm_set_clock,
0ddf03c9 892 .get_max_clock = esdhc_pltfm_get_max_clock,
0c6d49ce 893 .get_min_clock = esdhc_pltfm_get_min_clock,
913413c3 894 .get_ro = esdhc_pltfm_get_ro,
2317f56c 895 .set_bus_width = esdhc_pltfm_set_bus_width,
ad93220d 896 .set_uhs_signaling = esdhc_set_uhs_signaling,
0718e59a 897 .reset = esdhc_reset,
0c6d49ce
WS
898};
899
1db5eebf 900static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
97e4ba6a
RZ
901 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
902 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
903 | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
85d6509d 904 | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
85d6509d
SG
905 .ops = &sdhci_esdhc_ops,
906};
907
abfafc2d 908#ifdef CONFIG_OF
c3be1efd 909static int
abfafc2d
SG
910sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
911 struct esdhc_platform_data *boarddata)
912{
913 struct device_node *np = pdev->dev.of_node;
914
915 if (!np)
916 return -ENODEV;
917
7f217794 918 if (of_get_property(np, "non-removable", NULL))
abfafc2d
SG
919 boarddata->cd_type = ESDHC_CD_PERMANENT;
920
921 if (of_get_property(np, "fsl,cd-controller", NULL))
922 boarddata->cd_type = ESDHC_CD_CONTROLLER;
923
924 if (of_get_property(np, "fsl,wp-controller", NULL))
925 boarddata->wp_type = ESDHC_WP_CONTROLLER;
926
927 boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
928 if (gpio_is_valid(boarddata->cd_gpio))
929 boarddata->cd_type = ESDHC_CD_GPIO;
930
931 boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
932 if (gpio_is_valid(boarddata->wp_gpio))
933 boarddata->wp_type = ESDHC_WP_GPIO;
934
af51079e
SH
935 of_property_read_u32(np, "bus-width", &boarddata->max_bus_width);
936
0ddf03c9
LS
937 of_property_read_u32(np, "max-frequency", &boarddata->f_max);
938
ad93220d
DA
939 if (of_find_property(np, "no-1-8-v", NULL))
940 boarddata->support_vsel = false;
941 else
942 boarddata->support_vsel = true;
943
602519b2
DA
944 if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
945 boarddata->delay_line = 0;
946
abfafc2d
SG
947 return 0;
948}
949#else
950static inline int
951sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
952 struct esdhc_platform_data *boarddata)
953{
954 return -ENODEV;
955}
956#endif
957
c3be1efd 958static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
95f25efe 959{
abfafc2d
SG
960 const struct of_device_id *of_id =
961 of_match_device(imx_esdhc_dt_ids, &pdev->dev);
85d6509d
SG
962 struct sdhci_pltfm_host *pltfm_host;
963 struct sdhci_host *host;
964 struct esdhc_platform_data *boarddata;
0c6d49ce 965 int err;
e149860d 966 struct pltfm_imx_data *imx_data;
95f25efe 967
0e748234 968 host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata, 0);
85d6509d
SG
969 if (IS_ERR(host))
970 return PTR_ERR(host);
971
972 pltfm_host = sdhci_priv(host);
973
e3af31c6 974 imx_data = devm_kzalloc(&pdev->dev, sizeof(*imx_data), GFP_KERNEL);
abfafc2d
SG
975 if (!imx_data) {
976 err = -ENOMEM;
e3af31c6 977 goto free_sdhci;
abfafc2d 978 }
57ed3314 979
f47c4bbf
SG
980 imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
981 pdev->id_entry->driver_data;
85d6509d
SG
982 pltfm_host->priv = imx_data;
983
52dac615
SH
984 imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
985 if (IS_ERR(imx_data->clk_ipg)) {
986 err = PTR_ERR(imx_data->clk_ipg);
e3af31c6 987 goto free_sdhci;
95f25efe 988 }
52dac615
SH
989
990 imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
991 if (IS_ERR(imx_data->clk_ahb)) {
992 err = PTR_ERR(imx_data->clk_ahb);
e3af31c6 993 goto free_sdhci;
52dac615
SH
994 }
995
996 imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
997 if (IS_ERR(imx_data->clk_per)) {
998 err = PTR_ERR(imx_data->clk_per);
e3af31c6 999 goto free_sdhci;
52dac615
SH
1000 }
1001
1002 pltfm_host->clk = imx_data->clk_per;
a974862f 1003 pltfm_host->clock = clk_get_rate(pltfm_host->clk);
52dac615
SH
1004 clk_prepare_enable(imx_data->clk_per);
1005 clk_prepare_enable(imx_data->clk_ipg);
1006 clk_prepare_enable(imx_data->clk_ahb);
95f25efe 1007
ad93220d 1008 imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
e62d8b8f
DA
1009 if (IS_ERR(imx_data->pinctrl)) {
1010 err = PTR_ERR(imx_data->pinctrl);
e3af31c6 1011 goto disable_clk;
e62d8b8f
DA
1012 }
1013
ad93220d
DA
1014 imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
1015 PINCTRL_STATE_DEFAULT);
1016 if (IS_ERR(imx_data->pins_default)) {
1017 err = PTR_ERR(imx_data->pins_default);
1018 dev_err(mmc_dev(host->mmc), "could not get default state\n");
1019 goto disable_clk;
1020 }
1021
b8915282 1022 host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
37865fe9 1023
f47c4bbf 1024 if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207)
0c6d49ce 1025 /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
97e4ba6a
RZ
1026 host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
1027 | SDHCI_QUIRK_BROKEN_ADMA;
0c6d49ce 1028
f750ba9b
SG
1029 /*
1030 * The imx6q ROM code will change the default watermark level setting
1031 * to something insane. Change it back here.
1032 */
69ed60e0 1033 if (esdhc_is_usdhc(imx_data)) {
60bf6396 1034 writel(0x08100810, host->ioaddr + ESDHC_WTMK_LVL);
69ed60e0 1035 host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
e2997c94 1036 host->mmc->caps |= MMC_CAP_1_8V_DDR;
69ed60e0 1037 }
f750ba9b 1038
6e9fd28e
DA
1039 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
1040 sdhci_esdhc_ops.platform_execute_tuning =
1041 esdhc_executing_tuning;
8b2bb0ad
DA
1042
1043 if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
1044 writel(readl(host->ioaddr + ESDHC_TUNING_CTRL) |
1045 ESDHC_STD_TUNING_EN | ESDHC_TUNING_START_TAP,
1046 host->ioaddr + ESDHC_TUNING_CTRL);
1047
842afc02 1048 boarddata = &imx_data->boarddata;
abfafc2d
SG
1049 if (sdhci_esdhc_imx_probe_dt(pdev, boarddata) < 0) {
1050 if (!host->mmc->parent->platform_data) {
1051 dev_err(mmc_dev(host->mmc), "no board data!\n");
1052 err = -EINVAL;
e3af31c6 1053 goto disable_clk;
abfafc2d
SG
1054 }
1055 imx_data->boarddata = *((struct esdhc_platform_data *)
1056 host->mmc->parent->platform_data);
1057 }
913413c3
SG
1058
1059 /* write_protect */
1060 if (boarddata->wp_type == ESDHC_WP_GPIO) {
fbe5fdd1 1061 err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
0c6d49ce 1062 if (err) {
fbe5fdd1
SG
1063 dev_err(mmc_dev(host->mmc),
1064 "failed to request write-protect gpio!\n");
1065 goto disable_clk;
0c6d49ce 1066 }
fbe5fdd1 1067 host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
913413c3
SG
1068 }
1069
1070 /* card_detect */
913413c3
SG
1071 switch (boarddata->cd_type) {
1072 case ESDHC_CD_GPIO:
214fc309 1073 err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
7e29c306 1074 if (err) {
913413c3 1075 dev_err(mmc_dev(host->mmc),
fbe5fdd1 1076 "failed to request card-detect gpio!\n");
e3af31c6 1077 goto disable_clk;
7e29c306 1078 }
913413c3 1079 /* fall through */
7e29c306 1080
913413c3
SG
1081 case ESDHC_CD_CONTROLLER:
1082 /* we have a working card_detect back */
7e29c306 1083 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
913413c3
SG
1084 break;
1085
1086 case ESDHC_CD_PERMANENT:
e526003b 1087 host->mmc->caps |= MMC_CAP_NONREMOVABLE;
913413c3
SG
1088 break;
1089
1090 case ESDHC_CD_NONE:
1091 break;
0c6d49ce 1092 }
16a790bc 1093
af51079e
SH
1094 switch (boarddata->max_bus_width) {
1095 case 8:
1096 host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
1097 break;
1098 case 4:
1099 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
1100 break;
1101 case 1:
1102 default:
1103 host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
1104 break;
1105 }
1106
ad93220d 1107 /* sdr50 and sdr104 needs work on 1.8v signal voltage */
9d61c009 1108 if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data)) {
ad93220d
DA
1109 imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
1110 ESDHC_PINCTRL_STATE_100MHZ);
1111 imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
1112 ESDHC_PINCTRL_STATE_200MHZ);
1113 if (IS_ERR(imx_data->pins_100mhz) ||
1114 IS_ERR(imx_data->pins_200mhz)) {
1115 dev_warn(mmc_dev(host->mmc),
1116 "could not get ultra high speed state, work on normal mode\n");
1117 /* fall back to not support uhs by specify no 1.8v quirk */
1118 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1119 }
1120 } else {
1121 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1122 }
1123
85d6509d
SG
1124 err = sdhci_add_host(host);
1125 if (err)
e3af31c6 1126 goto disable_clk;
85d6509d 1127
89d7e5c1
DA
1128 pm_runtime_set_active(&pdev->dev);
1129 pm_runtime_enable(&pdev->dev);
1130 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1131 pm_runtime_use_autosuspend(&pdev->dev);
1132 pm_suspend_ignore_children(&pdev->dev, 1);
1133
95f25efe 1134 return 0;
7e29c306 1135
e3af31c6 1136disable_clk:
52dac615
SH
1137 clk_disable_unprepare(imx_data->clk_per);
1138 clk_disable_unprepare(imx_data->clk_ipg);
1139 clk_disable_unprepare(imx_data->clk_ahb);
e3af31c6 1140free_sdhci:
85d6509d
SG
1141 sdhci_pltfm_free(pdev);
1142 return err;
95f25efe
WS
1143}
1144
6e0ee714 1145static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
95f25efe 1146{
85d6509d 1147 struct sdhci_host *host = platform_get_drvdata(pdev);
95f25efe 1148 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
e149860d 1149 struct pltfm_imx_data *imx_data = pltfm_host->priv;
85d6509d
SG
1150 int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
1151
1152 sdhci_remove_host(host, dead);
0c6d49ce 1153
89d7e5c1
DA
1154 pm_runtime_dont_use_autosuspend(&pdev->dev);
1155 pm_runtime_disable(&pdev->dev);
1156
a7f2be94
DA
1157 if (!IS_ENABLED(CONFIG_PM_RUNTIME)) {
1158 clk_disable_unprepare(imx_data->clk_per);
1159 clk_disable_unprepare(imx_data->clk_ipg);
1160 clk_disable_unprepare(imx_data->clk_ahb);
1161 }
52dac615 1162
85d6509d
SG
1163 sdhci_pltfm_free(pdev);
1164
1165 return 0;
95f25efe
WS
1166}
1167
89d7e5c1
DA
1168#ifdef CONFIG_PM_RUNTIME
1169static int sdhci_esdhc_runtime_suspend(struct device *dev)
1170{
1171 struct sdhci_host *host = dev_get_drvdata(dev);
1172 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1173 struct pltfm_imx_data *imx_data = pltfm_host->priv;
1174 int ret;
1175
1176 ret = sdhci_runtime_suspend_host(host);
1177
be138554
RK
1178 if (!sdhci_sdio_irq_enabled(host)) {
1179 clk_disable_unprepare(imx_data->clk_per);
1180 clk_disable_unprepare(imx_data->clk_ipg);
1181 }
89d7e5c1
DA
1182 clk_disable_unprepare(imx_data->clk_ahb);
1183
1184 return ret;
1185}
1186
1187static int sdhci_esdhc_runtime_resume(struct device *dev)
1188{
1189 struct sdhci_host *host = dev_get_drvdata(dev);
1190 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1191 struct pltfm_imx_data *imx_data = pltfm_host->priv;
1192
be138554
RK
1193 if (!sdhci_sdio_irq_enabled(host)) {
1194 clk_prepare_enable(imx_data->clk_per);
1195 clk_prepare_enable(imx_data->clk_ipg);
1196 }
89d7e5c1
DA
1197 clk_prepare_enable(imx_data->clk_ahb);
1198
1199 return sdhci_runtime_resume_host(host);
1200}
1201#endif
1202
1203static const struct dev_pm_ops sdhci_esdhc_pmops = {
1204 SET_SYSTEM_SLEEP_PM_OPS(sdhci_pltfm_suspend, sdhci_pltfm_resume)
1205 SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
1206 sdhci_esdhc_runtime_resume, NULL)
1207};
1208
85d6509d
SG
1209static struct platform_driver sdhci_esdhc_imx_driver = {
1210 .driver = {
1211 .name = "sdhci-esdhc-imx",
1212 .owner = THIS_MODULE,
abfafc2d 1213 .of_match_table = imx_esdhc_dt_ids,
89d7e5c1 1214 .pm = &sdhci_esdhc_pmops,
85d6509d 1215 },
57ed3314 1216 .id_table = imx_esdhc_devtype,
85d6509d 1217 .probe = sdhci_esdhc_imx_probe,
0433c143 1218 .remove = sdhci_esdhc_imx_remove,
95f25efe 1219};
85d6509d 1220
d1f81a64 1221module_platform_driver(sdhci_esdhc_imx_driver);
85d6509d
SG
1222
1223MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
1224MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
1225MODULE_LICENSE("GPL v2");