Merge branch 'pm-cpufreq'
[linux-2.6-block.git] / drivers / irqchip / irq-crossbar.c
CommitLineData
96ca848e
S
1/*
2 * drivers/irqchip/irq-crossbar.c
3 *
4 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
5 * Author: Sricharan R <r.sricharan@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 */
12#include <linux/err.h>
13#include <linux/io.h>
41a83e06 14#include <linux/irqchip.h>
783d3186 15#include <linux/irqdomain.h>
96ca848e
S
16#include <linux/of_address.h>
17#include <linux/of_irq.h>
18#include <linux/slab.h>
783d3186 19
96ca848e 20#define IRQ_FREE -1
1d50d2ce 21#define IRQ_RESERVED -2
64e0f8ba 22#define IRQ_SKIP -3
96ca848e
S
23#define GIC_IRQ_START 32
24
e30ef8ab
NM
25/**
26 * struct crossbar_device - crossbar device description
783d3186 27 * @lock: spinlock serializing access to @irq_map
96ca848e 28 * @int_max: maximum number of supported interrupts
a35057d1 29 * @safe_map: safe default value to initialize the crossbar
2f7d2fb7 30 * @max_crossbar_sources: Maximum number of crossbar sources
96ca848e
S
31 * @irq_map: array of interrupts to crossbar number mapping
32 * @crossbar_base: crossbar base address
33 * @register_offsets: offsets for each irq number
e30ef8ab 34 * @write: register write function pointer
96ca848e
S
35 */
36struct crossbar_device {
783d3186 37 raw_spinlock_t lock;
96ca848e 38 uint int_max;
a35057d1 39 uint safe_map;
2f7d2fb7 40 uint max_crossbar_sources;
96ca848e
S
41 uint *irq_map;
42 void __iomem *crossbar_base;
43 int *register_offsets;
a35057d1 44 void (*write)(int, int);
96ca848e
S
45};
46
47static struct crossbar_device *cb;
48
783d3186 49static void crossbar_writel(int irq_no, int cb_no)
96ca848e
S
50{
51 writel(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]);
52}
53
783d3186 54static void crossbar_writew(int irq_no, int cb_no)
96ca848e
S
55{
56 writew(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]);
57}
58
783d3186 59static void crossbar_writeb(int irq_no, int cb_no)
96ca848e
S
60{
61 writeb(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]);
62}
63
783d3186
MZ
64static struct irq_chip crossbar_chip = {
65 .name = "CBAR",
66 .irq_eoi = irq_chip_eoi_parent,
67 .irq_mask = irq_chip_mask_parent,
68 .irq_unmask = irq_chip_unmask_parent,
69 .irq_retrigger = irq_chip_retrigger_hierarchy,
e269ec42 70 .irq_set_type = irq_chip_set_type_parent,
8200fe43
GS
71 .flags = IRQCHIP_MASK_ON_SUSPEND |
72 IRQCHIP_SKIP_SET_WAKE,
783d3186
MZ
73#ifdef CONFIG_SMP
74 .irq_set_affinity = irq_chip_set_affinity_parent,
75#endif
76};
6f16fc87 77
783d3186
MZ
78static int allocate_gic_irq(struct irq_domain *domain, unsigned virq,
79 irq_hw_number_t hwirq)
96ca848e 80{
783d3186 81 struct of_phandle_args args;
96ca848e 82 int i;
783d3186 83 int err;
96ca848e 84
783d3186 85 raw_spin_lock(&cb->lock);
ddee0fb4 86 for (i = cb->int_max - 1; i >= 0; i--) {
96ca848e 87 if (cb->irq_map[i] == IRQ_FREE) {
783d3186
MZ
88 cb->irq_map[i] = hwirq;
89 break;
96ca848e
S
90 }
91 }
783d3186 92 raw_spin_unlock(&cb->lock);
96ca848e 93
783d3186
MZ
94 if (i < 0)
95 return -ENODEV;
96ca848e 96
783d3186
MZ
97 args.np = domain->parent->of_node;
98 args.args_count = 3;
99 args.args[0] = 0; /* SPI */
100 args.args[1] = i;
101 args.args[2] = IRQ_TYPE_LEVEL_HIGH;
d360892d 102
783d3186
MZ
103 err = irq_domain_alloc_irqs_parent(domain, virq, 1, &args);
104 if (err)
105 cb->irq_map[i] = IRQ_FREE;
106 else
107 cb->write(i, hwirq);
29918b67 108
783d3186 109 return err;
29918b67
NM
110}
111
783d3186
MZ
112static int crossbar_domain_alloc(struct irq_domain *d, unsigned int virq,
113 unsigned int nr_irqs, void *data)
96ca848e 114{
783d3186
MZ
115 struct of_phandle_args *args = data;
116 irq_hw_number_t hwirq;
117 int i;
118
119 if (args->args_count != 3)
120 return -EINVAL; /* Not GIC compliant */
121 if (args->args[0] != 0)
122 return -EINVAL; /* No PPI should point to this domain */
123
124 hwirq = args->args[1];
125 if ((hwirq + nr_irqs) > cb->max_crossbar_sources)
126 return -EINVAL; /* Can't deal with this */
127
128 for (i = 0; i < nr_irqs; i++) {
129 int err = allocate_gic_irq(d, virq + i, hwirq + i);
130
131 if (err)
132 return err;
133
134 irq_domain_set_hwirq_and_chip(d, virq + i, hwirq + i,
135 &crossbar_chip, NULL);
136 }
29918b67 137
96ca848e
S
138 return 0;
139}
140
8b09a45d 141/**
783d3186
MZ
142 * crossbar_domain_free - unmap/free a crossbar<->irq connection
143 * @domain: domain of irq to unmap
144 * @virq: virq number
145 * @nr_irqs: number of irqs to free
8b09a45d
S
146 *
147 * We do not maintain a use count of total number of map/unmap
148 * calls for a particular irq to find out if a irq can be really
149 * unmapped. This is because unmap is called during irq_dispose_mapping(irq),
150 * after which irq is anyways unusable. So an explicit map has to be called
151 * after that.
152 */
783d3186
MZ
153static void crossbar_domain_free(struct irq_domain *domain, unsigned int virq,
154 unsigned int nr_irqs)
96ca848e 155{
783d3186 156 int i;
96ca848e 157
783d3186
MZ
158 raw_spin_lock(&cb->lock);
159 for (i = 0; i < nr_irqs; i++) {
160 struct irq_data *d = irq_domain_get_irq_data(domain, virq + i);
161
162 irq_domain_reset_irq_data(d);
163 cb->irq_map[d->hwirq] = IRQ_FREE;
164 cb->write(d->hwirq, cb->safe_map);
a35057d1 165 }
783d3186 166 raw_spin_unlock(&cb->lock);
96ca848e
S
167}
168
169static int crossbar_domain_xlate(struct irq_domain *d,
170 struct device_node *controller,
171 const u32 *intspec, unsigned int intsize,
172 unsigned long *out_hwirq,
173 unsigned int *out_type)
174{
783d3186
MZ
175 if (d->of_node != controller)
176 return -EINVAL; /* Shouldn't happen, really... */
177 if (intsize != 3)
178 return -EINVAL; /* Not GIC compliant */
179 if (intspec[0] != 0)
180 return -EINVAL; /* No PPI should point to this domain */
181
182 *out_hwirq = intspec[1];
183 *out_type = intspec[2];
96ca848e
S
184 return 0;
185}
186
783d3186
MZ
187static const struct irq_domain_ops crossbar_domain_ops = {
188 .alloc = crossbar_domain_alloc,
189 .free = crossbar_domain_free,
190 .xlate = crossbar_domain_xlate,
96ca848e
S
191};
192
193static int __init crossbar_of_init(struct device_node *node)
194{
edb442de 195 int i, size, max = 0, reserved = 0, entry;
96ca848e 196 const __be32 *irqsr;
edb442de 197 int ret = -ENOMEM;
96ca848e 198
3894e9e8 199 cb = kzalloc(sizeof(*cb), GFP_KERNEL);
96ca848e
S
200
201 if (!cb)
edb442de 202 return ret;
96ca848e
S
203
204 cb->crossbar_base = of_iomap(node, 0);
205 if (!cb->crossbar_base)
3c44d515 206 goto err_cb;
96ca848e 207
2f7d2fb7
NM
208 of_property_read_u32(node, "ti,max-crossbar-sources",
209 &cb->max_crossbar_sources);
210 if (!cb->max_crossbar_sources) {
211 pr_err("missing 'ti,max-crossbar-sources' property\n");
212 ret = -EINVAL;
213 goto err_base;
214 }
215
96ca848e 216 of_property_read_u32(node, "ti,max-irqs", &max);
edb442de
NM
217 if (!max) {
218 pr_err("missing 'ti,max-irqs' property\n");
219 ret = -EINVAL;
3c44d515 220 goto err_base;
edb442de 221 }
4dbf45e3 222 cb->irq_map = kcalloc(max, sizeof(int), GFP_KERNEL);
96ca848e 223 if (!cb->irq_map)
3c44d515 224 goto err_base;
96ca848e
S
225
226 cb->int_max = max;
227
228 for (i = 0; i < max; i++)
229 cb->irq_map[i] = IRQ_FREE;
230
231 /* Get and mark reserved irqs */
232 irqsr = of_get_property(node, "ti,irqs-reserved", &size);
233 if (irqsr) {
234 size /= sizeof(__be32);
235
236 for (i = 0; i < size; i++) {
237 of_property_read_u32_index(node,
238 "ti,irqs-reserved",
239 i, &entry);
702f7e36 240 if (entry >= max) {
96ca848e 241 pr_err("Invalid reserved entry\n");
edb442de 242 ret = -EINVAL;
3c44d515 243 goto err_irq_map;
96ca848e 244 }
1d50d2ce 245 cb->irq_map[entry] = IRQ_RESERVED;
96ca848e
S
246 }
247 }
248
64e0f8ba
NM
249 /* Skip irqs hardwired to bypass the crossbar */
250 irqsr = of_get_property(node, "ti,irqs-skip", &size);
251 if (irqsr) {
252 size /= sizeof(__be32);
253
254 for (i = 0; i < size; i++) {
255 of_property_read_u32_index(node,
256 "ti,irqs-skip",
257 i, &entry);
702f7e36 258 if (entry >= max) {
64e0f8ba
NM
259 pr_err("Invalid skip entry\n");
260 ret = -EINVAL;
3c44d515 261 goto err_irq_map;
64e0f8ba
NM
262 }
263 cb->irq_map[entry] = IRQ_SKIP;
264 }
265 }
266
267
4dbf45e3 268 cb->register_offsets = kcalloc(max, sizeof(int), GFP_KERNEL);
96ca848e 269 if (!cb->register_offsets)
3c44d515 270 goto err_irq_map;
96ca848e
S
271
272 of_property_read_u32(node, "ti,reg-size", &size);
273
274 switch (size) {
275 case 1:
276 cb->write = crossbar_writeb;
277 break;
278 case 2:
279 cb->write = crossbar_writew;
280 break;
281 case 4:
282 cb->write = crossbar_writel;
283 break;
284 default:
285 pr_err("Invalid reg-size property\n");
edb442de 286 ret = -EINVAL;
3c44d515 287 goto err_reg_offset;
96ca848e
S
288 break;
289 }
290
291 /*
292 * Register offsets are not linear because of the
293 * reserved irqs. so find and store the offsets once.
294 */
295 for (i = 0; i < max; i++) {
1d50d2ce 296 if (cb->irq_map[i] == IRQ_RESERVED)
96ca848e
S
297 continue;
298
299 cb->register_offsets[i] = reserved;
300 reserved += size;
301 }
302
a35057d1 303 of_property_read_u32(node, "ti,irqs-safe-map", &cb->safe_map);
a35057d1
NM
304 /* Initialize the crossbar with safe map to start with */
305 for (i = 0; i < max; i++) {
306 if (cb->irq_map[i] == IRQ_RESERVED ||
307 cb->irq_map[i] == IRQ_SKIP)
308 continue;
309
310 cb->write(i, cb->safe_map);
311 }
312
783d3186
MZ
313 raw_spin_lock_init(&cb->lock);
314
96ca848e
S
315 return 0;
316
3c44d515 317err_reg_offset:
96ca848e 318 kfree(cb->register_offsets);
3c44d515 319err_irq_map:
96ca848e 320 kfree(cb->irq_map);
3c44d515 321err_base:
96ca848e 322 iounmap(cb->crossbar_base);
3c44d515 323err_cb:
96ca848e 324 kfree(cb);
99e37d0e
S
325
326 cb = NULL;
edb442de 327 return ret;
96ca848e
S
328}
329
783d3186
MZ
330static int __init irqcrossbar_init(struct device_node *node,
331 struct device_node *parent)
96ca848e 332{
783d3186
MZ
333 struct irq_domain *parent_domain, *domain;
334 int err;
335
336 if (!parent) {
337 pr_err("%s: no parent, giving up\n", node->full_name);
96ca848e 338 return -ENODEV;
783d3186
MZ
339 }
340
341 parent_domain = irq_find_host(parent);
342 if (!parent_domain) {
343 pr_err("%s: unable to obtain parent domain\n", node->full_name);
344 return -ENXIO;
345 }
346
347 err = crossbar_of_init(node);
348 if (err)
349 return err;
350
351 domain = irq_domain_add_hierarchy(parent_domain, 0,
352 cb->max_crossbar_sources,
353 node, &crossbar_domain_ops,
354 NULL);
355 if (!domain) {
356 pr_err("%s: failed to allocated domain\n", node->full_name);
357 return -ENOMEM;
358 }
96ca848e 359
96ca848e
S
360 return 0;
361}
783d3186
MZ
362
363IRQCHIP_DECLARE(ti_irqcrossbar, "ti,irq-crossbar", irqcrossbar_init);