iommu/fsl: Convert to device_group call-back
[linux-2.6-block.git] / drivers / iommu / arm-smmu.c
CommitLineData
45ae7cff
WD
1/*
2 * IOMMU API for ARM architected SMMU implementations.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software
15 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
16 *
17 * Copyright (C) 2013 ARM Limited
18 *
19 * Author: Will Deacon <will.deacon@arm.com>
20 *
21 * This driver currently supports:
22 * - SMMUv1 and v2 implementations
23 * - Stream-matching and stream-indexing
24 * - v7/v8 long-descriptor format
25 * - Non-secure access to the SMMU
45ae7cff
WD
26 * - Context fault reporting
27 */
28
29#define pr_fmt(fmt) "arm-smmu: " fmt
30
31#include <linux/delay.h>
32#include <linux/dma-mapping.h>
33#include <linux/err.h>
34#include <linux/interrupt.h>
35#include <linux/io.h>
36#include <linux/iommu.h>
859a732e 37#include <linux/iopoll.h>
45ae7cff
WD
38#include <linux/module.h>
39#include <linux/of.h>
bae2c2d4 40#include <linux/of_address.h>
a9a1b0b5 41#include <linux/pci.h>
45ae7cff
WD
42#include <linux/platform_device.h>
43#include <linux/slab.h>
44#include <linux/spinlock.h>
45
46#include <linux/amba/bus.h>
47
518f7136 48#include "io-pgtable.h"
45ae7cff
WD
49
50/* Maximum number of stream IDs assigned to a single device */
636e97b0 51#define MAX_MASTER_STREAMIDS MAX_PHANDLE_ARGS
45ae7cff
WD
52
53/* Maximum number of context banks per SMMU */
54#define ARM_SMMU_MAX_CBS 128
55
56/* Maximum number of mapping groups per SMMU */
57#define ARM_SMMU_MAX_SMRS 128
58
45ae7cff
WD
59/* SMMU global address space */
60#define ARM_SMMU_GR0(smmu) ((smmu)->base)
c757e852 61#define ARM_SMMU_GR1(smmu) ((smmu)->base + (1 << (smmu)->pgshift))
45ae7cff 62
3a5df8ff
AH
63/*
64 * SMMU global address space with conditional offset to access secure
65 * aliases of non-secure registers (e.g. nsCR0: 0x400, nsGFSR: 0x448,
66 * nsGFSYNR0: 0x450)
67 */
68#define ARM_SMMU_GR0_NS(smmu) \
69 ((smmu)->base + \
70 ((smmu->options & ARM_SMMU_OPT_SECURE_CFG_ACCESS) \
71 ? 0x400 : 0))
72
45ae7cff
WD
73/* Configuration registers */
74#define ARM_SMMU_GR0_sCR0 0x0
75#define sCR0_CLIENTPD (1 << 0)
76#define sCR0_GFRE (1 << 1)
77#define sCR0_GFIE (1 << 2)
78#define sCR0_GCFGFRE (1 << 4)
79#define sCR0_GCFGFIE (1 << 5)
80#define sCR0_USFCFG (1 << 10)
81#define sCR0_VMIDPNE (1 << 11)
82#define sCR0_PTM (1 << 12)
83#define sCR0_FB (1 << 13)
84#define sCR0_BSU_SHIFT 14
85#define sCR0_BSU_MASK 0x3
86
87/* Identification registers */
88#define ARM_SMMU_GR0_ID0 0x20
89#define ARM_SMMU_GR0_ID1 0x24
90#define ARM_SMMU_GR0_ID2 0x28
91#define ARM_SMMU_GR0_ID3 0x2c
92#define ARM_SMMU_GR0_ID4 0x30
93#define ARM_SMMU_GR0_ID5 0x34
94#define ARM_SMMU_GR0_ID6 0x38
95#define ARM_SMMU_GR0_ID7 0x3c
96#define ARM_SMMU_GR0_sGFSR 0x48
97#define ARM_SMMU_GR0_sGFSYNR0 0x50
98#define ARM_SMMU_GR0_sGFSYNR1 0x54
99#define ARM_SMMU_GR0_sGFSYNR2 0x58
45ae7cff
WD
100
101#define ID0_S1TS (1 << 30)
102#define ID0_S2TS (1 << 29)
103#define ID0_NTS (1 << 28)
104#define ID0_SMS (1 << 27)
859a732e 105#define ID0_ATOSNS (1 << 26)
45ae7cff
WD
106#define ID0_CTTW (1 << 14)
107#define ID0_NUMIRPT_SHIFT 16
108#define ID0_NUMIRPT_MASK 0xff
3c8766d0
OH
109#define ID0_NUMSIDB_SHIFT 9
110#define ID0_NUMSIDB_MASK 0xf
45ae7cff
WD
111#define ID0_NUMSMRG_SHIFT 0
112#define ID0_NUMSMRG_MASK 0xff
113
114#define ID1_PAGESIZE (1 << 31)
115#define ID1_NUMPAGENDXB_SHIFT 28
116#define ID1_NUMPAGENDXB_MASK 7
117#define ID1_NUMS2CB_SHIFT 16
118#define ID1_NUMS2CB_MASK 0xff
119#define ID1_NUMCB_SHIFT 0
120#define ID1_NUMCB_MASK 0xff
121
122#define ID2_OAS_SHIFT 4
123#define ID2_OAS_MASK 0xf
124#define ID2_IAS_SHIFT 0
125#define ID2_IAS_MASK 0xf
126#define ID2_UBS_SHIFT 8
127#define ID2_UBS_MASK 0xf
128#define ID2_PTFS_4K (1 << 12)
129#define ID2_PTFS_16K (1 << 13)
130#define ID2_PTFS_64K (1 << 14)
131
45ae7cff 132/* Global TLB invalidation */
45ae7cff
WD
133#define ARM_SMMU_GR0_TLBIVMID 0x64
134#define ARM_SMMU_GR0_TLBIALLNSNH 0x68
135#define ARM_SMMU_GR0_TLBIALLH 0x6c
136#define ARM_SMMU_GR0_sTLBGSYNC 0x70
137#define ARM_SMMU_GR0_sTLBGSTATUS 0x74
138#define sTLBGSTATUS_GSACTIVE (1 << 0)
139#define TLB_LOOP_TIMEOUT 1000000 /* 1s! */
140
141/* Stream mapping registers */
142#define ARM_SMMU_GR0_SMR(n) (0x800 + ((n) << 2))
143#define SMR_VALID (1 << 31)
144#define SMR_MASK_SHIFT 16
145#define SMR_MASK_MASK 0x7fff
146#define SMR_ID_SHIFT 0
147#define SMR_ID_MASK 0x7fff
148
149#define ARM_SMMU_GR0_S2CR(n) (0xc00 + ((n) << 2))
150#define S2CR_CBNDX_SHIFT 0
151#define S2CR_CBNDX_MASK 0xff
152#define S2CR_TYPE_SHIFT 16
153#define S2CR_TYPE_MASK 0x3
154#define S2CR_TYPE_TRANS (0 << S2CR_TYPE_SHIFT)
155#define S2CR_TYPE_BYPASS (1 << S2CR_TYPE_SHIFT)
156#define S2CR_TYPE_FAULT (2 << S2CR_TYPE_SHIFT)
157
158/* Context bank attribute registers */
159#define ARM_SMMU_GR1_CBAR(n) (0x0 + ((n) << 2))
160#define CBAR_VMID_SHIFT 0
161#define CBAR_VMID_MASK 0xff
57ca90f6
WD
162#define CBAR_S1_BPSHCFG_SHIFT 8
163#define CBAR_S1_BPSHCFG_MASK 3
164#define CBAR_S1_BPSHCFG_NSH 3
45ae7cff
WD
165#define CBAR_S1_MEMATTR_SHIFT 12
166#define CBAR_S1_MEMATTR_MASK 0xf
167#define CBAR_S1_MEMATTR_WB 0xf
168#define CBAR_TYPE_SHIFT 16
169#define CBAR_TYPE_MASK 0x3
170#define CBAR_TYPE_S2_TRANS (0 << CBAR_TYPE_SHIFT)
171#define CBAR_TYPE_S1_TRANS_S2_BYPASS (1 << CBAR_TYPE_SHIFT)
172#define CBAR_TYPE_S1_TRANS_S2_FAULT (2 << CBAR_TYPE_SHIFT)
173#define CBAR_TYPE_S1_TRANS_S2_TRANS (3 << CBAR_TYPE_SHIFT)
174#define CBAR_IRPTNDX_SHIFT 24
175#define CBAR_IRPTNDX_MASK 0xff
176
177#define ARM_SMMU_GR1_CBA2R(n) (0x800 + ((n) << 2))
178#define CBA2R_RW64_32BIT (0 << 0)
179#define CBA2R_RW64_64BIT (1 << 0)
180
181/* Translation context bank */
182#define ARM_SMMU_CB_BASE(smmu) ((smmu)->base + ((smmu)->size >> 1))
c757e852 183#define ARM_SMMU_CB(smmu, n) ((n) * (1 << (smmu)->pgshift))
45ae7cff
WD
184
185#define ARM_SMMU_CB_SCTLR 0x0
186#define ARM_SMMU_CB_RESUME 0x8
187#define ARM_SMMU_CB_TTBCR2 0x10
188#define ARM_SMMU_CB_TTBR0_LO 0x20
189#define ARM_SMMU_CB_TTBR0_HI 0x24
518f7136
WD
190#define ARM_SMMU_CB_TTBR1_LO 0x28
191#define ARM_SMMU_CB_TTBR1_HI 0x2c
45ae7cff
WD
192#define ARM_SMMU_CB_TTBCR 0x30
193#define ARM_SMMU_CB_S1_MAIR0 0x38
518f7136 194#define ARM_SMMU_CB_S1_MAIR1 0x3c
859a732e
MH
195#define ARM_SMMU_CB_PAR_LO 0x50
196#define ARM_SMMU_CB_PAR_HI 0x54
45ae7cff
WD
197#define ARM_SMMU_CB_FSR 0x58
198#define ARM_SMMU_CB_FAR_LO 0x60
199#define ARM_SMMU_CB_FAR_HI 0x64
200#define ARM_SMMU_CB_FSYNR0 0x68
518f7136 201#define ARM_SMMU_CB_S1_TLBIVA 0x600
1463fe44 202#define ARM_SMMU_CB_S1_TLBIASID 0x610
518f7136
WD
203#define ARM_SMMU_CB_S1_TLBIVAL 0x620
204#define ARM_SMMU_CB_S2_TLBIIPAS2 0x630
205#define ARM_SMMU_CB_S2_TLBIIPAS2L 0x638
661d962f 206#define ARM_SMMU_CB_ATS1PR 0x800
859a732e 207#define ARM_SMMU_CB_ATSR 0x8f0
45ae7cff
WD
208
209#define SCTLR_S1_ASIDPNE (1 << 12)
210#define SCTLR_CFCFG (1 << 7)
211#define SCTLR_CFIE (1 << 6)
212#define SCTLR_CFRE (1 << 5)
213#define SCTLR_E (1 << 4)
214#define SCTLR_AFE (1 << 2)
215#define SCTLR_TRE (1 << 1)
216#define SCTLR_M (1 << 0)
217#define SCTLR_EAE_SBOP (SCTLR_AFE | SCTLR_TRE)
218
859a732e
MH
219#define CB_PAR_F (1 << 0)
220
221#define ATSR_ACTIVE (1 << 0)
222
45ae7cff
WD
223#define RESUME_RETRY (0 << 0)
224#define RESUME_TERMINATE (1 << 0)
225
45ae7cff 226#define TTBCR2_SEP_SHIFT 15
5dc5616e 227#define TTBCR2_SEP_UPSTREAM (0x7 << TTBCR2_SEP_SHIFT)
45ae7cff 228
518f7136 229#define TTBRn_HI_ASID_SHIFT 16
45ae7cff
WD
230
231#define FSR_MULTI (1 << 31)
232#define FSR_SS (1 << 30)
233#define FSR_UUT (1 << 8)
234#define FSR_ASF (1 << 7)
235#define FSR_TLBLKF (1 << 6)
236#define FSR_TLBMCF (1 << 5)
237#define FSR_EF (1 << 4)
238#define FSR_PF (1 << 3)
239#define FSR_AFF (1 << 2)
240#define FSR_TF (1 << 1)
241
2907320d
MH
242#define FSR_IGN (FSR_AFF | FSR_ASF | \
243 FSR_TLBMCF | FSR_TLBLKF)
244#define FSR_FAULT (FSR_MULTI | FSR_SS | FSR_UUT | \
adaba320 245 FSR_EF | FSR_PF | FSR_TF | FSR_IGN)
45ae7cff
WD
246
247#define FSYNR0_WNR (1 << 4)
248
4cf740b0 249static int force_stage;
e3ce0c94 250module_param_named(force_stage, force_stage, int, S_IRUGO);
4cf740b0
WD
251MODULE_PARM_DESC(force_stage,
252 "Force SMMU mappings to be installed at a particular stage of translation. A value of '1' or '2' forces the corresponding stage. All other values are ignored (i.e. no stage is forced). Note that selecting a specific stage will disable support for nested translation.");
253
09360403
RM
254enum arm_smmu_arch_version {
255 ARM_SMMU_V1 = 1,
256 ARM_SMMU_V2,
257};
258
45ae7cff
WD
259struct arm_smmu_smr {
260 u8 idx;
261 u16 mask;
262 u16 id;
263};
264
a9a1b0b5 265struct arm_smmu_master_cfg {
45ae7cff
WD
266 int num_streamids;
267 u16 streamids[MAX_MASTER_STREAMIDS];
45ae7cff
WD
268 struct arm_smmu_smr *smrs;
269};
270
a9a1b0b5
WD
271struct arm_smmu_master {
272 struct device_node *of_node;
a9a1b0b5
WD
273 struct rb_node node;
274 struct arm_smmu_master_cfg cfg;
275};
276
45ae7cff
WD
277struct arm_smmu_device {
278 struct device *dev;
45ae7cff
WD
279
280 void __iomem *base;
281 unsigned long size;
c757e852 282 unsigned long pgshift;
45ae7cff
WD
283
284#define ARM_SMMU_FEAT_COHERENT_WALK (1 << 0)
285#define ARM_SMMU_FEAT_STREAM_MATCH (1 << 1)
286#define ARM_SMMU_FEAT_TRANS_S1 (1 << 2)
287#define ARM_SMMU_FEAT_TRANS_S2 (1 << 3)
288#define ARM_SMMU_FEAT_TRANS_NESTED (1 << 4)
859a732e 289#define ARM_SMMU_FEAT_TRANS_OPS (1 << 5)
45ae7cff 290 u32 features;
3a5df8ff
AH
291
292#define ARM_SMMU_OPT_SECURE_CFG_ACCESS (1 << 0)
293 u32 options;
09360403 294 enum arm_smmu_arch_version version;
45ae7cff
WD
295
296 u32 num_context_banks;
297 u32 num_s2_context_banks;
298 DECLARE_BITMAP(context_map, ARM_SMMU_MAX_CBS);
299 atomic_t irptndx;
300
301 u32 num_mapping_groups;
302 DECLARE_BITMAP(smr_map, ARM_SMMU_MAX_SMRS);
303
518f7136
WD
304 unsigned long va_size;
305 unsigned long ipa_size;
306 unsigned long pa_size;
45ae7cff
WD
307
308 u32 num_global_irqs;
309 u32 num_context_irqs;
310 unsigned int *irqs;
311
45ae7cff
WD
312 struct list_head list;
313 struct rb_root masters;
314};
315
316struct arm_smmu_cfg {
45ae7cff
WD
317 u8 cbndx;
318 u8 irptndx;
319 u32 cbar;
45ae7cff 320};
faea13b7 321#define INVALID_IRPTNDX 0xff
45ae7cff 322
ecfadb6e
WD
323#define ARM_SMMU_CB_ASID(cfg) ((cfg)->cbndx)
324#define ARM_SMMU_CB_VMID(cfg) ((cfg)->cbndx + 1)
325
c752ce45
WD
326enum arm_smmu_domain_stage {
327 ARM_SMMU_DOMAIN_S1 = 0,
328 ARM_SMMU_DOMAIN_S2,
329 ARM_SMMU_DOMAIN_NESTED,
330};
331
45ae7cff 332struct arm_smmu_domain {
44680eed 333 struct arm_smmu_device *smmu;
518f7136
WD
334 struct io_pgtable_ops *pgtbl_ops;
335 spinlock_t pgtbl_lock;
44680eed 336 struct arm_smmu_cfg cfg;
c752ce45 337 enum arm_smmu_domain_stage stage;
518f7136 338 struct mutex init_mutex; /* Protects smmu pointer */
1d672638 339 struct iommu_domain domain;
45ae7cff
WD
340};
341
518f7136
WD
342static struct iommu_ops arm_smmu_ops;
343
45ae7cff
WD
344static DEFINE_SPINLOCK(arm_smmu_devices_lock);
345static LIST_HEAD(arm_smmu_devices);
346
3a5df8ff
AH
347struct arm_smmu_option_prop {
348 u32 opt;
349 const char *prop;
350};
351
2907320d 352static struct arm_smmu_option_prop arm_smmu_options[] = {
3a5df8ff
AH
353 { ARM_SMMU_OPT_SECURE_CFG_ACCESS, "calxeda,smmu-secure-config-access" },
354 { 0, NULL},
355};
356
1d672638
JR
357static struct arm_smmu_domain *to_smmu_domain(struct iommu_domain *dom)
358{
359 return container_of(dom, struct arm_smmu_domain, domain);
360}
361
3a5df8ff
AH
362static void parse_driver_options(struct arm_smmu_device *smmu)
363{
364 int i = 0;
2907320d 365
3a5df8ff
AH
366 do {
367 if (of_property_read_bool(smmu->dev->of_node,
368 arm_smmu_options[i].prop)) {
369 smmu->options |= arm_smmu_options[i].opt;
370 dev_notice(smmu->dev, "option %s\n",
371 arm_smmu_options[i].prop);
372 }
373 } while (arm_smmu_options[++i].opt);
374}
375
8f68f8e2 376static struct device_node *dev_get_dev_node(struct device *dev)
a9a1b0b5
WD
377{
378 if (dev_is_pci(dev)) {
379 struct pci_bus *bus = to_pci_dev(dev)->bus;
2907320d 380
a9a1b0b5
WD
381 while (!pci_is_root_bus(bus))
382 bus = bus->parent;
8f68f8e2 383 return bus->bridge->parent->of_node;
a9a1b0b5
WD
384 }
385
8f68f8e2 386 return dev->of_node;
a9a1b0b5
WD
387}
388
45ae7cff
WD
389static struct arm_smmu_master *find_smmu_master(struct arm_smmu_device *smmu,
390 struct device_node *dev_node)
391{
392 struct rb_node *node = smmu->masters.rb_node;
393
394 while (node) {
395 struct arm_smmu_master *master;
2907320d 396
45ae7cff
WD
397 master = container_of(node, struct arm_smmu_master, node);
398
399 if (dev_node < master->of_node)
400 node = node->rb_left;
401 else if (dev_node > master->of_node)
402 node = node->rb_right;
403 else
404 return master;
405 }
406
407 return NULL;
408}
409
a9a1b0b5 410static struct arm_smmu_master_cfg *
8f68f8e2 411find_smmu_master_cfg(struct device *dev)
a9a1b0b5 412{
8f68f8e2
WD
413 struct arm_smmu_master_cfg *cfg = NULL;
414 struct iommu_group *group = iommu_group_get(dev);
a9a1b0b5 415
8f68f8e2
WD
416 if (group) {
417 cfg = iommu_group_get_iommudata(group);
418 iommu_group_put(group);
419 }
a9a1b0b5 420
8f68f8e2 421 return cfg;
a9a1b0b5
WD
422}
423
45ae7cff
WD
424static int insert_smmu_master(struct arm_smmu_device *smmu,
425 struct arm_smmu_master *master)
426{
427 struct rb_node **new, *parent;
428
429 new = &smmu->masters.rb_node;
430 parent = NULL;
431 while (*new) {
2907320d
MH
432 struct arm_smmu_master *this
433 = container_of(*new, struct arm_smmu_master, node);
45ae7cff
WD
434
435 parent = *new;
436 if (master->of_node < this->of_node)
437 new = &((*new)->rb_left);
438 else if (master->of_node > this->of_node)
439 new = &((*new)->rb_right);
440 else
441 return -EEXIST;
442 }
443
444 rb_link_node(&master->node, parent, new);
445 rb_insert_color(&master->node, &smmu->masters);
446 return 0;
447}
448
449static int register_smmu_master(struct arm_smmu_device *smmu,
450 struct device *dev,
451 struct of_phandle_args *masterspec)
452{
453 int i;
454 struct arm_smmu_master *master;
455
456 master = find_smmu_master(smmu, masterspec->np);
457 if (master) {
458 dev_err(dev,
459 "rejecting multiple registrations for master device %s\n",
460 masterspec->np->name);
461 return -EBUSY;
462 }
463
464 if (masterspec->args_count > MAX_MASTER_STREAMIDS) {
465 dev_err(dev,
466 "reached maximum number (%d) of stream IDs for master device %s\n",
467 MAX_MASTER_STREAMIDS, masterspec->np->name);
468 return -ENOSPC;
469 }
470
471 master = devm_kzalloc(dev, sizeof(*master), GFP_KERNEL);
472 if (!master)
473 return -ENOMEM;
474
a9a1b0b5
WD
475 master->of_node = masterspec->np;
476 master->cfg.num_streamids = masterspec->args_count;
45ae7cff 477
3c8766d0
OH
478 for (i = 0; i < master->cfg.num_streamids; ++i) {
479 u16 streamid = masterspec->args[i];
45ae7cff 480
3c8766d0
OH
481 if (!(smmu->features & ARM_SMMU_FEAT_STREAM_MATCH) &&
482 (streamid >= smmu->num_mapping_groups)) {
483 dev_err(dev,
484 "stream ID for master device %s greater than maximum allowed (%d)\n",
485 masterspec->np->name, smmu->num_mapping_groups);
486 return -ERANGE;
487 }
488 master->cfg.streamids[i] = streamid;
489 }
45ae7cff
WD
490 return insert_smmu_master(smmu, master);
491}
492
44680eed 493static struct arm_smmu_device *find_smmu_for_device(struct device *dev)
45ae7cff 494{
44680eed 495 struct arm_smmu_device *smmu;
a9a1b0b5 496 struct arm_smmu_master *master = NULL;
8f68f8e2 497 struct device_node *dev_node = dev_get_dev_node(dev);
45ae7cff
WD
498
499 spin_lock(&arm_smmu_devices_lock);
44680eed 500 list_for_each_entry(smmu, &arm_smmu_devices, list) {
a9a1b0b5
WD
501 master = find_smmu_master(smmu, dev_node);
502 if (master)
503 break;
504 }
45ae7cff 505 spin_unlock(&arm_smmu_devices_lock);
44680eed 506
a9a1b0b5 507 return master ? smmu : NULL;
45ae7cff
WD
508}
509
510static int __arm_smmu_alloc_bitmap(unsigned long *map, int start, int end)
511{
512 int idx;
513
514 do {
515 idx = find_next_zero_bit(map, end, start);
516 if (idx == end)
517 return -ENOSPC;
518 } while (test_and_set_bit(idx, map));
519
520 return idx;
521}
522
523static void __arm_smmu_free_bitmap(unsigned long *map, int idx)
524{
525 clear_bit(idx, map);
526}
527
528/* Wait for any pending TLB invalidations to complete */
518f7136 529static void __arm_smmu_tlb_sync(struct arm_smmu_device *smmu)
45ae7cff
WD
530{
531 int count = 0;
532 void __iomem *gr0_base = ARM_SMMU_GR0(smmu);
533
534 writel_relaxed(0, gr0_base + ARM_SMMU_GR0_sTLBGSYNC);
535 while (readl_relaxed(gr0_base + ARM_SMMU_GR0_sTLBGSTATUS)
536 & sTLBGSTATUS_GSACTIVE) {
537 cpu_relax();
538 if (++count == TLB_LOOP_TIMEOUT) {
539 dev_err_ratelimited(smmu->dev,
540 "TLB sync timed out -- SMMU may be deadlocked\n");
541 return;
542 }
543 udelay(1);
544 }
545}
546
518f7136
WD
547static void arm_smmu_tlb_sync(void *cookie)
548{
549 struct arm_smmu_domain *smmu_domain = cookie;
550 __arm_smmu_tlb_sync(smmu_domain->smmu);
551}
552
553static void arm_smmu_tlb_inv_context(void *cookie)
1463fe44 554{
518f7136 555 struct arm_smmu_domain *smmu_domain = cookie;
44680eed
WD
556 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
557 struct arm_smmu_device *smmu = smmu_domain->smmu;
1463fe44 558 bool stage1 = cfg->cbar != CBAR_TYPE_S2_TRANS;
518f7136 559 void __iomem *base;
1463fe44
WD
560
561 if (stage1) {
562 base = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
ecfadb6e
WD
563 writel_relaxed(ARM_SMMU_CB_ASID(cfg),
564 base + ARM_SMMU_CB_S1_TLBIASID);
1463fe44
WD
565 } else {
566 base = ARM_SMMU_GR0(smmu);
ecfadb6e
WD
567 writel_relaxed(ARM_SMMU_CB_VMID(cfg),
568 base + ARM_SMMU_GR0_TLBIVMID);
1463fe44
WD
569 }
570
518f7136
WD
571 __arm_smmu_tlb_sync(smmu);
572}
573
574static void arm_smmu_tlb_inv_range_nosync(unsigned long iova, size_t size,
575 bool leaf, void *cookie)
576{
577 struct arm_smmu_domain *smmu_domain = cookie;
578 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
579 struct arm_smmu_device *smmu = smmu_domain->smmu;
580 bool stage1 = cfg->cbar != CBAR_TYPE_S2_TRANS;
581 void __iomem *reg;
582
583 if (stage1) {
584 reg = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
585 reg += leaf ? ARM_SMMU_CB_S1_TLBIVAL : ARM_SMMU_CB_S1_TLBIVA;
586
587 if (!IS_ENABLED(CONFIG_64BIT) || smmu->version == ARM_SMMU_V1) {
588 iova &= ~12UL;
589 iova |= ARM_SMMU_CB_ASID(cfg);
590 writel_relaxed(iova, reg);
591#ifdef CONFIG_64BIT
592 } else {
593 iova >>= 12;
594 iova |= (u64)ARM_SMMU_CB_ASID(cfg) << 48;
595 writeq_relaxed(iova, reg);
596#endif
597 }
598#ifdef CONFIG_64BIT
599 } else if (smmu->version == ARM_SMMU_V2) {
600 reg = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
601 reg += leaf ? ARM_SMMU_CB_S2_TLBIIPAS2L :
602 ARM_SMMU_CB_S2_TLBIIPAS2;
603 writeq_relaxed(iova >> 12, reg);
604#endif
605 } else {
606 reg = ARM_SMMU_GR0(smmu) + ARM_SMMU_GR0_TLBIVMID;
607 writel_relaxed(ARM_SMMU_CB_VMID(cfg), reg);
608 }
609}
610
518f7136
WD
611static struct iommu_gather_ops arm_smmu_gather_ops = {
612 .tlb_flush_all = arm_smmu_tlb_inv_context,
613 .tlb_add_flush = arm_smmu_tlb_inv_range_nosync,
614 .tlb_sync = arm_smmu_tlb_sync,
518f7136
WD
615};
616
45ae7cff
WD
617static irqreturn_t arm_smmu_context_fault(int irq, void *dev)
618{
619 int flags, ret;
620 u32 fsr, far, fsynr, resume;
621 unsigned long iova;
622 struct iommu_domain *domain = dev;
1d672638 623 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
44680eed
WD
624 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
625 struct arm_smmu_device *smmu = smmu_domain->smmu;
45ae7cff
WD
626 void __iomem *cb_base;
627
44680eed 628 cb_base = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
45ae7cff
WD
629 fsr = readl_relaxed(cb_base + ARM_SMMU_CB_FSR);
630
631 if (!(fsr & FSR_FAULT))
632 return IRQ_NONE;
633
634 if (fsr & FSR_IGN)
635 dev_err_ratelimited(smmu->dev,
70c9a7db 636 "Unexpected context fault (fsr 0x%x)\n",
45ae7cff
WD
637 fsr);
638
639 fsynr = readl_relaxed(cb_base + ARM_SMMU_CB_FSYNR0);
640 flags = fsynr & FSYNR0_WNR ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ;
641
642 far = readl_relaxed(cb_base + ARM_SMMU_CB_FAR_LO);
643 iova = far;
644#ifdef CONFIG_64BIT
645 far = readl_relaxed(cb_base + ARM_SMMU_CB_FAR_HI);
646 iova |= ((unsigned long)far << 32);
647#endif
648
649 if (!report_iommu_fault(domain, smmu->dev, iova, flags)) {
650 ret = IRQ_HANDLED;
651 resume = RESUME_RETRY;
652 } else {
2ef0f031
AH
653 dev_err_ratelimited(smmu->dev,
654 "Unhandled context fault: iova=0x%08lx, fsynr=0x%x, cb=%d\n",
44680eed 655 iova, fsynr, cfg->cbndx);
45ae7cff
WD
656 ret = IRQ_NONE;
657 resume = RESUME_TERMINATE;
658 }
659
660 /* Clear the faulting FSR */
661 writel(fsr, cb_base + ARM_SMMU_CB_FSR);
662
663 /* Retry or terminate any stalled transactions */
664 if (fsr & FSR_SS)
665 writel_relaxed(resume, cb_base + ARM_SMMU_CB_RESUME);
666
667 return ret;
668}
669
670static irqreturn_t arm_smmu_global_fault(int irq, void *dev)
671{
672 u32 gfsr, gfsynr0, gfsynr1, gfsynr2;
673 struct arm_smmu_device *smmu = dev;
3a5df8ff 674 void __iomem *gr0_base = ARM_SMMU_GR0_NS(smmu);
45ae7cff
WD
675
676 gfsr = readl_relaxed(gr0_base + ARM_SMMU_GR0_sGFSR);
677 gfsynr0 = readl_relaxed(gr0_base + ARM_SMMU_GR0_sGFSYNR0);
678 gfsynr1 = readl_relaxed(gr0_base + ARM_SMMU_GR0_sGFSYNR1);
679 gfsynr2 = readl_relaxed(gr0_base + ARM_SMMU_GR0_sGFSYNR2);
680
3a5df8ff
AH
681 if (!gfsr)
682 return IRQ_NONE;
683
45ae7cff
WD
684 dev_err_ratelimited(smmu->dev,
685 "Unexpected global fault, this could be serious\n");
686 dev_err_ratelimited(smmu->dev,
687 "\tGFSR 0x%08x, GFSYNR0 0x%08x, GFSYNR1 0x%08x, GFSYNR2 0x%08x\n",
688 gfsr, gfsynr0, gfsynr1, gfsynr2);
689
690 writel(gfsr, gr0_base + ARM_SMMU_GR0_sGFSR);
adaba320 691 return IRQ_HANDLED;
45ae7cff
WD
692}
693
518f7136
WD
694static void arm_smmu_init_context_bank(struct arm_smmu_domain *smmu_domain,
695 struct io_pgtable_cfg *pgtbl_cfg)
45ae7cff
WD
696{
697 u32 reg;
698 bool stage1;
44680eed
WD
699 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
700 struct arm_smmu_device *smmu = smmu_domain->smmu;
45ae7cff
WD
701 void __iomem *cb_base, *gr0_base, *gr1_base;
702
703 gr0_base = ARM_SMMU_GR0(smmu);
704 gr1_base = ARM_SMMU_GR1(smmu);
44680eed
WD
705 stage1 = cfg->cbar != CBAR_TYPE_S2_TRANS;
706 cb_base = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
45ae7cff 707
4a1c93cb
WD
708 if (smmu->version > ARM_SMMU_V1) {
709 /*
710 * CBA2R.
711 * *Must* be initialised before CBAR thanks to VMID16
712 * architectural oversight affected some implementations.
713 */
714#ifdef CONFIG_64BIT
715 reg = CBA2R_RW64_64BIT;
716#else
717 reg = CBA2R_RW64_32BIT;
718#endif
719 writel_relaxed(reg, gr1_base + ARM_SMMU_GR1_CBA2R(cfg->cbndx));
720 }
721
45ae7cff 722 /* CBAR */
44680eed 723 reg = cfg->cbar;
09360403 724 if (smmu->version == ARM_SMMU_V1)
2907320d 725 reg |= cfg->irptndx << CBAR_IRPTNDX_SHIFT;
45ae7cff 726
57ca90f6
WD
727 /*
728 * Use the weakest shareability/memory types, so they are
729 * overridden by the ttbcr/pte.
730 */
731 if (stage1) {
732 reg |= (CBAR_S1_BPSHCFG_NSH << CBAR_S1_BPSHCFG_SHIFT) |
733 (CBAR_S1_MEMATTR_WB << CBAR_S1_MEMATTR_SHIFT);
734 } else {
44680eed 735 reg |= ARM_SMMU_CB_VMID(cfg) << CBAR_VMID_SHIFT;
57ca90f6 736 }
44680eed 737 writel_relaxed(reg, gr1_base + ARM_SMMU_GR1_CBAR(cfg->cbndx));
45ae7cff 738
518f7136
WD
739 /* TTBRs */
740 if (stage1) {
741 reg = pgtbl_cfg->arm_lpae_s1_cfg.ttbr[0];
742 writel_relaxed(reg, cb_base + ARM_SMMU_CB_TTBR0_LO);
743 reg = pgtbl_cfg->arm_lpae_s1_cfg.ttbr[0] >> 32;
44680eed 744 reg |= ARM_SMMU_CB_ASID(cfg) << TTBRn_HI_ASID_SHIFT;
518f7136 745 writel_relaxed(reg, cb_base + ARM_SMMU_CB_TTBR0_HI);
45ae7cff 746
518f7136
WD
747 reg = pgtbl_cfg->arm_lpae_s1_cfg.ttbr[1];
748 writel_relaxed(reg, cb_base + ARM_SMMU_CB_TTBR1_LO);
749 reg = pgtbl_cfg->arm_lpae_s1_cfg.ttbr[1] >> 32;
750 reg |= ARM_SMMU_CB_ASID(cfg) << TTBRn_HI_ASID_SHIFT;
751 writel_relaxed(reg, cb_base + ARM_SMMU_CB_TTBR1_HI);
752 } else {
753 reg = pgtbl_cfg->arm_lpae_s2_cfg.vttbr;
754 writel_relaxed(reg, cb_base + ARM_SMMU_CB_TTBR0_LO);
755 reg = pgtbl_cfg->arm_lpae_s2_cfg.vttbr >> 32;
756 writel_relaxed(reg, cb_base + ARM_SMMU_CB_TTBR0_HI);
757 }
a65217a4 758
518f7136
WD
759 /* TTBCR */
760 if (stage1) {
761 reg = pgtbl_cfg->arm_lpae_s1_cfg.tcr;
762 writel_relaxed(reg, cb_base + ARM_SMMU_CB_TTBCR);
763 if (smmu->version > ARM_SMMU_V1) {
764 reg = pgtbl_cfg->arm_lpae_s1_cfg.tcr >> 32;
5dc5616e 765 reg |= TTBCR2_SEP_UPSTREAM;
518f7136 766 writel_relaxed(reg, cb_base + ARM_SMMU_CB_TTBCR2);
45ae7cff
WD
767 }
768 } else {
518f7136
WD
769 reg = pgtbl_cfg->arm_lpae_s2_cfg.vtcr;
770 writel_relaxed(reg, cb_base + ARM_SMMU_CB_TTBCR);
45ae7cff
WD
771 }
772
518f7136 773 /* MAIRs (stage-1 only) */
45ae7cff 774 if (stage1) {
518f7136 775 reg = pgtbl_cfg->arm_lpae_s1_cfg.mair[0];
45ae7cff 776 writel_relaxed(reg, cb_base + ARM_SMMU_CB_S1_MAIR0);
518f7136
WD
777 reg = pgtbl_cfg->arm_lpae_s1_cfg.mair[1];
778 writel_relaxed(reg, cb_base + ARM_SMMU_CB_S1_MAIR1);
45ae7cff
WD
779 }
780
45ae7cff
WD
781 /* SCTLR */
782 reg = SCTLR_CFCFG | SCTLR_CFIE | SCTLR_CFRE | SCTLR_M | SCTLR_EAE_SBOP;
783 if (stage1)
784 reg |= SCTLR_S1_ASIDPNE;
785#ifdef __BIG_ENDIAN
786 reg |= SCTLR_E;
787#endif
25724841 788 writel_relaxed(reg, cb_base + ARM_SMMU_CB_SCTLR);
45ae7cff
WD
789}
790
791static int arm_smmu_init_domain_context(struct iommu_domain *domain,
44680eed 792 struct arm_smmu_device *smmu)
45ae7cff 793{
a18037b2 794 int irq, start, ret = 0;
518f7136
WD
795 unsigned long ias, oas;
796 struct io_pgtable_ops *pgtbl_ops;
797 struct io_pgtable_cfg pgtbl_cfg;
798 enum io_pgtable_fmt fmt;
1d672638 799 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
44680eed 800 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
45ae7cff 801
518f7136 802 mutex_lock(&smmu_domain->init_mutex);
a18037b2
MH
803 if (smmu_domain->smmu)
804 goto out_unlock;
805
c752ce45
WD
806 /*
807 * Mapping the requested stage onto what we support is surprisingly
808 * complicated, mainly because the spec allows S1+S2 SMMUs without
809 * support for nested translation. That means we end up with the
810 * following table:
811 *
812 * Requested Supported Actual
813 * S1 N S1
814 * S1 S1+S2 S1
815 * S1 S2 S2
816 * S1 S1 S1
817 * N N N
818 * N S1+S2 S2
819 * N S2 S2
820 * N S1 S1
821 *
822 * Note that you can't actually request stage-2 mappings.
823 */
824 if (!(smmu->features & ARM_SMMU_FEAT_TRANS_S1))
825 smmu_domain->stage = ARM_SMMU_DOMAIN_S2;
826 if (!(smmu->features & ARM_SMMU_FEAT_TRANS_S2))
827 smmu_domain->stage = ARM_SMMU_DOMAIN_S1;
828
829 switch (smmu_domain->stage) {
830 case ARM_SMMU_DOMAIN_S1:
831 cfg->cbar = CBAR_TYPE_S1_TRANS_S2_BYPASS;
832 start = smmu->num_s2_context_banks;
518f7136
WD
833 ias = smmu->va_size;
834 oas = smmu->ipa_size;
835 if (IS_ENABLED(CONFIG_64BIT))
836 fmt = ARM_64_LPAE_S1;
837 else
838 fmt = ARM_32_LPAE_S1;
c752ce45
WD
839 break;
840 case ARM_SMMU_DOMAIN_NESTED:
45ae7cff
WD
841 /*
842 * We will likely want to change this if/when KVM gets
843 * involved.
844 */
c752ce45 845 case ARM_SMMU_DOMAIN_S2:
9c5c92e3
WD
846 cfg->cbar = CBAR_TYPE_S2_TRANS;
847 start = 0;
518f7136
WD
848 ias = smmu->ipa_size;
849 oas = smmu->pa_size;
850 if (IS_ENABLED(CONFIG_64BIT))
851 fmt = ARM_64_LPAE_S2;
852 else
853 fmt = ARM_32_LPAE_S2;
c752ce45
WD
854 break;
855 default:
856 ret = -EINVAL;
857 goto out_unlock;
45ae7cff
WD
858 }
859
860 ret = __arm_smmu_alloc_bitmap(smmu->context_map, start,
861 smmu->num_context_banks);
862 if (IS_ERR_VALUE(ret))
a18037b2 863 goto out_unlock;
45ae7cff 864
44680eed 865 cfg->cbndx = ret;
09360403 866 if (smmu->version == ARM_SMMU_V1) {
44680eed
WD
867 cfg->irptndx = atomic_inc_return(&smmu->irptndx);
868 cfg->irptndx %= smmu->num_context_irqs;
45ae7cff 869 } else {
44680eed 870 cfg->irptndx = cfg->cbndx;
45ae7cff
WD
871 }
872
518f7136
WD
873 pgtbl_cfg = (struct io_pgtable_cfg) {
874 .pgsize_bitmap = arm_smmu_ops.pgsize_bitmap,
875 .ias = ias,
876 .oas = oas,
877 .tlb = &arm_smmu_gather_ops,
2df7a25c 878 .iommu_dev = smmu->dev,
518f7136
WD
879 };
880
881 smmu_domain->smmu = smmu;
882 pgtbl_ops = alloc_io_pgtable_ops(fmt, &pgtbl_cfg, smmu_domain);
883 if (!pgtbl_ops) {
884 ret = -ENOMEM;
885 goto out_clear_smmu;
886 }
887
888 /* Update our support page sizes to reflect the page table format */
889 arm_smmu_ops.pgsize_bitmap = pgtbl_cfg.pgsize_bitmap;
a18037b2 890
518f7136
WD
891 /* Initialise the context bank with our page table cfg */
892 arm_smmu_init_context_bank(smmu_domain, &pgtbl_cfg);
893
894 /*
895 * Request context fault interrupt. Do this last to avoid the
896 * handler seeing a half-initialised domain state.
897 */
44680eed 898 irq = smmu->irqs[smmu->num_global_irqs + cfg->irptndx];
45ae7cff
WD
899 ret = request_irq(irq, arm_smmu_context_fault, IRQF_SHARED,
900 "arm-smmu-context-fault", domain);
901 if (IS_ERR_VALUE(ret)) {
902 dev_err(smmu->dev, "failed to request context IRQ %d (%u)\n",
44680eed
WD
903 cfg->irptndx, irq);
904 cfg->irptndx = INVALID_IRPTNDX;
45ae7cff
WD
905 }
906
518f7136
WD
907 mutex_unlock(&smmu_domain->init_mutex);
908
909 /* Publish page table ops for map/unmap */
910 smmu_domain->pgtbl_ops = pgtbl_ops;
a9a1b0b5 911 return 0;
45ae7cff 912
518f7136
WD
913out_clear_smmu:
914 smmu_domain->smmu = NULL;
a18037b2 915out_unlock:
518f7136 916 mutex_unlock(&smmu_domain->init_mutex);
45ae7cff
WD
917 return ret;
918}
919
920static void arm_smmu_destroy_domain_context(struct iommu_domain *domain)
921{
1d672638 922 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
44680eed
WD
923 struct arm_smmu_device *smmu = smmu_domain->smmu;
924 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
1463fe44 925 void __iomem *cb_base;
45ae7cff
WD
926 int irq;
927
928 if (!smmu)
929 return;
930
518f7136
WD
931 /*
932 * Disable the context bank and free the page tables before freeing
933 * it.
934 */
44680eed 935 cb_base = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
1463fe44 936 writel_relaxed(0, cb_base + ARM_SMMU_CB_SCTLR);
1463fe44 937
44680eed
WD
938 if (cfg->irptndx != INVALID_IRPTNDX) {
939 irq = smmu->irqs[smmu->num_global_irqs + cfg->irptndx];
45ae7cff
WD
940 free_irq(irq, domain);
941 }
942
518f7136
WD
943 if (smmu_domain->pgtbl_ops)
944 free_io_pgtable_ops(smmu_domain->pgtbl_ops);
945
44680eed 946 __arm_smmu_free_bitmap(smmu->context_map, cfg->cbndx);
45ae7cff
WD
947}
948
1d672638 949static struct iommu_domain *arm_smmu_domain_alloc(unsigned type)
45ae7cff
WD
950{
951 struct arm_smmu_domain *smmu_domain;
45ae7cff 952
1d672638
JR
953 if (type != IOMMU_DOMAIN_UNMANAGED)
954 return NULL;
45ae7cff
WD
955 /*
956 * Allocate the domain and initialise some of its data structures.
957 * We can't really do anything meaningful until we've added a
958 * master.
959 */
960 smmu_domain = kzalloc(sizeof(*smmu_domain), GFP_KERNEL);
961 if (!smmu_domain)
1d672638 962 return NULL;
45ae7cff 963
518f7136
WD
964 mutex_init(&smmu_domain->init_mutex);
965 spin_lock_init(&smmu_domain->pgtbl_lock);
1d672638
JR
966
967 return &smmu_domain->domain;
45ae7cff
WD
968}
969
1d672638 970static void arm_smmu_domain_free(struct iommu_domain *domain)
45ae7cff 971{
1d672638 972 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
1463fe44
WD
973
974 /*
975 * Free the domain resources. We assume that all devices have
976 * already been detached.
977 */
45ae7cff 978 arm_smmu_destroy_domain_context(domain);
45ae7cff
WD
979 kfree(smmu_domain);
980}
981
982static int arm_smmu_master_configure_smrs(struct arm_smmu_device *smmu,
a9a1b0b5 983 struct arm_smmu_master_cfg *cfg)
45ae7cff
WD
984{
985 int i;
986 struct arm_smmu_smr *smrs;
987 void __iomem *gr0_base = ARM_SMMU_GR0(smmu);
988
989 if (!(smmu->features & ARM_SMMU_FEAT_STREAM_MATCH))
990 return 0;
991
a9a1b0b5 992 if (cfg->smrs)
45ae7cff
WD
993 return -EEXIST;
994
2907320d 995 smrs = kmalloc_array(cfg->num_streamids, sizeof(*smrs), GFP_KERNEL);
45ae7cff 996 if (!smrs) {
a9a1b0b5
WD
997 dev_err(smmu->dev, "failed to allocate %d SMRs\n",
998 cfg->num_streamids);
45ae7cff
WD
999 return -ENOMEM;
1000 }
1001
44680eed 1002 /* Allocate the SMRs on the SMMU */
a9a1b0b5 1003 for (i = 0; i < cfg->num_streamids; ++i) {
45ae7cff
WD
1004 int idx = __arm_smmu_alloc_bitmap(smmu->smr_map, 0,
1005 smmu->num_mapping_groups);
1006 if (IS_ERR_VALUE(idx)) {
1007 dev_err(smmu->dev, "failed to allocate free SMR\n");
1008 goto err_free_smrs;
1009 }
1010
1011 smrs[i] = (struct arm_smmu_smr) {
1012 .idx = idx,
1013 .mask = 0, /* We don't currently share SMRs */
a9a1b0b5 1014 .id = cfg->streamids[i],
45ae7cff
WD
1015 };
1016 }
1017
1018 /* It worked! Now, poke the actual hardware */
a9a1b0b5 1019 for (i = 0; i < cfg->num_streamids; ++i) {
45ae7cff
WD
1020 u32 reg = SMR_VALID | smrs[i].id << SMR_ID_SHIFT |
1021 smrs[i].mask << SMR_MASK_SHIFT;
1022 writel_relaxed(reg, gr0_base + ARM_SMMU_GR0_SMR(smrs[i].idx));
1023 }
1024
a9a1b0b5 1025 cfg->smrs = smrs;
45ae7cff
WD
1026 return 0;
1027
1028err_free_smrs:
1029 while (--i >= 0)
1030 __arm_smmu_free_bitmap(smmu->smr_map, smrs[i].idx);
1031 kfree(smrs);
1032 return -ENOSPC;
1033}
1034
1035static void arm_smmu_master_free_smrs(struct arm_smmu_device *smmu,
a9a1b0b5 1036 struct arm_smmu_master_cfg *cfg)
45ae7cff
WD
1037{
1038 int i;
1039 void __iomem *gr0_base = ARM_SMMU_GR0(smmu);
a9a1b0b5 1040 struct arm_smmu_smr *smrs = cfg->smrs;
45ae7cff 1041
43b412be
WD
1042 if (!smrs)
1043 return;
1044
45ae7cff 1045 /* Invalidate the SMRs before freeing back to the allocator */
a9a1b0b5 1046 for (i = 0; i < cfg->num_streamids; ++i) {
45ae7cff 1047 u8 idx = smrs[i].idx;
2907320d 1048
45ae7cff
WD
1049 writel_relaxed(~SMR_VALID, gr0_base + ARM_SMMU_GR0_SMR(idx));
1050 __arm_smmu_free_bitmap(smmu->smr_map, idx);
1051 }
1052
a9a1b0b5 1053 cfg->smrs = NULL;
45ae7cff
WD
1054 kfree(smrs);
1055}
1056
45ae7cff 1057static int arm_smmu_domain_add_master(struct arm_smmu_domain *smmu_domain,
a9a1b0b5 1058 struct arm_smmu_master_cfg *cfg)
45ae7cff
WD
1059{
1060 int i, ret;
44680eed 1061 struct arm_smmu_device *smmu = smmu_domain->smmu;
45ae7cff
WD
1062 void __iomem *gr0_base = ARM_SMMU_GR0(smmu);
1063
8f68f8e2 1064 /* Devices in an IOMMU group may already be configured */
a9a1b0b5 1065 ret = arm_smmu_master_configure_smrs(smmu, cfg);
45ae7cff 1066 if (ret)
8f68f8e2 1067 return ret == -EEXIST ? 0 : ret;
45ae7cff 1068
a9a1b0b5 1069 for (i = 0; i < cfg->num_streamids; ++i) {
45ae7cff 1070 u32 idx, s2cr;
2907320d 1071
a9a1b0b5 1072 idx = cfg->smrs ? cfg->smrs[i].idx : cfg->streamids[i];
6069d23c 1073 s2cr = S2CR_TYPE_TRANS |
44680eed 1074 (smmu_domain->cfg.cbndx << S2CR_CBNDX_SHIFT);
45ae7cff
WD
1075 writel_relaxed(s2cr, gr0_base + ARM_SMMU_GR0_S2CR(idx));
1076 }
1077
1078 return 0;
1079}
1080
1081static void arm_smmu_domain_remove_master(struct arm_smmu_domain *smmu_domain,
a9a1b0b5 1082 struct arm_smmu_master_cfg *cfg)
45ae7cff 1083{
43b412be 1084 int i;
44680eed 1085 struct arm_smmu_device *smmu = smmu_domain->smmu;
43b412be 1086 void __iomem *gr0_base = ARM_SMMU_GR0(smmu);
45ae7cff 1087
8f68f8e2
WD
1088 /* An IOMMU group is torn down by the first device to be removed */
1089 if ((smmu->features & ARM_SMMU_FEAT_STREAM_MATCH) && !cfg->smrs)
1090 return;
45ae7cff
WD
1091
1092 /*
1093 * We *must* clear the S2CR first, because freeing the SMR means
1094 * that it can be re-allocated immediately.
1095 */
43b412be
WD
1096 for (i = 0; i < cfg->num_streamids; ++i) {
1097 u32 idx = cfg->smrs ? cfg->smrs[i].idx : cfg->streamids[i];
1098
1099 writel_relaxed(S2CR_TYPE_BYPASS,
1100 gr0_base + ARM_SMMU_GR0_S2CR(idx));
1101 }
1102
a9a1b0b5 1103 arm_smmu_master_free_smrs(smmu, cfg);
45ae7cff
WD
1104}
1105
1106static int arm_smmu_attach_dev(struct iommu_domain *domain, struct device *dev)
1107{
a18037b2 1108 int ret;
1d672638 1109 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
518f7136 1110 struct arm_smmu_device *smmu;
a9a1b0b5 1111 struct arm_smmu_master_cfg *cfg;
45ae7cff 1112
8f68f8e2 1113 smmu = find_smmu_for_device(dev);
44680eed 1114 if (!smmu) {
45ae7cff
WD
1115 dev_err(dev, "cannot attach to SMMU, is it on the same bus?\n");
1116 return -ENXIO;
1117 }
1118
844e35bd
WD
1119 if (dev->archdata.iommu) {
1120 dev_err(dev, "already attached to IOMMU domain\n");
1121 return -EEXIST;
1122 }
1123
518f7136
WD
1124 /* Ensure that the domain is finalised */
1125 ret = arm_smmu_init_domain_context(domain, smmu);
1126 if (IS_ERR_VALUE(ret))
1127 return ret;
1128
45ae7cff 1129 /*
44680eed
WD
1130 * Sanity check the domain. We don't support domains across
1131 * different SMMUs.
45ae7cff 1132 */
518f7136 1133 if (smmu_domain->smmu != smmu) {
45ae7cff
WD
1134 dev_err(dev,
1135 "cannot attach to SMMU %s whilst already attached to domain on SMMU %s\n",
a18037b2
MH
1136 dev_name(smmu_domain->smmu->dev), dev_name(smmu->dev));
1137 return -EINVAL;
45ae7cff 1138 }
45ae7cff
WD
1139
1140 /* Looks ok, so add the device to the domain */
8f68f8e2 1141 cfg = find_smmu_master_cfg(dev);
a9a1b0b5 1142 if (!cfg)
45ae7cff
WD
1143 return -ENODEV;
1144
844e35bd
WD
1145 ret = arm_smmu_domain_add_master(smmu_domain, cfg);
1146 if (!ret)
1147 dev->archdata.iommu = domain;
45ae7cff
WD
1148 return ret;
1149}
1150
1151static void arm_smmu_detach_dev(struct iommu_domain *domain, struct device *dev)
1152{
1d672638 1153 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
a9a1b0b5 1154 struct arm_smmu_master_cfg *cfg;
45ae7cff 1155
8f68f8e2 1156 cfg = find_smmu_master_cfg(dev);
844e35bd
WD
1157 if (!cfg)
1158 return;
1159
1160 dev->archdata.iommu = NULL;
1161 arm_smmu_domain_remove_master(smmu_domain, cfg);
45ae7cff
WD
1162}
1163
45ae7cff 1164static int arm_smmu_map(struct iommu_domain *domain, unsigned long iova,
b410aed9 1165 phys_addr_t paddr, size_t size, int prot)
45ae7cff 1166{
518f7136
WD
1167 int ret;
1168 unsigned long flags;
1d672638 1169 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
518f7136 1170 struct io_pgtable_ops *ops= smmu_domain->pgtbl_ops;
45ae7cff 1171
518f7136 1172 if (!ops)
45ae7cff
WD
1173 return -ENODEV;
1174
518f7136
WD
1175 spin_lock_irqsave(&smmu_domain->pgtbl_lock, flags);
1176 ret = ops->map(ops, iova, paddr, size, prot);
1177 spin_unlock_irqrestore(&smmu_domain->pgtbl_lock, flags);
1178 return ret;
45ae7cff
WD
1179}
1180
1181static size_t arm_smmu_unmap(struct iommu_domain *domain, unsigned long iova,
1182 size_t size)
1183{
518f7136
WD
1184 size_t ret;
1185 unsigned long flags;
1d672638 1186 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
518f7136 1187 struct io_pgtable_ops *ops= smmu_domain->pgtbl_ops;
45ae7cff 1188
518f7136
WD
1189 if (!ops)
1190 return 0;
1191
1192 spin_lock_irqsave(&smmu_domain->pgtbl_lock, flags);
1193 ret = ops->unmap(ops, iova, size);
1194 spin_unlock_irqrestore(&smmu_domain->pgtbl_lock, flags);
1195 return ret;
45ae7cff
WD
1196}
1197
859a732e
MH
1198static phys_addr_t arm_smmu_iova_to_phys_hard(struct iommu_domain *domain,
1199 dma_addr_t iova)
1200{
1d672638 1201 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
859a732e
MH
1202 struct arm_smmu_device *smmu = smmu_domain->smmu;
1203 struct arm_smmu_cfg *cfg = &smmu_domain->cfg;
1204 struct io_pgtable_ops *ops= smmu_domain->pgtbl_ops;
1205 struct device *dev = smmu->dev;
1206 void __iomem *cb_base;
1207 u32 tmp;
1208 u64 phys;
661d962f 1209 unsigned long va;
859a732e
MH
1210
1211 cb_base = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, cfg->cbndx);
1212
661d962f
RM
1213 /* ATS1 registers can only be written atomically */
1214 va = iova & ~0xfffUL;
1215#ifdef CONFIG_64BIT
1216 if (smmu->version == ARM_SMMU_V2)
1217 writeq_relaxed(va, cb_base + ARM_SMMU_CB_ATS1PR);
1218 else
1219#endif
1220 writel_relaxed(va, cb_base + ARM_SMMU_CB_ATS1PR);
859a732e
MH
1221
1222 if (readl_poll_timeout_atomic(cb_base + ARM_SMMU_CB_ATSR, tmp,
1223 !(tmp & ATSR_ACTIVE), 5, 50)) {
1224 dev_err(dev,
1225 "iova to phys timed out on 0x%pad. Falling back to software table walk.\n",
1226 &iova);
1227 return ops->iova_to_phys(ops, iova);
1228 }
1229
1230 phys = readl_relaxed(cb_base + ARM_SMMU_CB_PAR_LO);
1231 phys |= ((u64)readl_relaxed(cb_base + ARM_SMMU_CB_PAR_HI)) << 32;
1232
1233 if (phys & CB_PAR_F) {
1234 dev_err(dev, "translation fault!\n");
1235 dev_err(dev, "PAR = 0x%llx\n", phys);
1236 return 0;
1237 }
1238
1239 return (phys & GENMASK_ULL(39, 12)) | (iova & 0xfff);
1240}
1241
45ae7cff 1242static phys_addr_t arm_smmu_iova_to_phys(struct iommu_domain *domain,
859a732e 1243 dma_addr_t iova)
45ae7cff 1244{
518f7136
WD
1245 phys_addr_t ret;
1246 unsigned long flags;
1d672638 1247 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
518f7136 1248 struct io_pgtable_ops *ops= smmu_domain->pgtbl_ops;
45ae7cff 1249
518f7136 1250 if (!ops)
a44a9791 1251 return 0;
45ae7cff 1252
518f7136 1253 spin_lock_irqsave(&smmu_domain->pgtbl_lock, flags);
83a60ed8
BR
1254 if (smmu_domain->smmu->features & ARM_SMMU_FEAT_TRANS_OPS &&
1255 smmu_domain->stage == ARM_SMMU_DOMAIN_S1) {
859a732e 1256 ret = arm_smmu_iova_to_phys_hard(domain, iova);
83a60ed8 1257 } else {
859a732e 1258 ret = ops->iova_to_phys(ops, iova);
83a60ed8
BR
1259 }
1260
518f7136 1261 spin_unlock_irqrestore(&smmu_domain->pgtbl_lock, flags);
859a732e 1262
518f7136 1263 return ret;
45ae7cff
WD
1264}
1265
1fd0c775 1266static bool arm_smmu_capable(enum iommu_cap cap)
45ae7cff 1267{
d0948945
WD
1268 switch (cap) {
1269 case IOMMU_CAP_CACHE_COHERENCY:
1fd0c775
JR
1270 /*
1271 * Return true here as the SMMU can always send out coherent
1272 * requests.
1273 */
1274 return true;
d0948945 1275 case IOMMU_CAP_INTR_REMAP:
1fd0c775 1276 return true; /* MSIs are just memory writes */
0029a8dd
AM
1277 case IOMMU_CAP_NOEXEC:
1278 return true;
d0948945 1279 default:
1fd0c775 1280 return false;
d0948945 1281 }
45ae7cff 1282}
45ae7cff 1283
a9a1b0b5
WD
1284static int __arm_smmu_get_pci_sid(struct pci_dev *pdev, u16 alias, void *data)
1285{
1286 *((u16 *)data) = alias;
1287 return 0; /* Continue walking */
45ae7cff
WD
1288}
1289
8f68f8e2
WD
1290static void __arm_smmu_release_pci_iommudata(void *data)
1291{
1292 kfree(data);
1293}
1294
03edb226 1295static int arm_smmu_add_pci_device(struct pci_dev *pdev)
45ae7cff 1296{
03edb226
WD
1297 int i, ret;
1298 u16 sid;
5fc63a7c 1299 struct iommu_group *group;
03edb226 1300 struct arm_smmu_master_cfg *cfg;
45ae7cff 1301
03edb226
WD
1302 group = iommu_group_get_for_dev(&pdev->dev);
1303 if (IS_ERR(group))
5fc63a7c 1304 return PTR_ERR(group);
a9a1b0b5 1305
03edb226
WD
1306 cfg = iommu_group_get_iommudata(group);
1307 if (!cfg) {
a9a1b0b5
WD
1308 cfg = kzalloc(sizeof(*cfg), GFP_KERNEL);
1309 if (!cfg) {
1310 ret = -ENOMEM;
1311 goto out_put_group;
1312 }
1313
03edb226
WD
1314 iommu_group_set_iommudata(group, cfg,
1315 __arm_smmu_release_pci_iommudata);
1316 }
8f68f8e2 1317
03edb226
WD
1318 if (cfg->num_streamids >= MAX_MASTER_STREAMIDS) {
1319 ret = -ENOSPC;
1320 goto out_put_group;
a9a1b0b5
WD
1321 }
1322
03edb226
WD
1323 /*
1324 * Assume Stream ID == Requester ID for now.
1325 * We need a way to describe the ID mappings in FDT.
1326 */
1327 pci_for_each_dma_alias(pdev, __arm_smmu_get_pci_sid, &sid);
1328 for (i = 0; i < cfg->num_streamids; ++i)
1329 if (cfg->streamids[i] == sid)
1330 break;
1331
1332 /* Avoid duplicate SIDs, as this can lead to SMR conflicts */
1333 if (i == cfg->num_streamids)
1334 cfg->streamids[cfg->num_streamids++] = sid;
5fc63a7c 1335
03edb226 1336 return 0;
a9a1b0b5
WD
1337out_put_group:
1338 iommu_group_put(group);
5fc63a7c 1339 return ret;
45ae7cff
WD
1340}
1341
03edb226
WD
1342static int arm_smmu_add_platform_device(struct device *dev)
1343{
1344 struct iommu_group *group;
1345 struct arm_smmu_master *master;
1346 struct arm_smmu_device *smmu = find_smmu_for_device(dev);
1347
1348 if (!smmu)
1349 return -ENODEV;
1350
1351 master = find_smmu_master(smmu, dev->of_node);
1352 if (!master)
1353 return -ENODEV;
1354
1355 /* No automatic group creation for platform devices */
1356 group = iommu_group_alloc();
1357 if (IS_ERR(group))
1358 return PTR_ERR(group);
1359
1360 iommu_group_set_iommudata(group, &master->cfg, NULL);
1361 return iommu_group_add_device(group, dev);
1362}
1363
1364static int arm_smmu_add_device(struct device *dev)
1365{
1366 if (dev_is_pci(dev))
1367 return arm_smmu_add_pci_device(to_pci_dev(dev));
1368
1369 return arm_smmu_add_platform_device(dev);
1370}
1371
45ae7cff
WD
1372static void arm_smmu_remove_device(struct device *dev)
1373{
5fc63a7c 1374 iommu_group_remove_device(dev);
45ae7cff
WD
1375}
1376
c752ce45
WD
1377static int arm_smmu_domain_get_attr(struct iommu_domain *domain,
1378 enum iommu_attr attr, void *data)
1379{
1d672638 1380 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
c752ce45
WD
1381
1382 switch (attr) {
1383 case DOMAIN_ATTR_NESTING:
1384 *(int *)data = (smmu_domain->stage == ARM_SMMU_DOMAIN_NESTED);
1385 return 0;
1386 default:
1387 return -ENODEV;
1388 }
1389}
1390
1391static int arm_smmu_domain_set_attr(struct iommu_domain *domain,
1392 enum iommu_attr attr, void *data)
1393{
518f7136 1394 int ret = 0;
1d672638 1395 struct arm_smmu_domain *smmu_domain = to_smmu_domain(domain);
c752ce45 1396
518f7136
WD
1397 mutex_lock(&smmu_domain->init_mutex);
1398
c752ce45
WD
1399 switch (attr) {
1400 case DOMAIN_ATTR_NESTING:
518f7136
WD
1401 if (smmu_domain->smmu) {
1402 ret = -EPERM;
1403 goto out_unlock;
1404 }
1405
c752ce45
WD
1406 if (*(int *)data)
1407 smmu_domain->stage = ARM_SMMU_DOMAIN_NESTED;
1408 else
1409 smmu_domain->stage = ARM_SMMU_DOMAIN_S1;
1410
518f7136 1411 break;
c752ce45 1412 default:
518f7136 1413 ret = -ENODEV;
c752ce45 1414 }
518f7136
WD
1415
1416out_unlock:
1417 mutex_unlock(&smmu_domain->init_mutex);
1418 return ret;
c752ce45
WD
1419}
1420
518f7136 1421static struct iommu_ops arm_smmu_ops = {
c752ce45 1422 .capable = arm_smmu_capable,
1d672638
JR
1423 .domain_alloc = arm_smmu_domain_alloc,
1424 .domain_free = arm_smmu_domain_free,
c752ce45
WD
1425 .attach_dev = arm_smmu_attach_dev,
1426 .detach_dev = arm_smmu_detach_dev,
1427 .map = arm_smmu_map,
1428 .unmap = arm_smmu_unmap,
76771c93 1429 .map_sg = default_iommu_map_sg,
c752ce45
WD
1430 .iova_to_phys = arm_smmu_iova_to_phys,
1431 .add_device = arm_smmu_add_device,
1432 .remove_device = arm_smmu_remove_device,
1433 .domain_get_attr = arm_smmu_domain_get_attr,
1434 .domain_set_attr = arm_smmu_domain_set_attr,
518f7136 1435 .pgsize_bitmap = -1UL, /* Restricted during device attach */
45ae7cff
WD
1436};
1437
1438static void arm_smmu_device_reset(struct arm_smmu_device *smmu)
1439{
1440 void __iomem *gr0_base = ARM_SMMU_GR0(smmu);
659db6f6 1441 void __iomem *cb_base;
45ae7cff 1442 int i = 0;
659db6f6
AH
1443 u32 reg;
1444
3a5df8ff
AH
1445 /* clear global FSR */
1446 reg = readl_relaxed(ARM_SMMU_GR0_NS(smmu) + ARM_SMMU_GR0_sGFSR);
1447 writel(reg, ARM_SMMU_GR0_NS(smmu) + ARM_SMMU_GR0_sGFSR);
45ae7cff
WD
1448
1449 /* Mark all SMRn as invalid and all S2CRn as bypass */
1450 for (i = 0; i < smmu->num_mapping_groups; ++i) {
3c8766d0 1451 writel_relaxed(0, gr0_base + ARM_SMMU_GR0_SMR(i));
2907320d
MH
1452 writel_relaxed(S2CR_TYPE_BYPASS,
1453 gr0_base + ARM_SMMU_GR0_S2CR(i));
45ae7cff
WD
1454 }
1455
659db6f6
AH
1456 /* Make sure all context banks are disabled and clear CB_FSR */
1457 for (i = 0; i < smmu->num_context_banks; ++i) {
1458 cb_base = ARM_SMMU_CB_BASE(smmu) + ARM_SMMU_CB(smmu, i);
1459 writel_relaxed(0, cb_base + ARM_SMMU_CB_SCTLR);
1460 writel_relaxed(FSR_FAULT, cb_base + ARM_SMMU_CB_FSR);
1461 }
1463fe44 1462
45ae7cff 1463 /* Invalidate the TLB, just in case */
45ae7cff
WD
1464 writel_relaxed(0, gr0_base + ARM_SMMU_GR0_TLBIALLH);
1465 writel_relaxed(0, gr0_base + ARM_SMMU_GR0_TLBIALLNSNH);
1466
3a5df8ff 1467 reg = readl_relaxed(ARM_SMMU_GR0_NS(smmu) + ARM_SMMU_GR0_sCR0);
659db6f6 1468
45ae7cff 1469 /* Enable fault reporting */
659db6f6 1470 reg |= (sCR0_GFRE | sCR0_GFIE | sCR0_GCFGFRE | sCR0_GCFGFIE);
45ae7cff
WD
1471
1472 /* Disable TLB broadcasting. */
659db6f6 1473 reg |= (sCR0_VMIDPNE | sCR0_PTM);
45ae7cff
WD
1474
1475 /* Enable client access, but bypass when no mapping is found */
659db6f6 1476 reg &= ~(sCR0_CLIENTPD | sCR0_USFCFG);
45ae7cff
WD
1477
1478 /* Disable forced broadcasting */
659db6f6 1479 reg &= ~sCR0_FB;
45ae7cff
WD
1480
1481 /* Don't upgrade barriers */
659db6f6 1482 reg &= ~(sCR0_BSU_MASK << sCR0_BSU_SHIFT);
45ae7cff
WD
1483
1484 /* Push the button */
518f7136 1485 __arm_smmu_tlb_sync(smmu);
3a5df8ff 1486 writel(reg, ARM_SMMU_GR0_NS(smmu) + ARM_SMMU_GR0_sCR0);
45ae7cff
WD
1487}
1488
1489static int arm_smmu_id_size_to_bits(int size)
1490{
1491 switch (size) {
1492 case 0:
1493 return 32;
1494 case 1:
1495 return 36;
1496 case 2:
1497 return 40;
1498 case 3:
1499 return 42;
1500 case 4:
1501 return 44;
1502 case 5:
1503 default:
1504 return 48;
1505 }
1506}
1507
1508static int arm_smmu_device_cfg_probe(struct arm_smmu_device *smmu)
1509{
1510 unsigned long size;
1511 void __iomem *gr0_base = ARM_SMMU_GR0(smmu);
1512 u32 id;
bae2c2d4 1513 bool cttw_dt, cttw_reg;
45ae7cff
WD
1514
1515 dev_notice(smmu->dev, "probing hardware configuration...\n");
45ae7cff
WD
1516 dev_notice(smmu->dev, "SMMUv%d with:\n", smmu->version);
1517
1518 /* ID0 */
1519 id = readl_relaxed(gr0_base + ARM_SMMU_GR0_ID0);
4cf740b0
WD
1520
1521 /* Restrict available stages based on module parameter */
1522 if (force_stage == 1)
1523 id &= ~(ID0_S2TS | ID0_NTS);
1524 else if (force_stage == 2)
1525 id &= ~(ID0_S1TS | ID0_NTS);
1526
45ae7cff
WD
1527 if (id & ID0_S1TS) {
1528 smmu->features |= ARM_SMMU_FEAT_TRANS_S1;
1529 dev_notice(smmu->dev, "\tstage 1 translation\n");
1530 }
1531
1532 if (id & ID0_S2TS) {
1533 smmu->features |= ARM_SMMU_FEAT_TRANS_S2;
1534 dev_notice(smmu->dev, "\tstage 2 translation\n");
1535 }
1536
1537 if (id & ID0_NTS) {
1538 smmu->features |= ARM_SMMU_FEAT_TRANS_NESTED;
1539 dev_notice(smmu->dev, "\tnested translation\n");
1540 }
1541
1542 if (!(smmu->features &
4cf740b0 1543 (ARM_SMMU_FEAT_TRANS_S1 | ARM_SMMU_FEAT_TRANS_S2))) {
45ae7cff
WD
1544 dev_err(smmu->dev, "\tno translation support!\n");
1545 return -ENODEV;
1546 }
1547
d38f0ff9 1548 if ((id & ID0_S1TS) && ((smmu->version == 1) || !(id & ID0_ATOSNS))) {
859a732e
MH
1549 smmu->features |= ARM_SMMU_FEAT_TRANS_OPS;
1550 dev_notice(smmu->dev, "\taddress translation ops\n");
1551 }
1552
bae2c2d4
RM
1553 /*
1554 * In order for DMA API calls to work properly, we must defer to what
1555 * the DT says about coherency, regardless of what the hardware claims.
1556 * Fortunately, this also opens up a workaround for systems where the
1557 * ID register value has ended up configured incorrectly.
1558 */
1559 cttw_dt = of_dma_is_coherent(smmu->dev->of_node);
1560 cttw_reg = !!(id & ID0_CTTW);
1561 if (cttw_dt)
45ae7cff 1562 smmu->features |= ARM_SMMU_FEAT_COHERENT_WALK;
bae2c2d4
RM
1563 if (cttw_dt || cttw_reg)
1564 dev_notice(smmu->dev, "\t%scoherent table walk\n",
1565 cttw_dt ? "" : "non-");
1566 if (cttw_dt != cttw_reg)
1567 dev_notice(smmu->dev,
1568 "\t(IDR0.CTTW overridden by dma-coherent property)\n");
45ae7cff
WD
1569
1570 if (id & ID0_SMS) {
1571 u32 smr, sid, mask;
1572
1573 smmu->features |= ARM_SMMU_FEAT_STREAM_MATCH;
1574 smmu->num_mapping_groups = (id >> ID0_NUMSMRG_SHIFT) &
1575 ID0_NUMSMRG_MASK;
1576 if (smmu->num_mapping_groups == 0) {
1577 dev_err(smmu->dev,
1578 "stream-matching supported, but no SMRs present!\n");
1579 return -ENODEV;
1580 }
1581
1582 smr = SMR_MASK_MASK << SMR_MASK_SHIFT;
1583 smr |= (SMR_ID_MASK << SMR_ID_SHIFT);
1584 writel_relaxed(smr, gr0_base + ARM_SMMU_GR0_SMR(0));
1585 smr = readl_relaxed(gr0_base + ARM_SMMU_GR0_SMR(0));
1586
1587 mask = (smr >> SMR_MASK_SHIFT) & SMR_MASK_MASK;
1588 sid = (smr >> SMR_ID_SHIFT) & SMR_ID_MASK;
1589 if ((mask & sid) != sid) {
1590 dev_err(smmu->dev,
1591 "SMR mask bits (0x%x) insufficient for ID field (0x%x)\n",
1592 mask, sid);
1593 return -ENODEV;
1594 }
1595
1596 dev_notice(smmu->dev,
1597 "\tstream matching with %u register groups, mask 0x%x",
1598 smmu->num_mapping_groups, mask);
3c8766d0
OH
1599 } else {
1600 smmu->num_mapping_groups = (id >> ID0_NUMSIDB_SHIFT) &
1601 ID0_NUMSIDB_MASK;
45ae7cff
WD
1602 }
1603
1604 /* ID1 */
1605 id = readl_relaxed(gr0_base + ARM_SMMU_GR0_ID1);
c757e852 1606 smmu->pgshift = (id & ID1_PAGESIZE) ? 16 : 12;
45ae7cff 1607
c55af7f7 1608 /* Check for size mismatch of SMMU address space from mapped region */
518f7136 1609 size = 1 << (((id >> ID1_NUMPAGENDXB_SHIFT) & ID1_NUMPAGENDXB_MASK) + 1);
c757e852 1610 size *= 2 << smmu->pgshift;
c55af7f7 1611 if (smmu->size != size)
2907320d
MH
1612 dev_warn(smmu->dev,
1613 "SMMU address space size (0x%lx) differs from mapped region size (0x%lx)!\n",
1614 size, smmu->size);
45ae7cff 1615
518f7136 1616 smmu->num_s2_context_banks = (id >> ID1_NUMS2CB_SHIFT) & ID1_NUMS2CB_MASK;
45ae7cff
WD
1617 smmu->num_context_banks = (id >> ID1_NUMCB_SHIFT) & ID1_NUMCB_MASK;
1618 if (smmu->num_s2_context_banks > smmu->num_context_banks) {
1619 dev_err(smmu->dev, "impossible number of S2 context banks!\n");
1620 return -ENODEV;
1621 }
1622 dev_notice(smmu->dev, "\t%u context banks (%u stage-2 only)\n",
1623 smmu->num_context_banks, smmu->num_s2_context_banks);
1624
1625 /* ID2 */
1626 id = readl_relaxed(gr0_base + ARM_SMMU_GR0_ID2);
1627 size = arm_smmu_id_size_to_bits((id >> ID2_IAS_SHIFT) & ID2_IAS_MASK);
518f7136 1628 smmu->ipa_size = size;
45ae7cff 1629
518f7136 1630 /* The output mask is also applied for bypass */
45ae7cff 1631 size = arm_smmu_id_size_to_bits((id >> ID2_OAS_SHIFT) & ID2_OAS_MASK);
518f7136 1632 smmu->pa_size = size;
45ae7cff 1633
f1d84548
RM
1634 /*
1635 * What the page table walker can address actually depends on which
1636 * descriptor format is in use, but since a) we don't know that yet,
1637 * and b) it can vary per context bank, this will have to do...
1638 */
1639 if (dma_set_mask_and_coherent(smmu->dev, DMA_BIT_MASK(size)))
1640 dev_warn(smmu->dev,
1641 "failed to set DMA mask for table walker\n");
1642
09360403 1643 if (smmu->version == ARM_SMMU_V1) {
518f7136
WD
1644 smmu->va_size = smmu->ipa_size;
1645 size = SZ_4K | SZ_2M | SZ_1G;
45ae7cff 1646 } else {
45ae7cff 1647 size = (id >> ID2_UBS_SHIFT) & ID2_UBS_MASK;
518f7136
WD
1648 smmu->va_size = arm_smmu_id_size_to_bits(size);
1649#ifndef CONFIG_64BIT
1650 smmu->va_size = min(32UL, smmu->va_size);
45ae7cff 1651#endif
518f7136
WD
1652 size = 0;
1653 if (id & ID2_PTFS_4K)
1654 size |= SZ_4K | SZ_2M | SZ_1G;
1655 if (id & ID2_PTFS_16K)
1656 size |= SZ_16K | SZ_32M;
1657 if (id & ID2_PTFS_64K)
1658 size |= SZ_64K | SZ_512M;
45ae7cff
WD
1659 }
1660
518f7136
WD
1661 arm_smmu_ops.pgsize_bitmap &= size;
1662 dev_notice(smmu->dev, "\tSupported page sizes: 0x%08lx\n", size);
1663
28d6007b
WD
1664 if (smmu->features & ARM_SMMU_FEAT_TRANS_S1)
1665 dev_notice(smmu->dev, "\tStage-1: %lu-bit VA -> %lu-bit IPA\n",
518f7136 1666 smmu->va_size, smmu->ipa_size);
28d6007b
WD
1667
1668 if (smmu->features & ARM_SMMU_FEAT_TRANS_S2)
1669 dev_notice(smmu->dev, "\tStage-2: %lu-bit IPA -> %lu-bit PA\n",
518f7136 1670 smmu->ipa_size, smmu->pa_size);
28d6007b 1671
45ae7cff
WD
1672 return 0;
1673}
1674
09b5269a 1675static const struct of_device_id arm_smmu_of_match[] = {
09360403
RM
1676 { .compatible = "arm,smmu-v1", .data = (void *)ARM_SMMU_V1 },
1677 { .compatible = "arm,smmu-v2", .data = (void *)ARM_SMMU_V2 },
1678 { .compatible = "arm,mmu-400", .data = (void *)ARM_SMMU_V1 },
d3aba046 1679 { .compatible = "arm,mmu-401", .data = (void *)ARM_SMMU_V1 },
09360403
RM
1680 { .compatible = "arm,mmu-500", .data = (void *)ARM_SMMU_V2 },
1681 { },
1682};
1683MODULE_DEVICE_TABLE(of, arm_smmu_of_match);
1684
45ae7cff
WD
1685static int arm_smmu_device_dt_probe(struct platform_device *pdev)
1686{
09360403 1687 const struct of_device_id *of_id;
45ae7cff
WD
1688 struct resource *res;
1689 struct arm_smmu_device *smmu;
45ae7cff
WD
1690 struct device *dev = &pdev->dev;
1691 struct rb_node *node;
1692 struct of_phandle_args masterspec;
1693 int num_irqs, i, err;
1694
1695 smmu = devm_kzalloc(dev, sizeof(*smmu), GFP_KERNEL);
1696 if (!smmu) {
1697 dev_err(dev, "failed to allocate arm_smmu_device\n");
1698 return -ENOMEM;
1699 }
1700 smmu->dev = dev;
1701
09360403
RM
1702 of_id = of_match_node(arm_smmu_of_match, dev->of_node);
1703 smmu->version = (enum arm_smmu_arch_version)of_id->data;
1704
45ae7cff 1705 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
8a7f4312
JL
1706 smmu->base = devm_ioremap_resource(dev, res);
1707 if (IS_ERR(smmu->base))
1708 return PTR_ERR(smmu->base);
45ae7cff 1709 smmu->size = resource_size(res);
45ae7cff
WD
1710
1711 if (of_property_read_u32(dev->of_node, "#global-interrupts",
1712 &smmu->num_global_irqs)) {
1713 dev_err(dev, "missing #global-interrupts property\n");
1714 return -ENODEV;
1715 }
1716
1717 num_irqs = 0;
1718 while ((res = platform_get_resource(pdev, IORESOURCE_IRQ, num_irqs))) {
1719 num_irqs++;
1720 if (num_irqs > smmu->num_global_irqs)
1721 smmu->num_context_irqs++;
1722 }
1723
44a08de2
AH
1724 if (!smmu->num_context_irqs) {
1725 dev_err(dev, "found %d interrupts but expected at least %d\n",
1726 num_irqs, smmu->num_global_irqs + 1);
1727 return -ENODEV;
45ae7cff 1728 }
45ae7cff
WD
1729
1730 smmu->irqs = devm_kzalloc(dev, sizeof(*smmu->irqs) * num_irqs,
1731 GFP_KERNEL);
1732 if (!smmu->irqs) {
1733 dev_err(dev, "failed to allocate %d irqs\n", num_irqs);
1734 return -ENOMEM;
1735 }
1736
1737 for (i = 0; i < num_irqs; ++i) {
1738 int irq = platform_get_irq(pdev, i);
2907320d 1739
45ae7cff
WD
1740 if (irq < 0) {
1741 dev_err(dev, "failed to get irq index %d\n", i);
1742 return -ENODEV;
1743 }
1744 smmu->irqs[i] = irq;
1745 }
1746
3c8766d0
OH
1747 err = arm_smmu_device_cfg_probe(smmu);
1748 if (err)
1749 return err;
1750
45ae7cff
WD
1751 i = 0;
1752 smmu->masters = RB_ROOT;
1753 while (!of_parse_phandle_with_args(dev->of_node, "mmu-masters",
1754 "#stream-id-cells", i,
1755 &masterspec)) {
1756 err = register_smmu_master(smmu, dev, &masterspec);
1757 if (err) {
1758 dev_err(dev, "failed to add master %s\n",
1759 masterspec.np->name);
1760 goto out_put_masters;
1761 }
1762
1763 i++;
1764 }
1765 dev_notice(dev, "registered %d master devices\n", i);
1766
3a5df8ff
AH
1767 parse_driver_options(smmu);
1768
09360403 1769 if (smmu->version > ARM_SMMU_V1 &&
45ae7cff
WD
1770 smmu->num_context_banks != smmu->num_context_irqs) {
1771 dev_err(dev,
1772 "found only %d context interrupt(s) but %d required\n",
1773 smmu->num_context_irqs, smmu->num_context_banks);
89a23cde 1774 err = -ENODEV;
44680eed 1775 goto out_put_masters;
45ae7cff
WD
1776 }
1777
45ae7cff
WD
1778 for (i = 0; i < smmu->num_global_irqs; ++i) {
1779 err = request_irq(smmu->irqs[i],
1780 arm_smmu_global_fault,
1781 IRQF_SHARED,
1782 "arm-smmu global fault",
1783 smmu);
1784 if (err) {
1785 dev_err(dev, "failed to request global IRQ %d (%u)\n",
1786 i, smmu->irqs[i]);
1787 goto out_free_irqs;
1788 }
1789 }
1790
1791 INIT_LIST_HEAD(&smmu->list);
1792 spin_lock(&arm_smmu_devices_lock);
1793 list_add(&smmu->list, &arm_smmu_devices);
1794 spin_unlock(&arm_smmu_devices_lock);
fd90cecb
WD
1795
1796 arm_smmu_device_reset(smmu);
45ae7cff
WD
1797 return 0;
1798
1799out_free_irqs:
1800 while (i--)
1801 free_irq(smmu->irqs[i], smmu);
1802
45ae7cff
WD
1803out_put_masters:
1804 for (node = rb_first(&smmu->masters); node; node = rb_next(node)) {
2907320d
MH
1805 struct arm_smmu_master *master
1806 = container_of(node, struct arm_smmu_master, node);
45ae7cff
WD
1807 of_node_put(master->of_node);
1808 }
1809
1810 return err;
1811}
1812
1813static int arm_smmu_device_remove(struct platform_device *pdev)
1814{
1815 int i;
1816 struct device *dev = &pdev->dev;
1817 struct arm_smmu_device *curr, *smmu = NULL;
1818 struct rb_node *node;
1819
1820 spin_lock(&arm_smmu_devices_lock);
1821 list_for_each_entry(curr, &arm_smmu_devices, list) {
1822 if (curr->dev == dev) {
1823 smmu = curr;
1824 list_del(&smmu->list);
1825 break;
1826 }
1827 }
1828 spin_unlock(&arm_smmu_devices_lock);
1829
1830 if (!smmu)
1831 return -ENODEV;
1832
45ae7cff 1833 for (node = rb_first(&smmu->masters); node; node = rb_next(node)) {
2907320d
MH
1834 struct arm_smmu_master *master
1835 = container_of(node, struct arm_smmu_master, node);
45ae7cff
WD
1836 of_node_put(master->of_node);
1837 }
1838
ecfadb6e 1839 if (!bitmap_empty(smmu->context_map, ARM_SMMU_MAX_CBS))
45ae7cff
WD
1840 dev_err(dev, "removing device with active domains!\n");
1841
1842 for (i = 0; i < smmu->num_global_irqs; ++i)
1843 free_irq(smmu->irqs[i], smmu);
1844
1845 /* Turn the thing off */
2907320d 1846 writel(sCR0_CLIENTPD, ARM_SMMU_GR0_NS(smmu) + ARM_SMMU_GR0_sCR0);
45ae7cff
WD
1847 return 0;
1848}
1849
45ae7cff
WD
1850static struct platform_driver arm_smmu_driver = {
1851 .driver = {
45ae7cff
WD
1852 .name = "arm-smmu",
1853 .of_match_table = of_match_ptr(arm_smmu_of_match),
1854 },
1855 .probe = arm_smmu_device_dt_probe,
1856 .remove = arm_smmu_device_remove,
1857};
1858
1859static int __init arm_smmu_init(void)
1860{
0e7d37ad 1861 struct device_node *np;
45ae7cff
WD
1862 int ret;
1863
0e7d37ad
TR
1864 /*
1865 * Play nice with systems that don't have an ARM SMMU by checking that
1866 * an ARM SMMU exists in the system before proceeding with the driver
1867 * and IOMMU bus operation registration.
1868 */
1869 np = of_find_matching_node(NULL, arm_smmu_of_match);
1870 if (!np)
1871 return 0;
1872
1873 of_node_put(np);
1874
45ae7cff
WD
1875 ret = platform_driver_register(&arm_smmu_driver);
1876 if (ret)
1877 return ret;
1878
1879 /* Oh, for a proper bus abstraction */
6614ee77 1880 if (!iommu_present(&platform_bus_type))
45ae7cff
WD
1881 bus_set_iommu(&platform_bus_type, &arm_smmu_ops);
1882
d123cf82 1883#ifdef CONFIG_ARM_AMBA
6614ee77 1884 if (!iommu_present(&amba_bustype))
45ae7cff 1885 bus_set_iommu(&amba_bustype, &arm_smmu_ops);
d123cf82 1886#endif
45ae7cff 1887
a9a1b0b5
WD
1888#ifdef CONFIG_PCI
1889 if (!iommu_present(&pci_bus_type))
1890 bus_set_iommu(&pci_bus_type, &arm_smmu_ops);
1891#endif
1892
45ae7cff
WD
1893 return 0;
1894}
1895
1896static void __exit arm_smmu_exit(void)
1897{
1898 return platform_driver_unregister(&arm_smmu_driver);
1899}
1900
b1950b27 1901subsys_initcall(arm_smmu_init);
45ae7cff
WD
1902module_exit(arm_smmu_exit);
1903
1904MODULE_DESCRIPTION("IOMMU API for ARM architected SMMU implementations");
1905MODULE_AUTHOR("Will Deacon <will.deacon@arm.com>");
1906MODULE_LICENSE("GPL v2");