cxgb4/iw_cxgb4: TOS support
[linux-2.6-block.git] / drivers / infiniband / hw / cxgb4 / qp.c
CommitLineData
cfdda9d7
SW
1/*
2 * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
e4dd23d7
PG
32
33#include <linux/module.h>
34
cfdda9d7
SW
35#include "iw_cxgb4.h"
36
2c974781
VP
37static int db_delay_usecs = 1;
38module_param(db_delay_usecs, int, 0644);
39MODULE_PARM_DESC(db_delay_usecs, "Usecs to delay awaiting db fifo to drain");
40
a9c77198 41static int ocqp_support = 1;
c6d7b267 42module_param(ocqp_support, int, 0644);
a9c77198 43MODULE_PARM_DESC(ocqp_support, "Support on-chip SQs (default=1)");
c6d7b267 44
3cbdb928 45int db_fc_threshold = 1000;
422eea0a 46module_param(db_fc_threshold, int, 0644);
3cbdb928
VP
47MODULE_PARM_DESC(db_fc_threshold,
48 "QP count/threshold that triggers"
49 " automatic db flow control mode (default = 1000)");
50
51int db_coalescing_threshold;
52module_param(db_coalescing_threshold, int, 0644);
53MODULE_PARM_DESC(db_coalescing_threshold,
54 "QP count/threshold that triggers"
55 " disabling db coalescing (default = 0)");
422eea0a 56
42b6a949
VP
57static int max_fr_immd = T4_MAX_FR_IMMD;
58module_param(max_fr_immd, int, 0644);
59MODULE_PARM_DESC(max_fr_immd, "fastreg threshold for using DSGL instead of immedate");
60
4c2c5763
HS
61static int alloc_ird(struct c4iw_dev *dev, u32 ird)
62{
63 int ret = 0;
64
65 spin_lock_irq(&dev->lock);
66 if (ird <= dev->avail_ird)
67 dev->avail_ird -= ird;
68 else
69 ret = -ENOMEM;
70 spin_unlock_irq(&dev->lock);
71
72 if (ret)
73 dev_warn(&dev->rdev.lldi.pdev->dev,
74 "device IRD resources exhausted\n");
75
76 return ret;
77}
78
79static void free_ird(struct c4iw_dev *dev, int ird)
80{
81 spin_lock_irq(&dev->lock);
82 dev->avail_ird += ird;
83 spin_unlock_irq(&dev->lock);
84}
85
2f5b48c3
SW
86static void set_state(struct c4iw_qp *qhp, enum c4iw_qp_state state)
87{
88 unsigned long flag;
89 spin_lock_irqsave(&qhp->lock, flag);
90 qhp->attr.state = state;
91 spin_unlock_irqrestore(&qhp->lock, flag);
92}
93
c6d7b267
SW
94static void dealloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
95{
96 c4iw_ocqp_pool_free(rdev, sq->dma_addr, sq->memsize);
97}
98
99static void dealloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
100{
101 dma_free_coherent(&(rdev->lldi.pdev->dev), sq->memsize, sq->queue,
102 pci_unmap_addr(sq, mapping));
103}
104
105static void dealloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
106{
107 if (t4_sq_onchip(sq))
108 dealloc_oc_sq(rdev, sq);
109 else
110 dealloc_host_sq(rdev, sq);
111}
112
113static int alloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
114{
f079af7a 115 if (!ocqp_support || !ocqp_supported(&rdev->lldi))
c6d7b267
SW
116 return -ENOSYS;
117 sq->dma_addr = c4iw_ocqp_pool_alloc(rdev, sq->memsize);
118 if (!sq->dma_addr)
119 return -ENOMEM;
120 sq->phys_addr = rdev->oc_mw_pa + sq->dma_addr -
121 rdev->lldi.vr->ocq.start;
122 sq->queue = (__force union t4_wr *)(rdev->oc_mw_kva + sq->dma_addr -
123 rdev->lldi.vr->ocq.start);
124 sq->flags |= T4_SQ_ONCHIP;
125 return 0;
126}
127
128static int alloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
129{
130 sq->queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev), sq->memsize,
131 &(sq->dma_addr), GFP_KERNEL);
132 if (!sq->queue)
133 return -ENOMEM;
134 sq->phys_addr = virt_to_phys(sq->queue);
135 pci_unmap_addr_set(sq, mapping, sq->dma_addr);
136 return 0;
137}
138
5b0c2759
TLSC
139static int alloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq, int user)
140{
141 int ret = -ENOSYS;
142 if (user)
143 ret = alloc_oc_sq(rdev, sq);
144 if (ret)
145 ret = alloc_host_sq(rdev, sq);
146 return ret;
147}
148
cfdda9d7
SW
149static int destroy_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
150 struct c4iw_dev_ucontext *uctx)
151{
152 /*
153 * uP clears EQ contexts when the connection exits rdma mode,
154 * so no need to post a RESET WR for these EQs.
155 */
156 dma_free_coherent(&(rdev->lldi.pdev->dev),
157 wq->rq.memsize, wq->rq.queue,
f38926aa 158 dma_unmap_addr(&wq->rq, mapping));
c6d7b267 159 dealloc_sq(rdev, &wq->sq);
cfdda9d7
SW
160 c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
161 kfree(wq->rq.sw_rq);
162 kfree(wq->sq.sw_sq);
163 c4iw_put_qpid(rdev, wq->rq.qid, uctx);
164 c4iw_put_qpid(rdev, wq->sq.qid, uctx);
165 return 0;
166}
167
74217d4c
H
168/*
169 * Determine the BAR2 virtual address and qid. If pbar2_pa is not NULL,
170 * then this is a user mapping so compute the page-aligned physical address
171 * for mapping.
172 */
173void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
174 enum cxgb4_bar2_qtype qtype,
175 unsigned int *pbar2_qid, u64 *pbar2_pa)
176{
177 u64 bar2_qoffset;
178 int ret;
179
180 ret = cxgb4_bar2_sge_qregs(rdev->lldi.ports[0], qid, qtype,
181 pbar2_pa ? 1 : 0,
182 &bar2_qoffset, pbar2_qid);
183 if (ret)
184 return NULL;
185
186 if (pbar2_pa)
187 *pbar2_pa = (rdev->bar2_pa + bar2_qoffset) & PAGE_MASK;
188 return rdev->bar2_kva + bar2_qoffset;
189}
190
cfdda9d7
SW
191static int create_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
192 struct t4_cq *rcq, struct t4_cq *scq,
193 struct c4iw_dev_ucontext *uctx)
194{
195 int user = (uctx != &rdev->uctx);
196 struct fw_ri_res_wr *res_wr;
197 struct fw_ri_res *res;
198 int wr_len;
199 struct c4iw_wr_wait wr_wait;
200 struct sk_buff *skb;
9919d5bd 201 int ret = 0;
cfdda9d7
SW
202 int eqsize;
203
204 wq->sq.qid = c4iw_get_qpid(rdev, uctx);
205 if (!wq->sq.qid)
206 return -ENOMEM;
207
208 wq->rq.qid = c4iw_get_qpid(rdev, uctx);
c079c287
EG
209 if (!wq->rq.qid) {
210 ret = -ENOMEM;
211 goto free_sq_qid;
212 }
cfdda9d7
SW
213
214 if (!user) {
215 wq->sq.sw_sq = kzalloc(wq->sq.size * sizeof *wq->sq.sw_sq,
216 GFP_KERNEL);
c079c287
EG
217 if (!wq->sq.sw_sq) {
218 ret = -ENOMEM;
219 goto free_rq_qid;
220 }
cfdda9d7
SW
221
222 wq->rq.sw_rq = kzalloc(wq->rq.size * sizeof *wq->rq.sw_rq,
223 GFP_KERNEL);
c079c287
EG
224 if (!wq->rq.sw_rq) {
225 ret = -ENOMEM;
226 goto free_sw_sq;
227 }
cfdda9d7
SW
228 }
229
230 /*
66eb19af 231 * RQT must be a power of 2 and at least 16 deep.
cfdda9d7 232 */
66eb19af 233 wq->rq.rqt_size = roundup_pow_of_two(max_t(u16, wq->rq.size, 16));
cfdda9d7 234 wq->rq.rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rq.rqt_size);
c079c287
EG
235 if (!wq->rq.rqt_hwaddr) {
236 ret = -ENOMEM;
237 goto free_sw_rq;
238 }
cfdda9d7 239
5b0c2759
TLSC
240 ret = alloc_sq(rdev, &wq->sq, user);
241 if (ret)
242 goto free_hwaddr;
cfdda9d7 243 memset(wq->sq.queue, 0, wq->sq.memsize);
f38926aa 244 dma_unmap_addr_set(&wq->sq, mapping, wq->sq.dma_addr);
cfdda9d7
SW
245
246 wq->rq.queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev),
247 wq->rq.memsize, &(wq->rq.dma_addr),
248 GFP_KERNEL);
55e57a78
WY
249 if (!wq->rq.queue) {
250 ret = -ENOMEM;
c079c287 251 goto free_sq;
55e57a78 252 }
cfdda9d7
SW
253 PDBG("%s sq base va 0x%p pa 0x%llx rq base va 0x%p pa 0x%llx\n",
254 __func__, wq->sq.queue,
255 (unsigned long long)virt_to_phys(wq->sq.queue),
256 wq->rq.queue,
257 (unsigned long long)virt_to_phys(wq->rq.queue));
258 memset(wq->rq.queue, 0, wq->rq.memsize);
f38926aa 259 dma_unmap_addr_set(&wq->rq, mapping, wq->rq.dma_addr);
cfdda9d7
SW
260
261 wq->db = rdev->lldi.db_reg;
fa658a98 262
74217d4c
H
263 wq->sq.bar2_va = c4iw_bar2_addrs(rdev, wq->sq.qid, T4_BAR2_QTYPE_EGRESS,
264 &wq->sq.bar2_qid,
265 user ? &wq->sq.bar2_pa : NULL);
266 wq->rq.bar2_va = c4iw_bar2_addrs(rdev, wq->rq.qid, T4_BAR2_QTYPE_EGRESS,
267 &wq->rq.bar2_qid,
268 user ? &wq->rq.bar2_pa : NULL);
269
270 /*
271 * User mode must have bar2 access.
272 */
273 if (user && (!wq->sq.bar2_va || !wq->rq.bar2_va)) {
274 pr_warn(MOD "%s: sqid %u or rqid %u not in BAR2 range.\n",
275 pci_name(rdev->lldi.pdev), wq->sq.qid, wq->rq.qid);
276 goto free_dma;
cfdda9d7 277 }
74217d4c 278
cfdda9d7
SW
279 wq->rdev = rdev;
280 wq->rq.msn = 1;
281
282 /* build fw_ri_res_wr */
283 wr_len = sizeof *res_wr + 2 * sizeof *res;
284
d3c814e8 285 skb = alloc_skb(wr_len, GFP_KERNEL);
cfdda9d7
SW
286 if (!skb) {
287 ret = -ENOMEM;
c079c287 288 goto free_dma;
cfdda9d7
SW
289 }
290 set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
291
292 res_wr = (struct fw_ri_res_wr *)__skb_put(skb, wr_len);
293 memset(res_wr, 0, wr_len);
294 res_wr->op_nres = cpu_to_be32(
e2ac9628 295 FW_WR_OP_V(FW_RI_RES_WR) |
cf7fe64a 296 FW_RI_RES_WR_NRES_V(2) |
e2ac9628 297 FW_WR_COMPL_F);
cfdda9d7 298 res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
6198dd8d 299 res_wr->cookie = (uintptr_t)&wr_wait;
cfdda9d7
SW
300 res = res_wr->res;
301 res->u.sqrq.restype = FW_RI_RES_TYPE_SQ;
302 res->u.sqrq.op = FW_RI_RES_OP_WRITE;
303
304 /*
305 * eqsize is the number of 64B entries plus the status page size.
306 */
04e10e21
HS
307 eqsize = wq->sq.size * T4_SQ_NUM_SLOTS +
308 rdev->hw_queue.t4_eq_status_entries;
cfdda9d7
SW
309
310 res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
cf7fe64a
HS
311 FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
312 FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
313 FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
314 (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_ONCHIP_F : 0) |
315 FW_RI_RES_WR_IQID_V(scq->cqid));
cfdda9d7 316 res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
cf7fe64a
HS
317 FW_RI_RES_WR_DCAEN_V(0) |
318 FW_RI_RES_WR_DCACPU_V(0) |
319 FW_RI_RES_WR_FBMIN_V(2) |
320 FW_RI_RES_WR_FBMAX_V(2) |
321 FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
322 FW_RI_RES_WR_CIDXFTHRESH_V(0) |
323 FW_RI_RES_WR_EQSIZE_V(eqsize));
cfdda9d7
SW
324 res->u.sqrq.eqid = cpu_to_be32(wq->sq.qid);
325 res->u.sqrq.eqaddr = cpu_to_be64(wq->sq.dma_addr);
326 res++;
327 res->u.sqrq.restype = FW_RI_RES_TYPE_RQ;
328 res->u.sqrq.op = FW_RI_RES_OP_WRITE;
329
330 /*
331 * eqsize is the number of 64B entries plus the status page size.
332 */
04e10e21
HS
333 eqsize = wq->rq.size * T4_RQ_NUM_SLOTS +
334 rdev->hw_queue.t4_eq_status_entries;
cfdda9d7 335 res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
cf7fe64a
HS
336 FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
337 FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
338 FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
339 FW_RI_RES_WR_IQID_V(rcq->cqid));
cfdda9d7 340 res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
cf7fe64a
HS
341 FW_RI_RES_WR_DCAEN_V(0) |
342 FW_RI_RES_WR_DCACPU_V(0) |
343 FW_RI_RES_WR_FBMIN_V(2) |
344 FW_RI_RES_WR_FBMAX_V(2) |
345 FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
346 FW_RI_RES_WR_CIDXFTHRESH_V(0) |
347 FW_RI_RES_WR_EQSIZE_V(eqsize));
cfdda9d7
SW
348 res->u.sqrq.eqid = cpu_to_be32(wq->rq.qid);
349 res->u.sqrq.eqaddr = cpu_to_be64(wq->rq.dma_addr);
350
351 c4iw_init_wr_wait(&wr_wait);
352
353 ret = c4iw_ofld_send(rdev, skb);
354 if (ret)
c079c287 355 goto free_dma;
aadc4df3 356 ret = c4iw_wait_for_reply(rdev, &wr_wait, 0, wq->sq.qid, __func__);
cfdda9d7 357 if (ret)
c079c287 358 goto free_dma;
cfdda9d7 359
74217d4c 360 PDBG("%s sqid 0x%x rqid 0x%x kdb 0x%p sq_bar2_addr %p rq_bar2_addr %p\n",
cfdda9d7 361 __func__, wq->sq.qid, wq->rq.qid, wq->db,
74217d4c 362 wq->sq.bar2_va, wq->rq.bar2_va);
cfdda9d7
SW
363
364 return 0;
c079c287 365free_dma:
cfdda9d7
SW
366 dma_free_coherent(&(rdev->lldi.pdev->dev),
367 wq->rq.memsize, wq->rq.queue,
f38926aa 368 dma_unmap_addr(&wq->rq, mapping));
c079c287 369free_sq:
c6d7b267 370 dealloc_sq(rdev, &wq->sq);
c079c287 371free_hwaddr:
cfdda9d7 372 c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
c079c287 373free_sw_rq:
cfdda9d7 374 kfree(wq->rq.sw_rq);
c079c287 375free_sw_sq:
cfdda9d7 376 kfree(wq->sq.sw_sq);
c079c287 377free_rq_qid:
cfdda9d7 378 c4iw_put_qpid(rdev, wq->rq.qid, uctx);
c079c287 379free_sq_qid:
cfdda9d7 380 c4iw_put_qpid(rdev, wq->sq.qid, uctx);
c079c287 381 return ret;
cfdda9d7
SW
382}
383
d37ac31d
SW
384static int build_immd(struct t4_sq *sq, struct fw_ri_immd *immdp,
385 struct ib_send_wr *wr, int max, u32 *plenp)
cfdda9d7 386{
d37ac31d
SW
387 u8 *dstp, *srcp;
388 u32 plen = 0;
cfdda9d7 389 int i;
d37ac31d
SW
390 int rem, len;
391
392 dstp = (u8 *)immdp->data;
393 for (i = 0; i < wr->num_sge; i++) {
394 if ((plen + wr->sg_list[i].length) > max)
395 return -EMSGSIZE;
396 srcp = (u8 *)(unsigned long)wr->sg_list[i].addr;
397 plen += wr->sg_list[i].length;
398 rem = wr->sg_list[i].length;
399 while (rem) {
400 if (dstp == (u8 *)&sq->queue[sq->size])
401 dstp = (u8 *)sq->queue;
402 if (rem <= (u8 *)&sq->queue[sq->size] - dstp)
403 len = rem;
404 else
405 len = (u8 *)&sq->queue[sq->size] - dstp;
406 memcpy(dstp, srcp, len);
407 dstp += len;
408 srcp += len;
409 rem -= len;
410 }
411 }
13fecb83
SW
412 len = roundup(plen + sizeof *immdp, 16) - (plen + sizeof *immdp);
413 if (len)
414 memset(dstp, 0, len);
d37ac31d
SW
415 immdp->op = FW_RI_DATA_IMMD;
416 immdp->r1 = 0;
417 immdp->r2 = 0;
418 immdp->immdlen = cpu_to_be32(plen);
419 *plenp = plen;
420 return 0;
421}
422
423static int build_isgl(__be64 *queue_start, __be64 *queue_end,
424 struct fw_ri_isgl *isglp, struct ib_sge *sg_list,
425 int num_sge, u32 *plenp)
426
427{
428 int i;
429 u32 plen = 0;
430 __be64 *flitp = (__be64 *)isglp->sge;
431
432 for (i = 0; i < num_sge; i++) {
433 if ((plen + sg_list[i].length) < plen)
434 return -EMSGSIZE;
435 plen += sg_list[i].length;
436 *flitp = cpu_to_be64(((u64)sg_list[i].lkey << 32) |
437 sg_list[i].length);
438 if (++flitp == queue_end)
439 flitp = queue_start;
440 *flitp = cpu_to_be64(sg_list[i].addr);
441 if (++flitp == queue_end)
442 flitp = queue_start;
443 }
13fecb83 444 *flitp = (__force __be64)0;
d37ac31d
SW
445 isglp->op = FW_RI_DATA_ISGL;
446 isglp->r1 = 0;
447 isglp->nsge = cpu_to_be16(num_sge);
448 isglp->r2 = 0;
449 if (plenp)
450 *plenp = plen;
451 return 0;
452}
453
454static int build_rdma_send(struct t4_sq *sq, union t4_wr *wqe,
455 struct ib_send_wr *wr, u8 *len16)
456{
cfdda9d7
SW
457 u32 plen;
458 int size;
d37ac31d 459 int ret;
cfdda9d7
SW
460
461 if (wr->num_sge > T4_MAX_SEND_SGE)
462 return -EINVAL;
463 switch (wr->opcode) {
464 case IB_WR_SEND:
465 if (wr->send_flags & IB_SEND_SOLICITED)
466 wqe->send.sendop_pkd = cpu_to_be32(
cf7fe64a 467 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE));
cfdda9d7
SW
468 else
469 wqe->send.sendop_pkd = cpu_to_be32(
cf7fe64a 470 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND));
cfdda9d7
SW
471 wqe->send.stag_inv = 0;
472 break;
473 case IB_WR_SEND_WITH_INV:
474 if (wr->send_flags & IB_SEND_SOLICITED)
475 wqe->send.sendop_pkd = cpu_to_be32(
cf7fe64a 476 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE_INV));
cfdda9d7
SW
477 else
478 wqe->send.sendop_pkd = cpu_to_be32(
cf7fe64a 479 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_INV));
cfdda9d7
SW
480 wqe->send.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
481 break;
482
483 default:
484 return -EINVAL;
485 }
c3f98fa2
SW
486 wqe->send.r3 = 0;
487 wqe->send.r4 = 0;
d37ac31d 488
cfdda9d7
SW
489 plen = 0;
490 if (wr->num_sge) {
491 if (wr->send_flags & IB_SEND_INLINE) {
d37ac31d
SW
492 ret = build_immd(sq, wqe->send.u.immd_src, wr,
493 T4_MAX_SEND_INLINE, &plen);
494 if (ret)
495 return ret;
cfdda9d7
SW
496 size = sizeof wqe->send + sizeof(struct fw_ri_immd) +
497 plen;
498 } else {
d37ac31d
SW
499 ret = build_isgl((__be64 *)sq->queue,
500 (__be64 *)&sq->queue[sq->size],
501 wqe->send.u.isgl_src,
502 wr->sg_list, wr->num_sge, &plen);
503 if (ret)
504 return ret;
cfdda9d7
SW
505 size = sizeof wqe->send + sizeof(struct fw_ri_isgl) +
506 wr->num_sge * sizeof(struct fw_ri_sge);
507 }
508 } else {
509 wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD;
510 wqe->send.u.immd_src[0].r1 = 0;
511 wqe->send.u.immd_src[0].r2 = 0;
512 wqe->send.u.immd_src[0].immdlen = 0;
513 size = sizeof wqe->send + sizeof(struct fw_ri_immd);
d37ac31d 514 plen = 0;
cfdda9d7
SW
515 }
516 *len16 = DIV_ROUND_UP(size, 16);
517 wqe->send.plen = cpu_to_be32(plen);
518 return 0;
519}
520
d37ac31d
SW
521static int build_rdma_write(struct t4_sq *sq, union t4_wr *wqe,
522 struct ib_send_wr *wr, u8 *len16)
cfdda9d7 523{
cfdda9d7
SW
524 u32 plen;
525 int size;
d37ac31d 526 int ret;
cfdda9d7 527
d37ac31d 528 if (wr->num_sge > T4_MAX_SEND_SGE)
cfdda9d7
SW
529 return -EINVAL;
530 wqe->write.r2 = 0;
e622f2f4
CH
531 wqe->write.stag_sink = cpu_to_be32(rdma_wr(wr)->rkey);
532 wqe->write.to_sink = cpu_to_be64(rdma_wr(wr)->remote_addr);
cfdda9d7
SW
533 if (wr->num_sge) {
534 if (wr->send_flags & IB_SEND_INLINE) {
d37ac31d
SW
535 ret = build_immd(sq, wqe->write.u.immd_src, wr,
536 T4_MAX_WRITE_INLINE, &plen);
537 if (ret)
538 return ret;
cfdda9d7
SW
539 size = sizeof wqe->write + sizeof(struct fw_ri_immd) +
540 plen;
541 } else {
d37ac31d
SW
542 ret = build_isgl((__be64 *)sq->queue,
543 (__be64 *)&sq->queue[sq->size],
544 wqe->write.u.isgl_src,
545 wr->sg_list, wr->num_sge, &plen);
546 if (ret)
547 return ret;
cfdda9d7
SW
548 size = sizeof wqe->write + sizeof(struct fw_ri_isgl) +
549 wr->num_sge * sizeof(struct fw_ri_sge);
550 }
551 } else {
552 wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD;
553 wqe->write.u.immd_src[0].r1 = 0;
554 wqe->write.u.immd_src[0].r2 = 0;
555 wqe->write.u.immd_src[0].immdlen = 0;
556 size = sizeof wqe->write + sizeof(struct fw_ri_immd);
d37ac31d 557 plen = 0;
cfdda9d7
SW
558 }
559 *len16 = DIV_ROUND_UP(size, 16);
560 wqe->write.plen = cpu_to_be32(plen);
561 return 0;
562}
563
564static int build_rdma_read(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
565{
566 if (wr->num_sge > 1)
567 return -EINVAL;
568 if (wr->num_sge) {
e622f2f4
CH
569 wqe->read.stag_src = cpu_to_be32(rdma_wr(wr)->rkey);
570 wqe->read.to_src_hi = cpu_to_be32((u32)(rdma_wr(wr)->remote_addr
cfdda9d7 571 >> 32));
e622f2f4 572 wqe->read.to_src_lo = cpu_to_be32((u32)rdma_wr(wr)->remote_addr);
cfdda9d7
SW
573 wqe->read.stag_sink = cpu_to_be32(wr->sg_list[0].lkey);
574 wqe->read.plen = cpu_to_be32(wr->sg_list[0].length);
575 wqe->read.to_sink_hi = cpu_to_be32((u32)(wr->sg_list[0].addr
576 >> 32));
577 wqe->read.to_sink_lo = cpu_to_be32((u32)(wr->sg_list[0].addr));
578 } else {
579 wqe->read.stag_src = cpu_to_be32(2);
580 wqe->read.to_src_hi = 0;
581 wqe->read.to_src_lo = 0;
582 wqe->read.stag_sink = cpu_to_be32(2);
583 wqe->read.plen = 0;
584 wqe->read.to_sink_hi = 0;
585 wqe->read.to_sink_lo = 0;
586 }
587 wqe->read.r2 = 0;
588 wqe->read.r5 = 0;
589 *len16 = DIV_ROUND_UP(sizeof wqe->read, 16);
590 return 0;
591}
592
593static int build_rdma_recv(struct c4iw_qp *qhp, union t4_recv_wr *wqe,
594 struct ib_recv_wr *wr, u8 *len16)
595{
d37ac31d 596 int ret;
cfdda9d7 597
d37ac31d
SW
598 ret = build_isgl((__be64 *)qhp->wq.rq.queue,
599 (__be64 *)&qhp->wq.rq.queue[qhp->wq.rq.size],
600 &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
601 if (ret)
602 return ret;
cfdda9d7
SW
603 *len16 = DIV_ROUND_UP(sizeof wqe->recv +
604 wr->num_sge * sizeof(struct fw_ri_sge), 16);
605 return 0;
606}
607
8376b86d
SG
608static int build_memreg(struct t4_sq *sq, union t4_wr *wqe,
609 struct ib_reg_wr *wr, u8 *len16, u8 t5dev)
610{
611 struct c4iw_mr *mhp = to_c4iw_mr(wr->mr);
612 struct fw_ri_immd *imdp;
613 __be64 *p;
614 int i;
615 int pbllen = roundup(mhp->mpl_len * sizeof(u64), 32);
616 int rem;
617
618 if (mhp->mpl_len > t4_max_fr_depth(use_dsgl))
619 return -EINVAL;
620
621 wqe->fr.qpbinde_to_dcacpu = 0;
622 wqe->fr.pgsz_shift = ilog2(wr->mr->page_size) - 12;
623 wqe->fr.addr_type = FW_RI_VA_BASED_TO;
624 wqe->fr.mem_perms = c4iw_ib_to_tpt_access(wr->access);
625 wqe->fr.len_hi = 0;
626 wqe->fr.len_lo = cpu_to_be32(mhp->ibmr.length);
627 wqe->fr.stag = cpu_to_be32(wr->key);
628 wqe->fr.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
629 wqe->fr.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova &
630 0xffffffff);
631
632 if (t5dev && use_dsgl && (pbllen > max_fr_immd)) {
633 struct fw_ri_dsgl *sglp;
634
635 for (i = 0; i < mhp->mpl_len; i++)
636 mhp->mpl[i] = (__force u64)cpu_to_be64((u64)mhp->mpl[i]);
637
638 sglp = (struct fw_ri_dsgl *)(&wqe->fr + 1);
639 sglp->op = FW_RI_DATA_DSGL;
640 sglp->r1 = 0;
641 sglp->nsge = cpu_to_be16(1);
642 sglp->addr0 = cpu_to_be64(mhp->mpl_addr);
643 sglp->len0 = cpu_to_be32(pbllen);
644
645 *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*sglp), 16);
646 } else {
647 imdp = (struct fw_ri_immd *)(&wqe->fr + 1);
648 imdp->op = FW_RI_DATA_IMMD;
649 imdp->r1 = 0;
650 imdp->r2 = 0;
651 imdp->immdlen = cpu_to_be32(pbllen);
652 p = (__be64 *)(imdp + 1);
653 rem = pbllen;
654 for (i = 0; i < mhp->mpl_len; i++) {
655 *p = cpu_to_be64((u64)mhp->mpl[i]);
656 rem -= sizeof(*p);
657 if (++p == (__be64 *)&sq->queue[sq->size])
658 p = (__be64 *)sq->queue;
659 }
660 BUG_ON(rem < 0);
661 while (rem) {
662 *p = 0;
663 rem -= sizeof(*p);
664 if (++p == (__be64 *)&sq->queue[sq->size])
665 p = (__be64 *)sq->queue;
666 }
667 *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*imdp)
668 + pbllen, 16);
669 }
670 return 0;
671}
672
cfdda9d7
SW
673static int build_inv_stag(union t4_wr *wqe, struct ib_send_wr *wr,
674 u8 *len16)
675{
676 wqe->inv.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
677 wqe->inv.r2 = 0;
678 *len16 = DIV_ROUND_UP(sizeof wqe->inv, 16);
679 return 0;
680}
681
682void c4iw_qp_add_ref(struct ib_qp *qp)
683{
684 PDBG("%s ib_qp %p\n", __func__, qp);
685 atomic_inc(&(to_c4iw_qp(qp)->refcnt));
686}
687
688void c4iw_qp_rem_ref(struct ib_qp *qp)
689{
690 PDBG("%s ib_qp %p\n", __func__, qp);
691 if (atomic_dec_and_test(&(to_c4iw_qp(qp)->refcnt)))
692 wake_up(&(to_c4iw_qp(qp)->wait));
693}
694
05eb2389
SW
695static void add_to_fc_list(struct list_head *head, struct list_head *entry)
696{
697 if (list_empty(entry))
698 list_add_tail(entry, head);
699}
700
701static int ring_kernel_sq_db(struct c4iw_qp *qhp, u16 inc)
702{
703 unsigned long flags;
704
705 spin_lock_irqsave(&qhp->rhp->lock, flags);
706 spin_lock(&qhp->lock);
fa658a98 707 if (qhp->rhp->db_state == NORMAL)
963cab50 708 t4_ring_sq_db(&qhp->wq, inc, NULL);
fa658a98 709 else {
05eb2389
SW
710 add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
711 qhp->wq.sq.wq_pidx_inc += inc;
712 }
713 spin_unlock(&qhp->lock);
714 spin_unlock_irqrestore(&qhp->rhp->lock, flags);
715 return 0;
716}
717
718static int ring_kernel_rq_db(struct c4iw_qp *qhp, u16 inc)
719{
720 unsigned long flags;
721
722 spin_lock_irqsave(&qhp->rhp->lock, flags);
723 spin_lock(&qhp->lock);
fa658a98 724 if (qhp->rhp->db_state == NORMAL)
963cab50 725 t4_ring_rq_db(&qhp->wq, inc, NULL);
fa658a98 726 else {
05eb2389
SW
727 add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
728 qhp->wq.rq.wq_pidx_inc += inc;
729 }
730 spin_unlock(&qhp->lock);
731 spin_unlock_irqrestore(&qhp->rhp->lock, flags);
732 return 0;
733}
734
cfdda9d7
SW
735int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
736 struct ib_send_wr **bad_wr)
737{
738 int err = 0;
739 u8 len16 = 0;
740 enum fw_wr_opcodes fw_opcode = 0;
741 enum fw_ri_wr_flags fw_flags;
742 struct c4iw_qp *qhp;
fa658a98 743 union t4_wr *wqe = NULL;
cfdda9d7
SW
744 u32 num_wrs;
745 struct t4_swsqe *swsqe;
746 unsigned long flag;
747 u16 idx = 0;
748
749 qhp = to_c4iw_qp(ibqp);
750 spin_lock_irqsave(&qhp->lock, flag);
751 if (t4_wq_in_error(&qhp->wq)) {
752 spin_unlock_irqrestore(&qhp->lock, flag);
753 return -EINVAL;
754 }
755 num_wrs = t4_sq_avail(&qhp->wq);
756 if (num_wrs == 0) {
757 spin_unlock_irqrestore(&qhp->lock, flag);
758 return -ENOMEM;
759 }
760 while (wr) {
761 if (num_wrs == 0) {
762 err = -ENOMEM;
763 *bad_wr = wr;
764 break;
765 }
d37ac31d
SW
766 wqe = (union t4_wr *)((u8 *)qhp->wq.sq.queue +
767 qhp->wq.sq.wq_pidx * T4_EQ_ENTRY_SIZE);
768
cfdda9d7
SW
769 fw_flags = 0;
770 if (wr->send_flags & IB_SEND_SOLICITED)
771 fw_flags |= FW_RI_SOLICITED_EVENT_FLAG;
ba32de9d 772 if (wr->send_flags & IB_SEND_SIGNALED || qhp->sq_sig_all)
cfdda9d7
SW
773 fw_flags |= FW_RI_COMPLETION_FLAG;
774 swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
775 switch (wr->opcode) {
776 case IB_WR_SEND_WITH_INV:
777 case IB_WR_SEND:
778 if (wr->send_flags & IB_SEND_FENCE)
779 fw_flags |= FW_RI_READ_FENCE_FLAG;
780 fw_opcode = FW_RI_SEND_WR;
781 if (wr->opcode == IB_WR_SEND)
782 swsqe->opcode = FW_RI_SEND;
783 else
784 swsqe->opcode = FW_RI_SEND_WITH_INV;
d37ac31d 785 err = build_rdma_send(&qhp->wq.sq, wqe, wr, &len16);
cfdda9d7
SW
786 break;
787 case IB_WR_RDMA_WRITE:
788 fw_opcode = FW_RI_RDMA_WRITE_WR;
789 swsqe->opcode = FW_RI_RDMA_WRITE;
d37ac31d 790 err = build_rdma_write(&qhp->wq.sq, wqe, wr, &len16);
cfdda9d7
SW
791 break;
792 case IB_WR_RDMA_READ:
2f1fb507 793 case IB_WR_RDMA_READ_WITH_INV:
cfdda9d7
SW
794 fw_opcode = FW_RI_RDMA_READ_WR;
795 swsqe->opcode = FW_RI_READ_REQ;
2f1fb507 796 if (wr->opcode == IB_WR_RDMA_READ_WITH_INV)
410ade4c 797 fw_flags = FW_RI_RDMA_READ_INVALIDATE;
2f1fb507
SW
798 else
799 fw_flags = 0;
cfdda9d7
SW
800 err = build_rdma_read(wqe, wr, &len16);
801 if (err)
802 break;
803 swsqe->read_len = wr->sg_list[0].length;
804 if (!qhp->wq.sq.oldest_read)
805 qhp->wq.sq.oldest_read = swsqe;
806 break;
8376b86d
SG
807 case IB_WR_REG_MR:
808 fw_opcode = FW_RI_FR_NSMR_WR;
809 swsqe->opcode = FW_RI_FAST_REGISTER;
810 err = build_memreg(&qhp->wq.sq, wqe, reg_wr(wr), &len16,
811 is_t5(
812 qhp->rhp->rdev.lldi.adapter_type) ?
813 1 : 0);
814 break;
cfdda9d7 815 case IB_WR_LOCAL_INV:
4ab1eb9c
SW
816 if (wr->send_flags & IB_SEND_FENCE)
817 fw_flags |= FW_RI_LOCAL_FENCE_FLAG;
cfdda9d7
SW
818 fw_opcode = FW_RI_INV_LSTAG_WR;
819 swsqe->opcode = FW_RI_LOCAL_INV;
820 err = build_inv_stag(wqe, wr, &len16);
821 break;
822 default:
823 PDBG("%s post of type=%d TBD!\n", __func__,
824 wr->opcode);
825 err = -EINVAL;
826 }
827 if (err) {
828 *bad_wr = wr;
829 break;
830 }
831 swsqe->idx = qhp->wq.sq.pidx;
832 swsqe->complete = 0;
ba32de9d
SW
833 swsqe->signaled = (wr->send_flags & IB_SEND_SIGNALED) ||
834 qhp->sq_sig_all;
1cf24dce 835 swsqe->flushed = 0;
cfdda9d7 836 swsqe->wr_id = wr->wr_id;
7730b4c7
HS
837 if (c4iw_wr_log) {
838 swsqe->sge_ts = cxgb4_read_sge_timestamp(
839 qhp->rhp->rdev.lldi.ports[0]);
840 getnstimeofday(&swsqe->host_ts);
841 }
cfdda9d7
SW
842
843 init_wr_hdr(wqe, qhp->wq.sq.pidx, fw_opcode, fw_flags, len16);
844
845 PDBG("%s cookie 0x%llx pidx 0x%x opcode 0x%x read_len %u\n",
846 __func__, (unsigned long long)wr->wr_id, qhp->wq.sq.pidx,
847 swsqe->opcode, swsqe->read_len);
848 wr = wr->next;
849 num_wrs--;
d37ac31d
SW
850 t4_sq_produce(&qhp->wq, len16);
851 idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
cfdda9d7 852 }
05eb2389 853 if (!qhp->rhp->rdev.status_page->db_off) {
963cab50 854 t4_ring_sq_db(&qhp->wq, idx, wqe);
05eb2389
SW
855 spin_unlock_irqrestore(&qhp->lock, flag);
856 } else {
857 spin_unlock_irqrestore(&qhp->lock, flag);
858 ring_kernel_sq_db(qhp, idx);
859 }
cfdda9d7
SW
860 return err;
861}
862
863int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
864 struct ib_recv_wr **bad_wr)
865{
866 int err = 0;
867 struct c4iw_qp *qhp;
fa658a98 868 union t4_recv_wr *wqe = NULL;
cfdda9d7
SW
869 u32 num_wrs;
870 u8 len16 = 0;
871 unsigned long flag;
872 u16 idx = 0;
873
874 qhp = to_c4iw_qp(ibqp);
875 spin_lock_irqsave(&qhp->lock, flag);
876 if (t4_wq_in_error(&qhp->wq)) {
877 spin_unlock_irqrestore(&qhp->lock, flag);
878 return -EINVAL;
879 }
880 num_wrs = t4_rq_avail(&qhp->wq);
881 if (num_wrs == 0) {
882 spin_unlock_irqrestore(&qhp->lock, flag);
883 return -ENOMEM;
884 }
885 while (wr) {
886 if (wr->num_sge > T4_MAX_RECV_SGE) {
887 err = -EINVAL;
888 *bad_wr = wr;
889 break;
890 }
d37ac31d
SW
891 wqe = (union t4_recv_wr *)((u8 *)qhp->wq.rq.queue +
892 qhp->wq.rq.wq_pidx *
893 T4_EQ_ENTRY_SIZE);
cfdda9d7
SW
894 if (num_wrs)
895 err = build_rdma_recv(qhp, wqe, wr, &len16);
896 else
897 err = -ENOMEM;
898 if (err) {
899 *bad_wr = wr;
900 break;
901 }
902
903 qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].wr_id = wr->wr_id;
7730b4c7
HS
904 if (c4iw_wr_log) {
905 qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].sge_ts =
906 cxgb4_read_sge_timestamp(
907 qhp->rhp->rdev.lldi.ports[0]);
908 getnstimeofday(
909 &qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].host_ts);
910 }
cfdda9d7
SW
911
912 wqe->recv.opcode = FW_RI_RECV_WR;
913 wqe->recv.r1 = 0;
914 wqe->recv.wrid = qhp->wq.rq.pidx;
915 wqe->recv.r2[0] = 0;
916 wqe->recv.r2[1] = 0;
917 wqe->recv.r2[2] = 0;
918 wqe->recv.len16 = len16;
cfdda9d7
SW
919 PDBG("%s cookie 0x%llx pidx %u\n", __func__,
920 (unsigned long long) wr->wr_id, qhp->wq.rq.pidx);
d37ac31d
SW
921 t4_rq_produce(&qhp->wq, len16);
922 idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
cfdda9d7
SW
923 wr = wr->next;
924 num_wrs--;
cfdda9d7 925 }
05eb2389 926 if (!qhp->rhp->rdev.status_page->db_off) {
963cab50 927 t4_ring_rq_db(&qhp->wq, idx, wqe);
05eb2389
SW
928 spin_unlock_irqrestore(&qhp->lock, flag);
929 } else {
930 spin_unlock_irqrestore(&qhp->lock, flag);
931 ring_kernel_rq_db(qhp, idx);
932 }
cfdda9d7
SW
933 return err;
934}
935
cfdda9d7
SW
936static inline void build_term_codes(struct t4_cqe *err_cqe, u8 *layer_type,
937 u8 *ecode)
938{
939 int status;
940 int tagged;
941 int opcode;
942 int rqtype;
943 int send_inv;
944
945 if (!err_cqe) {
946 *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
947 *ecode = 0;
948 return;
949 }
950
951 status = CQE_STATUS(err_cqe);
952 opcode = CQE_OPCODE(err_cqe);
953 rqtype = RQ_TYPE(err_cqe);
954 send_inv = (opcode == FW_RI_SEND_WITH_INV) ||
955 (opcode == FW_RI_SEND_WITH_SE_INV);
956 tagged = (opcode == FW_RI_RDMA_WRITE) ||
957 (rqtype && (opcode == FW_RI_READ_RESP));
958
959 switch (status) {
960 case T4_ERR_STAG:
961 if (send_inv) {
962 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
963 *ecode = RDMAP_CANT_INV_STAG;
964 } else {
965 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
966 *ecode = RDMAP_INV_STAG;
967 }
968 break;
969 case T4_ERR_PDID:
970 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
971 if ((opcode == FW_RI_SEND_WITH_INV) ||
972 (opcode == FW_RI_SEND_WITH_SE_INV))
973 *ecode = RDMAP_CANT_INV_STAG;
974 else
975 *ecode = RDMAP_STAG_NOT_ASSOC;
976 break;
977 case T4_ERR_QPID:
978 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
979 *ecode = RDMAP_STAG_NOT_ASSOC;
980 break;
981 case T4_ERR_ACCESS:
982 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
983 *ecode = RDMAP_ACC_VIOL;
984 break;
985 case T4_ERR_WRAP:
986 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
987 *ecode = RDMAP_TO_WRAP;
988 break;
989 case T4_ERR_BOUND:
990 if (tagged) {
991 *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
992 *ecode = DDPT_BASE_BOUNDS;
993 } else {
994 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
995 *ecode = RDMAP_BASE_BOUNDS;
996 }
997 break;
998 case T4_ERR_INVALIDATE_SHARED_MR:
999 case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND:
1000 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1001 *ecode = RDMAP_CANT_INV_STAG;
1002 break;
1003 case T4_ERR_ECC:
1004 case T4_ERR_ECC_PSTAG:
1005 case T4_ERR_INTERNAL_ERR:
1006 *layer_type = LAYER_RDMAP|RDMAP_LOCAL_CATA;
1007 *ecode = 0;
1008 break;
1009 case T4_ERR_OUT_OF_RQE:
1010 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1011 *ecode = DDPU_INV_MSN_NOBUF;
1012 break;
1013 case T4_ERR_PBL_ADDR_BOUND:
1014 *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
1015 *ecode = DDPT_BASE_BOUNDS;
1016 break;
1017 case T4_ERR_CRC:
1018 *layer_type = LAYER_MPA|DDP_LLP;
1019 *ecode = MPA_CRC_ERR;
1020 break;
1021 case T4_ERR_MARKER:
1022 *layer_type = LAYER_MPA|DDP_LLP;
1023 *ecode = MPA_MARKER_ERR;
1024 break;
1025 case T4_ERR_PDU_LEN_ERR:
1026 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1027 *ecode = DDPU_MSG_TOOBIG;
1028 break;
1029 case T4_ERR_DDP_VERSION:
1030 if (tagged) {
1031 *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
1032 *ecode = DDPT_INV_VERS;
1033 } else {
1034 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1035 *ecode = DDPU_INV_VERS;
1036 }
1037 break;
1038 case T4_ERR_RDMA_VERSION:
1039 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1040 *ecode = RDMAP_INV_VERS;
1041 break;
1042 case T4_ERR_OPCODE:
1043 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1044 *ecode = RDMAP_INV_OPCODE;
1045 break;
1046 case T4_ERR_DDP_QUEUE_NUM:
1047 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1048 *ecode = DDPU_INV_QN;
1049 break;
1050 case T4_ERR_MSN:
1051 case T4_ERR_MSN_GAP:
1052 case T4_ERR_MSN_RANGE:
1053 case T4_ERR_IRD_OVERFLOW:
1054 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1055 *ecode = DDPU_INV_MSN_RANGE;
1056 break;
1057 case T4_ERR_TBIT:
1058 *layer_type = LAYER_DDP|DDP_LOCAL_CATA;
1059 *ecode = 0;
1060 break;
1061 case T4_ERR_MO:
1062 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1063 *ecode = DDPU_INV_MO;
1064 break;
1065 default:
1066 *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
1067 *ecode = 0;
1068 break;
1069 }
1070}
1071
be4c9bad
RD
1072static void post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe,
1073 gfp_t gfp)
cfdda9d7
SW
1074{
1075 struct fw_ri_wr *wqe;
1076 struct sk_buff *skb;
1077 struct terminate_message *term;
1078
1079 PDBG("%s qhp %p qid 0x%x tid %u\n", __func__, qhp, qhp->wq.sq.qid,
1080 qhp->ep->hwtid);
1081
be4c9bad 1082 skb = alloc_skb(sizeof *wqe, gfp);
cfdda9d7 1083 if (!skb)
be4c9bad 1084 return;
cfdda9d7
SW
1085 set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
1086
1087 wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe));
1088 memset(wqe, 0, sizeof *wqe);
e2ac9628 1089 wqe->op_compl = cpu_to_be32(FW_WR_OP_V(FW_RI_INIT_WR));
cfdda9d7 1090 wqe->flowid_len16 = cpu_to_be32(
e2ac9628
HS
1091 FW_WR_FLOWID_V(qhp->ep->hwtid) |
1092 FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
cfdda9d7
SW
1093
1094 wqe->u.terminate.type = FW_RI_TYPE_TERMINATE;
1095 wqe->u.terminate.immdlen = cpu_to_be32(sizeof *term);
1096 term = (struct terminate_message *)wqe->u.terminate.termmsg;
d2fe99e8
KS
1097 if (qhp->attr.layer_etype == (LAYER_MPA|DDP_LLP)) {
1098 term->layer_etype = qhp->attr.layer_etype;
1099 term->ecode = qhp->attr.ecode;
1100 } else
1101 build_term_codes(err_cqe, &term->layer_etype, &term->ecode);
be4c9bad 1102 c4iw_ofld_send(&qhp->rhp->rdev, skb);
cfdda9d7
SW
1103}
1104
1105/*
1106 * Assumes qhp lock is held.
1107 */
1108static void __flush_qp(struct c4iw_qp *qhp, struct c4iw_cq *rchp,
2f5b48c3 1109 struct c4iw_cq *schp)
cfdda9d7
SW
1110{
1111 int count;
678ea9b5 1112 int rq_flushed, sq_flushed;
2f5b48c3 1113 unsigned long flag;
cfdda9d7
SW
1114
1115 PDBG("%s qhp %p rchp %p schp %p\n", __func__, qhp, rchp, schp);
cfdda9d7 1116
732bee7a 1117 /* locking hierarchy: cq lock first, then qp lock. */
2f5b48c3 1118 spin_lock_irqsave(&rchp->lock, flag);
cfdda9d7 1119 spin_lock(&qhp->lock);
1cf24dce
SW
1120
1121 if (qhp->wq.flushed) {
1122 spin_unlock(&qhp->lock);
1123 spin_unlock_irqrestore(&rchp->lock, flag);
1124 return;
1125 }
1126 qhp->wq.flushed = 1;
1127
1128 c4iw_flush_hw_cq(rchp);
cfdda9d7 1129 c4iw_count_rcqes(&rchp->cq, &qhp->wq, &count);
678ea9b5 1130 rq_flushed = c4iw_flush_rq(&qhp->wq, &rchp->cq, count);
cfdda9d7 1131 spin_unlock(&qhp->lock);
2f5b48c3 1132 spin_unlock_irqrestore(&rchp->lock, flag);
cfdda9d7 1133
732bee7a 1134 /* locking hierarchy: cq lock first, then qp lock. */
2f5b48c3 1135 spin_lock_irqsave(&schp->lock, flag);
cfdda9d7 1136 spin_lock(&qhp->lock);
1cf24dce
SW
1137 if (schp != rchp)
1138 c4iw_flush_hw_cq(schp);
678ea9b5 1139 sq_flushed = c4iw_flush_sq(qhp);
cfdda9d7 1140 spin_unlock(&qhp->lock);
2f5b48c3 1141 spin_unlock_irqrestore(&schp->lock, flag);
678ea9b5
SW
1142
1143 if (schp == rchp) {
1144 if (t4_clear_cq_armed(&rchp->cq) &&
1145 (rq_flushed || sq_flushed)) {
1146 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
1147 (*rchp->ibcq.comp_handler)(&rchp->ibcq,
1148 rchp->ibcq.cq_context);
1149 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
1150 }
1151 } else {
1152 if (t4_clear_cq_armed(&rchp->cq) && rq_flushed) {
1153 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
1154 (*rchp->ibcq.comp_handler)(&rchp->ibcq,
1155 rchp->ibcq.cq_context);
1156 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
1157 }
1158 if (t4_clear_cq_armed(&schp->cq) && sq_flushed) {
1159 spin_lock_irqsave(&schp->comp_handler_lock, flag);
1160 (*schp->ibcq.comp_handler)(&schp->ibcq,
1161 schp->ibcq.cq_context);
1162 spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
1163 }
581bbe2c 1164 }
cfdda9d7
SW
1165}
1166
2f5b48c3 1167static void flush_qp(struct c4iw_qp *qhp)
cfdda9d7
SW
1168{
1169 struct c4iw_cq *rchp, *schp;
581bbe2c 1170 unsigned long flag;
cfdda9d7 1171
1cf24dce
SW
1172 rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
1173 schp = to_c4iw_cq(qhp->ibqp.send_cq);
cfdda9d7 1174
1cf24dce 1175 t4_set_wq_in_error(&qhp->wq);
cfdda9d7 1176 if (qhp->ibqp.uobject) {
cfdda9d7 1177 t4_set_cq_in_error(&rchp->cq);
581bbe2c 1178 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
01e7da6b 1179 (*rchp->ibcq.comp_handler)(&rchp->ibcq, rchp->ibcq.cq_context);
581bbe2c 1180 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
01e7da6b 1181 if (schp != rchp) {
cfdda9d7 1182 t4_set_cq_in_error(&schp->cq);
581bbe2c 1183 spin_lock_irqsave(&schp->comp_handler_lock, flag);
01e7da6b
KS
1184 (*schp->ibcq.comp_handler)(&schp->ibcq,
1185 schp->ibcq.cq_context);
581bbe2c 1186 spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
01e7da6b 1187 }
cfdda9d7
SW
1188 return;
1189 }
2f5b48c3 1190 __flush_qp(qhp, rchp, schp);
cfdda9d7
SW
1191}
1192
73d6fcad
SW
1193static int rdma_fini(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
1194 struct c4iw_ep *ep)
cfdda9d7
SW
1195{
1196 struct fw_ri_wr *wqe;
1197 int ret;
cfdda9d7
SW
1198 struct sk_buff *skb;
1199
1200 PDBG("%s qhp %p qid 0x%x tid %u\n", __func__, qhp, qhp->wq.sq.qid,
73d6fcad 1201 ep->hwtid);
cfdda9d7 1202
d3c814e8 1203 skb = alloc_skb(sizeof *wqe, GFP_KERNEL);
cfdda9d7
SW
1204 if (!skb)
1205 return -ENOMEM;
73d6fcad 1206 set_wr_txq(skb, CPL_PRIORITY_DATA, ep->txq_idx);
cfdda9d7
SW
1207
1208 wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe));
1209 memset(wqe, 0, sizeof *wqe);
1210 wqe->op_compl = cpu_to_be32(
e2ac9628
HS
1211 FW_WR_OP_V(FW_RI_INIT_WR) |
1212 FW_WR_COMPL_F);
cfdda9d7 1213 wqe->flowid_len16 = cpu_to_be32(
e2ac9628
HS
1214 FW_WR_FLOWID_V(ep->hwtid) |
1215 FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
6198dd8d 1216 wqe->cookie = (uintptr_t)&ep->com.wr_wait;
cfdda9d7
SW
1217
1218 wqe->u.fini.type = FW_RI_TYPE_FINI;
cfdda9d7
SW
1219 ret = c4iw_ofld_send(&rhp->rdev, skb);
1220 if (ret)
1221 goto out;
1222
2f5b48c3 1223 ret = c4iw_wait_for_reply(&rhp->rdev, &ep->com.wr_wait, qhp->ep->hwtid,
aadc4df3 1224 qhp->wq.sq.qid, __func__);
cfdda9d7
SW
1225out:
1226 PDBG("%s ret %d\n", __func__, ret);
1227 return ret;
1228}
1229
1230static void build_rtr_msg(u8 p2p_type, struct fw_ri_init *init)
1231{
d2fe99e8 1232 PDBG("%s p2p_type = %d\n", __func__, p2p_type);
cfdda9d7
SW
1233 memset(&init->u, 0, sizeof init->u);
1234 switch (p2p_type) {
1235 case FW_RI_INIT_P2PTYPE_RDMA_WRITE:
1236 init->u.write.opcode = FW_RI_RDMA_WRITE_WR;
1237 init->u.write.stag_sink = cpu_to_be32(1);
1238 init->u.write.to_sink = cpu_to_be64(1);
1239 init->u.write.u.immd_src[0].op = FW_RI_DATA_IMMD;
1240 init->u.write.len16 = DIV_ROUND_UP(sizeof init->u.write +
1241 sizeof(struct fw_ri_immd),
1242 16);
1243 break;
1244 case FW_RI_INIT_P2PTYPE_READ_REQ:
1245 init->u.write.opcode = FW_RI_RDMA_READ_WR;
1246 init->u.read.stag_src = cpu_to_be32(1);
1247 init->u.read.to_src_lo = cpu_to_be32(1);
1248 init->u.read.stag_sink = cpu_to_be32(1);
1249 init->u.read.to_sink_lo = cpu_to_be32(1);
1250 init->u.read.len16 = DIV_ROUND_UP(sizeof init->u.read, 16);
1251 break;
1252 }
1253}
1254
1255static int rdma_init(struct c4iw_dev *rhp, struct c4iw_qp *qhp)
1256{
1257 struct fw_ri_wr *wqe;
1258 int ret;
cfdda9d7
SW
1259 struct sk_buff *skb;
1260
4c2c5763
HS
1261 PDBG("%s qhp %p qid 0x%x tid %u ird %u ord %u\n", __func__, qhp,
1262 qhp->wq.sq.qid, qhp->ep->hwtid, qhp->ep->ird, qhp->ep->ord);
cfdda9d7 1263
d3c814e8 1264 skb = alloc_skb(sizeof *wqe, GFP_KERNEL);
4c2c5763
HS
1265 if (!skb) {
1266 ret = -ENOMEM;
1267 goto out;
1268 }
1269 ret = alloc_ird(rhp, qhp->attr.max_ird);
1270 if (ret) {
1271 qhp->attr.max_ird = 0;
1272 kfree_skb(skb);
1273 goto out;
1274 }
cfdda9d7
SW
1275 set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
1276
1277 wqe = (struct fw_ri_wr *)__skb_put(skb, sizeof(*wqe));
1278 memset(wqe, 0, sizeof *wqe);
1279 wqe->op_compl = cpu_to_be32(
e2ac9628
HS
1280 FW_WR_OP_V(FW_RI_INIT_WR) |
1281 FW_WR_COMPL_F);
cfdda9d7 1282 wqe->flowid_len16 = cpu_to_be32(
e2ac9628
HS
1283 FW_WR_FLOWID_V(qhp->ep->hwtid) |
1284 FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
cfdda9d7 1285
6198dd8d 1286 wqe->cookie = (uintptr_t)&qhp->ep->com.wr_wait;
cfdda9d7
SW
1287
1288 wqe->u.init.type = FW_RI_TYPE_INIT;
1289 wqe->u.init.mpareqbit_p2ptype =
cf7fe64a
HS
1290 FW_RI_WR_MPAREQBIT_V(qhp->attr.mpa_attr.initiator) |
1291 FW_RI_WR_P2PTYPE_V(qhp->attr.mpa_attr.p2p_type);
cfdda9d7
SW
1292 wqe->u.init.mpa_attrs = FW_RI_MPA_IETF_ENABLE;
1293 if (qhp->attr.mpa_attr.recv_marker_enabled)
1294 wqe->u.init.mpa_attrs |= FW_RI_MPA_RX_MARKER_ENABLE;
1295 if (qhp->attr.mpa_attr.xmit_marker_enabled)
1296 wqe->u.init.mpa_attrs |= FW_RI_MPA_TX_MARKER_ENABLE;
1297 if (qhp->attr.mpa_attr.crc_enabled)
1298 wqe->u.init.mpa_attrs |= FW_RI_MPA_CRC_ENABLE;
1299
1300 wqe->u.init.qp_caps = FW_RI_QP_RDMA_READ_ENABLE |
1301 FW_RI_QP_RDMA_WRITE_ENABLE |
1302 FW_RI_QP_BIND_ENABLE;
1303 if (!qhp->ibqp.uobject)
1304 wqe->u.init.qp_caps |= FW_RI_QP_FAST_REGISTER_ENABLE |
1305 FW_RI_QP_STAG0_ENABLE;
1306 wqe->u.init.nrqe = cpu_to_be16(t4_rqes_posted(&qhp->wq));
1307 wqe->u.init.pdid = cpu_to_be32(qhp->attr.pd);
1308 wqe->u.init.qpid = cpu_to_be32(qhp->wq.sq.qid);
1309 wqe->u.init.sq_eqid = cpu_to_be32(qhp->wq.sq.qid);
1310 wqe->u.init.rq_eqid = cpu_to_be32(qhp->wq.rq.qid);
1311 wqe->u.init.scqid = cpu_to_be32(qhp->attr.scq);
1312 wqe->u.init.rcqid = cpu_to_be32(qhp->attr.rcq);
1313 wqe->u.init.ord_max = cpu_to_be32(qhp->attr.max_ord);
1314 wqe->u.init.ird_max = cpu_to_be32(qhp->attr.max_ird);
1315 wqe->u.init.iss = cpu_to_be32(qhp->ep->snd_seq);
1316 wqe->u.init.irs = cpu_to_be32(qhp->ep->rcv_seq);
1317 wqe->u.init.hwrqsize = cpu_to_be32(qhp->wq.rq.rqt_size);
1318 wqe->u.init.hwrqaddr = cpu_to_be32(qhp->wq.rq.rqt_hwaddr -
1319 rhp->rdev.lldi.vr->rq.start);
1320 if (qhp->attr.mpa_attr.initiator)
1321 build_rtr_msg(qhp->attr.mpa_attr.p2p_type, &wqe->u.init);
1322
cfdda9d7
SW
1323 ret = c4iw_ofld_send(&rhp->rdev, skb);
1324 if (ret)
4c2c5763 1325 goto err1;
cfdda9d7 1326
2f5b48c3
SW
1327 ret = c4iw_wait_for_reply(&rhp->rdev, &qhp->ep->com.wr_wait,
1328 qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
4c2c5763
HS
1329 if (!ret)
1330 goto out;
1331err1:
1332 free_ird(rhp, qhp->attr.max_ird);
cfdda9d7
SW
1333out:
1334 PDBG("%s ret %d\n", __func__, ret);
1335 return ret;
1336}
1337
1338int c4iw_modify_qp(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
1339 enum c4iw_qp_attr_mask mask,
1340 struct c4iw_qp_attributes *attrs,
1341 int internal)
1342{
1343 int ret = 0;
1344 struct c4iw_qp_attributes newattr = qhp->attr;
cfdda9d7
SW
1345 int disconnect = 0;
1346 int terminate = 0;
1347 int abort = 0;
1348 int free = 0;
1349 struct c4iw_ep *ep = NULL;
1350
1351 PDBG("%s qhp %p sqid 0x%x rqid 0x%x ep %p state %d -> %d\n", __func__,
1352 qhp, qhp->wq.sq.qid, qhp->wq.rq.qid, qhp->ep, qhp->attr.state,
1353 (mask & C4IW_QP_ATTR_NEXT_STATE) ? attrs->next_state : -1);
1354
2f5b48c3 1355 mutex_lock(&qhp->mutex);
cfdda9d7
SW
1356
1357 /* Process attr changes if in IDLE */
1358 if (mask & C4IW_QP_ATTR_VALID_MODIFY) {
1359 if (qhp->attr.state != C4IW_QP_STATE_IDLE) {
1360 ret = -EIO;
1361 goto out;
1362 }
1363 if (mask & C4IW_QP_ATTR_ENABLE_RDMA_READ)
1364 newattr.enable_rdma_read = attrs->enable_rdma_read;
1365 if (mask & C4IW_QP_ATTR_ENABLE_RDMA_WRITE)
1366 newattr.enable_rdma_write = attrs->enable_rdma_write;
1367 if (mask & C4IW_QP_ATTR_ENABLE_RDMA_BIND)
1368 newattr.enable_bind = attrs->enable_bind;
1369 if (mask & C4IW_QP_ATTR_MAX_ORD) {
be4c9bad 1370 if (attrs->max_ord > c4iw_max_read_depth) {
cfdda9d7
SW
1371 ret = -EINVAL;
1372 goto out;
1373 }
1374 newattr.max_ord = attrs->max_ord;
1375 }
1376 if (mask & C4IW_QP_ATTR_MAX_IRD) {
4c2c5763 1377 if (attrs->max_ird > cur_max_read_depth(rhp)) {
cfdda9d7
SW
1378 ret = -EINVAL;
1379 goto out;
1380 }
1381 newattr.max_ird = attrs->max_ird;
1382 }
1383 qhp->attr = newattr;
1384 }
1385
2c974781 1386 if (mask & C4IW_QP_ATTR_SQ_DB) {
05eb2389 1387 ret = ring_kernel_sq_db(qhp, attrs->sq_db_inc);
2c974781
VP
1388 goto out;
1389 }
1390 if (mask & C4IW_QP_ATTR_RQ_DB) {
05eb2389 1391 ret = ring_kernel_rq_db(qhp, attrs->rq_db_inc);
2c974781
VP
1392 goto out;
1393 }
1394
cfdda9d7
SW
1395 if (!(mask & C4IW_QP_ATTR_NEXT_STATE))
1396 goto out;
1397 if (qhp->attr.state == attrs->next_state)
1398 goto out;
1399
1400 switch (qhp->attr.state) {
1401 case C4IW_QP_STATE_IDLE:
1402 switch (attrs->next_state) {
1403 case C4IW_QP_STATE_RTS:
1404 if (!(mask & C4IW_QP_ATTR_LLP_STREAM_HANDLE)) {
1405 ret = -EINVAL;
1406 goto out;
1407 }
1408 if (!(mask & C4IW_QP_ATTR_MPA_ATTR)) {
1409 ret = -EINVAL;
1410 goto out;
1411 }
1412 qhp->attr.mpa_attr = attrs->mpa_attr;
1413 qhp->attr.llp_stream_handle = attrs->llp_stream_handle;
1414 qhp->ep = qhp->attr.llp_stream_handle;
2f5b48c3 1415 set_state(qhp, C4IW_QP_STATE_RTS);
cfdda9d7
SW
1416
1417 /*
1418 * Ref the endpoint here and deref when we
1419 * disassociate the endpoint from the QP. This
1420 * happens in CLOSING->IDLE transition or *->ERROR
1421 * transition.
1422 */
1423 c4iw_get_ep(&qhp->ep->com);
cfdda9d7 1424 ret = rdma_init(rhp, qhp);
cfdda9d7
SW
1425 if (ret)
1426 goto err;
1427 break;
1428 case C4IW_QP_STATE_ERROR:
2f5b48c3
SW
1429 set_state(qhp, C4IW_QP_STATE_ERROR);
1430 flush_qp(qhp);
cfdda9d7
SW
1431 break;
1432 default:
1433 ret = -EINVAL;
1434 goto out;
1435 }
1436 break;
1437 case C4IW_QP_STATE_RTS:
1438 switch (attrs->next_state) {
1439 case C4IW_QP_STATE_CLOSING:
1440 BUG_ON(atomic_read(&qhp->ep->com.kref.refcount) < 2);
b4e2901c 1441 t4_set_wq_in_error(&qhp->wq);
2f5b48c3 1442 set_state(qhp, C4IW_QP_STATE_CLOSING);
73d6fcad 1443 ep = qhp->ep;
cfdda9d7
SW
1444 if (!internal) {
1445 abort = 0;
1446 disconnect = 1;
2f5b48c3 1447 c4iw_get_ep(&qhp->ep->com);
cfdda9d7 1448 }
73d6fcad 1449 ret = rdma_fini(rhp, qhp, ep);
8da7e7a5 1450 if (ret)
cfdda9d7 1451 goto err;
cfdda9d7
SW
1452 break;
1453 case C4IW_QP_STATE_TERMINATE:
b4e2901c 1454 t4_set_wq_in_error(&qhp->wq);
2f5b48c3 1455 set_state(qhp, C4IW_QP_STATE_TERMINATE);
d2fe99e8
KS
1456 qhp->attr.layer_etype = attrs->layer_etype;
1457 qhp->attr.ecode = attrs->ecode;
be4c9bad 1458 ep = qhp->ep;
cc18b939
SW
1459 if (!internal) {
1460 c4iw_get_ep(&qhp->ep->com);
0e42c1f4 1461 terminate = 1;
cc18b939
SW
1462 disconnect = 1;
1463 } else {
1464 terminate = qhp->attr.send_term;
09992579
SW
1465 ret = rdma_fini(rhp, qhp, ep);
1466 if (ret)
1467 goto err;
1468 }
cfdda9d7
SW
1469 break;
1470 case C4IW_QP_STATE_ERROR:
1cf24dce 1471 t4_set_wq_in_error(&qhp->wq);
b4e2901c 1472 set_state(qhp, C4IW_QP_STATE_ERROR);
cfdda9d7
SW
1473 if (!internal) {
1474 abort = 1;
1475 disconnect = 1;
1476 ep = qhp->ep;
2f5b48c3 1477 c4iw_get_ep(&qhp->ep->com);
cfdda9d7
SW
1478 }
1479 goto err;
1480 break;
1481 default:
1482 ret = -EINVAL;
1483 goto out;
1484 }
1485 break;
1486 case C4IW_QP_STATE_CLOSING:
1487 if (!internal) {
1488 ret = -EINVAL;
1489 goto out;
1490 }
1491 switch (attrs->next_state) {
1492 case C4IW_QP_STATE_IDLE:
2f5b48c3
SW
1493 flush_qp(qhp);
1494 set_state(qhp, C4IW_QP_STATE_IDLE);
cfdda9d7
SW
1495 qhp->attr.llp_stream_handle = NULL;
1496 c4iw_put_ep(&qhp->ep->com);
1497 qhp->ep = NULL;
1498 wake_up(&qhp->wait);
1499 break;
1500 case C4IW_QP_STATE_ERROR:
1501 goto err;
1502 default:
1503 ret = -EINVAL;
1504 goto err;
1505 }
1506 break;
1507 case C4IW_QP_STATE_ERROR:
1508 if (attrs->next_state != C4IW_QP_STATE_IDLE) {
1509 ret = -EINVAL;
1510 goto out;
1511 }
1512 if (!t4_sq_empty(&qhp->wq) || !t4_rq_empty(&qhp->wq)) {
1513 ret = -EINVAL;
1514 goto out;
1515 }
2f5b48c3 1516 set_state(qhp, C4IW_QP_STATE_IDLE);
cfdda9d7
SW
1517 break;
1518 case C4IW_QP_STATE_TERMINATE:
1519 if (!internal) {
1520 ret = -EINVAL;
1521 goto out;
1522 }
1523 goto err;
1524 break;
1525 default:
1526 printk(KERN_ERR "%s in a bad state %d\n",
1527 __func__, qhp->attr.state);
1528 ret = -EINVAL;
1529 goto err;
1530 break;
1531 }
1532 goto out;
1533err:
1534 PDBG("%s disassociating ep %p qpid 0x%x\n", __func__, qhp->ep,
1535 qhp->wq.sq.qid);
1536
1537 /* disassociate the LLP connection */
1538 qhp->attr.llp_stream_handle = NULL;
af93fb5d
SW
1539 if (!ep)
1540 ep = qhp->ep;
cfdda9d7 1541 qhp->ep = NULL;
2f5b48c3 1542 set_state(qhp, C4IW_QP_STATE_ERROR);
cfdda9d7 1543 free = 1;
91e9c071 1544 abort = 1;
cfdda9d7 1545 BUG_ON(!ep);
2f5b48c3 1546 flush_qp(qhp);
5b341808 1547 wake_up(&qhp->wait);
cfdda9d7 1548out:
2f5b48c3 1549 mutex_unlock(&qhp->mutex);
cfdda9d7
SW
1550
1551 if (terminate)
be4c9bad 1552 post_terminate(qhp, NULL, internal ? GFP_ATOMIC : GFP_KERNEL);
cfdda9d7
SW
1553
1554 /*
1555 * If disconnect is 1, then we need to initiate a disconnect
1556 * on the EP. This can be a normal close (RTS->CLOSING) or
1557 * an abnormal close (RTS/CLOSING->ERROR).
1558 */
1559 if (disconnect) {
be4c9bad
RD
1560 c4iw_ep_disconnect(ep, abort, internal ? GFP_ATOMIC :
1561 GFP_KERNEL);
cfdda9d7
SW
1562 c4iw_put_ep(&ep->com);
1563 }
1564
1565 /*
1566 * If free is 1, then we've disassociated the EP from the QP
1567 * and we need to dereference the EP.
1568 */
1569 if (free)
1570 c4iw_put_ep(&ep->com);
cfdda9d7
SW
1571 PDBG("%s exit state %d\n", __func__, qhp->attr.state);
1572 return ret;
1573}
1574
1575int c4iw_destroy_qp(struct ib_qp *ib_qp)
1576{
1577 struct c4iw_dev *rhp;
1578 struct c4iw_qp *qhp;
1579 struct c4iw_qp_attributes attrs;
1580 struct c4iw_ucontext *ucontext;
1581
1582 qhp = to_c4iw_qp(ib_qp);
1583 rhp = qhp->rhp;
1584
1585 attrs.next_state = C4IW_QP_STATE_ERROR;
d2fe99e8
KS
1586 if (qhp->attr.state == C4IW_QP_STATE_TERMINATE)
1587 c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 1);
1588 else
1589 c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 0);
cfdda9d7
SW
1590 wait_event(qhp->wait, !qhp->ep);
1591
05eb2389 1592 remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
cfdda9d7
SW
1593 atomic_dec(&qhp->refcnt);
1594 wait_event(qhp->wait, !atomic_read(&qhp->refcnt));
1595
05eb2389
SW
1596 spin_lock_irq(&rhp->lock);
1597 if (!list_empty(&qhp->db_fc_entry))
1598 list_del_init(&qhp->db_fc_entry);
1599 spin_unlock_irq(&rhp->lock);
4c2c5763 1600 free_ird(rhp, qhp->attr.max_ird);
05eb2389 1601
cfdda9d7
SW
1602 ucontext = ib_qp->uobject ?
1603 to_c4iw_ucontext(ib_qp->uobject->context) : NULL;
1604 destroy_qp(&rhp->rdev, &qhp->wq,
1605 ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
1606
1607 PDBG("%s ib_qp %p qpid 0x%0x\n", __func__, ib_qp, qhp->wq.sq.qid);
1608 kfree(qhp);
1609 return 0;
1610}
1611
1612struct ib_qp *c4iw_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attrs,
1613 struct ib_udata *udata)
1614{
1615 struct c4iw_dev *rhp;
1616 struct c4iw_qp *qhp;
1617 struct c4iw_pd *php;
1618 struct c4iw_cq *schp;
1619 struct c4iw_cq *rchp;
1620 struct c4iw_create_qp_resp uresp;
ff1706f4 1621 unsigned int sqsize, rqsize;
cfdda9d7
SW
1622 struct c4iw_ucontext *ucontext;
1623 int ret;
a6054df3
H
1624 struct c4iw_mm_entry *sq_key_mm, *rq_key_mm = NULL, *sq_db_key_mm;
1625 struct c4iw_mm_entry *rq_db_key_mm = NULL, *ma_sync_key_mm = NULL;
cfdda9d7
SW
1626
1627 PDBG("%s ib_pd %p\n", __func__, pd);
1628
1629 if (attrs->qp_type != IB_QPT_RC)
1630 return ERR_PTR(-EINVAL);
1631
1632 php = to_c4iw_pd(pd);
1633 rhp = php->rhp;
1634 schp = get_chp(rhp, ((struct c4iw_cq *)attrs->send_cq)->cq.cqid);
1635 rchp = get_chp(rhp, ((struct c4iw_cq *)attrs->recv_cq)->cq.cqid);
1636 if (!schp || !rchp)
1637 return ERR_PTR(-EINVAL);
1638
1639 if (attrs->cap.max_inline_data > T4_MAX_SEND_INLINE)
1640 return ERR_PTR(-EINVAL);
1641
66eb19af 1642 if (attrs->cap.max_recv_wr > rhp->rdev.hw_queue.t4_max_rq_size)
cfdda9d7 1643 return ERR_PTR(-E2BIG);
66eb19af
HS
1644 rqsize = attrs->cap.max_recv_wr + 1;
1645 if (rqsize < 8)
1646 rqsize = 8;
cfdda9d7 1647
66eb19af 1648 if (attrs->cap.max_send_wr > rhp->rdev.hw_queue.t4_max_sq_size)
cfdda9d7 1649 return ERR_PTR(-E2BIG);
66eb19af
HS
1650 sqsize = attrs->cap.max_send_wr + 1;
1651 if (sqsize < 8)
1652 sqsize = 8;
cfdda9d7
SW
1653
1654 ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
1655
cfdda9d7
SW
1656 qhp = kzalloc(sizeof(*qhp), GFP_KERNEL);
1657 if (!qhp)
1658 return ERR_PTR(-ENOMEM);
1659 qhp->wq.sq.size = sqsize;
66eb19af
HS
1660 qhp->wq.sq.memsize =
1661 (sqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
1662 sizeof(*qhp->wq.sq.queue) + 16 * sizeof(__be64);
1cf24dce 1663 qhp->wq.sq.flush_cidx = -1;
cfdda9d7 1664 qhp->wq.rq.size = rqsize;
66eb19af
HS
1665 qhp->wq.rq.memsize =
1666 (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
1667 sizeof(*qhp->wq.rq.queue);
cfdda9d7
SW
1668
1669 if (ucontext) {
1670 qhp->wq.sq.memsize = roundup(qhp->wq.sq.memsize, PAGE_SIZE);
1671 qhp->wq.rq.memsize = roundup(qhp->wq.rq.memsize, PAGE_SIZE);
1672 }
1673
cfdda9d7
SW
1674 ret = create_qp(&rhp->rdev, &qhp->wq, &schp->cq, &rchp->cq,
1675 ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
1676 if (ret)
1677 goto err1;
1678
1679 attrs->cap.max_recv_wr = rqsize - 1;
1680 attrs->cap.max_send_wr = sqsize - 1;
1681 attrs->cap.max_inline_data = T4_MAX_SEND_INLINE;
1682
1683 qhp->rhp = rhp;
1684 qhp->attr.pd = php->pdid;
1685 qhp->attr.scq = ((struct c4iw_cq *) attrs->send_cq)->cq.cqid;
1686 qhp->attr.rcq = ((struct c4iw_cq *) attrs->recv_cq)->cq.cqid;
1687 qhp->attr.sq_num_entries = attrs->cap.max_send_wr;
1688 qhp->attr.rq_num_entries = attrs->cap.max_recv_wr;
1689 qhp->attr.sq_max_sges = attrs->cap.max_send_sge;
1690 qhp->attr.sq_max_sges_rdma_write = attrs->cap.max_send_sge;
1691 qhp->attr.rq_max_sges = attrs->cap.max_recv_sge;
1692 qhp->attr.state = C4IW_QP_STATE_IDLE;
1693 qhp->attr.next_state = C4IW_QP_STATE_IDLE;
1694 qhp->attr.enable_rdma_read = 1;
1695 qhp->attr.enable_rdma_write = 1;
1696 qhp->attr.enable_bind = 1;
4c2c5763
HS
1697 qhp->attr.max_ord = 0;
1698 qhp->attr.max_ird = 0;
ba32de9d 1699 qhp->sq_sig_all = attrs->sq_sig_type == IB_SIGNAL_ALL_WR;
cfdda9d7 1700 spin_lock_init(&qhp->lock);
2f5b48c3 1701 mutex_init(&qhp->mutex);
cfdda9d7
SW
1702 init_waitqueue_head(&qhp->wait);
1703 atomic_set(&qhp->refcnt, 1);
1704
05eb2389 1705 ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.sq.qid);
cfdda9d7
SW
1706 if (ret)
1707 goto err2;
1708
cfdda9d7 1709 if (udata) {
a6054df3
H
1710 sq_key_mm = kmalloc(sizeof(*sq_key_mm), GFP_KERNEL);
1711 if (!sq_key_mm) {
cfdda9d7 1712 ret = -ENOMEM;
30a6a62f 1713 goto err3;
cfdda9d7 1714 }
a6054df3
H
1715 rq_key_mm = kmalloc(sizeof(*rq_key_mm), GFP_KERNEL);
1716 if (!rq_key_mm) {
cfdda9d7 1717 ret = -ENOMEM;
30a6a62f 1718 goto err4;
cfdda9d7 1719 }
a6054df3
H
1720 sq_db_key_mm = kmalloc(sizeof(*sq_db_key_mm), GFP_KERNEL);
1721 if (!sq_db_key_mm) {
cfdda9d7 1722 ret = -ENOMEM;
30a6a62f 1723 goto err5;
cfdda9d7 1724 }
a6054df3
H
1725 rq_db_key_mm = kmalloc(sizeof(*rq_db_key_mm), GFP_KERNEL);
1726 if (!rq_db_key_mm) {
cfdda9d7 1727 ret = -ENOMEM;
30a6a62f 1728 goto err6;
cfdda9d7 1729 }
c6d7b267 1730 if (t4_sq_onchip(&qhp->wq.sq)) {
a6054df3
H
1731 ma_sync_key_mm = kmalloc(sizeof(*ma_sync_key_mm),
1732 GFP_KERNEL);
1733 if (!ma_sync_key_mm) {
c6d7b267
SW
1734 ret = -ENOMEM;
1735 goto err7;
1736 }
1737 uresp.flags = C4IW_QPF_ONCHIP;
1738 } else
1739 uresp.flags = 0;
cfdda9d7
SW
1740 uresp.qid_mask = rhp->rdev.qpmask;
1741 uresp.sqid = qhp->wq.sq.qid;
1742 uresp.sq_size = qhp->wq.sq.size;
1743 uresp.sq_memsize = qhp->wq.sq.memsize;
1744 uresp.rqid = qhp->wq.rq.qid;
1745 uresp.rq_size = qhp->wq.rq.size;
1746 uresp.rq_memsize = qhp->wq.rq.memsize;
1747 spin_lock(&ucontext->mmap_lock);
a6054df3 1748 if (ma_sync_key_mm) {
c6d7b267
SW
1749 uresp.ma_sync_key = ucontext->key;
1750 ucontext->key += PAGE_SIZE;
ae1fe07f
DC
1751 } else {
1752 uresp.ma_sync_key = 0;
c6d7b267 1753 }
cfdda9d7
SW
1754 uresp.sq_key = ucontext->key;
1755 ucontext->key += PAGE_SIZE;
1756 uresp.rq_key = ucontext->key;
1757 ucontext->key += PAGE_SIZE;
1758 uresp.sq_db_gts_key = ucontext->key;
1759 ucontext->key += PAGE_SIZE;
1760 uresp.rq_db_gts_key = ucontext->key;
1761 ucontext->key += PAGE_SIZE;
1762 spin_unlock(&ucontext->mmap_lock);
1763 ret = ib_copy_to_udata(udata, &uresp, sizeof uresp);
1764 if (ret)
c6d7b267 1765 goto err8;
a6054df3
H
1766 sq_key_mm->key = uresp.sq_key;
1767 sq_key_mm->addr = qhp->wq.sq.phys_addr;
1768 sq_key_mm->len = PAGE_ALIGN(qhp->wq.sq.memsize);
1769 insert_mmap(ucontext, sq_key_mm);
1770 rq_key_mm->key = uresp.rq_key;
1771 rq_key_mm->addr = virt_to_phys(qhp->wq.rq.queue);
1772 rq_key_mm->len = PAGE_ALIGN(qhp->wq.rq.memsize);
1773 insert_mmap(ucontext, rq_key_mm);
1774 sq_db_key_mm->key = uresp.sq_db_gts_key;
1775 sq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.sq.bar2_pa;
1776 sq_db_key_mm->len = PAGE_SIZE;
1777 insert_mmap(ucontext, sq_db_key_mm);
1778 rq_db_key_mm->key = uresp.rq_db_gts_key;
1779 rq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.rq.bar2_pa;
1780 rq_db_key_mm->len = PAGE_SIZE;
1781 insert_mmap(ucontext, rq_db_key_mm);
1782 if (ma_sync_key_mm) {
1783 ma_sync_key_mm->key = uresp.ma_sync_key;
1784 ma_sync_key_mm->addr =
1785 (pci_resource_start(rhp->rdev.lldi.pdev, 0) +
1786 PCIE_MA_SYNC_A) & PAGE_MASK;
1787 ma_sync_key_mm->len = PAGE_SIZE;
1788 insert_mmap(ucontext, ma_sync_key_mm);
c6d7b267 1789 }
cfdda9d7
SW
1790 }
1791 qhp->ibqp.qp_num = qhp->wq.sq.qid;
1792 init_timer(&(qhp->timer));
05eb2389 1793 INIT_LIST_HEAD(&qhp->db_fc_entry);
66eb19af
HS
1794 PDBG("%s sq id %u size %u memsize %zu num_entries %u "
1795 "rq id %u size %u memsize %zu num_entries %u\n", __func__,
1796 qhp->wq.sq.qid, qhp->wq.sq.size, qhp->wq.sq.memsize,
1797 attrs->cap.max_send_wr, qhp->wq.rq.qid, qhp->wq.rq.size,
1798 qhp->wq.rq.memsize, attrs->cap.max_recv_wr);
cfdda9d7 1799 return &qhp->ibqp;
c6d7b267 1800err8:
a6054df3 1801 kfree(ma_sync_key_mm);
cfdda9d7 1802err7:
a6054df3 1803 kfree(rq_db_key_mm);
cfdda9d7 1804err6:
a6054df3 1805 kfree(sq_db_key_mm);
cfdda9d7 1806err5:
a6054df3 1807 kfree(rq_key_mm);
cfdda9d7 1808err4:
a6054df3 1809 kfree(sq_key_mm);
cfdda9d7
SW
1810err3:
1811 remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
1812err2:
1813 destroy_qp(&rhp->rdev, &qhp->wq,
1814 ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
1815err1:
1816 kfree(qhp);
1817 return ERR_PTR(ret);
1818}
1819
1820int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1821 int attr_mask, struct ib_udata *udata)
1822{
1823 struct c4iw_dev *rhp;
1824 struct c4iw_qp *qhp;
1825 enum c4iw_qp_attr_mask mask = 0;
1826 struct c4iw_qp_attributes attrs;
1827
1828 PDBG("%s ib_qp %p\n", __func__, ibqp);
1829
1830 /* iwarp does not support the RTR state */
1831 if ((attr_mask & IB_QP_STATE) && (attr->qp_state == IB_QPS_RTR))
1832 attr_mask &= ~IB_QP_STATE;
1833
1834 /* Make sure we still have something left to do */
1835 if (!attr_mask)
1836 return 0;
1837
1838 memset(&attrs, 0, sizeof attrs);
1839 qhp = to_c4iw_qp(ibqp);
1840 rhp = qhp->rhp;
1841
1842 attrs.next_state = c4iw_convert_state(attr->qp_state);
1843 attrs.enable_rdma_read = (attr->qp_access_flags &
1844 IB_ACCESS_REMOTE_READ) ? 1 : 0;
1845 attrs.enable_rdma_write = (attr->qp_access_flags &
1846 IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
1847 attrs.enable_bind = (attr->qp_access_flags & IB_ACCESS_MW_BIND) ? 1 : 0;
1848
1849
1850 mask |= (attr_mask & IB_QP_STATE) ? C4IW_QP_ATTR_NEXT_STATE : 0;
1851 mask |= (attr_mask & IB_QP_ACCESS_FLAGS) ?
1852 (C4IW_QP_ATTR_ENABLE_RDMA_READ |
1853 C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
1854 C4IW_QP_ATTR_ENABLE_RDMA_BIND) : 0;
1855
2c974781
VP
1856 /*
1857 * Use SQ_PSN and RQ_PSN to pass in IDX_INC values for
1858 * ringing the queue db when we're in DB_FULL mode.
c2f9da92 1859 * Only allow this on T4 devices.
2c974781
VP
1860 */
1861 attrs.sq_db_inc = attr->sq_psn;
1862 attrs.rq_db_inc = attr->rq_psn;
1863 mask |= (attr_mask & IB_QP_SQ_PSN) ? C4IW_QP_ATTR_SQ_DB : 0;
1864 mask |= (attr_mask & IB_QP_RQ_PSN) ? C4IW_QP_ATTR_RQ_DB : 0;
963cab50 1865 if (!is_t4(to_c4iw_qp(ibqp)->rhp->rdev.lldi.adapter_type) &&
c2f9da92
SW
1866 (mask & (C4IW_QP_ATTR_SQ_DB|C4IW_QP_ATTR_RQ_DB)))
1867 return -EINVAL;
2c974781 1868
cfdda9d7
SW
1869 return c4iw_modify_qp(rhp, qhp, mask, &attrs, 0);
1870}
1871
1872struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn)
1873{
1874 PDBG("%s ib_dev %p qpn 0x%x\n", __func__, dev, qpn);
1875 return (struct ib_qp *)get_qhp(to_c4iw_dev(dev), qpn);
1876}
67bbc055
VP
1877
1878int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1879 int attr_mask, struct ib_qp_init_attr *init_attr)
1880{
1881 struct c4iw_qp *qhp = to_c4iw_qp(ibqp);
1882
1883 memset(attr, 0, sizeof *attr);
1884 memset(init_attr, 0, sizeof *init_attr);
1885 attr->qp_state = to_ib_qp_state(qhp->attr.state);
3e5c02c9
HS
1886 init_attr->cap.max_send_wr = qhp->attr.sq_num_entries;
1887 init_attr->cap.max_recv_wr = qhp->attr.rq_num_entries;
1888 init_attr->cap.max_send_sge = qhp->attr.sq_max_sges;
1889 init_attr->cap.max_recv_sge = qhp->attr.sq_max_sges;
1890 init_attr->cap.max_inline_data = T4_MAX_SEND_INLINE;
1891 init_attr->sq_sig_type = qhp->sq_sig_all ? IB_SIGNAL_ALL_WR : 0;
67bbc055
VP
1892 return 0;
1893}