Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/sparc
[linux-2.6-block.git] / drivers / idle / intel_idle.c
CommitLineData
26717172
LB
1/*
2 * intel_idle.c - native hardware idle loop for modern Intel processors
3 *
fab04b22 4 * Copyright (c) 2013, Intel Corporation.
26717172
LB
5 * Len Brown <len.brown@intel.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 */
20
21/*
22 * intel_idle is a cpuidle driver that loads on specific Intel processors
23 * in lieu of the legacy ACPI processor_idle driver. The intent is to
24 * make Linux more efficient on these processors, as intel_idle knows
25 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
26 */
27
28/*
29 * Design Assumptions
30 *
31 * All CPUs have same idle states as boot CPU
32 *
33 * Chipset BM_STS (bus master status) bit is a NOP
34 * for preventing entry into deep C-stats
35 */
36
37/*
38 * Known limitations
39 *
40 * The driver currently initializes for_each_online_cpu() upon modprobe.
41 * It it unaware of subsequent processors hot-added to the system.
42 * This means that if you boot with maxcpus=n and later online
43 * processors above n, those processors will use C1 only.
44 *
45 * ACPI has a .suspend hack to turn off deep c-statees during suspend
46 * to avoid complications with the lapic timer workaround.
47 * Have not seen issues with suspend, but may need same workaround here.
48 *
49 * There is currently no kernel-based automatic probing/loading mechanism
50 * if the driver is built as a module.
51 */
52
53/* un-comment DEBUG to enable pr_debug() statements */
54#define DEBUG
55
56#include <linux/kernel.h>
57#include <linux/cpuidle.h>
76962caa 58#include <linux/tick.h>
26717172
LB
59#include <trace/events/power.h>
60#include <linux/sched.h>
2a2d31c8
SL
61#include <linux/notifier.h>
62#include <linux/cpu.h>
7c52d551 63#include <linux/module.h>
b66b8b9a 64#include <asm/cpu_device_id.h>
bc83cccc 65#include <asm/mwait.h>
14796fca 66#include <asm/msr.h>
26717172 67
d70e28f5 68#define INTEL_IDLE_VERSION "0.4.1"
26717172
LB
69#define PREFIX "intel_idle: "
70
26717172
LB
71static struct cpuidle_driver intel_idle_driver = {
72 .name = "intel_idle",
73 .owner = THIS_MODULE,
74};
75/* intel_idle.max_cstate=0 disables driver */
137ecc77 76static int max_cstate = CPUIDLE_STATE_MAX - 1;
26717172 77
c4236282 78static unsigned int mwait_substates;
26717172 79
2a2d31c8 80#define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
26717172 81/* Reliable LAPIC Timer States, bit 1 for C1 etc. */
d13780d4 82static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
26717172 83
b66b8b9a
AK
84struct idle_cpu {
85 struct cpuidle_state *state_table;
86
87 /*
88 * Hardware C-state auto-demotion may not always be optimal.
89 * Indicate which enable bits to clear here.
90 */
91 unsigned long auto_demotion_disable_flags;
8c058d53 92 bool byt_auto_demotion_disable_flag;
32e95180 93 bool disable_promotion_to_c1e;
b66b8b9a
AK
94};
95
96static const struct idle_cpu *icpu;
3265eba0 97static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
46bcfad7
DD
98static int intel_idle(struct cpuidle_device *dev,
99 struct cpuidle_driver *drv, int index);
5fe2e527
RW
100static void intel_idle_freeze(struct cpuidle_device *dev,
101 struct cpuidle_driver *drv, int index);
25ac7761 102static int intel_idle_cpu_init(int cpu);
26717172
LB
103
104static struct cpuidle_state *cpuidle_state_table;
105
956d033f
LB
106/*
107 * Set this flag for states where the HW flushes the TLB for us
108 * and so we don't need cross-calls to keep it consistent.
109 * If this flag is set, SW flushes the TLB, so even if the
110 * HW doesn't do the flushing, this flag is safe to use.
111 */
112#define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
113
b1beab48
LB
114/*
115 * MWAIT takes an 8-bit "hint" in EAX "suggesting"
116 * the C-state (top nibble) and sub-state (bottom nibble)
117 * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
118 *
119 * We store the hint at the top of our "flags" for each state.
120 */
121#define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
122#define MWAIT2flg(eax) ((eax & 0xFF) << 24)
123
26717172
LB
124/*
125 * States are indexed by the cstate number,
126 * which is also the index into the MWAIT hint array.
127 * Thus C0 is a dummy.
128 */
ba0dc81e 129static struct cpuidle_state nehalem_cstates[] = {
e022e7eb 130 {
15e123e5 131 .name = "C1-NHM",
26717172 132 .desc = "MWAIT 0x00",
b82b6cca 133 .flags = MWAIT2flg(0x00),
26717172 134 .exit_latency = 3,
26717172 135 .target_residency = 6,
5fe2e527
RW
136 .enter = &intel_idle,
137 .enter_freeze = intel_idle_freeze, },
32e95180
LB
138 {
139 .name = "C1E-NHM",
140 .desc = "MWAIT 0x01",
b82b6cca 141 .flags = MWAIT2flg(0x01),
32e95180
LB
142 .exit_latency = 10,
143 .target_residency = 20,
5fe2e527
RW
144 .enter = &intel_idle,
145 .enter_freeze = intel_idle_freeze, },
e022e7eb 146 {
15e123e5 147 .name = "C3-NHM",
26717172 148 .desc = "MWAIT 0x10",
b82b6cca 149 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 150 .exit_latency = 20,
26717172 151 .target_residency = 80,
5fe2e527
RW
152 .enter = &intel_idle,
153 .enter_freeze = intel_idle_freeze, },
e022e7eb 154 {
15e123e5 155 .name = "C6-NHM",
26717172 156 .desc = "MWAIT 0x20",
b82b6cca 157 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 158 .exit_latency = 200,
26717172 159 .target_residency = 800,
5fe2e527
RW
160 .enter = &intel_idle,
161 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
162 {
163 .enter = NULL }
26717172
LB
164};
165
ba0dc81e 166static struct cpuidle_state snb_cstates[] = {
e022e7eb 167 {
15e123e5 168 .name = "C1-SNB",
d13780d4 169 .desc = "MWAIT 0x00",
b82b6cca 170 .flags = MWAIT2flg(0x00),
32e95180
LB
171 .exit_latency = 2,
172 .target_residency = 2,
5fe2e527
RW
173 .enter = &intel_idle,
174 .enter_freeze = intel_idle_freeze, },
32e95180
LB
175 {
176 .name = "C1E-SNB",
177 .desc = "MWAIT 0x01",
b82b6cca 178 .flags = MWAIT2flg(0x01),
32e95180
LB
179 .exit_latency = 10,
180 .target_residency = 20,
5fe2e527
RW
181 .enter = &intel_idle,
182 .enter_freeze = intel_idle_freeze, },
e022e7eb 183 {
15e123e5 184 .name = "C3-SNB",
d13780d4 185 .desc = "MWAIT 0x10",
b82b6cca 186 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 187 .exit_latency = 80,
ddbd550d 188 .target_residency = 211,
5fe2e527
RW
189 .enter = &intel_idle,
190 .enter_freeze = intel_idle_freeze, },
e022e7eb 191 {
15e123e5 192 .name = "C6-SNB",
d13780d4 193 .desc = "MWAIT 0x20",
b82b6cca 194 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 195 .exit_latency = 104,
ddbd550d 196 .target_residency = 345,
5fe2e527
RW
197 .enter = &intel_idle,
198 .enter_freeze = intel_idle_freeze, },
e022e7eb 199 {
15e123e5 200 .name = "C7-SNB",
d13780d4 201 .desc = "MWAIT 0x30",
b82b6cca 202 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 203 .exit_latency = 109,
ddbd550d 204 .target_residency = 345,
5fe2e527
RW
205 .enter = &intel_idle,
206 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
207 {
208 .enter = NULL }
d13780d4
LB
209};
210
718987d6
LB
211static struct cpuidle_state byt_cstates[] = {
212 {
213 .name = "C1-BYT",
214 .desc = "MWAIT 0x00",
b82b6cca 215 .flags = MWAIT2flg(0x00),
718987d6
LB
216 .exit_latency = 1,
217 .target_residency = 1,
5fe2e527
RW
218 .enter = &intel_idle,
219 .enter_freeze = intel_idle_freeze, },
718987d6
LB
220 {
221 .name = "C6N-BYT",
222 .desc = "MWAIT 0x58",
b82b6cca 223 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
d7ef7671 224 .exit_latency = 300,
718987d6 225 .target_residency = 275,
5fe2e527
RW
226 .enter = &intel_idle,
227 .enter_freeze = intel_idle_freeze, },
718987d6
LB
228 {
229 .name = "C6S-BYT",
230 .desc = "MWAIT 0x52",
b82b6cca 231 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
d7ef7671 232 .exit_latency = 500,
718987d6 233 .target_residency = 560,
5fe2e527
RW
234 .enter = &intel_idle,
235 .enter_freeze = intel_idle_freeze, },
718987d6
LB
236 {
237 .name = "C7-BYT",
238 .desc = "MWAIT 0x60",
b82b6cca 239 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
718987d6 240 .exit_latency = 1200,
d7ef7671 241 .target_residency = 4000,
5fe2e527
RW
242 .enter = &intel_idle,
243 .enter_freeze = intel_idle_freeze, },
718987d6
LB
244 {
245 .name = "C7S-BYT",
246 .desc = "MWAIT 0x64",
b82b6cca 247 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
718987d6
LB
248 .exit_latency = 10000,
249 .target_residency = 20000,
5fe2e527
RW
250 .enter = &intel_idle,
251 .enter_freeze = intel_idle_freeze, },
718987d6
LB
252 {
253 .enter = NULL }
254};
255
cab07a56
LB
256static struct cpuidle_state cht_cstates[] = {
257 {
258 .name = "C1-CHT",
259 .desc = "MWAIT 0x00",
260 .flags = MWAIT2flg(0x00),
261 .exit_latency = 1,
262 .target_residency = 1,
263 .enter = &intel_idle,
264 .enter_freeze = intel_idle_freeze, },
265 {
266 .name = "C6N-CHT",
267 .desc = "MWAIT 0x58",
268 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
269 .exit_latency = 80,
270 .target_residency = 275,
271 .enter = &intel_idle,
272 .enter_freeze = intel_idle_freeze, },
273 {
274 .name = "C6S-CHT",
275 .desc = "MWAIT 0x52",
276 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
277 .exit_latency = 200,
278 .target_residency = 560,
279 .enter = &intel_idle,
280 .enter_freeze = intel_idle_freeze, },
281 {
282 .name = "C7-CHT",
283 .desc = "MWAIT 0x60",
284 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
285 .exit_latency = 1200,
286 .target_residency = 4000,
287 .enter = &intel_idle,
288 .enter_freeze = intel_idle_freeze, },
289 {
290 .name = "C7S-CHT",
291 .desc = "MWAIT 0x64",
292 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
293 .exit_latency = 10000,
294 .target_residency = 20000,
295 .enter = &intel_idle,
296 .enter_freeze = intel_idle_freeze, },
297 {
298 .enter = NULL }
299};
300
ba0dc81e 301static struct cpuidle_state ivb_cstates[] = {
e022e7eb 302 {
6edab08c
LB
303 .name = "C1-IVB",
304 .desc = "MWAIT 0x00",
b82b6cca 305 .flags = MWAIT2flg(0x00),
6edab08c
LB
306 .exit_latency = 1,
307 .target_residency = 1,
5fe2e527
RW
308 .enter = &intel_idle,
309 .enter_freeze = intel_idle_freeze, },
32e95180
LB
310 {
311 .name = "C1E-IVB",
312 .desc = "MWAIT 0x01",
b82b6cca 313 .flags = MWAIT2flg(0x01),
32e95180
LB
314 .exit_latency = 10,
315 .target_residency = 20,
5fe2e527
RW
316 .enter = &intel_idle,
317 .enter_freeze = intel_idle_freeze, },
e022e7eb 318 {
6edab08c
LB
319 .name = "C3-IVB",
320 .desc = "MWAIT 0x10",
b82b6cca 321 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
322 .exit_latency = 59,
323 .target_residency = 156,
5fe2e527
RW
324 .enter = &intel_idle,
325 .enter_freeze = intel_idle_freeze, },
e022e7eb 326 {
6edab08c
LB
327 .name = "C6-IVB",
328 .desc = "MWAIT 0x20",
b82b6cca 329 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
330 .exit_latency = 80,
331 .target_residency = 300,
5fe2e527
RW
332 .enter = &intel_idle,
333 .enter_freeze = intel_idle_freeze, },
e022e7eb 334 {
6edab08c
LB
335 .name = "C7-IVB",
336 .desc = "MWAIT 0x30",
b82b6cca 337 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
338 .exit_latency = 87,
339 .target_residency = 300,
5fe2e527
RW
340 .enter = &intel_idle,
341 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
342 {
343 .enter = NULL }
6edab08c
LB
344};
345
0138d8f0
LB
346static struct cpuidle_state ivt_cstates[] = {
347 {
348 .name = "C1-IVT",
349 .desc = "MWAIT 0x00",
b82b6cca 350 .flags = MWAIT2flg(0x00),
0138d8f0
LB
351 .exit_latency = 1,
352 .target_residency = 1,
5fe2e527
RW
353 .enter = &intel_idle,
354 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
355 {
356 .name = "C1E-IVT",
357 .desc = "MWAIT 0x01",
b82b6cca 358 .flags = MWAIT2flg(0x01),
0138d8f0
LB
359 .exit_latency = 10,
360 .target_residency = 80,
5fe2e527
RW
361 .enter = &intel_idle,
362 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
363 {
364 .name = "C3-IVT",
365 .desc = "MWAIT 0x10",
b82b6cca 366 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
367 .exit_latency = 59,
368 .target_residency = 156,
5fe2e527
RW
369 .enter = &intel_idle,
370 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
371 {
372 .name = "C6-IVT",
373 .desc = "MWAIT 0x20",
b82b6cca 374 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
375 .exit_latency = 82,
376 .target_residency = 300,
5fe2e527
RW
377 .enter = &intel_idle,
378 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
379 {
380 .enter = NULL }
381};
382
383static struct cpuidle_state ivt_cstates_4s[] = {
384 {
385 .name = "C1-IVT-4S",
386 .desc = "MWAIT 0x00",
b82b6cca 387 .flags = MWAIT2flg(0x00),
0138d8f0
LB
388 .exit_latency = 1,
389 .target_residency = 1,
5fe2e527
RW
390 .enter = &intel_idle,
391 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
392 {
393 .name = "C1E-IVT-4S",
394 .desc = "MWAIT 0x01",
b82b6cca 395 .flags = MWAIT2flg(0x01),
0138d8f0
LB
396 .exit_latency = 10,
397 .target_residency = 250,
5fe2e527
RW
398 .enter = &intel_idle,
399 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
400 {
401 .name = "C3-IVT-4S",
402 .desc = "MWAIT 0x10",
b82b6cca 403 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
404 .exit_latency = 59,
405 .target_residency = 300,
5fe2e527
RW
406 .enter = &intel_idle,
407 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
408 {
409 .name = "C6-IVT-4S",
410 .desc = "MWAIT 0x20",
b82b6cca 411 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
412 .exit_latency = 84,
413 .target_residency = 400,
5fe2e527
RW
414 .enter = &intel_idle,
415 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
416 {
417 .enter = NULL }
418};
419
420static struct cpuidle_state ivt_cstates_8s[] = {
421 {
422 .name = "C1-IVT-8S",
423 .desc = "MWAIT 0x00",
b82b6cca 424 .flags = MWAIT2flg(0x00),
0138d8f0
LB
425 .exit_latency = 1,
426 .target_residency = 1,
5fe2e527
RW
427 .enter = &intel_idle,
428 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
429 {
430 .name = "C1E-IVT-8S",
431 .desc = "MWAIT 0x01",
b82b6cca 432 .flags = MWAIT2flg(0x01),
0138d8f0
LB
433 .exit_latency = 10,
434 .target_residency = 500,
5fe2e527
RW
435 .enter = &intel_idle,
436 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
437 {
438 .name = "C3-IVT-8S",
439 .desc = "MWAIT 0x10",
b82b6cca 440 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
441 .exit_latency = 59,
442 .target_residency = 600,
5fe2e527
RW
443 .enter = &intel_idle,
444 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
445 {
446 .name = "C6-IVT-8S",
447 .desc = "MWAIT 0x20",
b82b6cca 448 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
449 .exit_latency = 88,
450 .target_residency = 700,
5fe2e527
RW
451 .enter = &intel_idle,
452 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
453 {
454 .enter = NULL }
455};
456
ba0dc81e 457static struct cpuidle_state hsw_cstates[] = {
e022e7eb 458 {
85a4d2d4
LB
459 .name = "C1-HSW",
460 .desc = "MWAIT 0x00",
b82b6cca 461 .flags = MWAIT2flg(0x00),
85a4d2d4
LB
462 .exit_latency = 2,
463 .target_residency = 2,
5fe2e527
RW
464 .enter = &intel_idle,
465 .enter_freeze = intel_idle_freeze, },
32e95180
LB
466 {
467 .name = "C1E-HSW",
468 .desc = "MWAIT 0x01",
b82b6cca 469 .flags = MWAIT2flg(0x01),
32e95180
LB
470 .exit_latency = 10,
471 .target_residency = 20,
5fe2e527
RW
472 .enter = &intel_idle,
473 .enter_freeze = intel_idle_freeze, },
e022e7eb 474 {
85a4d2d4
LB
475 .name = "C3-HSW",
476 .desc = "MWAIT 0x10",
b82b6cca 477 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
478 .exit_latency = 33,
479 .target_residency = 100,
5fe2e527
RW
480 .enter = &intel_idle,
481 .enter_freeze = intel_idle_freeze, },
e022e7eb 482 {
85a4d2d4
LB
483 .name = "C6-HSW",
484 .desc = "MWAIT 0x20",
b82b6cca 485 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
486 .exit_latency = 133,
487 .target_residency = 400,
5fe2e527
RW
488 .enter = &intel_idle,
489 .enter_freeze = intel_idle_freeze, },
e022e7eb 490 {
85a4d2d4
LB
491 .name = "C7s-HSW",
492 .desc = "MWAIT 0x32",
b82b6cca 493 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
494 .exit_latency = 166,
495 .target_residency = 500,
5fe2e527
RW
496 .enter = &intel_idle,
497 .enter_freeze = intel_idle_freeze, },
86239ceb
LB
498 {
499 .name = "C8-HSW",
500 .desc = "MWAIT 0x40",
b82b6cca 501 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
502 .exit_latency = 300,
503 .target_residency = 900,
5fe2e527
RW
504 .enter = &intel_idle,
505 .enter_freeze = intel_idle_freeze, },
86239ceb
LB
506 {
507 .name = "C9-HSW",
508 .desc = "MWAIT 0x50",
b82b6cca 509 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
510 .exit_latency = 600,
511 .target_residency = 1800,
5fe2e527
RW
512 .enter = &intel_idle,
513 .enter_freeze = intel_idle_freeze, },
86239ceb
LB
514 {
515 .name = "C10-HSW",
516 .desc = "MWAIT 0x60",
b82b6cca 517 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
518 .exit_latency = 2600,
519 .target_residency = 7700,
5fe2e527
RW
520 .enter = &intel_idle,
521 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
522 {
523 .enter = NULL }
85a4d2d4 524};
a138b568
LB
525static struct cpuidle_state bdw_cstates[] = {
526 {
527 .name = "C1-BDW",
528 .desc = "MWAIT 0x00",
b82b6cca 529 .flags = MWAIT2flg(0x00),
a138b568
LB
530 .exit_latency = 2,
531 .target_residency = 2,
5fe2e527
RW
532 .enter = &intel_idle,
533 .enter_freeze = intel_idle_freeze, },
a138b568
LB
534 {
535 .name = "C1E-BDW",
536 .desc = "MWAIT 0x01",
b82b6cca 537 .flags = MWAIT2flg(0x01),
a138b568
LB
538 .exit_latency = 10,
539 .target_residency = 20,
5fe2e527
RW
540 .enter = &intel_idle,
541 .enter_freeze = intel_idle_freeze, },
a138b568
LB
542 {
543 .name = "C3-BDW",
544 .desc = "MWAIT 0x10",
b82b6cca 545 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
546 .exit_latency = 40,
547 .target_residency = 100,
5fe2e527
RW
548 .enter = &intel_idle,
549 .enter_freeze = intel_idle_freeze, },
a138b568
LB
550 {
551 .name = "C6-BDW",
552 .desc = "MWAIT 0x20",
b82b6cca 553 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
554 .exit_latency = 133,
555 .target_residency = 400,
5fe2e527
RW
556 .enter = &intel_idle,
557 .enter_freeze = intel_idle_freeze, },
a138b568
LB
558 {
559 .name = "C7s-BDW",
560 .desc = "MWAIT 0x32",
b82b6cca 561 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
562 .exit_latency = 166,
563 .target_residency = 500,
5fe2e527
RW
564 .enter = &intel_idle,
565 .enter_freeze = intel_idle_freeze, },
a138b568
LB
566 {
567 .name = "C8-BDW",
568 .desc = "MWAIT 0x40",
b82b6cca 569 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
570 .exit_latency = 300,
571 .target_residency = 900,
5fe2e527
RW
572 .enter = &intel_idle,
573 .enter_freeze = intel_idle_freeze, },
a138b568
LB
574 {
575 .name = "C9-BDW",
576 .desc = "MWAIT 0x50",
b82b6cca 577 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
578 .exit_latency = 600,
579 .target_residency = 1800,
5fe2e527
RW
580 .enter = &intel_idle,
581 .enter_freeze = intel_idle_freeze, },
a138b568
LB
582 {
583 .name = "C10-BDW",
584 .desc = "MWAIT 0x60",
b82b6cca 585 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
586 .exit_latency = 2600,
587 .target_residency = 7700,
5fe2e527
RW
588 .enter = &intel_idle,
589 .enter_freeze = intel_idle_freeze, },
a138b568
LB
590 {
591 .enter = NULL }
592};
85a4d2d4 593
493f133f
LB
594static struct cpuidle_state skl_cstates[] = {
595 {
596 .name = "C1-SKL",
597 .desc = "MWAIT 0x00",
598 .flags = MWAIT2flg(0x00),
599 .exit_latency = 2,
600 .target_residency = 2,
601 .enter = &intel_idle,
602 .enter_freeze = intel_idle_freeze, },
603 {
604 .name = "C1E-SKL",
605 .desc = "MWAIT 0x01",
606 .flags = MWAIT2flg(0x01),
607 .exit_latency = 10,
608 .target_residency = 20,
609 .enter = &intel_idle,
610 .enter_freeze = intel_idle_freeze, },
611 {
612 .name = "C3-SKL",
613 .desc = "MWAIT 0x10",
614 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
615 .exit_latency = 70,
616 .target_residency = 100,
617 .enter = &intel_idle,
618 .enter_freeze = intel_idle_freeze, },
619 {
620 .name = "C6-SKL",
621 .desc = "MWAIT 0x20",
622 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
135919a3 623 .exit_latency = 85,
493f133f
LB
624 .target_residency = 200,
625 .enter = &intel_idle,
626 .enter_freeze = intel_idle_freeze, },
627 {
628 .name = "C7s-SKL",
629 .desc = "MWAIT 0x33",
630 .flags = MWAIT2flg(0x33) | CPUIDLE_FLAG_TLB_FLUSHED,
631 .exit_latency = 124,
632 .target_residency = 800,
633 .enter = &intel_idle,
634 .enter_freeze = intel_idle_freeze, },
635 {
636 .name = "C8-SKL",
637 .desc = "MWAIT 0x40",
638 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
135919a3 639 .exit_latency = 200,
493f133f
LB
640 .target_residency = 800,
641 .enter = &intel_idle,
642 .enter_freeze = intel_idle_freeze, },
135919a3
LB
643 {
644 .name = "C9-SKL",
645 .desc = "MWAIT 0x50",
646 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
647 .exit_latency = 480,
648 .target_residency = 5000,
649 .enter = &intel_idle,
650 .enter_freeze = intel_idle_freeze, },
493f133f
LB
651 {
652 .name = "C10-SKL",
653 .desc = "MWAIT 0x60",
654 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
655 .exit_latency = 890,
656 .target_residency = 5000,
657 .enter = &intel_idle,
658 .enter_freeze = intel_idle_freeze, },
659 {
660 .enter = NULL }
661};
662
ba0dc81e 663static struct cpuidle_state atom_cstates[] = {
e022e7eb 664 {
32e95180 665 .name = "C1E-ATM",
26717172 666 .desc = "MWAIT 0x00",
b82b6cca 667 .flags = MWAIT2flg(0x00),
32e95180
LB
668 .exit_latency = 10,
669 .target_residency = 20,
5fe2e527
RW
670 .enter = &intel_idle,
671 .enter_freeze = intel_idle_freeze, },
e022e7eb 672 {
15e123e5 673 .name = "C2-ATM",
26717172 674 .desc = "MWAIT 0x10",
b82b6cca 675 .flags = MWAIT2flg(0x10),
26717172 676 .exit_latency = 20,
26717172 677 .target_residency = 80,
5fe2e527
RW
678 .enter = &intel_idle,
679 .enter_freeze = intel_idle_freeze, },
e022e7eb 680 {
15e123e5 681 .name = "C4-ATM",
26717172 682 .desc = "MWAIT 0x30",
b82b6cca 683 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 684 .exit_latency = 100,
26717172 685 .target_residency = 400,
5fe2e527
RW
686 .enter = &intel_idle,
687 .enter_freeze = intel_idle_freeze, },
e022e7eb 688 {
15e123e5 689 .name = "C6-ATM",
7fcca7d9 690 .desc = "MWAIT 0x52",
b82b6cca 691 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
7fcca7d9 692 .exit_latency = 140,
7fcca7d9 693 .target_residency = 560,
5fe2e527
RW
694 .enter = &intel_idle,
695 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
696 {
697 .enter = NULL }
26717172 698};
88390996 699static struct cpuidle_state avn_cstates[] = {
fab04b22
LB
700 {
701 .name = "C1-AVN",
702 .desc = "MWAIT 0x00",
b82b6cca 703 .flags = MWAIT2flg(0x00),
fab04b22
LB
704 .exit_latency = 2,
705 .target_residency = 2,
5fe2e527
RW
706 .enter = &intel_idle,
707 .enter_freeze = intel_idle_freeze, },
fab04b22
LB
708 {
709 .name = "C6-AVN",
710 .desc = "MWAIT 0x51",
b82b6cca 711 .flags = MWAIT2flg(0x51) | CPUIDLE_FLAG_TLB_FLUSHED,
fab04b22
LB
712 .exit_latency = 15,
713 .target_residency = 45,
5fe2e527
RW
714 .enter = &intel_idle,
715 .enter_freeze = intel_idle_freeze, },
88390996
JL
716 {
717 .enter = NULL }
fab04b22 718};
281baf7a
DC
719static struct cpuidle_state knl_cstates[] = {
720 {
721 .name = "C1-KNL",
722 .desc = "MWAIT 0x00",
723 .flags = MWAIT2flg(0x00),
724 .exit_latency = 1,
725 .target_residency = 2,
726 .enter = &intel_idle,
727 .enter_freeze = intel_idle_freeze },
728 {
729 .name = "C6-KNL",
730 .desc = "MWAIT 0x10",
731 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
732 .exit_latency = 120,
733 .target_residency = 500,
734 .enter = &intel_idle,
735 .enter_freeze = intel_idle_freeze },
736 {
737 .enter = NULL }
738};
26717172 739
26717172
LB
740/**
741 * intel_idle
742 * @dev: cpuidle_device
46bcfad7 743 * @drv: cpuidle driver
e978aa7d 744 * @index: index of cpuidle state
26717172 745 *
63ff07be 746 * Must be called under local_irq_disable().
26717172 747 */
46bcfad7
DD
748static int intel_idle(struct cpuidle_device *dev,
749 struct cpuidle_driver *drv, int index)
26717172
LB
750{
751 unsigned long ecx = 1; /* break on interrupt flag */
46bcfad7 752 struct cpuidle_state *state = &drv->states[index];
b1beab48 753 unsigned long eax = flg2MWAIT(state->flags);
26717172 754 unsigned int cstate;
26717172
LB
755 int cpu = smp_processor_id();
756
757 cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
758
6110a1f4 759 /*
c8381cc3
LB
760 * leave_mm() to avoid costly and often unnecessary wakeups
761 * for flushing the user TLB's associated with the active mm.
6110a1f4 762 */
c8381cc3 763 if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
6110a1f4
SS
764 leave_mm(cpu);
765
26717172 766 if (!(lapic_timer_reliable_states & (1 << (cstate))))
f6cee191 767 tick_broadcast_enter();
26717172 768
16824255 769 mwait_idle_with_hints(eax, ecx);
26717172 770
26717172 771 if (!(lapic_timer_reliable_states & (1 << (cstate))))
f6cee191 772 tick_broadcast_exit();
26717172 773
e978aa7d 774 return index;
26717172
LB
775}
776
5fe2e527
RW
777/**
778 * intel_idle_freeze - simplified "enter" callback routine for suspend-to-idle
779 * @dev: cpuidle_device
780 * @drv: cpuidle driver
781 * @index: state index
782 */
783static void intel_idle_freeze(struct cpuidle_device *dev,
784 struct cpuidle_driver *drv, int index)
785{
786 unsigned long ecx = 1; /* break on interrupt flag */
787 unsigned long eax = flg2MWAIT(drv->states[index].flags);
788
789 mwait_idle_with_hints(eax, ecx);
790}
791
2a2d31c8
SL
792static void __setup_broadcast_timer(void *arg)
793{
76962caa 794 unsigned long on = (unsigned long)arg;
2a2d31c8 795
76962caa
TG
796 if (on)
797 tick_broadcast_enable();
798 else
799 tick_broadcast_disable();
2a2d31c8
SL
800}
801
25ac7761
DL
802static int cpu_hotplug_notify(struct notifier_block *n,
803 unsigned long action, void *hcpu)
2a2d31c8
SL
804{
805 int hotcpu = (unsigned long)hcpu;
25ac7761 806 struct cpuidle_device *dev;
2a2d31c8 807
e2401453 808 switch (action & ~CPU_TASKS_FROZEN) {
2a2d31c8 809 case CPU_ONLINE:
25ac7761
DL
810
811 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
812 smp_call_function_single(hotcpu, __setup_broadcast_timer,
813 (void *)true, 1);
814
815 /*
816 * Some systems can hotplug a cpu at runtime after
817 * the kernel has booted, we have to initialize the
818 * driver in this case
819 */
820 dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu);
821 if (!dev->registered)
822 intel_idle_cpu_init(hotcpu);
823
2a2d31c8 824 break;
2a2d31c8
SL
825 }
826 return NOTIFY_OK;
827}
828
25ac7761
DL
829static struct notifier_block cpu_hotplug_notifier = {
830 .notifier_call = cpu_hotplug_notify,
2a2d31c8
SL
831};
832
14796fca
LB
833static void auto_demotion_disable(void *dummy)
834{
835 unsigned long long msr_bits;
836
837 rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
b66b8b9a 838 msr_bits &= ~(icpu->auto_demotion_disable_flags);
14796fca
LB
839 wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
840}
32e95180
LB
841static void c1e_promotion_disable(void *dummy)
842{
843 unsigned long long msr_bits;
844
845 rdmsrl(MSR_IA32_POWER_CTL, msr_bits);
846 msr_bits &= ~0x2;
847 wrmsrl(MSR_IA32_POWER_CTL, msr_bits);
848}
14796fca 849
b66b8b9a
AK
850static const struct idle_cpu idle_cpu_nehalem = {
851 .state_table = nehalem_cstates,
b66b8b9a 852 .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
32e95180 853 .disable_promotion_to_c1e = true,
b66b8b9a
AK
854};
855
856static const struct idle_cpu idle_cpu_atom = {
857 .state_table = atom_cstates,
858};
859
860static const struct idle_cpu idle_cpu_lincroft = {
861 .state_table = atom_cstates,
862 .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
863};
864
865static const struct idle_cpu idle_cpu_snb = {
866 .state_table = snb_cstates,
32e95180 867 .disable_promotion_to_c1e = true,
b66b8b9a
AK
868};
869
718987d6
LB
870static const struct idle_cpu idle_cpu_byt = {
871 .state_table = byt_cstates,
872 .disable_promotion_to_c1e = true,
8c058d53 873 .byt_auto_demotion_disable_flag = true,
718987d6
LB
874};
875
cab07a56
LB
876static const struct idle_cpu idle_cpu_cht = {
877 .state_table = cht_cstates,
878 .disable_promotion_to_c1e = true,
879 .byt_auto_demotion_disable_flag = true,
880};
881
6edab08c
LB
882static const struct idle_cpu idle_cpu_ivb = {
883 .state_table = ivb_cstates,
32e95180 884 .disable_promotion_to_c1e = true,
6edab08c
LB
885};
886
0138d8f0
LB
887static const struct idle_cpu idle_cpu_ivt = {
888 .state_table = ivt_cstates,
889 .disable_promotion_to_c1e = true,
890};
891
85a4d2d4
LB
892static const struct idle_cpu idle_cpu_hsw = {
893 .state_table = hsw_cstates,
32e95180 894 .disable_promotion_to_c1e = true,
85a4d2d4
LB
895};
896
a138b568
LB
897static const struct idle_cpu idle_cpu_bdw = {
898 .state_table = bdw_cstates,
899 .disable_promotion_to_c1e = true,
900};
901
493f133f
LB
902static const struct idle_cpu idle_cpu_skl = {
903 .state_table = skl_cstates,
904 .disable_promotion_to_c1e = true,
905};
906
907
fab04b22
LB
908static const struct idle_cpu idle_cpu_avn = {
909 .state_table = avn_cstates,
910 .disable_promotion_to_c1e = true,
911};
912
281baf7a
DC
913static const struct idle_cpu idle_cpu_knl = {
914 .state_table = knl_cstates,
915};
916
b66b8b9a
AK
917#define ICPU(model, cpu) \
918 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
919
d5cdc3c4 920static const struct x86_cpu_id intel_idle_ids[] __initconst = {
b66b8b9a
AK
921 ICPU(0x1a, idle_cpu_nehalem),
922 ICPU(0x1e, idle_cpu_nehalem),
923 ICPU(0x1f, idle_cpu_nehalem),
8bf11938
BH
924 ICPU(0x25, idle_cpu_nehalem),
925 ICPU(0x2c, idle_cpu_nehalem),
926 ICPU(0x2e, idle_cpu_nehalem),
b66b8b9a
AK
927 ICPU(0x1c, idle_cpu_atom),
928 ICPU(0x26, idle_cpu_lincroft),
8bf11938 929 ICPU(0x2f, idle_cpu_nehalem),
b66b8b9a
AK
930 ICPU(0x2a, idle_cpu_snb),
931 ICPU(0x2d, idle_cpu_snb),
acead1b0 932 ICPU(0x36, idle_cpu_atom),
718987d6 933 ICPU(0x37, idle_cpu_byt),
cab07a56 934 ICPU(0x4c, idle_cpu_cht),
6edab08c 935 ICPU(0x3a, idle_cpu_ivb),
0138d8f0 936 ICPU(0x3e, idle_cpu_ivt),
85a4d2d4
LB
937 ICPU(0x3c, idle_cpu_hsw),
938 ICPU(0x3f, idle_cpu_hsw),
939 ICPU(0x45, idle_cpu_hsw),
0b15841b 940 ICPU(0x46, idle_cpu_hsw),
a138b568
LB
941 ICPU(0x4d, idle_cpu_avn),
942 ICPU(0x3d, idle_cpu_bdw),
bea57077 943 ICPU(0x47, idle_cpu_bdw),
a138b568
LB
944 ICPU(0x4f, idle_cpu_bdw),
945 ICPU(0x56, idle_cpu_bdw),
493f133f
LB
946 ICPU(0x4e, idle_cpu_skl),
947 ICPU(0x5e, idle_cpu_skl),
281baf7a 948 ICPU(0x57, idle_cpu_knl),
b66b8b9a
AK
949 {}
950};
951MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);
952
26717172
LB
953/*
954 * intel_idle_probe()
955 */
00f3e755 956static int __init intel_idle_probe(void)
26717172 957{
c4236282 958 unsigned int eax, ebx, ecx;
b66b8b9a 959 const struct x86_cpu_id *id;
26717172
LB
960
961 if (max_cstate == 0) {
962 pr_debug(PREFIX "disabled\n");
963 return -EPERM;
964 }
965
b66b8b9a
AK
966 id = x86_match_cpu(intel_idle_ids);
967 if (!id) {
968 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
969 boot_cpu_data.x86 == 6)
970 pr_debug(PREFIX "does not run on family %d model %d\n",
971 boot_cpu_data.x86, boot_cpu_data.x86_model);
26717172 972 return -ENODEV;
b66b8b9a 973 }
26717172
LB
974
975 if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
976 return -ENODEV;
977
c4236282 978 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
26717172
LB
979
980 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
5c2a9f06
TR
981 !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
982 !mwait_substates)
26717172 983 return -ENODEV;
26717172 984
c4236282 985 pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
26717172 986
b66b8b9a
AK
987 icpu = (const struct idle_cpu *)id->driver_data;
988 cpuidle_state_table = icpu->state_table;
26717172 989
56b9aea3 990 if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
2a2d31c8 991 lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
25ac7761 992 else
39a74fde 993 on_each_cpu(__setup_broadcast_timer, (void *)true, 1);
25ac7761 994
26717172
LB
995 pr_debug(PREFIX "v" INTEL_IDLE_VERSION
996 " model 0x%X\n", boot_cpu_data.x86_model);
997
998 pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
999 lapic_timer_reliable_states);
1000 return 0;
1001}
1002
1003/*
1004 * intel_idle_cpuidle_devices_uninit()
1005 * unregister, free cpuidle_devices
1006 */
1007static void intel_idle_cpuidle_devices_uninit(void)
1008{
1009 int i;
1010 struct cpuidle_device *dev;
1011
1012 for_each_online_cpu(i) {
1013 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
1014 cpuidle_unregister_device(dev);
1015 }
1016
1017 free_percpu(intel_idle_cpuidle_devices);
1018 return;
1019}
0138d8f0
LB
1020
1021/*
d70e28f5 1022 * ivt_idle_state_table_update(void)
0138d8f0 1023 *
d70e28f5 1024 * Tune IVT multi-socket targets
0138d8f0
LB
1025 * Assumption: num_sockets == (max_package_num + 1)
1026 */
d70e28f5 1027static void ivt_idle_state_table_update(void)
0138d8f0
LB
1028{
1029 /* IVT uses a different table for 1-2, 3-4, and > 4 sockets */
d70e28f5
LB
1030 int cpu, package_num, num_sockets = 1;
1031
1032 for_each_online_cpu(cpu) {
1033 package_num = topology_physical_package_id(cpu);
1034 if (package_num + 1 > num_sockets) {
1035 num_sockets = package_num + 1;
1036
1037 if (num_sockets > 4) {
1038 cpuidle_state_table = ivt_cstates_8s;
1039 return;
0138d8f0
LB
1040 }
1041 }
d70e28f5
LB
1042 }
1043
1044 if (num_sockets > 2)
1045 cpuidle_state_table = ivt_cstates_4s;
1046
1047 /* else, 1 and 2 socket systems use default ivt_cstates */
1048}
1049/*
1050 * sklh_idle_state_table_update(void)
1051 *
1052 * On SKL-H (model 0x5e) disable C8 and C9 if:
1053 * C10 is enabled and SGX disabled
1054 */
1055static void sklh_idle_state_table_update(void)
1056{
1057 unsigned long long msr;
1058 unsigned int eax, ebx, ecx, edx;
1059
1060
1061 /* if PC10 disabled via cmdline intel_idle.max_cstate=7 or shallower */
1062 if (max_cstate <= 7)
1063 return;
1064
1065 /* if PC10 not present in CPUID.MWAIT.EDX */
1066 if ((mwait_substates & (0xF << 28)) == 0)
1067 return;
1068
1069 rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr);
1070
1071 /* PC10 is not enabled in PKG C-state limit */
1072 if ((msr & 0xF) != 8)
1073 return;
1074
1075 ecx = 0;
1076 cpuid(7, &eax, &ebx, &ecx, &edx);
1077
1078 /* if SGX is present */
1079 if (ebx & (1 << 2)) {
0138d8f0 1080
d70e28f5
LB
1081 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
1082
1083 /* if SGX is enabled */
1084 if (msr & (1 << 18))
1085 return;
1086 }
1087
1088 skl_cstates[5].disabled = 1; /* C8-SKL */
1089 skl_cstates[6].disabled = 1; /* C9-SKL */
1090}
1091/*
1092 * intel_idle_state_table_update()
1093 *
1094 * Update the default state_table for this CPU-id
1095 */
1096
1097static void intel_idle_state_table_update(void)
1098{
1099 switch (boot_cpu_data.x86_model) {
1100
1101 case 0x3e: /* IVT */
1102 ivt_idle_state_table_update();
1103 break;
1104 case 0x5e: /* SKL-H */
1105 sklh_idle_state_table_update();
1106 break;
0138d8f0 1107 }
0138d8f0
LB
1108}
1109
46bcfad7
DD
1110/*
1111 * intel_idle_cpuidle_driver_init()
1112 * allocate, initialize cpuidle_states
1113 */
00f3e755 1114static int __init intel_idle_cpuidle_driver_init(void)
46bcfad7
DD
1115{
1116 int cstate;
1117 struct cpuidle_driver *drv = &intel_idle_driver;
1118
0138d8f0
LB
1119 intel_idle_state_table_update();
1120
46bcfad7
DD
1121 drv->state_count = 1;
1122
e022e7eb 1123 for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
24bfa950 1124 int num_substates, mwait_hint, mwait_cstate;
46bcfad7 1125
7dd0e0af
LB
1126 if ((cpuidle_state_table[cstate].enter == NULL) &&
1127 (cpuidle_state_table[cstate].enter_freeze == NULL))
e022e7eb
LB
1128 break;
1129
1130 if (cstate + 1 > max_cstate) {
46bcfad7
DD
1131 printk(PREFIX "max_cstate %d reached\n",
1132 max_cstate);
1133 break;
1134 }
1135
e022e7eb
LB
1136 mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
1137 mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
e022e7eb 1138
24bfa950 1139 /* number of sub-states for this state in CPUID.MWAIT */
e022e7eb 1140 num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
46bcfad7 1141 & MWAIT_SUBSTATE_MASK;
e022e7eb 1142
24bfa950
LB
1143 /* if NO sub-states for this state in CPUID, skip it */
1144 if (num_substates == 0)
46bcfad7 1145 continue;
46bcfad7 1146
d70e28f5
LB
1147 /* if state marked as disabled, skip it */
1148 if (cpuidle_state_table[cstate].disabled != 0) {
1149 pr_debug(PREFIX "state %s is disabled",
1150 cpuidle_state_table[cstate].name);
1151 continue;
1152 }
1153
1154
e022e7eb 1155 if (((mwait_cstate + 1) > 2) &&
46bcfad7
DD
1156 !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
1157 mark_tsc_unstable("TSC halts in idle"
1158 " states deeper than C2");
1159
1160 drv->states[drv->state_count] = /* structure copy */
1161 cpuidle_state_table[cstate];
1162
1163 drv->state_count += 1;
1164 }
1165
b66b8b9a 1166 if (icpu->auto_demotion_disable_flags)
39a74fde 1167 on_each_cpu(auto_demotion_disable, NULL, 1);
46bcfad7 1168
8c058d53
LB
1169 if (icpu->byt_auto_demotion_disable_flag) {
1170 wrmsrl(MSR_CC6_DEMOTION_POLICY_CONFIG, 0);
1171 wrmsrl(MSR_MC6_DEMOTION_POLICY_CONFIG, 0);
1172 }
1173
32e95180
LB
1174 if (icpu->disable_promotion_to_c1e) /* each-cpu is redundant */
1175 on_each_cpu(c1e_promotion_disable, NULL, 1);
1176
46bcfad7
DD
1177 return 0;
1178}
1179
1180
26717172 1181/*
65b7f839 1182 * intel_idle_cpu_init()
26717172 1183 * allocate, initialize, register cpuidle_devices
65b7f839 1184 * @cpu: cpu/core to initialize
26717172 1185 */
25ac7761 1186static int intel_idle_cpu_init(int cpu)
26717172 1187{
26717172
LB
1188 struct cpuidle_device *dev;
1189
65b7f839 1190 dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
26717172 1191
65b7f839 1192 dev->cpu = cpu;
26717172 1193
65b7f839
TR
1194 if (cpuidle_register_device(dev)) {
1195 pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
1196 intel_idle_cpuidle_devices_uninit();
1197 return -EIO;
26717172
LB
1198 }
1199
b66b8b9a 1200 if (icpu->auto_demotion_disable_flags)
65b7f839
TR
1201 smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);
1202
dbf87ab8
BZ
1203 if (icpu->disable_promotion_to_c1e)
1204 smp_call_function_single(cpu, c1e_promotion_disable, NULL, 1);
1205
26717172
LB
1206 return 0;
1207}
26717172
LB
1208
1209static int __init intel_idle_init(void)
1210{
65b7f839 1211 int retval, i;
26717172 1212
d1896049
TR
1213 /* Do not load intel_idle at all for now if idle= is passed */
1214 if (boot_option_idle_override != IDLE_NO_OVERRIDE)
1215 return -ENODEV;
1216
26717172
LB
1217 retval = intel_idle_probe();
1218 if (retval)
1219 return retval;
1220
46bcfad7 1221 intel_idle_cpuidle_driver_init();
26717172
LB
1222 retval = cpuidle_register_driver(&intel_idle_driver);
1223 if (retval) {
3735d524 1224 struct cpuidle_driver *drv = cpuidle_get_driver();
26717172 1225 printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
3735d524 1226 drv ? drv->name : "none");
26717172
LB
1227 return retval;
1228 }
1229
65b7f839
TR
1230 intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
1231 if (intel_idle_cpuidle_devices == NULL)
1232 return -ENOMEM;
1233
07494d54
SB
1234 cpu_notifier_register_begin();
1235
65b7f839
TR
1236 for_each_online_cpu(i) {
1237 retval = intel_idle_cpu_init(i);
1238 if (retval) {
07494d54 1239 cpu_notifier_register_done();
65b7f839
TR
1240 cpuidle_unregister_driver(&intel_idle_driver);
1241 return retval;
1242 }
26717172 1243 }
07494d54
SB
1244 __register_cpu_notifier(&cpu_hotplug_notifier);
1245
1246 cpu_notifier_register_done();
26717172
LB
1247
1248 return 0;
1249}
1250
1251static void __exit intel_idle_exit(void)
1252{
1253 intel_idle_cpuidle_devices_uninit();
1254 cpuidle_unregister_driver(&intel_idle_driver);
1255
07494d54 1256 cpu_notifier_register_begin();
25ac7761
DL
1257
1258 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
39a74fde 1259 on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
07494d54
SB
1260 __unregister_cpu_notifier(&cpu_hotplug_notifier);
1261
1262 cpu_notifier_register_done();
2a2d31c8 1263
26717172
LB
1264 return;
1265}
1266
1267module_init(intel_idle_init);
1268module_exit(intel_idle_exit);
1269
26717172 1270module_param(max_cstate, int, 0444);
26717172
LB
1271
1272MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
1273MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
1274MODULE_LICENSE("GPL");