ide: add 'config' field to hw_regs_t
[linux-2.6-block.git] / drivers / ide / pci / ns87415.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 1997-1998 Mark Lord <mlord@pobox.com>
3 * Copyright (C) 1998 Eddie C. Dost <ecd@skynet.be>
4 * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
5 * Copyright (C) 2004 Grant Grundler <grundler at parisc-linux.org>
6 *
7 * Inspired by an earlier effort from David S. Miller <davem@redhat.com>
8 */
9
1da177e4
LT
10#include <linux/module.h>
11#include <linux/types.h>
12#include <linux/kernel.h>
1da177e4 13#include <linux/interrupt.h>
1da177e4
LT
14#include <linux/hdreg.h>
15#include <linux/pci.h>
16#include <linux/delay.h>
17#include <linux/ide.h>
18#include <linux/init.h>
19
20#include <asm/io.h>
21
22#ifdef CONFIG_SUPERIO
23/* SUPERIO 87560 is a PoS chip that NatSem denies exists.
24 * Unfortunately, it's built-in on all Astro-based PA-RISC workstations
25 * which use the integrated NS87514 cell for CD-ROM support.
26 * i.e we have to support for CD-ROM installs.
27 * See drivers/parisc/superio.c for more gory details.
28 */
29#include <asm/superio.h>
30
1da177e4
LT
31#define SUPERIO_IDE_MAX_RETRIES 25
32
33/* Because of a defect in Super I/O, all reads of the PCI DMA status
34 * registers, IDE status register and the IDE select register need to be
35 * retried
36 */
37static u8 superio_ide_inb (unsigned long port)
38{
761052e6
BZ
39 u8 tmp;
40 int retries = SUPERIO_IDE_MAX_RETRIES;
41
42 /* printk(" [ reading port 0x%x with retry ] ", port); */
1da177e4 43
761052e6
BZ
44 do {
45 tmp = inb(port);
46 if (tmp == 0)
47 udelay(50);
48 } while (tmp == 0 && retries-- > 0);
49
50 return tmp;
1da177e4
LT
51}
52
b73c7ee2
BZ
53static u8 superio_read_status(ide_hwif_t *hwif)
54{
55 return superio_ide_inb(hwif->io_ports.status_addr);
56}
57
b2f951aa
BZ
58static u8 superio_read_sff_dma_status(ide_hwif_t *hwif)
59{
cab7f8ed 60 return superio_ide_inb(hwif->dma_base + ATA_DMA_STATUS);
b2f951aa
BZ
61}
62
ea23b8ba
BZ
63static void superio_tf_read(ide_drive_t *drive, ide_task_t *task)
64{
65 struct ide_io_ports *io_ports = &drive->hwif->io_ports;
66 struct ide_taskfile *tf = &task->tf;
67
68 if (task->tf_flags & IDE_TFLAG_IN_DATA) {
69 u16 data = inw(io_ports->data_addr);
70
71 tf->data = data & 0xff;
72 tf->hob_data = (data >> 8) & 0xff;
73 }
74
75 /* be sure we're looking at the low order bits */
ff074883 76 outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
ea23b8ba 77
92eb4380
BZ
78 if (task->tf_flags & IDE_TFLAG_IN_FEATURE)
79 tf->feature = inb(io_ports->feature_addr);
ea23b8ba
BZ
80 if (task->tf_flags & IDE_TFLAG_IN_NSECT)
81 tf->nsect = inb(io_ports->nsect_addr);
82 if (task->tf_flags & IDE_TFLAG_IN_LBAL)
83 tf->lbal = inb(io_ports->lbal_addr);
84 if (task->tf_flags & IDE_TFLAG_IN_LBAM)
85 tf->lbam = inb(io_ports->lbam_addr);
86 if (task->tf_flags & IDE_TFLAG_IN_LBAH)
87 tf->lbah = inb(io_ports->lbah_addr);
88 if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
89 tf->device = superio_ide_inb(io_ports->device_addr);
90
91 if (task->tf_flags & IDE_TFLAG_LBA48) {
ff074883 92 outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
ea23b8ba
BZ
93
94 if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
95 tf->hob_feature = inb(io_ports->feature_addr);
96 if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
97 tf->hob_nsect = inb(io_ports->nsect_addr);
98 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
99 tf->hob_lbal = inb(io_ports->lbal_addr);
100 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
101 tf->hob_lbam = inb(io_ports->lbam_addr);
102 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
103 tf->hob_lbah = inb(io_ports->lbah_addr);
104 }
105}
106
1da177e4
LT
107static void __devinit superio_ide_init_iops (struct hwif_s *hwif)
108{
36501650 109 struct pci_dev *pdev = to_pci_dev(hwif->dev);
761052e6 110 u32 dma_stat;
36501650 111 u8 port = hwif->channel, tmp;
1da177e4 112
761052e6 113 dma_stat = (pci_resource_start(pdev, 4) & ~3) + (!port ? 2 : 0xa);
1da177e4
LT
114
115 /* Clear error/interrupt, enable dma */
761052e6
BZ
116 tmp = superio_ide_inb(dma_stat);
117 outb(tmp | 0x66, dma_stat);
1da177e4 118
b73c7ee2 119 hwif->read_status = superio_read_status;
b2f951aa
BZ
120 hwif->read_sff_dma_status = superio_read_sff_dma_status;
121
ea23b8ba
BZ
122 hwif->tf_read = superio_tf_read;
123
1da177e4
LT
124}
125
126static void __devinit init_iops_ns87415(ide_hwif_t *hwif)
127{
36501650
BZ
128 struct pci_dev *dev = to_pci_dev(hwif->dev);
129
130 if (PCI_SLOT(dev->devfn) == 0xE)
1da177e4
LT
131 /* Built-in - assume it's under superio. */
132 superio_ide_init_iops(hwif);
1da177e4
LT
133}
134#endif
135
136static unsigned int ns87415_count = 0, ns87415_control[MAX_HWIFS] = { 0 };
137
138/*
139 * This routine either enables/disables (according to drive->present)
140 * the IRQ associated with the port (HWIF(drive)),
141 * and selects either PIO or DMA handshaking for the next I/O operation.
142 */
143static void ns87415_prepare_drive (ide_drive_t *drive, unsigned int use_dma)
144{
145 ide_hwif_t *hwif = HWIF(drive);
36501650 146 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4 147 unsigned int bit, other, new, *old = (unsigned int *) hwif->select_data;
1da177e4
LT
148 unsigned long flags;
149
150 local_irq_save(flags);
151 new = *old;
152
153 /* Adjust IRQ enable bit */
154 bit = 1 << (8 + hwif->channel);
155 new = drive->present ? (new & ~bit) : (new | bit);
156
157 /* Select PIO or DMA, DMA may only be selected for one drive/channel. */
158 bit = 1 << (20 + drive->select.b.unit + (hwif->channel << 1));
159 other = 1 << (20 + (1 - drive->select.b.unit) + (hwif->channel << 1));
160 new = use_dma ? ((new & ~other) | bit) : (new & ~bit);
161
162 if (new != *old) {
163 unsigned char stat;
164
165 /*
166 * Don't change DMA engine settings while Write Buffers
167 * are busy.
168 */
169 (void) pci_read_config_byte(dev, 0x43, &stat);
170 while (stat & 0x03) {
171 udelay(1);
172 (void) pci_read_config_byte(dev, 0x43, &stat);
173 }
174
175 *old = new;
176 (void) pci_write_config_dword(dev, 0x40, new);
177
178 /*
179 * And let things settle...
180 */
181 udelay(10);
182 }
183
184 local_irq_restore(flags);
185}
186
187static void ns87415_selectproc (ide_drive_t *drive)
188{
189 ns87415_prepare_drive (drive, drive->using_dma);
190}
191
5e37bdc0 192static int ns87415_dma_end(ide_drive_t *drive)
1da177e4
LT
193{
194 ide_hwif_t *hwif = HWIF(drive);
195 u8 dma_stat = 0, dma_cmd = 0;
196
197 drive->waiting_for_dma = 0;
b2f951aa 198 dma_stat = hwif->read_sff_dma_status(hwif);
cab7f8ed
BZ
199 /* get DMA command mode */
200 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
1da177e4 201 /* stop DMA */
cab7f8ed 202 outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
1da177e4 203 /* from ERRATA: clear the INTR & ERROR bits */
cab7f8ed
BZ
204 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
205 outb(dma_cmd | 6, hwif->dma_base + ATA_DMA_CMD);
1da177e4
LT
206 /* and free any DMA resources */
207 ide_destroy_dmatable(drive);
208 /* verify good DMA status */
209 return (dma_stat & 7) != 4;
210}
211
5e37bdc0 212static int ns87415_dma_setup(ide_drive_t *drive)
1da177e4
LT
213{
214 /* select DMA xfer */
215 ns87415_prepare_drive(drive, 1);
216 if (!ide_dma_setup(drive))
217 return 0;
218 /* DMA failed: select PIO xfer */
219 ns87415_prepare_drive(drive, 0);
220 return 1;
221}
222
c20530ed 223static void __devinit init_hwif_ns87415 (ide_hwif_t *hwif)
1da177e4 224{
36501650 225 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4
LT
226 unsigned int ctrl, using_inta;
227 u8 progif;
228#ifdef __sparc_v9__
229 int timeout;
230 u8 stat;
231#endif
232
1da177e4
LT
233 /*
234 * We cannot probe for IRQ: both ports share common IRQ on INTA.
235 * Also, leave IRQ masked during drive probing, to prevent infinite
236 * interrupts from a potentially floating INTA..
237 *
238 * IRQs get unmasked in selectproc when drive is first used.
239 */
240 (void) pci_read_config_dword(dev, 0x40, &ctrl);
241 (void) pci_read_config_byte(dev, 0x09, &progif);
242 /* is irq in "native" mode? */
243 using_inta = progif & (1 << (hwif->channel << 1));
244 if (!using_inta)
245 using_inta = ctrl & (1 << (4 + hwif->channel));
246 if (hwif->mate) {
247 hwif->select_data = hwif->mate->select_data;
248 } else {
249 hwif->select_data = (unsigned long)
250 &ns87415_control[ns87415_count++];
251 ctrl |= (1 << 8) | (1 << 9); /* mask both IRQs */
252 if (using_inta)
253 ctrl &= ~(1 << 6); /* unmask INTA */
254 *((unsigned int *)hwif->select_data) = ctrl;
255 (void) pci_write_config_dword(dev, 0x40, ctrl);
256
257 /*
258 * Set prefetch size to 512 bytes for both ports,
259 * but don't turn on/off prefetching here.
260 */
261 pci_write_config_byte(dev, 0x55, 0xee);
262
263#ifdef __sparc_v9__
264 /*
9d501529
BZ
265 * XXX: Reset the device, if we don't it will not respond to
266 * SELECT_DRIVE() properly during first ide_probe_port().
1da177e4
LT
267 */
268 timeout = 10000;
4c3032d8 269 outb(12, hwif->io_ports.ctl_addr);
1da177e4 270 udelay(10);
4c3032d8 271 outb(8, hwif->io_ports.ctl_addr);
1da177e4
LT
272 do {
273 udelay(50);
b73c7ee2 274 stat = hwif->read_status(hwif);
1da177e4
LT
275 if (stat == 0xff)
276 break;
277 } while ((stat & BUSY_STAT) && --timeout);
278#endif
279 }
280
281 if (!using_inta)
a861beb1 282 hwif->irq = __ide_default_irq(hwif->io_ports.data_addr);
1da177e4
LT
283 else if (!hwif->irq && hwif->mate && hwif->mate->irq)
284 hwif->irq = hwif->mate->irq; /* share IRQ with mate */
285
286 if (!hwif->dma_base)
287 return;
288
cab7f8ed 289 outb(0x60, hwif->dma_base + ATA_DMA_STATUS);
1da177e4
LT
290}
291
ac95beed
BZ
292static const struct ide_port_ops ns87415_port_ops = {
293 .selectproc = ns87415_selectproc,
294};
295
f37afdac
BZ
296static const struct ide_dma_ops ns87415_dma_ops = {
297 .dma_host_set = ide_dma_host_set,
5e37bdc0 298 .dma_setup = ns87415_dma_setup,
f37afdac
BZ
299 .dma_exec_cmd = ide_dma_exec_cmd,
300 .dma_start = ide_dma_start,
5e37bdc0 301 .dma_end = ns87415_dma_end,
f37afdac
BZ
302 .dma_test_irq = ide_dma_test_irq,
303 .dma_lost_irq = ide_dma_lost_irq,
304 .dma_timeout = ide_dma_timeout,
5e37bdc0
BZ
305};
306
85620436 307static const struct ide_port_info ns87415_chipset __devinitdata = {
1da177e4
LT
308 .name = "NS87415",
309#ifdef CONFIG_SUPERIO
310 .init_iops = init_iops_ns87415,
311#endif
312 .init_hwif = init_hwif_ns87415,
ac95beed 313 .port_ops = &ns87415_port_ops,
5e37bdc0 314 .dma_ops = &ns87415_dma_ops,
33c1002e 315 .host_flags = IDE_HFLAG_TRUST_BIOS_FOR_DMA |
5e71d9c5 316 IDE_HFLAG_NO_ATAPI_DMA,
1da177e4
LT
317};
318
319static int __devinit ns87415_init_one(struct pci_dev *dev, const struct pci_device_id *id)
320{
321 return ide_setup_pci_device(dev, &ns87415_chipset);
322}
323
9cbcc5e3
BZ
324static const struct pci_device_id ns87415_pci_tbl[] = {
325 { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_87415), 0 },
1da177e4
LT
326 { 0, },
327};
328MODULE_DEVICE_TABLE(pci, ns87415_pci_tbl);
329
330static struct pci_driver driver = {
331 .name = "NS87415_IDE",
332 .id_table = ns87415_pci_tbl,
333 .probe = ns87415_init_one,
334};
335
82ab1eec 336static int __init ns87415_ide_init(void)
1da177e4
LT
337{
338 return ide_pci_register_driver(&driver);
339}
340
341module_init(ns87415_ide_init);
342
343MODULE_AUTHOR("Mark Lord, Eddie Dost, Andre Hedrick");
344MODULE_DESCRIPTION("PCI driver module for NS87415 IDE");
345MODULE_LICENSE("GPL");