Merge branch 'sfi-release' of git://git.kernel.org/pub/scm/linux/kernel/git/lenb...
[linux-block.git] / drivers / ide / au1xxx-ide.c
CommitLineData
26a940e2 1/*
26a940e2
PP
2 * BRIEF MODULE DESCRIPTION
3 * AMD Alchemy Au1xxx IDE interface routines over the Static Bus
4 *
5 * Copyright (c) 2003-2005 AMD, Personal Connectivity Solutions
6 *
7 * This program is free software; you can redistribute it and/or modify it under
8 * the terms of the GNU General Public License as published by the Free Software
9 * Foundation; either version 2 of the License, or (at your option) any later
10 * version.
11 *
12 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
13 * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND
14 * FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR
15 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
16 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
17 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
18 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
19 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
20 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
21 * POSSIBILITY OF SUCH DAMAGE.
22 *
23 * You should have received a copy of the GNU General Public License along with
24 * this program; if not, write to the Free Software Foundation, Inc.,
25 * 675 Mass Ave, Cambridge, MA 02139, USA.
26 *
27 * Note: for more information, please refer "AMD Alchemy Au1200/Au1550 IDE
28 * Interface and Linux Device Driver" Application Note.
29 */
26a940e2
PP
30#include <linux/types.h>
31#include <linux/module.h>
32#include <linux/kernel.h>
33#include <linux/delay.h>
8f29e650 34#include <linux/platform_device.h>
26a940e2
PP
35#include <linux/init.h>
36#include <linux/ide.h>
fabd3a22 37#include <linux/scatterlist.h>
26a940e2 38
26a940e2
PP
39#include <asm/mach-au1x00/au1xxx.h>
40#include <asm/mach-au1x00/au1xxx_dbdma.h>
26a940e2
PP
41#include <asm/mach-au1x00/au1xxx_ide.h>
42
43#define DRV_NAME "au1200-ide"
8f29e650 44#define DRV_AUTHOR "Enrico Walther <enrico.walther@amd.com> / Pete Popov <ppopov@embeddedalley.com>"
26a940e2 45
8f29e650
JC
46/* enable the burstmode in the dbdma */
47#define IDE_AU1XXX_BURSTMODE 1
26a940e2 48
8f29e650 49static _auide_hwif auide_hwif;
26a940e2 50
26a940e2
PP
51#if defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
52
985232e3 53static inline void auide_insw(unsigned long port, void *addr, u32 count)
26a940e2 54{
8f29e650
JC
55 _auide_hwif *ahwif = &auide_hwif;
56 chan_tab_t *ctp;
57 au1x_ddma_desc_t *dp;
26a940e2 58
8f29e650
JC
59 if(!put_dest_flags(ahwif->rx_chan, (void*)addr, count << 1,
60 DDMA_FLAGS_NOIE)) {
eb63963a 61 printk(KERN_ERR "%s failed %d\n", __func__, __LINE__);
8f29e650
JC
62 return;
63 }
64 ctp = *((chan_tab_t **)ahwif->rx_chan);
65 dp = ctp->cur_ptr;
66 while (dp->dscr_cmd0 & DSCR_CMD0_V)
67 ;
68 ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
26a940e2
PP
69}
70
985232e3 71static inline void auide_outsw(unsigned long port, void *addr, u32 count)
26a940e2 72{
8f29e650
JC
73 _auide_hwif *ahwif = &auide_hwif;
74 chan_tab_t *ctp;
75 au1x_ddma_desc_t *dp;
26a940e2 76
8f29e650
JC
77 if(!put_source_flags(ahwif->tx_chan, (void*)addr,
78 count << 1, DDMA_FLAGS_NOIE)) {
eb63963a 79 printk(KERN_ERR "%s failed %d\n", __func__, __LINE__);
8f29e650
JC
80 return;
81 }
82 ctp = *((chan_tab_t **)ahwif->tx_chan);
83 dp = ctp->cur_ptr;
84 while (dp->dscr_cmd0 & DSCR_CMD0_V)
85 ;
86 ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
26a940e2
PP
87}
88
adb1af98 89static void au1xxx_input_data(ide_drive_t *drive, struct ide_cmd *cmd,
70f91e0d
BZ
90 void *buf, unsigned int len)
91{
92 auide_insw(drive->hwif->io_ports.data_addr, buf, (len + 1) / 2);
93}
94
adb1af98 95static void au1xxx_output_data(ide_drive_t *drive, struct ide_cmd *cmd,
70f91e0d
BZ
96 void *buf, unsigned int len)
97{
98 auide_outsw(drive->hwif->io_ports.data_addr, buf, (len + 1) / 2);
99}
26a940e2 100#endif
26a940e2 101
26bcb879 102static void au1xxx_set_pio_mode(ide_drive_t *drive, const u8 pio)
26a940e2 103{
88b2b32b 104 int mem_sttime = 0, mem_stcfg = au_readl(MEM_STCFG2);
8f29e650
JC
105
106 /* set pio mode! */
107 switch(pio) {
108 case 0:
109 mem_sttime = SBC_IDE_TIMING(PIO0);
110
111 /* set configuration for RCS2# */
112 mem_stcfg |= TS_MASK;
113 mem_stcfg &= ~TCSOE_MASK;
114 mem_stcfg &= ~TOECS_MASK;
115 mem_stcfg |= SBC_IDE_PIO0_TCSOE | SBC_IDE_PIO0_TOECS;
116 break;
117
118 case 1:
119 mem_sttime = SBC_IDE_TIMING(PIO1);
120
121 /* set configuration for RCS2# */
122 mem_stcfg |= TS_MASK;
123 mem_stcfg &= ~TCSOE_MASK;
124 mem_stcfg &= ~TOECS_MASK;
125 mem_stcfg |= SBC_IDE_PIO1_TCSOE | SBC_IDE_PIO1_TOECS;
126 break;
127
128 case 2:
129 mem_sttime = SBC_IDE_TIMING(PIO2);
130
131 /* set configuration for RCS2# */
132 mem_stcfg &= ~TS_MASK;
133 mem_stcfg &= ~TCSOE_MASK;
134 mem_stcfg &= ~TOECS_MASK;
135 mem_stcfg |= SBC_IDE_PIO2_TCSOE | SBC_IDE_PIO2_TOECS;
136 break;
137
138 case 3:
139 mem_sttime = SBC_IDE_TIMING(PIO3);
140
141 /* set configuration for RCS2# */
142 mem_stcfg &= ~TS_MASK;
143 mem_stcfg &= ~TCSOE_MASK;
144 mem_stcfg &= ~TOECS_MASK;
145 mem_stcfg |= SBC_IDE_PIO3_TCSOE | SBC_IDE_PIO3_TOECS;
146
147 break;
148
149 case 4:
150 mem_sttime = SBC_IDE_TIMING(PIO4);
151
152 /* set configuration for RCS2# */
153 mem_stcfg &= ~TS_MASK;
154 mem_stcfg &= ~TCSOE_MASK;
155 mem_stcfg &= ~TOECS_MASK;
156 mem_stcfg |= SBC_IDE_PIO4_TCSOE | SBC_IDE_PIO4_TOECS;
157 break;
158 }
159
160 au_writel(mem_sttime,MEM_STTIME2);
161 au_writel(mem_stcfg,MEM_STCFG2);
26a940e2
PP
162}
163
88b2b32b 164static void auide_set_dma_mode(ide_drive_t *drive, const u8 speed)
26a940e2 165{
88b2b32b 166 int mem_sttime = 0, mem_stcfg = au_readl(MEM_STCFG2);
26a940e2 167
8f29e650 168 switch(speed) {
26a940e2 169#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
8f29e650
JC
170 case XFER_MW_DMA_2:
171 mem_sttime = SBC_IDE_TIMING(MDMA2);
172
173 /* set configuration for RCS2# */
174 mem_stcfg &= ~TS_MASK;
175 mem_stcfg &= ~TCSOE_MASK;
176 mem_stcfg &= ~TOECS_MASK;
177 mem_stcfg |= SBC_IDE_MDMA2_TCSOE | SBC_IDE_MDMA2_TOECS;
178
8f29e650
JC
179 break;
180 case XFER_MW_DMA_1:
181 mem_sttime = SBC_IDE_TIMING(MDMA1);
182
183 /* set configuration for RCS2# */
184 mem_stcfg &= ~TS_MASK;
185 mem_stcfg &= ~TCSOE_MASK;
186 mem_stcfg &= ~TOECS_MASK;
187 mem_stcfg |= SBC_IDE_MDMA1_TCSOE | SBC_IDE_MDMA1_TOECS;
188
8f29e650
JC
189 break;
190 case XFER_MW_DMA_0:
191 mem_sttime = SBC_IDE_TIMING(MDMA0);
192
193 /* set configuration for RCS2# */
194 mem_stcfg |= TS_MASK;
195 mem_stcfg &= ~TCSOE_MASK;
196 mem_stcfg &= ~TOECS_MASK;
197 mem_stcfg |= SBC_IDE_MDMA0_TCSOE | SBC_IDE_MDMA0_TOECS;
198
8f29e650 199 break;
26a940e2 200#endif
8f29e650 201 }
a523a175 202
8f29e650
JC
203 au_writel(mem_sttime,MEM_STTIME2);
204 au_writel(mem_stcfg,MEM_STCFG2);
26a940e2
PP
205}
206
207/*
208 * Multi-Word DMA + DbDMA functions
209 */
26a940e2 210
8f29e650 211#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
22981694 212static int auide_build_dmatable(ide_drive_t *drive, struct ide_cmd *cmd)
26a940e2 213{
898ec223 214 ide_hwif_t *hwif = drive->hwif;
a536f326 215 _auide_hwif *ahwif = &auide_hwif;
8f29e650 216 struct scatterlist *sg;
22981694
BZ
217 int i = cmd->sg_nents, count = 0;
218 int iswrite = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
8f29e650 219
8f29e650
JC
220 /* Save for interrupt context */
221 ahwif->drive = drive;
222
8f29e650
JC
223 /* fill the descriptors */
224 sg = hwif->sg_table;
225 while (i && sg_dma_len(sg)) {
226 u32 cur_addr;
227 u32 cur_len;
228
229 cur_addr = sg_dma_address(sg);
230 cur_len = sg_dma_len(sg);
231
232 while (cur_len) {
233 u32 flags = DDMA_FLAGS_NOIE;
234 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
235
236 if (++count >= PRD_ENTRIES) {
237 printk(KERN_WARNING "%s: DMA table too small\n",
238 drive->name);
11998b31 239 return 0;
8f29e650
JC
240 }
241
242 /* Lets enable intr for the last descriptor only */
243 if (1==i)
244 flags = DDMA_FLAGS_IE;
245 else
246 flags = DDMA_FLAGS_NOIE;
247
248 if (iswrite) {
249 if(!put_source_flags(ahwif->tx_chan,
45711f1a 250 (void*) sg_virt(sg),
8f29e650
JC
251 tc, flags)) {
252 printk(KERN_ERR "%s failed %d\n",
eb63963a 253 __func__, __LINE__);
26a940e2 254 }
8f29e650 255 } else
26a940e2 256 {
8f29e650 257 if(!put_dest_flags(ahwif->rx_chan,
45711f1a 258 (void*) sg_virt(sg),
8f29e650
JC
259 tc, flags)) {
260 printk(KERN_ERR "%s failed %d\n",
eb63963a 261 __func__, __LINE__);
26a940e2 262 }
8f29e650 263 }
26a940e2 264
8f29e650
JC
265 cur_addr += tc;
266 cur_len -= tc;
267 }
55c16a70 268 sg = sg_next(sg);
8f29e650
JC
269 i--;
270 }
26a940e2 271
8f29e650
JC
272 if (count)
273 return 1;
26a940e2 274
8f29e650 275 return 0; /* revert to PIO for this request */
26a940e2
PP
276}
277
278static int auide_dma_end(ide_drive_t *drive)
279{
8f29e650 280 return 0;
26a940e2
PP
281}
282
283static void auide_dma_start(ide_drive_t *drive )
284{
26a940e2
PP
285}
286
26a940e2 287
22981694 288static int auide_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
b65fac32 289{
11998b31 290 if (auide_build_dmatable(drive, cmd) == 0)
8f29e650 291 return 1;
26a940e2 292
8f29e650 293 return 0;
26a940e2
PP
294}
295
26a940e2 296static int auide_dma_test_irq(ide_drive_t *drive)
c67c216d 297{
8f29e650
JC
298 /* If dbdma didn't execute the STOP command yet, the
299 * active bit is still set
26a940e2 300 */
8f29e650
JC
301 drive->waiting_for_dma++;
302 if (drive->waiting_for_dma >= DMA_WAIT_TIMEOUT) {
303 printk(KERN_WARNING "%s: timeout waiting for ddma to \
26a940e2 304 complete\n", drive->name);
8f29e650
JC
305 return 1;
306 }
307 udelay(10);
308 return 0;
26a940e2
PP
309}
310
15ce926a 311static void auide_dma_host_set(ide_drive_t *drive, int on)
26a940e2 312{
26a940e2
PP
313}
314
53e62d3a 315static void auide_ddma_tx_callback(int irq, void *param)
26a940e2 316{
26a940e2
PP
317}
318
53e62d3a 319static void auide_ddma_rx_callback(int irq, void *param)
26a940e2 320{
8f29e650 321}
8f29e650 322#endif /* end CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA */
26a940e2 323
8f29e650
JC
324static void auide_init_dbdma_dev(dbdev_tab_t *dev, u32 dev_id, u32 tsize, u32 devwidth, u32 flags)
325{
326 dev->dev_id = dev_id;
fcbd3b4b 327 dev->dev_physaddr = (u32)IDE_PHYS_ADDR;
8f29e650
JC
328 dev->dev_intlevel = 0;
329 dev->dev_intpolarity = 0;
330 dev->dev_tsize = tsize;
331 dev->dev_devwidth = devwidth;
332 dev->dev_flags = flags;
26a940e2
PP
333}
334
5e37bdc0 335#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
f37afdac 336static const struct ide_dma_ops au1xxx_dma_ops = {
5e37bdc0
BZ
337 .dma_host_set = auide_dma_host_set,
338 .dma_setup = auide_dma_setup,
5e37bdc0
BZ
339 .dma_start = auide_dma_start,
340 .dma_end = auide_dma_end,
341 .dma_test_irq = auide_dma_test_irq,
de23ec9c 342 .dma_lost_irq = ide_dma_lost_irq,
5e37bdc0
BZ
343};
344
85528659
BZ
345static int auide_ddma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
346{
a536f326 347 _auide_hwif *auide = &auide_hwif;
8f29e650
JC
348 dbdev_tab_t source_dev_tab, target_dev_tab;
349 u32 dev_id, tsize, devwidth, flags;
26a940e2 350
fcbd3b4b 351 dev_id = IDE_DDMA_REQ;
26a940e2 352
f629b38b
BZ
353 tsize = 8; /* 1 */
354 devwidth = 32; /* 16 */
26a940e2 355
8f29e650
JC
356#ifdef IDE_AU1XXX_BURSTMODE
357 flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
26a940e2 358#else
8f29e650 359 flags = DEV_FLAGS_SYNC;
26a940e2
PP
360#endif
361
8f29e650
JC
362 /* setup dev_tab for tx channel */
363 auide_init_dbdma_dev( &source_dev_tab,
364 dev_id,
365 tsize, devwidth, DEV_FLAGS_OUT | flags);
366 auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
367
368 auide_init_dbdma_dev( &source_dev_tab,
369 dev_id,
370 tsize, devwidth, DEV_FLAGS_IN | flags);
371 auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
372
373 /* We also need to add a target device for the DMA */
374 auide_init_dbdma_dev( &target_dev_tab,
375 (u32)DSCR_CMD0_ALWAYS,
376 tsize, devwidth, DEV_FLAGS_ANYUSE);
377 auide->target_dev_id = au1xxx_ddma_add_device(&target_dev_tab);
378
379 /* Get a channel for TX */
380 auide->tx_chan = au1xxx_dbdma_chan_alloc(auide->target_dev_id,
381 auide->tx_dev_id,
382 auide_ddma_tx_callback,
383 (void*)auide);
384
385 /* Get a channel for RX */
386 auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
387 auide->target_dev_id,
388 auide_ddma_rx_callback,
389 (void*)auide);
390
391 auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
392 NUM_DESCRIPTORS);
393 auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
394 NUM_DESCRIPTORS);
2bbd57ca
BZ
395
396 /* FIXME: check return value */
397 (void)ide_allocate_dma_engine(hwif);
8f29e650
JC
398
399 au1xxx_dbdma_start( auide->tx_chan );
400 au1xxx_dbdma_start( auide->rx_chan );
401
402 return 0;
403}
26a940e2 404#else
85528659 405static int auide_ddma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
8f29e650 406{
a536f326 407 _auide_hwif *auide = &auide_hwif;
8f29e650
JC
408 dbdev_tab_t source_dev_tab;
409 int flags;
26a940e2 410
8f29e650
JC
411#ifdef IDE_AU1XXX_BURSTMODE
412 flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
413#else
414 flags = DEV_FLAGS_SYNC;
26a940e2 415#endif
26a940e2 416
8f29e650
JC
417 /* setup dev_tab for tx channel */
418 auide_init_dbdma_dev( &source_dev_tab,
419 (u32)DSCR_CMD0_ALWAYS,
420 8, 32, DEV_FLAGS_OUT | flags);
421 auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
422
423 auide_init_dbdma_dev( &source_dev_tab,
424 (u32)DSCR_CMD0_ALWAYS,
425 8, 32, DEV_FLAGS_IN | flags);
426 auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
427
428 /* Get a channel for TX */
429 auide->tx_chan = au1xxx_dbdma_chan_alloc(DSCR_CMD0_ALWAYS,
430 auide->tx_dev_id,
431 NULL,
432 (void*)auide);
433
434 /* Get a channel for RX */
435 auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
436 DSCR_CMD0_ALWAYS,
437 NULL,
438 (void*)auide);
439
440 auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
441 NUM_DESCRIPTORS);
442 auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
443 NUM_DESCRIPTORS);
444
445 au1xxx_dbdma_start( auide->tx_chan );
446 au1xxx_dbdma_start( auide->rx_chan );
447
448 return 0;
26a940e2 449}
8f29e650 450#endif
26a940e2 451
9f36d314 452static void auide_setup_ports(struct ide_hw *hw, _auide_hwif *ahwif)
26a940e2 453{
8f29e650 454 int i;
4c3032d8 455 unsigned long *ata_regs = hw->io_ports_array;
8f29e650
JC
456
457 /* FIXME? */
4c3032d8 458 for (i = 0; i < 8; i++)
fcbd3b4b 459 *ata_regs++ = ahwif->regbase + (i << IDE_REG_SHIFT);
8f29e650
JC
460
461 /* set the Alternative Status register */
fcbd3b4b 462 *ata_regs = ahwif->regbase + (14 << IDE_REG_SHIFT);
26a940e2
PP
463}
464
374e042c
BZ
465#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
466static const struct ide_tp_ops au1xxx_tp_ops = {
467 .exec_command = ide_exec_command,
468 .read_status = ide_read_status,
469 .read_altstatus = ide_read_altstatus,
ecf3a31d 470 .write_devctl = ide_write_devctl,
374e042c 471
abb596b2 472 .dev_select = ide_dev_select,
374e042c
BZ
473 .tf_load = ide_tf_load,
474 .tf_read = ide_tf_read,
475
476 .input_data = au1xxx_input_data,
477 .output_data = au1xxx_output_data,
478};
479#endif
480
ac95beed
BZ
481static const struct ide_port_ops au1xxx_port_ops = {
482 .set_pio_mode = au1xxx_set_pio_mode,
483 .set_dma_mode = auide_set_dma_mode,
ac95beed
BZ
484};
485
c413b9b9 486static const struct ide_port_info au1xxx_port_info = {
85528659 487 .init_dma = auide_ddma_init,
374e042c
BZ
488#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
489 .tp_ops = &au1xxx_tp_ops,
490#endif
ac95beed 491 .port_ops = &au1xxx_port_ops,
5e37bdc0
BZ
492#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
493 .dma_ops = &au1xxx_dma_ops,
494#endif
c413b9b9 495 .host_flags = IDE_HFLAG_POST_SET_MODE |
807b90d0 496 IDE_HFLAG_NO_IO_32BIT |
c413b9b9
BZ
497 IDE_HFLAG_UNMASK_IRQS,
498 .pio_mask = ATA_PIO4,
499#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
500 .mwdma_mask = ATA_MWDMA2,
501#endif
29e52cf7 502 .chipset = ide_au1xxx,
c413b9b9
BZ
503};
504
7a192ec3 505static int au_ide_probe(struct platform_device *dev)
26a940e2 506{
8f29e650 507 _auide_hwif *ahwif = &auide_hwif;
26a940e2 508 struct resource *res;
48c3c107 509 struct ide_host *host;
26a940e2 510 int ret = 0;
9f36d314 511 struct ide_hw hw, *hws[] = { &hw };
26a940e2
PP
512
513#if defined(CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA)
8f29e650 514 char *mode = "MWDMA2";
26a940e2 515#elif defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
8f29e650 516 char *mode = "PIO+DDMA(offload)";
26a940e2
PP
517#endif
518
8f29e650 519 memset(&auide_hwif, 0, sizeof(_auide_hwif));
7a192ec3 520 ahwif->irq = platform_get_irq(dev, 0);
26a940e2 521
7a192ec3 522 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
26a940e2
PP
523
524 if (res == NULL) {
7a192ec3 525 pr_debug("%s %d: no base address\n", DRV_NAME, dev->id);
26a940e2 526 ret = -ENODEV;
48944738
DV
527 goto out;
528 }
529 if (ahwif->irq < 0) {
7a192ec3 530 pr_debug("%s %d: no IRQ\n", DRV_NAME, dev->id);
48944738 531 ret = -ENODEV;
26a940e2
PP
532 goto out;
533 }
534
b4dcaea3 535 if (!request_mem_region(res->start, res->end - res->start + 1,
7a192ec3 536 dev->name)) {
26a940e2 537 pr_debug("%s: request_mem_region failed\n", DRV_NAME);
8f29e650 538 ret = -EBUSY;
26a940e2 539 goto out;
8f29e650 540 }
26a940e2 541
b4dcaea3 542 ahwif->regbase = (u32)ioremap(res->start, res->end - res->start + 1);
26a940e2
PP
543 if (ahwif->regbase == 0) {
544 ret = -ENOMEM;
545 goto out;
546 }
547
9239b333
BZ
548 memset(&hw, 0, sizeof(hw));
549 auide_setup_ports(&hw, ahwif);
aa79a2fa 550 hw.irq = ahwif->irq;
7a192ec3 551 hw.dev = &dev->dev;
aa79a2fa 552
dca39830 553 ret = ide_host_add(&au1xxx_port_info, hws, 1, &host);
6f904d01 554 if (ret)
48c3c107 555 goto out;
5cbf79cd 556
48c3c107 557 auide_hwif.hwif = host->ports[0];
5cbf79cd 558
7a192ec3 559 platform_set_drvdata(dev, host);
26a940e2 560
8f29e650 561 printk(KERN_INFO "Au1xxx IDE(builtin) configured for %s\n", mode );
26a940e2 562
8f29e650
JC
563 out:
564 return ret;
26a940e2
PP
565}
566
7a192ec3 567static int au_ide_remove(struct platform_device *dev)
26a940e2 568{
26a940e2 569 struct resource *res;
7a192ec3 570 struct ide_host *host = platform_get_drvdata(dev);
8f29e650 571 _auide_hwif *ahwif = &auide_hwif;
26a940e2 572
48c3c107 573 ide_host_remove(host);
26a940e2
PP
574
575 iounmap((void *)ahwif->regbase);
576
7a192ec3 577 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
b4dcaea3 578 release_mem_region(res->start, res->end - res->start + 1);
26a940e2
PP
579
580 return 0;
581}
582
7a192ec3
ML
583static struct platform_driver au1200_ide_driver = {
584 .driver = {
585 .name = "au1200-ide",
586 .owner = THIS_MODULE,
587 },
26a940e2
PP
588 .probe = au_ide_probe,
589 .remove = au_ide_remove,
590};
591
592static int __init au_ide_init(void)
593{
7a192ec3 594 return platform_driver_register(&au1200_ide_driver);
26a940e2
PP
595}
596
8f29e650 597static void __exit au_ide_exit(void)
26a940e2 598{
7a192ec3 599 platform_driver_unregister(&au1200_ide_driver);
26a940e2
PP
600}
601
26a940e2
PP
602MODULE_LICENSE("GPL");
603MODULE_DESCRIPTION("AU1200 IDE driver");
604
605module_init(au_ide_init);
606module_exit(au_ide_exit);