Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/jikos/hid
[linux-block.git] / drivers / ide / alim15x3.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 1998-2000 Michel Aubry, Maintainer
3 * Copyright (C) 1998-2000 Andrzej Krzysztofowicz, Maintainer
4 * Copyright (C) 1999-2000 CJ, cjtsai@ali.com.tw, Maintainer
5 *
6 * Copyright (C) 1998-2000 Andre Hedrick (andre@linux-ide.org)
7 * May be copied or modified under the terms of the GNU General Public License
ccd32e22 8 * Copyright (C) 2002 Alan Cox
1da177e4 9 * ALi (now ULi M5228) support by Clear Zhang <Clear.Zhang@ali.com.tw>
21b82477 10 * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
95ba8c17 11 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
1da177e4
LT
12 *
13 * (U)DMA capable version of ali 1533/1543(C), 1535(D)
14 *
15 **********************************************************************
16 * 9/7/99 --Parts from the above author are included and need to be
17 * converted into standard interface, once I finish the thought.
18 *
19 * Recent changes
20 * Don't use LBA48 mode on ALi <= 0xC4
21 * Don't poke 0x79 with a non ALi northbridge
22 * Don't flip undefined bits on newer chipsets (fix Fujitsu laptop hang)
23 * Allow UDMA6 on revisions > 0xC4
24 *
25 * Documentation
26 * Chipset documentation available under NDA only
27 *
28 */
29
1da177e4
LT
30#include <linux/module.h>
31#include <linux/types.h>
32#include <linux/kernel.h>
33#include <linux/pci.h>
1da177e4
LT
34#include <linux/ide.h>
35#include <linux/init.h>
95ba8c17 36#include <linux/dmi.h>
1da177e4
LT
37
38#include <asm/io.h>
39
ced3ec8a
BZ
40#define DRV_NAME "alim15x3"
41
63b1623e
BZ
42/*
43 * Allow UDMA on M1543C-E chipset for WDC disks that ignore CRC checking
44 * (this is DANGEROUS and could result in data corruption).
45 */
46static int wdc_udma;
47
48module_param(wdc_udma, bool, 0);
49MODULE_PARM_DESC(wdc_udma,
50 "allow UDMA on M1543C-E chipset for WDC disks (DANGEROUS)");
51
1da177e4
LT
52/*
53 * ALi devices are not plug in. Otherwise these static values would
54 * need to go. They ought to go away anyway
55 */
56
57static u8 m5229_revision;
58static u8 chip_is_1543c_e;
59static struct pci_dev *isa_dev;
60
1da177e4 61/**
88b2b32b 62 * ali_set_pio_mode - set host controller for PIO mode
26bcb879
BZ
63 * @drive: drive
64 * @pio: PIO mode number
21b82477 65 *
26bcb879 66 * Program the controller for the given PIO mode.
1da177e4 67 */
26bcb879 68
88b2b32b 69static void ali_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 70{
898ec223 71 ide_hwif_t *hwif = drive->hwif;
36501650 72 struct pci_dev *dev = to_pci_dev(hwif->dev);
288911af
BZ
73 struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
74 int s_time = t->setup, a_time = t->active, c_time = t->cycle;
1da177e4
LT
75 u8 s_clc, a_clc, r_clc;
76 unsigned long flags;
30e5ee4d 77 int bus_speed = ide_pci_clk ? ide_pci_clk : 33;
1da177e4
LT
78 int port = hwif->channel ? 0x5c : 0x58;
79 int portFIFO = hwif->channel ? 0x55 : 0x54;
123995b9 80 u8 cd_dma_fifo = 0, unit = drive->dn & 1;
1da177e4 81
1da177e4
LT
82 if ((s_clc = (s_time * bus_speed + 999) / 1000) >= 8)
83 s_clc = 0;
84 if ((a_clc = (a_time * bus_speed + 999) / 1000) >= 8)
85 a_clc = 0;
1da177e4 86
1da177e4
LT
87 if (!(r_clc = (c_time * bus_speed + 999) / 1000 - a_clc - s_clc)) {
88 r_clc = 1;
89 } else {
90 if (r_clc >= 16)
91 r_clc = 0;
92 }
93 local_irq_save(flags);
94
95 /*
96 * PIO mode => ATA FIFO on, ATAPI FIFO off
97 */
98 pci_read_config_byte(dev, portFIFO, &cd_dma_fifo);
99 if (drive->media==ide_disk) {
100 if (unit) {
101 pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0x0F) | 0x50);
102 } else {
103 pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0xF0) | 0x05);
104 }
105 } else {
106 if (unit) {
107 pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0x0F);
108 } else {
109 pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0xF0);
110 }
111 }
112
113 pci_write_config_byte(dev, port, s_clc);
123995b9 114 pci_write_config_byte(dev, port + unit + 2, (a_clc << 4) | r_clc);
1da177e4 115 local_irq_restore(flags);
21b82477
SS
116}
117
1da177e4 118/**
2d5eaa6d
BZ
119 * ali_udma_filter - compute UDMA mask
120 * @drive: IDE device
1da177e4 121 *
2d5eaa6d
BZ
122 * Return available UDMA modes.
123 *
124 * The actual rules for the ALi are:
1da177e4
LT
125 * No UDMA on revisions <= 0x20
126 * Disk only for revisions < 0xC2
63b1623e 127 * Not WDC drives on M1543C-E (?)
1da177e4 128 */
1da177e4 129
2d5eaa6d 130static u8 ali_udma_filter(ide_drive_t *drive)
1da177e4 131{
2d5eaa6d
BZ
132 if (m5229_revision > 0x20 && m5229_revision < 0xC2) {
133 if (drive->media != ide_disk)
134 return 0;
4dde4492
BZ
135 if (wdc_udma == 0 && chip_is_1543c_e &&
136 strstr((char *)&drive->id[ATA_ID_PROD], "WDC "))
2d5eaa6d 137 return 0;
1da177e4
LT
138 }
139
2d5eaa6d 140 return drive->hwif->ultra_mask;
1da177e4
LT
141}
142
143/**
88b2b32b
BZ
144 * ali_set_dma_mode - set host controller for DMA mode
145 * @drive: drive
146 * @speed: DMA mode
1da177e4
LT
147 *
148 * Configure the hardware for the desired IDE transfer mode.
1da177e4 149 */
f212ff28 150
88b2b32b 151static void ali_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4 152{
898ec223 153 ide_hwif_t *hwif = drive->hwif;
36501650 154 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4 155 u8 speed1 = speed;
123995b9 156 u8 unit = drive->dn & 1;
1da177e4
LT
157 u8 tmpbyte = 0x00;
158 int m5229_udma = (hwif->channel) ? 0x57 : 0x56;
159
160 if (speed == XFER_UDMA_6)
161 speed1 = 0x47;
162
163 if (speed < XFER_UDMA_0) {
164 u8 ultra_enable = (unit) ? 0x7f : 0xf7;
165 /*
166 * clear "ultra enable" bit
167 */
168 pci_read_config_byte(dev, m5229_udma, &tmpbyte);
169 tmpbyte &= ultra_enable;
170 pci_write_config_byte(dev, m5229_udma, tmpbyte);
171
a6fe837e
BZ
172 /*
173 * FIXME: Oh, my... DMA timings are never set.
174 */
1da177e4
LT
175 } else {
176 pci_read_config_byte(dev, m5229_udma, &tmpbyte);
177 tmpbyte &= (0x0f << ((1-unit) << 2));
178 /*
179 * enable ultra dma and set timing
180 */
181 tmpbyte |= ((0x08 | ((4-speed1)&0x07)) << (unit << 2));
182 pci_write_config_byte(dev, m5229_udma, tmpbyte);
183 if (speed >= XFER_UDMA_3) {
184 pci_read_config_byte(dev, 0x4b, &tmpbyte);
185 tmpbyte |= 1;
186 pci_write_config_byte(dev, 0x4b, tmpbyte);
187 }
188 }
1da177e4
LT
189}
190
1da177e4 191/**
8a4a5738 192 * ali_dma_check - DMA check
1da177e4 193 * @drive: target device
22981694 194 * @cmd: command
1da177e4
LT
195 *
196 * Returns 1 if the DMA cannot be performed, zero on success.
197 */
198
8a4a5738 199static int ali_dma_check(ide_drive_t *drive, struct ide_cmd *cmd)
1da177e4
LT
200{
201 if (m5229_revision < 0xC2 && drive->media != ide_disk) {
22981694 202 if (cmd->tf_flags & IDE_TFLAG_WRITE)
1da177e4
LT
203 return 1; /* try PIO instead of DMA */
204 }
8a4a5738 205 return 0;
1da177e4
LT
206}
207
208/**
209 * init_chipset_ali15x3 - Initialise an ALi IDE controller
210 * @dev: PCI device
1da177e4
LT
211 *
212 * This function initializes the ALI IDE controller and where
213 * appropriate also sets up the 1533 southbridge.
214 */
a326b02b 215
2ed0ef54 216static int init_chipset_ali15x3(struct pci_dev *dev)
1da177e4
LT
217{
218 unsigned long flags;
219 u8 tmpbyte;
b1489009 220 struct pci_dev *north = pci_get_slot(dev->bus, PCI_DEVFN(0,0));
1da177e4 221
44c10138 222 m5229_revision = dev->revision;
1da177e4 223
b1489009 224 isa_dev = pci_get_device(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, NULL);
1da177e4 225
1da177e4
LT
226 local_irq_save(flags);
227
228 if (m5229_revision < 0xC2) {
229 /*
230 * revision 0x20 (1543-E, 1543-F)
231 * revision 0xC0, 0xC1 (1543C-C, 1543C-D, 1543C-E)
232 * clear CD-ROM DMA write bit, m5229, 0x4b, bit 7
233 */
234 pci_read_config_byte(dev, 0x4b, &tmpbyte);
235 /*
236 * clear bit 7
237 */
238 pci_write_config_byte(dev, 0x4b, tmpbyte & 0x7F);
cad221aa
BZ
239 /*
240 * check m1533, 0x5e, bit 1~4 == 1001 => & 00011110 = 00010010
241 */
242 if (m5229_revision >= 0x20 && isa_dev) {
243 pci_read_config_byte(isa_dev, 0x5e, &tmpbyte);
244 chip_is_1543c_e = ((tmpbyte & 0x1e) == 0x12) ? 1: 0;
245 }
b1489009 246 goto out;
1da177e4
LT
247 }
248
249 /*
250 * 1543C-B?, 1535, 1535D, 1553
251 * Note 1: not all "motherboard" support this detection
252 * Note 2: if no udma 66 device, the detection may "error".
253 * but in this case, we will not set the device to
254 * ultra 66, the detection result is not important
255 */
256
257 /*
258 * enable "Cable Detection", m5229, 0x4b, bit3
259 */
260 pci_read_config_byte(dev, 0x4b, &tmpbyte);
261 pci_write_config_byte(dev, 0x4b, tmpbyte | 0x08);
262
263 /*
264 * We should only tune the 1533 enable if we are using an ALi
265 * North bridge. We might have no north found on some zany
266 * box without a device at 0:0.0. The ALi bridge will be at
267 * 0:0.0 so if we didn't find one we know what is cooking.
268 */
b1489009
AC
269 if (north && north->vendor != PCI_VENDOR_ID_AL)
270 goto out;
1da177e4
LT
271
272 if (m5229_revision < 0xC5 && isa_dev)
273 {
274 /*
275 * set south-bridge's enable bit, m1533, 0x79
276 */
277
278 pci_read_config_byte(isa_dev, 0x79, &tmpbyte);
279 if (m5229_revision == 0xC2) {
280 /*
281 * 1543C-B0 (m1533, 0x79, bit 2)
282 */
283 pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x04);
284 } else if (m5229_revision >= 0xC3) {
285 /*
286 * 1553/1535 (m1533, 0x79, bit 1)
287 */
288 pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x02);
289 }
290 }
cad221aa 291
b1489009 292out:
cad221aa
BZ
293 /*
294 * CD_ROM DMA on (m5229, 0x53, bit0)
295 * Enable this bit even if we want to use PIO.
296 * PIO FIFO off (m5229, 0x53, bit1)
297 * The hardware will use 0x54h and 0x55h to control PIO FIFO.
298 * (Not on later devices it seems)
299 *
300 * 0x53 changes meaning on later revs - we must no touch
301 * bit 1 on them. Need to check if 0x20 is the right break.
302 */
303 if (m5229_revision >= 0x20) {
304 pci_read_config_byte(dev, 0x53, &tmpbyte);
305
306 if (m5229_revision <= 0x20)
307 tmpbyte = (tmpbyte & (~0x02)) | 0x01;
308 else if (m5229_revision == 0xc7 || m5229_revision == 0xc8)
309 tmpbyte |= 0x03;
310 else
311 tmpbyte |= 0x01;
312
313 pci_write_config_byte(dev, 0x53, tmpbyte);
314 }
b1489009
AC
315 pci_dev_put(north);
316 pci_dev_put(isa_dev);
1da177e4
LT
317 local_irq_restore(flags);
318 return 0;
319}
320
95ba8c17
BZ
321/*
322 * Cable special cases
323 */
324
1855256c 325static const struct dmi_system_id cable_dmi_table[] = {
95ba8c17
BZ
326 {
327 .ident = "HP Pavilion N5430",
328 .matches = {
329 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
8663fd6d 330 DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
95ba8c17
BZ
331 },
332 },
03e6f489
DE
333 {
334 .ident = "Toshiba Satellite S1800-814",
335 .matches = {
336 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
337 DMI_MATCH(DMI_PRODUCT_NAME, "S1800-814"),
338 },
339 },
95ba8c17
BZ
340 { }
341};
342
343static int ali_cable_override(struct pci_dev *pdev)
344{
345 /* Fujitsu P2000 */
346 if (pdev->subsystem_vendor == 0x10CF &&
347 pdev->subsystem_device == 0x10AF)
348 return 1;
349
d151456a
BZ
350 /* Mitac 8317 (Winbook-A) and relatives */
351 if (pdev->subsystem_vendor == 0x1071 &&
352 pdev->subsystem_device == 0x8317)
353 return 1;
354
95ba8c17
BZ
355 /* Systems by DMI */
356 if (dmi_check_system(cable_dmi_table))
357 return 1;
358
359 return 0;
360}
361
1da177e4 362/**
ac95beed 363 * ali_cable_detect - cable detection
1da177e4
LT
364 * @hwif: IDE interface
365 *
366 * This checks if the controller and the cable are capable
367 * of UDMA66 transfers. It doesn't check the drives.
368 * But see note 2 below!
369 *
370 * FIXME: frobs bits that are not defined on newer ALi devicea
371 */
372
f454cbe8 373static u8 ali_cable_detect(ide_hwif_t *hwif)
1da177e4 374{
36501650 375 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4 376 unsigned long flags;
95ba8c17 377 u8 cbl = ATA_CBL_PATA40, tmpbyte;
1da177e4
LT
378
379 local_irq_save(flags);
380
381 if (m5229_revision >= 0xC2) {
382 /*
95ba8c17
BZ
383 * m5229 80-pin cable detection (from Host View)
384 *
385 * 0x4a bit0 is 0 => primary channel has 80-pin
386 * 0x4a bit1 is 0 => secondary channel has 80-pin
387 *
388 * Certain laptops use short but suitable cables
389 * and don't implement the detect logic.
1da177e4 390 */
95ba8c17
BZ
391 if (ali_cable_override(dev))
392 cbl = ATA_CBL_PATA40_SHORT;
393 else {
394 pci_read_config_byte(dev, 0x4a, &tmpbyte);
395 if ((tmpbyte & (1 << hwif->channel)) == 0)
396 cbl = ATA_CBL_PATA80;
397 }
1da177e4
LT
398 }
399
1da177e4
LT
400 local_irq_restore(flags);
401
95ba8c17 402 return cbl;
1da177e4
LT
403}
404
03682411 405#ifndef CONFIG_SPARC64
1da177e4
LT
406/**
407 * init_hwif_ali15x3 - Initialize the ALI IDE x86 stuff
408 * @hwif: interface to configure
409 *
410 * Obtain the IRQ tables for an ALi based IDE solution on the PC
411 * class platforms. This part of the code isn't applicable to the
03682411 412 * Sparc systems.
1da177e4
LT
413 */
414
c2f12589 415static void __devinit init_hwif_ali15x3 (ide_hwif_t *hwif)
1da177e4
LT
416{
417 u8 ideic, inmir;
418 s8 irq_routing_table[] = { -1, 9, 3, 10, 4, 5, 7, 6,
419 1, 11, 0, 12, 0, 14, 0, 15 };
420 int irq = -1;
421
1da177e4
LT
422 if (isa_dev) {
423 /*
424 * read IDE interface control
425 */
426 pci_read_config_byte(isa_dev, 0x58, &ideic);
427
428 /* bit0, bit1 */
429 ideic = ideic & 0x03;
430
431 /* get IRQ for IDE Controller */
432 if ((hwif->channel && ideic == 0x03) ||
433 (!hwif->channel && !ideic)) {
434 /*
435 * get SIRQ1 routing table
436 */
437 pci_read_config_byte(isa_dev, 0x44, &inmir);
438 inmir = inmir & 0x0f;
439 irq = irq_routing_table[inmir];
440 } else if (hwif->channel && !(ideic & 0x01)) {
441 /*
442 * get SIRQ2 routing table
443 */
444 pci_read_config_byte(isa_dev, 0x75, &inmir);
445 inmir = inmir & 0x0f;
446 irq = irq_routing_table[inmir];
447 }
448 if(irq >= 0)
449 hwif->irq = irq;
450 }
1da177e4 451}
6d1cee44
AV
452#else
453#define init_hwif_ali15x3 NULL
03682411 454#endif /* CONFIG_SPARC64 */
1da177e4
LT
455
456/**
457 * init_dma_ali15x3 - set up DMA on ALi15x3
458 * @hwif: IDE interface
b123f56e 459 * @d: IDE port info
1da177e4 460 *
b123f56e 461 * Set up the DMA functionality on the ALi 15x3.
1da177e4
LT
462 */
463
b123f56e
BZ
464static int __devinit init_dma_ali15x3(ide_hwif_t *hwif,
465 const struct ide_port_info *d)
1da177e4 466{
b123f56e
BZ
467 struct pci_dev *dev = to_pci_dev(hwif->dev);
468 unsigned long base = ide_pci_dma_base(hwif, d);
469
ebb00fb5
BZ
470 if (base == 0)
471 return -1;
472
473 hwif->dma_base = base;
474
475 if (ide_pci_check_simplex(hwif, d) < 0)
476 return -1;
477
478 if (ide_pci_set_master(dev, d->name) < 0)
b123f56e
BZ
479 return -1;
480
0ecdca26 481 if (!hwif->channel)
b123f56e
BZ
482 outb(inb(base + 2) & 0x60, base + 2);
483
484 printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n",
485 hwif->name, base, base + 7);
486
487 if (ide_allocate_dma_engine(hwif))
488 return -1;
489
b123f56e 490 return 0;
1da177e4
LT
491}
492
ac95beed
BZ
493static const struct ide_port_ops ali_port_ops = {
494 .set_pio_mode = ali_set_pio_mode,
495 .set_dma_mode = ali_set_dma_mode,
496 .udma_filter = ali_udma_filter,
497 .cable_detect = ali_cable_detect,
498};
499
f37afdac
BZ
500static const struct ide_dma_ops ali_dma_ops = {
501 .dma_host_set = ide_dma_host_set,
8a4a5738 502 .dma_setup = ide_dma_setup,
f37afdac 503 .dma_start = ide_dma_start,
653bcf52 504 .dma_end = ide_dma_end,
f37afdac
BZ
505 .dma_test_irq = ide_dma_test_irq,
506 .dma_lost_irq = ide_dma_lost_irq,
8a4a5738 507 .dma_check = ali_dma_check,
22117d6e 508 .dma_timer_expiry = ide_dma_sff_timer_expiry,
592b5315 509 .dma_sff_read_status = ide_dma_sff_read_status,
5e37bdc0
BZ
510};
511
85620436 512static const struct ide_port_info ali15x3_chipset __devinitdata = {
ced3ec8a 513 .name = DRV_NAME,
1da177e4
LT
514 .init_chipset = init_chipset_ali15x3,
515 .init_hwif = init_hwif_ali15x3,
516 .init_dma = init_dma_ali15x3,
ac95beed 517 .port_ops = &ali_port_ops,
3f023b01 518 .dma_ops = &sff_dma_ops,
4099d143 519 .pio_mask = ATA_PIO5,
5f8b6c34
BZ
520 .swdma_mask = ATA_SWDMA2,
521 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
522};
523
524/**
525 * alim15x3_init_one - set up an ALi15x3 IDE controller
526 * @dev: PCI device to set up
527 *
528 * Perform the actual set up for an ALi15x3 that has been found by the
529 * hot plug layer.
530 */
531
532static int __devinit alim15x3_init_one(struct pci_dev *dev, const struct pci_device_id *id)
533{
039788e1 534 struct ide_port_info d = ali15x3_chipset;
8ac2b42a 535 u8 rev = dev->revision, idx = id->driver_data;
1da177e4 536
28328307
BZ
537 /* don't use LBA48 DMA on ALi devices before rev 0xC5 */
538 if (rev <= 0xC4)
539 d.host_flags |= IDE_HFLAG_NO_LBA48_DMA;
540
541 if (rev >= 0x20) {
542 if (rev == 0x20)
543 d.host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
544
545 if (rev < 0xC2)
546 d.udma_mask = ATA_UDMA2;
547 else if (rev == 0xC2 || rev == 0xC3)
548 d.udma_mask = ATA_UDMA4;
549 else if (rev == 0xC4)
550 d.udma_mask = ATA_UDMA5;
551 else
552 d.udma_mask = ATA_UDMA6;
5e37bdc0
BZ
553
554 d.dma_ops = &ali_dma_ops;
6d36b95f
BZ
555 } else {
556 d.host_flags |= IDE_HFLAG_NO_DMA;
557
558 d.mwdma_mask = d.swdma_mask = 0;
28328307
BZ
559 }
560
8ac2b42a
BZ
561 if (idx == 0)
562 d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX;
563
6cdf6eb3 564 return ide_pci_init_one(dev, &d, NULL);
1da177e4
LT
565}
566
567
9cbcc5e3
BZ
568static const struct pci_device_id alim15x3_pci_tbl[] = {
569 { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5229), 0 },
8ac2b42a 570 { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5228), 1 },
1da177e4
LT
571 { 0, },
572};
573MODULE_DEVICE_TABLE(pci, alim15x3_pci_tbl);
574
a9ab09e2 575static struct pci_driver alim15x3_pci_driver = {
1da177e4
LT
576 .name = "ALI15x3_IDE",
577 .id_table = alim15x3_pci_tbl,
578 .probe = alim15x3_init_one,
8ee3f3b6 579 .remove = ide_pci_remove,
feb22b7f
BZ
580 .suspend = ide_pci_suspend,
581 .resume = ide_pci_resume,
1da177e4
LT
582};
583
82ab1eec 584static int __init ali15x3_ide_init(void)
1da177e4 585{
a9ab09e2 586 return ide_pci_register_driver(&alim15x3_pci_driver);
1da177e4
LT
587}
588
8ee3f3b6
BZ
589static void __exit ali15x3_ide_exit(void)
590{
95964018 591 pci_unregister_driver(&alim15x3_pci_driver);
8ee3f3b6
BZ
592}
593
1da177e4 594module_init(ali15x3_ide_init);
8ee3f3b6 595module_exit(ali15x3_ide_exit);
1da177e4
LT
596
597MODULE_AUTHOR("Michael Aubry, Andrzej Krzysztofowicz, CJ, Andre Hedrick, Alan Cox");
598MODULE_DESCRIPTION("PCI driver module for ALi 15x3 IDE");
599MODULE_LICENSE("GPL");