drm/i915: Remove erronous WARN in the vlv pipe crc code
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_uncore.c
CommitLineData
907b28c5
CW
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24#include "i915_drv.h"
25#include "intel_drv.h"
26
27#define FORCEWAKE_ACK_TIMEOUT_MS 2
28
6af5d92f
CW
29#define __raw_i915_read8(dev_priv__, reg__) readb((dev_priv__)->regs + (reg__))
30#define __raw_i915_write8(dev_priv__, reg__, val__) writeb(val__, (dev_priv__)->regs + (reg__))
31
32#define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
33#define __raw_i915_write16(dev_priv__, reg__, val__) writew(val__, (dev_priv__)->regs + (reg__))
34
35#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
36#define __raw_i915_write32(dev_priv__, reg__, val__) writel(val__, (dev_priv__)->regs + (reg__))
37
38#define __raw_i915_read64(dev_priv__, reg__) readq((dev_priv__)->regs + (reg__))
39#define __raw_i915_write64(dev_priv__, reg__, val__) writeq(val__, (dev_priv__)->regs + (reg__))
40
41#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32(dev_priv__, reg__)
42
b2ec142c
PZ
43static void
44assert_device_not_suspended(struct drm_i915_private *dev_priv)
45{
46 WARN(HAS_RUNTIME_PM(dev_priv->dev) && dev_priv->pm.suspended,
47 "Device suspended\n");
48}
6af5d92f 49
907b28c5
CW
50static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
51{
52 u32 gt_thread_status_mask;
53
54 if (IS_HASWELL(dev_priv->dev))
55 gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK_HSW;
56 else
57 gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK;
58
59 /* w/a for a sporadic read returning 0 by waiting for the GT
60 * thread to wake up.
61 */
6af5d92f 62 if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) & gt_thread_status_mask) == 0, 500))
907b28c5
CW
63 DRM_ERROR("GT thread status wait timed out\n");
64}
65
66static void __gen6_gt_force_wake_reset(struct drm_i915_private *dev_priv)
67{
6af5d92f
CW
68 __raw_i915_write32(dev_priv, FORCEWAKE, 0);
69 /* something from same cacheline, but !FORCEWAKE */
70 __raw_posting_read(dev_priv, ECOBUS);
907b28c5
CW
71}
72
c8d9a590
D
73static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv,
74 int fw_engine)
907b28c5 75{
6af5d92f 76 if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK) & 1) == 0,
907b28c5
CW
77 FORCEWAKE_ACK_TIMEOUT_MS))
78 DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
79
6af5d92f
CW
80 __raw_i915_write32(dev_priv, FORCEWAKE, 1);
81 /* something from same cacheline, but !FORCEWAKE */
82 __raw_posting_read(dev_priv, ECOBUS);
907b28c5 83
6af5d92f 84 if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK) & 1),
907b28c5
CW
85 FORCEWAKE_ACK_TIMEOUT_MS))
86 DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
87
88 /* WaRsForcewakeWaitTC0:snb */
89 __gen6_gt_wait_for_thread_c0(dev_priv);
90}
91
6a68735a 92static void __gen7_gt_force_wake_mt_reset(struct drm_i915_private *dev_priv)
907b28c5 93{
6af5d92f 94 __raw_i915_write32(dev_priv, FORCEWAKE_MT, _MASKED_BIT_DISABLE(0xffff));
907b28c5 95 /* something from same cacheline, but !FORCEWAKE_MT */
6af5d92f 96 __raw_posting_read(dev_priv, ECOBUS);
907b28c5
CW
97}
98
6a68735a 99static void __gen7_gt_force_wake_mt_get(struct drm_i915_private *dev_priv,
c8d9a590 100 int fw_engine)
907b28c5
CW
101{
102 u32 forcewake_ack;
103
ab2aa47e 104 if (IS_HASWELL(dev_priv->dev) || IS_GEN8(dev_priv->dev))
907b28c5
CW
105 forcewake_ack = FORCEWAKE_ACK_HSW;
106 else
107 forcewake_ack = FORCEWAKE_MT_ACK;
108
6af5d92f 109 if (wait_for_atomic((__raw_i915_read32(dev_priv, forcewake_ack) & FORCEWAKE_KERNEL) == 0,
907b28c5
CW
110 FORCEWAKE_ACK_TIMEOUT_MS))
111 DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
112
6af5d92f
CW
113 __raw_i915_write32(dev_priv, FORCEWAKE_MT,
114 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
907b28c5 115 /* something from same cacheline, but !FORCEWAKE_MT */
6af5d92f 116 __raw_posting_read(dev_priv, ECOBUS);
907b28c5 117
6af5d92f 118 if (wait_for_atomic((__raw_i915_read32(dev_priv, forcewake_ack) & FORCEWAKE_KERNEL),
907b28c5
CW
119 FORCEWAKE_ACK_TIMEOUT_MS))
120 DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
121
122 /* WaRsForcewakeWaitTC0:ivb,hsw */
0f161f70
BW
123 if (INTEL_INFO(dev_priv->dev)->gen < 8)
124 __gen6_gt_wait_for_thread_c0(dev_priv);
907b28c5
CW
125}
126
127static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
128{
129 u32 gtfifodbg;
6af5d92f
CW
130
131 gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
90f256b5
VS
132 if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
133 __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
907b28c5
CW
134}
135
c8d9a590
D
136static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv,
137 int fw_engine)
907b28c5 138{
6af5d92f 139 __raw_i915_write32(dev_priv, FORCEWAKE, 0);
907b28c5 140 /* something from same cacheline, but !FORCEWAKE */
6af5d92f 141 __raw_posting_read(dev_priv, ECOBUS);
907b28c5
CW
142 gen6_gt_check_fifodbg(dev_priv);
143}
144
6a68735a 145static void __gen7_gt_force_wake_mt_put(struct drm_i915_private *dev_priv,
c8d9a590 146 int fw_engine)
907b28c5 147{
6af5d92f
CW
148 __raw_i915_write32(dev_priv, FORCEWAKE_MT,
149 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
907b28c5 150 /* something from same cacheline, but !FORCEWAKE_MT */
6af5d92f 151 __raw_posting_read(dev_priv, ECOBUS);
6a68735a
MK
152
153 if (IS_GEN7(dev_priv->dev))
154 gen6_gt_check_fifodbg(dev_priv);
907b28c5
CW
155}
156
157static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
158{
159 int ret = 0;
160
5135d64b
D
161 /* On VLV, FIFO will be shared by both SW and HW.
162 * So, we need to read the FREE_ENTRIES everytime */
163 if (IS_VALLEYVIEW(dev_priv->dev))
164 dev_priv->uncore.fifo_count =
165 __raw_i915_read32(dev_priv, GTFIFOCTL) &
166 GT_FIFO_FREE_ENTRIES_MASK;
167
907b28c5
CW
168 if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
169 int loop = 500;
46520e2b 170 u32 fifo = __raw_i915_read32(dev_priv, GTFIFOCTL) & GT_FIFO_FREE_ENTRIES_MASK;
907b28c5
CW
171 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
172 udelay(10);
46520e2b 173 fifo = __raw_i915_read32(dev_priv, GTFIFOCTL) & GT_FIFO_FREE_ENTRIES_MASK;
907b28c5
CW
174 }
175 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
176 ++ret;
177 dev_priv->uncore.fifo_count = fifo;
178 }
179 dev_priv->uncore.fifo_count--;
180
181 return ret;
182}
183
184static void vlv_force_wake_reset(struct drm_i915_private *dev_priv)
185{
6af5d92f
CW
186 __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
187 _MASKED_BIT_DISABLE(0xffff));
907b28c5 188 /* something from same cacheline, but !FORCEWAKE_VLV */
6af5d92f 189 __raw_posting_read(dev_priv, FORCEWAKE_ACK_VLV);
907b28c5
CW
190}
191
940aece4
D
192static void __vlv_force_wake_get(struct drm_i915_private *dev_priv,
193 int fw_engine)
907b28c5 194{
940aece4
D
195 /* Check for Render Engine */
196 if (FORCEWAKE_RENDER & fw_engine) {
197 if (wait_for_atomic((__raw_i915_read32(dev_priv,
198 FORCEWAKE_ACK_VLV) &
199 FORCEWAKE_KERNEL) == 0,
200 FORCEWAKE_ACK_TIMEOUT_MS))
201 DRM_ERROR("Timed out: Render forcewake old ack to clear.\n");
202
203 __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
204 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
205
206 if (wait_for_atomic((__raw_i915_read32(dev_priv,
207 FORCEWAKE_ACK_VLV) &
208 FORCEWAKE_KERNEL),
209 FORCEWAKE_ACK_TIMEOUT_MS))
210 DRM_ERROR("Timed out: waiting for Render to ack.\n");
211 }
907b28c5 212
940aece4
D
213 /* Check for Media Engine */
214 if (FORCEWAKE_MEDIA & fw_engine) {
215 if (wait_for_atomic((__raw_i915_read32(dev_priv,
216 FORCEWAKE_ACK_MEDIA_VLV) &
217 FORCEWAKE_KERNEL) == 0,
218 FORCEWAKE_ACK_TIMEOUT_MS))
219 DRM_ERROR("Timed out: Media forcewake old ack to clear.\n");
220
221 __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
222 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
223
224 if (wait_for_atomic((__raw_i915_read32(dev_priv,
225 FORCEWAKE_ACK_MEDIA_VLV) &
226 FORCEWAKE_KERNEL),
227 FORCEWAKE_ACK_TIMEOUT_MS))
228 DRM_ERROR("Timed out: waiting for media to ack.\n");
229 }
907b28c5
CW
230
231 /* WaRsForcewakeWaitTC0:vlv */
232 __gen6_gt_wait_for_thread_c0(dev_priv);
940aece4 233
907b28c5
CW
234}
235
940aece4
D
236static void __vlv_force_wake_put(struct drm_i915_private *dev_priv,
237 int fw_engine)
907b28c5 238{
940aece4
D
239
240 /* Check for Render Engine */
241 if (FORCEWAKE_RENDER & fw_engine)
242 __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
243 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
244
245
246 /* Check for Media Engine */
247 if (FORCEWAKE_MEDIA & fw_engine)
248 __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
249 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
250
907b28c5
CW
251 /* The below doubles as a POSTING_READ */
252 gen6_gt_check_fifodbg(dev_priv);
940aece4
D
253
254}
255
256void vlv_force_wake_get(struct drm_i915_private *dev_priv,
257 int fw_engine)
258{
259 unsigned long irqflags;
260
261 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6fe72865
VS
262
263 if (fw_engine & FORCEWAKE_RENDER &&
264 dev_priv->uncore.fw_rendercount++ != 0)
265 fw_engine &= ~FORCEWAKE_RENDER;
266 if (fw_engine & FORCEWAKE_MEDIA &&
267 dev_priv->uncore.fw_mediacount++ != 0)
268 fw_engine &= ~FORCEWAKE_MEDIA;
269
270 if (fw_engine)
271 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_engine);
940aece4
D
272
273 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
274}
275
276void vlv_force_wake_put(struct drm_i915_private *dev_priv,
277 int fw_engine)
278{
279 unsigned long irqflags;
280
281 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
282
6fe72865
VS
283 if (fw_engine & FORCEWAKE_RENDER &&
284 --dev_priv->uncore.fw_rendercount != 0)
285 fw_engine &= ~FORCEWAKE_RENDER;
286 if (fw_engine & FORCEWAKE_MEDIA &&
287 --dev_priv->uncore.fw_mediacount != 0)
288 fw_engine &= ~FORCEWAKE_MEDIA;
940aece4 289
6fe72865
VS
290 if (fw_engine)
291 dev_priv->uncore.funcs.force_wake_put(dev_priv, fw_engine);
940aece4
D
292
293 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
907b28c5
CW
294}
295
8232644c 296static void gen6_force_wake_timer(unsigned long arg)
aec347ab 297{
8232644c 298 struct drm_i915_private *dev_priv = (void *)arg;
aec347ab
CW
299 unsigned long irqflags;
300
b2ec142c
PZ
301 assert_device_not_suspended(dev_priv);
302
aec347ab
CW
303 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
304 if (--dev_priv->uncore.forcewake_count == 0)
c8d9a590 305 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
aec347ab 306 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
6d88064e
PZ
307
308 intel_runtime_pm_put(dev_priv);
aec347ab
CW
309}
310
ef46e0d2
DV
311static void intel_uncore_forcewake_reset(struct drm_device *dev)
312{
313 struct drm_i915_private *dev_priv = dev->dev_private;
314
0a089e33 315 if (IS_VALLEYVIEW(dev))
ef46e0d2 316 vlv_force_wake_reset(dev_priv);
0a089e33 317 else if (IS_GEN6(dev) || IS_GEN7(dev))
ef46e0d2 318 __gen6_gt_force_wake_reset(dev_priv);
0a089e33
MK
319
320 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_GEN8(dev))
6a68735a 321 __gen7_gt_force_wake_mt_reset(dev_priv);
ef46e0d2
DV
322}
323
907b28c5
CW
324void intel_uncore_early_sanitize(struct drm_device *dev)
325{
326 struct drm_i915_private *dev_priv = dev->dev_private;
327
328 if (HAS_FPGA_DBG_UNCLAIMED(dev))
6af5d92f 329 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
18ce3994
BW
330
331 if (IS_HASWELL(dev) &&
332 (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) == 1)) {
333 /* The docs do not explain exactly how the calculation can be
334 * made. It is somewhat guessable, but for now, it's always
335 * 128MB.
336 * NB: We can't write IDICR yet because we do not have gt funcs
337 * set up */
338 dev_priv->ellc_size = 128;
339 DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
340 }
907b28c5 341
97058870
VS
342 /* clear out old GT FIFO errors */
343 if (IS_GEN6(dev) || IS_GEN7(dev))
344 __raw_i915_write32(dev_priv, GTFIFODBG,
345 __raw_i915_read32(dev_priv, GTFIFODBG));
346
ef46e0d2 347 intel_uncore_forcewake_reset(dev);
521198a2
MK
348}
349
350void intel_uncore_sanitize(struct drm_device *dev)
351{
02f4c9e0
CML
352 struct drm_i915_private *dev_priv = dev->dev_private;
353 u32 reg_val;
354
907b28c5
CW
355 /* BIOS often leaves RC6 enabled, but disable it for hw init */
356 intel_disable_gt_powersave(dev);
02f4c9e0
CML
357
358 /* Turn off power gate, require especially for the BIOS less system */
359 if (IS_VALLEYVIEW(dev)) {
360
361 mutex_lock(&dev_priv->rps.hw_lock);
362 reg_val = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS);
363
a30180a5
ID
364 if (reg_val & (PUNIT_PWRGT_PWR_GATE(PUNIT_POWER_WELL_RENDER) |
365 PUNIT_PWRGT_PWR_GATE(PUNIT_POWER_WELL_MEDIA) |
366 PUNIT_PWRGT_PWR_GATE(PUNIT_POWER_WELL_DISP2D)))
02f4c9e0
CML
367 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, 0x0);
368
369 mutex_unlock(&dev_priv->rps.hw_lock);
370
371 }
907b28c5
CW
372}
373
374/*
375 * Generally this is called implicitly by the register read function. However,
376 * if some sequence requires the GT to not power down then this function should
377 * be called at the beginning of the sequence followed by a call to
378 * gen6_gt_force_wake_put() at the end of the sequence.
379 */
c8d9a590 380void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine)
907b28c5
CW
381{
382 unsigned long irqflags;
383
ab484f8f
BW
384 if (!dev_priv->uncore.funcs.force_wake_get)
385 return;
386
c8c8fb33
PZ
387 intel_runtime_pm_get(dev_priv);
388
940aece4
D
389 /* Redirect to VLV specific routine */
390 if (IS_VALLEYVIEW(dev_priv->dev))
391 return vlv_force_wake_get(dev_priv, fw_engine);
392
907b28c5
CW
393 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
394 if (dev_priv->uncore.forcewake_count++ == 0)
c8d9a590 395 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
907b28c5
CW
396 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
397}
398
399/*
400 * see gen6_gt_force_wake_get()
401 */
c8d9a590 402void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine)
907b28c5
CW
403{
404 unsigned long irqflags;
6d88064e 405 bool delayed = false;
907b28c5 406
ab484f8f
BW
407 if (!dev_priv->uncore.funcs.force_wake_put)
408 return;
409
940aece4 410 /* Redirect to VLV specific routine */
6d88064e
PZ
411 if (IS_VALLEYVIEW(dev_priv->dev)) {
412 vlv_force_wake_put(dev_priv, fw_engine);
413 goto out;
414 }
940aece4
D
415
416
907b28c5 417 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
aec347ab
CW
418 if (--dev_priv->uncore.forcewake_count == 0) {
419 dev_priv->uncore.forcewake_count++;
6d88064e 420 delayed = true;
8232644c
CW
421 mod_timer_pinned(&dev_priv->uncore.force_wake_timer,
422 jiffies + 1);
aec347ab 423 }
907b28c5 424 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
c8c8fb33 425
6d88064e
PZ
426out:
427 if (!delayed)
428 intel_runtime_pm_put(dev_priv);
907b28c5
CW
429}
430
e998c40f
PZ
431void assert_force_wake_inactive(struct drm_i915_private *dev_priv)
432{
433 if (!dev_priv->uncore.funcs.force_wake_get)
434 return;
435
436 WARN_ON(dev_priv->uncore.forcewake_count > 0);
437}
438
907b28c5
CW
439/* We give fast paths for the really cool registers */
440#define NEEDS_FORCE_WAKE(dev_priv, reg) \
ab484f8f 441 ((reg) < 0x40000 && (reg) != FORCEWAKE)
907b28c5
CW
442
443static void
444ilk_dummy_write(struct drm_i915_private *dev_priv)
445{
446 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
447 * the chip from rc6 before touching it for real. MI_MODE is masked,
448 * hence harmless to write 0 into. */
6af5d92f 449 __raw_i915_write32(dev_priv, MI_MODE, 0);
907b28c5
CW
450}
451
452static void
453hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
454{
ab484f8f 455 if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
907b28c5
CW
456 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
457 reg);
6af5d92f 458 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5
CW
459 }
460}
461
462static void
463hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
464{
ab484f8f 465 if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
907b28c5 466 DRM_ERROR("Unclaimed write to %x\n", reg);
6af5d92f 467 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5
CW
468 }
469}
470
5d738795
BW
471#define REG_READ_HEADER(x) \
472 unsigned long irqflags; \
473 u##x val = 0; \
6f0ea9e2 474 assert_device_not_suspended(dev_priv); \
5d738795
BW
475 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
476
477#define REG_READ_FOOTER \
478 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
479 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
480 return val
481
3967018e 482#define __gen4_read(x) \
0b274481 483static u##x \
3967018e
BW
484gen4_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
485 REG_READ_HEADER(x); \
486 val = __raw_i915_read##x(dev_priv, reg); \
487 REG_READ_FOOTER; \
488}
489
490#define __gen5_read(x) \
491static u##x \
492gen5_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
493 REG_READ_HEADER(x); \
494 ilk_dummy_write(dev_priv); \
495 val = __raw_i915_read##x(dev_priv, reg); \
496 REG_READ_FOOTER; \
497}
498
499#define __gen6_read(x) \
500static u##x \
501gen6_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
5d738795 502 REG_READ_HEADER(x); \
8232644c
CW
503 if (dev_priv->uncore.forcewake_count == 0 && \
504 NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
505 dev_priv->uncore.funcs.force_wake_get(dev_priv, \
506 FORCEWAKE_ALL); \
507 dev_priv->uncore.forcewake_count++; \
508 mod_timer_pinned(&dev_priv->uncore.force_wake_timer, \
509 jiffies + 1); \
907b28c5 510 } \
8232644c 511 val = __raw_i915_read##x(dev_priv, reg); \
5d738795 512 REG_READ_FOOTER; \
907b28c5
CW
513}
514
940aece4
D
515#define __vlv_read(x) \
516static u##x \
517vlv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
518 unsigned fwengine = 0; \
940aece4 519 REG_READ_HEADER(x); \
6fe72865
VS
520 if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg)) { \
521 if (dev_priv->uncore.fw_rendercount == 0) \
522 fwengine = FORCEWAKE_RENDER; \
523 } else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)) { \
524 if (dev_priv->uncore.fw_mediacount == 0) \
525 fwengine = FORCEWAKE_MEDIA; \
940aece4 526 } \
6fe72865
VS
527 if (fwengine) \
528 dev_priv->uncore.funcs.force_wake_get(dev_priv, fwengine); \
529 val = __raw_i915_read##x(dev_priv, reg); \
530 if (fwengine) \
531 dev_priv->uncore.funcs.force_wake_put(dev_priv, fwengine); \
940aece4
D
532 REG_READ_FOOTER; \
533}
534
535
536__vlv_read(8)
537__vlv_read(16)
538__vlv_read(32)
539__vlv_read(64)
3967018e
BW
540__gen6_read(8)
541__gen6_read(16)
542__gen6_read(32)
543__gen6_read(64)
544__gen5_read(8)
545__gen5_read(16)
546__gen5_read(32)
547__gen5_read(64)
548__gen4_read(8)
549__gen4_read(16)
550__gen4_read(32)
551__gen4_read(64)
552
940aece4 553#undef __vlv_read
3967018e
BW
554#undef __gen6_read
555#undef __gen5_read
556#undef __gen4_read
5d738795
BW
557#undef REG_READ_FOOTER
558#undef REG_READ_HEADER
559
560#define REG_WRITE_HEADER \
561 unsigned long irqflags; \
562 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
6f0ea9e2 563 assert_device_not_suspended(dev_priv); \
5d738795 564 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
907b28c5 565
0d965301
VS
566#define REG_WRITE_FOOTER \
567 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
568
4032ef43 569#define __gen4_write(x) \
0b274481 570static void \
4032ef43
BW
571gen4_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
572 REG_WRITE_HEADER; \
573 __raw_i915_write##x(dev_priv, reg, val); \
0d965301 574 REG_WRITE_FOOTER; \
4032ef43
BW
575}
576
577#define __gen5_write(x) \
578static void \
579gen5_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
580 REG_WRITE_HEADER; \
581 ilk_dummy_write(dev_priv); \
582 __raw_i915_write##x(dev_priv, reg, val); \
0d965301 583 REG_WRITE_FOOTER; \
4032ef43
BW
584}
585
586#define __gen6_write(x) \
587static void \
588gen6_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
589 u32 __fifo_ret = 0; \
590 REG_WRITE_HEADER; \
591 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
592 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
593 } \
594 __raw_i915_write##x(dev_priv, reg, val); \
595 if (unlikely(__fifo_ret)) { \
596 gen6_gt_check_fifodbg(dev_priv); \
597 } \
0d965301 598 REG_WRITE_FOOTER; \
4032ef43
BW
599}
600
601#define __hsw_write(x) \
602static void \
603hsw_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
907b28c5 604 u32 __fifo_ret = 0; \
5d738795 605 REG_WRITE_HEADER; \
907b28c5
CW
606 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
607 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
608 } \
907b28c5 609 hsw_unclaimed_reg_clear(dev_priv, reg); \
6af5d92f 610 __raw_i915_write##x(dev_priv, reg, val); \
907b28c5
CW
611 if (unlikely(__fifo_ret)) { \
612 gen6_gt_check_fifodbg(dev_priv); \
613 } \
614 hsw_unclaimed_reg_check(dev_priv, reg); \
0d965301 615 REG_WRITE_FOOTER; \
907b28c5 616}
3967018e 617
ab2aa47e
BW
618static const u32 gen8_shadowed_regs[] = {
619 FORCEWAKE_MT,
620 GEN6_RPNSWREQ,
621 GEN6_RC_VIDEO_FREQ,
622 RING_TAIL(RENDER_RING_BASE),
623 RING_TAIL(GEN6_BSD_RING_BASE),
624 RING_TAIL(VEBOX_RING_BASE),
625 RING_TAIL(BLT_RING_BASE),
626 /* TODO: Other registers are not yet used */
627};
628
629static bool is_gen8_shadowed(struct drm_i915_private *dev_priv, u32 reg)
630{
631 int i;
632 for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
633 if (reg == gen8_shadowed_regs[i])
634 return true;
635
636 return false;
637}
638
639#define __gen8_write(x) \
640static void \
641gen8_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
ab2aa47e 642 REG_WRITE_HEADER; \
e9dbd2b2
MK
643 if (reg < 0x40000 && !is_gen8_shadowed(dev_priv, reg)) { \
644 if (dev_priv->uncore.forcewake_count == 0) \
645 dev_priv->uncore.funcs.force_wake_get(dev_priv, \
646 FORCEWAKE_ALL); \
647 __raw_i915_write##x(dev_priv, reg, val); \
648 if (dev_priv->uncore.forcewake_count == 0) \
649 dev_priv->uncore.funcs.force_wake_put(dev_priv, \
650 FORCEWAKE_ALL); \
651 } else { \
652 __raw_i915_write##x(dev_priv, reg, val); \
ab2aa47e 653 } \
0d965301 654 REG_WRITE_FOOTER; \
ab2aa47e
BW
655}
656
657__gen8_write(8)
658__gen8_write(16)
659__gen8_write(32)
660__gen8_write(64)
4032ef43
BW
661__hsw_write(8)
662__hsw_write(16)
663__hsw_write(32)
664__hsw_write(64)
665__gen6_write(8)
666__gen6_write(16)
667__gen6_write(32)
668__gen6_write(64)
669__gen5_write(8)
670__gen5_write(16)
671__gen5_write(32)
672__gen5_write(64)
673__gen4_write(8)
674__gen4_write(16)
675__gen4_write(32)
676__gen4_write(64)
677
ab2aa47e 678#undef __gen8_write
4032ef43
BW
679#undef __hsw_write
680#undef __gen6_write
681#undef __gen5_write
682#undef __gen4_write
0d965301 683#undef REG_WRITE_FOOTER
5d738795 684#undef REG_WRITE_HEADER
907b28c5 685
0b274481
BW
686void intel_uncore_init(struct drm_device *dev)
687{
688 struct drm_i915_private *dev_priv = dev->dev_private;
689
8232644c
CW
690 setup_timer(&dev_priv->uncore.force_wake_timer,
691 gen6_force_wake_timer, (unsigned long)dev_priv);
0b274481
BW
692
693 if (IS_VALLEYVIEW(dev)) {
940aece4
D
694 dev_priv->uncore.funcs.force_wake_get = __vlv_force_wake_get;
695 dev_priv->uncore.funcs.force_wake_put = __vlv_force_wake_put;
43d1b647 696 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
6a68735a
MK
697 dev_priv->uncore.funcs.force_wake_get = __gen7_gt_force_wake_mt_get;
698 dev_priv->uncore.funcs.force_wake_put = __gen7_gt_force_wake_mt_put;
0b274481
BW
699 } else if (IS_IVYBRIDGE(dev)) {
700 u32 ecobus;
701
702 /* IVB configs may use multi-threaded forcewake */
703
704 /* A small trick here - if the bios hasn't configured
705 * MT forcewake, and if the device is in RC6, then
706 * force_wake_mt_get will not wake the device and the
707 * ECOBUS read will return zero. Which will be
708 * (correctly) interpreted by the test below as MT
709 * forcewake being disabled.
710 */
711 mutex_lock(&dev->struct_mutex);
6a68735a 712 __gen7_gt_force_wake_mt_get(dev_priv, FORCEWAKE_ALL);
0b274481 713 ecobus = __raw_i915_read32(dev_priv, ECOBUS);
6a68735a 714 __gen7_gt_force_wake_mt_put(dev_priv, FORCEWAKE_ALL);
0b274481
BW
715 mutex_unlock(&dev->struct_mutex);
716
717 if (ecobus & FORCEWAKE_MT_ENABLE) {
718 dev_priv->uncore.funcs.force_wake_get =
6a68735a 719 __gen7_gt_force_wake_mt_get;
0b274481 720 dev_priv->uncore.funcs.force_wake_put =
6a68735a 721 __gen7_gt_force_wake_mt_put;
0b274481
BW
722 } else {
723 DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
724 DRM_INFO("when using vblank-synced partial screen updates.\n");
725 dev_priv->uncore.funcs.force_wake_get =
726 __gen6_gt_force_wake_get;
727 dev_priv->uncore.funcs.force_wake_put =
728 __gen6_gt_force_wake_put;
729 }
730 } else if (IS_GEN6(dev)) {
731 dev_priv->uncore.funcs.force_wake_get =
732 __gen6_gt_force_wake_get;
733 dev_priv->uncore.funcs.force_wake_put =
734 __gen6_gt_force_wake_put;
735 }
736
3967018e 737 switch (INTEL_INFO(dev)->gen) {
ab2aa47e
BW
738 default:
739 dev_priv->uncore.funcs.mmio_writeb = gen8_write8;
740 dev_priv->uncore.funcs.mmio_writew = gen8_write16;
741 dev_priv->uncore.funcs.mmio_writel = gen8_write32;
742 dev_priv->uncore.funcs.mmio_writeq = gen8_write64;
743 dev_priv->uncore.funcs.mmio_readb = gen6_read8;
744 dev_priv->uncore.funcs.mmio_readw = gen6_read16;
745 dev_priv->uncore.funcs.mmio_readl = gen6_read32;
746 dev_priv->uncore.funcs.mmio_readq = gen6_read64;
747 break;
3967018e
BW
748 case 7:
749 case 6:
4032ef43
BW
750 if (IS_HASWELL(dev)) {
751 dev_priv->uncore.funcs.mmio_writeb = hsw_write8;
752 dev_priv->uncore.funcs.mmio_writew = hsw_write16;
753 dev_priv->uncore.funcs.mmio_writel = hsw_write32;
754 dev_priv->uncore.funcs.mmio_writeq = hsw_write64;
755 } else {
756 dev_priv->uncore.funcs.mmio_writeb = gen6_write8;
757 dev_priv->uncore.funcs.mmio_writew = gen6_write16;
758 dev_priv->uncore.funcs.mmio_writel = gen6_write32;
759 dev_priv->uncore.funcs.mmio_writeq = gen6_write64;
760 }
940aece4
D
761
762 if (IS_VALLEYVIEW(dev)) {
763 dev_priv->uncore.funcs.mmio_readb = vlv_read8;
764 dev_priv->uncore.funcs.mmio_readw = vlv_read16;
765 dev_priv->uncore.funcs.mmio_readl = vlv_read32;
766 dev_priv->uncore.funcs.mmio_readq = vlv_read64;
767 } else {
768 dev_priv->uncore.funcs.mmio_readb = gen6_read8;
769 dev_priv->uncore.funcs.mmio_readw = gen6_read16;
770 dev_priv->uncore.funcs.mmio_readl = gen6_read32;
771 dev_priv->uncore.funcs.mmio_readq = gen6_read64;
772 }
3967018e
BW
773 break;
774 case 5:
4032ef43
BW
775 dev_priv->uncore.funcs.mmio_writeb = gen5_write8;
776 dev_priv->uncore.funcs.mmio_writew = gen5_write16;
777 dev_priv->uncore.funcs.mmio_writel = gen5_write32;
778 dev_priv->uncore.funcs.mmio_writeq = gen5_write64;
3967018e
BW
779 dev_priv->uncore.funcs.mmio_readb = gen5_read8;
780 dev_priv->uncore.funcs.mmio_readw = gen5_read16;
781 dev_priv->uncore.funcs.mmio_readl = gen5_read32;
782 dev_priv->uncore.funcs.mmio_readq = gen5_read64;
783 break;
784 case 4:
785 case 3:
786 case 2:
4032ef43
BW
787 dev_priv->uncore.funcs.mmio_writeb = gen4_write8;
788 dev_priv->uncore.funcs.mmio_writew = gen4_write16;
789 dev_priv->uncore.funcs.mmio_writel = gen4_write32;
790 dev_priv->uncore.funcs.mmio_writeq = gen4_write64;
3967018e
BW
791 dev_priv->uncore.funcs.mmio_readb = gen4_read8;
792 dev_priv->uncore.funcs.mmio_readw = gen4_read16;
793 dev_priv->uncore.funcs.mmio_readl = gen4_read32;
794 dev_priv->uncore.funcs.mmio_readq = gen4_read64;
795 break;
796 }
0b274481
BW
797}
798
799void intel_uncore_fini(struct drm_device *dev)
800{
801 struct drm_i915_private *dev_priv = dev->dev_private;
802
8232644c 803 del_timer_sync(&dev_priv->uncore.force_wake_timer);
0b274481
BW
804
805 /* Paranoia: make sure we have disabled everything before we exit. */
806 intel_uncore_sanitize(dev);
8232644c 807 intel_uncore_forcewake_reset(dev);
28d85cd3
CW
808
809 dev_priv->uncore.forcewake_count = 0;
810 dev_priv->uncore.fw_rendercount = 0;
811 dev_priv->uncore.fw_mediacount = 0;
0b274481
BW
812}
813
907b28c5
CW
814static const struct register_whitelist {
815 uint64_t offset;
816 uint32_t size;
817 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
818} whitelist[] = {
43181011 819 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0x1F0 },
907b28c5
CW
820};
821
822int i915_reg_read_ioctl(struct drm_device *dev,
823 void *data, struct drm_file *file)
824{
825 struct drm_i915_private *dev_priv = dev->dev_private;
826 struct drm_i915_reg_read *reg = data;
827 struct register_whitelist const *entry = whitelist;
828 int i;
829
830 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
831 if (entry->offset == reg->offset &&
832 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
833 break;
834 }
835
836 if (i == ARRAY_SIZE(whitelist))
837 return -EINVAL;
838
839 switch (entry->size) {
840 case 8:
841 reg->val = I915_READ64(reg->offset);
842 break;
843 case 4:
844 reg->val = I915_READ(reg->offset);
845 break;
846 case 2:
847 reg->val = I915_READ16(reg->offset);
848 break;
849 case 1:
850 reg->val = I915_READ8(reg->offset);
851 break;
852 default:
853 WARN_ON(1);
854 return -EINVAL;
855 }
856
857 return 0;
858}
859
b6359918
MK
860int i915_get_reset_stats_ioctl(struct drm_device *dev,
861 void *data, struct drm_file *file)
862{
863 struct drm_i915_private *dev_priv = dev->dev_private;
864 struct drm_i915_reset_stats *args = data;
865 struct i915_ctx_hang_stats *hs;
41bde553 866 struct i915_hw_context *ctx;
b6359918
MK
867 int ret;
868
661df041
MK
869 if (args->flags || args->pad)
870 return -EINVAL;
871
b6359918
MK
872 if (args->ctx_id == DEFAULT_CONTEXT_ID && !capable(CAP_SYS_ADMIN))
873 return -EPERM;
874
875 ret = mutex_lock_interruptible(&dev->struct_mutex);
876 if (ret)
877 return ret;
878
41bde553
BW
879 ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
880 if (IS_ERR(ctx)) {
b6359918 881 mutex_unlock(&dev->struct_mutex);
41bde553 882 return PTR_ERR(ctx);
b6359918 883 }
41bde553 884 hs = &ctx->hang_stats;
b6359918
MK
885
886 if (capable(CAP_SYS_ADMIN))
887 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
888 else
889 args->reset_count = 0;
890
891 args->batch_active = hs->batch_active;
892 args->batch_pending = hs->batch_pending;
893
894 mutex_unlock(&dev->struct_mutex);
895
896 return 0;
897}
898
907b28c5
CW
899static int i965_reset_complete(struct drm_device *dev)
900{
901 u8 gdrst;
902 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
903 return (gdrst & GRDOM_RESET_ENABLE) == 0;
904}
905
906static int i965_do_reset(struct drm_device *dev)
907{
908 int ret;
909
910 /*
911 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
912 * well as the reset bit (GR/bit 0). Setting the GR bit
913 * triggers the reset; when done, the hardware will clear it.
914 */
915 pci_write_config_byte(dev->pdev, I965_GDRST,
916 GRDOM_RENDER | GRDOM_RESET_ENABLE);
917 ret = wait_for(i965_reset_complete(dev), 500);
918 if (ret)
919 return ret;
920
921 /* We can't reset render&media without also resetting display ... */
922 pci_write_config_byte(dev->pdev, I965_GDRST,
923 GRDOM_MEDIA | GRDOM_RESET_ENABLE);
924
925 ret = wait_for(i965_reset_complete(dev), 500);
926 if (ret)
927 return ret;
928
929 pci_write_config_byte(dev->pdev, I965_GDRST, 0);
930
931 return 0;
932}
933
934static int ironlake_do_reset(struct drm_device *dev)
935{
936 struct drm_i915_private *dev_priv = dev->dev_private;
937 u32 gdrst;
938 int ret;
939
940 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
941 gdrst &= ~GRDOM_MASK;
942 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
943 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
944 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
945 if (ret)
946 return ret;
947
948 /* We can't reset render&media without also resetting display ... */
949 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
950 gdrst &= ~GRDOM_MASK;
951 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
952 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
953 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
954}
955
956static int gen6_do_reset(struct drm_device *dev)
957{
958 struct drm_i915_private *dev_priv = dev->dev_private;
959 int ret;
960 unsigned long irqflags;
5babf0fc 961 u32 fw_engine = 0;
907b28c5
CW
962
963 /* Hold uncore.lock across reset to prevent any register access
964 * with forcewake not set correctly
965 */
966 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
967
968 /* Reset the chip */
969
970 /* GEN6_GDRST is not in the gt power well, no need to check
971 * for fifo space for the write or forcewake the chip for
972 * the read
973 */
6af5d92f 974 __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
907b28c5
CW
975
976 /* Spin waiting for the device to ack the reset request */
6af5d92f 977 ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
907b28c5 978
521198a2
MK
979 intel_uncore_forcewake_reset(dev);
980
5babf0fc 981 /* If reset with a user forcewake, try to restore */
ee7fa12c
VS
982 if (IS_VALLEYVIEW(dev)) {
983 if (dev_priv->uncore.fw_rendercount)
5babf0fc 984 fw_engine |= FORCEWAKE_RENDER;
ee7fa12c
VS
985
986 if (dev_priv->uncore.fw_mediacount)
5babf0fc 987 fw_engine |= FORCEWAKE_MEDIA;
ee7fa12c
VS
988 } else {
989 if (dev_priv->uncore.forcewake_count)
5babf0fc 990 fw_engine = FORCEWAKE_ALL;
ee7fa12c 991 }
907b28c5 992
5babf0fc
MK
993 if (fw_engine)
994 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_engine);
995
6a68735a
MK
996 if (IS_GEN6(dev) || IS_GEN7(dev))
997 dev_priv->uncore.fifo_count =
998 __raw_i915_read32(dev_priv, GTFIFOCTL) &
999 GT_FIFO_FREE_ENTRIES_MASK;
907b28c5
CW
1000
1001 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1002 return ret;
1003}
1004
1005int intel_gpu_reset(struct drm_device *dev)
1006{
1007 switch (INTEL_INFO(dev)->gen) {
935e8de9 1008 case 8:
907b28c5
CW
1009 case 7:
1010 case 6: return gen6_do_reset(dev);
1011 case 5: return ironlake_do_reset(dev);
1012 case 4: return i965_do_reset(dev);
907b28c5
CW
1013 default: return -ENODEV;
1014 }
1015}
1016
907b28c5
CW
1017void intel_uncore_check_errors(struct drm_device *dev)
1018{
1019 struct drm_i915_private *dev_priv = dev->dev_private;
1020
1021 if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
6af5d92f 1022 (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
907b28c5 1023 DRM_ERROR("Unclaimed register before interrupt\n");
6af5d92f 1024 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5
CW
1025 }
1026}