drm/i915: Fix i915_switch_context() argument name in kerneldoc
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_uncore.c
CommitLineData
907b28c5
CW
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24#include "i915_drv.h"
25#include "intel_drv.h"
26
27#define FORCEWAKE_ACK_TIMEOUT_MS 2
28
6af5d92f
CW
29#define __raw_i915_read8(dev_priv__, reg__) readb((dev_priv__)->regs + (reg__))
30#define __raw_i915_write8(dev_priv__, reg__, val__) writeb(val__, (dev_priv__)->regs + (reg__))
31
32#define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
33#define __raw_i915_write16(dev_priv__, reg__, val__) writew(val__, (dev_priv__)->regs + (reg__))
34
35#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
36#define __raw_i915_write32(dev_priv__, reg__, val__) writel(val__, (dev_priv__)->regs + (reg__))
37
38#define __raw_i915_read64(dev_priv__, reg__) readq((dev_priv__)->regs + (reg__))
39#define __raw_i915_write64(dev_priv__, reg__, val__) writeq(val__, (dev_priv__)->regs + (reg__))
40
41#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32(dev_priv__, reg__)
42
b2ec142c
PZ
43static void
44assert_device_not_suspended(struct drm_i915_private *dev_priv)
45{
46 WARN(HAS_RUNTIME_PM(dev_priv->dev) && dev_priv->pm.suspended,
47 "Device suspended\n");
48}
6af5d92f 49
907b28c5
CW
50static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
51{
52 u32 gt_thread_status_mask;
53
54 if (IS_HASWELL(dev_priv->dev))
55 gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK_HSW;
56 else
57 gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK;
58
59 /* w/a for a sporadic read returning 0 by waiting for the GT
60 * thread to wake up.
61 */
6af5d92f 62 if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) & gt_thread_status_mask) == 0, 500))
907b28c5
CW
63 DRM_ERROR("GT thread status wait timed out\n");
64}
65
66static void __gen6_gt_force_wake_reset(struct drm_i915_private *dev_priv)
67{
6af5d92f
CW
68 __raw_i915_write32(dev_priv, FORCEWAKE, 0);
69 /* something from same cacheline, but !FORCEWAKE */
70 __raw_posting_read(dev_priv, ECOBUS);
907b28c5
CW
71}
72
c8d9a590
D
73static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv,
74 int fw_engine)
907b28c5 75{
6af5d92f 76 if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK) & 1) == 0,
907b28c5
CW
77 FORCEWAKE_ACK_TIMEOUT_MS))
78 DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
79
6af5d92f
CW
80 __raw_i915_write32(dev_priv, FORCEWAKE, 1);
81 /* something from same cacheline, but !FORCEWAKE */
82 __raw_posting_read(dev_priv, ECOBUS);
907b28c5 83
6af5d92f 84 if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK) & 1),
907b28c5
CW
85 FORCEWAKE_ACK_TIMEOUT_MS))
86 DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
87
88 /* WaRsForcewakeWaitTC0:snb */
89 __gen6_gt_wait_for_thread_c0(dev_priv);
90}
91
6a68735a 92static void __gen7_gt_force_wake_mt_reset(struct drm_i915_private *dev_priv)
907b28c5 93{
6af5d92f 94 __raw_i915_write32(dev_priv, FORCEWAKE_MT, _MASKED_BIT_DISABLE(0xffff));
907b28c5 95 /* something from same cacheline, but !FORCEWAKE_MT */
6af5d92f 96 __raw_posting_read(dev_priv, ECOBUS);
907b28c5
CW
97}
98
6a68735a 99static void __gen7_gt_force_wake_mt_get(struct drm_i915_private *dev_priv,
c8d9a590 100 int fw_engine)
907b28c5
CW
101{
102 u32 forcewake_ack;
103
ab2aa47e 104 if (IS_HASWELL(dev_priv->dev) || IS_GEN8(dev_priv->dev))
907b28c5
CW
105 forcewake_ack = FORCEWAKE_ACK_HSW;
106 else
107 forcewake_ack = FORCEWAKE_MT_ACK;
108
6af5d92f 109 if (wait_for_atomic((__raw_i915_read32(dev_priv, forcewake_ack) & FORCEWAKE_KERNEL) == 0,
907b28c5
CW
110 FORCEWAKE_ACK_TIMEOUT_MS))
111 DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
112
6af5d92f
CW
113 __raw_i915_write32(dev_priv, FORCEWAKE_MT,
114 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
907b28c5 115 /* something from same cacheline, but !FORCEWAKE_MT */
6af5d92f 116 __raw_posting_read(dev_priv, ECOBUS);
907b28c5 117
6af5d92f 118 if (wait_for_atomic((__raw_i915_read32(dev_priv, forcewake_ack) & FORCEWAKE_KERNEL),
907b28c5
CW
119 FORCEWAKE_ACK_TIMEOUT_MS))
120 DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
121
122 /* WaRsForcewakeWaitTC0:ivb,hsw */
0f161f70
BW
123 if (INTEL_INFO(dev_priv->dev)->gen < 8)
124 __gen6_gt_wait_for_thread_c0(dev_priv);
907b28c5
CW
125}
126
127static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
128{
129 u32 gtfifodbg;
6af5d92f
CW
130
131 gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
90f256b5
VS
132 if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
133 __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
907b28c5
CW
134}
135
c8d9a590
D
136static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv,
137 int fw_engine)
907b28c5 138{
6af5d92f 139 __raw_i915_write32(dev_priv, FORCEWAKE, 0);
907b28c5 140 /* something from same cacheline, but !FORCEWAKE */
6af5d92f 141 __raw_posting_read(dev_priv, ECOBUS);
907b28c5
CW
142 gen6_gt_check_fifodbg(dev_priv);
143}
144
6a68735a 145static void __gen7_gt_force_wake_mt_put(struct drm_i915_private *dev_priv,
c8d9a590 146 int fw_engine)
907b28c5 147{
6af5d92f
CW
148 __raw_i915_write32(dev_priv, FORCEWAKE_MT,
149 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
907b28c5 150 /* something from same cacheline, but !FORCEWAKE_MT */
6af5d92f 151 __raw_posting_read(dev_priv, ECOBUS);
6a68735a
MK
152
153 if (IS_GEN7(dev_priv->dev))
154 gen6_gt_check_fifodbg(dev_priv);
907b28c5
CW
155}
156
157static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
158{
159 int ret = 0;
160
5135d64b
D
161 /* On VLV, FIFO will be shared by both SW and HW.
162 * So, we need to read the FREE_ENTRIES everytime */
163 if (IS_VALLEYVIEW(dev_priv->dev))
164 dev_priv->uncore.fifo_count =
165 __raw_i915_read32(dev_priv, GTFIFOCTL) &
166 GT_FIFO_FREE_ENTRIES_MASK;
167
907b28c5
CW
168 if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
169 int loop = 500;
46520e2b 170 u32 fifo = __raw_i915_read32(dev_priv, GTFIFOCTL) & GT_FIFO_FREE_ENTRIES_MASK;
907b28c5
CW
171 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
172 udelay(10);
46520e2b 173 fifo = __raw_i915_read32(dev_priv, GTFIFOCTL) & GT_FIFO_FREE_ENTRIES_MASK;
907b28c5
CW
174 }
175 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
176 ++ret;
177 dev_priv->uncore.fifo_count = fifo;
178 }
179 dev_priv->uncore.fifo_count--;
180
181 return ret;
182}
183
184static void vlv_force_wake_reset(struct drm_i915_private *dev_priv)
185{
6af5d92f
CW
186 __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
187 _MASKED_BIT_DISABLE(0xffff));
907b28c5 188 /* something from same cacheline, but !FORCEWAKE_VLV */
6af5d92f 189 __raw_posting_read(dev_priv, FORCEWAKE_ACK_VLV);
907b28c5
CW
190}
191
940aece4
D
192static void __vlv_force_wake_get(struct drm_i915_private *dev_priv,
193 int fw_engine)
907b28c5 194{
940aece4
D
195 /* Check for Render Engine */
196 if (FORCEWAKE_RENDER & fw_engine) {
197 if (wait_for_atomic((__raw_i915_read32(dev_priv,
198 FORCEWAKE_ACK_VLV) &
199 FORCEWAKE_KERNEL) == 0,
200 FORCEWAKE_ACK_TIMEOUT_MS))
201 DRM_ERROR("Timed out: Render forcewake old ack to clear.\n");
202
203 __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
204 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
205
206 if (wait_for_atomic((__raw_i915_read32(dev_priv,
207 FORCEWAKE_ACK_VLV) &
208 FORCEWAKE_KERNEL),
209 FORCEWAKE_ACK_TIMEOUT_MS))
210 DRM_ERROR("Timed out: waiting for Render to ack.\n");
211 }
907b28c5 212
940aece4
D
213 /* Check for Media Engine */
214 if (FORCEWAKE_MEDIA & fw_engine) {
215 if (wait_for_atomic((__raw_i915_read32(dev_priv,
216 FORCEWAKE_ACK_MEDIA_VLV) &
217 FORCEWAKE_KERNEL) == 0,
218 FORCEWAKE_ACK_TIMEOUT_MS))
219 DRM_ERROR("Timed out: Media forcewake old ack to clear.\n");
220
221 __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
222 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
223
224 if (wait_for_atomic((__raw_i915_read32(dev_priv,
225 FORCEWAKE_ACK_MEDIA_VLV) &
226 FORCEWAKE_KERNEL),
227 FORCEWAKE_ACK_TIMEOUT_MS))
228 DRM_ERROR("Timed out: waiting for media to ack.\n");
229 }
907b28c5
CW
230
231 /* WaRsForcewakeWaitTC0:vlv */
232 __gen6_gt_wait_for_thread_c0(dev_priv);
940aece4 233
907b28c5
CW
234}
235
940aece4
D
236static void __vlv_force_wake_put(struct drm_i915_private *dev_priv,
237 int fw_engine)
907b28c5 238{
940aece4
D
239
240 /* Check for Render Engine */
241 if (FORCEWAKE_RENDER & fw_engine)
242 __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
243 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
244
245
246 /* Check for Media Engine */
247 if (FORCEWAKE_MEDIA & fw_engine)
248 __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
249 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
250
907b28c5
CW
251 /* The below doubles as a POSTING_READ */
252 gen6_gt_check_fifodbg(dev_priv);
940aece4
D
253
254}
255
256void vlv_force_wake_get(struct drm_i915_private *dev_priv,
257 int fw_engine)
258{
259 unsigned long irqflags;
260
261 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6fe72865
VS
262
263 if (fw_engine & FORCEWAKE_RENDER &&
264 dev_priv->uncore.fw_rendercount++ != 0)
265 fw_engine &= ~FORCEWAKE_RENDER;
266 if (fw_engine & FORCEWAKE_MEDIA &&
267 dev_priv->uncore.fw_mediacount++ != 0)
268 fw_engine &= ~FORCEWAKE_MEDIA;
269
270 if (fw_engine)
271 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_engine);
940aece4
D
272
273 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
274}
275
276void vlv_force_wake_put(struct drm_i915_private *dev_priv,
277 int fw_engine)
278{
279 unsigned long irqflags;
280
281 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
282
6fe72865
VS
283 if (fw_engine & FORCEWAKE_RENDER &&
284 --dev_priv->uncore.fw_rendercount != 0)
285 fw_engine &= ~FORCEWAKE_RENDER;
286 if (fw_engine & FORCEWAKE_MEDIA &&
287 --dev_priv->uncore.fw_mediacount != 0)
288 fw_engine &= ~FORCEWAKE_MEDIA;
940aece4 289
6fe72865
VS
290 if (fw_engine)
291 dev_priv->uncore.funcs.force_wake_put(dev_priv, fw_engine);
940aece4
D
292
293 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
907b28c5
CW
294}
295
8232644c 296static void gen6_force_wake_timer(unsigned long arg)
aec347ab 297{
8232644c 298 struct drm_i915_private *dev_priv = (void *)arg;
aec347ab
CW
299 unsigned long irqflags;
300
b2ec142c
PZ
301 assert_device_not_suspended(dev_priv);
302
aec347ab
CW
303 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
304 if (--dev_priv->uncore.forcewake_count == 0)
c8d9a590 305 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
aec347ab 306 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
6d88064e
PZ
307
308 intel_runtime_pm_put(dev_priv);
aec347ab
CW
309}
310
ef46e0d2
DV
311static void intel_uncore_forcewake_reset(struct drm_device *dev)
312{
313 struct drm_i915_private *dev_priv = dev->dev_private;
314
0a089e33 315 if (IS_VALLEYVIEW(dev))
ef46e0d2 316 vlv_force_wake_reset(dev_priv);
0a089e33 317 else if (IS_GEN6(dev) || IS_GEN7(dev))
ef46e0d2 318 __gen6_gt_force_wake_reset(dev_priv);
0a089e33
MK
319
320 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_GEN8(dev))
6a68735a 321 __gen7_gt_force_wake_mt_reset(dev_priv);
ef46e0d2
DV
322}
323
907b28c5
CW
324void intel_uncore_early_sanitize(struct drm_device *dev)
325{
326 struct drm_i915_private *dev_priv = dev->dev_private;
327
328 if (HAS_FPGA_DBG_UNCLAIMED(dev))
6af5d92f 329 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
18ce3994
BW
330
331 if (IS_HASWELL(dev) &&
332 (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) == 1)) {
333 /* The docs do not explain exactly how the calculation can be
334 * made. It is somewhat guessable, but for now, it's always
335 * 128MB.
336 * NB: We can't write IDICR yet because we do not have gt funcs
337 * set up */
338 dev_priv->ellc_size = 128;
339 DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
340 }
907b28c5 341
97058870
VS
342 /* clear out old GT FIFO errors */
343 if (IS_GEN6(dev) || IS_GEN7(dev))
344 __raw_i915_write32(dev_priv, GTFIFODBG,
345 __raw_i915_read32(dev_priv, GTFIFODBG));
346
ef46e0d2 347 intel_uncore_forcewake_reset(dev);
521198a2
MK
348}
349
350void intel_uncore_sanitize(struct drm_device *dev)
351{
02f4c9e0
CML
352 struct drm_i915_private *dev_priv = dev->dev_private;
353 u32 reg_val;
354
907b28c5
CW
355 /* BIOS often leaves RC6 enabled, but disable it for hw init */
356 intel_disable_gt_powersave(dev);
02f4c9e0
CML
357
358 /* Turn off power gate, require especially for the BIOS less system */
359 if (IS_VALLEYVIEW(dev)) {
360
361 mutex_lock(&dev_priv->rps.hw_lock);
362 reg_val = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS);
363
364 if (reg_val & (RENDER_PWRGT | MEDIA_PWRGT | DISP2D_PWRGT))
365 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, 0x0);
366
367 mutex_unlock(&dev_priv->rps.hw_lock);
368
369 }
907b28c5
CW
370}
371
372/*
373 * Generally this is called implicitly by the register read function. However,
374 * if some sequence requires the GT to not power down then this function should
375 * be called at the beginning of the sequence followed by a call to
376 * gen6_gt_force_wake_put() at the end of the sequence.
377 */
c8d9a590 378void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine)
907b28c5
CW
379{
380 unsigned long irqflags;
381
ab484f8f
BW
382 if (!dev_priv->uncore.funcs.force_wake_get)
383 return;
384
c8c8fb33
PZ
385 intel_runtime_pm_get(dev_priv);
386
940aece4
D
387 /* Redirect to VLV specific routine */
388 if (IS_VALLEYVIEW(dev_priv->dev))
389 return vlv_force_wake_get(dev_priv, fw_engine);
390
907b28c5
CW
391 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
392 if (dev_priv->uncore.forcewake_count++ == 0)
c8d9a590 393 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
907b28c5
CW
394 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
395}
396
397/*
398 * see gen6_gt_force_wake_get()
399 */
c8d9a590 400void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine)
907b28c5
CW
401{
402 unsigned long irqflags;
6d88064e 403 bool delayed = false;
907b28c5 404
ab484f8f
BW
405 if (!dev_priv->uncore.funcs.force_wake_put)
406 return;
407
940aece4 408 /* Redirect to VLV specific routine */
6d88064e
PZ
409 if (IS_VALLEYVIEW(dev_priv->dev)) {
410 vlv_force_wake_put(dev_priv, fw_engine);
411 goto out;
412 }
940aece4
D
413
414
907b28c5 415 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
aec347ab
CW
416 if (--dev_priv->uncore.forcewake_count == 0) {
417 dev_priv->uncore.forcewake_count++;
6d88064e 418 delayed = true;
8232644c
CW
419 mod_timer_pinned(&dev_priv->uncore.force_wake_timer,
420 jiffies + 1);
aec347ab 421 }
907b28c5 422 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
c8c8fb33 423
6d88064e
PZ
424out:
425 if (!delayed)
426 intel_runtime_pm_put(dev_priv);
907b28c5
CW
427}
428
e998c40f
PZ
429void assert_force_wake_inactive(struct drm_i915_private *dev_priv)
430{
431 if (!dev_priv->uncore.funcs.force_wake_get)
432 return;
433
434 WARN_ON(dev_priv->uncore.forcewake_count > 0);
435}
436
907b28c5
CW
437/* We give fast paths for the really cool registers */
438#define NEEDS_FORCE_WAKE(dev_priv, reg) \
ab484f8f 439 ((reg) < 0x40000 && (reg) != FORCEWAKE)
907b28c5
CW
440
441static void
442ilk_dummy_write(struct drm_i915_private *dev_priv)
443{
444 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
445 * the chip from rc6 before touching it for real. MI_MODE is masked,
446 * hence harmless to write 0 into. */
6af5d92f 447 __raw_i915_write32(dev_priv, MI_MODE, 0);
907b28c5
CW
448}
449
450static void
451hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
452{
ab484f8f 453 if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
907b28c5
CW
454 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
455 reg);
6af5d92f 456 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5
CW
457 }
458}
459
460static void
461hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
462{
ab484f8f 463 if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
907b28c5 464 DRM_ERROR("Unclaimed write to %x\n", reg);
6af5d92f 465 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5
CW
466 }
467}
468
5d738795
BW
469#define REG_READ_HEADER(x) \
470 unsigned long irqflags; \
471 u##x val = 0; \
6f0ea9e2 472 assert_device_not_suspended(dev_priv); \
5d738795
BW
473 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
474
475#define REG_READ_FOOTER \
476 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
477 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
478 return val
479
3967018e 480#define __gen4_read(x) \
0b274481 481static u##x \
3967018e
BW
482gen4_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
483 REG_READ_HEADER(x); \
484 val = __raw_i915_read##x(dev_priv, reg); \
485 REG_READ_FOOTER; \
486}
487
488#define __gen5_read(x) \
489static u##x \
490gen5_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
491 REG_READ_HEADER(x); \
492 ilk_dummy_write(dev_priv); \
493 val = __raw_i915_read##x(dev_priv, reg); \
494 REG_READ_FOOTER; \
495}
496
497#define __gen6_read(x) \
498static u##x \
499gen6_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
5d738795 500 REG_READ_HEADER(x); \
8232644c
CW
501 if (dev_priv->uncore.forcewake_count == 0 && \
502 NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
503 dev_priv->uncore.funcs.force_wake_get(dev_priv, \
504 FORCEWAKE_ALL); \
505 dev_priv->uncore.forcewake_count++; \
506 mod_timer_pinned(&dev_priv->uncore.force_wake_timer, \
507 jiffies + 1); \
907b28c5 508 } \
8232644c 509 val = __raw_i915_read##x(dev_priv, reg); \
5d738795 510 REG_READ_FOOTER; \
907b28c5
CW
511}
512
940aece4
D
513#define __vlv_read(x) \
514static u##x \
515vlv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
516 unsigned fwengine = 0; \
940aece4 517 REG_READ_HEADER(x); \
6fe72865
VS
518 if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg)) { \
519 if (dev_priv->uncore.fw_rendercount == 0) \
520 fwengine = FORCEWAKE_RENDER; \
521 } else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)) { \
522 if (dev_priv->uncore.fw_mediacount == 0) \
523 fwengine = FORCEWAKE_MEDIA; \
940aece4 524 } \
6fe72865
VS
525 if (fwengine) \
526 dev_priv->uncore.funcs.force_wake_get(dev_priv, fwengine); \
527 val = __raw_i915_read##x(dev_priv, reg); \
528 if (fwengine) \
529 dev_priv->uncore.funcs.force_wake_put(dev_priv, fwengine); \
940aece4
D
530 REG_READ_FOOTER; \
531}
532
533
534__vlv_read(8)
535__vlv_read(16)
536__vlv_read(32)
537__vlv_read(64)
3967018e
BW
538__gen6_read(8)
539__gen6_read(16)
540__gen6_read(32)
541__gen6_read(64)
542__gen5_read(8)
543__gen5_read(16)
544__gen5_read(32)
545__gen5_read(64)
546__gen4_read(8)
547__gen4_read(16)
548__gen4_read(32)
549__gen4_read(64)
550
940aece4 551#undef __vlv_read
3967018e
BW
552#undef __gen6_read
553#undef __gen5_read
554#undef __gen4_read
5d738795
BW
555#undef REG_READ_FOOTER
556#undef REG_READ_HEADER
557
558#define REG_WRITE_HEADER \
559 unsigned long irqflags; \
560 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
6f0ea9e2 561 assert_device_not_suspended(dev_priv); \
5d738795 562 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
907b28c5 563
0d965301
VS
564#define REG_WRITE_FOOTER \
565 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
566
4032ef43 567#define __gen4_write(x) \
0b274481 568static void \
4032ef43
BW
569gen4_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
570 REG_WRITE_HEADER; \
571 __raw_i915_write##x(dev_priv, reg, val); \
0d965301 572 REG_WRITE_FOOTER; \
4032ef43
BW
573}
574
575#define __gen5_write(x) \
576static void \
577gen5_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
578 REG_WRITE_HEADER; \
579 ilk_dummy_write(dev_priv); \
580 __raw_i915_write##x(dev_priv, reg, val); \
0d965301 581 REG_WRITE_FOOTER; \
4032ef43
BW
582}
583
584#define __gen6_write(x) \
585static void \
586gen6_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
587 u32 __fifo_ret = 0; \
588 REG_WRITE_HEADER; \
589 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
590 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
591 } \
592 __raw_i915_write##x(dev_priv, reg, val); \
593 if (unlikely(__fifo_ret)) { \
594 gen6_gt_check_fifodbg(dev_priv); \
595 } \
0d965301 596 REG_WRITE_FOOTER; \
4032ef43
BW
597}
598
599#define __hsw_write(x) \
600static void \
601hsw_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
907b28c5 602 u32 __fifo_ret = 0; \
5d738795 603 REG_WRITE_HEADER; \
907b28c5
CW
604 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
605 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
606 } \
907b28c5 607 hsw_unclaimed_reg_clear(dev_priv, reg); \
6af5d92f 608 __raw_i915_write##x(dev_priv, reg, val); \
907b28c5
CW
609 if (unlikely(__fifo_ret)) { \
610 gen6_gt_check_fifodbg(dev_priv); \
611 } \
612 hsw_unclaimed_reg_check(dev_priv, reg); \
0d965301 613 REG_WRITE_FOOTER; \
907b28c5 614}
3967018e 615
ab2aa47e
BW
616static const u32 gen8_shadowed_regs[] = {
617 FORCEWAKE_MT,
618 GEN6_RPNSWREQ,
619 GEN6_RC_VIDEO_FREQ,
620 RING_TAIL(RENDER_RING_BASE),
621 RING_TAIL(GEN6_BSD_RING_BASE),
622 RING_TAIL(VEBOX_RING_BASE),
623 RING_TAIL(BLT_RING_BASE),
624 /* TODO: Other registers are not yet used */
625};
626
627static bool is_gen8_shadowed(struct drm_i915_private *dev_priv, u32 reg)
628{
629 int i;
630 for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
631 if (reg == gen8_shadowed_regs[i])
632 return true;
633
634 return false;
635}
636
637#define __gen8_write(x) \
638static void \
639gen8_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
ab2aa47e 640 REG_WRITE_HEADER; \
e9dbd2b2
MK
641 if (reg < 0x40000 && !is_gen8_shadowed(dev_priv, reg)) { \
642 if (dev_priv->uncore.forcewake_count == 0) \
643 dev_priv->uncore.funcs.force_wake_get(dev_priv, \
644 FORCEWAKE_ALL); \
645 __raw_i915_write##x(dev_priv, reg, val); \
646 if (dev_priv->uncore.forcewake_count == 0) \
647 dev_priv->uncore.funcs.force_wake_put(dev_priv, \
648 FORCEWAKE_ALL); \
649 } else { \
650 __raw_i915_write##x(dev_priv, reg, val); \
ab2aa47e 651 } \
0d965301 652 REG_WRITE_FOOTER; \
ab2aa47e
BW
653}
654
655__gen8_write(8)
656__gen8_write(16)
657__gen8_write(32)
658__gen8_write(64)
4032ef43
BW
659__hsw_write(8)
660__hsw_write(16)
661__hsw_write(32)
662__hsw_write(64)
663__gen6_write(8)
664__gen6_write(16)
665__gen6_write(32)
666__gen6_write(64)
667__gen5_write(8)
668__gen5_write(16)
669__gen5_write(32)
670__gen5_write(64)
671__gen4_write(8)
672__gen4_write(16)
673__gen4_write(32)
674__gen4_write(64)
675
ab2aa47e 676#undef __gen8_write
4032ef43
BW
677#undef __hsw_write
678#undef __gen6_write
679#undef __gen5_write
680#undef __gen4_write
0d965301 681#undef REG_WRITE_FOOTER
5d738795 682#undef REG_WRITE_HEADER
907b28c5 683
0b274481
BW
684void intel_uncore_init(struct drm_device *dev)
685{
686 struct drm_i915_private *dev_priv = dev->dev_private;
687
8232644c
CW
688 setup_timer(&dev_priv->uncore.force_wake_timer,
689 gen6_force_wake_timer, (unsigned long)dev_priv);
0b274481
BW
690
691 if (IS_VALLEYVIEW(dev)) {
940aece4
D
692 dev_priv->uncore.funcs.force_wake_get = __vlv_force_wake_get;
693 dev_priv->uncore.funcs.force_wake_put = __vlv_force_wake_put;
43d1b647 694 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
6a68735a
MK
695 dev_priv->uncore.funcs.force_wake_get = __gen7_gt_force_wake_mt_get;
696 dev_priv->uncore.funcs.force_wake_put = __gen7_gt_force_wake_mt_put;
0b274481
BW
697 } else if (IS_IVYBRIDGE(dev)) {
698 u32 ecobus;
699
700 /* IVB configs may use multi-threaded forcewake */
701
702 /* A small trick here - if the bios hasn't configured
703 * MT forcewake, and if the device is in RC6, then
704 * force_wake_mt_get will not wake the device and the
705 * ECOBUS read will return zero. Which will be
706 * (correctly) interpreted by the test below as MT
707 * forcewake being disabled.
708 */
709 mutex_lock(&dev->struct_mutex);
6a68735a 710 __gen7_gt_force_wake_mt_get(dev_priv, FORCEWAKE_ALL);
0b274481 711 ecobus = __raw_i915_read32(dev_priv, ECOBUS);
6a68735a 712 __gen7_gt_force_wake_mt_put(dev_priv, FORCEWAKE_ALL);
0b274481
BW
713 mutex_unlock(&dev->struct_mutex);
714
715 if (ecobus & FORCEWAKE_MT_ENABLE) {
716 dev_priv->uncore.funcs.force_wake_get =
6a68735a 717 __gen7_gt_force_wake_mt_get;
0b274481 718 dev_priv->uncore.funcs.force_wake_put =
6a68735a 719 __gen7_gt_force_wake_mt_put;
0b274481
BW
720 } else {
721 DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
722 DRM_INFO("when using vblank-synced partial screen updates.\n");
723 dev_priv->uncore.funcs.force_wake_get =
724 __gen6_gt_force_wake_get;
725 dev_priv->uncore.funcs.force_wake_put =
726 __gen6_gt_force_wake_put;
727 }
728 } else if (IS_GEN6(dev)) {
729 dev_priv->uncore.funcs.force_wake_get =
730 __gen6_gt_force_wake_get;
731 dev_priv->uncore.funcs.force_wake_put =
732 __gen6_gt_force_wake_put;
733 }
734
3967018e 735 switch (INTEL_INFO(dev)->gen) {
ab2aa47e
BW
736 default:
737 dev_priv->uncore.funcs.mmio_writeb = gen8_write8;
738 dev_priv->uncore.funcs.mmio_writew = gen8_write16;
739 dev_priv->uncore.funcs.mmio_writel = gen8_write32;
740 dev_priv->uncore.funcs.mmio_writeq = gen8_write64;
741 dev_priv->uncore.funcs.mmio_readb = gen6_read8;
742 dev_priv->uncore.funcs.mmio_readw = gen6_read16;
743 dev_priv->uncore.funcs.mmio_readl = gen6_read32;
744 dev_priv->uncore.funcs.mmio_readq = gen6_read64;
745 break;
3967018e
BW
746 case 7:
747 case 6:
4032ef43
BW
748 if (IS_HASWELL(dev)) {
749 dev_priv->uncore.funcs.mmio_writeb = hsw_write8;
750 dev_priv->uncore.funcs.mmio_writew = hsw_write16;
751 dev_priv->uncore.funcs.mmio_writel = hsw_write32;
752 dev_priv->uncore.funcs.mmio_writeq = hsw_write64;
753 } else {
754 dev_priv->uncore.funcs.mmio_writeb = gen6_write8;
755 dev_priv->uncore.funcs.mmio_writew = gen6_write16;
756 dev_priv->uncore.funcs.mmio_writel = gen6_write32;
757 dev_priv->uncore.funcs.mmio_writeq = gen6_write64;
758 }
940aece4
D
759
760 if (IS_VALLEYVIEW(dev)) {
761 dev_priv->uncore.funcs.mmio_readb = vlv_read8;
762 dev_priv->uncore.funcs.mmio_readw = vlv_read16;
763 dev_priv->uncore.funcs.mmio_readl = vlv_read32;
764 dev_priv->uncore.funcs.mmio_readq = vlv_read64;
765 } else {
766 dev_priv->uncore.funcs.mmio_readb = gen6_read8;
767 dev_priv->uncore.funcs.mmio_readw = gen6_read16;
768 dev_priv->uncore.funcs.mmio_readl = gen6_read32;
769 dev_priv->uncore.funcs.mmio_readq = gen6_read64;
770 }
3967018e
BW
771 break;
772 case 5:
4032ef43
BW
773 dev_priv->uncore.funcs.mmio_writeb = gen5_write8;
774 dev_priv->uncore.funcs.mmio_writew = gen5_write16;
775 dev_priv->uncore.funcs.mmio_writel = gen5_write32;
776 dev_priv->uncore.funcs.mmio_writeq = gen5_write64;
3967018e
BW
777 dev_priv->uncore.funcs.mmio_readb = gen5_read8;
778 dev_priv->uncore.funcs.mmio_readw = gen5_read16;
779 dev_priv->uncore.funcs.mmio_readl = gen5_read32;
780 dev_priv->uncore.funcs.mmio_readq = gen5_read64;
781 break;
782 case 4:
783 case 3:
784 case 2:
4032ef43
BW
785 dev_priv->uncore.funcs.mmio_writeb = gen4_write8;
786 dev_priv->uncore.funcs.mmio_writew = gen4_write16;
787 dev_priv->uncore.funcs.mmio_writel = gen4_write32;
788 dev_priv->uncore.funcs.mmio_writeq = gen4_write64;
3967018e
BW
789 dev_priv->uncore.funcs.mmio_readb = gen4_read8;
790 dev_priv->uncore.funcs.mmio_readw = gen4_read16;
791 dev_priv->uncore.funcs.mmio_readl = gen4_read32;
792 dev_priv->uncore.funcs.mmio_readq = gen4_read64;
793 break;
794 }
0b274481
BW
795}
796
797void intel_uncore_fini(struct drm_device *dev)
798{
799 struct drm_i915_private *dev_priv = dev->dev_private;
800
8232644c 801 del_timer_sync(&dev_priv->uncore.force_wake_timer);
0b274481
BW
802
803 /* Paranoia: make sure we have disabled everything before we exit. */
804 intel_uncore_sanitize(dev);
8232644c 805 intel_uncore_forcewake_reset(dev);
0b274481
BW
806}
807
907b28c5
CW
808static const struct register_whitelist {
809 uint64_t offset;
810 uint32_t size;
811 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
812} whitelist[] = {
43181011 813 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0x1F0 },
907b28c5
CW
814};
815
816int i915_reg_read_ioctl(struct drm_device *dev,
817 void *data, struct drm_file *file)
818{
819 struct drm_i915_private *dev_priv = dev->dev_private;
820 struct drm_i915_reg_read *reg = data;
821 struct register_whitelist const *entry = whitelist;
822 int i;
823
824 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
825 if (entry->offset == reg->offset &&
826 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
827 break;
828 }
829
830 if (i == ARRAY_SIZE(whitelist))
831 return -EINVAL;
832
833 switch (entry->size) {
834 case 8:
835 reg->val = I915_READ64(reg->offset);
836 break;
837 case 4:
838 reg->val = I915_READ(reg->offset);
839 break;
840 case 2:
841 reg->val = I915_READ16(reg->offset);
842 break;
843 case 1:
844 reg->val = I915_READ8(reg->offset);
845 break;
846 default:
847 WARN_ON(1);
848 return -EINVAL;
849 }
850
851 return 0;
852}
853
b6359918
MK
854int i915_get_reset_stats_ioctl(struct drm_device *dev,
855 void *data, struct drm_file *file)
856{
857 struct drm_i915_private *dev_priv = dev->dev_private;
858 struct drm_i915_reset_stats *args = data;
859 struct i915_ctx_hang_stats *hs;
41bde553 860 struct i915_hw_context *ctx;
b6359918
MK
861 int ret;
862
661df041
MK
863 if (args->flags || args->pad)
864 return -EINVAL;
865
b6359918
MK
866 if (args->ctx_id == DEFAULT_CONTEXT_ID && !capable(CAP_SYS_ADMIN))
867 return -EPERM;
868
869 ret = mutex_lock_interruptible(&dev->struct_mutex);
870 if (ret)
871 return ret;
872
41bde553
BW
873 ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
874 if (IS_ERR(ctx)) {
b6359918 875 mutex_unlock(&dev->struct_mutex);
41bde553 876 return PTR_ERR(ctx);
b6359918 877 }
41bde553 878 hs = &ctx->hang_stats;
b6359918
MK
879
880 if (capable(CAP_SYS_ADMIN))
881 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
882 else
883 args->reset_count = 0;
884
885 args->batch_active = hs->batch_active;
886 args->batch_pending = hs->batch_pending;
887
888 mutex_unlock(&dev->struct_mutex);
889
890 return 0;
891}
892
907b28c5
CW
893static int i965_reset_complete(struct drm_device *dev)
894{
895 u8 gdrst;
896 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
897 return (gdrst & GRDOM_RESET_ENABLE) == 0;
898}
899
900static int i965_do_reset(struct drm_device *dev)
901{
902 int ret;
903
904 /*
905 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
906 * well as the reset bit (GR/bit 0). Setting the GR bit
907 * triggers the reset; when done, the hardware will clear it.
908 */
909 pci_write_config_byte(dev->pdev, I965_GDRST,
910 GRDOM_RENDER | GRDOM_RESET_ENABLE);
911 ret = wait_for(i965_reset_complete(dev), 500);
912 if (ret)
913 return ret;
914
915 /* We can't reset render&media without also resetting display ... */
916 pci_write_config_byte(dev->pdev, I965_GDRST,
917 GRDOM_MEDIA | GRDOM_RESET_ENABLE);
918
919 ret = wait_for(i965_reset_complete(dev), 500);
920 if (ret)
921 return ret;
922
923 pci_write_config_byte(dev->pdev, I965_GDRST, 0);
924
925 return 0;
926}
927
928static int ironlake_do_reset(struct drm_device *dev)
929{
930 struct drm_i915_private *dev_priv = dev->dev_private;
931 u32 gdrst;
932 int ret;
933
934 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
935 gdrst &= ~GRDOM_MASK;
936 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
937 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
938 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
939 if (ret)
940 return ret;
941
942 /* We can't reset render&media without also resetting display ... */
943 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
944 gdrst &= ~GRDOM_MASK;
945 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
946 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
947 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
948}
949
950static int gen6_do_reset(struct drm_device *dev)
951{
952 struct drm_i915_private *dev_priv = dev->dev_private;
953 int ret;
954 unsigned long irqflags;
955
956 /* Hold uncore.lock across reset to prevent any register access
957 * with forcewake not set correctly
958 */
959 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
960
961 /* Reset the chip */
962
963 /* GEN6_GDRST is not in the gt power well, no need to check
964 * for fifo space for the write or forcewake the chip for
965 * the read
966 */
6af5d92f 967 __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
907b28c5
CW
968
969 /* Spin waiting for the device to ack the reset request */
6af5d92f 970 ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
907b28c5 971
521198a2
MK
972 intel_uncore_forcewake_reset(dev);
973
907b28c5 974 /* If reset with a user forcewake, try to restore, otherwise turn it off */
ee7fa12c
VS
975 if (IS_VALLEYVIEW(dev)) {
976 if (dev_priv->uncore.fw_rendercount)
977 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_RENDER);
978 else
979 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_RENDER);
980
981 if (dev_priv->uncore.fw_mediacount)
982 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_MEDIA);
983 else
984 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_MEDIA);
985 } else {
986 if (dev_priv->uncore.forcewake_count)
987 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
988 else
989 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
990 }
907b28c5
CW
991
992 /* Restore fifo count */
6a68735a
MK
993 if (IS_GEN6(dev) || IS_GEN7(dev))
994 dev_priv->uncore.fifo_count =
995 __raw_i915_read32(dev_priv, GTFIFOCTL) &
996 GT_FIFO_FREE_ENTRIES_MASK;
907b28c5
CW
997
998 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999 return ret;
1000}
1001
1002int intel_gpu_reset(struct drm_device *dev)
1003{
1004 switch (INTEL_INFO(dev)->gen) {
935e8de9 1005 case 8:
907b28c5
CW
1006 case 7:
1007 case 6: return gen6_do_reset(dev);
1008 case 5: return ironlake_do_reset(dev);
1009 case 4: return i965_do_reset(dev);
907b28c5
CW
1010 default: return -ENODEV;
1011 }
1012}
1013
907b28c5
CW
1014void intel_uncore_check_errors(struct drm_device *dev)
1015{
1016 struct drm_i915_private *dev_priv = dev->dev_private;
1017
1018 if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
6af5d92f 1019 (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
907b28c5 1020 DRM_ERROR("Unclaimed register before interrupt\n");
6af5d92f 1021 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5
CW
1022 }
1023}