Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/sparc
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_sideband.c
CommitLineData
59de0813
JN
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#include "i915_drv.h"
26#include "intel_drv.h"
27
d8228d0d
JB
28/*
29 * IOSF sideband, see VLV2_SidebandMsg_HAS.docx and
30 * VLV_VLV2_PUNIT_HAS_0.8.docx
31 */
cf63e4a2
ID
32
33/* Standard MMIO read, non-posted */
34#define SB_MRD_NP 0x00
35/* Standard MMIO write, non-posted */
36#define SB_MWR_NP 0x01
37/* Private register read, double-word addressing, non-posted */
38#define SB_CRRDDA_NP 0x06
39/* Private register write, double-word addressing, non-posted */
40#define SB_CRWRDA_NP 0x07
41
5a09ae9f
JN
42static int vlv_sideband_rw(struct drm_i915_private *dev_priv, u32 devfn,
43 u32 port, u32 opcode, u32 addr, u32 *val)
59de0813 44{
5a09ae9f 45 u32 cmd, be = 0xf, bar = 0;
cf63e4a2 46 bool is_read = (opcode == SB_MRD_NP || opcode == SB_CRRDDA_NP);
59de0813
JN
47
48 cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) |
49 (port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) |
50 (bar << IOSF_BAR_SHIFT);
51
a580516d 52 WARN_ON(!mutex_is_locked(&dev_priv->sb_lock));
59de0813 53
5a09ae9f
JN
54 if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) {
55 DRM_DEBUG_DRIVER("IOSF sideband idle wait (%s) timed out\n",
56 is_read ? "read" : "write");
59de0813
JN
57 return -EAGAIN;
58 }
59
60 I915_WRITE(VLV_IOSF_ADDR, addr);
5a09ae9f 61 if (!is_read)
59de0813
JN
62 I915_WRITE(VLV_IOSF_DATA, *val);
63 I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd);
64
5a09ae9f
JN
65 if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) {
66 DRM_DEBUG_DRIVER("IOSF sideband finish wait (%s) timed out\n",
67 is_read ? "read" : "write");
59de0813
JN
68 return -ETIMEDOUT;
69 }
70
5a09ae9f 71 if (is_read)
59de0813
JN
72 *val = I915_READ(VLV_IOSF_DATA);
73 I915_WRITE(VLV_IOSF_DATA, 0);
74
75 return 0;
76}
77
707b6e3d 78u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr)
59de0813 79{
64936258 80 u32 val = 0;
5a09ae9f
JN
81
82 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
83
a580516d 84 mutex_lock(&dev_priv->sb_lock);
d180d2bb 85 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_PUNIT,
cf63e4a2 86 SB_CRRDDA_NP, addr, &val);
a580516d 87 mutex_unlock(&dev_priv->sb_lock);
5a09ae9f 88
64936258 89 return val;
59de0813
JN
90}
91
707b6e3d 92void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val)
59de0813 93{
5a09ae9f
JN
94 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
95
a580516d 96 mutex_lock(&dev_priv->sb_lock);
d180d2bb 97 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_PUNIT,
cf63e4a2 98 SB_CRWRDA_NP, addr, &val);
a580516d 99 mutex_unlock(&dev_priv->sb_lock);
59de0813
JN
100}
101
f3419158
JB
102u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg)
103{
104 u32 val = 0;
105
d180d2bb 106 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_BUNIT,
cf63e4a2 107 SB_CRRDDA_NP, reg, &val);
f3419158
JB
108
109 return val;
110}
111
112void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
113{
d180d2bb 114 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_BUNIT,
cf63e4a2 115 SB_CRWRDA_NP, reg, &val);
f3419158
JB
116}
117
64936258 118u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr)
59de0813 119{
64936258 120 u32 val = 0;
5a09ae9f
JN
121
122 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
123
a580516d 124 mutex_lock(&dev_priv->sb_lock);
d180d2bb 125 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_NC,
cf63e4a2 126 SB_CRRDDA_NP, addr, &val);
a580516d 127 mutex_unlock(&dev_priv->sb_lock);
5a09ae9f 128
64936258 129 return val;
59de0813
JN
130}
131
dfb19ed2 132u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg)
e9f882a3
JN
133{
134 u32 val = 0;
dfb19ed2 135 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), port,
cf63e4a2 136 SB_CRRDDA_NP, reg, &val);
e9f882a3
JN
137 return val;
138}
139
dfb19ed2
D
140void vlv_iosf_sb_write(struct drm_i915_private *dev_priv,
141 u8 port, u32 reg, u32 val)
e9f882a3 142{
dfb19ed2 143 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), port,
cf63e4a2 144 SB_CRWRDA_NP, reg, &val);
e9f882a3
JN
145}
146
147u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg)
148{
149 u32 val = 0;
d180d2bb 150 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCK,
cf63e4a2 151 SB_CRRDDA_NP, reg, &val);
e9f882a3
JN
152 return val;
153}
154
155void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
156{
d180d2bb 157 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCK,
cf63e4a2 158 SB_CRWRDA_NP, reg, &val);
e9f882a3
JN
159}
160
161u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg)
162{
163 u32 val = 0;
d180d2bb 164 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCU,
cf63e4a2 165 SB_CRRDDA_NP, reg, &val);
e9f882a3
JN
166 return val;
167}
168
169void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
170{
d180d2bb 171 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCU,
cf63e4a2 172 SB_CRWRDA_NP, reg, &val);
e9f882a3
JN
173}
174
5e69f97f 175u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg)
59de0813 176{
5a09ae9f 177 u32 val = 0;
59de0813 178
e4607fcf 179 vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)),
cf63e4a2 180 SB_MRD_NP, reg, &val);
0d95e11b
VS
181
182 /*
183 * FIXME: There might be some registers where all 1's is a valid value,
184 * so ideally we should check the register offset instead...
185 */
186 WARN(val == 0xffffffff, "DPIO read pipe %c reg 0x%x == 0x%x\n",
187 pipe_name(pipe), reg, val);
188
5a09ae9f 189 return val;
59de0813
JN
190}
191
5e69f97f 192void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val)
59de0813 193{
e4607fcf 194 vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)),
cf63e4a2 195 SB_MWR_NP, reg, &val);
59de0813
JN
196}
197
198/* SBI access */
199u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
200 enum intel_sbi_destination destination)
201{
202 u32 value = 0;
a580516d 203 WARN_ON(!mutex_is_locked(&dev_priv->sb_lock));
59de0813
JN
204
205 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
206 100)) {
207 DRM_ERROR("timeout waiting for SBI to become ready\n");
208 return 0;
209 }
210
211 I915_WRITE(SBI_ADDR, (reg << 16));
212
213 if (destination == SBI_ICLK)
214 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
215 else
216 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
217 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
218
219 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
220 100)) {
221 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
222 return 0;
223 }
224
225 return I915_READ(SBI_DATA);
226}
227
228void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
229 enum intel_sbi_destination destination)
230{
231 u32 tmp;
232
a580516d 233 WARN_ON(!mutex_is_locked(&dev_priv->sb_lock));
59de0813
JN
234
235 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
236 100)) {
237 DRM_ERROR("timeout waiting for SBI to become ready\n");
238 return;
239 }
240
241 I915_WRITE(SBI_ADDR, (reg << 16));
242 I915_WRITE(SBI_DATA, value);
243
244 if (destination == SBI_ICLK)
245 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
246 else
247 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
248 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
249
250 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
251 100)) {
252 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
253 return;
254 }
255}
e9fe51c6
SK
256
257u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg)
258{
259 u32 val = 0;
42a88e97 260 vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRRDDA_NP,
cf63e4a2 261 reg, &val);
e9fe51c6
SK
262 return val;
263}
264
265void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
266{
42a88e97 267 vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRWRDA_NP,
cf63e4a2 268 reg, &val);
e9fe51c6 269}