drm/i915: Write the SDVO reg twice on IBX
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e 31#include <linux/delay.h>
178f736a 32#include <linux/hdmi.h>
760285e7 33#include <drm/drmP.h>
c6f95f27 34#include <drm/drm_atomic_helper.h>
760285e7
DH
35#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
7d57382e 37#include "intel_drv.h"
760285e7 38#include <drm/i915_drm.h>
7d57382e
EA
39#include "i915_drv.h"
40
30add22d
PZ
41static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
42{
da63a9f2 43 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
30add22d
PZ
44}
45
afba0188
DV
46static void
47assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
48{
30add22d 49 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
afba0188
DV
50 struct drm_i915_private *dev_priv = dev->dev_private;
51 uint32_t enabled_bits;
52
affa9354 53 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
afba0188 54
b242b7f7 55 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
afba0188
DV
56 "HDMI port enabled, expecting disabled\n");
57}
58
f5bbfca3 59struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 60{
da63a9f2
PZ
61 struct intel_digital_port *intel_dig_port =
62 container_of(encoder, struct intel_digital_port, base.base);
63 return &intel_dig_port->hdmi;
ea5b213a
CW
64}
65
df0e9248
CW
66static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
67{
da63a9f2 68 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
df0e9248
CW
69}
70
178f736a 71static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
3c17fe4b 72{
178f736a
DL
73 switch (type) {
74 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 75 return VIDEO_DIP_SELECT_AVI;
178f736a 76 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 77 return VIDEO_DIP_SELECT_SPD;
c8bb75af
LD
78 case HDMI_INFOFRAME_TYPE_VENDOR:
79 return VIDEO_DIP_SELECT_VENDOR;
45187ace 80 default:
178f736a 81 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
ed517fbb 82 return 0;
45187ace 83 }
45187ace
JB
84}
85
178f736a 86static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
45187ace 87{
178f736a
DL
88 switch (type) {
89 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 90 return VIDEO_DIP_ENABLE_AVI;
178f736a 91 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 92 return VIDEO_DIP_ENABLE_SPD;
c8bb75af
LD
93 case HDMI_INFOFRAME_TYPE_VENDOR:
94 return VIDEO_DIP_ENABLE_VENDOR;
fa193ff7 95 default:
178f736a 96 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
ed517fbb 97 return 0;
fa193ff7 98 }
fa193ff7
PZ
99}
100
178f736a 101static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
2da8af54 102{
178f736a
DL
103 switch (type) {
104 case HDMI_INFOFRAME_TYPE_AVI:
2da8af54 105 return VIDEO_DIP_ENABLE_AVI_HSW;
178f736a 106 case HDMI_INFOFRAME_TYPE_SPD:
2da8af54 107 return VIDEO_DIP_ENABLE_SPD_HSW;
c8bb75af
LD
108 case HDMI_INFOFRAME_TYPE_VENDOR:
109 return VIDEO_DIP_ENABLE_VS_HSW;
2da8af54 110 default:
178f736a 111 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
2da8af54
PZ
112 return 0;
113 }
114}
115
178f736a 116static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
a57c774a
AK
117 enum transcoder cpu_transcoder,
118 struct drm_i915_private *dev_priv)
2da8af54 119{
178f736a
DL
120 switch (type) {
121 case HDMI_INFOFRAME_TYPE_AVI:
7d9bcebe 122 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
178f736a 123 case HDMI_INFOFRAME_TYPE_SPD:
7d9bcebe 124 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
c8bb75af
LD
125 case HDMI_INFOFRAME_TYPE_VENDOR:
126 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
2da8af54 127 default:
178f736a 128 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
2da8af54
PZ
129 return 0;
130 }
131}
132
a3da1df7 133static void g4x_write_infoframe(struct drm_encoder *encoder,
178f736a 134 enum hdmi_infoframe_type type,
fff63867 135 const void *frame, ssize_t len)
45187ace 136{
fff63867 137 const uint32_t *data = frame;
3c17fe4b
DH
138 struct drm_device *dev = encoder->dev;
139 struct drm_i915_private *dev_priv = dev->dev_private;
22509ec8 140 u32 val = I915_READ(VIDEO_DIP_CTL);
178f736a 141 int i;
3c17fe4b 142
822974ae
PZ
143 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
144
1d4f85ac 145 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 146 val |= g4x_infoframe_index(type);
22509ec8 147
178f736a 148 val &= ~g4x_infoframe_enable(type);
45187ace 149
22509ec8 150 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 151
9d9740f0 152 mmiowb();
45187ace 153 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
154 I915_WRITE(VIDEO_DIP_DATA, *data);
155 data++;
156 }
adf00b26
PZ
157 /* Write every possible data byte to force correct ECC calculation. */
158 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
159 I915_WRITE(VIDEO_DIP_DATA, 0);
9d9740f0 160 mmiowb();
3c17fe4b 161
178f736a 162 val |= g4x_infoframe_enable(type);
60c5ea2d 163 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 164 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 165
22509ec8 166 I915_WRITE(VIDEO_DIP_CTL, val);
9d9740f0 167 POSTING_READ(VIDEO_DIP_CTL);
3c17fe4b
DH
168}
169
e43823ec
JB
170static bool g4x_infoframe_enabled(struct drm_encoder *encoder)
171{
172 struct drm_device *dev = encoder->dev;
173 struct drm_i915_private *dev_priv = dev->dev_private;
89a35ecd 174 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
e43823ec
JB
175 u32 val = I915_READ(VIDEO_DIP_CTL);
176
89a35ecd
JB
177 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
178 return val & VIDEO_DIP_ENABLE;
179
180 return false;
e43823ec
JB
181}
182
fdf1250a 183static void ibx_write_infoframe(struct drm_encoder *encoder,
178f736a 184 enum hdmi_infoframe_type type,
fff63867 185 const void *frame, ssize_t len)
fdf1250a 186{
fff63867 187 const uint32_t *data = frame;
fdf1250a
PZ
188 struct drm_device *dev = encoder->dev;
189 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 190 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 191 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
fdf1250a
PZ
192 u32 val = I915_READ(reg);
193
822974ae
PZ
194 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
195
fdf1250a 196 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 197 val |= g4x_infoframe_index(type);
fdf1250a 198
178f736a 199 val &= ~g4x_infoframe_enable(type);
fdf1250a
PZ
200
201 I915_WRITE(reg, val);
202
9d9740f0 203 mmiowb();
fdf1250a
PZ
204 for (i = 0; i < len; i += 4) {
205 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
206 data++;
207 }
adf00b26
PZ
208 /* Write every possible data byte to force correct ECC calculation. */
209 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
210 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 211 mmiowb();
fdf1250a 212
178f736a 213 val |= g4x_infoframe_enable(type);
fdf1250a 214 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 215 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
216
217 I915_WRITE(reg, val);
9d9740f0 218 POSTING_READ(reg);
fdf1250a
PZ
219}
220
e43823ec
JB
221static bool ibx_infoframe_enabled(struct drm_encoder *encoder)
222{
223 struct drm_device *dev = encoder->dev;
224 struct drm_i915_private *dev_priv = dev->dev_private;
225 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
052f62f7 226 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
e43823ec
JB
227 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
228 u32 val = I915_READ(reg);
229
052f62f7
JN
230 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
231 return val & VIDEO_DIP_ENABLE;
232
233 return false;
e43823ec
JB
234}
235
fdf1250a 236static void cpt_write_infoframe(struct drm_encoder *encoder,
178f736a 237 enum hdmi_infoframe_type type,
fff63867 238 const void *frame, ssize_t len)
b055c8f3 239{
fff63867 240 const uint32_t *data = frame;
b055c8f3
JB
241 struct drm_device *dev = encoder->dev;
242 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 243 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 244 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 245 u32 val = I915_READ(reg);
b055c8f3 246
822974ae
PZ
247 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
248
64a8fc01 249 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 250 val |= g4x_infoframe_index(type);
45187ace 251
ecb97851
PZ
252 /* The DIP control register spec says that we need to update the AVI
253 * infoframe without clearing its enable bit */
178f736a
DL
254 if (type != HDMI_INFOFRAME_TYPE_AVI)
255 val &= ~g4x_infoframe_enable(type);
ecb97851 256
22509ec8 257 I915_WRITE(reg, val);
45187ace 258
9d9740f0 259 mmiowb();
45187ace 260 for (i = 0; i < len; i += 4) {
b055c8f3
JB
261 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
262 data++;
263 }
adf00b26
PZ
264 /* Write every possible data byte to force correct ECC calculation. */
265 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
266 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 267 mmiowb();
b055c8f3 268
178f736a 269 val |= g4x_infoframe_enable(type);
60c5ea2d 270 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 271 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 272
22509ec8 273 I915_WRITE(reg, val);
9d9740f0 274 POSTING_READ(reg);
45187ace 275}
90b107c8 276
e43823ec
JB
277static bool cpt_infoframe_enabled(struct drm_encoder *encoder)
278{
279 struct drm_device *dev = encoder->dev;
280 struct drm_i915_private *dev_priv = dev->dev_private;
281 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
282 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
283 u32 val = I915_READ(reg);
284
285 return val & VIDEO_DIP_ENABLE;
286}
287
90b107c8 288static void vlv_write_infoframe(struct drm_encoder *encoder,
178f736a 289 enum hdmi_infoframe_type type,
fff63867 290 const void *frame, ssize_t len)
90b107c8 291{
fff63867 292 const uint32_t *data = frame;
90b107c8
SK
293 struct drm_device *dev = encoder->dev;
294 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 295 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 296 int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 297 u32 val = I915_READ(reg);
90b107c8 298
822974ae
PZ
299 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
300
90b107c8 301 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 302 val |= g4x_infoframe_index(type);
22509ec8 303
178f736a 304 val &= ~g4x_infoframe_enable(type);
90b107c8 305
22509ec8 306 I915_WRITE(reg, val);
90b107c8 307
9d9740f0 308 mmiowb();
90b107c8
SK
309 for (i = 0; i < len; i += 4) {
310 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
311 data++;
312 }
adf00b26
PZ
313 /* Write every possible data byte to force correct ECC calculation. */
314 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
315 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 316 mmiowb();
90b107c8 317
178f736a 318 val |= g4x_infoframe_enable(type);
60c5ea2d 319 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 320 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 321
22509ec8 322 I915_WRITE(reg, val);
9d9740f0 323 POSTING_READ(reg);
90b107c8
SK
324}
325
e43823ec
JB
326static bool vlv_infoframe_enabled(struct drm_encoder *encoder)
327{
328 struct drm_device *dev = encoder->dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
535afa2e 331 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
e43823ec
JB
332 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
333 u32 val = I915_READ(reg);
334
eeea3e67 335 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
535afa2e
JB
336 return val & VIDEO_DIP_ENABLE;
337
338 return false;
e43823ec
JB
339}
340
8c5f5f7c 341static void hsw_write_infoframe(struct drm_encoder *encoder,
178f736a 342 enum hdmi_infoframe_type type,
fff63867 343 const void *frame, ssize_t len)
8c5f5f7c 344{
fff63867 345 const uint32_t *data = frame;
2da8af54
PZ
346 struct drm_device *dev = encoder->dev;
347 struct drm_i915_private *dev_priv = dev->dev_private;
348 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
6e3c9717 349 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
178f736a
DL
350 u32 data_reg;
351 int i;
2da8af54 352 u32 val = I915_READ(ctl_reg);
8c5f5f7c 353
178f736a 354 data_reg = hsw_infoframe_data_reg(type,
6e3c9717 355 intel_crtc->config->cpu_transcoder,
a57c774a 356 dev_priv);
2da8af54
PZ
357 if (data_reg == 0)
358 return;
359
178f736a 360 val &= ~hsw_infoframe_enable(type);
2da8af54
PZ
361 I915_WRITE(ctl_reg, val);
362
9d9740f0 363 mmiowb();
2da8af54
PZ
364 for (i = 0; i < len; i += 4) {
365 I915_WRITE(data_reg + i, *data);
366 data++;
367 }
adf00b26
PZ
368 /* Write every possible data byte to force correct ECC calculation. */
369 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
370 I915_WRITE(data_reg + i, 0);
9d9740f0 371 mmiowb();
8c5f5f7c 372
178f736a 373 val |= hsw_infoframe_enable(type);
2da8af54 374 I915_WRITE(ctl_reg, val);
9d9740f0 375 POSTING_READ(ctl_reg);
8c5f5f7c
ED
376}
377
e43823ec
JB
378static bool hsw_infoframe_enabled(struct drm_encoder *encoder)
379{
380 struct drm_device *dev = encoder->dev;
381 struct drm_i915_private *dev_priv = dev->dev_private;
382 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
6e3c9717 383 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
e43823ec
JB
384 u32 val = I915_READ(ctl_reg);
385
386 return val & (VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_SPD_HSW |
387 VIDEO_DIP_ENABLE_VS_HSW);
388}
389
5adaea79
DL
390/*
391 * The data we write to the DIP data buffer registers is 1 byte bigger than the
392 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
393 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
394 * used for both technologies.
395 *
396 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
397 * DW1: DB3 | DB2 | DB1 | DB0
398 * DW2: DB7 | DB6 | DB5 | DB4
399 * DW3: ...
400 *
401 * (HB is Header Byte, DB is Data Byte)
402 *
403 * The hdmi pack() functions don't know about that hardware specific hole so we
404 * trick them by giving an offset into the buffer and moving back the header
405 * bytes by one.
406 */
9198ee5b
DL
407static void intel_write_infoframe(struct drm_encoder *encoder,
408 union hdmi_infoframe *frame)
45187ace
JB
409{
410 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
5adaea79
DL
411 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
412 ssize_t len;
45187ace 413
5adaea79
DL
414 /* see comment above for the reason for this offset */
415 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
416 if (len < 0)
417 return;
418
419 /* Insert the 'hole' (see big comment above) at position 3 */
420 buffer[0] = buffer[1];
421 buffer[1] = buffer[2];
422 buffer[2] = buffer[3];
423 buffer[3] = 0;
424 len++;
45187ace 425
5adaea79 426 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
45187ace
JB
427}
428
687f4d06 429static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
c846b619 430 struct drm_display_mode *adjusted_mode)
45187ace 431{
abedc077 432 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
50f3b016 433 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
5adaea79
DL
434 union hdmi_infoframe frame;
435 int ret;
45187ace 436
94a11ddc
VK
437 /* Set user selected PAR to incoming mode's member */
438 adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
439
5adaea79
DL
440 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
441 adjusted_mode);
442 if (ret < 0) {
443 DRM_ERROR("couldn't fill AVI infoframe\n");
444 return;
445 }
c846b619 446
abedc077 447 if (intel_hdmi->rgb_quant_range_selectable) {
6e3c9717 448 if (intel_crtc->config->limited_color_range)
5adaea79
DL
449 frame.avi.quantization_range =
450 HDMI_QUANTIZATION_RANGE_LIMITED;
abedc077 451 else
5adaea79
DL
452 frame.avi.quantization_range =
453 HDMI_QUANTIZATION_RANGE_FULL;
abedc077
VS
454 }
455
9198ee5b 456 intel_write_infoframe(encoder, &frame);
b055c8f3
JB
457}
458
687f4d06 459static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3 460{
5adaea79
DL
461 union hdmi_infoframe frame;
462 int ret;
463
464 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
465 if (ret < 0) {
466 DRM_ERROR("couldn't fill SPD infoframe\n");
467 return;
468 }
c0864cb3 469
5adaea79 470 frame.spd.sdi = HDMI_SPD_SDI_PC;
c0864cb3 471
9198ee5b 472 intel_write_infoframe(encoder, &frame);
c0864cb3
JB
473}
474
c8bb75af
LD
475static void
476intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
477 struct drm_display_mode *adjusted_mode)
478{
479 union hdmi_infoframe frame;
480 int ret;
481
482 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
483 adjusted_mode);
484 if (ret < 0)
485 return;
486
487 intel_write_infoframe(encoder, &frame);
488}
489
687f4d06 490static void g4x_set_infoframes(struct drm_encoder *encoder,
6897b4b5 491 bool enable,
687f4d06
PZ
492 struct drm_display_mode *adjusted_mode)
493{
0c14c7f9 494 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
69fde0a6
VS
495 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
496 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
0c14c7f9
PZ
497 u32 reg = VIDEO_DIP_CTL;
498 u32 val = I915_READ(reg);
822cdc52 499 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 500
afba0188
DV
501 assert_hdmi_port_disabled(intel_hdmi);
502
0c14c7f9
PZ
503 /* If the registers were not initialized yet, they might be zeroes,
504 * which means we're selecting the AVI DIP and we're setting its
505 * frequency to once. This seems to really confuse the HW and make
506 * things stop working (the register spec says the AVI always needs to
507 * be sent every VSync). So here we avoid writing to the register more
508 * than we need and also explicitly select the AVI DIP and explicitly
509 * set its frequency to every VSync. Avoiding to write it twice seems to
510 * be enough to solve the problem, but being defensive shouldn't hurt us
511 * either. */
512 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
513
6897b4b5 514 if (!enable) {
0c14c7f9
PZ
515 if (!(val & VIDEO_DIP_ENABLE))
516 return;
517 val &= ~VIDEO_DIP_ENABLE;
518 I915_WRITE(reg, val);
9d9740f0 519 POSTING_READ(reg);
0c14c7f9
PZ
520 return;
521 }
522
72b78c9d
PZ
523 if (port != (val & VIDEO_DIP_PORT_MASK)) {
524 if (val & VIDEO_DIP_ENABLE) {
525 val &= ~VIDEO_DIP_ENABLE;
526 I915_WRITE(reg, val);
9d9740f0 527 POSTING_READ(reg);
72b78c9d
PZ
528 }
529 val &= ~VIDEO_DIP_PORT_MASK;
530 val |= port;
531 }
532
822974ae 533 val |= VIDEO_DIP_ENABLE;
0dd87d20 534 val &= ~VIDEO_DIP_ENABLE_VENDOR;
822974ae 535
f278d972 536 I915_WRITE(reg, val);
9d9740f0 537 POSTING_READ(reg);
f278d972 538
687f4d06
PZ
539 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
540 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 541 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
542}
543
544static void ibx_set_infoframes(struct drm_encoder *encoder,
6897b4b5 545 bool enable,
687f4d06
PZ
546 struct drm_display_mode *adjusted_mode)
547{
0c14c7f9
PZ
548 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
549 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
69fde0a6
VS
550 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
551 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
0c14c7f9
PZ
552 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
553 u32 val = I915_READ(reg);
822cdc52 554 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 555
afba0188
DV
556 assert_hdmi_port_disabled(intel_hdmi);
557
0c14c7f9
PZ
558 /* See the big comment in g4x_set_infoframes() */
559 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
560
6897b4b5 561 if (!enable) {
0c14c7f9
PZ
562 if (!(val & VIDEO_DIP_ENABLE))
563 return;
564 val &= ~VIDEO_DIP_ENABLE;
565 I915_WRITE(reg, val);
9d9740f0 566 POSTING_READ(reg);
0c14c7f9
PZ
567 return;
568 }
569
72b78c9d
PZ
570 if (port != (val & VIDEO_DIP_PORT_MASK)) {
571 if (val & VIDEO_DIP_ENABLE) {
572 val &= ~VIDEO_DIP_ENABLE;
573 I915_WRITE(reg, val);
9d9740f0 574 POSTING_READ(reg);
72b78c9d
PZ
575 }
576 val &= ~VIDEO_DIP_PORT_MASK;
577 val |= port;
578 }
579
822974ae 580 val |= VIDEO_DIP_ENABLE;
0dd87d20
PZ
581 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
582 VIDEO_DIP_ENABLE_GCP);
822974ae 583
f278d972 584 I915_WRITE(reg, val);
9d9740f0 585 POSTING_READ(reg);
f278d972 586
687f4d06
PZ
587 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
588 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 589 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
590}
591
592static void cpt_set_infoframes(struct drm_encoder *encoder,
6897b4b5 593 bool enable,
687f4d06
PZ
594 struct drm_display_mode *adjusted_mode)
595{
0c14c7f9
PZ
596 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
597 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
598 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
599 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
600 u32 val = I915_READ(reg);
601
afba0188
DV
602 assert_hdmi_port_disabled(intel_hdmi);
603
0c14c7f9
PZ
604 /* See the big comment in g4x_set_infoframes() */
605 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
606
6897b4b5 607 if (!enable) {
0c14c7f9
PZ
608 if (!(val & VIDEO_DIP_ENABLE))
609 return;
610 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
611 I915_WRITE(reg, val);
9d9740f0 612 POSTING_READ(reg);
0c14c7f9
PZ
613 return;
614 }
615
822974ae
PZ
616 /* Set both together, unset both together: see the spec. */
617 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
0dd87d20
PZ
618 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
619 VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
620
621 I915_WRITE(reg, val);
9d9740f0 622 POSTING_READ(reg);
822974ae 623
687f4d06
PZ
624 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
625 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 626 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
627}
628
629static void vlv_set_infoframes(struct drm_encoder *encoder,
6897b4b5 630 bool enable,
687f4d06
PZ
631 struct drm_display_mode *adjusted_mode)
632{
0c14c7f9 633 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
6a2b8021 634 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
0c14c7f9
PZ
635 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
636 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
637 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
638 u32 val = I915_READ(reg);
6a2b8021 639 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 640
afba0188
DV
641 assert_hdmi_port_disabled(intel_hdmi);
642
0c14c7f9
PZ
643 /* See the big comment in g4x_set_infoframes() */
644 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
645
6897b4b5 646 if (!enable) {
0c14c7f9
PZ
647 if (!(val & VIDEO_DIP_ENABLE))
648 return;
649 val &= ~VIDEO_DIP_ENABLE;
650 I915_WRITE(reg, val);
9d9740f0 651 POSTING_READ(reg);
0c14c7f9
PZ
652 return;
653 }
654
6a2b8021
JB
655 if (port != (val & VIDEO_DIP_PORT_MASK)) {
656 if (val & VIDEO_DIP_ENABLE) {
657 val &= ~VIDEO_DIP_ENABLE;
658 I915_WRITE(reg, val);
659 POSTING_READ(reg);
660 }
661 val &= ~VIDEO_DIP_PORT_MASK;
662 val |= port;
663 }
664
822974ae 665 val |= VIDEO_DIP_ENABLE;
4d47dfb8
JB
666 val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
667 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
668
669 I915_WRITE(reg, val);
9d9740f0 670 POSTING_READ(reg);
822974ae 671
687f4d06
PZ
672 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
673 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 674 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
675}
676
677static void hsw_set_infoframes(struct drm_encoder *encoder,
6897b4b5 678 bool enable,
687f4d06
PZ
679 struct drm_display_mode *adjusted_mode)
680{
0c14c7f9
PZ
681 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
682 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
683 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
6e3c9717 684 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
0dd87d20 685 u32 val = I915_READ(reg);
0c14c7f9 686
afba0188
DV
687 assert_hdmi_port_disabled(intel_hdmi);
688
6897b4b5 689 if (!enable) {
0c14c7f9 690 I915_WRITE(reg, 0);
9d9740f0 691 POSTING_READ(reg);
0c14c7f9
PZ
692 return;
693 }
694
0dd87d20
PZ
695 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
696 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
697
698 I915_WRITE(reg, val);
9d9740f0 699 POSTING_READ(reg);
0dd87d20 700
687f4d06
PZ
701 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
702 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 703 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
704}
705
4cde8a21 706static void intel_hdmi_prepare(struct intel_encoder *encoder)
7d57382e 707{
c59423a3 708 struct drm_device *dev = encoder->base.dev;
7d57382e 709 struct drm_i915_private *dev_priv = dev->dev_private;
c59423a3
DV
710 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
711 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
6e3c9717 712 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
b242b7f7 713 u32 hdmi_val;
7d57382e 714
b242b7f7 715 hdmi_val = SDVO_ENCODING_HDMI;
2af2c490 716 if (!HAS_PCH_SPLIT(dev))
b242b7f7 717 hdmi_val |= intel_hdmi->color_range;
b599c0bc 718 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
b242b7f7 719 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
b599c0bc 720 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
b242b7f7 721 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 722
6e3c9717 723 if (crtc->config->pipe_bpp > 24)
4f3a8bc7 724 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
020f6704 725 else
4f3a8bc7 726 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
020f6704 727
6e3c9717 728 if (crtc->config->has_hdmi_sink)
dc0fa718 729 hdmi_val |= HDMI_MODE_SELECT_HDMI;
2e3d6006 730
75770564 731 if (HAS_PCH_CPT(dev))
c59423a3 732 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
44f37d1f
CML
733 else if (IS_CHERRYVIEW(dev))
734 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
dc0fa718 735 else
c59423a3 736 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
7d57382e 737
b242b7f7
PZ
738 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
739 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e
EA
740}
741
85234cdc
DV
742static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
743 enum pipe *pipe)
7d57382e 744{
85234cdc 745 struct drm_device *dev = encoder->base.dev;
7d57382e 746 struct drm_i915_private *dev_priv = dev->dev_private;
85234cdc 747 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
6d129bea 748 enum intel_display_power_domain power_domain;
85234cdc
DV
749 u32 tmp;
750
6d129bea 751 power_domain = intel_display_port_power_domain(encoder);
f458ebbc 752 if (!intel_display_power_is_enabled(dev_priv, power_domain))
6d129bea
ID
753 return false;
754
b242b7f7 755 tmp = I915_READ(intel_hdmi->hdmi_reg);
85234cdc
DV
756
757 if (!(tmp & SDVO_ENABLE))
758 return false;
759
760 if (HAS_PCH_CPT(dev))
761 *pipe = PORT_TO_PIPE_CPT(tmp);
71485e0a
VS
762 else if (IS_CHERRYVIEW(dev))
763 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
85234cdc
DV
764 else
765 *pipe = PORT_TO_PIPE(tmp);
766
767 return true;
768}
769
045ac3b5 770static void intel_hdmi_get_config(struct intel_encoder *encoder,
5cec258b 771 struct intel_crtc_state *pipe_config)
045ac3b5
JB
772{
773 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
8c875fca
VS
774 struct drm_device *dev = encoder->base.dev;
775 struct drm_i915_private *dev_priv = dev->dev_private;
045ac3b5 776 u32 tmp, flags = 0;
18442d08 777 int dotclock;
045ac3b5
JB
778
779 tmp = I915_READ(intel_hdmi->hdmi_reg);
780
781 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
782 flags |= DRM_MODE_FLAG_PHSYNC;
783 else
784 flags |= DRM_MODE_FLAG_NHSYNC;
785
786 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
787 flags |= DRM_MODE_FLAG_PVSYNC;
788 else
789 flags |= DRM_MODE_FLAG_NVSYNC;
790
6897b4b5
DV
791 if (tmp & HDMI_MODE_SELECT_HDMI)
792 pipe_config->has_hdmi_sink = true;
793
e43823ec
JB
794 if (intel_hdmi->infoframe_enabled(&encoder->base))
795 pipe_config->has_infoframe = true;
796
c84db770 797 if (tmp & SDVO_AUDIO_ENABLE)
9ed109a7
DV
798 pipe_config->has_audio = true;
799
8c875fca
VS
800 if (!HAS_PCH_SPLIT(dev) &&
801 tmp & HDMI_COLOR_RANGE_16_235)
802 pipe_config->limited_color_range = true;
803
2d112de7 804 pipe_config->base.adjusted_mode.flags |= flags;
18442d08
VS
805
806 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
807 dotclock = pipe_config->port_clock * 2 / 3;
808 else
809 dotclock = pipe_config->port_clock;
810
811 if (HAS_PCH_SPLIT(dev_priv->dev))
812 ironlake_check_encoder_dotclock(pipe_config, dotclock);
813
2d112de7 814 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
045ac3b5
JB
815}
816
5ab432ef 817static void intel_enable_hdmi(struct intel_encoder *encoder)
7d57382e 818{
5ab432ef 819 struct drm_device *dev = encoder->base.dev;
7d57382e 820 struct drm_i915_private *dev_priv = dev->dev_private;
dc0fa718 821 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 822 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7d57382e 823 u32 temp;
2deed761
WF
824 u32 enable_bits = SDVO_ENABLE;
825
6e3c9717 826 if (intel_crtc->config->has_audio)
2deed761 827 enable_bits |= SDVO_AUDIO_ENABLE;
7d57382e 828
b242b7f7 829 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 830
7a87c289 831 /* HW workaround for IBX, we need to move the port to transcoder A
dc0fa718
PZ
832 * before disabling it, so restore the transcoder select bit here. */
833 if (HAS_PCH_IBX(dev))
834 enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
7a87c289 835
d8a2d0e0
ZW
836 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
837 * we do this anyway which shows more stable in testing.
838 */
c619eed4 839 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
840 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
841 POSTING_READ(intel_hdmi->hdmi_reg);
d8a2d0e0
ZW
842 }
843
5ab432ef
DV
844 temp |= enable_bits;
845
b242b7f7
PZ
846 I915_WRITE(intel_hdmi->hdmi_reg, temp);
847 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
848
849 /* HW workaround, need to write this twice for issue that may result
850 * in first write getting masked.
851 */
852 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
853 I915_WRITE(intel_hdmi->hdmi_reg, temp);
854 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e 855 }
c1dec79a 856
6e3c9717
ACO
857 if (intel_crtc->config->has_audio) {
858 WARN_ON(!intel_crtc->config->has_hdmi_sink);
c1dec79a
JN
859 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
860 pipe_name(intel_crtc->pipe));
861 intel_audio_codec_enable(encoder);
862 }
b76cf76b 863}
89b667f8 864
b76cf76b
JN
865static void vlv_enable_hdmi(struct intel_encoder *encoder)
866{
5ab432ef
DV
867}
868
869static void intel_disable_hdmi(struct intel_encoder *encoder)
870{
871 struct drm_device *dev = encoder->base.dev;
872 struct drm_i915_private *dev_priv = dev->dev_private;
873 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
495a5bb8 874 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 875 u32 temp;
3cce574f 876 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
5ab432ef 877
6e3c9717 878 if (crtc->config->has_audio)
495a5bb8
JN
879 intel_audio_codec_disable(encoder);
880
b242b7f7 881 temp = I915_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
882
883 /* HW workaround for IBX, we need to move the port to transcoder A
884 * before disabling it. */
885 if (HAS_PCH_IBX(dev)) {
886 struct drm_crtc *crtc = encoder->base.crtc;
887 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
888
889 if (temp & SDVO_PIPE_B_SELECT) {
890 temp &= ~SDVO_PIPE_B_SELECT;
b242b7f7
PZ
891 I915_WRITE(intel_hdmi->hdmi_reg, temp);
892 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
893
894 /* Again we need to write this twice. */
b242b7f7
PZ
895 I915_WRITE(intel_hdmi->hdmi_reg, temp);
896 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
897
898 /* Transcoder selection bits only update
899 * effectively on vblank. */
900 if (crtc)
901 intel_wait_for_vblank(dev, pipe);
902 else
903 msleep(50);
904 }
7d57382e 905 }
d8a2d0e0 906
5ab432ef 907 temp &= ~enable_bits;
d8a2d0e0 908
b242b7f7
PZ
909 I915_WRITE(intel_hdmi->hdmi_reg, temp);
910 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e
EA
911}
912
40478455 913static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
7d148ef5
DV
914{
915 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
916
40478455 917 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
7d148ef5 918 return 165000;
e3c33578 919 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
7d148ef5
DV
920 return 300000;
921 else
922 return 225000;
923}
924
c19de8eb
DL
925static enum drm_mode_status
926intel_hdmi_mode_valid(struct drm_connector *connector,
927 struct drm_display_mode *mode)
7d57382e 928{
697c4078
CT
929 int clock = mode->clock;
930
931 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
932 clock *= 2;
933
934 if (clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
935 true))
7d57382e 936 return MODE_CLOCK_HIGH;
697c4078 937 if (clock < 20000)
5cbba41d 938 return MODE_CLOCK_LOW;
7d57382e
EA
939
940 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
941 return MODE_NO_DBLESCAN;
942
943 return MODE_OK;
944}
945
77f06c86 946static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
71800632 947{
77f06c86
ACO
948 struct drm_device *dev = crtc_state->base.crtc->dev;
949 struct drm_atomic_state *state;
71800632 950 struct intel_encoder *encoder;
da3ced29 951 struct drm_connector *connector;
77f06c86 952 struct drm_connector_state *connector_state;
71800632 953 int count = 0, count_hdmi = 0;
77f06c86 954 int i;
71800632 955
f227ae9e 956 if (HAS_GMCH_DISPLAY(dev))
71800632
VS
957 return false;
958
77f06c86
ACO
959 state = crtc_state->base.state;
960
da3ced29 961 for_each_connector_in_state(state, connector, connector_state, i) {
77f06c86
ACO
962 if (connector_state->crtc != crtc_state->base.crtc)
963 continue;
964
965 encoder = to_intel_encoder(connector_state->best_encoder);
966
71800632
VS
967 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
968 count++;
969 }
970
971 /*
972 * HDMI 12bpc affects the clocks, so it's only possible
973 * when not cloning with other encoder types.
974 */
975 return count_hdmi > 0 && count_hdmi == count;
976}
977
5bfe2ac0 978bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 979 struct intel_crtc_state *pipe_config)
7d57382e 980{
5bfe2ac0
DV
981 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
982 struct drm_device *dev = encoder->base.dev;
2d112de7
ACO
983 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
984 int clock_12bpc = pipe_config->base.adjusted_mode.crtc_clock * 3 / 2;
40478455 985 int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
e29c22c0 986 int desired_bpp;
3685a8f3 987
6897b4b5
DV
988 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
989
e43823ec
JB
990 if (pipe_config->has_hdmi_sink)
991 pipe_config->has_infoframe = true;
992
55bc60db
VS
993 if (intel_hdmi->color_range_auto) {
994 /* See CEA-861-E - 5.1 Default Encoding Parameters */
6897b4b5 995 if (pipe_config->has_hdmi_sink &&
18316c8c 996 drm_match_cea_mode(adjusted_mode) > 1)
4f3a8bc7 997 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
55bc60db
VS
998 else
999 intel_hdmi->color_range = 0;
1000 }
1001
697c4078
CT
1002 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1003 pipe_config->pixel_multiplier = 2;
1004 }
1005
3685a8f3 1006 if (intel_hdmi->color_range)
50f3b016 1007 pipe_config->limited_color_range = true;
3685a8f3 1008
5bfe2ac0
DV
1009 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
1010 pipe_config->has_pch_encoder = true;
1011
9ed109a7
DV
1012 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
1013 pipe_config->has_audio = true;
1014
4e53c2e0
DV
1015 /*
1016 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1017 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
325b9d04
DV
1018 * outputs. We also need to check that the higher clock still fits
1019 * within limits.
4e53c2e0 1020 */
6897b4b5 1021 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
71800632 1022 clock_12bpc <= portclock_limit &&
77f06c86 1023 hdmi_12bpc_possible(pipe_config)) {
e29c22c0
DV
1024 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1025 desired_bpp = 12*3;
325b9d04
DV
1026
1027 /* Need to adjust the port link by 1.5x for 12bpc. */
ff9a6750 1028 pipe_config->port_clock = clock_12bpc;
4e53c2e0 1029 } else {
e29c22c0
DV
1030 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1031 desired_bpp = 8*3;
1032 }
1033
1034 if (!pipe_config->bw_constrained) {
1035 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
1036 pipe_config->pipe_bpp = desired_bpp;
4e53c2e0
DV
1037 }
1038
241bfc38 1039 if (adjusted_mode->crtc_clock > portclock_limit) {
325b9d04
DV
1040 DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
1041 return false;
1042 }
1043
7d57382e
EA
1044 return true;
1045}
1046
953ece69
CW
1047static void
1048intel_hdmi_unset_edid(struct drm_connector *connector)
9dff6af8 1049{
df0e9248 1050 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
9dff6af8 1051
953ece69
CW
1052 intel_hdmi->has_hdmi_sink = false;
1053 intel_hdmi->has_audio = false;
1054 intel_hdmi->rgb_quant_range_selectable = false;
1055
1056 kfree(to_intel_connector(connector)->detect_edid);
1057 to_intel_connector(connector)->detect_edid = NULL;
1058}
1059
1060static bool
1061intel_hdmi_set_edid(struct drm_connector *connector)
1062{
1063 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1064 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1065 struct intel_encoder *intel_encoder =
1066 &hdmi_to_dig_port(intel_hdmi)->base;
1067 enum intel_display_power_domain power_domain;
1068 struct edid *edid;
1069 bool connected = false;
164c8598 1070
671dedd2
ID
1071 power_domain = intel_display_port_power_domain(intel_encoder);
1072 intel_display_power_get(dev_priv, power_domain);
1073
f899fc64 1074 edid = drm_get_edid(connector,
3bd7d909
DK
1075 intel_gmbus_get_adapter(dev_priv,
1076 intel_hdmi->ddc_bus));
2ded9e27 1077
953ece69 1078 intel_display_power_put(dev_priv, power_domain);
30ad48b7 1079
953ece69
CW
1080 to_intel_connector(connector)->detect_edid = edid;
1081 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1082 intel_hdmi->rgb_quant_range_selectable =
1083 drm_rgb_quant_range_selectable(edid);
1084
1085 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
b1d7e4b4
WF
1086 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1087 intel_hdmi->has_audio =
953ece69
CW
1088 intel_hdmi->force_audio == HDMI_AUDIO_ON;
1089
1090 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
1091 intel_hdmi->has_hdmi_sink =
1092 drm_detect_hdmi_monitor(edid);
1093
1094 connected = true;
55b7d6e8
CW
1095 }
1096
953ece69
CW
1097 return connected;
1098}
1099
1100static enum drm_connector_status
1101intel_hdmi_detect(struct drm_connector *connector, bool force)
1102{
1103 enum drm_connector_status status;
1104
1105 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1106 connector->base.id, connector->name);
1107
1108 intel_hdmi_unset_edid(connector);
1109
1110 if (intel_hdmi_set_edid(connector)) {
1111 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1112
1113 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1114 status = connector_status_connected;
1115 } else
1116 status = connector_status_disconnected;
671dedd2 1117
2ded9e27 1118 return status;
7d57382e
EA
1119}
1120
953ece69
CW
1121static void
1122intel_hdmi_force(struct drm_connector *connector)
7d57382e 1123{
953ece69 1124 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
7d57382e 1125
953ece69
CW
1126 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1127 connector->base.id, connector->name);
7d57382e 1128
953ece69 1129 intel_hdmi_unset_edid(connector);
671dedd2 1130
953ece69
CW
1131 if (connector->status != connector_status_connected)
1132 return;
671dedd2 1133
953ece69
CW
1134 intel_hdmi_set_edid(connector);
1135 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1136}
671dedd2 1137
953ece69
CW
1138static int intel_hdmi_get_modes(struct drm_connector *connector)
1139{
1140 struct edid *edid;
1141
1142 edid = to_intel_connector(connector)->detect_edid;
1143 if (edid == NULL)
1144 return 0;
671dedd2 1145
953ece69 1146 return intel_connector_update_modes(connector, edid);
7d57382e
EA
1147}
1148
1aad7ac0
CW
1149static bool
1150intel_hdmi_detect_audio(struct drm_connector *connector)
1151{
1aad7ac0 1152 bool has_audio = false;
953ece69 1153 struct edid *edid;
1aad7ac0 1154
953ece69
CW
1155 edid = to_intel_connector(connector)->detect_edid;
1156 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
1157 has_audio = drm_detect_monitor_audio(edid);
671dedd2 1158
1aad7ac0
CW
1159 return has_audio;
1160}
1161
55b7d6e8
CW
1162static int
1163intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
1164 struct drm_property *property,
1165 uint64_t val)
55b7d6e8
CW
1166{
1167 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
da63a9f2
PZ
1168 struct intel_digital_port *intel_dig_port =
1169 hdmi_to_dig_port(intel_hdmi);
e953fd7b 1170 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
1171 int ret;
1172
662595df 1173 ret = drm_object_property_set_value(&connector->base, property, val);
55b7d6e8
CW
1174 if (ret)
1175 return ret;
1176
3f43c48d 1177 if (property == dev_priv->force_audio_property) {
b1d7e4b4 1178 enum hdmi_force_audio i = val;
1aad7ac0
CW
1179 bool has_audio;
1180
1181 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
1182 return 0;
1183
1aad7ac0 1184 intel_hdmi->force_audio = i;
55b7d6e8 1185
b1d7e4b4 1186 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
1187 has_audio = intel_hdmi_detect_audio(connector);
1188 else
b1d7e4b4 1189 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 1190
b1d7e4b4
WF
1191 if (i == HDMI_AUDIO_OFF_DVI)
1192 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 1193
1aad7ac0 1194 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
1195 goto done;
1196 }
1197
e953fd7b 1198 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80
DV
1199 bool old_auto = intel_hdmi->color_range_auto;
1200 uint32_t old_range = intel_hdmi->color_range;
1201
55bc60db
VS
1202 switch (val) {
1203 case INTEL_BROADCAST_RGB_AUTO:
1204 intel_hdmi->color_range_auto = true;
1205 break;
1206 case INTEL_BROADCAST_RGB_FULL:
1207 intel_hdmi->color_range_auto = false;
1208 intel_hdmi->color_range = 0;
1209 break;
1210 case INTEL_BROADCAST_RGB_LIMITED:
1211 intel_hdmi->color_range_auto = false;
4f3a8bc7 1212 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
55bc60db
VS
1213 break;
1214 default:
1215 return -EINVAL;
1216 }
ae4edb80
DV
1217
1218 if (old_auto == intel_hdmi->color_range_auto &&
1219 old_range == intel_hdmi->color_range)
1220 return 0;
1221
e953fd7b
CW
1222 goto done;
1223 }
1224
94a11ddc
VK
1225 if (property == connector->dev->mode_config.aspect_ratio_property) {
1226 switch (val) {
1227 case DRM_MODE_PICTURE_ASPECT_NONE:
1228 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1229 break;
1230 case DRM_MODE_PICTURE_ASPECT_4_3:
1231 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
1232 break;
1233 case DRM_MODE_PICTURE_ASPECT_16_9:
1234 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
1235 break;
1236 default:
1237 return -EINVAL;
1238 }
1239 goto done;
1240 }
1241
55b7d6e8
CW
1242 return -EINVAL;
1243
1244done:
c0c36b94
CW
1245 if (intel_dig_port->base.base.crtc)
1246 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
55b7d6e8
CW
1247
1248 return 0;
1249}
1250
13732ba7
JB
1251static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1252{
1253 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1254 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1255 struct drm_display_mode *adjusted_mode =
6e3c9717 1256 &intel_crtc->config->base.adjusted_mode;
13732ba7 1257
4cde8a21
DV
1258 intel_hdmi_prepare(encoder);
1259
6897b4b5 1260 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1261 intel_crtc->config->has_hdmi_sink,
6897b4b5 1262 adjusted_mode);
13732ba7
JB
1263}
1264
9514ac6e 1265static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
89b667f8
JB
1266{
1267 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
13732ba7 1268 struct intel_hdmi *intel_hdmi = &dport->hdmi;
89b667f8
JB
1269 struct drm_device *dev = encoder->base.dev;
1270 struct drm_i915_private *dev_priv = dev->dev_private;
1271 struct intel_crtc *intel_crtc =
1272 to_intel_crtc(encoder->base.crtc);
13732ba7 1273 struct drm_display_mode *adjusted_mode =
6e3c9717 1274 &intel_crtc->config->base.adjusted_mode;
e4607fcf 1275 enum dpio_channel port = vlv_dport_to_channel(dport);
89b667f8
JB
1276 int pipe = intel_crtc->pipe;
1277 u32 val;
1278
89b667f8 1279 /* Enable clock channels for this port */
0980a60f 1280 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 1281 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
89b667f8
JB
1282 val = 0;
1283 if (pipe)
1284 val |= (1<<21);
1285 else
1286 val &= ~(1<<21);
1287 val |= 0x001000c4;
ab3c759a 1288 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
89b667f8
JB
1289
1290 /* HDMI 1.0V-2dB */
ab3c759a
CML
1291 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
1292 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
1293 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
1294 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
1295 vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
1296 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
1297 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1298 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
89b667f8
JB
1299
1300 /* Program lane clock */
ab3c759a
CML
1301 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1302 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
0980a60f 1303 mutex_unlock(&dev_priv->dpio_lock);
b76cf76b 1304
6897b4b5 1305 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1306 intel_crtc->config->has_hdmi_sink,
6897b4b5 1307 adjusted_mode);
13732ba7 1308
b76cf76b
JN
1309 intel_enable_hdmi(encoder);
1310
9b6de0a1 1311 vlv_wait_port_ready(dev_priv, dport, 0x0);
89b667f8
JB
1312}
1313
9514ac6e 1314static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
89b667f8
JB
1315{
1316 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1317 struct drm_device *dev = encoder->base.dev;
1318 struct drm_i915_private *dev_priv = dev->dev_private;
5e69f97f
CML
1319 struct intel_crtc *intel_crtc =
1320 to_intel_crtc(encoder->base.crtc);
e4607fcf 1321 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1322 int pipe = intel_crtc->pipe;
89b667f8 1323
4cde8a21
DV
1324 intel_hdmi_prepare(encoder);
1325
89b667f8 1326 /* Program Tx lane resets to default */
0980a60f 1327 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 1328 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
89b667f8
JB
1329 DPIO_PCS_TX_LANE2_RESET |
1330 DPIO_PCS_TX_LANE1_RESET);
ab3c759a 1331 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
89b667f8
JB
1332 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1333 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1334 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1335 DPIO_PCS_CLK_SOFT_RESET);
1336
1337 /* Fix up inter-pair skew failure */
ab3c759a
CML
1338 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1339 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1340 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
1341
1342 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1343 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
0980a60f 1344 mutex_unlock(&dev_priv->dpio_lock);
89b667f8
JB
1345}
1346
9197c88b
VS
1347static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1348{
1349 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1350 struct drm_device *dev = encoder->base.dev;
1351 struct drm_i915_private *dev_priv = dev->dev_private;
1352 struct intel_crtc *intel_crtc =
1353 to_intel_crtc(encoder->base.crtc);
1354 enum dpio_channel ch = vlv_dport_to_channel(dport);
1355 enum pipe pipe = intel_crtc->pipe;
1356 u32 val;
1357
625695f8
VS
1358 intel_hdmi_prepare(encoder);
1359
9197c88b
VS
1360 mutex_lock(&dev_priv->dpio_lock);
1361
b9e5ac3c
VS
1362 /* program left/right clock distribution */
1363 if (pipe != PIPE_B) {
1364 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1365 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1366 if (ch == DPIO_CH0)
1367 val |= CHV_BUFLEFTENA1_FORCE;
1368 if (ch == DPIO_CH1)
1369 val |= CHV_BUFRIGHTENA1_FORCE;
1370 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1371 } else {
1372 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1373 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1374 if (ch == DPIO_CH0)
1375 val |= CHV_BUFLEFTENA2_FORCE;
1376 if (ch == DPIO_CH1)
1377 val |= CHV_BUFRIGHTENA2_FORCE;
1378 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1379 }
1380
9197c88b
VS
1381 /* program clock channel usage */
1382 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
1383 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1384 if (pipe != PIPE_B)
1385 val &= ~CHV_PCS_USEDCLKCHANNEL;
1386 else
1387 val |= CHV_PCS_USEDCLKCHANNEL;
1388 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
1389
1390 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
1391 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1392 if (pipe != PIPE_B)
1393 val &= ~CHV_PCS_USEDCLKCHANNEL;
1394 else
1395 val |= CHV_PCS_USEDCLKCHANNEL;
1396 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
1397
1398 /*
1399 * This a a bit weird since generally CL
1400 * matches the pipe, but here we need to
1401 * pick the CL based on the port.
1402 */
1403 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
1404 if (pipe != PIPE_B)
1405 val &= ~CHV_CMN_USEDCLKCHANNEL;
1406 else
1407 val |= CHV_CMN_USEDCLKCHANNEL;
1408 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
1409
1410 mutex_unlock(&dev_priv->dpio_lock);
1411}
1412
9514ac6e 1413static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
89b667f8
JB
1414{
1415 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1416 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
5e69f97f
CML
1417 struct intel_crtc *intel_crtc =
1418 to_intel_crtc(encoder->base.crtc);
e4607fcf 1419 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1420 int pipe = intel_crtc->pipe;
89b667f8
JB
1421
1422 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
1423 mutex_lock(&dev_priv->dpio_lock);
ab3c759a
CML
1424 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1425 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
89b667f8
JB
1426 mutex_unlock(&dev_priv->dpio_lock);
1427}
1428
580d3811
VS
1429static void chv_hdmi_post_disable(struct intel_encoder *encoder)
1430{
1431 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1432 struct drm_device *dev = encoder->base.dev;
1433 struct drm_i915_private *dev_priv = dev->dev_private;
1434 struct intel_crtc *intel_crtc =
1435 to_intel_crtc(encoder->base.crtc);
1436 enum dpio_channel ch = vlv_dport_to_channel(dport);
1437 enum pipe pipe = intel_crtc->pipe;
1438 u32 val;
1439
1440 mutex_lock(&dev_priv->dpio_lock);
1441
1442 /* Propagate soft reset to data lane reset */
97fd4d5c 1443 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 1444 val |= CHV_PCS_REQ_SOFTRESET_EN;
97fd4d5c 1445 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
d2152b25 1446
97fd4d5c
VS
1447 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1448 val |= CHV_PCS_REQ_SOFTRESET_EN;
1449 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1450
1451 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
1452 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1453 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1454
1455 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
580d3811 1456 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
97fd4d5c 1457 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
580d3811
VS
1458
1459 mutex_unlock(&dev_priv->dpio_lock);
1460}
1461
e4a1d846
CML
1462static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1463{
1464 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
b4eb1564 1465 struct intel_hdmi *intel_hdmi = &dport->hdmi;
e4a1d846
CML
1466 struct drm_device *dev = encoder->base.dev;
1467 struct drm_i915_private *dev_priv = dev->dev_private;
1468 struct intel_crtc *intel_crtc =
1469 to_intel_crtc(encoder->base.crtc);
b4eb1564 1470 struct drm_display_mode *adjusted_mode =
6e3c9717 1471 &intel_crtc->config->base.adjusted_mode;
e4a1d846
CML
1472 enum dpio_channel ch = vlv_dport_to_channel(dport);
1473 int pipe = intel_crtc->pipe;
2e523e98 1474 int data, i, stagger;
e4a1d846
CML
1475 u32 val;
1476
e4a1d846 1477 mutex_lock(&dev_priv->dpio_lock);
949c1d43 1478
570e2a74
VS
1479 /* allow hardware to manage TX FIFO reset source */
1480 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1481 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1482 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1483
1484 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1485 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1486 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1487
949c1d43 1488 /* Deassert soft data lane reset*/
97fd4d5c 1489 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 1490 val |= CHV_PCS_REQ_SOFTRESET_EN;
97fd4d5c
VS
1491 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
1492
1493 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1494 val |= CHV_PCS_REQ_SOFTRESET_EN;
1495 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1496
1497 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
1498 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1499 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
d2152b25 1500
97fd4d5c 1501 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
949c1d43 1502 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
97fd4d5c 1503 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
949c1d43
VS
1504
1505 /* Program Tx latency optimal setting */
e4a1d846 1506 for (i = 0; i < 4; i++) {
e4a1d846
CML
1507 /* Set the upar bit */
1508 data = (i == 1) ? 0x0 : 0x1;
1509 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
1510 data << DPIO_UPAR_SHIFT);
1511 }
1512
1513 /* Data lane stagger programming */
2e523e98
VS
1514 if (intel_crtc->config->port_clock > 270000)
1515 stagger = 0x18;
1516 else if (intel_crtc->config->port_clock > 135000)
1517 stagger = 0xd;
1518 else if (intel_crtc->config->port_clock > 67500)
1519 stagger = 0x7;
1520 else if (intel_crtc->config->port_clock > 33750)
1521 stagger = 0x4;
1522 else
1523 stagger = 0x2;
1524
1525 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1526 val |= DPIO_TX2_STAGGER_MASK(0x1f);
1527 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1528
1529 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1530 val |= DPIO_TX2_STAGGER_MASK(0x1f);
1531 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1532
1533 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
1534 DPIO_LANESTAGGER_STRAP(stagger) |
1535 DPIO_LANESTAGGER_STRAP_OVRD |
1536 DPIO_TX1_STAGGER_MASK(0x1f) |
1537 DPIO_TX1_STAGGER_MULT(6) |
1538 DPIO_TX2_STAGGER_MULT(0));
1539
1540 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
1541 DPIO_LANESTAGGER_STRAP(stagger) |
1542 DPIO_LANESTAGGER_STRAP_OVRD |
1543 DPIO_TX1_STAGGER_MASK(0x1f) |
1544 DPIO_TX1_STAGGER_MULT(7) |
1545 DPIO_TX2_STAGGER_MULT(5));
e4a1d846
CML
1546
1547 /* Clear calc init */
1966e59e
VS
1548 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1549 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
1550 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1551 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e
VS
1552 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1553
1554 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1555 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
1556 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1557 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e 1558 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846 1559
a02ef3c7
VS
1560 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
1561 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1562 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1563 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
1564
1565 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
1566 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1567 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1568 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
1569
e4a1d846
CML
1570 /* FIXME: Program the support xxx V-dB */
1571 /* Use 800mV-0dB */
f72df8db
VS
1572 for (i = 0; i < 4; i++) {
1573 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
1574 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
1575 val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
1576 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
1577 }
e4a1d846 1578
f72df8db
VS
1579 for (i = 0; i < 4; i++) {
1580 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
1fb44505
VS
1581 val &= ~DPIO_SWING_MARGIN000_MASK;
1582 val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
f72df8db
VS
1583 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
1584 }
e4a1d846
CML
1585
1586 /* Disable unique transition scale */
f72df8db
VS
1587 for (i = 0; i < 4; i++) {
1588 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
1589 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
1590 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
1591 }
e4a1d846
CML
1592
1593 /* Additional steps for 1200mV-0dB */
1594#if 0
1595 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
1596 if (ch)
1597 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
1598 else
1599 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
1600 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
1601
1602 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
1603 vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
1604 (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
1605#endif
1606 /* Start swing calculation */
1966e59e
VS
1607 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1608 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1609 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1610
1611 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1612 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1613 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846
CML
1614
1615 /* LRC Bypass */
1616 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1617 val |= DPIO_LRC_BYPASS;
1618 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
1619
1620 mutex_unlock(&dev_priv->dpio_lock);
1621
b4eb1564 1622 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1623 intel_crtc->config->has_hdmi_sink,
b4eb1564
CT
1624 adjusted_mode);
1625
e4a1d846
CML
1626 intel_enable_hdmi(encoder);
1627
9b6de0a1 1628 vlv_wait_port_ready(dev_priv, dport, 0x0);
e4a1d846
CML
1629}
1630
7d57382e
EA
1631static void intel_hdmi_destroy(struct drm_connector *connector)
1632{
10e972d3 1633 kfree(to_intel_connector(connector)->detect_edid);
7d57382e 1634 drm_connector_cleanup(connector);
674e2d08 1635 kfree(connector);
7d57382e
EA
1636}
1637
7d57382e 1638static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
5ab432ef 1639 .dpms = intel_connector_dpms,
7d57382e 1640 .detect = intel_hdmi_detect,
953ece69 1641 .force = intel_hdmi_force,
7d57382e 1642 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 1643 .set_property = intel_hdmi_set_property,
2545e4a6 1644 .atomic_get_property = intel_connector_atomic_get_property,
7d57382e 1645 .destroy = intel_hdmi_destroy,
c6f95f27 1646 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 1647 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
7d57382e
EA
1648};
1649
1650static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1651 .get_modes = intel_hdmi_get_modes,
1652 .mode_valid = intel_hdmi_mode_valid,
df0e9248 1653 .best_encoder = intel_best_encoder,
7d57382e
EA
1654};
1655
7d57382e 1656static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 1657 .destroy = intel_encoder_destroy,
7d57382e
EA
1658};
1659
94a11ddc
VK
1660static void
1661intel_attach_aspect_ratio_property(struct drm_connector *connector)
1662{
1663 if (!drm_mode_create_aspect_ratio_property(connector->dev))
1664 drm_object_attach_property(&connector->base,
1665 connector->dev->mode_config.aspect_ratio_property,
1666 DRM_MODE_PICTURE_ASPECT_NONE);
1667}
1668
55b7d6e8
CW
1669static void
1670intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1671{
3f43c48d 1672 intel_attach_force_audio_property(connector);
e953fd7b 1673 intel_attach_broadcast_rgb_property(connector);
55bc60db 1674 intel_hdmi->color_range_auto = true;
94a11ddc
VK
1675 intel_attach_aspect_ratio_property(connector);
1676 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
55b7d6e8
CW
1677}
1678
00c09d70
PZ
1679void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1680 struct intel_connector *intel_connector)
7d57382e 1681{
b9cb234c
PZ
1682 struct drm_connector *connector = &intel_connector->base;
1683 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1684 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1685 struct drm_device *dev = intel_encoder->base.dev;
7d57382e 1686 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 1687 enum port port = intel_dig_port->port;
373a3cf7 1688
7d57382e 1689 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 1690 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
1691 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1692
c3febcc4 1693 connector->interlace_allowed = 1;
7d57382e 1694 connector->doublescan_allowed = 0;
573e74ad 1695 connector->stereo_allowed = 1;
66a9278e 1696
08d644ad
DV
1697 switch (port) {
1698 case PORT_B:
4c272834
JN
1699 if (IS_BROXTON(dev_priv))
1700 intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
1701 else
1702 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
1d843f9d 1703 intel_encoder->hpd_pin = HPD_PORT_B;
08d644ad
DV
1704 break;
1705 case PORT_C:
4c272834
JN
1706 if (IS_BROXTON(dev_priv))
1707 intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
1708 else
1709 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
1d843f9d 1710 intel_encoder->hpd_pin = HPD_PORT_C;
08d644ad
DV
1711 break;
1712 case PORT_D:
4c272834
JN
1713 if (WARN_ON(IS_BROXTON(dev_priv)))
1714 intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
1715 else if (IS_CHERRYVIEW(dev_priv))
988c7015 1716 intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
c0c35329 1717 else
988c7015 1718 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
1d843f9d 1719 intel_encoder->hpd_pin = HPD_PORT_D;
08d644ad
DV
1720 break;
1721 case PORT_A:
1d843f9d 1722 intel_encoder->hpd_pin = HPD_PORT_A;
08d644ad
DV
1723 /* Internal port only for eDP. */
1724 default:
6e4c1677 1725 BUG();
f8aed700 1726 }
7d57382e 1727
7637bfdb 1728 if (IS_VALLEYVIEW(dev)) {
90b107c8 1729 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 1730 intel_hdmi->set_infoframes = vlv_set_infoframes;
e43823ec 1731 intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
b98856a8 1732 } else if (IS_G4X(dev)) {
7637bfdb
JB
1733 intel_hdmi->write_infoframe = g4x_write_infoframe;
1734 intel_hdmi->set_infoframes = g4x_set_infoframes;
e43823ec 1735 intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
22b8bf17 1736 } else if (HAS_DDI(dev)) {
8c5f5f7c 1737 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 1738 intel_hdmi->set_infoframes = hsw_set_infoframes;
e43823ec 1739 intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
fdf1250a
PZ
1740 } else if (HAS_PCH_IBX(dev)) {
1741 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 1742 intel_hdmi->set_infoframes = ibx_set_infoframes;
e43823ec 1743 intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
fdf1250a
PZ
1744 } else {
1745 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 1746 intel_hdmi->set_infoframes = cpt_set_infoframes;
e43823ec 1747 intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
64a8fc01 1748 }
45187ace 1749
affa9354 1750 if (HAS_DDI(dev))
bcbc889b
PZ
1751 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1752 else
1753 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 1754 intel_connector->unregister = intel_connector_unregister;
b9cb234c
PZ
1755
1756 intel_hdmi_add_properties(intel_hdmi, connector);
1757
1758 intel_connector_attach_encoder(intel_connector, intel_encoder);
34ea3d38 1759 drm_connector_register(connector);
b9cb234c
PZ
1760
1761 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1762 * 0xd. Failure to do so will result in spurious interrupts being
1763 * generated on the port when a cable is not attached.
1764 */
1765 if (IS_G4X(dev) && !IS_GM45(dev)) {
1766 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1767 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1768 }
1769}
1770
b242b7f7 1771void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
b9cb234c
PZ
1772{
1773 struct intel_digital_port *intel_dig_port;
1774 struct intel_encoder *intel_encoder;
b9cb234c
PZ
1775 struct intel_connector *intel_connector;
1776
b14c5679 1777 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
b9cb234c
PZ
1778 if (!intel_dig_port)
1779 return;
1780
08d9bc92 1781 intel_connector = intel_connector_alloc();
b9cb234c
PZ
1782 if (!intel_connector) {
1783 kfree(intel_dig_port);
1784 return;
1785 }
1786
1787 intel_encoder = &intel_dig_port->base;
b9cb234c
PZ
1788
1789 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1790 DRM_MODE_ENCODER_TMDS);
00c09d70 1791
5bfe2ac0 1792 intel_encoder->compute_config = intel_hdmi_compute_config;
00c09d70
PZ
1793 intel_encoder->disable = intel_disable_hdmi;
1794 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
045ac3b5 1795 intel_encoder->get_config = intel_hdmi_get_config;
e4a1d846 1796 if (IS_CHERRYVIEW(dev)) {
9197c88b 1797 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
e4a1d846
CML
1798 intel_encoder->pre_enable = chv_hdmi_pre_enable;
1799 intel_encoder->enable = vlv_enable_hdmi;
580d3811 1800 intel_encoder->post_disable = chv_hdmi_post_disable;
e4a1d846 1801 } else if (IS_VALLEYVIEW(dev)) {
9514ac6e
CML
1802 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
1803 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
b76cf76b 1804 intel_encoder->enable = vlv_enable_hdmi;
9514ac6e 1805 intel_encoder->post_disable = vlv_hdmi_post_disable;
b76cf76b 1806 } else {
13732ba7 1807 intel_encoder->pre_enable = intel_hdmi_pre_enable;
b76cf76b 1808 intel_encoder->enable = intel_enable_hdmi;
89b667f8 1809 }
5ab432ef 1810
b9cb234c 1811 intel_encoder->type = INTEL_OUTPUT_HDMI;
882ec384
VS
1812 if (IS_CHERRYVIEW(dev)) {
1813 if (port == PORT_D)
1814 intel_encoder->crtc_mask = 1 << 2;
1815 else
1816 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1817 } else {
1818 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1819 }
301ea74a 1820 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
c6f1495d
VS
1821 /*
1822 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
1823 * to work on real hardware. And since g4x can send infoframes to
1824 * only one port anyway, nothing is lost by allowing it.
1825 */
1826 if (IS_G4X(dev))
1827 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
7d57382e 1828
174edf1f 1829 intel_dig_port->port = port;
b242b7f7 1830 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
b9cb234c 1831 intel_dig_port->dp.output_reg = 0;
55b7d6e8 1832
b9cb234c 1833 intel_hdmi_init_connector(intel_dig_port, intel_connector);
7d57382e 1834}