drm/i915: remove comment about HSW HDMI DIPs
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e
EA
31#include <linux/delay.h>
32#include "drmP.h"
33#include "drm.h"
34#include "drm_crtc.h"
aa93d632 35#include "drm_edid.h"
7d57382e
EA
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
39
f5bbfca3 40struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 41{
4ef69c7a 42 return container_of(encoder, struct intel_hdmi, base.base);
ea5b213a
CW
43}
44
df0e9248
CW
45static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
46{
47 return container_of(intel_attached_encoder(connector),
48 struct intel_hdmi, base);
49}
50
45187ace 51void intel_dip_infoframe_csum(struct dip_infoframe *frame)
3c17fe4b 52{
45187ace 53 uint8_t *data = (uint8_t *)frame;
3c17fe4b
DH
54 uint8_t sum = 0;
55 unsigned i;
56
45187ace
JB
57 frame->checksum = 0;
58 frame->ecc = 0;
3c17fe4b 59
64a8fc01 60 for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
3c17fe4b
DH
61 sum += data[i];
62
45187ace 63 frame->checksum = 0x100 - sum;
3c17fe4b
DH
64}
65
bc2481f3 66static u32 g4x_infoframe_index(struct dip_infoframe *frame)
3c17fe4b 67{
45187ace
JB
68 switch (frame->type) {
69 case DIP_TYPE_AVI:
ed517fbb 70 return VIDEO_DIP_SELECT_AVI;
45187ace 71 case DIP_TYPE_SPD:
ed517fbb 72 return VIDEO_DIP_SELECT_SPD;
45187ace
JB
73 default:
74 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
ed517fbb 75 return 0;
45187ace 76 }
45187ace
JB
77}
78
bc2481f3 79static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
45187ace 80{
45187ace
JB
81 switch (frame->type) {
82 case DIP_TYPE_AVI:
ed517fbb 83 return VIDEO_DIP_ENABLE_AVI;
45187ace 84 case DIP_TYPE_SPD:
ed517fbb 85 return VIDEO_DIP_ENABLE_SPD;
fa193ff7
PZ
86 default:
87 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
ed517fbb 88 return 0;
fa193ff7 89 }
fa193ff7
PZ
90}
91
2da8af54
PZ
92static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
93{
94 switch (frame->type) {
95 case DIP_TYPE_AVI:
96 return VIDEO_DIP_ENABLE_AVI_HSW;
97 case DIP_TYPE_SPD:
98 return VIDEO_DIP_ENABLE_SPD_HSW;
99 default:
100 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
101 return 0;
102 }
103}
104
105static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
106{
107 switch (frame->type) {
108 case DIP_TYPE_AVI:
109 return HSW_TVIDEO_DIP_AVI_DATA(pipe);
110 case DIP_TYPE_SPD:
111 return HSW_TVIDEO_DIP_SPD_DATA(pipe);
112 default:
113 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
114 return 0;
115 }
116}
117
a3da1df7
DV
118static void g4x_write_infoframe(struct drm_encoder *encoder,
119 struct dip_infoframe *frame)
45187ace
JB
120{
121 uint32_t *data = (uint32_t *)frame;
3c17fe4b
DH
122 struct drm_device *dev = encoder->dev;
123 struct drm_i915_private *dev_priv = dev->dev_private;
22509ec8 124 u32 val = I915_READ(VIDEO_DIP_CTL);
45187ace 125 unsigned i, len = DIP_HEADER_SIZE + frame->len;
3c17fe4b 126
822974ae
PZ
127 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
128
1d4f85ac 129 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 130 val |= g4x_infoframe_index(frame);
22509ec8 131
bc2481f3 132 val &= ~g4x_infoframe_enable(frame);
45187ace 133
22509ec8 134 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 135
45187ace 136 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
137 I915_WRITE(VIDEO_DIP_DATA, *data);
138 data++;
139 }
140
bc2481f3 141 val |= g4x_infoframe_enable(frame);
60c5ea2d 142 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 143 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 144
22509ec8 145 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b
DH
146}
147
fdf1250a
PZ
148static void ibx_write_infoframe(struct drm_encoder *encoder,
149 struct dip_infoframe *frame)
150{
151 uint32_t *data = (uint32_t *)frame;
152 struct drm_device *dev = encoder->dev;
153 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 154 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
fdf1250a
PZ
155 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
156 unsigned i, len = DIP_HEADER_SIZE + frame->len;
157 u32 val = I915_READ(reg);
158
822974ae
PZ
159 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
160
fdf1250a 161 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 162 val |= g4x_infoframe_index(frame);
fdf1250a 163
bc2481f3 164 val &= ~g4x_infoframe_enable(frame);
fdf1250a
PZ
165
166 I915_WRITE(reg, val);
167
168 for (i = 0; i < len; i += 4) {
169 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
170 data++;
171 }
172
bc2481f3 173 val |= g4x_infoframe_enable(frame);
fdf1250a 174 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 175 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
176
177 I915_WRITE(reg, val);
178}
179
180static void cpt_write_infoframe(struct drm_encoder *encoder,
181 struct dip_infoframe *frame)
b055c8f3 182{
45187ace 183 uint32_t *data = (uint32_t *)frame;
b055c8f3
JB
184 struct drm_device *dev = encoder->dev;
185 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 186 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
b055c8f3 187 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
45187ace 188 unsigned i, len = DIP_HEADER_SIZE + frame->len;
22509ec8 189 u32 val = I915_READ(reg);
b055c8f3 190
822974ae
PZ
191 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
192
64a8fc01 193 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 194 val |= g4x_infoframe_index(frame);
45187ace 195
ecb97851
PZ
196 /* The DIP control register spec says that we need to update the AVI
197 * infoframe without clearing its enable bit */
822974ae 198 if (frame->type != DIP_TYPE_AVI)
bc2481f3 199 val &= ~g4x_infoframe_enable(frame);
ecb97851 200
22509ec8 201 I915_WRITE(reg, val);
45187ace
JB
202
203 for (i = 0; i < len; i += 4) {
b055c8f3
JB
204 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
205 data++;
206 }
207
bc2481f3 208 val |= g4x_infoframe_enable(frame);
60c5ea2d 209 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 210 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 211
22509ec8 212 I915_WRITE(reg, val);
45187ace 213}
90b107c8
SK
214
215static void vlv_write_infoframe(struct drm_encoder *encoder,
216 struct dip_infoframe *frame)
217{
218 uint32_t *data = (uint32_t *)frame;
219 struct drm_device *dev = encoder->dev;
220 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 221 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
90b107c8
SK
222 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
223 unsigned i, len = DIP_HEADER_SIZE + frame->len;
22509ec8 224 u32 val = I915_READ(reg);
90b107c8 225
822974ae
PZ
226 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
227
90b107c8 228 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 229 val |= g4x_infoframe_index(frame);
22509ec8 230
bc2481f3 231 val &= ~g4x_infoframe_enable(frame);
90b107c8 232
22509ec8 233 I915_WRITE(reg, val);
90b107c8
SK
234
235 for (i = 0; i < len; i += 4) {
236 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
237 data++;
238 }
239
bc2481f3 240 val |= g4x_infoframe_enable(frame);
60c5ea2d 241 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 242 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 243
22509ec8 244 I915_WRITE(reg, val);
90b107c8
SK
245}
246
8c5f5f7c 247static void hsw_write_infoframe(struct drm_encoder *encoder,
ed517fbb 248 struct dip_infoframe *frame)
8c5f5f7c 249{
2da8af54
PZ
250 uint32_t *data = (uint32_t *)frame;
251 struct drm_device *dev = encoder->dev;
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
254 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
255 u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
256 unsigned int i, len = DIP_HEADER_SIZE + frame->len;
257 u32 val = I915_READ(ctl_reg);
8c5f5f7c 258
2da8af54
PZ
259 if (data_reg == 0)
260 return;
261
2da8af54
PZ
262 val &= ~hsw_infoframe_enable(frame);
263 I915_WRITE(ctl_reg, val);
264
265 for (i = 0; i < len; i += 4) {
266 I915_WRITE(data_reg + i, *data);
267 data++;
268 }
8c5f5f7c 269
2da8af54
PZ
270 val |= hsw_infoframe_enable(frame);
271 I915_WRITE(ctl_reg, val);
8c5f5f7c
ED
272}
273
45187ace
JB
274static void intel_set_infoframe(struct drm_encoder *encoder,
275 struct dip_infoframe *frame)
276{
277 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
278
45187ace
JB
279 intel_dip_infoframe_csum(frame);
280 intel_hdmi->write_infoframe(encoder, frame);
281}
282
687f4d06 283static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
c846b619 284 struct drm_display_mode *adjusted_mode)
45187ace
JB
285{
286 struct dip_infoframe avi_if = {
287 .type = DIP_TYPE_AVI,
288 .ver = DIP_VERSION_AVI,
289 .len = DIP_LEN_AVI,
290 };
291
c846b619
PZ
292 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
293 avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
294
45187ace 295 intel_set_infoframe(encoder, &avi_if);
b055c8f3
JB
296}
297
687f4d06 298static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3
JB
299{
300 struct dip_infoframe spd_if;
301
302 memset(&spd_if, 0, sizeof(spd_if));
303 spd_if.type = DIP_TYPE_SPD;
304 spd_if.ver = DIP_VERSION_SPD;
305 spd_if.len = DIP_LEN_SPD;
306 strcpy(spd_if.body.spd.vn, "Intel");
307 strcpy(spd_if.body.spd.pd, "Integrated gfx");
308 spd_if.body.spd.sdi = DIP_SPD_PC;
309
310 intel_set_infoframe(encoder, &spd_if);
311}
312
687f4d06
PZ
313static void g4x_set_infoframes(struct drm_encoder *encoder,
314 struct drm_display_mode *adjusted_mode)
315{
0c14c7f9
PZ
316 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
317 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
318 u32 reg = VIDEO_DIP_CTL;
319 u32 val = I915_READ(reg);
72b78c9d 320 u32 port;
0c14c7f9
PZ
321
322 /* If the registers were not initialized yet, they might be zeroes,
323 * which means we're selecting the AVI DIP and we're setting its
324 * frequency to once. This seems to really confuse the HW and make
325 * things stop working (the register spec says the AVI always needs to
326 * be sent every VSync). So here we avoid writing to the register more
327 * than we need and also explicitly select the AVI DIP and explicitly
328 * set its frequency to every VSync. Avoiding to write it twice seems to
329 * be enough to solve the problem, but being defensive shouldn't hurt us
330 * either. */
331 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
332
333 if (!intel_hdmi->has_hdmi_sink) {
334 if (!(val & VIDEO_DIP_ENABLE))
335 return;
336 val &= ~VIDEO_DIP_ENABLE;
337 I915_WRITE(reg, val);
338 return;
339 }
340
f278d972
PZ
341 switch (intel_hdmi->sdvox_reg) {
342 case SDVOB:
72b78c9d 343 port = VIDEO_DIP_PORT_B;
f278d972
PZ
344 break;
345 case SDVOC:
72b78c9d 346 port = VIDEO_DIP_PORT_C;
f278d972
PZ
347 break;
348 default:
349 return;
350 }
351
72b78c9d
PZ
352 if (port != (val & VIDEO_DIP_PORT_MASK)) {
353 if (val & VIDEO_DIP_ENABLE) {
354 val &= ~VIDEO_DIP_ENABLE;
355 I915_WRITE(reg, val);
356 }
357 val &= ~VIDEO_DIP_PORT_MASK;
358 val |= port;
359 }
360
822974ae 361 val |= VIDEO_DIP_ENABLE;
0dd87d20 362 val &= ~VIDEO_DIP_ENABLE_VENDOR;
822974ae 363
f278d972
PZ
364 I915_WRITE(reg, val);
365
687f4d06
PZ
366 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
367 intel_hdmi_set_spd_infoframe(encoder);
368}
369
370static void ibx_set_infoframes(struct drm_encoder *encoder,
371 struct drm_display_mode *adjusted_mode)
372{
0c14c7f9
PZ
373 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
374 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
375 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
376 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
377 u32 val = I915_READ(reg);
72b78c9d 378 u32 port;
0c14c7f9
PZ
379
380 /* See the big comment in g4x_set_infoframes() */
381 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
382
383 if (!intel_hdmi->has_hdmi_sink) {
384 if (!(val & VIDEO_DIP_ENABLE))
385 return;
386 val &= ~VIDEO_DIP_ENABLE;
387 I915_WRITE(reg, val);
388 return;
389 }
390
f278d972
PZ
391 switch (intel_hdmi->sdvox_reg) {
392 case HDMIB:
72b78c9d 393 port = VIDEO_DIP_PORT_B;
f278d972
PZ
394 break;
395 case HDMIC:
72b78c9d 396 port = VIDEO_DIP_PORT_C;
f278d972
PZ
397 break;
398 case HDMID:
72b78c9d 399 port = VIDEO_DIP_PORT_D;
f278d972
PZ
400 break;
401 default:
402 return;
403 }
404
72b78c9d
PZ
405 if (port != (val & VIDEO_DIP_PORT_MASK)) {
406 if (val & VIDEO_DIP_ENABLE) {
407 val &= ~VIDEO_DIP_ENABLE;
408 I915_WRITE(reg, val);
409 }
410 val &= ~VIDEO_DIP_PORT_MASK;
411 val |= port;
412 }
413
822974ae 414 val |= VIDEO_DIP_ENABLE;
0dd87d20
PZ
415 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
416 VIDEO_DIP_ENABLE_GCP);
822974ae 417
f278d972
PZ
418 I915_WRITE(reg, val);
419
687f4d06
PZ
420 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
421 intel_hdmi_set_spd_infoframe(encoder);
422}
423
424static void cpt_set_infoframes(struct drm_encoder *encoder,
425 struct drm_display_mode *adjusted_mode)
426{
0c14c7f9
PZ
427 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
428 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
429 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
430 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
431 u32 val = I915_READ(reg);
432
433 /* See the big comment in g4x_set_infoframes() */
434 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
435
436 if (!intel_hdmi->has_hdmi_sink) {
437 if (!(val & VIDEO_DIP_ENABLE))
438 return;
439 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
440 I915_WRITE(reg, val);
441 return;
442 }
443
822974ae
PZ
444 /* Set both together, unset both together: see the spec. */
445 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
0dd87d20
PZ
446 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
447 VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
448
449 I915_WRITE(reg, val);
450
687f4d06
PZ
451 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
452 intel_hdmi_set_spd_infoframe(encoder);
453}
454
455static void vlv_set_infoframes(struct drm_encoder *encoder,
456 struct drm_display_mode *adjusted_mode)
457{
0c14c7f9
PZ
458 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
459 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
460 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
461 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
462 u32 val = I915_READ(reg);
463
464 /* See the big comment in g4x_set_infoframes() */
465 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
466
467 if (!intel_hdmi->has_hdmi_sink) {
468 if (!(val & VIDEO_DIP_ENABLE))
469 return;
470 val &= ~VIDEO_DIP_ENABLE;
471 I915_WRITE(reg, val);
472 return;
473 }
474
822974ae 475 val |= VIDEO_DIP_ENABLE;
0dd87d20
PZ
476 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
477 VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
478
479 I915_WRITE(reg, val);
480
687f4d06
PZ
481 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
482 intel_hdmi_set_spd_infoframe(encoder);
483}
484
485static void hsw_set_infoframes(struct drm_encoder *encoder,
486 struct drm_display_mode *adjusted_mode)
487{
0c14c7f9
PZ
488 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
489 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
490 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
491 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
0dd87d20 492 u32 val = I915_READ(reg);
0c14c7f9
PZ
493
494 if (!intel_hdmi->has_hdmi_sink) {
495 I915_WRITE(reg, 0);
496 return;
497 }
498
0dd87d20
PZ
499 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
500 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
501
502 I915_WRITE(reg, val);
503
687f4d06
PZ
504 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
505 intel_hdmi_set_spd_infoframe(encoder);
506}
507
7d57382e
EA
508static void intel_hdmi_mode_set(struct drm_encoder *encoder,
509 struct drm_display_mode *mode,
510 struct drm_display_mode *adjusted_mode)
511{
512 struct drm_device *dev = encoder->dev;
513 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 514 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
ea5b213a 515 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
7d57382e
EA
516 u32 sdvox;
517
b659c3db 518 sdvox = SDVO_ENCODING_HDMI;
5d4fac97
JB
519 if (!HAS_PCH_SPLIT(dev))
520 sdvox |= intel_hdmi->color_range;
b599c0bc
AJ
521 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
522 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
523 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
524 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 525
020f6704
JB
526 if (intel_crtc->bpp > 24)
527 sdvox |= COLOR_FORMAT_12bpc;
528 else
529 sdvox |= COLOR_FORMAT_8bpc;
530
2e3d6006
ZW
531 /* Required on CPT */
532 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
533 sdvox |= HDMI_MODE_SELECT;
534
3c17fe4b 535 if (intel_hdmi->has_audio) {
e0dac65e
WF
536 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
537 pipe_name(intel_crtc->pipe));
7d57382e 538 sdvox |= SDVO_AUDIO_ENABLE;
3c17fe4b 539 sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
e0dac65e 540 intel_write_eld(encoder, adjusted_mode);
3c17fe4b 541 }
7d57382e 542
75770564
JB
543 if (HAS_PCH_CPT(dev))
544 sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
545 else if (intel_crtc->pipe == 1)
546 sdvox |= SDVO_PIPE_B_SELECT;
7d57382e 547
ea5b213a
CW
548 I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
549 POSTING_READ(intel_hdmi->sdvox_reg);
3c17fe4b 550
687f4d06 551 intel_hdmi->set_infoframes(encoder, adjusted_mode);
7d57382e
EA
552}
553
554static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
555{
556 struct drm_device *dev = encoder->dev;
557 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 558 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
7d57382e 559 u32 temp;
2deed761
WF
560 u32 enable_bits = SDVO_ENABLE;
561
562 if (intel_hdmi->has_audio)
563 enable_bits |= SDVO_AUDIO_ENABLE;
7d57382e 564
ea5b213a 565 temp = I915_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
566
567 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
568 * we do this anyway which shows more stable in testing.
569 */
c619eed4 570 if (HAS_PCH_SPLIT(dev)) {
ea5b213a
CW
571 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
572 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
573 }
574
575 if (mode != DRM_MODE_DPMS_ON) {
2deed761 576 temp &= ~enable_bits;
7d57382e 577 } else {
2deed761 578 temp |= enable_bits;
7d57382e 579 }
d8a2d0e0 580
ea5b213a
CW
581 I915_WRITE(intel_hdmi->sdvox_reg, temp);
582 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
583
584 /* HW workaround, need to write this twice for issue that may result
585 * in first write getting masked.
586 */
c619eed4 587 if (HAS_PCH_SPLIT(dev)) {
ea5b213a
CW
588 I915_WRITE(intel_hdmi->sdvox_reg, temp);
589 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0 590 }
7d57382e
EA
591}
592
7d57382e
EA
593static int intel_hdmi_mode_valid(struct drm_connector *connector,
594 struct drm_display_mode *mode)
595{
596 if (mode->clock > 165000)
597 return MODE_CLOCK_HIGH;
598 if (mode->clock < 20000)
5cbba41d 599 return MODE_CLOCK_LOW;
7d57382e
EA
600
601 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
602 return MODE_NO_DBLESCAN;
603
604 return MODE_OK;
605}
606
607static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
608 struct drm_display_mode *mode,
609 struct drm_display_mode *adjusted_mode)
610{
611 return true;
612}
613
8ec22b21
CW
614static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
615{
616 struct drm_device *dev = intel_hdmi->base.base.dev;
617 struct drm_i915_private *dev_priv = dev->dev_private;
618 uint32_t bit;
619
620 switch (intel_hdmi->sdvox_reg) {
eeafaaca 621 case SDVOB:
8ec22b21
CW
622 bit = HDMIB_HOTPLUG_LIVE_STATUS;
623 break;
eeafaaca 624 case SDVOC:
8ec22b21
CW
625 bit = HDMIC_HOTPLUG_LIVE_STATUS;
626 break;
8ec22b21
CW
627 default:
628 bit = 0;
629 break;
630 }
631
632 return I915_READ(PORT_HOTPLUG_STAT) & bit;
633}
634
aa93d632 635static enum drm_connector_status
930a9e28 636intel_hdmi_detect(struct drm_connector *connector, bool force)
9dff6af8 637{
df0e9248 638 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
f899fc64
CW
639 struct drm_i915_private *dev_priv = connector->dev->dev_private;
640 struct edid *edid;
aa93d632 641 enum drm_connector_status status = connector_status_disconnected;
9dff6af8 642
8ec22b21
CW
643 if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
644 return status;
645
ea5b213a 646 intel_hdmi->has_hdmi_sink = false;
2e3d6006 647 intel_hdmi->has_audio = false;
f899fc64 648 edid = drm_get_edid(connector,
3bd7d909
DK
649 intel_gmbus_get_adapter(dev_priv,
650 intel_hdmi->ddc_bus));
2ded9e27 651
aa93d632 652 if (edid) {
be9f1c4f 653 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
aa93d632 654 status = connector_status_connected;
b1d7e4b4
WF
655 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
656 intel_hdmi->has_hdmi_sink =
657 drm_detect_hdmi_monitor(edid);
2e3d6006 658 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
aa93d632 659 }
674e2d08 660 connector->display_info.raw_edid = NULL;
aa93d632 661 kfree(edid);
9dff6af8 662 }
30ad48b7 663
55b7d6e8 664 if (status == connector_status_connected) {
b1d7e4b4
WF
665 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
666 intel_hdmi->has_audio =
667 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
55b7d6e8
CW
668 }
669
2ded9e27 670 return status;
7d57382e
EA
671}
672
673static int intel_hdmi_get_modes(struct drm_connector *connector)
674{
df0e9248 675 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
f899fc64 676 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7d57382e
EA
677
678 /* We should parse the EDID data and find out if it's an HDMI sink so
679 * we can send audio to it.
680 */
681
f899fc64 682 return intel_ddc_get_modes(connector,
3bd7d909
DK
683 intel_gmbus_get_adapter(dev_priv,
684 intel_hdmi->ddc_bus));
7d57382e
EA
685}
686
1aad7ac0
CW
687static bool
688intel_hdmi_detect_audio(struct drm_connector *connector)
689{
690 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
691 struct drm_i915_private *dev_priv = connector->dev->dev_private;
692 struct edid *edid;
693 bool has_audio = false;
694
695 edid = drm_get_edid(connector,
3bd7d909
DK
696 intel_gmbus_get_adapter(dev_priv,
697 intel_hdmi->ddc_bus));
1aad7ac0
CW
698 if (edid) {
699 if (edid->input & DRM_EDID_INPUT_DIGITAL)
700 has_audio = drm_detect_monitor_audio(edid);
701
702 connector->display_info.raw_edid = NULL;
703 kfree(edid);
704 }
705
706 return has_audio;
707}
708
55b7d6e8
CW
709static int
710intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
711 struct drm_property *property,
712 uint64_t val)
55b7d6e8
CW
713{
714 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
e953fd7b 715 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
716 int ret;
717
718 ret = drm_connector_property_set_value(connector, property, val);
719 if (ret)
720 return ret;
721
3f43c48d 722 if (property == dev_priv->force_audio_property) {
b1d7e4b4 723 enum hdmi_force_audio i = val;
1aad7ac0
CW
724 bool has_audio;
725
726 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
727 return 0;
728
1aad7ac0 729 intel_hdmi->force_audio = i;
55b7d6e8 730
b1d7e4b4 731 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
732 has_audio = intel_hdmi_detect_audio(connector);
733 else
b1d7e4b4 734 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 735
b1d7e4b4
WF
736 if (i == HDMI_AUDIO_OFF_DVI)
737 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 738
1aad7ac0 739 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
740 goto done;
741 }
742
e953fd7b
CW
743 if (property == dev_priv->broadcast_rgb_property) {
744 if (val == !!intel_hdmi->color_range)
745 return 0;
746
747 intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
748 goto done;
749 }
750
55b7d6e8
CW
751 return -EINVAL;
752
753done:
754 if (intel_hdmi->base.base.crtc) {
755 struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
756 drm_crtc_helper_set_mode(crtc, &crtc->mode,
757 crtc->x, crtc->y,
758 crtc->fb);
759 }
760
761 return 0;
762}
763
7d57382e
EA
764static void intel_hdmi_destroy(struct drm_connector *connector)
765{
7d57382e
EA
766 drm_sysfs_connector_remove(connector);
767 drm_connector_cleanup(connector);
674e2d08 768 kfree(connector);
7d57382e
EA
769}
770
72662e10
ED
771static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
772 .dpms = intel_ddi_dpms,
773 .mode_fixup = intel_hdmi_mode_fixup,
774 .prepare = intel_encoder_prepare,
775 .mode_set = intel_ddi_mode_set,
776 .commit = intel_encoder_commit,
777};
778
7d57382e
EA
779static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
780 .dpms = intel_hdmi_dpms,
781 .mode_fixup = intel_hdmi_mode_fixup,
782 .prepare = intel_encoder_prepare,
783 .mode_set = intel_hdmi_mode_set,
784 .commit = intel_encoder_commit,
785};
786
787static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
c9fb15f6 788 .dpms = drm_helper_connector_dpms,
7d57382e
EA
789 .detect = intel_hdmi_detect,
790 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 791 .set_property = intel_hdmi_set_property,
7d57382e
EA
792 .destroy = intel_hdmi_destroy,
793};
794
795static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
796 .get_modes = intel_hdmi_get_modes,
797 .mode_valid = intel_hdmi_mode_valid,
df0e9248 798 .best_encoder = intel_best_encoder,
7d57382e
EA
799};
800
7d57382e 801static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 802 .destroy = intel_encoder_destroy,
7d57382e
EA
803};
804
55b7d6e8
CW
805static void
806intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
807{
3f43c48d 808 intel_attach_force_audio_property(connector);
e953fd7b 809 intel_attach_broadcast_rgb_property(connector);
55b7d6e8
CW
810}
811
7d57382e
EA
812void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 struct drm_connector *connector;
21d40d37 816 struct intel_encoder *intel_encoder;
674e2d08 817 struct intel_connector *intel_connector;
ea5b213a 818 struct intel_hdmi *intel_hdmi;
7d57382e 819
ea5b213a
CW
820 intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
821 if (!intel_hdmi)
7d57382e 822 return;
674e2d08
ZW
823
824 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
825 if (!intel_connector) {
ea5b213a 826 kfree(intel_hdmi);
674e2d08
ZW
827 return;
828 }
829
ea5b213a 830 intel_encoder = &intel_hdmi->base;
373a3cf7
CW
831 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
832 DRM_MODE_ENCODER_TMDS);
833
674e2d08 834 connector = &intel_connector->base;
7d57382e 835 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 836 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
837 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
838
21d40d37 839 intel_encoder->type = INTEL_OUTPUT_HDMI;
7d57382e 840
eb1f8e4f 841 connector->polled = DRM_CONNECTOR_POLL_HPD;
c3febcc4 842 connector->interlace_allowed = 1;
7d57382e 843 connector->doublescan_allowed = 0;
27f8227b 844 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
7d57382e
EA
845
846 /* Set up the DDC bus. */
f8aed700 847 if (sdvox_reg == SDVOB) {
21d40d37 848 intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
f899fc64 849 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
b01f2c3a 850 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
f8aed700 851 } else if (sdvox_reg == SDVOC) {
21d40d37 852 intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
f899fc64 853 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
b01f2c3a 854 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
f8aed700 855 } else if (sdvox_reg == HDMIB) {
21d40d37 856 intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
f899fc64 857 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
b01f2c3a 858 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
f8aed700 859 } else if (sdvox_reg == HDMIC) {
21d40d37 860 intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
f899fc64 861 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
b01f2c3a 862 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
f8aed700 863 } else if (sdvox_reg == HDMID) {
21d40d37 864 intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
f899fc64 865 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
b01f2c3a 866 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
7ceae0a5
ED
867 } else if (sdvox_reg == DDI_BUF_CTL(PORT_B)) {
868 DRM_DEBUG_DRIVER("LPT: detected output on DDI B\n");
869 intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
870 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
871 intel_hdmi->ddi_port = PORT_B;
872 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
873 } else if (sdvox_reg == DDI_BUF_CTL(PORT_C)) {
874 DRM_DEBUG_DRIVER("LPT: detected output on DDI C\n");
875 intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
876 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
877 intel_hdmi->ddi_port = PORT_C;
878 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
879 } else if (sdvox_reg == DDI_BUF_CTL(PORT_D)) {
880 DRM_DEBUG_DRIVER("LPT: detected output on DDI D\n");
881 intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
882 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
883 intel_hdmi->ddi_port = PORT_D;
884 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
6e4c1677
ED
885 } else {
886 /* If we got an unknown sdvox_reg, things are pretty much broken
887 * in a way that we should let the kernel know about it */
888 BUG();
f8aed700 889 }
7d57382e 890
ea5b213a 891 intel_hdmi->sdvox_reg = sdvox_reg;
7d57382e 892
64a8fc01 893 if (!HAS_PCH_SPLIT(dev)) {
a3da1df7 894 intel_hdmi->write_infoframe = g4x_write_infoframe;
687f4d06 895 intel_hdmi->set_infoframes = g4x_set_infoframes;
90b107c8
SK
896 } else if (IS_VALLEYVIEW(dev)) {
897 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 898 intel_hdmi->set_infoframes = vlv_set_infoframes;
8c5f5f7c 899 } else if (IS_HASWELL(dev)) {
8c5f5f7c 900 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 901 intel_hdmi->set_infoframes = hsw_set_infoframes;
fdf1250a
PZ
902 } else if (HAS_PCH_IBX(dev)) {
903 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 904 intel_hdmi->set_infoframes = ibx_set_infoframes;
fdf1250a
PZ
905 } else {
906 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 907 intel_hdmi->set_infoframes = cpt_set_infoframes;
64a8fc01 908 }
45187ace 909
72662e10
ED
910 if (IS_HASWELL(dev))
911 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs_hsw);
912 else
913 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
7d57382e 914
55b7d6e8
CW
915 intel_hdmi_add_properties(intel_hdmi, connector);
916
df0e9248 917 intel_connector_attach_encoder(intel_connector, intel_encoder);
7d57382e
EA
918 drm_sysfs_connector_add(connector);
919
920 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
921 * 0xd. Failure to do so will result in spurious interrupts being
922 * generated on the port when a cable is not attached.
923 */
924 if (IS_G4X(dev) && !IS_GM45(dev)) {
925 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
926 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
927 }
7d57382e 928}