drm/i915: Simplify audio handling on DDI ports
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e 31#include <linux/delay.h>
178f736a 32#include <linux/hdmi.h>
760285e7
DH
33#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_edid.h>
7d57382e 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
7d57382e
EA
38#include "i915_drv.h"
39
30add22d
PZ
40static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
41{
da63a9f2 42 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
30add22d
PZ
43}
44
afba0188
DV
45static void
46assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
47{
30add22d 48 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
afba0188
DV
49 struct drm_i915_private *dev_priv = dev->dev_private;
50 uint32_t enabled_bits;
51
affa9354 52 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
afba0188 53
b242b7f7 54 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
afba0188
DV
55 "HDMI port enabled, expecting disabled\n");
56}
57
f5bbfca3 58struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 59{
da63a9f2
PZ
60 struct intel_digital_port *intel_dig_port =
61 container_of(encoder, struct intel_digital_port, base.base);
62 return &intel_dig_port->hdmi;
ea5b213a
CW
63}
64
df0e9248
CW
65static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
66{
da63a9f2 67 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
df0e9248
CW
68}
69
178f736a 70static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
3c17fe4b 71{
178f736a
DL
72 switch (type) {
73 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 74 return VIDEO_DIP_SELECT_AVI;
178f736a 75 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 76 return VIDEO_DIP_SELECT_SPD;
c8bb75af
LD
77 case HDMI_INFOFRAME_TYPE_VENDOR:
78 return VIDEO_DIP_SELECT_VENDOR;
45187ace 79 default:
178f736a 80 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
ed517fbb 81 return 0;
45187ace 82 }
45187ace
JB
83}
84
178f736a 85static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
45187ace 86{
178f736a
DL
87 switch (type) {
88 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 89 return VIDEO_DIP_ENABLE_AVI;
178f736a 90 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 91 return VIDEO_DIP_ENABLE_SPD;
c8bb75af
LD
92 case HDMI_INFOFRAME_TYPE_VENDOR:
93 return VIDEO_DIP_ENABLE_VENDOR;
fa193ff7 94 default:
178f736a 95 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
ed517fbb 96 return 0;
fa193ff7 97 }
fa193ff7
PZ
98}
99
178f736a 100static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
2da8af54 101{
178f736a
DL
102 switch (type) {
103 case HDMI_INFOFRAME_TYPE_AVI:
2da8af54 104 return VIDEO_DIP_ENABLE_AVI_HSW;
178f736a 105 case HDMI_INFOFRAME_TYPE_SPD:
2da8af54 106 return VIDEO_DIP_ENABLE_SPD_HSW;
c8bb75af
LD
107 case HDMI_INFOFRAME_TYPE_VENDOR:
108 return VIDEO_DIP_ENABLE_VS_HSW;
2da8af54 109 default:
178f736a 110 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
2da8af54
PZ
111 return 0;
112 }
113}
114
178f736a 115static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
a57c774a
AK
116 enum transcoder cpu_transcoder,
117 struct drm_i915_private *dev_priv)
2da8af54 118{
178f736a
DL
119 switch (type) {
120 case HDMI_INFOFRAME_TYPE_AVI:
7d9bcebe 121 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
178f736a 122 case HDMI_INFOFRAME_TYPE_SPD:
7d9bcebe 123 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
c8bb75af
LD
124 case HDMI_INFOFRAME_TYPE_VENDOR:
125 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
2da8af54 126 default:
178f736a 127 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
2da8af54
PZ
128 return 0;
129 }
130}
131
a3da1df7 132static void g4x_write_infoframe(struct drm_encoder *encoder,
178f736a 133 enum hdmi_infoframe_type type,
fff63867 134 const void *frame, ssize_t len)
45187ace 135{
fff63867 136 const uint32_t *data = frame;
3c17fe4b
DH
137 struct drm_device *dev = encoder->dev;
138 struct drm_i915_private *dev_priv = dev->dev_private;
22509ec8 139 u32 val = I915_READ(VIDEO_DIP_CTL);
178f736a 140 int i;
3c17fe4b 141
822974ae
PZ
142 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
143
1d4f85ac 144 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 145 val |= g4x_infoframe_index(type);
22509ec8 146
178f736a 147 val &= ~g4x_infoframe_enable(type);
45187ace 148
22509ec8 149 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 150
9d9740f0 151 mmiowb();
45187ace 152 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
153 I915_WRITE(VIDEO_DIP_DATA, *data);
154 data++;
155 }
adf00b26
PZ
156 /* Write every possible data byte to force correct ECC calculation. */
157 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
158 I915_WRITE(VIDEO_DIP_DATA, 0);
9d9740f0 159 mmiowb();
3c17fe4b 160
178f736a 161 val |= g4x_infoframe_enable(type);
60c5ea2d 162 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 163 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 164
22509ec8 165 I915_WRITE(VIDEO_DIP_CTL, val);
9d9740f0 166 POSTING_READ(VIDEO_DIP_CTL);
3c17fe4b
DH
167}
168
fdf1250a 169static void ibx_write_infoframe(struct drm_encoder *encoder,
178f736a 170 enum hdmi_infoframe_type type,
fff63867 171 const void *frame, ssize_t len)
fdf1250a 172{
fff63867 173 const uint32_t *data = frame;
fdf1250a
PZ
174 struct drm_device *dev = encoder->dev;
175 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 176 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 177 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
fdf1250a
PZ
178 u32 val = I915_READ(reg);
179
822974ae
PZ
180 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
181
fdf1250a 182 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 183 val |= g4x_infoframe_index(type);
fdf1250a 184
178f736a 185 val &= ~g4x_infoframe_enable(type);
fdf1250a
PZ
186
187 I915_WRITE(reg, val);
188
9d9740f0 189 mmiowb();
fdf1250a
PZ
190 for (i = 0; i < len; i += 4) {
191 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
192 data++;
193 }
adf00b26
PZ
194 /* Write every possible data byte to force correct ECC calculation. */
195 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
196 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 197 mmiowb();
fdf1250a 198
178f736a 199 val |= g4x_infoframe_enable(type);
fdf1250a 200 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 201 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
202
203 I915_WRITE(reg, val);
9d9740f0 204 POSTING_READ(reg);
fdf1250a
PZ
205}
206
207static void cpt_write_infoframe(struct drm_encoder *encoder,
178f736a 208 enum hdmi_infoframe_type type,
fff63867 209 const void *frame, ssize_t len)
b055c8f3 210{
fff63867 211 const uint32_t *data = frame;
b055c8f3
JB
212 struct drm_device *dev = encoder->dev;
213 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 214 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 215 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 216 u32 val = I915_READ(reg);
b055c8f3 217
822974ae
PZ
218 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
219
64a8fc01 220 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 221 val |= g4x_infoframe_index(type);
45187ace 222
ecb97851
PZ
223 /* The DIP control register spec says that we need to update the AVI
224 * infoframe without clearing its enable bit */
178f736a
DL
225 if (type != HDMI_INFOFRAME_TYPE_AVI)
226 val &= ~g4x_infoframe_enable(type);
ecb97851 227
22509ec8 228 I915_WRITE(reg, val);
45187ace 229
9d9740f0 230 mmiowb();
45187ace 231 for (i = 0; i < len; i += 4) {
b055c8f3
JB
232 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
233 data++;
234 }
adf00b26
PZ
235 /* Write every possible data byte to force correct ECC calculation. */
236 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
237 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 238 mmiowb();
b055c8f3 239
178f736a 240 val |= g4x_infoframe_enable(type);
60c5ea2d 241 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 242 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 243
22509ec8 244 I915_WRITE(reg, val);
9d9740f0 245 POSTING_READ(reg);
45187ace 246}
90b107c8
SK
247
248static void vlv_write_infoframe(struct drm_encoder *encoder,
178f736a 249 enum hdmi_infoframe_type type,
fff63867 250 const void *frame, ssize_t len)
90b107c8 251{
fff63867 252 const uint32_t *data = frame;
90b107c8
SK
253 struct drm_device *dev = encoder->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 255 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 256 int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 257 u32 val = I915_READ(reg);
90b107c8 258
822974ae
PZ
259 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
260
90b107c8 261 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 262 val |= g4x_infoframe_index(type);
22509ec8 263
178f736a 264 val &= ~g4x_infoframe_enable(type);
90b107c8 265
22509ec8 266 I915_WRITE(reg, val);
90b107c8 267
9d9740f0 268 mmiowb();
90b107c8
SK
269 for (i = 0; i < len; i += 4) {
270 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
271 data++;
272 }
adf00b26
PZ
273 /* Write every possible data byte to force correct ECC calculation. */
274 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
275 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 276 mmiowb();
90b107c8 277
178f736a 278 val |= g4x_infoframe_enable(type);
60c5ea2d 279 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 280 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 281
22509ec8 282 I915_WRITE(reg, val);
9d9740f0 283 POSTING_READ(reg);
90b107c8
SK
284}
285
8c5f5f7c 286static void hsw_write_infoframe(struct drm_encoder *encoder,
178f736a 287 enum hdmi_infoframe_type type,
fff63867 288 const void *frame, ssize_t len)
8c5f5f7c 289{
fff63867 290 const uint32_t *data = frame;
2da8af54
PZ
291 struct drm_device *dev = encoder->dev;
292 struct drm_i915_private *dev_priv = dev->dev_private;
293 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
3b117c8f 294 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
178f736a
DL
295 u32 data_reg;
296 int i;
2da8af54 297 u32 val = I915_READ(ctl_reg);
8c5f5f7c 298
178f736a 299 data_reg = hsw_infoframe_data_reg(type,
a57c774a
AK
300 intel_crtc->config.cpu_transcoder,
301 dev_priv);
2da8af54
PZ
302 if (data_reg == 0)
303 return;
304
178f736a 305 val &= ~hsw_infoframe_enable(type);
2da8af54
PZ
306 I915_WRITE(ctl_reg, val);
307
9d9740f0 308 mmiowb();
2da8af54
PZ
309 for (i = 0; i < len; i += 4) {
310 I915_WRITE(data_reg + i, *data);
311 data++;
312 }
adf00b26
PZ
313 /* Write every possible data byte to force correct ECC calculation. */
314 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
315 I915_WRITE(data_reg + i, 0);
9d9740f0 316 mmiowb();
8c5f5f7c 317
178f736a 318 val |= hsw_infoframe_enable(type);
2da8af54 319 I915_WRITE(ctl_reg, val);
9d9740f0 320 POSTING_READ(ctl_reg);
8c5f5f7c
ED
321}
322
5adaea79
DL
323/*
324 * The data we write to the DIP data buffer registers is 1 byte bigger than the
325 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
326 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
327 * used for both technologies.
328 *
329 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
330 * DW1: DB3 | DB2 | DB1 | DB0
331 * DW2: DB7 | DB6 | DB5 | DB4
332 * DW3: ...
333 *
334 * (HB is Header Byte, DB is Data Byte)
335 *
336 * The hdmi pack() functions don't know about that hardware specific hole so we
337 * trick them by giving an offset into the buffer and moving back the header
338 * bytes by one.
339 */
9198ee5b
DL
340static void intel_write_infoframe(struct drm_encoder *encoder,
341 union hdmi_infoframe *frame)
45187ace
JB
342{
343 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
5adaea79
DL
344 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
345 ssize_t len;
45187ace 346
5adaea79
DL
347 /* see comment above for the reason for this offset */
348 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
349 if (len < 0)
350 return;
351
352 /* Insert the 'hole' (see big comment above) at position 3 */
353 buffer[0] = buffer[1];
354 buffer[1] = buffer[2];
355 buffer[2] = buffer[3];
356 buffer[3] = 0;
357 len++;
45187ace 358
5adaea79 359 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
45187ace
JB
360}
361
687f4d06 362static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
c846b619 363 struct drm_display_mode *adjusted_mode)
45187ace 364{
abedc077 365 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
50f3b016 366 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
5adaea79
DL
367 union hdmi_infoframe frame;
368 int ret;
45187ace 369
5adaea79
DL
370 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
371 adjusted_mode);
372 if (ret < 0) {
373 DRM_ERROR("couldn't fill AVI infoframe\n");
374 return;
375 }
c846b619 376
abedc077 377 if (intel_hdmi->rgb_quant_range_selectable) {
50f3b016 378 if (intel_crtc->config.limited_color_range)
5adaea79
DL
379 frame.avi.quantization_range =
380 HDMI_QUANTIZATION_RANGE_LIMITED;
abedc077 381 else
5adaea79
DL
382 frame.avi.quantization_range =
383 HDMI_QUANTIZATION_RANGE_FULL;
abedc077
VS
384 }
385
9198ee5b 386 intel_write_infoframe(encoder, &frame);
b055c8f3
JB
387}
388
687f4d06 389static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3 390{
5adaea79
DL
391 union hdmi_infoframe frame;
392 int ret;
393
394 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
395 if (ret < 0) {
396 DRM_ERROR("couldn't fill SPD infoframe\n");
397 return;
398 }
c0864cb3 399
5adaea79 400 frame.spd.sdi = HDMI_SPD_SDI_PC;
c0864cb3 401
9198ee5b 402 intel_write_infoframe(encoder, &frame);
c0864cb3
JB
403}
404
c8bb75af
LD
405static void
406intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
407 struct drm_display_mode *adjusted_mode)
408{
409 union hdmi_infoframe frame;
410 int ret;
411
412 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
413 adjusted_mode);
414 if (ret < 0)
415 return;
416
417 intel_write_infoframe(encoder, &frame);
418}
419
687f4d06 420static void g4x_set_infoframes(struct drm_encoder *encoder,
6897b4b5 421 bool enable,
687f4d06
PZ
422 struct drm_display_mode *adjusted_mode)
423{
0c14c7f9 424 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
69fde0a6
VS
425 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
426 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
0c14c7f9
PZ
427 u32 reg = VIDEO_DIP_CTL;
428 u32 val = I915_READ(reg);
822cdc52 429 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 430
afba0188
DV
431 assert_hdmi_port_disabled(intel_hdmi);
432
0c14c7f9
PZ
433 /* If the registers were not initialized yet, they might be zeroes,
434 * which means we're selecting the AVI DIP and we're setting its
435 * frequency to once. This seems to really confuse the HW and make
436 * things stop working (the register spec says the AVI always needs to
437 * be sent every VSync). So here we avoid writing to the register more
438 * than we need and also explicitly select the AVI DIP and explicitly
439 * set its frequency to every VSync. Avoiding to write it twice seems to
440 * be enough to solve the problem, but being defensive shouldn't hurt us
441 * either. */
442 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
443
6897b4b5 444 if (!enable) {
0c14c7f9
PZ
445 if (!(val & VIDEO_DIP_ENABLE))
446 return;
447 val &= ~VIDEO_DIP_ENABLE;
448 I915_WRITE(reg, val);
9d9740f0 449 POSTING_READ(reg);
0c14c7f9
PZ
450 return;
451 }
452
72b78c9d
PZ
453 if (port != (val & VIDEO_DIP_PORT_MASK)) {
454 if (val & VIDEO_DIP_ENABLE) {
455 val &= ~VIDEO_DIP_ENABLE;
456 I915_WRITE(reg, val);
9d9740f0 457 POSTING_READ(reg);
72b78c9d
PZ
458 }
459 val &= ~VIDEO_DIP_PORT_MASK;
460 val |= port;
461 }
462
822974ae 463 val |= VIDEO_DIP_ENABLE;
0dd87d20 464 val &= ~VIDEO_DIP_ENABLE_VENDOR;
822974ae 465
f278d972 466 I915_WRITE(reg, val);
9d9740f0 467 POSTING_READ(reg);
f278d972 468
687f4d06
PZ
469 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
470 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 471 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
472}
473
474static void ibx_set_infoframes(struct drm_encoder *encoder,
6897b4b5 475 bool enable,
687f4d06
PZ
476 struct drm_display_mode *adjusted_mode)
477{
0c14c7f9
PZ
478 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
479 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
69fde0a6
VS
480 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
481 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
0c14c7f9
PZ
482 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
483 u32 val = I915_READ(reg);
822cdc52 484 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 485
afba0188
DV
486 assert_hdmi_port_disabled(intel_hdmi);
487
0c14c7f9
PZ
488 /* See the big comment in g4x_set_infoframes() */
489 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
490
6897b4b5 491 if (!enable) {
0c14c7f9
PZ
492 if (!(val & VIDEO_DIP_ENABLE))
493 return;
494 val &= ~VIDEO_DIP_ENABLE;
495 I915_WRITE(reg, val);
9d9740f0 496 POSTING_READ(reg);
0c14c7f9
PZ
497 return;
498 }
499
72b78c9d
PZ
500 if (port != (val & VIDEO_DIP_PORT_MASK)) {
501 if (val & VIDEO_DIP_ENABLE) {
502 val &= ~VIDEO_DIP_ENABLE;
503 I915_WRITE(reg, val);
9d9740f0 504 POSTING_READ(reg);
72b78c9d
PZ
505 }
506 val &= ~VIDEO_DIP_PORT_MASK;
507 val |= port;
508 }
509
822974ae 510 val |= VIDEO_DIP_ENABLE;
0dd87d20
PZ
511 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
512 VIDEO_DIP_ENABLE_GCP);
822974ae 513
f278d972 514 I915_WRITE(reg, val);
9d9740f0 515 POSTING_READ(reg);
f278d972 516
687f4d06
PZ
517 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
518 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 519 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
520}
521
522static void cpt_set_infoframes(struct drm_encoder *encoder,
6897b4b5 523 bool enable,
687f4d06
PZ
524 struct drm_display_mode *adjusted_mode)
525{
0c14c7f9
PZ
526 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
527 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
528 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
529 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
530 u32 val = I915_READ(reg);
531
afba0188
DV
532 assert_hdmi_port_disabled(intel_hdmi);
533
0c14c7f9
PZ
534 /* See the big comment in g4x_set_infoframes() */
535 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
536
6897b4b5 537 if (!enable) {
0c14c7f9
PZ
538 if (!(val & VIDEO_DIP_ENABLE))
539 return;
540 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
541 I915_WRITE(reg, val);
9d9740f0 542 POSTING_READ(reg);
0c14c7f9
PZ
543 return;
544 }
545
822974ae
PZ
546 /* Set both together, unset both together: see the spec. */
547 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
0dd87d20
PZ
548 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
549 VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
550
551 I915_WRITE(reg, val);
9d9740f0 552 POSTING_READ(reg);
822974ae 553
687f4d06
PZ
554 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
555 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 556 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
557}
558
559static void vlv_set_infoframes(struct drm_encoder *encoder,
6897b4b5 560 bool enable,
687f4d06
PZ
561 struct drm_display_mode *adjusted_mode)
562{
0c14c7f9 563 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
6a2b8021 564 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
0c14c7f9
PZ
565 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
566 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
567 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
568 u32 val = I915_READ(reg);
6a2b8021 569 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 570
afba0188
DV
571 assert_hdmi_port_disabled(intel_hdmi);
572
0c14c7f9
PZ
573 /* See the big comment in g4x_set_infoframes() */
574 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
575
6897b4b5 576 if (!enable) {
0c14c7f9
PZ
577 if (!(val & VIDEO_DIP_ENABLE))
578 return;
579 val &= ~VIDEO_DIP_ENABLE;
580 I915_WRITE(reg, val);
9d9740f0 581 POSTING_READ(reg);
0c14c7f9
PZ
582 return;
583 }
584
6a2b8021
JB
585 if (port != (val & VIDEO_DIP_PORT_MASK)) {
586 if (val & VIDEO_DIP_ENABLE) {
587 val &= ~VIDEO_DIP_ENABLE;
588 I915_WRITE(reg, val);
589 POSTING_READ(reg);
590 }
591 val &= ~VIDEO_DIP_PORT_MASK;
592 val |= port;
593 }
594
822974ae 595 val |= VIDEO_DIP_ENABLE;
4d47dfb8
JB
596 val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
597 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
598
599 I915_WRITE(reg, val);
9d9740f0 600 POSTING_READ(reg);
822974ae 601
687f4d06
PZ
602 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
603 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 604 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
605}
606
607static void hsw_set_infoframes(struct drm_encoder *encoder,
6897b4b5 608 bool enable,
687f4d06
PZ
609 struct drm_display_mode *adjusted_mode)
610{
0c14c7f9
PZ
611 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
612 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
613 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
3b117c8f 614 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
0dd87d20 615 u32 val = I915_READ(reg);
0c14c7f9 616
afba0188
DV
617 assert_hdmi_port_disabled(intel_hdmi);
618
6897b4b5 619 if (!enable) {
0c14c7f9 620 I915_WRITE(reg, 0);
9d9740f0 621 POSTING_READ(reg);
0c14c7f9
PZ
622 return;
623 }
624
0dd87d20
PZ
625 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
626 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
627
628 I915_WRITE(reg, val);
9d9740f0 629 POSTING_READ(reg);
0dd87d20 630
687f4d06
PZ
631 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
632 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 633 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
634}
635
c59423a3 636static void intel_hdmi_mode_set(struct intel_encoder *encoder)
7d57382e 637{
c59423a3 638 struct drm_device *dev = encoder->base.dev;
7d57382e 639 struct drm_i915_private *dev_priv = dev->dev_private;
c59423a3
DV
640 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
641 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
642 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
b242b7f7 643 u32 hdmi_val;
7d57382e 644
b242b7f7 645 hdmi_val = SDVO_ENCODING_HDMI;
2af2c490 646 if (!HAS_PCH_SPLIT(dev))
b242b7f7 647 hdmi_val |= intel_hdmi->color_range;
b599c0bc 648 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
b242b7f7 649 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
b599c0bc 650 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
b242b7f7 651 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 652
c59423a3 653 if (crtc->config.pipe_bpp > 24)
4f3a8bc7 654 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
020f6704 655 else
4f3a8bc7 656 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
020f6704 657
6897b4b5 658 if (crtc->config.has_hdmi_sink)
dc0fa718 659 hdmi_val |= HDMI_MODE_SELECT_HDMI;
2e3d6006 660
3c17fe4b 661 if (intel_hdmi->has_audio) {
6897b4b5 662 WARN_ON(!crtc->config.has_hdmi_sink);
e0dac65e 663 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
c59423a3 664 pipe_name(crtc->pipe));
b242b7f7 665 hdmi_val |= SDVO_AUDIO_ENABLE;
c59423a3 666 intel_write_eld(&encoder->base, adjusted_mode);
3c17fe4b 667 }
7d57382e 668
75770564 669 if (HAS_PCH_CPT(dev))
c59423a3 670 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
44f37d1f
CML
671 else if (IS_CHERRYVIEW(dev))
672 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
dc0fa718 673 else
c59423a3 674 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
7d57382e 675
b242b7f7
PZ
676 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
677 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e
EA
678}
679
85234cdc
DV
680static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
681 enum pipe *pipe)
7d57382e 682{
85234cdc 683 struct drm_device *dev = encoder->base.dev;
7d57382e 684 struct drm_i915_private *dev_priv = dev->dev_private;
85234cdc 685 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
6d129bea 686 enum intel_display_power_domain power_domain;
85234cdc
DV
687 u32 tmp;
688
6d129bea
ID
689 power_domain = intel_display_port_power_domain(encoder);
690 if (!intel_display_power_enabled(dev_priv, power_domain))
691 return false;
692
b242b7f7 693 tmp = I915_READ(intel_hdmi->hdmi_reg);
85234cdc
DV
694
695 if (!(tmp & SDVO_ENABLE))
696 return false;
697
698 if (HAS_PCH_CPT(dev))
699 *pipe = PORT_TO_PIPE_CPT(tmp);
700 else
701 *pipe = PORT_TO_PIPE(tmp);
702
703 return true;
704}
705
045ac3b5
JB
706static void intel_hdmi_get_config(struct intel_encoder *encoder,
707 struct intel_crtc_config *pipe_config)
708{
709 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
710 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
711 u32 tmp, flags = 0;
18442d08 712 int dotclock;
045ac3b5
JB
713
714 tmp = I915_READ(intel_hdmi->hdmi_reg);
715
716 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
717 flags |= DRM_MODE_FLAG_PHSYNC;
718 else
719 flags |= DRM_MODE_FLAG_NHSYNC;
720
721 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
722 flags |= DRM_MODE_FLAG_PVSYNC;
723 else
724 flags |= DRM_MODE_FLAG_NVSYNC;
725
6897b4b5
DV
726 if (tmp & HDMI_MODE_SELECT_HDMI)
727 pipe_config->has_hdmi_sink = true;
728
045ac3b5 729 pipe_config->adjusted_mode.flags |= flags;
18442d08
VS
730
731 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
732 dotclock = pipe_config->port_clock * 2 / 3;
733 else
734 dotclock = pipe_config->port_clock;
735
736 if (HAS_PCH_SPLIT(dev_priv->dev))
737 ironlake_check_encoder_dotclock(pipe_config, dotclock);
738
241bfc38 739 pipe_config->adjusted_mode.crtc_clock = dotclock;
045ac3b5
JB
740}
741
5ab432ef 742static void intel_enable_hdmi(struct intel_encoder *encoder)
7d57382e 743{
5ab432ef 744 struct drm_device *dev = encoder->base.dev;
7d57382e 745 struct drm_i915_private *dev_priv = dev->dev_private;
dc0fa718 746 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 747 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7d57382e 748 u32 temp;
2deed761
WF
749 u32 enable_bits = SDVO_ENABLE;
750
751 if (intel_hdmi->has_audio)
752 enable_bits |= SDVO_AUDIO_ENABLE;
7d57382e 753
b242b7f7 754 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 755
7a87c289 756 /* HW workaround for IBX, we need to move the port to transcoder A
dc0fa718
PZ
757 * before disabling it, so restore the transcoder select bit here. */
758 if (HAS_PCH_IBX(dev))
759 enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
7a87c289 760
d8a2d0e0
ZW
761 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
762 * we do this anyway which shows more stable in testing.
763 */
c619eed4 764 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
765 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
766 POSTING_READ(intel_hdmi->hdmi_reg);
d8a2d0e0
ZW
767 }
768
5ab432ef
DV
769 temp |= enable_bits;
770
b242b7f7
PZ
771 I915_WRITE(intel_hdmi->hdmi_reg, temp);
772 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
773
774 /* HW workaround, need to write this twice for issue that may result
775 * in first write getting masked.
776 */
777 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
778 I915_WRITE(intel_hdmi->hdmi_reg, temp);
779 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e 780 }
b76cf76b 781}
89b667f8 782
b76cf76b
JN
783static void vlv_enable_hdmi(struct intel_encoder *encoder)
784{
5ab432ef
DV
785}
786
787static void intel_disable_hdmi(struct intel_encoder *encoder)
788{
789 struct drm_device *dev = encoder->base.dev;
790 struct drm_i915_private *dev_priv = dev->dev_private;
791 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
792 u32 temp;
3cce574f 793 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
5ab432ef 794
b242b7f7 795 temp = I915_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
796
797 /* HW workaround for IBX, we need to move the port to transcoder A
798 * before disabling it. */
799 if (HAS_PCH_IBX(dev)) {
800 struct drm_crtc *crtc = encoder->base.crtc;
801 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
802
803 if (temp & SDVO_PIPE_B_SELECT) {
804 temp &= ~SDVO_PIPE_B_SELECT;
b242b7f7
PZ
805 I915_WRITE(intel_hdmi->hdmi_reg, temp);
806 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
807
808 /* Again we need to write this twice. */
b242b7f7
PZ
809 I915_WRITE(intel_hdmi->hdmi_reg, temp);
810 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
811
812 /* Transcoder selection bits only update
813 * effectively on vblank. */
814 if (crtc)
815 intel_wait_for_vblank(dev, pipe);
816 else
817 msleep(50);
818 }
7d57382e 819 }
d8a2d0e0 820
5ab432ef
DV
821 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
822 * we do this anyway which shows more stable in testing.
823 */
824 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
825 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
826 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
827 }
828
829 temp &= ~enable_bits;
d8a2d0e0 830
b242b7f7
PZ
831 I915_WRITE(intel_hdmi->hdmi_reg, temp);
832 POSTING_READ(intel_hdmi->hdmi_reg);
d8a2d0e0
ZW
833
834 /* HW workaround, need to write this twice for issue that may result
835 * in first write getting masked.
836 */
c619eed4 837 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
838 I915_WRITE(intel_hdmi->hdmi_reg, temp);
839 POSTING_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 840 }
7d57382e
EA
841}
842
40478455 843static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
7d148ef5
DV
844{
845 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
846
40478455 847 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
7d148ef5 848 return 165000;
e3c33578 849 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
7d148ef5
DV
850 return 300000;
851 else
852 return 225000;
853}
854
c19de8eb
DL
855static enum drm_mode_status
856intel_hdmi_mode_valid(struct drm_connector *connector,
857 struct drm_display_mode *mode)
7d57382e 858{
40478455
VS
859 if (mode->clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
860 true))
7d57382e
EA
861 return MODE_CLOCK_HIGH;
862 if (mode->clock < 20000)
5cbba41d 863 return MODE_CLOCK_LOW;
7d57382e
EA
864
865 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
866 return MODE_NO_DBLESCAN;
867
868 return MODE_OK;
869}
870
71800632
VS
871static bool hdmi_12bpc_possible(struct intel_crtc *crtc)
872{
873 struct drm_device *dev = crtc->base.dev;
874 struct intel_encoder *encoder;
875 int count = 0, count_hdmi = 0;
876
877 if (!HAS_PCH_SPLIT(dev))
878 return false;
879
880 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
881 if (encoder->new_crtc != crtc)
882 continue;
883
884 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
885 count++;
886 }
887
888 /*
889 * HDMI 12bpc affects the clocks, so it's only possible
890 * when not cloning with other encoder types.
891 */
892 return count_hdmi > 0 && count_hdmi == count;
893}
894
5bfe2ac0
DV
895bool intel_hdmi_compute_config(struct intel_encoder *encoder,
896 struct intel_crtc_config *pipe_config)
7d57382e 897{
5bfe2ac0
DV
898 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
899 struct drm_device *dev = encoder->base.dev;
900 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
241bfc38 901 int clock_12bpc = pipe_config->adjusted_mode.crtc_clock * 3 / 2;
40478455 902 int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
e29c22c0 903 int desired_bpp;
3685a8f3 904
6897b4b5
DV
905 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
906
55bc60db
VS
907 if (intel_hdmi->color_range_auto) {
908 /* See CEA-861-E - 5.1 Default Encoding Parameters */
6897b4b5 909 if (pipe_config->has_hdmi_sink &&
18316c8c 910 drm_match_cea_mode(adjusted_mode) > 1)
4f3a8bc7 911 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
55bc60db
VS
912 else
913 intel_hdmi->color_range = 0;
914 }
915
3685a8f3 916 if (intel_hdmi->color_range)
50f3b016 917 pipe_config->limited_color_range = true;
3685a8f3 918
5bfe2ac0
DV
919 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
920 pipe_config->has_pch_encoder = true;
921
4e53c2e0
DV
922 /*
923 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
924 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
325b9d04
DV
925 * outputs. We also need to check that the higher clock still fits
926 * within limits.
4e53c2e0 927 */
6897b4b5 928 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
71800632
VS
929 clock_12bpc <= portclock_limit &&
930 hdmi_12bpc_possible(encoder->new_crtc)) {
e29c22c0
DV
931 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
932 desired_bpp = 12*3;
325b9d04
DV
933
934 /* Need to adjust the port link by 1.5x for 12bpc. */
ff9a6750 935 pipe_config->port_clock = clock_12bpc;
4e53c2e0 936 } else {
e29c22c0
DV
937 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
938 desired_bpp = 8*3;
939 }
940
941 if (!pipe_config->bw_constrained) {
942 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
943 pipe_config->pipe_bpp = desired_bpp;
4e53c2e0
DV
944 }
945
241bfc38 946 if (adjusted_mode->crtc_clock > portclock_limit) {
325b9d04
DV
947 DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
948 return false;
949 }
950
7d57382e
EA
951 return true;
952}
953
aa93d632 954static enum drm_connector_status
930a9e28 955intel_hdmi_detect(struct drm_connector *connector, bool force)
9dff6af8 956{
b0ea7d37 957 struct drm_device *dev = connector->dev;
df0e9248 958 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
d63885da
PZ
959 struct intel_digital_port *intel_dig_port =
960 hdmi_to_dig_port(intel_hdmi);
961 struct intel_encoder *intel_encoder = &intel_dig_port->base;
b0ea7d37 962 struct drm_i915_private *dev_priv = dev->dev_private;
f899fc64 963 struct edid *edid;
671dedd2 964 enum intel_display_power_domain power_domain;
aa93d632 965 enum drm_connector_status status = connector_status_disconnected;
9dff6af8 966
164c8598
CW
967 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
968 connector->base.id, drm_get_connector_name(connector));
969
671dedd2
ID
970 power_domain = intel_display_port_power_domain(intel_encoder);
971 intel_display_power_get(dev_priv, power_domain);
972
ea5b213a 973 intel_hdmi->has_hdmi_sink = false;
2e3d6006 974 intel_hdmi->has_audio = false;
abedc077 975 intel_hdmi->rgb_quant_range_selectable = false;
f899fc64 976 edid = drm_get_edid(connector,
3bd7d909
DK
977 intel_gmbus_get_adapter(dev_priv,
978 intel_hdmi->ddc_bus));
2ded9e27 979
aa93d632 980 if (edid) {
be9f1c4f 981 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
aa93d632 982 status = connector_status_connected;
b1d7e4b4
WF
983 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
984 intel_hdmi->has_hdmi_sink =
985 drm_detect_hdmi_monitor(edid);
2e3d6006 986 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
abedc077
VS
987 intel_hdmi->rgb_quant_range_selectable =
988 drm_rgb_quant_range_selectable(edid);
aa93d632 989 }
aa93d632 990 kfree(edid);
9dff6af8 991 }
30ad48b7 992
55b7d6e8 993 if (status == connector_status_connected) {
b1d7e4b4
WF
994 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
995 intel_hdmi->has_audio =
996 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
d63885da 997 intel_encoder->type = INTEL_OUTPUT_HDMI;
55b7d6e8
CW
998 }
999
671dedd2
ID
1000 intel_display_power_put(dev_priv, power_domain);
1001
2ded9e27 1002 return status;
7d57382e
EA
1003}
1004
1005static int intel_hdmi_get_modes(struct drm_connector *connector)
1006{
671dedd2
ID
1007 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
1008 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
f899fc64 1009 struct drm_i915_private *dev_priv = connector->dev->dev_private;
671dedd2
ID
1010 enum intel_display_power_domain power_domain;
1011 int ret;
7d57382e
EA
1012
1013 /* We should parse the EDID data and find out if it's an HDMI sink so
1014 * we can send audio to it.
1015 */
1016
671dedd2
ID
1017 power_domain = intel_display_port_power_domain(intel_encoder);
1018 intel_display_power_get(dev_priv, power_domain);
1019
1020 ret = intel_ddc_get_modes(connector,
3bd7d909
DK
1021 intel_gmbus_get_adapter(dev_priv,
1022 intel_hdmi->ddc_bus));
671dedd2
ID
1023
1024 intel_display_power_put(dev_priv, power_domain);
1025
1026 return ret;
7d57382e
EA
1027}
1028
1aad7ac0
CW
1029static bool
1030intel_hdmi_detect_audio(struct drm_connector *connector)
1031{
671dedd2
ID
1032 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
1033 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
1aad7ac0 1034 struct drm_i915_private *dev_priv = connector->dev->dev_private;
671dedd2 1035 enum intel_display_power_domain power_domain;
1aad7ac0
CW
1036 struct edid *edid;
1037 bool has_audio = false;
1038
671dedd2
ID
1039 power_domain = intel_display_port_power_domain(intel_encoder);
1040 intel_display_power_get(dev_priv, power_domain);
1041
1aad7ac0 1042 edid = drm_get_edid(connector,
3bd7d909
DK
1043 intel_gmbus_get_adapter(dev_priv,
1044 intel_hdmi->ddc_bus));
1aad7ac0
CW
1045 if (edid) {
1046 if (edid->input & DRM_EDID_INPUT_DIGITAL)
1047 has_audio = drm_detect_monitor_audio(edid);
1aad7ac0
CW
1048 kfree(edid);
1049 }
1050
671dedd2
ID
1051 intel_display_power_put(dev_priv, power_domain);
1052
1aad7ac0
CW
1053 return has_audio;
1054}
1055
55b7d6e8
CW
1056static int
1057intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
1058 struct drm_property *property,
1059 uint64_t val)
55b7d6e8
CW
1060{
1061 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
da63a9f2
PZ
1062 struct intel_digital_port *intel_dig_port =
1063 hdmi_to_dig_port(intel_hdmi);
e953fd7b 1064 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
1065 int ret;
1066
662595df 1067 ret = drm_object_property_set_value(&connector->base, property, val);
55b7d6e8
CW
1068 if (ret)
1069 return ret;
1070
3f43c48d 1071 if (property == dev_priv->force_audio_property) {
b1d7e4b4 1072 enum hdmi_force_audio i = val;
1aad7ac0
CW
1073 bool has_audio;
1074
1075 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
1076 return 0;
1077
1aad7ac0 1078 intel_hdmi->force_audio = i;
55b7d6e8 1079
b1d7e4b4 1080 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
1081 has_audio = intel_hdmi_detect_audio(connector);
1082 else
b1d7e4b4 1083 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 1084
b1d7e4b4
WF
1085 if (i == HDMI_AUDIO_OFF_DVI)
1086 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 1087
1aad7ac0 1088 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
1089 goto done;
1090 }
1091
e953fd7b 1092 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80
DV
1093 bool old_auto = intel_hdmi->color_range_auto;
1094 uint32_t old_range = intel_hdmi->color_range;
1095
55bc60db
VS
1096 switch (val) {
1097 case INTEL_BROADCAST_RGB_AUTO:
1098 intel_hdmi->color_range_auto = true;
1099 break;
1100 case INTEL_BROADCAST_RGB_FULL:
1101 intel_hdmi->color_range_auto = false;
1102 intel_hdmi->color_range = 0;
1103 break;
1104 case INTEL_BROADCAST_RGB_LIMITED:
1105 intel_hdmi->color_range_auto = false;
4f3a8bc7 1106 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
55bc60db
VS
1107 break;
1108 default:
1109 return -EINVAL;
1110 }
ae4edb80
DV
1111
1112 if (old_auto == intel_hdmi->color_range_auto &&
1113 old_range == intel_hdmi->color_range)
1114 return 0;
1115
e953fd7b
CW
1116 goto done;
1117 }
1118
55b7d6e8
CW
1119 return -EINVAL;
1120
1121done:
c0c36b94
CW
1122 if (intel_dig_port->base.base.crtc)
1123 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
55b7d6e8
CW
1124
1125 return 0;
1126}
1127
13732ba7
JB
1128static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1129{
1130 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1131 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1132 struct drm_display_mode *adjusted_mode =
1133 &intel_crtc->config.adjusted_mode;
1134
6897b4b5
DV
1135 intel_hdmi->set_infoframes(&encoder->base,
1136 intel_crtc->config.has_hdmi_sink,
1137 adjusted_mode);
13732ba7
JB
1138}
1139
9514ac6e 1140static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
89b667f8
JB
1141{
1142 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
13732ba7 1143 struct intel_hdmi *intel_hdmi = &dport->hdmi;
89b667f8
JB
1144 struct drm_device *dev = encoder->base.dev;
1145 struct drm_i915_private *dev_priv = dev->dev_private;
1146 struct intel_crtc *intel_crtc =
1147 to_intel_crtc(encoder->base.crtc);
13732ba7
JB
1148 struct drm_display_mode *adjusted_mode =
1149 &intel_crtc->config.adjusted_mode;
e4607fcf 1150 enum dpio_channel port = vlv_dport_to_channel(dport);
89b667f8
JB
1151 int pipe = intel_crtc->pipe;
1152 u32 val;
1153
1154 if (!IS_VALLEYVIEW(dev))
1155 return;
1156
89b667f8 1157 /* Enable clock channels for this port */
0980a60f 1158 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 1159 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
89b667f8
JB
1160 val = 0;
1161 if (pipe)
1162 val |= (1<<21);
1163 else
1164 val &= ~(1<<21);
1165 val |= 0x001000c4;
ab3c759a 1166 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
89b667f8
JB
1167
1168 /* HDMI 1.0V-2dB */
ab3c759a
CML
1169 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
1170 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
1171 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
1172 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
1173 vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
1174 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
1175 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1176 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
89b667f8
JB
1177
1178 /* Program lane clock */
ab3c759a
CML
1179 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1180 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
0980a60f 1181 mutex_unlock(&dev_priv->dpio_lock);
b76cf76b 1182
6897b4b5
DV
1183 intel_hdmi->set_infoframes(&encoder->base,
1184 intel_crtc->config.has_hdmi_sink,
1185 adjusted_mode);
13732ba7 1186
b76cf76b
JN
1187 intel_enable_hdmi(encoder);
1188
e4607fcf 1189 vlv_wait_port_ready(dev_priv, dport);
89b667f8
JB
1190}
1191
9514ac6e 1192static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
89b667f8
JB
1193{
1194 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1195 struct drm_device *dev = encoder->base.dev;
1196 struct drm_i915_private *dev_priv = dev->dev_private;
5e69f97f
CML
1197 struct intel_crtc *intel_crtc =
1198 to_intel_crtc(encoder->base.crtc);
e4607fcf 1199 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1200 int pipe = intel_crtc->pipe;
89b667f8
JB
1201
1202 if (!IS_VALLEYVIEW(dev))
1203 return;
1204
89b667f8 1205 /* Program Tx lane resets to default */
0980a60f 1206 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 1207 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
89b667f8
JB
1208 DPIO_PCS_TX_LANE2_RESET |
1209 DPIO_PCS_TX_LANE1_RESET);
ab3c759a 1210 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
89b667f8
JB
1211 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1212 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1213 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1214 DPIO_PCS_CLK_SOFT_RESET);
1215
1216 /* Fix up inter-pair skew failure */
ab3c759a
CML
1217 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1218 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1219 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
1220
1221 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1222 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
0980a60f 1223 mutex_unlock(&dev_priv->dpio_lock);
89b667f8
JB
1224}
1225
9514ac6e 1226static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
89b667f8
JB
1227{
1228 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1229 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
5e69f97f
CML
1230 struct intel_crtc *intel_crtc =
1231 to_intel_crtc(encoder->base.crtc);
e4607fcf 1232 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1233 int pipe = intel_crtc->pipe;
89b667f8
JB
1234
1235 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
1236 mutex_lock(&dev_priv->dpio_lock);
ab3c759a
CML
1237 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1238 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
89b667f8
JB
1239 mutex_unlock(&dev_priv->dpio_lock);
1240}
1241
e4a1d846
CML
1242static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1243{
1244 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1245 struct drm_device *dev = encoder->base.dev;
1246 struct drm_i915_private *dev_priv = dev->dev_private;
1247 struct intel_crtc *intel_crtc =
1248 to_intel_crtc(encoder->base.crtc);
1249 enum dpio_channel ch = vlv_dport_to_channel(dport);
1250 int pipe = intel_crtc->pipe;
1251 int data, i;
1252 u32 val;
1253
1254 /* Program Tx latency optimal setting */
1255 mutex_lock(&dev_priv->dpio_lock);
1256 for (i = 0; i < 4; i++) {
1257 /* Set the latency optimal bit */
1258 data = (i == 1) ? 0x0 : 0x6;
1259 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
1260 data << DPIO_FRC_LATENCY_SHFIT);
1261
1262 /* Set the upar bit */
1263 data = (i == 1) ? 0x0 : 0x1;
1264 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
1265 data << DPIO_UPAR_SHIFT);
1266 }
1267
1268 /* Data lane stagger programming */
1269 /* FIXME: Fix up value only after power analysis */
1270
1271 /* Clear calc init */
1272 vlv_dpio_write(dev_priv, pipe, CHV_PCS_DW10(ch), 0);
1273
1274 /* FIXME: Program the support xxx V-dB */
1275 /* Use 800mV-0dB */
1276 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW4(ch));
1277 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
1278 val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
1279 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(ch), val);
1280
1281 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch));
1282 val &= ~DPIO_SWING_MARGIN_MASK;
1283 val |= 102 << DPIO_SWING_MARGIN_SHIFT;
1284 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch), val);
1285
1286 /* Disable unique transition scale */
1287 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
1288 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
1289 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
1290
1291 /* Additional steps for 1200mV-0dB */
1292#if 0
1293 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
1294 if (ch)
1295 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
1296 else
1297 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
1298 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
1299
1300 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
1301 vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
1302 (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
1303#endif
1304 /* Start swing calculation */
1305 vlv_dpio_write(dev_priv, pipe, CHV_PCS_DW10(ch),
1306 DPIO_PCS_SWING_CALC_TX0_TX2 |
1307 DPIO_PCS_SWING_CALC_TX1_TX3);
1308
1309 /* LRC Bypass */
1310 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1311 val |= DPIO_LRC_BYPASS;
1312 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
1313
1314 mutex_unlock(&dev_priv->dpio_lock);
1315
1316 intel_enable_hdmi(encoder);
1317
1318 vlv_wait_port_ready(dev_priv, dport);
1319}
1320
7d57382e
EA
1321static void intel_hdmi_destroy(struct drm_connector *connector)
1322{
7d57382e 1323 drm_connector_cleanup(connector);
674e2d08 1324 kfree(connector);
7d57382e
EA
1325}
1326
7d57382e 1327static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
5ab432ef 1328 .dpms = intel_connector_dpms,
7d57382e
EA
1329 .detect = intel_hdmi_detect,
1330 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 1331 .set_property = intel_hdmi_set_property,
7d57382e
EA
1332 .destroy = intel_hdmi_destroy,
1333};
1334
1335static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1336 .get_modes = intel_hdmi_get_modes,
1337 .mode_valid = intel_hdmi_mode_valid,
df0e9248 1338 .best_encoder = intel_best_encoder,
7d57382e
EA
1339};
1340
7d57382e 1341static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 1342 .destroy = intel_encoder_destroy,
7d57382e
EA
1343};
1344
55b7d6e8
CW
1345static void
1346intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1347{
3f43c48d 1348 intel_attach_force_audio_property(connector);
e953fd7b 1349 intel_attach_broadcast_rgb_property(connector);
55bc60db 1350 intel_hdmi->color_range_auto = true;
55b7d6e8
CW
1351}
1352
00c09d70
PZ
1353void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1354 struct intel_connector *intel_connector)
7d57382e 1355{
b9cb234c
PZ
1356 struct drm_connector *connector = &intel_connector->base;
1357 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1358 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1359 struct drm_device *dev = intel_encoder->base.dev;
7d57382e 1360 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 1361 enum port port = intel_dig_port->port;
373a3cf7 1362
7d57382e 1363 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 1364 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
1365 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1366
c3febcc4 1367 connector->interlace_allowed = 1;
7d57382e 1368 connector->doublescan_allowed = 0;
573e74ad 1369 connector->stereo_allowed = 1;
66a9278e 1370
08d644ad
DV
1371 switch (port) {
1372 case PORT_B:
f899fc64 1373 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
1d843f9d 1374 intel_encoder->hpd_pin = HPD_PORT_B;
08d644ad
DV
1375 break;
1376 case PORT_C:
7ceae0a5 1377 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
1d843f9d 1378 intel_encoder->hpd_pin = HPD_PORT_C;
08d644ad
DV
1379 break;
1380 case PORT_D:
7ceae0a5 1381 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
1d843f9d 1382 intel_encoder->hpd_pin = HPD_PORT_D;
08d644ad
DV
1383 break;
1384 case PORT_A:
1d843f9d 1385 intel_encoder->hpd_pin = HPD_PORT_A;
08d644ad
DV
1386 /* Internal port only for eDP. */
1387 default:
6e4c1677 1388 BUG();
f8aed700 1389 }
7d57382e 1390
7637bfdb 1391 if (IS_VALLEYVIEW(dev)) {
90b107c8 1392 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 1393 intel_hdmi->set_infoframes = vlv_set_infoframes;
7637bfdb
JB
1394 } else if (!HAS_PCH_SPLIT(dev)) {
1395 intel_hdmi->write_infoframe = g4x_write_infoframe;
1396 intel_hdmi->set_infoframes = g4x_set_infoframes;
22b8bf17 1397 } else if (HAS_DDI(dev)) {
8c5f5f7c 1398 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 1399 intel_hdmi->set_infoframes = hsw_set_infoframes;
fdf1250a
PZ
1400 } else if (HAS_PCH_IBX(dev)) {
1401 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 1402 intel_hdmi->set_infoframes = ibx_set_infoframes;
fdf1250a
PZ
1403 } else {
1404 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 1405 intel_hdmi->set_infoframes = cpt_set_infoframes;
64a8fc01 1406 }
45187ace 1407
affa9354 1408 if (HAS_DDI(dev))
bcbc889b
PZ
1409 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1410 else
1411 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 1412 intel_connector->unregister = intel_connector_unregister;
b9cb234c
PZ
1413
1414 intel_hdmi_add_properties(intel_hdmi, connector);
1415
1416 intel_connector_attach_encoder(intel_connector, intel_encoder);
1417 drm_sysfs_connector_add(connector);
1418
1419 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1420 * 0xd. Failure to do so will result in spurious interrupts being
1421 * generated on the port when a cable is not attached.
1422 */
1423 if (IS_G4X(dev) && !IS_GM45(dev)) {
1424 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1425 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1426 }
1427}
1428
b242b7f7 1429void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
b9cb234c
PZ
1430{
1431 struct intel_digital_port *intel_dig_port;
1432 struct intel_encoder *intel_encoder;
b9cb234c
PZ
1433 struct intel_connector *intel_connector;
1434
b14c5679 1435 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
b9cb234c
PZ
1436 if (!intel_dig_port)
1437 return;
1438
b14c5679 1439 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
b9cb234c
PZ
1440 if (!intel_connector) {
1441 kfree(intel_dig_port);
1442 return;
1443 }
1444
1445 intel_encoder = &intel_dig_port->base;
b9cb234c
PZ
1446
1447 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1448 DRM_MODE_ENCODER_TMDS);
00c09d70 1449
5bfe2ac0 1450 intel_encoder->compute_config = intel_hdmi_compute_config;
c59423a3 1451 intel_encoder->mode_set = intel_hdmi_mode_set;
00c09d70
PZ
1452 intel_encoder->disable = intel_disable_hdmi;
1453 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
045ac3b5 1454 intel_encoder->get_config = intel_hdmi_get_config;
e4a1d846
CML
1455 if (IS_CHERRYVIEW(dev)) {
1456 intel_encoder->pre_enable = chv_hdmi_pre_enable;
1457 intel_encoder->enable = vlv_enable_hdmi;
1458 } else if (IS_VALLEYVIEW(dev)) {
9514ac6e
CML
1459 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
1460 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
b76cf76b 1461 intel_encoder->enable = vlv_enable_hdmi;
9514ac6e 1462 intel_encoder->post_disable = vlv_hdmi_post_disable;
b76cf76b 1463 } else {
13732ba7 1464 intel_encoder->pre_enable = intel_hdmi_pre_enable;
b76cf76b 1465 intel_encoder->enable = intel_enable_hdmi;
89b667f8 1466 }
5ab432ef 1467
b9cb234c
PZ
1468 intel_encoder->type = INTEL_OUTPUT_HDMI;
1469 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
301ea74a 1470 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
c6f1495d
VS
1471 /*
1472 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
1473 * to work on real hardware. And since g4x can send infoframes to
1474 * only one port anyway, nothing is lost by allowing it.
1475 */
1476 if (IS_G4X(dev))
1477 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
7d57382e 1478
174edf1f 1479 intel_dig_port->port = port;
b242b7f7 1480 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
b9cb234c 1481 intel_dig_port->dp.output_reg = 0;
55b7d6e8 1482
b9cb234c 1483 intel_hdmi_init_connector(intel_dig_port, intel_connector);
7d57382e 1484}