drm/i915/chv: Try to program the PHY used clock channel overrides
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e 31#include <linux/delay.h>
178f736a 32#include <linux/hdmi.h>
760285e7
DH
33#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_edid.h>
7d57382e 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
7d57382e
EA
38#include "i915_drv.h"
39
30add22d
PZ
40static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
41{
da63a9f2 42 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
30add22d
PZ
43}
44
afba0188
DV
45static void
46assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
47{
30add22d 48 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
afba0188
DV
49 struct drm_i915_private *dev_priv = dev->dev_private;
50 uint32_t enabled_bits;
51
affa9354 52 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
afba0188 53
b242b7f7 54 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
afba0188
DV
55 "HDMI port enabled, expecting disabled\n");
56}
57
f5bbfca3 58struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 59{
da63a9f2
PZ
60 struct intel_digital_port *intel_dig_port =
61 container_of(encoder, struct intel_digital_port, base.base);
62 return &intel_dig_port->hdmi;
ea5b213a
CW
63}
64
df0e9248
CW
65static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
66{
da63a9f2 67 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
df0e9248
CW
68}
69
178f736a 70static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
3c17fe4b 71{
178f736a
DL
72 switch (type) {
73 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 74 return VIDEO_DIP_SELECT_AVI;
178f736a 75 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 76 return VIDEO_DIP_SELECT_SPD;
c8bb75af
LD
77 case HDMI_INFOFRAME_TYPE_VENDOR:
78 return VIDEO_DIP_SELECT_VENDOR;
45187ace 79 default:
178f736a 80 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
ed517fbb 81 return 0;
45187ace 82 }
45187ace
JB
83}
84
178f736a 85static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
45187ace 86{
178f736a
DL
87 switch (type) {
88 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 89 return VIDEO_DIP_ENABLE_AVI;
178f736a 90 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 91 return VIDEO_DIP_ENABLE_SPD;
c8bb75af
LD
92 case HDMI_INFOFRAME_TYPE_VENDOR:
93 return VIDEO_DIP_ENABLE_VENDOR;
fa193ff7 94 default:
178f736a 95 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
ed517fbb 96 return 0;
fa193ff7 97 }
fa193ff7
PZ
98}
99
178f736a 100static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
2da8af54 101{
178f736a
DL
102 switch (type) {
103 case HDMI_INFOFRAME_TYPE_AVI:
2da8af54 104 return VIDEO_DIP_ENABLE_AVI_HSW;
178f736a 105 case HDMI_INFOFRAME_TYPE_SPD:
2da8af54 106 return VIDEO_DIP_ENABLE_SPD_HSW;
c8bb75af
LD
107 case HDMI_INFOFRAME_TYPE_VENDOR:
108 return VIDEO_DIP_ENABLE_VS_HSW;
2da8af54 109 default:
178f736a 110 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
2da8af54
PZ
111 return 0;
112 }
113}
114
178f736a 115static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
a57c774a
AK
116 enum transcoder cpu_transcoder,
117 struct drm_i915_private *dev_priv)
2da8af54 118{
178f736a
DL
119 switch (type) {
120 case HDMI_INFOFRAME_TYPE_AVI:
7d9bcebe 121 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
178f736a 122 case HDMI_INFOFRAME_TYPE_SPD:
7d9bcebe 123 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
c8bb75af
LD
124 case HDMI_INFOFRAME_TYPE_VENDOR:
125 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
2da8af54 126 default:
178f736a 127 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
2da8af54
PZ
128 return 0;
129 }
130}
131
a3da1df7 132static void g4x_write_infoframe(struct drm_encoder *encoder,
178f736a 133 enum hdmi_infoframe_type type,
fff63867 134 const void *frame, ssize_t len)
45187ace 135{
fff63867 136 const uint32_t *data = frame;
3c17fe4b
DH
137 struct drm_device *dev = encoder->dev;
138 struct drm_i915_private *dev_priv = dev->dev_private;
22509ec8 139 u32 val = I915_READ(VIDEO_DIP_CTL);
178f736a 140 int i;
3c17fe4b 141
822974ae
PZ
142 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
143
1d4f85ac 144 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 145 val |= g4x_infoframe_index(type);
22509ec8 146
178f736a 147 val &= ~g4x_infoframe_enable(type);
45187ace 148
22509ec8 149 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 150
9d9740f0 151 mmiowb();
45187ace 152 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
153 I915_WRITE(VIDEO_DIP_DATA, *data);
154 data++;
155 }
adf00b26
PZ
156 /* Write every possible data byte to force correct ECC calculation. */
157 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
158 I915_WRITE(VIDEO_DIP_DATA, 0);
9d9740f0 159 mmiowb();
3c17fe4b 160
178f736a 161 val |= g4x_infoframe_enable(type);
60c5ea2d 162 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 163 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 164
22509ec8 165 I915_WRITE(VIDEO_DIP_CTL, val);
9d9740f0 166 POSTING_READ(VIDEO_DIP_CTL);
3c17fe4b
DH
167}
168
fdf1250a 169static void ibx_write_infoframe(struct drm_encoder *encoder,
178f736a 170 enum hdmi_infoframe_type type,
fff63867 171 const void *frame, ssize_t len)
fdf1250a 172{
fff63867 173 const uint32_t *data = frame;
fdf1250a
PZ
174 struct drm_device *dev = encoder->dev;
175 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 176 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 177 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
fdf1250a
PZ
178 u32 val = I915_READ(reg);
179
822974ae
PZ
180 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
181
fdf1250a 182 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 183 val |= g4x_infoframe_index(type);
fdf1250a 184
178f736a 185 val &= ~g4x_infoframe_enable(type);
fdf1250a
PZ
186
187 I915_WRITE(reg, val);
188
9d9740f0 189 mmiowb();
fdf1250a
PZ
190 for (i = 0; i < len; i += 4) {
191 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
192 data++;
193 }
adf00b26
PZ
194 /* Write every possible data byte to force correct ECC calculation. */
195 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
196 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 197 mmiowb();
fdf1250a 198
178f736a 199 val |= g4x_infoframe_enable(type);
fdf1250a 200 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 201 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
202
203 I915_WRITE(reg, val);
9d9740f0 204 POSTING_READ(reg);
fdf1250a
PZ
205}
206
207static void cpt_write_infoframe(struct drm_encoder *encoder,
178f736a 208 enum hdmi_infoframe_type type,
fff63867 209 const void *frame, ssize_t len)
b055c8f3 210{
fff63867 211 const uint32_t *data = frame;
b055c8f3
JB
212 struct drm_device *dev = encoder->dev;
213 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 214 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 215 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 216 u32 val = I915_READ(reg);
b055c8f3 217
822974ae
PZ
218 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
219
64a8fc01 220 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 221 val |= g4x_infoframe_index(type);
45187ace 222
ecb97851
PZ
223 /* The DIP control register spec says that we need to update the AVI
224 * infoframe without clearing its enable bit */
178f736a
DL
225 if (type != HDMI_INFOFRAME_TYPE_AVI)
226 val &= ~g4x_infoframe_enable(type);
ecb97851 227
22509ec8 228 I915_WRITE(reg, val);
45187ace 229
9d9740f0 230 mmiowb();
45187ace 231 for (i = 0; i < len; i += 4) {
b055c8f3
JB
232 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
233 data++;
234 }
adf00b26
PZ
235 /* Write every possible data byte to force correct ECC calculation. */
236 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
237 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 238 mmiowb();
b055c8f3 239
178f736a 240 val |= g4x_infoframe_enable(type);
60c5ea2d 241 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 242 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 243
22509ec8 244 I915_WRITE(reg, val);
9d9740f0 245 POSTING_READ(reg);
45187ace 246}
90b107c8
SK
247
248static void vlv_write_infoframe(struct drm_encoder *encoder,
178f736a 249 enum hdmi_infoframe_type type,
fff63867 250 const void *frame, ssize_t len)
90b107c8 251{
fff63867 252 const uint32_t *data = frame;
90b107c8
SK
253 struct drm_device *dev = encoder->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 255 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 256 int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 257 u32 val = I915_READ(reg);
90b107c8 258
822974ae
PZ
259 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
260
90b107c8 261 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 262 val |= g4x_infoframe_index(type);
22509ec8 263
178f736a 264 val &= ~g4x_infoframe_enable(type);
90b107c8 265
22509ec8 266 I915_WRITE(reg, val);
90b107c8 267
9d9740f0 268 mmiowb();
90b107c8
SK
269 for (i = 0; i < len; i += 4) {
270 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
271 data++;
272 }
adf00b26
PZ
273 /* Write every possible data byte to force correct ECC calculation. */
274 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
275 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 276 mmiowb();
90b107c8 277
178f736a 278 val |= g4x_infoframe_enable(type);
60c5ea2d 279 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 280 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 281
22509ec8 282 I915_WRITE(reg, val);
9d9740f0 283 POSTING_READ(reg);
90b107c8
SK
284}
285
8c5f5f7c 286static void hsw_write_infoframe(struct drm_encoder *encoder,
178f736a 287 enum hdmi_infoframe_type type,
fff63867 288 const void *frame, ssize_t len)
8c5f5f7c 289{
fff63867 290 const uint32_t *data = frame;
2da8af54
PZ
291 struct drm_device *dev = encoder->dev;
292 struct drm_i915_private *dev_priv = dev->dev_private;
293 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
3b117c8f 294 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
178f736a
DL
295 u32 data_reg;
296 int i;
2da8af54 297 u32 val = I915_READ(ctl_reg);
8c5f5f7c 298
178f736a 299 data_reg = hsw_infoframe_data_reg(type,
a57c774a
AK
300 intel_crtc->config.cpu_transcoder,
301 dev_priv);
2da8af54
PZ
302 if (data_reg == 0)
303 return;
304
178f736a 305 val &= ~hsw_infoframe_enable(type);
2da8af54
PZ
306 I915_WRITE(ctl_reg, val);
307
9d9740f0 308 mmiowb();
2da8af54
PZ
309 for (i = 0; i < len; i += 4) {
310 I915_WRITE(data_reg + i, *data);
311 data++;
312 }
adf00b26
PZ
313 /* Write every possible data byte to force correct ECC calculation. */
314 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
315 I915_WRITE(data_reg + i, 0);
9d9740f0 316 mmiowb();
8c5f5f7c 317
178f736a 318 val |= hsw_infoframe_enable(type);
2da8af54 319 I915_WRITE(ctl_reg, val);
9d9740f0 320 POSTING_READ(ctl_reg);
8c5f5f7c
ED
321}
322
5adaea79
DL
323/*
324 * The data we write to the DIP data buffer registers is 1 byte bigger than the
325 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
326 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
327 * used for both technologies.
328 *
329 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
330 * DW1: DB3 | DB2 | DB1 | DB0
331 * DW2: DB7 | DB6 | DB5 | DB4
332 * DW3: ...
333 *
334 * (HB is Header Byte, DB is Data Byte)
335 *
336 * The hdmi pack() functions don't know about that hardware specific hole so we
337 * trick them by giving an offset into the buffer and moving back the header
338 * bytes by one.
339 */
9198ee5b
DL
340static void intel_write_infoframe(struct drm_encoder *encoder,
341 union hdmi_infoframe *frame)
45187ace
JB
342{
343 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
5adaea79
DL
344 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
345 ssize_t len;
45187ace 346
5adaea79
DL
347 /* see comment above for the reason for this offset */
348 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
349 if (len < 0)
350 return;
351
352 /* Insert the 'hole' (see big comment above) at position 3 */
353 buffer[0] = buffer[1];
354 buffer[1] = buffer[2];
355 buffer[2] = buffer[3];
356 buffer[3] = 0;
357 len++;
45187ace 358
5adaea79 359 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
45187ace
JB
360}
361
687f4d06 362static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
c846b619 363 struct drm_display_mode *adjusted_mode)
45187ace 364{
abedc077 365 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
50f3b016 366 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
5adaea79
DL
367 union hdmi_infoframe frame;
368 int ret;
45187ace 369
5adaea79
DL
370 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
371 adjusted_mode);
372 if (ret < 0) {
373 DRM_ERROR("couldn't fill AVI infoframe\n");
374 return;
375 }
c846b619 376
abedc077 377 if (intel_hdmi->rgb_quant_range_selectable) {
50f3b016 378 if (intel_crtc->config.limited_color_range)
5adaea79
DL
379 frame.avi.quantization_range =
380 HDMI_QUANTIZATION_RANGE_LIMITED;
abedc077 381 else
5adaea79
DL
382 frame.avi.quantization_range =
383 HDMI_QUANTIZATION_RANGE_FULL;
abedc077
VS
384 }
385
9198ee5b 386 intel_write_infoframe(encoder, &frame);
b055c8f3
JB
387}
388
687f4d06 389static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3 390{
5adaea79
DL
391 union hdmi_infoframe frame;
392 int ret;
393
394 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
395 if (ret < 0) {
396 DRM_ERROR("couldn't fill SPD infoframe\n");
397 return;
398 }
c0864cb3 399
5adaea79 400 frame.spd.sdi = HDMI_SPD_SDI_PC;
c0864cb3 401
9198ee5b 402 intel_write_infoframe(encoder, &frame);
c0864cb3
JB
403}
404
c8bb75af
LD
405static void
406intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
407 struct drm_display_mode *adjusted_mode)
408{
409 union hdmi_infoframe frame;
410 int ret;
411
412 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
413 adjusted_mode);
414 if (ret < 0)
415 return;
416
417 intel_write_infoframe(encoder, &frame);
418}
419
687f4d06 420static void g4x_set_infoframes(struct drm_encoder *encoder,
6897b4b5 421 bool enable,
687f4d06
PZ
422 struct drm_display_mode *adjusted_mode)
423{
0c14c7f9 424 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
69fde0a6
VS
425 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
426 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
0c14c7f9
PZ
427 u32 reg = VIDEO_DIP_CTL;
428 u32 val = I915_READ(reg);
822cdc52 429 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 430
afba0188
DV
431 assert_hdmi_port_disabled(intel_hdmi);
432
0c14c7f9
PZ
433 /* If the registers were not initialized yet, they might be zeroes,
434 * which means we're selecting the AVI DIP and we're setting its
435 * frequency to once. This seems to really confuse the HW and make
436 * things stop working (the register spec says the AVI always needs to
437 * be sent every VSync). So here we avoid writing to the register more
438 * than we need and also explicitly select the AVI DIP and explicitly
439 * set its frequency to every VSync. Avoiding to write it twice seems to
440 * be enough to solve the problem, but being defensive shouldn't hurt us
441 * either. */
442 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
443
6897b4b5 444 if (!enable) {
0c14c7f9
PZ
445 if (!(val & VIDEO_DIP_ENABLE))
446 return;
447 val &= ~VIDEO_DIP_ENABLE;
448 I915_WRITE(reg, val);
9d9740f0 449 POSTING_READ(reg);
0c14c7f9
PZ
450 return;
451 }
452
72b78c9d
PZ
453 if (port != (val & VIDEO_DIP_PORT_MASK)) {
454 if (val & VIDEO_DIP_ENABLE) {
455 val &= ~VIDEO_DIP_ENABLE;
456 I915_WRITE(reg, val);
9d9740f0 457 POSTING_READ(reg);
72b78c9d
PZ
458 }
459 val &= ~VIDEO_DIP_PORT_MASK;
460 val |= port;
461 }
462
822974ae 463 val |= VIDEO_DIP_ENABLE;
0dd87d20 464 val &= ~VIDEO_DIP_ENABLE_VENDOR;
822974ae 465
f278d972 466 I915_WRITE(reg, val);
9d9740f0 467 POSTING_READ(reg);
f278d972 468
687f4d06
PZ
469 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
470 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 471 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
472}
473
474static void ibx_set_infoframes(struct drm_encoder *encoder,
6897b4b5 475 bool enable,
687f4d06
PZ
476 struct drm_display_mode *adjusted_mode)
477{
0c14c7f9
PZ
478 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
479 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
69fde0a6
VS
480 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
481 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
0c14c7f9
PZ
482 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
483 u32 val = I915_READ(reg);
822cdc52 484 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 485
afba0188
DV
486 assert_hdmi_port_disabled(intel_hdmi);
487
0c14c7f9
PZ
488 /* See the big comment in g4x_set_infoframes() */
489 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
490
6897b4b5 491 if (!enable) {
0c14c7f9
PZ
492 if (!(val & VIDEO_DIP_ENABLE))
493 return;
494 val &= ~VIDEO_DIP_ENABLE;
495 I915_WRITE(reg, val);
9d9740f0 496 POSTING_READ(reg);
0c14c7f9
PZ
497 return;
498 }
499
72b78c9d
PZ
500 if (port != (val & VIDEO_DIP_PORT_MASK)) {
501 if (val & VIDEO_DIP_ENABLE) {
502 val &= ~VIDEO_DIP_ENABLE;
503 I915_WRITE(reg, val);
9d9740f0 504 POSTING_READ(reg);
72b78c9d
PZ
505 }
506 val &= ~VIDEO_DIP_PORT_MASK;
507 val |= port;
508 }
509
822974ae 510 val |= VIDEO_DIP_ENABLE;
0dd87d20
PZ
511 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
512 VIDEO_DIP_ENABLE_GCP);
822974ae 513
f278d972 514 I915_WRITE(reg, val);
9d9740f0 515 POSTING_READ(reg);
f278d972 516
687f4d06
PZ
517 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
518 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 519 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
520}
521
522static void cpt_set_infoframes(struct drm_encoder *encoder,
6897b4b5 523 bool enable,
687f4d06
PZ
524 struct drm_display_mode *adjusted_mode)
525{
0c14c7f9
PZ
526 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
527 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
528 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
529 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
530 u32 val = I915_READ(reg);
531
afba0188
DV
532 assert_hdmi_port_disabled(intel_hdmi);
533
0c14c7f9
PZ
534 /* See the big comment in g4x_set_infoframes() */
535 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
536
6897b4b5 537 if (!enable) {
0c14c7f9
PZ
538 if (!(val & VIDEO_DIP_ENABLE))
539 return;
540 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
541 I915_WRITE(reg, val);
9d9740f0 542 POSTING_READ(reg);
0c14c7f9
PZ
543 return;
544 }
545
822974ae
PZ
546 /* Set both together, unset both together: see the spec. */
547 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
0dd87d20
PZ
548 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
549 VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
550
551 I915_WRITE(reg, val);
9d9740f0 552 POSTING_READ(reg);
822974ae 553
687f4d06
PZ
554 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
555 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 556 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
557}
558
559static void vlv_set_infoframes(struct drm_encoder *encoder,
6897b4b5 560 bool enable,
687f4d06
PZ
561 struct drm_display_mode *adjusted_mode)
562{
0c14c7f9 563 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
6a2b8021 564 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
0c14c7f9
PZ
565 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
566 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
567 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
568 u32 val = I915_READ(reg);
6a2b8021 569 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 570
afba0188
DV
571 assert_hdmi_port_disabled(intel_hdmi);
572
0c14c7f9
PZ
573 /* See the big comment in g4x_set_infoframes() */
574 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
575
6897b4b5 576 if (!enable) {
0c14c7f9
PZ
577 if (!(val & VIDEO_DIP_ENABLE))
578 return;
579 val &= ~VIDEO_DIP_ENABLE;
580 I915_WRITE(reg, val);
9d9740f0 581 POSTING_READ(reg);
0c14c7f9
PZ
582 return;
583 }
584
6a2b8021
JB
585 if (port != (val & VIDEO_DIP_PORT_MASK)) {
586 if (val & VIDEO_DIP_ENABLE) {
587 val &= ~VIDEO_DIP_ENABLE;
588 I915_WRITE(reg, val);
589 POSTING_READ(reg);
590 }
591 val &= ~VIDEO_DIP_PORT_MASK;
592 val |= port;
593 }
594
822974ae 595 val |= VIDEO_DIP_ENABLE;
4d47dfb8
JB
596 val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
597 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
598
599 I915_WRITE(reg, val);
9d9740f0 600 POSTING_READ(reg);
822974ae 601
687f4d06
PZ
602 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
603 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 604 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
605}
606
607static void hsw_set_infoframes(struct drm_encoder *encoder,
6897b4b5 608 bool enable,
687f4d06
PZ
609 struct drm_display_mode *adjusted_mode)
610{
0c14c7f9
PZ
611 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
612 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
613 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
3b117c8f 614 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
0dd87d20 615 u32 val = I915_READ(reg);
0c14c7f9 616
afba0188
DV
617 assert_hdmi_port_disabled(intel_hdmi);
618
6897b4b5 619 if (!enable) {
0c14c7f9 620 I915_WRITE(reg, 0);
9d9740f0 621 POSTING_READ(reg);
0c14c7f9
PZ
622 return;
623 }
624
0dd87d20
PZ
625 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
626 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
627
628 I915_WRITE(reg, val);
9d9740f0 629 POSTING_READ(reg);
0dd87d20 630
687f4d06
PZ
631 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
632 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 633 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
634}
635
4cde8a21 636static void intel_hdmi_prepare(struct intel_encoder *encoder)
7d57382e 637{
c59423a3 638 struct drm_device *dev = encoder->base.dev;
7d57382e 639 struct drm_i915_private *dev_priv = dev->dev_private;
c59423a3
DV
640 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
641 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
642 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
b242b7f7 643 u32 hdmi_val;
7d57382e 644
b242b7f7 645 hdmi_val = SDVO_ENCODING_HDMI;
2af2c490 646 if (!HAS_PCH_SPLIT(dev))
b242b7f7 647 hdmi_val |= intel_hdmi->color_range;
b599c0bc 648 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
b242b7f7 649 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
b599c0bc 650 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
b242b7f7 651 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 652
c59423a3 653 if (crtc->config.pipe_bpp > 24)
4f3a8bc7 654 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
020f6704 655 else
4f3a8bc7 656 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
020f6704 657
6897b4b5 658 if (crtc->config.has_hdmi_sink)
dc0fa718 659 hdmi_val |= HDMI_MODE_SELECT_HDMI;
2e3d6006 660
9ed109a7 661 if (crtc->config.has_audio) {
6897b4b5 662 WARN_ON(!crtc->config.has_hdmi_sink);
e0dac65e 663 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
c59423a3 664 pipe_name(crtc->pipe));
b242b7f7 665 hdmi_val |= SDVO_AUDIO_ENABLE;
c59423a3 666 intel_write_eld(&encoder->base, adjusted_mode);
3c17fe4b 667 }
7d57382e 668
75770564 669 if (HAS_PCH_CPT(dev))
c59423a3 670 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
44f37d1f
CML
671 else if (IS_CHERRYVIEW(dev))
672 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
dc0fa718 673 else
c59423a3 674 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
7d57382e 675
b242b7f7
PZ
676 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
677 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e
EA
678}
679
85234cdc
DV
680static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
681 enum pipe *pipe)
7d57382e 682{
85234cdc 683 struct drm_device *dev = encoder->base.dev;
7d57382e 684 struct drm_i915_private *dev_priv = dev->dev_private;
85234cdc 685 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
6d129bea 686 enum intel_display_power_domain power_domain;
85234cdc
DV
687 u32 tmp;
688
6d129bea
ID
689 power_domain = intel_display_port_power_domain(encoder);
690 if (!intel_display_power_enabled(dev_priv, power_domain))
691 return false;
692
b242b7f7 693 tmp = I915_READ(intel_hdmi->hdmi_reg);
85234cdc
DV
694
695 if (!(tmp & SDVO_ENABLE))
696 return false;
697
698 if (HAS_PCH_CPT(dev))
699 *pipe = PORT_TO_PIPE_CPT(tmp);
71485e0a
VS
700 else if (IS_CHERRYVIEW(dev))
701 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
85234cdc
DV
702 else
703 *pipe = PORT_TO_PIPE(tmp);
704
705 return true;
706}
707
045ac3b5
JB
708static void intel_hdmi_get_config(struct intel_encoder *encoder,
709 struct intel_crtc_config *pipe_config)
710{
711 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
712 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
713 u32 tmp, flags = 0;
18442d08 714 int dotclock;
045ac3b5
JB
715
716 tmp = I915_READ(intel_hdmi->hdmi_reg);
717
718 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
719 flags |= DRM_MODE_FLAG_PHSYNC;
720 else
721 flags |= DRM_MODE_FLAG_NHSYNC;
722
723 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
724 flags |= DRM_MODE_FLAG_PVSYNC;
725 else
726 flags |= DRM_MODE_FLAG_NVSYNC;
727
6897b4b5
DV
728 if (tmp & HDMI_MODE_SELECT_HDMI)
729 pipe_config->has_hdmi_sink = true;
730
9ed109a7
DV
731 if (tmp & HDMI_MODE_SELECT_HDMI)
732 pipe_config->has_audio = true;
733
045ac3b5 734 pipe_config->adjusted_mode.flags |= flags;
18442d08
VS
735
736 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
737 dotclock = pipe_config->port_clock * 2 / 3;
738 else
739 dotclock = pipe_config->port_clock;
740
741 if (HAS_PCH_SPLIT(dev_priv->dev))
742 ironlake_check_encoder_dotclock(pipe_config, dotclock);
743
241bfc38 744 pipe_config->adjusted_mode.crtc_clock = dotclock;
045ac3b5
JB
745}
746
5ab432ef 747static void intel_enable_hdmi(struct intel_encoder *encoder)
7d57382e 748{
5ab432ef 749 struct drm_device *dev = encoder->base.dev;
7d57382e 750 struct drm_i915_private *dev_priv = dev->dev_private;
dc0fa718 751 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 752 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7d57382e 753 u32 temp;
2deed761
WF
754 u32 enable_bits = SDVO_ENABLE;
755
9ed109a7 756 if (intel_crtc->config.has_audio)
2deed761 757 enable_bits |= SDVO_AUDIO_ENABLE;
7d57382e 758
b242b7f7 759 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 760
7a87c289 761 /* HW workaround for IBX, we need to move the port to transcoder A
dc0fa718
PZ
762 * before disabling it, so restore the transcoder select bit here. */
763 if (HAS_PCH_IBX(dev))
764 enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
7a87c289 765
d8a2d0e0
ZW
766 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
767 * we do this anyway which shows more stable in testing.
768 */
c619eed4 769 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
770 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
771 POSTING_READ(intel_hdmi->hdmi_reg);
d8a2d0e0
ZW
772 }
773
5ab432ef
DV
774 temp |= enable_bits;
775
b242b7f7
PZ
776 I915_WRITE(intel_hdmi->hdmi_reg, temp);
777 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
778
779 /* HW workaround, need to write this twice for issue that may result
780 * in first write getting masked.
781 */
782 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
783 I915_WRITE(intel_hdmi->hdmi_reg, temp);
784 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e 785 }
b76cf76b 786}
89b667f8 787
b76cf76b
JN
788static void vlv_enable_hdmi(struct intel_encoder *encoder)
789{
5ab432ef
DV
790}
791
792static void intel_disable_hdmi(struct intel_encoder *encoder)
793{
794 struct drm_device *dev = encoder->base.dev;
795 struct drm_i915_private *dev_priv = dev->dev_private;
796 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
797 u32 temp;
3cce574f 798 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
5ab432ef 799
b242b7f7 800 temp = I915_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
801
802 /* HW workaround for IBX, we need to move the port to transcoder A
803 * before disabling it. */
804 if (HAS_PCH_IBX(dev)) {
805 struct drm_crtc *crtc = encoder->base.crtc;
806 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
807
808 if (temp & SDVO_PIPE_B_SELECT) {
809 temp &= ~SDVO_PIPE_B_SELECT;
b242b7f7
PZ
810 I915_WRITE(intel_hdmi->hdmi_reg, temp);
811 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
812
813 /* Again we need to write this twice. */
b242b7f7
PZ
814 I915_WRITE(intel_hdmi->hdmi_reg, temp);
815 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
816
817 /* Transcoder selection bits only update
818 * effectively on vblank. */
819 if (crtc)
820 intel_wait_for_vblank(dev, pipe);
821 else
822 msleep(50);
823 }
7d57382e 824 }
d8a2d0e0 825
5ab432ef
DV
826 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
827 * we do this anyway which shows more stable in testing.
828 */
829 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
830 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
831 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
832 }
833
834 temp &= ~enable_bits;
d8a2d0e0 835
b242b7f7
PZ
836 I915_WRITE(intel_hdmi->hdmi_reg, temp);
837 POSTING_READ(intel_hdmi->hdmi_reg);
d8a2d0e0
ZW
838
839 /* HW workaround, need to write this twice for issue that may result
840 * in first write getting masked.
841 */
c619eed4 842 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
843 I915_WRITE(intel_hdmi->hdmi_reg, temp);
844 POSTING_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 845 }
7d57382e
EA
846}
847
40478455 848static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
7d148ef5
DV
849{
850 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
851
40478455 852 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
7d148ef5 853 return 165000;
e3c33578 854 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
7d148ef5
DV
855 return 300000;
856 else
857 return 225000;
858}
859
c19de8eb
DL
860static enum drm_mode_status
861intel_hdmi_mode_valid(struct drm_connector *connector,
862 struct drm_display_mode *mode)
7d57382e 863{
40478455
VS
864 if (mode->clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
865 true))
7d57382e
EA
866 return MODE_CLOCK_HIGH;
867 if (mode->clock < 20000)
5cbba41d 868 return MODE_CLOCK_LOW;
7d57382e
EA
869
870 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
871 return MODE_NO_DBLESCAN;
872
873 return MODE_OK;
874}
875
71800632
VS
876static bool hdmi_12bpc_possible(struct intel_crtc *crtc)
877{
878 struct drm_device *dev = crtc->base.dev;
879 struct intel_encoder *encoder;
880 int count = 0, count_hdmi = 0;
881
882 if (!HAS_PCH_SPLIT(dev))
883 return false;
884
885 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
886 if (encoder->new_crtc != crtc)
887 continue;
888
889 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
890 count++;
891 }
892
893 /*
894 * HDMI 12bpc affects the clocks, so it's only possible
895 * when not cloning with other encoder types.
896 */
897 return count_hdmi > 0 && count_hdmi == count;
898}
899
5bfe2ac0
DV
900bool intel_hdmi_compute_config(struct intel_encoder *encoder,
901 struct intel_crtc_config *pipe_config)
7d57382e 902{
5bfe2ac0
DV
903 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
904 struct drm_device *dev = encoder->base.dev;
905 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
241bfc38 906 int clock_12bpc = pipe_config->adjusted_mode.crtc_clock * 3 / 2;
40478455 907 int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
e29c22c0 908 int desired_bpp;
3685a8f3 909
6897b4b5
DV
910 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
911
55bc60db
VS
912 if (intel_hdmi->color_range_auto) {
913 /* See CEA-861-E - 5.1 Default Encoding Parameters */
6897b4b5 914 if (pipe_config->has_hdmi_sink &&
18316c8c 915 drm_match_cea_mode(adjusted_mode) > 1)
4f3a8bc7 916 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
55bc60db
VS
917 else
918 intel_hdmi->color_range = 0;
919 }
920
3685a8f3 921 if (intel_hdmi->color_range)
50f3b016 922 pipe_config->limited_color_range = true;
3685a8f3 923
5bfe2ac0
DV
924 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
925 pipe_config->has_pch_encoder = true;
926
9ed109a7
DV
927 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
928 pipe_config->has_audio = true;
929
4e53c2e0
DV
930 /*
931 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
932 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
325b9d04
DV
933 * outputs. We also need to check that the higher clock still fits
934 * within limits.
4e53c2e0 935 */
6897b4b5 936 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
71800632
VS
937 clock_12bpc <= portclock_limit &&
938 hdmi_12bpc_possible(encoder->new_crtc)) {
e29c22c0
DV
939 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
940 desired_bpp = 12*3;
325b9d04
DV
941
942 /* Need to adjust the port link by 1.5x for 12bpc. */
ff9a6750 943 pipe_config->port_clock = clock_12bpc;
4e53c2e0 944 } else {
e29c22c0
DV
945 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
946 desired_bpp = 8*3;
947 }
948
949 if (!pipe_config->bw_constrained) {
950 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
951 pipe_config->pipe_bpp = desired_bpp;
4e53c2e0
DV
952 }
953
241bfc38 954 if (adjusted_mode->crtc_clock > portclock_limit) {
325b9d04
DV
955 DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
956 return false;
957 }
958
7d57382e
EA
959 return true;
960}
961
aa93d632 962static enum drm_connector_status
930a9e28 963intel_hdmi_detect(struct drm_connector *connector, bool force)
9dff6af8 964{
b0ea7d37 965 struct drm_device *dev = connector->dev;
df0e9248 966 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
d63885da
PZ
967 struct intel_digital_port *intel_dig_port =
968 hdmi_to_dig_port(intel_hdmi);
969 struct intel_encoder *intel_encoder = &intel_dig_port->base;
b0ea7d37 970 struct drm_i915_private *dev_priv = dev->dev_private;
f899fc64 971 struct edid *edid;
671dedd2 972 enum intel_display_power_domain power_domain;
aa93d632 973 enum drm_connector_status status = connector_status_disconnected;
9dff6af8 974
164c8598 975 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
c23cc417 976 connector->base.id, connector->name);
164c8598 977
671dedd2
ID
978 power_domain = intel_display_port_power_domain(intel_encoder);
979 intel_display_power_get(dev_priv, power_domain);
980
ea5b213a 981 intel_hdmi->has_hdmi_sink = false;
2e3d6006 982 intel_hdmi->has_audio = false;
abedc077 983 intel_hdmi->rgb_quant_range_selectable = false;
f899fc64 984 edid = drm_get_edid(connector,
3bd7d909
DK
985 intel_gmbus_get_adapter(dev_priv,
986 intel_hdmi->ddc_bus));
2ded9e27 987
aa93d632 988 if (edid) {
be9f1c4f 989 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
aa93d632 990 status = connector_status_connected;
b1d7e4b4
WF
991 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
992 intel_hdmi->has_hdmi_sink =
993 drm_detect_hdmi_monitor(edid);
2e3d6006 994 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
abedc077
VS
995 intel_hdmi->rgb_quant_range_selectable =
996 drm_rgb_quant_range_selectable(edid);
aa93d632 997 }
aa93d632 998 kfree(edid);
9dff6af8 999 }
30ad48b7 1000
55b7d6e8 1001 if (status == connector_status_connected) {
b1d7e4b4
WF
1002 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1003 intel_hdmi->has_audio =
1004 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
d63885da 1005 intel_encoder->type = INTEL_OUTPUT_HDMI;
55b7d6e8
CW
1006 }
1007
671dedd2
ID
1008 intel_display_power_put(dev_priv, power_domain);
1009
2ded9e27 1010 return status;
7d57382e
EA
1011}
1012
1013static int intel_hdmi_get_modes(struct drm_connector *connector)
1014{
671dedd2
ID
1015 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
1016 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
f899fc64 1017 struct drm_i915_private *dev_priv = connector->dev->dev_private;
671dedd2
ID
1018 enum intel_display_power_domain power_domain;
1019 int ret;
7d57382e
EA
1020
1021 /* We should parse the EDID data and find out if it's an HDMI sink so
1022 * we can send audio to it.
1023 */
1024
671dedd2
ID
1025 power_domain = intel_display_port_power_domain(intel_encoder);
1026 intel_display_power_get(dev_priv, power_domain);
1027
1028 ret = intel_ddc_get_modes(connector,
3bd7d909
DK
1029 intel_gmbus_get_adapter(dev_priv,
1030 intel_hdmi->ddc_bus));
671dedd2
ID
1031
1032 intel_display_power_put(dev_priv, power_domain);
1033
1034 return ret;
7d57382e
EA
1035}
1036
1aad7ac0
CW
1037static bool
1038intel_hdmi_detect_audio(struct drm_connector *connector)
1039{
671dedd2
ID
1040 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
1041 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
1aad7ac0 1042 struct drm_i915_private *dev_priv = connector->dev->dev_private;
671dedd2 1043 enum intel_display_power_domain power_domain;
1aad7ac0
CW
1044 struct edid *edid;
1045 bool has_audio = false;
1046
671dedd2
ID
1047 power_domain = intel_display_port_power_domain(intel_encoder);
1048 intel_display_power_get(dev_priv, power_domain);
1049
1aad7ac0 1050 edid = drm_get_edid(connector,
3bd7d909
DK
1051 intel_gmbus_get_adapter(dev_priv,
1052 intel_hdmi->ddc_bus));
1aad7ac0
CW
1053 if (edid) {
1054 if (edid->input & DRM_EDID_INPUT_DIGITAL)
1055 has_audio = drm_detect_monitor_audio(edid);
1aad7ac0
CW
1056 kfree(edid);
1057 }
1058
671dedd2
ID
1059 intel_display_power_put(dev_priv, power_domain);
1060
1aad7ac0
CW
1061 return has_audio;
1062}
1063
55b7d6e8
CW
1064static int
1065intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
1066 struct drm_property *property,
1067 uint64_t val)
55b7d6e8
CW
1068{
1069 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
da63a9f2
PZ
1070 struct intel_digital_port *intel_dig_port =
1071 hdmi_to_dig_port(intel_hdmi);
e953fd7b 1072 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
1073 int ret;
1074
662595df 1075 ret = drm_object_property_set_value(&connector->base, property, val);
55b7d6e8
CW
1076 if (ret)
1077 return ret;
1078
3f43c48d 1079 if (property == dev_priv->force_audio_property) {
b1d7e4b4 1080 enum hdmi_force_audio i = val;
1aad7ac0
CW
1081 bool has_audio;
1082
1083 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
1084 return 0;
1085
1aad7ac0 1086 intel_hdmi->force_audio = i;
55b7d6e8 1087
b1d7e4b4 1088 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
1089 has_audio = intel_hdmi_detect_audio(connector);
1090 else
b1d7e4b4 1091 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 1092
b1d7e4b4
WF
1093 if (i == HDMI_AUDIO_OFF_DVI)
1094 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 1095
1aad7ac0 1096 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
1097 goto done;
1098 }
1099
e953fd7b 1100 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80
DV
1101 bool old_auto = intel_hdmi->color_range_auto;
1102 uint32_t old_range = intel_hdmi->color_range;
1103
55bc60db
VS
1104 switch (val) {
1105 case INTEL_BROADCAST_RGB_AUTO:
1106 intel_hdmi->color_range_auto = true;
1107 break;
1108 case INTEL_BROADCAST_RGB_FULL:
1109 intel_hdmi->color_range_auto = false;
1110 intel_hdmi->color_range = 0;
1111 break;
1112 case INTEL_BROADCAST_RGB_LIMITED:
1113 intel_hdmi->color_range_auto = false;
4f3a8bc7 1114 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
55bc60db
VS
1115 break;
1116 default:
1117 return -EINVAL;
1118 }
ae4edb80
DV
1119
1120 if (old_auto == intel_hdmi->color_range_auto &&
1121 old_range == intel_hdmi->color_range)
1122 return 0;
1123
e953fd7b
CW
1124 goto done;
1125 }
1126
55b7d6e8
CW
1127 return -EINVAL;
1128
1129done:
c0c36b94
CW
1130 if (intel_dig_port->base.base.crtc)
1131 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
55b7d6e8
CW
1132
1133 return 0;
1134}
1135
13732ba7
JB
1136static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1137{
1138 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1139 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1140 struct drm_display_mode *adjusted_mode =
1141 &intel_crtc->config.adjusted_mode;
1142
4cde8a21
DV
1143 intel_hdmi_prepare(encoder);
1144
6897b4b5
DV
1145 intel_hdmi->set_infoframes(&encoder->base,
1146 intel_crtc->config.has_hdmi_sink,
1147 adjusted_mode);
13732ba7
JB
1148}
1149
9514ac6e 1150static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
89b667f8
JB
1151{
1152 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
13732ba7 1153 struct intel_hdmi *intel_hdmi = &dport->hdmi;
89b667f8
JB
1154 struct drm_device *dev = encoder->base.dev;
1155 struct drm_i915_private *dev_priv = dev->dev_private;
1156 struct intel_crtc *intel_crtc =
1157 to_intel_crtc(encoder->base.crtc);
13732ba7
JB
1158 struct drm_display_mode *adjusted_mode =
1159 &intel_crtc->config.adjusted_mode;
e4607fcf 1160 enum dpio_channel port = vlv_dport_to_channel(dport);
89b667f8
JB
1161 int pipe = intel_crtc->pipe;
1162 u32 val;
1163
89b667f8 1164 /* Enable clock channels for this port */
0980a60f 1165 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 1166 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
89b667f8
JB
1167 val = 0;
1168 if (pipe)
1169 val |= (1<<21);
1170 else
1171 val &= ~(1<<21);
1172 val |= 0x001000c4;
ab3c759a 1173 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
89b667f8
JB
1174
1175 /* HDMI 1.0V-2dB */
ab3c759a
CML
1176 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
1177 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
1178 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
1179 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
1180 vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
1181 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
1182 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1183 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
89b667f8
JB
1184
1185 /* Program lane clock */
ab3c759a
CML
1186 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1187 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
0980a60f 1188 mutex_unlock(&dev_priv->dpio_lock);
b76cf76b 1189
6897b4b5
DV
1190 intel_hdmi->set_infoframes(&encoder->base,
1191 intel_crtc->config.has_hdmi_sink,
1192 adjusted_mode);
13732ba7 1193
b76cf76b
JN
1194 intel_enable_hdmi(encoder);
1195
e4607fcf 1196 vlv_wait_port_ready(dev_priv, dport);
89b667f8
JB
1197}
1198
9514ac6e 1199static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
89b667f8
JB
1200{
1201 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1202 struct drm_device *dev = encoder->base.dev;
1203 struct drm_i915_private *dev_priv = dev->dev_private;
5e69f97f
CML
1204 struct intel_crtc *intel_crtc =
1205 to_intel_crtc(encoder->base.crtc);
e4607fcf 1206 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1207 int pipe = intel_crtc->pipe;
89b667f8 1208
4cde8a21
DV
1209 intel_hdmi_prepare(encoder);
1210
89b667f8 1211 /* Program Tx lane resets to default */
0980a60f 1212 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 1213 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
89b667f8
JB
1214 DPIO_PCS_TX_LANE2_RESET |
1215 DPIO_PCS_TX_LANE1_RESET);
ab3c759a 1216 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
89b667f8
JB
1217 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1218 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1219 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1220 DPIO_PCS_CLK_SOFT_RESET);
1221
1222 /* Fix up inter-pair skew failure */
ab3c759a
CML
1223 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1224 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1225 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
1226
1227 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1228 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
0980a60f 1229 mutex_unlock(&dev_priv->dpio_lock);
89b667f8
JB
1230}
1231
9197c88b
VS
1232static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1233{
1234 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1235 struct drm_device *dev = encoder->base.dev;
1236 struct drm_i915_private *dev_priv = dev->dev_private;
1237 struct intel_crtc *intel_crtc =
1238 to_intel_crtc(encoder->base.crtc);
1239 enum dpio_channel ch = vlv_dport_to_channel(dport);
1240 enum pipe pipe = intel_crtc->pipe;
1241 u32 val;
1242
1243 mutex_lock(&dev_priv->dpio_lock);
1244
1245 /* program clock channel usage */
1246 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
1247 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1248 if (pipe != PIPE_B)
1249 val &= ~CHV_PCS_USEDCLKCHANNEL;
1250 else
1251 val |= CHV_PCS_USEDCLKCHANNEL;
1252 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
1253
1254 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
1255 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1256 if (pipe != PIPE_B)
1257 val &= ~CHV_PCS_USEDCLKCHANNEL;
1258 else
1259 val |= CHV_PCS_USEDCLKCHANNEL;
1260 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
1261
1262 /*
1263 * This a a bit weird since generally CL
1264 * matches the pipe, but here we need to
1265 * pick the CL based on the port.
1266 */
1267 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
1268 if (pipe != PIPE_B)
1269 val &= ~CHV_CMN_USEDCLKCHANNEL;
1270 else
1271 val |= CHV_CMN_USEDCLKCHANNEL;
1272 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
1273
1274 mutex_unlock(&dev_priv->dpio_lock);
1275}
1276
9514ac6e 1277static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
89b667f8
JB
1278{
1279 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1280 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
5e69f97f
CML
1281 struct intel_crtc *intel_crtc =
1282 to_intel_crtc(encoder->base.crtc);
e4607fcf 1283 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1284 int pipe = intel_crtc->pipe;
89b667f8
JB
1285
1286 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
1287 mutex_lock(&dev_priv->dpio_lock);
ab3c759a
CML
1288 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1289 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
89b667f8
JB
1290 mutex_unlock(&dev_priv->dpio_lock);
1291}
1292
580d3811
VS
1293static void chv_hdmi_post_disable(struct intel_encoder *encoder)
1294{
1295 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1296 struct drm_device *dev = encoder->base.dev;
1297 struct drm_i915_private *dev_priv = dev->dev_private;
1298 struct intel_crtc *intel_crtc =
1299 to_intel_crtc(encoder->base.crtc);
1300 enum dpio_channel ch = vlv_dport_to_channel(dport);
1301 enum pipe pipe = intel_crtc->pipe;
1302 u32 val;
1303
1304 mutex_lock(&dev_priv->dpio_lock);
1305
1306 /* Propagate soft reset to data lane reset */
97fd4d5c 1307 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 1308 val |= CHV_PCS_REQ_SOFTRESET_EN;
97fd4d5c 1309 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
d2152b25 1310
97fd4d5c
VS
1311 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1312 val |= CHV_PCS_REQ_SOFTRESET_EN;
1313 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1314
1315 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
1316 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1317 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1318
1319 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
580d3811 1320 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
97fd4d5c 1321 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
580d3811
VS
1322
1323 mutex_unlock(&dev_priv->dpio_lock);
1324}
1325
e4a1d846
CML
1326static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1327{
1328 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1329 struct drm_device *dev = encoder->base.dev;
1330 struct drm_i915_private *dev_priv = dev->dev_private;
1331 struct intel_crtc *intel_crtc =
1332 to_intel_crtc(encoder->base.crtc);
1333 enum dpio_channel ch = vlv_dport_to_channel(dport);
1334 int pipe = intel_crtc->pipe;
1335 int data, i;
1336 u32 val;
1337
e4a1d846 1338 mutex_lock(&dev_priv->dpio_lock);
949c1d43
VS
1339
1340 /* Deassert soft data lane reset*/
97fd4d5c 1341 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 1342 val |= CHV_PCS_REQ_SOFTRESET_EN;
97fd4d5c
VS
1343 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
1344
1345 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1346 val |= CHV_PCS_REQ_SOFTRESET_EN;
1347 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1348
1349 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
1350 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1351 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
d2152b25 1352
97fd4d5c 1353 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
949c1d43 1354 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
97fd4d5c 1355 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
949c1d43
VS
1356
1357 /* Program Tx latency optimal setting */
e4a1d846
CML
1358 for (i = 0; i < 4; i++) {
1359 /* Set the latency optimal bit */
1360 data = (i == 1) ? 0x0 : 0x6;
1361 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
1362 data << DPIO_FRC_LATENCY_SHFIT);
1363
1364 /* Set the upar bit */
1365 data = (i == 1) ? 0x0 : 0x1;
1366 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
1367 data << DPIO_UPAR_SHIFT);
1368 }
1369
1370 /* Data lane stagger programming */
1371 /* FIXME: Fix up value only after power analysis */
1372
1373 /* Clear calc init */
1966e59e
VS
1374 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1375 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
1376 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1377
1378 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1379 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
1380 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846
CML
1381
1382 /* FIXME: Program the support xxx V-dB */
1383 /* Use 800mV-0dB */
f72df8db
VS
1384 for (i = 0; i < 4; i++) {
1385 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
1386 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
1387 val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
1388 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
1389 }
e4a1d846 1390
f72df8db
VS
1391 for (i = 0; i < 4; i++) {
1392 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
1393 val &= ~DPIO_SWING_MARGIN_MASK;
1394 val |= 102 << DPIO_SWING_MARGIN_SHIFT;
1395 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
1396 }
e4a1d846
CML
1397
1398 /* Disable unique transition scale */
f72df8db
VS
1399 for (i = 0; i < 4; i++) {
1400 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
1401 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
1402 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
1403 }
e4a1d846
CML
1404
1405 /* Additional steps for 1200mV-0dB */
1406#if 0
1407 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
1408 if (ch)
1409 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
1410 else
1411 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
1412 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
1413
1414 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
1415 vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
1416 (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
1417#endif
1418 /* Start swing calculation */
1966e59e
VS
1419 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1420 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1421 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1422
1423 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1424 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1425 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846
CML
1426
1427 /* LRC Bypass */
1428 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1429 val |= DPIO_LRC_BYPASS;
1430 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
1431
1432 mutex_unlock(&dev_priv->dpio_lock);
1433
1434 intel_enable_hdmi(encoder);
1435
1436 vlv_wait_port_ready(dev_priv, dport);
1437}
1438
7d57382e
EA
1439static void intel_hdmi_destroy(struct drm_connector *connector)
1440{
7d57382e 1441 drm_connector_cleanup(connector);
674e2d08 1442 kfree(connector);
7d57382e
EA
1443}
1444
7d57382e 1445static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
5ab432ef 1446 .dpms = intel_connector_dpms,
7d57382e
EA
1447 .detect = intel_hdmi_detect,
1448 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 1449 .set_property = intel_hdmi_set_property,
7d57382e
EA
1450 .destroy = intel_hdmi_destroy,
1451};
1452
1453static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1454 .get_modes = intel_hdmi_get_modes,
1455 .mode_valid = intel_hdmi_mode_valid,
df0e9248 1456 .best_encoder = intel_best_encoder,
7d57382e
EA
1457};
1458
7d57382e 1459static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 1460 .destroy = intel_encoder_destroy,
7d57382e
EA
1461};
1462
55b7d6e8
CW
1463static void
1464intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1465{
3f43c48d 1466 intel_attach_force_audio_property(connector);
e953fd7b 1467 intel_attach_broadcast_rgb_property(connector);
55bc60db 1468 intel_hdmi->color_range_auto = true;
55b7d6e8
CW
1469}
1470
00c09d70
PZ
1471void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1472 struct intel_connector *intel_connector)
7d57382e 1473{
b9cb234c
PZ
1474 struct drm_connector *connector = &intel_connector->base;
1475 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1476 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1477 struct drm_device *dev = intel_encoder->base.dev;
7d57382e 1478 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 1479 enum port port = intel_dig_port->port;
373a3cf7 1480
7d57382e 1481 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 1482 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
1483 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1484
c3febcc4 1485 connector->interlace_allowed = 1;
7d57382e 1486 connector->doublescan_allowed = 0;
573e74ad 1487 connector->stereo_allowed = 1;
66a9278e 1488
08d644ad
DV
1489 switch (port) {
1490 case PORT_B:
f899fc64 1491 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
1d843f9d 1492 intel_encoder->hpd_pin = HPD_PORT_B;
08d644ad
DV
1493 break;
1494 case PORT_C:
7ceae0a5 1495 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
1d843f9d 1496 intel_encoder->hpd_pin = HPD_PORT_C;
08d644ad
DV
1497 break;
1498 case PORT_D:
c0c35329
VS
1499 if (IS_CHERRYVIEW(dev))
1500 intel_hdmi->ddc_bus = GMBUS_PORT_DPD_CHV;
1501 else
1502 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
1d843f9d 1503 intel_encoder->hpd_pin = HPD_PORT_D;
08d644ad
DV
1504 break;
1505 case PORT_A:
1d843f9d 1506 intel_encoder->hpd_pin = HPD_PORT_A;
08d644ad
DV
1507 /* Internal port only for eDP. */
1508 default:
6e4c1677 1509 BUG();
f8aed700 1510 }
7d57382e 1511
7637bfdb 1512 if (IS_VALLEYVIEW(dev)) {
90b107c8 1513 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 1514 intel_hdmi->set_infoframes = vlv_set_infoframes;
7637bfdb
JB
1515 } else if (!HAS_PCH_SPLIT(dev)) {
1516 intel_hdmi->write_infoframe = g4x_write_infoframe;
1517 intel_hdmi->set_infoframes = g4x_set_infoframes;
22b8bf17 1518 } else if (HAS_DDI(dev)) {
8c5f5f7c 1519 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 1520 intel_hdmi->set_infoframes = hsw_set_infoframes;
fdf1250a
PZ
1521 } else if (HAS_PCH_IBX(dev)) {
1522 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 1523 intel_hdmi->set_infoframes = ibx_set_infoframes;
fdf1250a
PZ
1524 } else {
1525 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 1526 intel_hdmi->set_infoframes = cpt_set_infoframes;
64a8fc01 1527 }
45187ace 1528
affa9354 1529 if (HAS_DDI(dev))
bcbc889b
PZ
1530 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1531 else
1532 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 1533 intel_connector->unregister = intel_connector_unregister;
b9cb234c
PZ
1534
1535 intel_hdmi_add_properties(intel_hdmi, connector);
1536
1537 intel_connector_attach_encoder(intel_connector, intel_encoder);
1538 drm_sysfs_connector_add(connector);
1539
1540 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1541 * 0xd. Failure to do so will result in spurious interrupts being
1542 * generated on the port when a cable is not attached.
1543 */
1544 if (IS_G4X(dev) && !IS_GM45(dev)) {
1545 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1546 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1547 }
1548}
1549
b242b7f7 1550void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
b9cb234c
PZ
1551{
1552 struct intel_digital_port *intel_dig_port;
1553 struct intel_encoder *intel_encoder;
b9cb234c
PZ
1554 struct intel_connector *intel_connector;
1555
b14c5679 1556 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
b9cb234c
PZ
1557 if (!intel_dig_port)
1558 return;
1559
b14c5679 1560 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
b9cb234c
PZ
1561 if (!intel_connector) {
1562 kfree(intel_dig_port);
1563 return;
1564 }
1565
1566 intel_encoder = &intel_dig_port->base;
b9cb234c
PZ
1567
1568 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1569 DRM_MODE_ENCODER_TMDS);
00c09d70 1570
5bfe2ac0 1571 intel_encoder->compute_config = intel_hdmi_compute_config;
00c09d70
PZ
1572 intel_encoder->disable = intel_disable_hdmi;
1573 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
045ac3b5 1574 intel_encoder->get_config = intel_hdmi_get_config;
e4a1d846 1575 if (IS_CHERRYVIEW(dev)) {
9197c88b 1576 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
e4a1d846
CML
1577 intel_encoder->pre_enable = chv_hdmi_pre_enable;
1578 intel_encoder->enable = vlv_enable_hdmi;
580d3811 1579 intel_encoder->post_disable = chv_hdmi_post_disable;
e4a1d846 1580 } else if (IS_VALLEYVIEW(dev)) {
9514ac6e
CML
1581 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
1582 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
b76cf76b 1583 intel_encoder->enable = vlv_enable_hdmi;
9514ac6e 1584 intel_encoder->post_disable = vlv_hdmi_post_disable;
b76cf76b 1585 } else {
13732ba7 1586 intel_encoder->pre_enable = intel_hdmi_pre_enable;
b76cf76b 1587 intel_encoder->enable = intel_enable_hdmi;
89b667f8 1588 }
5ab432ef 1589
b9cb234c 1590 intel_encoder->type = INTEL_OUTPUT_HDMI;
882ec384
VS
1591 if (IS_CHERRYVIEW(dev)) {
1592 if (port == PORT_D)
1593 intel_encoder->crtc_mask = 1 << 2;
1594 else
1595 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1596 } else {
1597 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1598 }
301ea74a 1599 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
c6f1495d
VS
1600 /*
1601 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
1602 * to work on real hardware. And since g4x can send infoframes to
1603 * only one port anyway, nothing is lost by allowing it.
1604 */
1605 if (IS_G4X(dev))
1606 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
7d57382e 1607
174edf1f 1608 intel_dig_port->port = port;
b242b7f7 1609 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
b9cb234c 1610 intel_dig_port->dp.output_reg = 0;
55b7d6e8 1611
b9cb234c 1612 intel_hdmi_init_connector(intel_dig_port, intel_connector);
7d57382e 1613}