drm/i915/vbt: Fix HDMI level shifter and max data rate bitfield sizes
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e 31#include <linux/delay.h>
178f736a 32#include <linux/hdmi.h>
760285e7 33#include <drm/drmP.h>
c6f95f27 34#include <drm/drm_atomic_helper.h>
760285e7
DH
35#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
15953637 37#include <drm/drm_scdc_helper.h>
7d57382e 38#include "intel_drv.h"
760285e7 39#include <drm/i915_drm.h>
46d196ec 40#include <drm/intel_lpe_audio.h>
7d57382e
EA
41#include "i915_drv.h"
42
30add22d
PZ
43static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
44{
da63a9f2 45 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
30add22d
PZ
46}
47
afba0188
DV
48static void
49assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
50{
30add22d 51 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
fac5e23e 52 struct drm_i915_private *dev_priv = to_i915(dev);
afba0188
DV
53 uint32_t enabled_bits;
54
4f8036a2 55 enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
afba0188 56
b242b7f7 57 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
afba0188
DV
58 "HDMI port enabled, expecting disabled\n");
59}
60
f5bbfca3 61struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 62{
da63a9f2
PZ
63 struct intel_digital_port *intel_dig_port =
64 container_of(encoder, struct intel_digital_port, base.base);
65 return &intel_dig_port->hdmi;
ea5b213a
CW
66}
67
df0e9248
CW
68static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
69{
da63a9f2 70 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
df0e9248
CW
71}
72
1d776538 73static u32 g4x_infoframe_index(unsigned int type)
3c17fe4b 74{
178f736a
DL
75 switch (type) {
76 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 77 return VIDEO_DIP_SELECT_AVI;
178f736a 78 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 79 return VIDEO_DIP_SELECT_SPD;
c8bb75af
LD
80 case HDMI_INFOFRAME_TYPE_VENDOR:
81 return VIDEO_DIP_SELECT_VENDOR;
45187ace 82 default:
ffc85dab 83 MISSING_CASE(type);
ed517fbb 84 return 0;
45187ace 85 }
45187ace
JB
86}
87
1d776538 88static u32 g4x_infoframe_enable(unsigned int type)
45187ace 89{
178f736a
DL
90 switch (type) {
91 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 92 return VIDEO_DIP_ENABLE_AVI;
178f736a 93 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 94 return VIDEO_DIP_ENABLE_SPD;
c8bb75af
LD
95 case HDMI_INFOFRAME_TYPE_VENDOR:
96 return VIDEO_DIP_ENABLE_VENDOR;
fa193ff7 97 default:
ffc85dab 98 MISSING_CASE(type);
ed517fbb 99 return 0;
fa193ff7 100 }
fa193ff7
PZ
101}
102
1d776538 103static u32 hsw_infoframe_enable(unsigned int type)
2da8af54 104{
178f736a 105 switch (type) {
1d776538
VS
106 case DP_SDP_VSC:
107 return VIDEO_DIP_ENABLE_VSC_HSW;
178f736a 108 case HDMI_INFOFRAME_TYPE_AVI:
2da8af54 109 return VIDEO_DIP_ENABLE_AVI_HSW;
178f736a 110 case HDMI_INFOFRAME_TYPE_SPD:
2da8af54 111 return VIDEO_DIP_ENABLE_SPD_HSW;
c8bb75af
LD
112 case HDMI_INFOFRAME_TYPE_VENDOR:
113 return VIDEO_DIP_ENABLE_VS_HSW;
2da8af54 114 default:
ffc85dab 115 MISSING_CASE(type);
2da8af54
PZ
116 return 0;
117 }
118}
119
f0f59a00
VS
120static i915_reg_t
121hsw_dip_data_reg(struct drm_i915_private *dev_priv,
122 enum transcoder cpu_transcoder,
1d776538 123 unsigned int type,
f0f59a00 124 int i)
2da8af54 125{
178f736a 126 switch (type) {
1d776538
VS
127 case DP_SDP_VSC:
128 return HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder, i);
178f736a 129 case HDMI_INFOFRAME_TYPE_AVI:
436c6d4a 130 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
178f736a 131 case HDMI_INFOFRAME_TYPE_SPD:
436c6d4a 132 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
c8bb75af 133 case HDMI_INFOFRAME_TYPE_VENDOR:
436c6d4a 134 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
2da8af54 135 default:
ffc85dab 136 MISSING_CASE(type);
f0f59a00 137 return INVALID_MMIO_REG;
2da8af54
PZ
138 }
139}
140
a3da1df7 141static void g4x_write_infoframe(struct drm_encoder *encoder,
ac240288 142 const struct intel_crtc_state *crtc_state,
1d776538 143 unsigned int type,
fff63867 144 const void *frame, ssize_t len)
45187ace 145{
fff63867 146 const uint32_t *data = frame;
3c17fe4b 147 struct drm_device *dev = encoder->dev;
fac5e23e 148 struct drm_i915_private *dev_priv = to_i915(dev);
22509ec8 149 u32 val = I915_READ(VIDEO_DIP_CTL);
178f736a 150 int i;
3c17fe4b 151
822974ae
PZ
152 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
153
1d4f85ac 154 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 155 val |= g4x_infoframe_index(type);
22509ec8 156
178f736a 157 val &= ~g4x_infoframe_enable(type);
45187ace 158
22509ec8 159 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 160
9d9740f0 161 mmiowb();
45187ace 162 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
163 I915_WRITE(VIDEO_DIP_DATA, *data);
164 data++;
165 }
adf00b26
PZ
166 /* Write every possible data byte to force correct ECC calculation. */
167 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
168 I915_WRITE(VIDEO_DIP_DATA, 0);
9d9740f0 169 mmiowb();
3c17fe4b 170
178f736a 171 val |= g4x_infoframe_enable(type);
60c5ea2d 172 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 173 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 174
22509ec8 175 I915_WRITE(VIDEO_DIP_CTL, val);
9d9740f0 176 POSTING_READ(VIDEO_DIP_CTL);
3c17fe4b
DH
177}
178
cda0aaaf
VS
179static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
180 const struct intel_crtc_state *pipe_config)
e43823ec 181{
cda0aaaf 182 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
89a35ecd 183 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
e43823ec
JB
184 u32 val = I915_READ(VIDEO_DIP_CTL);
185
ec1dc603
VS
186 if ((val & VIDEO_DIP_ENABLE) == 0)
187 return false;
89a35ecd 188
ec1dc603
VS
189 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
190 return false;
191
192 return val & (VIDEO_DIP_ENABLE_AVI |
193 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
e43823ec
JB
194}
195
fdf1250a 196static void ibx_write_infoframe(struct drm_encoder *encoder,
ac240288 197 const struct intel_crtc_state *crtc_state,
1d776538 198 unsigned int type,
fff63867 199 const void *frame, ssize_t len)
fdf1250a 200{
fff63867 201 const uint32_t *data = frame;
fdf1250a 202 struct drm_device *dev = encoder->dev;
fac5e23e 203 struct drm_i915_private *dev_priv = to_i915(dev);
ac240288 204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
f0f59a00 205 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
fdf1250a 206 u32 val = I915_READ(reg);
f0f59a00 207 int i;
fdf1250a 208
822974ae
PZ
209 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
210
fdf1250a 211 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 212 val |= g4x_infoframe_index(type);
fdf1250a 213
178f736a 214 val &= ~g4x_infoframe_enable(type);
fdf1250a
PZ
215
216 I915_WRITE(reg, val);
217
9d9740f0 218 mmiowb();
fdf1250a
PZ
219 for (i = 0; i < len; i += 4) {
220 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
221 data++;
222 }
adf00b26
PZ
223 /* Write every possible data byte to force correct ECC calculation. */
224 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
225 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 226 mmiowb();
fdf1250a 227
178f736a 228 val |= g4x_infoframe_enable(type);
fdf1250a 229 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 230 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
231
232 I915_WRITE(reg, val);
9d9740f0 233 POSTING_READ(reg);
fdf1250a
PZ
234}
235
cda0aaaf
VS
236static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
237 const struct intel_crtc_state *pipe_config)
e43823ec 238{
cda0aaaf 239 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
052f62f7 240 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
cda0aaaf
VS
241 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
242 i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
e43823ec
JB
243 u32 val = I915_READ(reg);
244
ec1dc603
VS
245 if ((val & VIDEO_DIP_ENABLE) == 0)
246 return false;
247
248 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
249 return false;
052f62f7 250
ec1dc603
VS
251 return val & (VIDEO_DIP_ENABLE_AVI |
252 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
253 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
e43823ec
JB
254}
255
fdf1250a 256static void cpt_write_infoframe(struct drm_encoder *encoder,
ac240288 257 const struct intel_crtc_state *crtc_state,
1d776538 258 unsigned int type,
fff63867 259 const void *frame, ssize_t len)
b055c8f3 260{
fff63867 261 const uint32_t *data = frame;
b055c8f3 262 struct drm_device *dev = encoder->dev;
fac5e23e 263 struct drm_i915_private *dev_priv = to_i915(dev);
ac240288 264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
f0f59a00 265 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 266 u32 val = I915_READ(reg);
f0f59a00 267 int i;
b055c8f3 268
822974ae
PZ
269 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
270
64a8fc01 271 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 272 val |= g4x_infoframe_index(type);
45187ace 273
ecb97851
PZ
274 /* The DIP control register spec says that we need to update the AVI
275 * infoframe without clearing its enable bit */
178f736a
DL
276 if (type != HDMI_INFOFRAME_TYPE_AVI)
277 val &= ~g4x_infoframe_enable(type);
ecb97851 278
22509ec8 279 I915_WRITE(reg, val);
45187ace 280
9d9740f0 281 mmiowb();
45187ace 282 for (i = 0; i < len; i += 4) {
b055c8f3
JB
283 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
284 data++;
285 }
adf00b26
PZ
286 /* Write every possible data byte to force correct ECC calculation. */
287 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
288 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 289 mmiowb();
b055c8f3 290
178f736a 291 val |= g4x_infoframe_enable(type);
60c5ea2d 292 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 293 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 294
22509ec8 295 I915_WRITE(reg, val);
9d9740f0 296 POSTING_READ(reg);
45187ace 297}
90b107c8 298
cda0aaaf
VS
299static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
300 const struct intel_crtc_state *pipe_config)
e43823ec 301{
cda0aaaf
VS
302 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
303 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
304 u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
e43823ec 305
ec1dc603
VS
306 if ((val & VIDEO_DIP_ENABLE) == 0)
307 return false;
308
309 return val & (VIDEO_DIP_ENABLE_AVI |
310 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
311 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
e43823ec
JB
312}
313
90b107c8 314static void vlv_write_infoframe(struct drm_encoder *encoder,
ac240288 315 const struct intel_crtc_state *crtc_state,
1d776538 316 unsigned int type,
fff63867 317 const void *frame, ssize_t len)
90b107c8 318{
fff63867 319 const uint32_t *data = frame;
90b107c8 320 struct drm_device *dev = encoder->dev;
fac5e23e 321 struct drm_i915_private *dev_priv = to_i915(dev);
ac240288 322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
f0f59a00 323 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 324 u32 val = I915_READ(reg);
f0f59a00 325 int i;
90b107c8 326
822974ae
PZ
327 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
328
90b107c8 329 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 330 val |= g4x_infoframe_index(type);
22509ec8 331
178f736a 332 val &= ~g4x_infoframe_enable(type);
90b107c8 333
22509ec8 334 I915_WRITE(reg, val);
90b107c8 335
9d9740f0 336 mmiowb();
90b107c8
SK
337 for (i = 0; i < len; i += 4) {
338 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
339 data++;
340 }
adf00b26
PZ
341 /* Write every possible data byte to force correct ECC calculation. */
342 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
343 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 344 mmiowb();
90b107c8 345
178f736a 346 val |= g4x_infoframe_enable(type);
60c5ea2d 347 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 348 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 349
22509ec8 350 I915_WRITE(reg, val);
9d9740f0 351 POSTING_READ(reg);
90b107c8
SK
352}
353
cda0aaaf
VS
354static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
355 const struct intel_crtc_state *pipe_config)
e43823ec 356{
cda0aaaf 357 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
535afa2e 358 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
cda0aaaf
VS
359 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
360 u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
e43823ec 361
ec1dc603
VS
362 if ((val & VIDEO_DIP_ENABLE) == 0)
363 return false;
364
365 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
366 return false;
535afa2e 367
ec1dc603
VS
368 return val & (VIDEO_DIP_ENABLE_AVI |
369 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
370 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
e43823ec
JB
371}
372
8c5f5f7c 373static void hsw_write_infoframe(struct drm_encoder *encoder,
ac240288 374 const struct intel_crtc_state *crtc_state,
1d776538 375 unsigned int type,
fff63867 376 const void *frame, ssize_t len)
8c5f5f7c 377{
fff63867 378 const uint32_t *data = frame;
2da8af54 379 struct drm_device *dev = encoder->dev;
fac5e23e 380 struct drm_i915_private *dev_priv = to_i915(dev);
ac240288 381 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
f0f59a00
VS
382 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
383 i915_reg_t data_reg;
1d776538
VS
384 int data_size = type == DP_SDP_VSC ?
385 VIDEO_DIP_VSC_DATA_SIZE : VIDEO_DIP_DATA_SIZE;
178f736a 386 int i;
2da8af54 387 u32 val = I915_READ(ctl_reg);
8c5f5f7c 388
436c6d4a 389 data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
2da8af54 390
178f736a 391 val &= ~hsw_infoframe_enable(type);
2da8af54
PZ
392 I915_WRITE(ctl_reg, val);
393
9d9740f0 394 mmiowb();
2da8af54 395 for (i = 0; i < len; i += 4) {
436c6d4a
VS
396 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
397 type, i >> 2), *data);
2da8af54
PZ
398 data++;
399 }
adf00b26 400 /* Write every possible data byte to force correct ECC calculation. */
1d776538 401 for (; i < data_size; i += 4)
436c6d4a
VS
402 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
403 type, i >> 2), 0);
9d9740f0 404 mmiowb();
8c5f5f7c 405
178f736a 406 val |= hsw_infoframe_enable(type);
2da8af54 407 I915_WRITE(ctl_reg, val);
9d9740f0 408 POSTING_READ(ctl_reg);
8c5f5f7c
ED
409}
410
cda0aaaf
VS
411static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
412 const struct intel_crtc_state *pipe_config)
e43823ec 413{
cda0aaaf
VS
414 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
415 u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
e43823ec 416
ec1dc603
VS
417 return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
418 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
419 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
e43823ec
JB
420}
421
5adaea79
DL
422/*
423 * The data we write to the DIP data buffer registers is 1 byte bigger than the
424 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
425 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
426 * used for both technologies.
427 *
428 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
429 * DW1: DB3 | DB2 | DB1 | DB0
430 * DW2: DB7 | DB6 | DB5 | DB4
431 * DW3: ...
432 *
433 * (HB is Header Byte, DB is Data Byte)
434 *
435 * The hdmi pack() functions don't know about that hardware specific hole so we
436 * trick them by giving an offset into the buffer and moving back the header
437 * bytes by one.
438 */
9198ee5b 439static void intel_write_infoframe(struct drm_encoder *encoder,
ac240288 440 const struct intel_crtc_state *crtc_state,
9198ee5b 441 union hdmi_infoframe *frame)
45187ace 442{
f99be1b3 443 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
5adaea79
DL
444 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
445 ssize_t len;
45187ace 446
5adaea79
DL
447 /* see comment above for the reason for this offset */
448 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
449 if (len < 0)
450 return;
451
452 /* Insert the 'hole' (see big comment above) at position 3 */
453 buffer[0] = buffer[1];
454 buffer[1] = buffer[2];
455 buffer[2] = buffer[3];
456 buffer[3] = 0;
457 len++;
45187ace 458
f99be1b3 459 intel_dig_port->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
45187ace
JB
460}
461
687f4d06 462static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
ac240288 463 const struct intel_crtc_state *crtc_state)
45187ace 464{
abedc077 465 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
779c4c28
VS
466 const struct drm_display_mode *adjusted_mode =
467 &crtc_state->base.adjusted_mode;
0c1f528c
SS
468 struct drm_connector *connector = &intel_hdmi->attached_connector->base;
469 bool is_hdmi2_sink = connector->display_info.hdmi.scdc.supported;
5adaea79
DL
470 union hdmi_infoframe frame;
471 int ret;
45187ace 472
5adaea79 473 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
0c1f528c
SS
474 adjusted_mode,
475 is_hdmi2_sink);
5adaea79
DL
476 if (ret < 0) {
477 DRM_ERROR("couldn't fill AVI infoframe\n");
478 return;
479 }
c846b619 480
2d8bd2bf
SS
481 if (crtc_state->ycbcr420)
482 frame.avi.colorspace = HDMI_COLORSPACE_YUV420;
483 else
484 frame.avi.colorspace = HDMI_COLORSPACE_RGB;
485
779c4c28 486 drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
a2ce26f8
VS
487 crtc_state->limited_color_range ?
488 HDMI_QUANTIZATION_RANGE_LIMITED :
489 HDMI_QUANTIZATION_RANGE_FULL,
490 intel_hdmi->rgb_quant_range_selectable);
abedc077 491
2d8bd2bf 492 /* TODO: handle pixel repetition for YCBCR420 outputs */
ac240288 493 intel_write_infoframe(encoder, crtc_state, &frame);
b055c8f3
JB
494}
495
ac240288
ML
496static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
497 const struct intel_crtc_state *crtc_state)
c0864cb3 498{
5adaea79
DL
499 union hdmi_infoframe frame;
500 int ret;
501
502 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
503 if (ret < 0) {
504 DRM_ERROR("couldn't fill SPD infoframe\n");
505 return;
506 }
c0864cb3 507
5adaea79 508 frame.spd.sdi = HDMI_SPD_SDI_PC;
c0864cb3 509
ac240288 510 intel_write_infoframe(encoder, crtc_state, &frame);
c0864cb3
JB
511}
512
c8bb75af
LD
513static void
514intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
ac240288 515 const struct intel_crtc_state *crtc_state)
c8bb75af
LD
516{
517 union hdmi_infoframe frame;
518 int ret;
519
520 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
ac240288 521 &crtc_state->base.adjusted_mode);
c8bb75af
LD
522 if (ret < 0)
523 return;
524
ac240288 525 intel_write_infoframe(encoder, crtc_state, &frame);
c8bb75af
LD
526}
527
687f4d06 528static void g4x_set_infoframes(struct drm_encoder *encoder,
6897b4b5 529 bool enable,
ac240288
ML
530 const struct intel_crtc_state *crtc_state,
531 const struct drm_connector_state *conn_state)
687f4d06 532{
fac5e23e 533 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
69fde0a6
VS
534 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
535 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
f0f59a00 536 i915_reg_t reg = VIDEO_DIP_CTL;
0c14c7f9 537 u32 val = I915_READ(reg);
822cdc52 538 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 539
afba0188
DV
540 assert_hdmi_port_disabled(intel_hdmi);
541
0c14c7f9
PZ
542 /* If the registers were not initialized yet, they might be zeroes,
543 * which means we're selecting the AVI DIP and we're setting its
544 * frequency to once. This seems to really confuse the HW and make
545 * things stop working (the register spec says the AVI always needs to
546 * be sent every VSync). So here we avoid writing to the register more
547 * than we need and also explicitly select the AVI DIP and explicitly
548 * set its frequency to every VSync. Avoiding to write it twice seems to
549 * be enough to solve the problem, but being defensive shouldn't hurt us
550 * either. */
551 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
552
6897b4b5 553 if (!enable) {
0c14c7f9
PZ
554 if (!(val & VIDEO_DIP_ENABLE))
555 return;
0be6f0c8
VS
556 if (port != (val & VIDEO_DIP_PORT_MASK)) {
557 DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
558 (val & VIDEO_DIP_PORT_MASK) >> 29);
559 return;
560 }
561 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
562 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
0c14c7f9 563 I915_WRITE(reg, val);
9d9740f0 564 POSTING_READ(reg);
0c14c7f9
PZ
565 return;
566 }
567
72b78c9d
PZ
568 if (port != (val & VIDEO_DIP_PORT_MASK)) {
569 if (val & VIDEO_DIP_ENABLE) {
0be6f0c8
VS
570 DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
571 (val & VIDEO_DIP_PORT_MASK) >> 29);
572 return;
72b78c9d
PZ
573 }
574 val &= ~VIDEO_DIP_PORT_MASK;
575 val |= port;
576 }
577
822974ae 578 val |= VIDEO_DIP_ENABLE;
0be6f0c8
VS
579 val &= ~(VIDEO_DIP_ENABLE_AVI |
580 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
822974ae 581
f278d972 582 I915_WRITE(reg, val);
9d9740f0 583 POSTING_READ(reg);
f278d972 584
ac240288
ML
585 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
586 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
587 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
687f4d06
PZ
588}
589
ac240288 590static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
6d67415f 591{
ac240288 592 struct drm_connector *connector = conn_state->connector;
6d67415f
VS
593
594 /*
595 * HDMI cloning is only supported on g4x which doesn't
596 * support deep color or GCP infoframes anyway so no
597 * need to worry about multiple HDMI sinks here.
598 */
6d67415f 599
ac240288 600 return connector->display_info.bpc > 8;
6d67415f
VS
601}
602
12aa3290
VS
603/*
604 * Determine if default_phase=1 can be indicated in the GCP infoframe.
605 *
606 * From HDMI specification 1.4a:
607 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
608 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
609 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
610 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
611 * phase of 0
612 */
613static bool gcp_default_phase_possible(int pipe_bpp,
614 const struct drm_display_mode *mode)
615{
616 unsigned int pixels_per_group;
617
618 switch (pipe_bpp) {
619 case 30:
620 /* 4 pixels in 5 clocks */
621 pixels_per_group = 4;
622 break;
623 case 36:
624 /* 2 pixels in 3 clocks */
625 pixels_per_group = 2;
626 break;
627 case 48:
628 /* 1 pixel in 2 clocks */
629 pixels_per_group = 1;
630 break;
631 default:
632 /* phase information not relevant for 8bpc */
633 return false;
634 }
635
636 return mode->crtc_hdisplay % pixels_per_group == 0 &&
637 mode->crtc_htotal % pixels_per_group == 0 &&
638 mode->crtc_hblank_start % pixels_per_group == 0 &&
639 mode->crtc_hblank_end % pixels_per_group == 0 &&
640 mode->crtc_hsync_start % pixels_per_group == 0 &&
641 mode->crtc_hsync_end % pixels_per_group == 0 &&
642 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
643 mode->crtc_htotal/2 % pixels_per_group == 0);
644}
645
ac240288
ML
646static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
647 const struct intel_crtc_state *crtc_state,
648 const struct drm_connector_state *conn_state)
6d67415f 649{
fac5e23e 650 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
ac240288 651 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
f0f59a00
VS
652 i915_reg_t reg;
653 u32 val = 0;
6d67415f
VS
654
655 if (HAS_DDI(dev_priv))
ac240288 656 reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
666a4537 657 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6d67415f 658 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
2d1fe073 659 else if (HAS_PCH_SPLIT(dev_priv))
6d67415f
VS
660 reg = TVIDEO_DIP_GCP(crtc->pipe);
661 else
662 return false;
663
664 /* Indicate color depth whenever the sink supports deep color */
ac240288 665 if (hdmi_sink_is_deep_color(conn_state))
6d67415f
VS
666 val |= GCP_COLOR_INDICATION;
667
12aa3290 668 /* Enable default_phase whenever the display mode is suitably aligned */
ac240288
ML
669 if (gcp_default_phase_possible(crtc_state->pipe_bpp,
670 &crtc_state->base.adjusted_mode))
12aa3290
VS
671 val |= GCP_DEFAULT_PHASE_ENABLE;
672
6d67415f
VS
673 I915_WRITE(reg, val);
674
675 return val != 0;
676}
677
687f4d06 678static void ibx_set_infoframes(struct drm_encoder *encoder,
6897b4b5 679 bool enable,
ac240288
ML
680 const struct intel_crtc_state *crtc_state,
681 const struct drm_connector_state *conn_state)
687f4d06 682{
fac5e23e 683 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
ac240288 684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
69fde0a6
VS
685 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
686 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
f0f59a00 687 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
0c14c7f9 688 u32 val = I915_READ(reg);
822cdc52 689 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 690
afba0188
DV
691 assert_hdmi_port_disabled(intel_hdmi);
692
0c14c7f9
PZ
693 /* See the big comment in g4x_set_infoframes() */
694 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
695
6897b4b5 696 if (!enable) {
0c14c7f9
PZ
697 if (!(val & VIDEO_DIP_ENABLE))
698 return;
0be6f0c8
VS
699 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
700 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
701 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
0c14c7f9 702 I915_WRITE(reg, val);
9d9740f0 703 POSTING_READ(reg);
0c14c7f9
PZ
704 return;
705 }
706
72b78c9d 707 if (port != (val & VIDEO_DIP_PORT_MASK)) {
0be6f0c8
VS
708 WARN(val & VIDEO_DIP_ENABLE,
709 "DIP already enabled on port %c\n",
710 (val & VIDEO_DIP_PORT_MASK) >> 29);
72b78c9d
PZ
711 val &= ~VIDEO_DIP_PORT_MASK;
712 val |= port;
713 }
714
822974ae 715 val |= VIDEO_DIP_ENABLE;
0be6f0c8
VS
716 val &= ~(VIDEO_DIP_ENABLE_AVI |
717 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
718 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
822974ae 719
ac240288 720 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
6d67415f
VS
721 val |= VIDEO_DIP_ENABLE_GCP;
722
f278d972 723 I915_WRITE(reg, val);
9d9740f0 724 POSTING_READ(reg);
f278d972 725
ac240288
ML
726 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
727 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
728 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
687f4d06
PZ
729}
730
731static void cpt_set_infoframes(struct drm_encoder *encoder,
6897b4b5 732 bool enable,
ac240288
ML
733 const struct intel_crtc_state *crtc_state,
734 const struct drm_connector_state *conn_state)
687f4d06 735{
fac5e23e 736 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
ac240288 737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
0c14c7f9 738 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
f0f59a00 739 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
0c14c7f9
PZ
740 u32 val = I915_READ(reg);
741
afba0188
DV
742 assert_hdmi_port_disabled(intel_hdmi);
743
0c14c7f9
PZ
744 /* See the big comment in g4x_set_infoframes() */
745 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
746
6897b4b5 747 if (!enable) {
0c14c7f9
PZ
748 if (!(val & VIDEO_DIP_ENABLE))
749 return;
0be6f0c8
VS
750 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
751 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
752 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
0c14c7f9 753 I915_WRITE(reg, val);
9d9740f0 754 POSTING_READ(reg);
0c14c7f9
PZ
755 return;
756 }
757
822974ae
PZ
758 /* Set both together, unset both together: see the spec. */
759 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
0dd87d20 760 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
0be6f0c8 761 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
822974ae 762
ac240288 763 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
6d67415f
VS
764 val |= VIDEO_DIP_ENABLE_GCP;
765
822974ae 766 I915_WRITE(reg, val);
9d9740f0 767 POSTING_READ(reg);
822974ae 768
ac240288
ML
769 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
770 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
771 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
687f4d06
PZ
772}
773
774static void vlv_set_infoframes(struct drm_encoder *encoder,
6897b4b5 775 bool enable,
ac240288
ML
776 const struct intel_crtc_state *crtc_state,
777 const struct drm_connector_state *conn_state)
687f4d06 778{
fac5e23e 779 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
6a2b8021 780 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
ac240288 781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
0c14c7f9 782 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
f0f59a00 783 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
0c14c7f9 784 u32 val = I915_READ(reg);
6a2b8021 785 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 786
afba0188
DV
787 assert_hdmi_port_disabled(intel_hdmi);
788
0c14c7f9
PZ
789 /* See the big comment in g4x_set_infoframes() */
790 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
791
6897b4b5 792 if (!enable) {
0c14c7f9
PZ
793 if (!(val & VIDEO_DIP_ENABLE))
794 return;
0be6f0c8
VS
795 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
796 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
797 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
0c14c7f9 798 I915_WRITE(reg, val);
9d9740f0 799 POSTING_READ(reg);
0c14c7f9
PZ
800 return;
801 }
802
6a2b8021 803 if (port != (val & VIDEO_DIP_PORT_MASK)) {
0be6f0c8
VS
804 WARN(val & VIDEO_DIP_ENABLE,
805 "DIP already enabled on port %c\n",
806 (val & VIDEO_DIP_PORT_MASK) >> 29);
6a2b8021
JB
807 val &= ~VIDEO_DIP_PORT_MASK;
808 val |= port;
809 }
810
822974ae 811 val |= VIDEO_DIP_ENABLE;
0be6f0c8
VS
812 val &= ~(VIDEO_DIP_ENABLE_AVI |
813 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
814 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
822974ae 815
ac240288 816 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
6d67415f
VS
817 val |= VIDEO_DIP_ENABLE_GCP;
818
822974ae 819 I915_WRITE(reg, val);
9d9740f0 820 POSTING_READ(reg);
822974ae 821
ac240288
ML
822 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
823 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
824 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
687f4d06
PZ
825}
826
827static void hsw_set_infoframes(struct drm_encoder *encoder,
6897b4b5 828 bool enable,
ac240288
ML
829 const struct intel_crtc_state *crtc_state,
830 const struct drm_connector_state *conn_state)
687f4d06 831{
fac5e23e 832 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
0c14c7f9 833 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
ac240288 834 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
0dd87d20 835 u32 val = I915_READ(reg);
0c14c7f9 836
afba0188
DV
837 assert_hdmi_port_disabled(intel_hdmi);
838
0be6f0c8
VS
839 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
840 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
841 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
842
6897b4b5 843 if (!enable) {
0be6f0c8 844 I915_WRITE(reg, val);
9d9740f0 845 POSTING_READ(reg);
0c14c7f9
PZ
846 return;
847 }
848
ac240288 849 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
6d67415f
VS
850 val |= VIDEO_DIP_ENABLE_GCP_HSW;
851
0dd87d20 852 I915_WRITE(reg, val);
9d9740f0 853 POSTING_READ(reg);
0dd87d20 854
ac240288
ML
855 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
856 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
857 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
687f4d06
PZ
858}
859
b2ccb822
VS
860void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
861{
862 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
863 struct i2c_adapter *adapter =
864 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
865
866 if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
867 return;
868
869 DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
870 enable ? "Enabling" : "Disabling");
871
872 drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
873 adapter, enable);
874}
875
ac240288
ML
876static void intel_hdmi_prepare(struct intel_encoder *encoder,
877 const struct intel_crtc_state *crtc_state)
7d57382e 878{
c59423a3 879 struct drm_device *dev = encoder->base.dev;
fac5e23e 880 struct drm_i915_private *dev_priv = to_i915(dev);
ac240288 881 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
c59423a3 882 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
ac240288 883 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
b242b7f7 884 u32 hdmi_val;
7d57382e 885
b2ccb822
VS
886 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
887
b242b7f7 888 hdmi_val = SDVO_ENCODING_HDMI;
ac240288 889 if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
0f2a2a75 890 hdmi_val |= HDMI_COLOR_RANGE_16_235;
b599c0bc 891 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
b242b7f7 892 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
b599c0bc 893 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
b242b7f7 894 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 895
ac240288 896 if (crtc_state->pipe_bpp > 24)
4f3a8bc7 897 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
020f6704 898 else
4f3a8bc7 899 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
020f6704 900
ac240288 901 if (crtc_state->has_hdmi_sink)
dc0fa718 902 hdmi_val |= HDMI_MODE_SELECT_HDMI;
2e3d6006 903
6e266956 904 if (HAS_PCH_CPT(dev_priv))
c59423a3 905 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
920a14b2 906 else if (IS_CHERRYVIEW(dev_priv))
44f37d1f 907 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
dc0fa718 908 else
c59423a3 909 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
7d57382e 910
b242b7f7
PZ
911 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
912 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e
EA
913}
914
85234cdc
DV
915static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
916 enum pipe *pipe)
7d57382e 917{
85234cdc 918 struct drm_device *dev = encoder->base.dev;
fac5e23e 919 struct drm_i915_private *dev_priv = to_i915(dev);
85234cdc
DV
920 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
921 u32 tmp;
5b092174 922 bool ret;
85234cdc 923
79f255a0
ACO
924 if (!intel_display_power_get_if_enabled(dev_priv,
925 encoder->power_domain))
6d129bea
ID
926 return false;
927
5b092174
ID
928 ret = false;
929
b242b7f7 930 tmp = I915_READ(intel_hdmi->hdmi_reg);
85234cdc
DV
931
932 if (!(tmp & SDVO_ENABLE))
5b092174 933 goto out;
85234cdc 934
6e266956 935 if (HAS_PCH_CPT(dev_priv))
85234cdc 936 *pipe = PORT_TO_PIPE_CPT(tmp);
920a14b2 937 else if (IS_CHERRYVIEW(dev_priv))
71485e0a 938 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
85234cdc
DV
939 else
940 *pipe = PORT_TO_PIPE(tmp);
941
5b092174
ID
942 ret = true;
943
944out:
79f255a0 945 intel_display_power_put(dev_priv, encoder->power_domain);
5b092174
ID
946
947 return ret;
85234cdc
DV
948}
949
045ac3b5 950static void intel_hdmi_get_config(struct intel_encoder *encoder,
5cec258b 951 struct intel_crtc_state *pipe_config)
045ac3b5
JB
952{
953 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
f99be1b3 954 struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi);
8c875fca 955 struct drm_device *dev = encoder->base.dev;
fac5e23e 956 struct drm_i915_private *dev_priv = to_i915(dev);
045ac3b5 957 u32 tmp, flags = 0;
18442d08 958 int dotclock;
045ac3b5
JB
959
960 tmp = I915_READ(intel_hdmi->hdmi_reg);
961
962 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
963 flags |= DRM_MODE_FLAG_PHSYNC;
964 else
965 flags |= DRM_MODE_FLAG_NHSYNC;
966
967 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
968 flags |= DRM_MODE_FLAG_PVSYNC;
969 else
970 flags |= DRM_MODE_FLAG_NVSYNC;
971
6897b4b5
DV
972 if (tmp & HDMI_MODE_SELECT_HDMI)
973 pipe_config->has_hdmi_sink = true;
974
f99be1b3 975 if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
e43823ec
JB
976 pipe_config->has_infoframe = true;
977
c84db770 978 if (tmp & SDVO_AUDIO_ENABLE)
9ed109a7
DV
979 pipe_config->has_audio = true;
980
6e266956 981 if (!HAS_PCH_SPLIT(dev_priv) &&
8c875fca
VS
982 tmp & HDMI_COLOR_RANGE_16_235)
983 pipe_config->limited_color_range = true;
984
2d112de7 985 pipe_config->base.adjusted_mode.flags |= flags;
18442d08
VS
986
987 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
988 dotclock = pipe_config->port_clock * 2 / 3;
989 else
990 dotclock = pipe_config->port_clock;
991
be69a133
VS
992 if (pipe_config->pixel_multiplier)
993 dotclock /= pipe_config->pixel_multiplier;
994
2d112de7 995 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
d4d6279a
ACO
996
997 pipe_config->lane_count = 4;
045ac3b5
JB
998}
999
df18e721 1000static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
5f88a9c6
VS
1001 const struct intel_crtc_state *pipe_config,
1002 const struct drm_connector_state *conn_state)
d1b1589c 1003{
ac240288 1004 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
d1b1589c 1005
ac240288 1006 WARN_ON(!pipe_config->has_hdmi_sink);
d1b1589c
VS
1007 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
1008 pipe_name(crtc->pipe));
bbf35e9d 1009 intel_audio_codec_enable(encoder, pipe_config, conn_state);
d1b1589c
VS
1010}
1011
fd6bbda9 1012static void g4x_enable_hdmi(struct intel_encoder *encoder,
5f88a9c6
VS
1013 const struct intel_crtc_state *pipe_config,
1014 const struct drm_connector_state *conn_state)
7d57382e 1015{
5ab432ef 1016 struct drm_device *dev = encoder->base.dev;
fac5e23e 1017 struct drm_i915_private *dev_priv = to_i915(dev);
5ab432ef 1018 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7d57382e
EA
1019 u32 temp;
1020
b242b7f7 1021 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 1022
bf868c7d 1023 temp |= SDVO_ENABLE;
df18e721 1024 if (pipe_config->has_audio)
bf868c7d 1025 temp |= SDVO_AUDIO_ENABLE;
7a87c289 1026
bf868c7d
VS
1027 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1028 POSTING_READ(intel_hdmi->hdmi_reg);
1029
df18e721
ML
1030 if (pipe_config->has_audio)
1031 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
bf868c7d
VS
1032}
1033
fd6bbda9 1034static void ibx_enable_hdmi(struct intel_encoder *encoder,
5f88a9c6
VS
1035 const struct intel_crtc_state *pipe_config,
1036 const struct drm_connector_state *conn_state)
bf868c7d
VS
1037{
1038 struct drm_device *dev = encoder->base.dev;
fac5e23e 1039 struct drm_i915_private *dev_priv = to_i915(dev);
bf868c7d
VS
1040 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1041 u32 temp;
1042
1043 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 1044
bf868c7d 1045 temp |= SDVO_ENABLE;
ac240288 1046 if (pipe_config->has_audio)
bf868c7d 1047 temp |= SDVO_AUDIO_ENABLE;
5ab432ef 1048
bf868c7d
VS
1049 /*
1050 * HW workaround, need to write this twice for issue
1051 * that may result in first write getting masked.
1052 */
1053 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1054 POSTING_READ(intel_hdmi->hdmi_reg);
b242b7f7
PZ
1055 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1056 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef 1057
bf868c7d
VS
1058 /*
1059 * HW workaround, need to toggle enable bit off and on
1060 * for 12bpc with pixel repeat.
1061 *
1062 * FIXME: BSpec says this should be done at the end of
1063 * of the modeset sequence, so not sure if this isn't too soon.
5ab432ef 1064 */
df18e721
ML
1065 if (pipe_config->pipe_bpp > 24 &&
1066 pipe_config->pixel_multiplier > 1) {
bf868c7d
VS
1067 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
1068 POSTING_READ(intel_hdmi->hdmi_reg);
1069
1070 /*
1071 * HW workaround, need to write this twice for issue
1072 * that may result in first write getting masked.
1073 */
1074 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1075 POSTING_READ(intel_hdmi->hdmi_reg);
b242b7f7
PZ
1076 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1077 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e 1078 }
c1dec79a 1079
df18e721
ML
1080 if (pipe_config->has_audio)
1081 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
d1b1589c
VS
1082}
1083
fd6bbda9 1084static void cpt_enable_hdmi(struct intel_encoder *encoder,
5f88a9c6
VS
1085 const struct intel_crtc_state *pipe_config,
1086 const struct drm_connector_state *conn_state)
d1b1589c
VS
1087{
1088 struct drm_device *dev = encoder->base.dev;
fac5e23e 1089 struct drm_i915_private *dev_priv = to_i915(dev);
ac240288 1090 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
d1b1589c
VS
1091 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1092 enum pipe pipe = crtc->pipe;
1093 u32 temp;
1094
1095 temp = I915_READ(intel_hdmi->hdmi_reg);
1096
1097 temp |= SDVO_ENABLE;
df18e721 1098 if (pipe_config->has_audio)
d1b1589c
VS
1099 temp |= SDVO_AUDIO_ENABLE;
1100
1101 /*
1102 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1103 *
1104 * The procedure for 12bpc is as follows:
1105 * 1. disable HDMI clock gating
1106 * 2. enable HDMI with 8bpc
1107 * 3. enable HDMI with 12bpc
1108 * 4. enable HDMI clock gating
1109 */
1110
df18e721 1111 if (pipe_config->pipe_bpp > 24) {
d1b1589c
VS
1112 I915_WRITE(TRANS_CHICKEN1(pipe),
1113 I915_READ(TRANS_CHICKEN1(pipe)) |
1114 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1115
1116 temp &= ~SDVO_COLOR_FORMAT_MASK;
1117 temp |= SDVO_COLOR_FORMAT_8bpc;
c1dec79a 1118 }
d1b1589c
VS
1119
1120 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1121 POSTING_READ(intel_hdmi->hdmi_reg);
1122
df18e721 1123 if (pipe_config->pipe_bpp > 24) {
d1b1589c
VS
1124 temp &= ~SDVO_COLOR_FORMAT_MASK;
1125 temp |= HDMI_COLOR_FORMAT_12bpc;
1126
1127 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1128 POSTING_READ(intel_hdmi->hdmi_reg);
1129
1130 I915_WRITE(TRANS_CHICKEN1(pipe),
1131 I915_READ(TRANS_CHICKEN1(pipe)) &
1132 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1133 }
1134
df18e721
ML
1135 if (pipe_config->has_audio)
1136 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
b76cf76b 1137}
89b667f8 1138
fd6bbda9 1139static void vlv_enable_hdmi(struct intel_encoder *encoder,
5f88a9c6
VS
1140 const struct intel_crtc_state *pipe_config,
1141 const struct drm_connector_state *conn_state)
b76cf76b 1142{
5ab432ef
DV
1143}
1144
fd6bbda9 1145static void intel_disable_hdmi(struct intel_encoder *encoder,
5f88a9c6
VS
1146 const struct intel_crtc_state *old_crtc_state,
1147 const struct drm_connector_state *old_conn_state)
5ab432ef
DV
1148{
1149 struct drm_device *dev = encoder->base.dev;
fac5e23e 1150 struct drm_i915_private *dev_priv = to_i915(dev);
5ab432ef 1151 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
f99be1b3
VS
1152 struct intel_digital_port *intel_dig_port =
1153 hdmi_to_dig_port(intel_hdmi);
ac240288 1154 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5ab432ef 1155 u32 temp;
5ab432ef 1156
b242b7f7 1157 temp = I915_READ(intel_hdmi->hdmi_reg);
5ab432ef 1158
1612c8bd 1159 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
b242b7f7
PZ
1160 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1161 POSTING_READ(intel_hdmi->hdmi_reg);
1612c8bd
VS
1162
1163 /*
1164 * HW workaround for IBX, we need to move the port
1165 * to transcoder A after disabling it to allow the
1166 * matching DP port to be enabled on transcoder A.
1167 */
6e266956 1168 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
0c241d5b
VS
1169 /*
1170 * We get CPU/PCH FIFO underruns on the other pipe when
1171 * doing the workaround. Sweep them under the rug.
1172 */
1173 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1174 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1175
1612c8bd
VS
1176 temp &= ~SDVO_PIPE_B_SELECT;
1177 temp |= SDVO_ENABLE;
1178 /*
1179 * HW workaround, need to write this twice for issue
1180 * that may result in first write getting masked.
1181 */
1182 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1183 POSTING_READ(intel_hdmi->hdmi_reg);
1184 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1185 POSTING_READ(intel_hdmi->hdmi_reg);
1186
1187 temp &= ~SDVO_ENABLE;
1188 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1189 POSTING_READ(intel_hdmi->hdmi_reg);
0c241d5b 1190
0f0f74bc 1191 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
0c241d5b
VS
1192 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1193 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1612c8bd 1194 }
6d67415f 1195
f99be1b3
VS
1196 intel_dig_port->set_infoframes(&encoder->base, false,
1197 old_crtc_state, old_conn_state);
b2ccb822
VS
1198
1199 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
7d57382e
EA
1200}
1201
fd6bbda9 1202static void g4x_disable_hdmi(struct intel_encoder *encoder,
5f88a9c6
VS
1203 const struct intel_crtc_state *old_crtc_state,
1204 const struct drm_connector_state *old_conn_state)
a4790cec 1205{
df18e721 1206 if (old_crtc_state->has_audio)
a4790cec
VS
1207 intel_audio_codec_disable(encoder);
1208
fd6bbda9 1209 intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
a4790cec
VS
1210}
1211
fd6bbda9 1212static void pch_disable_hdmi(struct intel_encoder *encoder,
5f88a9c6
VS
1213 const struct intel_crtc_state *old_crtc_state,
1214 const struct drm_connector_state *old_conn_state)
a4790cec 1215{
df18e721 1216 if (old_crtc_state->has_audio)
a4790cec
VS
1217 intel_audio_codec_disable(encoder);
1218}
1219
fd6bbda9 1220static void pch_post_disable_hdmi(struct intel_encoder *encoder,
5f88a9c6
VS
1221 const struct intel_crtc_state *old_crtc_state,
1222 const struct drm_connector_state *old_conn_state)
a4790cec 1223{
fd6bbda9 1224 intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
a4790cec
VS
1225}
1226
b1ba124d 1227static int intel_hdmi_source_max_tmds_clock(struct drm_i915_private *dev_priv)
7d148ef5 1228{
b1ba124d 1229 if (IS_G4X(dev_priv))
7d148ef5 1230 return 165000;
14292b7f
SS
1231 else if (IS_GEMINILAKE(dev_priv))
1232 return 594000;
b1ba124d 1233 else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
7d148ef5
DV
1234 return 300000;
1235 else
1236 return 225000;
1237}
1238
b1ba124d 1239static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
7a5ca19f
ML
1240 bool respect_downstream_limits,
1241 bool force_dvi)
b1ba124d
VS
1242{
1243 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1244 int max_tmds_clock = intel_hdmi_source_max_tmds_clock(to_i915(dev));
1245
1246 if (respect_downstream_limits) {
8cadab0a
VS
1247 struct intel_connector *connector = hdmi->attached_connector;
1248 const struct drm_display_info *info = &connector->base.display_info;
1249
b1ba124d
VS
1250 if (hdmi->dp_dual_mode.max_tmds_clock)
1251 max_tmds_clock = min(max_tmds_clock,
1252 hdmi->dp_dual_mode.max_tmds_clock);
8cadab0a
VS
1253
1254 if (info->max_tmds_clock)
1255 max_tmds_clock = min(max_tmds_clock,
1256 info->max_tmds_clock);
7a5ca19f 1257 else if (!hdmi->has_hdmi_sink || force_dvi)
b1ba124d
VS
1258 max_tmds_clock = min(max_tmds_clock, 165000);
1259 }
1260
1261 return max_tmds_clock;
1262}
1263
e64e739e
VS
1264static enum drm_mode_status
1265hdmi_port_clock_valid(struct intel_hdmi *hdmi,
7a5ca19f
ML
1266 int clock, bool respect_downstream_limits,
1267 bool force_dvi)
e64e739e 1268{
e2d214ae 1269 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
e64e739e
VS
1270
1271 if (clock < 25000)
1272 return MODE_CLOCK_LOW;
7a5ca19f 1273 if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi))
e64e739e
VS
1274 return MODE_CLOCK_HIGH;
1275
5e6ccc0b 1276 /* BXT DPLL can't generate 223-240 MHz */
cc3f90f0 1277 if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
5e6ccc0b
VS
1278 return MODE_CLOCK_RANGE;
1279
1280 /* CHV DPLL can't generate 216-240 MHz */
e2d214ae 1281 if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
e64e739e
VS
1282 return MODE_CLOCK_RANGE;
1283
1284 return MODE_OK;
1285}
1286
c19de8eb
DL
1287static enum drm_mode_status
1288intel_hdmi_mode_valid(struct drm_connector *connector,
1289 struct drm_display_mode *mode)
7d57382e 1290{
e64e739e
VS
1291 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1292 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
49cff963 1293 struct drm_i915_private *dev_priv = to_i915(dev);
e64e739e
VS
1294 enum drm_mode_status status;
1295 int clock;
587bf496 1296 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
7a5ca19f
ML
1297 bool force_dvi =
1298 READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI;
e64e739e
VS
1299
1300 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1301 return MODE_NO_DBLESCAN;
697c4078 1302
e64e739e 1303 clock = mode->clock;
587bf496
MK
1304
1305 if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1306 clock *= 2;
1307
1308 if (clock > max_dotclk)
1309 return MODE_CLOCK_HIGH;
1310
697c4078
CT
1311 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1312 clock *= 2;
1313
b22ca995
SS
1314 if (drm_mode_is_420_only(&connector->display_info, mode))
1315 clock /= 2;
1316
e64e739e 1317 /* check if we can do 8bpc */
7a5ca19f 1318 status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi);
7d57382e 1319
e64e739e 1320 /* if we can't do 8bpc we may still be able to do 12bpc */
7a5ca19f
ML
1321 if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK && hdmi->has_hdmi_sink && !force_dvi)
1322 status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true, force_dvi);
7d57382e 1323
e64e739e 1324 return status;
7d57382e
EA
1325}
1326
5f88a9c6 1327static bool hdmi_12bpc_possible(const struct intel_crtc_state *crtc_state)
71800632 1328{
c750bdd3
VS
1329 struct drm_i915_private *dev_priv =
1330 to_i915(crtc_state->base.crtc->dev);
1331 struct drm_atomic_state *state = crtc_state->base.state;
1332 struct drm_connector_state *connector_state;
1333 struct drm_connector *connector;
1334 int i;
71800632 1335
c750bdd3 1336 if (HAS_GMCH_DISPLAY(dev_priv))
71800632
VS
1337 return false;
1338
be33be5d
VS
1339 if (crtc_state->pipe_bpp <= 8*3)
1340 return false;
1341
1342 if (!crtc_state->has_hdmi_sink)
1343 return false;
1344
71800632
VS
1345 /*
1346 * HDMI 12bpc affects the clocks, so it's only possible
1347 * when not cloning with other encoder types.
1348 */
c750bdd3
VS
1349 if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
1350 return false;
1351
fe5f6b1f 1352 for_each_new_connector_in_state(state, connector, connector_state, i) {
c750bdd3
VS
1353 const struct drm_display_info *info = &connector->display_info;
1354
1355 if (connector_state->crtc != crtc_state->base.crtc)
1356 continue;
1357
60436fd4
SS
1358 if (crtc_state->ycbcr420) {
1359 const struct drm_hdmi_info *hdmi = &info->hdmi;
1360
1361 if (!(hdmi->y420_dc_modes & DRM_EDID_YCBCR420_DC_36))
1362 return false;
1363 } else {
1364 if (!(info->edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_36))
1365 return false;
1366 }
c750bdd3
VS
1367 }
1368
46649d8b
ACO
1369 /* Display Wa #1139 */
1370 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) &&
1371 crtc_state->base.adjusted_mode.htotal > 5460)
1372 return false;
1373
c750bdd3 1374 return true;
71800632
VS
1375}
1376
60436fd4
SS
1377static bool
1378intel_hdmi_ycbcr420_config(struct drm_connector *connector,
1379 struct intel_crtc_state *config,
1380 int *clock_12bpc, int *clock_8bpc)
1381{
e5c05931
SS
1382 struct intel_crtc *intel_crtc = to_intel_crtc(config->base.crtc);
1383
60436fd4
SS
1384 if (!connector->ycbcr_420_allowed) {
1385 DRM_ERROR("Platform doesn't support YCBCR420 output\n");
1386 return false;
1387 }
1388
1389 /* YCBCR420 TMDS rate requirement is half the pixel clock */
1390 config->port_clock /= 2;
1391 *clock_12bpc /= 2;
1392 *clock_8bpc /= 2;
1393 config->ycbcr420 = true;
e5c05931
SS
1394
1395 /* YCBCR 420 output conversion needs a scaler */
1396 if (skl_update_scaler_crtc(config)) {
1397 DRM_DEBUG_KMS("Scaler allocation for output failed\n");
1398 return false;
1399 }
1400
1401 intel_pch_panel_fitting(intel_crtc, config,
1402 DRM_MODE_SCALE_FULLSCREEN);
1403
60436fd4
SS
1404 return true;
1405}
1406
5bfe2ac0 1407bool intel_hdmi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1408 struct intel_crtc_state *pipe_config,
1409 struct drm_connector_state *conn_state)
7d57382e 1410{
5bfe2ac0 1411 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
4f8036a2 1412 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2d112de7 1413 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
60436fd4
SS
1414 struct drm_connector *connector = conn_state->connector;
1415 struct drm_scdc *scdc = &connector->display_info.hdmi.scdc;
7a5ca19f
ML
1416 struct intel_digital_connector_state *intel_conn_state =
1417 to_intel_digital_connector_state(conn_state);
e64e739e
VS
1418 int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
1419 int clock_12bpc = clock_8bpc * 3 / 2;
e29c22c0 1420 int desired_bpp;
7a5ca19f 1421 bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI;
3685a8f3 1422
7a5ca19f 1423 pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink;
6897b4b5 1424
e43823ec
JB
1425 if (pipe_config->has_hdmi_sink)
1426 pipe_config->has_infoframe = true;
1427
7a5ca19f 1428 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
55bc60db 1429 /* See CEA-861-E - 5.1 Default Encoding Parameters */
0f2a2a75
VS
1430 pipe_config->limited_color_range =
1431 pipe_config->has_hdmi_sink &&
c8127cf0
VS
1432 drm_default_rgb_quant_range(adjusted_mode) ==
1433 HDMI_QUANTIZATION_RANGE_LIMITED;
0f2a2a75
VS
1434 } else {
1435 pipe_config->limited_color_range =
7a5ca19f 1436 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
55bc60db
VS
1437 }
1438
697c4078
CT
1439 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1440 pipe_config->pixel_multiplier = 2;
e64e739e 1441 clock_8bpc *= 2;
3320e37f 1442 clock_12bpc *= 2;
697c4078
CT
1443 }
1444
60436fd4
SS
1445 if (drm_mode_is_420_only(&connector->display_info, adjusted_mode)) {
1446 if (!intel_hdmi_ycbcr420_config(connector, pipe_config,
1447 &clock_12bpc, &clock_8bpc)) {
1448 DRM_ERROR("Can't support YCBCR420 output\n");
1449 return false;
1450 }
1451 }
1452
4f8036a2 1453 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
5bfe2ac0
DV
1454 pipe_config->has_pch_encoder = true;
1455
7a5ca19f
ML
1456 if (pipe_config->has_hdmi_sink) {
1457 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1458 pipe_config->has_audio = intel_hdmi->has_audio;
1459 else
1460 pipe_config->has_audio =
1461 intel_conn_state->force_audio == HDMI_AUDIO_ON;
1462 }
9ed109a7 1463
4e53c2e0
DV
1464 /*
1465 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1466 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
325b9d04
DV
1467 * outputs. We also need to check that the higher clock still fits
1468 * within limits.
4e53c2e0 1469 */
be33be5d
VS
1470 if (hdmi_12bpc_possible(pipe_config) &&
1471 hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true, force_dvi) == MODE_OK) {
e29c22c0
DV
1472 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1473 desired_bpp = 12*3;
325b9d04
DV
1474
1475 /* Need to adjust the port link by 1.5x for 12bpc. */
ff9a6750 1476 pipe_config->port_clock = clock_12bpc;
4e53c2e0 1477 } else {
e29c22c0
DV
1478 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1479 desired_bpp = 8*3;
e64e739e
VS
1480
1481 pipe_config->port_clock = clock_8bpc;
e29c22c0
DV
1482 }
1483
1484 if (!pipe_config->bw_constrained) {
b64b7a60 1485 DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp);
e29c22c0 1486 pipe_config->pipe_bpp = desired_bpp;
4e53c2e0
DV
1487 }
1488
e64e739e 1489 if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
7a5ca19f 1490 false, force_dvi) != MODE_OK) {
e64e739e 1491 DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
325b9d04
DV
1492 return false;
1493 }
1494
28b468a0 1495 /* Set user selected PAR to incoming mode's member */
0e9f25d0 1496 adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
28b468a0 1497
d4d6279a
ACO
1498 pipe_config->lane_count = 4;
1499
15953637
SS
1500 if (scdc->scrambling.supported && IS_GEMINILAKE(dev_priv)) {
1501 if (scdc->scrambling.low_rates)
1502 pipe_config->hdmi_scrambling = true;
1503
1504 if (pipe_config->port_clock > 340000) {
1505 pipe_config->hdmi_scrambling = true;
1506 pipe_config->hdmi_high_tmds_clock_ratio = true;
1507 }
1508 }
1509
7d57382e
EA
1510 return true;
1511}
1512
953ece69
CW
1513static void
1514intel_hdmi_unset_edid(struct drm_connector *connector)
9dff6af8 1515{
df0e9248 1516 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
9dff6af8 1517
953ece69
CW
1518 intel_hdmi->has_hdmi_sink = false;
1519 intel_hdmi->has_audio = false;
1520 intel_hdmi->rgb_quant_range_selectable = false;
1521
b1ba124d
VS
1522 intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
1523 intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
1524
953ece69
CW
1525 kfree(to_intel_connector(connector)->detect_edid);
1526 to_intel_connector(connector)->detect_edid = NULL;
1527}
1528
b1ba124d 1529static void
d6199256 1530intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
b1ba124d
VS
1531{
1532 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1533 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
d6199256 1534 enum port port = hdmi_to_dig_port(hdmi)->port;
b1ba124d
VS
1535 struct i2c_adapter *adapter =
1536 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
1537 enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
1538
d6199256
VS
1539 /*
1540 * Type 1 DVI adaptors are not required to implement any
1541 * registers, so we can't always detect their presence.
1542 * Ideally we should be able to check the state of the
1543 * CONFIG1 pin, but no such luck on our hardware.
1544 *
1545 * The only method left to us is to check the VBT to see
1546 * if the port is a dual mode capable DP port. But let's
1547 * only do that when we sucesfully read the EDID, to avoid
1548 * confusing log messages about DP dual mode adaptors when
1549 * there's nothing connected to the port.
1550 */
1551 if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
1552 if (has_edid &&
1553 intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
1554 DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
1555 type = DRM_DP_DUAL_MODE_TYPE1_DVI;
1556 } else {
1557 type = DRM_DP_DUAL_MODE_NONE;
1558 }
1559 }
1560
1561 if (type == DRM_DP_DUAL_MODE_NONE)
b1ba124d
VS
1562 return;
1563
1564 hdmi->dp_dual_mode.type = type;
1565 hdmi->dp_dual_mode.max_tmds_clock =
1566 drm_dp_dual_mode_max_tmds_clock(type, adapter);
1567
1568 DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
1569 drm_dp_get_dual_mode_type_name(type),
1570 hdmi->dp_dual_mode.max_tmds_clock);
1571}
1572
953ece69 1573static bool
23f889bd 1574intel_hdmi_set_edid(struct drm_connector *connector)
953ece69
CW
1575{
1576 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1577 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
23f889bd 1578 struct edid *edid;
953ece69 1579 bool connected = false;
164c8598 1580
23f889bd 1581 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
671dedd2 1582
23f889bd
DW
1583 edid = drm_get_edid(connector,
1584 intel_gmbus_get_adapter(dev_priv,
1585 intel_hdmi->ddc_bus));
2ded9e27 1586
23f889bd 1587 intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
b1ba124d 1588
23f889bd 1589 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
30ad48b7 1590
953ece69
CW
1591 to_intel_connector(connector)->detect_edid = edid;
1592 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1593 intel_hdmi->rgb_quant_range_selectable =
1594 drm_rgb_quant_range_selectable(edid);
1595
1596 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
7a5ca19f 1597 intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
953ece69
CW
1598
1599 connected = true;
55b7d6e8
CW
1600 }
1601
953ece69
CW
1602 return connected;
1603}
1604
8166fcea
DV
1605static enum drm_connector_status
1606intel_hdmi_detect(struct drm_connector *connector, bool force)
953ece69 1607{
8166fcea 1608 enum drm_connector_status status;
8166fcea 1609 struct drm_i915_private *dev_priv = to_i915(connector->dev);
953ece69 1610
8166fcea
DV
1611 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1612 connector->base.id, connector->name);
1613
29bb94bb
ID
1614 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1615
8166fcea 1616 intel_hdmi_unset_edid(connector);
0b5e88dc 1617
23f889bd 1618 if (intel_hdmi_set_edid(connector)) {
953ece69
CW
1619 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1620
1621 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1622 status = connector_status_connected;
8166fcea 1623 } else
953ece69 1624 status = connector_status_disconnected;
671dedd2 1625
29bb94bb
ID
1626 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1627
2ded9e27 1628 return status;
7d57382e
EA
1629}
1630
953ece69
CW
1631static void
1632intel_hdmi_force(struct drm_connector *connector)
7d57382e 1633{
953ece69 1634 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
7d57382e 1635
953ece69
CW
1636 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1637 connector->base.id, connector->name);
7d57382e 1638
953ece69 1639 intel_hdmi_unset_edid(connector);
671dedd2 1640
953ece69
CW
1641 if (connector->status != connector_status_connected)
1642 return;
671dedd2 1643
23f889bd 1644 intel_hdmi_set_edid(connector);
953ece69
CW
1645 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1646}
671dedd2 1647
953ece69
CW
1648static int intel_hdmi_get_modes(struct drm_connector *connector)
1649{
1650 struct edid *edid;
1651
1652 edid = to_intel_connector(connector)->detect_edid;
1653 if (edid == NULL)
1654 return 0;
671dedd2 1655
953ece69 1656 return intel_connector_update_modes(connector, edid);
7d57382e
EA
1657}
1658
fd6bbda9 1659static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
5f88a9c6
VS
1660 const struct intel_crtc_state *pipe_config,
1661 const struct drm_connector_state *conn_state)
13732ba7 1662{
f99be1b3
VS
1663 struct intel_digital_port *intel_dig_port =
1664 enc_to_dig_port(&encoder->base);
13732ba7 1665
ac240288 1666 intel_hdmi_prepare(encoder, pipe_config);
4cde8a21 1667
f99be1b3
VS
1668 intel_dig_port->set_infoframes(&encoder->base,
1669 pipe_config->has_infoframe,
1670 pipe_config, conn_state);
13732ba7
JB
1671}
1672
fd6bbda9 1673static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
5f88a9c6
VS
1674 const struct intel_crtc_state *pipe_config,
1675 const struct drm_connector_state *conn_state)
89b667f8
JB
1676{
1677 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1678 struct drm_device *dev = encoder->base.dev;
fac5e23e 1679 struct drm_i915_private *dev_priv = to_i915(dev);
5f68c275
ACO
1680
1681 vlv_phy_pre_encoder_enable(encoder);
b76cf76b 1682
53d98725
ACO
1683 /* HDMI 1.0V-2dB */
1684 vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
1685 0x2b247878);
1686
f99be1b3
VS
1687 dport->set_infoframes(&encoder->base,
1688 pipe_config->has_infoframe,
1689 pipe_config, conn_state);
13732ba7 1690
fd6bbda9 1691 g4x_enable_hdmi(encoder, pipe_config, conn_state);
b76cf76b 1692
9b6de0a1 1693 vlv_wait_port_ready(dev_priv, dport, 0x0);
89b667f8
JB
1694}
1695
fd6bbda9 1696static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
5f88a9c6
VS
1697 const struct intel_crtc_state *pipe_config,
1698 const struct drm_connector_state *conn_state)
89b667f8 1699{
ac240288 1700 intel_hdmi_prepare(encoder, pipe_config);
4cde8a21 1701
6da2e616 1702 vlv_phy_pre_pll_enable(encoder);
89b667f8
JB
1703}
1704
fd6bbda9 1705static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
5f88a9c6
VS
1706 const struct intel_crtc_state *pipe_config,
1707 const struct drm_connector_state *conn_state)
9197c88b 1708{
ac240288 1709 intel_hdmi_prepare(encoder, pipe_config);
625695f8 1710
419b1b7a 1711 chv_phy_pre_pll_enable(encoder);
9197c88b
VS
1712}
1713
fd6bbda9 1714static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
5f88a9c6
VS
1715 const struct intel_crtc_state *old_crtc_state,
1716 const struct drm_connector_state *old_conn_state)
d6db995f 1717{
204970b5 1718 chv_phy_post_pll_disable(encoder);
d6db995f
VS
1719}
1720
fd6bbda9 1721static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
5f88a9c6
VS
1722 const struct intel_crtc_state *old_crtc_state,
1723 const struct drm_connector_state *old_conn_state)
89b667f8 1724{
89b667f8 1725 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
0f572ebe 1726 vlv_phy_reset_lanes(encoder);
89b667f8
JB
1727}
1728
fd6bbda9 1729static void chv_hdmi_post_disable(struct intel_encoder *encoder,
5f88a9c6
VS
1730 const struct intel_crtc_state *old_crtc_state,
1731 const struct drm_connector_state *old_conn_state)
580d3811 1732{
580d3811 1733 struct drm_device *dev = encoder->base.dev;
fac5e23e 1734 struct drm_i915_private *dev_priv = to_i915(dev);
580d3811 1735
a580516d 1736 mutex_lock(&dev_priv->sb_lock);
580d3811 1737
a8f327fb
VS
1738 /* Assert data lane reset */
1739 chv_data_lane_soft_reset(encoder, true);
580d3811 1740
a580516d 1741 mutex_unlock(&dev_priv->sb_lock);
580d3811
VS
1742}
1743
fd6bbda9 1744static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
5f88a9c6
VS
1745 const struct intel_crtc_state *pipe_config,
1746 const struct drm_connector_state *conn_state)
e4a1d846
CML
1747{
1748 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1749 struct drm_device *dev = encoder->base.dev;
fac5e23e 1750 struct drm_i915_private *dev_priv = to_i915(dev);
2e523e98 1751
e7d2a717 1752 chv_phy_pre_encoder_enable(encoder);
a02ef3c7 1753
e4a1d846
CML
1754 /* FIXME: Program the support xxx V-dB */
1755 /* Use 800mV-0dB */
b7fa22d8 1756 chv_set_phy_signal_level(encoder, 128, 102, false);
e4a1d846 1757
f99be1b3
VS
1758 dport->set_infoframes(&encoder->base,
1759 pipe_config->has_infoframe,
1760 pipe_config, conn_state);
b4eb1564 1761
fd6bbda9 1762 g4x_enable_hdmi(encoder, pipe_config, conn_state);
e4a1d846 1763
9b6de0a1 1764 vlv_wait_port_ready(dev_priv, dport, 0x0);
b0b33846
VS
1765
1766 /* Second common lane will stay alive on its own now */
e7d2a717 1767 chv_phy_release_cl2_override(encoder);
e4a1d846
CML
1768}
1769
7d57382e
EA
1770static void intel_hdmi_destroy(struct drm_connector *connector)
1771{
10e972d3 1772 kfree(to_intel_connector(connector)->detect_edid);
7d57382e 1773 drm_connector_cleanup(connector);
674e2d08 1774 kfree(connector);
7d57382e
EA
1775}
1776
7d57382e 1777static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
7d57382e 1778 .detect = intel_hdmi_detect,
953ece69 1779 .force = intel_hdmi_force,
7d57382e 1780 .fill_modes = drm_helper_probe_single_connector_modes,
7a5ca19f
ML
1781 .atomic_get_property = intel_digital_connector_atomic_get_property,
1782 .atomic_set_property = intel_digital_connector_atomic_set_property,
1ebaa0b9 1783 .late_register = intel_connector_register,
c191eca1 1784 .early_unregister = intel_connector_unregister,
7d57382e 1785 .destroy = intel_hdmi_destroy,
c6f95f27 1786 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
7a5ca19f 1787 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
7d57382e
EA
1788};
1789
1790static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1791 .get_modes = intel_hdmi_get_modes,
1792 .mode_valid = intel_hdmi_mode_valid,
7a5ca19f 1793 .atomic_check = intel_digital_connector_atomic_check,
7d57382e
EA
1794};
1795
7d57382e 1796static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 1797 .destroy = intel_encoder_destroy,
7d57382e
EA
1798};
1799
55b7d6e8
CW
1800static void
1801intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1802{
3f43c48d 1803 intel_attach_force_audio_property(connector);
e953fd7b 1804 intel_attach_broadcast_rgb_property(connector);
94a11ddc 1805 intel_attach_aspect_ratio_property(connector);
0e9f25d0 1806 connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
55b7d6e8
CW
1807}
1808
15953637
SS
1809/*
1810 * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
1811 * @encoder: intel_encoder
1812 * @connector: drm_connector
1813 * @high_tmds_clock_ratio = bool to indicate if the function needs to set
1814 * or reset the high tmds clock ratio for scrambling
1815 * @scrambling: bool to Indicate if the function needs to set or reset
1816 * sink scrambling
1817 *
1818 * This function handles scrambling on HDMI 2.0 capable sinks.
1819 * If required clock rate is > 340 Mhz && scrambling is supported by sink
1820 * it enables scrambling. This should be called before enabling the HDMI
1821 * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
1822 * detect a scrambled clock within 100 ms.
1823 */
1824void intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
1825 struct drm_connector *connector,
1826 bool high_tmds_clock_ratio,
1827 bool scrambling)
1828{
1829 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1830 struct drm_i915_private *dev_priv = connector->dev->dev_private;
1831 struct drm_scrambling *sink_scrambling =
1832 &connector->display_info.hdmi.scdc.scrambling;
1833 struct i2c_adapter *adptr = intel_gmbus_get_adapter(dev_priv,
1834 intel_hdmi->ddc_bus);
1835 bool ret;
1836
1837 if (!sink_scrambling->supported)
1838 return;
1839
1840 DRM_DEBUG_KMS("Setting sink scrambling for enc:%s connector:%s\n",
1841 encoder->base.name, connector->name);
1842
1843 /* Set TMDS bit clock ratio to 1/40 or 1/10 */
1844 ret = drm_scdc_set_high_tmds_clock_ratio(adptr, high_tmds_clock_ratio);
1845 if (!ret) {
1846 DRM_ERROR("Set TMDS ratio failed\n");
1847 return;
1848 }
1849
1850 /* Enable/disable sink scrambling */
1851 ret = drm_scdc_set_scrambling(adptr, scrambling);
1852 if (!ret) {
1853 DRM_ERROR("Set sink scrambling failed\n");
1854 return;
1855 }
1856
1857 DRM_DEBUG_KMS("sink scrambling handled\n");
1858}
1859
cec3bb01 1860static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
e4ab73a1 1861{
e4ab73a1
VS
1862 u8 ddc_pin;
1863
cec3bb01
AS
1864 switch (port) {
1865 case PORT_B:
1866 ddc_pin = GMBUS_PIN_DPB;
1867 break;
1868 case PORT_C:
1869 ddc_pin = GMBUS_PIN_DPC;
1870 break;
1871 case PORT_D:
1872 ddc_pin = GMBUS_PIN_DPD_CHV;
1873 break;
1874 default:
1875 MISSING_CASE(port);
1876 ddc_pin = GMBUS_PIN_DPB;
1877 break;
e4ab73a1 1878 }
cec3bb01
AS
1879 return ddc_pin;
1880}
1881
1882static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
1883{
1884 u8 ddc_pin;
e4ab73a1
VS
1885
1886 switch (port) {
1887 case PORT_B:
cec3bb01 1888 ddc_pin = GMBUS_PIN_1_BXT;
e4ab73a1
VS
1889 break;
1890 case PORT_C:
cec3bb01
AS
1891 ddc_pin = GMBUS_PIN_2_BXT;
1892 break;
1893 default:
1894 MISSING_CASE(port);
1895 ddc_pin = GMBUS_PIN_1_BXT;
1896 break;
1897 }
1898 return ddc_pin;
1899}
1900
1901static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv,
1902 enum port port)
1903{
1904 u8 ddc_pin;
1905
1906 switch (port) {
1907 case PORT_B:
1908 ddc_pin = GMBUS_PIN_1_BXT;
1909 break;
1910 case PORT_C:
1911 ddc_pin = GMBUS_PIN_2_BXT;
e4ab73a1
VS
1912 break;
1913 case PORT_D:
cec3bb01
AS
1914 ddc_pin = GMBUS_PIN_4_CNP;
1915 break;
1916 default:
1917 MISSING_CASE(port);
1918 ddc_pin = GMBUS_PIN_1_BXT;
1919 break;
1920 }
1921 return ddc_pin;
1922}
1923
1924static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv,
1925 enum port port)
1926{
1927 u8 ddc_pin;
1928
1929 switch (port) {
1930 case PORT_B:
1931 ddc_pin = GMBUS_PIN_DPB;
1932 break;
1933 case PORT_C:
1934 ddc_pin = GMBUS_PIN_DPC;
1935 break;
1936 case PORT_D:
1937 ddc_pin = GMBUS_PIN_DPD;
e4ab73a1
VS
1938 break;
1939 default:
1940 MISSING_CASE(port);
1941 ddc_pin = GMBUS_PIN_DPB;
1942 break;
1943 }
cec3bb01
AS
1944 return ddc_pin;
1945}
1946
1947static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
1948 enum port port)
1949{
1950 const struct ddi_vbt_port_info *info =
1951 &dev_priv->vbt.ddi_port_info[port];
1952 u8 ddc_pin;
1953
1954 if (info->alternate_ddc_pin) {
1955 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
1956 info->alternate_ddc_pin, port_name(port));
1957 return info->alternate_ddc_pin;
1958 }
1959
1960 if (IS_CHERRYVIEW(dev_priv))
1961 ddc_pin = chv_port_to_ddc_pin(dev_priv, port);
1962 else if (IS_GEN9_LP(dev_priv))
1963 ddc_pin = bxt_port_to_ddc_pin(dev_priv, port);
1964 else if (HAS_PCH_CNP(dev_priv))
1965 ddc_pin = cnp_port_to_ddc_pin(dev_priv, port);
1966 else
1967 ddc_pin = g4x_port_to_ddc_pin(dev_priv, port);
e4ab73a1
VS
1968
1969 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
1970 ddc_pin, port_name(port));
1971
1972 return ddc_pin;
1973}
1974
385e4de0
VS
1975void intel_infoframe_init(struct intel_digital_port *intel_dig_port)
1976{
1977 struct drm_i915_private *dev_priv =
1978 to_i915(intel_dig_port->base.base.dev);
1979
1980 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1981 intel_dig_port->write_infoframe = vlv_write_infoframe;
1982 intel_dig_port->set_infoframes = vlv_set_infoframes;
1983 intel_dig_port->infoframe_enabled = vlv_infoframe_enabled;
1984 } else if (IS_G4X(dev_priv)) {
1985 intel_dig_port->write_infoframe = g4x_write_infoframe;
1986 intel_dig_port->set_infoframes = g4x_set_infoframes;
1987 intel_dig_port->infoframe_enabled = g4x_infoframe_enabled;
1988 } else if (HAS_DDI(dev_priv)) {
1989 intel_dig_port->write_infoframe = hsw_write_infoframe;
1990 intel_dig_port->set_infoframes = hsw_set_infoframes;
1991 intel_dig_port->infoframe_enabled = hsw_infoframe_enabled;
1992 } else if (HAS_PCH_IBX(dev_priv)) {
1993 intel_dig_port->write_infoframe = ibx_write_infoframe;
1994 intel_dig_port->set_infoframes = ibx_set_infoframes;
1995 intel_dig_port->infoframe_enabled = ibx_infoframe_enabled;
1996 } else {
1997 intel_dig_port->write_infoframe = cpt_write_infoframe;
1998 intel_dig_port->set_infoframes = cpt_set_infoframes;
1999 intel_dig_port->infoframe_enabled = cpt_infoframe_enabled;
2000 }
2001}
2002
00c09d70
PZ
2003void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
2004 struct intel_connector *intel_connector)
7d57382e 2005{
b9cb234c
PZ
2006 struct drm_connector *connector = &intel_connector->base;
2007 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
2008 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2009 struct drm_device *dev = intel_encoder->base.dev;
fac5e23e 2010 struct drm_i915_private *dev_priv = to_i915(dev);
174edf1f 2011 enum port port = intel_dig_port->port;
373a3cf7 2012
22f35042
VS
2013 DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
2014 port_name(port));
2015
ccb1a831
VS
2016 if (WARN(intel_dig_port->max_lanes < 4,
2017 "Not enough lanes (%d) for HDMI on port %c\n",
2018 intel_dig_port->max_lanes, port_name(port)))
2019 return;
2020
7d57382e 2021 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 2022 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
2023 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
2024
c3febcc4 2025 connector->interlace_allowed = 1;
7d57382e 2026 connector->doublescan_allowed = 0;
573e74ad 2027 connector->stereo_allowed = 1;
66a9278e 2028
eadc2e51
SS
2029 if (IS_GEMINILAKE(dev_priv))
2030 connector->ycbcr_420_allowed = true;
2031
e4ab73a1
VS
2032 intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
2033
f761bef2 2034 if (WARN_ON(port == PORT_A))
e4ab73a1 2035 return;
f761bef2 2036 intel_encoder->hpd_pin = intel_hpd_pin(port);
7d57382e 2037
4f8036a2 2038 if (HAS_DDI(dev_priv))
bcbc889b
PZ
2039 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2040 else
2041 intel_connector->get_hw_state = intel_connector_get_hw_state;
b9cb234c
PZ
2042
2043 intel_hdmi_add_properties(intel_hdmi, connector);
2044
2045 intel_connector_attach_encoder(intel_connector, intel_encoder);
d8b4c43a 2046 intel_hdmi->attached_connector = intel_connector;
b9cb234c
PZ
2047
2048 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2049 * 0xd. Failure to do so will result in spurious interrupts being
2050 * generated on the port when a cable is not attached.
2051 */
50a0bc90 2052 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
b9cb234c
PZ
2053 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2054 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2055 }
2056}
2057
c39055b0 2058void intel_hdmi_init(struct drm_i915_private *dev_priv,
f0f59a00 2059 i915_reg_t hdmi_reg, enum port port)
b9cb234c
PZ
2060{
2061 struct intel_digital_port *intel_dig_port;
2062 struct intel_encoder *intel_encoder;
b9cb234c
PZ
2063 struct intel_connector *intel_connector;
2064
b14c5679 2065 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
b9cb234c
PZ
2066 if (!intel_dig_port)
2067 return;
2068
08d9bc92 2069 intel_connector = intel_connector_alloc();
b9cb234c
PZ
2070 if (!intel_connector) {
2071 kfree(intel_dig_port);
2072 return;
2073 }
2074
2075 intel_encoder = &intel_dig_port->base;
b9cb234c 2076
c39055b0
ACO
2077 drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
2078 &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
2079 "HDMI %c", port_name(port));
00c09d70 2080
5bfe2ac0 2081 intel_encoder->compute_config = intel_hdmi_compute_config;
6e266956 2082 if (HAS_PCH_SPLIT(dev_priv)) {
a4790cec
VS
2083 intel_encoder->disable = pch_disable_hdmi;
2084 intel_encoder->post_disable = pch_post_disable_hdmi;
2085 } else {
2086 intel_encoder->disable = g4x_disable_hdmi;
2087 }
00c09d70 2088 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
045ac3b5 2089 intel_encoder->get_config = intel_hdmi_get_config;
920a14b2 2090 if (IS_CHERRYVIEW(dev_priv)) {
9197c88b 2091 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
e4a1d846
CML
2092 intel_encoder->pre_enable = chv_hdmi_pre_enable;
2093 intel_encoder->enable = vlv_enable_hdmi;
580d3811 2094 intel_encoder->post_disable = chv_hdmi_post_disable;
d6db995f 2095 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
11a914c2 2096 } else if (IS_VALLEYVIEW(dev_priv)) {
9514ac6e
CML
2097 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
2098 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
b76cf76b 2099 intel_encoder->enable = vlv_enable_hdmi;
9514ac6e 2100 intel_encoder->post_disable = vlv_hdmi_post_disable;
b76cf76b 2101 } else {
13732ba7 2102 intel_encoder->pre_enable = intel_hdmi_pre_enable;
6e266956 2103 if (HAS_PCH_CPT(dev_priv))
d1b1589c 2104 intel_encoder->enable = cpt_enable_hdmi;
6e266956 2105 else if (HAS_PCH_IBX(dev_priv))
bf868c7d 2106 intel_encoder->enable = ibx_enable_hdmi;
d1b1589c 2107 else
bf868c7d 2108 intel_encoder->enable = g4x_enable_hdmi;
89b667f8 2109 }
5ab432ef 2110
b9cb234c 2111 intel_encoder->type = INTEL_OUTPUT_HDMI;
79f255a0 2112 intel_encoder->power_domain = intel_port_to_power_domain(port);
03cdc1d4 2113 intel_encoder->port = port;
920a14b2 2114 if (IS_CHERRYVIEW(dev_priv)) {
882ec384
VS
2115 if (port == PORT_D)
2116 intel_encoder->crtc_mask = 1 << 2;
2117 else
2118 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
2119 } else {
2120 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2121 }
301ea74a 2122 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
c6f1495d
VS
2123 /*
2124 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
2125 * to work on real hardware. And since g4x can send infoframes to
2126 * only one port anyway, nothing is lost by allowing it.
2127 */
9beb5fea 2128 if (IS_G4X(dev_priv))
c6f1495d 2129 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
7d57382e 2130
174edf1f 2131 intel_dig_port->port = port;
b242b7f7 2132 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
f0f59a00 2133 intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
ccb1a831 2134 intel_dig_port->max_lanes = 4;
55b7d6e8 2135
385e4de0
VS
2136 intel_infoframe_init(intel_dig_port);
2137
b9cb234c 2138 intel_hdmi_init_connector(intel_dig_port, intel_connector);
7d57382e 2139}