drm/i915: Send GCP infoframes for deep color HDMI sinks
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e 31#include <linux/delay.h>
178f736a 32#include <linux/hdmi.h>
760285e7 33#include <drm/drmP.h>
c6f95f27 34#include <drm/drm_atomic_helper.h>
760285e7
DH
35#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
7d57382e 37#include "intel_drv.h"
760285e7 38#include <drm/i915_drm.h>
7d57382e
EA
39#include "i915_drv.h"
40
30add22d
PZ
41static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
42{
da63a9f2 43 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
30add22d
PZ
44}
45
afba0188
DV
46static void
47assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
48{
30add22d 49 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
afba0188
DV
50 struct drm_i915_private *dev_priv = dev->dev_private;
51 uint32_t enabled_bits;
52
affa9354 53 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
afba0188 54
b242b7f7 55 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
afba0188
DV
56 "HDMI port enabled, expecting disabled\n");
57}
58
f5bbfca3 59struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 60{
da63a9f2
PZ
61 struct intel_digital_port *intel_dig_port =
62 container_of(encoder, struct intel_digital_port, base.base);
63 return &intel_dig_port->hdmi;
ea5b213a
CW
64}
65
df0e9248
CW
66static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
67{
da63a9f2 68 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
df0e9248
CW
69}
70
178f736a 71static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
3c17fe4b 72{
178f736a
DL
73 switch (type) {
74 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 75 return VIDEO_DIP_SELECT_AVI;
178f736a 76 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 77 return VIDEO_DIP_SELECT_SPD;
c8bb75af
LD
78 case HDMI_INFOFRAME_TYPE_VENDOR:
79 return VIDEO_DIP_SELECT_VENDOR;
45187ace 80 default:
178f736a 81 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
ed517fbb 82 return 0;
45187ace 83 }
45187ace
JB
84}
85
178f736a 86static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
45187ace 87{
178f736a
DL
88 switch (type) {
89 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 90 return VIDEO_DIP_ENABLE_AVI;
178f736a 91 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 92 return VIDEO_DIP_ENABLE_SPD;
c8bb75af
LD
93 case HDMI_INFOFRAME_TYPE_VENDOR:
94 return VIDEO_DIP_ENABLE_VENDOR;
fa193ff7 95 default:
178f736a 96 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
ed517fbb 97 return 0;
fa193ff7 98 }
fa193ff7
PZ
99}
100
178f736a 101static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
2da8af54 102{
178f736a
DL
103 switch (type) {
104 case HDMI_INFOFRAME_TYPE_AVI:
2da8af54 105 return VIDEO_DIP_ENABLE_AVI_HSW;
178f736a 106 case HDMI_INFOFRAME_TYPE_SPD:
2da8af54 107 return VIDEO_DIP_ENABLE_SPD_HSW;
c8bb75af
LD
108 case HDMI_INFOFRAME_TYPE_VENDOR:
109 return VIDEO_DIP_ENABLE_VS_HSW;
2da8af54 110 default:
178f736a 111 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
2da8af54
PZ
112 return 0;
113 }
114}
115
178f736a 116static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
a57c774a
AK
117 enum transcoder cpu_transcoder,
118 struct drm_i915_private *dev_priv)
2da8af54 119{
178f736a
DL
120 switch (type) {
121 case HDMI_INFOFRAME_TYPE_AVI:
7d9bcebe 122 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
178f736a 123 case HDMI_INFOFRAME_TYPE_SPD:
7d9bcebe 124 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
c8bb75af
LD
125 case HDMI_INFOFRAME_TYPE_VENDOR:
126 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
2da8af54 127 default:
178f736a 128 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
2da8af54
PZ
129 return 0;
130 }
131}
132
a3da1df7 133static void g4x_write_infoframe(struct drm_encoder *encoder,
178f736a 134 enum hdmi_infoframe_type type,
fff63867 135 const void *frame, ssize_t len)
45187ace 136{
fff63867 137 const uint32_t *data = frame;
3c17fe4b
DH
138 struct drm_device *dev = encoder->dev;
139 struct drm_i915_private *dev_priv = dev->dev_private;
22509ec8 140 u32 val = I915_READ(VIDEO_DIP_CTL);
178f736a 141 int i;
3c17fe4b 142
822974ae
PZ
143 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
144
1d4f85ac 145 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 146 val |= g4x_infoframe_index(type);
22509ec8 147
178f736a 148 val &= ~g4x_infoframe_enable(type);
45187ace 149
22509ec8 150 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 151
9d9740f0 152 mmiowb();
45187ace 153 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
154 I915_WRITE(VIDEO_DIP_DATA, *data);
155 data++;
156 }
adf00b26
PZ
157 /* Write every possible data byte to force correct ECC calculation. */
158 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
159 I915_WRITE(VIDEO_DIP_DATA, 0);
9d9740f0 160 mmiowb();
3c17fe4b 161
178f736a 162 val |= g4x_infoframe_enable(type);
60c5ea2d 163 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 164 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 165
22509ec8 166 I915_WRITE(VIDEO_DIP_CTL, val);
9d9740f0 167 POSTING_READ(VIDEO_DIP_CTL);
3c17fe4b
DH
168}
169
e43823ec
JB
170static bool g4x_infoframe_enabled(struct drm_encoder *encoder)
171{
172 struct drm_device *dev = encoder->dev;
173 struct drm_i915_private *dev_priv = dev->dev_private;
89a35ecd 174 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
e43823ec
JB
175 u32 val = I915_READ(VIDEO_DIP_CTL);
176
89a35ecd
JB
177 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
178 return val & VIDEO_DIP_ENABLE;
179
180 return false;
e43823ec
JB
181}
182
fdf1250a 183static void ibx_write_infoframe(struct drm_encoder *encoder,
178f736a 184 enum hdmi_infoframe_type type,
fff63867 185 const void *frame, ssize_t len)
fdf1250a 186{
fff63867 187 const uint32_t *data = frame;
fdf1250a
PZ
188 struct drm_device *dev = encoder->dev;
189 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 190 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 191 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
fdf1250a
PZ
192 u32 val = I915_READ(reg);
193
822974ae
PZ
194 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
195
fdf1250a 196 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 197 val |= g4x_infoframe_index(type);
fdf1250a 198
178f736a 199 val &= ~g4x_infoframe_enable(type);
fdf1250a
PZ
200
201 I915_WRITE(reg, val);
202
9d9740f0 203 mmiowb();
fdf1250a
PZ
204 for (i = 0; i < len; i += 4) {
205 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
206 data++;
207 }
adf00b26
PZ
208 /* Write every possible data byte to force correct ECC calculation. */
209 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
210 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 211 mmiowb();
fdf1250a 212
178f736a 213 val |= g4x_infoframe_enable(type);
fdf1250a 214 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 215 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
216
217 I915_WRITE(reg, val);
9d9740f0 218 POSTING_READ(reg);
fdf1250a
PZ
219}
220
e43823ec
JB
221static bool ibx_infoframe_enabled(struct drm_encoder *encoder)
222{
223 struct drm_device *dev = encoder->dev;
224 struct drm_i915_private *dev_priv = dev->dev_private;
225 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
052f62f7 226 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
e43823ec
JB
227 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
228 u32 val = I915_READ(reg);
229
052f62f7
JN
230 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
231 return val & VIDEO_DIP_ENABLE;
232
233 return false;
e43823ec
JB
234}
235
fdf1250a 236static void cpt_write_infoframe(struct drm_encoder *encoder,
178f736a 237 enum hdmi_infoframe_type type,
fff63867 238 const void *frame, ssize_t len)
b055c8f3 239{
fff63867 240 const uint32_t *data = frame;
b055c8f3
JB
241 struct drm_device *dev = encoder->dev;
242 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 243 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 244 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 245 u32 val = I915_READ(reg);
b055c8f3 246
822974ae
PZ
247 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
248
64a8fc01 249 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 250 val |= g4x_infoframe_index(type);
45187ace 251
ecb97851
PZ
252 /* The DIP control register spec says that we need to update the AVI
253 * infoframe without clearing its enable bit */
178f736a
DL
254 if (type != HDMI_INFOFRAME_TYPE_AVI)
255 val &= ~g4x_infoframe_enable(type);
ecb97851 256
22509ec8 257 I915_WRITE(reg, val);
45187ace 258
9d9740f0 259 mmiowb();
45187ace 260 for (i = 0; i < len; i += 4) {
b055c8f3
JB
261 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
262 data++;
263 }
adf00b26
PZ
264 /* Write every possible data byte to force correct ECC calculation. */
265 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
266 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 267 mmiowb();
b055c8f3 268
178f736a 269 val |= g4x_infoframe_enable(type);
60c5ea2d 270 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 271 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 272
22509ec8 273 I915_WRITE(reg, val);
9d9740f0 274 POSTING_READ(reg);
45187ace 275}
90b107c8 276
e43823ec
JB
277static bool cpt_infoframe_enabled(struct drm_encoder *encoder)
278{
279 struct drm_device *dev = encoder->dev;
280 struct drm_i915_private *dev_priv = dev->dev_private;
281 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
282 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
283 u32 val = I915_READ(reg);
284
285 return val & VIDEO_DIP_ENABLE;
286}
287
90b107c8 288static void vlv_write_infoframe(struct drm_encoder *encoder,
178f736a 289 enum hdmi_infoframe_type type,
fff63867 290 const void *frame, ssize_t len)
90b107c8 291{
fff63867 292 const uint32_t *data = frame;
90b107c8
SK
293 struct drm_device *dev = encoder->dev;
294 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 295 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 296 int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 297 u32 val = I915_READ(reg);
90b107c8 298
822974ae
PZ
299 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
300
90b107c8 301 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 302 val |= g4x_infoframe_index(type);
22509ec8 303
178f736a 304 val &= ~g4x_infoframe_enable(type);
90b107c8 305
22509ec8 306 I915_WRITE(reg, val);
90b107c8 307
9d9740f0 308 mmiowb();
90b107c8
SK
309 for (i = 0; i < len; i += 4) {
310 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
311 data++;
312 }
adf00b26
PZ
313 /* Write every possible data byte to force correct ECC calculation. */
314 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
315 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 316 mmiowb();
90b107c8 317
178f736a 318 val |= g4x_infoframe_enable(type);
60c5ea2d 319 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 320 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 321
22509ec8 322 I915_WRITE(reg, val);
9d9740f0 323 POSTING_READ(reg);
90b107c8
SK
324}
325
e43823ec
JB
326static bool vlv_infoframe_enabled(struct drm_encoder *encoder)
327{
328 struct drm_device *dev = encoder->dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
535afa2e 331 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
e43823ec
JB
332 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
333 u32 val = I915_READ(reg);
334
eeea3e67 335 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
535afa2e
JB
336 return val & VIDEO_DIP_ENABLE;
337
338 return false;
e43823ec
JB
339}
340
8c5f5f7c 341static void hsw_write_infoframe(struct drm_encoder *encoder,
178f736a 342 enum hdmi_infoframe_type type,
fff63867 343 const void *frame, ssize_t len)
8c5f5f7c 344{
fff63867 345 const uint32_t *data = frame;
2da8af54
PZ
346 struct drm_device *dev = encoder->dev;
347 struct drm_i915_private *dev_priv = dev->dev_private;
348 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
6e3c9717 349 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
178f736a
DL
350 u32 data_reg;
351 int i;
2da8af54 352 u32 val = I915_READ(ctl_reg);
8c5f5f7c 353
178f736a 354 data_reg = hsw_infoframe_data_reg(type,
6e3c9717 355 intel_crtc->config->cpu_transcoder,
a57c774a 356 dev_priv);
2da8af54
PZ
357 if (data_reg == 0)
358 return;
359
178f736a 360 val &= ~hsw_infoframe_enable(type);
2da8af54
PZ
361 I915_WRITE(ctl_reg, val);
362
9d9740f0 363 mmiowb();
2da8af54
PZ
364 for (i = 0; i < len; i += 4) {
365 I915_WRITE(data_reg + i, *data);
366 data++;
367 }
adf00b26
PZ
368 /* Write every possible data byte to force correct ECC calculation. */
369 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
370 I915_WRITE(data_reg + i, 0);
9d9740f0 371 mmiowb();
8c5f5f7c 372
178f736a 373 val |= hsw_infoframe_enable(type);
2da8af54 374 I915_WRITE(ctl_reg, val);
9d9740f0 375 POSTING_READ(ctl_reg);
8c5f5f7c
ED
376}
377
e43823ec
JB
378static bool hsw_infoframe_enabled(struct drm_encoder *encoder)
379{
380 struct drm_device *dev = encoder->dev;
381 struct drm_i915_private *dev_priv = dev->dev_private;
382 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
6e3c9717 383 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
e43823ec
JB
384 u32 val = I915_READ(ctl_reg);
385
386 return val & (VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_SPD_HSW |
387 VIDEO_DIP_ENABLE_VS_HSW);
388}
389
5adaea79
DL
390/*
391 * The data we write to the DIP data buffer registers is 1 byte bigger than the
392 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
393 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
394 * used for both technologies.
395 *
396 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
397 * DW1: DB3 | DB2 | DB1 | DB0
398 * DW2: DB7 | DB6 | DB5 | DB4
399 * DW3: ...
400 *
401 * (HB is Header Byte, DB is Data Byte)
402 *
403 * The hdmi pack() functions don't know about that hardware specific hole so we
404 * trick them by giving an offset into the buffer and moving back the header
405 * bytes by one.
406 */
9198ee5b
DL
407static void intel_write_infoframe(struct drm_encoder *encoder,
408 union hdmi_infoframe *frame)
45187ace
JB
409{
410 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
5adaea79
DL
411 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
412 ssize_t len;
45187ace 413
5adaea79
DL
414 /* see comment above for the reason for this offset */
415 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
416 if (len < 0)
417 return;
418
419 /* Insert the 'hole' (see big comment above) at position 3 */
420 buffer[0] = buffer[1];
421 buffer[1] = buffer[2];
422 buffer[2] = buffer[3];
423 buffer[3] = 0;
424 len++;
45187ace 425
5adaea79 426 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
45187ace
JB
427}
428
687f4d06 429static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
c846b619 430 struct drm_display_mode *adjusted_mode)
45187ace 431{
abedc077 432 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
50f3b016 433 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
5adaea79
DL
434 union hdmi_infoframe frame;
435 int ret;
45187ace 436
94a11ddc
VK
437 /* Set user selected PAR to incoming mode's member */
438 adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
439
5adaea79
DL
440 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
441 adjusted_mode);
442 if (ret < 0) {
443 DRM_ERROR("couldn't fill AVI infoframe\n");
444 return;
445 }
c846b619 446
abedc077 447 if (intel_hdmi->rgb_quant_range_selectable) {
6e3c9717 448 if (intel_crtc->config->limited_color_range)
5adaea79
DL
449 frame.avi.quantization_range =
450 HDMI_QUANTIZATION_RANGE_LIMITED;
abedc077 451 else
5adaea79
DL
452 frame.avi.quantization_range =
453 HDMI_QUANTIZATION_RANGE_FULL;
abedc077
VS
454 }
455
9198ee5b 456 intel_write_infoframe(encoder, &frame);
b055c8f3
JB
457}
458
687f4d06 459static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3 460{
5adaea79
DL
461 union hdmi_infoframe frame;
462 int ret;
463
464 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
465 if (ret < 0) {
466 DRM_ERROR("couldn't fill SPD infoframe\n");
467 return;
468 }
c0864cb3 469
5adaea79 470 frame.spd.sdi = HDMI_SPD_SDI_PC;
c0864cb3 471
9198ee5b 472 intel_write_infoframe(encoder, &frame);
c0864cb3
JB
473}
474
c8bb75af
LD
475static void
476intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
477 struct drm_display_mode *adjusted_mode)
478{
479 union hdmi_infoframe frame;
480 int ret;
481
482 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
483 adjusted_mode);
484 if (ret < 0)
485 return;
486
487 intel_write_infoframe(encoder, &frame);
488}
489
687f4d06 490static void g4x_set_infoframes(struct drm_encoder *encoder,
6897b4b5 491 bool enable,
687f4d06
PZ
492 struct drm_display_mode *adjusted_mode)
493{
0c14c7f9 494 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
69fde0a6
VS
495 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
496 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
0c14c7f9
PZ
497 u32 reg = VIDEO_DIP_CTL;
498 u32 val = I915_READ(reg);
822cdc52 499 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 500
afba0188
DV
501 assert_hdmi_port_disabled(intel_hdmi);
502
0c14c7f9
PZ
503 /* If the registers were not initialized yet, they might be zeroes,
504 * which means we're selecting the AVI DIP and we're setting its
505 * frequency to once. This seems to really confuse the HW and make
506 * things stop working (the register spec says the AVI always needs to
507 * be sent every VSync). So here we avoid writing to the register more
508 * than we need and also explicitly select the AVI DIP and explicitly
509 * set its frequency to every VSync. Avoiding to write it twice seems to
510 * be enough to solve the problem, but being defensive shouldn't hurt us
511 * either. */
512 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
513
6897b4b5 514 if (!enable) {
0c14c7f9
PZ
515 if (!(val & VIDEO_DIP_ENABLE))
516 return;
517 val &= ~VIDEO_DIP_ENABLE;
518 I915_WRITE(reg, val);
9d9740f0 519 POSTING_READ(reg);
0c14c7f9
PZ
520 return;
521 }
522
72b78c9d
PZ
523 if (port != (val & VIDEO_DIP_PORT_MASK)) {
524 if (val & VIDEO_DIP_ENABLE) {
525 val &= ~VIDEO_DIP_ENABLE;
526 I915_WRITE(reg, val);
9d9740f0 527 POSTING_READ(reg);
72b78c9d
PZ
528 }
529 val &= ~VIDEO_DIP_PORT_MASK;
530 val |= port;
531 }
532
822974ae 533 val |= VIDEO_DIP_ENABLE;
0dd87d20 534 val &= ~VIDEO_DIP_ENABLE_VENDOR;
822974ae 535
f278d972 536 I915_WRITE(reg, val);
9d9740f0 537 POSTING_READ(reg);
f278d972 538
687f4d06
PZ
539 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
540 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 541 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
542}
543
6d67415f
VS
544static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder)
545{
546 struct drm_device *dev = encoder->dev;
547 struct drm_connector *connector;
548
549 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
550
551 /*
552 * HDMI cloning is only supported on g4x which doesn't
553 * support deep color or GCP infoframes anyway so no
554 * need to worry about multiple HDMI sinks here.
555 */
556 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
557 if (connector->encoder == encoder)
558 return connector->display_info.bpc > 8;
559
560 return false;
561}
562
563static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder)
564{
565 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
566 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
567 u32 reg, val = 0;
568
569 if (HAS_DDI(dev_priv))
570 reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder);
571 else if (IS_VALLEYVIEW(dev_priv))
572 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
573 else if (HAS_PCH_SPLIT(dev_priv->dev))
574 reg = TVIDEO_DIP_GCP(crtc->pipe);
575 else
576 return false;
577
578 /* Indicate color depth whenever the sink supports deep color */
579 if (hdmi_sink_is_deep_color(encoder))
580 val |= GCP_COLOR_INDICATION;
581
582 I915_WRITE(reg, val);
583
584 return val != 0;
585}
586
587static void intel_disable_gcp_infoframe(struct intel_crtc *crtc)
588{
589 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
590 u32 reg;
591
592 if (HAS_DDI(dev_priv))
593 reg = HSW_TVIDEO_DIP_CTL(crtc->config->cpu_transcoder);
594 else if (IS_VALLEYVIEW(dev_priv))
595 reg = VLV_TVIDEO_DIP_CTL(crtc->pipe);
596 else if (HAS_PCH_SPLIT(dev_priv->dev))
597 reg = TVIDEO_DIP_CTL(crtc->pipe);
598 else
599 return;
600
601 I915_WRITE(reg, I915_READ(reg) & ~VIDEO_DIP_ENABLE_GCP);
602}
603
687f4d06 604static void ibx_set_infoframes(struct drm_encoder *encoder,
6897b4b5 605 bool enable,
687f4d06
PZ
606 struct drm_display_mode *adjusted_mode)
607{
0c14c7f9
PZ
608 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
609 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
69fde0a6
VS
610 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
611 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
0c14c7f9
PZ
612 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
613 u32 val = I915_READ(reg);
822cdc52 614 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 615
afba0188
DV
616 assert_hdmi_port_disabled(intel_hdmi);
617
0c14c7f9
PZ
618 /* See the big comment in g4x_set_infoframes() */
619 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
620
6897b4b5 621 if (!enable) {
0c14c7f9
PZ
622 if (!(val & VIDEO_DIP_ENABLE))
623 return;
624 val &= ~VIDEO_DIP_ENABLE;
625 I915_WRITE(reg, val);
9d9740f0 626 POSTING_READ(reg);
0c14c7f9
PZ
627 return;
628 }
629
72b78c9d
PZ
630 if (port != (val & VIDEO_DIP_PORT_MASK)) {
631 if (val & VIDEO_DIP_ENABLE) {
632 val &= ~VIDEO_DIP_ENABLE;
633 I915_WRITE(reg, val);
9d9740f0 634 POSTING_READ(reg);
72b78c9d
PZ
635 }
636 val &= ~VIDEO_DIP_PORT_MASK;
637 val |= port;
638 }
639
822974ae 640 val |= VIDEO_DIP_ENABLE;
0dd87d20
PZ
641 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
642 VIDEO_DIP_ENABLE_GCP);
822974ae 643
6d67415f
VS
644 if (intel_hdmi_set_gcp_infoframe(encoder))
645 val |= VIDEO_DIP_ENABLE_GCP;
646
f278d972 647 I915_WRITE(reg, val);
9d9740f0 648 POSTING_READ(reg);
f278d972 649
687f4d06
PZ
650 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
651 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 652 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
653}
654
655static void cpt_set_infoframes(struct drm_encoder *encoder,
6897b4b5 656 bool enable,
687f4d06
PZ
657 struct drm_display_mode *adjusted_mode)
658{
0c14c7f9
PZ
659 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
660 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
661 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
662 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
663 u32 val = I915_READ(reg);
664
afba0188
DV
665 assert_hdmi_port_disabled(intel_hdmi);
666
0c14c7f9
PZ
667 /* See the big comment in g4x_set_infoframes() */
668 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
669
6897b4b5 670 if (!enable) {
0c14c7f9
PZ
671 if (!(val & VIDEO_DIP_ENABLE))
672 return;
673 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
674 I915_WRITE(reg, val);
9d9740f0 675 POSTING_READ(reg);
0c14c7f9
PZ
676 return;
677 }
678
822974ae
PZ
679 /* Set both together, unset both together: see the spec. */
680 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
0dd87d20
PZ
681 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
682 VIDEO_DIP_ENABLE_GCP);
822974ae 683
6d67415f
VS
684 if (intel_hdmi_set_gcp_infoframe(encoder))
685 val |= VIDEO_DIP_ENABLE_GCP;
686
822974ae 687 I915_WRITE(reg, val);
9d9740f0 688 POSTING_READ(reg);
822974ae 689
687f4d06
PZ
690 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
691 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 692 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
693}
694
695static void vlv_set_infoframes(struct drm_encoder *encoder,
6897b4b5 696 bool enable,
687f4d06
PZ
697 struct drm_display_mode *adjusted_mode)
698{
0c14c7f9 699 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
6a2b8021 700 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
0c14c7f9
PZ
701 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
702 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
703 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
704 u32 val = I915_READ(reg);
6a2b8021 705 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 706
afba0188
DV
707 assert_hdmi_port_disabled(intel_hdmi);
708
0c14c7f9
PZ
709 /* See the big comment in g4x_set_infoframes() */
710 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
711
6897b4b5 712 if (!enable) {
0c14c7f9
PZ
713 if (!(val & VIDEO_DIP_ENABLE))
714 return;
715 val &= ~VIDEO_DIP_ENABLE;
716 I915_WRITE(reg, val);
9d9740f0 717 POSTING_READ(reg);
0c14c7f9
PZ
718 return;
719 }
720
6a2b8021
JB
721 if (port != (val & VIDEO_DIP_PORT_MASK)) {
722 if (val & VIDEO_DIP_ENABLE) {
723 val &= ~VIDEO_DIP_ENABLE;
724 I915_WRITE(reg, val);
725 POSTING_READ(reg);
726 }
727 val &= ~VIDEO_DIP_PORT_MASK;
728 val |= port;
729 }
730
822974ae 731 val |= VIDEO_DIP_ENABLE;
4d47dfb8
JB
732 val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
733 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
822974ae 734
6d67415f
VS
735 if (intel_hdmi_set_gcp_infoframe(encoder))
736 val |= VIDEO_DIP_ENABLE_GCP;
737
822974ae 738 I915_WRITE(reg, val);
9d9740f0 739 POSTING_READ(reg);
822974ae 740
687f4d06
PZ
741 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
742 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 743 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
744}
745
746static void hsw_set_infoframes(struct drm_encoder *encoder,
6897b4b5 747 bool enable,
687f4d06
PZ
748 struct drm_display_mode *adjusted_mode)
749{
0c14c7f9
PZ
750 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
751 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
752 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
6e3c9717 753 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
0dd87d20 754 u32 val = I915_READ(reg);
0c14c7f9 755
afba0188
DV
756 assert_hdmi_port_disabled(intel_hdmi);
757
6897b4b5 758 if (!enable) {
0c14c7f9 759 I915_WRITE(reg, 0);
9d9740f0 760 POSTING_READ(reg);
0c14c7f9
PZ
761 return;
762 }
763
0dd87d20
PZ
764 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
765 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
766
6d67415f
VS
767 if (intel_hdmi_set_gcp_infoframe(encoder))
768 val |= VIDEO_DIP_ENABLE_GCP_HSW;
769
0dd87d20 770 I915_WRITE(reg, val);
9d9740f0 771 POSTING_READ(reg);
0dd87d20 772
687f4d06
PZ
773 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
774 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 775 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
776}
777
4cde8a21 778static void intel_hdmi_prepare(struct intel_encoder *encoder)
7d57382e 779{
c59423a3 780 struct drm_device *dev = encoder->base.dev;
7d57382e 781 struct drm_i915_private *dev_priv = dev->dev_private;
c59423a3
DV
782 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
783 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
6e3c9717 784 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
b242b7f7 785 u32 hdmi_val;
7d57382e 786
b242b7f7 787 hdmi_val = SDVO_ENCODING_HDMI;
2af2c490 788 if (!HAS_PCH_SPLIT(dev))
b242b7f7 789 hdmi_val |= intel_hdmi->color_range;
b599c0bc 790 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
b242b7f7 791 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
b599c0bc 792 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
b242b7f7 793 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 794
6e3c9717 795 if (crtc->config->pipe_bpp > 24)
4f3a8bc7 796 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
020f6704 797 else
4f3a8bc7 798 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
020f6704 799
6e3c9717 800 if (crtc->config->has_hdmi_sink)
dc0fa718 801 hdmi_val |= HDMI_MODE_SELECT_HDMI;
2e3d6006 802
75770564 803 if (HAS_PCH_CPT(dev))
c59423a3 804 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
44f37d1f
CML
805 else if (IS_CHERRYVIEW(dev))
806 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
dc0fa718 807 else
c59423a3 808 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
7d57382e 809
b242b7f7
PZ
810 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
811 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e
EA
812}
813
85234cdc
DV
814static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
815 enum pipe *pipe)
7d57382e 816{
85234cdc 817 struct drm_device *dev = encoder->base.dev;
7d57382e 818 struct drm_i915_private *dev_priv = dev->dev_private;
85234cdc 819 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
6d129bea 820 enum intel_display_power_domain power_domain;
85234cdc
DV
821 u32 tmp;
822
6d129bea 823 power_domain = intel_display_port_power_domain(encoder);
f458ebbc 824 if (!intel_display_power_is_enabled(dev_priv, power_domain))
6d129bea
ID
825 return false;
826
b242b7f7 827 tmp = I915_READ(intel_hdmi->hdmi_reg);
85234cdc
DV
828
829 if (!(tmp & SDVO_ENABLE))
830 return false;
831
832 if (HAS_PCH_CPT(dev))
833 *pipe = PORT_TO_PIPE_CPT(tmp);
71485e0a
VS
834 else if (IS_CHERRYVIEW(dev))
835 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
85234cdc
DV
836 else
837 *pipe = PORT_TO_PIPE(tmp);
838
839 return true;
840}
841
045ac3b5 842static void intel_hdmi_get_config(struct intel_encoder *encoder,
5cec258b 843 struct intel_crtc_state *pipe_config)
045ac3b5
JB
844{
845 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
8c875fca
VS
846 struct drm_device *dev = encoder->base.dev;
847 struct drm_i915_private *dev_priv = dev->dev_private;
045ac3b5 848 u32 tmp, flags = 0;
18442d08 849 int dotclock;
045ac3b5
JB
850
851 tmp = I915_READ(intel_hdmi->hdmi_reg);
852
853 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
854 flags |= DRM_MODE_FLAG_PHSYNC;
855 else
856 flags |= DRM_MODE_FLAG_NHSYNC;
857
858 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
859 flags |= DRM_MODE_FLAG_PVSYNC;
860 else
861 flags |= DRM_MODE_FLAG_NVSYNC;
862
6897b4b5
DV
863 if (tmp & HDMI_MODE_SELECT_HDMI)
864 pipe_config->has_hdmi_sink = true;
865
e43823ec
JB
866 if (intel_hdmi->infoframe_enabled(&encoder->base))
867 pipe_config->has_infoframe = true;
868
c84db770 869 if (tmp & SDVO_AUDIO_ENABLE)
9ed109a7
DV
870 pipe_config->has_audio = true;
871
8c875fca
VS
872 if (!HAS_PCH_SPLIT(dev) &&
873 tmp & HDMI_COLOR_RANGE_16_235)
874 pipe_config->limited_color_range = true;
875
2d112de7 876 pipe_config->base.adjusted_mode.flags |= flags;
18442d08
VS
877
878 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
879 dotclock = pipe_config->port_clock * 2 / 3;
880 else
881 dotclock = pipe_config->port_clock;
882
883 if (HAS_PCH_SPLIT(dev_priv->dev))
884 ironlake_check_encoder_dotclock(pipe_config, dotclock);
885
2d112de7 886 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
045ac3b5
JB
887}
888
d1b1589c
VS
889static void intel_enable_hdmi_audio(struct intel_encoder *encoder)
890{
891 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
892
893 WARN_ON(!crtc->config->has_hdmi_sink);
894 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
895 pipe_name(crtc->pipe));
896 intel_audio_codec_enable(encoder);
897}
898
5ab432ef 899static void intel_enable_hdmi(struct intel_encoder *encoder)
7d57382e 900{
5ab432ef 901 struct drm_device *dev = encoder->base.dev;
7d57382e 902 struct drm_i915_private *dev_priv = dev->dev_private;
dc0fa718 903 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 904 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7d57382e 905 u32 temp;
2deed761
WF
906 u32 enable_bits = SDVO_ENABLE;
907
6e3c9717 908 if (intel_crtc->config->has_audio)
2deed761 909 enable_bits |= SDVO_AUDIO_ENABLE;
7d57382e 910
b242b7f7 911 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 912
7a87c289 913 /* HW workaround for IBX, we need to move the port to transcoder A
dc0fa718
PZ
914 * before disabling it, so restore the transcoder select bit here. */
915 if (HAS_PCH_IBX(dev))
916 enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
7a87c289 917
d8a2d0e0
ZW
918 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
919 * we do this anyway which shows more stable in testing.
920 */
c619eed4 921 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
922 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
923 POSTING_READ(intel_hdmi->hdmi_reg);
d8a2d0e0
ZW
924 }
925
5ab432ef
DV
926 temp |= enable_bits;
927
b242b7f7
PZ
928 I915_WRITE(intel_hdmi->hdmi_reg, temp);
929 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
930
931 /* HW workaround, need to write this twice for issue that may result
932 * in first write getting masked.
933 */
934 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
935 I915_WRITE(intel_hdmi->hdmi_reg, temp);
936 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e 937 }
c1dec79a 938
d1b1589c
VS
939 if (intel_crtc->config->has_audio)
940 intel_enable_hdmi_audio(encoder);
941}
942
943static void cpt_enable_hdmi(struct intel_encoder *encoder)
944{
945 struct drm_device *dev = encoder->base.dev;
946 struct drm_i915_private *dev_priv = dev->dev_private;
947 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
948 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
949 enum pipe pipe = crtc->pipe;
950 u32 temp;
951
952 temp = I915_READ(intel_hdmi->hdmi_reg);
953
954 temp |= SDVO_ENABLE;
955 if (crtc->config->has_audio)
956 temp |= SDVO_AUDIO_ENABLE;
957
958 /*
959 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
960 *
961 * The procedure for 12bpc is as follows:
962 * 1. disable HDMI clock gating
963 * 2. enable HDMI with 8bpc
964 * 3. enable HDMI with 12bpc
965 * 4. enable HDMI clock gating
966 */
967
968 if (crtc->config->pipe_bpp > 24) {
969 I915_WRITE(TRANS_CHICKEN1(pipe),
970 I915_READ(TRANS_CHICKEN1(pipe)) |
971 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
972
973 temp &= ~SDVO_COLOR_FORMAT_MASK;
974 temp |= SDVO_COLOR_FORMAT_8bpc;
c1dec79a 975 }
d1b1589c
VS
976
977 I915_WRITE(intel_hdmi->hdmi_reg, temp);
978 POSTING_READ(intel_hdmi->hdmi_reg);
979
980 if (crtc->config->pipe_bpp > 24) {
981 temp &= ~SDVO_COLOR_FORMAT_MASK;
982 temp |= HDMI_COLOR_FORMAT_12bpc;
983
984 I915_WRITE(intel_hdmi->hdmi_reg, temp);
985 POSTING_READ(intel_hdmi->hdmi_reg);
986
987 I915_WRITE(TRANS_CHICKEN1(pipe),
988 I915_READ(TRANS_CHICKEN1(pipe)) &
989 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
990 }
991
992 if (crtc->config->has_audio)
993 intel_enable_hdmi_audio(encoder);
b76cf76b 994}
89b667f8 995
b76cf76b
JN
996static void vlv_enable_hdmi(struct intel_encoder *encoder)
997{
5ab432ef
DV
998}
999
1000static void intel_disable_hdmi(struct intel_encoder *encoder)
1001{
1002 struct drm_device *dev = encoder->base.dev;
1003 struct drm_i915_private *dev_priv = dev->dev_private;
1004 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
495a5bb8 1005 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 1006 u32 temp;
5ab432ef 1007
b242b7f7 1008 temp = I915_READ(intel_hdmi->hdmi_reg);
5ab432ef 1009
1612c8bd 1010 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
b242b7f7
PZ
1011 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1012 POSTING_READ(intel_hdmi->hdmi_reg);
1612c8bd
VS
1013
1014 /*
1015 * HW workaround for IBX, we need to move the port
1016 * to transcoder A after disabling it to allow the
1017 * matching DP port to be enabled on transcoder A.
1018 */
1019 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) {
1020 temp &= ~SDVO_PIPE_B_SELECT;
1021 temp |= SDVO_ENABLE;
1022 /*
1023 * HW workaround, need to write this twice for issue
1024 * that may result in first write getting masked.
1025 */
1026 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1027 POSTING_READ(intel_hdmi->hdmi_reg);
1028 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1029 POSTING_READ(intel_hdmi->hdmi_reg);
1030
1031 temp &= ~SDVO_ENABLE;
1032 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1033 POSTING_READ(intel_hdmi->hdmi_reg);
1034 }
6d67415f
VS
1035
1036 intel_disable_gcp_infoframe(to_intel_crtc(encoder->base.crtc));
7d57382e
EA
1037}
1038
a4790cec
VS
1039static void g4x_disable_hdmi(struct intel_encoder *encoder)
1040{
1041 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1042
1043 if (crtc->config->has_audio)
1044 intel_audio_codec_disable(encoder);
1045
1046 intel_disable_hdmi(encoder);
1047}
1048
1049static void pch_disable_hdmi(struct intel_encoder *encoder)
1050{
1051 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1052
1053 if (crtc->config->has_audio)
1054 intel_audio_codec_disable(encoder);
1055}
1056
1057static void pch_post_disable_hdmi(struct intel_encoder *encoder)
1058{
1059 intel_disable_hdmi(encoder);
1060}
1061
40478455 1062static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
7d148ef5
DV
1063{
1064 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1065
40478455 1066 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
7d148ef5 1067 return 165000;
e3c33578 1068 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
7d148ef5
DV
1069 return 300000;
1070 else
1071 return 225000;
1072}
1073
c19de8eb
DL
1074static enum drm_mode_status
1075intel_hdmi_mode_valid(struct drm_connector *connector,
1076 struct drm_display_mode *mode)
7d57382e 1077{
697c4078
CT
1078 int clock = mode->clock;
1079
1080 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1081 clock *= 2;
1082
1083 if (clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
1084 true))
7d57382e 1085 return MODE_CLOCK_HIGH;
697c4078 1086 if (clock < 20000)
5cbba41d 1087 return MODE_CLOCK_LOW;
7d57382e
EA
1088
1089 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1090 return MODE_NO_DBLESCAN;
1091
1092 return MODE_OK;
1093}
1094
77f06c86 1095static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
71800632 1096{
77f06c86
ACO
1097 struct drm_device *dev = crtc_state->base.crtc->dev;
1098 struct drm_atomic_state *state;
71800632 1099 struct intel_encoder *encoder;
da3ced29 1100 struct drm_connector *connector;
77f06c86 1101 struct drm_connector_state *connector_state;
71800632 1102 int count = 0, count_hdmi = 0;
77f06c86 1103 int i;
71800632 1104
f227ae9e 1105 if (HAS_GMCH_DISPLAY(dev))
71800632
VS
1106 return false;
1107
77f06c86
ACO
1108 state = crtc_state->base.state;
1109
da3ced29 1110 for_each_connector_in_state(state, connector, connector_state, i) {
77f06c86
ACO
1111 if (connector_state->crtc != crtc_state->base.crtc)
1112 continue;
1113
1114 encoder = to_intel_encoder(connector_state->best_encoder);
1115
71800632
VS
1116 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
1117 count++;
1118 }
1119
1120 /*
1121 * HDMI 12bpc affects the clocks, so it's only possible
1122 * when not cloning with other encoder types.
1123 */
1124 return count_hdmi > 0 && count_hdmi == count;
1125}
1126
5bfe2ac0 1127bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1128 struct intel_crtc_state *pipe_config)
7d57382e 1129{
5bfe2ac0
DV
1130 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1131 struct drm_device *dev = encoder->base.dev;
2d112de7
ACO
1132 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1133 int clock_12bpc = pipe_config->base.adjusted_mode.crtc_clock * 3 / 2;
40478455 1134 int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
e29c22c0 1135 int desired_bpp;
3685a8f3 1136
6897b4b5
DV
1137 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
1138
e43823ec
JB
1139 if (pipe_config->has_hdmi_sink)
1140 pipe_config->has_infoframe = true;
1141
55bc60db
VS
1142 if (intel_hdmi->color_range_auto) {
1143 /* See CEA-861-E - 5.1 Default Encoding Parameters */
6897b4b5 1144 if (pipe_config->has_hdmi_sink &&
18316c8c 1145 drm_match_cea_mode(adjusted_mode) > 1)
4f3a8bc7 1146 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
55bc60db
VS
1147 else
1148 intel_hdmi->color_range = 0;
1149 }
1150
697c4078
CT
1151 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1152 pipe_config->pixel_multiplier = 2;
1153 }
1154
3685a8f3 1155 if (intel_hdmi->color_range)
50f3b016 1156 pipe_config->limited_color_range = true;
3685a8f3 1157
5bfe2ac0
DV
1158 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
1159 pipe_config->has_pch_encoder = true;
1160
9ed109a7
DV
1161 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
1162 pipe_config->has_audio = true;
1163
4e53c2e0
DV
1164 /*
1165 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1166 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
325b9d04
DV
1167 * outputs. We also need to check that the higher clock still fits
1168 * within limits.
4e53c2e0 1169 */
6897b4b5 1170 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
71800632 1171 clock_12bpc <= portclock_limit &&
5e3daaca
DV
1172 hdmi_12bpc_possible(pipe_config) &&
1173 0 /* FIXME 12bpc support totally broken */) {
e29c22c0
DV
1174 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1175 desired_bpp = 12*3;
325b9d04
DV
1176
1177 /* Need to adjust the port link by 1.5x for 12bpc. */
ff9a6750 1178 pipe_config->port_clock = clock_12bpc;
4e53c2e0 1179 } else {
e29c22c0
DV
1180 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1181 desired_bpp = 8*3;
1182 }
1183
1184 if (!pipe_config->bw_constrained) {
1185 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
1186 pipe_config->pipe_bpp = desired_bpp;
4e53c2e0
DV
1187 }
1188
241bfc38 1189 if (adjusted_mode->crtc_clock > portclock_limit) {
325b9d04
DV
1190 DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
1191 return false;
1192 }
1193
7d57382e
EA
1194 return true;
1195}
1196
953ece69
CW
1197static void
1198intel_hdmi_unset_edid(struct drm_connector *connector)
9dff6af8 1199{
df0e9248 1200 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
9dff6af8 1201
953ece69
CW
1202 intel_hdmi->has_hdmi_sink = false;
1203 intel_hdmi->has_audio = false;
1204 intel_hdmi->rgb_quant_range_selectable = false;
1205
1206 kfree(to_intel_connector(connector)->detect_edid);
1207 to_intel_connector(connector)->detect_edid = NULL;
1208}
1209
1210static bool
1211intel_hdmi_set_edid(struct drm_connector *connector)
1212{
1213 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1214 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1215 struct intel_encoder *intel_encoder =
1216 &hdmi_to_dig_port(intel_hdmi)->base;
1217 enum intel_display_power_domain power_domain;
1218 struct edid *edid;
1219 bool connected = false;
164c8598 1220
671dedd2
ID
1221 power_domain = intel_display_port_power_domain(intel_encoder);
1222 intel_display_power_get(dev_priv, power_domain);
1223
f899fc64 1224 edid = drm_get_edid(connector,
3bd7d909
DK
1225 intel_gmbus_get_adapter(dev_priv,
1226 intel_hdmi->ddc_bus));
2ded9e27 1227
953ece69 1228 intel_display_power_put(dev_priv, power_domain);
30ad48b7 1229
953ece69
CW
1230 to_intel_connector(connector)->detect_edid = edid;
1231 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1232 intel_hdmi->rgb_quant_range_selectable =
1233 drm_rgb_quant_range_selectable(edid);
1234
1235 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
b1d7e4b4
WF
1236 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1237 intel_hdmi->has_audio =
953ece69
CW
1238 intel_hdmi->force_audio == HDMI_AUDIO_ON;
1239
1240 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
1241 intel_hdmi->has_hdmi_sink =
1242 drm_detect_hdmi_monitor(edid);
1243
1244 connected = true;
55b7d6e8
CW
1245 }
1246
953ece69
CW
1247 return connected;
1248}
1249
1250static enum drm_connector_status
1251intel_hdmi_detect(struct drm_connector *connector, bool force)
1252{
1253 enum drm_connector_status status;
1254
1255 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1256 connector->base.id, connector->name);
1257
1258 intel_hdmi_unset_edid(connector);
1259
1260 if (intel_hdmi_set_edid(connector)) {
1261 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1262
1263 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1264 status = connector_status_connected;
1265 } else
1266 status = connector_status_disconnected;
671dedd2 1267
2ded9e27 1268 return status;
7d57382e
EA
1269}
1270
953ece69
CW
1271static void
1272intel_hdmi_force(struct drm_connector *connector)
7d57382e 1273{
953ece69 1274 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
7d57382e 1275
953ece69
CW
1276 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1277 connector->base.id, connector->name);
7d57382e 1278
953ece69 1279 intel_hdmi_unset_edid(connector);
671dedd2 1280
953ece69
CW
1281 if (connector->status != connector_status_connected)
1282 return;
671dedd2 1283
953ece69
CW
1284 intel_hdmi_set_edid(connector);
1285 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1286}
671dedd2 1287
953ece69
CW
1288static int intel_hdmi_get_modes(struct drm_connector *connector)
1289{
1290 struct edid *edid;
1291
1292 edid = to_intel_connector(connector)->detect_edid;
1293 if (edid == NULL)
1294 return 0;
671dedd2 1295
953ece69 1296 return intel_connector_update_modes(connector, edid);
7d57382e
EA
1297}
1298
1aad7ac0
CW
1299static bool
1300intel_hdmi_detect_audio(struct drm_connector *connector)
1301{
1aad7ac0 1302 bool has_audio = false;
953ece69 1303 struct edid *edid;
1aad7ac0 1304
953ece69
CW
1305 edid = to_intel_connector(connector)->detect_edid;
1306 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
1307 has_audio = drm_detect_monitor_audio(edid);
671dedd2 1308
1aad7ac0
CW
1309 return has_audio;
1310}
1311
55b7d6e8
CW
1312static int
1313intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
1314 struct drm_property *property,
1315 uint64_t val)
55b7d6e8
CW
1316{
1317 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
da63a9f2
PZ
1318 struct intel_digital_port *intel_dig_port =
1319 hdmi_to_dig_port(intel_hdmi);
e953fd7b 1320 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
1321 int ret;
1322
662595df 1323 ret = drm_object_property_set_value(&connector->base, property, val);
55b7d6e8
CW
1324 if (ret)
1325 return ret;
1326
3f43c48d 1327 if (property == dev_priv->force_audio_property) {
b1d7e4b4 1328 enum hdmi_force_audio i = val;
1aad7ac0
CW
1329 bool has_audio;
1330
1331 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
1332 return 0;
1333
1aad7ac0 1334 intel_hdmi->force_audio = i;
55b7d6e8 1335
b1d7e4b4 1336 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
1337 has_audio = intel_hdmi_detect_audio(connector);
1338 else
b1d7e4b4 1339 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 1340
b1d7e4b4
WF
1341 if (i == HDMI_AUDIO_OFF_DVI)
1342 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 1343
1aad7ac0 1344 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
1345 goto done;
1346 }
1347
e953fd7b 1348 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80
DV
1349 bool old_auto = intel_hdmi->color_range_auto;
1350 uint32_t old_range = intel_hdmi->color_range;
1351
55bc60db
VS
1352 switch (val) {
1353 case INTEL_BROADCAST_RGB_AUTO:
1354 intel_hdmi->color_range_auto = true;
1355 break;
1356 case INTEL_BROADCAST_RGB_FULL:
1357 intel_hdmi->color_range_auto = false;
1358 intel_hdmi->color_range = 0;
1359 break;
1360 case INTEL_BROADCAST_RGB_LIMITED:
1361 intel_hdmi->color_range_auto = false;
4f3a8bc7 1362 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
55bc60db
VS
1363 break;
1364 default:
1365 return -EINVAL;
1366 }
ae4edb80
DV
1367
1368 if (old_auto == intel_hdmi->color_range_auto &&
1369 old_range == intel_hdmi->color_range)
1370 return 0;
1371
e953fd7b
CW
1372 goto done;
1373 }
1374
94a11ddc
VK
1375 if (property == connector->dev->mode_config.aspect_ratio_property) {
1376 switch (val) {
1377 case DRM_MODE_PICTURE_ASPECT_NONE:
1378 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1379 break;
1380 case DRM_MODE_PICTURE_ASPECT_4_3:
1381 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
1382 break;
1383 case DRM_MODE_PICTURE_ASPECT_16_9:
1384 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
1385 break;
1386 default:
1387 return -EINVAL;
1388 }
1389 goto done;
1390 }
1391
55b7d6e8
CW
1392 return -EINVAL;
1393
1394done:
c0c36b94
CW
1395 if (intel_dig_port->base.base.crtc)
1396 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
55b7d6e8
CW
1397
1398 return 0;
1399}
1400
13732ba7
JB
1401static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1402{
1403 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1404 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1405 struct drm_display_mode *adjusted_mode =
6e3c9717 1406 &intel_crtc->config->base.adjusted_mode;
13732ba7 1407
4cde8a21
DV
1408 intel_hdmi_prepare(encoder);
1409
6897b4b5 1410 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1411 intel_crtc->config->has_hdmi_sink,
6897b4b5 1412 adjusted_mode);
13732ba7
JB
1413}
1414
9514ac6e 1415static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
89b667f8
JB
1416{
1417 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
13732ba7 1418 struct intel_hdmi *intel_hdmi = &dport->hdmi;
89b667f8
JB
1419 struct drm_device *dev = encoder->base.dev;
1420 struct drm_i915_private *dev_priv = dev->dev_private;
1421 struct intel_crtc *intel_crtc =
1422 to_intel_crtc(encoder->base.crtc);
13732ba7 1423 struct drm_display_mode *adjusted_mode =
6e3c9717 1424 &intel_crtc->config->base.adjusted_mode;
e4607fcf 1425 enum dpio_channel port = vlv_dport_to_channel(dport);
89b667f8
JB
1426 int pipe = intel_crtc->pipe;
1427 u32 val;
1428
89b667f8 1429 /* Enable clock channels for this port */
a580516d 1430 mutex_lock(&dev_priv->sb_lock);
ab3c759a 1431 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
89b667f8
JB
1432 val = 0;
1433 if (pipe)
1434 val |= (1<<21);
1435 else
1436 val &= ~(1<<21);
1437 val |= 0x001000c4;
ab3c759a 1438 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
89b667f8
JB
1439
1440 /* HDMI 1.0V-2dB */
ab3c759a
CML
1441 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
1442 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
1443 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
1444 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
1445 vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
1446 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
1447 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1448 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
89b667f8
JB
1449
1450 /* Program lane clock */
ab3c759a
CML
1451 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1452 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
a580516d 1453 mutex_unlock(&dev_priv->sb_lock);
b76cf76b 1454
6897b4b5 1455 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1456 intel_crtc->config->has_hdmi_sink,
6897b4b5 1457 adjusted_mode);
13732ba7 1458
b76cf76b
JN
1459 intel_enable_hdmi(encoder);
1460
9b6de0a1 1461 vlv_wait_port_ready(dev_priv, dport, 0x0);
89b667f8
JB
1462}
1463
9514ac6e 1464static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
89b667f8
JB
1465{
1466 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1467 struct drm_device *dev = encoder->base.dev;
1468 struct drm_i915_private *dev_priv = dev->dev_private;
5e69f97f
CML
1469 struct intel_crtc *intel_crtc =
1470 to_intel_crtc(encoder->base.crtc);
e4607fcf 1471 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1472 int pipe = intel_crtc->pipe;
89b667f8 1473
4cde8a21
DV
1474 intel_hdmi_prepare(encoder);
1475
89b667f8 1476 /* Program Tx lane resets to default */
a580516d 1477 mutex_lock(&dev_priv->sb_lock);
ab3c759a 1478 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
89b667f8
JB
1479 DPIO_PCS_TX_LANE2_RESET |
1480 DPIO_PCS_TX_LANE1_RESET);
ab3c759a 1481 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
89b667f8
JB
1482 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1483 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1484 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1485 DPIO_PCS_CLK_SOFT_RESET);
1486
1487 /* Fix up inter-pair skew failure */
ab3c759a
CML
1488 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1489 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1490 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
1491
1492 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1493 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
a580516d 1494 mutex_unlock(&dev_priv->sb_lock);
89b667f8
JB
1495}
1496
9197c88b
VS
1497static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1498{
1499 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1500 struct drm_device *dev = encoder->base.dev;
1501 struct drm_i915_private *dev_priv = dev->dev_private;
1502 struct intel_crtc *intel_crtc =
1503 to_intel_crtc(encoder->base.crtc);
1504 enum dpio_channel ch = vlv_dport_to_channel(dport);
1505 enum pipe pipe = intel_crtc->pipe;
1506 u32 val;
1507
625695f8
VS
1508 intel_hdmi_prepare(encoder);
1509
a580516d 1510 mutex_lock(&dev_priv->sb_lock);
9197c88b 1511
b9e5ac3c
VS
1512 /* program left/right clock distribution */
1513 if (pipe != PIPE_B) {
1514 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1515 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1516 if (ch == DPIO_CH0)
1517 val |= CHV_BUFLEFTENA1_FORCE;
1518 if (ch == DPIO_CH1)
1519 val |= CHV_BUFRIGHTENA1_FORCE;
1520 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1521 } else {
1522 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1523 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1524 if (ch == DPIO_CH0)
1525 val |= CHV_BUFLEFTENA2_FORCE;
1526 if (ch == DPIO_CH1)
1527 val |= CHV_BUFRIGHTENA2_FORCE;
1528 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1529 }
1530
9197c88b
VS
1531 /* program clock channel usage */
1532 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
1533 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1534 if (pipe != PIPE_B)
1535 val &= ~CHV_PCS_USEDCLKCHANNEL;
1536 else
1537 val |= CHV_PCS_USEDCLKCHANNEL;
1538 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
1539
1540 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
1541 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1542 if (pipe != PIPE_B)
1543 val &= ~CHV_PCS_USEDCLKCHANNEL;
1544 else
1545 val |= CHV_PCS_USEDCLKCHANNEL;
1546 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
1547
1548 /*
1549 * This a a bit weird since generally CL
1550 * matches the pipe, but here we need to
1551 * pick the CL based on the port.
1552 */
1553 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
1554 if (pipe != PIPE_B)
1555 val &= ~CHV_CMN_USEDCLKCHANNEL;
1556 else
1557 val |= CHV_CMN_USEDCLKCHANNEL;
1558 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
1559
a580516d 1560 mutex_unlock(&dev_priv->sb_lock);
9197c88b
VS
1561}
1562
9514ac6e 1563static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
89b667f8
JB
1564{
1565 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1566 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
5e69f97f
CML
1567 struct intel_crtc *intel_crtc =
1568 to_intel_crtc(encoder->base.crtc);
e4607fcf 1569 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1570 int pipe = intel_crtc->pipe;
89b667f8
JB
1571
1572 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
a580516d 1573 mutex_lock(&dev_priv->sb_lock);
ab3c759a
CML
1574 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1575 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
a580516d 1576 mutex_unlock(&dev_priv->sb_lock);
89b667f8
JB
1577}
1578
580d3811
VS
1579static void chv_hdmi_post_disable(struct intel_encoder *encoder)
1580{
1581 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1582 struct drm_device *dev = encoder->base.dev;
1583 struct drm_i915_private *dev_priv = dev->dev_private;
1584 struct intel_crtc *intel_crtc =
1585 to_intel_crtc(encoder->base.crtc);
1586 enum dpio_channel ch = vlv_dport_to_channel(dport);
1587 enum pipe pipe = intel_crtc->pipe;
1588 u32 val;
1589
a580516d 1590 mutex_lock(&dev_priv->sb_lock);
580d3811
VS
1591
1592 /* Propagate soft reset to data lane reset */
97fd4d5c 1593 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 1594 val |= CHV_PCS_REQ_SOFTRESET_EN;
97fd4d5c 1595 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
d2152b25 1596
97fd4d5c
VS
1597 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1598 val |= CHV_PCS_REQ_SOFTRESET_EN;
1599 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1600
1601 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
1602 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1603 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1604
1605 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
580d3811 1606 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
97fd4d5c 1607 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
580d3811 1608
a580516d 1609 mutex_unlock(&dev_priv->sb_lock);
580d3811
VS
1610}
1611
e4a1d846
CML
1612static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1613{
1614 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
b4eb1564 1615 struct intel_hdmi *intel_hdmi = &dport->hdmi;
e4a1d846
CML
1616 struct drm_device *dev = encoder->base.dev;
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 struct intel_crtc *intel_crtc =
1619 to_intel_crtc(encoder->base.crtc);
b4eb1564 1620 struct drm_display_mode *adjusted_mode =
6e3c9717 1621 &intel_crtc->config->base.adjusted_mode;
e4a1d846
CML
1622 enum dpio_channel ch = vlv_dport_to_channel(dport);
1623 int pipe = intel_crtc->pipe;
2e523e98 1624 int data, i, stagger;
e4a1d846
CML
1625 u32 val;
1626
a580516d 1627 mutex_lock(&dev_priv->sb_lock);
949c1d43 1628
570e2a74
VS
1629 /* allow hardware to manage TX FIFO reset source */
1630 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1631 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1632 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1633
1634 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1635 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1636 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1637
949c1d43 1638 /* Deassert soft data lane reset*/
97fd4d5c 1639 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 1640 val |= CHV_PCS_REQ_SOFTRESET_EN;
97fd4d5c
VS
1641 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
1642
1643 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1644 val |= CHV_PCS_REQ_SOFTRESET_EN;
1645 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1646
1647 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
1648 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1649 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
d2152b25 1650
97fd4d5c 1651 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
949c1d43 1652 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
97fd4d5c 1653 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
949c1d43
VS
1654
1655 /* Program Tx latency optimal setting */
e4a1d846 1656 for (i = 0; i < 4; i++) {
e4a1d846
CML
1657 /* Set the upar bit */
1658 data = (i == 1) ? 0x0 : 0x1;
1659 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
1660 data << DPIO_UPAR_SHIFT);
1661 }
1662
1663 /* Data lane stagger programming */
2e523e98
VS
1664 if (intel_crtc->config->port_clock > 270000)
1665 stagger = 0x18;
1666 else if (intel_crtc->config->port_clock > 135000)
1667 stagger = 0xd;
1668 else if (intel_crtc->config->port_clock > 67500)
1669 stagger = 0x7;
1670 else if (intel_crtc->config->port_clock > 33750)
1671 stagger = 0x4;
1672 else
1673 stagger = 0x2;
1674
1675 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1676 val |= DPIO_TX2_STAGGER_MASK(0x1f);
1677 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1678
1679 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1680 val |= DPIO_TX2_STAGGER_MASK(0x1f);
1681 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1682
1683 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
1684 DPIO_LANESTAGGER_STRAP(stagger) |
1685 DPIO_LANESTAGGER_STRAP_OVRD |
1686 DPIO_TX1_STAGGER_MASK(0x1f) |
1687 DPIO_TX1_STAGGER_MULT(6) |
1688 DPIO_TX2_STAGGER_MULT(0));
1689
1690 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
1691 DPIO_LANESTAGGER_STRAP(stagger) |
1692 DPIO_LANESTAGGER_STRAP_OVRD |
1693 DPIO_TX1_STAGGER_MASK(0x1f) |
1694 DPIO_TX1_STAGGER_MULT(7) |
1695 DPIO_TX2_STAGGER_MULT(5));
e4a1d846
CML
1696
1697 /* Clear calc init */
1966e59e
VS
1698 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1699 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
1700 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1701 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e
VS
1702 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1703
1704 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1705 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
1706 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1707 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e 1708 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846 1709
a02ef3c7
VS
1710 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
1711 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1712 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1713 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
1714
1715 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
1716 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1717 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1718 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
1719
e4a1d846
CML
1720 /* FIXME: Program the support xxx V-dB */
1721 /* Use 800mV-0dB */
f72df8db
VS
1722 for (i = 0; i < 4; i++) {
1723 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
1724 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
1725 val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
1726 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
1727 }
e4a1d846 1728
f72df8db
VS
1729 for (i = 0; i < 4; i++) {
1730 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
1fb44505
VS
1731 val &= ~DPIO_SWING_MARGIN000_MASK;
1732 val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
f72df8db
VS
1733 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
1734 }
e4a1d846
CML
1735
1736 /* Disable unique transition scale */
f72df8db
VS
1737 for (i = 0; i < 4; i++) {
1738 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
1739 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
1740 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
1741 }
e4a1d846
CML
1742
1743 /* Additional steps for 1200mV-0dB */
1744#if 0
1745 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
1746 if (ch)
1747 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
1748 else
1749 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
1750 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
1751
1752 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
1753 vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
1754 (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
1755#endif
1756 /* Start swing calculation */
1966e59e
VS
1757 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1758 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1759 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1760
1761 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1762 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1763 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846
CML
1764
1765 /* LRC Bypass */
1766 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1767 val |= DPIO_LRC_BYPASS;
1768 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
1769
a580516d 1770 mutex_unlock(&dev_priv->sb_lock);
e4a1d846 1771
b4eb1564 1772 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1773 intel_crtc->config->has_hdmi_sink,
b4eb1564
CT
1774 adjusted_mode);
1775
e4a1d846
CML
1776 intel_enable_hdmi(encoder);
1777
9b6de0a1 1778 vlv_wait_port_ready(dev_priv, dport, 0x0);
e4a1d846
CML
1779}
1780
7d57382e
EA
1781static void intel_hdmi_destroy(struct drm_connector *connector)
1782{
10e972d3 1783 kfree(to_intel_connector(connector)->detect_edid);
7d57382e 1784 drm_connector_cleanup(connector);
674e2d08 1785 kfree(connector);
7d57382e
EA
1786}
1787
7d57382e 1788static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
5ab432ef 1789 .dpms = intel_connector_dpms,
7d57382e 1790 .detect = intel_hdmi_detect,
953ece69 1791 .force = intel_hdmi_force,
7d57382e 1792 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 1793 .set_property = intel_hdmi_set_property,
2545e4a6 1794 .atomic_get_property = intel_connector_atomic_get_property,
7d57382e 1795 .destroy = intel_hdmi_destroy,
c6f95f27 1796 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 1797 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
7d57382e
EA
1798};
1799
1800static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1801 .get_modes = intel_hdmi_get_modes,
1802 .mode_valid = intel_hdmi_mode_valid,
df0e9248 1803 .best_encoder = intel_best_encoder,
7d57382e
EA
1804};
1805
7d57382e 1806static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 1807 .destroy = intel_encoder_destroy,
7d57382e
EA
1808};
1809
94a11ddc
VK
1810static void
1811intel_attach_aspect_ratio_property(struct drm_connector *connector)
1812{
1813 if (!drm_mode_create_aspect_ratio_property(connector->dev))
1814 drm_object_attach_property(&connector->base,
1815 connector->dev->mode_config.aspect_ratio_property,
1816 DRM_MODE_PICTURE_ASPECT_NONE);
1817}
1818
55b7d6e8
CW
1819static void
1820intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1821{
3f43c48d 1822 intel_attach_force_audio_property(connector);
e953fd7b 1823 intel_attach_broadcast_rgb_property(connector);
55bc60db 1824 intel_hdmi->color_range_auto = true;
94a11ddc
VK
1825 intel_attach_aspect_ratio_property(connector);
1826 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
55b7d6e8
CW
1827}
1828
00c09d70
PZ
1829void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1830 struct intel_connector *intel_connector)
7d57382e 1831{
b9cb234c
PZ
1832 struct drm_connector *connector = &intel_connector->base;
1833 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1834 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1835 struct drm_device *dev = intel_encoder->base.dev;
7d57382e 1836 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 1837 enum port port = intel_dig_port->port;
373a3cf7 1838
7d57382e 1839 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 1840 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
1841 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1842
c3febcc4 1843 connector->interlace_allowed = 1;
7d57382e 1844 connector->doublescan_allowed = 0;
573e74ad 1845 connector->stereo_allowed = 1;
66a9278e 1846
08d644ad
DV
1847 switch (port) {
1848 case PORT_B:
4c272834
JN
1849 if (IS_BROXTON(dev_priv))
1850 intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
1851 else
1852 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
1d843f9d 1853 intel_encoder->hpd_pin = HPD_PORT_B;
08d644ad
DV
1854 break;
1855 case PORT_C:
4c272834
JN
1856 if (IS_BROXTON(dev_priv))
1857 intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
1858 else
1859 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
1d843f9d 1860 intel_encoder->hpd_pin = HPD_PORT_C;
08d644ad
DV
1861 break;
1862 case PORT_D:
4c272834
JN
1863 if (WARN_ON(IS_BROXTON(dev_priv)))
1864 intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
1865 else if (IS_CHERRYVIEW(dev_priv))
988c7015 1866 intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
c0c35329 1867 else
988c7015 1868 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
1d843f9d 1869 intel_encoder->hpd_pin = HPD_PORT_D;
08d644ad
DV
1870 break;
1871 case PORT_A:
1d843f9d 1872 intel_encoder->hpd_pin = HPD_PORT_A;
08d644ad
DV
1873 /* Internal port only for eDP. */
1874 default:
6e4c1677 1875 BUG();
f8aed700 1876 }
7d57382e 1877
7637bfdb 1878 if (IS_VALLEYVIEW(dev)) {
90b107c8 1879 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 1880 intel_hdmi->set_infoframes = vlv_set_infoframes;
e43823ec 1881 intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
b98856a8 1882 } else if (IS_G4X(dev)) {
7637bfdb
JB
1883 intel_hdmi->write_infoframe = g4x_write_infoframe;
1884 intel_hdmi->set_infoframes = g4x_set_infoframes;
e43823ec 1885 intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
22b8bf17 1886 } else if (HAS_DDI(dev)) {
8c5f5f7c 1887 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 1888 intel_hdmi->set_infoframes = hsw_set_infoframes;
e43823ec 1889 intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
fdf1250a
PZ
1890 } else if (HAS_PCH_IBX(dev)) {
1891 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 1892 intel_hdmi->set_infoframes = ibx_set_infoframes;
e43823ec 1893 intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
fdf1250a
PZ
1894 } else {
1895 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 1896 intel_hdmi->set_infoframes = cpt_set_infoframes;
e43823ec 1897 intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
64a8fc01 1898 }
45187ace 1899
affa9354 1900 if (HAS_DDI(dev))
bcbc889b
PZ
1901 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1902 else
1903 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 1904 intel_connector->unregister = intel_connector_unregister;
b9cb234c
PZ
1905
1906 intel_hdmi_add_properties(intel_hdmi, connector);
1907
1908 intel_connector_attach_encoder(intel_connector, intel_encoder);
34ea3d38 1909 drm_connector_register(connector);
b9cb234c
PZ
1910
1911 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1912 * 0xd. Failure to do so will result in spurious interrupts being
1913 * generated on the port when a cable is not attached.
1914 */
1915 if (IS_G4X(dev) && !IS_GM45(dev)) {
1916 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1917 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1918 }
1919}
1920
b242b7f7 1921void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
b9cb234c
PZ
1922{
1923 struct intel_digital_port *intel_dig_port;
1924 struct intel_encoder *intel_encoder;
b9cb234c
PZ
1925 struct intel_connector *intel_connector;
1926
b14c5679 1927 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
b9cb234c
PZ
1928 if (!intel_dig_port)
1929 return;
1930
08d9bc92 1931 intel_connector = intel_connector_alloc();
b9cb234c
PZ
1932 if (!intel_connector) {
1933 kfree(intel_dig_port);
1934 return;
1935 }
1936
1937 intel_encoder = &intel_dig_port->base;
b9cb234c
PZ
1938
1939 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1940 DRM_MODE_ENCODER_TMDS);
00c09d70 1941
5bfe2ac0 1942 intel_encoder->compute_config = intel_hdmi_compute_config;
a4790cec
VS
1943 if (HAS_PCH_SPLIT(dev)) {
1944 intel_encoder->disable = pch_disable_hdmi;
1945 intel_encoder->post_disable = pch_post_disable_hdmi;
1946 } else {
1947 intel_encoder->disable = g4x_disable_hdmi;
1948 }
00c09d70 1949 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
045ac3b5 1950 intel_encoder->get_config = intel_hdmi_get_config;
e4a1d846 1951 if (IS_CHERRYVIEW(dev)) {
9197c88b 1952 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
e4a1d846
CML
1953 intel_encoder->pre_enable = chv_hdmi_pre_enable;
1954 intel_encoder->enable = vlv_enable_hdmi;
580d3811 1955 intel_encoder->post_disable = chv_hdmi_post_disable;
e4a1d846 1956 } else if (IS_VALLEYVIEW(dev)) {
9514ac6e
CML
1957 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
1958 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
b76cf76b 1959 intel_encoder->enable = vlv_enable_hdmi;
9514ac6e 1960 intel_encoder->post_disable = vlv_hdmi_post_disable;
b76cf76b 1961 } else {
13732ba7 1962 intel_encoder->pre_enable = intel_hdmi_pre_enable;
d1b1589c
VS
1963 if (HAS_PCH_CPT(dev))
1964 intel_encoder->enable = cpt_enable_hdmi;
1965 else
1966 intel_encoder->enable = intel_enable_hdmi;
89b667f8 1967 }
5ab432ef 1968
b9cb234c 1969 intel_encoder->type = INTEL_OUTPUT_HDMI;
882ec384
VS
1970 if (IS_CHERRYVIEW(dev)) {
1971 if (port == PORT_D)
1972 intel_encoder->crtc_mask = 1 << 2;
1973 else
1974 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1975 } else {
1976 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1977 }
301ea74a 1978 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
c6f1495d
VS
1979 /*
1980 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
1981 * to work on real hardware. And since g4x can send infoframes to
1982 * only one port anyway, nothing is lost by allowing it.
1983 */
1984 if (IS_G4X(dev))
1985 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
7d57382e 1986
174edf1f 1987 intel_dig_port->port = port;
b242b7f7 1988 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
b9cb234c 1989 intel_dig_port->dp.output_reg = 0;
55b7d6e8 1990
b9cb234c 1991 intel_hdmi_init_connector(intel_dig_port, intel_connector);
7d57382e 1992}