drm/i915: Make GSM void
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e 31#include <linux/delay.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
7d57382e 35#include "intel_drv.h"
760285e7 36#include <drm/i915_drm.h>
7d57382e
EA
37#include "i915_drv.h"
38
30add22d
PZ
39static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
40{
da63a9f2 41 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
30add22d
PZ
42}
43
afba0188
DV
44static void
45assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
46{
30add22d 47 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
afba0188
DV
48 struct drm_i915_private *dev_priv = dev->dev_private;
49 uint32_t enabled_bits;
50
affa9354 51 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
afba0188
DV
52
53 WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
54 "HDMI port enabled, expecting disabled\n");
55}
56
f5bbfca3 57struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 58{
da63a9f2
PZ
59 struct intel_digital_port *intel_dig_port =
60 container_of(encoder, struct intel_digital_port, base.base);
61 return &intel_dig_port->hdmi;
ea5b213a
CW
62}
63
df0e9248
CW
64static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
65{
da63a9f2 66 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
df0e9248
CW
67}
68
45187ace 69void intel_dip_infoframe_csum(struct dip_infoframe *frame)
3c17fe4b 70{
45187ace 71 uint8_t *data = (uint8_t *)frame;
3c17fe4b
DH
72 uint8_t sum = 0;
73 unsigned i;
74
45187ace
JB
75 frame->checksum = 0;
76 frame->ecc = 0;
3c17fe4b 77
64a8fc01 78 for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
3c17fe4b
DH
79 sum += data[i];
80
45187ace 81 frame->checksum = 0x100 - sum;
3c17fe4b
DH
82}
83
bc2481f3 84static u32 g4x_infoframe_index(struct dip_infoframe *frame)
3c17fe4b 85{
45187ace
JB
86 switch (frame->type) {
87 case DIP_TYPE_AVI:
ed517fbb 88 return VIDEO_DIP_SELECT_AVI;
45187ace 89 case DIP_TYPE_SPD:
ed517fbb 90 return VIDEO_DIP_SELECT_SPD;
45187ace
JB
91 default:
92 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
ed517fbb 93 return 0;
45187ace 94 }
45187ace
JB
95}
96
bc2481f3 97static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
45187ace 98{
45187ace
JB
99 switch (frame->type) {
100 case DIP_TYPE_AVI:
ed517fbb 101 return VIDEO_DIP_ENABLE_AVI;
45187ace 102 case DIP_TYPE_SPD:
ed517fbb 103 return VIDEO_DIP_ENABLE_SPD;
fa193ff7
PZ
104 default:
105 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
ed517fbb 106 return 0;
fa193ff7 107 }
fa193ff7
PZ
108}
109
2da8af54
PZ
110static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
111{
112 switch (frame->type) {
113 case DIP_TYPE_AVI:
114 return VIDEO_DIP_ENABLE_AVI_HSW;
115 case DIP_TYPE_SPD:
116 return VIDEO_DIP_ENABLE_SPD_HSW;
117 default:
118 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
119 return 0;
120 }
121}
122
123static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
124{
125 switch (frame->type) {
126 case DIP_TYPE_AVI:
127 return HSW_TVIDEO_DIP_AVI_DATA(pipe);
128 case DIP_TYPE_SPD:
129 return HSW_TVIDEO_DIP_SPD_DATA(pipe);
130 default:
131 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
132 return 0;
133 }
134}
135
a3da1df7
DV
136static void g4x_write_infoframe(struct drm_encoder *encoder,
137 struct dip_infoframe *frame)
45187ace
JB
138{
139 uint32_t *data = (uint32_t *)frame;
3c17fe4b
DH
140 struct drm_device *dev = encoder->dev;
141 struct drm_i915_private *dev_priv = dev->dev_private;
22509ec8 142 u32 val = I915_READ(VIDEO_DIP_CTL);
45187ace 143 unsigned i, len = DIP_HEADER_SIZE + frame->len;
3c17fe4b 144
822974ae
PZ
145 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
146
1d4f85ac 147 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 148 val |= g4x_infoframe_index(frame);
22509ec8 149
bc2481f3 150 val &= ~g4x_infoframe_enable(frame);
45187ace 151
22509ec8 152 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 153
9d9740f0 154 mmiowb();
45187ace 155 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
156 I915_WRITE(VIDEO_DIP_DATA, *data);
157 data++;
158 }
adf00b26
PZ
159 /* Write every possible data byte to force correct ECC calculation. */
160 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
161 I915_WRITE(VIDEO_DIP_DATA, 0);
9d9740f0 162 mmiowb();
3c17fe4b 163
bc2481f3 164 val |= g4x_infoframe_enable(frame);
60c5ea2d 165 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 166 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 167
22509ec8 168 I915_WRITE(VIDEO_DIP_CTL, val);
9d9740f0 169 POSTING_READ(VIDEO_DIP_CTL);
3c17fe4b
DH
170}
171
fdf1250a
PZ
172static void ibx_write_infoframe(struct drm_encoder *encoder,
173 struct dip_infoframe *frame)
174{
175 uint32_t *data = (uint32_t *)frame;
176 struct drm_device *dev = encoder->dev;
177 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 178 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
fdf1250a
PZ
179 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
180 unsigned i, len = DIP_HEADER_SIZE + frame->len;
181 u32 val = I915_READ(reg);
182
822974ae
PZ
183 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
184
fdf1250a 185 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 186 val |= g4x_infoframe_index(frame);
fdf1250a 187
bc2481f3 188 val &= ~g4x_infoframe_enable(frame);
fdf1250a
PZ
189
190 I915_WRITE(reg, val);
191
9d9740f0 192 mmiowb();
fdf1250a
PZ
193 for (i = 0; i < len; i += 4) {
194 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
195 data++;
196 }
adf00b26
PZ
197 /* Write every possible data byte to force correct ECC calculation. */
198 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
199 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 200 mmiowb();
fdf1250a 201
bc2481f3 202 val |= g4x_infoframe_enable(frame);
fdf1250a 203 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 204 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
205
206 I915_WRITE(reg, val);
9d9740f0 207 POSTING_READ(reg);
fdf1250a
PZ
208}
209
210static void cpt_write_infoframe(struct drm_encoder *encoder,
211 struct dip_infoframe *frame)
b055c8f3 212{
45187ace 213 uint32_t *data = (uint32_t *)frame;
b055c8f3
JB
214 struct drm_device *dev = encoder->dev;
215 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 216 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
b055c8f3 217 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
45187ace 218 unsigned i, len = DIP_HEADER_SIZE + frame->len;
22509ec8 219 u32 val = I915_READ(reg);
b055c8f3 220
822974ae
PZ
221 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
222
64a8fc01 223 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 224 val |= g4x_infoframe_index(frame);
45187ace 225
ecb97851
PZ
226 /* The DIP control register spec says that we need to update the AVI
227 * infoframe without clearing its enable bit */
822974ae 228 if (frame->type != DIP_TYPE_AVI)
bc2481f3 229 val &= ~g4x_infoframe_enable(frame);
ecb97851 230
22509ec8 231 I915_WRITE(reg, val);
45187ace 232
9d9740f0 233 mmiowb();
45187ace 234 for (i = 0; i < len; i += 4) {
b055c8f3
JB
235 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
236 data++;
237 }
adf00b26
PZ
238 /* Write every possible data byte to force correct ECC calculation. */
239 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
240 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 241 mmiowb();
b055c8f3 242
bc2481f3 243 val |= g4x_infoframe_enable(frame);
60c5ea2d 244 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 245 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 246
22509ec8 247 I915_WRITE(reg, val);
9d9740f0 248 POSTING_READ(reg);
45187ace 249}
90b107c8
SK
250
251static void vlv_write_infoframe(struct drm_encoder *encoder,
252 struct dip_infoframe *frame)
253{
254 uint32_t *data = (uint32_t *)frame;
255 struct drm_device *dev = encoder->dev;
256 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 257 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
90b107c8
SK
258 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
259 unsigned i, len = DIP_HEADER_SIZE + frame->len;
22509ec8 260 u32 val = I915_READ(reg);
90b107c8 261
822974ae
PZ
262 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
263
90b107c8 264 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 265 val |= g4x_infoframe_index(frame);
22509ec8 266
bc2481f3 267 val &= ~g4x_infoframe_enable(frame);
90b107c8 268
22509ec8 269 I915_WRITE(reg, val);
90b107c8 270
9d9740f0 271 mmiowb();
90b107c8
SK
272 for (i = 0; i < len; i += 4) {
273 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
274 data++;
275 }
adf00b26
PZ
276 /* Write every possible data byte to force correct ECC calculation. */
277 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
278 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 279 mmiowb();
90b107c8 280
bc2481f3 281 val |= g4x_infoframe_enable(frame);
60c5ea2d 282 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 283 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 284
22509ec8 285 I915_WRITE(reg, val);
9d9740f0 286 POSTING_READ(reg);
90b107c8
SK
287}
288
8c5f5f7c 289static void hsw_write_infoframe(struct drm_encoder *encoder,
ed517fbb 290 struct dip_infoframe *frame)
8c5f5f7c 291{
2da8af54
PZ
292 uint32_t *data = (uint32_t *)frame;
293 struct drm_device *dev = encoder->dev;
294 struct drm_i915_private *dev_priv = dev->dev_private;
295 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
296 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
297 u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
298 unsigned int i, len = DIP_HEADER_SIZE + frame->len;
299 u32 val = I915_READ(ctl_reg);
8c5f5f7c 300
2da8af54
PZ
301 if (data_reg == 0)
302 return;
303
2da8af54
PZ
304 val &= ~hsw_infoframe_enable(frame);
305 I915_WRITE(ctl_reg, val);
306
9d9740f0 307 mmiowb();
2da8af54
PZ
308 for (i = 0; i < len; i += 4) {
309 I915_WRITE(data_reg + i, *data);
310 data++;
311 }
adf00b26
PZ
312 /* Write every possible data byte to force correct ECC calculation. */
313 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
314 I915_WRITE(data_reg + i, 0);
9d9740f0 315 mmiowb();
8c5f5f7c 316
2da8af54
PZ
317 val |= hsw_infoframe_enable(frame);
318 I915_WRITE(ctl_reg, val);
9d9740f0 319 POSTING_READ(ctl_reg);
8c5f5f7c
ED
320}
321
45187ace
JB
322static void intel_set_infoframe(struct drm_encoder *encoder,
323 struct dip_infoframe *frame)
324{
325 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
326
45187ace
JB
327 intel_dip_infoframe_csum(frame);
328 intel_hdmi->write_infoframe(encoder, frame);
329}
330
687f4d06 331static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
c846b619 332 struct drm_display_mode *adjusted_mode)
45187ace
JB
333{
334 struct dip_infoframe avi_if = {
335 .type = DIP_TYPE_AVI,
336 .ver = DIP_VERSION_AVI,
337 .len = DIP_LEN_AVI,
338 };
339
c846b619
PZ
340 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
341 avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
342
9a69b885
PZ
343 avi_if.body.avi.VIC = drm_mode_cea_vic(adjusted_mode);
344
45187ace 345 intel_set_infoframe(encoder, &avi_if);
b055c8f3
JB
346}
347
687f4d06 348static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3
JB
349{
350 struct dip_infoframe spd_if;
351
352 memset(&spd_if, 0, sizeof(spd_if));
353 spd_if.type = DIP_TYPE_SPD;
354 spd_if.ver = DIP_VERSION_SPD;
355 spd_if.len = DIP_LEN_SPD;
356 strcpy(spd_if.body.spd.vn, "Intel");
357 strcpy(spd_if.body.spd.pd, "Integrated gfx");
358 spd_if.body.spd.sdi = DIP_SPD_PC;
359
360 intel_set_infoframe(encoder, &spd_if);
361}
362
687f4d06
PZ
363static void g4x_set_infoframes(struct drm_encoder *encoder,
364 struct drm_display_mode *adjusted_mode)
365{
0c14c7f9
PZ
366 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
367 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
368 u32 reg = VIDEO_DIP_CTL;
369 u32 val = I915_READ(reg);
72b78c9d 370 u32 port;
0c14c7f9 371
afba0188
DV
372 assert_hdmi_port_disabled(intel_hdmi);
373
0c14c7f9
PZ
374 /* If the registers were not initialized yet, they might be zeroes,
375 * which means we're selecting the AVI DIP and we're setting its
376 * frequency to once. This seems to really confuse the HW and make
377 * things stop working (the register spec says the AVI always needs to
378 * be sent every VSync). So here we avoid writing to the register more
379 * than we need and also explicitly select the AVI DIP and explicitly
380 * set its frequency to every VSync. Avoiding to write it twice seems to
381 * be enough to solve the problem, but being defensive shouldn't hurt us
382 * either. */
383 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
384
385 if (!intel_hdmi->has_hdmi_sink) {
386 if (!(val & VIDEO_DIP_ENABLE))
387 return;
388 val &= ~VIDEO_DIP_ENABLE;
389 I915_WRITE(reg, val);
9d9740f0 390 POSTING_READ(reg);
0c14c7f9
PZ
391 return;
392 }
393
f278d972
PZ
394 switch (intel_hdmi->sdvox_reg) {
395 case SDVOB:
72b78c9d 396 port = VIDEO_DIP_PORT_B;
f278d972
PZ
397 break;
398 case SDVOC:
72b78c9d 399 port = VIDEO_DIP_PORT_C;
f278d972
PZ
400 break;
401 default:
57df2ae9 402 BUG();
f278d972
PZ
403 return;
404 }
405
72b78c9d
PZ
406 if (port != (val & VIDEO_DIP_PORT_MASK)) {
407 if (val & VIDEO_DIP_ENABLE) {
408 val &= ~VIDEO_DIP_ENABLE;
409 I915_WRITE(reg, val);
9d9740f0 410 POSTING_READ(reg);
72b78c9d
PZ
411 }
412 val &= ~VIDEO_DIP_PORT_MASK;
413 val |= port;
414 }
415
822974ae 416 val |= VIDEO_DIP_ENABLE;
0dd87d20 417 val &= ~VIDEO_DIP_ENABLE_VENDOR;
822974ae 418
f278d972 419 I915_WRITE(reg, val);
9d9740f0 420 POSTING_READ(reg);
f278d972 421
687f4d06
PZ
422 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
423 intel_hdmi_set_spd_infoframe(encoder);
424}
425
426static void ibx_set_infoframes(struct drm_encoder *encoder,
427 struct drm_display_mode *adjusted_mode)
428{
0c14c7f9
PZ
429 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
430 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
431 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
432 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
433 u32 val = I915_READ(reg);
72b78c9d 434 u32 port;
0c14c7f9 435
afba0188
DV
436 assert_hdmi_port_disabled(intel_hdmi);
437
0c14c7f9
PZ
438 /* See the big comment in g4x_set_infoframes() */
439 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
440
441 if (!intel_hdmi->has_hdmi_sink) {
442 if (!(val & VIDEO_DIP_ENABLE))
443 return;
444 val &= ~VIDEO_DIP_ENABLE;
445 I915_WRITE(reg, val);
9d9740f0 446 POSTING_READ(reg);
0c14c7f9
PZ
447 return;
448 }
449
f278d972
PZ
450 switch (intel_hdmi->sdvox_reg) {
451 case HDMIB:
72b78c9d 452 port = VIDEO_DIP_PORT_B;
f278d972
PZ
453 break;
454 case HDMIC:
72b78c9d 455 port = VIDEO_DIP_PORT_C;
f278d972
PZ
456 break;
457 case HDMID:
72b78c9d 458 port = VIDEO_DIP_PORT_D;
f278d972
PZ
459 break;
460 default:
57df2ae9 461 BUG();
f278d972
PZ
462 return;
463 }
464
72b78c9d
PZ
465 if (port != (val & VIDEO_DIP_PORT_MASK)) {
466 if (val & VIDEO_DIP_ENABLE) {
467 val &= ~VIDEO_DIP_ENABLE;
468 I915_WRITE(reg, val);
9d9740f0 469 POSTING_READ(reg);
72b78c9d
PZ
470 }
471 val &= ~VIDEO_DIP_PORT_MASK;
472 val |= port;
473 }
474
822974ae 475 val |= VIDEO_DIP_ENABLE;
0dd87d20
PZ
476 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
477 VIDEO_DIP_ENABLE_GCP);
822974ae 478
f278d972 479 I915_WRITE(reg, val);
9d9740f0 480 POSTING_READ(reg);
f278d972 481
687f4d06
PZ
482 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
483 intel_hdmi_set_spd_infoframe(encoder);
484}
485
486static void cpt_set_infoframes(struct drm_encoder *encoder,
487 struct drm_display_mode *adjusted_mode)
488{
0c14c7f9
PZ
489 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
490 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
491 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
492 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
493 u32 val = I915_READ(reg);
494
afba0188
DV
495 assert_hdmi_port_disabled(intel_hdmi);
496
0c14c7f9
PZ
497 /* See the big comment in g4x_set_infoframes() */
498 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
499
500 if (!intel_hdmi->has_hdmi_sink) {
501 if (!(val & VIDEO_DIP_ENABLE))
502 return;
503 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
504 I915_WRITE(reg, val);
9d9740f0 505 POSTING_READ(reg);
0c14c7f9
PZ
506 return;
507 }
508
822974ae
PZ
509 /* Set both together, unset both together: see the spec. */
510 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
0dd87d20
PZ
511 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
512 VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
513
514 I915_WRITE(reg, val);
9d9740f0 515 POSTING_READ(reg);
822974ae 516
687f4d06
PZ
517 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
518 intel_hdmi_set_spd_infoframe(encoder);
519}
520
521static void vlv_set_infoframes(struct drm_encoder *encoder,
522 struct drm_display_mode *adjusted_mode)
523{
0c14c7f9
PZ
524 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
525 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
526 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
527 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
528 u32 val = I915_READ(reg);
529
afba0188
DV
530 assert_hdmi_port_disabled(intel_hdmi);
531
0c14c7f9
PZ
532 /* See the big comment in g4x_set_infoframes() */
533 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
534
535 if (!intel_hdmi->has_hdmi_sink) {
536 if (!(val & VIDEO_DIP_ENABLE))
537 return;
538 val &= ~VIDEO_DIP_ENABLE;
539 I915_WRITE(reg, val);
9d9740f0 540 POSTING_READ(reg);
0c14c7f9
PZ
541 return;
542 }
543
822974ae 544 val |= VIDEO_DIP_ENABLE;
0dd87d20
PZ
545 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
546 VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
547
548 I915_WRITE(reg, val);
9d9740f0 549 POSTING_READ(reg);
822974ae 550
687f4d06
PZ
551 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
552 intel_hdmi_set_spd_infoframe(encoder);
553}
554
555static void hsw_set_infoframes(struct drm_encoder *encoder,
556 struct drm_display_mode *adjusted_mode)
557{
0c14c7f9
PZ
558 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
559 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
560 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
561 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
0dd87d20 562 u32 val = I915_READ(reg);
0c14c7f9 563
afba0188
DV
564 assert_hdmi_port_disabled(intel_hdmi);
565
0c14c7f9
PZ
566 if (!intel_hdmi->has_hdmi_sink) {
567 I915_WRITE(reg, 0);
9d9740f0 568 POSTING_READ(reg);
0c14c7f9
PZ
569 return;
570 }
571
0dd87d20
PZ
572 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
573 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
574
575 I915_WRITE(reg, val);
9d9740f0 576 POSTING_READ(reg);
0dd87d20 577
687f4d06
PZ
578 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
579 intel_hdmi_set_spd_infoframe(encoder);
580}
581
7d57382e
EA
582static void intel_hdmi_mode_set(struct drm_encoder *encoder,
583 struct drm_display_mode *mode,
584 struct drm_display_mode *adjusted_mode)
585{
586 struct drm_device *dev = encoder->dev;
587 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 588 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
ea5b213a 589 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
7d57382e
EA
590 u32 sdvox;
591
b659c3db 592 sdvox = SDVO_ENCODING_HDMI;
5d4fac97
JB
593 if (!HAS_PCH_SPLIT(dev))
594 sdvox |= intel_hdmi->color_range;
b599c0bc
AJ
595 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
596 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
597 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
598 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 599
020f6704
JB
600 if (intel_crtc->bpp > 24)
601 sdvox |= COLOR_FORMAT_12bpc;
602 else
603 sdvox |= COLOR_FORMAT_8bpc;
604
2e3d6006
ZW
605 /* Required on CPT */
606 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
607 sdvox |= HDMI_MODE_SELECT;
608
3c17fe4b 609 if (intel_hdmi->has_audio) {
e0dac65e
WF
610 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
611 pipe_name(intel_crtc->pipe));
7d57382e 612 sdvox |= SDVO_AUDIO_ENABLE;
3c17fe4b 613 sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
e0dac65e 614 intel_write_eld(encoder, adjusted_mode);
3c17fe4b 615 }
7d57382e 616
75770564
JB
617 if (HAS_PCH_CPT(dev))
618 sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
7a87c289 619 else if (intel_crtc->pipe == PIPE_B)
75770564 620 sdvox |= SDVO_PIPE_B_SELECT;
7d57382e 621
ea5b213a
CW
622 I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
623 POSTING_READ(intel_hdmi->sdvox_reg);
3c17fe4b 624
687f4d06 625 intel_hdmi->set_infoframes(encoder, adjusted_mode);
7d57382e
EA
626}
627
85234cdc
DV
628static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
629 enum pipe *pipe)
7d57382e 630{
85234cdc 631 struct drm_device *dev = encoder->base.dev;
7d57382e 632 struct drm_i915_private *dev_priv = dev->dev_private;
85234cdc
DV
633 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
634 u32 tmp;
635
636 tmp = I915_READ(intel_hdmi->sdvox_reg);
637
638 if (!(tmp & SDVO_ENABLE))
639 return false;
640
641 if (HAS_PCH_CPT(dev))
642 *pipe = PORT_TO_PIPE_CPT(tmp);
643 else
644 *pipe = PORT_TO_PIPE(tmp);
645
646 return true;
647}
648
5ab432ef 649static void intel_enable_hdmi(struct intel_encoder *encoder)
7d57382e 650{
5ab432ef 651 struct drm_device *dev = encoder->base.dev;
7d57382e 652 struct drm_i915_private *dev_priv = dev->dev_private;
5ab432ef 653 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7d57382e 654 u32 temp;
2deed761
WF
655 u32 enable_bits = SDVO_ENABLE;
656
657 if (intel_hdmi->has_audio)
658 enable_bits |= SDVO_AUDIO_ENABLE;
7d57382e 659
ea5b213a 660 temp = I915_READ(intel_hdmi->sdvox_reg);
d8a2d0e0 661
7a87c289
DV
662 /* HW workaround for IBX, we need to move the port to transcoder A
663 * before disabling it. */
664 if (HAS_PCH_IBX(dev)) {
5ab432ef 665 struct drm_crtc *crtc = encoder->base.crtc;
7a87c289
DV
666 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
667
5ab432ef
DV
668 /* Restore the transcoder select bit. */
669 if (pipe == PIPE_B)
670 enable_bits |= SDVO_PIPE_B_SELECT;
7a87c289
DV
671 }
672
d8a2d0e0
ZW
673 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
674 * we do this anyway which shows more stable in testing.
675 */
c619eed4 676 if (HAS_PCH_SPLIT(dev)) {
ea5b213a
CW
677 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
678 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
679 }
680
5ab432ef
DV
681 temp |= enable_bits;
682
683 I915_WRITE(intel_hdmi->sdvox_reg, temp);
684 POSTING_READ(intel_hdmi->sdvox_reg);
685
686 /* HW workaround, need to write this twice for issue that may result
687 * in first write getting masked.
688 */
689 if (HAS_PCH_SPLIT(dev)) {
690 I915_WRITE(intel_hdmi->sdvox_reg, temp);
691 POSTING_READ(intel_hdmi->sdvox_reg);
7d57382e 692 }
5ab432ef
DV
693}
694
695static void intel_disable_hdmi(struct intel_encoder *encoder)
696{
697 struct drm_device *dev = encoder->base.dev;
698 struct drm_i915_private *dev_priv = dev->dev_private;
699 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
700 u32 temp;
3cce574f 701 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
5ab432ef
DV
702
703 temp = I915_READ(intel_hdmi->sdvox_reg);
704
705 /* HW workaround for IBX, we need to move the port to transcoder A
706 * before disabling it. */
707 if (HAS_PCH_IBX(dev)) {
708 struct drm_crtc *crtc = encoder->base.crtc;
709 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
710
711 if (temp & SDVO_PIPE_B_SELECT) {
712 temp &= ~SDVO_PIPE_B_SELECT;
713 I915_WRITE(intel_hdmi->sdvox_reg, temp);
714 POSTING_READ(intel_hdmi->sdvox_reg);
715
716 /* Again we need to write this twice. */
717 I915_WRITE(intel_hdmi->sdvox_reg, temp);
718 POSTING_READ(intel_hdmi->sdvox_reg);
719
720 /* Transcoder selection bits only update
721 * effectively on vblank. */
722 if (crtc)
723 intel_wait_for_vblank(dev, pipe);
724 else
725 msleep(50);
726 }
7d57382e 727 }
d8a2d0e0 728
5ab432ef
DV
729 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
730 * we do this anyway which shows more stable in testing.
731 */
732 if (HAS_PCH_SPLIT(dev)) {
733 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
734 POSTING_READ(intel_hdmi->sdvox_reg);
735 }
736
737 temp &= ~enable_bits;
d8a2d0e0 738
ea5b213a
CW
739 I915_WRITE(intel_hdmi->sdvox_reg, temp);
740 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
741
742 /* HW workaround, need to write this twice for issue that may result
743 * in first write getting masked.
744 */
c619eed4 745 if (HAS_PCH_SPLIT(dev)) {
ea5b213a
CW
746 I915_WRITE(intel_hdmi->sdvox_reg, temp);
747 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0 748 }
7d57382e
EA
749}
750
7d57382e
EA
751static int intel_hdmi_mode_valid(struct drm_connector *connector,
752 struct drm_display_mode *mode)
753{
754 if (mode->clock > 165000)
755 return MODE_CLOCK_HIGH;
756 if (mode->clock < 20000)
5cbba41d 757 return MODE_CLOCK_LOW;
7d57382e
EA
758
759 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
760 return MODE_NO_DBLESCAN;
761
762 return MODE_OK;
763}
764
00c09d70
PZ
765bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
766 const struct drm_display_mode *mode,
767 struct drm_display_mode *adjusted_mode)
7d57382e
EA
768{
769 return true;
770}
771
8ec22b21
CW
772static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
773{
30add22d 774 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
8ec22b21
CW
775 struct drm_i915_private *dev_priv = dev->dev_private;
776 uint32_t bit;
777
778 switch (intel_hdmi->sdvox_reg) {
eeafaaca 779 case SDVOB:
8ec22b21
CW
780 bit = HDMIB_HOTPLUG_LIVE_STATUS;
781 break;
eeafaaca 782 case SDVOC:
8ec22b21
CW
783 bit = HDMIC_HOTPLUG_LIVE_STATUS;
784 break;
8ec22b21
CW
785 default:
786 bit = 0;
787 break;
788 }
789
790 return I915_READ(PORT_HOTPLUG_STAT) & bit;
791}
792
aa93d632 793static enum drm_connector_status
930a9e28 794intel_hdmi_detect(struct drm_connector *connector, bool force)
9dff6af8 795{
b0ea7d37 796 struct drm_device *dev = connector->dev;
df0e9248 797 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
d63885da
PZ
798 struct intel_digital_port *intel_dig_port =
799 hdmi_to_dig_port(intel_hdmi);
800 struct intel_encoder *intel_encoder = &intel_dig_port->base;
b0ea7d37 801 struct drm_i915_private *dev_priv = dev->dev_private;
f899fc64 802 struct edid *edid;
aa93d632 803 enum drm_connector_status status = connector_status_disconnected;
9dff6af8 804
b0ea7d37
DL
805
806 if (IS_G4X(dev) && !g4x_hdmi_connected(intel_hdmi))
8ec22b21 807 return status;
b0ea7d37
DL
808 else if (HAS_PCH_SPLIT(dev) &&
809 !ibx_digital_port_connected(dev_priv, intel_dig_port))
810 return status;
8ec22b21 811
ea5b213a 812 intel_hdmi->has_hdmi_sink = false;
2e3d6006 813 intel_hdmi->has_audio = false;
f899fc64 814 edid = drm_get_edid(connector,
3bd7d909
DK
815 intel_gmbus_get_adapter(dev_priv,
816 intel_hdmi->ddc_bus));
2ded9e27 817
aa93d632 818 if (edid) {
be9f1c4f 819 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
aa93d632 820 status = connector_status_connected;
b1d7e4b4
WF
821 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
822 intel_hdmi->has_hdmi_sink =
823 drm_detect_hdmi_monitor(edid);
2e3d6006 824 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
aa93d632 825 }
aa93d632 826 kfree(edid);
9dff6af8 827 }
30ad48b7 828
55b7d6e8 829 if (status == connector_status_connected) {
b1d7e4b4
WF
830 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
831 intel_hdmi->has_audio =
832 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
d63885da 833 intel_encoder->type = INTEL_OUTPUT_HDMI;
55b7d6e8
CW
834 }
835
2ded9e27 836 return status;
7d57382e
EA
837}
838
839static int intel_hdmi_get_modes(struct drm_connector *connector)
840{
df0e9248 841 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
f899fc64 842 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7d57382e
EA
843
844 /* We should parse the EDID data and find out if it's an HDMI sink so
845 * we can send audio to it.
846 */
847
f899fc64 848 return intel_ddc_get_modes(connector,
3bd7d909
DK
849 intel_gmbus_get_adapter(dev_priv,
850 intel_hdmi->ddc_bus));
7d57382e
EA
851}
852
1aad7ac0
CW
853static bool
854intel_hdmi_detect_audio(struct drm_connector *connector)
855{
856 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
857 struct drm_i915_private *dev_priv = connector->dev->dev_private;
858 struct edid *edid;
859 bool has_audio = false;
860
861 edid = drm_get_edid(connector,
3bd7d909
DK
862 intel_gmbus_get_adapter(dev_priv,
863 intel_hdmi->ddc_bus));
1aad7ac0
CW
864 if (edid) {
865 if (edid->input & DRM_EDID_INPUT_DIGITAL)
866 has_audio = drm_detect_monitor_audio(edid);
1aad7ac0
CW
867 kfree(edid);
868 }
869
870 return has_audio;
871}
872
55b7d6e8
CW
873static int
874intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
875 struct drm_property *property,
876 uint64_t val)
55b7d6e8
CW
877{
878 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
da63a9f2
PZ
879 struct intel_digital_port *intel_dig_port =
880 hdmi_to_dig_port(intel_hdmi);
e953fd7b 881 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
882 int ret;
883
662595df 884 ret = drm_object_property_set_value(&connector->base, property, val);
55b7d6e8
CW
885 if (ret)
886 return ret;
887
3f43c48d 888 if (property == dev_priv->force_audio_property) {
b1d7e4b4 889 enum hdmi_force_audio i = val;
1aad7ac0
CW
890 bool has_audio;
891
892 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
893 return 0;
894
1aad7ac0 895 intel_hdmi->force_audio = i;
55b7d6e8 896
b1d7e4b4 897 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
898 has_audio = intel_hdmi_detect_audio(connector);
899 else
b1d7e4b4 900 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 901
b1d7e4b4
WF
902 if (i == HDMI_AUDIO_OFF_DVI)
903 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 904
1aad7ac0 905 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
906 goto done;
907 }
908
e953fd7b
CW
909 if (property == dev_priv->broadcast_rgb_property) {
910 if (val == !!intel_hdmi->color_range)
911 return 0;
912
913 intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
914 goto done;
915 }
916
55b7d6e8
CW
917 return -EINVAL;
918
919done:
da63a9f2
PZ
920 if (intel_dig_port->base.base.crtc) {
921 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
a6778b3c
DV
922 intel_set_mode(crtc, &crtc->mode,
923 crtc->x, crtc->y, crtc->fb);
55b7d6e8
CW
924 }
925
926 return 0;
927}
928
7d57382e
EA
929static void intel_hdmi_destroy(struct drm_connector *connector)
930{
7d57382e
EA
931 drm_sysfs_connector_remove(connector);
932 drm_connector_cleanup(connector);
674e2d08 933 kfree(connector);
7d57382e
EA
934}
935
936static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
7d57382e 937 .mode_fixup = intel_hdmi_mode_fixup,
7d57382e 938 .mode_set = intel_hdmi_mode_set,
1f703855 939 .disable = intel_encoder_noop,
7d57382e
EA
940};
941
942static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
5ab432ef 943 .dpms = intel_connector_dpms,
7d57382e
EA
944 .detect = intel_hdmi_detect,
945 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 946 .set_property = intel_hdmi_set_property,
7d57382e
EA
947 .destroy = intel_hdmi_destroy,
948};
949
950static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
951 .get_modes = intel_hdmi_get_modes,
952 .mode_valid = intel_hdmi_mode_valid,
df0e9248 953 .best_encoder = intel_best_encoder,
7d57382e
EA
954};
955
7d57382e 956static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 957 .destroy = intel_encoder_destroy,
7d57382e
EA
958};
959
55b7d6e8
CW
960static void
961intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
962{
3f43c48d 963 intel_attach_force_audio_property(connector);
e953fd7b 964 intel_attach_broadcast_rgb_property(connector);
55b7d6e8
CW
965}
966
00c09d70
PZ
967void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
968 struct intel_connector *intel_connector)
7d57382e 969{
b9cb234c
PZ
970 struct drm_connector *connector = &intel_connector->base;
971 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
972 struct intel_encoder *intel_encoder = &intel_dig_port->base;
973 struct drm_device *dev = intel_encoder->base.dev;
7d57382e 974 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 975 enum port port = intel_dig_port->port;
373a3cf7 976
7d57382e 977 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 978 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
979 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
980
eb1f8e4f 981 connector->polled = DRM_CONNECTOR_POLL_HPD;
c3febcc4 982 connector->interlace_allowed = 1;
7d57382e 983 connector->doublescan_allowed = 0;
66a9278e 984
08d644ad
DV
985 switch (port) {
986 case PORT_B:
f899fc64 987 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
b01f2c3a 988 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
08d644ad
DV
989 break;
990 case PORT_C:
7ceae0a5 991 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
7ceae0a5 992 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
08d644ad
DV
993 break;
994 case PORT_D:
7ceae0a5 995 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
7ceae0a5 996 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
08d644ad
DV
997 break;
998 case PORT_A:
999 /* Internal port only for eDP. */
1000 default:
6e4c1677 1001 BUG();
f8aed700 1002 }
7d57382e 1003
64a8fc01 1004 if (!HAS_PCH_SPLIT(dev)) {
a3da1df7 1005 intel_hdmi->write_infoframe = g4x_write_infoframe;
687f4d06 1006 intel_hdmi->set_infoframes = g4x_set_infoframes;
90b107c8
SK
1007 } else if (IS_VALLEYVIEW(dev)) {
1008 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 1009 intel_hdmi->set_infoframes = vlv_set_infoframes;
8c5f5f7c 1010 } else if (IS_HASWELL(dev)) {
8c5f5f7c 1011 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 1012 intel_hdmi->set_infoframes = hsw_set_infoframes;
fdf1250a
PZ
1013 } else if (HAS_PCH_IBX(dev)) {
1014 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 1015 intel_hdmi->set_infoframes = ibx_set_infoframes;
fdf1250a
PZ
1016 } else {
1017 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 1018 intel_hdmi->set_infoframes = cpt_set_infoframes;
64a8fc01 1019 }
45187ace 1020
affa9354 1021 if (HAS_DDI(dev))
bcbc889b
PZ
1022 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1023 else
1024 intel_connector->get_hw_state = intel_connector_get_hw_state;
b9cb234c
PZ
1025
1026 intel_hdmi_add_properties(intel_hdmi, connector);
1027
1028 intel_connector_attach_encoder(intel_connector, intel_encoder);
1029 drm_sysfs_connector_add(connector);
1030
1031 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1032 * 0xd. Failure to do so will result in spurious interrupts being
1033 * generated on the port when a cable is not attached.
1034 */
1035 if (IS_G4X(dev) && !IS_GM45(dev)) {
1036 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1037 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1038 }
1039}
1040
1041void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
1042{
1043 struct intel_digital_port *intel_dig_port;
1044 struct intel_encoder *intel_encoder;
1045 struct drm_encoder *encoder;
1046 struct intel_connector *intel_connector;
1047
1048 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
1049 if (!intel_dig_port)
1050 return;
1051
1052 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1053 if (!intel_connector) {
1054 kfree(intel_dig_port);
1055 return;
1056 }
1057
1058 intel_encoder = &intel_dig_port->base;
1059 encoder = &intel_encoder->base;
1060
1061 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1062 DRM_MODE_ENCODER_TMDS);
00c09d70
PZ
1063 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
1064
1065 intel_encoder->enable = intel_enable_hdmi;
1066 intel_encoder->disable = intel_disable_hdmi;
1067 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
5ab432ef 1068
b9cb234c
PZ
1069 intel_encoder->type = INTEL_OUTPUT_HDMI;
1070 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1071 intel_encoder->cloneable = false;
7d57382e 1072
174edf1f 1073 intel_dig_port->port = port;
b9cb234c
PZ
1074 intel_dig_port->hdmi.sdvox_reg = sdvox_reg;
1075 intel_dig_port->dp.output_reg = 0;
55b7d6e8 1076
b9cb234c 1077 intel_hdmi_init_connector(intel_dig_port, intel_connector);
7d57382e 1078}