drm: Set aspect ratio fields in the AVI infoframe even for non CEA modes
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e 31#include <linux/delay.h>
178f736a 32#include <linux/hdmi.h>
760285e7
DH
33#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_edid.h>
7d57382e 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
7d57382e
EA
38#include "i915_drv.h"
39
30add22d
PZ
40static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
41{
da63a9f2 42 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
30add22d
PZ
43}
44
afba0188
DV
45static void
46assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
47{
30add22d 48 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
afba0188
DV
49 struct drm_i915_private *dev_priv = dev->dev_private;
50 uint32_t enabled_bits;
51
affa9354 52 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
afba0188 53
b242b7f7 54 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
afba0188
DV
55 "HDMI port enabled, expecting disabled\n");
56}
57
f5bbfca3 58struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 59{
da63a9f2
PZ
60 struct intel_digital_port *intel_dig_port =
61 container_of(encoder, struct intel_digital_port, base.base);
62 return &intel_dig_port->hdmi;
ea5b213a
CW
63}
64
df0e9248
CW
65static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
66{
da63a9f2 67 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
df0e9248
CW
68}
69
178f736a 70static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
3c17fe4b 71{
178f736a
DL
72 switch (type) {
73 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 74 return VIDEO_DIP_SELECT_AVI;
178f736a 75 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 76 return VIDEO_DIP_SELECT_SPD;
45187ace 77 default:
178f736a 78 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
ed517fbb 79 return 0;
45187ace 80 }
45187ace
JB
81}
82
178f736a 83static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
45187ace 84{
178f736a
DL
85 switch (type) {
86 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 87 return VIDEO_DIP_ENABLE_AVI;
178f736a 88 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 89 return VIDEO_DIP_ENABLE_SPD;
fa193ff7 90 default:
178f736a 91 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
ed517fbb 92 return 0;
fa193ff7 93 }
fa193ff7
PZ
94}
95
178f736a 96static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
2da8af54 97{
178f736a
DL
98 switch (type) {
99 case HDMI_INFOFRAME_TYPE_AVI:
2da8af54 100 return VIDEO_DIP_ENABLE_AVI_HSW;
178f736a 101 case HDMI_INFOFRAME_TYPE_SPD:
2da8af54
PZ
102 return VIDEO_DIP_ENABLE_SPD_HSW;
103 default:
178f736a 104 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
2da8af54
PZ
105 return 0;
106 }
107}
108
178f736a 109static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
7d9bcebe 110 enum transcoder cpu_transcoder)
2da8af54 111{
178f736a
DL
112 switch (type) {
113 case HDMI_INFOFRAME_TYPE_AVI:
7d9bcebe 114 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
178f736a 115 case HDMI_INFOFRAME_TYPE_SPD:
7d9bcebe 116 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
2da8af54 117 default:
178f736a 118 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
2da8af54
PZ
119 return 0;
120 }
121}
122
a3da1df7 123static void g4x_write_infoframe(struct drm_encoder *encoder,
178f736a
DL
124 enum hdmi_infoframe_type type,
125 const uint8_t *frame, ssize_t len)
45187ace
JB
126{
127 uint32_t *data = (uint32_t *)frame;
3c17fe4b
DH
128 struct drm_device *dev = encoder->dev;
129 struct drm_i915_private *dev_priv = dev->dev_private;
22509ec8 130 u32 val = I915_READ(VIDEO_DIP_CTL);
178f736a 131 int i;
3c17fe4b 132
822974ae
PZ
133 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
134
1d4f85ac 135 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 136 val |= g4x_infoframe_index(type);
22509ec8 137
178f736a 138 val &= ~g4x_infoframe_enable(type);
45187ace 139
22509ec8 140 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 141
9d9740f0 142 mmiowb();
45187ace 143 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
144 I915_WRITE(VIDEO_DIP_DATA, *data);
145 data++;
146 }
adf00b26
PZ
147 /* Write every possible data byte to force correct ECC calculation. */
148 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
149 I915_WRITE(VIDEO_DIP_DATA, 0);
9d9740f0 150 mmiowb();
3c17fe4b 151
178f736a 152 val |= g4x_infoframe_enable(type);
60c5ea2d 153 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 154 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 155
22509ec8 156 I915_WRITE(VIDEO_DIP_CTL, val);
9d9740f0 157 POSTING_READ(VIDEO_DIP_CTL);
3c17fe4b
DH
158}
159
fdf1250a 160static void ibx_write_infoframe(struct drm_encoder *encoder,
178f736a
DL
161 enum hdmi_infoframe_type type,
162 const uint8_t *frame, ssize_t len)
fdf1250a
PZ
163{
164 uint32_t *data = (uint32_t *)frame;
165 struct drm_device *dev = encoder->dev;
166 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 167 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 168 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
fdf1250a
PZ
169 u32 val = I915_READ(reg);
170
822974ae
PZ
171 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
172
fdf1250a 173 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 174 val |= g4x_infoframe_index(type);
fdf1250a 175
178f736a 176 val &= ~g4x_infoframe_enable(type);
fdf1250a
PZ
177
178 I915_WRITE(reg, val);
179
9d9740f0 180 mmiowb();
fdf1250a
PZ
181 for (i = 0; i < len; i += 4) {
182 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
183 data++;
184 }
adf00b26
PZ
185 /* Write every possible data byte to force correct ECC calculation. */
186 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
187 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 188 mmiowb();
fdf1250a 189
178f736a 190 val |= g4x_infoframe_enable(type);
fdf1250a 191 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 192 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
193
194 I915_WRITE(reg, val);
9d9740f0 195 POSTING_READ(reg);
fdf1250a
PZ
196}
197
198static void cpt_write_infoframe(struct drm_encoder *encoder,
178f736a
DL
199 enum hdmi_infoframe_type type,
200 const uint8_t *frame, ssize_t len)
b055c8f3 201{
45187ace 202 uint32_t *data = (uint32_t *)frame;
b055c8f3
JB
203 struct drm_device *dev = encoder->dev;
204 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 205 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 206 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 207 u32 val = I915_READ(reg);
b055c8f3 208
822974ae
PZ
209 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
210
64a8fc01 211 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 212 val |= g4x_infoframe_index(type);
45187ace 213
ecb97851
PZ
214 /* The DIP control register spec says that we need to update the AVI
215 * infoframe without clearing its enable bit */
178f736a
DL
216 if (type != HDMI_INFOFRAME_TYPE_AVI)
217 val &= ~g4x_infoframe_enable(type);
ecb97851 218
22509ec8 219 I915_WRITE(reg, val);
45187ace 220
9d9740f0 221 mmiowb();
45187ace 222 for (i = 0; i < len; i += 4) {
b055c8f3
JB
223 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
224 data++;
225 }
adf00b26
PZ
226 /* Write every possible data byte to force correct ECC calculation. */
227 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
228 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 229 mmiowb();
b055c8f3 230
178f736a 231 val |= g4x_infoframe_enable(type);
60c5ea2d 232 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 233 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 234
22509ec8 235 I915_WRITE(reg, val);
9d9740f0 236 POSTING_READ(reg);
45187ace 237}
90b107c8
SK
238
239static void vlv_write_infoframe(struct drm_encoder *encoder,
178f736a
DL
240 enum hdmi_infoframe_type type,
241 const uint8_t *frame, ssize_t len)
90b107c8
SK
242{
243 uint32_t *data = (uint32_t *)frame;
244 struct drm_device *dev = encoder->dev;
245 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 246 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178f736a 247 int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 248 u32 val = I915_READ(reg);
90b107c8 249
822974ae
PZ
250 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
251
90b107c8 252 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 253 val |= g4x_infoframe_index(type);
22509ec8 254
178f736a 255 val &= ~g4x_infoframe_enable(type);
90b107c8 256
22509ec8 257 I915_WRITE(reg, val);
90b107c8 258
9d9740f0 259 mmiowb();
90b107c8
SK
260 for (i = 0; i < len; i += 4) {
261 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
262 data++;
263 }
adf00b26
PZ
264 /* Write every possible data byte to force correct ECC calculation. */
265 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
266 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 267 mmiowb();
90b107c8 268
178f736a 269 val |= g4x_infoframe_enable(type);
60c5ea2d 270 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 271 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 272
22509ec8 273 I915_WRITE(reg, val);
9d9740f0 274 POSTING_READ(reg);
90b107c8
SK
275}
276
8c5f5f7c 277static void hsw_write_infoframe(struct drm_encoder *encoder,
178f736a
DL
278 enum hdmi_infoframe_type type,
279 const uint8_t *frame, ssize_t len)
8c5f5f7c 280{
2da8af54
PZ
281 uint32_t *data = (uint32_t *)frame;
282 struct drm_device *dev = encoder->dev;
283 struct drm_i915_private *dev_priv = dev->dev_private;
284 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
3b117c8f 285 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
178f736a
DL
286 u32 data_reg;
287 int i;
2da8af54 288 u32 val = I915_READ(ctl_reg);
8c5f5f7c 289
178f736a
DL
290 data_reg = hsw_infoframe_data_reg(type,
291 intel_crtc->config.cpu_transcoder);
2da8af54
PZ
292 if (data_reg == 0)
293 return;
294
178f736a 295 val &= ~hsw_infoframe_enable(type);
2da8af54
PZ
296 I915_WRITE(ctl_reg, val);
297
9d9740f0 298 mmiowb();
2da8af54
PZ
299 for (i = 0; i < len; i += 4) {
300 I915_WRITE(data_reg + i, *data);
301 data++;
302 }
adf00b26
PZ
303 /* Write every possible data byte to force correct ECC calculation. */
304 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
305 I915_WRITE(data_reg + i, 0);
9d9740f0 306 mmiowb();
8c5f5f7c 307
178f736a 308 val |= hsw_infoframe_enable(type);
2da8af54 309 I915_WRITE(ctl_reg, val);
9d9740f0 310 POSTING_READ(ctl_reg);
8c5f5f7c
ED
311}
312
5adaea79
DL
313/*
314 * The data we write to the DIP data buffer registers is 1 byte bigger than the
315 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
316 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
317 * used for both technologies.
318 *
319 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
320 * DW1: DB3 | DB2 | DB1 | DB0
321 * DW2: DB7 | DB6 | DB5 | DB4
322 * DW3: ...
323 *
324 * (HB is Header Byte, DB is Data Byte)
325 *
326 * The hdmi pack() functions don't know about that hardware specific hole so we
327 * trick them by giving an offset into the buffer and moving back the header
328 * bytes by one.
329 */
45187ace 330static void intel_set_infoframe(struct drm_encoder *encoder,
5adaea79 331 union hdmi_infoframe *frame)
45187ace
JB
332{
333 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
5adaea79
DL
334 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
335 ssize_t len;
336
337 /* see comment above for the reason for this offset */
338 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
339 if (len < 0)
340 return;
341
342 /* Insert the 'hole' (see big comment above) at position 3 */
343 buffer[0] = buffer[1];
344 buffer[1] = buffer[2];
345 buffer[2] = buffer[3];
346 buffer[3] = 0;
347 len++;
45187ace 348
5adaea79 349 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
45187ace
JB
350}
351
687f4d06 352static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
c846b619 353 struct drm_display_mode *adjusted_mode)
45187ace 354{
abedc077 355 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
50f3b016 356 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
5adaea79
DL
357 union hdmi_infoframe frame;
358 int ret;
359
360 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
361 adjusted_mode);
362 if (ret < 0) {
363 DRM_ERROR("couldn't fill AVI infoframe\n");
364 return;
365 }
45187ace 366
abedc077 367 if (intel_hdmi->rgb_quant_range_selectable) {
50f3b016 368 if (intel_crtc->config.limited_color_range)
5adaea79
DL
369 frame.avi.quantization_range =
370 HDMI_QUANTIZATION_RANGE_LIMITED;
abedc077 371 else
5adaea79
DL
372 frame.avi.quantization_range =
373 HDMI_QUANTIZATION_RANGE_FULL;
abedc077
VS
374 }
375
5adaea79 376 intel_set_infoframe(encoder, &frame);
b055c8f3
JB
377}
378
687f4d06 379static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3 380{
5adaea79
DL
381 union hdmi_infoframe frame;
382 int ret;
383
384 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
385 if (ret < 0) {
386 DRM_ERROR("couldn't fill SPD infoframe\n");
387 return;
388 }
c0864cb3 389
5adaea79 390 frame.spd.sdi = HDMI_SPD_SDI_PC;
c0864cb3 391
5adaea79 392 intel_set_infoframe(encoder, &frame);
c0864cb3
JB
393}
394
687f4d06
PZ
395static void g4x_set_infoframes(struct drm_encoder *encoder,
396 struct drm_display_mode *adjusted_mode)
397{
0c14c7f9 398 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
69fde0a6
VS
399 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
400 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
0c14c7f9
PZ
401 u32 reg = VIDEO_DIP_CTL;
402 u32 val = I915_READ(reg);
72b78c9d 403 u32 port;
0c14c7f9 404
afba0188
DV
405 assert_hdmi_port_disabled(intel_hdmi);
406
0c14c7f9
PZ
407 /* If the registers were not initialized yet, they might be zeroes,
408 * which means we're selecting the AVI DIP and we're setting its
409 * frequency to once. This seems to really confuse the HW and make
410 * things stop working (the register spec says the AVI always needs to
411 * be sent every VSync). So here we avoid writing to the register more
412 * than we need and also explicitly select the AVI DIP and explicitly
413 * set its frequency to every VSync. Avoiding to write it twice seems to
414 * be enough to solve the problem, but being defensive shouldn't hurt us
415 * either. */
416 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
417
418 if (!intel_hdmi->has_hdmi_sink) {
419 if (!(val & VIDEO_DIP_ENABLE))
420 return;
421 val &= ~VIDEO_DIP_ENABLE;
422 I915_WRITE(reg, val);
9d9740f0 423 POSTING_READ(reg);
0c14c7f9
PZ
424 return;
425 }
426
69fde0a6
VS
427 switch (intel_dig_port->port) {
428 case PORT_B:
72b78c9d 429 port = VIDEO_DIP_PORT_B;
f278d972 430 break;
69fde0a6 431 case PORT_C:
72b78c9d 432 port = VIDEO_DIP_PORT_C;
f278d972
PZ
433 break;
434 default:
57df2ae9 435 BUG();
f278d972
PZ
436 return;
437 }
438
72b78c9d
PZ
439 if (port != (val & VIDEO_DIP_PORT_MASK)) {
440 if (val & VIDEO_DIP_ENABLE) {
441 val &= ~VIDEO_DIP_ENABLE;
442 I915_WRITE(reg, val);
9d9740f0 443 POSTING_READ(reg);
72b78c9d
PZ
444 }
445 val &= ~VIDEO_DIP_PORT_MASK;
446 val |= port;
447 }
448
822974ae 449 val |= VIDEO_DIP_ENABLE;
0dd87d20 450 val &= ~VIDEO_DIP_ENABLE_VENDOR;
822974ae 451
f278d972 452 I915_WRITE(reg, val);
9d9740f0 453 POSTING_READ(reg);
f278d972 454
687f4d06
PZ
455 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
456 intel_hdmi_set_spd_infoframe(encoder);
457}
458
459static void ibx_set_infoframes(struct drm_encoder *encoder,
460 struct drm_display_mode *adjusted_mode)
461{
0c14c7f9
PZ
462 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
463 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
69fde0a6
VS
464 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
465 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
0c14c7f9
PZ
466 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
467 u32 val = I915_READ(reg);
72b78c9d 468 u32 port;
0c14c7f9 469
afba0188
DV
470 assert_hdmi_port_disabled(intel_hdmi);
471
0c14c7f9
PZ
472 /* See the big comment in g4x_set_infoframes() */
473 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
474
475 if (!intel_hdmi->has_hdmi_sink) {
476 if (!(val & VIDEO_DIP_ENABLE))
477 return;
478 val &= ~VIDEO_DIP_ENABLE;
479 I915_WRITE(reg, val);
9d9740f0 480 POSTING_READ(reg);
0c14c7f9
PZ
481 return;
482 }
483
69fde0a6
VS
484 switch (intel_dig_port->port) {
485 case PORT_B:
72b78c9d 486 port = VIDEO_DIP_PORT_B;
f278d972 487 break;
69fde0a6 488 case PORT_C:
72b78c9d 489 port = VIDEO_DIP_PORT_C;
f278d972 490 break;
69fde0a6 491 case PORT_D:
72b78c9d 492 port = VIDEO_DIP_PORT_D;
f278d972
PZ
493 break;
494 default:
57df2ae9 495 BUG();
f278d972
PZ
496 return;
497 }
498
72b78c9d
PZ
499 if (port != (val & VIDEO_DIP_PORT_MASK)) {
500 if (val & VIDEO_DIP_ENABLE) {
501 val &= ~VIDEO_DIP_ENABLE;
502 I915_WRITE(reg, val);
9d9740f0 503 POSTING_READ(reg);
72b78c9d
PZ
504 }
505 val &= ~VIDEO_DIP_PORT_MASK;
506 val |= port;
507 }
508
822974ae 509 val |= VIDEO_DIP_ENABLE;
0dd87d20
PZ
510 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
511 VIDEO_DIP_ENABLE_GCP);
822974ae 512
f278d972 513 I915_WRITE(reg, val);
9d9740f0 514 POSTING_READ(reg);
f278d972 515
687f4d06
PZ
516 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
517 intel_hdmi_set_spd_infoframe(encoder);
518}
519
520static void cpt_set_infoframes(struct drm_encoder *encoder,
521 struct drm_display_mode *adjusted_mode)
522{
0c14c7f9
PZ
523 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
524 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
525 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
526 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
527 u32 val = I915_READ(reg);
528
afba0188
DV
529 assert_hdmi_port_disabled(intel_hdmi);
530
0c14c7f9
PZ
531 /* See the big comment in g4x_set_infoframes() */
532 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
533
534 if (!intel_hdmi->has_hdmi_sink) {
535 if (!(val & VIDEO_DIP_ENABLE))
536 return;
537 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
538 I915_WRITE(reg, val);
9d9740f0 539 POSTING_READ(reg);
0c14c7f9
PZ
540 return;
541 }
542
822974ae
PZ
543 /* Set both together, unset both together: see the spec. */
544 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
0dd87d20
PZ
545 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
546 VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
547
548 I915_WRITE(reg, val);
9d9740f0 549 POSTING_READ(reg);
822974ae 550
687f4d06
PZ
551 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
552 intel_hdmi_set_spd_infoframe(encoder);
553}
554
555static void vlv_set_infoframes(struct drm_encoder *encoder,
556 struct drm_display_mode *adjusted_mode)
557{
0c14c7f9
PZ
558 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
559 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
560 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
561 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
562 u32 val = I915_READ(reg);
563
afba0188
DV
564 assert_hdmi_port_disabled(intel_hdmi);
565
0c14c7f9
PZ
566 /* See the big comment in g4x_set_infoframes() */
567 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
568
569 if (!intel_hdmi->has_hdmi_sink) {
570 if (!(val & VIDEO_DIP_ENABLE))
571 return;
572 val &= ~VIDEO_DIP_ENABLE;
573 I915_WRITE(reg, val);
9d9740f0 574 POSTING_READ(reg);
0c14c7f9
PZ
575 return;
576 }
577
822974ae 578 val |= VIDEO_DIP_ENABLE;
0dd87d20
PZ
579 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
580 VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
581
582 I915_WRITE(reg, val);
9d9740f0 583 POSTING_READ(reg);
822974ae 584
687f4d06
PZ
585 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
586 intel_hdmi_set_spd_infoframe(encoder);
587}
588
589static void hsw_set_infoframes(struct drm_encoder *encoder,
590 struct drm_display_mode *adjusted_mode)
591{
0c14c7f9
PZ
592 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
593 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
594 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
3b117c8f 595 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
0dd87d20 596 u32 val = I915_READ(reg);
0c14c7f9 597
afba0188
DV
598 assert_hdmi_port_disabled(intel_hdmi);
599
0c14c7f9
PZ
600 if (!intel_hdmi->has_hdmi_sink) {
601 I915_WRITE(reg, 0);
9d9740f0 602 POSTING_READ(reg);
0c14c7f9
PZ
603 return;
604 }
605
0dd87d20
PZ
606 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
607 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
608
609 I915_WRITE(reg, val);
9d9740f0 610 POSTING_READ(reg);
0dd87d20 611
687f4d06
PZ
612 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
613 intel_hdmi_set_spd_infoframe(encoder);
614}
615
c59423a3 616static void intel_hdmi_mode_set(struct intel_encoder *encoder)
7d57382e 617{
c59423a3 618 struct drm_device *dev = encoder->base.dev;
7d57382e 619 struct drm_i915_private *dev_priv = dev->dev_private;
c59423a3
DV
620 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
621 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
622 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
b242b7f7 623 u32 hdmi_val;
7d57382e 624
b242b7f7 625 hdmi_val = SDVO_ENCODING_HDMI;
2af2c490 626 if (!HAS_PCH_SPLIT(dev))
b242b7f7 627 hdmi_val |= intel_hdmi->color_range;
b599c0bc 628 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
b242b7f7 629 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
b599c0bc 630 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
b242b7f7 631 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 632
c59423a3 633 if (crtc->config.pipe_bpp > 24)
4f3a8bc7 634 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
020f6704 635 else
4f3a8bc7 636 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
020f6704 637
2e3d6006
ZW
638 /* Required on CPT */
639 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
dc0fa718 640 hdmi_val |= HDMI_MODE_SELECT_HDMI;
2e3d6006 641
3c17fe4b 642 if (intel_hdmi->has_audio) {
e0dac65e 643 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
c59423a3 644 pipe_name(crtc->pipe));
b242b7f7 645 hdmi_val |= SDVO_AUDIO_ENABLE;
dc0fa718 646 hdmi_val |= HDMI_MODE_SELECT_HDMI;
c59423a3 647 intel_write_eld(&encoder->base, adjusted_mode);
3c17fe4b 648 }
7d57382e 649
75770564 650 if (HAS_PCH_CPT(dev))
c59423a3 651 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
dc0fa718 652 else
c59423a3 653 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
7d57382e 654
b242b7f7
PZ
655 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
656 POSTING_READ(intel_hdmi->hdmi_reg);
3c17fe4b 657
c59423a3 658 intel_hdmi->set_infoframes(&encoder->base, adjusted_mode);
7d57382e
EA
659}
660
85234cdc
DV
661static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
662 enum pipe *pipe)
7d57382e 663{
85234cdc 664 struct drm_device *dev = encoder->base.dev;
7d57382e 665 struct drm_i915_private *dev_priv = dev->dev_private;
85234cdc
DV
666 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
667 u32 tmp;
668
b242b7f7 669 tmp = I915_READ(intel_hdmi->hdmi_reg);
85234cdc
DV
670
671 if (!(tmp & SDVO_ENABLE))
672 return false;
673
674 if (HAS_PCH_CPT(dev))
675 *pipe = PORT_TO_PIPE_CPT(tmp);
676 else
677 *pipe = PORT_TO_PIPE(tmp);
678
679 return true;
680}
681
045ac3b5
JB
682static void intel_hdmi_get_config(struct intel_encoder *encoder,
683 struct intel_crtc_config *pipe_config)
684{
685 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
686 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
687 u32 tmp, flags = 0;
688
689 tmp = I915_READ(intel_hdmi->hdmi_reg);
690
691 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
692 flags |= DRM_MODE_FLAG_PHSYNC;
693 else
694 flags |= DRM_MODE_FLAG_NHSYNC;
695
696 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
697 flags |= DRM_MODE_FLAG_PVSYNC;
698 else
699 flags |= DRM_MODE_FLAG_NVSYNC;
700
701 pipe_config->adjusted_mode.flags |= flags;
702}
703
5ab432ef 704static void intel_enable_hdmi(struct intel_encoder *encoder)
7d57382e 705{
5ab432ef 706 struct drm_device *dev = encoder->base.dev;
7d57382e 707 struct drm_i915_private *dev_priv = dev->dev_private;
dc0fa718 708 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 709 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7d57382e 710 u32 temp;
2deed761
WF
711 u32 enable_bits = SDVO_ENABLE;
712
713 if (intel_hdmi->has_audio)
714 enable_bits |= SDVO_AUDIO_ENABLE;
7d57382e 715
b242b7f7 716 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 717
7a87c289 718 /* HW workaround for IBX, we need to move the port to transcoder A
dc0fa718
PZ
719 * before disabling it, so restore the transcoder select bit here. */
720 if (HAS_PCH_IBX(dev))
721 enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
7a87c289 722
d8a2d0e0
ZW
723 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
724 * we do this anyway which shows more stable in testing.
725 */
c619eed4 726 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
727 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
728 POSTING_READ(intel_hdmi->hdmi_reg);
d8a2d0e0
ZW
729 }
730
5ab432ef
DV
731 temp |= enable_bits;
732
b242b7f7
PZ
733 I915_WRITE(intel_hdmi->hdmi_reg, temp);
734 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
735
736 /* HW workaround, need to write this twice for issue that may result
737 * in first write getting masked.
738 */
739 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
740 I915_WRITE(intel_hdmi->hdmi_reg, temp);
741 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e 742 }
b76cf76b 743}
89b667f8 744
b76cf76b
JN
745static void vlv_enable_hdmi(struct intel_encoder *encoder)
746{
5ab432ef
DV
747}
748
749static void intel_disable_hdmi(struct intel_encoder *encoder)
750{
751 struct drm_device *dev = encoder->base.dev;
752 struct drm_i915_private *dev_priv = dev->dev_private;
753 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
754 u32 temp;
3cce574f 755 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
5ab432ef 756
b242b7f7 757 temp = I915_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
758
759 /* HW workaround for IBX, we need to move the port to transcoder A
760 * before disabling it. */
761 if (HAS_PCH_IBX(dev)) {
762 struct drm_crtc *crtc = encoder->base.crtc;
763 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
764
765 if (temp & SDVO_PIPE_B_SELECT) {
766 temp &= ~SDVO_PIPE_B_SELECT;
b242b7f7
PZ
767 I915_WRITE(intel_hdmi->hdmi_reg, temp);
768 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
769
770 /* Again we need to write this twice. */
b242b7f7
PZ
771 I915_WRITE(intel_hdmi->hdmi_reg, temp);
772 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
773
774 /* Transcoder selection bits only update
775 * effectively on vblank. */
776 if (crtc)
777 intel_wait_for_vblank(dev, pipe);
778 else
779 msleep(50);
780 }
7d57382e 781 }
d8a2d0e0 782
5ab432ef
DV
783 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
784 * we do this anyway which shows more stable in testing.
785 */
786 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
787 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
788 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef
DV
789 }
790
791 temp &= ~enable_bits;
d8a2d0e0 792
b242b7f7
PZ
793 I915_WRITE(intel_hdmi->hdmi_reg, temp);
794 POSTING_READ(intel_hdmi->hdmi_reg);
d8a2d0e0
ZW
795
796 /* HW workaround, need to write this twice for issue that may result
797 * in first write getting masked.
798 */
c619eed4 799 if (HAS_PCH_SPLIT(dev)) {
b242b7f7
PZ
800 I915_WRITE(intel_hdmi->hdmi_reg, temp);
801 POSTING_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 802 }
7d57382e
EA
803}
804
7d57382e
EA
805static int intel_hdmi_mode_valid(struct drm_connector *connector,
806 struct drm_display_mode *mode)
807{
808 if (mode->clock > 165000)
809 return MODE_CLOCK_HIGH;
810 if (mode->clock < 20000)
5cbba41d 811 return MODE_CLOCK_LOW;
7d57382e
EA
812
813 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
814 return MODE_NO_DBLESCAN;
815
816 return MODE_OK;
817}
818
5bfe2ac0
DV
819bool intel_hdmi_compute_config(struct intel_encoder *encoder,
820 struct intel_crtc_config *pipe_config)
7d57382e 821{
5bfe2ac0
DV
822 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
823 struct drm_device *dev = encoder->base.dev;
824 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
325b9d04 825 int clock_12bpc = pipe_config->requested_mode.clock * 3 / 2;
e29c22c0 826 int desired_bpp;
3685a8f3 827
55bc60db
VS
828 if (intel_hdmi->color_range_auto) {
829 /* See CEA-861-E - 5.1 Default Encoding Parameters */
830 if (intel_hdmi->has_hdmi_sink &&
18316c8c 831 drm_match_cea_mode(adjusted_mode) > 1)
4f3a8bc7 832 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
55bc60db
VS
833 else
834 intel_hdmi->color_range = 0;
835 }
836
3685a8f3 837 if (intel_hdmi->color_range)
50f3b016 838 pipe_config->limited_color_range = true;
3685a8f3 839
5bfe2ac0
DV
840 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
841 pipe_config->has_pch_encoder = true;
842
4e53c2e0
DV
843 /*
844 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
845 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
325b9d04
DV
846 * outputs. We also need to check that the higher clock still fits
847 * within limits.
4e53c2e0 848 */
325b9d04
DV
849 if (pipe_config->pipe_bpp > 8*3 && clock_12bpc <= 225000
850 && HAS_PCH_SPLIT(dev)) {
e29c22c0
DV
851 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
852 desired_bpp = 12*3;
325b9d04
DV
853
854 /* Need to adjust the port link by 1.5x for 12bpc. */
ff9a6750 855 pipe_config->port_clock = clock_12bpc;
4e53c2e0 856 } else {
e29c22c0
DV
857 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
858 desired_bpp = 8*3;
859 }
860
861 if (!pipe_config->bw_constrained) {
862 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
863 pipe_config->pipe_bpp = desired_bpp;
4e53c2e0
DV
864 }
865
325b9d04
DV
866 if (adjusted_mode->clock > 225000) {
867 DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
868 return false;
869 }
870
7d57382e
EA
871 return true;
872}
873
aa93d632 874static enum drm_connector_status
930a9e28 875intel_hdmi_detect(struct drm_connector *connector, bool force)
9dff6af8 876{
b0ea7d37 877 struct drm_device *dev = connector->dev;
df0e9248 878 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
d63885da
PZ
879 struct intel_digital_port *intel_dig_port =
880 hdmi_to_dig_port(intel_hdmi);
881 struct intel_encoder *intel_encoder = &intel_dig_port->base;
b0ea7d37 882 struct drm_i915_private *dev_priv = dev->dev_private;
f899fc64 883 struct edid *edid;
aa93d632 884 enum drm_connector_status status = connector_status_disconnected;
9dff6af8 885
164c8598
CW
886 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
887 connector->base.id, drm_get_connector_name(connector));
888
ea5b213a 889 intel_hdmi->has_hdmi_sink = false;
2e3d6006 890 intel_hdmi->has_audio = false;
abedc077 891 intel_hdmi->rgb_quant_range_selectable = false;
f899fc64 892 edid = drm_get_edid(connector,
3bd7d909
DK
893 intel_gmbus_get_adapter(dev_priv,
894 intel_hdmi->ddc_bus));
2ded9e27 895
aa93d632 896 if (edid) {
be9f1c4f 897 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
aa93d632 898 status = connector_status_connected;
b1d7e4b4
WF
899 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
900 intel_hdmi->has_hdmi_sink =
901 drm_detect_hdmi_monitor(edid);
2e3d6006 902 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
abedc077
VS
903 intel_hdmi->rgb_quant_range_selectable =
904 drm_rgb_quant_range_selectable(edid);
aa93d632 905 }
aa93d632 906 kfree(edid);
9dff6af8 907 }
30ad48b7 908
55b7d6e8 909 if (status == connector_status_connected) {
b1d7e4b4
WF
910 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
911 intel_hdmi->has_audio =
912 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
d63885da 913 intel_encoder->type = INTEL_OUTPUT_HDMI;
55b7d6e8
CW
914 }
915
2ded9e27 916 return status;
7d57382e
EA
917}
918
919static int intel_hdmi_get_modes(struct drm_connector *connector)
920{
df0e9248 921 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
f899fc64 922 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7d57382e
EA
923
924 /* We should parse the EDID data and find out if it's an HDMI sink so
925 * we can send audio to it.
926 */
927
f899fc64 928 return intel_ddc_get_modes(connector,
3bd7d909
DK
929 intel_gmbus_get_adapter(dev_priv,
930 intel_hdmi->ddc_bus));
7d57382e
EA
931}
932
1aad7ac0
CW
933static bool
934intel_hdmi_detect_audio(struct drm_connector *connector)
935{
936 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
937 struct drm_i915_private *dev_priv = connector->dev->dev_private;
938 struct edid *edid;
939 bool has_audio = false;
940
941 edid = drm_get_edid(connector,
3bd7d909
DK
942 intel_gmbus_get_adapter(dev_priv,
943 intel_hdmi->ddc_bus));
1aad7ac0
CW
944 if (edid) {
945 if (edid->input & DRM_EDID_INPUT_DIGITAL)
946 has_audio = drm_detect_monitor_audio(edid);
1aad7ac0
CW
947 kfree(edid);
948 }
949
950 return has_audio;
951}
952
55b7d6e8
CW
953static int
954intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
955 struct drm_property *property,
956 uint64_t val)
55b7d6e8
CW
957{
958 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
da63a9f2
PZ
959 struct intel_digital_port *intel_dig_port =
960 hdmi_to_dig_port(intel_hdmi);
e953fd7b 961 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
962 int ret;
963
662595df 964 ret = drm_object_property_set_value(&connector->base, property, val);
55b7d6e8
CW
965 if (ret)
966 return ret;
967
3f43c48d 968 if (property == dev_priv->force_audio_property) {
b1d7e4b4 969 enum hdmi_force_audio i = val;
1aad7ac0
CW
970 bool has_audio;
971
972 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
973 return 0;
974
1aad7ac0 975 intel_hdmi->force_audio = i;
55b7d6e8 976
b1d7e4b4 977 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
978 has_audio = intel_hdmi_detect_audio(connector);
979 else
b1d7e4b4 980 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 981
b1d7e4b4
WF
982 if (i == HDMI_AUDIO_OFF_DVI)
983 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 984
1aad7ac0 985 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
986 goto done;
987 }
988
e953fd7b 989 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80
DV
990 bool old_auto = intel_hdmi->color_range_auto;
991 uint32_t old_range = intel_hdmi->color_range;
992
55bc60db
VS
993 switch (val) {
994 case INTEL_BROADCAST_RGB_AUTO:
995 intel_hdmi->color_range_auto = true;
996 break;
997 case INTEL_BROADCAST_RGB_FULL:
998 intel_hdmi->color_range_auto = false;
999 intel_hdmi->color_range = 0;
1000 break;
1001 case INTEL_BROADCAST_RGB_LIMITED:
1002 intel_hdmi->color_range_auto = false;
4f3a8bc7 1003 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
55bc60db
VS
1004 break;
1005 default:
1006 return -EINVAL;
1007 }
ae4edb80
DV
1008
1009 if (old_auto == intel_hdmi->color_range_auto &&
1010 old_range == intel_hdmi->color_range)
1011 return 0;
1012
e953fd7b
CW
1013 goto done;
1014 }
1015
55b7d6e8
CW
1016 return -EINVAL;
1017
1018done:
c0c36b94
CW
1019 if (intel_dig_port->base.base.crtc)
1020 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
55b7d6e8
CW
1021
1022 return 0;
1023}
1024
89b667f8
JB
1025static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1026{
1027 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1028 struct drm_device *dev = encoder->base.dev;
1029 struct drm_i915_private *dev_priv = dev->dev_private;
1030 struct intel_crtc *intel_crtc =
1031 to_intel_crtc(encoder->base.crtc);
1032 int port = vlv_dport_to_channel(dport);
1033 int pipe = intel_crtc->pipe;
1034 u32 val;
1035
1036 if (!IS_VALLEYVIEW(dev))
1037 return;
1038
89b667f8 1039 /* Enable clock channels for this port */
0980a60f 1040 mutex_lock(&dev_priv->dpio_lock);
ae99258f 1041 val = vlv_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
89b667f8
JB
1042 val = 0;
1043 if (pipe)
1044 val |= (1<<21);
1045 else
1046 val &= ~(1<<21);
1047 val |= 0x001000c4;
ae99258f 1048 vlv_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
89b667f8
JB
1049
1050 /* HDMI 1.0V-2dB */
ae99258f
JN
1051 vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0);
1052 vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port),
89b667f8 1053 0x2b245f5f);
ae99258f 1054 vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
89b667f8 1055 0x5578b83a);
ae99258f 1056 vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port),
89b667f8 1057 0x0c782040);
ae99258f 1058 vlv_dpio_write(dev_priv, DPIO_TX3_SWING_CTL4(port),
89b667f8 1059 0x2b247878);
ae99258f
JN
1060 vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
1061 vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port),
89b667f8 1062 0x00002000);
ae99258f 1063 vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port),
89b667f8
JB
1064 DPIO_TX_OCALINIT_EN);
1065
1066 /* Program lane clock */
ae99258f 1067 vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port),
89b667f8 1068 0x00760018);
ae99258f 1069 vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port),
89b667f8 1070 0x00400888);
0980a60f 1071 mutex_unlock(&dev_priv->dpio_lock);
b76cf76b
JN
1072
1073 intel_enable_hdmi(encoder);
1074
1075 vlv_wait_port_ready(dev_priv, port);
89b667f8
JB
1076}
1077
1078static void intel_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1079{
1080 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1081 struct drm_device *dev = encoder->base.dev;
1082 struct drm_i915_private *dev_priv = dev->dev_private;
1083 int port = vlv_dport_to_channel(dport);
1084
1085 if (!IS_VALLEYVIEW(dev))
1086 return;
1087
89b667f8 1088 /* Program Tx lane resets to default */
0980a60f 1089 mutex_lock(&dev_priv->dpio_lock);
ae99258f 1090 vlv_dpio_write(dev_priv, DPIO_PCS_TX(port),
89b667f8
JB
1091 DPIO_PCS_TX_LANE2_RESET |
1092 DPIO_PCS_TX_LANE1_RESET);
ae99258f 1093 vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port),
89b667f8
JB
1094 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1095 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1096 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1097 DPIO_PCS_CLK_SOFT_RESET);
1098
1099 /* Fix up inter-pair skew failure */
ae99258f
JN
1100 vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
1101 vlv_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
1102 vlv_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
89b667f8 1103
ae99258f 1104 vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port),
89b667f8 1105 0x00002000);
ae99258f 1106 vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port),
89b667f8 1107 DPIO_TX_OCALINIT_EN);
0980a60f 1108 mutex_unlock(&dev_priv->dpio_lock);
89b667f8
JB
1109}
1110
1111static void intel_hdmi_post_disable(struct intel_encoder *encoder)
1112{
1113 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1114 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1115 int port = vlv_dport_to_channel(dport);
1116
1117 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
1118 mutex_lock(&dev_priv->dpio_lock);
ae99258f
JN
1119 vlv_dpio_write(dev_priv, DPIO_PCS_TX(port), 0x00000000);
1120 vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port), 0x00e00060);
89b667f8
JB
1121 mutex_unlock(&dev_priv->dpio_lock);
1122}
1123
7d57382e
EA
1124static void intel_hdmi_destroy(struct drm_connector *connector)
1125{
7d57382e
EA
1126 drm_sysfs_connector_remove(connector);
1127 drm_connector_cleanup(connector);
674e2d08 1128 kfree(connector);
7d57382e
EA
1129}
1130
7d57382e 1131static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
5ab432ef 1132 .dpms = intel_connector_dpms,
7d57382e
EA
1133 .detect = intel_hdmi_detect,
1134 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 1135 .set_property = intel_hdmi_set_property,
7d57382e
EA
1136 .destroy = intel_hdmi_destroy,
1137};
1138
1139static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1140 .get_modes = intel_hdmi_get_modes,
1141 .mode_valid = intel_hdmi_mode_valid,
df0e9248 1142 .best_encoder = intel_best_encoder,
7d57382e
EA
1143};
1144
7d57382e 1145static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 1146 .destroy = intel_encoder_destroy,
7d57382e
EA
1147};
1148
55b7d6e8
CW
1149static void
1150intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1151{
3f43c48d 1152 intel_attach_force_audio_property(connector);
e953fd7b 1153 intel_attach_broadcast_rgb_property(connector);
55bc60db 1154 intel_hdmi->color_range_auto = true;
55b7d6e8
CW
1155}
1156
00c09d70
PZ
1157void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1158 struct intel_connector *intel_connector)
7d57382e 1159{
b9cb234c
PZ
1160 struct drm_connector *connector = &intel_connector->base;
1161 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1162 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1163 struct drm_device *dev = intel_encoder->base.dev;
7d57382e 1164 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 1165 enum port port = intel_dig_port->port;
373a3cf7 1166
7d57382e 1167 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 1168 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
1169 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1170
c3febcc4 1171 connector->interlace_allowed = 1;
7d57382e 1172 connector->doublescan_allowed = 0;
66a9278e 1173
08d644ad
DV
1174 switch (port) {
1175 case PORT_B:
f899fc64 1176 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
1d843f9d 1177 intel_encoder->hpd_pin = HPD_PORT_B;
08d644ad
DV
1178 break;
1179 case PORT_C:
7ceae0a5 1180 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
1d843f9d 1181 intel_encoder->hpd_pin = HPD_PORT_C;
08d644ad
DV
1182 break;
1183 case PORT_D:
7ceae0a5 1184 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
1d843f9d 1185 intel_encoder->hpd_pin = HPD_PORT_D;
08d644ad
DV
1186 break;
1187 case PORT_A:
1d843f9d 1188 intel_encoder->hpd_pin = HPD_PORT_A;
08d644ad
DV
1189 /* Internal port only for eDP. */
1190 default:
6e4c1677 1191 BUG();
f8aed700 1192 }
7d57382e 1193
7637bfdb 1194 if (IS_VALLEYVIEW(dev)) {
90b107c8 1195 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 1196 intel_hdmi->set_infoframes = vlv_set_infoframes;
7637bfdb
JB
1197 } else if (!HAS_PCH_SPLIT(dev)) {
1198 intel_hdmi->write_infoframe = g4x_write_infoframe;
1199 intel_hdmi->set_infoframes = g4x_set_infoframes;
22b8bf17 1200 } else if (HAS_DDI(dev)) {
8c5f5f7c 1201 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 1202 intel_hdmi->set_infoframes = hsw_set_infoframes;
fdf1250a
PZ
1203 } else if (HAS_PCH_IBX(dev)) {
1204 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 1205 intel_hdmi->set_infoframes = ibx_set_infoframes;
fdf1250a
PZ
1206 } else {
1207 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 1208 intel_hdmi->set_infoframes = cpt_set_infoframes;
64a8fc01 1209 }
45187ace 1210
affa9354 1211 if (HAS_DDI(dev))
bcbc889b
PZ
1212 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1213 else
1214 intel_connector->get_hw_state = intel_connector_get_hw_state;
b9cb234c
PZ
1215
1216 intel_hdmi_add_properties(intel_hdmi, connector);
1217
1218 intel_connector_attach_encoder(intel_connector, intel_encoder);
1219 drm_sysfs_connector_add(connector);
1220
1221 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1222 * 0xd. Failure to do so will result in spurious interrupts being
1223 * generated on the port when a cable is not attached.
1224 */
1225 if (IS_G4X(dev) && !IS_GM45(dev)) {
1226 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1227 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1228 }
1229}
1230
b242b7f7 1231void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
b9cb234c
PZ
1232{
1233 struct intel_digital_port *intel_dig_port;
1234 struct intel_encoder *intel_encoder;
1235 struct drm_encoder *encoder;
1236 struct intel_connector *intel_connector;
1237
1238 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
1239 if (!intel_dig_port)
1240 return;
1241
1242 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1243 if (!intel_connector) {
1244 kfree(intel_dig_port);
1245 return;
1246 }
1247
1248 intel_encoder = &intel_dig_port->base;
1249 encoder = &intel_encoder->base;
1250
1251 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1252 DRM_MODE_ENCODER_TMDS);
00c09d70 1253
5bfe2ac0 1254 intel_encoder->compute_config = intel_hdmi_compute_config;
c59423a3 1255 intel_encoder->mode_set = intel_hdmi_mode_set;
00c09d70
PZ
1256 intel_encoder->disable = intel_disable_hdmi;
1257 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
045ac3b5 1258 intel_encoder->get_config = intel_hdmi_get_config;
89b667f8 1259 if (IS_VALLEYVIEW(dev)) {
89b667f8 1260 intel_encoder->pre_pll_enable = intel_hdmi_pre_pll_enable;
b76cf76b
JN
1261 intel_encoder->pre_enable = intel_hdmi_pre_enable;
1262 intel_encoder->enable = vlv_enable_hdmi;
89b667f8 1263 intel_encoder->post_disable = intel_hdmi_post_disable;
b76cf76b
JN
1264 } else {
1265 intel_encoder->enable = intel_enable_hdmi;
89b667f8 1266 }
5ab432ef 1267
b9cb234c
PZ
1268 intel_encoder->type = INTEL_OUTPUT_HDMI;
1269 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1270 intel_encoder->cloneable = false;
7d57382e 1271
174edf1f 1272 intel_dig_port->port = port;
b242b7f7 1273 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
b9cb234c 1274 intel_dig_port->dp.output_reg = 0;
55b7d6e8 1275
b9cb234c 1276 intel_hdmi_init_connector(intel_dig_port, intel_connector);
7d57382e 1277}