drm/i915: Update less state during modeset.
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
37811fcc
CW
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
d978ef14 128 int preferred_bpp;
37811fcc 129};
79e53945 130
21d40d37 131struct intel_encoder {
4ef69c7a 132 struct drm_encoder base;
f7217905
ML
133 /*
134 * The new crtc this encoder will be driven from. Only differs from
135 * base->crtc while a modeset is in progress.
136 */
137 struct intel_crtc *new_crtc;
9a935856 138
6847d71b 139 enum intel_output_type type;
bc079e8b 140 unsigned int cloneable;
5ab432ef 141 bool connectors_active;
21d40d37 142 void (*hot_plug)(struct intel_encoder *);
7ae89233 143 bool (*compute_config)(struct intel_encoder *,
5cec258b 144 struct intel_crtc_state *);
dafd226c 145 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 146 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 147 void (*enable)(struct intel_encoder *);
6cc5f341 148 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 149 void (*disable)(struct intel_encoder *);
bf49ec8c 150 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
151 /* Read out the current hw state of this connector, returning true if
152 * the encoder is active. If the encoder is enabled it also set the pipe
153 * it is connected to in the pipe parameter. */
154 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 155 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 156 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
157 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
158 * be set correctly before calling this function. */
045ac3b5 159 void (*get_config)(struct intel_encoder *,
5cec258b 160 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
161 /*
162 * Called during system suspend after all pending requests for the
163 * encoder are flushed (for example for DP AUX transactions) and
164 * device interrupts are disabled.
165 */
166 void (*suspend)(struct intel_encoder *);
f8aed700 167 int crtc_mask;
1d843f9d 168 enum hpd_pin hpd_pin;
79e53945
JB
169};
170
1d508706 171struct intel_panel {
dd06f90e 172 struct drm_display_mode *fixed_mode;
ec9ed197 173 struct drm_display_mode *downclock_mode;
4d891523 174 int fitting_mode;
58c68779
JN
175
176 /* backlight */
177 struct {
c91c9f32 178 bool present;
58c68779 179 u32 level;
6dda730e 180 u32 min;
7bd688cd 181 u32 max;
58c68779 182 bool enabled;
636baebf
JN
183 bool combination_mode; /* gen 2/4 only */
184 bool active_low_pwm;
58c68779
JN
185 struct backlight_device *device;
186 } backlight;
ab656bb9
JN
187
188 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
189};
190
5daa55eb
ZW
191struct intel_connector {
192 struct drm_connector base;
9a935856
DV
193 /*
194 * The fixed encoder this connector is connected to.
195 */
df0e9248 196 struct intel_encoder *encoder;
9a935856 197
f7217905
ML
198 /*
199 * The new encoder this connector will be driven. Only differs from
200 * encoder while a modeset is in progress.
201 */
202 struct intel_encoder *new_encoder;
203
f0947c37
DV
204 /* Reads out the current hw, returning true if the connector is enabled
205 * and active (i.e. dpms ON state). */
206 bool (*get_hw_state)(struct intel_connector *);
1d508706 207
4932e2c3
ID
208 /*
209 * Removes all interfaces through which the connector is accessible
210 * - like sysfs, debugfs entries -, so that no new operations can be
211 * started on the connector. Also makes sure all currently pending
212 * operations finish before returing.
213 */
214 void (*unregister)(struct intel_connector *);
215
1d508706
JN
216 /* Panel info for eDP and LVDS */
217 struct intel_panel panel;
9cd300e0
JN
218
219 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
220 struct edid *edid;
beb60608 221 struct edid *detect_edid;
821450c6
EE
222
223 /* since POLL and HPD connectors may use the same HPD line keep the native
224 state of connector->polled in case hotplug storm detection changes it */
225 u8 polled;
0e32b39c
DA
226
227 void *port; /* store this opaque as its illegal to dereference it */
228
229 struct intel_dp *mst_port;
5daa55eb
ZW
230};
231
80ad9206
VS
232typedef struct dpll {
233 /* given values */
234 int n;
235 int m1, m2;
236 int p1, p2;
237 /* derived values */
238 int dot;
239 int vco;
240 int m;
241 int p;
242} intel_clock_t;
243
de419ab6
ML
244struct intel_atomic_state {
245 struct drm_atomic_state base;
246
247 bool dpll_set;
248 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
249};
250
eeca778a 251struct intel_plane_state {
2b875c22 252 struct drm_plane_state base;
eeca778a
GP
253 struct drm_rect src;
254 struct drm_rect dst;
255 struct drm_rect clip;
eeca778a 256 bool visible;
32b7eeec 257
be41e336
CK
258 /*
259 * scaler_id
260 * = -1 : not using a scaler
261 * >= 0 : using a scalers
262 *
263 * plane requiring a scaler:
264 * - During check_plane, its bit is set in
265 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 266 * update_scaler_plane.
be41e336
CK
267 * - scaler_id indicates the scaler it got assigned.
268 *
269 * plane doesn't require a scaler:
270 * - this can happen when scaling is no more required or plane simply
271 * got disabled.
272 * - During check_plane, corresponding bit is reset in
273 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 274 * update_scaler_plane.
be41e336
CK
275 */
276 int scaler_id;
eeca778a
GP
277};
278
5724dbd1 279struct intel_initial_plane_config {
2d14030b 280 struct intel_framebuffer *fb;
49af449b 281 unsigned int tiling;
46f297fb
JB
282 int size;
283 u32 base;
284};
285
be41e336
CK
286#define SKL_MIN_SRC_W 8
287#define SKL_MAX_SRC_W 4096
288#define SKL_MIN_SRC_H 8
6156a456 289#define SKL_MAX_SRC_H 4096
be41e336
CK
290#define SKL_MIN_DST_W 8
291#define SKL_MAX_DST_W 4096
292#define SKL_MIN_DST_H 8
6156a456 293#define SKL_MAX_DST_H 4096
be41e336
CK
294
295struct intel_scaler {
be41e336
CK
296 int in_use;
297 uint32_t mode;
298};
299
300struct intel_crtc_scaler_state {
301#define SKL_NUM_SCALERS 2
302 struct intel_scaler scalers[SKL_NUM_SCALERS];
303
304 /*
305 * scaler_users: keeps track of users requesting scalers on this crtc.
306 *
307 * If a bit is set, a user is using a scaler.
308 * Here user can be a plane or crtc as defined below:
309 * bits 0-30 - plane (bit position is index from drm_plane_index)
310 * bit 31 - crtc
311 *
312 * Instead of creating a new index to cover planes and crtc, using
313 * existing drm_plane_index for planes which is well less than 31
314 * planes and bit 31 for crtc. This should be fine to cover all
315 * our platforms.
316 *
317 * intel_atomic_setup_scalers will setup available scalers to users
318 * requesting scalers. It will gracefully fail if request exceeds
319 * avilability.
320 */
321#define SKL_CRTC_INDEX 31
322 unsigned scaler_users;
323
324 /* scaler used by crtc for panel fitting purpose */
325 int scaler_id;
326};
327
5cec258b 328struct intel_crtc_state {
2d112de7
ACO
329 struct drm_crtc_state base;
330
bb760063
DV
331 /**
332 * quirks - bitfield with hw state readout quirks
333 *
334 * For various reasons the hw state readout code might not be able to
335 * completely faithfully read out the current state. These cases are
336 * tracked with quirk flags so that fastboot and state checker can act
337 * accordingly.
338 */
9953599b
DV
339#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
340#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
d032ffa0 341#define PIPE_CONFIG_QUIRK_INITIAL_PLANES (1<<2) /* planes are in unknown state */
bb760063
DV
342 unsigned long quirks;
343
37327abd
VS
344 /* Pipe source size (ie. panel fitter input size)
345 * All planes will be positioned inside this space,
346 * and get clipped at the edges. */
347 int pipe_src_w, pipe_src_h;
348
5bfe2ac0
DV
349 /* Whether to set up the PCH/FDI. Note that we never allow sharing
350 * between pch encoders and cpu encoders. */
351 bool has_pch_encoder;
50f3b016 352
e43823ec
JB
353 /* Are we sending infoframes on the attached port */
354 bool has_infoframe;
355
3b117c8f
DV
356 /* CPU Transcoder for the pipe. Currently this can only differ from the
357 * pipe on Haswell (where we have a special eDP transcoder). */
358 enum transcoder cpu_transcoder;
359
50f3b016
DV
360 /*
361 * Use reduced/limited/broadcast rbg range, compressing from the full
362 * range fed into the crtcs.
363 */
364 bool limited_color_range;
365
03afc4a2
DV
366 /* DP has a bunch of special case unfortunately, so mark the pipe
367 * accordingly. */
368 bool has_dp_encoder;
d8b32247 369
6897b4b5
DV
370 /* Whether we should send NULL infoframes. Required for audio. */
371 bool has_hdmi_sink;
372
9ed109a7
DV
373 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
374 * has_dp_encoder is set. */
375 bool has_audio;
376
d8b32247
DV
377 /*
378 * Enable dithering, used when the selected pipe bpp doesn't match the
379 * plane bpp.
380 */
965e0c48 381 bool dither;
f47709a9
DV
382
383 /* Controls for the clock computation, to override various stages. */
384 bool clock_set;
385
09ede541
DV
386 /* SDVO TV has a bunch of special case. To make multifunction encoders
387 * work correctly, we need to track this at runtime.*/
388 bool sdvo_tv_clock;
389
e29c22c0
DV
390 /*
391 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
392 * required. This is set in the 2nd loop of calling encoder's
393 * ->compute_config if the first pick doesn't work out.
394 */
395 bool bw_constrained;
396
f47709a9
DV
397 /* Settings for the intel dpll used on pretty much everything but
398 * haswell. */
80ad9206 399 struct dpll dpll;
f47709a9 400
a43f6e0f
DV
401 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
402 enum intel_dpll_id shared_dpll;
403
96b7dfb7
S
404 /*
405 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
406 * - enum skl_dpll on SKL
407 */
de7cfc63
DV
408 uint32_t ddi_pll_sel;
409
66e985c0
DV
410 /* Actual register state of the dpll, for shared dpll cross-checking. */
411 struct intel_dpll_hw_state dpll_hw_state;
412
965e0c48 413 int pipe_bpp;
6cf86a5e 414 struct intel_link_m_n dp_m_n;
ff9a6750 415
439d7ac0
PB
416 /* m2_n2 for eDP downclock */
417 struct intel_link_m_n dp_m2_n2;
f769cd24 418 bool has_drrs;
439d7ac0 419
ff9a6750
DV
420 /*
421 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
422 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
423 * already multiplied by pixel_multiplier.
df92b1e6 424 */
ff9a6750
DV
425 int port_clock;
426
6cc5f341
DV
427 /* Used by SDVO (and if we ever fix it, HDMI). */
428 unsigned pixel_multiplier;
2dd24552
JB
429
430 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
431 struct {
432 u32 control;
433 u32 pgm_ratios;
68fc8742 434 u32 lvds_border_bits;
b074cec8
JB
435 } gmch_pfit;
436
437 /* Panel fitter placement and size for Ironlake+ */
438 struct {
439 u32 pos;
440 u32 size;
fd4daa9c 441 bool enabled;
fabf6e51 442 bool force_thru;
b074cec8 443 } pch_pfit;
33d29b14 444
ca3a0ff8 445 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 446 int fdi_lanes;
ca3a0ff8 447 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
448
449 bool ips_enabled;
cf532bb2
VS
450
451 bool double_wide;
0e32b39c
DA
452
453 bool dp_encoder_is_mst;
454 int pbn;
be41e336
CK
455
456 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
457
458 /* w/a for waiting 2 vblanks during crtc enable */
459 enum pipe hsw_workaround_pipe;
b8cecdf5
DV
460};
461
0b2ae6d7
VS
462struct intel_pipe_wm {
463 struct intel_wm_level wm[5];
464 uint32_t linetime;
465 bool fbc_wm_enabled;
2a44b76b
VS
466 bool pipe_enabled;
467 bool sprites_enabled;
468 bool sprites_scaled;
0b2ae6d7
VS
469};
470
84c33a64 471struct intel_mmio_flip {
9362c7c5 472 struct work_struct work;
bcafc4e3 473 struct drm_i915_private *i915;
eed29a5b 474 struct drm_i915_gem_request *req;
b2cfe0ab 475 struct intel_crtc *crtc;
84c33a64
SG
476};
477
2ac96d2a
PB
478struct skl_pipe_wm {
479 struct skl_wm_level wm[8];
480 struct skl_wm_level trans_wm;
481 uint32_t linetime;
482};
483
32b7eeec
MR
484/*
485 * Tracking of operations that need to be performed at the beginning/end of an
486 * atomic commit, outside the atomic section where interrupts are disabled.
487 * These are generally operations that grab mutexes or might otherwise sleep
488 * and thus can't be run with interrupts disabled.
489 */
490struct intel_crtc_atomic_commit {
c34c9ee4
MR
491 /* vblank evasion */
492 bool evade;
493 unsigned start_vbl_count;
494
32b7eeec
MR
495 /* Sleepable operations to perform before commit */
496 bool wait_for_flips;
497 bool disable_fbc;
498 bool pre_disable_primary;
499 bool update_wm;
ea2c67bb 500 unsigned disabled_planes;
32b7eeec
MR
501
502 /* Sleepable operations to perform after commit */
503 unsigned fb_bits;
504 bool wait_vblank;
505 bool update_fbc;
506 bool post_enable_primary;
507 unsigned update_sprite_watermarks;
508};
509
79e53945
JB
510struct intel_crtc {
511 struct drm_crtc base;
80824003
JB
512 enum pipe pipe;
513 enum plane plane;
79e53945 514 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
515 /*
516 * Whether the crtc and the connected output pipeline is active. Implies
517 * that crtc->enabled is set, i.e. the current mode configuration has
518 * some outputs connected to this crtc.
08a48469
DV
519 */
520 bool active;
6efdf354 521 unsigned long enabled_power_domains;
652c393a 522 bool lowfreq_avail;
02e792fb 523 struct intel_overlay *overlay;
6b95a207 524 struct intel_unpin_work *unpin_work;
cda4b7d3 525
b4a98e57
CW
526 atomic_t unpin_work_count;
527
e506a0c6
DV
528 /* Display surface base address adjustement for pageflips. Note that on
529 * gen4+ this only adjusts up to a tile, offsets within a tile are
530 * handled in the hw itself (with the TILEOFF register). */
531 unsigned long dspaddr_offset;
532
05394f39 533 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 534 uint32_t cursor_addr;
4b0e333e 535 uint32_t cursor_cntl;
dc41c154 536 uint32_t cursor_size;
4b0e333e 537 uint32_t cursor_base;
4b645f14 538
5724dbd1 539 struct intel_initial_plane_config plane_config;
6e3c9717 540 struct intel_crtc_state *config;
f7217905 541 bool new_enabled;
b8cecdf5 542
10d83730
VS
543 /* reset counter value when the last flip was submitted */
544 unsigned int reset_counter;
8664281b
PZ
545
546 /* Access to these should be protected by dev_priv->irq_lock. */
547 bool cpu_fifo_underrun_disabled;
548 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
549
550 /* per-pipe watermark state */
551 struct {
552 /* watermarks currently being used */
553 struct intel_pipe_wm active;
2ac96d2a
PB
554 /* SKL wm values currently in use */
555 struct skl_pipe_wm skl_active;
0b2ae6d7 556 } wm;
8d7849db 557
80715b2f 558 int scanline_offset;
32b7eeec
MR
559
560 struct intel_crtc_atomic_commit atomic;
be41e336
CK
561
562 /* scalers available on this crtc */
563 int num_scalers;
79e53945
JB
564};
565
c35426d2
VS
566struct intel_plane_wm_parameters {
567 uint32_t horiz_pixels;
ed57cb8a 568 uint32_t vert_pixels;
2cd601c6
CK
569 /*
570 * For packed pixel formats:
571 * bytes_per_pixel - holds bytes per pixel
572 * For planar pixel formats:
573 * bytes_per_pixel - holds bytes per pixel for uv-plane
574 * y_bytes_per_pixel - holds bytes per pixel for y-plane
575 */
c35426d2 576 uint8_t bytes_per_pixel;
2cd601c6 577 uint8_t y_bytes_per_pixel;
c35426d2
VS
578 bool enabled;
579 bool scaled;
0fda6568 580 u64 tiling;
1fc0a8f7 581 unsigned int rotation;
c35426d2
VS
582};
583
b840d907
JB
584struct intel_plane {
585 struct drm_plane base;
7f1f3851 586 int plane;
b840d907 587 enum pipe pipe;
2d354c34 588 bool can_scale;
b840d907 589 int max_downscale;
526682e9 590
47ecbb20
VS
591 /* FIXME convert to properties */
592 struct drm_intel_sprite_colorkey ckey;
593
526682e9
PZ
594 /* Since we need to change the watermarks before/after
595 * enabling/disabling the planes, we need to store the parameters here
596 * as the other pieces of the struct may not reflect the values we want
597 * for the watermark calculations. Currently only Haswell uses this.
598 */
c35426d2 599 struct intel_plane_wm_parameters wm;
526682e9 600
8e7d688b
MR
601 /*
602 * NOTE: Do not place new plane state fields here (e.g., when adding
603 * new plane properties). New runtime state should now be placed in
604 * the intel_plane_state structure and accessed via drm_plane->state.
605 */
606
b840d907 607 void (*update_plane)(struct drm_plane *plane,
b39d53f6 608 struct drm_crtc *crtc,
b840d907 609 struct drm_framebuffer *fb,
b840d907
JB
610 int crtc_x, int crtc_y,
611 unsigned int crtc_w, unsigned int crtc_h,
612 uint32_t x, uint32_t y,
613 uint32_t src_w, uint32_t src_h);
b39d53f6 614 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 615 struct drm_crtc *crtc);
c59cb179 616 int (*check_plane)(struct drm_plane *plane,
061e4b8d 617 struct intel_crtc_state *crtc_state,
c59cb179
MR
618 struct intel_plane_state *state);
619 void (*commit_plane)(struct drm_plane *plane,
620 struct intel_plane_state *state);
b840d907
JB
621};
622
b445e3b0
ED
623struct intel_watermark_params {
624 unsigned long fifo_size;
625 unsigned long max_wm;
626 unsigned long default_wm;
627 unsigned long guard_size;
628 unsigned long cacheline_size;
629};
630
631struct cxsr_latency {
632 int is_desktop;
633 int is_ddr3;
634 unsigned long fsb_freq;
635 unsigned long mem_freq;
636 unsigned long display_sr;
637 unsigned long display_hpll_disable;
638 unsigned long cursor_sr;
639 unsigned long cursor_hpll_disable;
640};
641
de419ab6 642#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 643#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 644#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 645#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 646#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 647#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 648#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 649#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 650#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 651
f5bbfca3 652struct intel_hdmi {
b242b7f7 653 u32 hdmi_reg;
f5bbfca3 654 int ddc_bus;
f5bbfca3 655 uint32_t color_range;
55bc60db 656 bool color_range_auto;
f5bbfca3
ED
657 bool has_hdmi_sink;
658 bool has_audio;
659 enum hdmi_force_audio force_audio;
abedc077 660 bool rgb_quant_range_selectable;
94a11ddc 661 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 662 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 663 enum hdmi_infoframe_type type,
fff63867 664 const void *frame, ssize_t len);
687f4d06 665 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 666 bool enable,
687f4d06 667 struct drm_display_mode *adjusted_mode);
e43823ec 668 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
669};
670
0e32b39c 671struct intel_dp_mst_encoder;
b091cd92 672#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 673
fe3cd48d
R
674/*
675 * enum link_m_n_set:
676 * When platform provides two set of M_N registers for dp, we can
677 * program them and switch between them incase of DRRS.
678 * But When only one such register is provided, we have to program the
679 * required divider value on that registers itself based on the DRRS state.
680 *
681 * M1_N1 : Program dp_m_n on M1_N1 registers
682 * dp_m2_n2 on M2_N2 registers (If supported)
683 *
684 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
685 * M2_N2 registers are not supported
686 */
687
688enum link_m_n_set {
689 /* Sets the m1_n1 and m2_n2 */
690 M1_N1 = 0,
691 M2_N2
692};
693
54d63ca6 694struct intel_dp {
54d63ca6 695 uint32_t output_reg;
9ed35ab1 696 uint32_t aux_ch_ctl_reg;
54d63ca6 697 uint32_t DP;
54d63ca6
SK
698 bool has_audio;
699 enum hdmi_force_audio force_audio;
700 uint32_t color_range;
55bc60db 701 bool color_range_auto;
54d63ca6 702 uint8_t link_bw;
a8f3ef61 703 uint8_t rate_select;
54d63ca6
SK
704 uint8_t lane_count;
705 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 706 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 707 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
708 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
709 uint8_t num_sink_rates;
710 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 711 struct drm_dp_aux aux;
54d63ca6
SK
712 uint8_t train_set[4];
713 int panel_power_up_delay;
714 int panel_power_down_delay;
715 int panel_power_cycle_delay;
716 int backlight_on_delay;
717 int backlight_off_delay;
54d63ca6
SK
718 struct delayed_work panel_vdd_work;
719 bool want_panel_vdd;
dce56b3c
PZ
720 unsigned long last_power_cycle;
721 unsigned long last_power_on;
722 unsigned long last_backlight_off;
5d42f82a 723
01527b31
CT
724 struct notifier_block edp_notifier;
725
a4a5d2f8
VS
726 /*
727 * Pipe whose power sequencer is currently locked into
728 * this port. Only relevant on VLV/CHV.
729 */
730 enum pipe pps_pipe;
36b5f425 731 struct edp_power_seq pps_delays;
a4a5d2f8 732
06ea66b6 733 bool use_tps3;
0e32b39c
DA
734 bool can_mst; /* this port supports mst */
735 bool is_mst;
736 int active_mst_links;
737 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 738 struct intel_connector *attached_connector;
ec5b01dd 739
0e32b39c
DA
740 /* mst connector list */
741 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
742 struct drm_dp_mst_topology_mgr mst_mgr;
743
ec5b01dd 744 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
745 /*
746 * This function returns the value we have to program the AUX_CTL
747 * register with to kick off an AUX transaction.
748 */
749 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
750 bool has_aux_irq,
751 int send_bytes,
752 uint32_t aux_clock_divider);
4e96c977 753 bool train_set_valid;
c5d5ab7a
TP
754
755 /* Displayport compliance testing */
756 unsigned long compliance_test_type;
559be30c
TP
757 unsigned long compliance_test_data;
758 bool compliance_test_active;
54d63ca6
SK
759};
760
da63a9f2
PZ
761struct intel_digital_port {
762 struct intel_encoder base;
174edf1f 763 enum port port;
bcf53de4 764 u32 saved_port_bits;
da63a9f2
PZ
765 struct intel_dp dp;
766 struct intel_hdmi hdmi;
b2c5c181 767 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
768};
769
0e32b39c
DA
770struct intel_dp_mst_encoder {
771 struct intel_encoder base;
772 enum pipe pipe;
773 struct intel_digital_port *primary;
774 void *port; /* store this opaque as its illegal to dereference it */
775};
776
89b667f8
JB
777static inline int
778vlv_dport_to_channel(struct intel_digital_port *dport)
779{
780 switch (dport->port) {
781 case PORT_B:
00fc31b7 782 case PORT_D:
e4607fcf 783 return DPIO_CH0;
89b667f8 784 case PORT_C:
e4607fcf 785 return DPIO_CH1;
89b667f8
JB
786 default:
787 BUG();
788 }
789}
790
eb69b0e5
CML
791static inline int
792vlv_pipe_to_channel(enum pipe pipe)
793{
794 switch (pipe) {
795 case PIPE_A:
796 case PIPE_C:
797 return DPIO_CH0;
798 case PIPE_B:
799 return DPIO_CH1;
800 default:
801 BUG();
802 }
803}
804
f875c15a
CW
805static inline struct drm_crtc *
806intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
807{
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 return dev_priv->pipe_to_crtc_mapping[pipe];
810}
811
417ae147
CW
812static inline struct drm_crtc *
813intel_get_crtc_for_plane(struct drm_device *dev, int plane)
814{
815 struct drm_i915_private *dev_priv = dev->dev_private;
816 return dev_priv->plane_to_crtc_mapping[plane];
817}
818
4e5359cd
SF
819struct intel_unpin_work {
820 struct work_struct work;
b4a98e57 821 struct drm_crtc *crtc;
ab8d6675 822 struct drm_framebuffer *old_fb;
05394f39 823 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 824 struct drm_pending_vblank_event *event;
e7d841ca
CW
825 atomic_t pending;
826#define INTEL_FLIP_INACTIVE 0
827#define INTEL_FLIP_PENDING 1
828#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
829 u32 flip_count;
830 u32 gtt_offset;
f06cc1b9 831 struct drm_i915_gem_request *flip_queued_req;
d6bbafa1
CW
832 int flip_queued_vblank;
833 int flip_ready_vblank;
4e5359cd
SF
834 bool enable_stall_check;
835};
836
5f1aae65
PZ
837struct intel_load_detect_pipe {
838 struct drm_framebuffer *release_fb;
839 bool load_detect_temp;
840 int dpms_mode;
841};
79e53945 842
5f1aae65
PZ
843static inline struct intel_encoder *
844intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
845{
846 return to_intel_connector(connector)->encoder;
847}
848
da63a9f2
PZ
849static inline struct intel_digital_port *
850enc_to_dig_port(struct drm_encoder *encoder)
851{
852 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
853}
854
0e32b39c
DA
855static inline struct intel_dp_mst_encoder *
856enc_to_mst(struct drm_encoder *encoder)
857{
858 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
859}
860
9ff8c9ba
ID
861static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
862{
863 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
864}
865
866static inline struct intel_digital_port *
867dp_to_dig_port(struct intel_dp *intel_dp)
868{
869 return container_of(intel_dp, struct intel_digital_port, dp);
870}
871
872static inline struct intel_digital_port *
873hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
874{
875 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
876}
877
6af31a65
DL
878/*
879 * Returns the number of planes for this pipe, ie the number of sprites + 1
880 * (primary plane). This doesn't count the cursor plane then.
881 */
882static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
883{
884 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
885}
5f1aae65 886
47339cd9 887/* intel_fifo_underrun.c */
a72e4c9f 888bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 889 enum pipe pipe, bool enable);
a72e4c9f 890bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
891 enum transcoder pch_transcoder,
892 bool enable);
1f7247c0
DV
893void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
894 enum pipe pipe);
895void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
896 enum transcoder pch_transcoder);
a72e4c9f 897void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
898
899/* i915_irq.c */
480c8033
DV
900void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
901void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
902void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
903void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 904void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
905void gen6_enable_rps_interrupts(struct drm_device *dev);
906void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 907u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
908void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
909void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
910static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
911{
912 /*
913 * We only use drm_irq_uninstall() at unload and VT switch, so
914 * this is the only thing we need to check.
915 */
2aeb7d3a 916 return dev_priv->pm.irqs_enabled;
9df7575f
JB
917}
918
a225f079 919int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
920void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
921 unsigned int pipe_mask);
5f1aae65 922
5f1aae65 923/* intel_crt.c */
87440425 924void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
925
926
927/* intel_ddi.c */
87440425
PZ
928void intel_prepare_ddi(struct drm_device *dev);
929void hsw_fdi_link_train(struct drm_crtc *crtc);
930void intel_ddi_init(struct drm_device *dev, enum port port);
931enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
932bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
933void intel_ddi_pll_init(struct drm_device *dev);
934void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
935void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
936 enum transcoder cpu_transcoder);
937void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
938void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
939bool intel_ddi_pll_select(struct intel_crtc *crtc,
940 struct intel_crtc_state *crtc_state);
87440425
PZ
941void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
942void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
943bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
944void intel_ddi_fdi_disable(struct drm_crtc *crtc);
945void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 946 struct intel_crtc_state *pipe_config);
bcddf610
S
947struct intel_encoder *
948intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 949
44905a27 950void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 951void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 952 struct intel_crtc_state *pipe_config);
0e32b39c 953void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
96fb9f9b
VK
954void bxt_ddi_vswing_sequence(struct drm_device *dev, u32 level,
955 enum port port, int type);
5f1aae65 956
b680c37a 957/* intel_frontbuffer.c */
f99d7069 958void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b
PZ
959 struct intel_engine_cs *ring,
960 enum fb_op_origin origin);
f99d7069
DV
961void intel_frontbuffer_flip_prepare(struct drm_device *dev,
962 unsigned frontbuffer_bits);
963void intel_frontbuffer_flip_complete(struct drm_device *dev,
964 unsigned frontbuffer_bits);
965void intel_frontbuffer_flush(struct drm_device *dev,
966 unsigned frontbuffer_bits);
967/**
5c323b2a 968 * intel_frontbuffer_flip - synchronous frontbuffer flip
f99d7069
DV
969 * @dev: DRM device
970 * @frontbuffer_bits: frontbuffer plane tracking bits
971 *
972 * This function gets called after scheduling a flip on @obj. This is for
973 * synchronous plane updates which will happen on the next vblank and which will
974 * not get delayed by pending gpu rendering.
975 *
976 * Can be called without any locks held.
977 */
978static inline
979void intel_frontbuffer_flip(struct drm_device *dev,
980 unsigned frontbuffer_bits)
981{
982 intel_frontbuffer_flush(dev, frontbuffer_bits);
983}
984
6761dd31
TU
985unsigned int intel_fb_align_height(struct drm_device *dev,
986 unsigned int height,
987 uint32_t pixel_format,
988 uint64_t fb_format_modifier);
f99d7069 989void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
b680c37a 990
b321803d
DL
991u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
992 uint32_t pixel_format);
b680c37a 993
7c10a2b5
JN
994/* intel_audio.c */
995void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
996void intel_audio_codec_enable(struct intel_encoder *encoder);
997void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
998void i915_audio_component_init(struct drm_i915_private *dev_priv);
999void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1000
b680c37a 1001/* intel_display.c */
65a3fea0 1002extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
1003bool intel_has_pending_fb_unpin(struct drm_device *dev);
1004int intel_pch_rawclk(struct drm_device *dev);
1005void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1006void intel_mark_idle(struct drm_device *dev);
1007void intel_crtc_restore_mode(struct drm_crtc *crtc);
9716c691 1008void intel_display_suspend(struct drm_device *dev);
5da76e94 1009int intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
1010void intel_crtc_update_dpms(struct drm_crtc *crtc);
1011void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1012int intel_connector_init(struct intel_connector *);
1013struct intel_connector *intel_connector_alloc(void);
87440425
PZ
1014void intel_connector_dpms(struct drm_connector *, int mode);
1015bool intel_connector_get_hw_state(struct intel_connector *connector);
1016void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
1017bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1018 struct intel_digital_port *port);
87440425
PZ
1019void intel_connector_attach_encoder(struct intel_connector *connector,
1020 struct intel_encoder *encoder);
1021struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1022struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1023 struct drm_crtc *crtc);
752aa88a 1024enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1025int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1026 struct drm_file *file_priv);
87440425
PZ
1027enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1028 enum pipe pipe);
4093561b 1029bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1030static inline void
1031intel_wait_for_vblank(struct drm_device *dev, int pipe)
1032{
1033 drm_wait_one_vblank(dev, pipe);
1034}
87440425 1035int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1036void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1037 struct intel_digital_port *dport,
1038 unsigned int expected_mask);
87440425
PZ
1039bool intel_get_load_detect_pipe(struct drm_connector *connector,
1040 struct drm_display_mode *mode,
51fd371b
RC
1041 struct intel_load_detect_pipe *old,
1042 struct drm_modeset_acquire_ctx *ctx);
87440425 1043void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1044 struct intel_load_detect_pipe *old,
1045 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1046int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1047 struct drm_framebuffer *fb,
82bc3b2d 1048 const struct drm_plane_state *plane_state,
a4872ba6 1049 struct intel_engine_cs *pipelined);
a8bb6818
DV
1050struct drm_framebuffer *
1051__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1052 struct drm_mode_fb_cmd2 *mode_cmd,
1053 struct drm_i915_gem_object *obj);
87440425
PZ
1054void intel_prepare_page_flip(struct drm_device *dev, int plane);
1055void intel_finish_page_flip(struct drm_device *dev, int pipe);
1056void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1057void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1058int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
1059 struct drm_framebuffer *fb,
1060 const struct drm_plane_state *new_state);
38f3ce3a 1061void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
1062 struct drm_framebuffer *fb,
1063 const struct drm_plane_state *old_state);
a98b3431
MR
1064int intel_plane_atomic_get_property(struct drm_plane *plane,
1065 const struct drm_plane_state *state,
1066 struct drm_property *property,
1067 uint64_t *val);
1068int intel_plane_atomic_set_property(struct drm_plane *plane,
1069 struct drm_plane_state *state,
1070 struct drm_property *property,
1071 uint64_t val);
da20eabd
ML
1072int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1073 struct drm_plane_state *plane_state);
716c2e55 1074
50470bb0
TU
1075unsigned int
1076intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1077 uint64_t fb_format_modifier);
1078
121920fa
TU
1079static inline bool
1080intel_rotation_90_or_270(unsigned int rotation)
1081{
1082 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1083}
1084
3b7a5119
SJ
1085void intel_create_rotation_property(struct drm_device *dev,
1086 struct intel_plane *plane);
1087
716c2e55 1088/* shared dpll functions */
5f1aae65 1089struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1090void assert_shared_dpll(struct drm_i915_private *dev_priv,
1091 struct intel_shared_dpll *pll,
1092 bool state);
1093#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1094#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1095struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1096 struct intel_crtc_state *state);
716c2e55 1097
d288f65f
VS
1098void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1099 const struct dpll *dpll);
1100void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1101
716c2e55 1102/* modesetting asserts */
b680c37a
DV
1103void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1104 enum pipe pipe);
55607e8a
DV
1105void assert_pll(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state);
1107#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1108#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1109void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state);
1111#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1112#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1113void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1114#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1115#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4e9a86b6
VS
1116unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1117 int *x, int *y,
87440425
PZ
1118 unsigned int tiling_mode,
1119 unsigned int bpp,
1120 unsigned int pitch);
7514747d
VS
1121void intel_prepare_reset(struct drm_device *dev);
1122void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1123void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1124void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1125void broxton_init_cdclk(struct drm_device *dev);
1126void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1127void broxton_ddi_phy_init(struct drm_device *dev);
1128void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1129void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1130void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af
DL
1131void skl_init_cdclk(struct drm_i915_private *dev_priv);
1132void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
87440425 1133void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1134 struct intel_crtc_state *pipe_config);
fe3cd48d 1135void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1136int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1137void
5cec258b 1138ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1139 int dotclock);
5ab7b0b7
ID
1140bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1141 intel_clock_t *best_clock);
87440425 1142bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1143void hsw_enable_ips(struct intel_crtc *crtc);
1144void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1145enum intel_display_power_domain
1146intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1147void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1148 struct intel_crtc_state *pipe_config);
46a55d30 1149void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1150void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7
ML
1151
1152int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state, int force_detach);
6156a456 1153int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1154
121920fa
TU
1155unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1156 struct drm_i915_gem_object *obj);
6156a456
CK
1157u32 skl_plane_ctl_format(uint32_t pixel_format);
1158u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1159u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1160
eb805623
DV
1161/* intel_csr.c */
1162void intel_csr_ucode_init(struct drm_device *dev);
dc174300
SS
1163enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1164void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1165 enum csr_state state);
eb805623
DV
1166void intel_csr_load_program(struct drm_device *dev);
1167void intel_csr_ucode_fini(struct drm_device *dev);
5aefb239 1168void assert_csr_loaded(struct drm_i915_private *dev_priv);
eb805623 1169
5f1aae65 1170/* intel_dp.c */
87440425
PZ
1171void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1172bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1173 struct intel_connector *intel_connector);
87440425
PZ
1174void intel_dp_start_link_train(struct intel_dp *intel_dp);
1175void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1176void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1177void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1178void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1179int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1180bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1181 struct intel_crtc_state *pipe_config);
5d8a7752 1182bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1183enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1184 bool long_hpd);
4be73780
DV
1185void intel_edp_backlight_on(struct intel_dp *intel_dp);
1186void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1187void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1188void intel_edp_panel_on(struct intel_dp *intel_dp);
1189void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1190void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1191void intel_dp_mst_suspend(struct drm_device *dev);
1192void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1193int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1194int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1195void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1196void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1197uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1198void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1199void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1200void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1201void intel_edp_drrs_invalidate(struct drm_device *dev,
1202 unsigned frontbuffer_bits);
1203void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
0bc12bcb 1204
0e32b39c
DA
1205/* intel_dp_mst.c */
1206int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1207void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1208/* intel_dsi.c */
4328633d 1209void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1210
1211
1212/* intel_dvo.c */
87440425 1213void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1214
1215
0632fef6 1216/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
1217#ifdef CONFIG_DRM_I915_FBDEV
1218extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1219extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1220extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1221extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1222extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1223extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1224#else
1225static inline int intel_fbdev_init(struct drm_device *dev)
1226{
1227 return 0;
1228}
5f1aae65 1229
d1d70677 1230static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1231{
1232}
1233
1234static inline void intel_fbdev_fini(struct drm_device *dev)
1235{
1236}
1237
82e3b8c1 1238static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1239{
1240}
1241
0632fef6 1242static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1243{
1244}
1245#endif
5f1aae65 1246
7ff0ebcc
RV
1247/* intel_fbc.c */
1248bool intel_fbc_enabled(struct drm_device *dev);
1249void intel_fbc_update(struct drm_device *dev);
1250void intel_fbc_init(struct drm_i915_private *dev_priv);
1251void intel_fbc_disable(struct drm_device *dev);
dbef0f15
PZ
1252void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1253 unsigned int frontbuffer_bits,
1254 enum fb_op_origin origin);
1255void intel_fbc_flush(struct drm_i915_private *dev_priv,
1256 unsigned int frontbuffer_bits);
2e8144a5 1257const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
7ff0ebcc 1258
5f1aae65 1259/* intel_hdmi.c */
87440425
PZ
1260void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1261void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1262 struct intel_connector *intel_connector);
1263struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1264bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1265 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1266
1267
1268/* intel_lvds.c */
87440425
PZ
1269void intel_lvds_init(struct drm_device *dev);
1270bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1271
1272
1273/* intel_modes.c */
1274int intel_connector_update_modes(struct drm_connector *connector,
87440425 1275 struct edid *edid);
5f1aae65 1276int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1277void intel_attach_force_audio_property(struct drm_connector *connector);
1278void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1279
1280
1281/* intel_overlay.c */
87440425
PZ
1282void intel_setup_overlay(struct drm_device *dev);
1283void intel_cleanup_overlay(struct drm_device *dev);
1284int intel_overlay_switch_off(struct intel_overlay *overlay);
1285int intel_overlay_put_image(struct drm_device *dev, void *data,
1286 struct drm_file *file_priv);
1287int intel_overlay_attrs(struct drm_device *dev, void *data,
1288 struct drm_file *file_priv);
1362b776 1289void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1290
1291
1292/* intel_panel.c */
87440425 1293int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1294 struct drm_display_mode *fixed_mode,
1295 struct drm_display_mode *downclock_mode);
87440425
PZ
1296void intel_panel_fini(struct intel_panel *panel);
1297void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1298 struct drm_display_mode *adjusted_mode);
1299void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1300 struct intel_crtc_state *pipe_config,
87440425
PZ
1301 int fitting_mode);
1302void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1303 struct intel_crtc_state *pipe_config,
87440425 1304 int fitting_mode);
6dda730e
JN
1305void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1306 u32 level, u32 max);
6517d273 1307int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1308void intel_panel_enable_backlight(struct intel_connector *connector);
1309void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1310void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1311void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1312enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1313extern struct drm_display_mode *intel_find_panel_downclock(
1314 struct drm_device *dev,
1315 struct drm_display_mode *fixed_mode,
1316 struct drm_connector *connector);
0962c3c9
VS
1317void intel_backlight_register(struct drm_device *dev);
1318void intel_backlight_unregister(struct drm_device *dev);
1319
5f1aae65 1320
0bc12bcb 1321/* intel_psr.c */
0bc12bcb
RV
1322void intel_psr_enable(struct intel_dp *intel_dp);
1323void intel_psr_disable(struct intel_dp *intel_dp);
1324void intel_psr_invalidate(struct drm_device *dev,
1325 unsigned frontbuffer_bits);
1326void intel_psr_flush(struct drm_device *dev,
1327 unsigned frontbuffer_bits);
1328void intel_psr_init(struct drm_device *dev);
c7240c3b 1329void intel_psr_single_frame_update(struct drm_device *dev);
0bc12bcb 1330
9c065a7d
DV
1331/* intel_runtime_pm.c */
1332int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1333void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1334void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1335void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1336
f458ebbc
DV
1337bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1338 enum intel_display_power_domain domain);
1339bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1340 enum intel_display_power_domain domain);
9c065a7d
DV
1341void intel_display_power_get(struct drm_i915_private *dev_priv,
1342 enum intel_display_power_domain domain);
1343void intel_display_power_put(struct drm_i915_private *dev_priv,
1344 enum intel_display_power_domain domain);
1345void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1346void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1347void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1348void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1349void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1350
d9bc89d9
DV
1351void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1352
5f1aae65 1353/* intel_pm.c */
87440425
PZ
1354void intel_init_clock_gating(struct drm_device *dev);
1355void intel_suspend_hw(struct drm_device *dev);
546c81fd 1356int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1357void intel_update_watermarks(struct drm_crtc *crtc);
1358void intel_update_sprite_watermarks(struct drm_plane *plane,
1359 struct drm_crtc *crtc,
ed57cb8a
DL
1360 uint32_t sprite_width,
1361 uint32_t sprite_height,
1362 int pixel_size,
87440425
PZ
1363 bool enabled, bool scaled);
1364void intel_init_pm(struct drm_device *dev);
f742a552 1365void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1366void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1367void intel_gpu_ips_teardown(void);
ae48434c
ID
1368void intel_init_gt_powersave(struct drm_device *dev);
1369void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1370void intel_enable_gt_powersave(struct drm_device *dev);
1371void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1372void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1373void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1374void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1375void gen6_rps_busy(struct drm_i915_private *dev_priv);
1376void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1377void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1378void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1379 struct intel_rps_client *rps,
1380 unsigned long submitted);
6ad790c0 1381void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1382 struct drm_i915_gem_request *req);
243e6a44 1383void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1384void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1385void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1386 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1387uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
72662e10 1388
5f1aae65 1389/* intel_sdvo.c */
87440425 1390bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1391
2b28bb1b 1392
5f1aae65 1393/* intel_sprite.c */
87440425 1394int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
e57465f3 1395int intel_plane_restore(struct drm_plane *plane);
87440425
PZ
1396int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1397 struct drm_file *file_priv);
9362c7c5
ACO
1398bool intel_pipe_update_start(struct intel_crtc *crtc,
1399 uint32_t *start_vbl_count);
1400void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
5f1aae65
PZ
1401
1402/* intel_tv.c */
87440425 1403void intel_tv_init(struct drm_device *dev);
20ddf665 1404
ea2c67bb 1405/* intel_atomic.c */
5ee67f1c
MR
1406int intel_atomic_check(struct drm_device *dev,
1407 struct drm_atomic_state *state);
1408int intel_atomic_commit(struct drm_device *dev,
1409 struct drm_atomic_state *state,
1410 bool async);
2545e4a6
MR
1411int intel_connector_atomic_get_property(struct drm_connector *connector,
1412 const struct drm_connector_state *state,
1413 struct drm_property *property,
1414 uint64_t *val);
1356837e
MR
1415struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1416void intel_crtc_destroy_state(struct drm_crtc *crtc,
1417 struct drm_crtc_state *state);
de419ab6
ML
1418struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1419void intel_atomic_state_clear(struct drm_atomic_state *);
1420struct intel_shared_dpll_config *
1421intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1422
10f81c19
ACO
1423static inline struct intel_crtc_state *
1424intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1425 struct intel_crtc *crtc)
1426{
1427 struct drm_crtc_state *crtc_state;
1428 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1429 if (IS_ERR(crtc_state))
0b6cc188 1430 return ERR_CAST(crtc_state);
10f81c19
ACO
1431
1432 return to_intel_crtc_state(crtc_state);
1433}
d03c93d4
CK
1434int intel_atomic_setup_scalers(struct drm_device *dev,
1435 struct intel_crtc *intel_crtc,
1436 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1437
1438/* intel_atomic_plane.c */
8e7d688b 1439struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1440struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1441void intel_plane_destroy_state(struct drm_plane *plane,
1442 struct drm_plane_state *state);
1443extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1444
79e53945 1445#endif /* __INTEL_DRV_H__ */