drm/i915: Avoid confusion between DP and TRANS_DP_CTL in DP .get_config()
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
37811fcc
CW
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
d978ef14 128 int preferred_bpp;
37811fcc 129};
79e53945 130
21d40d37 131struct intel_encoder {
4ef69c7a 132 struct drm_encoder base;
9a935856 133
6847d71b 134 enum intel_output_type type;
bc079e8b 135 unsigned int cloneable;
21d40d37 136 void (*hot_plug)(struct intel_encoder *);
7ae89233 137 bool (*compute_config)(struct intel_encoder *,
5cec258b 138 struct intel_crtc_state *);
dafd226c 139 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 140 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 141 void (*enable)(struct intel_encoder *);
6cc5f341 142 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 143 void (*disable)(struct intel_encoder *);
bf49ec8c 144 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
145 /* Read out the current hw state of this connector, returning true if
146 * the encoder is active. If the encoder is enabled it also set the pipe
147 * it is connected to in the pipe parameter. */
148 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 149 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 150 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
151 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
152 * be set correctly before calling this function. */
045ac3b5 153 void (*get_config)(struct intel_encoder *,
5cec258b 154 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
155 /*
156 * Called during system suspend after all pending requests for the
157 * encoder are flushed (for example for DP AUX transactions) and
158 * device interrupts are disabled.
159 */
160 void (*suspend)(struct intel_encoder *);
f8aed700 161 int crtc_mask;
1d843f9d 162 enum hpd_pin hpd_pin;
79e53945
JB
163};
164
1d508706 165struct intel_panel {
dd06f90e 166 struct drm_display_mode *fixed_mode;
ec9ed197 167 struct drm_display_mode *downclock_mode;
4d891523 168 int fitting_mode;
58c68779
JN
169
170 /* backlight */
171 struct {
c91c9f32 172 bool present;
58c68779 173 u32 level;
6dda730e 174 u32 min;
7bd688cd 175 u32 max;
58c68779 176 bool enabled;
636baebf
JN
177 bool combination_mode; /* gen 2/4 only */
178 bool active_low_pwm;
b029e66f
SK
179
180 /* PWM chip */
181 struct pwm_device *pwm;
182
58c68779
JN
183 struct backlight_device *device;
184 } backlight;
ab656bb9
JN
185
186 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
187};
188
5daa55eb
ZW
189struct intel_connector {
190 struct drm_connector base;
9a935856
DV
191 /*
192 * The fixed encoder this connector is connected to.
193 */
df0e9248 194 struct intel_encoder *encoder;
9a935856 195
f0947c37
DV
196 /* Reads out the current hw, returning true if the connector is enabled
197 * and active (i.e. dpms ON state). */
198 bool (*get_hw_state)(struct intel_connector *);
1d508706 199
4932e2c3
ID
200 /*
201 * Removes all interfaces through which the connector is accessible
202 * - like sysfs, debugfs entries -, so that no new operations can be
203 * started on the connector. Also makes sure all currently pending
204 * operations finish before returing.
205 */
206 void (*unregister)(struct intel_connector *);
207
1d508706
JN
208 /* Panel info for eDP and LVDS */
209 struct intel_panel panel;
9cd300e0
JN
210
211 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
212 struct edid *edid;
beb60608 213 struct edid *detect_edid;
821450c6
EE
214
215 /* since POLL and HPD connectors may use the same HPD line keep the native
216 state of connector->polled in case hotplug storm detection changes it */
217 u8 polled;
0e32b39c
DA
218
219 void *port; /* store this opaque as its illegal to dereference it */
220
221 struct intel_dp *mst_port;
5daa55eb
ZW
222};
223
80ad9206
VS
224typedef struct dpll {
225 /* given values */
226 int n;
227 int m1, m2;
228 int p1, p2;
229 /* derived values */
230 int dot;
231 int vco;
232 int m;
233 int p;
234} intel_clock_t;
235
de419ab6
ML
236struct intel_atomic_state {
237 struct drm_atomic_state base;
238
27c329ed 239 unsigned int cdclk;
de419ab6
ML
240 bool dpll_set;
241 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
242};
243
eeca778a 244struct intel_plane_state {
2b875c22 245 struct drm_plane_state base;
eeca778a
GP
246 struct drm_rect src;
247 struct drm_rect dst;
248 struct drm_rect clip;
eeca778a 249 bool visible;
32b7eeec 250
be41e336
CK
251 /*
252 * scaler_id
253 * = -1 : not using a scaler
254 * >= 0 : using a scalers
255 *
256 * plane requiring a scaler:
257 * - During check_plane, its bit is set in
258 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 259 * update_scaler_plane.
be41e336
CK
260 * - scaler_id indicates the scaler it got assigned.
261 *
262 * plane doesn't require a scaler:
263 * - this can happen when scaling is no more required or plane simply
264 * got disabled.
265 * - During check_plane, corresponding bit is reset in
266 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 267 * update_scaler_plane.
be41e336
CK
268 */
269 int scaler_id;
818ed961
ML
270
271 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
272};
273
5724dbd1 274struct intel_initial_plane_config {
2d14030b 275 struct intel_framebuffer *fb;
49af449b 276 unsigned int tiling;
46f297fb
JB
277 int size;
278 u32 base;
279};
280
be41e336
CK
281#define SKL_MIN_SRC_W 8
282#define SKL_MAX_SRC_W 4096
283#define SKL_MIN_SRC_H 8
6156a456 284#define SKL_MAX_SRC_H 4096
be41e336
CK
285#define SKL_MIN_DST_W 8
286#define SKL_MAX_DST_W 4096
287#define SKL_MIN_DST_H 8
6156a456 288#define SKL_MAX_DST_H 4096
be41e336
CK
289
290struct intel_scaler {
be41e336
CK
291 int in_use;
292 uint32_t mode;
293};
294
295struct intel_crtc_scaler_state {
296#define SKL_NUM_SCALERS 2
297 struct intel_scaler scalers[SKL_NUM_SCALERS];
298
299 /*
300 * scaler_users: keeps track of users requesting scalers on this crtc.
301 *
302 * If a bit is set, a user is using a scaler.
303 * Here user can be a plane or crtc as defined below:
304 * bits 0-30 - plane (bit position is index from drm_plane_index)
305 * bit 31 - crtc
306 *
307 * Instead of creating a new index to cover planes and crtc, using
308 * existing drm_plane_index for planes which is well less than 31
309 * planes and bit 31 for crtc. This should be fine to cover all
310 * our platforms.
311 *
312 * intel_atomic_setup_scalers will setup available scalers to users
313 * requesting scalers. It will gracefully fail if request exceeds
314 * avilability.
315 */
316#define SKL_CRTC_INDEX 31
317 unsigned scaler_users;
318
319 /* scaler used by crtc for panel fitting purpose */
320 int scaler_id;
321};
322
1ed51de9
DV
323/* drm_mode->private_flags */
324#define I915_MODE_FLAG_INHERITED 1
325
5cec258b 326struct intel_crtc_state {
2d112de7
ACO
327 struct drm_crtc_state base;
328
bb760063
DV
329 /**
330 * quirks - bitfield with hw state readout quirks
331 *
332 * For various reasons the hw state readout code might not be able to
333 * completely faithfully read out the current state. These cases are
334 * tracked with quirk flags so that fastboot and state checker can act
335 * accordingly.
336 */
9953599b 337#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
338 unsigned long quirks;
339
37327abd
VS
340 /* Pipe source size (ie. panel fitter input size)
341 * All planes will be positioned inside this space,
342 * and get clipped at the edges. */
343 int pipe_src_w, pipe_src_h;
344
5bfe2ac0
DV
345 /* Whether to set up the PCH/FDI. Note that we never allow sharing
346 * between pch encoders and cpu encoders. */
347 bool has_pch_encoder;
50f3b016 348
e43823ec
JB
349 /* Are we sending infoframes on the attached port */
350 bool has_infoframe;
351
3b117c8f
DV
352 /* CPU Transcoder for the pipe. Currently this can only differ from the
353 * pipe on Haswell (where we have a special eDP transcoder). */
354 enum transcoder cpu_transcoder;
355
50f3b016
DV
356 /*
357 * Use reduced/limited/broadcast rbg range, compressing from the full
358 * range fed into the crtcs.
359 */
360 bool limited_color_range;
361
03afc4a2
DV
362 /* DP has a bunch of special case unfortunately, so mark the pipe
363 * accordingly. */
364 bool has_dp_encoder;
d8b32247 365
6897b4b5
DV
366 /* Whether we should send NULL infoframes. Required for audio. */
367 bool has_hdmi_sink;
368
9ed109a7
DV
369 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
370 * has_dp_encoder is set. */
371 bool has_audio;
372
d8b32247
DV
373 /*
374 * Enable dithering, used when the selected pipe bpp doesn't match the
375 * plane bpp.
376 */
965e0c48 377 bool dither;
f47709a9
DV
378
379 /* Controls for the clock computation, to override various stages. */
380 bool clock_set;
381
09ede541
DV
382 /* SDVO TV has a bunch of special case. To make multifunction encoders
383 * work correctly, we need to track this at runtime.*/
384 bool sdvo_tv_clock;
385
e29c22c0
DV
386 /*
387 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
388 * required. This is set in the 2nd loop of calling encoder's
389 * ->compute_config if the first pick doesn't work out.
390 */
391 bool bw_constrained;
392
f47709a9
DV
393 /* Settings for the intel dpll used on pretty much everything but
394 * haswell. */
80ad9206 395 struct dpll dpll;
f47709a9 396
a43f6e0f
DV
397 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
398 enum intel_dpll_id shared_dpll;
399
96b7dfb7
S
400 /*
401 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
402 * - enum skl_dpll on SKL
403 */
de7cfc63
DV
404 uint32_t ddi_pll_sel;
405
66e985c0
DV
406 /* Actual register state of the dpll, for shared dpll cross-checking. */
407 struct intel_dpll_hw_state dpll_hw_state;
408
965e0c48 409 int pipe_bpp;
6cf86a5e 410 struct intel_link_m_n dp_m_n;
ff9a6750 411
439d7ac0
PB
412 /* m2_n2 for eDP downclock */
413 struct intel_link_m_n dp_m2_n2;
f769cd24 414 bool has_drrs;
439d7ac0 415
ff9a6750
DV
416 /*
417 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
418 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
419 * already multiplied by pixel_multiplier.
df92b1e6 420 */
ff9a6750
DV
421 int port_clock;
422
6cc5f341
DV
423 /* Used by SDVO (and if we ever fix it, HDMI). */
424 unsigned pixel_multiplier;
2dd24552
JB
425
426 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
427 struct {
428 u32 control;
429 u32 pgm_ratios;
68fc8742 430 u32 lvds_border_bits;
b074cec8
JB
431 } gmch_pfit;
432
433 /* Panel fitter placement and size for Ironlake+ */
434 struct {
435 u32 pos;
436 u32 size;
fd4daa9c 437 bool enabled;
fabf6e51 438 bool force_thru;
b074cec8 439 } pch_pfit;
33d29b14 440
ca3a0ff8 441 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 442 int fdi_lanes;
ca3a0ff8 443 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
444
445 bool ips_enabled;
cf532bb2
VS
446
447 bool double_wide;
0e32b39c
DA
448
449 bool dp_encoder_is_mst;
450 int pbn;
be41e336
CK
451
452 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
453
454 /* w/a for waiting 2 vblanks during crtc enable */
455 enum pipe hsw_workaround_pipe;
b8cecdf5
DV
456};
457
262cd2e1
VS
458struct vlv_wm_state {
459 struct vlv_pipe_wm wm[3];
460 struct vlv_sr_wm sr[3];
461 uint8_t num_active_planes;
462 uint8_t num_levels;
463 uint8_t level;
464 bool cxsr;
465};
466
0b2ae6d7
VS
467struct intel_pipe_wm {
468 struct intel_wm_level wm[5];
469 uint32_t linetime;
470 bool fbc_wm_enabled;
2a44b76b
VS
471 bool pipe_enabled;
472 bool sprites_enabled;
473 bool sprites_scaled;
0b2ae6d7
VS
474};
475
84c33a64 476struct intel_mmio_flip {
9362c7c5 477 struct work_struct work;
bcafc4e3 478 struct drm_i915_private *i915;
eed29a5b 479 struct drm_i915_gem_request *req;
b2cfe0ab 480 struct intel_crtc *crtc;
84c33a64
SG
481};
482
2ac96d2a
PB
483struct skl_pipe_wm {
484 struct skl_wm_level wm[8];
485 struct skl_wm_level trans_wm;
486 uint32_t linetime;
487};
488
32b7eeec
MR
489/*
490 * Tracking of operations that need to be performed at the beginning/end of an
491 * atomic commit, outside the atomic section where interrupts are disabled.
492 * These are generally operations that grab mutexes or might otherwise sleep
493 * and thus can't be run with interrupts disabled.
494 */
495struct intel_crtc_atomic_commit {
496 /* Sleepable operations to perform before commit */
497 bool wait_for_flips;
498 bool disable_fbc;
066cf55b 499 bool disable_ips;
852eb00d 500 bool disable_cxsr;
32b7eeec 501 bool pre_disable_primary;
f015c551 502 bool update_wm_pre, update_wm_post;
ea2c67bb 503 unsigned disabled_planes;
32b7eeec
MR
504
505 /* Sleepable operations to perform after commit */
506 unsigned fb_bits;
507 bool wait_vblank;
508 bool update_fbc;
509 bool post_enable_primary;
510 unsigned update_sprite_watermarks;
511};
512
79e53945
JB
513struct intel_crtc {
514 struct drm_crtc base;
80824003
JB
515 enum pipe pipe;
516 enum plane plane;
79e53945 517 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
518 /*
519 * Whether the crtc and the connected output pipeline is active. Implies
520 * that crtc->enabled is set, i.e. the current mode configuration has
521 * some outputs connected to this crtc.
08a48469
DV
522 */
523 bool active;
6efdf354 524 unsigned long enabled_power_domains;
652c393a 525 bool lowfreq_avail;
02e792fb 526 struct intel_overlay *overlay;
6b95a207 527 struct intel_unpin_work *unpin_work;
cda4b7d3 528
b4a98e57
CW
529 atomic_t unpin_work_count;
530
e506a0c6
DV
531 /* Display surface base address adjustement for pageflips. Note that on
532 * gen4+ this only adjusts up to a tile, offsets within a tile are
533 * handled in the hw itself (with the TILEOFF register). */
534 unsigned long dspaddr_offset;
535
05394f39 536 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 537 uint32_t cursor_addr;
4b0e333e 538 uint32_t cursor_cntl;
dc41c154 539 uint32_t cursor_size;
4b0e333e 540 uint32_t cursor_base;
4b645f14 541
6e3c9717 542 struct intel_crtc_state *config;
b8cecdf5 543
10d83730
VS
544 /* reset counter value when the last flip was submitted */
545 unsigned int reset_counter;
8664281b
PZ
546
547 /* Access to these should be protected by dev_priv->irq_lock. */
548 bool cpu_fifo_underrun_disabled;
549 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
550
551 /* per-pipe watermark state */
552 struct {
553 /* watermarks currently being used */
554 struct intel_pipe_wm active;
2ac96d2a
PB
555 /* SKL wm values currently in use */
556 struct skl_pipe_wm skl_active;
852eb00d
VS
557 /* allow CxSR on this pipe */
558 bool cxsr_allowed;
0b2ae6d7 559 } wm;
8d7849db 560
80715b2f 561 int scanline_offset;
32b7eeec 562
8f539a83 563 unsigned start_vbl_count;
32b7eeec 564 struct intel_crtc_atomic_commit atomic;
be41e336
CK
565
566 /* scalers available on this crtc */
567 int num_scalers;
262cd2e1
VS
568
569 struct vlv_wm_state wm_state;
79e53945
JB
570};
571
c35426d2
VS
572struct intel_plane_wm_parameters {
573 uint32_t horiz_pixels;
ed57cb8a 574 uint32_t vert_pixels;
2cd601c6
CK
575 /*
576 * For packed pixel formats:
577 * bytes_per_pixel - holds bytes per pixel
578 * For planar pixel formats:
579 * bytes_per_pixel - holds bytes per pixel for uv-plane
580 * y_bytes_per_pixel - holds bytes per pixel for y-plane
581 */
c35426d2 582 uint8_t bytes_per_pixel;
2cd601c6 583 uint8_t y_bytes_per_pixel;
c35426d2
VS
584 bool enabled;
585 bool scaled;
0fda6568 586 u64 tiling;
1fc0a8f7 587 unsigned int rotation;
6eb1a681 588 uint16_t fifo_size;
c35426d2
VS
589};
590
b840d907
JB
591struct intel_plane {
592 struct drm_plane base;
7f1f3851 593 int plane;
b840d907 594 enum pipe pipe;
2d354c34 595 bool can_scale;
b840d907 596 int max_downscale;
a9ff8714 597 uint32_t frontbuffer_bit;
526682e9
PZ
598
599 /* Since we need to change the watermarks before/after
600 * enabling/disabling the planes, we need to store the parameters here
601 * as the other pieces of the struct may not reflect the values we want
602 * for the watermark calculations. Currently only Haswell uses this.
603 */
c35426d2 604 struct intel_plane_wm_parameters wm;
526682e9 605
8e7d688b
MR
606 /*
607 * NOTE: Do not place new plane state fields here (e.g., when adding
608 * new plane properties). New runtime state should now be placed in
609 * the intel_plane_state structure and accessed via drm_plane->state.
610 */
611
b840d907 612 void (*update_plane)(struct drm_plane *plane,
b39d53f6 613 struct drm_crtc *crtc,
b840d907 614 struct drm_framebuffer *fb,
b840d907
JB
615 int crtc_x, int crtc_y,
616 unsigned int crtc_w, unsigned int crtc_h,
617 uint32_t x, uint32_t y,
618 uint32_t src_w, uint32_t src_h);
b39d53f6 619 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 620 struct drm_crtc *crtc);
c59cb179 621 int (*check_plane)(struct drm_plane *plane,
061e4b8d 622 struct intel_crtc_state *crtc_state,
c59cb179
MR
623 struct intel_plane_state *state);
624 void (*commit_plane)(struct drm_plane *plane,
625 struct intel_plane_state *state);
b840d907
JB
626};
627
b445e3b0
ED
628struct intel_watermark_params {
629 unsigned long fifo_size;
630 unsigned long max_wm;
631 unsigned long default_wm;
632 unsigned long guard_size;
633 unsigned long cacheline_size;
634};
635
636struct cxsr_latency {
637 int is_desktop;
638 int is_ddr3;
639 unsigned long fsb_freq;
640 unsigned long mem_freq;
641 unsigned long display_sr;
642 unsigned long display_hpll_disable;
643 unsigned long cursor_sr;
644 unsigned long cursor_hpll_disable;
645};
646
de419ab6 647#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 648#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 649#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 650#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 651#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 652#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 653#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 654#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 655#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 656
f5bbfca3 657struct intel_hdmi {
b242b7f7 658 u32 hdmi_reg;
f5bbfca3 659 int ddc_bus;
0f2a2a75 660 bool limited_color_range;
55bc60db 661 bool color_range_auto;
f5bbfca3
ED
662 bool has_hdmi_sink;
663 bool has_audio;
664 enum hdmi_force_audio force_audio;
abedc077 665 bool rgb_quant_range_selectable;
94a11ddc 666 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 667 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 668 enum hdmi_infoframe_type type,
fff63867 669 const void *frame, ssize_t len);
687f4d06 670 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 671 bool enable,
687f4d06 672 struct drm_display_mode *adjusted_mode);
e43823ec 673 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
674};
675
0e32b39c 676struct intel_dp_mst_encoder;
b091cd92 677#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 678
fe3cd48d
R
679/*
680 * enum link_m_n_set:
681 * When platform provides two set of M_N registers for dp, we can
682 * program them and switch between them incase of DRRS.
683 * But When only one such register is provided, we have to program the
684 * required divider value on that registers itself based on the DRRS state.
685 *
686 * M1_N1 : Program dp_m_n on M1_N1 registers
687 * dp_m2_n2 on M2_N2 registers (If supported)
688 *
689 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
690 * M2_N2 registers are not supported
691 */
692
693enum link_m_n_set {
694 /* Sets the m1_n1 and m2_n2 */
695 M1_N1 = 0,
696 M2_N2
697};
698
621d4c76
RV
699struct sink_crc {
700 bool started;
701 u8 last_crc[6];
702 int last_count;
703};
704
54d63ca6 705struct intel_dp {
54d63ca6 706 uint32_t output_reg;
9ed35ab1 707 uint32_t aux_ch_ctl_reg;
54d63ca6 708 uint32_t DP;
54d63ca6
SK
709 bool has_audio;
710 enum hdmi_force_audio force_audio;
0f2a2a75 711 bool limited_color_range;
55bc60db 712 bool color_range_auto;
54d63ca6 713 uint8_t link_bw;
a8f3ef61 714 uint8_t rate_select;
54d63ca6
SK
715 uint8_t lane_count;
716 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 717 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 718 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
719 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
720 uint8_t num_sink_rates;
721 int sink_rates[DP_MAX_SUPPORTED_RATES];
621d4c76 722 struct sink_crc sink_crc;
9d1a1031 723 struct drm_dp_aux aux;
54d63ca6
SK
724 uint8_t train_set[4];
725 int panel_power_up_delay;
726 int panel_power_down_delay;
727 int panel_power_cycle_delay;
728 int backlight_on_delay;
729 int backlight_off_delay;
54d63ca6
SK
730 struct delayed_work panel_vdd_work;
731 bool want_panel_vdd;
dce56b3c
PZ
732 unsigned long last_power_cycle;
733 unsigned long last_power_on;
734 unsigned long last_backlight_off;
5d42f82a 735
01527b31
CT
736 struct notifier_block edp_notifier;
737
a4a5d2f8
VS
738 /*
739 * Pipe whose power sequencer is currently locked into
740 * this port. Only relevant on VLV/CHV.
741 */
742 enum pipe pps_pipe;
36b5f425 743 struct edp_power_seq pps_delays;
a4a5d2f8 744
06ea66b6 745 bool use_tps3;
0e32b39c
DA
746 bool can_mst; /* this port supports mst */
747 bool is_mst;
748 int active_mst_links;
749 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 750 struct intel_connector *attached_connector;
ec5b01dd 751
0e32b39c
DA
752 /* mst connector list */
753 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
754 struct drm_dp_mst_topology_mgr mst_mgr;
755
ec5b01dd 756 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
757 /*
758 * This function returns the value we have to program the AUX_CTL
759 * register with to kick off an AUX transaction.
760 */
761 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t aux_clock_divider);
4e96c977 765 bool train_set_valid;
c5d5ab7a
TP
766
767 /* Displayport compliance testing */
768 unsigned long compliance_test_type;
559be30c
TP
769 unsigned long compliance_test_data;
770 bool compliance_test_active;
54d63ca6
SK
771};
772
da63a9f2
PZ
773struct intel_digital_port {
774 struct intel_encoder base;
174edf1f 775 enum port port;
bcf53de4 776 u32 saved_port_bits;
da63a9f2
PZ
777 struct intel_dp dp;
778 struct intel_hdmi hdmi;
b2c5c181 779 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
780};
781
0e32b39c
DA
782struct intel_dp_mst_encoder {
783 struct intel_encoder base;
784 enum pipe pipe;
785 struct intel_digital_port *primary;
786 void *port; /* store this opaque as its illegal to dereference it */
787};
788
89b667f8
JB
789static inline int
790vlv_dport_to_channel(struct intel_digital_port *dport)
791{
792 switch (dport->port) {
793 case PORT_B:
00fc31b7 794 case PORT_D:
e4607fcf 795 return DPIO_CH0;
89b667f8 796 case PORT_C:
e4607fcf 797 return DPIO_CH1;
89b667f8
JB
798 default:
799 BUG();
800 }
801}
802
eb69b0e5
CML
803static inline int
804vlv_pipe_to_channel(enum pipe pipe)
805{
806 switch (pipe) {
807 case PIPE_A:
808 case PIPE_C:
809 return DPIO_CH0;
810 case PIPE_B:
811 return DPIO_CH1;
812 default:
813 BUG();
814 }
815}
816
f875c15a
CW
817static inline struct drm_crtc *
818intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
819{
820 struct drm_i915_private *dev_priv = dev->dev_private;
821 return dev_priv->pipe_to_crtc_mapping[pipe];
822}
823
417ae147
CW
824static inline struct drm_crtc *
825intel_get_crtc_for_plane(struct drm_device *dev, int plane)
826{
827 struct drm_i915_private *dev_priv = dev->dev_private;
828 return dev_priv->plane_to_crtc_mapping[plane];
829}
830
4e5359cd
SF
831struct intel_unpin_work {
832 struct work_struct work;
b4a98e57 833 struct drm_crtc *crtc;
ab8d6675 834 struct drm_framebuffer *old_fb;
05394f39 835 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 836 struct drm_pending_vblank_event *event;
e7d841ca
CW
837 atomic_t pending;
838#define INTEL_FLIP_INACTIVE 0
839#define INTEL_FLIP_PENDING 1
840#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
841 u32 flip_count;
842 u32 gtt_offset;
f06cc1b9 843 struct drm_i915_gem_request *flip_queued_req;
d6bbafa1
CW
844 int flip_queued_vblank;
845 int flip_ready_vblank;
4e5359cd
SF
846 bool enable_stall_check;
847};
848
5f1aae65
PZ
849struct intel_load_detect_pipe {
850 struct drm_framebuffer *release_fb;
851 bool load_detect_temp;
852 int dpms_mode;
853};
79e53945 854
5f1aae65
PZ
855static inline struct intel_encoder *
856intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
857{
858 return to_intel_connector(connector)->encoder;
859}
860
da63a9f2
PZ
861static inline struct intel_digital_port *
862enc_to_dig_port(struct drm_encoder *encoder)
863{
864 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
865}
866
0e32b39c
DA
867static inline struct intel_dp_mst_encoder *
868enc_to_mst(struct drm_encoder *encoder)
869{
870 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
871}
872
9ff8c9ba
ID
873static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
874{
875 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
876}
877
878static inline struct intel_digital_port *
879dp_to_dig_port(struct intel_dp *intel_dp)
880{
881 return container_of(intel_dp, struct intel_digital_port, dp);
882}
883
884static inline struct intel_digital_port *
885hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
886{
887 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
888}
889
6af31a65
DL
890/*
891 * Returns the number of planes for this pipe, ie the number of sprites + 1
892 * (primary plane). This doesn't count the cursor plane then.
893 */
894static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
895{
896 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
897}
5f1aae65 898
47339cd9 899/* intel_fifo_underrun.c */
a72e4c9f 900bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 901 enum pipe pipe, bool enable);
a72e4c9f 902bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
903 enum transcoder pch_transcoder,
904 bool enable);
1f7247c0
DV
905void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
906 enum pipe pipe);
907void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
908 enum transcoder pch_transcoder);
a72e4c9f 909void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
910
911/* i915_irq.c */
480c8033
DV
912void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
913void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
914void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
915void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 916void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
917void gen6_enable_rps_interrupts(struct drm_device *dev);
918void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 919u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
920void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
921void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
922static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
923{
924 /*
925 * We only use drm_irq_uninstall() at unload and VT switch, so
926 * this is the only thing we need to check.
927 */
2aeb7d3a 928 return dev_priv->pm.irqs_enabled;
9df7575f
JB
929}
930
a225f079 931int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
932void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
933 unsigned int pipe_mask);
5f1aae65 934
5f1aae65 935/* intel_crt.c */
87440425 936void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
937
938
939/* intel_ddi.c */
87440425
PZ
940void intel_prepare_ddi(struct drm_device *dev);
941void hsw_fdi_link_train(struct drm_crtc *crtc);
942void intel_ddi_init(struct drm_device *dev, enum port port);
943enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
944bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
945void intel_ddi_pll_init(struct drm_device *dev);
946void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
947void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
948 enum transcoder cpu_transcoder);
949void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
950void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
951bool intel_ddi_pll_select(struct intel_crtc *crtc,
952 struct intel_crtc_state *crtc_state);
87440425
PZ
953void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
954void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
955bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
956void intel_ddi_fdi_disable(struct drm_crtc *crtc);
957void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 958 struct intel_crtc_state *pipe_config);
bcddf610
S
959struct intel_encoder *
960intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 961
44905a27 962void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 963void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 964 struct intel_crtc_state *pipe_config);
0e32b39c 965void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 966uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 967
b680c37a 968/* intel_frontbuffer.c */
f99d7069 969void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 970 enum fb_op_origin origin);
f99d7069
DV
971void intel_frontbuffer_flip_prepare(struct drm_device *dev,
972 unsigned frontbuffer_bits);
973void intel_frontbuffer_flip_complete(struct drm_device *dev,
974 unsigned frontbuffer_bits);
f99d7069 975void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 976 unsigned frontbuffer_bits);
6761dd31
TU
977unsigned int intel_fb_align_height(struct drm_device *dev,
978 unsigned int height,
979 uint32_t pixel_format,
980 uint64_t fb_format_modifier);
de152b62
RV
981void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
982 enum fb_op_origin origin);
b321803d
DL
983u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
984 uint32_t pixel_format);
b680c37a 985
7c10a2b5
JN
986/* intel_audio.c */
987void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
988void intel_audio_codec_enable(struct intel_encoder *encoder);
989void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
990void i915_audio_component_init(struct drm_i915_private *dev_priv);
991void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 992
b680c37a 993/* intel_display.c */
65a3fea0 994extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
995bool intel_has_pending_fb_unpin(struct drm_device *dev);
996int intel_pch_rawclk(struct drm_device *dev);
997void intel_mark_busy(struct drm_device *dev);
87440425
PZ
998void intel_mark_idle(struct drm_device *dev);
999void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1000int intel_display_suspend(struct drm_device *dev);
87440425 1001void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1002int intel_connector_init(struct intel_connector *);
1003struct intel_connector *intel_connector_alloc(void);
87440425 1004bool intel_connector_get_hw_state(struct intel_connector *connector);
b0ea7d37
DL
1005bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1006 struct intel_digital_port *port);
87440425
PZ
1007void intel_connector_attach_encoder(struct intel_connector *connector,
1008 struct intel_encoder *encoder);
1009struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1010struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1011 struct drm_crtc *crtc);
752aa88a 1012enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1013int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1014 struct drm_file *file_priv);
87440425
PZ
1015enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1016 enum pipe pipe);
4093561b 1017bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1018static inline void
1019intel_wait_for_vblank(struct drm_device *dev, int pipe)
1020{
1021 drm_wait_one_vblank(dev, pipe);
1022}
87440425 1023int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1024void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1025 struct intel_digital_port *dport,
1026 unsigned int expected_mask);
87440425
PZ
1027bool intel_get_load_detect_pipe(struct drm_connector *connector,
1028 struct drm_display_mode *mode,
51fd371b
RC
1029 struct intel_load_detect_pipe *old,
1030 struct drm_modeset_acquire_ctx *ctx);
87440425 1031void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1032 struct intel_load_detect_pipe *old,
1033 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1034int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1035 struct drm_framebuffer *fb,
82bc3b2d 1036 const struct drm_plane_state *plane_state,
91af127f
JH
1037 struct intel_engine_cs *pipelined,
1038 struct drm_i915_gem_request **pipelined_request);
a8bb6818
DV
1039struct drm_framebuffer *
1040__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1041 struct drm_mode_fb_cmd2 *mode_cmd,
1042 struct drm_i915_gem_object *obj);
87440425
PZ
1043void intel_prepare_page_flip(struct drm_device *dev, int plane);
1044void intel_finish_page_flip(struct drm_device *dev, int pipe);
1045void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1046void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1047int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
1048 struct drm_framebuffer *fb,
1049 const struct drm_plane_state *new_state);
38f3ce3a 1050void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
1051 struct drm_framebuffer *fb,
1052 const struct drm_plane_state *old_state);
a98b3431
MR
1053int intel_plane_atomic_get_property(struct drm_plane *plane,
1054 const struct drm_plane_state *state,
1055 struct drm_property *property,
1056 uint64_t *val);
1057int intel_plane_atomic_set_property(struct drm_plane *plane,
1058 struct drm_plane_state *state,
1059 struct drm_property *property,
1060 uint64_t val);
da20eabd
ML
1061int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1062 struct drm_plane_state *plane_state);
716c2e55 1063
50470bb0
TU
1064unsigned int
1065intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1066 uint64_t fb_format_modifier);
1067
121920fa
TU
1068static inline bool
1069intel_rotation_90_or_270(unsigned int rotation)
1070{
1071 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1072}
1073
3b7a5119
SJ
1074void intel_create_rotation_property(struct drm_device *dev,
1075 struct intel_plane *plane);
1076
716c2e55 1077/* shared dpll functions */
5f1aae65 1078struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1079void assert_shared_dpll(struct drm_i915_private *dev_priv,
1080 struct intel_shared_dpll *pll,
1081 bool state);
1082#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1083#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1084struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1085 struct intel_crtc_state *state);
716c2e55 1086
d288f65f
VS
1087void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1088 const struct dpll *dpll);
1089void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1090
716c2e55 1091/* modesetting asserts */
b680c37a
DV
1092void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1093 enum pipe pipe);
55607e8a
DV
1094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state);
1096#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1097#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1098void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1099 enum pipe pipe, bool state);
1100#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1101#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1102void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1103#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1104#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4e9a86b6
VS
1105unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1106 int *x, int *y,
87440425
PZ
1107 unsigned int tiling_mode,
1108 unsigned int bpp,
1109 unsigned int pitch);
7514747d
VS
1110void intel_prepare_reset(struct drm_device *dev);
1111void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1112void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1113void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1114void broxton_init_cdclk(struct drm_device *dev);
1115void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1116void broxton_ddi_phy_init(struct drm_device *dev);
1117void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1118void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1119void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af
DL
1120void skl_init_cdclk(struct drm_i915_private *dev_priv);
1121void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
87440425 1122void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1123 struct intel_crtc_state *pipe_config);
fe3cd48d 1124void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1125int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1126void
5cec258b 1127ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1128 int dotclock);
5ab7b0b7
ID
1129bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1130 intel_clock_t *best_clock);
dccbea3b
ID
1131int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1132
87440425 1133bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1134void hsw_enable_ips(struct intel_crtc *crtc);
1135void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1136enum intel_display_power_domain
1137intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1138void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1139 struct intel_crtc_state *pipe_config);
46a55d30 1140void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1141void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7 1142
e435d6e5 1143int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1144int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1145
121920fa
TU
1146unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1147 struct drm_i915_gem_object *obj);
6156a456
CK
1148u32 skl_plane_ctl_format(uint32_t pixel_format);
1149u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1150u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1151
eb805623
DV
1152/* intel_csr.c */
1153void intel_csr_ucode_init(struct drm_device *dev);
dc174300
SS
1154enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1155void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1156 enum csr_state state);
eb805623
DV
1157void intel_csr_load_program(struct drm_device *dev);
1158void intel_csr_ucode_fini(struct drm_device *dev);
5aefb239 1159void assert_csr_loaded(struct drm_i915_private *dev_priv);
eb805623 1160
5f1aae65 1161/* intel_dp.c */
87440425
PZ
1162void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1163bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1164 struct intel_connector *intel_connector);
87440425
PZ
1165void intel_dp_start_link_train(struct intel_dp *intel_dp);
1166void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1167void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1168void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1169void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1170int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1171bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1172 struct intel_crtc_state *pipe_config);
5d8a7752 1173bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1174enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1175 bool long_hpd);
4be73780
DV
1176void intel_edp_backlight_on(struct intel_dp *intel_dp);
1177void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1178void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1179void intel_edp_panel_on(struct intel_dp *intel_dp);
1180void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1181void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1182void intel_dp_mst_suspend(struct drm_device *dev);
1183void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1184int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1185int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1186void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1187void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1188uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1189void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1190void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1191void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1192void intel_edp_drrs_invalidate(struct drm_device *dev,
1193 unsigned frontbuffer_bits);
1194void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
0bc12bcb 1195
0e32b39c
DA
1196/* intel_dp_mst.c */
1197int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1198void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1199/* intel_dsi.c */
4328633d 1200void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1201
1202
1203/* intel_dvo.c */
87440425 1204void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1205
1206
0632fef6 1207/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
1208#ifdef CONFIG_DRM_I915_FBDEV
1209extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1210extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1211extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1212extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1213extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1214extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1215#else
1216static inline int intel_fbdev_init(struct drm_device *dev)
1217{
1218 return 0;
1219}
5f1aae65 1220
d1d70677 1221static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1222{
1223}
1224
1225static inline void intel_fbdev_fini(struct drm_device *dev)
1226{
1227}
1228
82e3b8c1 1229static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1230{
1231}
1232
0632fef6 1233static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1234{
1235}
1236#endif
5f1aae65 1237
7ff0ebcc 1238/* intel_fbc.c */
7733b49b
PZ
1239bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
1240void intel_fbc_update(struct drm_i915_private *dev_priv);
7ff0ebcc 1241void intel_fbc_init(struct drm_i915_private *dev_priv);
7733b49b 1242void intel_fbc_disable(struct drm_i915_private *dev_priv);
25ad93fd 1243void intel_fbc_disable_crtc(struct intel_crtc *crtc);
dbef0f15
PZ
1244void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1245 unsigned int frontbuffer_bits,
1246 enum fb_op_origin origin);
1247void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1248 unsigned int frontbuffer_bits, enum fb_op_origin origin);
2e8144a5 1249const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
7733b49b 1250void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1251
5f1aae65 1252/* intel_hdmi.c */
87440425
PZ
1253void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1254void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1255 struct intel_connector *intel_connector);
1256struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1257bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1258 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1259
1260
1261/* intel_lvds.c */
87440425
PZ
1262void intel_lvds_init(struct drm_device *dev);
1263bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1264
1265
1266/* intel_modes.c */
1267int intel_connector_update_modes(struct drm_connector *connector,
87440425 1268 struct edid *edid);
5f1aae65 1269int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1270void intel_attach_force_audio_property(struct drm_connector *connector);
1271void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1272
1273
1274/* intel_overlay.c */
87440425
PZ
1275void intel_setup_overlay(struct drm_device *dev);
1276void intel_cleanup_overlay(struct drm_device *dev);
1277int intel_overlay_switch_off(struct intel_overlay *overlay);
1278int intel_overlay_put_image(struct drm_device *dev, void *data,
1279 struct drm_file *file_priv);
1280int intel_overlay_attrs(struct drm_device *dev, void *data,
1281 struct drm_file *file_priv);
1362b776 1282void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1283
1284
1285/* intel_panel.c */
87440425 1286int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1287 struct drm_display_mode *fixed_mode,
1288 struct drm_display_mode *downclock_mode);
87440425
PZ
1289void intel_panel_fini(struct intel_panel *panel);
1290void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1291 struct drm_display_mode *adjusted_mode);
1292void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1293 struct intel_crtc_state *pipe_config,
87440425
PZ
1294 int fitting_mode);
1295void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1296 struct intel_crtc_state *pipe_config,
87440425 1297 int fitting_mode);
6dda730e
JN
1298void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1299 u32 level, u32 max);
6517d273 1300int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1301void intel_panel_enable_backlight(struct intel_connector *connector);
1302void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1303void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1304void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1305enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1306extern struct drm_display_mode *intel_find_panel_downclock(
1307 struct drm_device *dev,
1308 struct drm_display_mode *fixed_mode,
1309 struct drm_connector *connector);
0962c3c9
VS
1310void intel_backlight_register(struct drm_device *dev);
1311void intel_backlight_unregister(struct drm_device *dev);
1312
5f1aae65 1313
0bc12bcb 1314/* intel_psr.c */
0bc12bcb
RV
1315void intel_psr_enable(struct intel_dp *intel_dp);
1316void intel_psr_disable(struct intel_dp *intel_dp);
1317void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1318 unsigned frontbuffer_bits);
0bc12bcb 1319void intel_psr_flush(struct drm_device *dev,
169de131
RV
1320 unsigned frontbuffer_bits,
1321 enum fb_op_origin origin);
0bc12bcb 1322void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1323void intel_psr_single_frame_update(struct drm_device *dev,
1324 unsigned frontbuffer_bits);
0bc12bcb 1325
9c065a7d
DV
1326/* intel_runtime_pm.c */
1327int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1328void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1329void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1330void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1331
f458ebbc
DV
1332bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1333 enum intel_display_power_domain domain);
1334bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1335 enum intel_display_power_domain domain);
9c065a7d
DV
1336void intel_display_power_get(struct drm_i915_private *dev_priv,
1337 enum intel_display_power_domain domain);
1338void intel_display_power_put(struct drm_i915_private *dev_priv,
1339 enum intel_display_power_domain domain);
1340void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1341void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1342void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1343void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1344void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1345
d9bc89d9
DV
1346void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1347
5f1aae65 1348/* intel_pm.c */
87440425
PZ
1349void intel_init_clock_gating(struct drm_device *dev);
1350void intel_suspend_hw(struct drm_device *dev);
546c81fd 1351int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1352void intel_update_watermarks(struct drm_crtc *crtc);
1353void intel_update_sprite_watermarks(struct drm_plane *plane,
1354 struct drm_crtc *crtc,
ed57cb8a
DL
1355 uint32_t sprite_width,
1356 uint32_t sprite_height,
1357 int pixel_size,
87440425
PZ
1358 bool enabled, bool scaled);
1359void intel_init_pm(struct drm_device *dev);
f742a552 1360void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1361void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1362void intel_gpu_ips_teardown(void);
ae48434c
ID
1363void intel_init_gt_powersave(struct drm_device *dev);
1364void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1365void intel_enable_gt_powersave(struct drm_device *dev);
1366void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1367void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1368void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1369void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1370void gen6_rps_busy(struct drm_i915_private *dev_priv);
1371void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1372void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1373void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1374 struct intel_rps_client *rps,
1375 unsigned long submitted);
6ad790c0 1376void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1377 struct drm_i915_gem_request *req);
6eb1a681 1378void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1379void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1380void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1381void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1382 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1383uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
72662e10 1384
5f1aae65 1385/* intel_sdvo.c */
87440425 1386bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1387
2b28bb1b 1388
5f1aae65 1389/* intel_sprite.c */
87440425 1390int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1391int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1392 struct drm_file *file_priv);
8f539a83 1393void intel_pipe_update_start(struct intel_crtc *crtc,
9362c7c5
ACO
1394 uint32_t *start_vbl_count);
1395void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
5f1aae65
PZ
1396
1397/* intel_tv.c */
87440425 1398void intel_tv_init(struct drm_device *dev);
20ddf665 1399
ea2c67bb 1400/* intel_atomic.c */
2545e4a6
MR
1401int intel_connector_atomic_get_property(struct drm_connector *connector,
1402 const struct drm_connector_state *state,
1403 struct drm_property *property,
1404 uint64_t *val);
1356837e
MR
1405struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1406void intel_crtc_destroy_state(struct drm_crtc *crtc,
1407 struct drm_crtc_state *state);
de419ab6
ML
1408struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1409void intel_atomic_state_clear(struct drm_atomic_state *);
1410struct intel_shared_dpll_config *
1411intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1412
10f81c19
ACO
1413static inline struct intel_crtc_state *
1414intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1415 struct intel_crtc *crtc)
1416{
1417 struct drm_crtc_state *crtc_state;
1418 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1419 if (IS_ERR(crtc_state))
0b6cc188 1420 return ERR_CAST(crtc_state);
10f81c19
ACO
1421
1422 return to_intel_crtc_state(crtc_state);
1423}
d03c93d4
CK
1424int intel_atomic_setup_scalers(struct drm_device *dev,
1425 struct intel_crtc *intel_crtc,
1426 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1427
1428/* intel_atomic_plane.c */
8e7d688b 1429struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1430struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1431void intel_plane_destroy_state(struct drm_plane *plane,
1432 struct drm_plane_state *state);
1433extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1434
79e53945 1435#endif /* __INTEL_DRV_H__ */