drm/i915: Configure eDP PLL freq from ironlake_edp_pll_on()
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
37811fcc
CW
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
d978ef14 128 int preferred_bpp;
37811fcc 129};
79e53945 130
21d40d37 131struct intel_encoder {
4ef69c7a 132 struct drm_encoder base;
9a935856 133
6847d71b 134 enum intel_output_type type;
bc079e8b 135 unsigned int cloneable;
21d40d37 136 void (*hot_plug)(struct intel_encoder *);
7ae89233 137 bool (*compute_config)(struct intel_encoder *,
5cec258b 138 struct intel_crtc_state *);
dafd226c 139 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 140 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 141 void (*enable)(struct intel_encoder *);
6cc5f341 142 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 143 void (*disable)(struct intel_encoder *);
bf49ec8c 144 void (*post_disable)(struct intel_encoder *);
d6db995f 145 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
146 /* Read out the current hw state of this connector, returning true if
147 * the encoder is active. If the encoder is enabled it also set the pipe
148 * it is connected to in the pipe parameter. */
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 150 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 151 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
152 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153 * be set correctly before calling this function. */
045ac3b5 154 void (*get_config)(struct intel_encoder *,
5cec258b 155 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
156 /*
157 * Called during system suspend after all pending requests for the
158 * encoder are flushed (for example for DP AUX transactions) and
159 * device interrupts are disabled.
160 */
161 void (*suspend)(struct intel_encoder *);
f8aed700 162 int crtc_mask;
1d843f9d 163 enum hpd_pin hpd_pin;
79e53945
JB
164};
165
1d508706 166struct intel_panel {
dd06f90e 167 struct drm_display_mode *fixed_mode;
ec9ed197 168 struct drm_display_mode *downclock_mode;
4d891523 169 int fitting_mode;
58c68779
JN
170
171 /* backlight */
172 struct {
c91c9f32 173 bool present;
58c68779 174 u32 level;
6dda730e 175 u32 min;
7bd688cd 176 u32 max;
58c68779 177 bool enabled;
636baebf
JN
178 bool combination_mode; /* gen 2/4 only */
179 bool active_low_pwm;
b029e66f
SK
180
181 /* PWM chip */
022e4e52
SK
182 bool util_pin_active_low; /* bxt+ */
183 u8 controller; /* bxt+ only */
b029e66f
SK
184 struct pwm_device *pwm;
185
58c68779 186 struct backlight_device *device;
ab656bb9 187
5507faeb
JN
188 /* Connector and platform specific backlight functions */
189 int (*setup)(struct intel_connector *connector, enum pipe pipe);
190 uint32_t (*get)(struct intel_connector *connector);
191 void (*set)(struct intel_connector *connector, uint32_t level);
192 void (*disable)(struct intel_connector *connector);
193 void (*enable)(struct intel_connector *connector);
194 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
195 uint32_t hz);
196 void (*power)(struct intel_connector *, bool enable);
197 } backlight;
1d508706
JN
198};
199
5daa55eb
ZW
200struct intel_connector {
201 struct drm_connector base;
9a935856
DV
202 /*
203 * The fixed encoder this connector is connected to.
204 */
df0e9248 205 struct intel_encoder *encoder;
9a935856 206
f0947c37
DV
207 /* Reads out the current hw, returning true if the connector is enabled
208 * and active (i.e. dpms ON state). */
209 bool (*get_hw_state)(struct intel_connector *);
1d508706 210
4932e2c3
ID
211 /*
212 * Removes all interfaces through which the connector is accessible
213 * - like sysfs, debugfs entries -, so that no new operations can be
214 * started on the connector. Also makes sure all currently pending
215 * operations finish before returing.
216 */
217 void (*unregister)(struct intel_connector *);
218
1d508706
JN
219 /* Panel info for eDP and LVDS */
220 struct intel_panel panel;
9cd300e0
JN
221
222 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
223 struct edid *edid;
beb60608 224 struct edid *detect_edid;
821450c6
EE
225
226 /* since POLL and HPD connectors may use the same HPD line keep the native
227 state of connector->polled in case hotplug storm detection changes it */
228 u8 polled;
0e32b39c
DA
229
230 void *port; /* store this opaque as its illegal to dereference it */
231
232 struct intel_dp *mst_port;
5daa55eb
ZW
233};
234
80ad9206
VS
235typedef struct dpll {
236 /* given values */
237 int n;
238 int m1, m2;
239 int p1, p2;
240 /* derived values */
241 int dot;
242 int vco;
243 int m;
244 int p;
245} intel_clock_t;
246
de419ab6
ML
247struct intel_atomic_state {
248 struct drm_atomic_state base;
249
27c329ed 250 unsigned int cdclk;
de419ab6
ML
251 bool dpll_set;
252 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
aa363136 253 struct intel_wm_config wm_config;
de419ab6
ML
254};
255
eeca778a 256struct intel_plane_state {
2b875c22 257 struct drm_plane_state base;
eeca778a
GP
258 struct drm_rect src;
259 struct drm_rect dst;
260 struct drm_rect clip;
eeca778a 261 bool visible;
32b7eeec 262
be41e336
CK
263 /*
264 * scaler_id
265 * = -1 : not using a scaler
266 * >= 0 : using a scalers
267 *
268 * plane requiring a scaler:
269 * - During check_plane, its bit is set in
270 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 271 * update_scaler_plane.
be41e336
CK
272 * - scaler_id indicates the scaler it got assigned.
273 *
274 * plane doesn't require a scaler:
275 * - this can happen when scaling is no more required or plane simply
276 * got disabled.
277 * - During check_plane, corresponding bit is reset in
278 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 279 * update_scaler_plane.
be41e336
CK
280 */
281 int scaler_id;
818ed961
ML
282
283 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
284
285 /* async flip related structures */
286 struct drm_i915_gem_request *wait_req;
eeca778a
GP
287};
288
5724dbd1 289struct intel_initial_plane_config {
2d14030b 290 struct intel_framebuffer *fb;
49af449b 291 unsigned int tiling;
46f297fb
JB
292 int size;
293 u32 base;
294};
295
be41e336
CK
296#define SKL_MIN_SRC_W 8
297#define SKL_MAX_SRC_W 4096
298#define SKL_MIN_SRC_H 8
6156a456 299#define SKL_MAX_SRC_H 4096
be41e336
CK
300#define SKL_MIN_DST_W 8
301#define SKL_MAX_DST_W 4096
302#define SKL_MIN_DST_H 8
6156a456 303#define SKL_MAX_DST_H 4096
be41e336
CK
304
305struct intel_scaler {
be41e336
CK
306 int in_use;
307 uint32_t mode;
308};
309
310struct intel_crtc_scaler_state {
311#define SKL_NUM_SCALERS 2
312 struct intel_scaler scalers[SKL_NUM_SCALERS];
313
314 /*
315 * scaler_users: keeps track of users requesting scalers on this crtc.
316 *
317 * If a bit is set, a user is using a scaler.
318 * Here user can be a plane or crtc as defined below:
319 * bits 0-30 - plane (bit position is index from drm_plane_index)
320 * bit 31 - crtc
321 *
322 * Instead of creating a new index to cover planes and crtc, using
323 * existing drm_plane_index for planes which is well less than 31
324 * planes and bit 31 for crtc. This should be fine to cover all
325 * our platforms.
326 *
327 * intel_atomic_setup_scalers will setup available scalers to users
328 * requesting scalers. It will gracefully fail if request exceeds
329 * avilability.
330 */
331#define SKL_CRTC_INDEX 31
332 unsigned scaler_users;
333
334 /* scaler used by crtc for panel fitting purpose */
335 int scaler_id;
336};
337
1ed51de9
DV
338/* drm_mode->private_flags */
339#define I915_MODE_FLAG_INHERITED 1
340
4e0963c7
MR
341struct intel_pipe_wm {
342 struct intel_wm_level wm[5];
343 uint32_t linetime;
344 bool fbc_wm_enabled;
345 bool pipe_enabled;
346 bool sprites_enabled;
347 bool sprites_scaled;
348};
349
350struct skl_pipe_wm {
351 struct skl_wm_level wm[8];
352 struct skl_wm_level trans_wm;
353 uint32_t linetime;
354};
355
5cec258b 356struct intel_crtc_state {
2d112de7
ACO
357 struct drm_crtc_state base;
358
bb760063
DV
359 /**
360 * quirks - bitfield with hw state readout quirks
361 *
362 * For various reasons the hw state readout code might not be able to
363 * completely faithfully read out the current state. These cases are
364 * tracked with quirk flags so that fastboot and state checker can act
365 * accordingly.
366 */
9953599b 367#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
368 unsigned long quirks;
369
bfd16b2a
ML
370 bool update_pipe;
371
37327abd
VS
372 /* Pipe source size (ie. panel fitter input size)
373 * All planes will be positioned inside this space,
374 * and get clipped at the edges. */
375 int pipe_src_w, pipe_src_h;
376
5bfe2ac0
DV
377 /* Whether to set up the PCH/FDI. Note that we never allow sharing
378 * between pch encoders and cpu encoders. */
379 bool has_pch_encoder;
50f3b016 380
e43823ec
JB
381 /* Are we sending infoframes on the attached port */
382 bool has_infoframe;
383
3b117c8f
DV
384 /* CPU Transcoder for the pipe. Currently this can only differ from the
385 * pipe on Haswell (where we have a special eDP transcoder). */
386 enum transcoder cpu_transcoder;
387
50f3b016
DV
388 /*
389 * Use reduced/limited/broadcast rbg range, compressing from the full
390 * range fed into the crtcs.
391 */
392 bool limited_color_range;
393
03afc4a2
DV
394 /* DP has a bunch of special case unfortunately, so mark the pipe
395 * accordingly. */
396 bool has_dp_encoder;
d8b32247 397
6897b4b5
DV
398 /* Whether we should send NULL infoframes. Required for audio. */
399 bool has_hdmi_sink;
400
9ed109a7
DV
401 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
402 * has_dp_encoder is set. */
403 bool has_audio;
404
d8b32247
DV
405 /*
406 * Enable dithering, used when the selected pipe bpp doesn't match the
407 * plane bpp.
408 */
965e0c48 409 bool dither;
f47709a9
DV
410
411 /* Controls for the clock computation, to override various stages. */
412 bool clock_set;
413
09ede541
DV
414 /* SDVO TV has a bunch of special case. To make multifunction encoders
415 * work correctly, we need to track this at runtime.*/
416 bool sdvo_tv_clock;
417
e29c22c0
DV
418 /*
419 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
420 * required. This is set in the 2nd loop of calling encoder's
421 * ->compute_config if the first pick doesn't work out.
422 */
423 bool bw_constrained;
424
f47709a9
DV
425 /* Settings for the intel dpll used on pretty much everything but
426 * haswell. */
80ad9206 427 struct dpll dpll;
f47709a9 428
a43f6e0f
DV
429 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
430 enum intel_dpll_id shared_dpll;
431
96b7dfb7
S
432 /*
433 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
434 * - enum skl_dpll on SKL
435 */
de7cfc63
DV
436 uint32_t ddi_pll_sel;
437
66e985c0
DV
438 /* Actual register state of the dpll, for shared dpll cross-checking. */
439 struct intel_dpll_hw_state dpll_hw_state;
440
965e0c48 441 int pipe_bpp;
6cf86a5e 442 struct intel_link_m_n dp_m_n;
ff9a6750 443
439d7ac0
PB
444 /* m2_n2 for eDP downclock */
445 struct intel_link_m_n dp_m2_n2;
f769cd24 446 bool has_drrs;
439d7ac0 447
ff9a6750
DV
448 /*
449 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
450 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
451 * already multiplied by pixel_multiplier.
df92b1e6 452 */
ff9a6750
DV
453 int port_clock;
454
6cc5f341
DV
455 /* Used by SDVO (and if we ever fix it, HDMI). */
456 unsigned pixel_multiplier;
2dd24552 457
90a6b7b0
VS
458 uint8_t lane_count;
459
2dd24552 460 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
461 struct {
462 u32 control;
463 u32 pgm_ratios;
68fc8742 464 u32 lvds_border_bits;
b074cec8
JB
465 } gmch_pfit;
466
467 /* Panel fitter placement and size for Ironlake+ */
468 struct {
469 u32 pos;
470 u32 size;
fd4daa9c 471 bool enabled;
fabf6e51 472 bool force_thru;
b074cec8 473 } pch_pfit;
33d29b14 474
ca3a0ff8 475 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 476 int fdi_lanes;
ca3a0ff8 477 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
478
479 bool ips_enabled;
cf532bb2
VS
480
481 bool double_wide;
0e32b39c
DA
482
483 bool dp_encoder_is_mst;
484 int pbn;
be41e336
CK
485
486 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
487
488 /* w/a for waiting 2 vblanks during crtc enable */
489 enum pipe hsw_workaround_pipe;
d21fbe87
MR
490
491 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
492 bool disable_lp_wm;
4e0963c7
MR
493
494 struct {
495 /*
496 * optimal watermarks, programmed post-vblank when this state
497 * is committed
498 */
499 union {
500 struct intel_pipe_wm ilk;
501 struct skl_pipe_wm skl;
502 } optimal;
503 } wm;
b8cecdf5
DV
504};
505
262cd2e1
VS
506struct vlv_wm_state {
507 struct vlv_pipe_wm wm[3];
508 struct vlv_sr_wm sr[3];
509 uint8_t num_active_planes;
510 uint8_t num_levels;
511 uint8_t level;
512 bool cxsr;
513};
514
84c33a64 515struct intel_mmio_flip {
9362c7c5 516 struct work_struct work;
bcafc4e3 517 struct drm_i915_private *i915;
eed29a5b 518 struct drm_i915_gem_request *req;
b2cfe0ab 519 struct intel_crtc *crtc;
86efe24a 520 unsigned int rotation;
84c33a64
SG
521};
522
32b7eeec
MR
523/*
524 * Tracking of operations that need to be performed at the beginning/end of an
525 * atomic commit, outside the atomic section where interrupts are disabled.
526 * These are generally operations that grab mutexes or might otherwise sleep
527 * and thus can't be run with interrupts disabled.
528 */
529struct intel_crtc_atomic_commit {
530 /* Sleepable operations to perform before commit */
32b7eeec 531 bool disable_fbc;
066cf55b 532 bool disable_ips;
852eb00d 533 bool disable_cxsr;
32b7eeec 534 bool pre_disable_primary;
f015c551 535 bool update_wm_pre, update_wm_post;
32b7eeec
MR
536
537 /* Sleepable operations to perform after commit */
538 unsigned fb_bits;
539 bool wait_vblank;
540 bool update_fbc;
541 bool post_enable_primary;
542 unsigned update_sprite_watermarks;
543};
544
79e53945
JB
545struct intel_crtc {
546 struct drm_crtc base;
80824003
JB
547 enum pipe pipe;
548 enum plane plane;
79e53945 549 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
550 /*
551 * Whether the crtc and the connected output pipeline is active. Implies
552 * that crtc->enabled is set, i.e. the current mode configuration has
553 * some outputs connected to this crtc.
08a48469
DV
554 */
555 bool active;
6efdf354 556 unsigned long enabled_power_domains;
652c393a 557 bool lowfreq_avail;
02e792fb 558 struct intel_overlay *overlay;
6b95a207 559 struct intel_unpin_work *unpin_work;
cda4b7d3 560
b4a98e57
CW
561 atomic_t unpin_work_count;
562
e506a0c6
DV
563 /* Display surface base address adjustement for pageflips. Note that on
564 * gen4+ this only adjusts up to a tile, offsets within a tile are
565 * handled in the hw itself (with the TILEOFF register). */
566 unsigned long dspaddr_offset;
2db3366b
PZ
567 int adjusted_x;
568 int adjusted_y;
e506a0c6 569
05394f39 570 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 571 uint32_t cursor_addr;
4b0e333e 572 uint32_t cursor_cntl;
dc41c154 573 uint32_t cursor_size;
4b0e333e 574 uint32_t cursor_base;
4b645f14 575
6e3c9717 576 struct intel_crtc_state *config;
b8cecdf5 577
10d83730
VS
578 /* reset counter value when the last flip was submitted */
579 unsigned int reset_counter;
8664281b
PZ
580
581 /* Access to these should be protected by dev_priv->irq_lock. */
582 bool cpu_fifo_underrun_disabled;
583 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
584
585 /* per-pipe watermark state */
586 struct {
587 /* watermarks currently being used */
4e0963c7
MR
588 union {
589 struct intel_pipe_wm ilk;
590 struct skl_pipe_wm skl;
591 } active;
852eb00d
VS
592 /* allow CxSR on this pipe */
593 bool cxsr_allowed;
0b2ae6d7 594 } wm;
8d7849db 595
80715b2f 596 int scanline_offset;
32b7eeec 597
eb120ef6
JB
598 struct {
599 unsigned start_vbl_count;
600 ktime_t start_vbl_time;
601 int min_vbl, max_vbl;
602 int scanline_start;
603 } debug;
85a62bf9 604
32b7eeec 605 struct intel_crtc_atomic_commit atomic;
be41e336
CK
606
607 /* scalers available on this crtc */
608 int num_scalers;
262cd2e1
VS
609
610 struct vlv_wm_state wm_state;
79e53945
JB
611};
612
c35426d2
VS
613struct intel_plane_wm_parameters {
614 uint32_t horiz_pixels;
ed57cb8a 615 uint32_t vert_pixels;
2cd601c6
CK
616 /*
617 * For packed pixel formats:
618 * bytes_per_pixel - holds bytes per pixel
619 * For planar pixel formats:
620 * bytes_per_pixel - holds bytes per pixel for uv-plane
621 * y_bytes_per_pixel - holds bytes per pixel for y-plane
622 */
c35426d2 623 uint8_t bytes_per_pixel;
2cd601c6 624 uint8_t y_bytes_per_pixel;
c35426d2
VS
625 bool enabled;
626 bool scaled;
0fda6568 627 u64 tiling;
1fc0a8f7 628 unsigned int rotation;
6eb1a681 629 uint16_t fifo_size;
c35426d2
VS
630};
631
b840d907
JB
632struct intel_plane {
633 struct drm_plane base;
7f1f3851 634 int plane;
b840d907 635 enum pipe pipe;
2d354c34 636 bool can_scale;
b840d907 637 int max_downscale;
a9ff8714 638 uint32_t frontbuffer_bit;
526682e9
PZ
639
640 /* Since we need to change the watermarks before/after
641 * enabling/disabling the planes, we need to store the parameters here
642 * as the other pieces of the struct may not reflect the values we want
643 * for the watermark calculations. Currently only Haswell uses this.
644 */
c35426d2 645 struct intel_plane_wm_parameters wm;
526682e9 646
8e7d688b
MR
647 /*
648 * NOTE: Do not place new plane state fields here (e.g., when adding
649 * new plane properties). New runtime state should now be placed in
650 * the intel_plane_state structure and accessed via drm_plane->state.
651 */
652
b840d907 653 void (*update_plane)(struct drm_plane *plane,
b39d53f6 654 struct drm_crtc *crtc,
b840d907 655 struct drm_framebuffer *fb,
b840d907
JB
656 int crtc_x, int crtc_y,
657 unsigned int crtc_w, unsigned int crtc_h,
658 uint32_t x, uint32_t y,
659 uint32_t src_w, uint32_t src_h);
b39d53f6 660 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 661 struct drm_crtc *crtc);
c59cb179 662 int (*check_plane)(struct drm_plane *plane,
061e4b8d 663 struct intel_crtc_state *crtc_state,
c59cb179
MR
664 struct intel_plane_state *state);
665 void (*commit_plane)(struct drm_plane *plane,
666 struct intel_plane_state *state);
b840d907
JB
667};
668
b445e3b0
ED
669struct intel_watermark_params {
670 unsigned long fifo_size;
671 unsigned long max_wm;
672 unsigned long default_wm;
673 unsigned long guard_size;
674 unsigned long cacheline_size;
675};
676
677struct cxsr_latency {
678 int is_desktop;
679 int is_ddr3;
680 unsigned long fsb_freq;
681 unsigned long mem_freq;
682 unsigned long display_sr;
683 unsigned long display_hpll_disable;
684 unsigned long cursor_sr;
685 unsigned long cursor_hpll_disable;
686};
687
de419ab6 688#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 689#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 690#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 691#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 692#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 693#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 694#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 695#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 696#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 697
f5bbfca3 698struct intel_hdmi {
b242b7f7 699 u32 hdmi_reg;
f5bbfca3 700 int ddc_bus;
0f2a2a75 701 bool limited_color_range;
55bc60db 702 bool color_range_auto;
f5bbfca3
ED
703 bool has_hdmi_sink;
704 bool has_audio;
705 enum hdmi_force_audio force_audio;
abedc077 706 bool rgb_quant_range_selectable;
94a11ddc 707 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 708 struct intel_connector *attached_connector;
f5bbfca3 709 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 710 enum hdmi_infoframe_type type,
fff63867 711 const void *frame, ssize_t len);
687f4d06 712 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 713 bool enable,
7c5f93b0 714 const struct drm_display_mode *adjusted_mode);
e43823ec 715 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
716};
717
0e32b39c 718struct intel_dp_mst_encoder;
b091cd92 719#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 720
fe3cd48d
R
721/*
722 * enum link_m_n_set:
723 * When platform provides two set of M_N registers for dp, we can
724 * program them and switch between them incase of DRRS.
725 * But When only one such register is provided, we have to program the
726 * required divider value on that registers itself based on the DRRS state.
727 *
728 * M1_N1 : Program dp_m_n on M1_N1 registers
729 * dp_m2_n2 on M2_N2 registers (If supported)
730 *
731 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
732 * M2_N2 registers are not supported
733 */
734
735enum link_m_n_set {
736 /* Sets the m1_n1 and m2_n2 */
737 M1_N1 = 0,
738 M2_N2
739};
740
621d4c76
RV
741struct sink_crc {
742 bool started;
743 u8 last_crc[6];
744 int last_count;
745};
746
54d63ca6 747struct intel_dp {
54d63ca6 748 uint32_t output_reg;
9ed35ab1 749 uint32_t aux_ch_ctl_reg;
54d63ca6 750 uint32_t DP;
901c2daf
VS
751 int link_rate;
752 uint8_t lane_count;
54d63ca6
SK
753 bool has_audio;
754 enum hdmi_force_audio force_audio;
0f2a2a75 755 bool limited_color_range;
55bc60db 756 bool color_range_auto;
54d63ca6 757 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 758 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 759 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
760 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
761 uint8_t num_sink_rates;
762 int sink_rates[DP_MAX_SUPPORTED_RATES];
621d4c76 763 struct sink_crc sink_crc;
9d1a1031 764 struct drm_dp_aux aux;
54d63ca6
SK
765 uint8_t train_set[4];
766 int panel_power_up_delay;
767 int panel_power_down_delay;
768 int panel_power_cycle_delay;
769 int backlight_on_delay;
770 int backlight_off_delay;
54d63ca6
SK
771 struct delayed_work panel_vdd_work;
772 bool want_panel_vdd;
dce56b3c
PZ
773 unsigned long last_power_cycle;
774 unsigned long last_power_on;
775 unsigned long last_backlight_off;
5d42f82a 776
01527b31
CT
777 struct notifier_block edp_notifier;
778
a4a5d2f8
VS
779 /*
780 * Pipe whose power sequencer is currently locked into
781 * this port. Only relevant on VLV/CHV.
782 */
783 enum pipe pps_pipe;
36b5f425 784 struct edp_power_seq pps_delays;
a4a5d2f8 785
0e32b39c
DA
786 bool can_mst; /* this port supports mst */
787 bool is_mst;
788 int active_mst_links;
789 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 790 struct intel_connector *attached_connector;
ec5b01dd 791
0e32b39c
DA
792 /* mst connector list */
793 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
794 struct drm_dp_mst_topology_mgr mst_mgr;
795
ec5b01dd 796 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
797 /*
798 * This function returns the value we have to program the AUX_CTL
799 * register with to kick off an AUX transaction.
800 */
801 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
802 bool has_aux_irq,
803 int send_bytes,
804 uint32_t aux_clock_divider);
ad64217b
ACO
805
806 /* This is called before a link training is starterd */
807 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
808
4e96c977 809 bool train_set_valid;
c5d5ab7a
TP
810
811 /* Displayport compliance testing */
812 unsigned long compliance_test_type;
559be30c
TP
813 unsigned long compliance_test_data;
814 bool compliance_test_active;
54d63ca6
SK
815};
816
da63a9f2
PZ
817struct intel_digital_port {
818 struct intel_encoder base;
174edf1f 819 enum port port;
bcf53de4 820 u32 saved_port_bits;
da63a9f2
PZ
821 struct intel_dp dp;
822 struct intel_hdmi hdmi;
b2c5c181 823 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 824 bool release_cl2_override;
da63a9f2
PZ
825};
826
0e32b39c
DA
827struct intel_dp_mst_encoder {
828 struct intel_encoder base;
829 enum pipe pipe;
830 struct intel_digital_port *primary;
831 void *port; /* store this opaque as its illegal to dereference it */
832};
833
65d64cc5 834static inline enum dpio_channel
89b667f8
JB
835vlv_dport_to_channel(struct intel_digital_port *dport)
836{
837 switch (dport->port) {
838 case PORT_B:
00fc31b7 839 case PORT_D:
e4607fcf 840 return DPIO_CH0;
89b667f8 841 case PORT_C:
e4607fcf 842 return DPIO_CH1;
89b667f8
JB
843 default:
844 BUG();
845 }
846}
847
65d64cc5
VS
848static inline enum dpio_phy
849vlv_dport_to_phy(struct intel_digital_port *dport)
850{
851 switch (dport->port) {
852 case PORT_B:
853 case PORT_C:
854 return DPIO_PHY0;
855 case PORT_D:
856 return DPIO_PHY1;
857 default:
858 BUG();
859 }
860}
861
862static inline enum dpio_channel
eb69b0e5
CML
863vlv_pipe_to_channel(enum pipe pipe)
864{
865 switch (pipe) {
866 case PIPE_A:
867 case PIPE_C:
868 return DPIO_CH0;
869 case PIPE_B:
870 return DPIO_CH1;
871 default:
872 BUG();
873 }
874}
875
f875c15a
CW
876static inline struct drm_crtc *
877intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
878{
879 struct drm_i915_private *dev_priv = dev->dev_private;
880 return dev_priv->pipe_to_crtc_mapping[pipe];
881}
882
417ae147
CW
883static inline struct drm_crtc *
884intel_get_crtc_for_plane(struct drm_device *dev, int plane)
885{
886 struct drm_i915_private *dev_priv = dev->dev_private;
887 return dev_priv->plane_to_crtc_mapping[plane];
888}
889
4e5359cd
SF
890struct intel_unpin_work {
891 struct work_struct work;
b4a98e57 892 struct drm_crtc *crtc;
ab8d6675 893 struct drm_framebuffer *old_fb;
05394f39 894 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 895 struct drm_pending_vblank_event *event;
e7d841ca
CW
896 atomic_t pending;
897#define INTEL_FLIP_INACTIVE 0
898#define INTEL_FLIP_PENDING 1
899#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
900 u32 flip_count;
901 u32 gtt_offset;
f06cc1b9 902 struct drm_i915_gem_request *flip_queued_req;
66f59c5c
VS
903 u32 flip_queued_vblank;
904 u32 flip_ready_vblank;
4e5359cd
SF
905 bool enable_stall_check;
906};
907
5f1aae65
PZ
908struct intel_load_detect_pipe {
909 struct drm_framebuffer *release_fb;
910 bool load_detect_temp;
911 int dpms_mode;
912};
79e53945 913
5f1aae65
PZ
914static inline struct intel_encoder *
915intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
916{
917 return to_intel_connector(connector)->encoder;
918}
919
da63a9f2
PZ
920static inline struct intel_digital_port *
921enc_to_dig_port(struct drm_encoder *encoder)
922{
923 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
924}
925
0e32b39c
DA
926static inline struct intel_dp_mst_encoder *
927enc_to_mst(struct drm_encoder *encoder)
928{
929 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
930}
931
9ff8c9ba
ID
932static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
933{
934 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
935}
936
937static inline struct intel_digital_port *
938dp_to_dig_port(struct intel_dp *intel_dp)
939{
940 return container_of(intel_dp, struct intel_digital_port, dp);
941}
942
943static inline struct intel_digital_port *
944hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
945{
946 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
947}
948
6af31a65
DL
949/*
950 * Returns the number of planes for this pipe, ie the number of sprites + 1
951 * (primary plane). This doesn't count the cursor plane then.
952 */
953static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
954{
955 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
956}
5f1aae65 957
47339cd9 958/* intel_fifo_underrun.c */
a72e4c9f 959bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 960 enum pipe pipe, bool enable);
a72e4c9f 961bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
962 enum transcoder pch_transcoder,
963 bool enable);
1f7247c0
DV
964void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
965 enum pipe pipe);
966void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
967 enum transcoder pch_transcoder);
aca7b684
VS
968void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
969void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
970
971/* i915_irq.c */
480c8033
DV
972void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
973void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
974void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
975void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 976void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
977void gen6_enable_rps_interrupts(struct drm_device *dev);
978void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 979u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
980void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
981void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
982static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
983{
984 /*
985 * We only use drm_irq_uninstall() at unload and VT switch, so
986 * this is the only thing we need to check.
987 */
2aeb7d3a 988 return dev_priv->pm.irqs_enabled;
9df7575f
JB
989}
990
a225f079 991int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
992void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
993 unsigned int pipe_mask);
5f1aae65 994
5f1aae65 995/* intel_crt.c */
87440425 996void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
997
998
999/* intel_ddi.c */
87440425
PZ
1000void intel_prepare_ddi(struct drm_device *dev);
1001void hsw_fdi_link_train(struct drm_crtc *crtc);
1002void intel_ddi_init(struct drm_device *dev, enum port port);
1003enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1004bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1005void intel_ddi_pll_init(struct drm_device *dev);
1006void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1007void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1008 enum transcoder cpu_transcoder);
1009void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1010void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1011bool intel_ddi_pll_select(struct intel_crtc *crtc,
1012 struct intel_crtc_state *crtc_state);
87440425 1013void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1014void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1015bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1016void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1017void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1018 struct intel_crtc_state *pipe_config);
bcddf610
S
1019struct intel_encoder *
1020intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1021
44905a27 1022void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1023void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1024 struct intel_crtc_state *pipe_config);
0e32b39c 1025void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1026uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1027
b680c37a 1028/* intel_frontbuffer.c */
f99d7069 1029void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 1030 enum fb_op_origin origin);
f99d7069
DV
1031void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1032 unsigned frontbuffer_bits);
1033void intel_frontbuffer_flip_complete(struct drm_device *dev,
1034 unsigned frontbuffer_bits);
f99d7069 1035void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1036 unsigned frontbuffer_bits);
6761dd31
TU
1037unsigned int intel_fb_align_height(struct drm_device *dev,
1038 unsigned int height,
1039 uint32_t pixel_format,
1040 uint64_t fb_format_modifier);
de152b62
RV
1041void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1042 enum fb_op_origin origin);
b321803d
DL
1043u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
1044 uint32_t pixel_format);
b680c37a 1045
7c10a2b5
JN
1046/* intel_audio.c */
1047void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
1048void intel_audio_codec_enable(struct intel_encoder *encoder);
1049void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1050void i915_audio_component_init(struct drm_i915_private *dev_priv);
1051void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1052
b680c37a 1053/* intel_display.c */
65a3fea0 1054extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
1055bool intel_has_pending_fb_unpin(struct drm_device *dev);
1056int intel_pch_rawclk(struct drm_device *dev);
79e50a4f 1057int intel_hrawclk(struct drm_device *dev);
b680c37a 1058void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1059void intel_mark_idle(struct drm_device *dev);
1060void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1061int intel_display_suspend(struct drm_device *dev);
87440425 1062void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1063int intel_connector_init(struct intel_connector *);
1064struct intel_connector *intel_connector_alloc(void);
87440425 1065bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1066void intel_connector_attach_encoder(struct intel_connector *connector,
1067 struct intel_encoder *encoder);
1068struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1069struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1070 struct drm_crtc *crtc);
752aa88a 1071enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1072int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1073 struct drm_file *file_priv);
87440425
PZ
1074enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1075 enum pipe pipe);
4093561b 1076bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1077static inline void
1078intel_wait_for_vblank(struct drm_device *dev, int pipe)
1079{
1080 drm_wait_one_vblank(dev, pipe);
1081}
0c241d5b
VS
1082static inline void
1083intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1084{
1085 const struct intel_crtc *crtc =
1086 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1087
1088 if (crtc->active)
1089 intel_wait_for_vblank(dev, pipe);
1090}
87440425 1091int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1092void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1093 struct intel_digital_port *dport,
1094 unsigned int expected_mask);
87440425
PZ
1095bool intel_get_load_detect_pipe(struct drm_connector *connector,
1096 struct drm_display_mode *mode,
51fd371b
RC
1097 struct intel_load_detect_pipe *old,
1098 struct drm_modeset_acquire_ctx *ctx);
87440425 1099void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1100 struct intel_load_detect_pipe *old,
1101 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1102int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1103 struct drm_framebuffer *fb,
7580d774 1104 const struct drm_plane_state *plane_state);
a8bb6818
DV
1105struct drm_framebuffer *
1106__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1107 struct drm_mode_fb_cmd2 *mode_cmd,
1108 struct drm_i915_gem_object *obj);
87440425
PZ
1109void intel_prepare_page_flip(struct drm_device *dev, int plane);
1110void intel_finish_page_flip(struct drm_device *dev, int pipe);
1111void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1112void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1113int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1114 const struct drm_plane_state *new_state);
38f3ce3a 1115void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1116 const struct drm_plane_state *old_state);
a98b3431
MR
1117int intel_plane_atomic_get_property(struct drm_plane *plane,
1118 const struct drm_plane_state *state,
1119 struct drm_property *property,
1120 uint64_t *val);
1121int intel_plane_atomic_set_property(struct drm_plane *plane,
1122 struct drm_plane_state *state,
1123 struct drm_property *property,
1124 uint64_t val);
da20eabd
ML
1125int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1126 struct drm_plane_state *plane_state);
716c2e55 1127
50470bb0
TU
1128unsigned int
1129intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 1130 uint64_t fb_format_modifier, unsigned int plane);
50470bb0 1131
121920fa
TU
1132static inline bool
1133intel_rotation_90_or_270(unsigned int rotation)
1134{
1135 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1136}
1137
3b7a5119
SJ
1138void intel_create_rotation_property(struct drm_device *dev,
1139 struct intel_plane *plane);
1140
716c2e55 1141/* shared dpll functions */
5f1aae65 1142struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1143void assert_shared_dpll(struct drm_i915_private *dev_priv,
1144 struct intel_shared_dpll *pll,
1145 bool state);
1146#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1147#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1148struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1149 struct intel_crtc_state *state);
716c2e55 1150
d288f65f
VS
1151void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1152 const struct dpll *dpll);
1153void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1154
716c2e55 1155/* modesetting asserts */
b680c37a
DV
1156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe);
55607e8a
DV
1158void assert_pll(struct drm_i915_private *dev_priv,
1159 enum pipe pipe, bool state);
1160#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1161#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1162void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1163 enum pipe pipe, bool state);
1164#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1165#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1166void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1167#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1168#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4e9a86b6
VS
1169unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1170 int *x, int *y,
87440425
PZ
1171 unsigned int tiling_mode,
1172 unsigned int bpp,
1173 unsigned int pitch);
7514747d
VS
1174void intel_prepare_reset(struct drm_device *dev);
1175void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1176void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1177void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1178void broxton_init_cdclk(struct drm_device *dev);
1179void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1180void broxton_ddi_phy_init(struct drm_device *dev);
1181void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1182void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1183void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af 1184void skl_init_cdclk(struct drm_i915_private *dev_priv);
c73666f3 1185int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5d96d8af 1186void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
0a9d2bed
AM
1187void skl_enable_dc6(struct drm_i915_private *dev_priv);
1188void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1189void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1190 struct intel_crtc_state *pipe_config);
fe3cd48d 1191void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1192int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1193void
5cec258b 1194ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1195 int dotclock);
5ab7b0b7
ID
1196bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1197 intel_clock_t *best_clock);
dccbea3b
ID
1198int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1199
87440425 1200bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1201void hsw_enable_ips(struct intel_crtc *crtc);
1202void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1203enum intel_display_power_domain
1204intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1205void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1206 struct intel_crtc_state *pipe_config);
e2fcdaa9 1207void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7 1208
e435d6e5 1209int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1210int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1211
44eb0cb9
MK
1212u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1213 struct drm_i915_gem_object *obj,
1214 unsigned int plane);
dedf278c 1215
6156a456
CK
1216u32 skl_plane_ctl_format(uint32_t pixel_format);
1217u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1218u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1219
eb805623
DV
1220/* intel_csr.c */
1221void intel_csr_ucode_init(struct drm_device *dev);
dc174300
SS
1222enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1223void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1224 enum csr_state state);
eb805623
DV
1225void intel_csr_load_program(struct drm_device *dev);
1226void intel_csr_ucode_fini(struct drm_device *dev);
5aefb239 1227void assert_csr_loaded(struct drm_i915_private *dev_priv);
eb805623 1228
5f1aae65 1229/* intel_dp.c */
87440425
PZ
1230void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1231bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1232 struct intel_connector *intel_connector);
901c2daf
VS
1233void intel_dp_set_link_params(struct intel_dp *intel_dp,
1234 const struct intel_crtc_state *pipe_config);
87440425 1235void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1236void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1237void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1238void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1239int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1240bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1241 struct intel_crtc_state *pipe_config);
5d8a7752 1242bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1243enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1244 bool long_hpd);
4be73780
DV
1245void intel_edp_backlight_on(struct intel_dp *intel_dp);
1246void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1247void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1248void intel_edp_panel_on(struct intel_dp *intel_dp);
1249void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1250void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1251void intel_dp_mst_suspend(struct drm_device *dev);
1252void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1253int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1254int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1255void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1256void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1257uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1258void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1259void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1260void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1261void intel_edp_drrs_invalidate(struct drm_device *dev,
1262 unsigned frontbuffer_bits);
1263void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1264bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1265 struct intel_digital_port *port);
6fa2d197 1266void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
0bc12bcb 1267
94223d04
ACO
1268void
1269intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1270 uint8_t dp_train_pat);
1271void
1272intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1273void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1274uint8_t
1275intel_dp_voltage_max(struct intel_dp *intel_dp);
1276uint8_t
1277intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1278void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1279 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1280bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1281bool
1282intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1283
0e32b39c
DA
1284/* intel_dp_mst.c */
1285int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1286void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1287/* intel_dsi.c */
4328633d 1288void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1289
1290
1291/* intel_dvo.c */
87440425 1292void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1293
1294
0632fef6 1295/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1296#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1297extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1298extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1299extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1300extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1301extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1302extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1303#else
1304static inline int intel_fbdev_init(struct drm_device *dev)
1305{
1306 return 0;
1307}
5f1aae65 1308
d1d70677 1309static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1310{
1311}
1312
1313static inline void intel_fbdev_fini(struct drm_device *dev)
1314{
1315}
1316
82e3b8c1 1317static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1318{
1319}
1320
0632fef6 1321static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1322{
1323}
1324#endif
5f1aae65 1325
7ff0ebcc 1326/* intel_fbc.c */
7733b49b
PZ
1327bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
1328void intel_fbc_update(struct drm_i915_private *dev_priv);
7ff0ebcc 1329void intel_fbc_init(struct drm_i915_private *dev_priv);
7733b49b 1330void intel_fbc_disable(struct drm_i915_private *dev_priv);
25ad93fd 1331void intel_fbc_disable_crtc(struct intel_crtc *crtc);
dbef0f15
PZ
1332void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1333 unsigned int frontbuffer_bits,
1334 enum fb_op_origin origin);
1335void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1336 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1337void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1338
5f1aae65 1339/* intel_hdmi.c */
87440425
PZ
1340void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1341void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1342 struct intel_connector *intel_connector);
1343struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1344bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1345 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1346
1347
1348/* intel_lvds.c */
87440425
PZ
1349void intel_lvds_init(struct drm_device *dev);
1350bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1351
1352
1353/* intel_modes.c */
1354int intel_connector_update_modes(struct drm_connector *connector,
87440425 1355 struct edid *edid);
5f1aae65 1356int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1357void intel_attach_force_audio_property(struct drm_connector *connector);
1358void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1359void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1360
1361
1362/* intel_overlay.c */
87440425
PZ
1363void intel_setup_overlay(struct drm_device *dev);
1364void intel_cleanup_overlay(struct drm_device *dev);
1365int intel_overlay_switch_off(struct intel_overlay *overlay);
1366int intel_overlay_put_image(struct drm_device *dev, void *data,
1367 struct drm_file *file_priv);
1368int intel_overlay_attrs(struct drm_device *dev, void *data,
1369 struct drm_file *file_priv);
1362b776 1370void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1371
1372
1373/* intel_panel.c */
87440425 1374int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1375 struct drm_display_mode *fixed_mode,
1376 struct drm_display_mode *downclock_mode);
87440425
PZ
1377void intel_panel_fini(struct intel_panel *panel);
1378void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1379 struct drm_display_mode *adjusted_mode);
1380void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1381 struct intel_crtc_state *pipe_config,
87440425
PZ
1382 int fitting_mode);
1383void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1384 struct intel_crtc_state *pipe_config,
87440425 1385 int fitting_mode);
6dda730e
JN
1386void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1387 u32 level, u32 max);
6517d273 1388int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1389void intel_panel_enable_backlight(struct intel_connector *connector);
1390void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1391void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1392enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1393extern struct drm_display_mode *intel_find_panel_downclock(
1394 struct drm_device *dev,
1395 struct drm_display_mode *fixed_mode,
1396 struct drm_connector *connector);
0962c3c9
VS
1397void intel_backlight_register(struct drm_device *dev);
1398void intel_backlight_unregister(struct drm_device *dev);
1399
5f1aae65 1400
0bc12bcb 1401/* intel_psr.c */
0bc12bcb
RV
1402void intel_psr_enable(struct intel_dp *intel_dp);
1403void intel_psr_disable(struct intel_dp *intel_dp);
1404void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1405 unsigned frontbuffer_bits);
0bc12bcb 1406void intel_psr_flush(struct drm_device *dev,
169de131
RV
1407 unsigned frontbuffer_bits,
1408 enum fb_op_origin origin);
0bc12bcb 1409void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1410void intel_psr_single_frame_update(struct drm_device *dev,
1411 unsigned frontbuffer_bits);
0bc12bcb 1412
9c065a7d
DV
1413/* intel_runtime_pm.c */
1414int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1415void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1416void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1417void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1418
f458ebbc
DV
1419bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1420 enum intel_display_power_domain domain);
1421bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1422 enum intel_display_power_domain domain);
9c065a7d
DV
1423void intel_display_power_get(struct drm_i915_private *dev_priv,
1424 enum intel_display_power_domain domain);
1425void intel_display_power_put(struct drm_i915_private *dev_priv,
1426 enum intel_display_power_domain domain);
1427void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1428void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1429void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1430void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1431void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1432
d9bc89d9
DV
1433void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1434
e0fce78f
VS
1435void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1436 bool override, unsigned int mask);
b0b33846
VS
1437bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1438 enum dpio_channel ch, bool override);
e0fce78f
VS
1439
1440
5f1aae65 1441/* intel_pm.c */
87440425
PZ
1442void intel_init_clock_gating(struct drm_device *dev);
1443void intel_suspend_hw(struct drm_device *dev);
546c81fd 1444int ilk_wm_max_level(const struct drm_device *dev);
87440425 1445void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1446void intel_init_pm(struct drm_device *dev);
f742a552 1447void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1448void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1449void intel_gpu_ips_teardown(void);
ae48434c
ID
1450void intel_init_gt_powersave(struct drm_device *dev);
1451void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1452void intel_enable_gt_powersave(struct drm_device *dev);
1453void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1454void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1455void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1456void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1457void gen6_rps_busy(struct drm_i915_private *dev_priv);
1458void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1459void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1460void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1461 struct intel_rps_client *rps,
1462 unsigned long submitted);
6ad790c0 1463void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1464 struct drm_i915_gem_request *req);
6eb1a681 1465void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1466void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1467void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1468void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1469 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1470uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
72662e10 1471
5f1aae65 1472/* intel_sdvo.c */
87440425 1473bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1474
2b28bb1b 1475
5f1aae65 1476/* intel_sprite.c */
87440425 1477int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1478int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1479 struct drm_file *file_priv);
34e0adbb
ML
1480void intel_pipe_update_start(struct intel_crtc *crtc);
1481void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1482
1483/* intel_tv.c */
87440425 1484void intel_tv_init(struct drm_device *dev);
20ddf665 1485
ea2c67bb 1486/* intel_atomic.c */
2545e4a6
MR
1487int intel_connector_atomic_get_property(struct drm_connector *connector,
1488 const struct drm_connector_state *state,
1489 struct drm_property *property,
1490 uint64_t *val);
1356837e
MR
1491struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1492void intel_crtc_destroy_state(struct drm_crtc *crtc,
1493 struct drm_crtc_state *state);
de419ab6
ML
1494struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1495void intel_atomic_state_clear(struct drm_atomic_state *);
1496struct intel_shared_dpll_config *
1497intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1498
10f81c19
ACO
1499static inline struct intel_crtc_state *
1500intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1501 struct intel_crtc *crtc)
1502{
1503 struct drm_crtc_state *crtc_state;
1504 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1505 if (IS_ERR(crtc_state))
0b6cc188 1506 return ERR_CAST(crtc_state);
10f81c19
ACO
1507
1508 return to_intel_crtc_state(crtc_state);
1509}
d03c93d4
CK
1510int intel_atomic_setup_scalers(struct drm_device *dev,
1511 struct intel_crtc *intel_crtc,
1512 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1513
1514/* intel_atomic_plane.c */
8e7d688b 1515struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1516struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1517void intel_plane_destroy_state(struct drm_plane *plane,
1518 struct drm_plane_state *state);
1519extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1520
79e53945 1521#endif /* __INTEL_DRV_H__ */