drm/i915/dp: split up panel power control from backlight pwm control
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
178f736a 29#include <linux/hdmi.h>
760285e7 30#include <drm/i915_drm.h>
80824003 31#include "i915_drv.h"
760285e7
DH
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
0e32b39c 35#include <drm/drm_dp_mst_helper.h>
913d8d11 36
1d5bfac9
DV
37/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
481b6af3 45#define _wait_for(COND, MS, W) ({ \
1d5bfac9 46 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 47 int ret__ = 0; \
0206e353 48 while (!(COND)) { \
913d8d11 49 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
50 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
913d8d11
CW
52 break; \
53 } \
0cc2764c
BW
54 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
913d8d11
CW
59 } \
60 ret__; \
61})
62
481b6af3
CW
63#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
65#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
481b6af3 67
49938ac4
JN
68#define KHz(x) (1000 * (x))
69#define MHz(x) KHz(1000 * (x))
021357ac 70
79e53945
JB
71/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
79e53945 80
4726e0b0
SK
81/* Maximum cursor sizes */
82#define GEN2_CURSOR_WIDTH 64
83#define GEN2_CURSOR_HEIGHT 64
068be561
DL
84#define MAX_CURSOR_WIDTH 256
85#define MAX_CURSOR_HEIGHT 256
4726e0b0 86
79e53945
JB
87#define INTEL_I2C_BUS_DVO 1
88#define INTEL_I2C_BUS_SDVO 2
89
90/* these are outputs from the chip - integrated only
91 external chips are via DVO or SDVO output */
92#define INTEL_OUTPUT_UNUSED 0
93#define INTEL_OUTPUT_ANALOG 1
94#define INTEL_OUTPUT_DVO 2
95#define INTEL_OUTPUT_SDVO 3
96#define INTEL_OUTPUT_LVDS 4
97#define INTEL_OUTPUT_TVOUT 5
7d57382e 98#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 99#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 100#define INTEL_OUTPUT_EDP 8
72ffa333
JN
101#define INTEL_OUTPUT_DSI 9
102#define INTEL_OUTPUT_UNKNOWN 10
0e32b39c 103#define INTEL_OUTPUT_DP_MST 11
79e53945
JB
104
105#define INTEL_DVO_CHIP_NONE 0
106#define INTEL_DVO_CHIP_LVDS 1
107#define INTEL_DVO_CHIP_TMDS 2
108#define INTEL_DVO_CHIP_TVOUT 4
109
dfba2e2d
SK
110#define INTEL_DSI_VIDEO_MODE 0
111#define INTEL_DSI_COMMAND_MODE 1
72ffa333 112
79e53945
JB
113struct intel_framebuffer {
114 struct drm_framebuffer base;
05394f39 115 struct drm_i915_gem_object *obj;
79e53945
JB
116};
117
37811fcc
CW
118struct intel_fbdev {
119 struct drm_fb_helper helper;
8bcd4553 120 struct intel_framebuffer *fb;
37811fcc
CW
121 struct list_head fbdev_list;
122 struct drm_display_mode *our_mode;
d978ef14 123 int preferred_bpp;
37811fcc 124};
79e53945 125
21d40d37 126struct intel_encoder {
4ef69c7a 127 struct drm_encoder base;
9a935856
DV
128 /*
129 * The new crtc this encoder will be driven from. Only differs from
130 * base->crtc while a modeset is in progress.
131 */
132 struct intel_crtc *new_crtc;
133
79e53945 134 int type;
bc079e8b 135 unsigned int cloneable;
5ab432ef 136 bool connectors_active;
21d40d37 137 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
138 bool (*compute_config)(struct intel_encoder *,
139 struct intel_crtc_config *);
dafd226c 140 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 141 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 142 void (*enable)(struct intel_encoder *);
6cc5f341 143 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 144 void (*disable)(struct intel_encoder *);
bf49ec8c 145 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
146 /* Read out the current hw state of this connector, returning true if
147 * the encoder is active. If the encoder is enabled it also set the pipe
148 * it is connected to in the pipe parameter. */
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 150 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 151 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
152 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153 * be set correctly before calling this function. */
045ac3b5
JB
154 void (*get_config)(struct intel_encoder *,
155 struct intel_crtc_config *pipe_config);
07f9cd0b
ID
156 /*
157 * Called during system suspend after all pending requests for the
158 * encoder are flushed (for example for DP AUX transactions) and
159 * device interrupts are disabled.
160 */
161 void (*suspend)(struct intel_encoder *);
f8aed700 162 int crtc_mask;
1d843f9d 163 enum hpd_pin hpd_pin;
79e53945
JB
164};
165
1d508706 166struct intel_panel {
dd06f90e 167 struct drm_display_mode *fixed_mode;
ec9ed197 168 struct drm_display_mode *downclock_mode;
4d891523 169 int fitting_mode;
58c68779
JN
170
171 /* backlight */
172 struct {
c91c9f32 173 bool present;
58c68779 174 u32 level;
6dda730e 175 u32 min;
7bd688cd 176 u32 max;
58c68779 177 bool enabled;
636baebf
JN
178 bool combination_mode; /* gen 2/4 only */
179 bool active_low_pwm;
58c68779
JN
180 struct backlight_device *device;
181 } backlight;
1d508706
JN
182};
183
5daa55eb
ZW
184struct intel_connector {
185 struct drm_connector base;
9a935856
DV
186 /*
187 * The fixed encoder this connector is connected to.
188 */
df0e9248 189 struct intel_encoder *encoder;
9a935856
DV
190
191 /*
192 * The new encoder this connector will be driven. Only differs from
193 * encoder while a modeset is in progress.
194 */
195 struct intel_encoder *new_encoder;
196
f0947c37
DV
197 /* Reads out the current hw, returning true if the connector is enabled
198 * and active (i.e. dpms ON state). */
199 bool (*get_hw_state)(struct intel_connector *);
1d508706 200
4932e2c3
ID
201 /*
202 * Removes all interfaces through which the connector is accessible
203 * - like sysfs, debugfs entries -, so that no new operations can be
204 * started on the connector. Also makes sure all currently pending
205 * operations finish before returing.
206 */
207 void (*unregister)(struct intel_connector *);
208
1d508706
JN
209 /* Panel info for eDP and LVDS */
210 struct intel_panel panel;
9cd300e0
JN
211
212 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
213 struct edid *edid;
821450c6
EE
214
215 /* since POLL and HPD connectors may use the same HPD line keep the native
216 state of connector->polled in case hotplug storm detection changes it */
217 u8 polled;
0e32b39c
DA
218
219 void *port; /* store this opaque as its illegal to dereference it */
220
221 struct intel_dp *mst_port;
5daa55eb
ZW
222};
223
80ad9206
VS
224typedef struct dpll {
225 /* given values */
226 int n;
227 int m1, m2;
228 int p1, p2;
229 /* derived values */
230 int dot;
231 int vco;
232 int m;
233 int p;
234} intel_clock_t;
235
46f297fb 236struct intel_plane_config {
46f297fb
JB
237 bool tiled;
238 int size;
239 u32 base;
240};
241
b8cecdf5 242struct intel_crtc_config {
bb760063
DV
243 /**
244 * quirks - bitfield with hw state readout quirks
245 *
246 * For various reasons the hw state readout code might not be able to
247 * completely faithfully read out the current state. These cases are
248 * tracked with quirk flags so that fastboot and state checker can act
249 * accordingly.
250 */
9953599b
DV
251#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
252#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
bb760063
DV
253 unsigned long quirks;
254
5113bc9b
VS
255 /* User requested mode, only valid as a starting point to
256 * compute adjusted_mode, except in the case of (S)DVO where
257 * it's also for the output timings of the (S)DVO chip.
258 * adjusted_mode will then correspond to the S(DVO) chip's
259 * preferred input timings. */
b8cecdf5 260 struct drm_display_mode requested_mode;
3c52f4eb 261 /* Actual pipe timings ie. what we program into the pipe timing
241bfc38 262 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
b8cecdf5 263 struct drm_display_mode adjusted_mode;
37327abd
VS
264
265 /* Pipe source size (ie. panel fitter input size)
266 * All planes will be positioned inside this space,
267 * and get clipped at the edges. */
268 int pipe_src_w, pipe_src_h;
269
5bfe2ac0
DV
270 /* Whether to set up the PCH/FDI. Note that we never allow sharing
271 * between pch encoders and cpu encoders. */
272 bool has_pch_encoder;
50f3b016 273
3b117c8f
DV
274 /* CPU Transcoder for the pipe. Currently this can only differ from the
275 * pipe on Haswell (where we have a special eDP transcoder). */
276 enum transcoder cpu_transcoder;
277
50f3b016
DV
278 /*
279 * Use reduced/limited/broadcast rbg range, compressing from the full
280 * range fed into the crtcs.
281 */
282 bool limited_color_range;
283
03afc4a2
DV
284 /* DP has a bunch of special case unfortunately, so mark the pipe
285 * accordingly. */
286 bool has_dp_encoder;
d8b32247 287
6897b4b5
DV
288 /* Whether we should send NULL infoframes. Required for audio. */
289 bool has_hdmi_sink;
290
9ed109a7
DV
291 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
292 * has_dp_encoder is set. */
293 bool has_audio;
294
d8b32247
DV
295 /*
296 * Enable dithering, used when the selected pipe bpp doesn't match the
297 * plane bpp.
298 */
965e0c48 299 bool dither;
f47709a9
DV
300
301 /* Controls for the clock computation, to override various stages. */
302 bool clock_set;
303
09ede541
DV
304 /* SDVO TV has a bunch of special case. To make multifunction encoders
305 * work correctly, we need to track this at runtime.*/
306 bool sdvo_tv_clock;
307
e29c22c0
DV
308 /*
309 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
310 * required. This is set in the 2nd loop of calling encoder's
311 * ->compute_config if the first pick doesn't work out.
312 */
313 bool bw_constrained;
314
f47709a9
DV
315 /* Settings for the intel dpll used on pretty much everything but
316 * haswell. */
80ad9206 317 struct dpll dpll;
f47709a9 318
a43f6e0f
DV
319 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
320 enum intel_dpll_id shared_dpll;
321
de7cfc63
DV
322 /* PORT_CLK_SEL for DDI ports. */
323 uint32_t ddi_pll_sel;
324
66e985c0
DV
325 /* Actual register state of the dpll, for shared dpll cross-checking. */
326 struct intel_dpll_hw_state dpll_hw_state;
327
965e0c48 328 int pipe_bpp;
6cf86a5e 329 struct intel_link_m_n dp_m_n;
ff9a6750 330
439d7ac0
PB
331 /* m2_n2 for eDP downclock */
332 struct intel_link_m_n dp_m2_n2;
f769cd24 333 bool has_drrs;
439d7ac0 334
ff9a6750
DV
335 /*
336 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
337 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
338 * already multiplied by pixel_multiplier.
df92b1e6 339 */
ff9a6750
DV
340 int port_clock;
341
6cc5f341
DV
342 /* Used by SDVO (and if we ever fix it, HDMI). */
343 unsigned pixel_multiplier;
2dd24552
JB
344
345 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
346 struct {
347 u32 control;
348 u32 pgm_ratios;
68fc8742 349 u32 lvds_border_bits;
b074cec8
JB
350 } gmch_pfit;
351
352 /* Panel fitter placement and size for Ironlake+ */
353 struct {
354 u32 pos;
355 u32 size;
fd4daa9c 356 bool enabled;
fabf6e51 357 bool force_thru;
b074cec8 358 } pch_pfit;
33d29b14 359
ca3a0ff8 360 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 361 int fdi_lanes;
ca3a0ff8 362 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
363
364 bool ips_enabled;
cf532bb2
VS
365
366 bool double_wide;
0e32b39c
DA
367
368 bool dp_encoder_is_mst;
369 int pbn;
b8cecdf5
DV
370};
371
0b2ae6d7
VS
372struct intel_pipe_wm {
373 struct intel_wm_level wm[5];
374 uint32_t linetime;
375 bool fbc_wm_enabled;
2a44b76b
VS
376 bool pipe_enabled;
377 bool sprites_enabled;
378 bool sprites_scaled;
0b2ae6d7
VS
379};
380
84c33a64
SG
381struct intel_mmio_flip {
382 u32 seqno;
383 u32 ring_id;
384};
385
79e53945
JB
386struct intel_crtc {
387 struct drm_crtc base;
80824003
JB
388 enum pipe pipe;
389 enum plane plane;
79e53945 390 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
391 /*
392 * Whether the crtc and the connected output pipeline is active. Implies
393 * that crtc->enabled is set, i.e. the current mode configuration has
394 * some outputs connected to this crtc.
08a48469
DV
395 */
396 bool active;
6efdf354 397 unsigned long enabled_power_domains;
4c445e0e 398 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 399 bool lowfreq_avail;
02e792fb 400 struct intel_overlay *overlay;
6b95a207 401 struct intel_unpin_work *unpin_work;
cda4b7d3 402
b4a98e57
CW
403 atomic_t unpin_work_count;
404
e506a0c6
DV
405 /* Display surface base address adjustement for pageflips. Note that on
406 * gen4+ this only adjusts up to a tile, offsets within a tile are
407 * handled in the hw itself (with the TILEOFF register). */
408 unsigned long dspaddr_offset;
409
05394f39 410 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 411 uint32_t cursor_addr;
cda4b7d3 412 int16_t cursor_width, cursor_height;
4b0e333e 413 uint32_t cursor_cntl;
dc41c154 414 uint32_t cursor_size;
4b0e333e 415 uint32_t cursor_base;
4b645f14 416
46f297fb 417 struct intel_plane_config plane_config;
b8cecdf5 418 struct intel_crtc_config config;
50741abc 419 struct intel_crtc_config *new_config;
7668851f 420 bool new_enabled;
b8cecdf5 421
10d83730
VS
422 /* reset counter value when the last flip was submitted */
423 unsigned int reset_counter;
8664281b
PZ
424
425 /* Access to these should be protected by dev_priv->irq_lock. */
426 bool cpu_fifo_underrun_disabled;
427 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
428
429 /* per-pipe watermark state */
430 struct {
431 /* watermarks currently being used */
432 struct intel_pipe_wm active;
433 } wm;
8d7849db 434
80715b2f 435 int scanline_offset;
84c33a64 436 struct intel_mmio_flip mmio_flip;
79e53945
JB
437};
438
c35426d2
VS
439struct intel_plane_wm_parameters {
440 uint32_t horiz_pixels;
ed57cb8a 441 uint32_t vert_pixels;
c35426d2
VS
442 uint8_t bytes_per_pixel;
443 bool enabled;
444 bool scaled;
445};
446
b840d907
JB
447struct intel_plane {
448 struct drm_plane base;
7f1f3851 449 int plane;
b840d907
JB
450 enum pipe pipe;
451 struct drm_i915_gem_object *obj;
2d354c34 452 bool can_scale;
b840d907 453 int max_downscale;
5e1bac2f
JB
454 int crtc_x, crtc_y;
455 unsigned int crtc_w, crtc_h;
456 uint32_t src_x, src_y;
457 uint32_t src_w, src_h;
76eebda7 458 unsigned int rotation;
526682e9
PZ
459
460 /* Since we need to change the watermarks before/after
461 * enabling/disabling the planes, we need to store the parameters here
462 * as the other pieces of the struct may not reflect the values we want
463 * for the watermark calculations. Currently only Haswell uses this.
464 */
c35426d2 465 struct intel_plane_wm_parameters wm;
526682e9 466
b840d907 467 void (*update_plane)(struct drm_plane *plane,
b39d53f6 468 struct drm_crtc *crtc,
b840d907
JB
469 struct drm_framebuffer *fb,
470 struct drm_i915_gem_object *obj,
471 int crtc_x, int crtc_y,
472 unsigned int crtc_w, unsigned int crtc_h,
473 uint32_t x, uint32_t y,
474 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
475 void (*disable_plane)(struct drm_plane *plane,
476 struct drm_crtc *crtc);
8ea30864
JB
477 int (*update_colorkey)(struct drm_plane *plane,
478 struct drm_intel_sprite_colorkey *key);
479 void (*get_colorkey)(struct drm_plane *plane,
480 struct drm_intel_sprite_colorkey *key);
b840d907
JB
481};
482
b445e3b0
ED
483struct intel_watermark_params {
484 unsigned long fifo_size;
485 unsigned long max_wm;
486 unsigned long default_wm;
487 unsigned long guard_size;
488 unsigned long cacheline_size;
489};
490
491struct cxsr_latency {
492 int is_desktop;
493 int is_ddr3;
494 unsigned long fsb_freq;
495 unsigned long mem_freq;
496 unsigned long display_sr;
497 unsigned long display_hpll_disable;
498 unsigned long cursor_sr;
499 unsigned long cursor_hpll_disable;
500};
501
79e53945 502#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 503#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 504#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 505#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 506#define to_intel_plane(x) container_of(x, struct intel_plane, base)
155e6369 507#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 508
f5bbfca3 509struct intel_hdmi {
b242b7f7 510 u32 hdmi_reg;
f5bbfca3 511 int ddc_bus;
f5bbfca3 512 uint32_t color_range;
55bc60db 513 bool color_range_auto;
f5bbfca3
ED
514 bool has_hdmi_sink;
515 bool has_audio;
516 enum hdmi_force_audio force_audio;
abedc077 517 bool rgb_quant_range_selectable;
94a11ddc 518 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 519 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 520 enum hdmi_infoframe_type type,
fff63867 521 const void *frame, ssize_t len);
687f4d06 522 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 523 bool enable,
687f4d06 524 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
525};
526
0e32b39c 527struct intel_dp_mst_encoder;
b091cd92 528#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 529
4f9db5b5
PB
530/**
531 * HIGH_RR is the highest eDP panel refresh rate read from EDID
532 * LOW_RR is the lowest eDP panel refresh rate found from EDID
533 * parsing for same resolution.
534 */
535enum edp_drrs_refresh_rate_type {
536 DRRS_HIGH_RR,
537 DRRS_LOW_RR,
538 DRRS_MAX_RR, /* RR count */
539};
540
54d63ca6 541struct intel_dp {
54d63ca6 542 uint32_t output_reg;
9ed35ab1 543 uint32_t aux_ch_ctl_reg;
54d63ca6 544 uint32_t DP;
54d63ca6
SK
545 bool has_audio;
546 enum hdmi_force_audio force_audio;
547 uint32_t color_range;
55bc60db 548 bool color_range_auto;
54d63ca6
SK
549 uint8_t link_bw;
550 uint8_t lane_count;
551 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 552 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 553 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
9d1a1031 554 struct drm_dp_aux aux;
54d63ca6
SK
555 uint8_t train_set[4];
556 int panel_power_up_delay;
557 int panel_power_down_delay;
558 int panel_power_cycle_delay;
559 int backlight_on_delay;
560 int backlight_off_delay;
54d63ca6
SK
561 struct delayed_work panel_vdd_work;
562 bool want_panel_vdd;
dce56b3c
PZ
563 unsigned long last_power_cycle;
564 unsigned long last_power_on;
565 unsigned long last_backlight_off;
5d42f82a 566
01527b31
CT
567 struct notifier_block edp_notifier;
568
06ea66b6 569 bool use_tps3;
0e32b39c
DA
570 bool can_mst; /* this port supports mst */
571 bool is_mst;
572 int active_mst_links;
573 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 574 struct intel_connector *attached_connector;
ec5b01dd 575
0e32b39c
DA
576 /* mst connector list */
577 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
578 struct drm_dp_mst_topology_mgr mst_mgr;
579
ec5b01dd 580 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
581 /*
582 * This function returns the value we have to program the AUX_CTL
583 * register with to kick off an AUX transaction.
584 */
585 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
586 bool has_aux_irq,
587 int send_bytes,
588 uint32_t aux_clock_divider);
4f9db5b5
PB
589 struct {
590 enum drrs_support_type type;
591 enum edp_drrs_refresh_rate_type refresh_rate_type;
439d7ac0 592 struct mutex mutex;
4f9db5b5
PB
593 } drrs_state;
594
54d63ca6
SK
595};
596
da63a9f2
PZ
597struct intel_digital_port {
598 struct intel_encoder base;
174edf1f 599 enum port port;
bcf53de4 600 u32 saved_port_bits;
da63a9f2
PZ
601 struct intel_dp dp;
602 struct intel_hdmi hdmi;
13cf5504 603 bool (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
604};
605
0e32b39c
DA
606struct intel_dp_mst_encoder {
607 struct intel_encoder base;
608 enum pipe pipe;
609 struct intel_digital_port *primary;
610 void *port; /* store this opaque as its illegal to dereference it */
611};
612
89b667f8
JB
613static inline int
614vlv_dport_to_channel(struct intel_digital_port *dport)
615{
616 switch (dport->port) {
617 case PORT_B:
00fc31b7 618 case PORT_D:
e4607fcf 619 return DPIO_CH0;
89b667f8 620 case PORT_C:
e4607fcf 621 return DPIO_CH1;
89b667f8
JB
622 default:
623 BUG();
624 }
625}
626
eb69b0e5
CML
627static inline int
628vlv_pipe_to_channel(enum pipe pipe)
629{
630 switch (pipe) {
631 case PIPE_A:
632 case PIPE_C:
633 return DPIO_CH0;
634 case PIPE_B:
635 return DPIO_CH1;
636 default:
637 BUG();
638 }
639}
640
f875c15a
CW
641static inline struct drm_crtc *
642intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
643{
644 struct drm_i915_private *dev_priv = dev->dev_private;
645 return dev_priv->pipe_to_crtc_mapping[pipe];
646}
647
417ae147
CW
648static inline struct drm_crtc *
649intel_get_crtc_for_plane(struct drm_device *dev, int plane)
650{
651 struct drm_i915_private *dev_priv = dev->dev_private;
652 return dev_priv->plane_to_crtc_mapping[plane];
653}
654
4e5359cd
SF
655struct intel_unpin_work {
656 struct work_struct work;
b4a98e57 657 struct drm_crtc *crtc;
05394f39
CW
658 struct drm_i915_gem_object *old_fb_obj;
659 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 660 struct drm_pending_vblank_event *event;
e7d841ca
CW
661 atomic_t pending;
662#define INTEL_FLIP_INACTIVE 0
663#define INTEL_FLIP_PENDING 1
664#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
665 u32 flip_count;
666 u32 gtt_offset;
4e5359cd
SF
667 bool enable_stall_check;
668};
669
d9e55608 670struct intel_set_config {
1aa4b628
DV
671 struct drm_encoder **save_connector_encoders;
672 struct drm_crtc **save_encoder_crtcs;
7668851f 673 bool *save_crtc_enabled;
5e2b584e
DV
674
675 bool fb_changed;
676 bool mode_changed;
d9e55608
DV
677};
678
5f1aae65
PZ
679struct intel_load_detect_pipe {
680 struct drm_framebuffer *release_fb;
681 bool load_detect_temp;
682 int dpms_mode;
683};
79e53945 684
5f1aae65
PZ
685static inline struct intel_encoder *
686intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
687{
688 return to_intel_connector(connector)->encoder;
689}
690
da63a9f2
PZ
691static inline struct intel_digital_port *
692enc_to_dig_port(struct drm_encoder *encoder)
693{
694 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
695}
696
0e32b39c
DA
697static inline struct intel_dp_mst_encoder *
698enc_to_mst(struct drm_encoder *encoder)
699{
700 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
701}
702
9ff8c9ba
ID
703static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
704{
705 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
706}
707
708static inline struct intel_digital_port *
709dp_to_dig_port(struct intel_dp *intel_dp)
710{
711 return container_of(intel_dp, struct intel_digital_port, dp);
712}
713
714static inline struct intel_digital_port *
715hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
716{
717 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
718}
719
5f1aae65
PZ
720
721/* i915_irq.c */
87440425
PZ
722bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
723 enum pipe pipe, bool enable);
724bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
725 enum transcoder pch_transcoder,
726 bool enable);
480c8033
DV
727void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
728void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
729void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
730void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
731void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
732void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
730488b2
PZ
733void intel_runtime_pm_disable_interrupts(struct drm_device *dev);
734void intel_runtime_pm_restore_interrupts(struct drm_device *dev);
9df7575f
JB
735static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
736{
737 /*
738 * We only use drm_irq_uninstall() at unload and VT switch, so
739 * this is the only thing we need to check.
740 */
741 return !dev_priv->pm._irqs_disabled;
742}
743
a225f079 744int intel_get_crtc_scanline(struct intel_crtc *crtc);
56b80e1f 745void i9xx_check_fifo_underruns(struct drm_device *dev);
d49bdb0e 746void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
5f1aae65 747
5f1aae65 748/* intel_crt.c */
87440425 749void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
750
751
752/* intel_ddi.c */
87440425
PZ
753void intel_prepare_ddi(struct drm_device *dev);
754void hsw_fdi_link_train(struct drm_crtc *crtc);
755void intel_ddi_init(struct drm_device *dev, enum port port);
756enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
757bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
758int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
759void intel_ddi_pll_init(struct drm_device *dev);
760void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
761void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
762 enum transcoder cpu_transcoder);
763void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
764void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
566b734a 765bool intel_ddi_pll_select(struct intel_crtc *crtc);
87440425
PZ
766void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
767void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
768bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
769void intel_ddi_fdi_disable(struct drm_crtc *crtc);
770void intel_ddi_get_config(struct intel_encoder *encoder,
771 struct intel_crtc_config *pipe_config);
5f1aae65 772
44905a27 773void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c
DA
774void intel_ddi_clock_get(struct intel_encoder *encoder,
775 struct intel_crtc_config *pipe_config);
776void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
5f1aae65
PZ
777
778/* intel_display.c */
ba0fbca4 779const char *intel_output_name(int output);
5dce5b93 780bool intel_has_pending_fb_unpin(struct drm_device *dev);
5f1aae65 781int intel_pch_rawclk(struct drm_device *dev);
87440425 782void intel_mark_busy(struct drm_device *dev);
f99d7069
DV
783void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
784 struct intel_engine_cs *ring);
785void intel_frontbuffer_flip_prepare(struct drm_device *dev,
786 unsigned frontbuffer_bits);
787void intel_frontbuffer_flip_complete(struct drm_device *dev,
788 unsigned frontbuffer_bits);
789void intel_frontbuffer_flush(struct drm_device *dev,
790 unsigned frontbuffer_bits);
791/**
792 * intel_frontbuffer_flip - prepare frontbuffer flip
793 * @dev: DRM device
794 * @frontbuffer_bits: frontbuffer plane tracking bits
795 *
796 * This function gets called after scheduling a flip on @obj. This is for
797 * synchronous plane updates which will happen on the next vblank and which will
798 * not get delayed by pending gpu rendering.
799 *
800 * Can be called without any locks held.
801 */
802static inline
803void intel_frontbuffer_flip(struct drm_device *dev,
804 unsigned frontbuffer_bits)
805{
806 intel_frontbuffer_flush(dev, frontbuffer_bits);
807}
808
809void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
87440425
PZ
810void intel_mark_idle(struct drm_device *dev);
811void intel_crtc_restore_mode(struct drm_crtc *crtc);
b04c5bd6 812void intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
813void intel_crtc_update_dpms(struct drm_crtc *crtc);
814void intel_encoder_destroy(struct drm_encoder *encoder);
815void intel_connector_dpms(struct drm_connector *, int mode);
816bool intel_connector_get_hw_state(struct intel_connector *connector);
817void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
818bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
819 struct intel_digital_port *port);
87440425
PZ
820void intel_connector_attach_encoder(struct intel_connector *connector,
821 struct intel_encoder *encoder);
822struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
823struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
824 struct drm_crtc *crtc);
752aa88a 825enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
826int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
827 struct drm_file *file_priv);
87440425
PZ
828enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
829 enum pipe pipe);
830void intel_wait_for_vblank(struct drm_device *dev, int pipe);
831void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
832int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
833void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
834 struct intel_digital_port *dport);
87440425
PZ
835bool intel_get_load_detect_pipe(struct drm_connector *connector,
836 struct drm_display_mode *mode,
51fd371b
RC
837 struct intel_load_detect_pipe *old,
838 struct drm_modeset_acquire_ctx *ctx);
87440425 839void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 840 struct intel_load_detect_pipe *old);
87440425
PZ
841int intel_pin_and_fence_fb_obj(struct drm_device *dev,
842 struct drm_i915_gem_object *obj,
a4872ba6 843 struct intel_engine_cs *pipelined);
87440425 844void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
a8bb6818
DV
845struct drm_framebuffer *
846__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
847 struct drm_mode_fb_cmd2 *mode_cmd,
848 struct drm_i915_gem_object *obj);
87440425
PZ
849void intel_prepare_page_flip(struct drm_device *dev, int plane);
850void intel_finish_page_flip(struct drm_device *dev, int pipe);
851void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
716c2e55
DV
852
853/* shared dpll functions */
5f1aae65 854struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
855void assert_shared_dpll(struct drm_i915_private *dev_priv,
856 struct intel_shared_dpll *pll,
857 bool state);
858#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
859#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
716c2e55
DV
860struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
861void intel_put_shared_dpll(struct intel_crtc *crtc);
862
863/* modesetting asserts */
55607e8a
DV
864void assert_pll(struct drm_i915_private *dev_priv,
865 enum pipe pipe, bool state);
866#define assert_pll_enabled(d, p) assert_pll(d, p, true)
867#define assert_pll_disabled(d, p) assert_pll(d, p, false)
868void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
869 enum pipe pipe, bool state);
870#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
871#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 872void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
873#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
874#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
875void intel_write_eld(struct drm_encoder *encoder,
876 struct drm_display_mode *mode);
877unsigned long intel_gen4_compute_page_offset(int *x, int *y,
878 unsigned int tiling_mode,
879 unsigned int bpp,
880 unsigned int pitch);
881void intel_display_handle_reset(struct drm_device *dev);
a14cb6fc
PZ
882void hsw_enable_pc8(struct drm_i915_private *dev_priv);
883void hsw_disable_pc8(struct drm_i915_private *dev_priv);
87440425
PZ
884void intel_dp_get_m_n(struct intel_crtc *crtc,
885 struct intel_crtc_config *pipe_config);
f769cd24 886void intel_dp_set_m_n(struct intel_crtc *crtc);
87440425
PZ
887int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
888void
5f1aae65
PZ
889ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
890 int dotclock);
87440425 891bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
892void hsw_enable_ips(struct intel_crtc *crtc);
893void hsw_disable_ips(struct intel_crtc *crtc);
da7e29bd 894void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
319be8ae
ID
895enum intel_display_power_domain
896intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288
DV
897void intel_mode_from_pipe_config(struct drm_display_mode *mode,
898 struct intel_crtc_config *pipe_config);
46f297fb 899int intel_format_to_fourcc(int format);
46a55d30 900void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 901void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
8ea30864 902
5f1aae65 903/* intel_dp.c */
87440425
PZ
904void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
905bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
906 struct intel_connector *intel_connector);
87440425
PZ
907void intel_dp_start_link_train(struct intel_dp *intel_dp);
908void intel_dp_complete_link_train(struct intel_dp *intel_dp);
909void intel_dp_stop_link_train(struct intel_dp *intel_dp);
910void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
911void intel_dp_encoder_destroy(struct drm_encoder *encoder);
912void intel_dp_check_link_status(struct intel_dp *intel_dp);
d2e216d0 913int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425
PZ
914bool intel_dp_compute_config(struct intel_encoder *encoder,
915 struct intel_crtc_config *pipe_config);
5d8a7752 916bool intel_dp_is_edp(struct drm_device *dev, enum port port);
13cf5504
DA
917bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
918 bool long_hpd);
4be73780
DV
919void intel_edp_backlight_on(struct intel_dp *intel_dp);
920void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 921void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
aba86890 922void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder);
4be73780
DV
923void intel_edp_panel_on(struct intel_dp *intel_dp);
924void intel_edp_panel_off(struct intel_dp *intel_dp);
87440425
PZ
925void intel_edp_psr_enable(struct intel_dp *intel_dp);
926void intel_edp_psr_disable(struct intel_dp *intel_dp);
439d7ac0 927void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
9ca15301
DV
928void intel_edp_psr_invalidate(struct drm_device *dev,
929 unsigned frontbuffer_bits);
930void intel_edp_psr_flush(struct drm_device *dev,
931 unsigned frontbuffer_bits);
7c8f8a70
RV
932void intel_edp_psr_init(struct drm_device *dev);
933
0e32b39c
DA
934int intel_dp_handle_hpd_irq(struct intel_digital_port *digport, bool long_hpd);
935void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
936void intel_dp_mst_suspend(struct drm_device *dev);
937void intel_dp_mst_resume(struct drm_device *dev);
938int intel_dp_max_link_bw(struct intel_dp *intel_dp);
939void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
940/* intel_dp_mst.c */
941int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
942void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 943/* intel_dsi.c */
4328633d 944void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
945
946
947/* intel_dvo.c */
87440425 948void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
949
950
0632fef6 951/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
952#ifdef CONFIG_DRM_I915_FBDEV
953extern int intel_fbdev_init(struct drm_device *dev);
954extern void intel_fbdev_initial_config(struct drm_device *dev);
955extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 956extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
957extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
958extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
959#else
960static inline int intel_fbdev_init(struct drm_device *dev)
961{
962 return 0;
963}
5f1aae65 964
4520f53a
DV
965static inline void intel_fbdev_initial_config(struct drm_device *dev)
966{
967}
968
969static inline void intel_fbdev_fini(struct drm_device *dev)
970{
971}
972
82e3b8c1 973static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
974{
975}
976
0632fef6 977static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
978{
979}
980#endif
5f1aae65
PZ
981
982/* intel_hdmi.c */
87440425
PZ
983void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
984void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
985 struct intel_connector *intel_connector);
986struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
987bool intel_hdmi_compute_config(struct intel_encoder *encoder,
988 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
989
990
991/* intel_lvds.c */
87440425
PZ
992void intel_lvds_init(struct drm_device *dev);
993bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
994
995
996/* intel_modes.c */
997int intel_connector_update_modes(struct drm_connector *connector,
87440425 998 struct edid *edid);
5f1aae65 999int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1000void intel_attach_force_audio_property(struct drm_connector *connector);
1001void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1002
1003
1004/* intel_overlay.c */
87440425
PZ
1005void intel_setup_overlay(struct drm_device *dev);
1006void intel_cleanup_overlay(struct drm_device *dev);
1007int intel_overlay_switch_off(struct intel_overlay *overlay);
1008int intel_overlay_put_image(struct drm_device *dev, void *data,
1009 struct drm_file *file_priv);
1010int intel_overlay_attrs(struct drm_device *dev, void *data,
1011 struct drm_file *file_priv);
5f1aae65
PZ
1012
1013
1014/* intel_panel.c */
87440425 1015int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1016 struct drm_display_mode *fixed_mode,
1017 struct drm_display_mode *downclock_mode);
87440425
PZ
1018void intel_panel_fini(struct intel_panel *panel);
1019void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1020 struct drm_display_mode *adjusted_mode);
1021void intel_pch_panel_fitting(struct intel_crtc *crtc,
1022 struct intel_crtc_config *pipe_config,
1023 int fitting_mode);
1024void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1025 struct intel_crtc_config *pipe_config,
1026 int fitting_mode);
6dda730e
JN
1027void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1028 u32 level, u32 max);
87440425 1029int intel_panel_setup_backlight(struct drm_connector *connector);
752aa88a
JB
1030void intel_panel_enable_backlight(struct intel_connector *connector);
1031void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1032void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1033void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1034enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1035extern struct drm_display_mode *intel_find_panel_downclock(
1036 struct drm_device *dev,
1037 struct drm_display_mode *fixed_mode,
1038 struct drm_connector *connector);
5f1aae65
PZ
1039
1040/* intel_pm.c */
87440425
PZ
1041void intel_init_clock_gating(struct drm_device *dev);
1042void intel_suspend_hw(struct drm_device *dev);
546c81fd 1043int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1044void intel_update_watermarks(struct drm_crtc *crtc);
1045void intel_update_sprite_watermarks(struct drm_plane *plane,
1046 struct drm_crtc *crtc,
ed57cb8a
DL
1047 uint32_t sprite_width,
1048 uint32_t sprite_height,
1049 int pixel_size,
87440425
PZ
1050 bool enabled, bool scaled);
1051void intel_init_pm(struct drm_device *dev);
f742a552 1052void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1053bool intel_fbc_enabled(struct drm_device *dev);
1054void intel_update_fbc(struct drm_device *dev);
1055void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1056void intel_gpu_ips_teardown(void);
da7e29bd
ID
1057int intel_power_domains_init(struct drm_i915_private *);
1058void intel_power_domains_remove(struct drm_i915_private *);
1059bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
87440425 1060 enum intel_display_power_domain domain);
bfafe93a
ID
1061bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
1062 enum intel_display_power_domain domain);
da7e29bd 1063void intel_display_power_get(struct drm_i915_private *dev_priv,
87440425 1064 enum intel_display_power_domain domain);
da7e29bd 1065void intel_display_power_put(struct drm_i915_private *dev_priv,
87440425 1066 enum intel_display_power_domain domain);
da7e29bd 1067void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
ae48434c
ID
1068void intel_init_gt_powersave(struct drm_device *dev);
1069void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1070void intel_enable_gt_powersave(struct drm_device *dev);
1071void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1072void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1073void intel_reset_gt_powersave(struct drm_device *dev);
87440425 1074void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 1075void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
1076void gen6_rps_idle(struct drm_i915_private *dev_priv);
1077void gen6_rps_boost(struct drm_i915_private *dev_priv);
87440425
PZ
1078void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1079void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
8a187455 1080void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
c6df39b5 1081void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
8a187455
PZ
1082void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1083void intel_init_runtime_pm(struct drm_i915_private *dev_priv);
1084void intel_fini_runtime_pm(struct drm_i915_private *dev_priv);
243e6a44 1085void ilk_wm_get_hw_state(struct drm_device *dev);
d2011dc8 1086
72662e10 1087
5f1aae65 1088/* intel_sdvo.c */
87440425 1089bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1090
2b28bb1b 1091
5f1aae65 1092/* intel_sprite.c */
87440425 1093int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 1094void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425 1095 enum plane plane);
48404c1e
SJ
1096int intel_plane_set_property(struct drm_plane *plane,
1097 struct drm_property *prop,
1098 uint64_t val);
e57465f3 1099int intel_plane_restore(struct drm_plane *plane);
87440425
PZ
1100void intel_plane_disable(struct drm_plane *plane);
1101int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1102 struct drm_file *file_priv);
1103int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1104 struct drm_file *file_priv);
5f1aae65
PZ
1105
1106
1107/* intel_tv.c */
87440425 1108void intel_tv_init(struct drm_device *dev);
20ddf665 1109
79e53945 1110#endif /* __INTEL_DRV_H__ */