drm/i915: Make AGP support optional
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
178f736a 29#include <linux/hdmi.h>
760285e7 30#include <drm/i915_drm.h>
80824003 31#include "i915_drv.h"
760285e7
DH
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
612a9aab 35#include <drm/drm_dp_helper.h>
913d8d11 36
1d5bfac9
DV
37/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
481b6af3 45#define _wait_for(COND, MS, W) ({ \
1d5bfac9 46 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 47 int ret__ = 0; \
0206e353 48 while (!(COND)) { \
913d8d11 49 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
50 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
913d8d11
CW
52 break; \
53 } \
0cc2764c
BW
54 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
913d8d11
CW
59 } \
60 ret__; \
61})
62
481b6af3
CW
63#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
65#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
481b6af3 67
021357ac
CW
68#define KHz(x) (1000*x)
69#define MHz(x) KHz(1000*x)
70
79e53945
JB
71/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
79e53945
JB
80
81#define INTEL_I2C_BUS_DVO 1
82#define INTEL_I2C_BUS_SDVO 2
83
84/* these are outputs from the chip - integrated only
85 external chips are via DVO or SDVO output */
86#define INTEL_OUTPUT_UNUSED 0
87#define INTEL_OUTPUT_ANALOG 1
88#define INTEL_OUTPUT_DVO 2
89#define INTEL_OUTPUT_SDVO 3
90#define INTEL_OUTPUT_LVDS 4
91#define INTEL_OUTPUT_TVOUT 5
7d57382e 92#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 93#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 94#define INTEL_OUTPUT_EDP 8
72ffa333
JN
95#define INTEL_OUTPUT_DSI 9
96#define INTEL_OUTPUT_UNKNOWN 10
79e53945
JB
97
98#define INTEL_DVO_CHIP_NONE 0
99#define INTEL_DVO_CHIP_LVDS 1
100#define INTEL_DVO_CHIP_TMDS 2
101#define INTEL_DVO_CHIP_TVOUT 4
102
72ffa333
JN
103#define INTEL_DSI_COMMAND_MODE 0
104#define INTEL_DSI_VIDEO_MODE 1
105
79e53945
JB
106struct intel_framebuffer {
107 struct drm_framebuffer base;
05394f39 108 struct drm_i915_gem_object *obj;
79e53945
JB
109};
110
37811fcc
CW
111struct intel_fbdev {
112 struct drm_fb_helper helper;
113 struct intel_framebuffer ifb;
114 struct list_head fbdev_list;
115 struct drm_display_mode *our_mode;
116};
79e53945 117
21d40d37 118struct intel_encoder {
4ef69c7a 119 struct drm_encoder base;
9a935856
DV
120 /*
121 * The new crtc this encoder will be driven from. Only differs from
122 * base->crtc while a modeset is in progress.
123 */
124 struct intel_crtc *new_crtc;
125
79e53945 126 int type;
66a9278e
DV
127 /*
128 * Intel hw has only one MUX where encoders could be clone, hence a
129 * simple flag is enough to compute the possible_clones mask.
130 */
131 bool cloneable;
5ab432ef 132 bool connectors_active;
21d40d37 133 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
134 bool (*compute_config)(struct intel_encoder *,
135 struct intel_crtc_config *);
dafd226c 136 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 137 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 138 void (*enable)(struct intel_encoder *);
6cc5f341 139 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 140 void (*disable)(struct intel_encoder *);
bf49ec8c 141 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
142 /* Read out the current hw state of this connector, returning true if
143 * the encoder is active. If the encoder is enabled it also set the pipe
144 * it is connected to in the pipe parameter. */
145 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 146 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 147 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
148 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
149 * be set correctly before calling this function. */
045ac3b5
JB
150 void (*get_config)(struct intel_encoder *,
151 struct intel_crtc_config *pipe_config);
f8aed700 152 int crtc_mask;
1d843f9d 153 enum hpd_pin hpd_pin;
79e53945
JB
154};
155
1d508706 156struct intel_panel {
dd06f90e 157 struct drm_display_mode *fixed_mode;
4d891523 158 int fitting_mode;
1d508706
JN
159};
160
5daa55eb
ZW
161struct intel_connector {
162 struct drm_connector base;
9a935856
DV
163 /*
164 * The fixed encoder this connector is connected to.
165 */
df0e9248 166 struct intel_encoder *encoder;
9a935856
DV
167
168 /*
169 * The new encoder this connector will be driven. Only differs from
170 * encoder while a modeset is in progress.
171 */
172 struct intel_encoder *new_encoder;
173
f0947c37
DV
174 /* Reads out the current hw, returning true if the connector is enabled
175 * and active (i.e. dpms ON state). */
176 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
177
178 /* Panel info for eDP and LVDS */
179 struct intel_panel panel;
9cd300e0
JN
180
181 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
182 struct edid *edid;
821450c6
EE
183
184 /* since POLL and HPD connectors may use the same HPD line keep the native
185 state of connector->polled in case hotplug storm detection changes it */
186 u8 polled;
5daa55eb
ZW
187};
188
80ad9206
VS
189typedef struct dpll {
190 /* given values */
191 int n;
192 int m1, m2;
193 int p1, p2;
194 /* derived values */
195 int dot;
196 int vco;
197 int m;
198 int p;
199} intel_clock_t;
200
b8cecdf5 201struct intel_crtc_config {
bb760063
DV
202 /**
203 * quirks - bitfield with hw state readout quirks
204 *
205 * For various reasons the hw state readout code might not be able to
206 * completely faithfully read out the current state. These cases are
207 * tracked with quirk flags so that fastboot and state checker can act
208 * accordingly.
209 */
210#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
211 unsigned long quirks;
212
5113bc9b
VS
213 /* User requested mode, only valid as a starting point to
214 * compute adjusted_mode, except in the case of (S)DVO where
215 * it's also for the output timings of the (S)DVO chip.
216 * adjusted_mode will then correspond to the S(DVO) chip's
217 * preferred input timings. */
b8cecdf5 218 struct drm_display_mode requested_mode;
3c52f4eb 219 /* Actual pipe timings ie. what we program into the pipe timing
241bfc38 220 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
b8cecdf5 221 struct drm_display_mode adjusted_mode;
37327abd
VS
222
223 /* Pipe source size (ie. panel fitter input size)
224 * All planes will be positioned inside this space,
225 * and get clipped at the edges. */
226 int pipe_src_w, pipe_src_h;
227
5bfe2ac0
DV
228 /* Whether to set up the PCH/FDI. Note that we never allow sharing
229 * between pch encoders and cpu encoders. */
230 bool has_pch_encoder;
50f3b016 231
3b117c8f
DV
232 /* CPU Transcoder for the pipe. Currently this can only differ from the
233 * pipe on Haswell (where we have a special eDP transcoder). */
234 enum transcoder cpu_transcoder;
235
50f3b016
DV
236 /*
237 * Use reduced/limited/broadcast rbg range, compressing from the full
238 * range fed into the crtcs.
239 */
240 bool limited_color_range;
241
03afc4a2
DV
242 /* DP has a bunch of special case unfortunately, so mark the pipe
243 * accordingly. */
244 bool has_dp_encoder;
d8b32247
DV
245
246 /*
247 * Enable dithering, used when the selected pipe bpp doesn't match the
248 * plane bpp.
249 */
965e0c48 250 bool dither;
f47709a9
DV
251
252 /* Controls for the clock computation, to override various stages. */
253 bool clock_set;
254
09ede541
DV
255 /* SDVO TV has a bunch of special case. To make multifunction encoders
256 * work correctly, we need to track this at runtime.*/
257 bool sdvo_tv_clock;
258
e29c22c0
DV
259 /*
260 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
261 * required. This is set in the 2nd loop of calling encoder's
262 * ->compute_config if the first pick doesn't work out.
263 */
264 bool bw_constrained;
265
f47709a9
DV
266 /* Settings for the intel dpll used on pretty much everything but
267 * haswell. */
80ad9206 268 struct dpll dpll;
f47709a9 269
a43f6e0f
DV
270 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
271 enum intel_dpll_id shared_dpll;
272
66e985c0
DV
273 /* Actual register state of the dpll, for shared dpll cross-checking. */
274 struct intel_dpll_hw_state dpll_hw_state;
275
965e0c48 276 int pipe_bpp;
6cf86a5e 277 struct intel_link_m_n dp_m_n;
ff9a6750
DV
278
279 /*
280 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
281 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
282 * already multiplied by pixel_multiplier.
df92b1e6 283 */
ff9a6750
DV
284 int port_clock;
285
6cc5f341
DV
286 /* Used by SDVO (and if we ever fix it, HDMI). */
287 unsigned pixel_multiplier;
2dd24552
JB
288
289 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
290 struct {
291 u32 control;
292 u32 pgm_ratios;
68fc8742 293 u32 lvds_border_bits;
b074cec8
JB
294 } gmch_pfit;
295
296 /* Panel fitter placement and size for Ironlake+ */
297 struct {
298 u32 pos;
299 u32 size;
fd4daa9c 300 bool enabled;
b074cec8 301 } pch_pfit;
33d29b14 302
ca3a0ff8 303 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 304 int fdi_lanes;
ca3a0ff8 305 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
306
307 bool ips_enabled;
cf532bb2
VS
308
309 bool double_wide;
b8cecdf5
DV
310};
311
0b2ae6d7
VS
312struct intel_pipe_wm {
313 struct intel_wm_level wm[5];
314 uint32_t linetime;
315 bool fbc_wm_enabled;
316};
317
79e53945
JB
318struct intel_crtc {
319 struct drm_crtc base;
80824003
JB
320 enum pipe pipe;
321 enum plane plane;
79e53945 322 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
323 /*
324 * Whether the crtc and the connected output pipeline is active. Implies
325 * that crtc->enabled is set, i.e. the current mode configuration has
326 * some outputs connected to this crtc.
08a48469
DV
327 */
328 bool active;
6efdf354 329 unsigned long enabled_power_domains;
7b9f35a6 330 bool eld_vld;
4c445e0e 331 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 332 bool lowfreq_avail;
02e792fb 333 struct intel_overlay *overlay;
6b95a207 334 struct intel_unpin_work *unpin_work;
cda4b7d3 335
b4a98e57
CW
336 atomic_t unpin_work_count;
337
e506a0c6
DV
338 /* Display surface base address adjustement for pageflips. Note that on
339 * gen4+ this only adjusts up to a tile, offsets within a tile are
340 * handled in the hw itself (with the TILEOFF register). */
341 unsigned long dspaddr_offset;
342
05394f39 343 struct drm_i915_gem_object *cursor_bo;
cda4b7d3
CW
344 uint32_t cursor_addr;
345 int16_t cursor_x, cursor_y;
346 int16_t cursor_width, cursor_height;
6b383a7f 347 bool cursor_visible;
4b645f14 348
b8cecdf5
DV
349 struct intel_crtc_config config;
350
6441ab5f 351 uint32_t ddi_pll_sel;
10d83730
VS
352
353 /* reset counter value when the last flip was submitted */
354 unsigned int reset_counter;
8664281b
PZ
355
356 /* Access to these should be protected by dev_priv->irq_lock. */
357 bool cpu_fifo_underrun_disabled;
358 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
359
360 /* per-pipe watermark state */
361 struct {
362 /* watermarks currently being used */
363 struct intel_pipe_wm active;
364 } wm;
79e53945
JB
365};
366
c35426d2
VS
367struct intel_plane_wm_parameters {
368 uint32_t horiz_pixels;
369 uint8_t bytes_per_pixel;
370 bool enabled;
371 bool scaled;
372};
373
b840d907
JB
374struct intel_plane {
375 struct drm_plane base;
7f1f3851 376 int plane;
b840d907
JB
377 enum pipe pipe;
378 struct drm_i915_gem_object *obj;
2d354c34 379 bool can_scale;
b840d907
JB
380 int max_downscale;
381 u32 lut_r[1024], lut_g[1024], lut_b[1024];
5e1bac2f
JB
382 int crtc_x, crtc_y;
383 unsigned int crtc_w, crtc_h;
384 uint32_t src_x, src_y;
385 uint32_t src_w, src_h;
526682e9
PZ
386
387 /* Since we need to change the watermarks before/after
388 * enabling/disabling the planes, we need to store the parameters here
389 * as the other pieces of the struct may not reflect the values we want
390 * for the watermark calculations. Currently only Haswell uses this.
391 */
c35426d2 392 struct intel_plane_wm_parameters wm;
526682e9 393
b840d907 394 void (*update_plane)(struct drm_plane *plane,
b39d53f6 395 struct drm_crtc *crtc,
b840d907
JB
396 struct drm_framebuffer *fb,
397 struct drm_i915_gem_object *obj,
398 int crtc_x, int crtc_y,
399 unsigned int crtc_w, unsigned int crtc_h,
400 uint32_t x, uint32_t y,
401 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
402 void (*disable_plane)(struct drm_plane *plane,
403 struct drm_crtc *crtc);
8ea30864
JB
404 int (*update_colorkey)(struct drm_plane *plane,
405 struct drm_intel_sprite_colorkey *key);
406 void (*get_colorkey)(struct drm_plane *plane,
407 struct drm_intel_sprite_colorkey *key);
b840d907
JB
408};
409
b445e3b0
ED
410struct intel_watermark_params {
411 unsigned long fifo_size;
412 unsigned long max_wm;
413 unsigned long default_wm;
414 unsigned long guard_size;
415 unsigned long cacheline_size;
416};
417
418struct cxsr_latency {
419 int is_desktop;
420 int is_ddr3;
421 unsigned long fsb_freq;
422 unsigned long mem_freq;
423 unsigned long display_sr;
424 unsigned long display_hpll_disable;
425 unsigned long cursor_sr;
426 unsigned long cursor_hpll_disable;
427};
428
79e53945 429#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 430#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 431#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 432#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 433#define to_intel_plane(x) container_of(x, struct intel_plane, base)
79e53945 434
f5bbfca3 435struct intel_hdmi {
b242b7f7 436 u32 hdmi_reg;
f5bbfca3 437 int ddc_bus;
f5bbfca3 438 uint32_t color_range;
55bc60db 439 bool color_range_auto;
f5bbfca3
ED
440 bool has_hdmi_sink;
441 bool has_audio;
442 enum hdmi_force_audio force_audio;
abedc077 443 bool rgb_quant_range_selectable;
f5bbfca3 444 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a
DL
445 enum hdmi_infoframe_type type,
446 const uint8_t *frame, ssize_t len);
687f4d06
PZ
447 void (*set_infoframes)(struct drm_encoder *encoder,
448 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
449};
450
b091cd92 451#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6
SK
452
453struct intel_dp {
54d63ca6 454 uint32_t output_reg;
9ed35ab1 455 uint32_t aux_ch_ctl_reg;
54d63ca6 456 uint32_t DP;
54d63ca6
SK
457 bool has_audio;
458 enum hdmi_force_audio force_audio;
459 uint32_t color_range;
55bc60db 460 bool color_range_auto;
54d63ca6
SK
461 uint8_t link_bw;
462 uint8_t lane_count;
463 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 464 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 465 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
54d63ca6
SK
466 struct i2c_adapter adapter;
467 struct i2c_algo_dp_aux_data algo;
54d63ca6
SK
468 uint8_t train_set[4];
469 int panel_power_up_delay;
470 int panel_power_down_delay;
471 int panel_power_cycle_delay;
472 int backlight_on_delay;
473 int backlight_off_delay;
54d63ca6
SK
474 struct delayed_work panel_vdd_work;
475 bool want_panel_vdd;
2b28bb1b 476 bool psr_setup_done;
dd06f90e 477 struct intel_connector *attached_connector;
54d63ca6
SK
478};
479
da63a9f2
PZ
480struct intel_digital_port {
481 struct intel_encoder base;
174edf1f 482 enum port port;
bcf53de4 483 u32 saved_port_bits;
da63a9f2
PZ
484 struct intel_dp dp;
485 struct intel_hdmi hdmi;
486};
487
89b667f8
JB
488static inline int
489vlv_dport_to_channel(struct intel_digital_port *dport)
490{
491 switch (dport->port) {
492 case PORT_B:
493 return 0;
494 case PORT_C:
495 return 1;
496 default:
497 BUG();
498 }
499}
500
f875c15a
CW
501static inline struct drm_crtc *
502intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
503{
504 struct drm_i915_private *dev_priv = dev->dev_private;
505 return dev_priv->pipe_to_crtc_mapping[pipe];
506}
507
417ae147
CW
508static inline struct drm_crtc *
509intel_get_crtc_for_plane(struct drm_device *dev, int plane)
510{
511 struct drm_i915_private *dev_priv = dev->dev_private;
512 return dev_priv->plane_to_crtc_mapping[plane];
513}
514
4e5359cd
SF
515struct intel_unpin_work {
516 struct work_struct work;
b4a98e57 517 struct drm_crtc *crtc;
05394f39
CW
518 struct drm_i915_gem_object *old_fb_obj;
519 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 520 struct drm_pending_vblank_event *event;
e7d841ca
CW
521 atomic_t pending;
522#define INTEL_FLIP_INACTIVE 0
523#define INTEL_FLIP_PENDING 1
524#define INTEL_FLIP_COMPLETE 2
4e5359cd
SF
525 bool enable_stall_check;
526};
527
d9e55608 528struct intel_set_config {
1aa4b628
DV
529 struct drm_encoder **save_connector_encoders;
530 struct drm_crtc **save_encoder_crtcs;
5e2b584e
DV
531
532 bool fb_changed;
533 bool mode_changed;
d9e55608
DV
534};
535
5f1aae65
PZ
536struct intel_load_detect_pipe {
537 struct drm_framebuffer *release_fb;
538 bool load_detect_temp;
539 int dpms_mode;
540};
79e53945 541
5f1aae65
PZ
542static inline struct intel_encoder *
543intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
544{
545 return to_intel_connector(connector)->encoder;
546}
547
da63a9f2
PZ
548static inline struct intel_digital_port *
549enc_to_dig_port(struct drm_encoder *encoder)
550{
551 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
552}
553
554static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
555{
556 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
557}
558
559static inline struct intel_digital_port *
560dp_to_dig_port(struct intel_dp *intel_dp)
561{
562 return container_of(intel_dp, struct intel_digital_port, dp);
563}
564
565static inline struct intel_digital_port *
566hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
567{
568 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
569}
570
5f1aae65
PZ
571
572/* i915_irq.c */
87440425
PZ
573bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
574 enum pipe pipe, bool enable);
575bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
576 enum transcoder pch_transcoder,
577 bool enable);
578void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
579void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
580void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
581void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
582void hsw_pc8_disable_interrupts(struct drm_device *dev);
583void hsw_pc8_restore_interrupts(struct drm_device *dev);
5f1aae65
PZ
584
585
586/* intel_crt.c */
87440425 587void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
588
589
590/* intel_ddi.c */
87440425
PZ
591void intel_prepare_ddi(struct drm_device *dev);
592void hsw_fdi_link_train(struct drm_crtc *crtc);
593void intel_ddi_init(struct drm_device *dev, enum port port);
594enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
595bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
596int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
597void intel_ddi_pll_init(struct drm_device *dev);
598void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
599void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
600 enum transcoder cpu_transcoder);
601void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
602void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
603void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
604bool intel_ddi_pll_mode_set(struct drm_crtc *crtc);
605void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
606void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
607void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
608bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
609void intel_ddi_fdi_disable(struct drm_crtc *crtc);
610void intel_ddi_get_config(struct intel_encoder *encoder,
611 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
612
613
614/* intel_display.c */
615int intel_pch_rawclk(struct drm_device *dev);
87440425
PZ
616void intel_mark_busy(struct drm_device *dev);
617void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
618 struct intel_ring_buffer *ring);
619void intel_mark_idle(struct drm_device *dev);
620void intel_crtc_restore_mode(struct drm_crtc *crtc);
621void intel_crtc_update_dpms(struct drm_crtc *crtc);
622void intel_encoder_destroy(struct drm_encoder *encoder);
623void intel_connector_dpms(struct drm_connector *, int mode);
624bool intel_connector_get_hw_state(struct intel_connector *connector);
625void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
626bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
627 struct intel_digital_port *port);
87440425
PZ
628void intel_connector_attach_encoder(struct intel_connector *connector,
629 struct intel_encoder *encoder);
630struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
631struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
632 struct drm_crtc *crtc);
08d7b3d1
CW
633int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
634 struct drm_file *file_priv);
87440425
PZ
635enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
636 enum pipe pipe);
637void intel_wait_for_vblank(struct drm_device *dev, int pipe);
638void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
639int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
640void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port);
641bool intel_get_load_detect_pipe(struct drm_connector *connector,
642 struct drm_display_mode *mode,
643 struct intel_load_detect_pipe *old);
644void intel_release_load_detect_pipe(struct drm_connector *connector,
645 struct intel_load_detect_pipe *old);
646int intel_pin_and_fence_fb_obj(struct drm_device *dev,
647 struct drm_i915_gem_object *obj,
648 struct intel_ring_buffer *pipelined);
649void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
650int intel_framebuffer_init(struct drm_device *dev,
651 struct intel_framebuffer *ifb,
652 struct drm_mode_fb_cmd2 *mode_cmd,
653 struct drm_i915_gem_object *obj);
654void intel_framebuffer_fini(struct intel_framebuffer *fb);
655void intel_prepare_page_flip(struct drm_device *dev, int plane);
656void intel_finish_page_flip(struct drm_device *dev, int pipe);
657void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
5f1aae65 658struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
659void assert_shared_dpll(struct drm_i915_private *dev_priv,
660 struct intel_shared_dpll *pll,
661 bool state);
662#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
663#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
664void assert_pll(struct drm_i915_private *dev_priv,
665 enum pipe pipe, bool state);
666#define assert_pll_enabled(d, p) assert_pll(d, p, true)
667#define assert_pll_disabled(d, p) assert_pll(d, p, false)
668void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
669 enum pipe pipe, bool state);
670#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
671#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 672void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
673#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
674#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
675void intel_write_eld(struct drm_encoder *encoder,
676 struct drm_display_mode *mode);
677unsigned long intel_gen4_compute_page_offset(int *x, int *y,
678 unsigned int tiling_mode,
679 unsigned int bpp,
680 unsigned int pitch);
681void intel_display_handle_reset(struct drm_device *dev);
682void hsw_enable_pc8_work(struct work_struct *__work);
683void hsw_enable_package_c8(struct drm_i915_private *dev_priv);
684void hsw_disable_package_c8(struct drm_i915_private *dev_priv);
685void intel_dp_get_m_n(struct intel_crtc *crtc,
686 struct intel_crtc_config *pipe_config);
687int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
688void
5f1aae65
PZ
689ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
690 int dotclock);
87440425
PZ
691bool intel_crtc_active(struct drm_crtc *crtc);
692void i915_disable_vga_mem(struct drm_device *dev);
20bc8673
VS
693void hsw_enable_ips(struct intel_crtc *crtc);
694void hsw_disable_ips(struct intel_crtc *crtc);
baa70707 695void intel_display_set_init_power(struct drm_device *dev, bool enable);
586f49dc 696int valleyview_get_vco(struct drm_i915_private *dev_priv);
8ea30864 697
5f1aae65 698/* intel_dp.c */
87440425
PZ
699void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
700bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
701 struct intel_connector *intel_connector);
87440425
PZ
702void intel_dp_start_link_train(struct intel_dp *intel_dp);
703void intel_dp_complete_link_train(struct intel_dp *intel_dp);
704void intel_dp_stop_link_train(struct intel_dp *intel_dp);
705void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
706void intel_dp_encoder_destroy(struct drm_encoder *encoder);
707void intel_dp_check_link_status(struct intel_dp *intel_dp);
708bool intel_dp_compute_config(struct intel_encoder *encoder,
709 struct intel_crtc_config *pipe_config);
710bool intel_dpd_is_edp(struct drm_device *dev);
711void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
712void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
713void ironlake_edp_panel_on(struct intel_dp *intel_dp);
714void ironlake_edp_panel_off(struct intel_dp *intel_dp);
715void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
716void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
717void intel_edp_psr_enable(struct intel_dp *intel_dp);
718void intel_edp_psr_disable(struct intel_dp *intel_dp);
719void intel_edp_psr_update(struct drm_device *dev);
5f1aae65
PZ
720
721
722/* intel_dsi.c */
87440425 723bool intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
724
725
726/* intel_dvo.c */
87440425 727void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
728
729
0632fef6 730/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
731#ifdef CONFIG_DRM_I915_FBDEV
732extern int intel_fbdev_init(struct drm_device *dev);
733extern void intel_fbdev_initial_config(struct drm_device *dev);
734extern void intel_fbdev_fini(struct drm_device *dev);
735extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
0632fef6
DV
736extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
737extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
738#else
739static inline int intel_fbdev_init(struct drm_device *dev)
740{
741 return 0;
742}
5f1aae65 743
4520f53a
DV
744static inline void intel_fbdev_initial_config(struct drm_device *dev)
745{
746}
747
748static inline void intel_fbdev_fini(struct drm_device *dev)
749{
750}
751
752static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state)
753{
754}
755
0632fef6 756static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
757{
758}
759#endif
5f1aae65
PZ
760
761/* intel_hdmi.c */
87440425
PZ
762void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
763void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
764 struct intel_connector *intel_connector);
765struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
766bool intel_hdmi_compute_config(struct intel_encoder *encoder,
767 struct intel_crtc_config *pipe_config);
5f1aae65
PZ
768
769
770/* intel_lvds.c */
87440425
PZ
771void intel_lvds_init(struct drm_device *dev);
772bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
773
774
775/* intel_modes.c */
776int intel_connector_update_modes(struct drm_connector *connector,
87440425 777 struct edid *edid);
5f1aae65 778int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
779void intel_attach_force_audio_property(struct drm_connector *connector);
780void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
781
782
783/* intel_overlay.c */
87440425
PZ
784void intel_setup_overlay(struct drm_device *dev);
785void intel_cleanup_overlay(struct drm_device *dev);
786int intel_overlay_switch_off(struct intel_overlay *overlay);
787int intel_overlay_put_image(struct drm_device *dev, void *data,
788 struct drm_file *file_priv);
789int intel_overlay_attrs(struct drm_device *dev, void *data,
790 struct drm_file *file_priv);
5f1aae65
PZ
791
792
793/* intel_panel.c */
87440425
PZ
794int intel_panel_init(struct intel_panel *panel,
795 struct drm_display_mode *fixed_mode);
796void intel_panel_fini(struct intel_panel *panel);
797void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
798 struct drm_display_mode *adjusted_mode);
799void intel_pch_panel_fitting(struct intel_crtc *crtc,
800 struct intel_crtc_config *pipe_config,
801 int fitting_mode);
802void intel_gmch_panel_fitting(struct intel_crtc *crtc,
803 struct intel_crtc_config *pipe_config,
804 int fitting_mode);
805void intel_panel_set_backlight(struct drm_device *dev, u32 level, u32 max);
806int intel_panel_setup_backlight(struct drm_connector *connector);
807void intel_panel_enable_backlight(struct drm_device *dev, enum pipe pipe);
808void intel_panel_disable_backlight(struct drm_device *dev);
809void intel_panel_destroy_backlight(struct drm_device *dev);
810enum drm_connector_status intel_panel_detect(struct drm_device *dev);
5f1aae65
PZ
811
812
813/* intel_pm.c */
87440425
PZ
814void intel_init_clock_gating(struct drm_device *dev);
815void intel_suspend_hw(struct drm_device *dev);
816void intel_update_watermarks(struct drm_crtc *crtc);
817void intel_update_sprite_watermarks(struct drm_plane *plane,
818 struct drm_crtc *crtc,
819 uint32_t sprite_width, int pixel_size,
820 bool enabled, bool scaled);
821void intel_init_pm(struct drm_device *dev);
822bool intel_fbc_enabled(struct drm_device *dev);
823void intel_update_fbc(struct drm_device *dev);
824void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
825void intel_gpu_ips_teardown(void);
ddb642fb
ID
826int intel_power_domains_init(struct drm_device *dev);
827void intel_power_domains_remove(struct drm_device *dev);
87440425
PZ
828bool intel_display_power_enabled(struct drm_device *dev,
829 enum intel_display_power_domain domain);
830void intel_display_power_get(struct drm_device *dev,
831 enum intel_display_power_domain domain);
832void intel_display_power_put(struct drm_device *dev,
833 enum intel_display_power_domain domain);
ddb642fb 834void intel_power_domains_init_hw(struct drm_device *dev);
87440425 835void intel_set_power_well(struct drm_device *dev, bool enable);
87440425
PZ
836void intel_enable_gt_powersave(struct drm_device *dev);
837void intel_disable_gt_powersave(struct drm_device *dev);
838void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 839void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
840void gen6_rps_idle(struct drm_i915_private *dev_priv);
841void gen6_rps_boost(struct drm_i915_private *dev_priv);
87440425
PZ
842void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
843void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
243e6a44 844void ilk_wm_get_hw_state(struct drm_device *dev);
b3daeaef 845
72662e10 846
5f1aae65 847/* intel_sdvo.c */
87440425 848bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 849
2b28bb1b 850
5f1aae65 851/* intel_sprite.c */
87440425 852int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 853void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425
PZ
854 enum plane plane);
855void intel_plane_restore(struct drm_plane *plane);
856void intel_plane_disable(struct drm_plane *plane);
857int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
858 struct drm_file *file_priv);
859int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
860 struct drm_file *file_priv);
5f1aae65
PZ
861
862
863/* intel_tv.c */
87440425 864void intel_tv_init(struct drm_device *dev);
20ddf665 865
79e53945 866#endif /* __INTEL_DRV_H__ */