drm/i915: Convert shared dpll reference count to a crtc mask
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_ddi.c
CommitLineData
45244b87
ED
1/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
10122051
JN
31struct ddi_buf_trans {
32 u32 trans1; /* balance leg enable, de-emph level */
33 u32 trans2; /* vref sel, vswing */
34};
35
45244b87
ED
36/* HDMI/DVI modes ignore everything but the last 2 items. So we share
37 * them for both DP and FDI transports, allowing those ports to
38 * automatically adapt to HDMI connections as well
39 */
10122051
JN
40static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
41 { 0x00FFFFFF, 0x0006000E },
42 { 0x00D75FFF, 0x0005000A },
43 { 0x00C30FFF, 0x00040006 },
44 { 0x80AAAFFF, 0x000B0000 },
45 { 0x00FFFFFF, 0x0005000A },
46 { 0x00D75FFF, 0x000C0004 },
47 { 0x80C30FFF, 0x000B0000 },
48 { 0x00FFFFFF, 0x00040006 },
49 { 0x80D75FFF, 0x000B0000 },
45244b87
ED
50};
51
10122051
JN
52static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
53 { 0x00FFFFFF, 0x0007000E },
54 { 0x00D75FFF, 0x000F000A },
55 { 0x00C30FFF, 0x00060006 },
56 { 0x00AAAFFF, 0x001E0000 },
57 { 0x00FFFFFF, 0x000F000A },
58 { 0x00D75FFF, 0x00160004 },
59 { 0x00C30FFF, 0x001E0000 },
60 { 0x00FFFFFF, 0x00060006 },
61 { 0x00D75FFF, 0x001E0000 },
6acab15a
PZ
62};
63
10122051
JN
64static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
65 /* Idx NT mV d T mV d db */
66 { 0x00FFFFFF, 0x0006000E }, /* 0: 400 400 0 */
67 { 0x00E79FFF, 0x000E000C }, /* 1: 400 500 2 */
68 { 0x00D75FFF, 0x0005000A }, /* 2: 400 600 3.5 */
69 { 0x00FFFFFF, 0x0005000A }, /* 3: 600 600 0 */
70 { 0x00E79FFF, 0x001D0007 }, /* 4: 600 750 2 */
71 { 0x00D75FFF, 0x000C0004 }, /* 5: 600 900 3.5 */
72 { 0x00FFFFFF, 0x00040006 }, /* 6: 800 800 0 */
73 { 0x80E79FFF, 0x00030002 }, /* 7: 800 1000 2 */
74 { 0x00FFFFFF, 0x00140005 }, /* 8: 850 850 0 */
75 { 0x00FFFFFF, 0x000C0004 }, /* 9: 900 900 0 */
76 { 0x00FFFFFF, 0x001C0003 }, /* 10: 950 950 0 */
77 { 0x80FFFFFF, 0x00030002 }, /* 11: 1000 1000 0 */
45244b87
ED
78};
79
10122051
JN
80static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
81 { 0x00FFFFFF, 0x00000012 },
82 { 0x00EBAFFF, 0x00020011 },
83 { 0x00C71FFF, 0x0006000F },
84 { 0x00AAAFFF, 0x000E000A },
85 { 0x00FFFFFF, 0x00020011 },
86 { 0x00DB6FFF, 0x0005000F },
87 { 0x00BEEFFF, 0x000A000C },
88 { 0x00FFFFFF, 0x0005000F },
89 { 0x00DB6FFF, 0x000A000C },
300644c7
PZ
90};
91
10122051
JN
92static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
93 { 0x00FFFFFF, 0x0007000E },
94 { 0x00D75FFF, 0x000E000A },
95 { 0x00BEFFFF, 0x00140006 },
96 { 0x80B2CFFF, 0x001B0002 },
97 { 0x00FFFFFF, 0x000E000A },
17b523ba 98 { 0x00DB6FFF, 0x00160005 },
6805b2a7 99 { 0x80C71FFF, 0x001A0002 },
10122051
JN
100 { 0x00F7DFFF, 0x00180004 },
101 { 0x80D75FFF, 0x001B0002 },
e58623cb
AR
102};
103
10122051
JN
104static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
105 { 0x00FFFFFF, 0x0001000E },
106 { 0x00D75FFF, 0x0004000A },
107 { 0x00C30FFF, 0x00070006 },
108 { 0x00AAAFFF, 0x000C0000 },
109 { 0x00FFFFFF, 0x0004000A },
110 { 0x00D75FFF, 0x00090004 },
111 { 0x00C30FFF, 0x000C0000 },
112 { 0x00FFFFFF, 0x00070006 },
113 { 0x00D75FFF, 0x000C0000 },
e58623cb
AR
114};
115
10122051
JN
116static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
117 /* Idx NT mV d T mV df db */
118 { 0x00FFFFFF, 0x0007000E }, /* 0: 400 400 0 */
119 { 0x00D75FFF, 0x000E000A }, /* 1: 400 600 3.5 */
120 { 0x00BEFFFF, 0x00140006 }, /* 2: 400 800 6 */
121 { 0x00FFFFFF, 0x0009000D }, /* 3: 450 450 0 */
122 { 0x00FFFFFF, 0x000E000A }, /* 4: 600 600 0 */
123 { 0x00D7FFFF, 0x00140006 }, /* 5: 600 800 2.5 */
124 { 0x80CB2FFF, 0x001B0002 }, /* 6: 600 1000 4.5 */
125 { 0x00FFFFFF, 0x00140006 }, /* 7: 800 800 0 */
126 { 0x80E79FFF, 0x001B0002 }, /* 8: 800 1000 2 */
127 { 0x80FFFFFF, 0x001B0002 }, /* 9: 1000 1000 0 */
a26aa8ba
DL
128};
129
7f88e3af
DL
130static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
131 { 0x00000018, 0x000000a0 },
132 { 0x00004014, 0x00000098 },
133 { 0x00006012, 0x00000088 },
134 { 0x00008010, 0x00000080 },
135 { 0x00000018, 0x00000098 },
136 { 0x00004014, 0x00000088 },
137 { 0x00006012, 0x00000080 },
138 { 0x00000018, 0x00000088 },
139 { 0x00004014, 0x00000080 },
140};
141
142static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
143 /* Idx NT mV T mV db */
144 { 0x00000018, 0x000000a0 }, /* 0: 400 400 0 */
145 { 0x00004014, 0x00000098 }, /* 1: 400 600 3.5 */
146 { 0x00006012, 0x00000088 }, /* 2: 400 800 6 */
147 { 0x00000018, 0x0000003c }, /* 3: 450 450 0 */
148 { 0x00000018, 0x00000098 }, /* 4: 600 600 0 */
149 { 0x00003015, 0x00000088 }, /* 5: 600 800 2.5 */
150 { 0x00005013, 0x00000080 }, /* 6: 600 1000 4.5 */
151 { 0x00000018, 0x00000088 }, /* 7: 800 800 0 */
152 { 0x00000096, 0x00000080 }, /* 8: 800 1000 2 */
153 { 0x00000018, 0x00000080 }, /* 9: 1200 1200 0 */
154};
155
20f4dbe4 156enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
fc914639 157{
0bdee30e 158 struct drm_encoder *encoder = &intel_encoder->base;
fc914639
PZ
159 int type = intel_encoder->type;
160
0e32b39c
DA
161 if (type == INTEL_OUTPUT_DP_MST) {
162 struct intel_digital_port *intel_dig_port = enc_to_mst(encoder)->primary;
163 return intel_dig_port->port;
164 } else if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
00c09d70 165 type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
174edf1f
PZ
166 struct intel_digital_port *intel_dig_port =
167 enc_to_dig_port(encoder);
168 return intel_dig_port->port;
0bdee30e 169
fc914639
PZ
170 } else if (type == INTEL_OUTPUT_ANALOG) {
171 return PORT_E;
0bdee30e 172
fc914639
PZ
173 } else {
174 DRM_ERROR("Invalid DDI encoder type %d\n", type);
175 BUG();
176 }
177}
178
e58623cb
AR
179/*
180 * Starting with Haswell, DDI port buffers must be programmed with correct
181 * values in advance. The buffer values are different for FDI and DP modes,
45244b87
ED
182 * but the HDMI/DVI fields are shared among those. So we program the DDI
183 * in either FDI or DP modes only, as HDMI connections will work with both
184 * of those
185 */
ad8d270c 186static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port)
45244b87
ED
187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
189 u32 reg;
ce4dd49e 190 int i, n_hdmi_entries, hdmi_800mV_0dB;
6acab15a 191 int hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
10122051
JN
192 const struct ddi_buf_trans *ddi_translations_fdi;
193 const struct ddi_buf_trans *ddi_translations_dp;
194 const struct ddi_buf_trans *ddi_translations_edp;
195 const struct ddi_buf_trans *ddi_translations_hdmi;
196 const struct ddi_buf_trans *ddi_translations;
e58623cb 197
7f88e3af
DL
198 if (IS_SKYLAKE(dev)) {
199 ddi_translations_fdi = NULL;
200 ddi_translations_dp = skl_ddi_translations_dp;
201 ddi_translations_edp = skl_ddi_translations_dp;
202 ddi_translations_hdmi = skl_ddi_translations_hdmi;
203 n_hdmi_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
204 hdmi_800mV_0dB = 7;
205 } else if (IS_BROADWELL(dev)) {
e58623cb
AR
206 ddi_translations_fdi = bdw_ddi_translations_fdi;
207 ddi_translations_dp = bdw_ddi_translations_dp;
300644c7 208 ddi_translations_edp = bdw_ddi_translations_edp;
a26aa8ba 209 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
10122051 210 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
a26aa8ba 211 hdmi_800mV_0dB = 7;
e58623cb
AR
212 } else if (IS_HASWELL(dev)) {
213 ddi_translations_fdi = hsw_ddi_translations_fdi;
214 ddi_translations_dp = hsw_ddi_translations_dp;
300644c7 215 ddi_translations_edp = hsw_ddi_translations_dp;
a26aa8ba 216 ddi_translations_hdmi = hsw_ddi_translations_hdmi;
10122051 217 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
ce4dd49e 218 hdmi_800mV_0dB = 6;
e58623cb
AR
219 } else {
220 WARN(1, "ddi translation table missing\n");
300644c7 221 ddi_translations_edp = bdw_ddi_translations_dp;
e58623cb
AR
222 ddi_translations_fdi = bdw_ddi_translations_fdi;
223 ddi_translations_dp = bdw_ddi_translations_dp;
a26aa8ba 224 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
10122051 225 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
a26aa8ba 226 hdmi_800mV_0dB = 7;
e58623cb
AR
227 }
228
300644c7
PZ
229 switch (port) {
230 case PORT_A:
231 ddi_translations = ddi_translations_edp;
232 break;
233 case PORT_B:
234 case PORT_C:
300644c7
PZ
235 ddi_translations = ddi_translations_dp;
236 break;
77d8d009 237 case PORT_D:
5d8a7752 238 if (intel_dp_is_edp(dev, PORT_D))
77d8d009
PZ
239 ddi_translations = ddi_translations_edp;
240 else
241 ddi_translations = ddi_translations_dp;
242 break;
300644c7 243 case PORT_E:
7f88e3af
DL
244 if (ddi_translations_fdi)
245 ddi_translations = ddi_translations_fdi;
246 else
247 ddi_translations = ddi_translations_dp;
300644c7
PZ
248 break;
249 default:
250 BUG();
251 }
45244b87 252
f72d19f0
PZ
253 for (i = 0, reg = DDI_BUF_TRANS(port);
254 i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
10122051
JN
255 I915_WRITE(reg, ddi_translations[i].trans1);
256 reg += 4;
257 I915_WRITE(reg, ddi_translations[i].trans2);
45244b87
ED
258 reg += 4;
259 }
ce4dd49e
DL
260
261 /* Choose a good default if VBT is badly populated */
262 if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
263 hdmi_level >= n_hdmi_entries)
264 hdmi_level = hdmi_800mV_0dB;
265
6acab15a 266 /* Entry 9 is for HDMI: */
10122051
JN
267 I915_WRITE(reg, ddi_translations_hdmi[hdmi_level].trans1);
268 reg += 4;
269 I915_WRITE(reg, ddi_translations_hdmi[hdmi_level].trans2);
270 reg += 4;
45244b87
ED
271}
272
273/* Program DDI buffers translations for DP. By default, program ports A-D in DP
274 * mode and port E for FDI.
275 */
276void intel_prepare_ddi(struct drm_device *dev)
277{
278 int port;
279
0d536cb4
PZ
280 if (!HAS_DDI(dev))
281 return;
45244b87 282
ad8d270c
PZ
283 for (port = PORT_A; port <= PORT_E; port++)
284 intel_prepare_ddi_buffers(dev, port);
45244b87 285}
c82e4d26 286
248138b5
PZ
287static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
288 enum port port)
289{
290 uint32_t reg = DDI_BUF_CTL(port);
291 int i;
292
293 for (i = 0; i < 8; i++) {
294 udelay(1);
295 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
296 return;
297 }
298 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
299}
c82e4d26
ED
300
301/* Starting with Haswell, different DDI ports can work in FDI mode for
302 * connection to the PCH-located connectors. For this, it is necessary to train
303 * both the DDI port and PCH receiver for the desired DDI buffer settings.
304 *
305 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
306 * please note that when FDI mode is active on DDI E, it shares 2 lines with
307 * DDI A (which is used for eDP)
308 */
309
310void hsw_fdi_link_train(struct drm_crtc *crtc)
311{
312 struct drm_device *dev = crtc->dev;
313 struct drm_i915_private *dev_priv = dev->dev_private;
314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
04945641 315 u32 temp, i, rx_ctl_val;
c82e4d26 316
04945641
PZ
317 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
318 * mode set "sequence for CRT port" document:
319 * - TP1 to TP2 time with the default value
320 * - FDI delay to 90h
8693a824
DL
321 *
322 * WaFDIAutoLinkSetTimingOverrride:hsw
04945641
PZ
323 */
324 I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
325 FDI_RX_PWRDN_LANE0_VAL(2) |
326 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
327
328 /* Enable the PCH Receiver FDI PLL */
3e68320e 329 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
33d29b14 330 FDI_RX_PLL_ENABLE |
627eb5a3 331 FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
04945641
PZ
332 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
333 POSTING_READ(_FDI_RXA_CTL);
334 udelay(220);
335
336 /* Switch from Rawclk to PCDclk */
337 rx_ctl_val |= FDI_PCDCLK;
338 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
339
340 /* Configure Port Clock Select */
de7cfc63
DV
341 I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->config.ddi_pll_sel);
342 WARN_ON(intel_crtc->config.ddi_pll_sel != PORT_CLK_SEL_SPLL);
04945641
PZ
343
344 /* Start the training iterating through available voltages and emphasis,
345 * testing each value twice. */
10122051 346 for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
c82e4d26
ED
347 /* Configure DP_TP_CTL with auto-training */
348 I915_WRITE(DP_TP_CTL(PORT_E),
349 DP_TP_CTL_FDI_AUTOTRAIN |
350 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
351 DP_TP_CTL_LINK_TRAIN_PAT1 |
352 DP_TP_CTL_ENABLE);
353
876a8cdf
DL
354 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
355 * DDI E does not support port reversal, the functionality is
356 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
357 * port reversal bit */
c82e4d26 358 I915_WRITE(DDI_BUF_CTL(PORT_E),
04945641 359 DDI_BUF_CTL_ENABLE |
33d29b14 360 ((intel_crtc->config.fdi_lanes - 1) << 1) |
c5fe6a06 361 DDI_BUF_TRANS_SELECT(i / 2));
04945641 362 POSTING_READ(DDI_BUF_CTL(PORT_E));
c82e4d26
ED
363
364 udelay(600);
365
04945641
PZ
366 /* Program PCH FDI Receiver TU */
367 I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
368
369 /* Enable PCH FDI Receiver with auto-training */
370 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
371 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
372 POSTING_READ(_FDI_RXA_CTL);
373
374 /* Wait for FDI receiver lane calibration */
375 udelay(30);
376
377 /* Unset FDI_RX_MISC pwrdn lanes */
378 temp = I915_READ(_FDI_RXA_MISC);
379 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
380 I915_WRITE(_FDI_RXA_MISC, temp);
381 POSTING_READ(_FDI_RXA_MISC);
382
383 /* Wait for FDI auto training time */
384 udelay(5);
c82e4d26
ED
385
386 temp = I915_READ(DP_TP_STATUS(PORT_E));
387 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
04945641 388 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
c82e4d26
ED
389
390 /* Enable normal pixel sending for FDI */
391 I915_WRITE(DP_TP_CTL(PORT_E),
04945641
PZ
392 DP_TP_CTL_FDI_AUTOTRAIN |
393 DP_TP_CTL_LINK_TRAIN_NORMAL |
394 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
395 DP_TP_CTL_ENABLE);
c82e4d26 396
04945641 397 return;
c82e4d26 398 }
04945641 399
248138b5
PZ
400 temp = I915_READ(DDI_BUF_CTL(PORT_E));
401 temp &= ~DDI_BUF_CTL_ENABLE;
402 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
403 POSTING_READ(DDI_BUF_CTL(PORT_E));
404
04945641 405 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
248138b5
PZ
406 temp = I915_READ(DP_TP_CTL(PORT_E));
407 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
408 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
409 I915_WRITE(DP_TP_CTL(PORT_E), temp);
410 POSTING_READ(DP_TP_CTL(PORT_E));
411
412 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
04945641
PZ
413
414 rx_ctl_val &= ~FDI_RX_ENABLE;
415 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
248138b5 416 POSTING_READ(_FDI_RXA_CTL);
04945641
PZ
417
418 /* Reset FDI_RX_MISC pwrdn lanes */
419 temp = I915_READ(_FDI_RXA_MISC);
420 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
421 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
422 I915_WRITE(_FDI_RXA_MISC, temp);
248138b5 423 POSTING_READ(_FDI_RXA_MISC);
c82e4d26
ED
424 }
425
04945641 426 DRM_ERROR("FDI link training failed!\n");
c82e4d26 427}
0e72a5b5 428
44905a27
DA
429void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
430{
431 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
432 struct intel_digital_port *intel_dig_port =
433 enc_to_dig_port(&encoder->base);
434
435 intel_dp->DP = intel_dig_port->saved_port_bits |
c5fe6a06 436 DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
44905a27
DA
437 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
438
439}
440
8d9ddbcb
PZ
441static struct intel_encoder *
442intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
443{
444 struct drm_device *dev = crtc->dev;
445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
446 struct intel_encoder *intel_encoder, *ret = NULL;
447 int num_encoders = 0;
448
449 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
450 ret = intel_encoder;
451 num_encoders++;
452 }
453
454 if (num_encoders != 1)
84f44ce7
VS
455 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
456 pipe_name(intel_crtc->pipe));
8d9ddbcb
PZ
457
458 BUG_ON(ret == NULL);
459 return ret;
460}
461
d0737e1d
ACO
462static struct intel_encoder *
463intel_ddi_get_crtc_new_encoder(struct intel_crtc *crtc)
464{
465 struct drm_device *dev = crtc->base.dev;
466 struct intel_encoder *intel_encoder, *ret = NULL;
467 int num_encoders = 0;
468
469 for_each_intel_encoder(dev, intel_encoder) {
470 if (intel_encoder->new_crtc == crtc) {
471 ret = intel_encoder;
472 num_encoders++;
473 }
474 }
475
476 WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
477 pipe_name(crtc->pipe));
478
479 BUG_ON(ret == NULL);
480 return ret;
481}
482
1c0b85c5 483#define LC_FREQ 2700
27893390 484#define LC_FREQ_2K U64_C(LC_FREQ * 2000)
1c0b85c5
DL
485
486#define P_MIN 2
487#define P_MAX 64
488#define P_INC 2
489
490/* Constraints for PLL good behavior */
491#define REF_MIN 48
492#define REF_MAX 400
493#define VCO_MIN 2400
494#define VCO_MAX 4800
495
27893390
DL
496#define abs_diff(a, b) ({ \
497 typeof(a) __a = (a); \
498 typeof(b) __b = (b); \
499 (void) (&__a == &__b); \
500 __a > __b ? (__a - __b) : (__b - __a); })
1c0b85c5
DL
501
502struct wrpll_rnp {
503 unsigned p, n2, r2;
504};
505
506static unsigned wrpll_get_budget_for_freq(int clock)
6441ab5f 507{
1c0b85c5
DL
508 unsigned budget;
509
510 switch (clock) {
511 case 25175000:
512 case 25200000:
513 case 27000000:
514 case 27027000:
515 case 37762500:
516 case 37800000:
517 case 40500000:
518 case 40541000:
519 case 54000000:
520 case 54054000:
521 case 59341000:
522 case 59400000:
523 case 72000000:
524 case 74176000:
525 case 74250000:
526 case 81000000:
527 case 81081000:
528 case 89012000:
529 case 89100000:
530 case 108000000:
531 case 108108000:
532 case 111264000:
533 case 111375000:
534 case 148352000:
535 case 148500000:
536 case 162000000:
537 case 162162000:
538 case 222525000:
539 case 222750000:
540 case 296703000:
541 case 297000000:
542 budget = 0;
543 break;
544 case 233500000:
545 case 245250000:
546 case 247750000:
547 case 253250000:
548 case 298000000:
549 budget = 1500;
550 break;
551 case 169128000:
552 case 169500000:
553 case 179500000:
554 case 202000000:
555 budget = 2000;
556 break;
557 case 256250000:
558 case 262500000:
559 case 270000000:
560 case 272500000:
561 case 273750000:
562 case 280750000:
563 case 281250000:
564 case 286000000:
565 case 291750000:
566 budget = 4000;
567 break;
568 case 267250000:
569 case 268500000:
570 budget = 5000;
571 break;
572 default:
573 budget = 1000;
574 break;
575 }
6441ab5f 576
1c0b85c5
DL
577 return budget;
578}
579
580static void wrpll_update_rnp(uint64_t freq2k, unsigned budget,
581 unsigned r2, unsigned n2, unsigned p,
582 struct wrpll_rnp *best)
583{
584 uint64_t a, b, c, d, diff, diff_best;
6441ab5f 585
1c0b85c5
DL
586 /* No best (r,n,p) yet */
587 if (best->p == 0) {
588 best->p = p;
589 best->n2 = n2;
590 best->r2 = r2;
591 return;
592 }
6441ab5f 593
1c0b85c5
DL
594 /*
595 * Output clock is (LC_FREQ_2K / 2000) * N / (P * R), which compares to
596 * freq2k.
597 *
598 * delta = 1e6 *
599 * abs(freq2k - (LC_FREQ_2K * n2/(p * r2))) /
600 * freq2k;
601 *
602 * and we would like delta <= budget.
603 *
604 * If the discrepancy is above the PPM-based budget, always prefer to
605 * improve upon the previous solution. However, if you're within the
606 * budget, try to maximize Ref * VCO, that is N / (P * R^2).
607 */
608 a = freq2k * budget * p * r2;
609 b = freq2k * budget * best->p * best->r2;
27893390
DL
610 diff = abs_diff(freq2k * p * r2, LC_FREQ_2K * n2);
611 diff_best = abs_diff(freq2k * best->p * best->r2,
612 LC_FREQ_2K * best->n2);
1c0b85c5
DL
613 c = 1000000 * diff;
614 d = 1000000 * diff_best;
615
616 if (a < c && b < d) {
617 /* If both are above the budget, pick the closer */
618 if (best->p * best->r2 * diff < p * r2 * diff_best) {
619 best->p = p;
620 best->n2 = n2;
621 best->r2 = r2;
622 }
623 } else if (a >= c && b < d) {
624 /* If A is below the threshold but B is above it? Update. */
625 best->p = p;
626 best->n2 = n2;
627 best->r2 = r2;
628 } else if (a >= c && b >= d) {
629 /* Both are below the limit, so pick the higher n2/(r2*r2) */
630 if (n2 * best->r2 * best->r2 > best->n2 * r2 * r2) {
631 best->p = p;
632 best->n2 = n2;
633 best->r2 = r2;
634 }
635 }
636 /* Otherwise a < c && b >= d, do nothing */
637}
638
11578553
JB
639static int intel_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
640 int reg)
641{
642 int refclk = LC_FREQ;
643 int n, p, r;
644 u32 wrpll;
645
646 wrpll = I915_READ(reg);
114fe488
DV
647 switch (wrpll & WRPLL_PLL_REF_MASK) {
648 case WRPLL_PLL_SSC:
649 case WRPLL_PLL_NON_SSC:
11578553
JB
650 /*
651 * We could calculate spread here, but our checking
652 * code only cares about 5% accuracy, and spread is a max of
653 * 0.5% downspread.
654 */
655 refclk = 135;
656 break;
114fe488 657 case WRPLL_PLL_LCPLL:
11578553
JB
658 refclk = LC_FREQ;
659 break;
660 default:
661 WARN(1, "bad wrpll refclk\n");
662 return 0;
663 }
664
665 r = wrpll & WRPLL_DIVIDER_REF_MASK;
666 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
667 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
668
20f0ec16
JB
669 /* Convert to KHz, p & r have a fixed point portion */
670 return (refclk * n * 100) / (p * r);
11578553
JB
671}
672
3d51278a
DV
673static void hsw_ddi_clock_get(struct intel_encoder *encoder,
674 struct intel_crtc_config *pipe_config)
11578553
JB
675{
676 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
11578553
JB
677 int link_clock = 0;
678 u32 val, pll;
679
26804afd 680 val = pipe_config->ddi_pll_sel;
11578553
JB
681 switch (val & PORT_CLK_SEL_MASK) {
682 case PORT_CLK_SEL_LCPLL_810:
683 link_clock = 81000;
684 break;
685 case PORT_CLK_SEL_LCPLL_1350:
686 link_clock = 135000;
687 break;
688 case PORT_CLK_SEL_LCPLL_2700:
689 link_clock = 270000;
690 break;
691 case PORT_CLK_SEL_WRPLL1:
692 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL1);
693 break;
694 case PORT_CLK_SEL_WRPLL2:
695 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL2);
696 break;
697 case PORT_CLK_SEL_SPLL:
698 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
699 if (pll == SPLL_PLL_FREQ_810MHz)
700 link_clock = 81000;
701 else if (pll == SPLL_PLL_FREQ_1350MHz)
702 link_clock = 135000;
703 else if (pll == SPLL_PLL_FREQ_2700MHz)
704 link_clock = 270000;
705 else {
706 WARN(1, "bad spll freq\n");
707 return;
708 }
709 break;
710 default:
711 WARN(1, "bad port clock sel\n");
712 return;
713 }
714
715 pipe_config->port_clock = link_clock * 2;
716
717 if (pipe_config->has_pch_encoder)
718 pipe_config->adjusted_mode.crtc_clock =
719 intel_dotclock_calculate(pipe_config->port_clock,
720 &pipe_config->fdi_m_n);
721 else if (pipe_config->has_dp_encoder)
722 pipe_config->adjusted_mode.crtc_clock =
723 intel_dotclock_calculate(pipe_config->port_clock,
724 &pipe_config->dp_m_n);
725 else
726 pipe_config->adjusted_mode.crtc_clock = pipe_config->port_clock;
727}
728
3d51278a
DV
729void intel_ddi_clock_get(struct intel_encoder *encoder,
730 struct intel_crtc_config *pipe_config)
731{
732 hsw_ddi_clock_get(encoder, pipe_config);
733}
734
1c0b85c5 735static void
d664c0ce
DL
736hsw_ddi_calculate_wrpll(int clock /* in Hz */,
737 unsigned *r2_out, unsigned *n2_out, unsigned *p_out)
1c0b85c5
DL
738{
739 uint64_t freq2k;
740 unsigned p, n2, r2;
741 struct wrpll_rnp best = { 0, 0, 0 };
742 unsigned budget;
743
744 freq2k = clock / 100;
745
746 budget = wrpll_get_budget_for_freq(clock);
747
748 /* Special case handling for 540 pixel clock: bypass WR PLL entirely
749 * and directly pass the LC PLL to it. */
750 if (freq2k == 5400000) {
751 *n2_out = 2;
752 *p_out = 1;
753 *r2_out = 2;
754 return;
755 }
756
757 /*
758 * Ref = LC_FREQ / R, where Ref is the actual reference input seen by
759 * the WR PLL.
760 *
761 * We want R so that REF_MIN <= Ref <= REF_MAX.
762 * Injecting R2 = 2 * R gives:
763 * REF_MAX * r2 > LC_FREQ * 2 and
764 * REF_MIN * r2 < LC_FREQ * 2
765 *
766 * Which means the desired boundaries for r2 are:
767 * LC_FREQ * 2 / REF_MAX < r2 < LC_FREQ * 2 / REF_MIN
768 *
769 */
770 for (r2 = LC_FREQ * 2 / REF_MAX + 1;
771 r2 <= LC_FREQ * 2 / REF_MIN;
772 r2++) {
773
774 /*
775 * VCO = N * Ref, that is: VCO = N * LC_FREQ / R
776 *
777 * Once again we want VCO_MIN <= VCO <= VCO_MAX.
778 * Injecting R2 = 2 * R and N2 = 2 * N, we get:
779 * VCO_MAX * r2 > n2 * LC_FREQ and
780 * VCO_MIN * r2 < n2 * LC_FREQ)
781 *
782 * Which means the desired boundaries for n2 are:
783 * VCO_MIN * r2 / LC_FREQ < n2 < VCO_MAX * r2 / LC_FREQ
784 */
785 for (n2 = VCO_MIN * r2 / LC_FREQ + 1;
786 n2 <= VCO_MAX * r2 / LC_FREQ;
787 n2++) {
788
789 for (p = P_MIN; p <= P_MAX; p += P_INC)
790 wrpll_update_rnp(freq2k, budget,
791 r2, n2, p, &best);
792 }
793 }
6441ab5f 794
1c0b85c5
DL
795 *n2_out = best.n2;
796 *p_out = best.p;
797 *r2_out = best.r2;
6441ab5f
PZ
798}
799
0220ab6e 800static bool
d664c0ce
DL
801hsw_ddi_pll_select(struct intel_crtc *intel_crtc,
802 struct intel_encoder *intel_encoder,
803 int clock)
6441ab5f 804{
d664c0ce 805 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
e0b01be4 806 struct intel_shared_dpll *pll;
716c2e55 807 uint32_t val;
1c0b85c5 808 unsigned p, n2, r2;
6441ab5f 809
d664c0ce 810 hsw_ddi_calculate_wrpll(clock * 1000, &r2, &n2, &p);
0694001b 811
114fe488 812 val = WRPLL_PLL_ENABLE | WRPLL_PLL_LCPLL |
0694001b
PZ
813 WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
814 WRPLL_DIVIDER_POST(p);
815
d0737e1d 816 intel_crtc->new_config->dpll_hw_state.wrpll = val;
6441ab5f 817
716c2e55
DV
818 pll = intel_get_shared_dpll(intel_crtc);
819 if (pll == NULL) {
820 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
821 pipe_name(intel_crtc->pipe));
822 return false;
0694001b 823 }
d452c5b6 824
d0737e1d 825 intel_crtc->new_config->ddi_pll_sel = PORT_CLK_SEL_WRPLL(pll->id);
6441ab5f
PZ
826 }
827
6441ab5f
PZ
828 return true;
829}
830
0220ab6e
DL
831
832/*
833 * Tries to find a *shared* PLL for the CRTC and store it in
834 * intel_crtc->ddi_pll_sel.
835 *
836 * For private DPLLs, compute_config() should do the selection for us. This
837 * function should be folded into compute_config() eventually.
838 */
839bool intel_ddi_pll_select(struct intel_crtc *intel_crtc)
840{
d0737e1d
ACO
841 struct intel_encoder *intel_encoder =
842 intel_ddi_get_crtc_new_encoder(intel_crtc);
843 int clock = intel_crtc->new_config->port_clock;
0220ab6e
DL
844
845 intel_put_shared_dpll(intel_crtc);
846
d664c0ce 847 return hsw_ddi_pll_select(intel_crtc, intel_encoder, clock);
0220ab6e
DL
848}
849
dae84799
PZ
850void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
851{
852 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
854 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
3b117c8f 855 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
dae84799
PZ
856 int type = intel_encoder->type;
857 uint32_t temp;
858
0e32b39c 859 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
c9809791 860 temp = TRANS_MSA_SYNC_CLK;
965e0c48 861 switch (intel_crtc->config.pipe_bpp) {
dae84799 862 case 18:
c9809791 863 temp |= TRANS_MSA_6_BPC;
dae84799
PZ
864 break;
865 case 24:
c9809791 866 temp |= TRANS_MSA_8_BPC;
dae84799
PZ
867 break;
868 case 30:
c9809791 869 temp |= TRANS_MSA_10_BPC;
dae84799
PZ
870 break;
871 case 36:
c9809791 872 temp |= TRANS_MSA_12_BPC;
dae84799
PZ
873 break;
874 default:
4e53c2e0 875 BUG();
dae84799 876 }
c9809791 877 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
dae84799
PZ
878 }
879}
880
0e32b39c
DA
881void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state)
882{
883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
884 struct drm_device *dev = crtc->dev;
885 struct drm_i915_private *dev_priv = dev->dev_private;
886 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
887 uint32_t temp;
888 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
889 if (state == true)
890 temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
891 else
892 temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
893 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
894}
895
8228c251 896void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
8d9ddbcb
PZ
897{
898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
899 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
7739c33b 900 struct drm_encoder *encoder = &intel_encoder->base;
c7670b10
PZ
901 struct drm_device *dev = crtc->dev;
902 struct drm_i915_private *dev_priv = dev->dev_private;
8d9ddbcb 903 enum pipe pipe = intel_crtc->pipe;
3b117c8f 904 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
174edf1f 905 enum port port = intel_ddi_get_encoder_port(intel_encoder);
7739c33b 906 int type = intel_encoder->type;
8d9ddbcb
PZ
907 uint32_t temp;
908
ad80a810
PZ
909 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
910 temp = TRANS_DDI_FUNC_ENABLE;
174edf1f 911 temp |= TRANS_DDI_SELECT_PORT(port);
dfcef252 912
965e0c48 913 switch (intel_crtc->config.pipe_bpp) {
dfcef252 914 case 18:
ad80a810 915 temp |= TRANS_DDI_BPC_6;
dfcef252
PZ
916 break;
917 case 24:
ad80a810 918 temp |= TRANS_DDI_BPC_8;
dfcef252
PZ
919 break;
920 case 30:
ad80a810 921 temp |= TRANS_DDI_BPC_10;
dfcef252
PZ
922 break;
923 case 36:
ad80a810 924 temp |= TRANS_DDI_BPC_12;
dfcef252
PZ
925 break;
926 default:
4e53c2e0 927 BUG();
dfcef252 928 }
72662e10 929
a666283e 930 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
ad80a810 931 temp |= TRANS_DDI_PVSYNC;
a666283e 932 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
ad80a810 933 temp |= TRANS_DDI_PHSYNC;
f63eb7c4 934
e6f0bfc4
PZ
935 if (cpu_transcoder == TRANSCODER_EDP) {
936 switch (pipe) {
937 case PIPE_A:
c7670b10
PZ
938 /* On Haswell, can only use the always-on power well for
939 * eDP when not using the panel fitter, and when not
940 * using motion blur mitigation (which we don't
941 * support). */
fabf6e51
DV
942 if (IS_HASWELL(dev) &&
943 (intel_crtc->config.pch_pfit.enabled ||
944 intel_crtc->config.pch_pfit.force_thru))
d6dd9eb1
DV
945 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
946 else
947 temp |= TRANS_DDI_EDP_INPUT_A_ON;
e6f0bfc4
PZ
948 break;
949 case PIPE_B:
950 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
951 break;
952 case PIPE_C:
953 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
954 break;
955 default:
956 BUG();
957 break;
958 }
959 }
960
7739c33b 961 if (type == INTEL_OUTPUT_HDMI) {
6897b4b5 962 if (intel_crtc->config.has_hdmi_sink)
ad80a810 963 temp |= TRANS_DDI_MODE_SELECT_HDMI;
8d9ddbcb 964 else
ad80a810 965 temp |= TRANS_DDI_MODE_SELECT_DVI;
8d9ddbcb 966
7739c33b 967 } else if (type == INTEL_OUTPUT_ANALOG) {
ad80a810 968 temp |= TRANS_DDI_MODE_SELECT_FDI;
33d29b14 969 temp |= (intel_crtc->config.fdi_lanes - 1) << 1;
7739c33b
PZ
970
971 } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
972 type == INTEL_OUTPUT_EDP) {
973 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
974
0e32b39c
DA
975 if (intel_dp->is_mst) {
976 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
977 } else
978 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
979
980 temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
981 } else if (type == INTEL_OUTPUT_DP_MST) {
982 struct intel_dp *intel_dp = &enc_to_mst(encoder)->primary->dp;
983
984 if (intel_dp->is_mst) {
985 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
986 } else
987 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
7739c33b 988
17aa6be9 989 temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
8d9ddbcb 990 } else {
84f44ce7
VS
991 WARN(1, "Invalid encoder type %d for pipe %c\n",
992 intel_encoder->type, pipe_name(pipe));
8d9ddbcb
PZ
993 }
994
ad80a810 995 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
8d9ddbcb 996}
72662e10 997
ad80a810
PZ
998void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
999 enum transcoder cpu_transcoder)
8d9ddbcb 1000{
ad80a810 1001 uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
8d9ddbcb
PZ
1002 uint32_t val = I915_READ(reg);
1003
0e32b39c 1004 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
ad80a810 1005 val |= TRANS_DDI_PORT_NONE;
8d9ddbcb 1006 I915_WRITE(reg, val);
72662e10
ED
1007}
1008
bcbc889b
PZ
1009bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1010{
1011 struct drm_device *dev = intel_connector->base.dev;
1012 struct drm_i915_private *dev_priv = dev->dev_private;
1013 struct intel_encoder *intel_encoder = intel_connector->encoder;
1014 int type = intel_connector->base.connector_type;
1015 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1016 enum pipe pipe = 0;
1017 enum transcoder cpu_transcoder;
882244a3 1018 enum intel_display_power_domain power_domain;
bcbc889b
PZ
1019 uint32_t tmp;
1020
882244a3 1021 power_domain = intel_display_port_power_domain(intel_encoder);
f458ebbc 1022 if (!intel_display_power_is_enabled(dev_priv, power_domain))
882244a3
PZ
1023 return false;
1024
bcbc889b
PZ
1025 if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
1026 return false;
1027
1028 if (port == PORT_A)
1029 cpu_transcoder = TRANSCODER_EDP;
1030 else
1a240d4d 1031 cpu_transcoder = (enum transcoder) pipe;
bcbc889b
PZ
1032
1033 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1034
1035 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1036 case TRANS_DDI_MODE_SELECT_HDMI:
1037 case TRANS_DDI_MODE_SELECT_DVI:
1038 return (type == DRM_MODE_CONNECTOR_HDMIA);
1039
1040 case TRANS_DDI_MODE_SELECT_DP_SST:
1041 if (type == DRM_MODE_CONNECTOR_eDP)
1042 return true;
bcbc889b 1043 return (type == DRM_MODE_CONNECTOR_DisplayPort);
0e32b39c
DA
1044 case TRANS_DDI_MODE_SELECT_DP_MST:
1045 /* if the transcoder is in MST state then
1046 * connector isn't connected */
1047 return false;
bcbc889b
PZ
1048
1049 case TRANS_DDI_MODE_SELECT_FDI:
1050 return (type == DRM_MODE_CONNECTOR_VGA);
1051
1052 default:
1053 return false;
1054 }
1055}
1056
85234cdc
DV
1057bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1058 enum pipe *pipe)
1059{
1060 struct drm_device *dev = encoder->base.dev;
1061 struct drm_i915_private *dev_priv = dev->dev_private;
fe43d3f5 1062 enum port port = intel_ddi_get_encoder_port(encoder);
6d129bea 1063 enum intel_display_power_domain power_domain;
85234cdc
DV
1064 u32 tmp;
1065 int i;
1066
6d129bea 1067 power_domain = intel_display_port_power_domain(encoder);
f458ebbc 1068 if (!intel_display_power_is_enabled(dev_priv, power_domain))
6d129bea
ID
1069 return false;
1070
fe43d3f5 1071 tmp = I915_READ(DDI_BUF_CTL(port));
85234cdc
DV
1072
1073 if (!(tmp & DDI_BUF_CTL_ENABLE))
1074 return false;
1075
ad80a810
PZ
1076 if (port == PORT_A) {
1077 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
85234cdc 1078
ad80a810
PZ
1079 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1080 case TRANS_DDI_EDP_INPUT_A_ON:
1081 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1082 *pipe = PIPE_A;
1083 break;
1084 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1085 *pipe = PIPE_B;
1086 break;
1087 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1088 *pipe = PIPE_C;
1089 break;
1090 }
1091
1092 return true;
1093 } else {
1094 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1095 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1096
1097 if ((tmp & TRANS_DDI_PORT_MASK)
1098 == TRANS_DDI_SELECT_PORT(port)) {
0e32b39c
DA
1099 if ((tmp & TRANS_DDI_MODE_SELECT_MASK) == TRANS_DDI_MODE_SELECT_DP_MST)
1100 return false;
1101
ad80a810
PZ
1102 *pipe = i;
1103 return true;
1104 }
85234cdc
DV
1105 }
1106 }
1107
84f44ce7 1108 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
85234cdc 1109
22f9fe50 1110 return false;
85234cdc
DV
1111}
1112
fc914639
PZ
1113void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1114{
1115 struct drm_crtc *crtc = &intel_crtc->base;
1116 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1117 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1118 enum port port = intel_ddi_get_encoder_port(intel_encoder);
3b117c8f 1119 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
fc914639 1120
bb523fc0
PZ
1121 if (cpu_transcoder != TRANSCODER_EDP)
1122 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1123 TRANS_CLK_SEL_PORT(port));
fc914639
PZ
1124}
1125
1126void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1127{
1128 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3b117c8f 1129 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
fc914639 1130
bb523fc0
PZ
1131 if (cpu_transcoder != TRANSCODER_EDP)
1132 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1133 TRANS_CLK_SEL_DISABLED);
fc914639
PZ
1134}
1135
00c09d70 1136static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
6441ab5f 1137{
c19b0669 1138 struct drm_encoder *encoder = &intel_encoder->base;
c19b0669 1139 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
30cf6db8 1140 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
6441ab5f 1141 enum port port = intel_ddi_get_encoder_port(intel_encoder);
82a4d9c0 1142 int type = intel_encoder->type;
6441ab5f 1143
82a4d9c0
PZ
1144 if (type == INTEL_OUTPUT_EDP) {
1145 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4be73780 1146 intel_edp_panel_on(intel_dp);
82a4d9c0 1147 }
6441ab5f 1148
de7cfc63
DV
1149 WARN_ON(crtc->config.ddi_pll_sel == PORT_CLK_SEL_NONE);
1150 I915_WRITE(PORT_CLK_SEL(port), crtc->config.ddi_pll_sel);
c19b0669 1151
82a4d9c0 1152 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
c19b0669 1153 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
30cf6db8 1154
44905a27 1155 intel_ddi_init_dp_buf_reg(intel_encoder);
c19b0669
PZ
1156
1157 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1158 intel_dp_start_link_train(intel_dp);
1159 intel_dp_complete_link_train(intel_dp);
3ab9c637
ID
1160 if (port != PORT_A)
1161 intel_dp_stop_link_train(intel_dp);
30cf6db8
DV
1162 } else if (type == INTEL_OUTPUT_HDMI) {
1163 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
1164
1165 intel_hdmi->set_infoframes(encoder,
1166 crtc->config.has_hdmi_sink,
1167 &crtc->config.adjusted_mode);
c19b0669 1168 }
6441ab5f
PZ
1169}
1170
00c09d70 1171static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
6441ab5f
PZ
1172{
1173 struct drm_encoder *encoder = &intel_encoder->base;
1174 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
1175 enum port port = intel_ddi_get_encoder_port(intel_encoder);
82a4d9c0 1176 int type = intel_encoder->type;
2886e93f 1177 uint32_t val;
a836bdf9 1178 bool wait = false;
2886e93f
PZ
1179
1180 val = I915_READ(DDI_BUF_CTL(port));
1181 if (val & DDI_BUF_CTL_ENABLE) {
1182 val &= ~DDI_BUF_CTL_ENABLE;
1183 I915_WRITE(DDI_BUF_CTL(port), val);
a836bdf9 1184 wait = true;
2886e93f 1185 }
6441ab5f 1186
a836bdf9
PZ
1187 val = I915_READ(DP_TP_CTL(port));
1188 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1189 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1190 I915_WRITE(DP_TP_CTL(port), val);
1191
1192 if (wait)
1193 intel_wait_ddi_buf_idle(dev_priv, port);
1194
76bb80ed 1195 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
82a4d9c0 1196 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
76bb80ed 1197 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
24f3e092 1198 intel_edp_panel_vdd_on(intel_dp);
4be73780 1199 intel_edp_panel_off(intel_dp);
82a4d9c0
PZ
1200 }
1201
6441ab5f
PZ
1202 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1203}
1204
00c09d70 1205static void intel_enable_ddi(struct intel_encoder *intel_encoder)
72662e10 1206{
6547fef8 1207 struct drm_encoder *encoder = &intel_encoder->base;
7b9f35a6
WX
1208 struct drm_crtc *crtc = encoder->crtc;
1209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6547fef8 1210 struct drm_device *dev = encoder->dev;
72662e10 1211 struct drm_i915_private *dev_priv = dev->dev_private;
6547fef8
PZ
1212 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1213 int type = intel_encoder->type;
72662e10 1214
6547fef8 1215 if (type == INTEL_OUTPUT_HDMI) {
876a8cdf
DL
1216 struct intel_digital_port *intel_dig_port =
1217 enc_to_dig_port(encoder);
1218
6547fef8
PZ
1219 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1220 * are ignored so nothing special needs to be done besides
1221 * enabling the port.
1222 */
876a8cdf 1223 I915_WRITE(DDI_BUF_CTL(port),
bcf53de4
SM
1224 intel_dig_port->saved_port_bits |
1225 DDI_BUF_CTL_ENABLE);
d6c50ff8
PZ
1226 } else if (type == INTEL_OUTPUT_EDP) {
1227 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1228
3ab9c637
ID
1229 if (port == PORT_A)
1230 intel_dp_stop_link_train(intel_dp);
1231
4be73780 1232 intel_edp_backlight_on(intel_dp);
4906557e 1233 intel_edp_psr_enable(intel_dp);
6547fef8 1234 }
7b9f35a6 1235
9ed109a7 1236 if (intel_crtc->config.has_audio) {
d45a0bf5 1237 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
69bfe1a9 1238 intel_audio_codec_enable(intel_encoder);
7b9f35a6 1239 }
5ab432ef
DV
1240}
1241
00c09d70 1242static void intel_disable_ddi(struct intel_encoder *intel_encoder)
5ab432ef 1243{
d6c50ff8 1244 struct drm_encoder *encoder = &intel_encoder->base;
7b9f35a6
WX
1245 struct drm_crtc *crtc = encoder->crtc;
1246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d6c50ff8 1247 int type = intel_encoder->type;
7b9f35a6
WX
1248 struct drm_device *dev = encoder->dev;
1249 struct drm_i915_private *dev_priv = dev->dev_private;
d6c50ff8 1250
d45a0bf5 1251 if (intel_crtc->config.has_audio) {
69bfe1a9 1252 intel_audio_codec_disable(intel_encoder);
d45a0bf5
PZ
1253 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
1254 }
2831d842 1255
d6c50ff8
PZ
1256 if (type == INTEL_OUTPUT_EDP) {
1257 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1258
4906557e 1259 intel_edp_psr_disable(intel_dp);
4be73780 1260 intel_edp_backlight_off(intel_dp);
d6c50ff8 1261 }
72662e10 1262}
79f689aa 1263
ad13d604
DL
1264static int bdw_get_cdclk_freq(struct drm_i915_private *dev_priv)
1265{
1266 uint32_t lcpll = I915_READ(LCPLL_CTL);
1267 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
1268
1269 if (lcpll & LCPLL_CD_SOURCE_FCLK)
1270 return 800000;
1271 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
1272 return 450000;
1273 else if (freq == LCPLL_CLK_FREQ_450)
1274 return 450000;
1275 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
1276 return 540000;
1277 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
1278 return 337500;
1279 else
1280 return 675000;
1281}
1282
1283static int hsw_get_cdclk_freq(struct drm_i915_private *dev_priv)
79f689aa 1284{
e39bf98a 1285 struct drm_device *dev = dev_priv->dev;
a4006641 1286 uint32_t lcpll = I915_READ(LCPLL_CTL);
e39bf98a 1287 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
a4006641 1288
ad13d604 1289 if (lcpll & LCPLL_CD_SOURCE_FCLK)
a4006641 1290 return 800000;
ad13d604 1291 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
b2b877ff 1292 return 450000;
ad13d604 1293 else if (freq == LCPLL_CLK_FREQ_450)
b2b877ff 1294 return 450000;
95626e7c 1295 else if (IS_HSW_ULT(dev))
ad13d604
DL
1296 return 337500;
1297 else
1298 return 540000;
1299}
1300
1301int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
1302{
1303 struct drm_device *dev = dev_priv->dev;
1304
1305 if (IS_BROADWELL(dev))
1306 return bdw_get_cdclk_freq(dev_priv);
1307
1308 /* Haswell */
1309 return hsw_get_cdclk_freq(dev_priv);
79f689aa
PZ
1310}
1311
e0b01be4
DV
1312static void hsw_ddi_pll_enable(struct drm_i915_private *dev_priv,
1313 struct intel_shared_dpll *pll)
1314{
e0b01be4
DV
1315 I915_WRITE(WRPLL_CTL(pll->id), pll->hw_state.wrpll);
1316 POSTING_READ(WRPLL_CTL(pll->id));
1317 udelay(20);
1318}
1319
12030431
DV
1320static void hsw_ddi_pll_disable(struct drm_i915_private *dev_priv,
1321 struct intel_shared_dpll *pll)
1322{
1323 uint32_t val;
1324
1325 val = I915_READ(WRPLL_CTL(pll->id));
12030431
DV
1326 I915_WRITE(WRPLL_CTL(pll->id), val & ~WRPLL_PLL_ENABLE);
1327 POSTING_READ(WRPLL_CTL(pll->id));
1328}
1329
d452c5b6
DV
1330static bool hsw_ddi_pll_get_hw_state(struct drm_i915_private *dev_priv,
1331 struct intel_shared_dpll *pll,
1332 struct intel_dpll_hw_state *hw_state)
1333{
1334 uint32_t val;
1335
f458ebbc 1336 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
d452c5b6
DV
1337 return false;
1338
1339 val = I915_READ(WRPLL_CTL(pll->id));
1340 hw_state->wrpll = val;
1341
1342 return val & WRPLL_PLL_ENABLE;
1343}
1344
ca1381b5 1345static const char * const hsw_ddi_pll_names[] = {
9cd86933
DV
1346 "WRPLL 1",
1347 "WRPLL 2",
1348};
1349
143b307c 1350static void hsw_shared_dplls_init(struct drm_i915_private *dev_priv)
79f689aa 1351{
9cd86933
DV
1352 int i;
1353
716c2e55 1354 dev_priv->num_shared_dpll = 2;
9cd86933 1355
716c2e55 1356 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9cd86933
DV
1357 dev_priv->shared_dplls[i].id = i;
1358 dev_priv->shared_dplls[i].name = hsw_ddi_pll_names[i];
12030431 1359 dev_priv->shared_dplls[i].disable = hsw_ddi_pll_disable;
e0b01be4 1360 dev_priv->shared_dplls[i].enable = hsw_ddi_pll_enable;
d452c5b6
DV
1361 dev_priv->shared_dplls[i].get_hw_state =
1362 hsw_ddi_pll_get_hw_state;
9cd86933 1363 }
143b307c
DL
1364}
1365
1366void intel_ddi_pll_init(struct drm_device *dev)
1367{
1368 struct drm_i915_private *dev_priv = dev->dev_private;
1369 uint32_t val = I915_READ(LCPLL_CTL);
1370
1371 hsw_shared_dplls_init(dev_priv);
79f689aa
PZ
1372
1373 /* The LCPLL register should be turned on by the BIOS. For now let's
1374 * just check its state and print errors in case something is wrong.
1375 * Don't even try to turn it on.
1376 */
1377
b2b877ff 1378 DRM_DEBUG_KMS("CDCLK running at %dKHz\n",
79f689aa
PZ
1379 intel_ddi_get_cdclk_freq(dev_priv));
1380
1381 if (val & LCPLL_CD_SOURCE_FCLK)
1382 DRM_ERROR("CDCLK source is not LCPLL\n");
1383
1384 if (val & LCPLL_PLL_DISABLE)
1385 DRM_ERROR("LCPLL is disabled\n");
1386}
c19b0669
PZ
1387
1388void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
1389{
174edf1f
PZ
1390 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1391 struct intel_dp *intel_dp = &intel_dig_port->dp;
c19b0669 1392 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
174edf1f 1393 enum port port = intel_dig_port->port;
c19b0669 1394 uint32_t val;
f3e227df 1395 bool wait = false;
c19b0669
PZ
1396
1397 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
1398 val = I915_READ(DDI_BUF_CTL(port));
1399 if (val & DDI_BUF_CTL_ENABLE) {
1400 val &= ~DDI_BUF_CTL_ENABLE;
1401 I915_WRITE(DDI_BUF_CTL(port), val);
1402 wait = true;
1403 }
1404
1405 val = I915_READ(DP_TP_CTL(port));
1406 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1407 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1408 I915_WRITE(DP_TP_CTL(port), val);
1409 POSTING_READ(DP_TP_CTL(port));
1410
1411 if (wait)
1412 intel_wait_ddi_buf_idle(dev_priv, port);
1413 }
1414
0e32b39c 1415 val = DP_TP_CTL_ENABLE |
c19b0669 1416 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
0e32b39c
DA
1417 if (intel_dp->is_mst)
1418 val |= DP_TP_CTL_MODE_MST;
1419 else {
1420 val |= DP_TP_CTL_MODE_SST;
1421 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1422 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
1423 }
c19b0669
PZ
1424 I915_WRITE(DP_TP_CTL(port), val);
1425 POSTING_READ(DP_TP_CTL(port));
1426
1427 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
1428 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
1429 POSTING_READ(DDI_BUF_CTL(port));
1430
1431 udelay(600);
1432}
00c09d70 1433
1ad960f2
PZ
1434void intel_ddi_fdi_disable(struct drm_crtc *crtc)
1435{
1436 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1437 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1438 uint32_t val;
1439
1440 intel_ddi_post_disable(intel_encoder);
1441
1442 val = I915_READ(_FDI_RXA_CTL);
1443 val &= ~FDI_RX_ENABLE;
1444 I915_WRITE(_FDI_RXA_CTL, val);
1445
1446 val = I915_READ(_FDI_RXA_MISC);
1447 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1448 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1449 I915_WRITE(_FDI_RXA_MISC, val);
1450
1451 val = I915_READ(_FDI_RXA_CTL);
1452 val &= ~FDI_PCDCLK;
1453 I915_WRITE(_FDI_RXA_CTL, val);
1454
1455 val = I915_READ(_FDI_RXA_CTL);
1456 val &= ~FDI_RX_PLL_ENABLE;
1457 I915_WRITE(_FDI_RXA_CTL, val);
1458}
1459
00c09d70
PZ
1460static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
1461{
0e32b39c
DA
1462 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&intel_encoder->base);
1463 int type = intel_dig_port->base.type;
1464
1465 if (type != INTEL_OUTPUT_DISPLAYPORT &&
1466 type != INTEL_OUTPUT_EDP &&
1467 type != INTEL_OUTPUT_UNKNOWN) {
1468 return;
1469 }
00c09d70 1470
0e32b39c 1471 intel_dp_hot_plug(intel_encoder);
00c09d70
PZ
1472}
1473
6801c18c
VS
1474void intel_ddi_get_config(struct intel_encoder *encoder,
1475 struct intel_crtc_config *pipe_config)
045ac3b5
JB
1476{
1477 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1478 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1479 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1480 u32 temp, flags = 0;
1481
1482 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1483 if (temp & TRANS_DDI_PHSYNC)
1484 flags |= DRM_MODE_FLAG_PHSYNC;
1485 else
1486 flags |= DRM_MODE_FLAG_NHSYNC;
1487 if (temp & TRANS_DDI_PVSYNC)
1488 flags |= DRM_MODE_FLAG_PVSYNC;
1489 else
1490 flags |= DRM_MODE_FLAG_NVSYNC;
1491
1492 pipe_config->adjusted_mode.flags |= flags;
42571aef
VS
1493
1494 switch (temp & TRANS_DDI_BPC_MASK) {
1495 case TRANS_DDI_BPC_6:
1496 pipe_config->pipe_bpp = 18;
1497 break;
1498 case TRANS_DDI_BPC_8:
1499 pipe_config->pipe_bpp = 24;
1500 break;
1501 case TRANS_DDI_BPC_10:
1502 pipe_config->pipe_bpp = 30;
1503 break;
1504 case TRANS_DDI_BPC_12:
1505 pipe_config->pipe_bpp = 36;
1506 break;
1507 default:
1508 break;
1509 }
eb14cb74
VS
1510
1511 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
1512 case TRANS_DDI_MODE_SELECT_HDMI:
6897b4b5 1513 pipe_config->has_hdmi_sink = true;
eb14cb74
VS
1514 case TRANS_DDI_MODE_SELECT_DVI:
1515 case TRANS_DDI_MODE_SELECT_FDI:
1516 break;
1517 case TRANS_DDI_MODE_SELECT_DP_SST:
1518 case TRANS_DDI_MODE_SELECT_DP_MST:
1519 pipe_config->has_dp_encoder = true;
1520 intel_dp_get_m_n(intel_crtc, pipe_config);
1521 break;
1522 default:
1523 break;
1524 }
10214420 1525
f458ebbc 1526 if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
a60551b1
PZ
1527 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1528 if (temp & (AUDIO_OUTPUT_ENABLE_A << (intel_crtc->pipe * 4)))
1529 pipe_config->has_audio = true;
1530 }
9ed109a7 1531
10214420
DV
1532 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp_bpp &&
1533 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1534 /*
1535 * This is a big fat ugly hack.
1536 *
1537 * Some machines in UEFI boot mode provide us a VBT that has 18
1538 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1539 * unknown we fail to light up. Yet the same BIOS boots up with
1540 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1541 * max, not what it tells us to use.
1542 *
1543 * Note: This will still be broken if the eDP panel is not lit
1544 * up by the BIOS, and thus we can't get the mode at module
1545 * load.
1546 */
1547 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1548 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1549 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1550 }
11578553 1551
3d51278a 1552 hsw_ddi_clock_get(encoder, pipe_config);
045ac3b5
JB
1553}
1554
00c09d70
PZ
1555static void intel_ddi_destroy(struct drm_encoder *encoder)
1556{
1557 /* HDMI has nothing special to destroy, so we can go with this. */
1558 intel_dp_encoder_destroy(encoder);
1559}
1560
5bfe2ac0
DV
1561static bool intel_ddi_compute_config(struct intel_encoder *encoder,
1562 struct intel_crtc_config *pipe_config)
00c09d70 1563{
5bfe2ac0 1564 int type = encoder->type;
eccb140b 1565 int port = intel_ddi_get_encoder_port(encoder);
00c09d70 1566
5bfe2ac0 1567 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
00c09d70 1568
eccb140b
DV
1569 if (port == PORT_A)
1570 pipe_config->cpu_transcoder = TRANSCODER_EDP;
1571
00c09d70 1572 if (type == INTEL_OUTPUT_HDMI)
5bfe2ac0 1573 return intel_hdmi_compute_config(encoder, pipe_config);
00c09d70 1574 else
5bfe2ac0 1575 return intel_dp_compute_config(encoder, pipe_config);
00c09d70
PZ
1576}
1577
1578static const struct drm_encoder_funcs intel_ddi_funcs = {
1579 .destroy = intel_ddi_destroy,
1580};
1581
4a28ae58
PZ
1582static struct intel_connector *
1583intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
1584{
1585 struct intel_connector *connector;
1586 enum port port = intel_dig_port->port;
1587
1588 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1589 if (!connector)
1590 return NULL;
1591
1592 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
1593 if (!intel_dp_init_connector(intel_dig_port, connector)) {
1594 kfree(connector);
1595 return NULL;
1596 }
1597
1598 return connector;
1599}
1600
1601static struct intel_connector *
1602intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
1603{
1604 struct intel_connector *connector;
1605 enum port port = intel_dig_port->port;
1606
1607 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1608 if (!connector)
1609 return NULL;
1610
1611 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
1612 intel_hdmi_init_connector(intel_dig_port, connector);
1613
1614 return connector;
1615}
1616
00c09d70
PZ
1617void intel_ddi_init(struct drm_device *dev, enum port port)
1618{
876a8cdf 1619 struct drm_i915_private *dev_priv = dev->dev_private;
00c09d70
PZ
1620 struct intel_digital_port *intel_dig_port;
1621 struct intel_encoder *intel_encoder;
1622 struct drm_encoder *encoder;
311a2094
PZ
1623 bool init_hdmi, init_dp;
1624
1625 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
1626 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
1627 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
1628 if (!init_dp && !init_hdmi) {
f68d697e 1629 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, assuming it is\n",
311a2094
PZ
1630 port_name(port));
1631 init_hdmi = true;
1632 init_dp = true;
1633 }
00c09d70 1634
b14c5679 1635 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
00c09d70
PZ
1636 if (!intel_dig_port)
1637 return;
1638
00c09d70
PZ
1639 intel_encoder = &intel_dig_port->base;
1640 encoder = &intel_encoder->base;
1641
1642 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
1643 DRM_MODE_ENCODER_TMDS);
00c09d70 1644
5bfe2ac0 1645 intel_encoder->compute_config = intel_ddi_compute_config;
00c09d70
PZ
1646 intel_encoder->enable = intel_enable_ddi;
1647 intel_encoder->pre_enable = intel_ddi_pre_enable;
1648 intel_encoder->disable = intel_disable_ddi;
1649 intel_encoder->post_disable = intel_ddi_post_disable;
1650 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
045ac3b5 1651 intel_encoder->get_config = intel_ddi_get_config;
00c09d70
PZ
1652
1653 intel_dig_port->port = port;
bcf53de4
SM
1654 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
1655 (DDI_BUF_PORT_REVERSAL |
1656 DDI_A_4_LANES);
00c09d70
PZ
1657
1658 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
f68d697e 1659 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
bc079e8b 1660 intel_encoder->cloneable = 0;
00c09d70
PZ
1661 intel_encoder->hot_plug = intel_ddi_hot_plug;
1662
f68d697e
CW
1663 if (init_dp) {
1664 if (!intel_ddi_init_dp_connector(intel_dig_port))
1665 goto err;
13cf5504 1666
f68d697e
CW
1667 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
1668 dev_priv->hpd_irq_port[port] = intel_dig_port;
1669 }
21a8e6a4 1670
311a2094
PZ
1671 /* In theory we don't need the encoder->type check, but leave it just in
1672 * case we have some really bad VBTs... */
f68d697e
CW
1673 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
1674 if (!intel_ddi_init_hdmi_connector(intel_dig_port))
1675 goto err;
21a8e6a4 1676 }
f68d697e
CW
1677
1678 return;
1679
1680err:
1681 drm_encoder_cleanup(encoder);
1682 kfree(intel_dig_port);
00c09d70 1683}