drm/i915: Make i9xx_crtc_clock_get() work for PCH DPLLs
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_crt.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
8ca4013d 27#include <linux/dmi.h>
79e53945 28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
760285e7
DH
30#include <drm/drmP.h>
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_edid.h>
79e53945 34#include "intel_drv.h"
760285e7 35#include <drm/i915_drm.h>
79e53945
JB
36#include "i915_drv.h"
37
e7dbb2f2
KP
38/* Here's the desired hotplug mode */
39#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
40 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
41 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
42 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
43 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
44 ADPA_CRT_HOTPLUG_ENABLE)
45
c9a1c4cd
CW
46struct intel_crt {
47 struct intel_encoder base;
637f44d2
AJ
48 /* DPMS state is stored in the connector, which we need in the
49 * encoder's enable/disable callbacks */
50 struct intel_connector *connector;
e7dbb2f2 51 bool force_hotplug_required;
540a8950 52 u32 adpa_reg;
c9a1c4cd
CW
53};
54
eebe6f0b 55static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
c9a1c4cd 56{
eebe6f0b 57 return container_of(encoder, struct intel_crt, base);
c9a1c4cd
CW
58}
59
eebe6f0b 60static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
79e53945 61{
eebe6f0b 62 return intel_encoder_to_crt(intel_attached_encoder(connector));
540a8950
DV
63}
64
e403fc94
DV
65static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
66 enum pipe *pipe)
79e53945 67{
e403fc94 68 struct drm_device *dev = encoder->base.dev;
79e53945 69 struct drm_i915_private *dev_priv = dev->dev_private;
e403fc94
DV
70 struct intel_crt *crt = intel_encoder_to_crt(encoder);
71 u32 tmp;
72
73 tmp = I915_READ(crt->adpa_reg);
74
75 if (!(tmp & ADPA_DAC_ENABLE))
76 return false;
77
78 if (HAS_PCH_CPT(dev))
79 *pipe = PORT_TO_PIPE_CPT(tmp);
80 else
81 *pipe = PORT_TO_PIPE(tmp);
82
83 return true;
84}
85
045ac3b5
JB
86static void intel_crt_get_config(struct intel_encoder *encoder,
87 struct intel_crtc_config *pipe_config)
88{
89 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
90 struct intel_crt *crt = intel_encoder_to_crt(encoder);
91 u32 tmp, flags = 0;
92
93 tmp = I915_READ(crt->adpa_reg);
94
95 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
96 flags |= DRM_MODE_FLAG_PHSYNC;
97 else
98 flags |= DRM_MODE_FLAG_NHSYNC;
99
100 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
101 flags |= DRM_MODE_FLAG_PVSYNC;
102 else
103 flags |= DRM_MODE_FLAG_NVSYNC;
104
105 pipe_config->adjusted_mode.flags |= flags;
106}
107
b2cabb0e
DV
108/* Note: The caller is required to filter out dpms modes not supported by the
109 * platform. */
110static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
df0323c4 111{
b2cabb0e 112 struct drm_device *dev = encoder->base.dev;
df0323c4 113 struct drm_i915_private *dev_priv = dev->dev_private;
b2cabb0e 114 struct intel_crt *crt = intel_encoder_to_crt(encoder);
df0323c4
JB
115 u32 temp;
116
b2cabb0e 117 temp = I915_READ(crt->adpa_reg);
79e53945 118 temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
febc7694 119 temp &= ~ADPA_DAC_ENABLE;
79e53945 120
0206e353 121 switch (mode) {
79e53945
JB
122 case DRM_MODE_DPMS_ON:
123 temp |= ADPA_DAC_ENABLE;
124 break;
125 case DRM_MODE_DPMS_STANDBY:
126 temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
127 break;
128 case DRM_MODE_DPMS_SUSPEND:
129 temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
130 break;
131 case DRM_MODE_DPMS_OFF:
132 temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
133 break;
134 }
135
b2cabb0e 136 I915_WRITE(crt->adpa_reg, temp);
df0323c4 137}
2c07245f 138
637f44d2
AJ
139static void intel_disable_crt(struct intel_encoder *encoder)
140{
141 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
142}
143
144static void intel_enable_crt(struct intel_encoder *encoder)
145{
146 struct intel_crt *crt = intel_encoder_to_crt(encoder);
147
148 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
149}
150
6b1c087b 151/* Special dpms function to support cloning between dvo/sdvo/crt. */
b2cabb0e 152static void intel_crt_dpms(struct drm_connector *connector, int mode)
df0323c4 153{
b2cabb0e
DV
154 struct drm_device *dev = connector->dev;
155 struct intel_encoder *encoder = intel_attached_encoder(connector);
156 struct drm_crtc *crtc;
157 int old_dpms;
79e53945 158
b2cabb0e 159 /* PCH platforms and VLV only support on/off. */
4a8dece2 160 if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
bd9e8413
JB
161 mode = DRM_MODE_DPMS_OFF;
162
b2cabb0e
DV
163 if (mode == connector->dpms)
164 return;
165
166 old_dpms = connector->dpms;
167 connector->dpms = mode;
168
169 /* Only need to change hw state when actually enabled */
170 crtc = encoder->base.crtc;
171 if (!crtc) {
172 encoder->connectors_active = false;
173 return;
79e53945
JB
174 }
175
b2cabb0e
DV
176 /* We need the pipe to run for anything but OFF. */
177 if (mode == DRM_MODE_DPMS_OFF)
178 encoder->connectors_active = false;
179 else
180 encoder->connectors_active = true;
181
6b1c087b
JN
182 /* We call connector dpms manually below in case pipe dpms doesn't
183 * change due to cloning. */
b2cabb0e
DV
184 if (mode < old_dpms) {
185 /* From off to on, enable the pipe first. */
186 intel_crtc_update_dpms(crtc);
187
188 intel_crt_set_dpms(encoder, mode);
189 } else {
190 intel_crt_set_dpms(encoder, mode);
191
192 intel_crtc_update_dpms(crtc);
193 }
0a91ca29 194
b980514c 195 intel_modeset_check_state(connector->dev);
79e53945
JB
196}
197
198static int intel_crt_mode_valid(struct drm_connector *connector,
199 struct drm_display_mode *mode)
200{
6bcdcd9e
ZY
201 struct drm_device *dev = connector->dev;
202
203 int max_clock = 0;
79e53945
JB
204 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
205 return MODE_NO_DBLESCAN;
206
6bcdcd9e
ZY
207 if (mode->clock < 25000)
208 return MODE_CLOCK_LOW;
209
a6c45cf0 210 if (IS_GEN2(dev))
6bcdcd9e
ZY
211 max_clock = 350000;
212 else
213 max_clock = 400000;
214 if (mode->clock > max_clock)
215 return MODE_CLOCK_HIGH;
79e53945 216
d4b1931c
PZ
217 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
218 if (HAS_PCH_LPT(dev) &&
219 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
220 return MODE_CLOCK_HIGH;
221
79e53945
JB
222 return MODE_OK;
223}
224
5bfe2ac0
DV
225static bool intel_crt_compute_config(struct intel_encoder *encoder,
226 struct intel_crtc_config *pipe_config)
79e53945 227{
5bfe2ac0
DV
228 struct drm_device *dev = encoder->base.dev;
229
230 if (HAS_PCH_SPLIT(dev))
231 pipe_config->has_pch_encoder = true;
232
2a7aceec
DV
233 /* LPT FDI RX only supports 8bpc. */
234 if (HAS_PCH_LPT(dev))
235 pipe_config->pipe_bpp = 24;
236
79e53945
JB
237 return true;
238}
239
eebe6f0b 240static void intel_crt_mode_set(struct intel_encoder *encoder)
79e53945
JB
241{
242
eebe6f0b
DV
243 struct drm_device *dev = encoder->base.dev;
244 struct intel_crt *crt = intel_encoder_to_crt(encoder);
245 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
79e53945 246 struct drm_i915_private *dev_priv = dev->dev_private;
eebe6f0b 247 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
6478d414 248 u32 adpa;
79e53945 249
912d812e
DV
250 if (HAS_PCH_SPLIT(dev))
251 adpa = ADPA_HOTPLUG_BITS;
252 else
253 adpa = 0;
254
79e53945
JB
255 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
256 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
257 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
258 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
259
75770564 260 /* For CPT allow 3 pipe config, for others just use A or B */
4837813a
PZ
261 if (HAS_PCH_LPT(dev))
262 ; /* Those bits don't exist here */
263 else if (HAS_PCH_CPT(dev))
eebe6f0b
DV
264 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
265 else if (crtc->pipe == 0)
75770564
JB
266 adpa |= ADPA_PIPE_A_SELECT;
267 else
268 adpa |= ADPA_PIPE_B_SELECT;
79e53945 269
9db4a9c7 270 if (!HAS_PCH_SPLIT(dev))
eebe6f0b 271 I915_WRITE(BCLRPAT(crtc->pipe), 0);
9db4a9c7 272
540a8950 273 I915_WRITE(crt->adpa_reg, adpa);
2c07245f
ZW
274}
275
f2b115e6 276static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
2c07245f
ZW
277{
278 struct drm_device *dev = connector->dev;
e7dbb2f2 279 struct intel_crt *crt = intel_attached_crt(connector);
2c07245f 280 struct drm_i915_private *dev_priv = dev->dev_private;
e7dbb2f2 281 u32 adpa;
2c07245f
ZW
282 bool ret;
283
e7dbb2f2
KP
284 /* The first time through, trigger an explicit detection cycle */
285 if (crt->force_hotplug_required) {
286 bool turn_off_dac = HAS_PCH_SPLIT(dev);
287 u32 save_adpa;
67941da2 288
e7dbb2f2
KP
289 crt->force_hotplug_required = 0;
290
ca54b810 291 save_adpa = adpa = I915_READ(crt->adpa_reg);
e7dbb2f2
KP
292 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
293
294 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
295 if (turn_off_dac)
296 adpa &= ~ADPA_DAC_ENABLE;
297
ca54b810 298 I915_WRITE(crt->adpa_reg, adpa);
e7dbb2f2 299
ca54b810 300 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
e7dbb2f2
KP
301 1000))
302 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
303
304 if (turn_off_dac) {
ca54b810
VS
305 I915_WRITE(crt->adpa_reg, save_adpa);
306 POSTING_READ(crt->adpa_reg);
e7dbb2f2 307 }
a4a6b901
ZW
308 }
309
2c07245f 310 /* Check the status to see if both blue and green are on now */
ca54b810 311 adpa = I915_READ(crt->adpa_reg);
e7dbb2f2 312 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
2c07245f
ZW
313 ret = true;
314 else
315 ret = false;
e7dbb2f2 316 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
2c07245f 317
2c07245f 318 return ret;
79e53945
JB
319}
320
7d2c24e8
JB
321static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
322{
323 struct drm_device *dev = connector->dev;
ca54b810 324 struct intel_crt *crt = intel_attached_crt(connector);
7d2c24e8
JB
325 struct drm_i915_private *dev_priv = dev->dev_private;
326 u32 adpa;
327 bool ret;
328 u32 save_adpa;
329
ca54b810 330 save_adpa = adpa = I915_READ(crt->adpa_reg);
7d2c24e8
JB
331 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
332
333 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
334
ca54b810 335 I915_WRITE(crt->adpa_reg, adpa);
7d2c24e8 336
ca54b810 337 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
7d2c24e8
JB
338 1000)) {
339 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
ca54b810 340 I915_WRITE(crt->adpa_reg, save_adpa);
7d2c24e8
JB
341 }
342
343 /* Check the status to see if both blue and green are on now */
ca54b810 344 adpa = I915_READ(crt->adpa_reg);
7d2c24e8
JB
345 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
346 ret = true;
347 else
348 ret = false;
349
350 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
351
7d2c24e8
JB
352 return ret;
353}
354
79e53945
JB
355/**
356 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
357 *
358 * Not for i915G/i915GM
359 *
360 * \return true if CRT is connected.
361 * \return false if CRT is disconnected.
362 */
363static bool intel_crt_detect_hotplug(struct drm_connector *connector)
364{
365 struct drm_device *dev = connector->dev;
366 struct drm_i915_private *dev_priv = dev->dev_private;
7a772c49
AJ
367 u32 hotplug_en, orig, stat;
368 bool ret = false;
771cb081 369 int i, tries = 0;
2c07245f 370
bad720ff 371 if (HAS_PCH_SPLIT(dev))
f2b115e6 372 return intel_ironlake_crt_detect_hotplug(connector);
2c07245f 373
7d2c24e8
JB
374 if (IS_VALLEYVIEW(dev))
375 return valleyview_crt_detect_hotplug(connector);
376
771cb081
ZY
377 /*
378 * On 4 series desktop, CRT detect sequence need to be done twice
379 * to get a reliable result.
380 */
79e53945 381
771cb081
ZY
382 if (IS_G4X(dev) && !IS_GM45(dev))
383 tries = 2;
384 else
385 tries = 1;
7a772c49 386 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
771cb081
ZY
387 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
388
771cb081 389 for (i = 0; i < tries ; i++) {
771cb081
ZY
390 /* turn on the FORCE_DETECT */
391 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
771cb081 392 /* wait for FORCE_DETECT to go off */
913d8d11
CW
393 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
394 CRT_HOTPLUG_FORCE_DETECT) == 0,
481b6af3 395 1000))
79077319 396 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
771cb081 397 }
79e53945 398
7a772c49
AJ
399 stat = I915_READ(PORT_HOTPLUG_STAT);
400 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
401 ret = true;
402
403 /* clear the interrupt we just generated, if any */
404 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
79e53945 405
7a772c49
AJ
406 /* and put the bits back */
407 I915_WRITE(PORT_HOTPLUG_EN, orig);
408
409 return ret;
79e53945
JB
410}
411
f1a2f5b7
JN
412static struct edid *intel_crt_get_edid(struct drm_connector *connector,
413 struct i2c_adapter *i2c)
414{
415 struct edid *edid;
416
417 edid = drm_get_edid(connector, i2c);
418
419 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
420 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
421 intel_gmbus_force_bit(i2c, true);
422 edid = drm_get_edid(connector, i2c);
423 intel_gmbus_force_bit(i2c, false);
424 }
425
426 return edid;
427}
428
429/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
430static int intel_crt_ddc_get_modes(struct drm_connector *connector,
431 struct i2c_adapter *adapter)
432{
433 struct edid *edid;
ebda95a9 434 int ret;
f1a2f5b7
JN
435
436 edid = intel_crt_get_edid(connector, adapter);
437 if (!edid)
438 return 0;
439
ebda95a9
JN
440 ret = intel_connector_update_modes(connector, edid);
441 kfree(edid);
442
443 return ret;
f1a2f5b7
JN
444}
445
f5afcd3d 446static bool intel_crt_detect_ddc(struct drm_connector *connector)
79e53945 447{
f5afcd3d 448 struct intel_crt *crt = intel_attached_crt(connector);
c9a1c4cd 449 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
a2bd1f54
DV
450 struct edid *edid;
451 struct i2c_adapter *i2c;
79e53945 452
a2bd1f54 453 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
79e53945 454
41aa3448 455 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
f1a2f5b7 456 edid = intel_crt_get_edid(connector, i2c);
a2bd1f54
DV
457
458 if (edid) {
459 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
f5afcd3d 460
f5afcd3d
DM
461 /*
462 * This may be a DVI-I connector with a shared DDC
463 * link between analog and digital outputs, so we
464 * have to check the EDID input spec of the attached device.
465 */
f5afcd3d
DM
466 if (!is_digital) {
467 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
468 return true;
469 }
a2bd1f54
DV
470
471 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
472 } else {
473 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
6ec3d0c0
CW
474 }
475
a2bd1f54
DV
476 kfree(edid);
477
6ec3d0c0 478 return false;
79e53945
JB
479}
480
e4a5d54f 481static enum drm_connector_status
7173188d 482intel_crt_load_detect(struct intel_crt *crt)
e4a5d54f 483{
7173188d 484 struct drm_device *dev = crt->base.base.dev;
e4a5d54f 485 struct drm_i915_private *dev_priv = dev->dev_private;
7173188d 486 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
e4a5d54f
ML
487 uint32_t save_bclrpat;
488 uint32_t save_vtotal;
489 uint32_t vtotal, vactive;
490 uint32_t vsample;
491 uint32_t vblank, vblank_start, vblank_end;
492 uint32_t dsl;
493 uint32_t bclrpat_reg;
494 uint32_t vtotal_reg;
495 uint32_t vblank_reg;
496 uint32_t vsync_reg;
497 uint32_t pipeconf_reg;
498 uint32_t pipe_dsl_reg;
499 uint8_t st00;
500 enum drm_connector_status status;
501
6ec3d0c0
CW
502 DRM_DEBUG_KMS("starting load-detect on CRT\n");
503
9db4a9c7
JB
504 bclrpat_reg = BCLRPAT(pipe);
505 vtotal_reg = VTOTAL(pipe);
506 vblank_reg = VBLANK(pipe);
507 vsync_reg = VSYNC(pipe);
508 pipeconf_reg = PIPECONF(pipe);
509 pipe_dsl_reg = PIPEDSL(pipe);
e4a5d54f
ML
510
511 save_bclrpat = I915_READ(bclrpat_reg);
512 save_vtotal = I915_READ(vtotal_reg);
513 vblank = I915_READ(vblank_reg);
514
515 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
516 vactive = (save_vtotal & 0x7ff) + 1;
517
518 vblank_start = (vblank & 0xfff) + 1;
519 vblank_end = ((vblank >> 16) & 0xfff) + 1;
520
521 /* Set the border color to purple. */
522 I915_WRITE(bclrpat_reg, 0x500050);
523
a6c45cf0 524 if (!IS_GEN2(dev)) {
e4a5d54f
ML
525 uint32_t pipeconf = I915_READ(pipeconf_reg);
526 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
19c55da1 527 POSTING_READ(pipeconf_reg);
e4a5d54f
ML
528 /* Wait for next Vblank to substitue
529 * border color for Color info */
9d0498a2 530 intel_wait_for_vblank(dev, pipe);
e4a5d54f
ML
531 st00 = I915_READ8(VGA_MSR_WRITE);
532 status = ((st00 & (1 << 4)) != 0) ?
533 connector_status_connected :
534 connector_status_disconnected;
535
536 I915_WRITE(pipeconf_reg, pipeconf);
537 } else {
538 bool restore_vblank = false;
539 int count, detect;
540
541 /*
542 * If there isn't any border, add some.
543 * Yes, this will flicker
544 */
545 if (vblank_start <= vactive && vblank_end >= vtotal) {
546 uint32_t vsync = I915_READ(vsync_reg);
547 uint32_t vsync_start = (vsync & 0xffff) + 1;
548
549 vblank_start = vsync_start;
550 I915_WRITE(vblank_reg,
551 (vblank_start - 1) |
552 ((vblank_end - 1) << 16));
553 restore_vblank = true;
554 }
555 /* sample in the vertical border, selecting the larger one */
556 if (vblank_start - vactive >= vtotal - vblank_end)
557 vsample = (vblank_start + vactive) >> 1;
558 else
559 vsample = (vtotal + vblank_end) >> 1;
560
561 /*
562 * Wait for the border to be displayed
563 */
564 while (I915_READ(pipe_dsl_reg) >= vactive)
565 ;
566 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
567 ;
568 /*
569 * Watch ST00 for an entire scanline
570 */
571 detect = 0;
572 count = 0;
573 do {
574 count++;
575 /* Read the ST00 VGA status register */
576 st00 = I915_READ8(VGA_MSR_WRITE);
577 if (st00 & (1 << 4))
578 detect++;
579 } while ((I915_READ(pipe_dsl_reg) == dsl));
580
581 /* restore vblank if necessary */
582 if (restore_vblank)
583 I915_WRITE(vblank_reg, vblank);
584 /*
585 * If more than 3/4 of the scanline detected a monitor,
586 * then it is assumed to be present. This works even on i830,
587 * where there isn't any way to force the border color across
588 * the screen
589 */
590 status = detect * 4 > count * 3 ?
591 connector_status_connected :
592 connector_status_disconnected;
593 }
594
595 /* Restore previous settings */
596 I915_WRITE(bclrpat_reg, save_bclrpat);
597
598 return status;
599}
600
7b334fcb 601static enum drm_connector_status
930a9e28 602intel_crt_detect(struct drm_connector *connector, bool force)
79e53945
JB
603{
604 struct drm_device *dev = connector->dev;
c9a1c4cd 605 struct intel_crt *crt = intel_attached_crt(connector);
e4a5d54f 606 enum drm_connector_status status;
e95c8438 607 struct intel_load_detect_pipe tmp;
79e53945 608
164c8598
CW
609 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
610 connector->base.id, drm_get_connector_name(connector),
611 force);
612
a6c45cf0 613 if (I915_HAS_HOTPLUG(dev)) {
aaa37730
DV
614 /* We can not rely on the HPD pin always being correctly wired
615 * up, for example many KVM do not pass it through, and so
616 * only trust an assertion that the monitor is connected.
617 */
6ec3d0c0
CW
618 if (intel_crt_detect_hotplug(connector)) {
619 DRM_DEBUG_KMS("CRT detected via hotplug\n");
79e53945 620 return connector_status_connected;
aaa37730 621 } else
e7dbb2f2 622 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
79e53945
JB
623 }
624
f5afcd3d 625 if (intel_crt_detect_ddc(connector))
79e53945
JB
626 return connector_status_connected;
627
aaa37730
DV
628 /* Load detection is broken on HPD capable machines. Whoever wants a
629 * broken monitor (without edid) to work behind a broken kvm (that fails
630 * to have the right resistors for HP detection) needs to fix this up.
631 * For now just bail out. */
632 if (I915_HAS_HOTPLUG(dev))
633 return connector_status_disconnected;
634
930a9e28 635 if (!force)
7b334fcb
CW
636 return connector->status;
637
e4a5d54f 638 /* for pre-945g platforms use load detect */
d2434ab7 639 if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
e95c8438
DV
640 if (intel_crt_detect_ddc(connector))
641 status = connector_status_connected;
642 else
643 status = intel_crt_load_detect(crt);
d2434ab7 644 intel_release_load_detect_pipe(connector, &tmp);
e95c8438
DV
645 } else
646 status = connector_status_unknown;
e4a5d54f
ML
647
648 return status;
79e53945
JB
649}
650
651static void intel_crt_destroy(struct drm_connector *connector)
652{
79e53945
JB
653 drm_sysfs_connector_remove(connector);
654 drm_connector_cleanup(connector);
655 kfree(connector);
656}
657
658static int intel_crt_get_modes(struct drm_connector *connector)
659{
8e4d36b9 660 struct drm_device *dev = connector->dev;
f899fc64 661 struct drm_i915_private *dev_priv = dev->dev_private;
890f3359 662 int ret;
3bd7d909 663 struct i2c_adapter *i2c;
8e4d36b9 664
41aa3448 665 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
f1a2f5b7 666 ret = intel_crt_ddc_get_modes(connector, i2c);
8e4d36b9 667 if (ret || !IS_G4X(dev))
f899fc64 668 return ret;
8e4d36b9 669
8e4d36b9 670 /* Try to probe digital port for output in DVI-I -> VGA mode. */
3bd7d909 671 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
f1a2f5b7 672 return intel_crt_ddc_get_modes(connector, i2c);
79e53945
JB
673}
674
675static int intel_crt_set_property(struct drm_connector *connector,
676 struct drm_property *property,
677 uint64_t value)
678{
79e53945
JB
679 return 0;
680}
681
f3269058
CW
682static void intel_crt_reset(struct drm_connector *connector)
683{
684 struct drm_device *dev = connector->dev;
2e938892 685 struct drm_i915_private *dev_priv = dev->dev_private;
f3269058
CW
686 struct intel_crt *crt = intel_attached_crt(connector);
687
10603caa 688 if (INTEL_INFO(dev)->gen >= 5) {
2e938892
DV
689 u32 adpa;
690
ca54b810 691 adpa = I915_READ(crt->adpa_reg);
2e938892
DV
692 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
693 adpa |= ADPA_HOTPLUG_BITS;
ca54b810
VS
694 I915_WRITE(crt->adpa_reg, adpa);
695 POSTING_READ(crt->adpa_reg);
2e938892
DV
696
697 DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
f3269058 698 crt->force_hotplug_required = 1;
2e938892
DV
699 }
700
f3269058
CW
701}
702
79e53945
JB
703/*
704 * Routines for controlling stuff on the analog port
705 */
706
79e53945 707static const struct drm_connector_funcs intel_crt_connector_funcs = {
f3269058 708 .reset = intel_crt_reset,
b2cabb0e 709 .dpms = intel_crt_dpms,
79e53945
JB
710 .detect = intel_crt_detect,
711 .fill_modes = drm_helper_probe_single_connector_modes,
712 .destroy = intel_crt_destroy,
713 .set_property = intel_crt_set_property,
714};
715
716static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
717 .mode_valid = intel_crt_mode_valid,
718 .get_modes = intel_crt_get_modes,
df0e9248 719 .best_encoder = intel_best_encoder,
79e53945
JB
720};
721
79e53945 722static const struct drm_encoder_funcs intel_crt_enc_funcs = {
ea5b213a 723 .destroy = intel_encoder_destroy,
79e53945
JB
724};
725
8ca4013d
DL
726static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
727{
bc0daf48 728 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
8ca4013d
DL
729 return 1;
730}
731
732static const struct dmi_system_id intel_no_crt[] = {
733 {
734 .callback = intel_no_crt_dmi_callback,
735 .ident = "ACER ZGB",
736 .matches = {
737 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
738 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
739 },
740 },
741 { }
742};
743
79e53945
JB
744void intel_crt_init(struct drm_device *dev)
745{
746 struct drm_connector *connector;
c9a1c4cd 747 struct intel_crt *crt;
454c1ca8 748 struct intel_connector *intel_connector;
db545019 749 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 750
8ca4013d
DL
751 /* Skip machines without VGA that falsely report hotplug events */
752 if (dmi_check_system(intel_no_crt))
753 return;
754
c9a1c4cd
CW
755 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
756 if (!crt)
79e53945
JB
757 return;
758
454c1ca8
ZW
759 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
760 if (!intel_connector) {
c9a1c4cd 761 kfree(crt);
454c1ca8
ZW
762 return;
763 }
764
765 connector = &intel_connector->base;
637f44d2 766 crt->connector = intel_connector;
454c1ca8 767 drm_connector_init(dev, &intel_connector->base,
79e53945
JB
768 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
769
c9a1c4cd 770 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
79e53945
JB
771 DRM_MODE_ENCODER_DAC);
772
c9a1c4cd 773 intel_connector_attach_encoder(intel_connector, &crt->base);
79e53945 774
c9a1c4cd 775 crt->base.type = INTEL_OUTPUT_ANALOG;
66a9278e 776 crt->base.cloneable = true;
d63fa0dc 777 if (IS_I830(dev))
59c859d6
ED
778 crt->base.crtc_mask = (1 << 0);
779 else
0826874a 780 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
59c859d6 781
dbb02575
DV
782 if (IS_GEN2(dev))
783 connector->interlace_allowed = 0;
784 else
785 connector->interlace_allowed = 1;
79e53945
JB
786 connector->doublescan_allowed = 0;
787
df0323c4 788 if (HAS_PCH_SPLIT(dev))
540a8950
DV
789 crt->adpa_reg = PCH_ADPA;
790 else if (IS_VALLEYVIEW(dev))
791 crt->adpa_reg = VLV_ADPA;
df0323c4 792 else
540a8950
DV
793 crt->adpa_reg = ADPA;
794
5bfe2ac0 795 crt->base.compute_config = intel_crt_compute_config;
eebe6f0b 796 crt->base.mode_set = intel_crt_mode_set;
2124604b
DV
797 crt->base.disable = intel_disable_crt;
798 crt->base.enable = intel_enable_crt;
045ac3b5 799 crt->base.get_config = intel_crt_get_config;
1d843f9d
EE
800 if (I915_HAS_HOTPLUG(dev))
801 crt->base.hpd_pin = HPD_CRT;
affa9354 802 if (HAS_DDI(dev))
4eda01b2
PZ
803 crt->base.get_hw_state = intel_ddi_get_hw_state;
804 else
805 crt->base.get_hw_state = intel_crt_get_hw_state;
e403fc94 806 intel_connector->get_hw_state = intel_connector_get_hw_state;
df0323c4 807
79e53945
JB
808 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
809
810 drm_sysfs_connector_add(connector);
b01f2c3a 811
821450c6
EE
812 if (!I915_HAS_HOTPLUG(dev))
813 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
eb1f8e4f 814
e7dbb2f2
KP
815 /*
816 * Configure the automatic hotplug detection stuff
817 */
818 crt->force_hotplug_required = 0;
e7dbb2f2 819
68d18ad7 820 /*
3e68320e
DL
821 * TODO: find a proper way to discover whether we need to set the the
822 * polarity and link reversal bits or not, instead of relying on the
823 * BIOS.
68d18ad7 824 */
3e68320e
DL
825 if (HAS_PCH_LPT(dev)) {
826 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
827 FDI_RX_LINK_REVERSAL_OVERRIDE;
828
829 dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
830 }
79e53945 831}