drm/i915: Modifying structures related to DRRS
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_crt.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
8ca4013d 27#include <linux/dmi.h>
79e53945 28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
760285e7
DH
30#include <drm/drmP.h>
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_edid.h>
79e53945 34#include "intel_drv.h"
760285e7 35#include <drm/i915_drm.h>
79e53945
JB
36#include "i915_drv.h"
37
e7dbb2f2
KP
38/* Here's the desired hotplug mode */
39#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
40 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
41 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
42 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
43 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
44 ADPA_CRT_HOTPLUG_ENABLE)
45
c9a1c4cd
CW
46struct intel_crt {
47 struct intel_encoder base;
637f44d2
AJ
48 /* DPMS state is stored in the connector, which we need in the
49 * encoder's enable/disable callbacks */
50 struct intel_connector *connector;
e7dbb2f2 51 bool force_hotplug_required;
540a8950 52 u32 adpa_reg;
c9a1c4cd
CW
53};
54
eebe6f0b 55static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
c9a1c4cd 56{
eebe6f0b 57 return container_of(encoder, struct intel_crt, base);
c9a1c4cd
CW
58}
59
eebe6f0b 60static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
79e53945 61{
eebe6f0b 62 return intel_encoder_to_crt(intel_attached_encoder(connector));
540a8950
DV
63}
64
e403fc94
DV
65static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
66 enum pipe *pipe)
79e53945 67{
e403fc94 68 struct drm_device *dev = encoder->base.dev;
79e53945 69 struct drm_i915_private *dev_priv = dev->dev_private;
e403fc94 70 struct intel_crt *crt = intel_encoder_to_crt(encoder);
6d129bea 71 enum intel_display_power_domain power_domain;
e403fc94
DV
72 u32 tmp;
73
6d129bea 74 power_domain = intel_display_port_power_domain(encoder);
f458ebbc 75 if (!intel_display_power_is_enabled(dev_priv, power_domain))
6d129bea
ID
76 return false;
77
e403fc94
DV
78 tmp = I915_READ(crt->adpa_reg);
79
80 if (!(tmp & ADPA_DAC_ENABLE))
81 return false;
82
83 if (HAS_PCH_CPT(dev))
84 *pipe = PORT_TO_PIPE_CPT(tmp);
85 else
86 *pipe = PORT_TO_PIPE(tmp);
87
88 return true;
89}
90
6801c18c 91static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
045ac3b5
JB
92{
93 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
94 struct intel_crt *crt = intel_encoder_to_crt(encoder);
95 u32 tmp, flags = 0;
96
97 tmp = I915_READ(crt->adpa_reg);
98
99 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
100 flags |= DRM_MODE_FLAG_PHSYNC;
101 else
102 flags |= DRM_MODE_FLAG_NHSYNC;
103
104 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
105 flags |= DRM_MODE_FLAG_PVSYNC;
106 else
107 flags |= DRM_MODE_FLAG_NVSYNC;
108
6801c18c
VS
109 return flags;
110}
111
112static void intel_crt_get_config(struct intel_encoder *encoder,
113 struct intel_crtc_config *pipe_config)
114{
115 struct drm_device *dev = encoder->base.dev;
116 int dotclock;
117
118 pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
18442d08
VS
119
120 dotclock = pipe_config->port_clock;
121
6801c18c 122 if (HAS_PCH_SPLIT(dev))
18442d08
VS
123 ironlake_check_encoder_dotclock(pipe_config, dotclock);
124
241bfc38 125 pipe_config->adjusted_mode.crtc_clock = dotclock;
045ac3b5
JB
126}
127
6801c18c
VS
128static void hsw_crt_get_config(struct intel_encoder *encoder,
129 struct intel_crtc_config *pipe_config)
130{
131 intel_ddi_get_config(encoder, pipe_config);
132
133 pipe_config->adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
134 DRM_MODE_FLAG_NHSYNC |
135 DRM_MODE_FLAG_PVSYNC |
136 DRM_MODE_FLAG_NVSYNC);
137 pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
138}
139
082717ea
DV
140static void hsw_crt_pre_enable(struct intel_encoder *encoder)
141{
142 struct drm_device *dev = encoder->base.dev;
143 struct drm_i915_private *dev_priv = dev->dev_private;
144
145 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL already enabled\n");
146 I915_WRITE(SPLL_CTL,
147 SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC);
148 POSTING_READ(SPLL_CTL);
149 udelay(20);
150}
151
b2cabb0e
DV
152/* Note: The caller is required to filter out dpms modes not supported by the
153 * platform. */
154static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
df0323c4 155{
b2cabb0e 156 struct drm_device *dev = encoder->base.dev;
df0323c4 157 struct drm_i915_private *dev_priv = dev->dev_private;
b2cabb0e 158 struct intel_crt *crt = intel_encoder_to_crt(encoder);
894ed1ec
DV
159 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
160 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
161 u32 adpa;
162
163 if (INTEL_INFO(dev)->gen >= 5)
164 adpa = ADPA_HOTPLUG_BITS;
165 else
166 adpa = 0;
df0323c4 167
894ed1ec
DV
168 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
169 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
170 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
171 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
172
173 /* For CPT allow 3 pipe config, for others just use A or B */
174 if (HAS_PCH_LPT(dev))
175 ; /* Those bits don't exist here */
176 else if (HAS_PCH_CPT(dev))
177 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
178 else if (crtc->pipe == 0)
179 adpa |= ADPA_PIPE_A_SELECT;
180 else
181 adpa |= ADPA_PIPE_B_SELECT;
182
183 if (!HAS_PCH_SPLIT(dev))
184 I915_WRITE(BCLRPAT(crtc->pipe), 0);
79e53945 185
0206e353 186 switch (mode) {
79e53945 187 case DRM_MODE_DPMS_ON:
894ed1ec 188 adpa |= ADPA_DAC_ENABLE;
79e53945
JB
189 break;
190 case DRM_MODE_DPMS_STANDBY:
894ed1ec 191 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
79e53945
JB
192 break;
193 case DRM_MODE_DPMS_SUSPEND:
894ed1ec 194 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
79e53945
JB
195 break;
196 case DRM_MODE_DPMS_OFF:
894ed1ec 197 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
79e53945
JB
198 break;
199 }
200
894ed1ec 201 I915_WRITE(crt->adpa_reg, adpa);
df0323c4 202}
2c07245f 203
637f44d2
AJ
204static void intel_disable_crt(struct intel_encoder *encoder)
205{
206 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
207}
208
abfdc1e3
DV
209
210static void hsw_crt_post_disable(struct intel_encoder *encoder)
211{
212 struct drm_device *dev = encoder->base.dev;
213 struct drm_i915_private *dev_priv = dev->dev_private;
214 uint32_t val;
215
216 DRM_DEBUG_KMS("Disabling SPLL\n");
217 val = I915_READ(SPLL_CTL);
218 WARN_ON(!(val & SPLL_PLL_ENABLE));
219 I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
220 POSTING_READ(SPLL_CTL);
221}
222
637f44d2
AJ
223static void intel_enable_crt(struct intel_encoder *encoder)
224{
225 struct intel_crt *crt = intel_encoder_to_crt(encoder);
226
227 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
228}
229
6b1c087b 230/* Special dpms function to support cloning between dvo/sdvo/crt. */
b2cabb0e 231static void intel_crt_dpms(struct drm_connector *connector, int mode)
df0323c4 232{
b2cabb0e
DV
233 struct drm_device *dev = connector->dev;
234 struct intel_encoder *encoder = intel_attached_encoder(connector);
235 struct drm_crtc *crtc;
236 int old_dpms;
79e53945 237
b2cabb0e 238 /* PCH platforms and VLV only support on/off. */
4a8dece2 239 if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
bd9e8413
JB
240 mode = DRM_MODE_DPMS_OFF;
241
b2cabb0e
DV
242 if (mode == connector->dpms)
243 return;
244
245 old_dpms = connector->dpms;
246 connector->dpms = mode;
247
248 /* Only need to change hw state when actually enabled */
249 crtc = encoder->base.crtc;
250 if (!crtc) {
251 encoder->connectors_active = false;
252 return;
79e53945
JB
253 }
254
b2cabb0e
DV
255 /* We need the pipe to run for anything but OFF. */
256 if (mode == DRM_MODE_DPMS_OFF)
257 encoder->connectors_active = false;
258 else
259 encoder->connectors_active = true;
260
6b1c087b
JN
261 /* We call connector dpms manually below in case pipe dpms doesn't
262 * change due to cloning. */
b2cabb0e
DV
263 if (mode < old_dpms) {
264 /* From off to on, enable the pipe first. */
265 intel_crtc_update_dpms(crtc);
266
267 intel_crt_set_dpms(encoder, mode);
268 } else {
269 intel_crt_set_dpms(encoder, mode);
270
271 intel_crtc_update_dpms(crtc);
272 }
0a91ca29 273
b980514c 274 intel_modeset_check_state(connector->dev);
79e53945
JB
275}
276
c19de8eb
DL
277static enum drm_mode_status
278intel_crt_mode_valid(struct drm_connector *connector,
279 struct drm_display_mode *mode)
79e53945 280{
6bcdcd9e
ZY
281 struct drm_device *dev = connector->dev;
282
283 int max_clock = 0;
79e53945
JB
284 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
285 return MODE_NO_DBLESCAN;
286
6bcdcd9e
ZY
287 if (mode->clock < 25000)
288 return MODE_CLOCK_LOW;
289
a6c45cf0 290 if (IS_GEN2(dev))
6bcdcd9e
ZY
291 max_clock = 350000;
292 else
293 max_clock = 400000;
294 if (mode->clock > max_clock)
295 return MODE_CLOCK_HIGH;
79e53945 296
d4b1931c
PZ
297 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
298 if (HAS_PCH_LPT(dev) &&
299 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
300 return MODE_CLOCK_HIGH;
301
79e53945
JB
302 return MODE_OK;
303}
304
5bfe2ac0
DV
305static bool intel_crt_compute_config(struct intel_encoder *encoder,
306 struct intel_crtc_config *pipe_config)
79e53945 307{
5bfe2ac0
DV
308 struct drm_device *dev = encoder->base.dev;
309
310 if (HAS_PCH_SPLIT(dev))
311 pipe_config->has_pch_encoder = true;
312
2a7aceec
DV
313 /* LPT FDI RX only supports 8bpc. */
314 if (HAS_PCH_LPT(dev))
315 pipe_config->pipe_bpp = 24;
316
8f7abfd8 317 /* FDI must always be 2.7 GHz */
0e50338c
DV
318 if (HAS_DDI(dev)) {
319 pipe_config->ddi_pll_sel = PORT_CLK_SEL_SPLL;
8f7abfd8 320 pipe_config->port_clock = 135000 * 2;
0e50338c 321 }
8f7abfd8 322
79e53945
JB
323 return true;
324}
325
f2b115e6 326static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
2c07245f
ZW
327{
328 struct drm_device *dev = connector->dev;
e7dbb2f2 329 struct intel_crt *crt = intel_attached_crt(connector);
2c07245f 330 struct drm_i915_private *dev_priv = dev->dev_private;
e7dbb2f2 331 u32 adpa;
2c07245f
ZW
332 bool ret;
333
e7dbb2f2
KP
334 /* The first time through, trigger an explicit detection cycle */
335 if (crt->force_hotplug_required) {
336 bool turn_off_dac = HAS_PCH_SPLIT(dev);
337 u32 save_adpa;
67941da2 338
e7dbb2f2
KP
339 crt->force_hotplug_required = 0;
340
ca54b810 341 save_adpa = adpa = I915_READ(crt->adpa_reg);
e7dbb2f2
KP
342 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
343
344 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
345 if (turn_off_dac)
346 adpa &= ~ADPA_DAC_ENABLE;
347
ca54b810 348 I915_WRITE(crt->adpa_reg, adpa);
e7dbb2f2 349
ca54b810 350 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
e7dbb2f2
KP
351 1000))
352 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
353
354 if (turn_off_dac) {
ca54b810
VS
355 I915_WRITE(crt->adpa_reg, save_adpa);
356 POSTING_READ(crt->adpa_reg);
e7dbb2f2 357 }
a4a6b901
ZW
358 }
359
2c07245f 360 /* Check the status to see if both blue and green are on now */
ca54b810 361 adpa = I915_READ(crt->adpa_reg);
e7dbb2f2 362 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
2c07245f
ZW
363 ret = true;
364 else
365 ret = false;
e7dbb2f2 366 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
2c07245f 367
2c07245f 368 return ret;
79e53945
JB
369}
370
7d2c24e8
JB
371static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
372{
373 struct drm_device *dev = connector->dev;
ca54b810 374 struct intel_crt *crt = intel_attached_crt(connector);
7d2c24e8
JB
375 struct drm_i915_private *dev_priv = dev->dev_private;
376 u32 adpa;
377 bool ret;
378 u32 save_adpa;
379
ca54b810 380 save_adpa = adpa = I915_READ(crt->adpa_reg);
7d2c24e8
JB
381 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
382
383 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
384
ca54b810 385 I915_WRITE(crt->adpa_reg, adpa);
7d2c24e8 386
ca54b810 387 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
7d2c24e8
JB
388 1000)) {
389 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
ca54b810 390 I915_WRITE(crt->adpa_reg, save_adpa);
7d2c24e8
JB
391 }
392
393 /* Check the status to see if both blue and green are on now */
ca54b810 394 adpa = I915_READ(crt->adpa_reg);
7d2c24e8
JB
395 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
396 ret = true;
397 else
398 ret = false;
399
400 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
401
7d2c24e8
JB
402 return ret;
403}
404
79e53945
JB
405/**
406 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
407 *
408 * Not for i915G/i915GM
409 *
410 * \return true if CRT is connected.
411 * \return false if CRT is disconnected.
412 */
413static bool intel_crt_detect_hotplug(struct drm_connector *connector)
414{
415 struct drm_device *dev = connector->dev;
416 struct drm_i915_private *dev_priv = dev->dev_private;
7a772c49
AJ
417 u32 hotplug_en, orig, stat;
418 bool ret = false;
771cb081 419 int i, tries = 0;
2c07245f 420
bad720ff 421 if (HAS_PCH_SPLIT(dev))
f2b115e6 422 return intel_ironlake_crt_detect_hotplug(connector);
2c07245f 423
7d2c24e8
JB
424 if (IS_VALLEYVIEW(dev))
425 return valleyview_crt_detect_hotplug(connector);
426
771cb081
ZY
427 /*
428 * On 4 series desktop, CRT detect sequence need to be done twice
429 * to get a reliable result.
430 */
79e53945 431
771cb081
ZY
432 if (IS_G4X(dev) && !IS_GM45(dev))
433 tries = 2;
434 else
435 tries = 1;
7a772c49 436 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
771cb081
ZY
437 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
438
771cb081 439 for (i = 0; i < tries ; i++) {
771cb081
ZY
440 /* turn on the FORCE_DETECT */
441 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
771cb081 442 /* wait for FORCE_DETECT to go off */
913d8d11
CW
443 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
444 CRT_HOTPLUG_FORCE_DETECT) == 0,
481b6af3 445 1000))
79077319 446 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
771cb081 447 }
79e53945 448
7a772c49
AJ
449 stat = I915_READ(PORT_HOTPLUG_STAT);
450 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
451 ret = true;
452
453 /* clear the interrupt we just generated, if any */
454 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
79e53945 455
7a772c49
AJ
456 /* and put the bits back */
457 I915_WRITE(PORT_HOTPLUG_EN, orig);
458
459 return ret;
79e53945
JB
460}
461
f1a2f5b7
JN
462static struct edid *intel_crt_get_edid(struct drm_connector *connector,
463 struct i2c_adapter *i2c)
464{
465 struct edid *edid;
466
467 edid = drm_get_edid(connector, i2c);
468
469 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
470 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
471 intel_gmbus_force_bit(i2c, true);
472 edid = drm_get_edid(connector, i2c);
473 intel_gmbus_force_bit(i2c, false);
474 }
475
476 return edid;
477}
478
479/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
480static int intel_crt_ddc_get_modes(struct drm_connector *connector,
481 struct i2c_adapter *adapter)
482{
483 struct edid *edid;
ebda95a9 484 int ret;
f1a2f5b7
JN
485
486 edid = intel_crt_get_edid(connector, adapter);
487 if (!edid)
488 return 0;
489
ebda95a9
JN
490 ret = intel_connector_update_modes(connector, edid);
491 kfree(edid);
492
493 return ret;
f1a2f5b7
JN
494}
495
f5afcd3d 496static bool intel_crt_detect_ddc(struct drm_connector *connector)
79e53945 497{
f5afcd3d 498 struct intel_crt *crt = intel_attached_crt(connector);
c9a1c4cd 499 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
a2bd1f54
DV
500 struct edid *edid;
501 struct i2c_adapter *i2c;
79e53945 502
a2bd1f54 503 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
79e53945 504
41aa3448 505 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
f1a2f5b7 506 edid = intel_crt_get_edid(connector, i2c);
a2bd1f54
DV
507
508 if (edid) {
509 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
f5afcd3d 510
f5afcd3d
DM
511 /*
512 * This may be a DVI-I connector with a shared DDC
513 * link between analog and digital outputs, so we
514 * have to check the EDID input spec of the attached device.
515 */
f5afcd3d
DM
516 if (!is_digital) {
517 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
518 return true;
519 }
a2bd1f54
DV
520
521 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
522 } else {
523 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
6ec3d0c0
CW
524 }
525
a2bd1f54
DV
526 kfree(edid);
527
6ec3d0c0 528 return false;
79e53945
JB
529}
530
e4a5d54f 531static enum drm_connector_status
7173188d 532intel_crt_load_detect(struct intel_crt *crt)
e4a5d54f 533{
7173188d 534 struct drm_device *dev = crt->base.base.dev;
e4a5d54f 535 struct drm_i915_private *dev_priv = dev->dev_private;
7173188d 536 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
e4a5d54f
ML
537 uint32_t save_bclrpat;
538 uint32_t save_vtotal;
539 uint32_t vtotal, vactive;
540 uint32_t vsample;
541 uint32_t vblank, vblank_start, vblank_end;
542 uint32_t dsl;
543 uint32_t bclrpat_reg;
544 uint32_t vtotal_reg;
545 uint32_t vblank_reg;
546 uint32_t vsync_reg;
547 uint32_t pipeconf_reg;
548 uint32_t pipe_dsl_reg;
549 uint8_t st00;
550 enum drm_connector_status status;
551
6ec3d0c0
CW
552 DRM_DEBUG_KMS("starting load-detect on CRT\n");
553
9db4a9c7
JB
554 bclrpat_reg = BCLRPAT(pipe);
555 vtotal_reg = VTOTAL(pipe);
556 vblank_reg = VBLANK(pipe);
557 vsync_reg = VSYNC(pipe);
558 pipeconf_reg = PIPECONF(pipe);
559 pipe_dsl_reg = PIPEDSL(pipe);
e4a5d54f
ML
560
561 save_bclrpat = I915_READ(bclrpat_reg);
562 save_vtotal = I915_READ(vtotal_reg);
563 vblank = I915_READ(vblank_reg);
564
565 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
566 vactive = (save_vtotal & 0x7ff) + 1;
567
568 vblank_start = (vblank & 0xfff) + 1;
569 vblank_end = ((vblank >> 16) & 0xfff) + 1;
570
571 /* Set the border color to purple. */
572 I915_WRITE(bclrpat_reg, 0x500050);
573
a6c45cf0 574 if (!IS_GEN2(dev)) {
e4a5d54f
ML
575 uint32_t pipeconf = I915_READ(pipeconf_reg);
576 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
19c55da1 577 POSTING_READ(pipeconf_reg);
e4a5d54f
ML
578 /* Wait for next Vblank to substitue
579 * border color for Color info */
9d0498a2 580 intel_wait_for_vblank(dev, pipe);
e4a5d54f
ML
581 st00 = I915_READ8(VGA_MSR_WRITE);
582 status = ((st00 & (1 << 4)) != 0) ?
583 connector_status_connected :
584 connector_status_disconnected;
585
586 I915_WRITE(pipeconf_reg, pipeconf);
587 } else {
588 bool restore_vblank = false;
589 int count, detect;
590
591 /*
592 * If there isn't any border, add some.
593 * Yes, this will flicker
594 */
595 if (vblank_start <= vactive && vblank_end >= vtotal) {
596 uint32_t vsync = I915_READ(vsync_reg);
597 uint32_t vsync_start = (vsync & 0xffff) + 1;
598
599 vblank_start = vsync_start;
600 I915_WRITE(vblank_reg,
601 (vblank_start - 1) |
602 ((vblank_end - 1) << 16));
603 restore_vblank = true;
604 }
605 /* sample in the vertical border, selecting the larger one */
606 if (vblank_start - vactive >= vtotal - vblank_end)
607 vsample = (vblank_start + vactive) >> 1;
608 else
609 vsample = (vtotal + vblank_end) >> 1;
610
611 /*
612 * Wait for the border to be displayed
613 */
614 while (I915_READ(pipe_dsl_reg) >= vactive)
615 ;
616 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
617 ;
618 /*
619 * Watch ST00 for an entire scanline
620 */
621 detect = 0;
622 count = 0;
623 do {
624 count++;
625 /* Read the ST00 VGA status register */
626 st00 = I915_READ8(VGA_MSR_WRITE);
627 if (st00 & (1 << 4))
628 detect++;
629 } while ((I915_READ(pipe_dsl_reg) == dsl));
630
631 /* restore vblank if necessary */
632 if (restore_vblank)
633 I915_WRITE(vblank_reg, vblank);
634 /*
635 * If more than 3/4 of the scanline detected a monitor,
636 * then it is assumed to be present. This works even on i830,
637 * where there isn't any way to force the border color across
638 * the screen
639 */
640 status = detect * 4 > count * 3 ?
641 connector_status_connected :
642 connector_status_disconnected;
643 }
644
645 /* Restore previous settings */
646 I915_WRITE(bclrpat_reg, save_bclrpat);
647
648 return status;
649}
650
7b334fcb 651static enum drm_connector_status
930a9e28 652intel_crt_detect(struct drm_connector *connector, bool force)
79e53945
JB
653{
654 struct drm_device *dev = connector->dev;
c19a0df2 655 struct drm_i915_private *dev_priv = dev->dev_private;
c9a1c4cd 656 struct intel_crt *crt = intel_attached_crt(connector);
671dedd2
ID
657 struct intel_encoder *intel_encoder = &crt->base;
658 enum intel_display_power_domain power_domain;
e4a5d54f 659 enum drm_connector_status status;
e95c8438 660 struct intel_load_detect_pipe tmp;
51fd371b 661 struct drm_modeset_acquire_ctx ctx;
79e53945 662
164c8598 663 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
c23cc417 664 connector->base.id, connector->name,
164c8598
CW
665 force);
666
671dedd2
ID
667 power_domain = intel_display_port_power_domain(intel_encoder);
668 intel_display_power_get(dev_priv, power_domain);
669
a6c45cf0 670 if (I915_HAS_HOTPLUG(dev)) {
aaa37730
DV
671 /* We can not rely on the HPD pin always being correctly wired
672 * up, for example many KVM do not pass it through, and so
673 * only trust an assertion that the monitor is connected.
674 */
6ec3d0c0
CW
675 if (intel_crt_detect_hotplug(connector)) {
676 DRM_DEBUG_KMS("CRT detected via hotplug\n");
c19a0df2
PZ
677 status = connector_status_connected;
678 goto out;
aaa37730 679 } else
e7dbb2f2 680 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
79e53945
JB
681 }
682
c19a0df2
PZ
683 if (intel_crt_detect_ddc(connector)) {
684 status = connector_status_connected;
685 goto out;
686 }
79e53945 687
aaa37730
DV
688 /* Load detection is broken on HPD capable machines. Whoever wants a
689 * broken monitor (without edid) to work behind a broken kvm (that fails
690 * to have the right resistors for HP detection) needs to fix this up.
691 * For now just bail out. */
c19a0df2
PZ
692 if (I915_HAS_HOTPLUG(dev)) {
693 status = connector_status_disconnected;
694 goto out;
695 }
aaa37730 696
c19a0df2
PZ
697 if (!force) {
698 status = connector->status;
699 goto out;
700 }
7b334fcb 701
208bf9fd
VS
702 drm_modeset_acquire_init(&ctx, 0);
703
e4a5d54f 704 /* for pre-945g platforms use load detect */
51fd371b 705 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
e95c8438
DV
706 if (intel_crt_detect_ddc(connector))
707 status = connector_status_connected;
708 else
709 status = intel_crt_load_detect(crt);
208bf9fd 710 intel_release_load_detect_pipe(connector, &tmp);
e95c8438
DV
711 } else
712 status = connector_status_unknown;
e4a5d54f 713
208bf9fd
VS
714 drm_modeset_drop_locks(&ctx);
715 drm_modeset_acquire_fini(&ctx);
716
c19a0df2 717out:
671dedd2 718 intel_display_power_put(dev_priv, power_domain);
e4a5d54f 719 return status;
79e53945
JB
720}
721
722static void intel_crt_destroy(struct drm_connector *connector)
723{
79e53945
JB
724 drm_connector_cleanup(connector);
725 kfree(connector);
726}
727
728static int intel_crt_get_modes(struct drm_connector *connector)
729{
8e4d36b9 730 struct drm_device *dev = connector->dev;
f899fc64 731 struct drm_i915_private *dev_priv = dev->dev_private;
671dedd2
ID
732 struct intel_crt *crt = intel_attached_crt(connector);
733 struct intel_encoder *intel_encoder = &crt->base;
734 enum intel_display_power_domain power_domain;
890f3359 735 int ret;
3bd7d909 736 struct i2c_adapter *i2c;
8e4d36b9 737
671dedd2
ID
738 power_domain = intel_display_port_power_domain(intel_encoder);
739 intel_display_power_get(dev_priv, power_domain);
740
41aa3448 741 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
f1a2f5b7 742 ret = intel_crt_ddc_get_modes(connector, i2c);
8e4d36b9 743 if (ret || !IS_G4X(dev))
671dedd2 744 goto out;
8e4d36b9 745
8e4d36b9 746 /* Try to probe digital port for output in DVI-I -> VGA mode. */
3bd7d909 747 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
671dedd2
ID
748 ret = intel_crt_ddc_get_modes(connector, i2c);
749
750out:
751 intel_display_power_put(dev_priv, power_domain);
752
753 return ret;
79e53945
JB
754}
755
756static int intel_crt_set_property(struct drm_connector *connector,
757 struct drm_property *property,
758 uint64_t value)
759{
79e53945
JB
760 return 0;
761}
762
f3269058
CW
763static void intel_crt_reset(struct drm_connector *connector)
764{
765 struct drm_device *dev = connector->dev;
2e938892 766 struct drm_i915_private *dev_priv = dev->dev_private;
f3269058
CW
767 struct intel_crt *crt = intel_attached_crt(connector);
768
10603caa 769 if (INTEL_INFO(dev)->gen >= 5) {
2e938892
DV
770 u32 adpa;
771
ca54b810 772 adpa = I915_READ(crt->adpa_reg);
2e938892
DV
773 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
774 adpa |= ADPA_HOTPLUG_BITS;
ca54b810
VS
775 I915_WRITE(crt->adpa_reg, adpa);
776 POSTING_READ(crt->adpa_reg);
2e938892 777
0039a4b3 778 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
f3269058 779 crt->force_hotplug_required = 1;
2e938892
DV
780 }
781
f3269058
CW
782}
783
79e53945
JB
784/*
785 * Routines for controlling stuff on the analog port
786 */
787
79e53945 788static const struct drm_connector_funcs intel_crt_connector_funcs = {
f3269058 789 .reset = intel_crt_reset,
b2cabb0e 790 .dpms = intel_crt_dpms,
79e53945
JB
791 .detect = intel_crt_detect,
792 .fill_modes = drm_helper_probe_single_connector_modes,
793 .destroy = intel_crt_destroy,
794 .set_property = intel_crt_set_property,
795};
796
797static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
798 .mode_valid = intel_crt_mode_valid,
799 .get_modes = intel_crt_get_modes,
df0e9248 800 .best_encoder = intel_best_encoder,
79e53945
JB
801};
802
79e53945 803static const struct drm_encoder_funcs intel_crt_enc_funcs = {
ea5b213a 804 .destroy = intel_encoder_destroy,
79e53945
JB
805};
806
bbe1c274 807static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
8ca4013d 808{
bc0daf48 809 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
8ca4013d
DL
810 return 1;
811}
812
813static const struct dmi_system_id intel_no_crt[] = {
814 {
815 .callback = intel_no_crt_dmi_callback,
816 .ident = "ACER ZGB",
817 .matches = {
818 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
819 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
820 },
821 },
10b6ee4a
GC
822 {
823 .callback = intel_no_crt_dmi_callback,
824 .ident = "DELL XPS 8700",
825 .matches = {
826 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
827 DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
828 },
829 },
8ca4013d
DL
830 { }
831};
832
79e53945
JB
833void intel_crt_init(struct drm_device *dev)
834{
835 struct drm_connector *connector;
c9a1c4cd 836 struct intel_crt *crt;
454c1ca8 837 struct intel_connector *intel_connector;
db545019 838 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 839
8ca4013d
DL
840 /* Skip machines without VGA that falsely report hotplug events */
841 if (dmi_check_system(intel_no_crt))
842 return;
843
c9a1c4cd
CW
844 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
845 if (!crt)
79e53945
JB
846 return;
847
b14c5679 848 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
454c1ca8 849 if (!intel_connector) {
c9a1c4cd 850 kfree(crt);
454c1ca8
ZW
851 return;
852 }
853
854 connector = &intel_connector->base;
637f44d2 855 crt->connector = intel_connector;
454c1ca8 856 drm_connector_init(dev, &intel_connector->base,
79e53945
JB
857 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
858
c9a1c4cd 859 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
79e53945
JB
860 DRM_MODE_ENCODER_DAC);
861
c9a1c4cd 862 intel_connector_attach_encoder(intel_connector, &crt->base);
79e53945 863
c9a1c4cd 864 crt->base.type = INTEL_OUTPUT_ANALOG;
301ea74a 865 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
d63fa0dc 866 if (IS_I830(dev))
59c859d6
ED
867 crt->base.crtc_mask = (1 << 0);
868 else
0826874a 869 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
59c859d6 870
dbb02575
DV
871 if (IS_GEN2(dev))
872 connector->interlace_allowed = 0;
873 else
874 connector->interlace_allowed = 1;
79e53945
JB
875 connector->doublescan_allowed = 0;
876
df0323c4 877 if (HAS_PCH_SPLIT(dev))
540a8950
DV
878 crt->adpa_reg = PCH_ADPA;
879 else if (IS_VALLEYVIEW(dev))
880 crt->adpa_reg = VLV_ADPA;
df0323c4 881 else
540a8950
DV
882 crt->adpa_reg = ADPA;
883
5bfe2ac0 884 crt->base.compute_config = intel_crt_compute_config;
2124604b
DV
885 crt->base.disable = intel_disable_crt;
886 crt->base.enable = intel_enable_crt;
1d843f9d
EE
887 if (I915_HAS_HOTPLUG(dev))
888 crt->base.hpd_pin = HPD_CRT;
a2985791
VS
889 if (HAS_DDI(dev)) {
890 crt->base.get_config = hsw_crt_get_config;
4eda01b2 891 crt->base.get_hw_state = intel_ddi_get_hw_state;
082717ea 892 crt->base.pre_enable = hsw_crt_pre_enable;
abfdc1e3 893 crt->base.post_disable = hsw_crt_post_disable;
a2985791
VS
894 } else {
895 crt->base.get_config = intel_crt_get_config;
4eda01b2 896 crt->base.get_hw_state = intel_crt_get_hw_state;
a2985791 897 }
e403fc94 898 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 899 intel_connector->unregister = intel_connector_unregister;
df0323c4 900
79e53945
JB
901 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
902
34ea3d38 903 drm_connector_register(connector);
b01f2c3a 904
821450c6
EE
905 if (!I915_HAS_HOTPLUG(dev))
906 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
eb1f8e4f 907
e7dbb2f2
KP
908 /*
909 * Configure the automatic hotplug detection stuff
910 */
911 crt->force_hotplug_required = 0;
e7dbb2f2 912
68d18ad7 913 /*
3e68320e
DL
914 * TODO: find a proper way to discover whether we need to set the the
915 * polarity and link reversal bits or not, instead of relying on the
916 * BIOS.
68d18ad7 917 */
3e68320e
DL
918 if (HAS_PCH_LPT(dev)) {
919 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
920 FDI_RX_LINK_REVERSAL_OVERRIDE;
921
922 dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
923 }
754970ee
DV
924
925 intel_crt_reset(connector);
79e53945 926}