drm/i915: SDVO pixel clock check
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_crt.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
8ca4013d 27#include <linux/dmi.h>
79e53945 28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
760285e7 30#include <drm/drmP.h>
c6f95f27 31#include <drm/drm_atomic_helper.h>
760285e7
DH
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
79e53945 35#include "intel_drv.h"
760285e7 36#include <drm/i915_drm.h>
79e53945
JB
37#include "i915_drv.h"
38
e7dbb2f2
KP
39/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
c9a1c4cd
CW
47struct intel_crt {
48 struct intel_encoder base;
637f44d2
AJ
49 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
e7dbb2f2 52 bool force_hotplug_required;
f0f59a00 53 i915_reg_t adpa_reg;
c9a1c4cd
CW
54};
55
eebe6f0b 56static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
c9a1c4cd 57{
eebe6f0b 58 return container_of(encoder, struct intel_crt, base);
c9a1c4cd
CW
59}
60
eebe6f0b 61static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
79e53945 62{
eebe6f0b 63 return intel_encoder_to_crt(intel_attached_encoder(connector));
540a8950
DV
64}
65
e403fc94
DV
66static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
79e53945 68{
e403fc94 69 struct drm_device *dev = encoder->base.dev;
79e53945 70 struct drm_i915_private *dev_priv = dev->dev_private;
e403fc94 71 struct intel_crt *crt = intel_encoder_to_crt(encoder);
6d129bea 72 enum intel_display_power_domain power_domain;
e403fc94
DV
73 u32 tmp;
74
6d129bea 75 power_domain = intel_display_port_power_domain(encoder);
f458ebbc 76 if (!intel_display_power_is_enabled(dev_priv, power_domain))
6d129bea
ID
77 return false;
78
e403fc94
DV
79 tmp = I915_READ(crt->adpa_reg);
80
81 if (!(tmp & ADPA_DAC_ENABLE))
82 return false;
83
84 if (HAS_PCH_CPT(dev))
85 *pipe = PORT_TO_PIPE_CPT(tmp);
86 else
87 *pipe = PORT_TO_PIPE(tmp);
88
89 return true;
90}
91
6801c18c 92static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
045ac3b5
JB
93{
94 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
95 struct intel_crt *crt = intel_encoder_to_crt(encoder);
96 u32 tmp, flags = 0;
97
98 tmp = I915_READ(crt->adpa_reg);
99
100 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
101 flags |= DRM_MODE_FLAG_PHSYNC;
102 else
103 flags |= DRM_MODE_FLAG_NHSYNC;
104
105 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
106 flags |= DRM_MODE_FLAG_PVSYNC;
107 else
108 flags |= DRM_MODE_FLAG_NVSYNC;
109
6801c18c
VS
110 return flags;
111}
112
113static void intel_crt_get_config(struct intel_encoder *encoder,
5cec258b 114 struct intel_crtc_state *pipe_config)
6801c18c
VS
115{
116 struct drm_device *dev = encoder->base.dev;
117 int dotclock;
118
2d112de7 119 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
18442d08
VS
120
121 dotclock = pipe_config->port_clock;
122
6801c18c 123 if (HAS_PCH_SPLIT(dev))
18442d08
VS
124 ironlake_check_encoder_dotclock(pipe_config, dotclock);
125
2d112de7 126 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
045ac3b5
JB
127}
128
6801c18c 129static void hsw_crt_get_config(struct intel_encoder *encoder,
5cec258b 130 struct intel_crtc_state *pipe_config)
6801c18c
VS
131{
132 intel_ddi_get_config(encoder, pipe_config);
133
2d112de7 134 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
6801c18c
VS
135 DRM_MODE_FLAG_NHSYNC |
136 DRM_MODE_FLAG_PVSYNC |
137 DRM_MODE_FLAG_NVSYNC);
2d112de7 138 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
6801c18c
VS
139}
140
b2cabb0e
DV
141/* Note: The caller is required to filter out dpms modes not supported by the
142 * platform. */
143static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
df0323c4 144{
b2cabb0e 145 struct drm_device *dev = encoder->base.dev;
df0323c4 146 struct drm_i915_private *dev_priv = dev->dev_private;
b2cabb0e 147 struct intel_crt *crt = intel_encoder_to_crt(encoder);
894ed1ec 148 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
7c5f93b0 149 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
894ed1ec
DV
150 u32 adpa;
151
152 if (INTEL_INFO(dev)->gen >= 5)
153 adpa = ADPA_HOTPLUG_BITS;
154 else
155 adpa = 0;
df0323c4 156
894ed1ec
DV
157 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
158 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
159 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
160 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
161
162 /* For CPT allow 3 pipe config, for others just use A or B */
163 if (HAS_PCH_LPT(dev))
164 ; /* Those bits don't exist here */
165 else if (HAS_PCH_CPT(dev))
166 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
167 else if (crtc->pipe == 0)
168 adpa |= ADPA_PIPE_A_SELECT;
169 else
170 adpa |= ADPA_PIPE_B_SELECT;
171
172 if (!HAS_PCH_SPLIT(dev))
173 I915_WRITE(BCLRPAT(crtc->pipe), 0);
79e53945 174
0206e353 175 switch (mode) {
79e53945 176 case DRM_MODE_DPMS_ON:
894ed1ec 177 adpa |= ADPA_DAC_ENABLE;
79e53945
JB
178 break;
179 case DRM_MODE_DPMS_STANDBY:
894ed1ec 180 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
79e53945
JB
181 break;
182 case DRM_MODE_DPMS_SUSPEND:
894ed1ec 183 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
79e53945
JB
184 break;
185 case DRM_MODE_DPMS_OFF:
894ed1ec 186 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
79e53945
JB
187 break;
188 }
189
894ed1ec 190 I915_WRITE(crt->adpa_reg, adpa);
df0323c4 191}
2c07245f 192
637f44d2
AJ
193static void intel_disable_crt(struct intel_encoder *encoder)
194{
195 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
196}
197
1ea56e26
VS
198static void pch_disable_crt(struct intel_encoder *encoder)
199{
200}
201
202static void pch_post_disable_crt(struct intel_encoder *encoder)
203{
204 intel_disable_crt(encoder);
205}
abfdc1e3 206
637f44d2
AJ
207static void intel_enable_crt(struct intel_encoder *encoder)
208{
209 struct intel_crt *crt = intel_encoder_to_crt(encoder);
210
211 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
212}
213
c19de8eb
DL
214static enum drm_mode_status
215intel_crt_mode_valid(struct drm_connector *connector,
216 struct drm_display_mode *mode)
79e53945 217{
6bcdcd9e
ZY
218 struct drm_device *dev = connector->dev;
219
220 int max_clock = 0;
79e53945
JB
221 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
222 return MODE_NO_DBLESCAN;
223
6bcdcd9e
ZY
224 if (mode->clock < 25000)
225 return MODE_CLOCK_LOW;
226
a6c45cf0 227 if (IS_GEN2(dev))
6bcdcd9e
ZY
228 max_clock = 350000;
229 else
230 max_clock = 400000;
231 if (mode->clock > max_clock)
232 return MODE_CLOCK_HIGH;
79e53945 233
d4b1931c
PZ
234 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
235 if (HAS_PCH_LPT(dev) &&
236 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
237 return MODE_CLOCK_HIGH;
238
79e53945
JB
239 return MODE_OK;
240}
241
5bfe2ac0 242static bool intel_crt_compute_config(struct intel_encoder *encoder,
5cec258b 243 struct intel_crtc_state *pipe_config)
79e53945 244{
5bfe2ac0
DV
245 struct drm_device *dev = encoder->base.dev;
246
247 if (HAS_PCH_SPLIT(dev))
248 pipe_config->has_pch_encoder = true;
249
2a7aceec
DV
250 /* LPT FDI RX only supports 8bpc. */
251 if (HAS_PCH_LPT(dev))
252 pipe_config->pipe_bpp = 24;
253
8f7abfd8 254 /* FDI must always be 2.7 GHz */
0e50338c
DV
255 if (HAS_DDI(dev)) {
256 pipe_config->ddi_pll_sel = PORT_CLK_SEL_SPLL;
8f7abfd8 257 pipe_config->port_clock = 135000 * 2;
00490c22
ML
258
259 pipe_config->dpll_hw_state.wrpll = 0;
260 pipe_config->dpll_hw_state.spll =
261 SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
0e50338c 262 }
8f7abfd8 263
79e53945
JB
264 return true;
265}
266
f2b115e6 267static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
2c07245f
ZW
268{
269 struct drm_device *dev = connector->dev;
e7dbb2f2 270 struct intel_crt *crt = intel_attached_crt(connector);
2c07245f 271 struct drm_i915_private *dev_priv = dev->dev_private;
e7dbb2f2 272 u32 adpa;
2c07245f
ZW
273 bool ret;
274
e7dbb2f2
KP
275 /* The first time through, trigger an explicit detection cycle */
276 if (crt->force_hotplug_required) {
277 bool turn_off_dac = HAS_PCH_SPLIT(dev);
278 u32 save_adpa;
67941da2 279
e7dbb2f2
KP
280 crt->force_hotplug_required = 0;
281
ca54b810 282 save_adpa = adpa = I915_READ(crt->adpa_reg);
e7dbb2f2
KP
283 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
284
285 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
286 if (turn_off_dac)
287 adpa &= ~ADPA_DAC_ENABLE;
288
ca54b810 289 I915_WRITE(crt->adpa_reg, adpa);
e7dbb2f2 290
ca54b810 291 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
e7dbb2f2
KP
292 1000))
293 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
294
295 if (turn_off_dac) {
ca54b810
VS
296 I915_WRITE(crt->adpa_reg, save_adpa);
297 POSTING_READ(crt->adpa_reg);
e7dbb2f2 298 }
a4a6b901
ZW
299 }
300
2c07245f 301 /* Check the status to see if both blue and green are on now */
ca54b810 302 adpa = I915_READ(crt->adpa_reg);
e7dbb2f2 303 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
2c07245f
ZW
304 ret = true;
305 else
306 ret = false;
e7dbb2f2 307 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
2c07245f 308
2c07245f 309 return ret;
79e53945
JB
310}
311
7d2c24e8
JB
312static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
313{
314 struct drm_device *dev = connector->dev;
ca54b810 315 struct intel_crt *crt = intel_attached_crt(connector);
7d2c24e8
JB
316 struct drm_i915_private *dev_priv = dev->dev_private;
317 u32 adpa;
318 bool ret;
319 u32 save_adpa;
320
ca54b810 321 save_adpa = adpa = I915_READ(crt->adpa_reg);
7d2c24e8
JB
322 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
323
324 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
325
ca54b810 326 I915_WRITE(crt->adpa_reg, adpa);
7d2c24e8 327
ca54b810 328 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
7d2c24e8
JB
329 1000)) {
330 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
ca54b810 331 I915_WRITE(crt->adpa_reg, save_adpa);
7d2c24e8
JB
332 }
333
334 /* Check the status to see if both blue and green are on now */
ca54b810 335 adpa = I915_READ(crt->adpa_reg);
7d2c24e8
JB
336 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
337 ret = true;
338 else
339 ret = false;
340
341 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
342
7d2c24e8
JB
343 return ret;
344}
345
79e53945
JB
346/**
347 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
348 *
349 * Not for i915G/i915GM
350 *
351 * \return true if CRT is connected.
352 * \return false if CRT is disconnected.
353 */
354static bool intel_crt_detect_hotplug(struct drm_connector *connector)
355{
356 struct drm_device *dev = connector->dev;
357 struct drm_i915_private *dev_priv = dev->dev_private;
0706f17c 358 u32 stat;
7a772c49 359 bool ret = false;
771cb081 360 int i, tries = 0;
2c07245f 361
bad720ff 362 if (HAS_PCH_SPLIT(dev))
f2b115e6 363 return intel_ironlake_crt_detect_hotplug(connector);
2c07245f 364
7d2c24e8
JB
365 if (IS_VALLEYVIEW(dev))
366 return valleyview_crt_detect_hotplug(connector);
367
771cb081
ZY
368 /*
369 * On 4 series desktop, CRT detect sequence need to be done twice
370 * to get a reliable result.
371 */
79e53945 372
771cb081
ZY
373 if (IS_G4X(dev) && !IS_GM45(dev))
374 tries = 2;
375 else
376 tries = 1;
771cb081 377
771cb081 378 for (i = 0; i < tries ; i++) {
771cb081 379 /* turn on the FORCE_DETECT */
0706f17c
EE
380 i915_hotplug_interrupt_update(dev_priv,
381 CRT_HOTPLUG_FORCE_DETECT,
382 CRT_HOTPLUG_FORCE_DETECT);
771cb081 383 /* wait for FORCE_DETECT to go off */
913d8d11
CW
384 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
385 CRT_HOTPLUG_FORCE_DETECT) == 0,
481b6af3 386 1000))
79077319 387 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
771cb081 388 }
79e53945 389
7a772c49
AJ
390 stat = I915_READ(PORT_HOTPLUG_STAT);
391 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
392 ret = true;
393
394 /* clear the interrupt we just generated, if any */
395 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
79e53945 396
0706f17c 397 i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
7a772c49
AJ
398
399 return ret;
79e53945
JB
400}
401
f1a2f5b7
JN
402static struct edid *intel_crt_get_edid(struct drm_connector *connector,
403 struct i2c_adapter *i2c)
404{
405 struct edid *edid;
406
407 edid = drm_get_edid(connector, i2c);
408
409 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
410 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
411 intel_gmbus_force_bit(i2c, true);
412 edid = drm_get_edid(connector, i2c);
413 intel_gmbus_force_bit(i2c, false);
414 }
415
416 return edid;
417}
418
419/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
420static int intel_crt_ddc_get_modes(struct drm_connector *connector,
421 struct i2c_adapter *adapter)
422{
423 struct edid *edid;
ebda95a9 424 int ret;
f1a2f5b7
JN
425
426 edid = intel_crt_get_edid(connector, adapter);
427 if (!edid)
428 return 0;
429
ebda95a9
JN
430 ret = intel_connector_update_modes(connector, edid);
431 kfree(edid);
432
433 return ret;
f1a2f5b7
JN
434}
435
f5afcd3d 436static bool intel_crt_detect_ddc(struct drm_connector *connector)
79e53945 437{
f5afcd3d 438 struct intel_crt *crt = intel_attached_crt(connector);
c9a1c4cd 439 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
a2bd1f54
DV
440 struct edid *edid;
441 struct i2c_adapter *i2c;
79e53945 442
a2bd1f54 443 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
79e53945 444
41aa3448 445 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
f1a2f5b7 446 edid = intel_crt_get_edid(connector, i2c);
a2bd1f54
DV
447
448 if (edid) {
449 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
f5afcd3d 450
f5afcd3d
DM
451 /*
452 * This may be a DVI-I connector with a shared DDC
453 * link between analog and digital outputs, so we
454 * have to check the EDID input spec of the attached device.
455 */
f5afcd3d
DM
456 if (!is_digital) {
457 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
458 return true;
459 }
a2bd1f54
DV
460
461 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
462 } else {
463 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
6ec3d0c0
CW
464 }
465
a2bd1f54
DV
466 kfree(edid);
467
6ec3d0c0 468 return false;
79e53945
JB
469}
470
e4a5d54f 471static enum drm_connector_status
7173188d 472intel_crt_load_detect(struct intel_crt *crt)
e4a5d54f 473{
7173188d 474 struct drm_device *dev = crt->base.base.dev;
e4a5d54f 475 struct drm_i915_private *dev_priv = dev->dev_private;
7173188d 476 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
e4a5d54f
ML
477 uint32_t save_bclrpat;
478 uint32_t save_vtotal;
479 uint32_t vtotal, vactive;
480 uint32_t vsample;
481 uint32_t vblank, vblank_start, vblank_end;
482 uint32_t dsl;
f0f59a00
VS
483 i915_reg_t bclrpat_reg, vtotal_reg,
484 vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
e4a5d54f
ML
485 uint8_t st00;
486 enum drm_connector_status status;
487
6ec3d0c0
CW
488 DRM_DEBUG_KMS("starting load-detect on CRT\n");
489
9db4a9c7
JB
490 bclrpat_reg = BCLRPAT(pipe);
491 vtotal_reg = VTOTAL(pipe);
492 vblank_reg = VBLANK(pipe);
493 vsync_reg = VSYNC(pipe);
494 pipeconf_reg = PIPECONF(pipe);
495 pipe_dsl_reg = PIPEDSL(pipe);
e4a5d54f
ML
496
497 save_bclrpat = I915_READ(bclrpat_reg);
498 save_vtotal = I915_READ(vtotal_reg);
499 vblank = I915_READ(vblank_reg);
500
501 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
502 vactive = (save_vtotal & 0x7ff) + 1;
503
504 vblank_start = (vblank & 0xfff) + 1;
505 vblank_end = ((vblank >> 16) & 0xfff) + 1;
506
507 /* Set the border color to purple. */
508 I915_WRITE(bclrpat_reg, 0x500050);
509
a6c45cf0 510 if (!IS_GEN2(dev)) {
e4a5d54f
ML
511 uint32_t pipeconf = I915_READ(pipeconf_reg);
512 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
19c55da1 513 POSTING_READ(pipeconf_reg);
e4a5d54f
ML
514 /* Wait for next Vblank to substitue
515 * border color for Color info */
9d0498a2 516 intel_wait_for_vblank(dev, pipe);
f0f59a00 517 st00 = I915_READ8(_VGA_MSR_WRITE);
e4a5d54f
ML
518 status = ((st00 & (1 << 4)) != 0) ?
519 connector_status_connected :
520 connector_status_disconnected;
521
522 I915_WRITE(pipeconf_reg, pipeconf);
523 } else {
524 bool restore_vblank = false;
525 int count, detect;
526
527 /*
528 * If there isn't any border, add some.
529 * Yes, this will flicker
530 */
531 if (vblank_start <= vactive && vblank_end >= vtotal) {
532 uint32_t vsync = I915_READ(vsync_reg);
533 uint32_t vsync_start = (vsync & 0xffff) + 1;
534
535 vblank_start = vsync_start;
536 I915_WRITE(vblank_reg,
537 (vblank_start - 1) |
538 ((vblank_end - 1) << 16));
539 restore_vblank = true;
540 }
541 /* sample in the vertical border, selecting the larger one */
542 if (vblank_start - vactive >= vtotal - vblank_end)
543 vsample = (vblank_start + vactive) >> 1;
544 else
545 vsample = (vtotal + vblank_end) >> 1;
546
547 /*
548 * Wait for the border to be displayed
549 */
550 while (I915_READ(pipe_dsl_reg) >= vactive)
551 ;
552 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
553 ;
554 /*
555 * Watch ST00 for an entire scanline
556 */
557 detect = 0;
558 count = 0;
559 do {
560 count++;
561 /* Read the ST00 VGA status register */
f0f59a00 562 st00 = I915_READ8(_VGA_MSR_WRITE);
e4a5d54f
ML
563 if (st00 & (1 << 4))
564 detect++;
565 } while ((I915_READ(pipe_dsl_reg) == dsl));
566
567 /* restore vblank if necessary */
568 if (restore_vblank)
569 I915_WRITE(vblank_reg, vblank);
570 /*
571 * If more than 3/4 of the scanline detected a monitor,
572 * then it is assumed to be present. This works even on i830,
573 * where there isn't any way to force the border color across
574 * the screen
575 */
576 status = detect * 4 > count * 3 ?
577 connector_status_connected :
578 connector_status_disconnected;
579 }
580
581 /* Restore previous settings */
582 I915_WRITE(bclrpat_reg, save_bclrpat);
583
584 return status;
585}
586
7b334fcb 587static enum drm_connector_status
930a9e28 588intel_crt_detect(struct drm_connector *connector, bool force)
79e53945
JB
589{
590 struct drm_device *dev = connector->dev;
c19a0df2 591 struct drm_i915_private *dev_priv = dev->dev_private;
c9a1c4cd 592 struct intel_crt *crt = intel_attached_crt(connector);
671dedd2
ID
593 struct intel_encoder *intel_encoder = &crt->base;
594 enum intel_display_power_domain power_domain;
e4a5d54f 595 enum drm_connector_status status;
e95c8438 596 struct intel_load_detect_pipe tmp;
51fd371b 597 struct drm_modeset_acquire_ctx ctx;
79e53945 598
164c8598 599 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
c23cc417 600 connector->base.id, connector->name,
164c8598
CW
601 force);
602
671dedd2
ID
603 power_domain = intel_display_port_power_domain(intel_encoder);
604 intel_display_power_get(dev_priv, power_domain);
605
a6c45cf0 606 if (I915_HAS_HOTPLUG(dev)) {
aaa37730
DV
607 /* We can not rely on the HPD pin always being correctly wired
608 * up, for example many KVM do not pass it through, and so
609 * only trust an assertion that the monitor is connected.
610 */
6ec3d0c0
CW
611 if (intel_crt_detect_hotplug(connector)) {
612 DRM_DEBUG_KMS("CRT detected via hotplug\n");
c19a0df2
PZ
613 status = connector_status_connected;
614 goto out;
aaa37730 615 } else
e7dbb2f2 616 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
79e53945
JB
617 }
618
c19a0df2
PZ
619 if (intel_crt_detect_ddc(connector)) {
620 status = connector_status_connected;
621 goto out;
622 }
79e53945 623
aaa37730
DV
624 /* Load detection is broken on HPD capable machines. Whoever wants a
625 * broken monitor (without edid) to work behind a broken kvm (that fails
626 * to have the right resistors for HP detection) needs to fix this up.
627 * For now just bail out. */
5bedeb2d 628 if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) {
c19a0df2
PZ
629 status = connector_status_disconnected;
630 goto out;
631 }
aaa37730 632
c19a0df2
PZ
633 if (!force) {
634 status = connector->status;
635 goto out;
636 }
7b334fcb 637
208bf9fd
VS
638 drm_modeset_acquire_init(&ctx, 0);
639
e4a5d54f 640 /* for pre-945g platforms use load detect */
51fd371b 641 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
e95c8438
DV
642 if (intel_crt_detect_ddc(connector))
643 status = connector_status_connected;
5bedeb2d 644 else if (INTEL_INFO(dev)->gen < 4)
e95c8438 645 status = intel_crt_load_detect(crt);
5bedeb2d
DV
646 else
647 status = connector_status_unknown;
49172fee 648 intel_release_load_detect_pipe(connector, &tmp, &ctx);
e95c8438
DV
649 } else
650 status = connector_status_unknown;
e4a5d54f 651
208bf9fd
VS
652 drm_modeset_drop_locks(&ctx);
653 drm_modeset_acquire_fini(&ctx);
654
c19a0df2 655out:
671dedd2 656 intel_display_power_put(dev_priv, power_domain);
e4a5d54f 657 return status;
79e53945
JB
658}
659
660static void intel_crt_destroy(struct drm_connector *connector)
661{
79e53945
JB
662 drm_connector_cleanup(connector);
663 kfree(connector);
664}
665
666static int intel_crt_get_modes(struct drm_connector *connector)
667{
8e4d36b9 668 struct drm_device *dev = connector->dev;
f899fc64 669 struct drm_i915_private *dev_priv = dev->dev_private;
671dedd2
ID
670 struct intel_crt *crt = intel_attached_crt(connector);
671 struct intel_encoder *intel_encoder = &crt->base;
672 enum intel_display_power_domain power_domain;
890f3359 673 int ret;
3bd7d909 674 struct i2c_adapter *i2c;
8e4d36b9 675
671dedd2
ID
676 power_domain = intel_display_port_power_domain(intel_encoder);
677 intel_display_power_get(dev_priv, power_domain);
678
41aa3448 679 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
f1a2f5b7 680 ret = intel_crt_ddc_get_modes(connector, i2c);
8e4d36b9 681 if (ret || !IS_G4X(dev))
671dedd2 682 goto out;
8e4d36b9 683
8e4d36b9 684 /* Try to probe digital port for output in DVI-I -> VGA mode. */
988c7015 685 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
671dedd2
ID
686 ret = intel_crt_ddc_get_modes(connector, i2c);
687
688out:
689 intel_display_power_put(dev_priv, power_domain);
690
691 return ret;
79e53945
JB
692}
693
694static int intel_crt_set_property(struct drm_connector *connector,
695 struct drm_property *property,
696 uint64_t value)
697{
79e53945
JB
698 return 0;
699}
700
f3269058
CW
701static void intel_crt_reset(struct drm_connector *connector)
702{
703 struct drm_device *dev = connector->dev;
2e938892 704 struct drm_i915_private *dev_priv = dev->dev_private;
f3269058
CW
705 struct intel_crt *crt = intel_attached_crt(connector);
706
10603caa 707 if (INTEL_INFO(dev)->gen >= 5) {
2e938892
DV
708 u32 adpa;
709
ca54b810 710 adpa = I915_READ(crt->adpa_reg);
2e938892
DV
711 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
712 adpa |= ADPA_HOTPLUG_BITS;
ca54b810
VS
713 I915_WRITE(crt->adpa_reg, adpa);
714 POSTING_READ(crt->adpa_reg);
2e938892 715
0039a4b3 716 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
f3269058 717 crt->force_hotplug_required = 1;
2e938892
DV
718 }
719
f3269058
CW
720}
721
79e53945
JB
722/*
723 * Routines for controlling stuff on the analog port
724 */
725
79e53945 726static const struct drm_connector_funcs intel_crt_connector_funcs = {
f3269058 727 .reset = intel_crt_reset,
4d688a2a 728 .dpms = drm_atomic_helper_connector_dpms,
79e53945
JB
729 .detect = intel_crt_detect,
730 .fill_modes = drm_helper_probe_single_connector_modes,
731 .destroy = intel_crt_destroy,
732 .set_property = intel_crt_set_property,
c6f95f27 733 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 734 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
2545e4a6 735 .atomic_get_property = intel_connector_atomic_get_property,
79e53945
JB
736};
737
738static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
739 .mode_valid = intel_crt_mode_valid,
740 .get_modes = intel_crt_get_modes,
df0e9248 741 .best_encoder = intel_best_encoder,
79e53945
JB
742};
743
79e53945 744static const struct drm_encoder_funcs intel_crt_enc_funcs = {
ea5b213a 745 .destroy = intel_encoder_destroy,
79e53945
JB
746};
747
bbe1c274 748static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
8ca4013d 749{
bc0daf48 750 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
8ca4013d
DL
751 return 1;
752}
753
754static const struct dmi_system_id intel_no_crt[] = {
755 {
756 .callback = intel_no_crt_dmi_callback,
757 .ident = "ACER ZGB",
758 .matches = {
759 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
760 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
761 },
762 },
10b6ee4a
GC
763 {
764 .callback = intel_no_crt_dmi_callback,
765 .ident = "DELL XPS 8700",
766 .matches = {
767 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
768 DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
769 },
770 },
8ca4013d
DL
771 { }
772};
773
79e53945
JB
774void intel_crt_init(struct drm_device *dev)
775{
776 struct drm_connector *connector;
c9a1c4cd 777 struct intel_crt *crt;
454c1ca8 778 struct intel_connector *intel_connector;
db545019 779 struct drm_i915_private *dev_priv = dev->dev_private;
6c03a6bd
VS
780 i915_reg_t adpa_reg;
781 u32 adpa;
79e53945 782
8ca4013d
DL
783 /* Skip machines without VGA that falsely report hotplug events */
784 if (dmi_check_system(intel_no_crt))
785 return;
786
6c03a6bd
VS
787 if (HAS_PCH_SPLIT(dev))
788 adpa_reg = PCH_ADPA;
789 else if (IS_VALLEYVIEW(dev))
790 adpa_reg = VLV_ADPA;
791 else
792 adpa_reg = ADPA;
793
794 adpa = I915_READ(adpa_reg);
795 if ((adpa & ADPA_DAC_ENABLE) == 0) {
796 /*
797 * On some machines (some IVB at least) CRT can be
798 * fused off, but there's no known fuse bit to
799 * indicate that. On these machine the ADPA register
800 * works normally, except the DAC enable bit won't
801 * take. So the only way to tell is attempt to enable
802 * it and see what happens.
803 */
804 I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
805 ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
806 if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
807 return;
808 I915_WRITE(adpa_reg, adpa);
809 }
810
c9a1c4cd
CW
811 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
812 if (!crt)
79e53945
JB
813 return;
814
9bdbd0b9 815 intel_connector = intel_connector_alloc();
454c1ca8 816 if (!intel_connector) {
c9a1c4cd 817 kfree(crt);
454c1ca8
ZW
818 return;
819 }
820
821 connector = &intel_connector->base;
637f44d2 822 crt->connector = intel_connector;
454c1ca8 823 drm_connector_init(dev, &intel_connector->base,
79e53945
JB
824 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
825
c9a1c4cd 826 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
13a3d91f 827 DRM_MODE_ENCODER_DAC, NULL);
79e53945 828
c9a1c4cd 829 intel_connector_attach_encoder(intel_connector, &crt->base);
79e53945 830
c9a1c4cd 831 crt->base.type = INTEL_OUTPUT_ANALOG;
301ea74a 832 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
d63fa0dc 833 if (IS_I830(dev))
59c859d6
ED
834 crt->base.crtc_mask = (1 << 0);
835 else
0826874a 836 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
59c859d6 837
dbb02575
DV
838 if (IS_GEN2(dev))
839 connector->interlace_allowed = 0;
840 else
841 connector->interlace_allowed = 1;
79e53945
JB
842 connector->doublescan_allowed = 0;
843
6c03a6bd 844 crt->adpa_reg = adpa_reg;
540a8950 845
5bfe2ac0 846 crt->base.compute_config = intel_crt_compute_config;
92966a37 847 if (HAS_PCH_SPLIT(dev)) {
1ea56e26
VS
848 crt->base.disable = pch_disable_crt;
849 crt->base.post_disable = pch_post_disable_crt;
850 } else {
851 crt->base.disable = intel_disable_crt;
852 }
2124604b 853 crt->base.enable = intel_enable_crt;
1d843f9d
EE
854 if (I915_HAS_HOTPLUG(dev))
855 crt->base.hpd_pin = HPD_CRT;
a2985791
VS
856 if (HAS_DDI(dev)) {
857 crt->base.get_config = hsw_crt_get_config;
4eda01b2 858 crt->base.get_hw_state = intel_ddi_get_hw_state;
a2985791
VS
859 } else {
860 crt->base.get_config = intel_crt_get_config;
4eda01b2 861 crt->base.get_hw_state = intel_crt_get_hw_state;
a2985791 862 }
e403fc94 863 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 864 intel_connector->unregister = intel_connector_unregister;
df0323c4 865
79e53945
JB
866 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
867
34ea3d38 868 drm_connector_register(connector);
b01f2c3a 869
821450c6
EE
870 if (!I915_HAS_HOTPLUG(dev))
871 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
eb1f8e4f 872
e7dbb2f2
KP
873 /*
874 * Configure the automatic hotplug detection stuff
875 */
876 crt->force_hotplug_required = 0;
e7dbb2f2 877
68d18ad7 878 /*
3e68320e
DL
879 * TODO: find a proper way to discover whether we need to set the the
880 * polarity and link reversal bits or not, instead of relying on the
881 * BIOS.
68d18ad7 882 */
3e68320e
DL
883 if (HAS_PCH_LPT(dev)) {
884 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
885 FDI_RX_LINK_REVERSAL_OVERRIDE;
886
eede3b53 887 dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
3e68320e 888 }
754970ee
DV
889
890 intel_crt_reset(connector);
79e53945 891}